xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 5c50244253937479481ed87ff58863d7c3e91ee3)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83*5c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84*5c502442SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which) do { \
85*5c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86*5c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
87*5c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
88*5c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89*5c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
90*5c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91*5c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
92*5c502442SPaulo Zanoni } while (0)
93*5c502442SPaulo Zanoni 
94a9d356a6SPaulo Zanoni #define GEN5_IRQ_INIT(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
96*5c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
98*5c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
99*5c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
100*5c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
101*5c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104036a4a7dSZhenyu Wang /* For display hotplug interrupt */
105995b6762SChris Wilson static void
1062d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
107036a4a7dSZhenyu Wang {
1084bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1094bc9d430SDaniel Vetter 
1105d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
111c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1125d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr &= ~mask;
113c67a470bSPaulo Zanoni 		return;
114c67a470bSPaulo Zanoni 	}
115c67a470bSPaulo Zanoni 
1161ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1171ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1181ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1193143a2bfSChris Wilson 		POSTING_READ(DEIMR);
120036a4a7dSZhenyu Wang 	}
121036a4a7dSZhenyu Wang }
122036a4a7dSZhenyu Wang 
1230ff9800aSPaulo Zanoni static void
1242d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
125036a4a7dSZhenyu Wang {
1264bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1274bc9d430SDaniel Vetter 
1285d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
129c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1305d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr |= mask;
131c67a470bSPaulo Zanoni 		return;
132c67a470bSPaulo Zanoni 	}
133c67a470bSPaulo Zanoni 
1341ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1351ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1361ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1373143a2bfSChris Wilson 		POSTING_READ(DEIMR);
138036a4a7dSZhenyu Wang 	}
139036a4a7dSZhenyu Wang }
140036a4a7dSZhenyu Wang 
14143eaea13SPaulo Zanoni /**
14243eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
14343eaea13SPaulo Zanoni  * @dev_priv: driver private
14443eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
14543eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
14643eaea13SPaulo Zanoni  */
14743eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
14843eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
14943eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
15043eaea13SPaulo Zanoni {
15143eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
15243eaea13SPaulo Zanoni 
1535d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
154c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1555d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
1565d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
157c67a470bSPaulo Zanoni 						interrupt_mask);
158c67a470bSPaulo Zanoni 		return;
159c67a470bSPaulo Zanoni 	}
160c67a470bSPaulo Zanoni 
16143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
16243eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
16343eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
16443eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
16543eaea13SPaulo Zanoni }
16643eaea13SPaulo Zanoni 
16743eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
16843eaea13SPaulo Zanoni {
16943eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
17043eaea13SPaulo Zanoni }
17143eaea13SPaulo Zanoni 
17243eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
17543eaea13SPaulo Zanoni }
17643eaea13SPaulo Zanoni 
177edbfdb45SPaulo Zanoni /**
178edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
179edbfdb45SPaulo Zanoni   * @dev_priv: driver private
180edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
181edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
182edbfdb45SPaulo Zanoni   */
183edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
184edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
185edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
186edbfdb45SPaulo Zanoni {
187605cd25bSPaulo Zanoni 	uint32_t new_val;
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
190edbfdb45SPaulo Zanoni 
1915d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
192c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1935d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
1945d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
195c67a470bSPaulo Zanoni 						     interrupt_mask);
196c67a470bSPaulo Zanoni 		return;
197c67a470bSPaulo Zanoni 	}
198c67a470bSPaulo Zanoni 
199605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
200f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
201f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
202f52ecbcfSPaulo Zanoni 
203605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
204605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
205605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
206edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
207edbfdb45SPaulo Zanoni 	}
208f52ecbcfSPaulo Zanoni }
209edbfdb45SPaulo Zanoni 
210edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
211edbfdb45SPaulo Zanoni {
212edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
213edbfdb45SPaulo Zanoni }
214edbfdb45SPaulo Zanoni 
215edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
216edbfdb45SPaulo Zanoni {
217edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
218edbfdb45SPaulo Zanoni }
219edbfdb45SPaulo Zanoni 
2208664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2218664281bSPaulo Zanoni {
2228664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2238664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2248664281bSPaulo Zanoni 	enum pipe pipe;
2258664281bSPaulo Zanoni 
2264bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2274bc9d430SDaniel Vetter 
2288664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2298664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2308664281bSPaulo Zanoni 
2318664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2328664281bSPaulo Zanoni 			return false;
2338664281bSPaulo Zanoni 	}
2348664281bSPaulo Zanoni 
2358664281bSPaulo Zanoni 	return true;
2368664281bSPaulo Zanoni }
2378664281bSPaulo Zanoni 
2388664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2398664281bSPaulo Zanoni {
2408664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2418664281bSPaulo Zanoni 	enum pipe pipe;
2428664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2438664281bSPaulo Zanoni 
244fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
245fee884edSDaniel Vetter 
2468664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2478664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2488664281bSPaulo Zanoni 
2498664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2508664281bSPaulo Zanoni 			return false;
2518664281bSPaulo Zanoni 	}
2528664281bSPaulo Zanoni 
2538664281bSPaulo Zanoni 	return true;
2548664281bSPaulo Zanoni }
2558664281bSPaulo Zanoni 
2562d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2572d9d2b0bSVille Syrjälä {
2582d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2592d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2602d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2612d9d2b0bSVille Syrjälä 
2622d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2632d9d2b0bSVille Syrjälä 
2642d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2652d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2662d9d2b0bSVille Syrjälä }
2672d9d2b0bSVille Syrjälä 
2688664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2698664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2708664281bSPaulo Zanoni {
2718664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2728664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2738664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2748664281bSPaulo Zanoni 
2758664281bSPaulo Zanoni 	if (enable)
2768664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2778664281bSPaulo Zanoni 	else
2788664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2798664281bSPaulo Zanoni }
2808664281bSPaulo Zanoni 
2818664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2827336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2838664281bSPaulo Zanoni {
2848664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2858664281bSPaulo Zanoni 	if (enable) {
2867336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2877336df65SDaniel Vetter 
2888664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2898664281bSPaulo Zanoni 			return;
2908664281bSPaulo Zanoni 
2918664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2928664281bSPaulo Zanoni 	} else {
2937336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2947336df65SDaniel Vetter 
2957336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2968664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2977336df65SDaniel Vetter 
2987336df65SDaniel Vetter 		if (!was_enabled &&
2997336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
3007336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
3017336df65SDaniel Vetter 				      pipe_name(pipe));
3027336df65SDaniel Vetter 		}
3038664281bSPaulo Zanoni 	}
3048664281bSPaulo Zanoni }
3058664281bSPaulo Zanoni 
30638d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
30738d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
30838d83c96SDaniel Vetter {
30938d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31038d83c96SDaniel Vetter 
31138d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
31238d83c96SDaniel Vetter 
31338d83c96SDaniel Vetter 	if (enable)
31438d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
31538d83c96SDaniel Vetter 	else
31638d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
31738d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
31838d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
31938d83c96SDaniel Vetter }
32038d83c96SDaniel Vetter 
321fee884edSDaniel Vetter /**
322fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
323fee884edSDaniel Vetter  * @dev_priv: driver private
324fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
325fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
326fee884edSDaniel Vetter  */
327fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
328fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
329fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
330fee884edSDaniel Vetter {
331fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
332fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
333fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
334fee884edSDaniel Vetter 
335fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
336fee884edSDaniel Vetter 
3375d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled &&
338c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
339c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
3405d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
3415d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
342c67a470bSPaulo Zanoni 						 interrupt_mask);
343c67a470bSPaulo Zanoni 		return;
344c67a470bSPaulo Zanoni 	}
345c67a470bSPaulo Zanoni 
346fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
347fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
348fee884edSDaniel Vetter }
349fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
350fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
351fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
352fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
353fee884edSDaniel Vetter 
354de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
355de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3568664281bSPaulo Zanoni 					    bool enable)
3578664281bSPaulo Zanoni {
3588664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
359de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
360de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3618664281bSPaulo Zanoni 
3628664281bSPaulo Zanoni 	if (enable)
363fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3648664281bSPaulo Zanoni 	else
365fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3668664281bSPaulo Zanoni }
3678664281bSPaulo Zanoni 
3688664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3698664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3708664281bSPaulo Zanoni 					    bool enable)
3718664281bSPaulo Zanoni {
3728664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3738664281bSPaulo Zanoni 
3748664281bSPaulo Zanoni 	if (enable) {
3751dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3761dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3771dd246fbSDaniel Vetter 
3788664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3798664281bSPaulo Zanoni 			return;
3808664281bSPaulo Zanoni 
381fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3828664281bSPaulo Zanoni 	} else {
3831dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3841dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3851dd246fbSDaniel Vetter 
3861dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
387fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3881dd246fbSDaniel Vetter 
3891dd246fbSDaniel Vetter 		if (!was_enabled &&
3901dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3911dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3921dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3931dd246fbSDaniel Vetter 		}
3948664281bSPaulo Zanoni 	}
3958664281bSPaulo Zanoni }
3968664281bSPaulo Zanoni 
3978664281bSPaulo Zanoni /**
3988664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3998664281bSPaulo Zanoni  * @dev: drm device
4008664281bSPaulo Zanoni  * @pipe: pipe
4018664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4028664281bSPaulo Zanoni  *
4038664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4048664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4058664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4068664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4078664281bSPaulo Zanoni  * bit for all the pipes.
4088664281bSPaulo Zanoni  *
4098664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4108664281bSPaulo Zanoni  */
411f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4128664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
4138664281bSPaulo Zanoni {
4148664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4158664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4168664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4178664281bSPaulo Zanoni 	bool ret;
4188664281bSPaulo Zanoni 
41977961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
42077961eb9SImre Deak 
4218664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4228664281bSPaulo Zanoni 
4238664281bSPaulo Zanoni 	if (enable == ret)
4248664281bSPaulo Zanoni 		goto done;
4258664281bSPaulo Zanoni 
4268664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4278664281bSPaulo Zanoni 
4282d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4292d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4302d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4318664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4328664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4337336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
43438d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
43538d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4368664281bSPaulo Zanoni 
4378664281bSPaulo Zanoni done:
438f88d42f1SImre Deak 	return ret;
439f88d42f1SImre Deak }
440f88d42f1SImre Deak 
441f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
442f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
443f88d42f1SImre Deak {
444f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
445f88d42f1SImre Deak 	unsigned long flags;
446f88d42f1SImre Deak 	bool ret;
447f88d42f1SImre Deak 
448f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
449f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4508664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
451f88d42f1SImre Deak 
4528664281bSPaulo Zanoni 	return ret;
4538664281bSPaulo Zanoni }
4548664281bSPaulo Zanoni 
45591d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
45691d181ddSImre Deak 						  enum pipe pipe)
45791d181ddSImre Deak {
45891d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
45991d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
46091d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
46191d181ddSImre Deak 
46291d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
46391d181ddSImre Deak }
46491d181ddSImre Deak 
4658664281bSPaulo Zanoni /**
4668664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4678664281bSPaulo Zanoni  * @dev: drm device
4688664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4698664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4708664281bSPaulo Zanoni  *
4718664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4728664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4738664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4748664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4758664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4768664281bSPaulo Zanoni  *
4778664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4788664281bSPaulo Zanoni  */
4798664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4808664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4818664281bSPaulo Zanoni 					   bool enable)
4828664281bSPaulo Zanoni {
4838664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
484de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
485de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4868664281bSPaulo Zanoni 	unsigned long flags;
4878664281bSPaulo Zanoni 	bool ret;
4888664281bSPaulo Zanoni 
489de28075dSDaniel Vetter 	/*
490de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
491de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
492de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
493de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
494de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
495de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
496de28075dSDaniel Vetter 	 */
4978664281bSPaulo Zanoni 
4988664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4998664281bSPaulo Zanoni 
5008664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5018664281bSPaulo Zanoni 
5028664281bSPaulo Zanoni 	if (enable == ret)
5038664281bSPaulo Zanoni 		goto done;
5048664281bSPaulo Zanoni 
5058664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5068664281bSPaulo Zanoni 
5078664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
508de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5098664281bSPaulo Zanoni 	else
5108664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5118664281bSPaulo Zanoni 
5128664281bSPaulo Zanoni done:
5138664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5148664281bSPaulo Zanoni 	return ret;
5158664281bSPaulo Zanoni }
5168664281bSPaulo Zanoni 
5178664281bSPaulo Zanoni 
518b5ea642aSDaniel Vetter static void
519755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
520755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5217c463586SKeith Packard {
5229db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
523755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5247c463586SKeith Packard 
525b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
526b79480baSDaniel Vetter 
527755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
528755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
529755e9019SImre Deak 		return;
530755e9019SImre Deak 
531755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
53246c06a30SVille Syrjälä 		return;
53346c06a30SVille Syrjälä 
53491d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
53591d181ddSImre Deak 
5367c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
537755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
53846c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5393143a2bfSChris Wilson 	POSTING_READ(reg);
5407c463586SKeith Packard }
5417c463586SKeith Packard 
542b5ea642aSDaniel Vetter static void
543755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5457c463586SKeith Packard {
5469db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
547755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5487c463586SKeith Packard 
549b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
550b79480baSDaniel Vetter 
551755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
552755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
55346c06a30SVille Syrjälä 		return;
55446c06a30SVille Syrjälä 
555755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
556755e9019SImre Deak 		return;
557755e9019SImre Deak 
55891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
55991d181ddSImre Deak 
560755e9019SImre Deak 	pipestat &= ~enable_mask;
56146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5623143a2bfSChris Wilson 	POSTING_READ(reg);
5637c463586SKeith Packard }
5647c463586SKeith Packard 
56510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
56610c59c51SImre Deak {
56710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
56810c59c51SImre Deak 
56910c59c51SImre Deak 	/*
57010c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
57110c59c51SImre Deak 	 * same bit MBZ.
57210c59c51SImre Deak 	 */
57310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
57410c59c51SImre Deak 		return 0;
57510c59c51SImre Deak 
57610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
57710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
57810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
57910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
58010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
58110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
58210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
58310c59c51SImre Deak 
58410c59c51SImre Deak 	return enable_mask;
58510c59c51SImre Deak }
58610c59c51SImre Deak 
587755e9019SImre Deak void
588755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
589755e9019SImre Deak 		     u32 status_mask)
590755e9019SImre Deak {
591755e9019SImre Deak 	u32 enable_mask;
592755e9019SImre Deak 
59310c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
59410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
59510c59c51SImre Deak 							   status_mask);
59610c59c51SImre Deak 	else
597755e9019SImre Deak 		enable_mask = status_mask << 16;
598755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
599755e9019SImre Deak }
600755e9019SImre Deak 
601755e9019SImre Deak void
602755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
603755e9019SImre Deak 		      u32 status_mask)
604755e9019SImre Deak {
605755e9019SImre Deak 	u32 enable_mask;
606755e9019SImre Deak 
60710c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
60810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
60910c59c51SImre Deak 							   status_mask);
61010c59c51SImre Deak 	else
611755e9019SImre Deak 		enable_mask = status_mask << 16;
612755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
613755e9019SImre Deak }
614755e9019SImre Deak 
615c0e09200SDave Airlie /**
616f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
61701c66889SZhao Yakui  */
618f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
61901c66889SZhao Yakui {
6202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6211ec14ad3SChris Wilson 	unsigned long irqflags;
6221ec14ad3SChris Wilson 
623f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
624f49e38ddSJani Nikula 		return;
625f49e38ddSJani Nikula 
6261ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
62701c66889SZhao Yakui 
628755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
629a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6303b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
631755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6321ec14ad3SChris Wilson 
6331ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
63401c66889SZhao Yakui }
63501c66889SZhao Yakui 
63601c66889SZhao Yakui /**
6370a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6380a3e67a4SJesse Barnes  * @dev: DRM device
6390a3e67a4SJesse Barnes  * @pipe: pipe to check
6400a3e67a4SJesse Barnes  *
6410a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6420a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
6430a3e67a4SJesse Barnes  * before reading such registers if unsure.
6440a3e67a4SJesse Barnes  */
6450a3e67a4SJesse Barnes static int
6460a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6470a3e67a4SJesse Barnes {
6482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
649702e7a56SPaulo Zanoni 
650a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
651a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
652a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
653a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
65471f8ba6bSPaulo Zanoni 
655a01025afSDaniel Vetter 		return intel_crtc->active;
656a01025afSDaniel Vetter 	} else {
657a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
658a01025afSDaniel Vetter 	}
6590a3e67a4SJesse Barnes }
6600a3e67a4SJesse Barnes 
6614cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6624cdb83ecSVille Syrjälä {
6634cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6644cdb83ecSVille Syrjälä 	return 0;
6654cdb83ecSVille Syrjälä }
6664cdb83ecSVille Syrjälä 
66742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66842f52ef8SKeith Packard  * we use as a pipe index
66942f52ef8SKeith Packard  */
670f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6710a3e67a4SJesse Barnes {
6722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6730a3e67a4SJesse Barnes 	unsigned long high_frame;
6740a3e67a4SJesse Barnes 	unsigned long low_frame;
675391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6760a3e67a4SJesse Barnes 
6770a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
67844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6799db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6800a3e67a4SJesse Barnes 		return 0;
6810a3e67a4SJesse Barnes 	}
6820a3e67a4SJesse Barnes 
683391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
684391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
685391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
686391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
687391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
688391f75e2SVille Syrjälä 
689391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
690391f75e2SVille Syrjälä 	} else {
691a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
692391f75e2SVille Syrjälä 		u32 htotal;
693391f75e2SVille Syrjälä 
694391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
695391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
696391f75e2SVille Syrjälä 
697391f75e2SVille Syrjälä 		vbl_start *= htotal;
698391f75e2SVille Syrjälä 	}
699391f75e2SVille Syrjälä 
7009db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7019db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7025eddb70bSChris Wilson 
7030a3e67a4SJesse Barnes 	/*
7040a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7050a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7060a3e67a4SJesse Barnes 	 * register.
7070a3e67a4SJesse Barnes 	 */
7080a3e67a4SJesse Barnes 	do {
7095eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
710391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7115eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7120a3e67a4SJesse Barnes 	} while (high1 != high2);
7130a3e67a4SJesse Barnes 
7145eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
715391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7165eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
717391f75e2SVille Syrjälä 
718391f75e2SVille Syrjälä 	/*
719391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
720391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
721391f75e2SVille Syrjälä 	 * counter against vblank start.
722391f75e2SVille Syrjälä 	 */
723edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7240a3e67a4SJesse Barnes }
7250a3e67a4SJesse Barnes 
726f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7279880b7a5SJesse Barnes {
7282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7299db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7309880b7a5SJesse Barnes 
7319880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
73244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7339db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7349880b7a5SJesse Barnes 		return 0;
7359880b7a5SJesse Barnes 	}
7369880b7a5SJesse Barnes 
7379880b7a5SJesse Barnes 	return I915_READ(reg);
7389880b7a5SJesse Barnes }
7399880b7a5SJesse Barnes 
740ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
741ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
742ad3543edSMario Kleiner 
743095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
74454ddcbd2SVille Syrjälä {
74554ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
74654ddcbd2SVille Syrjälä 	uint32_t status;
74724302624SVille Syrjälä 	int reg;
74854ddcbd2SVille Syrjälä 
74924302624SVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
75024302624SVille Syrjälä 		status = GEN8_PIPE_VBLANK;
75124302624SVille Syrjälä 		reg = GEN8_DE_PIPE_ISR(pipe);
75224302624SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
75324302624SVille Syrjälä 		status = DE_PIPE_VBLANK_IVB(pipe);
75424302624SVille Syrjälä 		reg = DEISR;
75554ddcbd2SVille Syrjälä 	} else {
75624302624SVille Syrjälä 		status = DE_PIPE_VBLANK(pipe);
75724302624SVille Syrjälä 		reg = DEISR;
75854ddcbd2SVille Syrjälä 	}
759ad3543edSMario Kleiner 
76024302624SVille Syrjälä 	return __raw_i915_read32(dev_priv, reg) & status;
76154ddcbd2SVille Syrjälä }
76254ddcbd2SVille Syrjälä 
763f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
764abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
765abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7660af7e4dfSMario Kleiner {
767c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
768c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
769c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
770c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7713aa18df8SVille Syrjälä 	int position;
7720af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
7730af7e4dfSMario Kleiner 	bool in_vbl = true;
7740af7e4dfSMario Kleiner 	int ret = 0;
775ad3543edSMario Kleiner 	unsigned long irqflags;
7760af7e4dfSMario Kleiner 
777c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7780af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7799db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7800af7e4dfSMario Kleiner 		return 0;
7810af7e4dfSMario Kleiner 	}
7820af7e4dfSMario Kleiner 
783c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
784c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
785c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
786c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7870af7e4dfSMario Kleiner 
788d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
789d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
790d31faf65SVille Syrjälä 		vbl_end /= 2;
791d31faf65SVille Syrjälä 		vtotal /= 2;
792d31faf65SVille Syrjälä 	}
793d31faf65SVille Syrjälä 
794c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
795c2baf4b7SVille Syrjälä 
796ad3543edSMario Kleiner 	/*
797ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
798ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
799ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
800ad3543edSMario Kleiner 	 */
801ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
802ad3543edSMario Kleiner 
803ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
804ad3543edSMario Kleiner 
805ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
806ad3543edSMario Kleiner 	if (stime)
807ad3543edSMario Kleiner 		*stime = ktime_get();
808ad3543edSMario Kleiner 
8097c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8100af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8110af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8120af7e4dfSMario Kleiner 		 */
8137c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
814ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
8157c06b08aSVille Syrjälä 		else
816ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
81754ddcbd2SVille Syrjälä 
818fcb81823SVille Syrjälä 		if (HAS_DDI(dev)) {
819fcb81823SVille Syrjälä 			/*
820fcb81823SVille Syrjälä 			 * On HSW HDMI outputs there seems to be a 2 line
821fcb81823SVille Syrjälä 			 * difference, whereas eDP has the normal 1 line
822fcb81823SVille Syrjälä 			 * difference that earlier platforms have. External
823fcb81823SVille Syrjälä 			 * DP is unknown. For now just check for the 2 line
824fcb81823SVille Syrjälä 			 * difference case on all output types on HSW+.
825fcb81823SVille Syrjälä 			 *
826fcb81823SVille Syrjälä 			 * This might misinterpret the scanline counter being
827fcb81823SVille Syrjälä 			 * one line too far along on eDP, but that's less
828fcb81823SVille Syrjälä 			 * dangerous than the alternative since that would lead
829fcb81823SVille Syrjälä 			 * the vblank timestamp code astray when it sees a
830fcb81823SVille Syrjälä 			 * scanline count before vblank_start during a vblank
831fcb81823SVille Syrjälä 			 * interrupt.
832fcb81823SVille Syrjälä 			 */
833fcb81823SVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
834fcb81823SVille Syrjälä 			if ((in_vbl && (position == vbl_start - 2 ||
835fcb81823SVille Syrjälä 					position == vbl_start - 1)) ||
836fcb81823SVille Syrjälä 			    (!in_vbl && (position == vbl_end - 2 ||
837fcb81823SVille Syrjälä 					 position == vbl_end - 1)))
838fcb81823SVille Syrjälä 				position = (position + 2) % vtotal;
839fcb81823SVille Syrjälä 		} else if (HAS_PCH_SPLIT(dev)) {
84054ddcbd2SVille Syrjälä 			/*
84154ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
84254ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
84354ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
84454ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
84554ddcbd2SVille Syrjälä 			 * or not.
84654ddcbd2SVille Syrjälä 			 */
847095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
84854ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
84954ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
85054ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
8510af7e4dfSMario Kleiner 		} else {
852095163baSVille Syrjälä 			/*
853095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
854095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
855095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
856095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
857095163baSVille Syrjälä 			 * in vblank.
858095163baSVille Syrjälä 			 *
859095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
860095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
861095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
862095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
863095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
864095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
865095163baSVille Syrjälä 			 * full frame/field.
866095163baSVille Syrjälä 			 */
867095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
868095163baSVille Syrjälä 			    position == vbl_start - 1) {
869095163baSVille Syrjälä 				position = (position + 1) % vtotal;
870095163baSVille Syrjälä 
871095163baSVille Syrjälä 				/* Signal this correction as "applied". */
872095163baSVille Syrjälä 				ret |= 0x8;
873095163baSVille Syrjälä 			}
874095163baSVille Syrjälä 		}
875095163baSVille Syrjälä 	} else {
8760af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8770af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8780af7e4dfSMario Kleiner 		 * scanout position.
8790af7e4dfSMario Kleiner 		 */
880ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8810af7e4dfSMario Kleiner 
8823aa18df8SVille Syrjälä 		/* convert to pixel counts */
8833aa18df8SVille Syrjälä 		vbl_start *= htotal;
8843aa18df8SVille Syrjälä 		vbl_end *= htotal;
8853aa18df8SVille Syrjälä 		vtotal *= htotal;
8863aa18df8SVille Syrjälä 	}
8873aa18df8SVille Syrjälä 
888ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
889ad3543edSMario Kleiner 	if (etime)
890ad3543edSMario Kleiner 		*etime = ktime_get();
891ad3543edSMario Kleiner 
892ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
893ad3543edSMario Kleiner 
894ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
895ad3543edSMario Kleiner 
8963aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8973aa18df8SVille Syrjälä 
8983aa18df8SVille Syrjälä 	/*
8993aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9003aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9013aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9023aa18df8SVille Syrjälä 	 * up since vbl_end.
9033aa18df8SVille Syrjälä 	 */
9043aa18df8SVille Syrjälä 	if (position >= vbl_start)
9053aa18df8SVille Syrjälä 		position -= vbl_end;
9063aa18df8SVille Syrjälä 	else
9073aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9083aa18df8SVille Syrjälä 
9097c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9103aa18df8SVille Syrjälä 		*vpos = position;
9113aa18df8SVille Syrjälä 		*hpos = 0;
9123aa18df8SVille Syrjälä 	} else {
9130af7e4dfSMario Kleiner 		*vpos = position / htotal;
9140af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9150af7e4dfSMario Kleiner 	}
9160af7e4dfSMario Kleiner 
9170af7e4dfSMario Kleiner 	/* In vblank? */
9180af7e4dfSMario Kleiner 	if (in_vbl)
9190af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9200af7e4dfSMario Kleiner 
9210af7e4dfSMario Kleiner 	return ret;
9220af7e4dfSMario Kleiner }
9230af7e4dfSMario Kleiner 
924f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9250af7e4dfSMario Kleiner 			      int *max_error,
9260af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9270af7e4dfSMario Kleiner 			      unsigned flags)
9280af7e4dfSMario Kleiner {
9294041b853SChris Wilson 	struct drm_crtc *crtc;
9300af7e4dfSMario Kleiner 
9317eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9324041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9330af7e4dfSMario Kleiner 		return -EINVAL;
9340af7e4dfSMario Kleiner 	}
9350af7e4dfSMario Kleiner 
9360af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9374041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9384041b853SChris Wilson 	if (crtc == NULL) {
9394041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9404041b853SChris Wilson 		return -EINVAL;
9414041b853SChris Wilson 	}
9424041b853SChris Wilson 
9434041b853SChris Wilson 	if (!crtc->enabled) {
9444041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9454041b853SChris Wilson 		return -EBUSY;
9464041b853SChris Wilson 	}
9470af7e4dfSMario Kleiner 
9480af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9494041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9504041b853SChris Wilson 						     vblank_time, flags,
9517da903efSVille Syrjälä 						     crtc,
9527da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9530af7e4dfSMario Kleiner }
9540af7e4dfSMario Kleiner 
95567c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
95667c347ffSJani Nikula 				struct drm_connector *connector)
957321a1b30SEgbert Eich {
958321a1b30SEgbert Eich 	enum drm_connector_status old_status;
959321a1b30SEgbert Eich 
960321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
961321a1b30SEgbert Eich 	old_status = connector->status;
962321a1b30SEgbert Eich 
963321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
96467c347ffSJani Nikula 	if (old_status == connector->status)
96567c347ffSJani Nikula 		return false;
96667c347ffSJani Nikula 
96767c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
968321a1b30SEgbert Eich 		      connector->base.id,
969321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
97067c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
97167c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
97267c347ffSJani Nikula 
97367c347ffSJani Nikula 	return true;
974321a1b30SEgbert Eich }
975321a1b30SEgbert Eich 
9765ca58282SJesse Barnes /*
9775ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9785ca58282SJesse Barnes  */
979ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
980ac4c16c5SEgbert Eich 
9815ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9825ca58282SJesse Barnes {
9832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9842d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9855ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
986c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
987cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
988cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
989cd569aedSEgbert Eich 	struct drm_connector *connector;
990cd569aedSEgbert Eich 	unsigned long irqflags;
991cd569aedSEgbert Eich 	bool hpd_disabled = false;
992321a1b30SEgbert Eich 	bool changed = false;
993142e2398SEgbert Eich 	u32 hpd_event_bits;
9945ca58282SJesse Barnes 
99552d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
99652d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
99752d7ecedSDaniel Vetter 		return;
99852d7ecedSDaniel Vetter 
999a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1000e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1001e67189abSJesse Barnes 
1002cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1003142e2398SEgbert Eich 
1004142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1005142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1006cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1007cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1008cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1009cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1010cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1011cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1012cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1013cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1014cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1015cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1016cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1017cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1018cd569aedSEgbert Eich 			hpd_disabled = true;
1019cd569aedSEgbert Eich 		}
1020142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1021142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1022142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1023142e2398SEgbert Eich 		}
1024cd569aedSEgbert Eich 	}
1025cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1026cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1027cd569aedSEgbert Eich 	  * some connectors */
1028ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1029cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1030ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1031ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1032ac4c16c5SEgbert Eich 	}
1033cd569aedSEgbert Eich 
1034cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1035cd569aedSEgbert Eich 
1036321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1037321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1038321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1039321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1040cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1041cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1042321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1043321a1b30SEgbert Eich 				changed = true;
1044321a1b30SEgbert Eich 		}
1045321a1b30SEgbert Eich 	}
104640ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
104740ee3381SKeith Packard 
1048321a1b30SEgbert Eich 	if (changed)
1049321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10505ca58282SJesse Barnes }
10515ca58282SJesse Barnes 
10523ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10533ca1ccedSVille Syrjälä {
10543ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10553ca1ccedSVille Syrjälä }
10563ca1ccedSVille Syrjälä 
1057d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1058f97108d1SJesse Barnes {
10592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1060b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10619270388eSDaniel Vetter 	u8 new_delay;
10629270388eSDaniel Vetter 
1063d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1064f97108d1SJesse Barnes 
106573edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
106673edd18fSDaniel Vetter 
106720e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10689270388eSDaniel Vetter 
10697648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1070b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1071b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1072f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1073f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1074f97108d1SJesse Barnes 
1075f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1076b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
107720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
107820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
107920e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
108020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1081b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
108220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
108320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
108420e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
108520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1086f97108d1SJesse Barnes 	}
1087f97108d1SJesse Barnes 
10887648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
108920e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1090f97108d1SJesse Barnes 
1091d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10929270388eSDaniel Vetter 
1093f97108d1SJesse Barnes 	return;
1094f97108d1SJesse Barnes }
1095f97108d1SJesse Barnes 
1096549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1097549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1098549f7365SChris Wilson {
1099475553deSChris Wilson 	if (ring->obj == NULL)
1100475553deSChris Wilson 		return;
1101475553deSChris Wilson 
1102814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11039862e600SChris Wilson 
1104549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
110510cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1106549f7365SChris Wilson }
1107549f7365SChris Wilson 
11084912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11093b8d8d91SJesse Barnes {
11102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11112d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1112edbfdb45SPaulo Zanoni 	u32 pm_iir;
1113dd75fdc8SChris Wilson 	int new_delay, adj;
11143b8d8d91SJesse Barnes 
111559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1116c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1117c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11184848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1119a6706b45SDeepak S 	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
112059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11214912d041SBen Widawsky 
112260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1123a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
112460611c13SPaulo Zanoni 
1125a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11263b8d8d91SJesse Barnes 		return;
11273b8d8d91SJesse Barnes 
11284fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11297b9e0ae6SChris Wilson 
1130dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11317425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1132dd75fdc8SChris Wilson 		if (adj > 0)
1133dd75fdc8SChris Wilson 			adj *= 2;
1134dd75fdc8SChris Wilson 		else
1135dd75fdc8SChris Wilson 			adj = 1;
1136b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11377425034aSVille Syrjälä 
11387425034aSVille Syrjälä 		/*
11397425034aSVille Syrjälä 		 * For better performance, jump directly
11407425034aSVille Syrjälä 		 * to RPe if we're below it.
11417425034aSVille Syrjälä 		 */
1142b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1143b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1144dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1145b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1146b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1147dd75fdc8SChris Wilson 		else
1148b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1149dd75fdc8SChris Wilson 		adj = 0;
1150dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1151dd75fdc8SChris Wilson 		if (adj < 0)
1152dd75fdc8SChris Wilson 			adj *= 2;
1153dd75fdc8SChris Wilson 		else
1154dd75fdc8SChris Wilson 			adj = -1;
1155b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1156dd75fdc8SChris Wilson 	} else { /* unknown event */
1157b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1158dd75fdc8SChris Wilson 	}
11593b8d8d91SJesse Barnes 
116079249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
116179249636SBen Widawsky 	 * interrupt
116279249636SBen Widawsky 	 */
11631272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1164b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1165b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
116627544369SDeepak S 
1167b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1168dd75fdc8SChris Wilson 
11690a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11700a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11710a073b84SJesse Barnes 	else
11724912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11733b8d8d91SJesse Barnes 
11744fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11753b8d8d91SJesse Barnes }
11763b8d8d91SJesse Barnes 
1177e3689190SBen Widawsky 
1178e3689190SBen Widawsky /**
1179e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1180e3689190SBen Widawsky  * occurred.
1181e3689190SBen Widawsky  * @work: workqueue struct
1182e3689190SBen Widawsky  *
1183e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1184e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1185e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1186e3689190SBen Widawsky  */
1187e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1188e3689190SBen Widawsky {
11892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11902d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1191e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119235a85ac6SBen Widawsky 	char *parity_event[6];
1193e3689190SBen Widawsky 	uint32_t misccpctl;
1194e3689190SBen Widawsky 	unsigned long flags;
119535a85ac6SBen Widawsky 	uint8_t slice = 0;
1196e3689190SBen Widawsky 
1197e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1198e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1199e3689190SBen Widawsky 	 * any time we access those registers.
1200e3689190SBen Widawsky 	 */
1201e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1202e3689190SBen Widawsky 
120335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
120435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
120535a85ac6SBen Widawsky 		goto out;
120635a85ac6SBen Widawsky 
1207e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1208e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1209e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1210e3689190SBen Widawsky 
121135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
121235a85ac6SBen Widawsky 		u32 reg;
121335a85ac6SBen Widawsky 
121435a85ac6SBen Widawsky 		slice--;
121535a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
121635a85ac6SBen Widawsky 			break;
121735a85ac6SBen Widawsky 
121835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
121935a85ac6SBen Widawsky 
122035a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
122135a85ac6SBen Widawsky 
122235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1223e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1224e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1225e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1226e3689190SBen Widawsky 
122735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
122835a85ac6SBen Widawsky 		POSTING_READ(reg);
1229e3689190SBen Widawsky 
1230cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1231e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1232e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1233e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
123435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
123535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1236e3689190SBen Widawsky 
12375bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1238e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1239e3689190SBen Widawsky 
124035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1242e3689190SBen Widawsky 
124335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1244e3689190SBen Widawsky 		kfree(parity_event[3]);
1245e3689190SBen Widawsky 		kfree(parity_event[2]);
1246e3689190SBen Widawsky 		kfree(parity_event[1]);
1247e3689190SBen Widawsky 	}
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125035a85ac6SBen Widawsky 
125135a85ac6SBen Widawsky out:
125235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
125335a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
125435a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
125535a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
125635a85ac6SBen Widawsky 
125735a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
125835a85ac6SBen Widawsky }
125935a85ac6SBen Widawsky 
126035a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1261e3689190SBen Widawsky {
12622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1263e3689190SBen Widawsky 
1264040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1265e3689190SBen Widawsky 		return;
1266e3689190SBen Widawsky 
1267d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
126835a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1269d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1270e3689190SBen Widawsky 
127135a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
127235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
127435a85ac6SBen Widawsky 
127535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
127635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
127735a85ac6SBen Widawsky 
1278a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1279e3689190SBen Widawsky }
1280e3689190SBen Widawsky 
1281f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1282f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1283f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1284f1af8fc1SPaulo Zanoni {
1285f1af8fc1SPaulo Zanoni 	if (gt_iir &
1286f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1287f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1288f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1289f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1290f1af8fc1SPaulo Zanoni }
1291f1af8fc1SPaulo Zanoni 
1292e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1293e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1294e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1295e7b4c6b1SDaniel Vetter {
1296e7b4c6b1SDaniel Vetter 
1297cc609d5dSBen Widawsky 	if (gt_iir &
1298cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1299e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1300cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1301e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1302cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1303e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1304e7b4c6b1SDaniel Vetter 
1305cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1306cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1307cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
130858174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
130958174462SMika Kuoppala 				  gt_iir);
1310e7b4c6b1SDaniel Vetter 	}
1311e3689190SBen Widawsky 
131235a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
131335a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1314e7b4c6b1SDaniel Vetter }
1315e7b4c6b1SDaniel Vetter 
1316abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1317abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1318abd58f01SBen Widawsky 				       u32 master_ctl)
1319abd58f01SBen Widawsky {
1320abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1321abd58f01SBen Widawsky 	uint32_t tmp = 0;
1322abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1323abd58f01SBen Widawsky 
1324abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1325abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1326abd58f01SBen Widawsky 		if (tmp) {
1327abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1328abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1329abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1330abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1331abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1332abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1333abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1334abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1335abd58f01SBen Widawsky 		} else
1336abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1337abd58f01SBen Widawsky 	}
1338abd58f01SBen Widawsky 
1339abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1340abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1341abd58f01SBen Widawsky 		if (tmp) {
1342abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1343abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1344abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1345abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1346abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1347abd58f01SBen Widawsky 		} else
1348abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1349abd58f01SBen Widawsky 	}
1350abd58f01SBen Widawsky 
1351abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1352abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1353abd58f01SBen Widawsky 		if (tmp) {
1354abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1355abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1356abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1357abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1358abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1359abd58f01SBen Widawsky 		} else
1360abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1361abd58f01SBen Widawsky 	}
1362abd58f01SBen Widawsky 
1363abd58f01SBen Widawsky 	return ret;
1364abd58f01SBen Widawsky }
1365abd58f01SBen Widawsky 
1366b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1367b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1368b543fb04SEgbert Eich 
136910a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1370b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1371b543fb04SEgbert Eich 					 const u32 *hpd)
1372b543fb04SEgbert Eich {
13732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1374b543fb04SEgbert Eich 	int i;
137510a504deSDaniel Vetter 	bool storm_detected = false;
1376b543fb04SEgbert Eich 
137791d131d2SDaniel Vetter 	if (!hotplug_trigger)
137891d131d2SDaniel Vetter 		return;
137991d131d2SDaniel Vetter 
1380cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1381cc9bd499SImre Deak 			  hotplug_trigger);
1382cc9bd499SImre Deak 
1383b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1384b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1385821450c6SEgbert Eich 
13863432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
13878b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1388cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1389cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1390b8f102e8SEgbert Eich 
1391b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1392b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1393b543fb04SEgbert Eich 			continue;
1394b543fb04SEgbert Eich 
1395bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1396b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1397b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1398b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1399b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1400b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1401b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1402b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1403b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1404142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1405b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
140610a504deSDaniel Vetter 			storm_detected = true;
1407b543fb04SEgbert Eich 		} else {
1408b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1409b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1410b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1411b543fb04SEgbert Eich 		}
1412b543fb04SEgbert Eich 	}
1413b543fb04SEgbert Eich 
141410a504deSDaniel Vetter 	if (storm_detected)
141510a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1416b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
14175876fa0dSDaniel Vetter 
1418645416f5SDaniel Vetter 	/*
1419645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1420645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1421645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1422645416f5SDaniel Vetter 	 * deadlock.
1423645416f5SDaniel Vetter 	 */
1424645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1425b543fb04SEgbert Eich }
1426b543fb04SEgbert Eich 
1427515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1428515ac2bbSDaniel Vetter {
14292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
143028c70f16SDaniel Vetter 
143128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1432515ac2bbSDaniel Vetter }
1433515ac2bbSDaniel Vetter 
1434ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1435ce99c256SDaniel Vetter {
14362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14379ee32feaSDaniel Vetter 
14389ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1439ce99c256SDaniel Vetter }
1440ce99c256SDaniel Vetter 
14418bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1442277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1443eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1444eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14458bc5e955SDaniel Vetter 					 uint32_t crc4)
14468bf1e9f1SShuang He {
14478bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14488bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14498bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1450ac2300d4SDamien Lespiau 	int head, tail;
1451b2c88f5bSDamien Lespiau 
1452d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1453d538bbdfSDamien Lespiau 
14540c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1455d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14560c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14570c912c79SDamien Lespiau 		return;
14580c912c79SDamien Lespiau 	}
14590c912c79SDamien Lespiau 
1460d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1461d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1462b2c88f5bSDamien Lespiau 
1463b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1464d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1465b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1466b2c88f5bSDamien Lespiau 		return;
1467b2c88f5bSDamien Lespiau 	}
1468b2c88f5bSDamien Lespiau 
1469b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14708bf1e9f1SShuang He 
14718bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1472eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1473eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1474eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1475eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1476eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1477b2c88f5bSDamien Lespiau 
1478b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1479d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1480d538bbdfSDamien Lespiau 
1481d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
148207144428SDamien Lespiau 
148307144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14848bf1e9f1SShuang He }
1485277de95eSDaniel Vetter #else
1486277de95eSDaniel Vetter static inline void
1487277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1488277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1489277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1490277de95eSDaniel Vetter 			     uint32_t crc4) {}
1491277de95eSDaniel Vetter #endif
1492eba94eb9SDaniel Vetter 
1493277de95eSDaniel Vetter 
1494277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14955a69b89fSDaniel Vetter {
14965a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14975a69b89fSDaniel Vetter 
1498277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14995a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15005a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15015a69b89fSDaniel Vetter }
15025a69b89fSDaniel Vetter 
1503277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1504eba94eb9SDaniel Vetter {
1505eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1506eba94eb9SDaniel Vetter 
1507277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1508eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1509eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1510eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1511eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15128bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1513eba94eb9SDaniel Vetter }
15145b3a856bSDaniel Vetter 
1515277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15165b3a856bSDaniel Vetter {
15175b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15180b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15190b5c5ed0SDaniel Vetter 
15200b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15210b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15220b5c5ed0SDaniel Vetter 	else
15230b5c5ed0SDaniel Vetter 		res1 = 0;
15240b5c5ed0SDaniel Vetter 
15250b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15260b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15270b5c5ed0SDaniel Vetter 	else
15280b5c5ed0SDaniel Vetter 		res2 = 0;
15295b3a856bSDaniel Vetter 
1530277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15310b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15320b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15330b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15340b5c5ed0SDaniel Vetter 				     res1, res2);
15355b3a856bSDaniel Vetter }
15368bf1e9f1SShuang He 
15371403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15381403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15391403c0d4SPaulo Zanoni  * the work queue. */
15401403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1541baf02a1fSBen Widawsky {
1542a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
154359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1544a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1545a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
154659cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15472adbee62SDaniel Vetter 
15482adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
154941a05a3aSDaniel Vetter 	}
1550baf02a1fSBen Widawsky 
15511403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
155212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
155312638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
155412638c57SBen Widawsky 
155512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
155658174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
155758174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
155858174462SMika Kuoppala 					  pm_iir);
155912638c57SBen Widawsky 		}
156012638c57SBen Widawsky 	}
15611403c0d4SPaulo Zanoni }
1562baf02a1fSBen Widawsky 
1563c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15647e231dbeSJesse Barnes {
1565c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
156691d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15677e231dbeSJesse Barnes 	int pipe;
15687e231dbeSJesse Barnes 
156958ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15707e231dbeSJesse Barnes 	for_each_pipe(pipe) {
157191d181ddSImre Deak 		int reg;
1572bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
157391d181ddSImre Deak 
1574bbb5eebfSDaniel Vetter 		/*
1575bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1576bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1577bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1578bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1579bbb5eebfSDaniel Vetter 		 * handle.
1580bbb5eebfSDaniel Vetter 		 */
1581bbb5eebfSDaniel Vetter 		mask = 0;
1582bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1583bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1584bbb5eebfSDaniel Vetter 
1585bbb5eebfSDaniel Vetter 		switch (pipe) {
1586bbb5eebfSDaniel Vetter 		case PIPE_A:
1587bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1588bbb5eebfSDaniel Vetter 			break;
1589bbb5eebfSDaniel Vetter 		case PIPE_B:
1590bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1591bbb5eebfSDaniel Vetter 			break;
1592bbb5eebfSDaniel Vetter 		}
1593bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1594bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1595bbb5eebfSDaniel Vetter 
1596bbb5eebfSDaniel Vetter 		if (!mask)
159791d181ddSImre Deak 			continue;
159891d181ddSImre Deak 
159991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1600bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1601bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16027e231dbeSJesse Barnes 
16037e231dbeSJesse Barnes 		/*
16047e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16057e231dbeSJesse Barnes 		 */
160691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
160791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16087e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16097e231dbeSJesse Barnes 	}
161058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16117e231dbeSJesse Barnes 
161231acc7f5SJesse Barnes 	for_each_pipe(pipe) {
16137b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
161431acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
161531acc7f5SJesse Barnes 
1616579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
161731acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
161831acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
161931acc7f5SJesse Barnes 		}
16204356d586SDaniel Vetter 
16214356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1622277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16232d9d2b0bSVille Syrjälä 
16242d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
16252d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1626fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
162731acc7f5SJesse Barnes 	}
162831acc7f5SJesse Barnes 
1629c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1630c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1631c1874ed7SImre Deak }
1632c1874ed7SImre Deak 
163316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
163416c6c56bSVille Syrjälä {
163516c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
163616c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
163716c6c56bSVille Syrjälä 
163816c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
163916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
164016c6c56bSVille Syrjälä 
164116c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
164216c6c56bSVille Syrjälä 	} else {
164316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
164416c6c56bSVille Syrjälä 
164516c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
164616c6c56bSVille Syrjälä 	}
164716c6c56bSVille Syrjälä 
164816c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
164916c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
165016c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
165116c6c56bSVille Syrjälä 
165216c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
165316c6c56bSVille Syrjälä 	/*
165416c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
165516c6c56bSVille Syrjälä 	 * may miss hotplug events.
165616c6c56bSVille Syrjälä 	 */
165716c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
165816c6c56bSVille Syrjälä }
165916c6c56bSVille Syrjälä 
1660c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1661c1874ed7SImre Deak {
1662c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
16632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1664c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1665c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1666c1874ed7SImre Deak 
1667c1874ed7SImre Deak 	while (true) {
1668c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1669c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1670c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1671c1874ed7SImre Deak 
1672c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1673c1874ed7SImre Deak 			goto out;
1674c1874ed7SImre Deak 
1675c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1676c1874ed7SImre Deak 
1677c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1678c1874ed7SImre Deak 
1679c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1680c1874ed7SImre Deak 
16817e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
168216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
168316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
16847e231dbeSJesse Barnes 
168560611c13SPaulo Zanoni 		if (pm_iir)
1686d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16877e231dbeSJesse Barnes 
16887e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
16897e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
16907e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
16917e231dbeSJesse Barnes 	}
16927e231dbeSJesse Barnes 
16937e231dbeSJesse Barnes out:
16947e231dbeSJesse Barnes 	return ret;
16957e231dbeSJesse Barnes }
16967e231dbeSJesse Barnes 
169723e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1698776ad806SJesse Barnes {
16992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
17009db4a9c7SJesse Barnes 	int pipe;
1701b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1702776ad806SJesse Barnes 
170310a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
170491d131d2SDaniel Vetter 
1705cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1706cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1707776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1708cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1709cfc33bf7SVille Syrjälä 				 port_name(port));
1710cfc33bf7SVille Syrjälä 	}
1711776ad806SJesse Barnes 
1712ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1713ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1714ce99c256SDaniel Vetter 
1715776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1716515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1717776ad806SJesse Barnes 
1718776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1719776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1720776ad806SJesse Barnes 
1721776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1722776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1723776ad806SJesse Barnes 
1724776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1725776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1726776ad806SJesse Barnes 
17279db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
17289db4a9c7SJesse Barnes 		for_each_pipe(pipe)
17299db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17309db4a9c7SJesse Barnes 					 pipe_name(pipe),
17319db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1732776ad806SJesse Barnes 
1733776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1734776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1735776ad806SJesse Barnes 
1736776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1737776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1738776ad806SJesse Barnes 
1739776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17408664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17418664281bSPaulo Zanoni 							  false))
1742fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17438664281bSPaulo Zanoni 
17448664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17458664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17468664281bSPaulo Zanoni 							  false))
1747fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17488664281bSPaulo Zanoni }
17498664281bSPaulo Zanoni 
17508664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17518664281bSPaulo Zanoni {
17528664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17538664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17545a69b89fSDaniel Vetter 	enum pipe pipe;
17558664281bSPaulo Zanoni 
1756de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1757de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1758de032bf4SPaulo Zanoni 
17595a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
17605a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
17615a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
17625a69b89fSDaniel Vetter 								  false))
1763fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
17645a69b89fSDaniel Vetter 					  pipe_name(pipe));
17655a69b89fSDaniel Vetter 		}
17668664281bSPaulo Zanoni 
17675a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17685a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1769277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17705a69b89fSDaniel Vetter 			else
1771277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17725a69b89fSDaniel Vetter 		}
17735a69b89fSDaniel Vetter 	}
17748bf1e9f1SShuang He 
17758664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17768664281bSPaulo Zanoni }
17778664281bSPaulo Zanoni 
17788664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17798664281bSPaulo Zanoni {
17808664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17818664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17828664281bSPaulo Zanoni 
1783de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1784de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1785de032bf4SPaulo Zanoni 
17868664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17878664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17888664281bSPaulo Zanoni 							  false))
1789fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17908664281bSPaulo Zanoni 
17918664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17928664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17938664281bSPaulo Zanoni 							  false))
1794fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17958664281bSPaulo Zanoni 
17968664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17978664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
17988664281bSPaulo Zanoni 							  false))
1799fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
18008664281bSPaulo Zanoni 
18018664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1802776ad806SJesse Barnes }
1803776ad806SJesse Barnes 
180423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
180523e81d69SAdam Jackson {
18062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
180723e81d69SAdam Jackson 	int pipe;
1808b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
180923e81d69SAdam Jackson 
181010a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
181191d131d2SDaniel Vetter 
1812cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1813cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
181423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1815cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1816cfc33bf7SVille Syrjälä 				 port_name(port));
1817cfc33bf7SVille Syrjälä 	}
181823e81d69SAdam Jackson 
181923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1820ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
182123e81d69SAdam Jackson 
182223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1823515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
182423e81d69SAdam Jackson 
182523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
182623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
182723e81d69SAdam Jackson 
182823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
182923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
183023e81d69SAdam Jackson 
183123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
183223e81d69SAdam Jackson 		for_each_pipe(pipe)
183323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
183423e81d69SAdam Jackson 					 pipe_name(pipe),
183523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18368664281bSPaulo Zanoni 
18378664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18388664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
183923e81d69SAdam Jackson }
184023e81d69SAdam Jackson 
1841c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1842c008bc6eSPaulo Zanoni {
1843c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
184440da17c2SDaniel Vetter 	enum pipe pipe;
1845c008bc6eSPaulo Zanoni 
1846c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1847c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1848c008bc6eSPaulo Zanoni 
1849c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1850c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1851c008bc6eSPaulo Zanoni 
1852c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1853c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1854c008bc6eSPaulo Zanoni 
185540da17c2SDaniel Vetter 	for_each_pipe(pipe) {
185640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
185740da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1858c008bc6eSPaulo Zanoni 
185940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
186040da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1861fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
186240da17c2SDaniel Vetter 					  pipe_name(pipe));
1863c008bc6eSPaulo Zanoni 
186440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
186540da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18665b3a856bSDaniel Vetter 
186740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
186840da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
186940da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
187040da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1871c008bc6eSPaulo Zanoni 		}
1872c008bc6eSPaulo Zanoni 	}
1873c008bc6eSPaulo Zanoni 
1874c008bc6eSPaulo Zanoni 	/* check event from PCH */
1875c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1876c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1877c008bc6eSPaulo Zanoni 
1878c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1879c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1880c008bc6eSPaulo Zanoni 		else
1881c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1882c008bc6eSPaulo Zanoni 
1883c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1884c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1885c008bc6eSPaulo Zanoni 	}
1886c008bc6eSPaulo Zanoni 
1887c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1888c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1889c008bc6eSPaulo Zanoni }
1890c008bc6eSPaulo Zanoni 
18919719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18929719fb98SPaulo Zanoni {
18939719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
189407d27e20SDamien Lespiau 	enum pipe pipe;
18959719fb98SPaulo Zanoni 
18969719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18979719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18989719fb98SPaulo Zanoni 
18999719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
19009719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
19019719fb98SPaulo Zanoni 
19029719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
19039719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
19049719fb98SPaulo Zanoni 
190507d27e20SDamien Lespiau 	for_each_pipe(pipe) {
190607d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
190707d27e20SDamien Lespiau 			drm_handle_vblank(dev, pipe);
190840da17c2SDaniel Vetter 
190940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
191007d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
191107d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
191207d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
19139719fb98SPaulo Zanoni 		}
19149719fb98SPaulo Zanoni 	}
19159719fb98SPaulo Zanoni 
19169719fb98SPaulo Zanoni 	/* check event from PCH */
19179719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19189719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19199719fb98SPaulo Zanoni 
19209719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19219719fb98SPaulo Zanoni 
19229719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19239719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19249719fb98SPaulo Zanoni 	}
19259719fb98SPaulo Zanoni }
19269719fb98SPaulo Zanoni 
1927f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1928b1f14ad0SJesse Barnes {
1929b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
19302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1931f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19320e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1933b1f14ad0SJesse Barnes 
19348664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19358664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1936907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19378664281bSPaulo Zanoni 
1938b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1939b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1940b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
194123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19420e43406bSChris Wilson 
194344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
194444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
194544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
194644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
194744498aeaSPaulo Zanoni 	 * due to its back queue). */
1948ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
194944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
195044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
195144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1952ab5c608bSBen Widawsky 	}
195344498aeaSPaulo Zanoni 
19540e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19550e43406bSChris Wilson 	if (gt_iir) {
1956d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19570e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1958d8fc8a47SPaulo Zanoni 		else
1959d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19600e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
19610e43406bSChris Wilson 		ret = IRQ_HANDLED;
19620e43406bSChris Wilson 	}
1963b1f14ad0SJesse Barnes 
1964b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19650e43406bSChris Wilson 	if (de_iir) {
1966f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19679719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1968f1af8fc1SPaulo Zanoni 		else
1969f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19700e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19710e43406bSChris Wilson 		ret = IRQ_HANDLED;
19720e43406bSChris Wilson 	}
19730e43406bSChris Wilson 
1974f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1975f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19760e43406bSChris Wilson 		if (pm_iir) {
1977d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1978b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19790e43406bSChris Wilson 			ret = IRQ_HANDLED;
19800e43406bSChris Wilson 		}
1981f1af8fc1SPaulo Zanoni 	}
1982b1f14ad0SJesse Barnes 
1983b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1984b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1985ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
198644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
198744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1988ab5c608bSBen Widawsky 	}
1989b1f14ad0SJesse Barnes 
1990b1f14ad0SJesse Barnes 	return ret;
1991b1f14ad0SJesse Barnes }
1992b1f14ad0SJesse Barnes 
1993abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1994abd58f01SBen Widawsky {
1995abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1996abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1997abd58f01SBen Widawsky 	u32 master_ctl;
1998abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1999abd58f01SBen Widawsky 	uint32_t tmp = 0;
2000c42664ccSDaniel Vetter 	enum pipe pipe;
2001abd58f01SBen Widawsky 
2002abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2003abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2004abd58f01SBen Widawsky 	if (!master_ctl)
2005abd58f01SBen Widawsky 		return IRQ_NONE;
2006abd58f01SBen Widawsky 
2007abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2008abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2009abd58f01SBen Widawsky 
2010abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2011abd58f01SBen Widawsky 
2012abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2013abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2014abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2015abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2016abd58f01SBen Widawsky 		else if (tmp)
2017abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2018abd58f01SBen Widawsky 		else
2019abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2020abd58f01SBen Widawsky 
2021abd58f01SBen Widawsky 		if (tmp) {
2022abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2023abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2024abd58f01SBen Widawsky 		}
2025abd58f01SBen Widawsky 	}
2026abd58f01SBen Widawsky 
20276d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20286d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20296d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
20306d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
20316d766f02SDaniel Vetter 		else if (tmp)
20326d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
20336d766f02SDaniel Vetter 		else
20346d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20356d766f02SDaniel Vetter 
20366d766f02SDaniel Vetter 		if (tmp) {
20376d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20386d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
20396d766f02SDaniel Vetter 		}
20406d766f02SDaniel Vetter 	}
20416d766f02SDaniel Vetter 
2042abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2043abd58f01SBen Widawsky 		uint32_t pipe_iir;
2044abd58f01SBen Widawsky 
2045c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2046c42664ccSDaniel Vetter 			continue;
2047c42664ccSDaniel Vetter 
2048abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2049abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
2050abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
2051abd58f01SBen Widawsky 
2052abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2053abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2054abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2055abd58f01SBen Widawsky 		}
2056abd58f01SBen Widawsky 
20570fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20580fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
20590fbe7870SDaniel Vetter 
206038d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
206138d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
206238d83c96SDaniel Vetter 								  false))
2063fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
206438d83c96SDaniel Vetter 					  pipe_name(pipe));
206538d83c96SDaniel Vetter 		}
206638d83c96SDaniel Vetter 
206730100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
206830100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
206930100f2bSDaniel Vetter 				  pipe_name(pipe),
207030100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
207130100f2bSDaniel Vetter 		}
2072abd58f01SBen Widawsky 
2073abd58f01SBen Widawsky 		if (pipe_iir) {
2074abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2075abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2076c42664ccSDaniel Vetter 		} else
2077abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2078abd58f01SBen Widawsky 	}
2079abd58f01SBen Widawsky 
208092d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
208192d03a80SDaniel Vetter 		/*
208292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
208392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
208492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
208592d03a80SDaniel Vetter 		 */
208692d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
208792d03a80SDaniel Vetter 
208892d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
208992d03a80SDaniel Vetter 
209092d03a80SDaniel Vetter 		if (pch_iir) {
209192d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
209292d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
209392d03a80SDaniel Vetter 		}
209492d03a80SDaniel Vetter 	}
209592d03a80SDaniel Vetter 
2096abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2097abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2098abd58f01SBen Widawsky 
2099abd58f01SBen Widawsky 	return ret;
2100abd58f01SBen Widawsky }
2101abd58f01SBen Widawsky 
210217e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
210317e1df07SDaniel Vetter 			       bool reset_completed)
210417e1df07SDaniel Vetter {
210517e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
210617e1df07SDaniel Vetter 	int i;
210717e1df07SDaniel Vetter 
210817e1df07SDaniel Vetter 	/*
210917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
211017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
211117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
211217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
211317e1df07SDaniel Vetter 	 */
211417e1df07SDaniel Vetter 
211517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
211617e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
211717e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
211817e1df07SDaniel Vetter 
211917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
212017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
212117e1df07SDaniel Vetter 
212217e1df07SDaniel Vetter 	/*
212317e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
212417e1df07SDaniel Vetter 	 * reset state is cleared.
212517e1df07SDaniel Vetter 	 */
212617e1df07SDaniel Vetter 	if (reset_completed)
212717e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
212817e1df07SDaniel Vetter }
212917e1df07SDaniel Vetter 
21308a905236SJesse Barnes /**
21318a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
21328a905236SJesse Barnes  * @work: work struct
21338a905236SJesse Barnes  *
21348a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21358a905236SJesse Barnes  * was detected.
21368a905236SJesse Barnes  */
21378a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
21388a905236SJesse Barnes {
21391f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
21401f83fee0SDaniel Vetter 						    work);
21412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
21422d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
21438a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2144cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2145cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2146cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
214717e1df07SDaniel Vetter 	int ret;
21488a905236SJesse Barnes 
21495bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21508a905236SJesse Barnes 
21517db0ba24SDaniel Vetter 	/*
21527db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21537db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21547db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21557db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21567db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21577db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21587db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21597db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21607db0ba24SDaniel Vetter 	 */
21617db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
216244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21635bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21647db0ba24SDaniel Vetter 				   reset_event);
21651f83fee0SDaniel Vetter 
216617e1df07SDaniel Vetter 		/*
216717e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
216817e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
216917e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
217017e1df07SDaniel Vetter 		 * deadlocks with the reset work.
217117e1df07SDaniel Vetter 		 */
2172f69061beSDaniel Vetter 		ret = i915_reset(dev);
2173f69061beSDaniel Vetter 
217417e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
217517e1df07SDaniel Vetter 
2176f69061beSDaniel Vetter 		if (ret == 0) {
2177f69061beSDaniel Vetter 			/*
2178f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2179f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2180f69061beSDaniel Vetter 			 * complete.
2181f69061beSDaniel Vetter 			 *
2182f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2183f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2184f69061beSDaniel Vetter 			 * updates before
2185f69061beSDaniel Vetter 			 * the counter increment.
2186f69061beSDaniel Vetter 			 */
2187f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2188f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2189f69061beSDaniel Vetter 
21905bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2191f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
21921f83fee0SDaniel Vetter 		} else {
21932ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2194f316a42cSBen Gamari 		}
21951f83fee0SDaniel Vetter 
219617e1df07SDaniel Vetter 		/*
219717e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
219817e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
219917e1df07SDaniel Vetter 		 */
220017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2201f316a42cSBen Gamari 	}
22028a905236SJesse Barnes }
22038a905236SJesse Barnes 
220435aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2205c0e09200SDave Airlie {
22068a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2207bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
220863eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2209050ee91fSBen Widawsky 	int pipe, i;
221063eeaf38SJesse Barnes 
221135aed2e6SChris Wilson 	if (!eir)
221235aed2e6SChris Wilson 		return;
221363eeaf38SJesse Barnes 
2214a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22158a905236SJesse Barnes 
2216bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2217bd9854f9SBen Widawsky 
22188a905236SJesse Barnes 	if (IS_G4X(dev)) {
22198a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22208a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22218a905236SJesse Barnes 
2222a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2223a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2224050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2225050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2226a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2227a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22288a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22293143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22308a905236SJesse Barnes 		}
22318a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22328a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2233a70491ccSJoe Perches 			pr_err("page table error\n");
2234a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22358a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22363143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22378a905236SJesse Barnes 		}
22388a905236SJesse Barnes 	}
22398a905236SJesse Barnes 
2240a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
224163eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
224263eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2243a70491ccSJoe Perches 			pr_err("page table error\n");
2244a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
224563eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22463143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
224763eeaf38SJesse Barnes 		}
22488a905236SJesse Barnes 	}
22498a905236SJesse Barnes 
225063eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2251a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
22529db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2253a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22549db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
225563eeaf38SJesse Barnes 		/* pipestat has already been acked */
225663eeaf38SJesse Barnes 	}
225763eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2258a70491ccSJoe Perches 		pr_err("instruction error\n");
2259a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2260050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2261050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2262a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
226363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
226463eeaf38SJesse Barnes 
2265a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2266a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2267a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
226863eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22693143a2bfSChris Wilson 			POSTING_READ(IPEIR);
227063eeaf38SJesse Barnes 		} else {
227163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
227263eeaf38SJesse Barnes 
2273a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2274a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2275a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2276a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
227763eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22783143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
227963eeaf38SJesse Barnes 		}
228063eeaf38SJesse Barnes 	}
228163eeaf38SJesse Barnes 
228263eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22833143a2bfSChris Wilson 	POSTING_READ(EIR);
228463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
228563eeaf38SJesse Barnes 	if (eir) {
228663eeaf38SJesse Barnes 		/*
228763eeaf38SJesse Barnes 		 * some errors might have become stuck,
228863eeaf38SJesse Barnes 		 * mask them.
228963eeaf38SJesse Barnes 		 */
229063eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
229163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
229263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
229363eeaf38SJesse Barnes 	}
229435aed2e6SChris Wilson }
229535aed2e6SChris Wilson 
229635aed2e6SChris Wilson /**
229735aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
229835aed2e6SChris Wilson  * @dev: drm device
229935aed2e6SChris Wilson  *
230035aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
230135aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
230235aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
230335aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
230435aed2e6SChris Wilson  * of a ring dump etc.).
230535aed2e6SChris Wilson  */
230658174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
230758174462SMika Kuoppala 		       const char *fmt, ...)
230835aed2e6SChris Wilson {
230935aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
231058174462SMika Kuoppala 	va_list args;
231158174462SMika Kuoppala 	char error_msg[80];
231235aed2e6SChris Wilson 
231358174462SMika Kuoppala 	va_start(args, fmt);
231458174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
231558174462SMika Kuoppala 	va_end(args);
231658174462SMika Kuoppala 
231758174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
231835aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23198a905236SJesse Barnes 
2320ba1234d1SBen Gamari 	if (wedged) {
2321f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2322f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2323ba1234d1SBen Gamari 
232411ed50ecSBen Gamari 		/*
232517e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
232617e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
232717e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
232817e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
232917e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
233017e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
233117e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
233217e1df07SDaniel Vetter 		 *
233317e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
233417e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
233517e1df07SDaniel Vetter 		 * counter atomic_t.
233611ed50ecSBen Gamari 		 */
233717e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
233811ed50ecSBen Gamari 	}
233911ed50ecSBen Gamari 
2340122f46baSDaniel Vetter 	/*
2341122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2342122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2343122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2344122f46baSDaniel Vetter 	 * code will deadlock.
2345122f46baSDaniel Vetter 	 */
2346122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
23478a905236SJesse Barnes }
23488a905236SJesse Barnes 
234921ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
23504e5359cdSSimon Farnsworth {
23512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23524e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
23534e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
235405394f39SChris Wilson 	struct drm_i915_gem_object *obj;
23554e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
23564e5359cdSSimon Farnsworth 	unsigned long flags;
23574e5359cdSSimon Farnsworth 	bool stall_detected;
23584e5359cdSSimon Farnsworth 
23594e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
23604e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
23614e5359cdSSimon Farnsworth 		return;
23624e5359cdSSimon Farnsworth 
23634e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
23644e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
23654e5359cdSSimon Farnsworth 
2366e7d841caSChris Wilson 	if (work == NULL ||
2367e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2368e7d841caSChris Wilson 	    !work->enable_stall_check) {
23694e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
23704e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
23714e5359cdSSimon Farnsworth 		return;
23724e5359cdSSimon Farnsworth 	}
23734e5359cdSSimon Farnsworth 
23744e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
237505394f39SChris Wilson 	obj = work->pending_flip_obj;
2376a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23779db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2378446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2379f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23804e5359cdSSimon Farnsworth 	} else {
23819db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2382f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
238301f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
23844e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
23854e5359cdSSimon Farnsworth 	}
23864e5359cdSSimon Farnsworth 
23874e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
23884e5359cdSSimon Farnsworth 
23894e5359cdSSimon Farnsworth 	if (stall_detected) {
23904e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
23914e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
23924e5359cdSSimon Farnsworth 	}
23934e5359cdSSimon Farnsworth }
23944e5359cdSSimon Farnsworth 
239542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
239642f52ef8SKeith Packard  * we use as a pipe index
239742f52ef8SKeith Packard  */
2398f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
23990a3e67a4SJesse Barnes {
24002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2401e9d21d7fSKeith Packard 	unsigned long irqflags;
240271e0ffa5SJesse Barnes 
24035eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
240471e0ffa5SJesse Barnes 		return -EINVAL;
24050a3e67a4SJesse Barnes 
24061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2407f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
24087c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2409755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
24100a3e67a4SJesse Barnes 	else
24117c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2412755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
24138692d00eSChris Wilson 
24148692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
24153d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24166b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
24171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24188692d00eSChris Wilson 
24190a3e67a4SJesse Barnes 	return 0;
24200a3e67a4SJesse Barnes }
24210a3e67a4SJesse Barnes 
2422f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2423f796cf8fSJesse Barnes {
24242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2425f796cf8fSJesse Barnes 	unsigned long irqflags;
2426b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
242740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2428f796cf8fSJesse Barnes 
2429f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2430f796cf8fSJesse Barnes 		return -EINVAL;
2431f796cf8fSJesse Barnes 
2432f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2433b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2434b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2435b1f14ad0SJesse Barnes 
2436b1f14ad0SJesse Barnes 	return 0;
2437b1f14ad0SJesse Barnes }
2438b1f14ad0SJesse Barnes 
24397e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24407e231dbeSJesse Barnes {
24412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24427e231dbeSJesse Barnes 	unsigned long irqflags;
24437e231dbeSJesse Barnes 
24447e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
24457e231dbeSJesse Barnes 		return -EINVAL;
24467e231dbeSJesse Barnes 
24477e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
244831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2449755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24507e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24517e231dbeSJesse Barnes 
24527e231dbeSJesse Barnes 	return 0;
24537e231dbeSJesse Barnes }
24547e231dbeSJesse Barnes 
2455abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2456abd58f01SBen Widawsky {
2457abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2458abd58f01SBen Widawsky 	unsigned long irqflags;
2459abd58f01SBen Widawsky 
2460abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2461abd58f01SBen Widawsky 		return -EINVAL;
2462abd58f01SBen Widawsky 
2463abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24647167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24657167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2466abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2467abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2468abd58f01SBen Widawsky 	return 0;
2469abd58f01SBen Widawsky }
2470abd58f01SBen Widawsky 
247142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
247242f52ef8SKeith Packard  * we use as a pipe index
247342f52ef8SKeith Packard  */
2474f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24750a3e67a4SJesse Barnes {
24762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2477e9d21d7fSKeith Packard 	unsigned long irqflags;
24780a3e67a4SJesse Barnes 
24791ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24803d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24816b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24828692d00eSChris Wilson 
24837c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2484755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2485755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24861ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24870a3e67a4SJesse Barnes }
24880a3e67a4SJesse Barnes 
2489f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2490f796cf8fSJesse Barnes {
24912d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2492f796cf8fSJesse Barnes 	unsigned long irqflags;
2493b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
249440da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2495f796cf8fSJesse Barnes 
2496f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2497b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2498b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2499b1f14ad0SJesse Barnes }
2500b1f14ad0SJesse Barnes 
25017e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
25027e231dbeSJesse Barnes {
25032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25047e231dbeSJesse Barnes 	unsigned long irqflags;
25057e231dbeSJesse Barnes 
25067e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
250731acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2508755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25097e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25107e231dbeSJesse Barnes }
25117e231dbeSJesse Barnes 
2512abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2513abd58f01SBen Widawsky {
2514abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2515abd58f01SBen Widawsky 	unsigned long irqflags;
2516abd58f01SBen Widawsky 
2517abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2518abd58f01SBen Widawsky 		return;
2519abd58f01SBen Widawsky 
2520abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25217167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25227167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2523abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2524abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2525abd58f01SBen Widawsky }
2526abd58f01SBen Widawsky 
2527893eead0SChris Wilson static u32
2528893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2529852835f3SZou Nan hai {
2530893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2531893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2532893eead0SChris Wilson }
2533893eead0SChris Wilson 
25349107e9d2SChris Wilson static bool
25359107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2536893eead0SChris Wilson {
25379107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
25389107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2539f65d9421SBen Gamari }
2540f65d9421SBen Gamari 
2541a028c4b0SDaniel Vetter static bool
2542a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2543a028c4b0SDaniel Vetter {
2544a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2545a028c4b0SDaniel Vetter 		/*
2546a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2547a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2548a028c4b0SDaniel Vetter 		 * we merge that code.
2549a028c4b0SDaniel Vetter 		 */
2550a028c4b0SDaniel Vetter 		return false;
2551a028c4b0SDaniel Vetter 	} else {
2552a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2553a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2554a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2555a028c4b0SDaniel Vetter 	}
2556a028c4b0SDaniel Vetter }
2557a028c4b0SDaniel Vetter 
25586274f212SChris Wilson static struct intel_ring_buffer *
2559921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2560921d42eaSDaniel Vetter {
2561921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2562921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2563921d42eaSDaniel Vetter 	int i;
2564921d42eaSDaniel Vetter 
2565921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2566921d42eaSDaniel Vetter 		/*
2567921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2568921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2569921d42eaSDaniel Vetter 		 * we merge that code.
2570921d42eaSDaniel Vetter 		 */
2571921d42eaSDaniel Vetter 		return NULL;
2572921d42eaSDaniel Vetter 	} else {
2573921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2574921d42eaSDaniel Vetter 
2575921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2576921d42eaSDaniel Vetter 			if(ring == signaller)
2577921d42eaSDaniel Vetter 				continue;
2578921d42eaSDaniel Vetter 
2579921d42eaSDaniel Vetter 			if (sync_bits ==
2580921d42eaSDaniel Vetter 			    signaller->semaphore_register[ring->id])
2581921d42eaSDaniel Vetter 				return signaller;
2582921d42eaSDaniel Vetter 		}
2583921d42eaSDaniel Vetter 	}
2584921d42eaSDaniel Vetter 
2585921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2586921d42eaSDaniel Vetter 		  ring->id, ipehr);
2587921d42eaSDaniel Vetter 
2588921d42eaSDaniel Vetter 	return NULL;
2589921d42eaSDaniel Vetter }
2590921d42eaSDaniel Vetter 
2591921d42eaSDaniel Vetter static struct intel_ring_buffer *
25926274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2593a24a11e6SChris Wilson {
2594a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
259588fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
259688fe429dSDaniel Vetter 	int i;
2597a24a11e6SChris Wilson 
2598a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2599a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
26006274f212SChris Wilson 		return NULL;
2601a24a11e6SChris Wilson 
260288fe429dSDaniel Vetter 	/*
260388fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
260488fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
260588fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
260688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
260788fe429dSDaniel Vetter 	 * ringbuffer itself.
2608a24a11e6SChris Wilson 	 */
260988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
261088fe429dSDaniel Vetter 
261188fe429dSDaniel Vetter 	for (i = 4; i; --i) {
261288fe429dSDaniel Vetter 		/*
261388fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
261488fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
261588fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
261688fe429dSDaniel Vetter 		 */
261788fe429dSDaniel Vetter 		head &= ring->size - 1;
261888fe429dSDaniel Vetter 
261988fe429dSDaniel Vetter 		/* This here seems to blow up */
262088fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2621a24a11e6SChris Wilson 		if (cmd == ipehr)
2622a24a11e6SChris Wilson 			break;
2623a24a11e6SChris Wilson 
262488fe429dSDaniel Vetter 		head -= 4;
262588fe429dSDaniel Vetter 	}
2626a24a11e6SChris Wilson 
262788fe429dSDaniel Vetter 	if (!i)
262888fe429dSDaniel Vetter 		return NULL;
262988fe429dSDaniel Vetter 
263088fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2631921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2632a24a11e6SChris Wilson }
2633a24a11e6SChris Wilson 
26346274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
26356274f212SChris Wilson {
26366274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
26376274f212SChris Wilson 	struct intel_ring_buffer *signaller;
26386274f212SChris Wilson 	u32 seqno, ctl;
26396274f212SChris Wilson 
26406274f212SChris Wilson 	ring->hangcheck.deadlock = true;
26416274f212SChris Wilson 
26426274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26436274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
26446274f212SChris Wilson 		return -1;
26456274f212SChris Wilson 
26466274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
26476274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
26486274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
26496274f212SChris Wilson 		return -1;
26506274f212SChris Wilson 
26516274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
26526274f212SChris Wilson }
26536274f212SChris Wilson 
26546274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26556274f212SChris Wilson {
26566274f212SChris Wilson 	struct intel_ring_buffer *ring;
26576274f212SChris Wilson 	int i;
26586274f212SChris Wilson 
26596274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26606274f212SChris Wilson 		ring->hangcheck.deadlock = false;
26616274f212SChris Wilson }
26626274f212SChris Wilson 
2663ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
266450877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
26651ec14ad3SChris Wilson {
26661ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26671ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26689107e9d2SChris Wilson 	u32 tmp;
26699107e9d2SChris Wilson 
26706274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2671f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
26726274f212SChris Wilson 
26739107e9d2SChris Wilson 	if (IS_GEN2(dev))
2674f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26759107e9d2SChris Wilson 
26769107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26779107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26789107e9d2SChris Wilson 	 * and break the hang. This should work on
26799107e9d2SChris Wilson 	 * all but the second generation chipsets.
26809107e9d2SChris Wilson 	 */
26819107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26821ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
268358174462SMika Kuoppala 		i915_handle_error(dev, false,
268458174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26851ec14ad3SChris Wilson 				  ring->name);
26861ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2687f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26881ec14ad3SChris Wilson 	}
2689a24a11e6SChris Wilson 
26906274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26916274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26926274f212SChris Wilson 		default:
2693f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26946274f212SChris Wilson 		case 1:
269558174462SMika Kuoppala 			i915_handle_error(dev, false,
269658174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2697a24a11e6SChris Wilson 					  ring->name);
2698a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2699f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
27006274f212SChris Wilson 		case 0:
2701f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
27026274f212SChris Wilson 		}
27039107e9d2SChris Wilson 	}
27049107e9d2SChris Wilson 
2705f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2706a24a11e6SChris Wilson }
2707d1e61e7fSChris Wilson 
2708f65d9421SBen Gamari /**
2709f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
271005407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
271105407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
271205407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
271305407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
271405407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2715f65d9421SBen Gamari  */
2716a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2717f65d9421SBen Gamari {
2718f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
27192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2720b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2721b4519513SChris Wilson 	int i;
272205407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27239107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27249107e9d2SChris Wilson #define BUSY 1
27259107e9d2SChris Wilson #define KICK 5
27269107e9d2SChris Wilson #define HUNG 20
2727893eead0SChris Wilson 
2728d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27293e0dc6b0SBen Widawsky 		return;
27303e0dc6b0SBen Widawsky 
2731b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
273250877445SChris Wilson 		u64 acthd;
273350877445SChris Wilson 		u32 seqno;
27349107e9d2SChris Wilson 		bool busy = true;
2735b4519513SChris Wilson 
27366274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27376274f212SChris Wilson 
273805407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
273905407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
274005407ff8SMika Kuoppala 
274105407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
27429107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2743da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2744da661464SMika Kuoppala 
27459107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27469107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2747094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2748f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27499107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27509107e9d2SChris Wilson 								  ring->name);
2751f4adcd24SDaniel Vetter 						else
2752f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2753f4adcd24SDaniel Vetter 								 ring->name);
27549107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2755094f9a54SChris Wilson 					}
2756094f9a54SChris Wilson 					/* Safeguard against driver failure */
2757094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27589107e9d2SChris Wilson 				} else
27599107e9d2SChris Wilson 					busy = false;
276005407ff8SMika Kuoppala 			} else {
27616274f212SChris Wilson 				/* We always increment the hangcheck score
27626274f212SChris Wilson 				 * if the ring is busy and still processing
27636274f212SChris Wilson 				 * the same request, so that no single request
27646274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27656274f212SChris Wilson 				 * batches). The only time we do not increment
27666274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27676274f212SChris Wilson 				 * ring is in a legitimate wait for another
27686274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27696274f212SChris Wilson 				 * victim and we want to be sure we catch the
27706274f212SChris Wilson 				 * right culprit. Then every time we do kick
27716274f212SChris Wilson 				 * the ring, add a small increment to the
27726274f212SChris Wilson 				 * score so that we can catch a batch that is
27736274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27746274f212SChris Wilson 				 * for stalling the machine.
27759107e9d2SChris Wilson 				 */
2776ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2777ad8beaeaSMika Kuoppala 								    acthd);
2778ad8beaeaSMika Kuoppala 
2779ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2780da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2781f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
27826274f212SChris Wilson 					break;
2783f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2784ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27856274f212SChris Wilson 					break;
2786f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2787ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27886274f212SChris Wilson 					break;
2789f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2790ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27916274f212SChris Wilson 					stuck[i] = true;
27926274f212SChris Wilson 					break;
27936274f212SChris Wilson 				}
279405407ff8SMika Kuoppala 			}
27959107e9d2SChris Wilson 		} else {
2796da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2797da661464SMika Kuoppala 
27989107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
27999107e9d2SChris Wilson 			 * attempts across multiple batches.
28009107e9d2SChris Wilson 			 */
28019107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
28029107e9d2SChris Wilson 				ring->hangcheck.score--;
2803cbb465e7SChris Wilson 		}
2804f65d9421SBen Gamari 
280505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
280605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
28079107e9d2SChris Wilson 		busy_count += busy;
280805407ff8SMika Kuoppala 	}
280905407ff8SMika Kuoppala 
281005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2811b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2812b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
281305407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2814a43adf07SChris Wilson 				 ring->name);
2815a43adf07SChris Wilson 			rings_hung++;
281605407ff8SMika Kuoppala 		}
281705407ff8SMika Kuoppala 	}
281805407ff8SMika Kuoppala 
281905407ff8SMika Kuoppala 	if (rings_hung)
282058174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
282105407ff8SMika Kuoppala 
282205407ff8SMika Kuoppala 	if (busy_count)
282305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
282405407ff8SMika Kuoppala 		 * being added */
282510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
282610cd45b6SMika Kuoppala }
282710cd45b6SMika Kuoppala 
282810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
282910cd45b6SMika Kuoppala {
283010cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2831d330a953SJani Nikula 	if (!i915.enable_hangcheck)
283210cd45b6SMika Kuoppala 		return;
283310cd45b6SMika Kuoppala 
283499584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
283510cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2836f65d9421SBen Gamari }
2837f65d9421SBen Gamari 
283891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
283991738a95SPaulo Zanoni {
284091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
284191738a95SPaulo Zanoni 
284291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
284391738a95SPaulo Zanoni 		return;
284491738a95SPaulo Zanoni 
28450bda1cf7SPaulo Zanoni 	GEN5_IRQ_INIT(SDE);
284691738a95SPaulo Zanoni 	/*
284791738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
284891738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
284991738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
285091738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
285191738a95SPaulo Zanoni 	 */
285291738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
285391738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
285491738a95SPaulo Zanoni }
285591738a95SPaulo Zanoni 
2856d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2857d18ea1b5SDaniel Vetter {
2858d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2859d18ea1b5SDaniel Vetter 
2860a9d356a6SPaulo Zanoni 	GEN5_IRQ_INIT(GT);
2861a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2862a9d356a6SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM);
2863d18ea1b5SDaniel Vetter }
2864d18ea1b5SDaniel Vetter 
2865c0e09200SDave Airlie /* drm_dma.h hooks
2866c0e09200SDave Airlie */
2867f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2868036a4a7dSZhenyu Wang {
28692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2870036a4a7dSZhenyu Wang 
2871036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2872bdfcdb63SDaniel Vetter 
2873a9d356a6SPaulo Zanoni 	GEN5_IRQ_INIT(DE);
2874036a4a7dSZhenyu Wang 
2875d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2876c650156aSZhenyu Wang 
287791738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
28787d99163dSBen Widawsky }
28797d99163dSBen Widawsky 
28807e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28817e231dbeSJesse Barnes {
28822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28837e231dbeSJesse Barnes 	int pipe;
28847e231dbeSJesse Barnes 
28857e231dbeSJesse Barnes 	/* VLV magic */
28867e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28877e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
28887e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
28897e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
28907e231dbeSJesse Barnes 
28917e231dbeSJesse Barnes 	/* and GT */
28927e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
28937e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2894d18ea1b5SDaniel Vetter 
2895d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
28967e231dbeSJesse Barnes 
28977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
28987e231dbeSJesse Barnes 
28997e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
29007e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
29017e231dbeSJesse Barnes 	for_each_pipe(pipe)
29027e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29037e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29047e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
29057e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
29067e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29077e231dbeSJesse Barnes }
29087e231dbeSJesse Barnes 
2909abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2910abd58f01SBen Widawsky {
2911abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2912abd58f01SBen Widawsky 	int pipe;
2913abd58f01SBen Widawsky 
2914abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2915abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2916abd58f01SBen Widawsky 
2917abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2918abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2919abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2920abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2921abd58f01SBen Widawsky 
2922abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2923abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2924abd58f01SBen Widawsky 	}
2925abd58f01SBen Widawsky 
2926*5c502442SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_);
2927*5c502442SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_MISC_);
2928*5c502442SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_PCU_);
292909f2344dSJesse Barnes 
293009f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2931abd58f01SBen Widawsky }
2932abd58f01SBen Widawsky 
293382a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
293482a28bcfSDaniel Vetter {
29352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
293682a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
293782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2938fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
293982a28bcfSDaniel Vetter 
294082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2941fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
294282a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2943cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2944fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
294582a28bcfSDaniel Vetter 	} else {
2946fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
294782a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2948cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2949fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
295082a28bcfSDaniel Vetter 	}
295182a28bcfSDaniel Vetter 
2952fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
295382a28bcfSDaniel Vetter 
29547fe0b973SKeith Packard 	/*
29557fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29567fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29577fe0b973SKeith Packard 	 *
29587fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29597fe0b973SKeith Packard 	 */
29607fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29617fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29627fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29637fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29647fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29657fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29667fe0b973SKeith Packard }
29677fe0b973SKeith Packard 
2968d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2969d46da437SPaulo Zanoni {
29702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
297182a28bcfSDaniel Vetter 	u32 mask;
2972d46da437SPaulo Zanoni 
2973692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2974692a04cfSDaniel Vetter 		return;
2975692a04cfSDaniel Vetter 
29768664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
29775c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
29788664281bSPaulo Zanoni 	} else {
29795c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
29808664281bSPaulo Zanoni 
29818664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
29828664281bSPaulo Zanoni 	}
2983ab5c608bSBen Widawsky 
2984d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2985d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2986d46da437SPaulo Zanoni }
2987d46da437SPaulo Zanoni 
29880a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
29890a9a8c91SDaniel Vetter {
29900a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
29910a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
29920a9a8c91SDaniel Vetter 
29930a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
29940a9a8c91SDaniel Vetter 
29950a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2996040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
29970a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
299835a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
299935a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30000a9a8c91SDaniel Vetter 	}
30010a9a8c91SDaniel Vetter 
30020a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30030a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30040a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30050a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30060a9a8c91SDaniel Vetter 	} else {
30070a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30080a9a8c91SDaniel Vetter 	}
30090a9a8c91SDaniel Vetter 
30100a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30110a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
30120a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
30130a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
30140a9a8c91SDaniel Vetter 
30150a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3016a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
30170a9a8c91SDaniel Vetter 
30180a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30190a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30200a9a8c91SDaniel Vetter 
3021605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
30220a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
3023605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
30240a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
30250a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
30260a9a8c91SDaniel Vetter 	}
30270a9a8c91SDaniel Vetter }
30280a9a8c91SDaniel Vetter 
3029f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3030036a4a7dSZhenyu Wang {
30314bc9d430SDaniel Vetter 	unsigned long irqflags;
30322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30338e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30348e76f8dcSPaulo Zanoni 
30358e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30368e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30378e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30388e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30395c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30408e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30415c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30428e76f8dcSPaulo Zanoni 
30438e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
30448e76f8dcSPaulo Zanoni 	} else {
30458e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3046ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30475b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30485b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30495b3a856bSDaniel Vetter 				DE_POISON);
30505c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
30515c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
30528e76f8dcSPaulo Zanoni 	}
3053036a4a7dSZhenyu Wang 
30541ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3055036a4a7dSZhenyu Wang 
3056036a4a7dSZhenyu Wang 	/* should always can generate irq */
3057036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
30581ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
30598e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
30603143a2bfSChris Wilson 	POSTING_READ(DEIER);
3061036a4a7dSZhenyu Wang 
30620a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3063036a4a7dSZhenyu Wang 
3064d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
30657fe0b973SKeith Packard 
3066f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
30676005ce42SDaniel Vetter 		/* Enable PCU event interrupts
30686005ce42SDaniel Vetter 		 *
30696005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
30704bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
30714bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
30724bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3073f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
30744bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3075f97108d1SJesse Barnes 	}
3076f97108d1SJesse Barnes 
3077036a4a7dSZhenyu Wang 	return 0;
3078036a4a7dSZhenyu Wang }
3079036a4a7dSZhenyu Wang 
3080f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3081f8b79e58SImre Deak {
3082f8b79e58SImre Deak 	u32 pipestat_mask;
3083f8b79e58SImre Deak 	u32 iir_mask;
3084f8b79e58SImre Deak 
3085f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3086f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3087f8b79e58SImre Deak 
3088f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3089f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3090f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3091f8b79e58SImre Deak 
3092f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3093f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3094f8b79e58SImre Deak 
3095f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3096f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3097f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3098f8b79e58SImre Deak 
3099f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3100f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3101f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3102f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3103f8b79e58SImre Deak 
3104f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3105f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3106f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3107f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3108f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3109f8b79e58SImre Deak }
3110f8b79e58SImre Deak 
3111f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3112f8b79e58SImre Deak {
3113f8b79e58SImre Deak 	u32 pipestat_mask;
3114f8b79e58SImre Deak 	u32 iir_mask;
3115f8b79e58SImre Deak 
3116f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3117f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31186c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3119f8b79e58SImre Deak 
3120f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3121f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3122f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3123f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3124f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3125f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3126f8b79e58SImre Deak 
3127f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3128f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3129f8b79e58SImre Deak 
3130f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3131f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3132f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3133f8b79e58SImre Deak 
3134f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3135f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3136f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3137f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3138f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3139f8b79e58SImre Deak }
3140f8b79e58SImre Deak 
3141f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3142f8b79e58SImre Deak {
3143f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3144f8b79e58SImre Deak 
3145f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3146f8b79e58SImre Deak 		return;
3147f8b79e58SImre Deak 
3148f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3149f8b79e58SImre Deak 
3150f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3151f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3152f8b79e58SImre Deak }
3153f8b79e58SImre Deak 
3154f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3155f8b79e58SImre Deak {
3156f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3157f8b79e58SImre Deak 
3158f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3159f8b79e58SImre Deak 		return;
3160f8b79e58SImre Deak 
3161f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3162f8b79e58SImre Deak 
3163f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3164f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3165f8b79e58SImre Deak }
3166f8b79e58SImre Deak 
31677e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
31687e231dbeSJesse Barnes {
31692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3170b79480baSDaniel Vetter 	unsigned long irqflags;
31717e231dbeSJesse Barnes 
3172f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
31737e231dbeSJesse Barnes 
317420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
317520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
317620afbda2SDaniel Vetter 
31777e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3178f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
31797e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31807e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31817e231dbeSJesse Barnes 
3182b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3183b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3184b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3185f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3186f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3187b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
318831acc7f5SJesse Barnes 
31897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31907e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31917e231dbeSJesse Barnes 
31920a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
31937e231dbeSJesse Barnes 
31947e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
31957e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
31967e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
31977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
31987e231dbeSJesse Barnes #endif
31997e231dbeSJesse Barnes 
32007e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
320120afbda2SDaniel Vetter 
320220afbda2SDaniel Vetter 	return 0;
320320afbda2SDaniel Vetter }
320420afbda2SDaniel Vetter 
3205abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3206abd58f01SBen Widawsky {
3207abd58f01SBen Widawsky 	int i;
3208abd58f01SBen Widawsky 
3209abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3210abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3211abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3212abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3213abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3214abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3215abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3216abd58f01SBen Widawsky 		0,
3217abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3218abd58f01SBen Widawsky 		};
3219abd58f01SBen Widawsky 
3220abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3221abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
3222abd58f01SBen Widawsky 		if (tmp)
3223abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3224abd58f01SBen Widawsky 				  i, tmp);
3225abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3226abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3227abd58f01SBen Widawsky 	}
3228abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
3229abd58f01SBen Widawsky }
3230abd58f01SBen Widawsky 
3231abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3232abd58f01SBen Widawsky {
3233abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
323413b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
32350fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
323630100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
32375c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
32385c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3239abd58f01SBen Widawsky 	int pipe;
324013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
324113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
324213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3243abd58f01SBen Widawsky 
3244abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3245abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3246abd58f01SBen Widawsky 		if (tmp)
3247abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3248abd58f01SBen Widawsky 				  pipe, tmp);
3249abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3250abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3251abd58f01SBen Widawsky 	}
3252abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
3253abd58f01SBen Widawsky 
32546d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
32556d766f02SDaniel Vetter 	I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
3256abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
3257abd58f01SBen Widawsky }
3258abd58f01SBen Widawsky 
3259abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3260abd58f01SBen Widawsky {
3261abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3262abd58f01SBen Widawsky 
3263abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3264abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3265abd58f01SBen Widawsky 
3266abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3267abd58f01SBen Widawsky 
3268abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3269abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3270abd58f01SBen Widawsky 
3271abd58f01SBen Widawsky 	return 0;
3272abd58f01SBen Widawsky }
3273abd58f01SBen Widawsky 
3274abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3275abd58f01SBen Widawsky {
3276abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3277abd58f01SBen Widawsky 	int pipe;
3278abd58f01SBen Widawsky 
3279abd58f01SBen Widawsky 	if (!dev_priv)
3280abd58f01SBen Widawsky 		return;
3281abd58f01SBen Widawsky 
3282abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3283abd58f01SBen Widawsky 
3284abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
3285abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3286abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
3287abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3288abd58f01SBen Widawsky 	} while (0)
3289abd58f01SBen Widawsky 
3290abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
3291abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3292abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
3293abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3294abd58f01SBen Widawsky 	} while (0)
3295abd58f01SBen Widawsky 
3296abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
3297abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
3298abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
3299abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
3300abd58f01SBen Widawsky 
3301abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3302abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3303abd58f01SBen Widawsky 	}
3304abd58f01SBen Widawsky 
3305abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
3306abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
3307abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
3308abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
3309abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
3310abd58f01SBen Widawsky 
3311abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
3312abd58f01SBen Widawsky }
3313abd58f01SBen Widawsky 
33147e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
33157e231dbeSJesse Barnes {
33162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3317f8b79e58SImre Deak 	unsigned long irqflags;
33187e231dbeSJesse Barnes 	int pipe;
33197e231dbeSJesse Barnes 
33207e231dbeSJesse Barnes 	if (!dev_priv)
33217e231dbeSJesse Barnes 		return;
33227e231dbeSJesse Barnes 
33233ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3324ac4c16c5SEgbert Eich 
33257e231dbeSJesse Barnes 	for_each_pipe(pipe)
33267e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
33277e231dbeSJesse Barnes 
33287e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
33297e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
33307e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3331f8b79e58SImre Deak 
3332f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3333f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3334f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3335f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3336f8b79e58SImre Deak 
3337f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3338f8b79e58SImre Deak 
33397e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33407e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
33417e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
33427e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33437e231dbeSJesse Barnes }
33447e231dbeSJesse Barnes 
3345f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3346036a4a7dSZhenyu Wang {
33472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33484697995bSJesse Barnes 
33494697995bSJesse Barnes 	if (!dev_priv)
33504697995bSJesse Barnes 		return;
33514697995bSJesse Barnes 
33523ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3353ac4c16c5SEgbert Eich 
3354036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3355036a4a7dSZhenyu Wang 
3356036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
3357036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
3358036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
33598664281bSPaulo Zanoni 	if (IS_GEN7(dev))
33608664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3361036a4a7dSZhenyu Wang 
3362036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
3363036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
3364036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3365192aac1fSKeith Packard 
3366ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3367ab5c608bSBen Widawsky 		return;
3368ab5c608bSBen Widawsky 
3369192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
3370192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
3371192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
33728664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
33738664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3374036a4a7dSZhenyu Wang }
3375036a4a7dSZhenyu Wang 
3376c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3377c2798b19SChris Wilson {
33782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3379c2798b19SChris Wilson 	int pipe;
3380c2798b19SChris Wilson 
3381c2798b19SChris Wilson 	for_each_pipe(pipe)
3382c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3383c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3384c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3385c2798b19SChris Wilson 	POSTING_READ16(IER);
3386c2798b19SChris Wilson }
3387c2798b19SChris Wilson 
3388c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3389c2798b19SChris Wilson {
33902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3391379ef82dSDaniel Vetter 	unsigned long irqflags;
3392c2798b19SChris Wilson 
3393c2798b19SChris Wilson 	I915_WRITE16(EMR,
3394c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3395c2798b19SChris Wilson 
3396c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3397c2798b19SChris Wilson 	dev_priv->irq_mask =
3398c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3399c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3400c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3401c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3402c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3403c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3404c2798b19SChris Wilson 
3405c2798b19SChris Wilson 	I915_WRITE16(IER,
3406c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3407c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3408c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3409c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3410c2798b19SChris Wilson 	POSTING_READ16(IER);
3411c2798b19SChris Wilson 
3412379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3413379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3414379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3415755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3416755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3417379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3418379ef82dSDaniel Vetter 
3419c2798b19SChris Wilson 	return 0;
3420c2798b19SChris Wilson }
3421c2798b19SChris Wilson 
342290a72f87SVille Syrjälä /*
342390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
342490a72f87SVille Syrjälä  */
342590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34261f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
342790a72f87SVille Syrjälä {
34282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34291f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
343090a72f87SVille Syrjälä 
343190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
343290a72f87SVille Syrjälä 		return false;
343390a72f87SVille Syrjälä 
343490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
343590a72f87SVille Syrjälä 		return false;
343690a72f87SVille Syrjälä 
34371f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
343890a72f87SVille Syrjälä 
343990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
344090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
344190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
344290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
344390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
344490a72f87SVille Syrjälä 	 */
344590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
344690a72f87SVille Syrjälä 		return false;
344790a72f87SVille Syrjälä 
344890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
344990a72f87SVille Syrjälä 
345090a72f87SVille Syrjälä 	return true;
345190a72f87SVille Syrjälä }
345290a72f87SVille Syrjälä 
3453ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3454c2798b19SChris Wilson {
3455c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
34562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3457c2798b19SChris Wilson 	u16 iir, new_iir;
3458c2798b19SChris Wilson 	u32 pipe_stats[2];
3459c2798b19SChris Wilson 	unsigned long irqflags;
3460c2798b19SChris Wilson 	int pipe;
3461c2798b19SChris Wilson 	u16 flip_mask =
3462c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3463c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3464c2798b19SChris Wilson 
3465c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3466c2798b19SChris Wilson 	if (iir == 0)
3467c2798b19SChris Wilson 		return IRQ_NONE;
3468c2798b19SChris Wilson 
3469c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3470c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3471c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3472c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3473c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3474c2798b19SChris Wilson 		 */
3475c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3476c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
347758174462SMika Kuoppala 			i915_handle_error(dev, false,
347858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
347958174462SMika Kuoppala 					  iir);
3480c2798b19SChris Wilson 
3481c2798b19SChris Wilson 		for_each_pipe(pipe) {
3482c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3483c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3484c2798b19SChris Wilson 
3485c2798b19SChris Wilson 			/*
3486c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3487c2798b19SChris Wilson 			 */
34882d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3489c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3490c2798b19SChris Wilson 		}
3491c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3492c2798b19SChris Wilson 
3493c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3494c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3495c2798b19SChris Wilson 
3496d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3497c2798b19SChris Wilson 
3498c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3499c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3500c2798b19SChris Wilson 
35014356d586SDaniel Vetter 		for_each_pipe(pipe) {
35021f1c2e24SVille Syrjälä 			int plane = pipe;
35033a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
35041f1c2e24SVille Syrjälä 				plane = !plane;
35051f1c2e24SVille Syrjälä 
35064356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
35071f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
35081f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3509c2798b19SChris Wilson 
35104356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3511277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
35122d9d2b0bSVille Syrjälä 
35132d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
35142d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3515fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
35164356d586SDaniel Vetter 		}
3517c2798b19SChris Wilson 
3518c2798b19SChris Wilson 		iir = new_iir;
3519c2798b19SChris Wilson 	}
3520c2798b19SChris Wilson 
3521c2798b19SChris Wilson 	return IRQ_HANDLED;
3522c2798b19SChris Wilson }
3523c2798b19SChris Wilson 
3524c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3525c2798b19SChris Wilson {
35262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3527c2798b19SChris Wilson 	int pipe;
3528c2798b19SChris Wilson 
3529c2798b19SChris Wilson 	for_each_pipe(pipe) {
3530c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3531c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3532c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3533c2798b19SChris Wilson 	}
3534c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3535c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3536c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3537c2798b19SChris Wilson }
3538c2798b19SChris Wilson 
3539a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3540a266c7d5SChris Wilson {
35412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3542a266c7d5SChris Wilson 	int pipe;
3543a266c7d5SChris Wilson 
3544a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3545a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3546a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3547a266c7d5SChris Wilson 	}
3548a266c7d5SChris Wilson 
354900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3550a266c7d5SChris Wilson 	for_each_pipe(pipe)
3551a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3552a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3553a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3554a266c7d5SChris Wilson 	POSTING_READ(IER);
3555a266c7d5SChris Wilson }
3556a266c7d5SChris Wilson 
3557a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3558a266c7d5SChris Wilson {
35592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
356038bde180SChris Wilson 	u32 enable_mask;
3561379ef82dSDaniel Vetter 	unsigned long irqflags;
3562a266c7d5SChris Wilson 
356338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
356438bde180SChris Wilson 
356538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
356638bde180SChris Wilson 	dev_priv->irq_mask =
356738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
356838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
356938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
357038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
357138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
357238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
357338bde180SChris Wilson 
357438bde180SChris Wilson 	enable_mask =
357538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
357638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
357738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
357838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
357938bde180SChris Wilson 		I915_USER_INTERRUPT;
358038bde180SChris Wilson 
3581a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
358220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
358320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
358420afbda2SDaniel Vetter 
3585a266c7d5SChris Wilson 		/* Enable in IER... */
3586a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3587a266c7d5SChris Wilson 		/* and unmask in IMR */
3588a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3589a266c7d5SChris Wilson 	}
3590a266c7d5SChris Wilson 
3591a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3592a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3593a266c7d5SChris Wilson 	POSTING_READ(IER);
3594a266c7d5SChris Wilson 
3595f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
359620afbda2SDaniel Vetter 
3597379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3598379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3599379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3600755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3601755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3602379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3603379ef82dSDaniel Vetter 
360420afbda2SDaniel Vetter 	return 0;
360520afbda2SDaniel Vetter }
360620afbda2SDaniel Vetter 
360790a72f87SVille Syrjälä /*
360890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
360990a72f87SVille Syrjälä  */
361090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
361190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
361290a72f87SVille Syrjälä {
36132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
361490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
361590a72f87SVille Syrjälä 
361690a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
361790a72f87SVille Syrjälä 		return false;
361890a72f87SVille Syrjälä 
361990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
362090a72f87SVille Syrjälä 		return false;
362190a72f87SVille Syrjälä 
362290a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
362390a72f87SVille Syrjälä 
362490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
362590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
362690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
362790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
362890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
362990a72f87SVille Syrjälä 	 */
363090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
363190a72f87SVille Syrjälä 		return false;
363290a72f87SVille Syrjälä 
363390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
363490a72f87SVille Syrjälä 
363590a72f87SVille Syrjälä 	return true;
363690a72f87SVille Syrjälä }
363790a72f87SVille Syrjälä 
3638ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3639a266c7d5SChris Wilson {
3640a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
36412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36428291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3643a266c7d5SChris Wilson 	unsigned long irqflags;
364438bde180SChris Wilson 	u32 flip_mask =
364538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
364638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
364738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3648a266c7d5SChris Wilson 
3649a266c7d5SChris Wilson 	iir = I915_READ(IIR);
365038bde180SChris Wilson 	do {
365138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
36528291ee90SChris Wilson 		bool blc_event = false;
3653a266c7d5SChris Wilson 
3654a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3655a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3656a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3657a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3658a266c7d5SChris Wilson 		 */
3659a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3660a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
366158174462SMika Kuoppala 			i915_handle_error(dev, false,
366258174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
366358174462SMika Kuoppala 					  iir);
3664a266c7d5SChris Wilson 
3665a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3666a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3667a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3668a266c7d5SChris Wilson 
366938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3670a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3671a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
367238bde180SChris Wilson 				irq_received = true;
3673a266c7d5SChris Wilson 			}
3674a266c7d5SChris Wilson 		}
3675a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3676a266c7d5SChris Wilson 
3677a266c7d5SChris Wilson 		if (!irq_received)
3678a266c7d5SChris Wilson 			break;
3679a266c7d5SChris Wilson 
3680a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
368116c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
368216c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
368316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3684a266c7d5SChris Wilson 
368538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3686a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3687a266c7d5SChris Wilson 
3688a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3689a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3690a266c7d5SChris Wilson 
3691a266c7d5SChris Wilson 		for_each_pipe(pipe) {
369238bde180SChris Wilson 			int plane = pipe;
36933a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
369438bde180SChris Wilson 				plane = !plane;
36955e2032d4SVille Syrjälä 
369690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
369790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
369890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3699a266c7d5SChris Wilson 
3700a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3701a266c7d5SChris Wilson 				blc_event = true;
37024356d586SDaniel Vetter 
37034356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3704277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37052d9d2b0bSVille Syrjälä 
37062d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37072d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3708fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3709a266c7d5SChris Wilson 		}
3710a266c7d5SChris Wilson 
3711a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3712a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3713a266c7d5SChris Wilson 
3714a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3715a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3716a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3717a266c7d5SChris Wilson 		 * we would never get another interrupt.
3718a266c7d5SChris Wilson 		 *
3719a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3720a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3721a266c7d5SChris Wilson 		 * another one.
3722a266c7d5SChris Wilson 		 *
3723a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3724a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3725a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3726a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3727a266c7d5SChris Wilson 		 * stray interrupts.
3728a266c7d5SChris Wilson 		 */
372938bde180SChris Wilson 		ret = IRQ_HANDLED;
3730a266c7d5SChris Wilson 		iir = new_iir;
373138bde180SChris Wilson 	} while (iir & ~flip_mask);
3732a266c7d5SChris Wilson 
3733d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
37348291ee90SChris Wilson 
3735a266c7d5SChris Wilson 	return ret;
3736a266c7d5SChris Wilson }
3737a266c7d5SChris Wilson 
3738a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3739a266c7d5SChris Wilson {
37402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3741a266c7d5SChris Wilson 	int pipe;
3742a266c7d5SChris Wilson 
37433ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3744ac4c16c5SEgbert Eich 
3745a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3746a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3747a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3748a266c7d5SChris Wilson 	}
3749a266c7d5SChris Wilson 
375000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
375155b39755SChris Wilson 	for_each_pipe(pipe) {
375255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3753a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
375455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
375555b39755SChris Wilson 	}
3756a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3757a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3758a266c7d5SChris Wilson 
3759a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3760a266c7d5SChris Wilson }
3761a266c7d5SChris Wilson 
3762a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3763a266c7d5SChris Wilson {
37642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3765a266c7d5SChris Wilson 	int pipe;
3766a266c7d5SChris Wilson 
3767a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3768a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3769a266c7d5SChris Wilson 
3770a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3771a266c7d5SChris Wilson 	for_each_pipe(pipe)
3772a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3773a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3774a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3775a266c7d5SChris Wilson 	POSTING_READ(IER);
3776a266c7d5SChris Wilson }
3777a266c7d5SChris Wilson 
3778a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3779a266c7d5SChris Wilson {
37802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3781bbba0a97SChris Wilson 	u32 enable_mask;
3782a266c7d5SChris Wilson 	u32 error_mask;
3783b79480baSDaniel Vetter 	unsigned long irqflags;
3784a266c7d5SChris Wilson 
3785a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3786bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3787adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3788bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3789bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3790bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3791bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3792bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3793bbba0a97SChris Wilson 
3794bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
379521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
379621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3797bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3798bbba0a97SChris Wilson 
3799bbba0a97SChris Wilson 	if (IS_G4X(dev))
3800bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3801a266c7d5SChris Wilson 
3802b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3803b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3804b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3805755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3806755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3807755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3808b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3809a266c7d5SChris Wilson 
3810a266c7d5SChris Wilson 	/*
3811a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3812a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3813a266c7d5SChris Wilson 	 */
3814a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3815a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3816a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3817a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3818a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3819a266c7d5SChris Wilson 	} else {
3820a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3821a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3822a266c7d5SChris Wilson 	}
3823a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3824a266c7d5SChris Wilson 
3825a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3826a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3827a266c7d5SChris Wilson 	POSTING_READ(IER);
3828a266c7d5SChris Wilson 
382920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
383020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
383120afbda2SDaniel Vetter 
3832f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
383320afbda2SDaniel Vetter 
383420afbda2SDaniel Vetter 	return 0;
383520afbda2SDaniel Vetter }
383620afbda2SDaniel Vetter 
3837bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
383820afbda2SDaniel Vetter {
38392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3840e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3841cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
384220afbda2SDaniel Vetter 	u32 hotplug_en;
384320afbda2SDaniel Vetter 
3844b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3845b5ea2d56SDaniel Vetter 
3846bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3847bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3848bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3849adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3850e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3851cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3852cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3853cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3854a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3855a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3856a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3857a266c7d5SChris Wilson 		*/
3858a266c7d5SChris Wilson 		if (IS_G4X(dev))
3859a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
386085fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3861a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3862a266c7d5SChris Wilson 
3863a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3864a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3865a266c7d5SChris Wilson 	}
3866bac56d5bSEgbert Eich }
3867a266c7d5SChris Wilson 
3868ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3869a266c7d5SChris Wilson {
3870a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
38712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3872a266c7d5SChris Wilson 	u32 iir, new_iir;
3873a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3874a266c7d5SChris Wilson 	unsigned long irqflags;
3875a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
387621ad8330SVille Syrjälä 	u32 flip_mask =
387721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
387821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3879a266c7d5SChris Wilson 
3880a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3881a266c7d5SChris Wilson 
3882a266c7d5SChris Wilson 	for (;;) {
3883501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
38842c8ba29fSChris Wilson 		bool blc_event = false;
38852c8ba29fSChris Wilson 
3886a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3887a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3888a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3889a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3890a266c7d5SChris Wilson 		 */
3891a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3892a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
389358174462SMika Kuoppala 			i915_handle_error(dev, false,
389458174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
389558174462SMika Kuoppala 					  iir);
3896a266c7d5SChris Wilson 
3897a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3898a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3899a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3900a266c7d5SChris Wilson 
3901a266c7d5SChris Wilson 			/*
3902a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3903a266c7d5SChris Wilson 			 */
3904a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3905a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3906501e01d7SVille Syrjälä 				irq_received = true;
3907a266c7d5SChris Wilson 			}
3908a266c7d5SChris Wilson 		}
3909a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3910a266c7d5SChris Wilson 
3911a266c7d5SChris Wilson 		if (!irq_received)
3912a266c7d5SChris Wilson 			break;
3913a266c7d5SChris Wilson 
3914a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3915a266c7d5SChris Wilson 
3916a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
391716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
391816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3919a266c7d5SChris Wilson 
392021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3921a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3922a266c7d5SChris Wilson 
3923a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3924a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3925a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3926a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3927a266c7d5SChris Wilson 
3928a266c7d5SChris Wilson 		for_each_pipe(pipe) {
39292c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
393090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
393190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3932a266c7d5SChris Wilson 
3933a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3934a266c7d5SChris Wilson 				blc_event = true;
39354356d586SDaniel Vetter 
39364356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3937277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3938a266c7d5SChris Wilson 
39392d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39402d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3941fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
39422d9d2b0bSVille Syrjälä 		}
3943a266c7d5SChris Wilson 
3944a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3945a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3946a266c7d5SChris Wilson 
3947515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3948515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3949515ac2bbSDaniel Vetter 
3950a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3951a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3952a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3953a266c7d5SChris Wilson 		 * we would never get another interrupt.
3954a266c7d5SChris Wilson 		 *
3955a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3956a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3957a266c7d5SChris Wilson 		 * another one.
3958a266c7d5SChris Wilson 		 *
3959a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3960a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3961a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3962a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3963a266c7d5SChris Wilson 		 * stray interrupts.
3964a266c7d5SChris Wilson 		 */
3965a266c7d5SChris Wilson 		iir = new_iir;
3966a266c7d5SChris Wilson 	}
3967a266c7d5SChris Wilson 
3968d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39692c8ba29fSChris Wilson 
3970a266c7d5SChris Wilson 	return ret;
3971a266c7d5SChris Wilson }
3972a266c7d5SChris Wilson 
3973a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3974a266c7d5SChris Wilson {
39752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3976a266c7d5SChris Wilson 	int pipe;
3977a266c7d5SChris Wilson 
3978a266c7d5SChris Wilson 	if (!dev_priv)
3979a266c7d5SChris Wilson 		return;
3980a266c7d5SChris Wilson 
39813ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3982ac4c16c5SEgbert Eich 
3983a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3984a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3987a266c7d5SChris Wilson 	for_each_pipe(pipe)
3988a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3989a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3990a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3991a266c7d5SChris Wilson 
3992a266c7d5SChris Wilson 	for_each_pipe(pipe)
3993a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3994a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3995a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3996a266c7d5SChris Wilson }
3997a266c7d5SChris Wilson 
39983ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
3999ac4c16c5SEgbert Eich {
40002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4001ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4002ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4003ac4c16c5SEgbert Eich 	unsigned long irqflags;
4004ac4c16c5SEgbert Eich 	int i;
4005ac4c16c5SEgbert Eich 
4006ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4007ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4008ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4009ac4c16c5SEgbert Eich 
4010ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4011ac4c16c5SEgbert Eich 			continue;
4012ac4c16c5SEgbert Eich 
4013ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4014ac4c16c5SEgbert Eich 
4015ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4016ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4017ac4c16c5SEgbert Eich 
4018ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4019ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4020ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4021ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4022ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4023ac4c16c5SEgbert Eich 				if (!connector->polled)
4024ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4025ac4c16c5SEgbert Eich 			}
4026ac4c16c5SEgbert Eich 		}
4027ac4c16c5SEgbert Eich 	}
4028ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4029ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4030ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4031ac4c16c5SEgbert Eich }
4032ac4c16c5SEgbert Eich 
4033f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4034f71d4af4SJesse Barnes {
40358b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
40368b2e326dSChris Wilson 
40378b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
403899584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4039c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4040a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40418b2e326dSChris Wilson 
4042a6706b45SDeepak S 	/* Let's track the enabled rps events */
4043a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4044a6706b45SDeepak S 
404599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
404699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
404761bac78eSDaniel Vetter 		    (unsigned long) dev);
40483ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4049ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
405061bac78eSDaniel Vetter 
405197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40529ee32feaSDaniel Vetter 
40534cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
40544cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40554cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
40564cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4057f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4058f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4059391f75e2SVille Syrjälä 	} else {
4060391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4061391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4062f71d4af4SJesse Barnes 	}
4063f71d4af4SJesse Barnes 
4064c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4065f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4066f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4067c2baf4b7SVille Syrjälä 	}
4068f71d4af4SJesse Barnes 
40697e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
40707e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40717e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40727e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40737e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40747e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40757e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4076fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4077abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4078abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4079abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4080abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4081abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4082abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4083abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4084abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4085f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4086f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4087f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4088f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4089f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4090f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4091f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
409282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4093f71d4af4SJesse Barnes 	} else {
4094c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4095c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4096c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4097c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4098c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4099a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4100a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4101a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4102a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4103a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
410420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4105c2798b19SChris Wilson 		} else {
4106a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4107a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4108a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4109a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4110bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4111c2798b19SChris Wilson 		}
4112f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4113f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4114f71d4af4SJesse Barnes 	}
4115f71d4af4SJesse Barnes }
411620afbda2SDaniel Vetter 
411720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
411820afbda2SDaniel Vetter {
411920afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4120821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4121821450c6SEgbert Eich 	struct drm_connector *connector;
4122b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4123821450c6SEgbert Eich 	int i;
412420afbda2SDaniel Vetter 
4125821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4126821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4127821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4128821450c6SEgbert Eich 	}
4129821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4130821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4131821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4132821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4133821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4134821450c6SEgbert Eich 	}
4135b5ea2d56SDaniel Vetter 
4136b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4137b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4138b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
413920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
414020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4141b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
414220afbda2SDaniel Vetter }
4143c67a470bSPaulo Zanoni 
41445d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
41455d584b2eSPaulo Zanoni void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4146c67a470bSPaulo Zanoni {
4147c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4148c67a470bSPaulo Zanoni 	unsigned long irqflags;
4149c67a470bSPaulo Zanoni 
4150c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4151c67a470bSPaulo Zanoni 
41525d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
41535d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
41545d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
41555d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
41565d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4157c67a470bSPaulo Zanoni 
41581f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
41591f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4160c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
4161c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
4162c67a470bSPaulo Zanoni 
41635d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4164c67a470bSPaulo Zanoni 
4165c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4166c67a470bSPaulo Zanoni }
4167c67a470bSPaulo Zanoni 
41685d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
41695d584b2eSPaulo Zanoni void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4170c67a470bSPaulo Zanoni {
4171c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4172c67a470bSPaulo Zanoni 	unsigned long irqflags;
41731f2d4531SPaulo Zanoni 	uint32_t val;
4174c67a470bSPaulo Zanoni 
4175c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4176c67a470bSPaulo Zanoni 
4177c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
41781f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4179c67a470bSPaulo Zanoni 
41801f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
41811f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4182c67a470bSPaulo Zanoni 
4183c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
41841f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4185c67a470bSPaulo Zanoni 
4186c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
41871f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4188c67a470bSPaulo Zanoni 
41895d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4190c67a470bSPaulo Zanoni 
41915d584b2eSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
41925d584b2eSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
41935d584b2eSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
41945d584b2eSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
41955d584b2eSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4196c67a470bSPaulo Zanoni 
4197c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4198c67a470bSPaulo Zanoni }
4199