1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 30c0e09200SDave Airlie #include "drmP.h" 31c0e09200SDave Airlie #include "drm.h" 32c0e09200SDave Airlie #include "i915_drm.h" 33c0e09200SDave Airlie #include "i915_drv.h" 341c5d22f7SChris Wilson #include "i915_trace.h" 3579e53945SJesse Barnes #include "intel_drv.h" 36c0e09200SDave Airlie 37c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 38c0e09200SDave Airlie 397c463586SKeith Packard /** 407c463586SKeith Packard * Interrupts that are always left unmasked. 417c463586SKeith Packard * 427c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 437c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 447c463586SKeith Packard * PIPESTAT alone. 457c463586SKeith Packard */ 466b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 476b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 480a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 4963eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 506b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5263eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 53ed4cb414SEric Anholt 547c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 557c463586SKeith Packard #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT) 567c463586SKeith Packard 5779e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5879e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 5979e53945SJesse Barnes 6079e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6179e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6279e53945SJesse Barnes 6379e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6479e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6579e53945SJesse Barnes 668ee1c3dbSMatthew Garrett void 67f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 68036a4a7dSZhenyu Wang { 69036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 70036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 71036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 72036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 73036a4a7dSZhenyu Wang } 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang 76036a4a7dSZhenyu Wang static inline void 77f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 78036a4a7dSZhenyu Wang { 79036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 80036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 81036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 82036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 83036a4a7dSZhenyu Wang } 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang 86036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 87036a4a7dSZhenyu Wang void 88f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 89036a4a7dSZhenyu Wang { 90036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 91036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 92036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 93036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 94036a4a7dSZhenyu Wang } 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang 97036a4a7dSZhenyu Wang static inline void 98f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 99036a4a7dSZhenyu Wang { 100036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 101036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 102036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 103036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 104036a4a7dSZhenyu Wang } 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang 107036a4a7dSZhenyu Wang void 108ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 109ed4cb414SEric Anholt { 110ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 111ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 112ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 113ed4cb414SEric Anholt (void) I915_READ(IMR); 114ed4cb414SEric Anholt } 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt 117ed4cb414SEric Anholt static inline void 118ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 119ed4cb414SEric Anholt { 120ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 121ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 122ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 123ed4cb414SEric Anholt (void) I915_READ(IMR); 124ed4cb414SEric Anholt } 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt 1277c463586SKeith Packard static inline u32 1287c463586SKeith Packard i915_pipestat(int pipe) 1297c463586SKeith Packard { 1307c463586SKeith Packard if (pipe == 0) 1317c463586SKeith Packard return PIPEASTAT; 1327c463586SKeith Packard if (pipe == 1) 1337c463586SKeith Packard return PIPEBSTAT; 1349c84ba4eSAndrew Morton BUG(); 1357c463586SKeith Packard } 1367c463586SKeith Packard 1377c463586SKeith Packard void 1387c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1397c463586SKeith Packard { 1407c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1417c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1427c463586SKeith Packard 1437c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1447c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1457c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1467c463586SKeith Packard (void) I915_READ(reg); 1477c463586SKeith Packard } 1487c463586SKeith Packard } 1497c463586SKeith Packard 1507c463586SKeith Packard void 1517c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1527c463586SKeith Packard { 1537c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1547c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1557c463586SKeith Packard 1567c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1577c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1587c463586SKeith Packard (void) I915_READ(reg); 1597c463586SKeith Packard } 1607c463586SKeith Packard } 1617c463586SKeith Packard 162c0e09200SDave Airlie /** 16301c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16401c66889SZhao Yakui */ 16501c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16601c66889SZhao Yakui { 16701c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16801c66889SZhao Yakui 169c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 170f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 17101c66889SZhao Yakui else 17201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 17301c66889SZhao Yakui I915_LEGACY_BLC_EVENT_ENABLE); 17401c66889SZhao Yakui } 17501c66889SZhao Yakui 17601c66889SZhao Yakui /** 1770a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1780a3e67a4SJesse Barnes * @dev: DRM device 1790a3e67a4SJesse Barnes * @pipe: pipe to check 1800a3e67a4SJesse Barnes * 1810a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1820a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1830a3e67a4SJesse Barnes * before reading such registers if unsure. 1840a3e67a4SJesse Barnes */ 1850a3e67a4SJesse Barnes static int 1860a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1870a3e67a4SJesse Barnes { 1880a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1890a3e67a4SJesse Barnes unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF; 1900a3e67a4SJesse Barnes 1910a3e67a4SJesse Barnes if (I915_READ(pipeconf) & PIPEACONF_ENABLE) 1920a3e67a4SJesse Barnes return 1; 1930a3e67a4SJesse Barnes 1940a3e67a4SJesse Barnes return 0; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2050a3e67a4SJesse Barnes u32 high1, high2, low, count; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2080a3e67a4SJesse Barnes low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2090a3e67a4SJesse Barnes 2100a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 21144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 21244d98a61SZhao Yakui "pipe %d\n", pipe); 2130a3e67a4SJesse Barnes return 0; 2140a3e67a4SJesse Barnes } 2150a3e67a4SJesse Barnes 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2220a3e67a4SJesse Barnes high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2230a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2240a3e67a4SJesse Barnes low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >> 2250a3e67a4SJesse Barnes PIPE_FRAME_LOW_SHIFT); 2260a3e67a4SJesse Barnes high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >> 2270a3e67a4SJesse Barnes PIPE_FRAME_HIGH_SHIFT); 2280a3e67a4SJesse Barnes } while (high1 != high2); 2290a3e67a4SJesse Barnes 2300a3e67a4SJesse Barnes count = (high1 << 8) | low; 2310a3e67a4SJesse Barnes 2320a3e67a4SJesse Barnes return count; 2330a3e67a4SJesse Barnes } 2340a3e67a4SJesse Barnes 2359880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2369880b7a5SJesse Barnes { 2379880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2389880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2399880b7a5SJesse Barnes 2409880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 24144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 24244d98a61SZhao Yakui "pipe %d\n", pipe); 2439880b7a5SJesse Barnes return 0; 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2469880b7a5SJesse Barnes return I915_READ(reg); 2479880b7a5SJesse Barnes } 2489880b7a5SJesse Barnes 2495ca58282SJesse Barnes /* 2505ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2515ca58282SJesse Barnes */ 2525ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2535ca58282SJesse Barnes { 2545ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2555ca58282SJesse Barnes hotplug_work); 2565ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 257c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 258*5bf4c9c4SZhenyu Wang struct drm_encoder *encoder; 2595ca58282SJesse Barnes 260*5bf4c9c4SZhenyu Wang if (mode_config->num_encoder) { 261*5bf4c9c4SZhenyu Wang list_for_each_entry(encoder, &mode_config->encoder_list, head) { 262*5bf4c9c4SZhenyu Wang struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder); 263c31c4ba3SKeith Packard 26421d40d37SEric Anholt if (intel_encoder->hot_plug) 26521d40d37SEric Anholt (*intel_encoder->hot_plug) (intel_encoder); 266c31c4ba3SKeith Packard } 267c31c4ba3SKeith Packard } 2685ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 2695ca58282SJesse Barnes drm_sysfs_hotplug_event(dev); 2705ca58282SJesse Barnes } 2715ca58282SJesse Barnes 272f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 273f97108d1SJesse Barnes { 274f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 275b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 276f97108d1SJesse Barnes u16 rgvswctl; 277f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 278f97108d1SJesse Barnes 279f97108d1SJesse Barnes I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG); 280b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 281b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 282f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 283f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 284f97108d1SJesse Barnes 285f97108d1SJesse Barnes /* Handle RCS change request from hw */ 286b5b72e89SMatthew Garrett if (busy_up > max_avg) { 287f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 288f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 289f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 290f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 291b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 292f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 293f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 294f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 295f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 296f97108d1SJesse Barnes } 297f97108d1SJesse Barnes 298f97108d1SJesse Barnes DRM_DEBUG("rps change requested: %d -> %d\n", 299f97108d1SJesse Barnes dev_priv->cur_delay, new_delay); 300f97108d1SJesse Barnes 301f97108d1SJesse Barnes rgvswctl = I915_READ(MEMSWCTL); 302f97108d1SJesse Barnes if (rgvswctl & MEMCTL_CMD_STS) { 303b5b72e89SMatthew Garrett DRM_ERROR("gpu busy, RCS change rejected\n"); 304b5b72e89SMatthew Garrett return; /* still busy with another command */ 305f97108d1SJesse Barnes } 306f97108d1SJesse Barnes 307f97108d1SJesse Barnes /* Program the new state */ 308f97108d1SJesse Barnes rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) | 309f97108d1SJesse Barnes (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM; 310f97108d1SJesse Barnes I915_WRITE(MEMSWCTL, rgvswctl); 311f97108d1SJesse Barnes POSTING_READ(MEMSWCTL); 312f97108d1SJesse Barnes 313f97108d1SJesse Barnes rgvswctl |= MEMCTL_CMD_STS; 314f97108d1SJesse Barnes I915_WRITE(MEMSWCTL, rgvswctl); 315f97108d1SJesse Barnes 316f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 317f97108d1SJesse Barnes 318f97108d1SJesse Barnes DRM_DEBUG("rps changed\n"); 319f97108d1SJesse Barnes 320f97108d1SJesse Barnes return; 321f97108d1SJesse Barnes } 322f97108d1SJesse Barnes 323f2b115e6SAdam Jackson irqreturn_t ironlake_irq_handler(struct drm_device *dev) 324036a4a7dSZhenyu Wang { 325036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 326036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3273ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 328036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 329036a4a7dSZhenyu Wang 3302d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3312d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3322d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3332d109a84SZou, Nanhai (void)I915_READ(DEIER); 3342d109a84SZou, Nanhai 335036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 336036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 337c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 338036a4a7dSZhenyu Wang 339c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 340c7c85101SZou Nan hai goto done; 341036a4a7dSZhenyu Wang 342036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 343036a4a7dSZhenyu Wang 344036a4a7dSZhenyu Wang if (dev->primary->master) { 345036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 346036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 347036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 348036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 349036a4a7dSZhenyu Wang } 350036a4a7dSZhenyu Wang 351036a4a7dSZhenyu Wang if (gt_iir & GT_USER_INTERRUPT) { 3521c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 3531c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 3541c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 355036a4a7dSZhenyu Wang DRM_WAKEUP(&dev_priv->irq_queue); 356c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 357c566ec49SZhenyu Wang mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 358036a4a7dSZhenyu Wang } 359036a4a7dSZhenyu Wang 36001c66889SZhao Yakui if (de_iir & DE_GSE) 36101c66889SZhao Yakui ironlake_opregion_gse_intr(dev); 36201c66889SZhao Yakui 363f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 364013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 365013d5aa2SJesse Barnes intel_finish_page_flip(dev, 0); 366013d5aa2SJesse Barnes } 367013d5aa2SJesse Barnes 368f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 369f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 370013d5aa2SJesse Barnes intel_finish_page_flip(dev, 1); 371013d5aa2SJesse Barnes } 372c062df61SLi Peng 373f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 374f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 375f072d2e7SZhenyu Wang 376f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 377f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 378f072d2e7SZhenyu Wang 379c650156aSZhenyu Wang /* check event from PCH */ 380c650156aSZhenyu Wang if ((de_iir & DE_PCH_EVENT) && 381c650156aSZhenyu Wang (pch_iir & SDE_HOTPLUG_MASK)) { 382c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 383c650156aSZhenyu Wang } 384c650156aSZhenyu Wang 385f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 386f97108d1SJesse Barnes I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS)); 387f97108d1SJesse Barnes i915_handle_rps_change(dev); 388f97108d1SJesse Barnes } 389f97108d1SJesse Barnes 390c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 391c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 392c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 393c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 394036a4a7dSZhenyu Wang 395c7c85101SZou Nan hai done: 3962d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3972d109a84SZou, Nanhai (void)I915_READ(DEIER); 3982d109a84SZou, Nanhai 399036a4a7dSZhenyu Wang return ret; 400036a4a7dSZhenyu Wang } 401036a4a7dSZhenyu Wang 4028a905236SJesse Barnes /** 4038a905236SJesse Barnes * i915_error_work_func - do process context error handling work 4048a905236SJesse Barnes * @work: work struct 4058a905236SJesse Barnes * 4068a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 4078a905236SJesse Barnes * was detected. 4088a905236SJesse Barnes */ 4098a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 4108a905236SJesse Barnes { 4118a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 4128a905236SJesse Barnes error_work); 4138a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 414f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 415f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 416f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 4178a905236SJesse Barnes 41844d98a61SZhao Yakui DRM_DEBUG_DRIVER("generating error event\n"); 419f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4208a905236SJesse Barnes 421ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 422f316a42cSBen Gamari if (IS_I965G(dev)) { 42344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 424f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 425f316a42cSBen Gamari if (!i965_reset(dev, GDRST_RENDER)) { 426ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 427f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 428f316a42cSBen Gamari } 429f316a42cSBen Gamari } else { 43044d98a61SZhao Yakui DRM_DEBUG_DRIVER("reboot required\n"); 431f316a42cSBen Gamari } 432f316a42cSBen Gamari } 4338a905236SJesse Barnes } 4348a905236SJesse Barnes 4359df30794SChris Wilson static struct drm_i915_error_object * 4369df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4379df30794SChris Wilson struct drm_gem_object *src) 4389df30794SChris Wilson { 4399df30794SChris Wilson struct drm_i915_error_object *dst; 4409df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4419df30794SChris Wilson int page, page_count; 4429df30794SChris Wilson 4439df30794SChris Wilson if (src == NULL) 4449df30794SChris Wilson return NULL; 4459df30794SChris Wilson 44623010e43SDaniel Vetter src_priv = to_intel_bo(src); 4479df30794SChris Wilson if (src_priv->pages == NULL) 4489df30794SChris Wilson return NULL; 4499df30794SChris Wilson 4509df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4519df30794SChris Wilson 4529df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4539df30794SChris Wilson if (dst == NULL) 4549df30794SChris Wilson return NULL; 4559df30794SChris Wilson 4569df30794SChris Wilson for (page = 0; page < page_count; page++) { 4579df30794SChris Wilson void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4589df30794SChris Wilson if (d == NULL) 4599df30794SChris Wilson goto unwind; 4609df30794SChris Wilson s = kmap_atomic(src_priv->pages[page], KM_USER0); 4619df30794SChris Wilson memcpy(d, s, PAGE_SIZE); 4629df30794SChris Wilson kunmap_atomic(s, KM_USER0); 4639df30794SChris Wilson dst->pages[page] = d; 4649df30794SChris Wilson } 4659df30794SChris Wilson dst->page_count = page_count; 4669df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4679df30794SChris Wilson 4689df30794SChris Wilson return dst; 4699df30794SChris Wilson 4709df30794SChris Wilson unwind: 4719df30794SChris Wilson while (page--) 4729df30794SChris Wilson kfree(dst->pages[page]); 4739df30794SChris Wilson kfree(dst); 4749df30794SChris Wilson return NULL; 4759df30794SChris Wilson } 4769df30794SChris Wilson 4779df30794SChris Wilson static void 4789df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4799df30794SChris Wilson { 4809df30794SChris Wilson int page; 4819df30794SChris Wilson 4829df30794SChris Wilson if (obj == NULL) 4839df30794SChris Wilson return; 4849df30794SChris Wilson 4859df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4869df30794SChris Wilson kfree(obj->pages[page]); 4879df30794SChris Wilson 4889df30794SChris Wilson kfree(obj); 4899df30794SChris Wilson } 4909df30794SChris Wilson 4919df30794SChris Wilson static void 4929df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4939df30794SChris Wilson struct drm_i915_error_state *error) 4949df30794SChris Wilson { 4959df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4969df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 4979df30794SChris Wilson i915_error_object_free(error->ringbuffer); 4989df30794SChris Wilson kfree(error->active_bo); 4999df30794SChris Wilson kfree(error); 5009df30794SChris Wilson } 5019df30794SChris Wilson 5029df30794SChris Wilson static u32 5039df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 5049df30794SChris Wilson { 5059df30794SChris Wilson u32 cmd; 5069df30794SChris Wilson 5079df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5089df30794SChris Wilson cmd = MI_BATCH_BUFFER; 5099df30794SChris Wilson else if (IS_I965G(dev)) 5109df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5119df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5129df30794SChris Wilson else 5139df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5149df30794SChris Wilson 5159df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5169df30794SChris Wilson } 5179df30794SChris Wilson 5189df30794SChris Wilson static u32 5199df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev) 5209df30794SChris Wilson { 5219df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5229df30794SChris Wilson u32 head, bbaddr; 5239df30794SChris Wilson u32 *ring; 5249df30794SChris Wilson 5259df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5269df30794SChris Wilson * to find the most recently dispatched batch buffer. 5279df30794SChris Wilson */ 5289df30794SChris Wilson bbaddr = 0; 5299df30794SChris Wilson head = I915_READ(PRB0_HEAD) & HEAD_ADDR; 5309df30794SChris Wilson ring = (u32 *)(dev_priv->ring.virtual_start + head); 5319df30794SChris Wilson 5329df30794SChris Wilson while (--ring >= (u32 *)dev_priv->ring.virtual_start) { 5339df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5349df30794SChris Wilson if (bbaddr) 5359df30794SChris Wilson break; 5369df30794SChris Wilson } 5379df30794SChris Wilson 5389df30794SChris Wilson if (bbaddr == 0) { 5399df30794SChris Wilson ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size); 5409df30794SChris Wilson while (--ring >= (u32 *)dev_priv->ring.virtual_start) { 5419df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5429df30794SChris Wilson if (bbaddr) 5439df30794SChris Wilson break; 5449df30794SChris Wilson } 5459df30794SChris Wilson } 5469df30794SChris Wilson 5479df30794SChris Wilson return bbaddr; 5489df30794SChris Wilson } 5499df30794SChris Wilson 5508a905236SJesse Barnes /** 5518a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5528a905236SJesse Barnes * @dev: drm device 5538a905236SJesse Barnes * 5548a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5558a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5568a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5578a905236SJesse Barnes * to pick up. 5588a905236SJesse Barnes */ 55963eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 56063eeaf38SJesse Barnes { 56163eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5629df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 56363eeaf38SJesse Barnes struct drm_i915_error_state *error; 5649df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 56563eeaf38SJesse Barnes unsigned long flags; 5669df30794SChris Wilson u32 bbaddr; 5679df30794SChris Wilson int count; 56863eeaf38SJesse Barnes 56963eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5709df30794SChris Wilson error = dev_priv->first_error; 5719df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5729df30794SChris Wilson if (error) 5739df30794SChris Wilson return; 57463eeaf38SJesse Barnes 57563eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 57663eeaf38SJesse Barnes if (!error) { 5779df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5789df30794SChris Wilson return; 57963eeaf38SJesse Barnes } 58063eeaf38SJesse Barnes 5819df30794SChris Wilson error->seqno = i915_get_gem_seqno(dev); 58263eeaf38SJesse Barnes error->eir = I915_READ(EIR); 58363eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 58463eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 58563eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 58663eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 58763eeaf38SJesse Barnes if (!IS_I965G(dev)) { 58863eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 58963eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 59063eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 59163eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 5929df30794SChris Wilson error->bbaddr = 0; 59363eeaf38SJesse Barnes } else { 59463eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 59563eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 59663eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 59763eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 59863eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 59963eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 6009df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 6019df30794SChris Wilson } 6029df30794SChris Wilson 6039df30794SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev); 6049df30794SChris Wilson 6059df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6069df30794SChris Wilson batchbuffer[0] = NULL; 6079df30794SChris Wilson batchbuffer[1] = NULL; 6089df30794SChris Wilson count = 0; 6099df30794SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) { 6109df30794SChris Wilson struct drm_gem_object *obj = obj_priv->obj; 6119df30794SChris Wilson 6129df30794SChris Wilson if (batchbuffer[0] == NULL && 6139df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6149df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6159df30794SChris Wilson batchbuffer[0] = obj; 6169df30794SChris Wilson 6179df30794SChris Wilson if (batchbuffer[1] == NULL && 6189df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 6199df30794SChris Wilson error->acthd < obj_priv->gtt_offset + obj->size && 6209df30794SChris Wilson batchbuffer[0] != obj) 6219df30794SChris Wilson batchbuffer[1] = obj; 6229df30794SChris Wilson 6239df30794SChris Wilson count++; 6249df30794SChris Wilson } 6259df30794SChris Wilson 6269df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 6279df30794SChris Wilson * method to avoid being overwritten by userpace. 6289df30794SChris Wilson */ 6299df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 6309df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 6319df30794SChris Wilson 6329df30794SChris Wilson /* Record the ringbuffer */ 6339df30794SChris Wilson error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj); 6349df30794SChris Wilson 6359df30794SChris Wilson /* Record buffers on the active list. */ 6369df30794SChris Wilson error->active_bo = NULL; 6379df30794SChris Wilson error->active_bo_count = 0; 6389df30794SChris Wilson 6399df30794SChris Wilson if (count) 6409df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 6419df30794SChris Wilson GFP_ATOMIC); 6429df30794SChris Wilson 6439df30794SChris Wilson if (error->active_bo) { 6449df30794SChris Wilson int i = 0; 6459df30794SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) { 6469df30794SChris Wilson struct drm_gem_object *obj = obj_priv->obj; 6479df30794SChris Wilson 6489df30794SChris Wilson error->active_bo[i].size = obj->size; 6499df30794SChris Wilson error->active_bo[i].name = obj->name; 6509df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 6519df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 6529df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 6539df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 6549df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 6559df30794SChris Wilson error->active_bo[i].pinned = 0; 6569df30794SChris Wilson if (obj_priv->pin_count > 0) 6579df30794SChris Wilson error->active_bo[i].pinned = 1; 6589df30794SChris Wilson if (obj_priv->user_pin_count > 0) 6599df30794SChris Wilson error->active_bo[i].pinned = -1; 6609df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 6619df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 6629df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 6639df30794SChris Wilson 6649df30794SChris Wilson if (++i == count) 6659df30794SChris Wilson break; 6669df30794SChris Wilson } 6679df30794SChris Wilson error->active_bo_count = i; 66863eeaf38SJesse Barnes } 66963eeaf38SJesse Barnes 6708a905236SJesse Barnes do_gettimeofday(&error->time); 6718a905236SJesse Barnes 6729df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 6739df30794SChris Wilson if (dev_priv->first_error == NULL) { 67463eeaf38SJesse Barnes dev_priv->first_error = error; 6759df30794SChris Wilson error = NULL; 6769df30794SChris Wilson } 67763eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 6789df30794SChris Wilson 6799df30794SChris Wilson if (error) 6809df30794SChris Wilson i915_error_state_free(dev, error); 6819df30794SChris Wilson } 6829df30794SChris Wilson 6839df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 6849df30794SChris Wilson { 6859df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 6869df30794SChris Wilson struct drm_i915_error_state *error; 6879df30794SChris Wilson 6889df30794SChris Wilson spin_lock(&dev_priv->error_lock); 6899df30794SChris Wilson error = dev_priv->first_error; 6909df30794SChris Wilson dev_priv->first_error = NULL; 6919df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 6929df30794SChris Wilson 6939df30794SChris Wilson if (error) 6949df30794SChris Wilson i915_error_state_free(dev, error); 69563eeaf38SJesse Barnes } 69663eeaf38SJesse Barnes 6978a905236SJesse Barnes /** 6988a905236SJesse Barnes * i915_handle_error - handle an error interrupt 6998a905236SJesse Barnes * @dev: drm device 7008a905236SJesse Barnes * 7018a905236SJesse Barnes * Do some basic checking of regsiter state at error interrupt time and 7028a905236SJesse Barnes * dump it to the syslog. Also call i915_capture_error_state() to make 7038a905236SJesse Barnes * sure we get a record and make it available in debugfs. Fire a uevent 7048a905236SJesse Barnes * so userspace knows something bad happened (should trigger collection 7058a905236SJesse Barnes * of a ring dump etc.). 7068a905236SJesse Barnes */ 707ba1234d1SBen Gamari static void i915_handle_error(struct drm_device *dev, bool wedged) 708c0e09200SDave Airlie { 7098a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 71063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 7118a905236SJesse Barnes u32 pipea_stats = I915_READ(PIPEASTAT); 7128a905236SJesse Barnes u32 pipeb_stats = I915_READ(PIPEBSTAT); 71363eeaf38SJesse Barnes 71463eeaf38SJesse Barnes i915_capture_error_state(dev); 71563eeaf38SJesse Barnes 71663eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 71763eeaf38SJesse Barnes eir); 7188a905236SJesse Barnes 7198a905236SJesse Barnes if (IS_G4X(dev)) { 7208a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7218a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7228a905236SJesse Barnes 7238a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7248a905236SJesse Barnes I915_READ(IPEIR_I965)); 7258a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7268a905236SJesse Barnes I915_READ(IPEHR_I965)); 7278a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7288a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7298a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7308a905236SJesse Barnes I915_READ(INSTPS)); 7318a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7328a905236SJesse Barnes I915_READ(INSTDONE1)); 7338a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7348a905236SJesse Barnes I915_READ(ACTHD_I965)); 7358a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 7368a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 7378a905236SJesse Barnes } 7388a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 7398a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 7408a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 7418a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 7428a905236SJesse Barnes pgtbl_err); 7438a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 7448a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 7458a905236SJesse Barnes } 7468a905236SJesse Barnes } 7478a905236SJesse Barnes 7488a905236SJesse Barnes if (IS_I9XX(dev)) { 74963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 75063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 75163eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 75263eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 75363eeaf38SJesse Barnes pgtbl_err); 75463eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 75563eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 75663eeaf38SJesse Barnes } 7578a905236SJesse Barnes } 7588a905236SJesse Barnes 75963eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 76063eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 76163eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 76263eeaf38SJesse Barnes pipea_stats); 76363eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 76463eeaf38SJesse Barnes pipeb_stats); 76563eeaf38SJesse Barnes /* pipestat has already been acked */ 76663eeaf38SJesse Barnes } 76763eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 76863eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 76963eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 77063eeaf38SJesse Barnes I915_READ(INSTPM)); 77163eeaf38SJesse Barnes if (!IS_I965G(dev)) { 77263eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 77363eeaf38SJesse Barnes 77463eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 77563eeaf38SJesse Barnes I915_READ(IPEIR)); 77663eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 77763eeaf38SJesse Barnes I915_READ(IPEHR)); 77863eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 77963eeaf38SJesse Barnes I915_READ(INSTDONE)); 78063eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 78163eeaf38SJesse Barnes I915_READ(ACTHD)); 78263eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 78363eeaf38SJesse Barnes (void)I915_READ(IPEIR); 78463eeaf38SJesse Barnes } else { 78563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 78663eeaf38SJesse Barnes 78763eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 78863eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 78963eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 79063eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 79163eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 79263eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 79363eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 79463eeaf38SJesse Barnes I915_READ(INSTPS)); 79563eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 79663eeaf38SJesse Barnes I915_READ(INSTDONE1)); 79763eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 79863eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 79963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 80063eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 80163eeaf38SJesse Barnes } 80263eeaf38SJesse Barnes } 80363eeaf38SJesse Barnes 80463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 80563eeaf38SJesse Barnes (void)I915_READ(EIR); 80663eeaf38SJesse Barnes eir = I915_READ(EIR); 80763eeaf38SJesse Barnes if (eir) { 80863eeaf38SJesse Barnes /* 80963eeaf38SJesse Barnes * some errors might have become stuck, 81063eeaf38SJesse Barnes * mask them. 81163eeaf38SJesse Barnes */ 81263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 81363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 81463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 81563eeaf38SJesse Barnes } 8168a905236SJesse Barnes 817ba1234d1SBen Gamari if (wedged) { 818ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 819ba1234d1SBen Gamari 82011ed50ecSBen Gamari /* 82111ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 82211ed50ecSBen Gamari */ 82311ed50ecSBen Gamari DRM_WAKEUP(&dev_priv->irq_queue); 82411ed50ecSBen Gamari } 82511ed50ecSBen Gamari 8269c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 8278a905236SJesse Barnes } 8288a905236SJesse Barnes 8298a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 8308a905236SJesse Barnes { 8318a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 8328a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 8338a905236SJesse Barnes struct drm_i915_master_private *master_priv; 8348a905236SJesse Barnes u32 iir, new_iir; 8358a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 8368a905236SJesse Barnes u32 vblank_status; 8378a905236SJesse Barnes u32 vblank_enable; 8388a905236SJesse Barnes int vblank = 0; 8398a905236SJesse Barnes unsigned long irqflags; 8408a905236SJesse Barnes int irq_received; 8418a905236SJesse Barnes int ret = IRQ_NONE; 8428a905236SJesse Barnes 8438a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 8448a905236SJesse Barnes 845bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 846f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 8478a905236SJesse Barnes 8488a905236SJesse Barnes iir = I915_READ(IIR); 8498a905236SJesse Barnes 8508a905236SJesse Barnes if (IS_I965G(dev)) { 8518a905236SJesse Barnes vblank_status = I915_START_VBLANK_INTERRUPT_STATUS; 8528a905236SJesse Barnes vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE; 8538a905236SJesse Barnes } else { 8548a905236SJesse Barnes vblank_status = I915_VBLANK_INTERRUPT_STATUS; 8558a905236SJesse Barnes vblank_enable = I915_VBLANK_INTERRUPT_ENABLE; 8568a905236SJesse Barnes } 8578a905236SJesse Barnes 8588a905236SJesse Barnes for (;;) { 8598a905236SJesse Barnes irq_received = iir != 0; 8608a905236SJesse Barnes 8618a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 8628a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 8638a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 8648a905236SJesse Barnes * interrupts (for non-MSI). 8658a905236SJesse Barnes */ 8668a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 8678a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 8688a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 8698a905236SJesse Barnes 8708a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 871ba1234d1SBen Gamari i915_handle_error(dev, false); 8728a905236SJesse Barnes 8738a905236SJesse Barnes /* 8748a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 8758a905236SJesse Barnes */ 8768a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 8778a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 87844d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 8798a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 8808a905236SJesse Barnes irq_received = 1; 8818a905236SJesse Barnes } 8828a905236SJesse Barnes 8838a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 8848a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 88544d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 8868a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 8878a905236SJesse Barnes irq_received = 1; 8888a905236SJesse Barnes } 8898a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 8908a905236SJesse Barnes 8918a905236SJesse Barnes if (!irq_received) 8928a905236SJesse Barnes break; 8938a905236SJesse Barnes 8948a905236SJesse Barnes ret = IRQ_HANDLED; 8958a905236SJesse Barnes 8968a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 8978a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 8988a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 8998a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 9008a905236SJesse Barnes 90144d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 9028a905236SJesse Barnes hotplug_status); 9038a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 9049c9fe1f8SEric Anholt queue_work(dev_priv->wq, 9059c9fe1f8SEric Anholt &dev_priv->hotplug_work); 9068a905236SJesse Barnes 9078a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 9088a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 90963eeaf38SJesse Barnes } 91063eeaf38SJesse Barnes 911673a394bSEric Anholt I915_WRITE(IIR, iir); 912cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 9137c463586SKeith Packard 9147c1c2871SDave Airlie if (dev->primary->master) { 9157c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 9167c1c2871SDave Airlie if (master_priv->sarea_priv) 9177c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 918c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 9197c1c2871SDave Airlie } 9200a3e67a4SJesse Barnes 921673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 9221c5d22f7SChris Wilson u32 seqno = i915_get_gem_seqno(dev); 9231c5d22f7SChris Wilson dev_priv->mm.irq_gem_seqno = seqno; 9241c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 925673a394bSEric Anholt DRM_WAKEUP(&dev_priv->irq_queue); 926f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 927f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 928673a394bSEric Anholt } 929673a394bSEric Anholt 9306b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 9316b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 9326b95a207SKristian Høgsberg 9336b95a207SKristian Høgsberg if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 9346b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 1); 9356b95a207SKristian Høgsberg 93605eff845SKeith Packard if (pipea_stats & vblank_status) { 9377c463586SKeith Packard vblank++; 9387c463586SKeith Packard drm_handle_vblank(dev, 0); 9396b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 9407c463586SKeith Packard } 9417c463586SKeith Packard 94205eff845SKeith Packard if (pipeb_stats & vblank_status) { 9437c463586SKeith Packard vblank++; 9447c463586SKeith Packard drm_handle_vblank(dev, 1); 9456b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 9467c463586SKeith Packard } 9477c463586SKeith Packard 9487c463586SKeith Packard if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) || 9497c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 950673a394bSEric Anholt opregion_asle_intr(dev); 9510a3e67a4SJesse Barnes 952cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 953cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 954cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 955cdfbc41fSEric Anholt * we would never get another interrupt. 956cdfbc41fSEric Anholt * 957cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 958cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 959cdfbc41fSEric Anholt * another one. 960cdfbc41fSEric Anholt * 961cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 962cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 963cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 964cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 965cdfbc41fSEric Anholt * stray interrupts. 966cdfbc41fSEric Anholt */ 967cdfbc41fSEric Anholt iir = new_iir; 96805eff845SKeith Packard } 969cdfbc41fSEric Anholt 97005eff845SKeith Packard return ret; 971c0e09200SDave Airlie } 972c0e09200SDave Airlie 973c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 974c0e09200SDave Airlie { 975c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 9767c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 977c0e09200SDave Airlie RING_LOCALS; 978c0e09200SDave Airlie 979c0e09200SDave Airlie i915_kernel_lost_context(dev); 980c0e09200SDave Airlie 98144d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 982c0e09200SDave Airlie 983c99b058fSKristian Høgsberg dev_priv->counter++; 984c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 985c99b058fSKristian Høgsberg dev_priv->counter = 1; 9867c1c2871SDave Airlie if (master_priv->sarea_priv) 9877c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 988c0e09200SDave Airlie 9890baf823aSKeith Packard BEGIN_LP_RING(4); 990585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 9910baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 992c0e09200SDave Airlie OUT_RING(dev_priv->counter); 993585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 994c0e09200SDave Airlie ADVANCE_LP_RING(); 995c0e09200SDave Airlie 996c0e09200SDave Airlie return dev_priv->counter; 997c0e09200SDave Airlie } 998c0e09200SDave Airlie 999673a394bSEric Anholt void i915_user_irq_get(struct drm_device *dev) 1000ed4cb414SEric Anholt { 1001ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1002e9d21d7fSKeith Packard unsigned long irqflags; 1003ed4cb414SEric Anholt 1004e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1005036a4a7dSZhenyu Wang if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) { 1006bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1007f2b115e6SAdam Jackson ironlake_enable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 1008036a4a7dSZhenyu Wang else 1009ed4cb414SEric Anholt i915_enable_irq(dev_priv, I915_USER_INTERRUPT); 1010036a4a7dSZhenyu Wang } 1011e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 1012ed4cb414SEric Anholt } 1013ed4cb414SEric Anholt 10140a3e67a4SJesse Barnes void i915_user_irq_put(struct drm_device *dev) 1015ed4cb414SEric Anholt { 1016ed4cb414SEric Anholt drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1017e9d21d7fSKeith Packard unsigned long irqflags; 1018ed4cb414SEric Anholt 1019e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1020ed4cb414SEric Anholt BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0); 1021036a4a7dSZhenyu Wang if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) { 1022bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1023f2b115e6SAdam Jackson ironlake_disable_graphics_irq(dev_priv, GT_USER_INTERRUPT); 1024036a4a7dSZhenyu Wang else 1025ed4cb414SEric Anholt i915_disable_irq(dev_priv, I915_USER_INTERRUPT); 1026036a4a7dSZhenyu Wang } 1027e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 1028ed4cb414SEric Anholt } 1029ed4cb414SEric Anholt 10309d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 10319d34e5dbSChris Wilson { 10329d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10339d34e5dbSChris Wilson 10349d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 10359d34e5dbSChris Wilson i915_user_irq_get(dev); 10369d34e5dbSChris Wilson 10379d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 10389d34e5dbSChris Wilson } 10399d34e5dbSChris Wilson 1040c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1041c0e09200SDave Airlie { 1042c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10437c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1044c0e09200SDave Airlie int ret = 0; 1045c0e09200SDave Airlie 104644d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1047c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1048c0e09200SDave Airlie 1049ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 10507c1c2871SDave Airlie if (master_priv->sarea_priv) 10517c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1052c0e09200SDave Airlie return 0; 1053ed4cb414SEric Anholt } 1054c0e09200SDave Airlie 10557c1c2871SDave Airlie if (master_priv->sarea_priv) 10567c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1057c0e09200SDave Airlie 1058ed4cb414SEric Anholt i915_user_irq_get(dev); 1059c0e09200SDave Airlie DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ, 1060c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 1061ed4cb414SEric Anholt i915_user_irq_put(dev); 1062c0e09200SDave Airlie 1063c0e09200SDave Airlie if (ret == -EBUSY) { 1064c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1065c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1066c0e09200SDave Airlie } 1067c0e09200SDave Airlie 1068c0e09200SDave Airlie return ret; 1069c0e09200SDave Airlie } 1070c0e09200SDave Airlie 1071c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1072c0e09200SDave Airlie */ 1073c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1074c0e09200SDave Airlie struct drm_file *file_priv) 1075c0e09200SDave Airlie { 1076c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1077c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1078c0e09200SDave Airlie int result; 1079c0e09200SDave Airlie 108007f4f8bfSEric Anholt if (!dev_priv || !dev_priv->ring.virtual_start) { 1081c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1082c0e09200SDave Airlie return -EINVAL; 1083c0e09200SDave Airlie } 1084299eb93cSEric Anholt 1085299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1086299eb93cSEric Anholt 1087546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1088c0e09200SDave Airlie result = i915_emit_irq(dev); 1089546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1090c0e09200SDave Airlie 1091c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1092c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1093c0e09200SDave Airlie return -EFAULT; 1094c0e09200SDave Airlie } 1095c0e09200SDave Airlie 1096c0e09200SDave Airlie return 0; 1097c0e09200SDave Airlie } 1098c0e09200SDave Airlie 1099c0e09200SDave Airlie /* Doesn't need the hardware lock. 1100c0e09200SDave Airlie */ 1101c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1102c0e09200SDave Airlie struct drm_file *file_priv) 1103c0e09200SDave Airlie { 1104c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1105c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1106c0e09200SDave Airlie 1107c0e09200SDave Airlie if (!dev_priv) { 1108c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1109c0e09200SDave Airlie return -EINVAL; 1110c0e09200SDave Airlie } 1111c0e09200SDave Airlie 1112c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1113c0e09200SDave Airlie } 1114c0e09200SDave Airlie 111542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 111642f52ef8SKeith Packard * we use as a pipe index 111742f52ef8SKeith Packard */ 111842f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 11190a3e67a4SJesse Barnes { 11200a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1121e9d21d7fSKeith Packard unsigned long irqflags; 112271e0ffa5SJesse Barnes int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF; 112371e0ffa5SJesse Barnes u32 pipeconf; 112471e0ffa5SJesse Barnes 112571e0ffa5SJesse Barnes pipeconf = I915_READ(pipeconf_reg); 112671e0ffa5SJesse Barnes if (!(pipeconf & PIPEACONF_ENABLE)) 112771e0ffa5SJesse Barnes return -EINVAL; 11280a3e67a4SJesse Barnes 1129e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1130bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1131c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1132c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1133c062df61SLi Peng else if (IS_I965G(dev)) 11347c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 11357c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 11360a3e67a4SJesse Barnes else 11377c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 11387c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1139e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 11400a3e67a4SJesse Barnes return 0; 11410a3e67a4SJesse Barnes } 11420a3e67a4SJesse Barnes 114342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 114442f52ef8SKeith Packard * we use as a pipe index 114542f52ef8SKeith Packard */ 114642f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 11470a3e67a4SJesse Barnes { 11480a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1149e9d21d7fSKeith Packard unsigned long irqflags; 11500a3e67a4SJesse Barnes 1151e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1152bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1153c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1154c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1155c062df61SLi Peng else 11567c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 11577c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 11587c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1159e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 11600a3e67a4SJesse Barnes } 11610a3e67a4SJesse Barnes 116279e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 116379e53945SJesse Barnes { 116479e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1165e170b030SZhenyu Wang 1166bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 116779e53945SJesse Barnes opregion_enable_asle(dev); 116879e53945SJesse Barnes dev_priv->irq_enabled = 1; 116979e53945SJesse Barnes } 117079e53945SJesse Barnes 117179e53945SJesse Barnes 1172c0e09200SDave Airlie /* Set the vblank monitor pipe 1173c0e09200SDave Airlie */ 1174c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1175c0e09200SDave Airlie struct drm_file *file_priv) 1176c0e09200SDave Airlie { 1177c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1178c0e09200SDave Airlie 1179c0e09200SDave Airlie if (!dev_priv) { 1180c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1181c0e09200SDave Airlie return -EINVAL; 1182c0e09200SDave Airlie } 1183c0e09200SDave Airlie 1184c0e09200SDave Airlie return 0; 1185c0e09200SDave Airlie } 1186c0e09200SDave Airlie 1187c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1188c0e09200SDave Airlie struct drm_file *file_priv) 1189c0e09200SDave Airlie { 1190c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1191c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1192c0e09200SDave Airlie 1193c0e09200SDave Airlie if (!dev_priv) { 1194c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1195c0e09200SDave Airlie return -EINVAL; 1196c0e09200SDave Airlie } 1197c0e09200SDave Airlie 11980a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1199c0e09200SDave Airlie 1200c0e09200SDave Airlie return 0; 1201c0e09200SDave Airlie } 1202c0e09200SDave Airlie 1203c0e09200SDave Airlie /** 1204c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1205c0e09200SDave Airlie */ 1206c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1207c0e09200SDave Airlie struct drm_file *file_priv) 1208c0e09200SDave Airlie { 1209bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1210bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1211bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1212bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1213bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1214bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1215bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1216bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1217bd95e0a4SEric Anholt * 1218bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1219bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1220bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1221bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 12220a3e67a4SJesse Barnes */ 1223c0e09200SDave Airlie return -EINVAL; 1224c0e09200SDave Airlie } 1225c0e09200SDave Airlie 1226f65d9421SBen Gamari struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) { 1227f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1228f65d9421SBen Gamari return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list); 1229f65d9421SBen Gamari } 1230f65d9421SBen Gamari 1231f65d9421SBen Gamari /** 1232f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1233f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1234f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1235f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1236f65d9421SBen Gamari */ 1237f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1238f65d9421SBen Gamari { 1239f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1240f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1241f65d9421SBen Gamari uint32_t acthd; 1242f65d9421SBen Gamari 1243b9201c14SEric Anholt /* No reset support on this chip yet. */ 1244b9201c14SEric Anholt if (IS_GEN6(dev)) 1245b9201c14SEric Anholt return; 1246b9201c14SEric Anholt 1247f65d9421SBen Gamari if (!IS_I965G(dev)) 1248f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1249f65d9421SBen Gamari else 1250f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1251f65d9421SBen Gamari 1252f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 1253f65d9421SBen Gamari if (list_empty(&dev_priv->mm.request_list) || 1254f65d9421SBen Gamari i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) { 1255f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1256f65d9421SBen Gamari return; 1257f65d9421SBen Gamari } 1258f65d9421SBen Gamari 1259f65d9421SBen Gamari if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) { 1260f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1261ba1234d1SBen Gamari i915_handle_error(dev, true); 1262f65d9421SBen Gamari return; 1263f65d9421SBen Gamari } 1264f65d9421SBen Gamari 1265f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1266f65d9421SBen Gamari mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD); 1267f65d9421SBen Gamari 1268f65d9421SBen Gamari if (acthd != dev_priv->last_acthd) 1269f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1270f65d9421SBen Gamari else 1271f65d9421SBen Gamari dev_priv->hangcheck_count++; 1272f65d9421SBen Gamari 1273f65d9421SBen Gamari dev_priv->last_acthd = acthd; 1274f65d9421SBen Gamari } 1275f65d9421SBen Gamari 1276c0e09200SDave Airlie /* drm_dma.h hooks 1277c0e09200SDave Airlie */ 1278f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1279036a4a7dSZhenyu Wang { 1280036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1281036a4a7dSZhenyu Wang 1282036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1283036a4a7dSZhenyu Wang 1284036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1285036a4a7dSZhenyu Wang 1286036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1287036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1288036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1289036a4a7dSZhenyu Wang 1290036a4a7dSZhenyu Wang /* and GT */ 1291036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1292036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1293036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1294c650156aSZhenyu Wang 1295c650156aSZhenyu Wang /* south display irq */ 1296c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1297c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1298c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1299036a4a7dSZhenyu Wang } 1300036a4a7dSZhenyu Wang 1301f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1302036a4a7dSZhenyu Wang { 1303036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1304036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1305013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1306013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1307036a4a7dSZhenyu Wang u32 render_mask = GT_USER_INTERRUPT; 1308c650156aSZhenyu Wang u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1309c650156aSZhenyu Wang SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1310036a4a7dSZhenyu Wang 1311036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1312643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1313036a4a7dSZhenyu Wang 1314036a4a7dSZhenyu Wang /* should always can generate irq */ 1315036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1316036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1317036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1318036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1319036a4a7dSZhenyu Wang 1320036a4a7dSZhenyu Wang /* user interrupt should be enabled, but masked initial */ 1321036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg = 0xffffffff; 1322036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1323036a4a7dSZhenyu Wang 1324036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1325036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1326036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1327036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1328036a4a7dSZhenyu Wang 1329c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1330c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1331c650156aSZhenyu Wang 1332c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1333c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1334c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1335c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1336c650156aSZhenyu Wang 1337f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1338f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1339f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1340f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1341f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1342f97108d1SJesse Barnes } 1343f97108d1SJesse Barnes 1344036a4a7dSZhenyu Wang return 0; 1345036a4a7dSZhenyu Wang } 1346036a4a7dSZhenyu Wang 1347c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1348c0e09200SDave Airlie { 1349c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350c0e09200SDave Airlie 135179e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 135279e53945SJesse Barnes 1353036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 13548a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1355036a4a7dSZhenyu Wang 1356bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1357f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1358036a4a7dSZhenyu Wang return; 1359036a4a7dSZhenyu Wang } 1360036a4a7dSZhenyu Wang 13615ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 13625ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 13635ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 13645ca58282SJesse Barnes } 13655ca58282SJesse Barnes 13660a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 13677c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 13687c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 13690a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1370ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 13717c463586SKeith Packard (void) I915_READ(IER); 1372c0e09200SDave Airlie } 1373c0e09200SDave Airlie 1374b01f2c3aSJesse Barnes /* 1375b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1376b01f2c3aSJesse Barnes * enabled correctly. 1377b01f2c3aSJesse Barnes */ 13780a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1379c0e09200SDave Airlie { 1380c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 13815ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 138263eeaf38SJesse Barnes u32 error_mask; 13830a3e67a4SJesse Barnes 1384036a4a7dSZhenyu Wang DRM_INIT_WAITQUEUE(&dev_priv->irq_queue); 1385036a4a7dSZhenyu Wang 13860a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1387ed4cb414SEric Anholt 1388bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1389f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1390036a4a7dSZhenyu Wang 13917c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 13927c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 13938ee1c3dbSMatthew Garrett 13947c463586SKeith Packard dev_priv->pipestat[0] = 0; 13957c463586SKeith Packard dev_priv->pipestat[1] = 0; 13967c463586SKeith Packard 13975ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 13985ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 13995ca58282SJesse Barnes 1400b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1401b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1402b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1403b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1404b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1405b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1406b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1407b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1408b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1409b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1410b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 1411b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) 1412b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 1413b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1414b01f2c3aSJesse Barnes 14155ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 14165ca58282SJesse Barnes 14175ca58282SJesse Barnes /* Enable in IER... */ 14185ca58282SJesse Barnes enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 14195ca58282SJesse Barnes /* and unmask in IMR */ 14205ca58282SJesse Barnes i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT); 14215ca58282SJesse Barnes } 14225ca58282SJesse Barnes 142363eeaf38SJesse Barnes /* 142463eeaf38SJesse Barnes * Enable some error detection, note the instruction error mask 142563eeaf38SJesse Barnes * bit is reserved, so we leave it masked. 142663eeaf38SJesse Barnes */ 142763eeaf38SJesse Barnes if (IS_G4X(dev)) { 142863eeaf38SJesse Barnes error_mask = ~(GM45_ERROR_PAGE_TABLE | 142963eeaf38SJesse Barnes GM45_ERROR_MEM_PRIV | 143063eeaf38SJesse Barnes GM45_ERROR_CP_PRIV | 143163eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 143263eeaf38SJesse Barnes } else { 143363eeaf38SJesse Barnes error_mask = ~(I915_ERROR_PAGE_TABLE | 143463eeaf38SJesse Barnes I915_ERROR_MEMORY_REFRESH); 143563eeaf38SJesse Barnes } 143663eeaf38SJesse Barnes I915_WRITE(EMR, error_mask); 143763eeaf38SJesse Barnes 14387c463586SKeith Packard /* Disable pipe interrupt enables, clear pending pipe status */ 14397c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 14407c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 14417c463586SKeith Packard /* Clear pending interrupt status */ 14427c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 14437c463586SKeith Packard 14445ca58282SJesse Barnes I915_WRITE(IER, enable_mask); 14457c463586SKeith Packard I915_WRITE(IMR, dev_priv->irq_mask_reg); 1446ed4cb414SEric Anholt (void) I915_READ(IER); 1447ed4cb414SEric Anholt 14488ee1c3dbSMatthew Garrett opregion_enable_asle(dev); 14490a3e67a4SJesse Barnes 14500a3e67a4SJesse Barnes return 0; 1451c0e09200SDave Airlie } 1452c0e09200SDave Airlie 1453f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1454036a4a7dSZhenyu Wang { 1455036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1456036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1457036a4a7dSZhenyu Wang 1458036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1459036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1460036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1461036a4a7dSZhenyu Wang 1462036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1463036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1464036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1465036a4a7dSZhenyu Wang } 1466036a4a7dSZhenyu Wang 1467c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1468c0e09200SDave Airlie { 1469c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1470c0e09200SDave Airlie 1471c0e09200SDave Airlie if (!dev_priv) 1472c0e09200SDave Airlie return; 1473c0e09200SDave Airlie 14740a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 14750a3e67a4SJesse Barnes 1476bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1477f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1478036a4a7dSZhenyu Wang return; 1479036a4a7dSZhenyu Wang } 1480036a4a7dSZhenyu Wang 14815ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 14825ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 14835ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 14845ca58282SJesse Barnes } 14855ca58282SJesse Barnes 14860a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 14877c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 14887c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 14890a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1490ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1491c0e09200SDave Airlie 14927c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 14937c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 14947c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1495c0e09200SDave Airlie } 1496