xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 5a21b6650a239ebc020912968a44047701104159)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24243eaea13SPaulo Zanoni /**
24343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24443eaea13SPaulo Zanoni  * @dev_priv: driver private
24543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24743eaea13SPaulo Zanoni  */
24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
24943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25143eaea13SPaulo Zanoni {
25243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25343eaea13SPaulo Zanoni 
25415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25515a17aaeSDaniel Vetter 
2569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257c67a470bSPaulo Zanoni 		return;
258c67a470bSPaulo Zanoni 
25943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26843eaea13SPaulo Zanoni }
26943eaea13SPaulo Zanoni 
270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27143eaea13SPaulo Zanoni {
27243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27343eaea13SPaulo Zanoni }
27443eaea13SPaulo Zanoni 
275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276b900b949SImre Deak {
277b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278b900b949SImre Deak }
279b900b949SImre Deak 
280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281a72fbc3aSImre Deak {
282a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283a72fbc3aSImre Deak }
284a72fbc3aSImre Deak 
285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286b900b949SImre Deak {
287b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288b900b949SImre Deak }
289b900b949SImre Deak 
290edbfdb45SPaulo Zanoni /**
291edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
292edbfdb45SPaulo Zanoni  * @dev_priv: driver private
293edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
294edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
295edbfdb45SPaulo Zanoni  */
296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
298edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
299edbfdb45SPaulo Zanoni {
300605cd25bSPaulo Zanoni 	uint32_t new_val;
301edbfdb45SPaulo Zanoni 
30215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30315a17aaeSDaniel Vetter 
304edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
305edbfdb45SPaulo Zanoni 
306605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
307f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
308f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
309f52ecbcfSPaulo Zanoni 
310605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
311605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
312a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
314edbfdb45SPaulo Zanoni 	}
315f52ecbcfSPaulo Zanoni }
316edbfdb45SPaulo Zanoni 
317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
318edbfdb45SPaulo Zanoni {
3199939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3209939fba2SImre Deak 		return;
3219939fba2SImre Deak 
322edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
323edbfdb45SPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3269939fba2SImre Deak 				  uint32_t mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
3369939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
337edbfdb45SPaulo Zanoni }
338edbfdb45SPaulo Zanoni 
339dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3403cc134e3SImre Deak {
341f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3423cc134e3SImre Deak 
3433cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3443cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3453cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3463cc134e3SImre Deak 	POSTING_READ(reg);
347096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3483cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3493cc134e3SImre Deak }
3503cc134e3SImre Deak 
35191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352b900b949SImre Deak {
353b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
35478e68d36SImre Deak 
355b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3563cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
357d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
35878e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
35978e68d36SImre Deak 				dev_priv->pm_rps_events);
360b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
36178e68d36SImre Deak 
362b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
363b900b949SImre Deak }
364b900b949SImre Deak 
36559d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
36659d02a1fSImre Deak {
36759d02a1fSImre Deak 	/*
368f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
36959d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
370f24eeb19SImre Deak 	 *
371f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
37259d02a1fSImre Deak 	 */
37359d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
37459d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
37559d02a1fSImre Deak 
37659d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
37759d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
37859d02a1fSImre Deak 
37959d02a1fSImre Deak 	return mask;
38059d02a1fSImre Deak }
38159d02a1fSImre Deak 
38291d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
383b900b949SImre Deak {
384d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
385d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
386d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
387d4d70aa5SImre Deak 
388d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
389d4d70aa5SImre Deak 
3909939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3919939fba2SImre Deak 
39259d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3939939fba2SImre Deak 
3949939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
395b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
396b900b949SImre Deak 				~dev_priv->pm_rps_events);
39758072ccbSImre Deak 
39858072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
39958072ccbSImre Deak 
40091d14251STvrtko Ursulin 	synchronize_irq(dev_priv->dev->irq);
401b900b949SImre Deak }
402b900b949SImre Deak 
4030961021aSBen Widawsky /**
4043a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4053a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4063a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4073a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4083a3b3c7dSVille Syrjälä  */
4093a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4103a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4113a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4123a3b3c7dSVille Syrjälä {
4133a3b3c7dSVille Syrjälä 	uint32_t new_val;
4143a3b3c7dSVille Syrjälä 	uint32_t old_val;
4153a3b3c7dSVille Syrjälä 
4163a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4173a3b3c7dSVille Syrjälä 
4183a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4193a3b3c7dSVille Syrjälä 
4203a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4213a3b3c7dSVille Syrjälä 		return;
4223a3b3c7dSVille Syrjälä 
4233a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4243a3b3c7dSVille Syrjälä 
4253a3b3c7dSVille Syrjälä 	new_val = old_val;
4263a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4273a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4283a3b3c7dSVille Syrjälä 
4293a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4303a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4313a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4323a3b3c7dSVille Syrjälä 	}
4333a3b3c7dSVille Syrjälä }
4343a3b3c7dSVille Syrjälä 
4353a3b3c7dSVille Syrjälä /**
436013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
437013d3752SVille Syrjälä  * @dev_priv: driver private
438013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
439013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
440013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
441013d3752SVille Syrjälä  */
442013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
443013d3752SVille Syrjälä 			 enum pipe pipe,
444013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
445013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
446013d3752SVille Syrjälä {
447013d3752SVille Syrjälä 	uint32_t new_val;
448013d3752SVille Syrjälä 
449013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
450013d3752SVille Syrjälä 
451013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
452013d3752SVille Syrjälä 
453013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
454013d3752SVille Syrjälä 		return;
455013d3752SVille Syrjälä 
456013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
457013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
458013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
459013d3752SVille Syrjälä 
460013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
461013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
462013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
463013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
464013d3752SVille Syrjälä 	}
465013d3752SVille Syrjälä }
466013d3752SVille Syrjälä 
467013d3752SVille Syrjälä /**
468fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
469fee884edSDaniel Vetter  * @dev_priv: driver private
470fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
471fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
472fee884edSDaniel Vetter  */
47347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
474fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
475fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
476fee884edSDaniel Vetter {
477fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
478fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
479fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
480fee884edSDaniel Vetter 
48115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
48215a17aaeSDaniel Vetter 
483fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
484fee884edSDaniel Vetter 
4859df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
486c67a470bSPaulo Zanoni 		return;
487c67a470bSPaulo Zanoni 
488fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
489fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
490fee884edSDaniel Vetter }
4918664281bSPaulo Zanoni 
492b5ea642aSDaniel Vetter static void
493755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
494755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4957c463586SKeith Packard {
496f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
497755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4987c463586SKeith Packard 
499b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
500d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
501b79480baSDaniel Vetter 
50204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
50304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
50404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
50504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
506755e9019SImre Deak 		return;
507755e9019SImre Deak 
508755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
50946c06a30SVille Syrjälä 		return;
51046c06a30SVille Syrjälä 
51191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
51291d181ddSImre Deak 
5137c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
514755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
51546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5163143a2bfSChris Wilson 	POSTING_READ(reg);
5177c463586SKeith Packard }
5187c463586SKeith Packard 
519b5ea642aSDaniel Vetter static void
520755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
521755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5227c463586SKeith Packard {
523f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
524755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5257c463586SKeith Packard 
526b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
527d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
528b79480baSDaniel Vetter 
52904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
53004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
53104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
53204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
53346c06a30SVille Syrjälä 		return;
53446c06a30SVille Syrjälä 
535755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
536755e9019SImre Deak 		return;
537755e9019SImre Deak 
53891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
53991d181ddSImre Deak 
540755e9019SImre Deak 	pipestat &= ~enable_mask;
54146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5423143a2bfSChris Wilson 	POSTING_READ(reg);
5437c463586SKeith Packard }
5447c463586SKeith Packard 
54510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
54610c59c51SImre Deak {
54710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
54810c59c51SImre Deak 
54910c59c51SImre Deak 	/*
550724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
551724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
55210c59c51SImre Deak 	 */
55310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55410c59c51SImre Deak 		return 0;
555724a6905SVille Syrjälä 	/*
556724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
557724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
558724a6905SVille Syrjälä 	 */
559724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
560724a6905SVille Syrjälä 		return 0;
56110c59c51SImre Deak 
56210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
56310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
56410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
56510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
56610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
56710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
56810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
56910c59c51SImre Deak 
57010c59c51SImre Deak 	return enable_mask;
57110c59c51SImre Deak }
57210c59c51SImre Deak 
573755e9019SImre Deak void
574755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
575755e9019SImre Deak 		     u32 status_mask)
576755e9019SImre Deak {
577755e9019SImre Deak 	u32 enable_mask;
578755e9019SImre Deak 
579666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
58010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58110c59c51SImre Deak 							   status_mask);
58210c59c51SImre Deak 	else
583755e9019SImre Deak 		enable_mask = status_mask << 16;
584755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
585755e9019SImre Deak }
586755e9019SImre Deak 
587755e9019SImre Deak void
588755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
589755e9019SImre Deak 		      u32 status_mask)
590755e9019SImre Deak {
591755e9019SImre Deak 	u32 enable_mask;
592755e9019SImre Deak 
593666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
59410c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
59510c59c51SImre Deak 							   status_mask);
59610c59c51SImre Deak 	else
597755e9019SImre Deak 		enable_mask = status_mask << 16;
598755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
599755e9019SImre Deak }
600755e9019SImre Deak 
601c0e09200SDave Airlie /**
602f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
603468f9d29SJavier Martinez Canillas  * @dev: drm device
60401c66889SZhao Yakui  */
60591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
60601c66889SZhao Yakui {
60791d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
608f49e38ddSJani Nikula 		return;
609f49e38ddSJani Nikula 
61013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61101c66889SZhao Yakui 
612755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
61391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6143b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
615755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6161ec14ad3SChris Wilson 
61713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
61801c66889SZhao Yakui }
61901c66889SZhao Yakui 
620f75f3746SVille Syrjälä /*
621f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
622f75f3746SVille Syrjälä  * around the vertical blanking period.
623f75f3746SVille Syrjälä  *
624f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
625f75f3746SVille Syrjälä  *  vblank_start >= 3
626f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
627f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
628f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
629f75f3746SVille Syrjälä  *
630f75f3746SVille Syrjälä  *           start of vblank:
631f75f3746SVille Syrjälä  *           latch double buffered registers
632f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
633f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
634f75f3746SVille Syrjälä  *           |
635f75f3746SVille Syrjälä  *           |          frame start:
636f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
637f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
638f75f3746SVille Syrjälä  *           |          |
639f75f3746SVille Syrjälä  *           |          |  start of vsync:
640f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
641f75f3746SVille Syrjälä  *           |          |  |
642f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
643f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
644f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
645f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
646f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
647f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
648f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
649f75f3746SVille Syrjälä  *       |          |                                         |
650f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
651f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
652f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
653f75f3746SVille Syrjälä  *
654f75f3746SVille Syrjälä  * x  = horizontal active
655f75f3746SVille Syrjälä  * _  = horizontal blanking
656f75f3746SVille Syrjälä  * hs = horizontal sync
657f75f3746SVille Syrjälä  * va = vertical active
658f75f3746SVille Syrjälä  * vb = vertical blanking
659f75f3746SVille Syrjälä  * vs = vertical sync
660f75f3746SVille Syrjälä  * vbs = vblank_start (number)
661f75f3746SVille Syrjälä  *
662f75f3746SVille Syrjälä  * Summary:
663f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
664f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
665f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
666f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
667f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
668f75f3746SVille Syrjälä  */
669f75f3746SVille Syrjälä 
67088e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6714cdb83ecSVille Syrjälä {
6724cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6734cdb83ecSVille Syrjälä 	return 0;
6744cdb83ecSVille Syrjälä }
6754cdb83ecSVille Syrjälä 
67642f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
67742f52ef8SKeith Packard  * we use as a pipe index
67842f52ef8SKeith Packard  */
67988e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6800a3e67a4SJesse Barnes {
6812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
682f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6830b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
684391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
685391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
686fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
687391f75e2SVille Syrjälä 
6880b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6890b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6900b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6910b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6920b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
693391f75e2SVille Syrjälä 
6940b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6950b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6960b2a8e09SVille Syrjälä 
6970b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6980b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6990b2a8e09SVille Syrjälä 
7009db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7019db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7025eddb70bSChris Wilson 
7030a3e67a4SJesse Barnes 	/*
7040a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7050a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7060a3e67a4SJesse Barnes 	 * register.
7070a3e67a4SJesse Barnes 	 */
7080a3e67a4SJesse Barnes 	do {
7095eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
710391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7115eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7120a3e67a4SJesse Barnes 	} while (high1 != high2);
7130a3e67a4SJesse Barnes 
7145eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
715391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7165eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
717391f75e2SVille Syrjälä 
718391f75e2SVille Syrjälä 	/*
719391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
720391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
721391f75e2SVille Syrjälä 	 * counter against vblank start.
722391f75e2SVille Syrjälä 	 */
723edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7240a3e67a4SJesse Barnes }
7250a3e67a4SJesse Barnes 
726974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7279880b7a5SJesse Barnes {
7282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7299880b7a5SJesse Barnes 
730649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7319880b7a5SJesse Barnes }
7329880b7a5SJesse Barnes 
73375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
734a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
735a225f079SVille Syrjälä {
736a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
737a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
738fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
739a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
74080715b2fSVille Syrjälä 	int position, vtotal;
741a225f079SVille Syrjälä 
74280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
743a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
744a225f079SVille Syrjälä 		vtotal /= 2;
745a225f079SVille Syrjälä 
74691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
74775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
748a225f079SVille Syrjälä 	else
74975aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
750a225f079SVille Syrjälä 
751a225f079SVille Syrjälä 	/*
75241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
75341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
75441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
75541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
75641b578fbSJesse Barnes 	 *
75741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
75841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
75941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
76041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
76141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
76241b578fbSJesse Barnes 	 */
76391d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
76441b578fbSJesse Barnes 		int i, temp;
76541b578fbSJesse Barnes 
76641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
76741b578fbSJesse Barnes 			udelay(1);
76841b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
76941b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
77041b578fbSJesse Barnes 			if (temp != position) {
77141b578fbSJesse Barnes 				position = temp;
77241b578fbSJesse Barnes 				break;
77341b578fbSJesse Barnes 			}
77441b578fbSJesse Barnes 		}
77541b578fbSJesse Barnes 	}
77641b578fbSJesse Barnes 
77741b578fbSJesse Barnes 	/*
77880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
77980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
780a225f079SVille Syrjälä 	 */
78180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
782a225f079SVille Syrjälä }
783a225f079SVille Syrjälä 
78488e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
785abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7863bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7873bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7880af7e4dfSMario Kleiner {
789c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
790c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
791c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7923aa18df8SVille Syrjälä 	int position;
79378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7940af7e4dfSMario Kleiner 	bool in_vbl = true;
7950af7e4dfSMario Kleiner 	int ret = 0;
796ad3543edSMario Kleiner 	unsigned long irqflags;
7970af7e4dfSMario Kleiner 
798fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7990af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8009db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8010af7e4dfSMario Kleiner 		return 0;
8020af7e4dfSMario Kleiner 	}
8030af7e4dfSMario Kleiner 
804c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
80578e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
806c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
807c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
808c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8090af7e4dfSMario Kleiner 
810d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
811d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
812d31faf65SVille Syrjälä 		vbl_end /= 2;
813d31faf65SVille Syrjälä 		vtotal /= 2;
814d31faf65SVille Syrjälä 	}
815d31faf65SVille Syrjälä 
816c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
817c2baf4b7SVille Syrjälä 
818ad3543edSMario Kleiner 	/*
819ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
820ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
821ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
822ad3543edSMario Kleiner 	 */
823ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
824ad3543edSMario Kleiner 
825ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
826ad3543edSMario Kleiner 
827ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
828ad3543edSMario Kleiner 	if (stime)
829ad3543edSMario Kleiner 		*stime = ktime_get();
830ad3543edSMario Kleiner 
83191d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8320af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8330af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8340af7e4dfSMario Kleiner 		 */
835a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8360af7e4dfSMario Kleiner 	} else {
8370af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8380af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8390af7e4dfSMario Kleiner 		 * scanout position.
8400af7e4dfSMario Kleiner 		 */
84175aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8420af7e4dfSMario Kleiner 
8433aa18df8SVille Syrjälä 		/* convert to pixel counts */
8443aa18df8SVille Syrjälä 		vbl_start *= htotal;
8453aa18df8SVille Syrjälä 		vbl_end *= htotal;
8463aa18df8SVille Syrjälä 		vtotal *= htotal;
84778e8fc6bSVille Syrjälä 
84878e8fc6bSVille Syrjälä 		/*
8497e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8507e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8517e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8527e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8537e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8547e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8557e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8567e78f1cbSVille Syrjälä 		 */
8577e78f1cbSVille Syrjälä 		if (position >= vtotal)
8587e78f1cbSVille Syrjälä 			position = vtotal - 1;
8597e78f1cbSVille Syrjälä 
8607e78f1cbSVille Syrjälä 		/*
86178e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
86278e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
86378e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
86478e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
86578e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
86678e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
86778e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
86878e8fc6bSVille Syrjälä 		 */
86978e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8703aa18df8SVille Syrjälä 	}
8713aa18df8SVille Syrjälä 
872ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
873ad3543edSMario Kleiner 	if (etime)
874ad3543edSMario Kleiner 		*etime = ktime_get();
875ad3543edSMario Kleiner 
876ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
877ad3543edSMario Kleiner 
878ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
879ad3543edSMario Kleiner 
8803aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8813aa18df8SVille Syrjälä 
8823aa18df8SVille Syrjälä 	/*
8833aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8843aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8853aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8863aa18df8SVille Syrjälä 	 * up since vbl_end.
8873aa18df8SVille Syrjälä 	 */
8883aa18df8SVille Syrjälä 	if (position >= vbl_start)
8893aa18df8SVille Syrjälä 		position -= vbl_end;
8903aa18df8SVille Syrjälä 	else
8913aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8923aa18df8SVille Syrjälä 
89391d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8943aa18df8SVille Syrjälä 		*vpos = position;
8953aa18df8SVille Syrjälä 		*hpos = 0;
8963aa18df8SVille Syrjälä 	} else {
8970af7e4dfSMario Kleiner 		*vpos = position / htotal;
8980af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8990af7e4dfSMario Kleiner 	}
9000af7e4dfSMario Kleiner 
9010af7e4dfSMario Kleiner 	/* In vblank? */
9020af7e4dfSMario Kleiner 	if (in_vbl)
9033d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9040af7e4dfSMario Kleiner 
9050af7e4dfSMario Kleiner 	return ret;
9060af7e4dfSMario Kleiner }
9070af7e4dfSMario Kleiner 
908a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
909a225f079SVille Syrjälä {
910a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
911a225f079SVille Syrjälä 	unsigned long irqflags;
912a225f079SVille Syrjälä 	int position;
913a225f079SVille Syrjälä 
914a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
915a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
916a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
917a225f079SVille Syrjälä 
918a225f079SVille Syrjälä 	return position;
919a225f079SVille Syrjälä }
920a225f079SVille Syrjälä 
92188e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9220af7e4dfSMario Kleiner 			      int *max_error,
9230af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9240af7e4dfSMario Kleiner 			      unsigned flags)
9250af7e4dfSMario Kleiner {
9264041b853SChris Wilson 	struct drm_crtc *crtc;
9270af7e4dfSMario Kleiner 
92888e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
92988e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9300af7e4dfSMario Kleiner 		return -EINVAL;
9310af7e4dfSMario Kleiner 	}
9320af7e4dfSMario Kleiner 
9330af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9344041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9354041b853SChris Wilson 	if (crtc == NULL) {
93688e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9374041b853SChris Wilson 		return -EINVAL;
9384041b853SChris Wilson 	}
9394041b853SChris Wilson 
940fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
94188e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9424041b853SChris Wilson 		return -EBUSY;
9434041b853SChris Wilson 	}
9440af7e4dfSMario Kleiner 
9450af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9464041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9474041b853SChris Wilson 						     vblank_time, flags,
948fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9490af7e4dfSMario Kleiner }
9500af7e4dfSMario Kleiner 
95191d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
952f97108d1SJesse Barnes {
953b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9549270388eSDaniel Vetter 	u8 new_delay;
9559270388eSDaniel Vetter 
956d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
957f97108d1SJesse Barnes 
95873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
95973edd18fSDaniel Vetter 
96020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9619270388eSDaniel Vetter 
9627648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
963b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
964b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
965f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
966f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
967f97108d1SJesse Barnes 
968f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
969b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
97220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
97320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
974b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
97520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
97620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
97720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
97820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
979f97108d1SJesse Barnes 	}
980f97108d1SJesse Barnes 
98191d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
98220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
983f97108d1SJesse Barnes 
984d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9859270388eSDaniel Vetter 
986f97108d1SJesse Barnes 	return;
987f97108d1SJesse Barnes }
988f97108d1SJesse Barnes 
9890bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
990549f7365SChris Wilson {
991117897f4STvrtko Ursulin 	if (!intel_engine_initialized(engine))
992475553deSChris Wilson 		return;
993475553deSChris Wilson 
9940bc40be8STvrtko Ursulin 	trace_i915_gem_request_notify(engine);
99512471ba8SChris Wilson 	engine->user_interrupts++;
9969862e600SChris Wilson 
9970bc40be8STvrtko Ursulin 	wake_up_all(&engine->irq_queue);
998549f7365SChris Wilson }
999549f7365SChris Wilson 
100043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100143cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100231685c25SDeepak S {
100343cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
100443cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
100543cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
100631685c25SDeepak S }
100731685c25SDeepak S 
100843cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
100943cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101043cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101143cf3bf0SChris Wilson 			 int threshold)
101231685c25SDeepak S {
101343cf3bf0SChris Wilson 	u64 time, c0;
10147bad74d5SVille Syrjälä 	unsigned int mul = 100;
101531685c25SDeepak S 
101643cf3bf0SChris Wilson 	if (old->cz_clock == 0)
101743cf3bf0SChris Wilson 		return false;
101831685c25SDeepak S 
10197bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10207bad74d5SVille Syrjälä 		mul <<= 8;
10217bad74d5SVille Syrjälä 
102243cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10237bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
102431685c25SDeepak S 
102543cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
102643cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
102743cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
102843cf3bf0SChris Wilson 	 */
102943cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103043cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10317bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
103231685c25SDeepak S 
103343cf3bf0SChris Wilson 	return c0 >= time;
103431685c25SDeepak S }
103531685c25SDeepak S 
103643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
103743cf3bf0SChris Wilson {
103843cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
103943cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104043cf3bf0SChris Wilson }
104143cf3bf0SChris Wilson 
104243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
104343cf3bf0SChris Wilson {
104443cf3bf0SChris Wilson 	struct intel_rps_ei now;
104543cf3bf0SChris Wilson 	u32 events = 0;
104643cf3bf0SChris Wilson 
10476f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
104843cf3bf0SChris Wilson 		return 0;
104943cf3bf0SChris Wilson 
105043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105143cf3bf0SChris Wilson 	if (now.cz_clock == 0)
105243cf3bf0SChris Wilson 		return 0;
105331685c25SDeepak S 
105443cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
105543cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
105643cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10578fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
105843cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
105943cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106031685c25SDeepak S 	}
106131685c25SDeepak S 
106243cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
106343cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
106443cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10658fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
106643cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
106743cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
106843cf3bf0SChris Wilson 	}
106943cf3bf0SChris Wilson 
107043cf3bf0SChris Wilson 	return events;
107131685c25SDeepak S }
107231685c25SDeepak S 
1073f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1074f5a4c67dSChris Wilson {
1075e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
1076f5a4c67dSChris Wilson 
1077b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
1078e2f80391STvrtko Ursulin 		if (engine->irq_refcount)
1079f5a4c67dSChris Wilson 			return true;
1080f5a4c67dSChris Wilson 
1081f5a4c67dSChris Wilson 	return false;
1082f5a4c67dSChris Wilson }
1083f5a4c67dSChris Wilson 
10844912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10853b8d8d91SJesse Barnes {
10862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10872d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10888d3afd7dSChris Wilson 	bool client_boost;
10898d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1090edbfdb45SPaulo Zanoni 	u32 pm_iir;
10913b8d8d91SJesse Barnes 
109259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1093d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1094d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1095d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1096d4d70aa5SImre Deak 		return;
1097d4d70aa5SImre Deak 	}
10981f814dacSImre Deak 
10991f814dacSImre Deak 	/*
11001f814dacSImre Deak 	 * The RPS work is synced during runtime suspend, we don't require a
11011f814dacSImre Deak 	 * wakeref. TODO: instead of disabling the asserts make sure that we
11021f814dacSImre Deak 	 * always hold an RPM reference while the work is running.
11031f814dacSImre Deak 	 */
11041f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11051f814dacSImre Deak 
1106c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1107c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1108a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1109480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11108d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11118d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
111259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11134912d041SBen Widawsky 
111460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1115a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
111660611c13SPaulo Zanoni 
11178d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11181f814dacSImre Deak 		goto out;
11193b8d8d91SJesse Barnes 
11204fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11217b9e0ae6SChris Wilson 
112243cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
112343cf3bf0SChris Wilson 
1124dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1125edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11268d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11278d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11288d3afd7dSChris Wilson 
11298d3afd7dSChris Wilson 	if (client_boost) {
11308d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11318d3afd7dSChris Wilson 		adj = 0;
11328d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1133dd75fdc8SChris Wilson 		if (adj > 0)
1134dd75fdc8SChris Wilson 			adj *= 2;
1135edcf284bSChris Wilson 		else /* CHV needs even encode values */
1136edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11377425034aSVille Syrjälä 		/*
11387425034aSVille Syrjälä 		 * For better performance, jump directly
11397425034aSVille Syrjälä 		 * to RPe if we're below it.
11407425034aSVille Syrjälä 		 */
1141edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1142b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1143edcf284bSChris Wilson 			adj = 0;
1144edcf284bSChris Wilson 		}
1145f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1146f5a4c67dSChris Wilson 		adj = 0;
1147dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1148b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1149b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1150dd75fdc8SChris Wilson 		else
1151b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1152dd75fdc8SChris Wilson 		adj = 0;
1153dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1154dd75fdc8SChris Wilson 		if (adj < 0)
1155dd75fdc8SChris Wilson 			adj *= 2;
1156edcf284bSChris Wilson 		else /* CHV needs even encode values */
1157edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1158dd75fdc8SChris Wilson 	} else { /* unknown event */
1159edcf284bSChris Wilson 		adj = 0;
1160dd75fdc8SChris Wilson 	}
11613b8d8d91SJesse Barnes 
1162edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1163edcf284bSChris Wilson 
116479249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
116579249636SBen Widawsky 	 * interrupt
116679249636SBen Widawsky 	 */
1167edcf284bSChris Wilson 	new_delay += adj;
11688d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
116927544369SDeepak S 
1170dc97997aSChris Wilson 	intel_set_rps(dev_priv, new_delay);
11713b8d8d91SJesse Barnes 
11724fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11731f814dacSImre Deak out:
11741f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11753b8d8d91SJesse Barnes }
11763b8d8d91SJesse Barnes 
1177e3689190SBen Widawsky 
1178e3689190SBen Widawsky /**
1179e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1180e3689190SBen Widawsky  * occurred.
1181e3689190SBen Widawsky  * @work: workqueue struct
1182e3689190SBen Widawsky  *
1183e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1184e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1185e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1186e3689190SBen Widawsky  */
1187e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1188e3689190SBen Widawsky {
11892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11902d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1191e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119235a85ac6SBen Widawsky 	char *parity_event[6];
1193e3689190SBen Widawsky 	uint32_t misccpctl;
119435a85ac6SBen Widawsky 	uint8_t slice = 0;
1195e3689190SBen Widawsky 
1196e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1197e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1198e3689190SBen Widawsky 	 * any time we access those registers.
1199e3689190SBen Widawsky 	 */
1200e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1201e3689190SBen Widawsky 
120235a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
120335a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
120435a85ac6SBen Widawsky 		goto out;
120535a85ac6SBen Widawsky 
1206e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1207e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1208e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1209e3689190SBen Widawsky 
121035a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1211f0f59a00SVille Syrjälä 		i915_reg_t reg;
121235a85ac6SBen Widawsky 
121335a85ac6SBen Widawsky 		slice--;
12142d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
121535a85ac6SBen Widawsky 			break;
121635a85ac6SBen Widawsky 
121735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
121835a85ac6SBen Widawsky 
12196fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122035a85ac6SBen Widawsky 
122135a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1222e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1223e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1224e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1225e3689190SBen Widawsky 
122635a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
122735a85ac6SBen Widawsky 		POSTING_READ(reg);
1228e3689190SBen Widawsky 
1229cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1230e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1231e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1232e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
123335a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
123435a85ac6SBen Widawsky 		parity_event[5] = NULL;
1235e3689190SBen Widawsky 
12365bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1237e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1238e3689190SBen Widawsky 
123935a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124035a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1241e3689190SBen Widawsky 
124235a85ac6SBen Widawsky 		kfree(parity_event[4]);
1243e3689190SBen Widawsky 		kfree(parity_event[3]);
1244e3689190SBen Widawsky 		kfree(parity_event[2]);
1245e3689190SBen Widawsky 		kfree(parity_event[1]);
1246e3689190SBen Widawsky 	}
1247e3689190SBen Widawsky 
124835a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
124935a85ac6SBen Widawsky 
125035a85ac6SBen Widawsky out:
125135a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12524cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12532d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12544cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
125535a85ac6SBen Widawsky 
125635a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
125735a85ac6SBen Widawsky }
125835a85ac6SBen Widawsky 
1259261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1260261e40b8SVille Syrjälä 					       u32 iir)
1261e3689190SBen Widawsky {
1262261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1263e3689190SBen Widawsky 		return;
1264e3689190SBen Widawsky 
1265d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1266261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1267d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1268e3689190SBen Widawsky 
1269261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
127035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
127235a85ac6SBen Widawsky 
127335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
127435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
127535a85ac6SBen Widawsky 
1276a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1277e3689190SBen Widawsky }
1278e3689190SBen Widawsky 
1279261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1280f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1281f1af8fc1SPaulo Zanoni {
1282f1af8fc1SPaulo Zanoni 	if (gt_iir &
1283f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12844a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1285f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12864a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1287f1af8fc1SPaulo Zanoni }
1288f1af8fc1SPaulo Zanoni 
1289261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1290e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1291e7b4c6b1SDaniel Vetter {
1292e7b4c6b1SDaniel Vetter 
1293cc609d5dSBen Widawsky 	if (gt_iir &
1294cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12954a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1296cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
12974a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1298cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
12994a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[BCS]);
1300e7b4c6b1SDaniel Vetter 
1301cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1302cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1303aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1304aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1305e3689190SBen Widawsky 
1306261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1307261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1308e7b4c6b1SDaniel Vetter }
1309e7b4c6b1SDaniel Vetter 
1310fbcc1a0cSNick Hoath static __always_inline void
13110bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1312fbcc1a0cSNick Hoath {
1313fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13140bc40be8STvrtko Ursulin 		notify_ring(engine);
1315fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
131627af5eeaSTvrtko Ursulin 		tasklet_schedule(&engine->irq_tasklet);
1317fbcc1a0cSNick Hoath }
1318fbcc1a0cSNick Hoath 
1319e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1320e30e251aSVille Syrjälä 				   u32 master_ctl,
1321e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1322abd58f01SBen Widawsky {
1323abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1324abd58f01SBen Widawsky 
1325abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1326e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1327e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1328e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1329abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1330abd58f01SBen Widawsky 		} else
1331abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1332abd58f01SBen Widawsky 	}
1333abd58f01SBen Widawsky 
133485f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1335e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1336e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1337e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1338abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1339abd58f01SBen Widawsky 		} else
1340abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1341abd58f01SBen Widawsky 	}
1342abd58f01SBen Widawsky 
134374cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1344e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1345e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1346e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
134774cdb337SChris Wilson 			ret = IRQ_HANDLED;
134874cdb337SChris Wilson 		} else
134974cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
135074cdb337SChris Wilson 	}
135174cdb337SChris Wilson 
13520961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
1353e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1354e30e251aSVille Syrjälä 		if (gt_iir[2] & dev_priv->pm_rps_events) {
1355cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
1356e30e251aSVille Syrjälä 				      gt_iir[2] & dev_priv->pm_rps_events);
135738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13580961021aSBen Widawsky 		} else
13590961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13600961021aSBen Widawsky 	}
13610961021aSBen Widawsky 
1362abd58f01SBen Widawsky 	return ret;
1363abd58f01SBen Widawsky }
1364abd58f01SBen Widawsky 
1365e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1366e30e251aSVille Syrjälä 				u32 gt_iir[4])
1367e30e251aSVille Syrjälä {
1368e30e251aSVille Syrjälä 	if (gt_iir[0]) {
1369e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[RCS],
1370e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1371e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[BCS],
1372e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1373e30e251aSVille Syrjälä 	}
1374e30e251aSVille Syrjälä 
1375e30e251aSVille Syrjälä 	if (gt_iir[1]) {
1376e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS],
1377e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1378e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1379e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1380e30e251aSVille Syrjälä 	}
1381e30e251aSVille Syrjälä 
1382e30e251aSVille Syrjälä 	if (gt_iir[3])
1383e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VECS],
1384e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1385e30e251aSVille Syrjälä 
1386e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1387e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1388e30e251aSVille Syrjälä }
1389e30e251aSVille Syrjälä 
139063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
139163c88d22SImre Deak {
139263c88d22SImre Deak 	switch (port) {
139363c88d22SImre Deak 	case PORT_A:
1394195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
139563c88d22SImre Deak 	case PORT_B:
139663c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
139763c88d22SImre Deak 	case PORT_C:
139863c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
139963c88d22SImre Deak 	default:
140063c88d22SImre Deak 		return false;
140163c88d22SImre Deak 	}
140263c88d22SImre Deak }
140363c88d22SImre Deak 
14046dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14056dbf30ceSVille Syrjälä {
14066dbf30ceSVille Syrjälä 	switch (port) {
14076dbf30ceSVille Syrjälä 	case PORT_E:
14086dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14096dbf30ceSVille Syrjälä 	default:
14106dbf30ceSVille Syrjälä 		return false;
14116dbf30ceSVille Syrjälä 	}
14126dbf30ceSVille Syrjälä }
14136dbf30ceSVille Syrjälä 
141474c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
141574c0b395SVille Syrjälä {
141674c0b395SVille Syrjälä 	switch (port) {
141774c0b395SVille Syrjälä 	case PORT_A:
141874c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
141974c0b395SVille Syrjälä 	case PORT_B:
142074c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
142174c0b395SVille Syrjälä 	case PORT_C:
142274c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
142374c0b395SVille Syrjälä 	case PORT_D:
142474c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
142574c0b395SVille Syrjälä 	default:
142674c0b395SVille Syrjälä 		return false;
142774c0b395SVille Syrjälä 	}
142874c0b395SVille Syrjälä }
142974c0b395SVille Syrjälä 
1430e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1431e4ce95aaSVille Syrjälä {
1432e4ce95aaSVille Syrjälä 	switch (port) {
1433e4ce95aaSVille Syrjälä 	case PORT_A:
1434e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1435e4ce95aaSVille Syrjälä 	default:
1436e4ce95aaSVille Syrjälä 		return false;
1437e4ce95aaSVille Syrjälä 	}
1438e4ce95aaSVille Syrjälä }
1439e4ce95aaSVille Syrjälä 
1440676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
144113cf5504SDave Airlie {
144213cf5504SDave Airlie 	switch (port) {
144313cf5504SDave Airlie 	case PORT_B:
1444676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
144513cf5504SDave Airlie 	case PORT_C:
1446676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
144713cf5504SDave Airlie 	case PORT_D:
1448676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1449676574dfSJani Nikula 	default:
1450676574dfSJani Nikula 		return false;
145113cf5504SDave Airlie 	}
145213cf5504SDave Airlie }
145313cf5504SDave Airlie 
1454676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
145513cf5504SDave Airlie {
145613cf5504SDave Airlie 	switch (port) {
145713cf5504SDave Airlie 	case PORT_B:
1458676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
145913cf5504SDave Airlie 	case PORT_C:
1460676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
146113cf5504SDave Airlie 	case PORT_D:
1462676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1463676574dfSJani Nikula 	default:
1464676574dfSJani Nikula 		return false;
146513cf5504SDave Airlie 	}
146613cf5504SDave Airlie }
146713cf5504SDave Airlie 
146842db67d6SVille Syrjälä /*
146942db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
147042db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
147142db67d6SVille Syrjälä  * hotplug detection results from several registers.
147242db67d6SVille Syrjälä  *
147342db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
147442db67d6SVille Syrjälä  */
1475fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14768c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1477fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1478fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1479676574dfSJani Nikula {
14808c841e57SJani Nikula 	enum port port;
1481676574dfSJani Nikula 	int i;
1482676574dfSJani Nikula 
1483676574dfSJani Nikula 	for_each_hpd_pin(i) {
14848c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14858c841e57SJani Nikula 			continue;
14868c841e57SJani Nikula 
1487676574dfSJani Nikula 		*pin_mask |= BIT(i);
1488676574dfSJani Nikula 
1489cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1490cc24fcdcSImre Deak 			continue;
1491cc24fcdcSImre Deak 
1492fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1493676574dfSJani Nikula 			*long_mask |= BIT(i);
1494676574dfSJani Nikula 	}
1495676574dfSJani Nikula 
1496676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1497676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1498676574dfSJani Nikula 
1499676574dfSJani Nikula }
1500676574dfSJani Nikula 
150191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1502515ac2bbSDaniel Vetter {
150328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1504515ac2bbSDaniel Vetter }
1505515ac2bbSDaniel Vetter 
150691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1507ce99c256SDaniel Vetter {
15089ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1509ce99c256SDaniel Vetter }
1510ce99c256SDaniel Vetter 
15118bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
151291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
151391d14251STvrtko Ursulin 					 enum pipe pipe,
1514eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1515eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15168bc5e955SDaniel Vetter 					 uint32_t crc4)
15178bf1e9f1SShuang He {
15188bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15198bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1520ac2300d4SDamien Lespiau 	int head, tail;
1521b2c88f5bSDamien Lespiau 
1522d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1523d538bbdfSDamien Lespiau 
15240c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1525d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
152634273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15270c912c79SDamien Lespiau 		return;
15280c912c79SDamien Lespiau 	}
15290c912c79SDamien Lespiau 
1530d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1531d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1532b2c88f5bSDamien Lespiau 
1533b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1534d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1535b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1536b2c88f5bSDamien Lespiau 		return;
1537b2c88f5bSDamien Lespiau 	}
1538b2c88f5bSDamien Lespiau 
1539b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15408bf1e9f1SShuang He 
154191d14251STvrtko Ursulin 	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
154291d14251STvrtko Ursulin 								 pipe);
1543eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1544eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1545eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1546eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1547eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1548b2c88f5bSDamien Lespiau 
1549b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1550d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1551d538bbdfSDamien Lespiau 
1552d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
155307144428SDamien Lespiau 
155407144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15558bf1e9f1SShuang He }
1556277de95eSDaniel Vetter #else
1557277de95eSDaniel Vetter static inline void
155891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
155991d14251STvrtko Ursulin 			     enum pipe pipe,
1560277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1561277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1562277de95eSDaniel Vetter 			     uint32_t crc4) {}
1563277de95eSDaniel Vetter #endif
1564eba94eb9SDaniel Vetter 
1565277de95eSDaniel Vetter 
156691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
156791d14251STvrtko Ursulin 				     enum pipe pipe)
15685a69b89fSDaniel Vetter {
156991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
15705a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15715a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15725a69b89fSDaniel Vetter }
15735a69b89fSDaniel Vetter 
157491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
157591d14251STvrtko Ursulin 				     enum pipe pipe)
1576eba94eb9SDaniel Vetter {
157791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1578eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1579eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1580eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1581eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15828bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1583eba94eb9SDaniel Vetter }
15845b3a856bSDaniel Vetter 
158591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
158691d14251STvrtko Ursulin 				      enum pipe pipe)
15875b3a856bSDaniel Vetter {
15880b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15890b5c5ed0SDaniel Vetter 
159091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
15910b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15920b5c5ed0SDaniel Vetter 	else
15930b5c5ed0SDaniel Vetter 		res1 = 0;
15940b5c5ed0SDaniel Vetter 
159591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
15960b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15970b5c5ed0SDaniel Vetter 	else
15980b5c5ed0SDaniel Vetter 		res2 = 0;
15995b3a856bSDaniel Vetter 
160091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16010b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16040b5c5ed0SDaniel Vetter 				     res1, res2);
16055b3a856bSDaniel Vetter }
16068bf1e9f1SShuang He 
16071403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16081403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16091403c0d4SPaulo Zanoni  * the work queue. */
16101403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1611baf02a1fSBen Widawsky {
1612a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
161359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1614480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1615d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1616d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16172adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
161841a05a3aSDaniel Vetter 		}
1619d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1620d4d70aa5SImre Deak 	}
1621baf02a1fSBen Widawsky 
1622c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1623c9a9a268SImre Deak 		return;
1624c9a9a268SImre Deak 
16252d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
162612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16274a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VECS]);
162812638c57SBen Widawsky 
1629aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1630aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
163112638c57SBen Widawsky 	}
16321403c0d4SPaulo Zanoni }
1633baf02a1fSBen Widawsky 
1634*5a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
163591d14251STvrtko Ursulin 				     enum pipe pipe)
16368d7849dbSVille Syrjälä {
1637*5a21b665SDaniel Vetter 	bool ret;
1638*5a21b665SDaniel Vetter 
1639*5a21b665SDaniel Vetter 	ret = drm_handle_vblank(dev_priv->dev, pipe);
1640*5a21b665SDaniel Vetter 	if (ret)
164151cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
1642*5a21b665SDaniel Vetter 
1643*5a21b665SDaniel Vetter 	return ret;
16448d7849dbSVille Syrjälä }
16458d7849dbSVille Syrjälä 
164691d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
164791d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
16487e231dbeSJesse Barnes {
16497e231dbeSJesse Barnes 	int pipe;
16507e231dbeSJesse Barnes 
165158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16521ca993d2SVille Syrjälä 
16531ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
16541ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
16551ca993d2SVille Syrjälä 		return;
16561ca993d2SVille Syrjälä 	}
16571ca993d2SVille Syrjälä 
1658055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1659f0f59a00SVille Syrjälä 		i915_reg_t reg;
1660bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
166191d181ddSImre Deak 
1662bbb5eebfSDaniel Vetter 		/*
1663bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1664bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1665bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1666bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1667bbb5eebfSDaniel Vetter 		 * handle.
1668bbb5eebfSDaniel Vetter 		 */
16690f239f4cSDaniel Vetter 
16700f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16710f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1672bbb5eebfSDaniel Vetter 
1673bbb5eebfSDaniel Vetter 		switch (pipe) {
1674bbb5eebfSDaniel Vetter 		case PIPE_A:
1675bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1676bbb5eebfSDaniel Vetter 			break;
1677bbb5eebfSDaniel Vetter 		case PIPE_B:
1678bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1679bbb5eebfSDaniel Vetter 			break;
16803278f67fSVille Syrjälä 		case PIPE_C:
16813278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16823278f67fSVille Syrjälä 			break;
1683bbb5eebfSDaniel Vetter 		}
1684bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1685bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1686bbb5eebfSDaniel Vetter 
1687bbb5eebfSDaniel Vetter 		if (!mask)
168891d181ddSImre Deak 			continue;
168991d181ddSImre Deak 
169091d181ddSImre Deak 		reg = PIPESTAT(pipe);
1691bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1692bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16937e231dbeSJesse Barnes 
16947e231dbeSJesse Barnes 		/*
16957e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16967e231dbeSJesse Barnes 		 */
169791d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
169891d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16997e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17007e231dbeSJesse Barnes 	}
170158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17022ecb8ca4SVille Syrjälä }
17032ecb8ca4SVille Syrjälä 
170491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
17052ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17062ecb8ca4SVille Syrjälä {
17072ecb8ca4SVille Syrjälä 	enum pipe pipe;
17087e231dbeSJesse Barnes 
1709055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1710*5a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1711*5a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
1712*5a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
171331acc7f5SJesse Barnes 
17145251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
171551cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
17164356d586SDaniel Vetter 
17174356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
171891d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
17192d9d2b0bSVille Syrjälä 
17201f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17211f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
172231acc7f5SJesse Barnes 	}
172331acc7f5SJesse Barnes 
1724c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
172591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1726c1874ed7SImre Deak }
1727c1874ed7SImre Deak 
17281ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
172916c6c56bSVille Syrjälä {
173016c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
173116c6c56bSVille Syrjälä 
17321ae3c34cSVille Syrjälä 	if (hotplug_status)
17333ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17341ae3c34cSVille Syrjälä 
17351ae3c34cSVille Syrjälä 	return hotplug_status;
17361ae3c34cSVille Syrjälä }
17371ae3c34cSVille Syrjälä 
173891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17391ae3c34cSVille Syrjälä 				 u32 hotplug_status)
17401ae3c34cSVille Syrjälä {
17411ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
17423ff60f89SOscar Mateo 
174391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
174491d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
174516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
174616c6c56bSVille Syrjälä 
174758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1748fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1749fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1750fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
175158f2cf24SVille Syrjälä 
175291d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
175358f2cf24SVille Syrjälä 		}
1754369712e8SJani Nikula 
1755369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
175691d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
175716c6c56bSVille Syrjälä 	} else {
175816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
175916c6c56bSVille Syrjälä 
176058f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1761fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17624e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1763fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
176491d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
176516c6c56bSVille Syrjälä 		}
17663ff60f89SOscar Mateo 	}
176758f2cf24SVille Syrjälä }
176816c6c56bSVille Syrjälä 
1769c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1770c1874ed7SImre Deak {
177145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1773c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1774c1874ed7SImre Deak 
17752dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17762dd2a883SImre Deak 		return IRQ_NONE;
17772dd2a883SImre Deak 
17781f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17791f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
17801f814dacSImre Deak 
17811e1cace9SVille Syrjälä 	do {
17826e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
17832ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17841ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1785a5e485a9SVille Syrjälä 		u32 ier = 0;
17863ff60f89SOscar Mateo 
1787c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1788c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17893ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1790c1874ed7SImre Deak 
1791c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
17921e1cace9SVille Syrjälä 			break;
1793c1874ed7SImre Deak 
1794c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1795c1874ed7SImre Deak 
1796a5e485a9SVille Syrjälä 		/*
1797a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1798a5e485a9SVille Syrjälä 		 *
1799a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1800a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1801a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1802a5e485a9SVille Syrjälä 		 *
1803a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1804a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1805a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1806a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1807a5e485a9SVille Syrjälä 		 * bits this time around.
1808a5e485a9SVille Syrjälä 		 */
18094a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1810a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1811a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
18124a0a0202SVille Syrjälä 
18134a0a0202SVille Syrjälä 		if (gt_iir)
18144a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
18154a0a0202SVille Syrjälä 		if (pm_iir)
18164a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18174a0a0202SVille Syrjälä 
18187ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18191ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18207ce4d1f2SVille Syrjälä 
18213ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18223ff60f89SOscar Mateo 		 * signalled in iir */
182391d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
18247ce4d1f2SVille Syrjälä 
18257ce4d1f2SVille Syrjälä 		/*
18267ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18277ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18287ce4d1f2SVille Syrjälä 		 */
18297ce4d1f2SVille Syrjälä 		if (iir)
18307ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18314a0a0202SVille Syrjälä 
1832a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
18334a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
18344a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
18351ae3c34cSVille Syrjälä 
183652894874SVille Syrjälä 		if (gt_iir)
1837261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
183852894874SVille Syrjälä 		if (pm_iir)
183952894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
184052894874SVille Syrjälä 
18411ae3c34cSVille Syrjälä 		if (hotplug_status)
184291d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18432ecb8ca4SVille Syrjälä 
184491d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
18451e1cace9SVille Syrjälä 	} while (0);
18467e231dbeSJesse Barnes 
18471f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18481f814dacSImre Deak 
18497e231dbeSJesse Barnes 	return ret;
18507e231dbeSJesse Barnes }
18517e231dbeSJesse Barnes 
185243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
185343f328d7SVille Syrjälä {
185445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
185543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
185643f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
185743f328d7SVille Syrjälä 
18582dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18592dd2a883SImre Deak 		return IRQ_NONE;
18602dd2a883SImre Deak 
18611f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18621f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18631f814dacSImre Deak 
1864579de73bSChris Wilson 	do {
18656e814800SVille Syrjälä 		u32 master_ctl, iir;
1866e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
18672ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18681ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1869a5e485a9SVille Syrjälä 		u32 ier = 0;
1870a5e485a9SVille Syrjälä 
18718e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18723278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18733278f67fSVille Syrjälä 
18743278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18758e5fd599SVille Syrjälä 			break;
187643f328d7SVille Syrjälä 
187727b6c122SOscar Mateo 		ret = IRQ_HANDLED;
187827b6c122SOscar Mateo 
1879a5e485a9SVille Syrjälä 		/*
1880a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1881a5e485a9SVille Syrjälä 		 *
1882a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1883a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1884a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1885a5e485a9SVille Syrjälä 		 *
1886a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1887a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1888a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1889a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1890a5e485a9SVille Syrjälä 		 * bits this time around.
1891a5e485a9SVille Syrjälä 		 */
189243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1893a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1894a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
189543f328d7SVille Syrjälä 
1896e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
189727b6c122SOscar Mateo 
189827b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18991ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
190043f328d7SVille Syrjälä 
190127b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
190227b6c122SOscar Mateo 		 * signalled in iir */
190391d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
190443f328d7SVille Syrjälä 
19057ce4d1f2SVille Syrjälä 		/*
19067ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19077ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19087ce4d1f2SVille Syrjälä 		 */
19097ce4d1f2SVille Syrjälä 		if (iir)
19107ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19117ce4d1f2SVille Syrjälä 
1912a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1913e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
191443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
19151ae3c34cSVille Syrjälä 
1916e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
1917e30e251aSVille Syrjälä 
19181ae3c34cSVille Syrjälä 		if (hotplug_status)
191991d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19202ecb8ca4SVille Syrjälä 
192191d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1922579de73bSChris Wilson 	} while (0);
19233278f67fSVille Syrjälä 
19241f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19251f814dacSImre Deak 
192643f328d7SVille Syrjälä 	return ret;
192743f328d7SVille Syrjälä }
192843f328d7SVille Syrjälä 
192991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
193091d14251STvrtko Ursulin 				u32 hotplug_trigger,
193140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1932776ad806SJesse Barnes {
193342db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1934776ad806SJesse Barnes 
19356a39d7c9SJani Nikula 	/*
19366a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
19376a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
19386a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
19396a39d7c9SJani Nikula 	 * errors.
19406a39d7c9SJani Nikula 	 */
194113cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19426a39d7c9SJani Nikula 	if (!hotplug_trigger) {
19436a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
19446a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
19456a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
19466a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
19476a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
19486a39d7c9SJani Nikula 	}
19496a39d7c9SJani Nikula 
195013cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19516a39d7c9SJani Nikula 	if (!hotplug_trigger)
19526a39d7c9SJani Nikula 		return;
195313cf5504SDave Airlie 
1954fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
195540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1956fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
195740e56410SVille Syrjälä 
195891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1959aaf5ec2eSSonika Jindal }
196091d131d2SDaniel Vetter 
196191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
196240e56410SVille Syrjälä {
196340e56410SVille Syrjälä 	int pipe;
196440e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
196540e56410SVille Syrjälä 
196691d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
196740e56410SVille Syrjälä 
1968cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1969cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1970776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1971cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1972cfc33bf7SVille Syrjälä 				 port_name(port));
1973cfc33bf7SVille Syrjälä 	}
1974776ad806SJesse Barnes 
1975ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
197691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1977ce99c256SDaniel Vetter 
1978776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
197991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1980776ad806SJesse Barnes 
1981776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1982776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1983776ad806SJesse Barnes 
1984776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1985776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1986776ad806SJesse Barnes 
1987776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1988776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1989776ad806SJesse Barnes 
19909db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1991055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19929db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19939db4a9c7SJesse Barnes 					 pipe_name(pipe),
19949db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1995776ad806SJesse Barnes 
1996776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1997776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1998776ad806SJesse Barnes 
1999776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2000776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2001776ad806SJesse Barnes 
2002776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
20031f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20048664281bSPaulo Zanoni 
20058664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
20061f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20078664281bSPaulo Zanoni }
20088664281bSPaulo Zanoni 
200991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
20108664281bSPaulo Zanoni {
20118664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
20125a69b89fSDaniel Vetter 	enum pipe pipe;
20138664281bSPaulo Zanoni 
2014de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2015de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2016de032bf4SPaulo Zanoni 
2017055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20181f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20191f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20208664281bSPaulo Zanoni 
20215a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
202291d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
202391d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
20245a69b89fSDaniel Vetter 			else
202591d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
20265a69b89fSDaniel Vetter 		}
20275a69b89fSDaniel Vetter 	}
20288bf1e9f1SShuang He 
20298664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20308664281bSPaulo Zanoni }
20318664281bSPaulo Zanoni 
203291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
20338664281bSPaulo Zanoni {
20348664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20358664281bSPaulo Zanoni 
2036de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2037de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2038de032bf4SPaulo Zanoni 
20398664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20401f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20418664281bSPaulo Zanoni 
20428664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20431f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20448664281bSPaulo Zanoni 
20458664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20461f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20478664281bSPaulo Zanoni 
20488664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2049776ad806SJesse Barnes }
2050776ad806SJesse Barnes 
205191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
205223e81d69SAdam Jackson {
205323e81d69SAdam Jackson 	int pipe;
20546dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2055aaf5ec2eSSonika Jindal 
205691d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
205791d131d2SDaniel Vetter 
2058cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2059cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
206023e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2061cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2062cfc33bf7SVille Syrjälä 				 port_name(port));
2063cfc33bf7SVille Syrjälä 	}
206423e81d69SAdam Jackson 
206523e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
206691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
206723e81d69SAdam Jackson 
206823e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
206991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
207023e81d69SAdam Jackson 
207123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
207223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
207323e81d69SAdam Jackson 
207423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
207523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
207623e81d69SAdam Jackson 
207723e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2078055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
207923e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
208023e81d69SAdam Jackson 					 pipe_name(pipe),
208123e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20828664281bSPaulo Zanoni 
20838664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
208491d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
208523e81d69SAdam Jackson }
208623e81d69SAdam Jackson 
208791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20886dbf30ceSVille Syrjälä {
20896dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20906dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20916dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20926dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20936dbf30ceSVille Syrjälä 
20946dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20956dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20966dbf30ceSVille Syrjälä 
20976dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20986dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20996dbf30ceSVille Syrjälä 
21006dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
21016dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
210274c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
21036dbf30ceSVille Syrjälä 	}
21046dbf30ceSVille Syrjälä 
21056dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
21066dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21076dbf30ceSVille Syrjälä 
21086dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
21096dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
21106dbf30ceSVille Syrjälä 
21116dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
21126dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
21136dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
21146dbf30ceSVille Syrjälä 	}
21156dbf30ceSVille Syrjälä 
21166dbf30ceSVille Syrjälä 	if (pin_mask)
211791d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
21186dbf30ceSVille Syrjälä 
21196dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
212091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
21216dbf30ceSVille Syrjälä }
21226dbf30ceSVille Syrjälä 
212391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
212491d14251STvrtko Ursulin 				u32 hotplug_trigger,
212540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2126c008bc6eSPaulo Zanoni {
2127e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2128e4ce95aaSVille Syrjälä 
2129e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2130e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2131e4ce95aaSVille Syrjälä 
2132e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
213340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2134e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
213540e56410SVille Syrjälä 
213691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2137e4ce95aaSVille Syrjälä }
2138c008bc6eSPaulo Zanoni 
213991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
214091d14251STvrtko Ursulin 				    u32 de_iir)
214140e56410SVille Syrjälä {
214240e56410SVille Syrjälä 	enum pipe pipe;
214340e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
214440e56410SVille Syrjälä 
214540e56410SVille Syrjälä 	if (hotplug_trigger)
214691d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
214740e56410SVille Syrjälä 
2148c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
214991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2150c008bc6eSPaulo Zanoni 
2151c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
215291d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2153c008bc6eSPaulo Zanoni 
2154c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2155c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2156c008bc6eSPaulo Zanoni 
2157055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2158*5a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2159*5a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
2160*5a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2161c008bc6eSPaulo Zanoni 
216240da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21631f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2164c008bc6eSPaulo Zanoni 
216540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
216691d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
21675b3a856bSDaniel Vetter 
216840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
21695251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
217051cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2171c008bc6eSPaulo Zanoni 	}
2172c008bc6eSPaulo Zanoni 
2173c008bc6eSPaulo Zanoni 	/* check event from PCH */
2174c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2175c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2176c008bc6eSPaulo Zanoni 
217791d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
217891d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2179c008bc6eSPaulo Zanoni 		else
218091d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2181c008bc6eSPaulo Zanoni 
2182c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2183c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2184c008bc6eSPaulo Zanoni 	}
2185c008bc6eSPaulo Zanoni 
218691d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
218791d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2188c008bc6eSPaulo Zanoni }
2189c008bc6eSPaulo Zanoni 
219091d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
219191d14251STvrtko Ursulin 				    u32 de_iir)
21929719fb98SPaulo Zanoni {
219307d27e20SDamien Lespiau 	enum pipe pipe;
219423bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
219523bb4cb5SVille Syrjälä 
219640e56410SVille Syrjälä 	if (hotplug_trigger)
219791d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
21989719fb98SPaulo Zanoni 
21999719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
220091d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
22019719fb98SPaulo Zanoni 
22029719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
220391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
22049719fb98SPaulo Zanoni 
22059719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
220691d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
22079719fb98SPaulo Zanoni 
2208055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2209*5a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2210*5a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
2211*5a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
221240da17c2SDaniel Vetter 
221340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
22145251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
221551cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
22169719fb98SPaulo Zanoni 	}
22179719fb98SPaulo Zanoni 
22189719fb98SPaulo Zanoni 	/* check event from PCH */
221991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
22209719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22219719fb98SPaulo Zanoni 
222291d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
22239719fb98SPaulo Zanoni 
22249719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22259719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22269719fb98SPaulo Zanoni 	}
22279719fb98SPaulo Zanoni }
22289719fb98SPaulo Zanoni 
222972c90f62SOscar Mateo /*
223072c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
223172c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
223272c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
223372c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
223472c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
223572c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
223672c90f62SOscar Mateo  */
2237f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2238b1f14ad0SJesse Barnes {
223945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2241f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22420e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2243b1f14ad0SJesse Barnes 
22442dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22452dd2a883SImre Deak 		return IRQ_NONE;
22462dd2a883SImre Deak 
22471f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22481f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22491f814dacSImre Deak 
2250b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2251b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2252b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
225323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22540e43406bSChris Wilson 
225544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
225644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
225744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
225844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
225944498aeaSPaulo Zanoni 	 * due to its back queue). */
226091d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
226144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
226244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
226344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2264ab5c608bSBen Widawsky 	}
226544498aeaSPaulo Zanoni 
226672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
226772c90f62SOscar Mateo 
22680e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22690e43406bSChris Wilson 	if (gt_iir) {
227072c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
227172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
227291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2273261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2274d8fc8a47SPaulo Zanoni 		else
2275261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
22760e43406bSChris Wilson 	}
2277b1f14ad0SJesse Barnes 
2278b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22790e43406bSChris Wilson 	if (de_iir) {
228072c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
228172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
228291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
228391d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2284f1af8fc1SPaulo Zanoni 		else
228591d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
22860e43406bSChris Wilson 	}
22870e43406bSChris Wilson 
228891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2289f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22900e43406bSChris Wilson 		if (pm_iir) {
2291b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22920e43406bSChris Wilson 			ret = IRQ_HANDLED;
229372c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22940e43406bSChris Wilson 		}
2295f1af8fc1SPaulo Zanoni 	}
2296b1f14ad0SJesse Barnes 
2297b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2298b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
229991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
230044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
230144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2302ab5c608bSBen Widawsky 	}
2303b1f14ad0SJesse Barnes 
23041f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23051f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
23061f814dacSImre Deak 
2307b1f14ad0SJesse Barnes 	return ret;
2308b1f14ad0SJesse Barnes }
2309b1f14ad0SJesse Barnes 
231091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
231191d14251STvrtko Ursulin 				u32 hotplug_trigger,
231240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2313d04a492dSShashank Sharma {
2314cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2315d04a492dSShashank Sharma 
2316a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2317a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2318d04a492dSShashank Sharma 
2319cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
232040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2321cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
232240e56410SVille Syrjälä 
232391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2324d04a492dSShashank Sharma }
2325d04a492dSShashank Sharma 
2326f11a0f46STvrtko Ursulin static irqreturn_t
2327f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2328abd58f01SBen Widawsky {
2329abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2330f11a0f46STvrtko Ursulin 	u32 iir;
2331c42664ccSDaniel Vetter 	enum pipe pipe;
233288e04703SJesse Barnes 
2333abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2334e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2335e32192e1STvrtko Ursulin 		if (iir) {
2336e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2337abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2338e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
233991d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
234038cc46d7SOscar Mateo 			else
234138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2342abd58f01SBen Widawsky 		}
234338cc46d7SOscar Mateo 		else
234438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2345abd58f01SBen Widawsky 	}
2346abd58f01SBen Widawsky 
23476d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2348e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2349e32192e1STvrtko Ursulin 		if (iir) {
2350e32192e1STvrtko Ursulin 			u32 tmp_mask;
2351d04a492dSShashank Sharma 			bool found = false;
2352cebd87a0SVille Syrjälä 
2353e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23546d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
235588e04703SJesse Barnes 
2356e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2357e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2358e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2359e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2360e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2361e32192e1STvrtko Ursulin 
2362e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
236391d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2364d04a492dSShashank Sharma 				found = true;
2365d04a492dSShashank Sharma 			}
2366d04a492dSShashank Sharma 
2367e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev_priv)) {
2368e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2369e32192e1STvrtko Ursulin 				if (tmp_mask) {
237091d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
237191d14251STvrtko Ursulin 							    hpd_bxt);
2372d04a492dSShashank Sharma 					found = true;
2373d04a492dSShashank Sharma 				}
2374e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2375e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2376e32192e1STvrtko Ursulin 				if (tmp_mask) {
237791d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
237891d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2379e32192e1STvrtko Ursulin 					found = true;
2380e32192e1STvrtko Ursulin 				}
2381e32192e1STvrtko Ursulin 			}
2382d04a492dSShashank Sharma 
238391d14251STvrtko Ursulin 			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
238491d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23859e63743eSShashank Sharma 				found = true;
23869e63743eSShashank Sharma 			}
23879e63743eSShashank Sharma 
2388d04a492dSShashank Sharma 			if (!found)
238938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23906d766f02SDaniel Vetter 		}
239138cc46d7SOscar Mateo 		else
239238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23936d766f02SDaniel Vetter 	}
23946d766f02SDaniel Vetter 
2395055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2396e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2397abd58f01SBen Widawsky 
2398c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2399c42664ccSDaniel Vetter 			continue;
2400c42664ccSDaniel Vetter 
2401e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2402e32192e1STvrtko Ursulin 		if (!iir) {
2403e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2404e32192e1STvrtko Ursulin 			continue;
2405e32192e1STvrtko Ursulin 		}
2406770de83dSDamien Lespiau 
2407e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2408e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2409e32192e1STvrtko Ursulin 
2410*5a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
2411*5a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
2412*5a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2413abd58f01SBen Widawsky 
2414e32192e1STvrtko Ursulin 		flip_done = iir;
2415b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2416e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2417770de83dSDamien Lespiau 		else
2418e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2419770de83dSDamien Lespiau 
24205251f04eSMaarten Lankhorst 		if (flip_done)
242151cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2422abd58f01SBen Widawsky 
2423e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
242491d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24250fbe7870SDaniel Vetter 
2426e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2427e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
242838d83c96SDaniel Vetter 
2429e32192e1STvrtko Ursulin 		fault_errors = iir;
2430b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2431e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2432770de83dSDamien Lespiau 		else
2433e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2434770de83dSDamien Lespiau 
2435770de83dSDamien Lespiau 		if (fault_errors)
243630100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
243730100f2bSDaniel Vetter 				  pipe_name(pipe),
2438e32192e1STvrtko Ursulin 				  fault_errors);
2439abd58f01SBen Widawsky 	}
2440abd58f01SBen Widawsky 
244191d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2442266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
244392d03a80SDaniel Vetter 		/*
244492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
244592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
244692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
244792d03a80SDaniel Vetter 		 */
2448e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2449e32192e1STvrtko Ursulin 		if (iir) {
2450e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
245192d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24526dbf30ceSVille Syrjälä 
24536dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
245491d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24556dbf30ceSVille Syrjälä 			else
245691d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24572dfb0b81SJani Nikula 		} else {
24582dfb0b81SJani Nikula 			/*
24592dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24602dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24612dfb0b81SJani Nikula 			 */
24622dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
24632dfb0b81SJani Nikula 		}
246492d03a80SDaniel Vetter 	}
246592d03a80SDaniel Vetter 
2466f11a0f46STvrtko Ursulin 	return ret;
2467f11a0f46STvrtko Ursulin }
2468f11a0f46STvrtko Ursulin 
2469f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2470f11a0f46STvrtko Ursulin {
2471f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2472f11a0f46STvrtko Ursulin 	struct drm_i915_private *dev_priv = dev->dev_private;
2473f11a0f46STvrtko Ursulin 	u32 master_ctl;
2474e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2475f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2476f11a0f46STvrtko Ursulin 
2477f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2478f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2479f11a0f46STvrtko Ursulin 
2480f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2481f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2482f11a0f46STvrtko Ursulin 	if (!master_ctl)
2483f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2484f11a0f46STvrtko Ursulin 
2485f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2486f11a0f46STvrtko Ursulin 
2487f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2488f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2489f11a0f46STvrtko Ursulin 
2490f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2491e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2492e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2493f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2494f11a0f46STvrtko Ursulin 
2495cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2496cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2497abd58f01SBen Widawsky 
24981f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24991f814dacSImre Deak 
2500abd58f01SBen Widawsky 	return ret;
2501abd58f01SBen Widawsky }
2502abd58f01SBen Widawsky 
250317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
250417e1df07SDaniel Vetter 			       bool reset_completed)
250517e1df07SDaniel Vetter {
2506e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
250717e1df07SDaniel Vetter 
250817e1df07SDaniel Vetter 	/*
250917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
251017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
251117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
251217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
251317e1df07SDaniel Vetter 	 */
251417e1df07SDaniel Vetter 
251517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2516b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2517e2f80391STvrtko Ursulin 		wake_up_all(&engine->irq_queue);
251817e1df07SDaniel Vetter 
251917e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
252017e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
252117e1df07SDaniel Vetter 
252217e1df07SDaniel Vetter 	/*
252317e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
252417e1df07SDaniel Vetter 	 * reset state is cleared.
252517e1df07SDaniel Vetter 	 */
252617e1df07SDaniel Vetter 	if (reset_completed)
252717e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
252817e1df07SDaniel Vetter }
252917e1df07SDaniel Vetter 
25308a905236SJesse Barnes /**
2531b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2532468f9d29SJavier Martinez Canillas  * @dev: drm device
25338a905236SJesse Barnes  *
25348a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
25358a905236SJesse Barnes  * was detected.
25368a905236SJesse Barnes  */
2537c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
25388a905236SJesse Barnes {
2539c033666aSChris Wilson 	struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
2540cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2541cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2542cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
254317e1df07SDaniel Vetter 	int ret;
25448a905236SJesse Barnes 
2545c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
25468a905236SJesse Barnes 
25477db0ba24SDaniel Vetter 	/*
25487db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
25497db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
25507db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
25517db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
25527db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
25537db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25547db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25557db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25567db0ba24SDaniel Vetter 	 */
2557d98c52cfSChris Wilson 	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
255844d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
2559c033666aSChris Wilson 		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
25601f83fee0SDaniel Vetter 
256117e1df07SDaniel Vetter 		/*
2562f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2563f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2564f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2565f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2566f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2567f454c694SImre Deak 		 */
2568f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
25697514747dSVille Syrjälä 
2570c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
25717514747dSVille Syrjälä 
2572f454c694SImre Deak 		/*
257317e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
257417e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
257517e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
257617e1df07SDaniel Vetter 		 * deadlocks with the reset work.
257717e1df07SDaniel Vetter 		 */
2578c033666aSChris Wilson 		ret = i915_reset(dev_priv);
2579f69061beSDaniel Vetter 
2580c033666aSChris Wilson 		intel_finish_reset(dev_priv);
258117e1df07SDaniel Vetter 
2582f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2583f454c694SImre Deak 
2584d98c52cfSChris Wilson 		if (ret == 0)
2585c033666aSChris Wilson 			kobject_uevent_env(kobj,
2586f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
25871f83fee0SDaniel Vetter 
258817e1df07SDaniel Vetter 		/*
258917e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
259017e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
259117e1df07SDaniel Vetter 		 */
259217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2593f316a42cSBen Gamari 	}
25948a905236SJesse Barnes }
25958a905236SJesse Barnes 
2596c033666aSChris Wilson static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2597c0e09200SDave Airlie {
2598bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
259963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2600050ee91fSBen Widawsky 	int pipe, i;
260163eeaf38SJesse Barnes 
260235aed2e6SChris Wilson 	if (!eir)
260335aed2e6SChris Wilson 		return;
260463eeaf38SJesse Barnes 
2605a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
26068a905236SJesse Barnes 
2607c033666aSChris Wilson 	i915_get_extra_instdone(dev_priv, instdone);
2608bd9854f9SBen Widawsky 
2609c033666aSChris Wilson 	if (IS_G4X(dev_priv)) {
26108a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
26118a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
26128a905236SJesse Barnes 
2613a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2614a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2615050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2616050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2617a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2618a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
26198a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26203143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
26218a905236SJesse Barnes 		}
26228a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
26238a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2624a70491ccSJoe Perches 			pr_err("page table error\n");
2625a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
26268a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26273143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
26288a905236SJesse Barnes 		}
26298a905236SJesse Barnes 	}
26308a905236SJesse Barnes 
2631c033666aSChris Wilson 	if (!IS_GEN2(dev_priv)) {
263263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
263363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2634a70491ccSJoe Perches 			pr_err("page table error\n");
2635a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
263663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26373143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
263863eeaf38SJesse Barnes 		}
26398a905236SJesse Barnes 	}
26408a905236SJesse Barnes 
264163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2642a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2643055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2644a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26459db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
264663eeaf38SJesse Barnes 		/* pipestat has already been acked */
264763eeaf38SJesse Barnes 	}
264863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2649a70491ccSJoe Perches 		pr_err("instruction error\n");
2650a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2651050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2652050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2653c033666aSChris Wilson 		if (INTEL_GEN(dev_priv) < 4) {
265463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
265563eeaf38SJesse Barnes 
2656a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2657a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2658a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
265963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26603143a2bfSChris Wilson 			POSTING_READ(IPEIR);
266163eeaf38SJesse Barnes 		} else {
266263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
266363eeaf38SJesse Barnes 
2664a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2665a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2666a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2667a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
266863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26693143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
267063eeaf38SJesse Barnes 		}
267163eeaf38SJesse Barnes 	}
267263eeaf38SJesse Barnes 
267363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26743143a2bfSChris Wilson 	POSTING_READ(EIR);
267563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
267663eeaf38SJesse Barnes 	if (eir) {
267763eeaf38SJesse Barnes 		/*
267863eeaf38SJesse Barnes 		 * some errors might have become stuck,
267963eeaf38SJesse Barnes 		 * mask them.
268063eeaf38SJesse Barnes 		 */
268163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
268263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
268363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
268463eeaf38SJesse Barnes 	}
268535aed2e6SChris Wilson }
268635aed2e6SChris Wilson 
268735aed2e6SChris Wilson /**
2688b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
268935aed2e6SChris Wilson  * @dev: drm device
269014b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
2691aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
269235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
269335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
269435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
269535aed2e6SChris Wilson  * of a ring dump etc.).
269635aed2e6SChris Wilson  */
2697c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2698c033666aSChris Wilson 		       u32 engine_mask,
269958174462SMika Kuoppala 		       const char *fmt, ...)
270035aed2e6SChris Wilson {
270158174462SMika Kuoppala 	va_list args;
270258174462SMika Kuoppala 	char error_msg[80];
270335aed2e6SChris Wilson 
270458174462SMika Kuoppala 	va_start(args, fmt);
270558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
270658174462SMika Kuoppala 	va_end(args);
270758174462SMika Kuoppala 
2708c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2709c033666aSChris Wilson 	i915_report_and_clear_eir(dev_priv);
27108a905236SJesse Barnes 
271114b730fcSarun.siluvery@linux.intel.com 	if (engine_mask) {
2712805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2713f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2714ba1234d1SBen Gamari 
271511ed50ecSBen Gamari 		/*
2716b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2717b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2718b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
271917e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
272017e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
272117e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
272217e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
272317e1df07SDaniel Vetter 		 *
272417e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
272517e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
272617e1df07SDaniel Vetter 		 * counter atomic_t.
272711ed50ecSBen Gamari 		 */
272817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
272911ed50ecSBen Gamari 	}
273011ed50ecSBen Gamari 
2731c033666aSChris Wilson 	i915_reset_and_wakeup(dev_priv);
27328a905236SJesse Barnes }
27338a905236SJesse Barnes 
273442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
273542f52ef8SKeith Packard  * we use as a pipe index
273642f52ef8SKeith Packard  */
273788e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
27380a3e67a4SJesse Barnes {
27392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2740e9d21d7fSKeith Packard 	unsigned long irqflags;
274171e0ffa5SJesse Barnes 
27421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2743f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
27447c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2745755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
27460a3e67a4SJesse Barnes 	else
27477c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2748755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
27491ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27508692d00eSChris Wilson 
27510a3e67a4SJesse Barnes 	return 0;
27520a3e67a4SJesse Barnes }
27530a3e67a4SJesse Barnes 
275488e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2755f796cf8fSJesse Barnes {
27562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2757f796cf8fSJesse Barnes 	unsigned long irqflags;
2758b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
275940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2760f796cf8fSJesse Barnes 
2761f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2762fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2763b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2764b1f14ad0SJesse Barnes 
2765b1f14ad0SJesse Barnes 	return 0;
2766b1f14ad0SJesse Barnes }
2767b1f14ad0SJesse Barnes 
276888e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
27697e231dbeSJesse Barnes {
27702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27717e231dbeSJesse Barnes 	unsigned long irqflags;
27727e231dbeSJesse Barnes 
27737e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
277431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2775755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27767e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27777e231dbeSJesse Barnes 
27787e231dbeSJesse Barnes 	return 0;
27797e231dbeSJesse Barnes }
27807e231dbeSJesse Barnes 
278188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2782abd58f01SBen Widawsky {
2783abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2784abd58f01SBen Widawsky 	unsigned long irqflags;
2785abd58f01SBen Widawsky 
2786abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2787013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2788abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2789013d3752SVille Syrjälä 
2790abd58f01SBen Widawsky 	return 0;
2791abd58f01SBen Widawsky }
2792abd58f01SBen Widawsky 
279342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
279442f52ef8SKeith Packard  * we use as a pipe index
279542f52ef8SKeith Packard  */
279688e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
27970a3e67a4SJesse Barnes {
27982d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2799e9d21d7fSKeith Packard 	unsigned long irqflags;
28000a3e67a4SJesse Barnes 
28011ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28027c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2803755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2804755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28051ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28060a3e67a4SJesse Barnes }
28070a3e67a4SJesse Barnes 
280888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2809f796cf8fSJesse Barnes {
28102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2811f796cf8fSJesse Barnes 	unsigned long irqflags;
2812b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
281340da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2814f796cf8fSJesse Barnes 
2815f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2816fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2817b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2818b1f14ad0SJesse Barnes }
2819b1f14ad0SJesse Barnes 
282088e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
28217e231dbeSJesse Barnes {
28222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28237e231dbeSJesse Barnes 	unsigned long irqflags;
28247e231dbeSJesse Barnes 
28257e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
282631acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2827755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28287e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28297e231dbeSJesse Barnes }
28307e231dbeSJesse Barnes 
283188e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2832abd58f01SBen Widawsky {
2833abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2834abd58f01SBen Widawsky 	unsigned long irqflags;
2835abd58f01SBen Widawsky 
2836abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2837013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2838abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2839abd58f01SBen Widawsky }
2840abd58f01SBen Widawsky 
28419107e9d2SChris Wilson static bool
28420bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno)
2843893eead0SChris Wilson {
2844cffa781eSChris Wilson 	return i915_seqno_passed(seqno,
2845cffa781eSChris Wilson 				 READ_ONCE(engine->last_submitted_seqno));
2846f65d9421SBen Gamari }
2847f65d9421SBen Gamari 
2848a028c4b0SDaniel Vetter static bool
2849c033666aSChris Wilson ipehr_is_semaphore_wait(struct drm_i915_private *dev_priv, u32 ipehr)
2850a028c4b0SDaniel Vetter {
2851c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 8) {
2852a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2853a028c4b0SDaniel Vetter 	} else {
2854a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2855a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2856a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2857a028c4b0SDaniel Vetter 	}
2858a028c4b0SDaniel Vetter }
2859a028c4b0SDaniel Vetter 
2860a4872ba6SOscar Mateo static struct intel_engine_cs *
28610bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
28620bc40be8STvrtko Ursulin 				 u64 offset)
2863921d42eaSDaniel Vetter {
2864c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
2865a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2866921d42eaSDaniel Vetter 
2867c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 8) {
2868b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28690bc40be8STvrtko Ursulin 			if (engine == signaller)
2870a6cdb93aSRodrigo Vivi 				continue;
2871a6cdb93aSRodrigo Vivi 
28720bc40be8STvrtko Ursulin 			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2873a6cdb93aSRodrigo Vivi 				return signaller;
2874a6cdb93aSRodrigo Vivi 		}
2875921d42eaSDaniel Vetter 	} else {
2876921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2877921d42eaSDaniel Vetter 
2878b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28790bc40be8STvrtko Ursulin 			if(engine == signaller)
2880921d42eaSDaniel Vetter 				continue;
2881921d42eaSDaniel Vetter 
28820bc40be8STvrtko Ursulin 			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2883921d42eaSDaniel Vetter 				return signaller;
2884921d42eaSDaniel Vetter 		}
2885921d42eaSDaniel Vetter 	}
2886921d42eaSDaniel Vetter 
2887a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
28880bc40be8STvrtko Ursulin 		  engine->id, ipehr, offset);
2889921d42eaSDaniel Vetter 
2890921d42eaSDaniel Vetter 	return NULL;
2891921d42eaSDaniel Vetter }
2892921d42eaSDaniel Vetter 
2893a4872ba6SOscar Mateo static struct intel_engine_cs *
28940bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2895a24a11e6SChris Wilson {
2896c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
289788fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2898a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2899a6cdb93aSRodrigo Vivi 	int i, backwards;
2900a24a11e6SChris Wilson 
2901381e8ae3STomas Elf 	/*
2902381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2903381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2904381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2905381e8ae3STomas Elf 	 * mode.
2906381e8ae3STomas Elf 	 *
2907381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2908381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2909381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2910381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2911381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2912381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2913381e8ae3STomas Elf 	 * the hang checker to deadlock.
2914381e8ae3STomas Elf 	 *
2915381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2916381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2917381e8ae3STomas Elf 	 */
29180bc40be8STvrtko Ursulin 	if (engine->buffer == NULL)
2919381e8ae3STomas Elf 		return NULL;
2920381e8ae3STomas Elf 
29210bc40be8STvrtko Ursulin 	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2922c033666aSChris Wilson 	if (!ipehr_is_semaphore_wait(engine->i915, ipehr))
29236274f212SChris Wilson 		return NULL;
2924a24a11e6SChris Wilson 
292588fe429dSDaniel Vetter 	/*
292688fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
292788fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2928a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2929a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
293088fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
293188fe429dSDaniel Vetter 	 * ringbuffer itself.
2932a24a11e6SChris Wilson 	 */
29330bc40be8STvrtko Ursulin 	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2934c033666aSChris Wilson 	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
293588fe429dSDaniel Vetter 
2936a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
293788fe429dSDaniel Vetter 		/*
293888fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
293988fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
294088fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
294188fe429dSDaniel Vetter 		 */
29420bc40be8STvrtko Ursulin 		head &= engine->buffer->size - 1;
294388fe429dSDaniel Vetter 
294488fe429dSDaniel Vetter 		/* This here seems to blow up */
29450bc40be8STvrtko Ursulin 		cmd = ioread32(engine->buffer->virtual_start + head);
2946a24a11e6SChris Wilson 		if (cmd == ipehr)
2947a24a11e6SChris Wilson 			break;
2948a24a11e6SChris Wilson 
294988fe429dSDaniel Vetter 		head -= 4;
295088fe429dSDaniel Vetter 	}
2951a24a11e6SChris Wilson 
295288fe429dSDaniel Vetter 	if (!i)
295388fe429dSDaniel Vetter 		return NULL;
295488fe429dSDaniel Vetter 
29550bc40be8STvrtko Ursulin 	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2956c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 8) {
29570bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 12);
2958a6cdb93aSRodrigo Vivi 		offset <<= 32;
29590bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 8);
2960a6cdb93aSRodrigo Vivi 	}
29610bc40be8STvrtko Ursulin 	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2962a24a11e6SChris Wilson }
2963a24a11e6SChris Wilson 
29640bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine)
29656274f212SChris Wilson {
2966c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
2967a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2968a0d036b0SChris Wilson 	u32 seqno;
29696274f212SChris Wilson 
29700bc40be8STvrtko Ursulin 	engine->hangcheck.deadlock++;
29716274f212SChris Wilson 
29720bc40be8STvrtko Ursulin 	signaller = semaphore_waits_for(engine, &seqno);
29734be17381SChris Wilson 	if (signaller == NULL)
29744be17381SChris Wilson 		return -1;
29754be17381SChris Wilson 
29764be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
2977666796daSTvrtko Ursulin 	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
29786274f212SChris Wilson 		return -1;
29796274f212SChris Wilson 
2980c04e0f3bSChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
29814be17381SChris Wilson 		return 1;
29824be17381SChris Wilson 
2983a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2984a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2985a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
29864be17381SChris Wilson 		return -1;
29874be17381SChris Wilson 
29884be17381SChris Wilson 	return 0;
29896274f212SChris Wilson }
29906274f212SChris Wilson 
29916274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29926274f212SChris Wilson {
2993e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
29946274f212SChris Wilson 
2995b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2996e2f80391STvrtko Ursulin 		engine->hangcheck.deadlock = 0;
29976274f212SChris Wilson }
29986274f212SChris Wilson 
29990bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine)
30001ec14ad3SChris Wilson {
300161642ff0SMika Kuoppala 	u32 instdone[I915_NUM_INSTDONE_REG];
300261642ff0SMika Kuoppala 	bool stuck;
300361642ff0SMika Kuoppala 	int i;
30049107e9d2SChris Wilson 
30050bc40be8STvrtko Ursulin 	if (engine->id != RCS)
300661642ff0SMika Kuoppala 		return true;
300761642ff0SMika Kuoppala 
3008c033666aSChris Wilson 	i915_get_extra_instdone(engine->i915, instdone);
300961642ff0SMika Kuoppala 
301061642ff0SMika Kuoppala 	/* There might be unstable subunit states even when
301161642ff0SMika Kuoppala 	 * actual head is not moving. Filter out the unstable ones by
301261642ff0SMika Kuoppala 	 * accumulating the undone -> done transitions and only
301361642ff0SMika Kuoppala 	 * consider those as progress.
301461642ff0SMika Kuoppala 	 */
301561642ff0SMika Kuoppala 	stuck = true;
301661642ff0SMika Kuoppala 	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
30170bc40be8STvrtko Ursulin 		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
301861642ff0SMika Kuoppala 
30190bc40be8STvrtko Ursulin 		if (tmp != engine->hangcheck.instdone[i])
302061642ff0SMika Kuoppala 			stuck = false;
302161642ff0SMika Kuoppala 
30220bc40be8STvrtko Ursulin 		engine->hangcheck.instdone[i] |= tmp;
302361642ff0SMika Kuoppala 	}
302461642ff0SMika Kuoppala 
302561642ff0SMika Kuoppala 	return stuck;
302661642ff0SMika Kuoppala }
302761642ff0SMika Kuoppala 
302861642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30290bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd)
303061642ff0SMika Kuoppala {
30310bc40be8STvrtko Ursulin 	if (acthd != engine->hangcheck.acthd) {
303261642ff0SMika Kuoppala 
303361642ff0SMika Kuoppala 		/* Clear subunit states on head movement */
30340bc40be8STvrtko Ursulin 		memset(engine->hangcheck.instdone, 0,
30350bc40be8STvrtko Ursulin 		       sizeof(engine->hangcheck.instdone));
303661642ff0SMika Kuoppala 
3037f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
3038f260fe7bSMika Kuoppala 	}
3039f260fe7bSMika Kuoppala 
30400bc40be8STvrtko Ursulin 	if (!subunits_stuck(engine))
304161642ff0SMika Kuoppala 		return HANGCHECK_ACTIVE;
304261642ff0SMika Kuoppala 
304361642ff0SMika Kuoppala 	return HANGCHECK_HUNG;
304461642ff0SMika Kuoppala }
304561642ff0SMika Kuoppala 
304661642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30470bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd)
304861642ff0SMika Kuoppala {
3049c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
305061642ff0SMika Kuoppala 	enum intel_ring_hangcheck_action ha;
305161642ff0SMika Kuoppala 	u32 tmp;
305261642ff0SMika Kuoppala 
30530bc40be8STvrtko Ursulin 	ha = head_stuck(engine, acthd);
305461642ff0SMika Kuoppala 	if (ha != HANGCHECK_HUNG)
305561642ff0SMika Kuoppala 		return ha;
305661642ff0SMika Kuoppala 
3057c033666aSChris Wilson 	if (IS_GEN2(dev_priv))
3058f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30599107e9d2SChris Wilson 
30609107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30619107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30629107e9d2SChris Wilson 	 * and break the hang. This should work on
30639107e9d2SChris Wilson 	 * all but the second generation chipsets.
30649107e9d2SChris Wilson 	 */
30650bc40be8STvrtko Ursulin 	tmp = I915_READ_CTL(engine);
30661ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
3067c033666aSChris Wilson 		i915_handle_error(dev_priv, 0,
306858174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30690bc40be8STvrtko Ursulin 				  engine->name);
30700bc40be8STvrtko Ursulin 		I915_WRITE_CTL(engine, tmp);
3071f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30721ec14ad3SChris Wilson 	}
3073a24a11e6SChris Wilson 
3074c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30750bc40be8STvrtko Ursulin 		switch (semaphore_passed(engine)) {
30766274f212SChris Wilson 		default:
3077f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
30786274f212SChris Wilson 		case 1:
3079c033666aSChris Wilson 			i915_handle_error(dev_priv, 0,
308058174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
30810bc40be8STvrtko Ursulin 					  engine->name);
30820bc40be8STvrtko Ursulin 			I915_WRITE_CTL(engine, tmp);
3083f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
30846274f212SChris Wilson 		case 0:
3085f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
30866274f212SChris Wilson 		}
30879107e9d2SChris Wilson 	}
30889107e9d2SChris Wilson 
3089f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3090a24a11e6SChris Wilson }
3091d1e61e7fSChris Wilson 
309212471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine)
309312471ba8SChris Wilson {
3094c033666aSChris Wilson 	struct drm_i915_private *i915 = engine->i915;
309512471ba8SChris Wilson 	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
309612471ba8SChris Wilson 
309712471ba8SChris Wilson 	if (engine->hangcheck.user_interrupts == user_interrupts &&
309812471ba8SChris Wilson 	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
309912471ba8SChris Wilson 		if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
310012471ba8SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
310112471ba8SChris Wilson 				  engine->name);
310212471ba8SChris Wilson 		else
310312471ba8SChris Wilson 			DRM_INFO("Fake missed irq on %s\n",
310412471ba8SChris Wilson 				 engine->name);
310512471ba8SChris Wilson 		wake_up_all(&engine->irq_queue);
310612471ba8SChris Wilson 	}
310712471ba8SChris Wilson 
310812471ba8SChris Wilson 	return user_interrupts;
310912471ba8SChris Wilson }
3110737b1506SChris Wilson /*
3111f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
311205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
311305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
311405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
311505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
311605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3117f65d9421SBen Gamari  */
3118737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
3119f65d9421SBen Gamari {
3120737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
3121737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
3122737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
3123e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
3124c3232b18SDave Gordon 	enum intel_engine_id id;
312505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
3126666796daSTvrtko Ursulin 	bool stuck[I915_NUM_ENGINES] = { 0 };
31279107e9d2SChris Wilson #define BUSY 1
31289107e9d2SChris Wilson #define KICK 5
31299107e9d2SChris Wilson #define HUNG 20
313024a65e62SMika Kuoppala #define ACTIVE_DECAY 15
3131893eead0SChris Wilson 
3132d330a953SJani Nikula 	if (!i915.enable_hangcheck)
31333e0dc6b0SBen Widawsky 		return;
31343e0dc6b0SBen Widawsky 
31351f814dacSImre Deak 	/*
31361f814dacSImre Deak 	 * The hangcheck work is synced during runtime suspend, we don't
31371f814dacSImre Deak 	 * require a wakeref. TODO: instead of disabling the asserts make
31381f814dacSImre Deak 	 * sure that we hold a reference when this work is running.
31391f814dacSImre Deak 	 */
31401f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
31411f814dacSImre Deak 
314275714940SMika Kuoppala 	/* As enabling the GPU requires fairly extensive mmio access,
314375714940SMika Kuoppala 	 * periodically arm the mmio checker to see if we are triggering
314475714940SMika Kuoppala 	 * any invalid access.
314575714940SMika Kuoppala 	 */
314675714940SMika Kuoppala 	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
314775714940SMika Kuoppala 
3148c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
314950877445SChris Wilson 		u64 acthd;
315050877445SChris Wilson 		u32 seqno;
315112471ba8SChris Wilson 		unsigned user_interrupts;
31529107e9d2SChris Wilson 		bool busy = true;
3153b4519513SChris Wilson 
31546274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31556274f212SChris Wilson 
3156c04e0f3bSChris Wilson 		/* We don't strictly need an irq-barrier here, as we are not
3157c04e0f3bSChris Wilson 		 * serving an interrupt request, be paranoid in case the
3158c04e0f3bSChris Wilson 		 * barrier has side-effects (such as preventing a broken
3159c04e0f3bSChris Wilson 		 * cacheline snoop) and so be sure that we can see the seqno
3160c04e0f3bSChris Wilson 		 * advance. If the seqno should stick, due to a stale
3161c04e0f3bSChris Wilson 		 * cacheline, we would erroneously declare the GPU hung.
3162c04e0f3bSChris Wilson 		 */
3163c04e0f3bSChris Wilson 		if (engine->irq_seqno_barrier)
3164c04e0f3bSChris Wilson 			engine->irq_seqno_barrier(engine);
3165c04e0f3bSChris Wilson 
3166e2f80391STvrtko Ursulin 		acthd = intel_ring_get_active_head(engine);
3167c04e0f3bSChris Wilson 		seqno = engine->get_seqno(engine);
316805407ff8SMika Kuoppala 
316912471ba8SChris Wilson 		/* Reset stuck interrupts between batch advances */
317012471ba8SChris Wilson 		user_interrupts = 0;
317112471ba8SChris Wilson 
3172e2f80391STvrtko Ursulin 		if (engine->hangcheck.seqno == seqno) {
3173e2f80391STvrtko Ursulin 			if (ring_idle(engine, seqno)) {
3174e2f80391STvrtko Ursulin 				engine->hangcheck.action = HANGCHECK_IDLE;
3175e2f80391STvrtko Ursulin 				if (waitqueue_active(&engine->irq_queue)) {
3176094f9a54SChris Wilson 					/* Safeguard against driver failure */
317712471ba8SChris Wilson 					user_interrupts = kick_waiters(engine);
3178e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
31799107e9d2SChris Wilson 				} else
31809107e9d2SChris Wilson 					busy = false;
318105407ff8SMika Kuoppala 			} else {
31826274f212SChris Wilson 				/* We always increment the hangcheck score
31836274f212SChris Wilson 				 * if the ring is busy and still processing
31846274f212SChris Wilson 				 * the same request, so that no single request
31856274f212SChris Wilson 				 * can run indefinitely (such as a chain of
31866274f212SChris Wilson 				 * batches). The only time we do not increment
31876274f212SChris Wilson 				 * the hangcheck score on this ring, if this
31886274f212SChris Wilson 				 * ring is in a legitimate wait for another
31896274f212SChris Wilson 				 * ring. In that case the waiting ring is a
31906274f212SChris Wilson 				 * victim and we want to be sure we catch the
31916274f212SChris Wilson 				 * right culprit. Then every time we do kick
31926274f212SChris Wilson 				 * the ring, add a small increment to the
31936274f212SChris Wilson 				 * score so that we can catch a batch that is
31946274f212SChris Wilson 				 * being repeatedly kicked and so responsible
31956274f212SChris Wilson 				 * for stalling the machine.
31969107e9d2SChris Wilson 				 */
3197e2f80391STvrtko Ursulin 				engine->hangcheck.action = ring_stuck(engine,
3198ad8beaeaSMika Kuoppala 								      acthd);
3199ad8beaeaSMika Kuoppala 
3200e2f80391STvrtko Ursulin 				switch (engine->hangcheck.action) {
3201da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3202f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3203f260fe7bSMika Kuoppala 					break;
320424a65e62SMika Kuoppala 				case HANGCHECK_ACTIVE:
3205e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
32066274f212SChris Wilson 					break;
3207f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3208e2f80391STvrtko Ursulin 					engine->hangcheck.score += KICK;
32096274f212SChris Wilson 					break;
3210f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3211e2f80391STvrtko Ursulin 					engine->hangcheck.score += HUNG;
3212c3232b18SDave Gordon 					stuck[id] = true;
32136274f212SChris Wilson 					break;
32146274f212SChris Wilson 				}
321505407ff8SMika Kuoppala 			}
32169107e9d2SChris Wilson 		} else {
3217e2f80391STvrtko Ursulin 			engine->hangcheck.action = HANGCHECK_ACTIVE;
3218da661464SMika Kuoppala 
32199107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
32209107e9d2SChris Wilson 			 * attempts across multiple batches.
32219107e9d2SChris Wilson 			 */
3222e2f80391STvrtko Ursulin 			if (engine->hangcheck.score > 0)
3223e2f80391STvrtko Ursulin 				engine->hangcheck.score -= ACTIVE_DECAY;
3224e2f80391STvrtko Ursulin 			if (engine->hangcheck.score < 0)
3225e2f80391STvrtko Ursulin 				engine->hangcheck.score = 0;
3226f260fe7bSMika Kuoppala 
322761642ff0SMika Kuoppala 			/* Clear head and subunit states on seqno movement */
322812471ba8SChris Wilson 			acthd = 0;
322961642ff0SMika Kuoppala 
3230e2f80391STvrtko Ursulin 			memset(engine->hangcheck.instdone, 0,
3231e2f80391STvrtko Ursulin 			       sizeof(engine->hangcheck.instdone));
3232cbb465e7SChris Wilson 		}
3233f65d9421SBen Gamari 
3234e2f80391STvrtko Ursulin 		engine->hangcheck.seqno = seqno;
3235e2f80391STvrtko Ursulin 		engine->hangcheck.acthd = acthd;
323612471ba8SChris Wilson 		engine->hangcheck.user_interrupts = user_interrupts;
32379107e9d2SChris Wilson 		busy_count += busy;
323805407ff8SMika Kuoppala 	}
323905407ff8SMika Kuoppala 
3240c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3241e2f80391STvrtko Ursulin 		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3242b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
3243c3232b18SDave Gordon 				 stuck[id] ? "stuck" : "no progress",
3244e2f80391STvrtko Ursulin 				 engine->name);
324514b730fcSarun.siluvery@linux.intel.com 			rings_hung |= intel_engine_flag(engine);
324605407ff8SMika Kuoppala 		}
324705407ff8SMika Kuoppala 	}
324805407ff8SMika Kuoppala 
32491f814dacSImre Deak 	if (rings_hung) {
3250c033666aSChris Wilson 		i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
32511f814dacSImre Deak 		goto out;
32521f814dacSImre Deak 	}
325305407ff8SMika Kuoppala 
325405407ff8SMika Kuoppala 	if (busy_count)
325505407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
325605407ff8SMika Kuoppala 		 * being added */
3257c033666aSChris Wilson 		i915_queue_hangcheck(dev_priv);
32581f814dacSImre Deak 
32591f814dacSImre Deak out:
32601f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
326110cd45b6SMika Kuoppala }
326210cd45b6SMika Kuoppala 
3263c033666aSChris Wilson void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
326410cd45b6SMika Kuoppala {
3265c033666aSChris Wilson 	struct i915_gpu_error *e = &dev_priv->gpu_error;
3266672e7b7cSChris Wilson 
3267d330a953SJani Nikula 	if (!i915.enable_hangcheck)
326810cd45b6SMika Kuoppala 		return;
326910cd45b6SMika Kuoppala 
3270737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3271737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3272737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3273737b1506SChris Wilson 	 */
3274737b1506SChris Wilson 
3275737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3276737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3277f65d9421SBen Gamari }
3278f65d9421SBen Gamari 
32791c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
328091738a95SPaulo Zanoni {
328191738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
328291738a95SPaulo Zanoni 
328391738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
328491738a95SPaulo Zanoni 		return;
328591738a95SPaulo Zanoni 
3286f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3287105b122eSPaulo Zanoni 
3288105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3289105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3290622364b6SPaulo Zanoni }
3291105b122eSPaulo Zanoni 
329291738a95SPaulo Zanoni /*
3293622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3294622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3295622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3296622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3297622364b6SPaulo Zanoni  *
3298622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
329991738a95SPaulo Zanoni  */
3300622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3301622364b6SPaulo Zanoni {
3302622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3303622364b6SPaulo Zanoni 
3304622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3305622364b6SPaulo Zanoni 		return;
3306622364b6SPaulo Zanoni 
3307622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
330891738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
330991738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
331091738a95SPaulo Zanoni }
331191738a95SPaulo Zanoni 
33127c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3313d18ea1b5SDaniel Vetter {
3314d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3315d18ea1b5SDaniel Vetter 
3316f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3317a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3318f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3319d18ea1b5SDaniel Vetter }
3320d18ea1b5SDaniel Vetter 
332170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
332270591a41SVille Syrjälä {
332370591a41SVille Syrjälä 	enum pipe pipe;
332470591a41SVille Syrjälä 
332571b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
332671b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
332771b8b41dSVille Syrjälä 	else
332871b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
332971b8b41dSVille Syrjälä 
3330ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
333170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
333270591a41SVille Syrjälä 
3333ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
3334ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
3335ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
3336ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
3337ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
3338ad22d106SVille Syrjälä 	}
333970591a41SVille Syrjälä 
334070591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
3341ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
334270591a41SVille Syrjälä }
334370591a41SVille Syrjälä 
33448bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33458bb61306SVille Syrjälä {
33468bb61306SVille Syrjälä 	u32 pipestat_mask;
33479ab981f2SVille Syrjälä 	u32 enable_mask;
33488bb61306SVille Syrjälä 	enum pipe pipe;
33498bb61306SVille Syrjälä 
33508bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
33518bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
33528bb61306SVille Syrjälä 
33538bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33548bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33558bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33568bb61306SVille Syrjälä 
33579ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33588bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33598bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
33608bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
33619ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
33626b7eafc1SVille Syrjälä 
33636b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
33646b7eafc1SVille Syrjälä 
33659ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33668bb61306SVille Syrjälä 
33679ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33688bb61306SVille Syrjälä }
33698bb61306SVille Syrjälä 
33708bb61306SVille Syrjälä /* drm_dma.h hooks
33718bb61306SVille Syrjälä */
33728bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33738bb61306SVille Syrjälä {
33748bb61306SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33758bb61306SVille Syrjälä 
33768bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
33778bb61306SVille Syrjälä 
33788bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
33798bb61306SVille Syrjälä 	if (IS_GEN7(dev))
33808bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
33818bb61306SVille Syrjälä 
33828bb61306SVille Syrjälä 	gen5_gt_irq_reset(dev);
33838bb61306SVille Syrjälä 
33848bb61306SVille Syrjälä 	ibx_irq_reset(dev);
33858bb61306SVille Syrjälä }
33868bb61306SVille Syrjälä 
33877e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
33887e231dbeSJesse Barnes {
33892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33907e231dbeSJesse Barnes 
339134c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
339234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
339334c7b8a7SVille Syrjälä 
33947c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
33957e231dbeSJesse Barnes 
3396ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33979918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
339870591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3399ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34007e231dbeSJesse Barnes }
34017e231dbeSJesse Barnes 
3402d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3403d6e3cca3SDaniel Vetter {
3404d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3405d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3406d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3407d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3408d6e3cca3SDaniel Vetter }
3409d6e3cca3SDaniel Vetter 
3410823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3411abd58f01SBen Widawsky {
3412abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3413abd58f01SBen Widawsky 	int pipe;
3414abd58f01SBen Widawsky 
3415abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3416abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3417abd58f01SBen Widawsky 
3418d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3419abd58f01SBen Widawsky 
3420055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3421f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3422813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3423f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3424abd58f01SBen Widawsky 
3425f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3426f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3427f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3428abd58f01SBen Widawsky 
3429266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
34301c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3431abd58f01SBen Widawsky }
3432abd58f01SBen Widawsky 
34334c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
34344c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3435d49bdb0eSPaulo Zanoni {
34361180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
34376831f3e3SVille Syrjälä 	enum pipe pipe;
3438d49bdb0eSPaulo Zanoni 
343913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
34406831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34416831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
34426831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
34436831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
344413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3445d49bdb0eSPaulo Zanoni }
3446d49bdb0eSPaulo Zanoni 
3447aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3448aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3449aae8ba84SVille Syrjälä {
34506831f3e3SVille Syrjälä 	enum pipe pipe;
34516831f3e3SVille Syrjälä 
3452aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34536831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34546831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3455aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3456aae8ba84SVille Syrjälä 
3457aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3458aae8ba84SVille Syrjälä 	synchronize_irq(dev_priv->dev->irq);
3459aae8ba84SVille Syrjälä }
3460aae8ba84SVille Syrjälä 
346143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
346243f328d7SVille Syrjälä {
346343f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
346443f328d7SVille Syrjälä 
346543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
346643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
346743f328d7SVille Syrjälä 
3468d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
346943f328d7SVille Syrjälä 
347043f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
347143f328d7SVille Syrjälä 
3472ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34739918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
347470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3475ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
347643f328d7SVille Syrjälä }
347743f328d7SVille Syrjälä 
347891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
347987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
348087a02106SVille Syrjälä {
348187a02106SVille Syrjälä 	struct intel_encoder *encoder;
348287a02106SVille Syrjälä 	u32 enabled_irqs = 0;
348387a02106SVille Syrjälä 
348491d14251STvrtko Ursulin 	for_each_intel_encoder(dev_priv->dev, encoder)
348587a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
348687a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
348787a02106SVille Syrjälä 
348887a02106SVille Syrjälä 	return enabled_irqs;
348987a02106SVille Syrjälä }
349087a02106SVille Syrjälä 
349191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
349282a28bcfSDaniel Vetter {
349387a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
349482a28bcfSDaniel Vetter 
349591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3496fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
349791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
349882a28bcfSDaniel Vetter 	} else {
3499fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
350091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
350182a28bcfSDaniel Vetter 	}
350282a28bcfSDaniel Vetter 
3503fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
350482a28bcfSDaniel Vetter 
35057fe0b973SKeith Packard 	/*
35067fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
35076dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
35086dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
35097fe0b973SKeith Packard 	 */
35107fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35117fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
35127fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
35137fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
35147fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
35150b2eb33eSVille Syrjälä 	/*
35160b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
35170b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
35180b2eb33eSVille Syrjälä 	 */
351991d14251STvrtko Ursulin 	if (HAS_PCH_LPT_LP(dev_priv))
35200b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
35217fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35226dbf30ceSVille Syrjälä }
352326951cafSXiong Zhang 
352491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35256dbf30ceSVille Syrjälä {
35266dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
35276dbf30ceSVille Syrjälä 
35286dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
352991d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
35306dbf30ceSVille Syrjälä 
35316dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35326dbf30ceSVille Syrjälä 
35336dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
35346dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35356dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
353674c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
35376dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35386dbf30ceSVille Syrjälä 
353926951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
354026951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
354126951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
354226951cafSXiong Zhang }
35437fe0b973SKeith Packard 
354491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3545e4ce95aaSVille Syrjälä {
3546e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3547e4ce95aaSVille Syrjälä 
354891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
35493a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
355091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
35513a3b3c7dSVille Syrjälä 
35523a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
355391d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
355423bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
355591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
35563a3b3c7dSVille Syrjälä 
35573a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
355823bb4cb5SVille Syrjälä 	} else {
3559e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
356091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3561e4ce95aaSVille Syrjälä 
3562e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
35633a3b3c7dSVille Syrjälä 	}
3564e4ce95aaSVille Syrjälä 
3565e4ce95aaSVille Syrjälä 	/*
3566e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3567e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
356823bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3569e4ce95aaSVille Syrjälä 	 */
3570e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3571e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3572e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3573e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3574e4ce95aaSVille Syrjälä 
357591d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3576e4ce95aaSVille Syrjälä }
3577e4ce95aaSVille Syrjälä 
357891d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3579e0a20ad7SShashank Sharma {
3580a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3581e0a20ad7SShashank Sharma 
358291d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3583a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3584e0a20ad7SShashank Sharma 
3585a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3586e0a20ad7SShashank Sharma 
3587a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3588a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3589a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3590d252bf68SShubhangi Shrivastava 
3591d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3592d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3593d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3594d252bf68SShubhangi Shrivastava 
3595d252bf68SShubhangi Shrivastava 	/*
3596d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3597d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3598d252bf68SShubhangi Shrivastava 	 */
3599d252bf68SShubhangi Shrivastava 
3600d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3601d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3602d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3603d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3604d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3605d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3606d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3607d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3608d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3609d252bf68SShubhangi Shrivastava 
3610a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3611e0a20ad7SShashank Sharma }
3612e0a20ad7SShashank Sharma 
3613d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3614d46da437SPaulo Zanoni {
36152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
361682a28bcfSDaniel Vetter 	u32 mask;
3617d46da437SPaulo Zanoni 
3618692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3619692a04cfSDaniel Vetter 		return;
3620692a04cfSDaniel Vetter 
3621105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
36225c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3623105b122eSPaulo Zanoni 	else
36245c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36258664281bSPaulo Zanoni 
3626b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3627d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3628d46da437SPaulo Zanoni }
3629d46da437SPaulo Zanoni 
36300a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
36310a9a8c91SDaniel Vetter {
36320a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
36330a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
36340a9a8c91SDaniel Vetter 
36350a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
36360a9a8c91SDaniel Vetter 
36370a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3638040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
36390a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
364035a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
364135a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
36420a9a8c91SDaniel Vetter 	}
36430a9a8c91SDaniel Vetter 
36440a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
36450a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
36460a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
36470a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
36480a9a8c91SDaniel Vetter 	} else {
36490a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
36500a9a8c91SDaniel Vetter 	}
36510a9a8c91SDaniel Vetter 
365235079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
36530a9a8c91SDaniel Vetter 
36540a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
365578e68d36SImre Deak 		/*
365678e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
365778e68d36SImre Deak 		 * itself is enabled/disabled.
365878e68d36SImre Deak 		 */
36590a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
36600a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
36610a9a8c91SDaniel Vetter 
3662605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
366335079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
36640a9a8c91SDaniel Vetter 	}
36650a9a8c91SDaniel Vetter }
36660a9a8c91SDaniel Vetter 
3667f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3668036a4a7dSZhenyu Wang {
36692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36708e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36718e76f8dcSPaulo Zanoni 
36728e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
36738e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
36748e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
36758e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
36765c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
36778e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
367823bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
367923bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36808e76f8dcSPaulo Zanoni 	} else {
36818e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3682ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
36835b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
36845b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
36855b3a856bSDaniel Vetter 				DE_POISON);
3686e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3687e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3688e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36898e76f8dcSPaulo Zanoni 	}
3690036a4a7dSZhenyu Wang 
36911ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3692036a4a7dSZhenyu Wang 
36930c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
36940c841212SPaulo Zanoni 
3695622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3696622364b6SPaulo Zanoni 
369735079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3698036a4a7dSZhenyu Wang 
36990a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3700036a4a7dSZhenyu Wang 
3701d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
37027fe0b973SKeith Packard 
3703f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
37046005ce42SDaniel Vetter 		/* Enable PCU event interrupts
37056005ce42SDaniel Vetter 		 *
37066005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
37074bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
37084bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3709d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3710fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3711d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3712f97108d1SJesse Barnes 	}
3713f97108d1SJesse Barnes 
3714036a4a7dSZhenyu Wang 	return 0;
3715036a4a7dSZhenyu Wang }
3716036a4a7dSZhenyu Wang 
3717f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3718f8b79e58SImre Deak {
3719f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3720f8b79e58SImre Deak 
3721f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3722f8b79e58SImre Deak 		return;
3723f8b79e58SImre Deak 
3724f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3725f8b79e58SImre Deak 
3726d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3727d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3728ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3729f8b79e58SImre Deak 	}
3730d6c69803SVille Syrjälä }
3731f8b79e58SImre Deak 
3732f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3733f8b79e58SImre Deak {
3734f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3735f8b79e58SImre Deak 
3736f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3737f8b79e58SImre Deak 		return;
3738f8b79e58SImre Deak 
3739f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3740f8b79e58SImre Deak 
3741950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3742ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3743f8b79e58SImre Deak }
3744f8b79e58SImre Deak 
37450e6c9a9eSVille Syrjälä 
37460e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37470e6c9a9eSVille Syrjälä {
37480e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
37490e6c9a9eSVille Syrjälä 
37500a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37517e231dbeSJesse Barnes 
3752ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37539918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3754ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3755ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3756ad22d106SVille Syrjälä 
37577e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
375834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
375920afbda2SDaniel Vetter 
376020afbda2SDaniel Vetter 	return 0;
376120afbda2SDaniel Vetter }
376220afbda2SDaniel Vetter 
3763abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3764abd58f01SBen Widawsky {
3765abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3766abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3767abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
376873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
376973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
377073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3771abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
377273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
377373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
377473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3775abd58f01SBen Widawsky 		0,
377673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
377773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3778abd58f01SBen Widawsky 		};
3779abd58f01SBen Widawsky 
378098735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
378198735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
378298735739STvrtko Ursulin 
37830961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
37849a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
37859a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
378678e68d36SImre Deak 	/*
378778e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
378878e68d36SImre Deak 	 * is enabled/disabled.
378978e68d36SImre Deak 	 */
379078e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
37919a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3792abd58f01SBen Widawsky }
3793abd58f01SBen Widawsky 
3794abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3795abd58f01SBen Widawsky {
3796770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3797770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
37983a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
37993a3b3c7dSVille Syrjälä 	u32 de_port_enables;
380011825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
38013a3b3c7dSVille Syrjälä 	enum pipe pipe;
3802770de83dSDamien Lespiau 
3803b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3804770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3805770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
38063a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
380788e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
38089e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
38093a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
38103a3b3c7dSVille Syrjälä 	} else {
3811770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3812770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
38133a3b3c7dSVille Syrjälä 	}
3814770de83dSDamien Lespiau 
3815770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3816770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3817770de83dSDamien Lespiau 
38183a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3819a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3820a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3821a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
38223a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
38233a3b3c7dSVille Syrjälä 
382413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
382513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
382613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3827abd58f01SBen Widawsky 
3828055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3829f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3830813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3831813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3832813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
383335079899SPaulo Zanoni 					  de_pipe_enables);
3834abd58f01SBen Widawsky 
38353a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
383611825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3837abd58f01SBen Widawsky }
3838abd58f01SBen Widawsky 
3839abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3840abd58f01SBen Widawsky {
3841abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3842abd58f01SBen Widawsky 
3843266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3844622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3845622364b6SPaulo Zanoni 
3846abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3847abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3848abd58f01SBen Widawsky 
3849266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3850abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3851abd58f01SBen Widawsky 
3852e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3853abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3854abd58f01SBen Widawsky 
3855abd58f01SBen Widawsky 	return 0;
3856abd58f01SBen Widawsky }
3857abd58f01SBen Widawsky 
385843f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
385943f328d7SVille Syrjälä {
386043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
386143f328d7SVille Syrjälä 
386243f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
386343f328d7SVille Syrjälä 
3864ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38659918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3866ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3867ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3868ad22d106SVille Syrjälä 
3869e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
387043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
387143f328d7SVille Syrjälä 
387243f328d7SVille Syrjälä 	return 0;
387343f328d7SVille Syrjälä }
387443f328d7SVille Syrjälä 
3875abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3876abd58f01SBen Widawsky {
3877abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3878abd58f01SBen Widawsky 
3879abd58f01SBen Widawsky 	if (!dev_priv)
3880abd58f01SBen Widawsky 		return;
3881abd58f01SBen Widawsky 
3882823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3883abd58f01SBen Widawsky }
3884abd58f01SBen Widawsky 
38857e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
38867e231dbeSJesse Barnes {
38872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38887e231dbeSJesse Barnes 
38897e231dbeSJesse Barnes 	if (!dev_priv)
38907e231dbeSJesse Barnes 		return;
38917e231dbeSJesse Barnes 
3892843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
389334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3894843d0e7dSImre Deak 
3895893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3896893fce8eSVille Syrjälä 
38977e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3898f8b79e58SImre Deak 
3899ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39009918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3901ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3902ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
39037e231dbeSJesse Barnes }
39047e231dbeSJesse Barnes 
390543f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
390643f328d7SVille Syrjälä {
390743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
390843f328d7SVille Syrjälä 
390943f328d7SVille Syrjälä 	if (!dev_priv)
391043f328d7SVille Syrjälä 		return;
391143f328d7SVille Syrjälä 
391243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
391343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
391443f328d7SVille Syrjälä 
3915a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
391643f328d7SVille Syrjälä 
3917a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
391843f328d7SVille Syrjälä 
3919ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39209918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3921ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3922ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
392343f328d7SVille Syrjälä }
392443f328d7SVille Syrjälä 
3925f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3926036a4a7dSZhenyu Wang {
39272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39284697995bSJesse Barnes 
39294697995bSJesse Barnes 	if (!dev_priv)
39304697995bSJesse Barnes 		return;
39314697995bSJesse Barnes 
3932be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3933036a4a7dSZhenyu Wang }
3934036a4a7dSZhenyu Wang 
3935c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3936c2798b19SChris Wilson {
39372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3938c2798b19SChris Wilson 	int pipe;
3939c2798b19SChris Wilson 
3940055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3941c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3942c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3943c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3944c2798b19SChris Wilson 	POSTING_READ16(IER);
3945c2798b19SChris Wilson }
3946c2798b19SChris Wilson 
3947c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3948c2798b19SChris Wilson {
39492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3950c2798b19SChris Wilson 
3951c2798b19SChris Wilson 	I915_WRITE16(EMR,
3952c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3953c2798b19SChris Wilson 
3954c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3955c2798b19SChris Wilson 	dev_priv->irq_mask =
3956c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3957c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3958c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
395937ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3960c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3961c2798b19SChris Wilson 
3962c2798b19SChris Wilson 	I915_WRITE16(IER,
3963c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3964c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3965c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3966c2798b19SChris Wilson 	POSTING_READ16(IER);
3967c2798b19SChris Wilson 
3968379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3969379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3970d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3971755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3972755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3973d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3974379ef82dSDaniel Vetter 
3975c2798b19SChris Wilson 	return 0;
3976c2798b19SChris Wilson }
3977c2798b19SChris Wilson 
3978*5a21b665SDaniel Vetter /*
3979*5a21b665SDaniel Vetter  * Returns true when a page flip has completed.
3980*5a21b665SDaniel Vetter  */
3981*5a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3982*5a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
3983*5a21b665SDaniel Vetter {
3984*5a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3985*5a21b665SDaniel Vetter 
3986*5a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
3987*5a21b665SDaniel Vetter 		return false;
3988*5a21b665SDaniel Vetter 
3989*5a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
3990*5a21b665SDaniel Vetter 		goto check_page_flip;
3991*5a21b665SDaniel Vetter 
3992*5a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
3993*5a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3994*5a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3995*5a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
3996*5a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
3997*5a21b665SDaniel Vetter 	 */
3998*5a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
3999*5a21b665SDaniel Vetter 		goto check_page_flip;
4000*5a21b665SDaniel Vetter 
4001*5a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
4002*5a21b665SDaniel Vetter 	return true;
4003*5a21b665SDaniel Vetter 
4004*5a21b665SDaniel Vetter check_page_flip:
4005*5a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
4006*5a21b665SDaniel Vetter 	return false;
4007*5a21b665SDaniel Vetter }
4008*5a21b665SDaniel Vetter 
4009ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4010c2798b19SChris Wilson {
401145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4013c2798b19SChris Wilson 	u16 iir, new_iir;
4014c2798b19SChris Wilson 	u32 pipe_stats[2];
4015c2798b19SChris Wilson 	int pipe;
4016c2798b19SChris Wilson 	u16 flip_mask =
4017c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4018c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
40191f814dacSImre Deak 	irqreturn_t ret;
4020c2798b19SChris Wilson 
40212dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40222dd2a883SImre Deak 		return IRQ_NONE;
40232dd2a883SImre Deak 
40241f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40251f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40261f814dacSImre Deak 
40271f814dacSImre Deak 	ret = IRQ_NONE;
4028c2798b19SChris Wilson 	iir = I915_READ16(IIR);
4029c2798b19SChris Wilson 	if (iir == 0)
40301f814dacSImre Deak 		goto out;
4031c2798b19SChris Wilson 
4032c2798b19SChris Wilson 	while (iir & ~flip_mask) {
4033c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4034c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4035c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4036c2798b19SChris Wilson 		 * interrupts (for non-MSI).
4037c2798b19SChris Wilson 		 */
4038222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4039c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4040aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4041c2798b19SChris Wilson 
4042055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4043f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4044c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4045c2798b19SChris Wilson 
4046c2798b19SChris Wilson 			/*
4047c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4048c2798b19SChris Wilson 			 */
40492d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
4050c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4051c2798b19SChris Wilson 		}
4052222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4053c2798b19SChris Wilson 
4054c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
4055c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
4056c2798b19SChris Wilson 
4057c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40584a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4059c2798b19SChris Wilson 
4060055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4061*5a21b665SDaniel Vetter 			int plane = pipe;
4062*5a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
4063*5a21b665SDaniel Vetter 				plane = !plane;
4064*5a21b665SDaniel Vetter 
4065*5a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4066*5a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
4067*5a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4068c2798b19SChris Wilson 
40694356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
407091d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
40712d9d2b0bSVille Syrjälä 
40721f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40731f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40741f7247c0SDaniel Vetter 								    pipe);
40754356d586SDaniel Vetter 		}
4076c2798b19SChris Wilson 
4077c2798b19SChris Wilson 		iir = new_iir;
4078c2798b19SChris Wilson 	}
40791f814dacSImre Deak 	ret = IRQ_HANDLED;
4080c2798b19SChris Wilson 
40811f814dacSImre Deak out:
40821f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40831f814dacSImre Deak 
40841f814dacSImre Deak 	return ret;
4085c2798b19SChris Wilson }
4086c2798b19SChris Wilson 
4087c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
4088c2798b19SChris Wilson {
40892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4090c2798b19SChris Wilson 	int pipe;
4091c2798b19SChris Wilson 
4092055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
4093c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
4094c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4095c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4096c2798b19SChris Wilson 	}
4097c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4098c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4099c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4100c2798b19SChris Wilson }
4101c2798b19SChris Wilson 
4102a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4103a266c7d5SChris Wilson {
41042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4105a266c7d5SChris Wilson 	int pipe;
4106a266c7d5SChris Wilson 
4107a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41080706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4109a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4110a266c7d5SChris Wilson 	}
4111a266c7d5SChris Wilson 
411200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4113055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4114a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4115a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4116a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4117a266c7d5SChris Wilson 	POSTING_READ(IER);
4118a266c7d5SChris Wilson }
4119a266c7d5SChris Wilson 
4120a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4121a266c7d5SChris Wilson {
41222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
412338bde180SChris Wilson 	u32 enable_mask;
4124a266c7d5SChris Wilson 
412538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
412638bde180SChris Wilson 
412738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
412838bde180SChris Wilson 	dev_priv->irq_mask =
412938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
413038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
413138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
413238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
413337ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
413438bde180SChris Wilson 
413538bde180SChris Wilson 	enable_mask =
413638bde180SChris Wilson 		I915_ASLE_INTERRUPT |
413738bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
413838bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
413938bde180SChris Wilson 		I915_USER_INTERRUPT;
414038bde180SChris Wilson 
4141a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41420706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
414320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
414420afbda2SDaniel Vetter 
4145a266c7d5SChris Wilson 		/* Enable in IER... */
4146a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4147a266c7d5SChris Wilson 		/* and unmask in IMR */
4148a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4149a266c7d5SChris Wilson 	}
4150a266c7d5SChris Wilson 
4151a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4152a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4153a266c7d5SChris Wilson 	POSTING_READ(IER);
4154a266c7d5SChris Wilson 
415591d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
415620afbda2SDaniel Vetter 
4157379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4158379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4159d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4160755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4161755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4162d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4163379ef82dSDaniel Vetter 
416420afbda2SDaniel Vetter 	return 0;
416520afbda2SDaniel Vetter }
416620afbda2SDaniel Vetter 
4167*5a21b665SDaniel Vetter /*
4168*5a21b665SDaniel Vetter  * Returns true when a page flip has completed.
4169*5a21b665SDaniel Vetter  */
4170*5a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
4171*5a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
4172*5a21b665SDaniel Vetter {
4173*5a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4174*5a21b665SDaniel Vetter 
4175*5a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
4176*5a21b665SDaniel Vetter 		return false;
4177*5a21b665SDaniel Vetter 
4178*5a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
4179*5a21b665SDaniel Vetter 		goto check_page_flip;
4180*5a21b665SDaniel Vetter 
4181*5a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
4182*5a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4183*5a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4184*5a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
4185*5a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
4186*5a21b665SDaniel Vetter 	 */
4187*5a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
4188*5a21b665SDaniel Vetter 		goto check_page_flip;
4189*5a21b665SDaniel Vetter 
4190*5a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
4191*5a21b665SDaniel Vetter 	return true;
4192*5a21b665SDaniel Vetter 
4193*5a21b665SDaniel Vetter check_page_flip:
4194*5a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
4195*5a21b665SDaniel Vetter 	return false;
4196*5a21b665SDaniel Vetter }
4197*5a21b665SDaniel Vetter 
4198ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4199a266c7d5SChris Wilson {
420045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
42012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
42028291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
420338bde180SChris Wilson 	u32 flip_mask =
420438bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
420538bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
420638bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4207a266c7d5SChris Wilson 
42082dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42092dd2a883SImre Deak 		return IRQ_NONE;
42102dd2a883SImre Deak 
42111f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42121f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42131f814dacSImre Deak 
4214a266c7d5SChris Wilson 	iir = I915_READ(IIR);
421538bde180SChris Wilson 	do {
421638bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
42178291ee90SChris Wilson 		bool blc_event = false;
4218a266c7d5SChris Wilson 
4219a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4220a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4221a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4222a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4223a266c7d5SChris Wilson 		 */
4224222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4225a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4226aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4227a266c7d5SChris Wilson 
4228055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4229f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4230a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4231a266c7d5SChris Wilson 
423238bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4233a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4234a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
423538bde180SChris Wilson 				irq_received = true;
4236a266c7d5SChris Wilson 			}
4237a266c7d5SChris Wilson 		}
4238222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4239a266c7d5SChris Wilson 
4240a266c7d5SChris Wilson 		if (!irq_received)
4241a266c7d5SChris Wilson 			break;
4242a266c7d5SChris Wilson 
4243a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
424491d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
42451ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
42461ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
42471ae3c34cSVille Syrjälä 			if (hotplug_status)
424891d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
42491ae3c34cSVille Syrjälä 		}
4250a266c7d5SChris Wilson 
425138bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4252a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4253a266c7d5SChris Wilson 
4254a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42554a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4256a266c7d5SChris Wilson 
4257055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4258*5a21b665SDaniel Vetter 			int plane = pipe;
4259*5a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
4260*5a21b665SDaniel Vetter 				plane = !plane;
4261*5a21b665SDaniel Vetter 
4262*5a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4263*5a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
4264*5a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4265a266c7d5SChris Wilson 
4266a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4267a266c7d5SChris Wilson 				blc_event = true;
42684356d586SDaniel Vetter 
42694356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
427091d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
42712d9d2b0bSVille Syrjälä 
42721f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42731f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
42741f7247c0SDaniel Vetter 								    pipe);
4275a266c7d5SChris Wilson 		}
4276a266c7d5SChris Wilson 
4277a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
427891d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4279a266c7d5SChris Wilson 
4280a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4281a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4282a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4283a266c7d5SChris Wilson 		 * we would never get another interrupt.
4284a266c7d5SChris Wilson 		 *
4285a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4286a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4287a266c7d5SChris Wilson 		 * another one.
4288a266c7d5SChris Wilson 		 *
4289a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4290a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4291a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4292a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4293a266c7d5SChris Wilson 		 * stray interrupts.
4294a266c7d5SChris Wilson 		 */
429538bde180SChris Wilson 		ret = IRQ_HANDLED;
4296a266c7d5SChris Wilson 		iir = new_iir;
429738bde180SChris Wilson 	} while (iir & ~flip_mask);
4298a266c7d5SChris Wilson 
42991f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
43001f814dacSImre Deak 
4301a266c7d5SChris Wilson 	return ret;
4302a266c7d5SChris Wilson }
4303a266c7d5SChris Wilson 
4304a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4305a266c7d5SChris Wilson {
43062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4307a266c7d5SChris Wilson 	int pipe;
4308a266c7d5SChris Wilson 
4309a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
43100706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4311a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4312a266c7d5SChris Wilson 	}
4313a266c7d5SChris Wilson 
431400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4315055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
431655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4317a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
431855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
431955b39755SChris Wilson 	}
4320a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4321a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4322a266c7d5SChris Wilson 
4323a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4324a266c7d5SChris Wilson }
4325a266c7d5SChris Wilson 
4326a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4327a266c7d5SChris Wilson {
43282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4329a266c7d5SChris Wilson 	int pipe;
4330a266c7d5SChris Wilson 
43310706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4332a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4333a266c7d5SChris Wilson 
4334a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4335055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4336a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4337a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4338a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4339a266c7d5SChris Wilson 	POSTING_READ(IER);
4340a266c7d5SChris Wilson }
4341a266c7d5SChris Wilson 
4342a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4343a266c7d5SChris Wilson {
43442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4345bbba0a97SChris Wilson 	u32 enable_mask;
4346a266c7d5SChris Wilson 	u32 error_mask;
4347a266c7d5SChris Wilson 
4348a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4349bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4350adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4351bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4352bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4353bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4354bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4355bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4356bbba0a97SChris Wilson 
4357bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
435821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
435921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4360bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4361bbba0a97SChris Wilson 
436291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4363bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4364a266c7d5SChris Wilson 
4365b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4366b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4367d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4368755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4369755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4370755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4371d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4372a266c7d5SChris Wilson 
4373a266c7d5SChris Wilson 	/*
4374a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4375a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4376a266c7d5SChris Wilson 	 */
437791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4378a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4379a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4380a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4381a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4382a266c7d5SChris Wilson 	} else {
4383a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4384a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4385a266c7d5SChris Wilson 	}
4386a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4387a266c7d5SChris Wilson 
4388a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4389a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4390a266c7d5SChris Wilson 	POSTING_READ(IER);
4391a266c7d5SChris Wilson 
43920706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
439320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
439420afbda2SDaniel Vetter 
439591d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
439620afbda2SDaniel Vetter 
439720afbda2SDaniel Vetter 	return 0;
439820afbda2SDaniel Vetter }
439920afbda2SDaniel Vetter 
440091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
440120afbda2SDaniel Vetter {
440220afbda2SDaniel Vetter 	u32 hotplug_en;
440320afbda2SDaniel Vetter 
4404b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4405b5ea2d56SDaniel Vetter 
4406adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4407e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
440891d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4409a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4410a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4411a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4412a266c7d5SChris Wilson 	*/
441391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4414a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4415a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4416a266c7d5SChris Wilson 
4417a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44180706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4419f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4420f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4421f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44220706f17cSEgbert Eich 					     hotplug_en);
4423a266c7d5SChris Wilson }
4424a266c7d5SChris Wilson 
4425ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4426a266c7d5SChris Wilson {
442745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
44282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4429a266c7d5SChris Wilson 	u32 iir, new_iir;
4430a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4431a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
443221ad8330SVille Syrjälä 	u32 flip_mask =
443321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
443421ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4435a266c7d5SChris Wilson 
44362dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44372dd2a883SImre Deak 		return IRQ_NONE;
44382dd2a883SImre Deak 
44391f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44401f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44411f814dacSImre Deak 
4442a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4443a266c7d5SChris Wilson 
4444a266c7d5SChris Wilson 	for (;;) {
4445501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
44462c8ba29fSChris Wilson 		bool blc_event = false;
44472c8ba29fSChris Wilson 
4448a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4449a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4450a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4451a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4452a266c7d5SChris Wilson 		 */
4453222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4454a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4455aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4456a266c7d5SChris Wilson 
4457055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4458f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4459a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4460a266c7d5SChris Wilson 
4461a266c7d5SChris Wilson 			/*
4462a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4463a266c7d5SChris Wilson 			 */
4464a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4465a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4466501e01d7SVille Syrjälä 				irq_received = true;
4467a266c7d5SChris Wilson 			}
4468a266c7d5SChris Wilson 		}
4469222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4470a266c7d5SChris Wilson 
4471a266c7d5SChris Wilson 		if (!irq_received)
4472a266c7d5SChris Wilson 			break;
4473a266c7d5SChris Wilson 
4474a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4475a266c7d5SChris Wilson 
4476a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
44771ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
44781ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
44791ae3c34cSVille Syrjälä 			if (hotplug_status)
448091d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
44811ae3c34cSVille Syrjälä 		}
4482a266c7d5SChris Wilson 
448321ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4484a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4485a266c7d5SChris Wilson 
4486a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44874a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4488a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
44894a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VCS]);
4490a266c7d5SChris Wilson 
4491055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4492*5a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4493*5a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
4494*5a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4495a266c7d5SChris Wilson 
4496a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4497a266c7d5SChris Wilson 				blc_event = true;
44984356d586SDaniel Vetter 
44994356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
450091d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4501a266c7d5SChris Wilson 
45021f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
45031f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
45042d9d2b0bSVille Syrjälä 		}
4505a266c7d5SChris Wilson 
4506a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
450791d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4508a266c7d5SChris Wilson 
4509515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
451091d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4511515ac2bbSDaniel Vetter 
4512a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4513a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4514a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4515a266c7d5SChris Wilson 		 * we would never get another interrupt.
4516a266c7d5SChris Wilson 		 *
4517a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4518a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4519a266c7d5SChris Wilson 		 * another one.
4520a266c7d5SChris Wilson 		 *
4521a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4522a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4523a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4524a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4525a266c7d5SChris Wilson 		 * stray interrupts.
4526a266c7d5SChris Wilson 		 */
4527a266c7d5SChris Wilson 		iir = new_iir;
4528a266c7d5SChris Wilson 	}
4529a266c7d5SChris Wilson 
45301f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45311f814dacSImre Deak 
4532a266c7d5SChris Wilson 	return ret;
4533a266c7d5SChris Wilson }
4534a266c7d5SChris Wilson 
4535a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4536a266c7d5SChris Wilson {
45372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4538a266c7d5SChris Wilson 	int pipe;
4539a266c7d5SChris Wilson 
4540a266c7d5SChris Wilson 	if (!dev_priv)
4541a266c7d5SChris Wilson 		return;
4542a266c7d5SChris Wilson 
45430706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4544a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4545a266c7d5SChris Wilson 
4546a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4547055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4548a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4549a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4550a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4551a266c7d5SChris Wilson 
4552055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4553a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4554a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4555a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4556a266c7d5SChris Wilson }
4557a266c7d5SChris Wilson 
4558fca52a55SDaniel Vetter /**
4559fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4560fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4561fca52a55SDaniel Vetter  *
4562fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4563fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4564fca52a55SDaniel Vetter  */
4565b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4566f71d4af4SJesse Barnes {
4567b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
45688b2e326dSChris Wilson 
456977913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
457077913b39SJani Nikula 
4571c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4572a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
45738b2e326dSChris Wilson 
4574a6706b45SDeepak S 	/* Let's track the enabled rps events */
4575666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45766c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
45776f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
457831685c25SDeepak S 	else
4579a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4580a6706b45SDeepak S 
4581737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4582737b1506SChris Wilson 			  i915_hangcheck_elapsed);
458361bac78eSDaniel Vetter 
4584b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
45854cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
45864cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4587b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4588f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4589fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4590391f75e2SVille Syrjälä 	} else {
4591391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4592391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4593f71d4af4SJesse Barnes 	}
4594f71d4af4SJesse Barnes 
459521da2700SVille Syrjälä 	/*
459621da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
459721da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
459821da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
459921da2700SVille Syrjälä 	 */
4600b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
460121da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
460221da2700SVille Syrjälä 
4603f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4604f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4605f71d4af4SJesse Barnes 
4606b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
460743f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
460843f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
460943f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
461043f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
461143f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
461243f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
461343f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4614b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
46157e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
46167e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
46177e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
46187e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
46197e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
46207e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4621fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4622b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4623abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4624723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4625abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4626abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4627abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4628abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
46296dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4630e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46316dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
46326dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46336dbf30ceSVille Syrjälä 		else
46343a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4635f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4636f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4637723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4638f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4639f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4640f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4641f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4642e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4643f71d4af4SJesse Barnes 	} else {
46447e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4645c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4646c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4647c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4648c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
46497e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4650a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4651a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4652a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4653a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4654c2798b19SChris Wilson 		} else {
4655a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4656a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4657a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4658a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4659c2798b19SChris Wilson 		}
4660778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4661778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4662f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4663f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4664f71d4af4SJesse Barnes 	}
4665f71d4af4SJesse Barnes }
466620afbda2SDaniel Vetter 
4667fca52a55SDaniel Vetter /**
4668fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4669fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4670fca52a55SDaniel Vetter  *
4671fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4672fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4673fca52a55SDaniel Vetter  *
4674fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4675fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4676fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4677fca52a55SDaniel Vetter  */
46782aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
46792aeb7d3aSDaniel Vetter {
46802aeb7d3aSDaniel Vetter 	/*
46812aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
46822aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
46832aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
46842aeb7d3aSDaniel Vetter 	 */
46852aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
46862aeb7d3aSDaniel Vetter 
46872aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
46882aeb7d3aSDaniel Vetter }
46892aeb7d3aSDaniel Vetter 
4690fca52a55SDaniel Vetter /**
4691fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4692fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4693fca52a55SDaniel Vetter  *
4694fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4695fca52a55SDaniel Vetter  * resources acquired in the init functions.
4696fca52a55SDaniel Vetter  */
46972aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
46982aeb7d3aSDaniel Vetter {
46992aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
47002aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
47012aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47022aeb7d3aSDaniel Vetter }
47032aeb7d3aSDaniel Vetter 
4704fca52a55SDaniel Vetter /**
4705fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4706fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4707fca52a55SDaniel Vetter  *
4708fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4709fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4710fca52a55SDaniel Vetter  */
4711b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4712c67a470bSPaulo Zanoni {
4713b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
47142aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
47152dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4716c67a470bSPaulo Zanoni }
4717c67a470bSPaulo Zanoni 
4718fca52a55SDaniel Vetter /**
4719fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4720fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4721fca52a55SDaniel Vetter  *
4722fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4723fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4724fca52a55SDaniel Vetter  */
4725b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4726c67a470bSPaulo Zanoni {
47272aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4728b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4729b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4730c67a470bSPaulo Zanoni }
4731