1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula 373c0deb14SJani Nikula #include "display/icl_dsi_regs.h" 387785ae0bSVille Syrjälä #include "display/intel_de.h" 39fd2b94a5SJani Nikula #include "display/intel_display_trace.h" 401d455f8dSJani Nikula #include "display/intel_display_types.h" 41df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 42df0566a6SJani Nikula #include "display/intel_hotplug.h" 43df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 44df0566a6SJani Nikula #include "display/intel_psr.h" 45df0566a6SJani Nikula 46b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 472239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 48cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 49d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 500d6419e9SMatt Roper #include "gt/intel_gt_regs.h" 513e7abf81SAndi Shyti #include "gt/intel_rps.h" 522239e6dfSDaniele Ceraolo Spurio 5324524e3fSJani Nikula #include "i915_driver.h" 54c0e09200SDave Airlie #include "i915_drv.h" 55440e2b3dSJani Nikula #include "i915_irq.h" 56d13616dbSJani Nikula #include "intel_pm.h" 57c0e09200SDave Airlie 58fca52a55SDaniel Vetter /** 59fca52a55SDaniel Vetter * DOC: interrupt handling 60fca52a55SDaniel Vetter * 61fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 62fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 63fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 64fca52a55SDaniel Vetter */ 65fca52a55SDaniel Vetter 669c6508b9SThomas Gleixner /* 679c6508b9SThomas Gleixner * Interrupt statistic for PMU. Increments the counter only if the 6878f48aa6SBo Liu * interrupt originated from the GPU so interrupts from a device which 699c6508b9SThomas Gleixner * shares the interrupt line are not accounted. 709c6508b9SThomas Gleixner */ 719c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915, 729c6508b9SThomas Gleixner irqreturn_t res) 739c6508b9SThomas Gleixner { 749c6508b9SThomas Gleixner if (unlikely(res != IRQ_HANDLED)) 759c6508b9SThomas Gleixner return; 769c6508b9SThomas Gleixner 779c6508b9SThomas Gleixner /* 789c6508b9SThomas Gleixner * A clever compiler translates that into INC. A not so clever one 799c6508b9SThomas Gleixner * should at least prevent store tearing. 809c6508b9SThomas Gleixner */ 819c6508b9SThomas Gleixner WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1); 829c6508b9SThomas Gleixner } 839c6508b9SThomas Gleixner 8448ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 852ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 862ea63927SVille Syrjälä enum hpd_pin pin); 8748ef15d3SJosé Roberto de Souza 88e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 89e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 90e4ce95aaSVille Syrjälä }; 91e4ce95aaSVille Syrjälä 9223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 9323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 9423bb4cb5SVille Syrjälä }; 9523bb4cb5SVille Syrjälä 963a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 97e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 983a3b3c7dSVille Syrjälä }; 993a3b3c7dSVille Syrjälä 1007c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 101e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 102e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 103e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 104e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 1057203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 106e5868a31SEgbert Eich }; 107e5868a31SEgbert Eich 1087c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 109e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 11073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 111e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 112e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 1137203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 114e5868a31SEgbert Eich }; 115e5868a31SEgbert Eich 11626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 11774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 11826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 11926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 12026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1217203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 12226951cafSXiong Zhang }; 12326951cafSXiong Zhang 1247c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 125e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 126e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 127e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 128e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 129e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1307203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 131e5868a31SEgbert Eich }; 132e5868a31SEgbert Eich 1337c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 134e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 135e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 136e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 137e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 138e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1397203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 140e5868a31SEgbert Eich }; 141e5868a31SEgbert Eich 1424bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 143e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 144e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 145e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 146e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 147e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1487203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 149e5868a31SEgbert Eich }; 150e5868a31SEgbert Eich 151e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 152e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 153e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 154e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 155e0a20ad7SShashank Sharma }; 156e0a20ad7SShashank Sharma 157b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1585b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1595b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1605b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1615b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1625b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1635b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 16448ef15d3SJosé Roberto de Souza }; 16548ef15d3SJosé Roberto de Souza 16631604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1675f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1685f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1695f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 17097011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 17197011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 17297011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 17397011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 17497011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 17597011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 17652dfdba0SLucas De Marchi }; 17752dfdba0SLucas De Marchi 178229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1795f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1805f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1815f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1825f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 1832f8a6699SMatt Roper [HPD_PORT_TC1] = SDE_TC_HOTPLUG_DG2(HPD_PORT_TC1), 184229f31e2SLucas De Marchi }; 185229f31e2SLucas De Marchi 1860398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1870398993bSVille Syrjälä { 1880398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1890398993bSVille Syrjälä 1900398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1910398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1920398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1930398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1940398993bSVille Syrjälä else 1950398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1960398993bSVille Syrjälä return; 1970398993bSVille Syrjälä } 1980398993bSVille Syrjälä 199373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) 2000398993bSVille Syrjälä hpd->hpd = hpd_gen11; 20170bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 2020398993bSVille Syrjälä hpd->hpd = hpd_bxt; 203373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 8) 2040398993bSVille Syrjälä hpd->hpd = hpd_bdw; 205373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 7) 2060398993bSVille Syrjälä hpd->hpd = hpd_ivb; 2070398993bSVille Syrjälä else 2080398993bSVille Syrjälä hpd->hpd = hpd_ilk; 2090398993bSVille Syrjälä 210229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 211229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 2120398993bSVille Syrjälä return; 2130398993bSVille Syrjälä 2143176fb66SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1) 215229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 216fa58c9e4SAnusha Srivatsa else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2170398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 2180398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 2190398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 2200398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2210398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2220398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2230398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2240398993bSVille Syrjälä else 2250398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2260398993bSVille Syrjälä } 2270398993bSVille Syrjälä 228aca9310aSAnshuman Gupta static void 229aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 230aca9310aSAnshuman Gupta { 2317794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe); 232aca9310aSAnshuman Gupta 233aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 234aca9310aSAnshuman Gupta } 235aca9310aSAnshuman Gupta 236cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 23768eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 23868eb49b1SPaulo Zanoni { 23965f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 24065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 24168eb49b1SPaulo Zanoni 24265f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 24368eb49b1SPaulo Zanoni 2445c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 24565f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24765f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24968eb49b1SPaulo Zanoni } 2505c502442SPaulo Zanoni 251cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 25268eb49b1SPaulo Zanoni { 25365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 25465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 255a9d356a6SPaulo Zanoni 25665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 25768eb49b1SPaulo Zanoni 25868eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 25965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 26265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26368eb49b1SPaulo Zanoni } 26468eb49b1SPaulo Zanoni 265337ba017SPaulo Zanoni /* 266337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 267337ba017SPaulo Zanoni */ 26865f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 269b51a2842SVille Syrjälä { 27065f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 271b51a2842SVille Syrjälä 272b51a2842SVille Syrjälä if (val == 0) 273b51a2842SVille Syrjälä return; 274b51a2842SVille Syrjälä 275a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 276a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 277f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 27865f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 28065f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 28165f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 282b51a2842SVille Syrjälä } 283337ba017SPaulo Zanoni 28465f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 285e9e9848aSVille Syrjälä { 28665f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 287e9e9848aSVille Syrjälä 288e9e9848aSVille Syrjälä if (val == 0) 289e9e9848aSVille Syrjälä return; 290e9e9848aSVille Syrjälä 291a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 292a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2939d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 29465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 29665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 298e9e9848aSVille Syrjälä } 299e9e9848aSVille Syrjälä 300cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 30168eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 30268eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 30368eb49b1SPaulo Zanoni i915_reg_t iir) 30468eb49b1SPaulo Zanoni { 30565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 30635079899SPaulo Zanoni 30765f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 30865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 30965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 31068eb49b1SPaulo Zanoni } 31135079899SPaulo Zanoni 312cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 3132918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 31468eb49b1SPaulo Zanoni { 31565f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 31668eb49b1SPaulo Zanoni 31765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 31865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 31965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 32068eb49b1SPaulo Zanoni } 32168eb49b1SPaulo Zanoni 3220706f17cSEgbert Eich /* For display hotplug interrupt */ 3230706f17cSEgbert Eich static inline void 3240706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 325a9c287c9SJani Nikula u32 mask, 326a9c287c9SJani Nikula u32 bits) 3270706f17cSEgbert Eich { 328a9c287c9SJani Nikula u32 val; 3290706f17cSEgbert Eich 33067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 33148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3320706f17cSEgbert Eich 3332939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN); 3340706f17cSEgbert Eich val &= ~mask; 3350706f17cSEgbert Eich val |= bits; 3362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val); 3370706f17cSEgbert Eich } 3380706f17cSEgbert Eich 3390706f17cSEgbert Eich /** 3400706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3410706f17cSEgbert Eich * @dev_priv: driver private 3420706f17cSEgbert Eich * @mask: bits to update 3430706f17cSEgbert Eich * @bits: bits to enable 3440706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3450706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3460706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3470706f17cSEgbert Eich * function is usually not called from a context where the lock is 3480706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3490706f17cSEgbert Eich * version is also available. 3500706f17cSEgbert Eich */ 3510706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 352a9c287c9SJani Nikula u32 mask, 353a9c287c9SJani Nikula u32 bits) 3540706f17cSEgbert Eich { 3550706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3560706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3570706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3580706f17cSEgbert Eich } 3590706f17cSEgbert Eich 360d9dc34f1SVille Syrjälä /** 361d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 362d9dc34f1SVille Syrjälä * @dev_priv: driver private 363d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 364d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 365d9dc34f1SVille Syrjälä */ 3669e6dcf33SJani Nikula static void ilk_update_display_irq(struct drm_i915_private *dev_priv, 3679e6dcf33SJani Nikula u32 interrupt_mask, u32 enabled_irq_mask) 368036a4a7dSZhenyu Wang { 369a9c287c9SJani Nikula u32 new_val; 370d9dc34f1SVille Syrjälä 37167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 373d9dc34f1SVille Syrjälä 374d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 375d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 376d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 377d9dc34f1SVille Syrjälä 378e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 379e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 380d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3812939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 3822939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 383036a4a7dSZhenyu Wang } 384036a4a7dSZhenyu Wang } 385036a4a7dSZhenyu Wang 3869e6dcf33SJani Nikula void ilk_enable_display_irq(struct drm_i915_private *i915, u32 bits) 3879e6dcf33SJani Nikula { 3889e6dcf33SJani Nikula ilk_update_display_irq(i915, bits, bits); 3899e6dcf33SJani Nikula } 3909e6dcf33SJani Nikula 3919e6dcf33SJani Nikula void ilk_disable_display_irq(struct drm_i915_private *i915, u32 bits) 3929e6dcf33SJani Nikula { 3939e6dcf33SJani Nikula ilk_update_display_irq(i915, bits, 0); 3949e6dcf33SJani Nikula } 3959e6dcf33SJani Nikula 3960961021aSBen Widawsky /** 3973a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3983a3b3c7dSVille Syrjälä * @dev_priv: driver private 3993a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4003a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4013a3b3c7dSVille Syrjälä */ 4023a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 403a9c287c9SJani Nikula u32 interrupt_mask, 404a9c287c9SJani Nikula u32 enabled_irq_mask) 4053a3b3c7dSVille Syrjälä { 406a9c287c9SJani Nikula u32 new_val; 407a9c287c9SJani Nikula u32 old_val; 4083a3b3c7dSVille Syrjälä 40967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4103a3b3c7dSVille Syrjälä 41148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 4123a3b3c7dSVille Syrjälä 41348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 4143a3b3c7dSVille Syrjälä return; 4153a3b3c7dSVille Syrjälä 4162939eb06SJani Nikula old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4173a3b3c7dSVille Syrjälä 4183a3b3c7dSVille Syrjälä new_val = old_val; 4193a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4203a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4213a3b3c7dSVille Syrjälä 4223a3b3c7dSVille Syrjälä if (new_val != old_val) { 4232939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 4242939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4253a3b3c7dSVille Syrjälä } 4263a3b3c7dSVille Syrjälä } 4273a3b3c7dSVille Syrjälä 4283a3b3c7dSVille Syrjälä /** 429013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 430013d3752SVille Syrjälä * @dev_priv: driver private 431013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 432013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 433013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 434013d3752SVille Syrjälä */ 4359e6dcf33SJani Nikula static void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 4369e6dcf33SJani Nikula enum pipe pipe, u32 interrupt_mask, 437a9c287c9SJani Nikula u32 enabled_irq_mask) 438013d3752SVille Syrjälä { 439a9c287c9SJani Nikula u32 new_val; 440013d3752SVille Syrjälä 44167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 442013d3752SVille Syrjälä 44348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 444013d3752SVille Syrjälä 44548a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 446013d3752SVille Syrjälä return; 447013d3752SVille Syrjälä 448013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 449013d3752SVille Syrjälä new_val &= ~interrupt_mask; 450013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 451013d3752SVille Syrjälä 452013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 453013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 4542939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 4552939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 456013d3752SVille Syrjälä } 457013d3752SVille Syrjälä } 458013d3752SVille Syrjälä 4599e6dcf33SJani Nikula void bdw_enable_pipe_irq(struct drm_i915_private *i915, 4609e6dcf33SJani Nikula enum pipe pipe, u32 bits) 4619e6dcf33SJani Nikula { 4629e6dcf33SJani Nikula bdw_update_pipe_irq(i915, pipe, bits, bits); 4639e6dcf33SJani Nikula } 4649e6dcf33SJani Nikula 4659e6dcf33SJani Nikula void bdw_disable_pipe_irq(struct drm_i915_private *i915, 4669e6dcf33SJani Nikula enum pipe pipe, u32 bits) 4679e6dcf33SJani Nikula { 4689e6dcf33SJani Nikula bdw_update_pipe_irq(i915, pipe, bits, 0); 4699e6dcf33SJani Nikula } 4709e6dcf33SJani Nikula 471013d3752SVille Syrjälä /** 472fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 473fee884edSDaniel Vetter * @dev_priv: driver private 474fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 475fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 476fee884edSDaniel Vetter */ 4779e6dcf33SJani Nikula static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 478a9c287c9SJani Nikula u32 interrupt_mask, 479a9c287c9SJani Nikula u32 enabled_irq_mask) 480fee884edSDaniel Vetter { 4812939eb06SJani Nikula u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 482fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 483fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 484fee884edSDaniel Vetter 48548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 48615a17aaeSDaniel Vetter 48767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 488fee884edSDaniel Vetter 48948a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 490c67a470bSPaulo Zanoni return; 491c67a470bSPaulo Zanoni 4922939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 4932939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 494fee884edSDaniel Vetter } 4958664281bSPaulo Zanoni 4969e6dcf33SJani Nikula void ibx_enable_display_interrupt(struct drm_i915_private *i915, u32 bits) 4979e6dcf33SJani Nikula { 4989e6dcf33SJani Nikula ibx_display_interrupt_update(i915, bits, bits); 4999e6dcf33SJani Nikula } 5009e6dcf33SJani Nikula 5019e6dcf33SJani Nikula void ibx_disable_display_interrupt(struct drm_i915_private *i915, u32 bits) 5029e6dcf33SJani Nikula { 5039e6dcf33SJani Nikula ibx_display_interrupt_update(i915, bits, 0); 5049e6dcf33SJani Nikula } 5059e6dcf33SJani Nikula 5066b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 5076b12ca56SVille Syrjälä enum pipe pipe) 5087c463586SKeith Packard { 5096b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 51010c59c51SImre Deak u32 enable_mask = status_mask << 16; 51110c59c51SImre Deak 5126b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 5136b12ca56SVille Syrjälä 514373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 5) 5156b12ca56SVille Syrjälä goto out; 5166b12ca56SVille Syrjälä 51710c59c51SImre Deak /* 518724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 519724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 52010c59c51SImre Deak */ 52148a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 52248a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 52310c59c51SImre Deak return 0; 524724a6905SVille Syrjälä /* 525724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 526724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 527724a6905SVille Syrjälä */ 52848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 52948a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 530724a6905SVille Syrjälä return 0; 53110c59c51SImre Deak 53210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 53310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 53410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 53510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 53610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 53710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 53810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 53910c59c51SImre Deak 5406b12ca56SVille Syrjälä out: 54148a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 54248a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 5436b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 5446b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 5456b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 5466b12ca56SVille Syrjälä 54710c59c51SImre Deak return enable_mask; 54810c59c51SImre Deak } 54910c59c51SImre Deak 5506b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5516b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 552755e9019SImre Deak { 5536b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 554755e9019SImre Deak u32 enable_mask; 555755e9019SImre Deak 55648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5576b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5586b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5596b12ca56SVille Syrjälä 5606b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 56148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5626b12ca56SVille Syrjälä 5636b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5646b12ca56SVille Syrjälä return; 5656b12ca56SVille Syrjälä 5666b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5676b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5686b12ca56SVille Syrjälä 5692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5702939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 571755e9019SImre Deak } 572755e9019SImre Deak 5736b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5746b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 575755e9019SImre Deak { 5766b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 577755e9019SImre Deak u32 enable_mask; 578755e9019SImre Deak 57948a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5806b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5816b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5826b12ca56SVille Syrjälä 5836b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 58448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5856b12ca56SVille Syrjälä 5866b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5876b12ca56SVille Syrjälä return; 5886b12ca56SVille Syrjälä 5896b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5906b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5916b12ca56SVille Syrjälä 5922939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5932939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 594755e9019SImre Deak } 595755e9019SImre Deak 596f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 597f3e30485SVille Syrjälä { 598f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 599f3e30485SVille Syrjälä return false; 600f3e30485SVille Syrjälä 601f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 602f3e30485SVille Syrjälä } 603f3e30485SVille Syrjälä 604c0e09200SDave Airlie /** 605f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 60614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 60701c66889SZhao Yakui */ 60891d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 60901c66889SZhao Yakui { 610f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 611f49e38ddSJani Nikula return; 612f49e38ddSJani Nikula 61313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 61401c66889SZhao Yakui 615755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 616373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 4) 6173b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 618755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6191ec14ad3SChris Wilson 62013321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 62101c66889SZhao Yakui } 62201c66889SZhao Yakui 623f75f3746SVille Syrjälä /* 624f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 625f75f3746SVille Syrjälä * around the vertical blanking period. 626f75f3746SVille Syrjälä * 627f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 628f75f3746SVille Syrjälä * vblank_start >= 3 629f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 630f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 631f75f3746SVille Syrjälä * vtotal = vblank_start + 3 632f75f3746SVille Syrjälä * 633f75f3746SVille Syrjälä * start of vblank: 634f75f3746SVille Syrjälä * latch double buffered registers 635f75f3746SVille Syrjälä * increment frame counter (ctg+) 636f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 637f75f3746SVille Syrjälä * | 638f75f3746SVille Syrjälä * | frame start: 639f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 640f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 641f75f3746SVille Syrjälä * | | 642f75f3746SVille Syrjälä * | | start of vsync: 643f75f3746SVille Syrjälä * | | generate vsync interrupt 644f75f3746SVille Syrjälä * | | | 645f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 646f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 647f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 648f75f3746SVille Syrjälä * | | <----vs-----> | 649f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 650f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 651f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 652f75f3746SVille Syrjälä * | | | 653f75f3746SVille Syrjälä * last visible pixel first visible pixel 654f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 655f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 656f75f3746SVille Syrjälä * 657f75f3746SVille Syrjälä * x = horizontal active 658f75f3746SVille Syrjälä * _ = horizontal blanking 659f75f3746SVille Syrjälä * hs = horizontal sync 660f75f3746SVille Syrjälä * va = vertical active 661f75f3746SVille Syrjälä * vb = vertical blanking 662f75f3746SVille Syrjälä * vs = vertical sync 663f75f3746SVille Syrjälä * vbs = vblank_start (number) 664f75f3746SVille Syrjälä * 665f75f3746SVille Syrjälä * Summary: 666f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 667f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 668f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 669f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 670f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 671f75f3746SVille Syrjälä */ 672f75f3746SVille Syrjälä 67342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 67442f52ef8SKeith Packard * we use as a pipe index 67542f52ef8SKeith Packard */ 67608fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6770a3e67a4SJesse Barnes { 67808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 67908fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 68032db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 68108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 682f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6830b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 684694e409dSVille Syrjälä unsigned long irqflags; 685391f75e2SVille Syrjälä 68632db0b65SVille Syrjälä /* 68732db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 68832db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 68932db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 69032db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 69132db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 69232db0b65SVille Syrjälä * is still in a working state. However the core vblank code 69332db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 69432db0b65SVille Syrjälä * when we've told it that we don't have a working frame 69532db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 69632db0b65SVille Syrjälä */ 69732db0b65SVille Syrjälä if (!vblank->max_vblank_count) 69832db0b65SVille Syrjälä return 0; 69932db0b65SVille Syrjälä 7000b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7010b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7020b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7030b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7040b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 705391f75e2SVille Syrjälä 7060b2a8e09SVille Syrjälä /* Convert to pixel count */ 7070b2a8e09SVille Syrjälä vbl_start *= htotal; 7080b2a8e09SVille Syrjälä 7090b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7100b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7110b2a8e09SVille Syrjälä 7129db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7139db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7145eddb70bSChris Wilson 715694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 716694e409dSVille Syrjälä 7170a3e67a4SJesse Barnes /* 7180a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7190a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7200a3e67a4SJesse Barnes * register. 7210a3e67a4SJesse Barnes */ 7220a3e67a4SJesse Barnes do { 7238cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 7248cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 7258cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 7260a3e67a4SJesse Barnes } while (high1 != high2); 7270a3e67a4SJesse Barnes 728694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 729694e409dSVille Syrjälä 7305eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 731391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7325eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 733391f75e2SVille Syrjälä 734391f75e2SVille Syrjälä /* 735391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 736391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 737391f75e2SVille Syrjälä * counter against vblank start. 738391f75e2SVille Syrjälä */ 739edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7400a3e67a4SJesse Barnes } 7410a3e67a4SJesse Barnes 74208fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 7439880b7a5SJesse Barnes { 74408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 74533267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 74608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 7479880b7a5SJesse Barnes 74833267703SVandita Kulkarni if (!vblank->max_vblank_count) 74933267703SVandita Kulkarni return 0; 75033267703SVandita Kulkarni 7512939eb06SJani Nikula return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 7529880b7a5SJesse Barnes } 7539880b7a5SJesse Barnes 75406d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc) 755aec0246fSUma Shankar { 756aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 757aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 758aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 759aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 760aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 761aec0246fSUma Shankar u32 clock = mode->crtc_clock; 76206d6fda5SVille Syrjälä u32 scan_prev_time, scan_curr_time, scan_post_time; 763aec0246fSUma Shankar 764aec0246fSUma Shankar /* 765aec0246fSUma Shankar * To avoid the race condition where we might cross into the 766aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 767aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 768aec0246fSUma Shankar * during the same frame. 769aec0246fSUma Shankar */ 770aec0246fSUma Shankar do { 771aec0246fSUma Shankar /* 772aec0246fSUma Shankar * This field provides read back of the display 773aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 774aec0246fSUma Shankar * is sampled at every start of vertical blank. 775aec0246fSUma Shankar */ 7768cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7778cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 778aec0246fSUma Shankar 779aec0246fSUma Shankar /* 780aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 781aec0246fSUma Shankar * time stamp value. 782aec0246fSUma Shankar */ 7838cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 784aec0246fSUma Shankar 7858cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7868cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 787aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 788aec0246fSUma Shankar 78906d6fda5SVille Syrjälä return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 790aec0246fSUma Shankar clock), 1000 * htotal); 79106d6fda5SVille Syrjälä } 79206d6fda5SVille Syrjälä 79306d6fda5SVille Syrjälä /* 79406d6fda5SVille Syrjälä * On certain encoders on certain platforms, pipe 79506d6fda5SVille Syrjälä * scanline register will not work to get the scanline, 79606d6fda5SVille Syrjälä * since the timings are driven from the PORT or issues 79706d6fda5SVille Syrjälä * with scanline register updates. 79806d6fda5SVille Syrjälä * This function will use Framestamp and current 79906d6fda5SVille Syrjälä * timestamp registers to calculate the scanline. 80006d6fda5SVille Syrjälä */ 80106d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 80206d6fda5SVille Syrjälä { 80306d6fda5SVille Syrjälä struct drm_vblank_crtc *vblank = 80406d6fda5SVille Syrjälä &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 80506d6fda5SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 80606d6fda5SVille Syrjälä u32 vblank_start = mode->crtc_vblank_start; 80706d6fda5SVille Syrjälä u32 vtotal = mode->crtc_vtotal; 80806d6fda5SVille Syrjälä u32 scanline; 80906d6fda5SVille Syrjälä 81006d6fda5SVille Syrjälä scanline = intel_crtc_scanlines_since_frame_timestamp(crtc); 811aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 812aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 813aec0246fSUma Shankar 814aec0246fSUma Shankar return scanline; 815aec0246fSUma Shankar } 816aec0246fSUma Shankar 8178cbda6b2SJani Nikula /* 8188cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 8198cbda6b2SJani Nikula * forcewake etc. 8208cbda6b2SJani Nikula */ 821a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 822a225f079SVille Syrjälä { 823a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8255caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8265caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 827a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 82880715b2fSVille Syrjälä int position, vtotal; 829a225f079SVille Syrjälä 83072259536SVille Syrjälä if (!crtc->active) 8312c6afc36SVille Syrjälä return 0; 83272259536SVille Syrjälä 8335caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8345caa0feaSDaniel Vetter mode = &vblank->hwmode; 8355caa0feaSDaniel Vetter 836af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 837aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 838aec0246fSUma Shankar 83980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 840a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 841a225f079SVille Syrjälä vtotal /= 2; 842a225f079SVille Syrjälä 84396e4c3c0SVille Syrjälä position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK; 844a225f079SVille Syrjälä 845a225f079SVille Syrjälä /* 84641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 84741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 84841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 84941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 85041b578fbSJesse Barnes * 85141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 85241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 85341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 85441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 85541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 85641b578fbSJesse Barnes */ 85791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 85841b578fbSJesse Barnes int i, temp; 85941b578fbSJesse Barnes 86041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 86141b578fbSJesse Barnes udelay(1); 86296e4c3c0SVille Syrjälä temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & PIPEDSL_LINE_MASK; 86341b578fbSJesse Barnes if (temp != position) { 86441b578fbSJesse Barnes position = temp; 86541b578fbSJesse Barnes break; 86641b578fbSJesse Barnes } 86741b578fbSJesse Barnes } 86841b578fbSJesse Barnes } 86941b578fbSJesse Barnes 87041b578fbSJesse Barnes /* 87180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 87280715b2fSVille Syrjälä * scanline_offset adjustment. 873a225f079SVille Syrjälä */ 87480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 875a225f079SVille Syrjälä } 876a225f079SVille Syrjälä 8774bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8784bbffbf3SThomas Zimmermann bool in_vblank_irq, 8794bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8803bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8813bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8820af7e4dfSMario Kleiner { 8834bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 884fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8854bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 886e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8873aa18df8SVille Syrjälä int position; 88878e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 889ad3543edSMario Kleiner unsigned long irqflags; 890373abf1aSMatt Roper bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 || 89193e7e61eSLucas De Marchi IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 || 892af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8930af7e4dfSMario Kleiner 89448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 89500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 89600376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8979db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8981bf6ad62SDaniel Vetter return false; 8990af7e4dfSMario Kleiner } 9000af7e4dfSMario Kleiner 901c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 90278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 903c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 904c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 905c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9060af7e4dfSMario Kleiner 907d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 908d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 909d31faf65SVille Syrjälä vbl_end /= 2; 910d31faf65SVille Syrjälä vtotal /= 2; 911d31faf65SVille Syrjälä } 912d31faf65SVille Syrjälä 913ad3543edSMario Kleiner /* 914ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 915ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 916ad3543edSMario Kleiner * following code must not block on uncore.lock. 917ad3543edSMario Kleiner */ 918ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 921ad3543edSMario Kleiner 922ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 923ad3543edSMario Kleiner if (stime) 924ad3543edSMario Kleiner *stime = ktime_get(); 925ad3543edSMario Kleiner 9267a2ec4a0SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_VRR) { 9277a2ec4a0SVille Syrjälä int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc); 9287a2ec4a0SVille Syrjälä 9297a2ec4a0SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9307a2ec4a0SVille Syrjälä 9317a2ec4a0SVille Syrjälä /* 9327a2ec4a0SVille Syrjälä * Already exiting vblank? If so, shift our position 9337a2ec4a0SVille Syrjälä * so it looks like we're already apporaching the full 9347a2ec4a0SVille Syrjälä * vblank end. This should make the generated timestamp 9357a2ec4a0SVille Syrjälä * more or less match when the active portion will start. 9367a2ec4a0SVille Syrjälä */ 9377a2ec4a0SVille Syrjälä if (position >= vbl_start && scanlines < position) 9387a2ec4a0SVille Syrjälä position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1); 9397a2ec4a0SVille Syrjälä } else if (use_scanline_counter) { 9400af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9410af7e4dfSMario Kleiner * scanout position from Display scan line register. 9420af7e4dfSMario Kleiner */ 943e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9440af7e4dfSMario Kleiner } else { 9450af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9460af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9470af7e4dfSMario Kleiner * scanout position. 9480af7e4dfSMario Kleiner */ 9498cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9500af7e4dfSMario Kleiner 9513aa18df8SVille Syrjälä /* convert to pixel counts */ 9523aa18df8SVille Syrjälä vbl_start *= htotal; 9533aa18df8SVille Syrjälä vbl_end *= htotal; 9543aa18df8SVille Syrjälä vtotal *= htotal; 95578e8fc6bSVille Syrjälä 95678e8fc6bSVille Syrjälä /* 9577e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9587e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9597e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9607e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9617e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9627e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9637e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9647e78f1cbSVille Syrjälä */ 9657e78f1cbSVille Syrjälä if (position >= vtotal) 9667e78f1cbSVille Syrjälä position = vtotal - 1; 9677e78f1cbSVille Syrjälä 9687e78f1cbSVille Syrjälä /* 96978e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 97078e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 97178e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 97278e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 97378e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 97478e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 97578e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 97678e8fc6bSVille Syrjälä */ 97778e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9783aa18df8SVille Syrjälä } 9793aa18df8SVille Syrjälä 980ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 981ad3543edSMario Kleiner if (etime) 982ad3543edSMario Kleiner *etime = ktime_get(); 983ad3543edSMario Kleiner 984ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 985ad3543edSMario Kleiner 986ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 987ad3543edSMario Kleiner 9883aa18df8SVille Syrjälä /* 9893aa18df8SVille Syrjälä * While in vblank, position will be negative 9903aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9913aa18df8SVille Syrjälä * vblank, position will be positive counting 9923aa18df8SVille Syrjälä * up since vbl_end. 9933aa18df8SVille Syrjälä */ 9943aa18df8SVille Syrjälä if (position >= vbl_start) 9953aa18df8SVille Syrjälä position -= vbl_end; 9963aa18df8SVille Syrjälä else 9973aa18df8SVille Syrjälä position += vtotal - vbl_end; 9983aa18df8SVille Syrjälä 9998a920e24SVille Syrjälä if (use_scanline_counter) { 10003aa18df8SVille Syrjälä *vpos = position; 10013aa18df8SVille Syrjälä *hpos = 0; 10023aa18df8SVille Syrjälä } else { 10030af7e4dfSMario Kleiner *vpos = position / htotal; 10040af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10050af7e4dfSMario Kleiner } 10060af7e4dfSMario Kleiner 10071bf6ad62SDaniel Vetter return true; 10080af7e4dfSMario Kleiner } 10090af7e4dfSMario Kleiner 10104bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 10114bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 10124bbffbf3SThomas Zimmermann { 10134bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 10144bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 101548e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 10164bbffbf3SThomas Zimmermann } 10174bbffbf3SThomas Zimmermann 1018a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1019a225f079SVille Syrjälä { 1020fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1021a225f079SVille Syrjälä unsigned long irqflags; 1022a225f079SVille Syrjälä int position; 1023a225f079SVille Syrjälä 1024a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1025a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1026a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1027a225f079SVille Syrjälä 1028a225f079SVille Syrjälä return position; 1029a225f079SVille Syrjälä } 1030a225f079SVille Syrjälä 1031e3689190SBen Widawsky /** 103274bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 1033e3689190SBen Widawsky * occurred. 1034e3689190SBen Widawsky * @work: workqueue struct 1035e3689190SBen Widawsky * 1036e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1037e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1038e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1039e3689190SBen Widawsky */ 104074bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 1041e3689190SBen Widawsky { 10422d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1043cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 10442cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 1045e3689190SBen Widawsky u32 error_status, row, bank, subbank; 104635a85ac6SBen Widawsky char *parity_event[6]; 1047a9c287c9SJani Nikula u32 misccpctl; 1048a9c287c9SJani Nikula u8 slice = 0; 1049e3689190SBen Widawsky 1050e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1051e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1052e3689190SBen Widawsky * any time we access those registers. 1053e3689190SBen Widawsky */ 105491c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1055e3689190SBen Widawsky 105635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 105748a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 105835a85ac6SBen Widawsky goto out; 105935a85ac6SBen Widawsky 10602939eb06SJani Nikula misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL); 10612939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 10622939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1063e3689190SBen Widawsky 106435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1065f0f59a00SVille Syrjälä i915_reg_t reg; 106635a85ac6SBen Widawsky 106735a85ac6SBen Widawsky slice--; 106848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 106948a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 107035a85ac6SBen Widawsky break; 107135a85ac6SBen Widawsky 107235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 107335a85ac6SBen Widawsky 10746fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 107535a85ac6SBen Widawsky 10762939eb06SJani Nikula error_status = intel_uncore_read(&dev_priv->uncore, reg); 1077e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1078e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1079e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1080e3689190SBen Widawsky 10812939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 10822939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 1083e3689190SBen Widawsky 1084cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1085e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1086e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1087e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 108835a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 108935a85ac6SBen Widawsky parity_event[5] = NULL; 1090e3689190SBen Widawsky 109191c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1092e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1093e3689190SBen Widawsky 109435a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 109535a85ac6SBen Widawsky slice, row, bank, subbank); 1096e3689190SBen Widawsky 109735a85ac6SBen Widawsky kfree(parity_event[4]); 1098e3689190SBen Widawsky kfree(parity_event[3]); 1099e3689190SBen Widawsky kfree(parity_event[2]); 1100e3689190SBen Widawsky kfree(parity_event[1]); 1101e3689190SBen Widawsky } 1102e3689190SBen Widawsky 11032939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 110435a85ac6SBen Widawsky 110535a85ac6SBen Widawsky out: 110648a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1107cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1108cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1109cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 111035a85ac6SBen Widawsky 111191c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 111235a85ac6SBen Widawsky } 111335a85ac6SBen Widawsky 1114af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1115121e758eSDhinakaran Pandiyan { 1116af92058fSVille Syrjälä switch (pin) { 1117da51e4baSVille Syrjälä case HPD_PORT_TC1: 1118da51e4baSVille Syrjälä case HPD_PORT_TC2: 1119da51e4baSVille Syrjälä case HPD_PORT_TC3: 1120da51e4baSVille Syrjälä case HPD_PORT_TC4: 1121da51e4baSVille Syrjälä case HPD_PORT_TC5: 1122da51e4baSVille Syrjälä case HPD_PORT_TC6: 11234294fa5fSVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 112448ef15d3SJosé Roberto de Souza default: 112548ef15d3SJosé Roberto de Souza return false; 112648ef15d3SJosé Roberto de Souza } 112748ef15d3SJosé Roberto de Souza } 112848ef15d3SJosé Roberto de Souza 1129af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113063c88d22SImre Deak { 1131af92058fSVille Syrjälä switch (pin) { 1132af92058fSVille Syrjälä case HPD_PORT_A: 1133195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1134af92058fSVille Syrjälä case HPD_PORT_B: 113563c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1136af92058fSVille Syrjälä case HPD_PORT_C: 113763c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 113863c88d22SImre Deak default: 113963c88d22SImre Deak return false; 114063c88d22SImre Deak } 114163c88d22SImre Deak } 114263c88d22SImre Deak 1143af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114431604222SAnusha Srivatsa { 1145af92058fSVille Syrjälä switch (pin) { 1146af92058fSVille Syrjälä case HPD_PORT_A: 1147af92058fSVille Syrjälä case HPD_PORT_B: 11488ef7e340SMatt Roper case HPD_PORT_C: 1149229f31e2SLucas De Marchi case HPD_PORT_D: 11504294fa5fSVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 115131604222SAnusha Srivatsa default: 115231604222SAnusha Srivatsa return false; 115331604222SAnusha Srivatsa } 115431604222SAnusha Srivatsa } 115531604222SAnusha Srivatsa 1156af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115731604222SAnusha Srivatsa { 1158af92058fSVille Syrjälä switch (pin) { 1159da51e4baSVille Syrjälä case HPD_PORT_TC1: 1160da51e4baSVille Syrjälä case HPD_PORT_TC2: 1161da51e4baSVille Syrjälä case HPD_PORT_TC3: 1162da51e4baSVille Syrjälä case HPD_PORT_TC4: 1163da51e4baSVille Syrjälä case HPD_PORT_TC5: 1164da51e4baSVille Syrjälä case HPD_PORT_TC6: 11654294fa5fSVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(pin); 116652dfdba0SLucas De Marchi default: 116752dfdba0SLucas De Marchi return false; 116852dfdba0SLucas De Marchi } 116952dfdba0SLucas De Marchi } 117052dfdba0SLucas De Marchi 1171af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11726dbf30ceSVille Syrjälä { 1173af92058fSVille Syrjälä switch (pin) { 1174af92058fSVille Syrjälä case HPD_PORT_E: 11756dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11766dbf30ceSVille Syrjälä default: 11776dbf30ceSVille Syrjälä return false; 11786dbf30ceSVille Syrjälä } 11796dbf30ceSVille Syrjälä } 11806dbf30ceSVille Syrjälä 1181af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 118274c0b395SVille Syrjälä { 1183af92058fSVille Syrjälä switch (pin) { 1184af92058fSVille Syrjälä case HPD_PORT_A: 118574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1186af92058fSVille Syrjälä case HPD_PORT_B: 118774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1188af92058fSVille Syrjälä case HPD_PORT_C: 118974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1190af92058fSVille Syrjälä case HPD_PORT_D: 119174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 119274c0b395SVille Syrjälä default: 119374c0b395SVille Syrjälä return false; 119474c0b395SVille Syrjälä } 119574c0b395SVille Syrjälä } 119674c0b395SVille Syrjälä 1197af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1198e4ce95aaSVille Syrjälä { 1199af92058fSVille Syrjälä switch (pin) { 1200af92058fSVille Syrjälä case HPD_PORT_A: 1201e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1202e4ce95aaSVille Syrjälä default: 1203e4ce95aaSVille Syrjälä return false; 1204e4ce95aaSVille Syrjälä } 1205e4ce95aaSVille Syrjälä } 1206e4ce95aaSVille Syrjälä 1207af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 120813cf5504SDave Airlie { 1209af92058fSVille Syrjälä switch (pin) { 1210af92058fSVille Syrjälä case HPD_PORT_B: 1211676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1212af92058fSVille Syrjälä case HPD_PORT_C: 1213676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1214af92058fSVille Syrjälä case HPD_PORT_D: 1215676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1216676574dfSJani Nikula default: 1217676574dfSJani Nikula return false; 121813cf5504SDave Airlie } 121913cf5504SDave Airlie } 122013cf5504SDave Airlie 1221af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 122213cf5504SDave Airlie { 1223af92058fSVille Syrjälä switch (pin) { 1224af92058fSVille Syrjälä case HPD_PORT_B: 1225676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1226af92058fSVille Syrjälä case HPD_PORT_C: 1227676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1228af92058fSVille Syrjälä case HPD_PORT_D: 1229676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1230676574dfSJani Nikula default: 1231676574dfSJani Nikula return false; 123213cf5504SDave Airlie } 123313cf5504SDave Airlie } 123413cf5504SDave Airlie 123542db67d6SVille Syrjälä /* 123642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 123742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 123842db67d6SVille Syrjälä * hotplug detection results from several registers. 123942db67d6SVille Syrjälä * 124042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 124142db67d6SVille Syrjälä */ 1242cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1243cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 12448c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1245fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1246af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1247676574dfSJani Nikula { 1248e9be2850SVille Syrjälä enum hpd_pin pin; 1249676574dfSJani Nikula 125052dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 125152dfdba0SLucas De Marchi 1252e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1253e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 12548c841e57SJani Nikula continue; 12558c841e57SJani Nikula 1256e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1257676574dfSJani Nikula 1258af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1259e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1260676574dfSJani Nikula } 1261676574dfSJani Nikula 126200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 126300376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1264f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1265676574dfSJani Nikula 1266676574dfSJani Nikula } 1267676574dfSJani Nikula 1268a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1269a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1270a0e066b8SVille Syrjälä { 1271a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1272a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1273a0e066b8SVille Syrjälä 1274a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1275a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1276a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1277a0e066b8SVille Syrjälä 1278a0e066b8SVille Syrjälä return enabled_irqs; 1279a0e066b8SVille Syrjälä } 1280a0e066b8SVille Syrjälä 1281a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1282a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1283a0e066b8SVille Syrjälä { 1284a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1285a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1286a0e066b8SVille Syrjälä 1287a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1288a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1289a0e066b8SVille Syrjälä 1290a0e066b8SVille Syrjälä return hotplug_irqs; 1291a0e066b8SVille Syrjälä } 1292a0e066b8SVille Syrjälä 12932ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12942ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12952ea63927SVille Syrjälä { 12962ea63927SVille Syrjälä struct intel_encoder *encoder; 12972ea63927SVille Syrjälä u32 hotplug = 0; 12982ea63927SVille Syrjälä 12992ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 13002ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 13012ea63927SVille Syrjälä 13022ea63927SVille Syrjälä return hotplug; 13032ea63927SVille Syrjälä } 13042ea63927SVille Syrjälä 130591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1306515ac2bbSDaniel Vetter { 130728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1308515ac2bbSDaniel Vetter } 1309515ac2bbSDaniel Vetter 131091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1311ce99c256SDaniel Vetter { 13129ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1313ce99c256SDaniel Vetter } 1314ce99c256SDaniel Vetter 13158bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 131691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131791d14251STvrtko Ursulin enum pipe pipe, 1318a9c287c9SJani Nikula u32 crc0, u32 crc1, 1319a9c287c9SJani Nikula u32 crc2, u32 crc3, 1320a9c287c9SJani Nikula u32 crc4) 13218bf1e9f1SShuang He { 13227794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(dev_priv, pipe); 132300535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 13245cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 13255cee6c45SVille Syrjälä 13265cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1327b2c88f5bSDamien Lespiau 1328d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 13298c6b709dSTomeu Vizoso /* 13308c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 13318c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 13328c6b709dSTomeu Vizoso * out the buggy result. 13338c6b709dSTomeu Vizoso * 1334163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 13358c6b709dSTomeu Vizoso * don't trust that one either. 13368c6b709dSTomeu Vizoso */ 1337033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1338373abf1aSMatt Roper (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 13398c6b709dSTomeu Vizoso pipe_crc->skipped++; 13408c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13418c6b709dSTomeu Vizoso return; 13428c6b709dSTomeu Vizoso } 13438c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13446cc42152SMaarten Lankhorst 1345246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1346ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1347246ee524STomeu Vizoso crcs); 13488c6b709dSTomeu Vizoso } 1349277de95eSDaniel Vetter #else 1350277de95eSDaniel Vetter static inline void 135191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 135291d14251STvrtko Ursulin enum pipe pipe, 1353a9c287c9SJani Nikula u32 crc0, u32 crc1, 1354a9c287c9SJani Nikula u32 crc2, u32 crc3, 1355a9c287c9SJani Nikula u32 crc4) {} 1356277de95eSDaniel Vetter #endif 1357eba94eb9SDaniel Vetter 13581288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 13591288f9b0SKarthik B S enum pipe pipe) 13601288f9b0SKarthik B S { 13617794b6deSJani Nikula struct intel_crtc *crtc = intel_crtc_for_pipe(i915, pipe); 13621288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 13631288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 13641288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 13651288f9b0SKarthik B S unsigned long irqflags; 13661288f9b0SKarthik B S 13671288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 13681288f9b0SKarthik B S 13691288f9b0SKarthik B S crtc_state->event = NULL; 13701288f9b0SKarthik B S 13711288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13721288f9b0SKarthik B S 13731288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13741288f9b0SKarthik B S } 1375277de95eSDaniel Vetter 137691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 137791d14251STvrtko Ursulin enum pipe pipe) 13785a69b89fSDaniel Vetter { 137991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13802939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13815a69b89fSDaniel Vetter 0, 0, 0, 0); 13825a69b89fSDaniel Vetter } 13835a69b89fSDaniel Vetter 138491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 138591d14251STvrtko Ursulin enum pipe pipe) 1386eba94eb9SDaniel Vetter { 138791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13882939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13892939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 13902939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 13912939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 13922939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1393eba94eb9SDaniel Vetter } 13945b3a856bSDaniel Vetter 139591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 139691d14251STvrtko Ursulin enum pipe pipe) 13975b3a856bSDaniel Vetter { 1398a9c287c9SJani Nikula u32 res1, res2; 13990b5c5ed0SDaniel Vetter 1400373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 3) 14012939eb06SJani Nikula res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 14020b5c5ed0SDaniel Vetter else 14030b5c5ed0SDaniel Vetter res1 = 0; 14040b5c5ed0SDaniel Vetter 1405373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv)) 14062939eb06SJani Nikula res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 14070b5c5ed0SDaniel Vetter else 14080b5c5ed0SDaniel Vetter res2 = 0; 14095b3a856bSDaniel Vetter 141091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 14112939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 14122939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 14132939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 14140b5c5ed0SDaniel Vetter res1, res2); 14155b3a856bSDaniel Vetter } 14168bf1e9f1SShuang He 141744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 141844d9241eSVille Syrjälä { 141944d9241eSVille Syrjälä enum pipe pipe; 142044d9241eSVille Syrjälä 142144d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 14222939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 142344d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 142444d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 142544d9241eSVille Syrjälä 142644d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 142744d9241eSVille Syrjälä } 142844d9241eSVille Syrjälä } 142944d9241eSVille Syrjälä 1430eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 143191d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 14327e231dbeSJesse Barnes { 1433d048a268SVille Syrjälä enum pipe pipe; 14347e231dbeSJesse Barnes 143558ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 14361ca993d2SVille Syrjälä 14371ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 14381ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 14391ca993d2SVille Syrjälä return; 14401ca993d2SVille Syrjälä } 14411ca993d2SVille Syrjälä 1442055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1443f0f59a00SVille Syrjälä i915_reg_t reg; 14446b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 144591d181ddSImre Deak 1446bbb5eebfSDaniel Vetter /* 1447bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1448bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1449bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1450bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1451bbb5eebfSDaniel Vetter * handle. 1452bbb5eebfSDaniel Vetter */ 14530f239f4cSDaniel Vetter 14540f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14556b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1456bbb5eebfSDaniel Vetter 1457bbb5eebfSDaniel Vetter switch (pipe) { 1458d048a268SVille Syrjälä default: 1459bbb5eebfSDaniel Vetter case PIPE_A: 1460bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1461bbb5eebfSDaniel Vetter break; 1462bbb5eebfSDaniel Vetter case PIPE_B: 1463bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1464bbb5eebfSDaniel Vetter break; 14653278f67fSVille Syrjälä case PIPE_C: 14663278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14673278f67fSVille Syrjälä break; 1468bbb5eebfSDaniel Vetter } 1469bbb5eebfSDaniel Vetter if (iir & iir_bit) 14706b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1471bbb5eebfSDaniel Vetter 14726b12ca56SVille Syrjälä if (!status_mask) 147391d181ddSImre Deak continue; 147491d181ddSImre Deak 147591d181ddSImre Deak reg = PIPESTAT(pipe); 14762939eb06SJani Nikula pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 14776b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14787e231dbeSJesse Barnes 14797e231dbeSJesse Barnes /* 14807e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1481132c27c9SVille Syrjälä * 1482132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1483132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1484132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1485132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1486132c27c9SVille Syrjälä * an interrupt is still pending. 14877e231dbeSJesse Barnes */ 1488132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 14892939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 14902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1491132c27c9SVille Syrjälä } 14927e231dbeSJesse Barnes } 149358ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14942ecb8ca4SVille Syrjälä } 14952ecb8ca4SVille Syrjälä 1496eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1497eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1498eb64343cSVille Syrjälä { 1499eb64343cSVille Syrjälä enum pipe pipe; 1500eb64343cSVille Syrjälä 1501eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1502eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1503aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1504eb64343cSVille Syrjälä 1505eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1506eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1507eb64343cSVille Syrjälä 1508eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1509eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1510eb64343cSVille Syrjälä } 1511eb64343cSVille Syrjälä } 1512eb64343cSVille Syrjälä 1513eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1514eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1515eb64343cSVille Syrjälä { 1516eb64343cSVille Syrjälä bool blc_event = false; 1517eb64343cSVille Syrjälä enum pipe pipe; 1518eb64343cSVille Syrjälä 1519eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1520eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1521aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1522eb64343cSVille Syrjälä 1523eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1524eb64343cSVille Syrjälä blc_event = true; 1525eb64343cSVille Syrjälä 1526eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1527eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1528eb64343cSVille Syrjälä 1529eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1530eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1531eb64343cSVille Syrjälä } 1532eb64343cSVille Syrjälä 1533eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1534eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1535eb64343cSVille Syrjälä } 1536eb64343cSVille Syrjälä 1537eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1538eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1539eb64343cSVille Syrjälä { 1540eb64343cSVille Syrjälä bool blc_event = false; 1541eb64343cSVille Syrjälä enum pipe pipe; 1542eb64343cSVille Syrjälä 1543eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1544eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1545aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1546eb64343cSVille Syrjälä 1547eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1548eb64343cSVille Syrjälä blc_event = true; 1549eb64343cSVille Syrjälä 1550eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1551eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1552eb64343cSVille Syrjälä 1553eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1554eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1555eb64343cSVille Syrjälä } 1556eb64343cSVille Syrjälä 1557eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1558eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1559eb64343cSVille Syrjälä 1560eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1561eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1562eb64343cSVille Syrjälä } 1563eb64343cSVille Syrjälä 156491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 15652ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 15662ecb8ca4SVille Syrjälä { 15672ecb8ca4SVille Syrjälä enum pipe pipe; 15687e231dbeSJesse Barnes 1569055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1570fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1571aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15724356d586SDaniel Vetter 15736ede6b06SVille Syrjälä if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 15746ede6b06SVille Syrjälä flip_done_handler(dev_priv, pipe); 15756ede6b06SVille Syrjälä 15764356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 157791d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15782d9d2b0bSVille Syrjälä 15791f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15801f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 158131acc7f5SJesse Barnes } 158231acc7f5SJesse Barnes 1583c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 158491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1585c1874ed7SImre Deak } 1586c1874ed7SImre Deak 15871ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 158816c6c56bSVille Syrjälä { 15890ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15900ba7c51aSVille Syrjälä int i; 159116c6c56bSVille Syrjälä 15920ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15930ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15940ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15950ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15960ba7c51aSVille Syrjälä else 15970ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15980ba7c51aSVille Syrjälä 15990ba7c51aSVille Syrjälä /* 16000ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 16010ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 16020ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 16030ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 16040ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 16050ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 16060ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 16070ba7c51aSVille Syrjälä */ 16080ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 16092939eb06SJani Nikula u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 16100ba7c51aSVille Syrjälä 16110ba7c51aSVille Syrjälä if (tmp == 0) 16120ba7c51aSVille Syrjälä return hotplug_status; 16130ba7c51aSVille Syrjälä 16140ba7c51aSVille Syrjälä hotplug_status |= tmp; 16152939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 16160ba7c51aSVille Syrjälä } 16170ba7c51aSVille Syrjälä 161848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 16190ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 16202939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 16211ae3c34cSVille Syrjälä 16221ae3c34cSVille Syrjälä return hotplug_status; 16231ae3c34cSVille Syrjälä } 16241ae3c34cSVille Syrjälä 162591d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 16261ae3c34cSVille Syrjälä u32 hotplug_status) 16271ae3c34cSVille Syrjälä { 16281ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 16290398993bSVille Syrjälä u32 hotplug_trigger; 16303ff60f89SOscar Mateo 16310398993bSVille Syrjälä if (IS_G4X(dev_priv) || 16320398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 16330398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 16340398993bSVille Syrjälä else 16350398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 163616c6c56bSVille Syrjälä 163758f2cf24SVille Syrjälä if (hotplug_trigger) { 1638cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1639cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 16400398993bSVille Syrjälä dev_priv->hotplug.hpd, 1641fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 164258f2cf24SVille Syrjälä 164391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 164458f2cf24SVille Syrjälä } 1645369712e8SJani Nikula 16460398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 16470398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 16480398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 164991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 165058f2cf24SVille Syrjälä } 165116c6c56bSVille Syrjälä 1652c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1653c1874ed7SImre Deak { 1654b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1655c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1656c1874ed7SImre Deak 16572dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16582dd2a883SImre Deak return IRQ_NONE; 16592dd2a883SImre Deak 16601f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16619102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16621f814dacSImre Deak 16631e1cace9SVille Syrjälä do { 16646e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 16652ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16661ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1667a5e485a9SVille Syrjälä u32 ier = 0; 16683ff60f89SOscar Mateo 16692939eb06SJani Nikula gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 16702939eb06SJani Nikula pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 16712939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1672c1874ed7SImre Deak 1673c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16741e1cace9SVille Syrjälä break; 1675c1874ed7SImre Deak 1676c1874ed7SImre Deak ret = IRQ_HANDLED; 1677c1874ed7SImre Deak 1678a5e485a9SVille Syrjälä /* 1679a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1680a5e485a9SVille Syrjälä * 1681a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1682a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1683a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1684a5e485a9SVille Syrjälä * 1685a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1686a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1687a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1688a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1689a5e485a9SVille Syrjälä * bits this time around. 1690a5e485a9SVille Syrjälä */ 16912939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 16922939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 16932939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 16944a0a0202SVille Syrjälä 16954a0a0202SVille Syrjälä if (gt_iir) 16962939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 16974a0a0202SVille Syrjälä if (pm_iir) 16982939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 16994a0a0202SVille Syrjälä 17007ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 17011ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 17027ce4d1f2SVille Syrjälä 17033ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 17043ff60f89SOscar Mateo * signalled in iir */ 1705eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 17067ce4d1f2SVille Syrjälä 1707eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1708eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1709eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1710eef57324SJerome Anand 17117ce4d1f2SVille Syrjälä /* 17127ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17137ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17147ce4d1f2SVille Syrjälä */ 17157ce4d1f2SVille Syrjälä if (iir) 17162939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17174a0a0202SVille Syrjälä 17182939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17192939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 17201ae3c34cSVille Syrjälä 172152894874SVille Syrjälä if (gt_iir) 17222cbc876dSMichał Winiarski gen6_gt_irq_handler(to_gt(dev_priv), gt_iir); 172352894874SVille Syrjälä if (pm_iir) 17242cbc876dSMichał Winiarski gen6_rps_irq_handler(&to_gt(dev_priv)->rps, pm_iir); 172552894874SVille Syrjälä 17261ae3c34cSVille Syrjälä if (hotplug_status) 172791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17282ecb8ca4SVille Syrjälä 172991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 17301e1cace9SVille Syrjälä } while (0); 17317e231dbeSJesse Barnes 17329c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 17339c6508b9SThomas Gleixner 17349102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17351f814dacSImre Deak 17367e231dbeSJesse Barnes return ret; 17377e231dbeSJesse Barnes } 17387e231dbeSJesse Barnes 173943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 174043f328d7SVille Syrjälä { 1741b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 174243f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 174343f328d7SVille Syrjälä 17442dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17452dd2a883SImre Deak return IRQ_NONE; 17462dd2a883SImre Deak 17471f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17489102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17491f814dacSImre Deak 1750579de73bSChris Wilson do { 17516e814800SVille Syrjälä u32 master_ctl, iir; 17522ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17531ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1754a5e485a9SVille Syrjälä u32 ier = 0; 1755a5e485a9SVille Syrjälä 17562939eb06SJani Nikula master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 17572939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 17583278f67fSVille Syrjälä 17593278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 17608e5fd599SVille Syrjälä break; 176143f328d7SVille Syrjälä 176227b6c122SOscar Mateo ret = IRQ_HANDLED; 176327b6c122SOscar Mateo 1764a5e485a9SVille Syrjälä /* 1765a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1766a5e485a9SVille Syrjälä * 1767a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1768a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1769a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1770a5e485a9SVille Syrjälä * 1771a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1772a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1773a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1774a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1775a5e485a9SVille Syrjälä * bits this time around. 1776a5e485a9SVille Syrjälä */ 17772939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 17782939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 17792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 178043f328d7SVille Syrjälä 17812cbc876dSMichał Winiarski gen8_gt_irq_handler(to_gt(dev_priv), master_ctl); 178227b6c122SOscar Mateo 178327b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17841ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 178543f328d7SVille Syrjälä 178627b6c122SOscar Mateo /* Call regardless, as some status bits might not be 178727b6c122SOscar Mateo * signalled in iir */ 1788eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 178943f328d7SVille Syrjälä 1790eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1791eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1792eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1793eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1794eef57324SJerome Anand 17957ce4d1f2SVille Syrjälä /* 17967ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17977ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17987ce4d1f2SVille Syrjälä */ 17997ce4d1f2SVille Syrjälä if (iir) 18002939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 18017ce4d1f2SVille Syrjälä 18022939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 18032939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 18041ae3c34cSVille Syrjälä 18051ae3c34cSVille Syrjälä if (hotplug_status) 180691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18072ecb8ca4SVille Syrjälä 180891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1809579de73bSChris Wilson } while (0); 18103278f67fSVille Syrjälä 18119c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 18129c6508b9SThomas Gleixner 18139102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 18141f814dacSImre Deak 181543f328d7SVille Syrjälä return ret; 181643f328d7SVille Syrjälä } 181743f328d7SVille Syrjälä 181891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18190398993bSVille Syrjälä u32 hotplug_trigger) 1820776ad806SJesse Barnes { 182142db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1822776ad806SJesse Barnes 18236a39d7c9SJani Nikula /* 18246a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 18256a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 18266a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 18276a39d7c9SJani Nikula * errors. 18286a39d7c9SJani Nikula */ 18292939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 18306a39d7c9SJani Nikula if (!hotplug_trigger) { 18316a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 18326a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 18336a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 18346a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 18356a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 18366a39d7c9SJani Nikula } 18376a39d7c9SJani Nikula 18382939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 18396a39d7c9SJani Nikula if (!hotplug_trigger) 18406a39d7c9SJani Nikula return; 184113cf5504SDave Airlie 18420398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18430398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 18440398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1845fd63e2a9SImre Deak pch_port_hotplug_long_detect); 184640e56410SVille Syrjälä 184791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1848aaf5ec2eSSonika Jindal } 184991d131d2SDaniel Vetter 185091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 185140e56410SVille Syrjälä { 1852d048a268SVille Syrjälä enum pipe pipe; 185340e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 185440e56410SVille Syrjälä 18550398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 185640e56410SVille Syrjälä 1857cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1858cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1859776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 186000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1861cfc33bf7SVille Syrjälä port_name(port)); 1862cfc33bf7SVille Syrjälä } 1863776ad806SJesse Barnes 1864ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 186591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1866ce99c256SDaniel Vetter 1867776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 186891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1869776ad806SJesse Barnes 1870776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 187100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1872776ad806SJesse Barnes 1873776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 187400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1875776ad806SJesse Barnes 1876776ad806SJesse Barnes if (pch_iir & SDE_POISON) 187700376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1878776ad806SJesse Barnes 1879b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1880055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 188100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18829db4a9c7SJesse Barnes pipe_name(pipe), 18832939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1884b8b65ccdSAnshuman Gupta } 1885776ad806SJesse Barnes 1886776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 188700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1888776ad806SJesse Barnes 1889776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 189000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 189100376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1892776ad806SJesse Barnes 1893776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1894a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18958664281bSPaulo Zanoni 18968664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1897a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18988664281bSPaulo Zanoni } 18998664281bSPaulo Zanoni 190091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 19018664281bSPaulo Zanoni { 19022939eb06SJani Nikula u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 19035a69b89fSDaniel Vetter enum pipe pipe; 19048664281bSPaulo Zanoni 1905de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 190600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1907de032bf4SPaulo Zanoni 1908055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19091f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19101f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19118664281bSPaulo Zanoni 19125a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 191391d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 191491d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 19155a69b89fSDaniel Vetter else 191691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 19175a69b89fSDaniel Vetter } 19185a69b89fSDaniel Vetter } 19198bf1e9f1SShuang He 19202939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 19218664281bSPaulo Zanoni } 19228664281bSPaulo Zanoni 192391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 19248664281bSPaulo Zanoni { 19252939eb06SJani Nikula u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 192645c1cd87SMika Kahola enum pipe pipe; 19278664281bSPaulo Zanoni 1928de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 192900376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1930de032bf4SPaulo Zanoni 193145c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 193245c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 193345c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 19348664281bSPaulo Zanoni 19352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1936776ad806SJesse Barnes } 1937776ad806SJesse Barnes 193891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 193923e81d69SAdam Jackson { 1940d048a268SVille Syrjälä enum pipe pipe; 19416dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1942aaf5ec2eSSonika Jindal 19430398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 194491d131d2SDaniel Vetter 1945cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1946cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 194723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 194800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1949cfc33bf7SVille Syrjälä port_name(port)); 1950cfc33bf7SVille Syrjälä } 195123e81d69SAdam Jackson 195223e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 195391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 195423e81d69SAdam Jackson 195523e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 195691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 195723e81d69SAdam Jackson 195823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 195900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 196023e81d69SAdam Jackson 196123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 196200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 196323e81d69SAdam Jackson 1964b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1965055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 196600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 196723e81d69SAdam Jackson pipe_name(pipe), 19682939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1969b8b65ccdSAnshuman Gupta } 19708664281bSPaulo Zanoni 19718664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 197291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 197323e81d69SAdam Jackson } 197423e81d69SAdam Jackson 197558676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 197631604222SAnusha Srivatsa { 1977e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1978e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 197931604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 198031604222SAnusha Srivatsa 198131604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 198231604222SAnusha Srivatsa u32 dig_hotplug_reg; 198331604222SAnusha Srivatsa 19842939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 19852939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg); 198631604222SAnusha Srivatsa 198731604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19880398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19890398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 199031604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 199131604222SAnusha Srivatsa } 199231604222SAnusha Srivatsa 199331604222SAnusha Srivatsa if (tc_hotplug_trigger) { 199431604222SAnusha Srivatsa u32 dig_hotplug_reg; 199531604222SAnusha Srivatsa 19962939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 19972939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg); 199831604222SAnusha Srivatsa 199931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20000398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 20010398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 2002da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 200352dfdba0SLucas De Marchi } 200452dfdba0SLucas De Marchi 200552dfdba0SLucas De Marchi if (pin_mask) 200652dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 200752dfdba0SLucas De Marchi 200852dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 200952dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 201052dfdba0SLucas De Marchi } 201152dfdba0SLucas De Marchi 201291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 20136dbf30ceSVille Syrjälä { 20146dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20156dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20166dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20176dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20186dbf30ceSVille Syrjälä 20196dbf30ceSVille Syrjälä if (hotplug_trigger) { 20206dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20216dbf30ceSVille Syrjälä 20222939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 20232939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 20246dbf30ceSVille Syrjälä 2025cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20260398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20270398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 202874c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20296dbf30ceSVille Syrjälä } 20306dbf30ceSVille Syrjälä 20316dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20326dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20336dbf30ceSVille Syrjälä 20342939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 20352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20366dbf30ceSVille Syrjälä 2037cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20380398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 20390398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 20406dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20416dbf30ceSVille Syrjälä } 20426dbf30ceSVille Syrjälä 20436dbf30ceSVille Syrjälä if (pin_mask) 204491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 20456dbf30ceSVille Syrjälä 20466dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 204791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 20486dbf30ceSVille Syrjälä } 20496dbf30ceSVille Syrjälä 205091d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 20510398993bSVille Syrjälä u32 hotplug_trigger) 2052c008bc6eSPaulo Zanoni { 2053e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2054e4ce95aaSVille Syrjälä 20552939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 20562939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2057e4ce95aaSVille Syrjälä 20580398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20590398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20600398993bSVille Syrjälä dev_priv->hotplug.hpd, 2061e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 206240e56410SVille Syrjälä 206391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2064e4ce95aaSVille Syrjälä } 2065c008bc6eSPaulo Zanoni 206691d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 206791d14251STvrtko Ursulin u32 de_iir) 206840e56410SVille Syrjälä { 206940e56410SVille Syrjälä enum pipe pipe; 207040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 207140e56410SVille Syrjälä 207240e56410SVille Syrjälä if (hotplug_trigger) 20730398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 207440e56410SVille Syrjälä 2075c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 207691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2077c008bc6eSPaulo Zanoni 2078c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 207991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2080c008bc6eSPaulo Zanoni 2081c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 208200376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2083c008bc6eSPaulo Zanoni 2084055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2085fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2086aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2087c008bc6eSPaulo Zanoni 20884bb18054SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 20894bb18054SVille Syrjälä flip_done_handler(dev_priv, pipe); 20904bb18054SVille Syrjälä 209140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20921f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2093c008bc6eSPaulo Zanoni 209440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 209591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2096c008bc6eSPaulo Zanoni } 2097c008bc6eSPaulo Zanoni 2098c008bc6eSPaulo Zanoni /* check event from PCH */ 2099c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 21002939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2101c008bc6eSPaulo Zanoni 210291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 210391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2104c008bc6eSPaulo Zanoni else 210591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2106c008bc6eSPaulo Zanoni 2107c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 21082939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2109c008bc6eSPaulo Zanoni } 2110c008bc6eSPaulo Zanoni 211193e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT) 21122cbc876dSMichał Winiarski gen5_rps_irq_handler(&to_gt(dev_priv)->rps); 2113c008bc6eSPaulo Zanoni } 2114c008bc6eSPaulo Zanoni 211591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 211691d14251STvrtko Ursulin u32 de_iir) 21179719fb98SPaulo Zanoni { 211807d27e20SDamien Lespiau enum pipe pipe; 211923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 212023bb4cb5SVille Syrjälä 212140e56410SVille Syrjälä if (hotplug_trigger) 21220398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 21239719fb98SPaulo Zanoni 21249719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 212591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 21269719fb98SPaulo Zanoni 21279719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 212891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21299719fb98SPaulo Zanoni 21309719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 213191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21329719fb98SPaulo Zanoni 2133055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 213433ef04faSVille Syrjälä if (de_iir & DE_PIPE_VBLANK_IVB(pipe)) 2135aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 21362a636e24SVille Syrjälä 21372a636e24SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 21382a636e24SVille Syrjälä flip_done_handler(dev_priv, pipe); 21399719fb98SPaulo Zanoni } 21409719fb98SPaulo Zanoni 21419719fb98SPaulo Zanoni /* check event from PCH */ 214291d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 21432939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 21449719fb98SPaulo Zanoni 214591d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 21469719fb98SPaulo Zanoni 21479719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21482939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 21499719fb98SPaulo Zanoni } 21509719fb98SPaulo Zanoni } 21519719fb98SPaulo Zanoni 215272c90f62SOscar Mateo /* 215372c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 215472c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 215572c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 215672c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 215772c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 215872c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 215972c90f62SOscar Mateo */ 21609eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2161b1f14ad0SJesse Barnes { 2162c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2163c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2164f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21650e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2166b1f14ad0SJesse Barnes 2167c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21682dd2a883SImre Deak return IRQ_NONE; 21692dd2a883SImre Deak 21701f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2171c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21721f814dacSImre Deak 2173b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2174c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2175c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21760e43406bSChris Wilson 217744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 217844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 217944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 218044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 218144498aeaSPaulo Zanoni * due to its back queue). */ 2182c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2183c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2184c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2185ab5c608bSBen Widawsky } 218644498aeaSPaulo Zanoni 218772c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 218872c90f62SOscar Mateo 2189c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21900e43406bSChris Wilson if (gt_iir) { 2191c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2192651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) 21932cbc876dSMichał Winiarski gen6_gt_irq_handler(to_gt(i915), gt_iir); 2194d8fc8a47SPaulo Zanoni else 21952cbc876dSMichał Winiarski gen5_gt_irq_handler(to_gt(i915), gt_iir); 2196c48a798aSChris Wilson ret = IRQ_HANDLED; 21970e43406bSChris Wilson } 2198b1f14ad0SJesse Barnes 2199c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 22000e43406bSChris Wilson if (de_iir) { 2201c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2202373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 7) 2203c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2204f1af8fc1SPaulo Zanoni else 2205c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 22060e43406bSChris Wilson ret = IRQ_HANDLED; 2207c48a798aSChris Wilson } 2208c48a798aSChris Wilson 2209651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) { 2210c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2211c48a798aSChris Wilson if (pm_iir) { 2212c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 22132cbc876dSMichał Winiarski gen6_rps_irq_handler(&to_gt(i915)->rps, pm_iir); 2214c48a798aSChris Wilson ret = IRQ_HANDLED; 22150e43406bSChris Wilson } 2216f1af8fc1SPaulo Zanoni } 2217b1f14ad0SJesse Barnes 2218c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2219c48a798aSChris Wilson if (sde_ier) 2220c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2221b1f14ad0SJesse Barnes 22229c6508b9SThomas Gleixner pmu_irq_stats(i915, ret); 22239c6508b9SThomas Gleixner 22241f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2225c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 22261f814dacSImre Deak 2227b1f14ad0SJesse Barnes return ret; 2228b1f14ad0SJesse Barnes } 2229b1f14ad0SJesse Barnes 223091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 22310398993bSVille Syrjälä u32 hotplug_trigger) 2232d04a492dSShashank Sharma { 2233cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2234d04a492dSShashank Sharma 22352939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 22362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 2237d04a492dSShashank Sharma 22380398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22390398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 22400398993bSVille Syrjälä dev_priv->hotplug.hpd, 2241cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 224240e56410SVille Syrjälä 224391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2244d04a492dSShashank Sharma } 2245d04a492dSShashank Sharma 2246121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2247121e758eSDhinakaran Pandiyan { 2248121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2249b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2250b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2251121e758eSDhinakaran Pandiyan 2252121e758eSDhinakaran Pandiyan if (trigger_tc) { 2253b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2254b796b971SDhinakaran Pandiyan 22552939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 22562939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2257121e758eSDhinakaran Pandiyan 22580398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22590398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22600398993bSVille Syrjälä dev_priv->hotplug.hpd, 2261da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2262121e758eSDhinakaran Pandiyan } 2263b796b971SDhinakaran Pandiyan 2264b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2265b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2266b796b971SDhinakaran Pandiyan 22672939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 22682939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2269b796b971SDhinakaran Pandiyan 22700398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22710398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22720398993bSVille Syrjälä dev_priv->hotplug.hpd, 2273da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2274b796b971SDhinakaran Pandiyan } 2275b796b971SDhinakaran Pandiyan 2276b796b971SDhinakaran Pandiyan if (pin_mask) 2277b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2278b796b971SDhinakaran Pandiyan else 227900376ccfSWambui Karuga drm_err(&dev_priv->drm, 228000376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2281121e758eSDhinakaran Pandiyan } 2282121e758eSDhinakaran Pandiyan 22839d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22849d17210fSLucas De Marchi { 228555523360SLucas De Marchi u32 mask; 22869d17210fSLucas De Marchi 228720fe778fSMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 228820fe778fSMatt Roper return TGL_DE_PORT_AUX_DDIA | 228920fe778fSMatt Roper TGL_DE_PORT_AUX_DDIB | 229020fe778fSMatt Roper TGL_DE_PORT_AUX_DDIC | 229120fe778fSMatt Roper XELPD_DE_PORT_AUX_DDID | 229220fe778fSMatt Roper XELPD_DE_PORT_AUX_DDIE | 229320fe778fSMatt Roper TGL_DE_PORT_AUX_USBC1 | 229420fe778fSMatt Roper TGL_DE_PORT_AUX_USBC2 | 229520fe778fSMatt Roper TGL_DE_PORT_AUX_USBC3 | 229620fe778fSMatt Roper TGL_DE_PORT_AUX_USBC4; 229720fe778fSMatt Roper else if (DISPLAY_VER(dev_priv) >= 12) 229855523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 229955523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2300e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2301e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2302e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2303e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2304e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2305e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2306e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2307e5df52dcSMatt Roper 230855523360SLucas De Marchi 230955523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 2310373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 9) 23119d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 23129d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 23139d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 23149d17210fSLucas De Marchi 2315938a8a9aSLucas De Marchi if (DISPLAY_VER(dev_priv) == 11) { 2316938a8a9aSLucas De Marchi mask |= ICL_AUX_CHANNEL_F; 231755523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 2318938a8a9aSLucas De Marchi } 23199d17210fSLucas De Marchi 23209d17210fSLucas De Marchi return mask; 23219d17210fSLucas De Marchi } 23229d17210fSLucas De Marchi 23235270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 23245270130dSVille Syrjälä { 23251649a4ccSMatt Roper if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv)) 232699e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 2327373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 2328d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2329373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 9) 23305270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 23315270130dSVille Syrjälä else 23325270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 23335270130dSVille Syrjälä } 23345270130dSVille Syrjälä 233546c63d24SJosé Roberto de Souza static void 233646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2337abd58f01SBen Widawsky { 2338e04f7eceSVille Syrjälä bool found = false; 2339e04f7eceSVille Syrjälä 2340e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 234191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2342e04f7eceSVille Syrjälä found = true; 2343e04f7eceSVille Syrjälä } 2344e04f7eceSVille Syrjälä 2345e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 2346b64d6c51SGwan-gyeong Mun struct intel_encoder *encoder; 23478241cfbeSJosé Roberto de Souza u32 psr_iir; 23488241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 23498241cfbeSJosé Roberto de Souza 2350a22af61dSJosé Roberto de Souza for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2351b64d6c51SGwan-gyeong Mun struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2352b64d6c51SGwan-gyeong Mun 2353373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) 2354b64d6c51SGwan-gyeong Mun iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder); 23558241cfbeSJosé Roberto de Souza else 23568241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 23578241cfbeSJosé Roberto de Souza 23582939eb06SJani Nikula psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg); 23592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir); 23608241cfbeSJosé Roberto de Souza 23618241cfbeSJosé Roberto de Souza if (psr_iir) 23628241cfbeSJosé Roberto de Souza found = true; 236354fd3149SDhinakaran Pandiyan 2364b64d6c51SGwan-gyeong Mun intel_psr_irq_handler(intel_dp, psr_iir); 2365b64d6c51SGwan-gyeong Mun 2366b64d6c51SGwan-gyeong Mun /* prior GEN12 only have one EDP PSR */ 2367373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 12) 2368b64d6c51SGwan-gyeong Mun break; 2369b64d6c51SGwan-gyeong Mun } 2370e04f7eceSVille Syrjälä } 2371e04f7eceSVille Syrjälä 2372e04f7eceSVille Syrjälä if (!found) 237300376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2374abd58f01SBen Widawsky } 237546c63d24SJosé Roberto de Souza 237600acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 237700acb329SVandita Kulkarni u32 te_trigger) 237800acb329SVandita Kulkarni { 237900acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 238000acb329SVandita Kulkarni enum transcoder dsi_trans; 238100acb329SVandita Kulkarni enum port port; 238200acb329SVandita Kulkarni u32 val, tmp; 238300acb329SVandita Kulkarni 238400acb329SVandita Kulkarni /* 238500acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 238600acb329SVandita Kulkarni * this is to check if dual link is enabled 238700acb329SVandita Kulkarni */ 23882939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 238900acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 239000acb329SVandita Kulkarni 239100acb329SVandita Kulkarni /* 239200acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 239300acb329SVandita Kulkarni * transcoder registers 239400acb329SVandita Kulkarni */ 239500acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 239600acb329SVandita Kulkarni PORT_A : PORT_B; 239700acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 239800acb329SVandita Kulkarni 239900acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 24002939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 240100acb329SVandita Kulkarni val = val & OP_MODE_MASK; 240200acb329SVandita Kulkarni 240300acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 240400acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 240500acb329SVandita Kulkarni return; 240600acb329SVandita Kulkarni } 240700acb329SVandita Kulkarni 240800acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 24092939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 241000acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 241100acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 241200acb329SVandita Kulkarni pipe = PIPE_A; 241300acb329SVandita Kulkarni break; 241400acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 241500acb329SVandita Kulkarni pipe = PIPE_B; 241600acb329SVandita Kulkarni break; 241700acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 241800acb329SVandita Kulkarni pipe = PIPE_C; 241900acb329SVandita Kulkarni break; 242000acb329SVandita Kulkarni default: 242100acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 242200acb329SVandita Kulkarni return; 242300acb329SVandita Kulkarni } 242400acb329SVandita Kulkarni 242500acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 242600acb329SVandita Kulkarni 242700acb329SVandita Kulkarni /* clear TE in dsi IIR */ 242800acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 24292939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 24302939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 243100acb329SVandita Kulkarni } 243200acb329SVandita Kulkarni 2433cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915) 2434cda195f1SVille Syrjälä { 2435373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 9) 2436cda195f1SVille Syrjälä return GEN9_PIPE_PLANE1_FLIP_DONE; 2437cda195f1SVille Syrjälä else 2438cda195f1SVille Syrjälä return GEN8_PIPE_PRIMARY_FLIP_DONE; 2439cda195f1SVille Syrjälä } 2440cda195f1SVille Syrjälä 24418bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv) 24428bcc0840SMatt Roper { 24438bcc0840SMatt Roper u32 mask = GEN8_PIPE_FIFO_UNDERRUN; 24448bcc0840SMatt Roper 24458bcc0840SMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 24468bcc0840SMatt Roper mask |= XELPD_PIPE_SOFT_UNDERRUN | 24478bcc0840SMatt Roper XELPD_PIPE_HARD_UNDERRUN; 24488bcc0840SMatt Roper 24498bcc0840SMatt Roper return mask; 24508bcc0840SMatt Roper } 24518bcc0840SMatt Roper 245246c63d24SJosé Roberto de Souza static irqreturn_t 245346c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 245446c63d24SJosé Roberto de Souza { 245546c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 245646c63d24SJosé Roberto de Souza u32 iir; 245746c63d24SJosé Roberto de Souza enum pipe pipe; 245846c63d24SJosé Roberto de Souza 2459a844cfbeSJosé Roberto de Souza drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv)); 2460a844cfbeSJosé Roberto de Souza 246146c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 24622939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 246346c63d24SJosé Roberto de Souza if (iir) { 24642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 246546c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 246646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 246746c63d24SJosé Roberto de Souza } else { 246800376ccfSWambui Karuga drm_err(&dev_priv->drm, 246900376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2470abd58f01SBen Widawsky } 247146c63d24SJosé Roberto de Souza } 2472abd58f01SBen Widawsky 2473373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 24742939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2475121e758eSDhinakaran Pandiyan if (iir) { 24762939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2477121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2478121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2479121e758eSDhinakaran Pandiyan } else { 248000376ccfSWambui Karuga drm_err(&dev_priv->drm, 248100376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2482121e758eSDhinakaran Pandiyan } 2483121e758eSDhinakaran Pandiyan } 2484121e758eSDhinakaran Pandiyan 24856d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 24862939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2487e32192e1STvrtko Ursulin if (iir) { 2488d04a492dSShashank Sharma bool found = false; 2489cebd87a0SVille Syrjälä 24902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 24916d766f02SDaniel Vetter ret = IRQ_HANDLED; 249288e04703SJesse Barnes 24939d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 249491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2495d04a492dSShashank Sharma found = true; 2496d04a492dSShashank Sharma } 2497d04a492dSShashank Sharma 249870bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 24999a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 25009a55a620SVille Syrjälä 25019a55a620SVille Syrjälä if (hotplug_trigger) { 25029a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2503d04a492dSShashank Sharma found = true; 2504d04a492dSShashank Sharma } 2505e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 25069a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 25079a55a620SVille Syrjälä 25089a55a620SVille Syrjälä if (hotplug_trigger) { 25099a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2510e32192e1STvrtko Ursulin found = true; 2511e32192e1STvrtko Ursulin } 2512e32192e1STvrtko Ursulin } 2513d04a492dSShashank Sharma 251470bfb307SMatt Roper if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 251570bfb307SMatt Roper (iir & BXT_DE_PORT_GMBUS)) { 251691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25179e63743eSShashank Sharma found = true; 25189e63743eSShashank Sharma } 25199e63743eSShashank Sharma 2520373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 25219a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 25229a55a620SVille Syrjälä 25239a55a620SVille Syrjälä if (te_trigger) { 25249a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 252500acb329SVandita Kulkarni found = true; 252600acb329SVandita Kulkarni } 252700acb329SVandita Kulkarni } 252800acb329SVandita Kulkarni 2529d04a492dSShashank Sharma if (!found) 253000376ccfSWambui Karuga drm_err(&dev_priv->drm, 253100376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 25326d766f02SDaniel Vetter } 253338cc46d7SOscar Mateo else 253400376ccfSWambui Karuga drm_err(&dev_priv->drm, 253500376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 25366d766f02SDaniel Vetter } 25376d766f02SDaniel Vetter 2538055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2539fd3a4024SDaniel Vetter u32 fault_errors; 2540abd58f01SBen Widawsky 2541c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2542c42664ccSDaniel Vetter continue; 2543c42664ccSDaniel Vetter 25442939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2545e32192e1STvrtko Ursulin if (!iir) { 254600376ccfSWambui Karuga drm_err(&dev_priv->drm, 254700376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2548e32192e1STvrtko Ursulin continue; 2549e32192e1STvrtko Ursulin } 2550770de83dSDamien Lespiau 2551e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 25522939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2553e32192e1STvrtko Ursulin 2554fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2555aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2556abd58f01SBen Widawsky 2557cda195f1SVille Syrjälä if (iir & gen8_de_pipe_flip_done_mask(dev_priv)) 25581288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 25591288f9b0SKarthik B S 2560e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 256191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25620fbe7870SDaniel Vetter 25638bcc0840SMatt Roper if (iir & gen8_de_pipe_underrun_mask(dev_priv)) 2564e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 256538d83c96SDaniel Vetter 25665270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2567770de83dSDamien Lespiau if (fault_errors) 256800376ccfSWambui Karuga drm_err(&dev_priv->drm, 256900376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 257030100f2bSDaniel Vetter pipe_name(pipe), 2571e32192e1STvrtko Ursulin fault_errors); 2572abd58f01SBen Widawsky } 2573abd58f01SBen Widawsky 257491d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2575266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 257692d03a80SDaniel Vetter /* 257792d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 257892d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 257992d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 258092d03a80SDaniel Vetter */ 25812939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2582e32192e1STvrtko Ursulin if (iir) { 25832939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 258492d03a80SDaniel Vetter ret = IRQ_HANDLED; 25856dbf30ceSVille Syrjälä 258658676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 258758676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2588c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 258991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25906dbf30ceSVille Syrjälä else 259191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25922dfb0b81SJani Nikula } else { 25932dfb0b81SJani Nikula /* 25942dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25952dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25962dfb0b81SJani Nikula */ 259700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 259800376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 25992dfb0b81SJani Nikula } 260092d03a80SDaniel Vetter } 260192d03a80SDaniel Vetter 2602f11a0f46STvrtko Ursulin return ret; 2603f11a0f46STvrtko Ursulin } 2604f11a0f46STvrtko Ursulin 26054376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 26064376b9c9SMika Kuoppala { 26074376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 26084376b9c9SMika Kuoppala 26094376b9c9SMika Kuoppala /* 26104376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 26114376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 26124376b9c9SMika Kuoppala * New indications can and will light up during processing, 26134376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 26144376b9c9SMika Kuoppala */ 26154376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 26164376b9c9SMika Kuoppala } 26174376b9c9SMika Kuoppala 26184376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 26194376b9c9SMika Kuoppala { 26204376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 26214376b9c9SMika Kuoppala } 26224376b9c9SMika Kuoppala 2623f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2624f11a0f46STvrtko Ursulin { 2625b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 262625286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2627f11a0f46STvrtko Ursulin u32 master_ctl; 2628f11a0f46STvrtko Ursulin 2629f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2630f11a0f46STvrtko Ursulin return IRQ_NONE; 2631f11a0f46STvrtko Ursulin 26324376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 26334376b9c9SMika Kuoppala if (!master_ctl) { 26344376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2635f11a0f46STvrtko Ursulin return IRQ_NONE; 26364376b9c9SMika Kuoppala } 2637f11a0f46STvrtko Ursulin 26386cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26392cbc876dSMichał Winiarski gen8_gt_irq_handler(to_gt(dev_priv), master_ctl); 2640f0fd96f5SChris Wilson 2641f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2642f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 26439102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 264455ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 26459102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2646f0fd96f5SChris Wilson } 2647f11a0f46STvrtko Ursulin 26484376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2649abd58f01SBen Widawsky 26509c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 26519c6508b9SThomas Gleixner 265255ef72f2SChris Wilson return IRQ_HANDLED; 2653abd58f01SBen Widawsky } 2654abd58f01SBen Widawsky 265551951ae7SMika Kuoppala static u32 2656ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_ack(struct drm_i915_private *i915, const u32 master_ctl) 2657df0d28c1SDhinakaran Pandiyan { 2658ddcf980fSAnusha Srivatsa void __iomem * const regs = i915->uncore.regs; 26597a909383SChris Wilson u32 iir; 2660df0d28c1SDhinakaran Pandiyan 2661df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 26627a909383SChris Wilson return 0; 2663df0d28c1SDhinakaran Pandiyan 26647a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 26657a909383SChris Wilson if (likely(iir)) 26667a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 26677a909383SChris Wilson 26687a909383SChris Wilson return iir; 2669df0d28c1SDhinakaran Pandiyan } 2670df0d28c1SDhinakaran Pandiyan 2671df0d28c1SDhinakaran Pandiyan static void 2672ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(struct drm_i915_private *i915, const u32 iir) 2673df0d28c1SDhinakaran Pandiyan { 2674df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 2675ddcf980fSAnusha Srivatsa intel_opregion_asle_intr(i915); 2676df0d28c1SDhinakaran Pandiyan } 2677df0d28c1SDhinakaran Pandiyan 267881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 267981067b71SMika Kuoppala { 268081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 268181067b71SMika Kuoppala 268281067b71SMika Kuoppala /* 268381067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 268481067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 268581067b71SMika Kuoppala * New indications can and will light up during processing, 268681067b71SMika Kuoppala * and will generate new interrupt after enabling master. 268781067b71SMika Kuoppala */ 268881067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 268981067b71SMika Kuoppala } 269081067b71SMika Kuoppala 269181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 269281067b71SMika Kuoppala { 269381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 269481067b71SMika Kuoppala } 269581067b71SMika Kuoppala 2696a3265d85SMatt Roper static void 2697a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2698a3265d85SMatt Roper { 2699a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2700a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2701a3265d85SMatt Roper 2702a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2703a3265d85SMatt Roper /* 2704a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2705a3265d85SMatt Roper * for the display related bits. 2706a3265d85SMatt Roper */ 2707a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2708a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2709a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2710a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2711a3265d85SMatt Roper 2712a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2713a3265d85SMatt Roper } 2714a3265d85SMatt Roper 271522e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg) 271651951ae7SMika Kuoppala { 271722e26af7SPaulo Zanoni struct drm_i915_private *i915 = arg; 271825286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 27192cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 272051951ae7SMika Kuoppala u32 master_ctl; 2721df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 272251951ae7SMika Kuoppala 272351951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 272451951ae7SMika Kuoppala return IRQ_NONE; 272551951ae7SMika Kuoppala 272622e26af7SPaulo Zanoni master_ctl = gen11_master_intr_disable(regs); 272781067b71SMika Kuoppala if (!master_ctl) { 272822e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 272951951ae7SMika Kuoppala return IRQ_NONE; 273081067b71SMika Kuoppala } 273151951ae7SMika Kuoppala 27326cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 27339b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 273451951ae7SMika Kuoppala 273551951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2736a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2737a3265d85SMatt Roper gen11_display_irq_handler(i915); 273851951ae7SMika Kuoppala 2739ddcf980fSAnusha Srivatsa gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 2740df0d28c1SDhinakaran Pandiyan 274122e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 274251951ae7SMika Kuoppala 2743ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(i915, gu_misc_iir); 2744df0d28c1SDhinakaran Pandiyan 27459c6508b9SThomas Gleixner pmu_irq_stats(i915, IRQ_HANDLED); 27469c6508b9SThomas Gleixner 274751951ae7SMika Kuoppala return IRQ_HANDLED; 274851951ae7SMika Kuoppala } 274951951ae7SMika Kuoppala 275022e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs) 275197b492f5SLucas De Marchi { 275297b492f5SLucas De Marchi u32 val; 275397b492f5SLucas De Marchi 275497b492f5SLucas De Marchi /* First disable interrupts */ 275522e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0); 275697b492f5SLucas De Marchi 275797b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 275822e26af7SPaulo Zanoni val = raw_reg_read(regs, DG1_MSTR_TILE_INTR); 275997b492f5SLucas De Marchi if (unlikely(!val)) 276097b492f5SLucas De Marchi return 0; 276197b492f5SLucas De Marchi 276222e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, val); 276397b492f5SLucas De Marchi 276497b492f5SLucas De Marchi return val; 276597b492f5SLucas De Marchi } 276697b492f5SLucas De Marchi 276797b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 276897b492f5SLucas De Marchi { 276922e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ); 277097b492f5SLucas De Marchi } 277197b492f5SLucas De Marchi 277297b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 277397b492f5SLucas De Marchi { 277422e26af7SPaulo Zanoni struct drm_i915_private * const i915 = arg; 27752cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(i915); 2776fd4d7904SPaulo Zanoni void __iomem * const regs = gt->uncore->regs; 277722e26af7SPaulo Zanoni u32 master_tile_ctl, master_ctl; 277822e26af7SPaulo Zanoni u32 gu_misc_iir; 277922e26af7SPaulo Zanoni 278022e26af7SPaulo Zanoni if (!intel_irqs_enabled(i915)) 278122e26af7SPaulo Zanoni return IRQ_NONE; 278222e26af7SPaulo Zanoni 278322e26af7SPaulo Zanoni master_tile_ctl = dg1_master_intr_disable(regs); 278422e26af7SPaulo Zanoni if (!master_tile_ctl) { 278522e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 278622e26af7SPaulo Zanoni return IRQ_NONE; 278722e26af7SPaulo Zanoni } 278822e26af7SPaulo Zanoni 278922e26af7SPaulo Zanoni /* FIXME: we only support tile 0 for now. */ 279022e26af7SPaulo Zanoni if (master_tile_ctl & DG1_MSTR_TILE(0)) { 279122e26af7SPaulo Zanoni master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 279222e26af7SPaulo Zanoni raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl); 279322e26af7SPaulo Zanoni } else { 279422e26af7SPaulo Zanoni DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl); 279522e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 279622e26af7SPaulo Zanoni return IRQ_NONE; 279722e26af7SPaulo Zanoni } 279822e26af7SPaulo Zanoni 279922e26af7SPaulo Zanoni gen11_gt_irq_handler(gt, master_ctl); 280022e26af7SPaulo Zanoni 280122e26af7SPaulo Zanoni if (master_ctl & GEN11_DISPLAY_IRQ) 280222e26af7SPaulo Zanoni gen11_display_irq_handler(i915); 280322e26af7SPaulo Zanoni 2804ddcf980fSAnusha Srivatsa gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl); 280522e26af7SPaulo Zanoni 280622e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 280722e26af7SPaulo Zanoni 2808ddcf980fSAnusha Srivatsa gen11_gu_misc_irq_handler(i915, gu_misc_iir); 280922e26af7SPaulo Zanoni 281022e26af7SPaulo Zanoni pmu_irq_stats(i915, IRQ_HANDLED); 281122e26af7SPaulo Zanoni 281222e26af7SPaulo Zanoni return IRQ_HANDLED; 281397b492f5SLucas De Marchi } 281497b492f5SLucas De Marchi 281542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 281642f52ef8SKeith Packard * we use as a pipe index 281742f52ef8SKeith Packard */ 281808fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 28190a3e67a4SJesse Barnes { 282008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 282108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2822e9d21d7fSKeith Packard unsigned long irqflags; 282371e0ffa5SJesse Barnes 28241ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 282586e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 282686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 282786e83e35SChris Wilson 282886e83e35SChris Wilson return 0; 282986e83e35SChris Wilson } 283086e83e35SChris Wilson 28317d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2832d938da6bSVille Syrjälä { 283308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2834d938da6bSVille Syrjälä 28357d423af9SVille Syrjälä /* 28367d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 28377d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 28387d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 28397d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 28407d423af9SVille Syrjälä */ 28417d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 28422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2843d938da6bSVille Syrjälä 284408fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2845d938da6bSVille Syrjälä } 2846d938da6bSVille Syrjälä 284708fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 284886e83e35SChris Wilson { 284908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 285008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 285186e83e35SChris Wilson unsigned long irqflags; 285286e83e35SChris Wilson 285386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28547c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2855755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28561ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28578692d00eSChris Wilson 28580a3e67a4SJesse Barnes return 0; 28590a3e67a4SJesse Barnes } 28600a3e67a4SJesse Barnes 286108fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2862f796cf8fSJesse Barnes { 286308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 286408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2865f796cf8fSJesse Barnes unsigned long irqflags; 2866373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 286786e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2868f796cf8fSJesse Barnes 2869f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2870fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2871b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2872b1f14ad0SJesse Barnes 28732e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 28742e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 28752e8bf223SDhinakaran Pandiyan */ 28762e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 287708fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28782e8bf223SDhinakaran Pandiyan 2879b1f14ad0SJesse Barnes return 0; 2880b1f14ad0SJesse Barnes } 2881b1f14ad0SJesse Barnes 28829c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 28839c9e97c4SVandita Kulkarni bool enable) 28849c9e97c4SVandita Kulkarni { 28859c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 28869c9e97c4SVandita Kulkarni enum port port; 28879c9e97c4SVandita Kulkarni u32 tmp; 28889c9e97c4SVandita Kulkarni 28899c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 28909c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 28919c9e97c4SVandita Kulkarni return false; 28929c9e97c4SVandita Kulkarni 28939c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 28949c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 28959c9e97c4SVandita Kulkarni port = PORT_B; 28969c9e97c4SVandita Kulkarni else 28979c9e97c4SVandita Kulkarni port = PORT_A; 28989c9e97c4SVandita Kulkarni 28992939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port)); 29009c9e97c4SVandita Kulkarni if (enable) 29019c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 29029c9e97c4SVandita Kulkarni else 29039c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 29049c9e97c4SVandita Kulkarni 29052939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp); 29069c9e97c4SVandita Kulkarni 29072939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 29082939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 29099c9e97c4SVandita Kulkarni 29109c9e97c4SVandita Kulkarni return true; 29119c9e97c4SVandita Kulkarni } 29129c9e97c4SVandita Kulkarni 2913f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc) 2914abd58f01SBen Widawsky { 2915f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2916f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2917f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2918abd58f01SBen Widawsky unsigned long irqflags; 2919abd58f01SBen Widawsky 2920f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, true)) 29219c9e97c4SVandita Kulkarni return 0; 29229c9e97c4SVandita Kulkarni 2923abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2924013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2925abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2926013d3752SVille Syrjälä 29272e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 29282e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 29292e8bf223SDhinakaran Pandiyan */ 29302e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 2931f15f01a7SVille Syrjälä drm_crtc_vblank_restore(&crtc->base); 29322e8bf223SDhinakaran Pandiyan 2933abd58f01SBen Widawsky return 0; 2934abd58f01SBen Widawsky } 2935abd58f01SBen Widawsky 293642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 293742f52ef8SKeith Packard * we use as a pipe index 293842f52ef8SKeith Packard */ 293908fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 294086e83e35SChris Wilson { 294108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 294208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 294386e83e35SChris Wilson unsigned long irqflags; 294486e83e35SChris Wilson 294586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 294686e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 294786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 294886e83e35SChris Wilson } 294986e83e35SChris Wilson 29507d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2951d938da6bSVille Syrjälä { 295208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2953d938da6bSVille Syrjälä 295408fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2955d938da6bSVille Syrjälä 29567d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 29572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2958d938da6bSVille Syrjälä } 2959d938da6bSVille Syrjälä 296008fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 29610a3e67a4SJesse Barnes { 296208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 296308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2964e9d21d7fSKeith Packard unsigned long irqflags; 29650a3e67a4SJesse Barnes 29661ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29677c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2968755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29691ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29700a3e67a4SJesse Barnes } 29710a3e67a4SJesse Barnes 297208fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2973f796cf8fSJesse Barnes { 297408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 297508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2976f796cf8fSJesse Barnes unsigned long irqflags; 2977373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 297886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2979f796cf8fSJesse Barnes 2980f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2981fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2982b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2983b1f14ad0SJesse Barnes } 2984b1f14ad0SJesse Barnes 2985f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc) 2986abd58f01SBen Widawsky { 2987f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2988f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2989f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2990abd58f01SBen Widawsky unsigned long irqflags; 2991abd58f01SBen Widawsky 2992f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, false)) 29939c9e97c4SVandita Kulkarni return; 29949c9e97c4SVandita Kulkarni 2995abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2996013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2997abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2998abd58f01SBen Widawsky } 2999abd58f01SBen Widawsky 3000b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 300191738a95SPaulo Zanoni { 3002b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3003b16b2a2fSPaulo Zanoni 30046e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 300591738a95SPaulo Zanoni return; 300691738a95SPaulo Zanoni 3007b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 3008105b122eSPaulo Zanoni 30096e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 30102939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 3011622364b6SPaulo Zanoni } 3012105b122eSPaulo Zanoni 301370591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 301470591a41SVille Syrjälä { 3015b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3016b16b2a2fSPaulo Zanoni 301771b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3018f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 301971b8b41dSVille Syrjälä else 30207d938bc0SVille Syrjälä intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_VLV); 302171b8b41dSVille Syrjälä 3022ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 30232939eb06SJani Nikula intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 302470591a41SVille Syrjälä 302544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 302670591a41SVille Syrjälä 3027b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 30288bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 302970591a41SVille Syrjälä } 303070591a41SVille Syrjälä 30318bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 30328bb61306SVille Syrjälä { 3033b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3034b16b2a2fSPaulo Zanoni 30358bb61306SVille Syrjälä u32 pipestat_mask; 30369ab981f2SVille Syrjälä u32 enable_mask; 30378bb61306SVille Syrjälä enum pipe pipe; 30388bb61306SVille Syrjälä 3039842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 30408bb61306SVille Syrjälä 30418bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 30428bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 30438bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 30448bb61306SVille Syrjälä 30459ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 30468bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3047ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3048ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3049ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3050ebf5f921SVille Syrjälä 30518bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3052ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3053ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 30546b7eafc1SVille Syrjälä 305548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 30566b7eafc1SVille Syrjälä 30579ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30588bb61306SVille Syrjälä 3059b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 30608bb61306SVille Syrjälä } 30618bb61306SVille Syrjälä 30628bb61306SVille Syrjälä /* drm_dma.h hooks 30638bb61306SVille Syrjälä */ 30649eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 30658bb61306SVille Syrjälä { 3066b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 30678bb61306SVille Syrjälä 3068b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3069e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3070e44adb5dSChris Wilson 3071651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) == 7) 3072f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 30738bb61306SVille Syrjälä 3074fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3075f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3076f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3077fc340442SDaniel Vetter } 3078fc340442SDaniel Vetter 30792cbc876dSMichał Winiarski gen5_gt_irq_reset(to_gt(dev_priv)); 30808bb61306SVille Syrjälä 3081b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30828bb61306SVille Syrjälä } 30838bb61306SVille Syrjälä 3084b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 30857e231dbeSJesse Barnes { 30862939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 30872939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 308834c7b8a7SVille Syrjälä 30892cbc876dSMichał Winiarski gen5_gt_irq_reset(to_gt(dev_priv)); 30907e231dbeSJesse Barnes 3091ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30929918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 309370591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3094ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30957e231dbeSJesse Barnes } 30967e231dbeSJesse Barnes 3097a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv) 3098abd58f01SBen Widawsky { 3099b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3100d048a268SVille Syrjälä enum pipe pipe; 3101abd58f01SBen Widawsky 3102a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3103a844cfbeSJosé Roberto de Souza return; 3104abd58f01SBen Widawsky 3105f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3106f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3107e04f7eceSVille Syrjälä 3108055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3109f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3110813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3111b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3112abd58f01SBen Widawsky 3113b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3114b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3115a844cfbeSJosé Roberto de Souza } 3116a844cfbeSJosé Roberto de Souza 3117a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3118a844cfbeSJosé Roberto de Souza { 3119a844cfbeSJosé Roberto de Souza struct intel_uncore *uncore = &dev_priv->uncore; 3120a844cfbeSJosé Roberto de Souza 3121a844cfbeSJosé Roberto de Souza gen8_master_intr_disable(dev_priv->uncore.regs); 3122a844cfbeSJosé Roberto de Souza 31232cbc876dSMichał Winiarski gen8_gt_irq_reset(to_gt(dev_priv)); 3124a844cfbeSJosé Roberto de Souza gen8_display_irq_reset(dev_priv); 3125b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3126abd58f01SBen Widawsky 31276e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3128b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 312959b7cb44STejas Upadhyay 3130abd58f01SBen Widawsky } 3131abd58f01SBen Widawsky 3132a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 313351951ae7SMika Kuoppala { 3134b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3135d048a268SVille Syrjälä enum pipe pipe; 3136562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3137562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 313851951ae7SMika Kuoppala 3139a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3140a844cfbeSJosé Roberto de Souza return; 3141a844cfbeSJosé Roberto de Souza 3142f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 314351951ae7SMika Kuoppala 3144373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 31458241cfbeSJosé Roberto de Souza enum transcoder trans; 31468241cfbeSJosé Roberto de Souza 3147562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 31488241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 31498241cfbeSJosé Roberto de Souza 31508241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 31518241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 31528241cfbeSJosé Roberto de Souza continue; 31538241cfbeSJosé Roberto de Souza 31548241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 31558241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 31568241cfbeSJosé Roberto de Souza } 31578241cfbeSJosé Roberto de Souza } else { 3158f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3159f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 31608241cfbeSJosé Roberto de Souza } 316162819dfdSJosé Roberto de Souza 316251951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 316351951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 316451951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3165b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 316651951ae7SMika Kuoppala 3167b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3168b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3169b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 317031604222SAnusha Srivatsa 317129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3172b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 317351951ae7SMika Kuoppala } 317451951ae7SMika Kuoppala 3175a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3176a3265d85SMatt Roper { 31772cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3178fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 3179a3265d85SMatt Roper 3180a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3181a3265d85SMatt Roper 3182fd4d7904SPaulo Zanoni gen11_gt_irq_reset(gt); 3183a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3184a3265d85SMatt Roper 3185a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3186a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3187a3265d85SMatt Roper } 3188a3265d85SMatt Roper 318922e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv) 319022e26af7SPaulo Zanoni { 31912cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3192fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 319322e26af7SPaulo Zanoni 319422e26af7SPaulo Zanoni dg1_master_intr_disable(dev_priv->uncore.regs); 319522e26af7SPaulo Zanoni 3196fd4d7904SPaulo Zanoni gen11_gt_irq_reset(gt); 319722e26af7SPaulo Zanoni gen11_display_irq_reset(dev_priv); 319822e26af7SPaulo Zanoni 319922e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 320022e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 320122e26af7SPaulo Zanoni } 320222e26af7SPaulo Zanoni 32034c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3204001bd2cbSImre Deak u8 pipe_mask) 3205d49bdb0eSPaulo Zanoni { 3206b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32078bcc0840SMatt Roper u32 extra_ier = GEN8_PIPE_VBLANK | 32088bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3209cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 32106831f3e3SVille Syrjälä enum pipe pipe; 3211d49bdb0eSPaulo Zanoni 321213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 32139dfe2e3aSImre Deak 32149dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32159dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32169dfe2e3aSImre Deak return; 32179dfe2e3aSImre Deak } 32189dfe2e3aSImre Deak 32196831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3220b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 32216831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 32226831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 32239dfe2e3aSImre Deak 322413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3225d49bdb0eSPaulo Zanoni } 3226d49bdb0eSPaulo Zanoni 3227aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3228001bd2cbSImre Deak u8 pipe_mask) 3229aae8ba84SVille Syrjälä { 3230b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32316831f3e3SVille Syrjälä enum pipe pipe; 32326831f3e3SVille Syrjälä 3233aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32349dfe2e3aSImre Deak 32359dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32369dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32379dfe2e3aSImre Deak return; 32389dfe2e3aSImre Deak } 32399dfe2e3aSImre Deak 32406831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3241b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 32429dfe2e3aSImre Deak 3243aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3244aae8ba84SVille Syrjälä 3245aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3246315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3247aae8ba84SVille Syrjälä } 3248aae8ba84SVille Syrjälä 3249b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 325043f328d7SVille Syrjälä { 3251b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 325243f328d7SVille Syrjälä 32532939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 32542939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 325543f328d7SVille Syrjälä 32562cbc876dSMichał Winiarski gen8_gt_irq_reset(to_gt(dev_priv)); 325743f328d7SVille Syrjälä 3258b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 325943f328d7SVille Syrjälä 3260ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32619918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 326270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3263ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 326443f328d7SVille Syrjälä } 326543f328d7SVille Syrjälä 32662ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 32672ea63927SVille Syrjälä enum hpd_pin pin) 32682ea63927SVille Syrjälä { 32692ea63927SVille Syrjälä switch (pin) { 32702ea63927SVille Syrjälä case HPD_PORT_A: 32712ea63927SVille Syrjälä /* 32722ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 32732ea63927SVille Syrjälä * HPD must be enabled in both north and south. 32742ea63927SVille Syrjälä */ 32752ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 32762ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 32772ea63927SVille Syrjälä case HPD_PORT_B: 32782ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 32792ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 32802ea63927SVille Syrjälä case HPD_PORT_C: 32812ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 32822ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 32832ea63927SVille Syrjälä case HPD_PORT_D: 32842ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 32852ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 32862ea63927SVille Syrjälä default: 32872ea63927SVille Syrjälä return 0; 32882ea63927SVille Syrjälä } 32892ea63927SVille Syrjälä } 32902ea63927SVille Syrjälä 32911a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 32921a56b1a2SImre Deak { 32931a56b1a2SImre Deak u32 hotplug; 32941a56b1a2SImre Deak 32951a56b1a2SImre Deak /* 32961a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 32971a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 32981a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 32991a56b1a2SImre Deak */ 33002939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 33012ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 33022ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 33032ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 33042ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 33052ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 33061a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 33071a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 33082ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 33092939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 33101a56b1a2SImre Deak } 33111a56b1a2SImre Deak 331291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 331382a28bcfSDaniel Vetter { 33141a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 331582a28bcfSDaniel Vetter 33160398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33176d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 331882a28bcfSDaniel Vetter 3319fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 332082a28bcfSDaniel Vetter 33211a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33226dbf30ceSVille Syrjälä } 332326951cafSXiong Zhang 33242ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 33252ea63927SVille Syrjälä enum hpd_pin pin) 33262ea63927SVille Syrjälä { 33272ea63927SVille Syrjälä switch (pin) { 33282ea63927SVille Syrjälä case HPD_PORT_A: 33292ea63927SVille Syrjälä case HPD_PORT_B: 33302ea63927SVille Syrjälä case HPD_PORT_C: 33312ea63927SVille Syrjälä case HPD_PORT_D: 33322ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 33332ea63927SVille Syrjälä default: 33342ea63927SVille Syrjälä return 0; 33352ea63927SVille Syrjälä } 33362ea63927SVille Syrjälä } 33372ea63927SVille Syrjälä 33382ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 33392ea63927SVille Syrjälä enum hpd_pin pin) 33402ea63927SVille Syrjälä { 33412ea63927SVille Syrjälä switch (pin) { 33422ea63927SVille Syrjälä case HPD_PORT_TC1: 33432ea63927SVille Syrjälä case HPD_PORT_TC2: 33442ea63927SVille Syrjälä case HPD_PORT_TC3: 33452ea63927SVille Syrjälä case HPD_PORT_TC4: 33462ea63927SVille Syrjälä case HPD_PORT_TC5: 33472ea63927SVille Syrjälä case HPD_PORT_TC6: 33482ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 33492ea63927SVille Syrjälä default: 33502ea63927SVille Syrjälä return 0; 33512ea63927SVille Syrjälä } 33522ea63927SVille Syrjälä } 33532ea63927SVille Syrjälä 33542ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 335531604222SAnusha Srivatsa { 335631604222SAnusha Srivatsa u32 hotplug; 335731604222SAnusha Srivatsa 33582939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 33592ea63927SVille Syrjälä hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 33602ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 33612ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 33622ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 33632ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 33642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug); 336531604222SAnusha Srivatsa } 3366815f4ef2SVille Syrjälä 33672ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3368815f4ef2SVille Syrjälä { 3369815f4ef2SVille Syrjälä u32 hotplug; 3370815f4ef2SVille Syrjälä 33712939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 33722ea63927SVille Syrjälä hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 33732ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 33742ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 33752ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 33762ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 33772ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 33782ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 33792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug); 33808ef7e340SMatt Roper } 338131604222SAnusha Srivatsa 33822ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 338331604222SAnusha Srivatsa { 338431604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 338531604222SAnusha Srivatsa 33860398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33876d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 338831604222SAnusha Srivatsa 3389f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 33902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3391f49108d0SMatt Roper 339231604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 339331604222SAnusha Srivatsa 33942ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 33952ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 339652dfdba0SLucas De Marchi } 339752dfdba0SLucas De Marchi 33982ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 33992ea63927SVille Syrjälä enum hpd_pin pin) 34008ef7e340SMatt Roper { 34012ea63927SVille Syrjälä switch (pin) { 34022ea63927SVille Syrjälä case HPD_PORT_TC1: 34032ea63927SVille Syrjälä case HPD_PORT_TC2: 34042ea63927SVille Syrjälä case HPD_PORT_TC3: 34052ea63927SVille Syrjälä case HPD_PORT_TC4: 34062ea63927SVille Syrjälä case HPD_PORT_TC5: 34072ea63927SVille Syrjälä case HPD_PORT_TC6: 34082ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 34092ea63927SVille Syrjälä default: 34102ea63927SVille Syrjälä return 0; 341131604222SAnusha Srivatsa } 3412943682e3SMatt Roper } 3413943682e3SMatt Roper 3414229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3415229f31e2SLucas De Marchi { 3416b18c1eb9SClinton A Taylor u32 val; 3417b18c1eb9SClinton A Taylor 34182939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3419b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3420b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3421b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3422b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 34232939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3424b18c1eb9SClinton A Taylor 34252ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3426229f31e2SLucas De Marchi } 3427229f31e2SLucas De Marchi 342852c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3429121e758eSDhinakaran Pandiyan { 3430121e758eSDhinakaran Pandiyan u32 hotplug; 3431121e758eSDhinakaran Pandiyan 34322939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 34332ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34345b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34355b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34365b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34375b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34382ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 34392ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 34402939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug); 344152c7f5f1SVille Syrjälä } 344252c7f5f1SVille Syrjälä 344352c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 344452c7f5f1SVille Syrjälä { 344552c7f5f1SVille Syrjälä u32 hotplug; 3446b796b971SDhinakaran Pandiyan 34472939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 34482ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34495b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34505b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34515b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34525b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34532ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 34542ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 34552939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug); 3456121e758eSDhinakaran Pandiyan } 3457121e758eSDhinakaran Pandiyan 3458121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3459121e758eSDhinakaran Pandiyan { 3460121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3461121e758eSDhinakaran Pandiyan u32 val; 3462121e758eSDhinakaran Pandiyan 34630398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34646d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3465121e758eSDhinakaran Pandiyan 34662939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3467121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3468587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 34692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val); 34702939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3471121e758eSDhinakaran Pandiyan 347252c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 347352c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 347431604222SAnusha Srivatsa 34752ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 34762ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 34772ea63927SVille Syrjälä } 34782ea63927SVille Syrjälä 34792ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 34802ea63927SVille Syrjälä enum hpd_pin pin) 34812ea63927SVille Syrjälä { 34822ea63927SVille Syrjälä switch (pin) { 34832ea63927SVille Syrjälä case HPD_PORT_A: 34842ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 34852ea63927SVille Syrjälä case HPD_PORT_B: 34862ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 34872ea63927SVille Syrjälä case HPD_PORT_C: 34882ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 34892ea63927SVille Syrjälä case HPD_PORT_D: 34902ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 34912ea63927SVille Syrjälä default: 34922ea63927SVille Syrjälä return 0; 34932ea63927SVille Syrjälä } 34942ea63927SVille Syrjälä } 34952ea63927SVille Syrjälä 34962ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 34972ea63927SVille Syrjälä enum hpd_pin pin) 34982ea63927SVille Syrjälä { 34992ea63927SVille Syrjälä switch (pin) { 35002ea63927SVille Syrjälä case HPD_PORT_E: 35012ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 35022ea63927SVille Syrjälä default: 35032ea63927SVille Syrjälä return 0; 35042ea63927SVille Syrjälä } 3505121e758eSDhinakaran Pandiyan } 3506121e758eSDhinakaran Pandiyan 35072a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 35082a57d9ccSImre Deak { 35093b92e263SRodrigo Vivi u32 val, hotplug; 35103b92e263SRodrigo Vivi 35113b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 35123b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 35132939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 35143b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 35153b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 35162939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 35173b92e263SRodrigo Vivi } 35182a57d9ccSImre Deak 35192a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35202939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 35212ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 35222a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35232a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 35242ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE); 35252ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 35262939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 35272a57d9ccSImre Deak 35282939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 35292ea63927SVille Syrjälä hotplug &= ~PORTE_HOTPLUG_ENABLE; 35302ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 35312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug); 35322a57d9ccSImre Deak } 35332a57d9ccSImre Deak 353491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35356dbf30ceSVille Syrjälä { 35362a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35376dbf30ceSVille Syrjälä 3538f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 35392939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3540f49108d0SMatt Roper 35410398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 35426d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 35436dbf30ceSVille Syrjälä 35446dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35456dbf30ceSVille Syrjälä 35462a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 354726951cafSXiong Zhang } 35487fe0b973SKeith Packard 35492ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 35502ea63927SVille Syrjälä enum hpd_pin pin) 35512ea63927SVille Syrjälä { 35522ea63927SVille Syrjälä switch (pin) { 35532ea63927SVille Syrjälä case HPD_PORT_A: 35542ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 35552ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 35562ea63927SVille Syrjälä default: 35572ea63927SVille Syrjälä return 0; 35582ea63927SVille Syrjälä } 35592ea63927SVille Syrjälä } 35602ea63927SVille Syrjälä 35611a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35621a56b1a2SImre Deak { 35631a56b1a2SImre Deak u32 hotplug; 35641a56b1a2SImre Deak 35651a56b1a2SImre Deak /* 35661a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35671a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35681a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35691a56b1a2SImre Deak */ 35702939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 35712ea63927SVille Syrjälä hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 35722ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_MASK); 35732ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 35742939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 35751a56b1a2SImre Deak } 35761a56b1a2SImre Deak 357791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3578e4ce95aaSVille Syrjälä { 35791a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3580e4ce95aaSVille Syrjälä 35810398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 35826d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 35833a3b3c7dSVille Syrjälä 3584373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 8) 35853a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35866d3144ebSVille Syrjälä else 35873a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3588e4ce95aaSVille Syrjälä 35891a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3590e4ce95aaSVille Syrjälä 359191d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3592e4ce95aaSVille Syrjälä } 3593e4ce95aaSVille Syrjälä 35942ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 35952ea63927SVille Syrjälä enum hpd_pin pin) 35962ea63927SVille Syrjälä { 35972ea63927SVille Syrjälä u32 hotplug; 35982ea63927SVille Syrjälä 35992ea63927SVille Syrjälä switch (pin) { 36002ea63927SVille Syrjälä case HPD_PORT_A: 36012ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 36022ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 36032ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 36042ea63927SVille Syrjälä return hotplug; 36052ea63927SVille Syrjälä case HPD_PORT_B: 36062ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 36072ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 36082ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 36092ea63927SVille Syrjälä return hotplug; 36102ea63927SVille Syrjälä case HPD_PORT_C: 36112ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 36122ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 36132ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 36142ea63927SVille Syrjälä return hotplug; 36152ea63927SVille Syrjälä default: 36162ea63927SVille Syrjälä return 0; 36172ea63927SVille Syrjälä } 36182ea63927SVille Syrjälä } 36192ea63927SVille Syrjälä 36202ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3621e0a20ad7SShashank Sharma { 36222a57d9ccSImre Deak u32 hotplug; 3623e0a20ad7SShashank Sharma 36242939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 36252ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 36262a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 36272ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 36282ea63927SVille Syrjälä BXT_DDIA_HPD_INVERT | 36292ea63927SVille Syrjälä BXT_DDIB_HPD_INVERT | 36302ea63927SVille Syrjälä BXT_DDIC_HPD_INVERT); 36312ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 36322939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3633e0a20ad7SShashank Sharma } 3634e0a20ad7SShashank Sharma 36352a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36362a57d9ccSImre Deak { 36372a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36382a57d9ccSImre Deak 36390398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 36406d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 36412a57d9ccSImre Deak 36422a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 36432a57d9ccSImre Deak 36442ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 36452a57d9ccSImre Deak } 36462a57d9ccSImre Deak 3647a0a6d8cbSVille Syrjälä /* 3648a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3649a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3650a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3651a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3652a0a6d8cbSVille Syrjälä * 3653a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3654a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3655a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3656a0a6d8cbSVille Syrjälä * interrupts could still race. 3657a0a6d8cbSVille Syrjälä */ 3658b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3659d46da437SPaulo Zanoni { 3660a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 366182a28bcfSDaniel Vetter u32 mask; 3662d46da437SPaulo Zanoni 36636e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3664692a04cfSDaniel Vetter return; 3665692a04cfSDaniel Vetter 36666e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36675c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36684ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36695c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36704ebc6509SDhinakaran Pandiyan else 36714ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36728664281bSPaulo Zanoni 3673a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3674d46da437SPaulo Zanoni } 3675d46da437SPaulo Zanoni 36769eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3677036a4a7dSZhenyu Wang { 3678b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36798e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36808e76f8dcSPaulo Zanoni 3681651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) >= 7) { 36828e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3683842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 36848e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 368523bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 36862a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_C) | 36872a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_B) | 36882a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_A) | 368923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36908e76f8dcSPaulo Zanoni } else { 36918e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3692842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3693842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3694c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3695e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 36964bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_A) | 36974bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_B) | 3698e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36998e76f8dcSPaulo Zanoni } 3700036a4a7dSZhenyu Wang 3701fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3702b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3703fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3704fc340442SDaniel Vetter } 3705fc340442SDaniel Vetter 3706c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3707c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3708c6073d4cSVille Syrjälä 37091ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3710036a4a7dSZhenyu Wang 3711a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3712622364b6SPaulo Zanoni 37132cbc876dSMichał Winiarski gen5_gt_irq_postinstall(to_gt(dev_priv)); 3714a9922912SVille Syrjälä 3715b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3716b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3717036a4a7dSZhenyu Wang } 3718036a4a7dSZhenyu Wang 3719f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3720f8b79e58SImre Deak { 372167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3722f8b79e58SImre Deak 3723f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3724f8b79e58SImre Deak return; 3725f8b79e58SImre Deak 3726f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3727f8b79e58SImre Deak 3728d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3729d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3730ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3731f8b79e58SImre Deak } 3732d6c69803SVille Syrjälä } 3733f8b79e58SImre Deak 3734f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3735f8b79e58SImre Deak { 373667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3737f8b79e58SImre Deak 3738f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3739f8b79e58SImre Deak return; 3740f8b79e58SImre Deak 3741f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3742f8b79e58SImre Deak 3743950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3744ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3745f8b79e58SImre Deak } 3746f8b79e58SImre Deak 37470e6c9a9eSVille Syrjälä 3748b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 37490e6c9a9eSVille Syrjälä { 37502cbc876dSMichał Winiarski gen5_gt_irq_postinstall(to_gt(dev_priv)); 37517e231dbeSJesse Barnes 3752ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37539918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3754ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3755ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3756ad22d106SVille Syrjälä 37572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 37582939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 375920afbda2SDaniel Vetter } 376020afbda2SDaniel Vetter 3761abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3762abd58f01SBen Widawsky { 3763b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3764b16b2a2fSPaulo Zanoni 3765869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3766869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3767a9c287c9SJani Nikula u32 de_pipe_enables; 3768054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 37693a3b3c7dSVille Syrjälä u32 de_port_enables; 3770df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3771562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3772562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 37733a3b3c7dSVille Syrjälä enum pipe pipe; 3774770de83dSDamien Lespiau 3775a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3776a844cfbeSJosé Roberto de Souza return; 3777a844cfbeSJosé Roberto de Souza 3778373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) <= 10) 3779df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3780df0d28c1SDhinakaran Pandiyan 378170bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 37823a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3783a324fcacSRodrigo Vivi 3784373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 37859c9e97c4SVandita Kulkarni enum port port; 37869c9e97c4SVandita Kulkarni 37879c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 37889c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 37899c9e97c4SVandita Kulkarni } 37909c9e97c4SVandita Kulkarni 3791cda195f1SVille Syrjälä de_pipe_enables = de_pipe_masked | 37928bcc0840SMatt Roper GEN8_PIPE_VBLANK | 37938bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3794cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 37951288f9b0SKarthik B S 37963a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 379770bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 3798a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3799a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3800e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 38013a3b3c7dSVille Syrjälä 3802373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 38038241cfbeSJosé Roberto de Souza enum transcoder trans; 38048241cfbeSJosé Roberto de Souza 3805562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 38068241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 38078241cfbeSJosé Roberto de Souza 38088241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 38098241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 38108241cfbeSJosé Roberto de Souza continue; 38118241cfbeSJosé Roberto de Souza 38128241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 38138241cfbeSJosé Roberto de Souza } 38148241cfbeSJosé Roberto de Souza } else { 3815b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 38168241cfbeSJosé Roberto de Souza } 3817e04f7eceSVille Syrjälä 38180a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 38190a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3820abd58f01SBen Widawsky 3821f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3822813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3823b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3824813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 382535079899SPaulo Zanoni de_pipe_enables); 38260a195c02SMika Kahola } 3827abd58f01SBen Widawsky 3828b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3829b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 38302a57d9ccSImre Deak 3831373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 3832121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3833b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3834b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3835121e758eSDhinakaran Pandiyan 3836b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3837b16b2a2fSPaulo Zanoni de_hpd_enables); 3838abd58f01SBen Widawsky } 3839121e758eSDhinakaran Pandiyan } 3840abd58f01SBen Widawsky 384159b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 384259b7cb44STejas Upadhyay { 384359b7cb44STejas Upadhyay struct intel_uncore *uncore = &dev_priv->uncore; 384459b7cb44STejas Upadhyay u32 mask = SDE_GMBUS_ICP; 384559b7cb44STejas Upadhyay 384659b7cb44STejas Upadhyay GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 384759b7cb44STejas Upadhyay } 384859b7cb44STejas Upadhyay 3849b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3850abd58f01SBen Widawsky { 385159b7cb44STejas Upadhyay if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 385259b7cb44STejas Upadhyay icp_irq_postinstall(dev_priv); 385359b7cb44STejas Upadhyay else if (HAS_PCH_SPLIT(dev_priv)) 3854a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3855622364b6SPaulo Zanoni 38562cbc876dSMichał Winiarski gen8_gt_irq_postinstall(to_gt(dev_priv)); 3857abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3858abd58f01SBen Widawsky 385925286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3860abd58f01SBen Widawsky } 3861abd58f01SBen Widawsky 3862a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv) 3863a844cfbeSJosé Roberto de Souza { 3864a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3865a844cfbeSJosé Roberto de Souza return; 3866a844cfbeSJosé Roberto de Souza 3867a844cfbeSJosé Roberto de Souza gen8_de_irq_postinstall(dev_priv); 3868a844cfbeSJosé Roberto de Souza 3869a844cfbeSJosé Roberto de Souza intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 3870a844cfbeSJosé Roberto de Souza GEN11_DISPLAY_IRQ_ENABLE); 3871a844cfbeSJosé Roberto de Souza } 387231604222SAnusha Srivatsa 3873b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 387451951ae7SMika Kuoppala { 38752cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3876fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 3877df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 387851951ae7SMika Kuoppala 387929b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3880b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 388131604222SAnusha Srivatsa 3882fd4d7904SPaulo Zanoni gen11_gt_irq_postinstall(gt); 3883a844cfbeSJosé Roberto de Souza gen11_de_irq_postinstall(dev_priv); 388451951ae7SMika Kuoppala 3885b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3886df0d28c1SDhinakaran Pandiyan 38879b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 38882939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 388951951ae7SMika Kuoppala } 389022e26af7SPaulo Zanoni 389122e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv) 389222e26af7SPaulo Zanoni { 38932cbc876dSMichał Winiarski struct intel_gt *gt = to_gt(dev_priv); 3894fd4d7904SPaulo Zanoni struct intel_uncore *uncore = gt->uncore; 389522e26af7SPaulo Zanoni u32 gu_misc_masked = GEN11_GU_MISC_GSE; 389622e26af7SPaulo Zanoni 3897fd4d7904SPaulo Zanoni gen11_gt_irq_postinstall(gt); 389822e26af7SPaulo Zanoni 389922e26af7SPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 390022e26af7SPaulo Zanoni 390122e26af7SPaulo Zanoni if (HAS_DISPLAY(dev_priv)) { 390222e26af7SPaulo Zanoni icp_irq_postinstall(dev_priv); 390322e26af7SPaulo Zanoni gen8_de_irq_postinstall(dev_priv); 390422e26af7SPaulo Zanoni intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 390522e26af7SPaulo Zanoni GEN11_DISPLAY_IRQ_ENABLE); 390622e26af7SPaulo Zanoni } 390722e26af7SPaulo Zanoni 3908fd4d7904SPaulo Zanoni dg1_master_intr_enable(uncore->regs); 3909fd4d7904SPaulo Zanoni intel_uncore_posting_read(uncore, DG1_MSTR_TILE_INTR); 391097b492f5SLucas De Marchi } 391151951ae7SMika Kuoppala 3912b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 391343f328d7SVille Syrjälä { 39142cbc876dSMichał Winiarski gen8_gt_irq_postinstall(to_gt(dev_priv)); 391543f328d7SVille Syrjälä 3916ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39179918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3918ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3919ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3920ad22d106SVille Syrjälä 39212939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 39222939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 392343f328d7SVille Syrjälä } 392443f328d7SVille Syrjälä 3925b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3926c2798b19SChris Wilson { 3927b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3928c2798b19SChris Wilson 392944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 393044d9241eSVille Syrjälä 3931b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3932e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3933c2798b19SChris Wilson } 3934c2798b19SChris Wilson 3935b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3936c2798b19SChris Wilson { 3937b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3938e9e9848aSVille Syrjälä u16 enable_mask; 3939c2798b19SChris Wilson 39404f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 39414f5fd91fSTvrtko Ursulin EMR, 39424f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3943045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3944c2798b19SChris Wilson 3945c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3946c2798b19SChris Wilson dev_priv->irq_mask = 3947c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 394816659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 394916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3950c2798b19SChris Wilson 3951e9e9848aSVille Syrjälä enable_mask = 3952c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3953c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 395416659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3955e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3956e9e9848aSVille Syrjälä 3957b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3958c2798b19SChris Wilson 3959379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3960379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3961d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3962755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3963755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3964d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3965c2798b19SChris Wilson } 3966c2798b19SChris Wilson 39674f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 396878c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 396978c357ddSVille Syrjälä { 39704f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 397178c357ddSVille Syrjälä u16 emr; 397278c357ddSVille Syrjälä 39734f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 397478c357ddSVille Syrjälä 397578c357ddSVille Syrjälä if (*eir) 39764f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 397778c357ddSVille Syrjälä 39784f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 397978c357ddSVille Syrjälä if (*eir_stuck == 0) 398078c357ddSVille Syrjälä return; 398178c357ddSVille Syrjälä 398278c357ddSVille Syrjälä /* 398378c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 398478c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 398578c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 398678c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 398778c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 398878c357ddSVille Syrjälä * cleared except by handling the underlying error 398978c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 399078c357ddSVille Syrjälä * remains set. 399178c357ddSVille Syrjälä */ 39924f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 39934f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 39944f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 399578c357ddSVille Syrjälä } 399678c357ddSVille Syrjälä 399778c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 399878c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 399978c357ddSVille Syrjälä { 400078c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 400178c357ddSVille Syrjälä 400278c357ddSVille Syrjälä if (eir_stuck) 400300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 400400376ccfSWambui Karuga eir_stuck); 400578c357ddSVille Syrjälä } 400678c357ddSVille Syrjälä 400778c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 400878c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 400978c357ddSVille Syrjälä { 401078c357ddSVille Syrjälä u32 emr; 401178c357ddSVille Syrjälä 40122939eb06SJani Nikula *eir = intel_uncore_read(&dev_priv->uncore, EIR); 401378c357ddSVille Syrjälä 40142939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EIR, *eir); 401578c357ddSVille Syrjälä 40162939eb06SJani Nikula *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 401778c357ddSVille Syrjälä if (*eir_stuck == 0) 401878c357ddSVille Syrjälä return; 401978c357ddSVille Syrjälä 402078c357ddSVille Syrjälä /* 402178c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 402278c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 402378c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 402478c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 402578c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 402678c357ddSVille Syrjälä * cleared except by handling the underlying error 402778c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 402878c357ddSVille Syrjälä * remains set. 402978c357ddSVille Syrjälä */ 40302939eb06SJani Nikula emr = intel_uncore_read(&dev_priv->uncore, EMR); 40312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff); 40322939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 403378c357ddSVille Syrjälä } 403478c357ddSVille Syrjälä 403578c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 403678c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 403778c357ddSVille Syrjälä { 403878c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 403978c357ddSVille Syrjälä 404078c357ddSVille Syrjälä if (eir_stuck) 404100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 404200376ccfSWambui Karuga eir_stuck); 404378c357ddSVille Syrjälä } 404478c357ddSVille Syrjälä 4045ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4046c2798b19SChris Wilson { 4047b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4048af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4049c2798b19SChris Wilson 40502dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40512dd2a883SImre Deak return IRQ_NONE; 40522dd2a883SImre Deak 40531f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40549102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40551f814dacSImre Deak 4056af722d28SVille Syrjälä do { 4057af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 405878c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4059af722d28SVille Syrjälä u16 iir; 4060af722d28SVille Syrjälä 40614f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4062c2798b19SChris Wilson if (iir == 0) 4063af722d28SVille Syrjälä break; 4064c2798b19SChris Wilson 4065af722d28SVille Syrjälä ret = IRQ_HANDLED; 4066c2798b19SChris Wilson 4067eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4068eb64343cSVille Syrjälä * signalled in iir */ 4069eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4070c2798b19SChris Wilson 407178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 407278c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 407378c357ddSVille Syrjälä 40744f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4075c2798b19SChris Wilson 4076c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40772cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir); 4078c2798b19SChris Wilson 407978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 408078c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4081af722d28SVille Syrjälä 4082eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4083af722d28SVille Syrjälä } while (0); 4084c2798b19SChris Wilson 40859c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 40869c6508b9SThomas Gleixner 40879102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40881f814dacSImre Deak 40891f814dacSImre Deak return ret; 4090c2798b19SChris Wilson } 4091c2798b19SChris Wilson 4092b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 4093a266c7d5SChris Wilson { 4094b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4095a266c7d5SChris Wilson 409656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40970706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 40982939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4099a266c7d5SChris Wilson } 4100a266c7d5SChris Wilson 410144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 410244d9241eSVille Syrjälä 4103b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4104e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4105a266c7d5SChris Wilson } 4106a266c7d5SChris Wilson 4107b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4108a266c7d5SChris Wilson { 4109b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 411038bde180SChris Wilson u32 enable_mask; 4111a266c7d5SChris Wilson 41122939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 4113045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 411438bde180SChris Wilson 411538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 411638bde180SChris Wilson dev_priv->irq_mask = 411738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 411838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 411916659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 412016659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 412138bde180SChris Wilson 412238bde180SChris Wilson enable_mask = 412338bde180SChris Wilson I915_ASLE_INTERRUPT | 412438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 412538bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 412616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 412738bde180SChris Wilson I915_USER_INTERRUPT; 412838bde180SChris Wilson 412956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4130a266c7d5SChris Wilson /* Enable in IER... */ 4131a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4132a266c7d5SChris Wilson /* and unmask in IMR */ 4133a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4134a266c7d5SChris Wilson } 4135a266c7d5SChris Wilson 4136b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4137a266c7d5SChris Wilson 4138379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4139379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4140d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4141755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4142755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4143d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4144379ef82dSDaniel Vetter 4145c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 414620afbda2SDaniel Vetter } 414720afbda2SDaniel Vetter 4148ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4149a266c7d5SChris Wilson { 4150b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4151af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4152a266c7d5SChris Wilson 41532dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41542dd2a883SImre Deak return IRQ_NONE; 41552dd2a883SImre Deak 41561f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41579102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41581f814dacSImre Deak 415938bde180SChris Wilson do { 4160eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 416178c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4162af722d28SVille Syrjälä u32 hotplug_status = 0; 4163af722d28SVille Syrjälä u32 iir; 4164a266c7d5SChris Wilson 41652939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4166af722d28SVille Syrjälä if (iir == 0) 4167af722d28SVille Syrjälä break; 4168af722d28SVille Syrjälä 4169af722d28SVille Syrjälä ret = IRQ_HANDLED; 4170af722d28SVille Syrjälä 4171af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4172af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4173af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4174a266c7d5SChris Wilson 4175eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4176eb64343cSVille Syrjälä * signalled in iir */ 4177eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4178a266c7d5SChris Wilson 417978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 418078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 418178c357ddSVille Syrjälä 41822939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4183a266c7d5SChris Wilson 4184a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41852cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], iir); 4186a266c7d5SChris Wilson 418778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 418878c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4189a266c7d5SChris Wilson 4190af722d28SVille Syrjälä if (hotplug_status) 4191af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4192af722d28SVille Syrjälä 4193af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4194af722d28SVille Syrjälä } while (0); 4195a266c7d5SChris Wilson 41969c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 41979c6508b9SThomas Gleixner 41989102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41991f814dacSImre Deak 4200a266c7d5SChris Wilson return ret; 4201a266c7d5SChris Wilson } 4202a266c7d5SChris Wilson 4203b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4204a266c7d5SChris Wilson { 4205b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4206a266c7d5SChris Wilson 42070706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 42082939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4209a266c7d5SChris Wilson 421044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 421144d9241eSVille Syrjälä 4212b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4213e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4214a266c7d5SChris Wilson } 4215a266c7d5SChris Wilson 4216b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4217a266c7d5SChris Wilson { 4218b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4219bbba0a97SChris Wilson u32 enable_mask; 4220a266c7d5SChris Wilson u32 error_mask; 4221a266c7d5SChris Wilson 4222045cebd2SVille Syrjälä /* 4223045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4224045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4225045cebd2SVille Syrjälä */ 4226045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4227045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4228045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4229045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4230045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4231045cebd2SVille Syrjälä } else { 4232045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4233045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4234045cebd2SVille Syrjälä } 42352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, error_mask); 4236045cebd2SVille Syrjälä 4237a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4238c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4239c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4240adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4241bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4242bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 424378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4244bbba0a97SChris Wilson 4245c30bb1fdSVille Syrjälä enable_mask = 4246c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4247c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4248c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4249c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4251c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4252bbba0a97SChris Wilson 425391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4254bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4255a266c7d5SChris Wilson 4256b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4257c30bb1fdSVille Syrjälä 4258b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4259b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4260d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4261755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4262755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4263755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4264d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4265a266c7d5SChris Wilson 426691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 426720afbda2SDaniel Vetter } 426820afbda2SDaniel Vetter 426991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 427020afbda2SDaniel Vetter { 427120afbda2SDaniel Vetter u32 hotplug_en; 427220afbda2SDaniel Vetter 427367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4274b5ea2d56SDaniel Vetter 4275adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4276e5868a31SEgbert Eich /* enable bits are the same for all generations */ 427791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4278a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4279a266c7d5SChris Wilson to generate a spurious hotplug event about three 4280a266c7d5SChris Wilson seconds later. So just do it once. 4281a266c7d5SChris Wilson */ 428291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4283a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4284a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4285a266c7d5SChris Wilson 4286a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42870706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4288f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4289f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4290f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42910706f17cSEgbert Eich hotplug_en); 4292a266c7d5SChris Wilson } 4293a266c7d5SChris Wilson 4294ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4295a266c7d5SChris Wilson { 4296b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4297af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4298a266c7d5SChris Wilson 42992dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43002dd2a883SImre Deak return IRQ_NONE; 43012dd2a883SImre Deak 43021f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43039102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 43041f814dacSImre Deak 4305af722d28SVille Syrjälä do { 4306eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 430778c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4308af722d28SVille Syrjälä u32 hotplug_status = 0; 4309af722d28SVille Syrjälä u32 iir; 43102c8ba29fSChris Wilson 43112939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4312af722d28SVille Syrjälä if (iir == 0) 4313af722d28SVille Syrjälä break; 4314af722d28SVille Syrjälä 4315af722d28SVille Syrjälä ret = IRQ_HANDLED; 4316af722d28SVille Syrjälä 4317af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4318af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4319a266c7d5SChris Wilson 4320eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4321eb64343cSVille Syrjälä * signalled in iir */ 4322eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4323a266c7d5SChris Wilson 432478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 432578c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 432678c357ddSVille Syrjälä 43272939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4328a266c7d5SChris Wilson 4329a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 43302cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[RCS0], 43310669a6e1SChris Wilson iir); 4332af722d28SVille Syrjälä 4333a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 43342cbc876dSMichał Winiarski intel_engine_cs_irq(to_gt(dev_priv)->engine[VCS0], 43350669a6e1SChris Wilson iir >> 25); 4336a266c7d5SChris Wilson 433778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 433878c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4339515ac2bbSDaniel Vetter 4340af722d28SVille Syrjälä if (hotplug_status) 4341af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4342af722d28SVille Syrjälä 4343af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4344af722d28SVille Syrjälä } while (0); 4345a266c7d5SChris Wilson 43469c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 43479c6508b9SThomas Gleixner 43489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 43491f814dacSImre Deak 4350a266c7d5SChris Wilson return ret; 4351a266c7d5SChris Wilson } 4352a266c7d5SChris Wilson 43537e97596cSJani Nikula struct intel_hotplug_funcs { 43547e97596cSJani Nikula void (*hpd_irq_setup)(struct drm_i915_private *i915); 43557e97596cSJani Nikula }; 43567e97596cSJani Nikula 4357cd030c7cSDave Airlie #define HPD_FUNCS(platform) \ 4358cd030c7cSDave Airlie static const struct intel_hotplug_funcs platform##_hpd_funcs = { \ 4359cd030c7cSDave Airlie .hpd_irq_setup = platform##_hpd_irq_setup, \ 4360cd030c7cSDave Airlie } 4361cd030c7cSDave Airlie 4362cd030c7cSDave Airlie HPD_FUNCS(i915); 4363cd030c7cSDave Airlie HPD_FUNCS(dg1); 4364cd030c7cSDave Airlie HPD_FUNCS(gen11); 4365cd030c7cSDave Airlie HPD_FUNCS(bxt); 4366cd030c7cSDave Airlie HPD_FUNCS(icp); 4367cd030c7cSDave Airlie HPD_FUNCS(spt); 4368cd030c7cSDave Airlie HPD_FUNCS(ilk); 4369cd030c7cSDave Airlie #undef HPD_FUNCS 4370cd030c7cSDave Airlie 43717e97596cSJani Nikula void intel_hpd_irq_setup(struct drm_i915_private *i915) 43727e97596cSJani Nikula { 4373*5a04eb5bSJani Nikula if (i915->display_irqs_enabled && i915->display.funcs.hotplug) 4374*5a04eb5bSJani Nikula i915->display.funcs.hotplug->hpd_irq_setup(i915); 43757e97596cSJani Nikula } 43767e97596cSJani Nikula 4377fca52a55SDaniel Vetter /** 4378fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4379fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4380fca52a55SDaniel Vetter * 4381fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4382fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4383fca52a55SDaniel Vetter */ 4384b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4385f71d4af4SJesse Barnes { 438691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4387cefcff8fSJoonas Lahtinen int i; 43888b2e326dSChris Wilson 438974bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4390cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4391cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 43928b2e326dSChris Wilson 4393633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4394651e7d48SLucas De Marchi if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11) 43952cbc876dSMichał Winiarski to_gt(dev_priv)->pm_guc_events = GUC_INTR_GUC2HOST << 16; 439626705e20SSagar Arun Kamble 43979a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 43989a450b68SLucas De Marchi return; 43999a450b68SLucas De Marchi 440096bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 440196bd87b7SLucas De Marchi 440296bd87b7SLucas De Marchi intel_hpd_init_work(dev_priv); 440396bd87b7SLucas De Marchi 440421da2700SVille Syrjälä dev->vblank_disable_immediate = true; 440521da2700SVille Syrjälä 4406262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4407262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4408262fd485SChris Wilson * special care to avoid writing any of the display block registers 4409262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4410262fd485SChris Wilson * in this case to the runtime pm. 4411262fd485SChris Wilson */ 4412262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4413262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4414262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4415262fd485SChris Wilson 4416317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 44179a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 44189a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 44199a64c650SLyude Paul * sideband messaging with MST. 44209a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 44219a64c650SLyude Paul * short pulses, as seen on some G4x systems. 44229a64c650SLyude Paul */ 44239a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4424317eaa95SLyude 44252ccf2e03SChris Wilson if (HAS_GMCH(dev_priv)) { 44262ccf2e03SChris Wilson if (I915_HAS_HOTPLUG(dev_priv)) 4427*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &i915_hpd_funcs; 44282ccf2e03SChris Wilson } else { 44292f8a6699SMatt Roper if (HAS_PCH_DG2(dev_priv)) 4430*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &icp_hpd_funcs; 44312f8a6699SMatt Roper else if (HAS_PCH_DG1(dev_priv)) 4432*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &dg1_hpd_funcs; 4433373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 4434*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &gen11_hpd_funcs; 443570bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 4436*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &bxt_hpd_funcs; 4437cec3295bSLyude Paul else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 4438*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &icp_hpd_funcs; 4439c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 4440*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &spt_hpd_funcs; 44416dbf30ceSVille Syrjälä else 4442*5a04eb5bSJani Nikula dev_priv->display.funcs.hotplug = &ilk_hpd_funcs; 4443f71d4af4SJesse Barnes } 44442ccf2e03SChris Wilson } 444520afbda2SDaniel Vetter 4446fca52a55SDaniel Vetter /** 4447cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4448cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4449cefcff8fSJoonas Lahtinen * 4450cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4451cefcff8fSJoonas Lahtinen */ 4452cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4453cefcff8fSJoonas Lahtinen { 4454cefcff8fSJoonas Lahtinen int i; 4455cefcff8fSJoonas Lahtinen 4456cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4457cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4458cefcff8fSJoonas Lahtinen } 4459cefcff8fSJoonas Lahtinen 4460b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4461b318b824SVille Syrjälä { 4462b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4463b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4464b318b824SVille Syrjälä return cherryview_irq_handler; 4465b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4466b318b824SVille Syrjälä return valleyview_irq_handler; 4467651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4468b318b824SVille Syrjälä return i965_irq_handler; 4469651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4470b318b824SVille Syrjälä return i915_irq_handler; 4471b318b824SVille Syrjälä else 4472b318b824SVille Syrjälä return i8xx_irq_handler; 4473b318b824SVille Syrjälä } else { 447422e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 447597b492f5SLucas De Marchi return dg1_irq_handler; 447622e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4477b318b824SVille Syrjälä return gen11_irq_handler; 4478651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4479b318b824SVille Syrjälä return gen8_irq_handler; 4480b318b824SVille Syrjälä else 44819eae5e27SLucas De Marchi return ilk_irq_handler; 4482b318b824SVille Syrjälä } 4483b318b824SVille Syrjälä } 4484b318b824SVille Syrjälä 4485b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4486b318b824SVille Syrjälä { 4487b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4488b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4489b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4490b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4491b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4492651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4493b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4494651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4495b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4496b318b824SVille Syrjälä else 4497b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4498b318b824SVille Syrjälä } else { 449922e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 450022e26af7SPaulo Zanoni dg1_irq_reset(dev_priv); 450122e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4502b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4503651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4504b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4505b318b824SVille Syrjälä else 45069eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4507b318b824SVille Syrjälä } 4508b318b824SVille Syrjälä } 4509b318b824SVille Syrjälä 4510b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4511b318b824SVille Syrjälä { 4512b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4513b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4514b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4515b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4516b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4517651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4518b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4519651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4520b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4521b318b824SVille Syrjälä else 4522b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4523b318b824SVille Syrjälä } else { 452422e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 452522e26af7SPaulo Zanoni dg1_irq_postinstall(dev_priv); 452622e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4527b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4528651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4529b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4530b318b824SVille Syrjälä else 45319eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4532b318b824SVille Syrjälä } 4533b318b824SVille Syrjälä } 4534b318b824SVille Syrjälä 4535cefcff8fSJoonas Lahtinen /** 4536fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4537fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4538fca52a55SDaniel Vetter * 4539fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4540fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4541fca52a55SDaniel Vetter * 4542fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4543fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4544fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4545fca52a55SDaniel Vetter */ 45462aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 45472aeb7d3aSDaniel Vetter { 45488ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4549b318b824SVille Syrjälä int ret; 4550b318b824SVille Syrjälä 45512aeb7d3aSDaniel Vetter /* 45522aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 45532aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 45542aeb7d3aSDaniel Vetter * special cases in our ordering checks. 45552aeb7d3aSDaniel Vetter */ 4556ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 45572aeb7d3aSDaniel Vetter 4558ac1723c1SThomas Zimmermann dev_priv->irq_enabled = true; 4559b318b824SVille Syrjälä 4560b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4561b318b824SVille Syrjälä 4562b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4563b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4564b318b824SVille Syrjälä if (ret < 0) { 4565ac1723c1SThomas Zimmermann dev_priv->irq_enabled = false; 4566b318b824SVille Syrjälä return ret; 4567b318b824SVille Syrjälä } 4568b318b824SVille Syrjälä 4569b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4570b318b824SVille Syrjälä 4571b318b824SVille Syrjälä return ret; 45722aeb7d3aSDaniel Vetter } 45732aeb7d3aSDaniel Vetter 4574fca52a55SDaniel Vetter /** 4575fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4576fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4577fca52a55SDaniel Vetter * 4578fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4579fca52a55SDaniel Vetter * resources acquired in the init functions. 4580fca52a55SDaniel Vetter */ 45812aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45822aeb7d3aSDaniel Vetter { 45838ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4584b318b824SVille Syrjälä 4585b318b824SVille Syrjälä /* 4586789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4587789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4588789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4589789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4590b318b824SVille Syrjälä */ 4591ac1723c1SThomas Zimmermann if (!dev_priv->irq_enabled) 4592b318b824SVille Syrjälä return; 4593b318b824SVille Syrjälä 4594ac1723c1SThomas Zimmermann dev_priv->irq_enabled = false; 4595b318b824SVille Syrjälä 4596b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4597b318b824SVille Syrjälä 4598b318b824SVille Syrjälä free_irq(irq, dev_priv); 4599b318b824SVille Syrjälä 46002aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4601ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 46022aeb7d3aSDaniel Vetter } 46032aeb7d3aSDaniel Vetter 4604fca52a55SDaniel Vetter /** 4605fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4606fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4607fca52a55SDaniel Vetter * 4608fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4609fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4610fca52a55SDaniel Vetter */ 4611b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4612c67a470bSPaulo Zanoni { 4613b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4614ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4615315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4616c67a470bSPaulo Zanoni } 4617c67a470bSPaulo Zanoni 4618fca52a55SDaniel Vetter /** 4619fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4620fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4621fca52a55SDaniel Vetter * 4622fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4623fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4624fca52a55SDaniel Vetter */ 4625b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4626c67a470bSPaulo Zanoni { 4627ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4628b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4629b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4630c67a470bSPaulo Zanoni } 4631d64575eeSJani Nikula 4632d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4633d64575eeSJani Nikula { 4634d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4635d64575eeSJani Nikula } 4636d64575eeSJani Nikula 4637d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4638d64575eeSJani Nikula { 46398ff5446aSThomas Zimmermann synchronize_irq(to_pci_dev(i915->drm.dev)->irq); 4640d64575eeSJani Nikula } 4641320ad343SThomas Zimmermann 4642320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915) 4643320ad343SThomas Zimmermann { 4644320ad343SThomas Zimmermann synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq); 4645320ad343SThomas Zimmermann } 4646