1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 64e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 73704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 82e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 1869df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 187c67a470bSPaulo Zanoni return; 188c67a470bSPaulo Zanoni 18943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19643eaea13SPaulo Zanoni { 19743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 19843eaea13SPaulo Zanoni } 19943eaea13SPaulo Zanoni 200480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20143eaea13SPaulo Zanoni { 20243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20343eaea13SPaulo Zanoni } 20443eaea13SPaulo Zanoni 205b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 206b900b949SImre Deak { 207b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 208b900b949SImre Deak } 209b900b949SImre Deak 210a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 211a72fbc3aSImre Deak { 212a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 213a72fbc3aSImre Deak } 214a72fbc3aSImre Deak 215b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 216b900b949SImre Deak { 217b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 218b900b949SImre Deak } 219b900b949SImre Deak 220edbfdb45SPaulo Zanoni /** 221edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 222edbfdb45SPaulo Zanoni * @dev_priv: driver private 223edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 224edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 225edbfdb45SPaulo Zanoni */ 226edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 227edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 228edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 229edbfdb45SPaulo Zanoni { 230605cd25bSPaulo Zanoni uint32_t new_val; 231edbfdb45SPaulo Zanoni 232edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 233edbfdb45SPaulo Zanoni 234605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 235f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 236f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 237f52ecbcfSPaulo Zanoni 238605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 239605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 240a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 241a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 242edbfdb45SPaulo Zanoni } 243f52ecbcfSPaulo Zanoni } 244edbfdb45SPaulo Zanoni 245480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 246edbfdb45SPaulo Zanoni { 2479939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2489939fba2SImre Deak return; 2499939fba2SImre Deak 250edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 251edbfdb45SPaulo Zanoni } 252edbfdb45SPaulo Zanoni 2539939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2549939fba2SImre Deak uint32_t mask) 2559939fba2SImre Deak { 2569939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2579939fba2SImre Deak } 2589939fba2SImre Deak 259480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 260edbfdb45SPaulo Zanoni { 2619939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2629939fba2SImre Deak return; 2639939fba2SImre Deak 2649939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 265edbfdb45SPaulo Zanoni } 266edbfdb45SPaulo Zanoni 2673cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2683cc134e3SImre Deak { 2693cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2703cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2713cc134e3SImre Deak 2723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2733cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2743cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2753cc134e3SImre Deak POSTING_READ(reg); 2763cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2773cc134e3SImre Deak } 2783cc134e3SImre Deak 279b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 280b900b949SImre Deak { 281b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 282b900b949SImre Deak 283b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 28478e68d36SImre Deak 285b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2863cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 287d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 28878e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 28978e68d36SImre Deak dev_priv->pm_rps_events); 290b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 29178e68d36SImre Deak 292b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 293b900b949SImre Deak } 294b900b949SImre Deak 295*59d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 296*59d02a1fSImre Deak { 297*59d02a1fSImre Deak /* 298*59d02a1fSImre Deak * IVB and SNB hard hangs on looping batchbuffer 299*59d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 300*59d02a1fSImre Deak */ 301*59d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 302*59d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 303*59d02a1fSImre Deak 304*59d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 305*59d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 306*59d02a1fSImre Deak 307*59d02a1fSImre Deak return mask; 308*59d02a1fSImre Deak } 309*59d02a1fSImre Deak 310b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 311b900b949SImre Deak { 312b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 313b900b949SImre Deak 314d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 315d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 316d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 317d4d70aa5SImre Deak 318d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 319d4d70aa5SImre Deak 3209939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3219939fba2SImre Deak 322*59d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3239939fba2SImre Deak 3249939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 325b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 326b900b949SImre Deak ~dev_priv->pm_rps_events); 327b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3289939fba2SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3299939fba2SImre Deak 3309939fba2SImre Deak dev_priv->rps.pm_iir = 0; 3319939fba2SImre Deak 3329939fba2SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 333b900b949SImre Deak } 334b900b949SImre Deak 3350961021aSBen Widawsky /** 336fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 337fee884edSDaniel Vetter * @dev_priv: driver private 338fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 339fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 340fee884edSDaniel Vetter */ 34147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 342fee884edSDaniel Vetter uint32_t interrupt_mask, 343fee884edSDaniel Vetter uint32_t enabled_irq_mask) 344fee884edSDaniel Vetter { 345fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 346fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 347fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 348fee884edSDaniel Vetter 349fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 350fee884edSDaniel Vetter 3519df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 352c67a470bSPaulo Zanoni return; 353c67a470bSPaulo Zanoni 354fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 355fee884edSDaniel Vetter POSTING_READ(SDEIMR); 356fee884edSDaniel Vetter } 3578664281bSPaulo Zanoni 358b5ea642aSDaniel Vetter static void 359755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 360755e9019SImre Deak u32 enable_mask, u32 status_mask) 3617c463586SKeith Packard { 3629db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 363755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3647c463586SKeith Packard 365b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 366d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 367b79480baSDaniel Vetter 36804feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 36904feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 37004feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 37104feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 372755e9019SImre Deak return; 373755e9019SImre Deak 374755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 37546c06a30SVille Syrjälä return; 37646c06a30SVille Syrjälä 37791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 37891d181ddSImre Deak 3797c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 380755e9019SImre Deak pipestat |= enable_mask | status_mask; 38146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3823143a2bfSChris Wilson POSTING_READ(reg); 3837c463586SKeith Packard } 3847c463586SKeith Packard 385b5ea642aSDaniel Vetter static void 386755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 387755e9019SImre Deak u32 enable_mask, u32 status_mask) 3887c463586SKeith Packard { 3899db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 390755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3917c463586SKeith Packard 392b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 393d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 394b79480baSDaniel Vetter 39504feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 39604feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 39704feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 39804feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 39946c06a30SVille Syrjälä return; 40046c06a30SVille Syrjälä 401755e9019SImre Deak if ((pipestat & enable_mask) == 0) 402755e9019SImre Deak return; 403755e9019SImre Deak 40491d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 40591d181ddSImre Deak 406755e9019SImre Deak pipestat &= ~enable_mask; 40746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4083143a2bfSChris Wilson POSTING_READ(reg); 4097c463586SKeith Packard } 4107c463586SKeith Packard 41110c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 41210c59c51SImre Deak { 41310c59c51SImre Deak u32 enable_mask = status_mask << 16; 41410c59c51SImre Deak 41510c59c51SImre Deak /* 416724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 417724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 41810c59c51SImre Deak */ 41910c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 42010c59c51SImre Deak return 0; 421724a6905SVille Syrjälä /* 422724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 423724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 424724a6905SVille Syrjälä */ 425724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 426724a6905SVille Syrjälä return 0; 42710c59c51SImre Deak 42810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 42910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 43010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 43110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 43210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 43310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 43410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 43510c59c51SImre Deak 43610c59c51SImre Deak return enable_mask; 43710c59c51SImre Deak } 43810c59c51SImre Deak 439755e9019SImre Deak void 440755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 441755e9019SImre Deak u32 status_mask) 442755e9019SImre Deak { 443755e9019SImre Deak u32 enable_mask; 444755e9019SImre Deak 44510c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 44610c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 44710c59c51SImre Deak status_mask); 44810c59c51SImre Deak else 449755e9019SImre Deak enable_mask = status_mask << 16; 450755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 451755e9019SImre Deak } 452755e9019SImre Deak 453755e9019SImre Deak void 454755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 455755e9019SImre Deak u32 status_mask) 456755e9019SImre Deak { 457755e9019SImre Deak u32 enable_mask; 458755e9019SImre Deak 45910c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 46010c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46110c59c51SImre Deak status_mask); 46210c59c51SImre Deak else 463755e9019SImre Deak enable_mask = status_mask << 16; 464755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 465755e9019SImre Deak } 466755e9019SImre Deak 467c0e09200SDave Airlie /** 468f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 46901c66889SZhao Yakui */ 470f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 47101c66889SZhao Yakui { 4722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4731ec14ad3SChris Wilson 474f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 475f49e38ddSJani Nikula return; 476f49e38ddSJani Nikula 47713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 47801c66889SZhao Yakui 479755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 480a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4813b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 482755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4831ec14ad3SChris Wilson 48413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 48501c66889SZhao Yakui } 48601c66889SZhao Yakui 48701c66889SZhao Yakui /** 4880a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 4890a3e67a4SJesse Barnes * @dev: DRM device 4900a3e67a4SJesse Barnes * @pipe: pipe to check 4910a3e67a4SJesse Barnes * 4920a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 4930a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 4940a3e67a4SJesse Barnes * before reading such registers if unsure. 4950a3e67a4SJesse Barnes */ 4960a3e67a4SJesse Barnes static int 4970a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 4980a3e67a4SJesse Barnes { 4992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 500702e7a56SPaulo Zanoni 501a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 502a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 503a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 504a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 50571f8ba6bSPaulo Zanoni 506a01025afSDaniel Vetter return intel_crtc->active; 507a01025afSDaniel Vetter } else { 508a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 509a01025afSDaniel Vetter } 5100a3e67a4SJesse Barnes } 5110a3e67a4SJesse Barnes 512f75f3746SVille Syrjälä /* 513f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 514f75f3746SVille Syrjälä * around the vertical blanking period. 515f75f3746SVille Syrjälä * 516f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 517f75f3746SVille Syrjälä * vblank_start >= 3 518f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 519f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 520f75f3746SVille Syrjälä * vtotal = vblank_start + 3 521f75f3746SVille Syrjälä * 522f75f3746SVille Syrjälä * start of vblank: 523f75f3746SVille Syrjälä * latch double buffered registers 524f75f3746SVille Syrjälä * increment frame counter (ctg+) 525f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 526f75f3746SVille Syrjälä * | 527f75f3746SVille Syrjälä * | frame start: 528f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 529f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 530f75f3746SVille Syrjälä * | | 531f75f3746SVille Syrjälä * | | start of vsync: 532f75f3746SVille Syrjälä * | | generate vsync interrupt 533f75f3746SVille Syrjälä * | | | 534f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 535f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 536f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 537f75f3746SVille Syrjälä * | | <----vs-----> | 538f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 539f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 540f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 541f75f3746SVille Syrjälä * | | | 542f75f3746SVille Syrjälä * last visible pixel first visible pixel 543f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 544f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 545f75f3746SVille Syrjälä * 546f75f3746SVille Syrjälä * x = horizontal active 547f75f3746SVille Syrjälä * _ = horizontal blanking 548f75f3746SVille Syrjälä * hs = horizontal sync 549f75f3746SVille Syrjälä * va = vertical active 550f75f3746SVille Syrjälä * vb = vertical blanking 551f75f3746SVille Syrjälä * vs = vertical sync 552f75f3746SVille Syrjälä * vbs = vblank_start (number) 553f75f3746SVille Syrjälä * 554f75f3746SVille Syrjälä * Summary: 555f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 556f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 557f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 558f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 559f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 560f75f3746SVille Syrjälä */ 561f75f3746SVille Syrjälä 5624cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5634cdb83ecSVille Syrjälä { 5644cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5654cdb83ecSVille Syrjälä return 0; 5664cdb83ecSVille Syrjälä } 5674cdb83ecSVille Syrjälä 56842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 56942f52ef8SKeith Packard * we use as a pipe index 57042f52ef8SKeith Packard */ 571f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5720a3e67a4SJesse Barnes { 5732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5740a3e67a4SJesse Barnes unsigned long high_frame; 5750a3e67a4SJesse Barnes unsigned long low_frame; 5760b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 5770a3e67a4SJesse Barnes 5780a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 57944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 5809db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 5810a3e67a4SJesse Barnes return 0; 5820a3e67a4SJesse Barnes } 5830a3e67a4SJesse Barnes 584391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 585391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 586391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 587391f75e2SVille Syrjälä const struct drm_display_mode *mode = 588391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 589391f75e2SVille Syrjälä 5900b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5910b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5920b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5930b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5940b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 595391f75e2SVille Syrjälä } else { 596a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 597391f75e2SVille Syrjälä 598391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 5990b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 600391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 6010b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 6020b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 6030b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 604391f75e2SVille Syrjälä } 605391f75e2SVille Syrjälä 6060b2a8e09SVille Syrjälä /* Convert to pixel count */ 6070b2a8e09SVille Syrjälä vbl_start *= htotal; 6080b2a8e09SVille Syrjälä 6090b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6100b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6110b2a8e09SVille Syrjälä 6129db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6139db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6145eddb70bSChris Wilson 6150a3e67a4SJesse Barnes /* 6160a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6170a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6180a3e67a4SJesse Barnes * register. 6190a3e67a4SJesse Barnes */ 6200a3e67a4SJesse Barnes do { 6215eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 622391f75e2SVille Syrjälä low = I915_READ(low_frame); 6235eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6240a3e67a4SJesse Barnes } while (high1 != high2); 6250a3e67a4SJesse Barnes 6265eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 627391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 629391f75e2SVille Syrjälä 630391f75e2SVille Syrjälä /* 631391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 632391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 633391f75e2SVille Syrjälä * counter against vblank start. 634391f75e2SVille Syrjälä */ 635edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6360a3e67a4SJesse Barnes } 6370a3e67a4SJesse Barnes 638f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6399880b7a5SJesse Barnes { 6402d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6419db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6429880b7a5SJesse Barnes 6439880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 64444d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6459db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6469880b7a5SJesse Barnes return 0; 6479880b7a5SJesse Barnes } 6489880b7a5SJesse Barnes 6499880b7a5SJesse Barnes return I915_READ(reg); 6509880b7a5SJesse Barnes } 6519880b7a5SJesse Barnes 652ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 653ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 654ad3543edSMario Kleiner 655a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 656a225f079SVille Syrjälä { 657a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 658a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 659a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 660a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 66180715b2fSVille Syrjälä int position, vtotal; 662a225f079SVille Syrjälä 66380715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 664a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 665a225f079SVille Syrjälä vtotal /= 2; 666a225f079SVille Syrjälä 667a225f079SVille Syrjälä if (IS_GEN2(dev)) 668a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 669a225f079SVille Syrjälä else 670a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 671a225f079SVille Syrjälä 672a225f079SVille Syrjälä /* 67380715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 67480715b2fSVille Syrjälä * scanline_offset adjustment. 675a225f079SVille Syrjälä */ 67680715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 677a225f079SVille Syrjälä } 678a225f079SVille Syrjälä 679f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 680abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 681abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6820af7e4dfSMario Kleiner { 683c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 684c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 685c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 686c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 6873aa18df8SVille Syrjälä int position; 68878e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6890af7e4dfSMario Kleiner bool in_vbl = true; 6900af7e4dfSMario Kleiner int ret = 0; 691ad3543edSMario Kleiner unsigned long irqflags; 6920af7e4dfSMario Kleiner 693c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6940af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6959db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6960af7e4dfSMario Kleiner return 0; 6970af7e4dfSMario Kleiner } 6980af7e4dfSMario Kleiner 699c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 70078e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 701c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 702c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 703c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7040af7e4dfSMario Kleiner 705d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 706d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 707d31faf65SVille Syrjälä vbl_end /= 2; 708d31faf65SVille Syrjälä vtotal /= 2; 709d31faf65SVille Syrjälä } 710d31faf65SVille Syrjälä 711c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 712c2baf4b7SVille Syrjälä 713ad3543edSMario Kleiner /* 714ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 715ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 716ad3543edSMario Kleiner * following code must not block on uncore.lock. 717ad3543edSMario Kleiner */ 718ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 719ad3543edSMario Kleiner 720ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 721ad3543edSMario Kleiner 722ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 723ad3543edSMario Kleiner if (stime) 724ad3543edSMario Kleiner *stime = ktime_get(); 725ad3543edSMario Kleiner 7267c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7270af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 7280af7e4dfSMario Kleiner * scanout position from Display scan line register. 7290af7e4dfSMario Kleiner */ 730a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 7310af7e4dfSMario Kleiner } else { 7320af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 7330af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7340af7e4dfSMario Kleiner * scanout position. 7350af7e4dfSMario Kleiner */ 736ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7370af7e4dfSMario Kleiner 7383aa18df8SVille Syrjälä /* convert to pixel counts */ 7393aa18df8SVille Syrjälä vbl_start *= htotal; 7403aa18df8SVille Syrjälä vbl_end *= htotal; 7413aa18df8SVille Syrjälä vtotal *= htotal; 74278e8fc6bSVille Syrjälä 74378e8fc6bSVille Syrjälä /* 7447e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7457e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7467e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7477e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7487e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7497e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7507e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7517e78f1cbSVille Syrjälä */ 7527e78f1cbSVille Syrjälä if (position >= vtotal) 7537e78f1cbSVille Syrjälä position = vtotal - 1; 7547e78f1cbSVille Syrjälä 7557e78f1cbSVille Syrjälä /* 75678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 75778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 75878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 75978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 76078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 76178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 76278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 76378e8fc6bSVille Syrjälä */ 76478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7653aa18df8SVille Syrjälä } 7663aa18df8SVille Syrjälä 767ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 768ad3543edSMario Kleiner if (etime) 769ad3543edSMario Kleiner *etime = ktime_get(); 770ad3543edSMario Kleiner 771ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 772ad3543edSMario Kleiner 773ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 774ad3543edSMario Kleiner 7753aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7763aa18df8SVille Syrjälä 7773aa18df8SVille Syrjälä /* 7783aa18df8SVille Syrjälä * While in vblank, position will be negative 7793aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7803aa18df8SVille Syrjälä * vblank, position will be positive counting 7813aa18df8SVille Syrjälä * up since vbl_end. 7823aa18df8SVille Syrjälä */ 7833aa18df8SVille Syrjälä if (position >= vbl_start) 7843aa18df8SVille Syrjälä position -= vbl_end; 7853aa18df8SVille Syrjälä else 7863aa18df8SVille Syrjälä position += vtotal - vbl_end; 7873aa18df8SVille Syrjälä 7887c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7893aa18df8SVille Syrjälä *vpos = position; 7903aa18df8SVille Syrjälä *hpos = 0; 7913aa18df8SVille Syrjälä } else { 7920af7e4dfSMario Kleiner *vpos = position / htotal; 7930af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7940af7e4dfSMario Kleiner } 7950af7e4dfSMario Kleiner 7960af7e4dfSMario Kleiner /* In vblank? */ 7970af7e4dfSMario Kleiner if (in_vbl) 7983d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7990af7e4dfSMario Kleiner 8000af7e4dfSMario Kleiner return ret; 8010af7e4dfSMario Kleiner } 8020af7e4dfSMario Kleiner 803a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 804a225f079SVille Syrjälä { 805a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 806a225f079SVille Syrjälä unsigned long irqflags; 807a225f079SVille Syrjälä int position; 808a225f079SVille Syrjälä 809a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 810a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 811a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 812a225f079SVille Syrjälä 813a225f079SVille Syrjälä return position; 814a225f079SVille Syrjälä } 815a225f079SVille Syrjälä 816f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 8170af7e4dfSMario Kleiner int *max_error, 8180af7e4dfSMario Kleiner struct timeval *vblank_time, 8190af7e4dfSMario Kleiner unsigned flags) 8200af7e4dfSMario Kleiner { 8214041b853SChris Wilson struct drm_crtc *crtc; 8220af7e4dfSMario Kleiner 8237eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 8244041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8250af7e4dfSMario Kleiner return -EINVAL; 8260af7e4dfSMario Kleiner } 8270af7e4dfSMario Kleiner 8280af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 8294041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 8304041b853SChris Wilson if (crtc == NULL) { 8314041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 8324041b853SChris Wilson return -EINVAL; 8334041b853SChris Wilson } 8344041b853SChris Wilson 8354041b853SChris Wilson if (!crtc->enabled) { 8364041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8374041b853SChris Wilson return -EBUSY; 8384041b853SChris Wilson } 8390af7e4dfSMario Kleiner 8400af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8414041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8424041b853SChris Wilson vblank_time, flags, 8437da903efSVille Syrjälä crtc, 8447da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 8450af7e4dfSMario Kleiner } 8460af7e4dfSMario Kleiner 84767c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 84867c347ffSJani Nikula struct drm_connector *connector) 849321a1b30SEgbert Eich { 850321a1b30SEgbert Eich enum drm_connector_status old_status; 851321a1b30SEgbert Eich 852321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 853321a1b30SEgbert Eich old_status = connector->status; 854321a1b30SEgbert Eich 855321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 85667c347ffSJani Nikula if (old_status == connector->status) 85767c347ffSJani Nikula return false; 85867c347ffSJani Nikula 85967c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 860321a1b30SEgbert Eich connector->base.id, 861c23cc417SJani Nikula connector->name, 86267c347ffSJani Nikula drm_get_connector_status_name(old_status), 86367c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 86467c347ffSJani Nikula 86567c347ffSJani Nikula return true; 866321a1b30SEgbert Eich } 867321a1b30SEgbert Eich 86813cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 86913cf5504SDave Airlie { 87013cf5504SDave Airlie struct drm_i915_private *dev_priv = 87113cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 87213cf5504SDave Airlie u32 long_port_mask, short_port_mask; 87313cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 87413cf5504SDave Airlie int i, ret; 87513cf5504SDave Airlie u32 old_bits = 0; 87613cf5504SDave Airlie 8774cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 87813cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 87913cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 88013cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 88113cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8824cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 88313cf5504SDave Airlie 88413cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 88513cf5504SDave Airlie bool valid = false; 88613cf5504SDave Airlie bool long_hpd = false; 88713cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 88813cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 88913cf5504SDave Airlie continue; 89013cf5504SDave Airlie 89113cf5504SDave Airlie if (long_port_mask & (1 << i)) { 89213cf5504SDave Airlie valid = true; 89313cf5504SDave Airlie long_hpd = true; 89413cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 89513cf5504SDave Airlie valid = true; 89613cf5504SDave Airlie 89713cf5504SDave Airlie if (valid) { 89813cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 89913cf5504SDave Airlie if (ret == true) { 90013cf5504SDave Airlie /* if we get true fallback to old school hpd */ 90113cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 90213cf5504SDave Airlie } 90313cf5504SDave Airlie } 90413cf5504SDave Airlie } 90513cf5504SDave Airlie 90613cf5504SDave Airlie if (old_bits) { 9074cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 90813cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 9094cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 91013cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 91113cf5504SDave Airlie } 91213cf5504SDave Airlie } 91313cf5504SDave Airlie 9145ca58282SJesse Barnes /* 9155ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9165ca58282SJesse Barnes */ 917ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 918ac4c16c5SEgbert Eich 9195ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9205ca58282SJesse Barnes { 9212d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9222d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9235ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 924c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 925cd569aedSEgbert Eich struct intel_connector *intel_connector; 926cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 927cd569aedSEgbert Eich struct drm_connector *connector; 928cd569aedSEgbert Eich bool hpd_disabled = false; 929321a1b30SEgbert Eich bool changed = false; 930142e2398SEgbert Eich u32 hpd_event_bits; 9315ca58282SJesse Barnes 932a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 933e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 934e67189abSJesse Barnes 9354cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 936142e2398SEgbert Eich 937142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 938142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 939cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 940cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 94136cd7444SDave Airlie if (!intel_connector->encoder) 94236cd7444SDave Airlie continue; 943cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 944cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 945cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 946cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 947cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 948cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 949c23cc417SJani Nikula connector->name); 950cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 951cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 952cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 953cd569aedSEgbert Eich hpd_disabled = true; 954cd569aedSEgbert Eich } 955142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 956142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 957c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 958142e2398SEgbert Eich } 959cd569aedSEgbert Eich } 960cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 961cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 962cd569aedSEgbert Eich * some connectors */ 963ac4c16c5SEgbert Eich if (hpd_disabled) { 964cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9656323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9666323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 967ac4c16c5SEgbert Eich } 968cd569aedSEgbert Eich 9694cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 970cd569aedSEgbert Eich 971321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 972321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 97336cd7444SDave Airlie if (!intel_connector->encoder) 97436cd7444SDave Airlie continue; 975321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 976321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 977cd569aedSEgbert Eich if (intel_encoder->hot_plug) 978cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 979321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 980321a1b30SEgbert Eich changed = true; 981321a1b30SEgbert Eich } 982321a1b30SEgbert Eich } 98340ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 98440ee3381SKeith Packard 985321a1b30SEgbert Eich if (changed) 986321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9875ca58282SJesse Barnes } 9885ca58282SJesse Barnes 989d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 990f97108d1SJesse Barnes { 9912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 992b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9939270388eSDaniel Vetter u8 new_delay; 9949270388eSDaniel Vetter 995d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 996f97108d1SJesse Barnes 99773edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 99873edd18fSDaniel Vetter 99920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10009270388eSDaniel Vetter 10017648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1002b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1003b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1004f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1005f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1006f97108d1SJesse Barnes 1007f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1008b5b72e89SMatthew Garrett if (busy_up > max_avg) { 100920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101120e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101220e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1013b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 101420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 101520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 101620e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 101720e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1018f97108d1SJesse Barnes } 1019f97108d1SJesse Barnes 10207648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 102120e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1022f97108d1SJesse Barnes 1023d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10249270388eSDaniel Vetter 1025f97108d1SJesse Barnes return; 1026f97108d1SJesse Barnes } 1027f97108d1SJesse Barnes 1028549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1029a4872ba6SOscar Mateo struct intel_engine_cs *ring) 1030549f7365SChris Wilson { 103193b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1032475553deSChris Wilson return; 1033475553deSChris Wilson 1034814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10359862e600SChris Wilson 1036549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1037549f7365SChris Wilson } 1038549f7365SChris Wilson 103931685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1040bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 104131685c25SDeepak S { 104231685c25SDeepak S u32 cz_ts, cz_freq_khz; 104331685c25SDeepak S u32 render_count, media_count; 104431685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 104531685c25SDeepak S u32 residency = 0; 104631685c25SDeepak S 104731685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104831685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 104931685c25SDeepak S 105031685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 105131685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 105231685c25SDeepak S 1053bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1054bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1055bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1056bf225f20SChris Wilson rps_ei->media_c0 = media_count; 105731685c25SDeepak S 105831685c25SDeepak S return dev_priv->rps.cur_freq; 105931685c25SDeepak S } 106031685c25SDeepak S 1061bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1062bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 106331685c25SDeepak S 1064bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1065bf225f20SChris Wilson rps_ei->render_c0 = render_count; 106631685c25SDeepak S 1067bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1068bf225f20SChris Wilson rps_ei->media_c0 = media_count; 106931685c25SDeepak S 107031685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 107131685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 107231685c25SDeepak S elapsed_render /= cz_freq_khz; 107331685c25SDeepak S elapsed_media /= cz_freq_khz; 107431685c25SDeepak S 107531685c25SDeepak S /* 107631685c25SDeepak S * Calculate overall C0 residency percentage 107731685c25SDeepak S * only if elapsed time is non zero 107831685c25SDeepak S */ 107931685c25SDeepak S if (elapsed_time) { 108031685c25SDeepak S residency = 108131685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 108231685c25SDeepak S / elapsed_time); 108331685c25SDeepak S } 108431685c25SDeepak S 108531685c25SDeepak S return residency; 108631685c25SDeepak S } 108731685c25SDeepak S 108831685c25SDeepak S /** 108931685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 109031685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 109131685c25SDeepak S * @dev_priv: DRM device private 109231685c25SDeepak S * 109331685c25SDeepak S */ 10944fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 109531685c25SDeepak S { 109631685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 10974fa79042SDamien Lespiau int new_delay, adj; 109831685c25SDeepak S 109931685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 110031685c25SDeepak S 110131685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 110231685c25SDeepak S 110331685c25SDeepak S 1104bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1105bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1106bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 110731685c25SDeepak S return dev_priv->rps.cur_freq; 110831685c25SDeepak S } 110931685c25SDeepak S 111031685c25SDeepak S 111131685c25SDeepak S /* 111231685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 111331685c25SDeepak S * for continous EI intervals. So calculate down EI counters 111431685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 111531685c25SDeepak S */ 111631685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 111731685c25SDeepak S 111831685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 111931685c25SDeepak S 112031685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1121bf225f20SChris Wilson &dev_priv->rps.down_ei); 112231685c25SDeepak S } else { 112331685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1124bf225f20SChris Wilson &dev_priv->rps.up_ei); 112531685c25SDeepak S } 112631685c25SDeepak S 112731685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 112831685c25SDeepak S 112931685c25SDeepak S adj = dev_priv->rps.last_adj; 113031685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 113131685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 113231685c25SDeepak S if (adj > 0) 113331685c25SDeepak S adj *= 2; 113431685c25SDeepak S else 113531685c25SDeepak S adj = 1; 113631685c25SDeepak S 113731685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 113831685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 113931685c25SDeepak S 114031685c25SDeepak S /* 114131685c25SDeepak S * For better performance, jump directly 114231685c25SDeepak S * to RPe if we're below it. 114331685c25SDeepak S */ 114431685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 114531685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 114631685c25SDeepak S 114731685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 114831685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 114931685c25SDeepak S if (adj < 0) 115031685c25SDeepak S adj *= 2; 115131685c25SDeepak S else 115231685c25SDeepak S adj = -1; 115331685c25SDeepak S /* 115431685c25SDeepak S * This means, C0 residency is less than down threshold over 115531685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 115631685c25SDeepak S */ 115731685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 115831685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 115931685c25SDeepak S } 116031685c25SDeepak S 116131685c25SDeepak S return new_delay; 116231685c25SDeepak S } 116331685c25SDeepak S 11644912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11653b8d8d91SJesse Barnes { 11662d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11672d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1168edbfdb45SPaulo Zanoni u32 pm_iir; 1169dd75fdc8SChris Wilson int new_delay, adj; 11703b8d8d91SJesse Barnes 117159cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1172d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1173d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1174d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1175d4d70aa5SImre Deak return; 1176d4d70aa5SImre Deak } 1177c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1178c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1179a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1180480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 118159cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11824912d041SBen Widawsky 118360611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1184a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 118560611c13SPaulo Zanoni 1186a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11873b8d8d91SJesse Barnes return; 11883b8d8d91SJesse Barnes 11894fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11907b9e0ae6SChris Wilson 1191dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11927425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1193dd75fdc8SChris Wilson if (adj > 0) 1194dd75fdc8SChris Wilson adj *= 2; 119513a5660cSDeepak S else { 119613a5660cSDeepak S /* CHV needs even encode values */ 119713a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 119813a5660cSDeepak S } 1199b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 12007425034aSVille Syrjälä 12017425034aSVille Syrjälä /* 12027425034aSVille Syrjälä * For better performance, jump directly 12037425034aSVille Syrjälä * to RPe if we're below it. 12047425034aSVille Syrjälä */ 1205b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1206b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1207dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1208b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1209b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1210dd75fdc8SChris Wilson else 1211b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1212dd75fdc8SChris Wilson adj = 0; 121331685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 121431685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1215dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1216dd75fdc8SChris Wilson if (adj < 0) 1217dd75fdc8SChris Wilson adj *= 2; 121813a5660cSDeepak S else { 121913a5660cSDeepak S /* CHV needs even encode values */ 122013a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 122113a5660cSDeepak S } 1222b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1223dd75fdc8SChris Wilson } else { /* unknown event */ 1224b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1225dd75fdc8SChris Wilson } 12263b8d8d91SJesse Barnes 122779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 122879249636SBen Widawsky * interrupt 122979249636SBen Widawsky */ 12301272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1231b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1232b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 123327544369SDeepak S 1234b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1235dd75fdc8SChris Wilson 12360a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 12370a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 12380a073b84SJesse Barnes else 12394912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 12403b8d8d91SJesse Barnes 12414fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12423b8d8d91SJesse Barnes } 12433b8d8d91SJesse Barnes 1244e3689190SBen Widawsky 1245e3689190SBen Widawsky /** 1246e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1247e3689190SBen Widawsky * occurred. 1248e3689190SBen Widawsky * @work: workqueue struct 1249e3689190SBen Widawsky * 1250e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1251e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1252e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1253e3689190SBen Widawsky */ 1254e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1255e3689190SBen Widawsky { 12562d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12572d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1258e3689190SBen Widawsky u32 error_status, row, bank, subbank; 125935a85ac6SBen Widawsky char *parity_event[6]; 1260e3689190SBen Widawsky uint32_t misccpctl; 126135a85ac6SBen Widawsky uint8_t slice = 0; 1262e3689190SBen Widawsky 1263e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1264e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1265e3689190SBen Widawsky * any time we access those registers. 1266e3689190SBen Widawsky */ 1267e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1268e3689190SBen Widawsky 126935a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 127035a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 127135a85ac6SBen Widawsky goto out; 127235a85ac6SBen Widawsky 1273e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1274e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1275e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1276e3689190SBen Widawsky 127735a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 127835a85ac6SBen Widawsky u32 reg; 127935a85ac6SBen Widawsky 128035a85ac6SBen Widawsky slice--; 128135a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 128235a85ac6SBen Widawsky break; 128335a85ac6SBen Widawsky 128435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 128535a85ac6SBen Widawsky 128635a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 128735a85ac6SBen Widawsky 128835a85ac6SBen Widawsky error_status = I915_READ(reg); 1289e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1290e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1291e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1292e3689190SBen Widawsky 129335a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 129435a85ac6SBen Widawsky POSTING_READ(reg); 1295e3689190SBen Widawsky 1296cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1297e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1298e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1299e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 130035a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 130135a85ac6SBen Widawsky parity_event[5] = NULL; 1302e3689190SBen Widawsky 13035bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1304e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1305e3689190SBen Widawsky 130635a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 130735a85ac6SBen Widawsky slice, row, bank, subbank); 1308e3689190SBen Widawsky 130935a85ac6SBen Widawsky kfree(parity_event[4]); 1310e3689190SBen Widawsky kfree(parity_event[3]); 1311e3689190SBen Widawsky kfree(parity_event[2]); 1312e3689190SBen Widawsky kfree(parity_event[1]); 1313e3689190SBen Widawsky } 1314e3689190SBen Widawsky 131535a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 131635a85ac6SBen Widawsky 131735a85ac6SBen Widawsky out: 131835a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13194cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1320480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 13214cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 132235a85ac6SBen Widawsky 132335a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 132435a85ac6SBen Widawsky } 132535a85ac6SBen Widawsky 132635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1327e3689190SBen Widawsky { 13282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1329e3689190SBen Widawsky 1330040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1331e3689190SBen Widawsky return; 1332e3689190SBen Widawsky 1333d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1334480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1335d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1336e3689190SBen Widawsky 133735a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 133835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 133935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 134035a85ac6SBen Widawsky 134135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 134235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 134335a85ac6SBen Widawsky 1344a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1345e3689190SBen Widawsky } 1346e3689190SBen Widawsky 1347f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1348f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1349f1af8fc1SPaulo Zanoni u32 gt_iir) 1350f1af8fc1SPaulo Zanoni { 1351f1af8fc1SPaulo Zanoni if (gt_iir & 1352f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1353f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1354f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1355f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1356f1af8fc1SPaulo Zanoni } 1357f1af8fc1SPaulo Zanoni 1358e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1359e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1360e7b4c6b1SDaniel Vetter u32 gt_iir) 1361e7b4c6b1SDaniel Vetter { 1362e7b4c6b1SDaniel Vetter 1363cc609d5dSBen Widawsky if (gt_iir & 1364cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1365e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1366cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1367e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1368cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1369e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1370e7b4c6b1SDaniel Vetter 1371cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1372cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1373aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1374aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1375e3689190SBen Widawsky 137635a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 137735a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1378e7b4c6b1SDaniel Vetter } 1379e7b4c6b1SDaniel Vetter 1380abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1381abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1382abd58f01SBen Widawsky u32 master_ctl) 1383abd58f01SBen Widawsky { 1384e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1385abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1386abd58f01SBen Widawsky uint32_t tmp = 0; 1387abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1388abd58f01SBen Widawsky 1389abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1390abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1391abd58f01SBen Widawsky if (tmp) { 139238cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1393abd58f01SBen Widawsky ret = IRQ_HANDLED; 1394e981e7b1SThomas Daniel 1395abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1396e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1397abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1398e981e7b1SThomas Daniel notify_ring(dev, ring); 1399e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 1400e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1401e981e7b1SThomas Daniel 1402e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1403e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1404abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1405e981e7b1SThomas Daniel notify_ring(dev, ring); 1406e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 1407e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1408abd58f01SBen Widawsky } else 1409abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1410abd58f01SBen Widawsky } 1411abd58f01SBen Widawsky 141285f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1413abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1414abd58f01SBen Widawsky if (tmp) { 141538cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1416abd58f01SBen Widawsky ret = IRQ_HANDLED; 1417e981e7b1SThomas Daniel 1418abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1419e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1420abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1421e981e7b1SThomas Daniel notify_ring(dev, ring); 142273d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1423e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1424e981e7b1SThomas Daniel 142585f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1426e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 142785f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1428e981e7b1SThomas Daniel notify_ring(dev, ring); 142973d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1430e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1431abd58f01SBen Widawsky } else 1432abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1433abd58f01SBen Widawsky } 1434abd58f01SBen Widawsky 14350961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 14360961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 14370961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 14380961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 14390961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 144038cc46d7SOscar Mateo ret = IRQ_HANDLED; 1441c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 14420961021aSBen Widawsky } else 14430961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14440961021aSBen Widawsky } 14450961021aSBen Widawsky 1446abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1447abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1448abd58f01SBen Widawsky if (tmp) { 144938cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1450abd58f01SBen Widawsky ret = IRQ_HANDLED; 1451e981e7b1SThomas Daniel 1452abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1453e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1454abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1455e981e7b1SThomas Daniel notify_ring(dev, ring); 145673d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1457e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1458abd58f01SBen Widawsky } else 1459abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1460abd58f01SBen Widawsky } 1461abd58f01SBen Widawsky 1462abd58f01SBen Widawsky return ret; 1463abd58f01SBen Widawsky } 1464abd58f01SBen Widawsky 1465b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1466b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1467b543fb04SEgbert Eich 146807c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 146913cf5504SDave Airlie { 147013cf5504SDave Airlie switch (port) { 147113cf5504SDave Airlie case PORT_A: 147213cf5504SDave Airlie case PORT_E: 147313cf5504SDave Airlie default: 147413cf5504SDave Airlie return -1; 147513cf5504SDave Airlie case PORT_B: 147613cf5504SDave Airlie return 0; 147713cf5504SDave Airlie case PORT_C: 147813cf5504SDave Airlie return 8; 147913cf5504SDave Airlie case PORT_D: 148013cf5504SDave Airlie return 16; 148113cf5504SDave Airlie } 148213cf5504SDave Airlie } 148313cf5504SDave Airlie 148407c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 148513cf5504SDave Airlie { 148613cf5504SDave Airlie switch (port) { 148713cf5504SDave Airlie case PORT_A: 148813cf5504SDave Airlie case PORT_E: 148913cf5504SDave Airlie default: 149013cf5504SDave Airlie return -1; 149113cf5504SDave Airlie case PORT_B: 149213cf5504SDave Airlie return 17; 149313cf5504SDave Airlie case PORT_C: 149413cf5504SDave Airlie return 19; 149513cf5504SDave Airlie case PORT_D: 149613cf5504SDave Airlie return 21; 149713cf5504SDave Airlie } 149813cf5504SDave Airlie } 149913cf5504SDave Airlie 150013cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 150113cf5504SDave Airlie { 150213cf5504SDave Airlie switch (pin) { 150313cf5504SDave Airlie case HPD_PORT_B: 150413cf5504SDave Airlie return PORT_B; 150513cf5504SDave Airlie case HPD_PORT_C: 150613cf5504SDave Airlie return PORT_C; 150713cf5504SDave Airlie case HPD_PORT_D: 150813cf5504SDave Airlie return PORT_D; 150913cf5504SDave Airlie default: 151013cf5504SDave Airlie return PORT_A; /* no hpd */ 151113cf5504SDave Airlie } 151213cf5504SDave Airlie } 151313cf5504SDave Airlie 151410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1515b543fb04SEgbert Eich u32 hotplug_trigger, 151613cf5504SDave Airlie u32 dig_hotplug_reg, 1517b543fb04SEgbert Eich const u32 *hpd) 1518b543fb04SEgbert Eich { 15192d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1520b543fb04SEgbert Eich int i; 152113cf5504SDave Airlie enum port port; 152210a504deSDaniel Vetter bool storm_detected = false; 152313cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 152413cf5504SDave Airlie u32 dig_shift; 152513cf5504SDave Airlie u32 dig_port_mask = 0; 1526b543fb04SEgbert Eich 152791d131d2SDaniel Vetter if (!hotplug_trigger) 152891d131d2SDaniel Vetter return; 152991d131d2SDaniel Vetter 153013cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 153113cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1532cc9bd499SImre Deak 1533b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1534b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 153513cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 153613cf5504SDave Airlie continue; 1537821450c6SEgbert Eich 153813cf5504SDave Airlie port = get_port_from_pin(i); 153913cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 154013cf5504SDave Airlie bool long_hpd; 154113cf5504SDave Airlie 154207c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 154307c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 154413cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 154507c338ceSJani Nikula } else { 154607c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 154707c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 154813cf5504SDave Airlie } 154913cf5504SDave Airlie 155026fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 155126fbb774SVille Syrjälä port_name(port), 155226fbb774SVille Syrjälä long_hpd ? "long" : "short"); 155313cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 155413cf5504SDave Airlie but we still want HPD storm detection to function. */ 155513cf5504SDave Airlie if (long_hpd) { 155613cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 155713cf5504SDave Airlie dig_port_mask |= hpd[i]; 155813cf5504SDave Airlie } else { 155913cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 156013cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 156113cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 156213cf5504SDave Airlie } 156313cf5504SDave Airlie queue_dig = true; 156413cf5504SDave Airlie } 156513cf5504SDave Airlie } 156613cf5504SDave Airlie 156713cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 15683ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 15693ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 15703ff04a16SDaniel Vetter /* 15713ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 15723ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 15733ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 15743ff04a16SDaniel Vetter * interrupts on saner platforms. 15753ff04a16SDaniel Vetter */ 15763ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1577cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1578cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1579b8f102e8SEgbert Eich 15803ff04a16SDaniel Vetter continue; 15813ff04a16SDaniel Vetter } 15823ff04a16SDaniel Vetter 1583b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1584b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1585b543fb04SEgbert Eich continue; 1586b543fb04SEgbert Eich 158713cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1588bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 158913cf5504SDave Airlie queue_hp = true; 159013cf5504SDave Airlie } 159113cf5504SDave Airlie 1592b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1593b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1594b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1595b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1596b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1597b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1598b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1599b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1600142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1601b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 160210a504deSDaniel Vetter storm_detected = true; 1603b543fb04SEgbert Eich } else { 1604b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1605b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1606b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1607b543fb04SEgbert Eich } 1608b543fb04SEgbert Eich } 1609b543fb04SEgbert Eich 161010a504deSDaniel Vetter if (storm_detected) 161110a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1612b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 16135876fa0dSDaniel Vetter 1614645416f5SDaniel Vetter /* 1615645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1616645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1617645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1618645416f5SDaniel Vetter * deadlock. 1619645416f5SDaniel Vetter */ 162013cf5504SDave Airlie if (queue_dig) 16210e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 162213cf5504SDave Airlie if (queue_hp) 1623645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1624b543fb04SEgbert Eich } 1625b543fb04SEgbert Eich 1626515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1627515ac2bbSDaniel Vetter { 16282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 162928c70f16SDaniel Vetter 163028c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1631515ac2bbSDaniel Vetter } 1632515ac2bbSDaniel Vetter 1633ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1634ce99c256SDaniel Vetter { 16352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 16369ee32feaSDaniel Vetter 16379ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1638ce99c256SDaniel Vetter } 1639ce99c256SDaniel Vetter 16408bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1641277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1642eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1643eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16448bc5e955SDaniel Vetter uint32_t crc4) 16458bf1e9f1SShuang He { 16468bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 16478bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16488bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1649ac2300d4SDamien Lespiau int head, tail; 1650b2c88f5bSDamien Lespiau 1651d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1652d538bbdfSDamien Lespiau 16530c912c79SDamien Lespiau if (!pipe_crc->entries) { 1654d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 165534273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16560c912c79SDamien Lespiau return; 16570c912c79SDamien Lespiau } 16580c912c79SDamien Lespiau 1659d538bbdfSDamien Lespiau head = pipe_crc->head; 1660d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1661b2c88f5bSDamien Lespiau 1662b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1663d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1664b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1665b2c88f5bSDamien Lespiau return; 1666b2c88f5bSDamien Lespiau } 1667b2c88f5bSDamien Lespiau 1668b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16698bf1e9f1SShuang He 16708bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1671eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1672eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1673eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1674eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1675eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1676b2c88f5bSDamien Lespiau 1677b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1678d538bbdfSDamien Lespiau pipe_crc->head = head; 1679d538bbdfSDamien Lespiau 1680d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 168107144428SDamien Lespiau 168207144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16838bf1e9f1SShuang He } 1684277de95eSDaniel Vetter #else 1685277de95eSDaniel Vetter static inline void 1686277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1687277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1688277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1689277de95eSDaniel Vetter uint32_t crc4) {} 1690277de95eSDaniel Vetter #endif 1691eba94eb9SDaniel Vetter 1692277de95eSDaniel Vetter 1693277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16945a69b89fSDaniel Vetter { 16955a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16965a69b89fSDaniel Vetter 1697277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16985a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16995a69b89fSDaniel Vetter 0, 0, 0, 0); 17005a69b89fSDaniel Vetter } 17015a69b89fSDaniel Vetter 1702277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1703eba94eb9SDaniel Vetter { 1704eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1705eba94eb9SDaniel Vetter 1706277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1707eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1708eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1709eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1710eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17118bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1712eba94eb9SDaniel Vetter } 17135b3a856bSDaniel Vetter 1714277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 17155b3a856bSDaniel Vetter { 17165b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 17170b5c5ed0SDaniel Vetter uint32_t res1, res2; 17180b5c5ed0SDaniel Vetter 17190b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 17200b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17210b5c5ed0SDaniel Vetter else 17220b5c5ed0SDaniel Vetter res1 = 0; 17230b5c5ed0SDaniel Vetter 17240b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 17250b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17260b5c5ed0SDaniel Vetter else 17270b5c5ed0SDaniel Vetter res2 = 0; 17285b3a856bSDaniel Vetter 1729277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 17300b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17310b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17320b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17330b5c5ed0SDaniel Vetter res1, res2); 17345b3a856bSDaniel Vetter } 17358bf1e9f1SShuang He 17361403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17371403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17381403c0d4SPaulo Zanoni * the work queue. */ 17391403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1740baf02a1fSBen Widawsky { 17414a74de82SImre Deak /* TODO: RPS on GEN9+ is not supported yet. */ 17424a74de82SImre Deak if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9, 17434a74de82SImre Deak "GEN9+: unexpected RPS IRQ\n")) 1744132f3f17SImre Deak return; 1745132f3f17SImre Deak 1746a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 174759cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1748480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1749d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1750d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 17512adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 175241a05a3aSDaniel Vetter } 1753d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1754d4d70aa5SImre Deak } 1755baf02a1fSBen Widawsky 1756c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1757c9a9a268SImre Deak return; 1758c9a9a268SImre Deak 17591403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 176012638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 176112638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 176212638c57SBen Widawsky 1763aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1764aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 176512638c57SBen Widawsky } 17661403c0d4SPaulo Zanoni } 1767baf02a1fSBen Widawsky 17688d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 17698d7849dbSVille Syrjälä { 17708d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 17718d7849dbSVille Syrjälä return false; 17728d7849dbSVille Syrjälä 17738d7849dbSVille Syrjälä return true; 17748d7849dbSVille Syrjälä } 17758d7849dbSVille Syrjälä 1776c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 17777e231dbeSJesse Barnes { 1778c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 177991d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 17807e231dbeSJesse Barnes int pipe; 17817e231dbeSJesse Barnes 178258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1783055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 178491d181ddSImre Deak int reg; 1785bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 178691d181ddSImre Deak 1787bbb5eebfSDaniel Vetter /* 1788bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1789bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1790bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1791bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1792bbb5eebfSDaniel Vetter * handle. 1793bbb5eebfSDaniel Vetter */ 17940f239f4cSDaniel Vetter 17950f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17960f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1797bbb5eebfSDaniel Vetter 1798bbb5eebfSDaniel Vetter switch (pipe) { 1799bbb5eebfSDaniel Vetter case PIPE_A: 1800bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1801bbb5eebfSDaniel Vetter break; 1802bbb5eebfSDaniel Vetter case PIPE_B: 1803bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1804bbb5eebfSDaniel Vetter break; 18053278f67fSVille Syrjälä case PIPE_C: 18063278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18073278f67fSVille Syrjälä break; 1808bbb5eebfSDaniel Vetter } 1809bbb5eebfSDaniel Vetter if (iir & iir_bit) 1810bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1811bbb5eebfSDaniel Vetter 1812bbb5eebfSDaniel Vetter if (!mask) 181391d181ddSImre Deak continue; 181491d181ddSImre Deak 181591d181ddSImre Deak reg = PIPESTAT(pipe); 1816bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1817bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18187e231dbeSJesse Barnes 18197e231dbeSJesse Barnes /* 18207e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18217e231dbeSJesse Barnes */ 182291d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 182391d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18247e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18257e231dbeSJesse Barnes } 182658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18277e231dbeSJesse Barnes 1828055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1829d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1830d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1831d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 183231acc7f5SJesse Barnes 1833579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 183431acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 183531acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 183631acc7f5SJesse Barnes } 18374356d586SDaniel Vetter 18384356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1839277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 18402d9d2b0bSVille Syrjälä 18411f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18421f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 184331acc7f5SJesse Barnes } 184431acc7f5SJesse Barnes 1845c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1846c1874ed7SImre Deak gmbus_irq_handler(dev); 1847c1874ed7SImre Deak } 1848c1874ed7SImre Deak 184916c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 185016c6c56bSVille Syrjälä { 185116c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 185216c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 185316c6c56bSVille Syrjälä 18543ff60f89SOscar Mateo if (hotplug_status) { 18553ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18563ff60f89SOscar Mateo /* 18573ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 18583ff60f89SOscar Mateo * may miss hotplug events. 18593ff60f89SOscar Mateo */ 18603ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 18613ff60f89SOscar Mateo 186216c6c56bSVille Syrjälä if (IS_G4X(dev)) { 186316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 186416c6c56bSVille Syrjälä 186513cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 186616c6c56bSVille Syrjälä } else { 186716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 186816c6c56bSVille Syrjälä 186913cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 187016c6c56bSVille Syrjälä } 187116c6c56bSVille Syrjälä 187216c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 187316c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 187416c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 18753ff60f89SOscar Mateo } 187616c6c56bSVille Syrjälä } 187716c6c56bSVille Syrjälä 1878c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1879c1874ed7SImre Deak { 188045a83f84SDaniel Vetter struct drm_device *dev = arg; 18812d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1882c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1883c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1884c1874ed7SImre Deak 1885c1874ed7SImre Deak while (true) { 18863ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 18873ff60f89SOscar Mateo 1888c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 18893ff60f89SOscar Mateo if (gt_iir) 18903ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 18913ff60f89SOscar Mateo 1892c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18933ff60f89SOscar Mateo if (pm_iir) 18943ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18953ff60f89SOscar Mateo 18963ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18973ff60f89SOscar Mateo if (iir) { 18983ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18993ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 19003ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 19013ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 19023ff60f89SOscar Mateo } 1903c1874ed7SImre Deak 1904c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1905c1874ed7SImre Deak goto out; 1906c1874ed7SImre Deak 1907c1874ed7SImre Deak ret = IRQ_HANDLED; 1908c1874ed7SImre Deak 19093ff60f89SOscar Mateo if (gt_iir) 1910c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 191160611c13SPaulo Zanoni if (pm_iir) 1912d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 19133ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19143ff60f89SOscar Mateo * signalled in iir */ 19153ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 19167e231dbeSJesse Barnes } 19177e231dbeSJesse Barnes 19187e231dbeSJesse Barnes out: 19197e231dbeSJesse Barnes return ret; 19207e231dbeSJesse Barnes } 19217e231dbeSJesse Barnes 192243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 192343f328d7SVille Syrjälä { 192445a83f84SDaniel Vetter struct drm_device *dev = arg; 192543f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 192643f328d7SVille Syrjälä u32 master_ctl, iir; 192743f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 192843f328d7SVille Syrjälä 19298e5fd599SVille Syrjälä for (;;) { 19308e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19313278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19323278f67fSVille Syrjälä 19333278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19348e5fd599SVille Syrjälä break; 193543f328d7SVille Syrjälä 193627b6c122SOscar Mateo ret = IRQ_HANDLED; 193727b6c122SOscar Mateo 193843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 193943f328d7SVille Syrjälä 194027b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 194127b6c122SOscar Mateo 194227b6c122SOscar Mateo if (iir) { 194327b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 194427b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 194527b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 194627b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 194727b6c122SOscar Mateo } 194827b6c122SOscar Mateo 19493278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 195043f328d7SVille Syrjälä 195127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 195227b6c122SOscar Mateo * signalled in iir */ 19533278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 195443f328d7SVille Syrjälä 195543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 195643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19578e5fd599SVille Syrjälä } 19583278f67fSVille Syrjälä 195943f328d7SVille Syrjälä return ret; 196043f328d7SVille Syrjälä } 196143f328d7SVille Syrjälä 196223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1963776ad806SJesse Barnes { 19642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 19659db4a9c7SJesse Barnes int pipe; 1966b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 196713cf5504SDave Airlie u32 dig_hotplug_reg; 1968776ad806SJesse Barnes 196913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 197013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 197113cf5504SDave Airlie 197213cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 197391d131d2SDaniel Vetter 1974cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1975cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1976776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1977cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1978cfc33bf7SVille Syrjälä port_name(port)); 1979cfc33bf7SVille Syrjälä } 1980776ad806SJesse Barnes 1981ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1982ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1983ce99c256SDaniel Vetter 1984776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1985515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1986776ad806SJesse Barnes 1987776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1988776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1989776ad806SJesse Barnes 1990776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1991776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1992776ad806SJesse Barnes 1993776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1994776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1995776ad806SJesse Barnes 19969db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1997055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19989db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19999db4a9c7SJesse Barnes pipe_name(pipe), 20009db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2001776ad806SJesse Barnes 2002776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2003776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2004776ad806SJesse Barnes 2005776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2006776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2007776ad806SJesse Barnes 2008776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20091f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20108664281bSPaulo Zanoni 20118664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20121f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20138664281bSPaulo Zanoni } 20148664281bSPaulo Zanoni 20158664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20168664281bSPaulo Zanoni { 20178664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20188664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20195a69b89fSDaniel Vetter enum pipe pipe; 20208664281bSPaulo Zanoni 2021de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2022de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2023de032bf4SPaulo Zanoni 2024055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20251f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20261f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20278664281bSPaulo Zanoni 20285a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20295a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2030277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20315a69b89fSDaniel Vetter else 2032277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20335a69b89fSDaniel Vetter } 20345a69b89fSDaniel Vetter } 20358bf1e9f1SShuang He 20368664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20378664281bSPaulo Zanoni } 20388664281bSPaulo Zanoni 20398664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20408664281bSPaulo Zanoni { 20418664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20428664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20438664281bSPaulo Zanoni 2044de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2045de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2046de032bf4SPaulo Zanoni 20478664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20481f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20498664281bSPaulo Zanoni 20508664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20511f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20528664281bSPaulo Zanoni 20538664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20541f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20558664281bSPaulo Zanoni 20568664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2057776ad806SJesse Barnes } 2058776ad806SJesse Barnes 205923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 206023e81d69SAdam Jackson { 20612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 206223e81d69SAdam Jackson int pipe; 2063b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 206413cf5504SDave Airlie u32 dig_hotplug_reg; 206523e81d69SAdam Jackson 206613cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 206713cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 206813cf5504SDave Airlie 206913cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 207091d131d2SDaniel Vetter 2071cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2072cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 207323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2074cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2075cfc33bf7SVille Syrjälä port_name(port)); 2076cfc33bf7SVille Syrjälä } 207723e81d69SAdam Jackson 207823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2079ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 208023e81d69SAdam Jackson 208123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2082515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 208323e81d69SAdam Jackson 208423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 208523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 208623e81d69SAdam Jackson 208723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 208823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 208923e81d69SAdam Jackson 209023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2091055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 209223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 209323e81d69SAdam Jackson pipe_name(pipe), 209423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20958664281bSPaulo Zanoni 20968664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20978664281bSPaulo Zanoni cpt_serr_int_handler(dev); 209823e81d69SAdam Jackson } 209923e81d69SAdam Jackson 2100c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2101c008bc6eSPaulo Zanoni { 2102c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 210340da17c2SDaniel Vetter enum pipe pipe; 2104c008bc6eSPaulo Zanoni 2105c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2106c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2107c008bc6eSPaulo Zanoni 2108c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2109c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2110c008bc6eSPaulo Zanoni 2111c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2112c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2113c008bc6eSPaulo Zanoni 2114055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2115d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2116d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2117d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2118c008bc6eSPaulo Zanoni 211940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21201f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2121c008bc6eSPaulo Zanoni 212240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 212340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21245b3a856bSDaniel Vetter 212540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 212640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 212740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 212840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2129c008bc6eSPaulo Zanoni } 2130c008bc6eSPaulo Zanoni } 2131c008bc6eSPaulo Zanoni 2132c008bc6eSPaulo Zanoni /* check event from PCH */ 2133c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2134c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2135c008bc6eSPaulo Zanoni 2136c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2137c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2138c008bc6eSPaulo Zanoni else 2139c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2140c008bc6eSPaulo Zanoni 2141c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2142c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2143c008bc6eSPaulo Zanoni } 2144c008bc6eSPaulo Zanoni 2145c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2146c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2147c008bc6eSPaulo Zanoni } 2148c008bc6eSPaulo Zanoni 21499719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21509719fb98SPaulo Zanoni { 21519719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 215207d27e20SDamien Lespiau enum pipe pipe; 21539719fb98SPaulo Zanoni 21549719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21559719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21569719fb98SPaulo Zanoni 21579719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21589719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21599719fb98SPaulo Zanoni 21609719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21619719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21629719fb98SPaulo Zanoni 2163055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2164d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2165d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2166d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 216740da17c2SDaniel Vetter 216840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 216907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 217007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 217107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21729719fb98SPaulo Zanoni } 21739719fb98SPaulo Zanoni } 21749719fb98SPaulo Zanoni 21759719fb98SPaulo Zanoni /* check event from PCH */ 21769719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21779719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21789719fb98SPaulo Zanoni 21799719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21809719fb98SPaulo Zanoni 21819719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21829719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21839719fb98SPaulo Zanoni } 21849719fb98SPaulo Zanoni } 21859719fb98SPaulo Zanoni 218672c90f62SOscar Mateo /* 218772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 218872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 218972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 219072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 219172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 219272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 219372c90f62SOscar Mateo */ 2194f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2195b1f14ad0SJesse Barnes { 219645a83f84SDaniel Vetter struct drm_device *dev = arg; 21972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2198f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21990e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2200b1f14ad0SJesse Barnes 22018664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 22028664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2203907b28c5SChris Wilson intel_uncore_check_errors(dev); 22048664281bSPaulo Zanoni 2205b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2206b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2207b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 220823a78516SPaulo Zanoni POSTING_READ(DEIER); 22090e43406bSChris Wilson 221044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 221144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 221244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 221344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 221444498aeaSPaulo Zanoni * due to its back queue). */ 2215ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 221644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 221744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 221844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2219ab5c608bSBen Widawsky } 222044498aeaSPaulo Zanoni 222172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 222272c90f62SOscar Mateo 22230e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22240e43406bSChris Wilson if (gt_iir) { 222572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 222672c90f62SOscar Mateo ret = IRQ_HANDLED; 2227d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22280e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2229d8fc8a47SPaulo Zanoni else 2230d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22310e43406bSChris Wilson } 2232b1f14ad0SJesse Barnes 2233b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22340e43406bSChris Wilson if (de_iir) { 223572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 223672c90f62SOscar Mateo ret = IRQ_HANDLED; 2237f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22389719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2239f1af8fc1SPaulo Zanoni else 2240f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22410e43406bSChris Wilson } 22420e43406bSChris Wilson 2243f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2244f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22450e43406bSChris Wilson if (pm_iir) { 2246b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22470e43406bSChris Wilson ret = IRQ_HANDLED; 224872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22490e43406bSChris Wilson } 2250f1af8fc1SPaulo Zanoni } 2251b1f14ad0SJesse Barnes 2252b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2253b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2254ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 225544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 225644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2257ab5c608bSBen Widawsky } 2258b1f14ad0SJesse Barnes 2259b1f14ad0SJesse Barnes return ret; 2260b1f14ad0SJesse Barnes } 2261b1f14ad0SJesse Barnes 2262abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2263abd58f01SBen Widawsky { 2264abd58f01SBen Widawsky struct drm_device *dev = arg; 2265abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2266abd58f01SBen Widawsky u32 master_ctl; 2267abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2268abd58f01SBen Widawsky uint32_t tmp = 0; 2269c42664ccSDaniel Vetter enum pipe pipe; 227088e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 227188e04703SJesse Barnes 227288e04703SJesse Barnes if (IS_GEN9(dev)) 227388e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 227488e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2275abd58f01SBen Widawsky 2276abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2277abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2278abd58f01SBen Widawsky if (!master_ctl) 2279abd58f01SBen Widawsky return IRQ_NONE; 2280abd58f01SBen Widawsky 2281abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2282abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2283abd58f01SBen Widawsky 228438cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 228538cc46d7SOscar Mateo 2286abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2287abd58f01SBen Widawsky 2288abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2289abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2290abd58f01SBen Widawsky if (tmp) { 2291abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2292abd58f01SBen Widawsky ret = IRQ_HANDLED; 229338cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 229438cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 229538cc46d7SOscar Mateo else 229638cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2297abd58f01SBen Widawsky } 229838cc46d7SOscar Mateo else 229938cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2300abd58f01SBen Widawsky } 2301abd58f01SBen Widawsky 23026d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 23036d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 23046d766f02SDaniel Vetter if (tmp) { 23056d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 23066d766f02SDaniel Vetter ret = IRQ_HANDLED; 230788e04703SJesse Barnes 230888e04703SJesse Barnes if (tmp & aux_mask) 230938cc46d7SOscar Mateo dp_aux_irq_handler(dev); 231038cc46d7SOscar Mateo else 231138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23126d766f02SDaniel Vetter } 231338cc46d7SOscar Mateo else 231438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23156d766f02SDaniel Vetter } 23166d766f02SDaniel Vetter 2317055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2318770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2319abd58f01SBen Widawsky 2320c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2321c42664ccSDaniel Vetter continue; 2322c42664ccSDaniel Vetter 2323abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 232438cc46d7SOscar Mateo if (pipe_iir) { 232538cc46d7SOscar Mateo ret = IRQ_HANDLED; 232638cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2327770de83dSDamien Lespiau 2328d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2329d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2330d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2331abd58f01SBen Widawsky 2332770de83dSDamien Lespiau if (IS_GEN9(dev)) 2333770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2334770de83dSDamien Lespiau else 2335770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2336770de83dSDamien Lespiau 2337770de83dSDamien Lespiau if (flip_done) { 2338abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2339abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2340abd58f01SBen Widawsky } 2341abd58f01SBen Widawsky 23420fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23430fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23440fbe7870SDaniel Vetter 23451f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23461f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23471f7247c0SDaniel Vetter pipe); 234838d83c96SDaniel Vetter 2349770de83dSDamien Lespiau 2350770de83dSDamien Lespiau if (IS_GEN9(dev)) 2351770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2352770de83dSDamien Lespiau else 2353770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2354770de83dSDamien Lespiau 2355770de83dSDamien Lespiau if (fault_errors) 235630100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 235730100f2bSDaniel Vetter pipe_name(pipe), 235830100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2359c42664ccSDaniel Vetter } else 2360abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2361abd58f01SBen Widawsky } 2362abd58f01SBen Widawsky 236392d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 236492d03a80SDaniel Vetter /* 236592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 236692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 236792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 236892d03a80SDaniel Vetter */ 236992d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 237092d03a80SDaniel Vetter if (pch_iir) { 237192d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 237292d03a80SDaniel Vetter ret = IRQ_HANDLED; 237338cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 237438cc46d7SOscar Mateo } else 237538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 237638cc46d7SOscar Mateo 237792d03a80SDaniel Vetter } 237892d03a80SDaniel Vetter 2379abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2380abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2381abd58f01SBen Widawsky 2382abd58f01SBen Widawsky return ret; 2383abd58f01SBen Widawsky } 2384abd58f01SBen Widawsky 238517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 238617e1df07SDaniel Vetter bool reset_completed) 238717e1df07SDaniel Vetter { 2388a4872ba6SOscar Mateo struct intel_engine_cs *ring; 238917e1df07SDaniel Vetter int i; 239017e1df07SDaniel Vetter 239117e1df07SDaniel Vetter /* 239217e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 239317e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 239417e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 239517e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 239617e1df07SDaniel Vetter */ 239717e1df07SDaniel Vetter 239817e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 239917e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 240017e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 240117e1df07SDaniel Vetter 240217e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 240317e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 240417e1df07SDaniel Vetter 240517e1df07SDaniel Vetter /* 240617e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 240717e1df07SDaniel Vetter * reset state is cleared. 240817e1df07SDaniel Vetter */ 240917e1df07SDaniel Vetter if (reset_completed) 241017e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 241117e1df07SDaniel Vetter } 241217e1df07SDaniel Vetter 24138a905236SJesse Barnes /** 24148a905236SJesse Barnes * i915_error_work_func - do process context error handling work 24158a905236SJesse Barnes * @work: work struct 24168a905236SJesse Barnes * 24178a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24188a905236SJesse Barnes * was detected. 24198a905236SJesse Barnes */ 24208a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 24218a905236SJesse Barnes { 24221f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 24231f83fee0SDaniel Vetter work); 24242d1013ddSJani Nikula struct drm_i915_private *dev_priv = 24252d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 24268a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2427cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2428cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2429cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 243017e1df07SDaniel Vetter int ret; 24318a905236SJesse Barnes 24325bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24338a905236SJesse Barnes 24347db0ba24SDaniel Vetter /* 24357db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24367db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24377db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24387db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24397db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24407db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24417db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24427db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24437db0ba24SDaniel Vetter */ 24447db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 244544d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24465bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24477db0ba24SDaniel Vetter reset_event); 24481f83fee0SDaniel Vetter 244917e1df07SDaniel Vetter /* 2450f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2451f454c694SImre Deak * reference held, for example because there is a pending GPU 2452f454c694SImre Deak * request that won't finish until the reset is done. This 2453f454c694SImre Deak * isn't the case at least when we get here by doing a 2454f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2455f454c694SImre Deak */ 2456f454c694SImre Deak intel_runtime_pm_get(dev_priv); 24577514747dSVille Syrjälä 24587514747dSVille Syrjälä intel_prepare_reset(dev); 24597514747dSVille Syrjälä 2460f454c694SImre Deak /* 246117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 246217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 246317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 246417e1df07SDaniel Vetter * deadlocks with the reset work. 246517e1df07SDaniel Vetter */ 2466f69061beSDaniel Vetter ret = i915_reset(dev); 2467f69061beSDaniel Vetter 24687514747dSVille Syrjälä intel_finish_reset(dev); 246917e1df07SDaniel Vetter 2470f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2471f454c694SImre Deak 2472f69061beSDaniel Vetter if (ret == 0) { 2473f69061beSDaniel Vetter /* 2474f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2475f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2476f69061beSDaniel Vetter * complete. 2477f69061beSDaniel Vetter * 2478f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2479f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2480f69061beSDaniel Vetter * updates before 2481f69061beSDaniel Vetter * the counter increment. 2482f69061beSDaniel Vetter */ 24834e857c58SPeter Zijlstra smp_mb__before_atomic(); 2484f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2485f69061beSDaniel Vetter 24865bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2487f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24881f83fee0SDaniel Vetter } else { 24892ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2490f316a42cSBen Gamari } 24911f83fee0SDaniel Vetter 249217e1df07SDaniel Vetter /* 249317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 249417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 249517e1df07SDaniel Vetter */ 249617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2497f316a42cSBen Gamari } 24988a905236SJesse Barnes } 24998a905236SJesse Barnes 250035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2501c0e09200SDave Airlie { 25028a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2503bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 250463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2505050ee91fSBen Widawsky int pipe, i; 250663eeaf38SJesse Barnes 250735aed2e6SChris Wilson if (!eir) 250835aed2e6SChris Wilson return; 250963eeaf38SJesse Barnes 2510a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25118a905236SJesse Barnes 2512bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2513bd9854f9SBen Widawsky 25148a905236SJesse Barnes if (IS_G4X(dev)) { 25158a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25168a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25178a905236SJesse Barnes 2518a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2519a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2520050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2521050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2522a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2523a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25248a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25253143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25268a905236SJesse Barnes } 25278a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25288a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2529a70491ccSJoe Perches pr_err("page table error\n"); 2530a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25318a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25323143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25338a905236SJesse Barnes } 25348a905236SJesse Barnes } 25358a905236SJesse Barnes 2536a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 253763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 253863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2539a70491ccSJoe Perches pr_err("page table error\n"); 2540a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 254163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25423143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 254363eeaf38SJesse Barnes } 25448a905236SJesse Barnes } 25458a905236SJesse Barnes 254663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2547a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2548055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2549a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25509db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 255163eeaf38SJesse Barnes /* pipestat has already been acked */ 255263eeaf38SJesse Barnes } 255363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2554a70491ccSJoe Perches pr_err("instruction error\n"); 2555a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2556050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2557050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2558a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 255963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 256063eeaf38SJesse Barnes 2561a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2562a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2563a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 256463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 25653143a2bfSChris Wilson POSTING_READ(IPEIR); 256663eeaf38SJesse Barnes } else { 256763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 256863eeaf38SJesse Barnes 2569a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2570a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2571a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2572a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 257363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25743143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 257563eeaf38SJesse Barnes } 257663eeaf38SJesse Barnes } 257763eeaf38SJesse Barnes 257863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 25793143a2bfSChris Wilson POSTING_READ(EIR); 258063eeaf38SJesse Barnes eir = I915_READ(EIR); 258163eeaf38SJesse Barnes if (eir) { 258263eeaf38SJesse Barnes /* 258363eeaf38SJesse Barnes * some errors might have become stuck, 258463eeaf38SJesse Barnes * mask them. 258563eeaf38SJesse Barnes */ 258663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 258763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 258863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 258963eeaf38SJesse Barnes } 259035aed2e6SChris Wilson } 259135aed2e6SChris Wilson 259235aed2e6SChris Wilson /** 259335aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 259435aed2e6SChris Wilson * @dev: drm device 259535aed2e6SChris Wilson * 259635aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 259735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 259835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 259935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 260035aed2e6SChris Wilson * of a ring dump etc.). 260135aed2e6SChris Wilson */ 260258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 260358174462SMika Kuoppala const char *fmt, ...) 260435aed2e6SChris Wilson { 260535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 260658174462SMika Kuoppala va_list args; 260758174462SMika Kuoppala char error_msg[80]; 260835aed2e6SChris Wilson 260958174462SMika Kuoppala va_start(args, fmt); 261058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 261158174462SMika Kuoppala va_end(args); 261258174462SMika Kuoppala 261358174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 261435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 26158a905236SJesse Barnes 2616ba1234d1SBen Gamari if (wedged) { 2617f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2618f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2619ba1234d1SBen Gamari 262011ed50ecSBen Gamari /* 262117e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 262217e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 262317e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 262417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 262517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 262617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 262717e1df07SDaniel Vetter * that the reset work needs to acquire. 262817e1df07SDaniel Vetter * 262917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 263017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 263117e1df07SDaniel Vetter * counter atomic_t. 263211ed50ecSBen Gamari */ 263317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 263411ed50ecSBen Gamari } 263511ed50ecSBen Gamari 2636122f46baSDaniel Vetter /* 2637122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2638122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2639122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2640122f46baSDaniel Vetter * code will deadlock. 2641122f46baSDaniel Vetter */ 2642122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 26438a905236SJesse Barnes } 26448a905236SJesse Barnes 264542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 264642f52ef8SKeith Packard * we use as a pipe index 264742f52ef8SKeith Packard */ 2648f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 26490a3e67a4SJesse Barnes { 26502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2651e9d21d7fSKeith Packard unsigned long irqflags; 265271e0ffa5SJesse Barnes 26535eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 265471e0ffa5SJesse Barnes return -EINVAL; 26550a3e67a4SJesse Barnes 26561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2657f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26587c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2659755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26600a3e67a4SJesse Barnes else 26617c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2662755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 26631ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26648692d00eSChris Wilson 26650a3e67a4SJesse Barnes return 0; 26660a3e67a4SJesse Barnes } 26670a3e67a4SJesse Barnes 2668f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2669f796cf8fSJesse Barnes { 26702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2671f796cf8fSJesse Barnes unsigned long irqflags; 2672b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 267340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2674f796cf8fSJesse Barnes 2675f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2676f796cf8fSJesse Barnes return -EINVAL; 2677f796cf8fSJesse Barnes 2678f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2679b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2680b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2681b1f14ad0SJesse Barnes 2682b1f14ad0SJesse Barnes return 0; 2683b1f14ad0SJesse Barnes } 2684b1f14ad0SJesse Barnes 26857e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 26867e231dbeSJesse Barnes { 26872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26887e231dbeSJesse Barnes unsigned long irqflags; 26897e231dbeSJesse Barnes 26907e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 26917e231dbeSJesse Barnes return -EINVAL; 26927e231dbeSJesse Barnes 26937e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 269431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2695755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26967e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26977e231dbeSJesse Barnes 26987e231dbeSJesse Barnes return 0; 26997e231dbeSJesse Barnes } 27007e231dbeSJesse Barnes 2701abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2702abd58f01SBen Widawsky { 2703abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2704abd58f01SBen Widawsky unsigned long irqflags; 2705abd58f01SBen Widawsky 2706abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2707abd58f01SBen Widawsky return -EINVAL; 2708abd58f01SBen Widawsky 2709abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27107167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 27117167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2712abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2713abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2714abd58f01SBen Widawsky return 0; 2715abd58f01SBen Widawsky } 2716abd58f01SBen Widawsky 271742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 271842f52ef8SKeith Packard * we use as a pipe index 271942f52ef8SKeith Packard */ 2720f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 27210a3e67a4SJesse Barnes { 27222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2723e9d21d7fSKeith Packard unsigned long irqflags; 27240a3e67a4SJesse Barnes 27251ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27267c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2727755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2728755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27291ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27300a3e67a4SJesse Barnes } 27310a3e67a4SJesse Barnes 2732f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2733f796cf8fSJesse Barnes { 27342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2735f796cf8fSJesse Barnes unsigned long irqflags; 2736b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 273740da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2738f796cf8fSJesse Barnes 2739f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2740b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2741b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2742b1f14ad0SJesse Barnes } 2743b1f14ad0SJesse Barnes 27447e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 27457e231dbeSJesse Barnes { 27462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27477e231dbeSJesse Barnes unsigned long irqflags; 27487e231dbeSJesse Barnes 27497e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 275031acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2751755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27527e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27537e231dbeSJesse Barnes } 27547e231dbeSJesse Barnes 2755abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2756abd58f01SBen Widawsky { 2757abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2758abd58f01SBen Widawsky unsigned long irqflags; 2759abd58f01SBen Widawsky 2760abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2761abd58f01SBen Widawsky return; 2762abd58f01SBen Widawsky 2763abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27647167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 27657167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2766abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2767abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2768abd58f01SBen Widawsky } 2769abd58f01SBen Widawsky 2770893eead0SChris Wilson static u32 2771a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring) 2772852835f3SZou Nan hai { 2773893eead0SChris Wilson return list_entry(ring->request_list.prev, 2774893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2775893eead0SChris Wilson } 2776893eead0SChris Wilson 27779107e9d2SChris Wilson static bool 2778a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno) 2779893eead0SChris Wilson { 27809107e9d2SChris Wilson return (list_empty(&ring->request_list) || 27819107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2782f65d9421SBen Gamari } 2783f65d9421SBen Gamari 2784a028c4b0SDaniel Vetter static bool 2785a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2786a028c4b0SDaniel Vetter { 2787a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2788a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2789a028c4b0SDaniel Vetter } else { 2790a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2791a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2792a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2793a028c4b0SDaniel Vetter } 2794a028c4b0SDaniel Vetter } 2795a028c4b0SDaniel Vetter 2796a4872ba6SOscar Mateo static struct intel_engine_cs * 2797a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2798921d42eaSDaniel Vetter { 2799921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2800a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2801921d42eaSDaniel Vetter int i; 2802921d42eaSDaniel Vetter 2803921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2804a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2805a6cdb93aSRodrigo Vivi if (ring == signaller) 2806a6cdb93aSRodrigo Vivi continue; 2807a6cdb93aSRodrigo Vivi 2808a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2809a6cdb93aSRodrigo Vivi return signaller; 2810a6cdb93aSRodrigo Vivi } 2811921d42eaSDaniel Vetter } else { 2812921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2813921d42eaSDaniel Vetter 2814921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2815921d42eaSDaniel Vetter if(ring == signaller) 2816921d42eaSDaniel Vetter continue; 2817921d42eaSDaniel Vetter 2818ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2819921d42eaSDaniel Vetter return signaller; 2820921d42eaSDaniel Vetter } 2821921d42eaSDaniel Vetter } 2822921d42eaSDaniel Vetter 2823a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2824a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2825921d42eaSDaniel Vetter 2826921d42eaSDaniel Vetter return NULL; 2827921d42eaSDaniel Vetter } 2828921d42eaSDaniel Vetter 2829a4872ba6SOscar Mateo static struct intel_engine_cs * 2830a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2831a24a11e6SChris Wilson { 2832a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 283388fe429dSDaniel Vetter u32 cmd, ipehr, head; 2834a6cdb93aSRodrigo Vivi u64 offset = 0; 2835a6cdb93aSRodrigo Vivi int i, backwards; 2836a24a11e6SChris Wilson 2837a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2838a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28396274f212SChris Wilson return NULL; 2840a24a11e6SChris Wilson 284188fe429dSDaniel Vetter /* 284288fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 284388fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2844a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2845a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 284688fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 284788fe429dSDaniel Vetter * ringbuffer itself. 2848a24a11e6SChris Wilson */ 284988fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2850a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 285188fe429dSDaniel Vetter 2852a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 285388fe429dSDaniel Vetter /* 285488fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 285588fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 285688fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 285788fe429dSDaniel Vetter */ 2858ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 285988fe429dSDaniel Vetter 286088fe429dSDaniel Vetter /* This here seems to blow up */ 2861ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2862a24a11e6SChris Wilson if (cmd == ipehr) 2863a24a11e6SChris Wilson break; 2864a24a11e6SChris Wilson 286588fe429dSDaniel Vetter head -= 4; 286688fe429dSDaniel Vetter } 2867a24a11e6SChris Wilson 286888fe429dSDaniel Vetter if (!i) 286988fe429dSDaniel Vetter return NULL; 287088fe429dSDaniel Vetter 2871ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2872a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2873a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2874a6cdb93aSRodrigo Vivi offset <<= 32; 2875a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2876a6cdb93aSRodrigo Vivi } 2877a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2878a24a11e6SChris Wilson } 2879a24a11e6SChris Wilson 2880a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 28816274f212SChris Wilson { 28826274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2883a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2884a0d036b0SChris Wilson u32 seqno; 28856274f212SChris Wilson 28864be17381SChris Wilson ring->hangcheck.deadlock++; 28876274f212SChris Wilson 28886274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 28894be17381SChris Wilson if (signaller == NULL) 28904be17381SChris Wilson return -1; 28914be17381SChris Wilson 28924be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 28934be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 28946274f212SChris Wilson return -1; 28956274f212SChris Wilson 28964be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 28974be17381SChris Wilson return 1; 28984be17381SChris Wilson 2899a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2900a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2901a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29024be17381SChris Wilson return -1; 29034be17381SChris Wilson 29044be17381SChris Wilson return 0; 29056274f212SChris Wilson } 29066274f212SChris Wilson 29076274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29086274f212SChris Wilson { 2909a4872ba6SOscar Mateo struct intel_engine_cs *ring; 29106274f212SChris Wilson int i; 29116274f212SChris Wilson 29126274f212SChris Wilson for_each_ring(ring, dev_priv, i) 29134be17381SChris Wilson ring->hangcheck.deadlock = 0; 29146274f212SChris Wilson } 29156274f212SChris Wilson 2916ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2917a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 29181ec14ad3SChris Wilson { 29191ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 29201ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29219107e9d2SChris Wilson u32 tmp; 29229107e9d2SChris Wilson 2923f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2924f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2925f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2926f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2927f260fe7bSMika Kuoppala } 2928f260fe7bSMika Kuoppala 2929f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2930f260fe7bSMika Kuoppala } 29316274f212SChris Wilson 29329107e9d2SChris Wilson if (IS_GEN2(dev)) 2933f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29349107e9d2SChris Wilson 29359107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29369107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29379107e9d2SChris Wilson * and break the hang. This should work on 29389107e9d2SChris Wilson * all but the second generation chipsets. 29399107e9d2SChris Wilson */ 29409107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29411ec14ad3SChris Wilson if (tmp & RING_WAIT) { 294258174462SMika Kuoppala i915_handle_error(dev, false, 294358174462SMika Kuoppala "Kicking stuck wait on %s", 29441ec14ad3SChris Wilson ring->name); 29451ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2946f2f4d82fSJani Nikula return HANGCHECK_KICK; 29471ec14ad3SChris Wilson } 2948a24a11e6SChris Wilson 29496274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29506274f212SChris Wilson switch (semaphore_passed(ring)) { 29516274f212SChris Wilson default: 2952f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29536274f212SChris Wilson case 1: 295458174462SMika Kuoppala i915_handle_error(dev, false, 295558174462SMika Kuoppala "Kicking stuck semaphore on %s", 2956a24a11e6SChris Wilson ring->name); 2957a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2958f2f4d82fSJani Nikula return HANGCHECK_KICK; 29596274f212SChris Wilson case 0: 2960f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29616274f212SChris Wilson } 29629107e9d2SChris Wilson } 29639107e9d2SChris Wilson 2964f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2965a24a11e6SChris Wilson } 2966d1e61e7fSChris Wilson 2967f65d9421SBen Gamari /** 2968f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 296905407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 297005407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 297105407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 297205407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 297305407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2974f65d9421SBen Gamari */ 2975a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2976f65d9421SBen Gamari { 2977f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 29782d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2979a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2980b4519513SChris Wilson int i; 298105407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 29829107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 29839107e9d2SChris Wilson #define BUSY 1 29849107e9d2SChris Wilson #define KICK 5 29859107e9d2SChris Wilson #define HUNG 20 2986893eead0SChris Wilson 2987d330a953SJani Nikula if (!i915.enable_hangcheck) 29883e0dc6b0SBen Widawsky return; 29893e0dc6b0SBen Widawsky 2990b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 299150877445SChris Wilson u64 acthd; 299250877445SChris Wilson u32 seqno; 29939107e9d2SChris Wilson bool busy = true; 2994b4519513SChris Wilson 29956274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 29966274f212SChris Wilson 299705407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 299805407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 299905407ff8SMika Kuoppala 300005407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 30019107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 3002da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 3003da661464SMika Kuoppala 30049107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 30059107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 3006094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 3007f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 30089107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 30099107e9d2SChris Wilson ring->name); 3010f4adcd24SDaniel Vetter else 3011f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 3012f4adcd24SDaniel Vetter ring->name); 30139107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3014094f9a54SChris Wilson } 3015094f9a54SChris Wilson /* Safeguard against driver failure */ 3016094f9a54SChris Wilson ring->hangcheck.score += BUSY; 30179107e9d2SChris Wilson } else 30189107e9d2SChris Wilson busy = false; 301905407ff8SMika Kuoppala } else { 30206274f212SChris Wilson /* We always increment the hangcheck score 30216274f212SChris Wilson * if the ring is busy and still processing 30226274f212SChris Wilson * the same request, so that no single request 30236274f212SChris Wilson * can run indefinitely (such as a chain of 30246274f212SChris Wilson * batches). The only time we do not increment 30256274f212SChris Wilson * the hangcheck score on this ring, if this 30266274f212SChris Wilson * ring is in a legitimate wait for another 30276274f212SChris Wilson * ring. In that case the waiting ring is a 30286274f212SChris Wilson * victim and we want to be sure we catch the 30296274f212SChris Wilson * right culprit. Then every time we do kick 30306274f212SChris Wilson * the ring, add a small increment to the 30316274f212SChris Wilson * score so that we can catch a batch that is 30326274f212SChris Wilson * being repeatedly kicked and so responsible 30336274f212SChris Wilson * for stalling the machine. 30349107e9d2SChris Wilson */ 3035ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3036ad8beaeaSMika Kuoppala acthd); 3037ad8beaeaSMika Kuoppala 3038ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3039da661464SMika Kuoppala case HANGCHECK_IDLE: 3040f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3041f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3042f260fe7bSMika Kuoppala break; 3043f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3044ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30456274f212SChris Wilson break; 3046f2f4d82fSJani Nikula case HANGCHECK_KICK: 3047ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30486274f212SChris Wilson break; 3049f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3050ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30516274f212SChris Wilson stuck[i] = true; 30526274f212SChris Wilson break; 30536274f212SChris Wilson } 305405407ff8SMika Kuoppala } 30559107e9d2SChris Wilson } else { 3056da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3057da661464SMika Kuoppala 30589107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 30599107e9d2SChris Wilson * attempts across multiple batches. 30609107e9d2SChris Wilson */ 30619107e9d2SChris Wilson if (ring->hangcheck.score > 0) 30629107e9d2SChris Wilson ring->hangcheck.score--; 3063f260fe7bSMika Kuoppala 3064f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3065cbb465e7SChris Wilson } 3066f65d9421SBen Gamari 306705407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 306805407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 30699107e9d2SChris Wilson busy_count += busy; 307005407ff8SMika Kuoppala } 307105407ff8SMika Kuoppala 307205407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3073b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3074b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 307505407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3076a43adf07SChris Wilson ring->name); 3077a43adf07SChris Wilson rings_hung++; 307805407ff8SMika Kuoppala } 307905407ff8SMika Kuoppala } 308005407ff8SMika Kuoppala 308105407ff8SMika Kuoppala if (rings_hung) 308258174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 308305407ff8SMika Kuoppala 308405407ff8SMika Kuoppala if (busy_count) 308505407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 308605407ff8SMika Kuoppala * being added */ 308710cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 308810cd45b6SMika Kuoppala } 308910cd45b6SMika Kuoppala 309010cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 309110cd45b6SMika Kuoppala { 309210cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3093672e7b7cSChris Wilson struct timer_list *timer = &dev_priv->gpu_error.hangcheck_timer; 3094672e7b7cSChris Wilson 3095d330a953SJani Nikula if (!i915.enable_hangcheck) 309610cd45b6SMika Kuoppala return; 309710cd45b6SMika Kuoppala 3098672e7b7cSChris Wilson /* Don't continually defer the hangcheck, but make sure it is active */ 3099d9e600b2SChris Wilson if (timer_pending(timer)) 3100d9e600b2SChris Wilson return; 3101d9e600b2SChris Wilson mod_timer(timer, 3102d9e600b2SChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3103f65d9421SBen Gamari } 3104f65d9421SBen Gamari 31051c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 310691738a95SPaulo Zanoni { 310791738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 310891738a95SPaulo Zanoni 310991738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 311091738a95SPaulo Zanoni return; 311191738a95SPaulo Zanoni 3112f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3113105b122eSPaulo Zanoni 3114105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3115105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3116622364b6SPaulo Zanoni } 3117105b122eSPaulo Zanoni 311891738a95SPaulo Zanoni /* 3119622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3120622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3121622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3122622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3123622364b6SPaulo Zanoni * 3124622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 312591738a95SPaulo Zanoni */ 3126622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3127622364b6SPaulo Zanoni { 3128622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3129622364b6SPaulo Zanoni 3130622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3131622364b6SPaulo Zanoni return; 3132622364b6SPaulo Zanoni 3133622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 313491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 313591738a95SPaulo Zanoni POSTING_READ(SDEIER); 313691738a95SPaulo Zanoni } 313791738a95SPaulo Zanoni 31387c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3139d18ea1b5SDaniel Vetter { 3140d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3141d18ea1b5SDaniel Vetter 3142f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3143a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3144f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3145d18ea1b5SDaniel Vetter } 3146d18ea1b5SDaniel Vetter 3147c0e09200SDave Airlie /* drm_dma.h hooks 3148c0e09200SDave Airlie */ 3149be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3150036a4a7dSZhenyu Wang { 31512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3152036a4a7dSZhenyu Wang 31530c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3154bdfcdb63SDaniel Vetter 3155f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3156c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3157c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3158036a4a7dSZhenyu Wang 31597c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3160c650156aSZhenyu Wang 31611c69eb42SPaulo Zanoni ibx_irq_reset(dev); 31627d99163dSBen Widawsky } 31637d99163dSBen Widawsky 316470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 316570591a41SVille Syrjälä { 316670591a41SVille Syrjälä enum pipe pipe; 316770591a41SVille Syrjälä 316870591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 316970591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 317070591a41SVille Syrjälä 317170591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 317270591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 317370591a41SVille Syrjälä 317470591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 317570591a41SVille Syrjälä } 317670591a41SVille Syrjälä 31777e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 31787e231dbeSJesse Barnes { 31792d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31807e231dbeSJesse Barnes 31817e231dbeSJesse Barnes /* VLV magic */ 31827e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 31837e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 31847e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 31857e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 31867e231dbeSJesse Barnes 31877c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 31887e231dbeSJesse Barnes 31897c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 31907e231dbeSJesse Barnes 319170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 31927e231dbeSJesse Barnes } 31937e231dbeSJesse Barnes 3194d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3195d6e3cca3SDaniel Vetter { 3196d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3197d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3198d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3199d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3200d6e3cca3SDaniel Vetter } 3201d6e3cca3SDaniel Vetter 3202823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3203abd58f01SBen Widawsky { 3204abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3205abd58f01SBen Widawsky int pipe; 3206abd58f01SBen Widawsky 3207abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3208abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3209abd58f01SBen Widawsky 3210d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3211abd58f01SBen Widawsky 3212055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3213f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3214813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3215f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3216abd58f01SBen Widawsky 3217f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3218f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3219f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3220abd58f01SBen Widawsky 32211c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3222abd58f01SBen Widawsky } 3223abd58f01SBen Widawsky 3224d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3225d49bdb0eSPaulo Zanoni { 32261180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3227d49bdb0eSPaulo Zanoni 322813321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3229d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 32301180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 3231d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 32321180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 323313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3234d49bdb0eSPaulo Zanoni } 3235d49bdb0eSPaulo Zanoni 323643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 323743f328d7SVille Syrjälä { 323843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 323943f328d7SVille Syrjälä 324043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 324143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 324243f328d7SVille Syrjälä 3243d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 324443f328d7SVille Syrjälä 324543f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 324643f328d7SVille Syrjälä 324743f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 324843f328d7SVille Syrjälä 324970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 325043f328d7SVille Syrjälä } 325143f328d7SVille Syrjälä 325282a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 325382a28bcfSDaniel Vetter { 32542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 325582a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3256fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 325782a28bcfSDaniel Vetter 325882a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3259fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3260b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3261cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3262fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 326382a28bcfSDaniel Vetter } else { 3264fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3265b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3266cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3267fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 326882a28bcfSDaniel Vetter } 326982a28bcfSDaniel Vetter 3270fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 327182a28bcfSDaniel Vetter 32727fe0b973SKeith Packard /* 32737fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 32747fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 32757fe0b973SKeith Packard * 32767fe0b973SKeith Packard * This register is the same on all known PCH chips. 32777fe0b973SKeith Packard */ 32787fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 32797fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 32807fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 32817fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 32827fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 32837fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 32847fe0b973SKeith Packard } 32857fe0b973SKeith Packard 3286d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3287d46da437SPaulo Zanoni { 32882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 328982a28bcfSDaniel Vetter u32 mask; 3290d46da437SPaulo Zanoni 3291692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3292692a04cfSDaniel Vetter return; 3293692a04cfSDaniel Vetter 3294105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 32955c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3296105b122eSPaulo Zanoni else 32975c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32988664281bSPaulo Zanoni 3299337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3300d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3301d46da437SPaulo Zanoni } 3302d46da437SPaulo Zanoni 33030a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 33040a9a8c91SDaniel Vetter { 33050a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 33060a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 33070a9a8c91SDaniel Vetter 33080a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 33090a9a8c91SDaniel Vetter 33100a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3311040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 33120a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 331335a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 331435a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 33150a9a8c91SDaniel Vetter } 33160a9a8c91SDaniel Vetter 33170a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33180a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 33190a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 33200a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 33210a9a8c91SDaniel Vetter } else { 33220a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33230a9a8c91SDaniel Vetter } 33240a9a8c91SDaniel Vetter 332535079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33260a9a8c91SDaniel Vetter 33270a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 332878e68d36SImre Deak /* 332978e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 333078e68d36SImre Deak * itself is enabled/disabled. 333178e68d36SImre Deak */ 33320a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 33330a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 33340a9a8c91SDaniel Vetter 3335605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 333635079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 33370a9a8c91SDaniel Vetter } 33380a9a8c91SDaniel Vetter } 33390a9a8c91SDaniel Vetter 3340f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3341036a4a7dSZhenyu Wang { 33422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 33438e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33448e76f8dcSPaulo Zanoni 33458e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 33468e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33478e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33488e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33495c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33508e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 33515c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 33528e76f8dcSPaulo Zanoni } else { 33538e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3354ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33555b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33565b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33575b3a856bSDaniel Vetter DE_POISON); 33585c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 33595c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 33608e76f8dcSPaulo Zanoni } 3361036a4a7dSZhenyu Wang 33621ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3363036a4a7dSZhenyu Wang 33640c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33650c841212SPaulo Zanoni 3366622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3367622364b6SPaulo Zanoni 336835079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3369036a4a7dSZhenyu Wang 33700a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3371036a4a7dSZhenyu Wang 3372d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33737fe0b973SKeith Packard 3374f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 33756005ce42SDaniel Vetter /* Enable PCU event interrupts 33766005ce42SDaniel Vetter * 33776005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33784bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33794bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3380d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3381f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3382d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3383f97108d1SJesse Barnes } 3384f97108d1SJesse Barnes 3385036a4a7dSZhenyu Wang return 0; 3386036a4a7dSZhenyu Wang } 3387036a4a7dSZhenyu Wang 3388f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3389f8b79e58SImre Deak { 3390f8b79e58SImre Deak u32 pipestat_mask; 3391f8b79e58SImre Deak u32 iir_mask; 3392120dda4fSVille Syrjälä enum pipe pipe; 3393f8b79e58SImre Deak 3394f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3395f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3396f8b79e58SImre Deak 3397120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3398120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3399f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3400f8b79e58SImre Deak 3401f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3402f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3403f8b79e58SImre Deak 3404120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3405120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3406120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3407f8b79e58SImre Deak 3408f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3409f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3410f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3411120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3412120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3413f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3414f8b79e58SImre Deak 3415f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3416f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3417f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 341876e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 341976e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3420f8b79e58SImre Deak } 3421f8b79e58SImre Deak 3422f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3423f8b79e58SImre Deak { 3424f8b79e58SImre Deak u32 pipestat_mask; 3425f8b79e58SImre Deak u32 iir_mask; 3426120dda4fSVille Syrjälä enum pipe pipe; 3427f8b79e58SImre Deak 3428f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3429f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 34306c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3431120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3432120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3433f8b79e58SImre Deak 3434f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3435f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 343676e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3437f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3438f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3439f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3440f8b79e58SImre Deak 3441f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3442f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3443f8b79e58SImre Deak 3444120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3445120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3446120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3447f8b79e58SImre Deak 3448f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3449f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3450120dda4fSVille Syrjälä 3451120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3452120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3453f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3454f8b79e58SImre Deak } 3455f8b79e58SImre Deak 3456f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3457f8b79e58SImre Deak { 3458f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3459f8b79e58SImre Deak 3460f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3461f8b79e58SImre Deak return; 3462f8b79e58SImre Deak 3463f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3464f8b79e58SImre Deak 3465950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3466f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3467f8b79e58SImre Deak } 3468f8b79e58SImre Deak 3469f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3470f8b79e58SImre Deak { 3471f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3472f8b79e58SImre Deak 3473f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3474f8b79e58SImre Deak return; 3475f8b79e58SImre Deak 3476f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3477f8b79e58SImre Deak 3478950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3479f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3480f8b79e58SImre Deak } 3481f8b79e58SImre Deak 34820e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 34837e231dbeSJesse Barnes { 3484f8b79e58SImre Deak dev_priv->irq_mask = ~0; 34857e231dbeSJesse Barnes 348620afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 348720afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 348820afbda2SDaniel Vetter 34897e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 349076e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 349176e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 349276e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 349376e41860SVille Syrjälä POSTING_READ(VLV_IMR); 34947e231dbeSJesse Barnes 3495b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3496b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3497d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3498f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3499f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3500d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 35010e6c9a9eSVille Syrjälä } 35020e6c9a9eSVille Syrjälä 35030e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 35040e6c9a9eSVille Syrjälä { 35050e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 35060e6c9a9eSVille Syrjälä 35070e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 35087e231dbeSJesse Barnes 35090a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 35107e231dbeSJesse Barnes 35117e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 35127e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 35137e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 35147e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 35157e231dbeSJesse Barnes #endif 35167e231dbeSJesse Barnes 35177e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 351820afbda2SDaniel Vetter 351920afbda2SDaniel Vetter return 0; 352020afbda2SDaniel Vetter } 352120afbda2SDaniel Vetter 3522abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3523abd58f01SBen Widawsky { 3524abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3525abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3526abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 352773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3528abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 352973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 353073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3531abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 353273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 353373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 353473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3535abd58f01SBen Widawsky 0, 353673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 353773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3538abd58f01SBen Widawsky }; 3539abd58f01SBen Widawsky 35400961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 35419a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 35429a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 354378e68d36SImre Deak /* 354478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 354578e68d36SImre Deak * is enabled/disabled. 354678e68d36SImre Deak */ 354778e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 35489a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3549abd58f01SBen Widawsky } 3550abd58f01SBen Widawsky 3551abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3552abd58f01SBen Widawsky { 3553770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3554770de83dSDamien Lespiau uint32_t de_pipe_enables; 3555abd58f01SBen Widawsky int pipe; 355688e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3557770de83dSDamien Lespiau 355888e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3559770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3560770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 356188e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 356288e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 356388e04703SJesse Barnes } else 3564770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3565770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3566770de83dSDamien Lespiau 3567770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3568770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3569770de83dSDamien Lespiau 357013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 357113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 357213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3573abd58f01SBen Widawsky 3574055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3575f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3576813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3577813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3578813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 357935079899SPaulo Zanoni de_pipe_enables); 3580abd58f01SBen Widawsky 358188e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3582abd58f01SBen Widawsky } 3583abd58f01SBen Widawsky 3584abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3585abd58f01SBen Widawsky { 3586abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3587abd58f01SBen Widawsky 3588622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3589622364b6SPaulo Zanoni 3590abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3591abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3592abd58f01SBen Widawsky 3593abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3594abd58f01SBen Widawsky 3595abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3596abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3597abd58f01SBen Widawsky 3598abd58f01SBen Widawsky return 0; 3599abd58f01SBen Widawsky } 3600abd58f01SBen Widawsky 360143f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 360243f328d7SVille Syrjälä { 360343f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 360443f328d7SVille Syrjälä 3605c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 360643f328d7SVille Syrjälä 360743f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 360843f328d7SVille Syrjälä 360943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 361043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 361143f328d7SVille Syrjälä 361243f328d7SVille Syrjälä return 0; 361343f328d7SVille Syrjälä } 361443f328d7SVille Syrjälä 3615abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3616abd58f01SBen Widawsky { 3617abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3618abd58f01SBen Widawsky 3619abd58f01SBen Widawsky if (!dev_priv) 3620abd58f01SBen Widawsky return; 3621abd58f01SBen Widawsky 3622823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3623abd58f01SBen Widawsky } 3624abd58f01SBen Widawsky 36258ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 36268ea0be4fSVille Syrjälä { 36278ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 36288ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 36298ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36308ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 36318ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 36328ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 36338ea0be4fSVille Syrjälä 36348ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 36358ea0be4fSVille Syrjälä 3636c352d1baSImre Deak dev_priv->irq_mask = ~0; 36378ea0be4fSVille Syrjälä } 36388ea0be4fSVille Syrjälä 36397e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 36407e231dbeSJesse Barnes { 36412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36427e231dbeSJesse Barnes 36437e231dbeSJesse Barnes if (!dev_priv) 36447e231dbeSJesse Barnes return; 36457e231dbeSJesse Barnes 3646843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3647843d0e7dSImre Deak 3648893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3649893fce8eSVille Syrjälä 36507e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3651f8b79e58SImre Deak 36528ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 36537e231dbeSJesse Barnes } 36547e231dbeSJesse Barnes 365543f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 365643f328d7SVille Syrjälä { 365743f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 365843f328d7SVille Syrjälä 365943f328d7SVille Syrjälä if (!dev_priv) 366043f328d7SVille Syrjälä return; 366143f328d7SVille Syrjälä 366243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 366343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 366443f328d7SVille Syrjälä 3665a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 366643f328d7SVille Syrjälä 3667a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 366843f328d7SVille Syrjälä 3669c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 367043f328d7SVille Syrjälä } 367143f328d7SVille Syrjälä 3672f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3673036a4a7dSZhenyu Wang { 36742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36754697995bSJesse Barnes 36764697995bSJesse Barnes if (!dev_priv) 36774697995bSJesse Barnes return; 36784697995bSJesse Barnes 3679be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3680036a4a7dSZhenyu Wang } 3681036a4a7dSZhenyu Wang 3682c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3683c2798b19SChris Wilson { 36842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3685c2798b19SChris Wilson int pipe; 3686c2798b19SChris Wilson 3687055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3688c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3689c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3690c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3691c2798b19SChris Wilson POSTING_READ16(IER); 3692c2798b19SChris Wilson } 3693c2798b19SChris Wilson 3694c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3695c2798b19SChris Wilson { 36962d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3697c2798b19SChris Wilson 3698c2798b19SChris Wilson I915_WRITE16(EMR, 3699c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3700c2798b19SChris Wilson 3701c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3702c2798b19SChris Wilson dev_priv->irq_mask = 3703c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3704c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3705c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3706c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3707c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3708c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3709c2798b19SChris Wilson 3710c2798b19SChris Wilson I915_WRITE16(IER, 3711c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3712c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3713c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3714c2798b19SChris Wilson I915_USER_INTERRUPT); 3715c2798b19SChris Wilson POSTING_READ16(IER); 3716c2798b19SChris Wilson 3717379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3718379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3719d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3720755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3721755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3722d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3723379ef82dSDaniel Vetter 3724c2798b19SChris Wilson return 0; 3725c2798b19SChris Wilson } 3726c2798b19SChris Wilson 372790a72f87SVille Syrjälä /* 372890a72f87SVille Syrjälä * Returns true when a page flip has completed. 372990a72f87SVille Syrjälä */ 373090a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 37311f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 373290a72f87SVille Syrjälä { 37332d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 37341f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 373590a72f87SVille Syrjälä 37368d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 373790a72f87SVille Syrjälä return false; 373890a72f87SVille Syrjälä 373990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3740d6bbafa1SChris Wilson goto check_page_flip; 374190a72f87SVille Syrjälä 374290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 374390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 374490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 374590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 374690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 374790a72f87SVille Syrjälä */ 374890a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3749d6bbafa1SChris Wilson goto check_page_flip; 375090a72f87SVille Syrjälä 37517d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 375290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 375390a72f87SVille Syrjälä return true; 3754d6bbafa1SChris Wilson 3755d6bbafa1SChris Wilson check_page_flip: 3756d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3757d6bbafa1SChris Wilson return false; 375890a72f87SVille Syrjälä } 375990a72f87SVille Syrjälä 3760ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3761c2798b19SChris Wilson { 376245a83f84SDaniel Vetter struct drm_device *dev = arg; 37632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3764c2798b19SChris Wilson u16 iir, new_iir; 3765c2798b19SChris Wilson u32 pipe_stats[2]; 3766c2798b19SChris Wilson int pipe; 3767c2798b19SChris Wilson u16 flip_mask = 3768c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3769c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3770c2798b19SChris Wilson 3771c2798b19SChris Wilson iir = I915_READ16(IIR); 3772c2798b19SChris Wilson if (iir == 0) 3773c2798b19SChris Wilson return IRQ_NONE; 3774c2798b19SChris Wilson 3775c2798b19SChris Wilson while (iir & ~flip_mask) { 3776c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3777c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3778c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3779c2798b19SChris Wilson * interrupts (for non-MSI). 3780c2798b19SChris Wilson */ 3781222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3782c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3783aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3784c2798b19SChris Wilson 3785055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3786c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3787c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3788c2798b19SChris Wilson 3789c2798b19SChris Wilson /* 3790c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3791c2798b19SChris Wilson */ 37922d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3793c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3794c2798b19SChris Wilson } 3795222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3796c2798b19SChris Wilson 3797c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3798c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3799c2798b19SChris Wilson 3800c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3801c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3802c2798b19SChris Wilson 3803055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 38041f1c2e24SVille Syrjälä int plane = pipe; 38053a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 38061f1c2e24SVille Syrjälä plane = !plane; 38071f1c2e24SVille Syrjälä 38084356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 38091f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 38101f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3811c2798b19SChris Wilson 38124356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3813277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38142d9d2b0bSVille Syrjälä 38151f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 38161f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 38171f7247c0SDaniel Vetter pipe); 38184356d586SDaniel Vetter } 3819c2798b19SChris Wilson 3820c2798b19SChris Wilson iir = new_iir; 3821c2798b19SChris Wilson } 3822c2798b19SChris Wilson 3823c2798b19SChris Wilson return IRQ_HANDLED; 3824c2798b19SChris Wilson } 3825c2798b19SChris Wilson 3826c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3827c2798b19SChris Wilson { 38282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3829c2798b19SChris Wilson int pipe; 3830c2798b19SChris Wilson 3831055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3832c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3833c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3834c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3835c2798b19SChris Wilson } 3836c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3837c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3838c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3839c2798b19SChris Wilson } 3840c2798b19SChris Wilson 3841a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3842a266c7d5SChris Wilson { 38432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3844a266c7d5SChris Wilson int pipe; 3845a266c7d5SChris Wilson 3846a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3847a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3848a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3849a266c7d5SChris Wilson } 3850a266c7d5SChris Wilson 385100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3852055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3853a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3854a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3855a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3856a266c7d5SChris Wilson POSTING_READ(IER); 3857a266c7d5SChris Wilson } 3858a266c7d5SChris Wilson 3859a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3860a266c7d5SChris Wilson { 38612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 386238bde180SChris Wilson u32 enable_mask; 3863a266c7d5SChris Wilson 386438bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 386538bde180SChris Wilson 386638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 386738bde180SChris Wilson dev_priv->irq_mask = 386838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 386938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 387038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 387138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 387238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 387338bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 387438bde180SChris Wilson 387538bde180SChris Wilson enable_mask = 387638bde180SChris Wilson I915_ASLE_INTERRUPT | 387738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 387838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 387938bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 388038bde180SChris Wilson I915_USER_INTERRUPT; 388138bde180SChris Wilson 3882a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 388320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 388420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 388520afbda2SDaniel Vetter 3886a266c7d5SChris Wilson /* Enable in IER... */ 3887a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3888a266c7d5SChris Wilson /* and unmask in IMR */ 3889a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3890a266c7d5SChris Wilson } 3891a266c7d5SChris Wilson 3892a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3893a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3894a266c7d5SChris Wilson POSTING_READ(IER); 3895a266c7d5SChris Wilson 3896f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 389720afbda2SDaniel Vetter 3898379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3899379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3900d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3901755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3902755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3903d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3904379ef82dSDaniel Vetter 390520afbda2SDaniel Vetter return 0; 390620afbda2SDaniel Vetter } 390720afbda2SDaniel Vetter 390890a72f87SVille Syrjälä /* 390990a72f87SVille Syrjälä * Returns true when a page flip has completed. 391090a72f87SVille Syrjälä */ 391190a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 391290a72f87SVille Syrjälä int plane, int pipe, u32 iir) 391390a72f87SVille Syrjälä { 39142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 391590a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 391690a72f87SVille Syrjälä 39178d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 391890a72f87SVille Syrjälä return false; 391990a72f87SVille Syrjälä 392090a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3921d6bbafa1SChris Wilson goto check_page_flip; 392290a72f87SVille Syrjälä 392390a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 392490a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 392590a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 392690a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 392790a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 392890a72f87SVille Syrjälä */ 392990a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3930d6bbafa1SChris Wilson goto check_page_flip; 393190a72f87SVille Syrjälä 39327d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 393390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 393490a72f87SVille Syrjälä return true; 3935d6bbafa1SChris Wilson 3936d6bbafa1SChris Wilson check_page_flip: 3937d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3938d6bbafa1SChris Wilson return false; 393990a72f87SVille Syrjälä } 394090a72f87SVille Syrjälä 3941ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3942a266c7d5SChris Wilson { 394345a83f84SDaniel Vetter struct drm_device *dev = arg; 39442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39458291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 394638bde180SChris Wilson u32 flip_mask = 394738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 394838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 394938bde180SChris Wilson int pipe, ret = IRQ_NONE; 3950a266c7d5SChris Wilson 3951a266c7d5SChris Wilson iir = I915_READ(IIR); 395238bde180SChris Wilson do { 395338bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39548291ee90SChris Wilson bool blc_event = false; 3955a266c7d5SChris Wilson 3956a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3957a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3958a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3959a266c7d5SChris Wilson * interrupts (for non-MSI). 3960a266c7d5SChris Wilson */ 3961222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3962a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3963aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3964a266c7d5SChris Wilson 3965055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3966a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3967a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3968a266c7d5SChris Wilson 396938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3970a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3971a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 397238bde180SChris Wilson irq_received = true; 3973a266c7d5SChris Wilson } 3974a266c7d5SChris Wilson } 3975222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3976a266c7d5SChris Wilson 3977a266c7d5SChris Wilson if (!irq_received) 3978a266c7d5SChris Wilson break; 3979a266c7d5SChris Wilson 3980a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 398116c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 398216c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 398316c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3984a266c7d5SChris Wilson 398538bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3986a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3987a266c7d5SChris Wilson 3988a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3989a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3990a266c7d5SChris Wilson 3991055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 399238bde180SChris Wilson int plane = pipe; 39933a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 399438bde180SChris Wilson plane = !plane; 39955e2032d4SVille Syrjälä 399690a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 399790a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 399890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3999a266c7d5SChris Wilson 4000a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4001a266c7d5SChris Wilson blc_event = true; 40024356d586SDaniel Vetter 40034356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4004277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 40052d9d2b0bSVille Syrjälä 40061f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40071f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40081f7247c0SDaniel Vetter pipe); 4009a266c7d5SChris Wilson } 4010a266c7d5SChris Wilson 4011a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4012a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4013a266c7d5SChris Wilson 4014a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4015a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4016a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4017a266c7d5SChris Wilson * we would never get another interrupt. 4018a266c7d5SChris Wilson * 4019a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4020a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4021a266c7d5SChris Wilson * another one. 4022a266c7d5SChris Wilson * 4023a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4024a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4025a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4026a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4027a266c7d5SChris Wilson * stray interrupts. 4028a266c7d5SChris Wilson */ 402938bde180SChris Wilson ret = IRQ_HANDLED; 4030a266c7d5SChris Wilson iir = new_iir; 403138bde180SChris Wilson } while (iir & ~flip_mask); 4032a266c7d5SChris Wilson 4033a266c7d5SChris Wilson return ret; 4034a266c7d5SChris Wilson } 4035a266c7d5SChris Wilson 4036a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4037a266c7d5SChris Wilson { 40382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4039a266c7d5SChris Wilson int pipe; 4040a266c7d5SChris Wilson 4041a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4042a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4043a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4044a266c7d5SChris Wilson } 4045a266c7d5SChris Wilson 404600d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4047055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 404855b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4049a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 405055b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 405155b39755SChris Wilson } 4052a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4053a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4054a266c7d5SChris Wilson 4055a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4056a266c7d5SChris Wilson } 4057a266c7d5SChris Wilson 4058a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4059a266c7d5SChris Wilson { 40602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4061a266c7d5SChris Wilson int pipe; 4062a266c7d5SChris Wilson 4063a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4064a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4065a266c7d5SChris Wilson 4066a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4067055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4068a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4069a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4070a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4071a266c7d5SChris Wilson POSTING_READ(IER); 4072a266c7d5SChris Wilson } 4073a266c7d5SChris Wilson 4074a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4075a266c7d5SChris Wilson { 40762d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4077bbba0a97SChris Wilson u32 enable_mask; 4078a266c7d5SChris Wilson u32 error_mask; 4079a266c7d5SChris Wilson 4080a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4081bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4082adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4083bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4084bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4085bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4086bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4087bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4088bbba0a97SChris Wilson 4089bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 409021ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 409121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4092bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4093bbba0a97SChris Wilson 4094bbba0a97SChris Wilson if (IS_G4X(dev)) 4095bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4096a266c7d5SChris Wilson 4097b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4098b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4099d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4100755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4101755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4102755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4103d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4104a266c7d5SChris Wilson 4105a266c7d5SChris Wilson /* 4106a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4107a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4108a266c7d5SChris Wilson */ 4109a266c7d5SChris Wilson if (IS_G4X(dev)) { 4110a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4111a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4112a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4113a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4114a266c7d5SChris Wilson } else { 4115a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4116a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4117a266c7d5SChris Wilson } 4118a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4119a266c7d5SChris Wilson 4120a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4121a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4122a266c7d5SChris Wilson POSTING_READ(IER); 4123a266c7d5SChris Wilson 412420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 412520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 412620afbda2SDaniel Vetter 4127f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 412820afbda2SDaniel Vetter 412920afbda2SDaniel Vetter return 0; 413020afbda2SDaniel Vetter } 413120afbda2SDaniel Vetter 4132bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 413320afbda2SDaniel Vetter { 41342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4135cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 413620afbda2SDaniel Vetter u32 hotplug_en; 413720afbda2SDaniel Vetter 4138b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4139b5ea2d56SDaniel Vetter 4140bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4141bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4142bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4143adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4144e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4145b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4146cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4147cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4148a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4149a266c7d5SChris Wilson to generate a spurious hotplug event about three 4150a266c7d5SChris Wilson seconds later. So just do it once. 4151a266c7d5SChris Wilson */ 4152a266c7d5SChris Wilson if (IS_G4X(dev)) 4153a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 415485fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4155a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4156a266c7d5SChris Wilson 4157a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4158a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4159a266c7d5SChris Wilson } 4160bac56d5bSEgbert Eich } 4161a266c7d5SChris Wilson 4162ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4163a266c7d5SChris Wilson { 416445a83f84SDaniel Vetter struct drm_device *dev = arg; 41652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4166a266c7d5SChris Wilson u32 iir, new_iir; 4167a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4168a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 416921ad8330SVille Syrjälä u32 flip_mask = 417021ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 417121ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4172a266c7d5SChris Wilson 4173a266c7d5SChris Wilson iir = I915_READ(IIR); 4174a266c7d5SChris Wilson 4175a266c7d5SChris Wilson for (;;) { 4176501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41772c8ba29fSChris Wilson bool blc_event = false; 41782c8ba29fSChris Wilson 4179a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4180a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4181a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4182a266c7d5SChris Wilson * interrupts (for non-MSI). 4183a266c7d5SChris Wilson */ 4184222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4185a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4186aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4187a266c7d5SChris Wilson 4188055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4189a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4190a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4191a266c7d5SChris Wilson 4192a266c7d5SChris Wilson /* 4193a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4194a266c7d5SChris Wilson */ 4195a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4196a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4197501e01d7SVille Syrjälä irq_received = true; 4198a266c7d5SChris Wilson } 4199a266c7d5SChris Wilson } 4200222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4201a266c7d5SChris Wilson 4202a266c7d5SChris Wilson if (!irq_received) 4203a266c7d5SChris Wilson break; 4204a266c7d5SChris Wilson 4205a266c7d5SChris Wilson ret = IRQ_HANDLED; 4206a266c7d5SChris Wilson 4207a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 420816c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 420916c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4210a266c7d5SChris Wilson 421121ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4212a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4213a266c7d5SChris Wilson 4214a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4215a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4216a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4217a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4218a266c7d5SChris Wilson 4219055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42202c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 422190a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 422290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4223a266c7d5SChris Wilson 4224a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4225a266c7d5SChris Wilson blc_event = true; 42264356d586SDaniel Vetter 42274356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4228277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4229a266c7d5SChris Wilson 42301f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 42322d9d2b0bSVille Syrjälä } 4233a266c7d5SChris Wilson 4234a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4235a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4236a266c7d5SChris Wilson 4237515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4238515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4239515ac2bbSDaniel Vetter 4240a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4241a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4242a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4243a266c7d5SChris Wilson * we would never get another interrupt. 4244a266c7d5SChris Wilson * 4245a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4246a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4247a266c7d5SChris Wilson * another one. 4248a266c7d5SChris Wilson * 4249a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4250a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4251a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4252a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4253a266c7d5SChris Wilson * stray interrupts. 4254a266c7d5SChris Wilson */ 4255a266c7d5SChris Wilson iir = new_iir; 4256a266c7d5SChris Wilson } 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson return ret; 4259a266c7d5SChris Wilson } 4260a266c7d5SChris Wilson 4261a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4262a266c7d5SChris Wilson { 42632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4264a266c7d5SChris Wilson int pipe; 4265a266c7d5SChris Wilson 4266a266c7d5SChris Wilson if (!dev_priv) 4267a266c7d5SChris Wilson return; 4268a266c7d5SChris Wilson 4269a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4270a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4271a266c7d5SChris Wilson 4272a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4273055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4274a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4275a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4276a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4277a266c7d5SChris Wilson 4278055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4279a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4280a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4281a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4282a266c7d5SChris Wilson } 4283a266c7d5SChris Wilson 42844cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4285ac4c16c5SEgbert Eich { 42866323751dSImre Deak struct drm_i915_private *dev_priv = 42876323751dSImre Deak container_of(work, typeof(*dev_priv), 42886323751dSImre Deak hotplug_reenable_work.work); 4289ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4290ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4291ac4c16c5SEgbert Eich int i; 4292ac4c16c5SEgbert Eich 42936323751dSImre Deak intel_runtime_pm_get(dev_priv); 42946323751dSImre Deak 42954cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4296ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4297ac4c16c5SEgbert Eich struct drm_connector *connector; 4298ac4c16c5SEgbert Eich 4299ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4300ac4c16c5SEgbert Eich continue; 4301ac4c16c5SEgbert Eich 4302ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4303ac4c16c5SEgbert Eich 4304ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4305ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4306ac4c16c5SEgbert Eich 4307ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4308ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4309ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4310c23cc417SJani Nikula connector->name); 4311ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4312ac4c16c5SEgbert Eich if (!connector->polled) 4313ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4314ac4c16c5SEgbert Eich } 4315ac4c16c5SEgbert Eich } 4316ac4c16c5SEgbert Eich } 4317ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4318ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 43194cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 43206323751dSImre Deak 43216323751dSImre Deak intel_runtime_pm_put(dev_priv); 4322ac4c16c5SEgbert Eich } 4323ac4c16c5SEgbert Eich 4324fca52a55SDaniel Vetter /** 4325fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4326fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4327fca52a55SDaniel Vetter * 4328fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4329fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4330fca52a55SDaniel Vetter */ 4331b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4332f71d4af4SJesse Barnes { 4333b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 43348b2e326dSChris Wilson 43358b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 433613cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 433799584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4338c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4339a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 43408b2e326dSChris Wilson 4341a6706b45SDeepak S /* Let's track the enabled rps events */ 4342b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 43436c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 434431685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 434531685c25SDeepak S else 4346a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4347a6706b45SDeepak S 434899584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 434999584db3SDaniel Vetter i915_hangcheck_elapsed, 435061bac78eSDaniel Vetter (unsigned long) dev); 43516323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 43524cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 435361bac78eSDaniel Vetter 435497a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 43559ee32feaSDaniel Vetter 4356b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43574cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 43584cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4359b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4360f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4361f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4362391f75e2SVille Syrjälä } else { 4363391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4364391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4365f71d4af4SJesse Barnes } 4366f71d4af4SJesse Barnes 436721da2700SVille Syrjälä /* 436821da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 436921da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 437021da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 437121da2700SVille Syrjälä */ 4372b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 437321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 437421da2700SVille Syrjälä 4375c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4376f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4377f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4378c2baf4b7SVille Syrjälä } 4379f71d4af4SJesse Barnes 4380b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 438143f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 438243f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 438343f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 438443f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 438543f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 438643f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 438743f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4388b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43897e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43907e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43917e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43927e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 43937e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43947e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4395fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4396b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4397abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4398723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4399abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4400abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4401abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4402abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4403abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4404f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4405f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4406723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4407f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4408f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4409f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4410f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 441182a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4412f71d4af4SJesse Barnes } else { 4413b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4414c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4415c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4416c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4417c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4418b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4419a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4420a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4421a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4422a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 442320afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4424c2798b19SChris Wilson } else { 4425a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4426a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4427a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4428a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4429bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4430c2798b19SChris Wilson } 4431f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4432f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4433f71d4af4SJesse Barnes } 4434f71d4af4SJesse Barnes } 443520afbda2SDaniel Vetter 4436fca52a55SDaniel Vetter /** 4437fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4438fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4439fca52a55SDaniel Vetter * 4440fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4441fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4442fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4443fca52a55SDaniel Vetter * obeyed. 4444fca52a55SDaniel Vetter * 4445fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4446fca52a55SDaniel Vetter * in the driver load and resume code. 4447fca52a55SDaniel Vetter */ 4448b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 444920afbda2SDaniel Vetter { 4450b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4451821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4452821450c6SEgbert Eich struct drm_connector *connector; 4453821450c6SEgbert Eich int i; 445420afbda2SDaniel Vetter 4455821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4456821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4457821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4458821450c6SEgbert Eich } 4459821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4460821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4461821450c6SEgbert Eich connector->polled = intel_connector->polled; 44620e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 44630e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 44640e32b39cSDave Airlie if (intel_connector->mst_port) 4465821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4466821450c6SEgbert Eich } 4467b5ea2d56SDaniel Vetter 4468b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4469b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4470d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 447120afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 447220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4473d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 447420afbda2SDaniel Vetter } 4475c67a470bSPaulo Zanoni 4476fca52a55SDaniel Vetter /** 4477fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4478fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4479fca52a55SDaniel Vetter * 4480fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4481fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4482fca52a55SDaniel Vetter * 4483fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4484fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4485fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4486fca52a55SDaniel Vetter */ 44872aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44882aeb7d3aSDaniel Vetter { 44892aeb7d3aSDaniel Vetter /* 44902aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44912aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44922aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44932aeb7d3aSDaniel Vetter */ 44942aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44952aeb7d3aSDaniel Vetter 44962aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44972aeb7d3aSDaniel Vetter } 44982aeb7d3aSDaniel Vetter 4499fca52a55SDaniel Vetter /** 4500fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4501fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4502fca52a55SDaniel Vetter * 4503fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4504fca52a55SDaniel Vetter * resources acquired in the init functions. 4505fca52a55SDaniel Vetter */ 45062aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45072aeb7d3aSDaniel Vetter { 45082aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 45092aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 45102aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 45112aeb7d3aSDaniel Vetter } 45122aeb7d3aSDaniel Vetter 4513fca52a55SDaniel Vetter /** 4514fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4515fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4516fca52a55SDaniel Vetter * 4517fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4518fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4519fca52a55SDaniel Vetter */ 4520b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4521c67a470bSPaulo Zanoni { 4522b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 45232aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 4524c67a470bSPaulo Zanoni } 4525c67a470bSPaulo Zanoni 4526fca52a55SDaniel Vetter /** 4527fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4528fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4529fca52a55SDaniel Vetter * 4530fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4531fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4532fca52a55SDaniel Vetter */ 4533b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4534c67a470bSPaulo Zanoni { 45352aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4536b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4537b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4538c67a470bSPaulo Zanoni } 4539