1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 50e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 57e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5873c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 59e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 60e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 61e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 62e5868a31SEgbert Eich }; 63e5868a31SEgbert Eich 647c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 65e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 66e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 67e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 68e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 69e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 70e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 71e5868a31SEgbert Eich }; 72e5868a31SEgbert Eich 737c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 74e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 75e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 76e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 77e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 78e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 80e5868a31SEgbert Eich }; 81e5868a31SEgbert Eich 827c7e10dbSVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */ 83e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 84e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 85e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 86e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 87e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 88e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 89e5868a31SEgbert Eich }; 90e5868a31SEgbert Eich 915c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 92f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 935c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 945c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 955c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 965c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 975c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 985c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1005c502442SPaulo Zanoni } while (0) 1015c502442SPaulo Zanoni 102f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 103a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1045c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 105a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1065c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1075c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1085c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1095c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 110a9d356a6SPaulo Zanoni } while (0) 111a9d356a6SPaulo Zanoni 112337ba017SPaulo Zanoni /* 113337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 114337ba017SPaulo Zanoni */ 115337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 116337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 117337ba017SPaulo Zanoni if (val) { \ 118337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 119337ba017SPaulo Zanoni (reg), val); \ 120337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 121337ba017SPaulo Zanoni POSTING_READ(reg); \ 122337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 123337ba017SPaulo Zanoni POSTING_READ(reg); \ 124337ba017SPaulo Zanoni } \ 125337ba017SPaulo Zanoni } while (0) 126337ba017SPaulo Zanoni 12735079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 128337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12935079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1307d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1317d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 13235079899SPaulo Zanoni } while (0) 13335079899SPaulo Zanoni 13435079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 135337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 13635079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1377d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1387d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 13935079899SPaulo Zanoni } while (0) 14035079899SPaulo Zanoni 141c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 142c9a9a268SImre Deak 143036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 14447339cd9SDaniel Vetter void 1452d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 146036a4a7dSZhenyu Wang { 1474bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1484bc9d430SDaniel Vetter 1499df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 150c67a470bSPaulo Zanoni return; 151c67a470bSPaulo Zanoni 1521ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1531ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1541ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1553143a2bfSChris Wilson POSTING_READ(DEIMR); 156036a4a7dSZhenyu Wang } 157036a4a7dSZhenyu Wang } 158036a4a7dSZhenyu Wang 15947339cd9SDaniel Vetter void 1602d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 161036a4a7dSZhenyu Wang { 1624bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1634bc9d430SDaniel Vetter 16406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 165c67a470bSPaulo Zanoni return; 166c67a470bSPaulo Zanoni 1671ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1681ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1691ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1703143a2bfSChris Wilson POSTING_READ(DEIMR); 171036a4a7dSZhenyu Wang } 172036a4a7dSZhenyu Wang } 173036a4a7dSZhenyu Wang 17443eaea13SPaulo Zanoni /** 17543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 17643eaea13SPaulo Zanoni * @dev_priv: driver private 17743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 17843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 17943eaea13SPaulo Zanoni */ 18043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 18143eaea13SPaulo Zanoni uint32_t interrupt_mask, 18243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 18343eaea13SPaulo Zanoni { 18443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 18543eaea13SPaulo Zanoni 18615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 18715a17aaeSDaniel Vetter 1889df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 189c67a470bSPaulo Zanoni return; 190c67a470bSPaulo Zanoni 19143eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 19243eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 19343eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 19443eaea13SPaulo Zanoni POSTING_READ(GTIMR); 19543eaea13SPaulo Zanoni } 19643eaea13SPaulo Zanoni 197480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19843eaea13SPaulo Zanoni { 19943eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 20043eaea13SPaulo Zanoni } 20143eaea13SPaulo Zanoni 202480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 20343eaea13SPaulo Zanoni { 20443eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 20543eaea13SPaulo Zanoni } 20643eaea13SPaulo Zanoni 207b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv) 208b900b949SImre Deak { 209b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 210b900b949SImre Deak } 211b900b949SImre Deak 212a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv) 213a72fbc3aSImre Deak { 214a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 215a72fbc3aSImre Deak } 216a72fbc3aSImre Deak 217b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv) 218b900b949SImre Deak { 219b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 220b900b949SImre Deak } 221b900b949SImre Deak 222edbfdb45SPaulo Zanoni /** 223edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 224edbfdb45SPaulo Zanoni * @dev_priv: driver private 225edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 226edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 227edbfdb45SPaulo Zanoni */ 228edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 229edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 230edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 231edbfdb45SPaulo Zanoni { 232605cd25bSPaulo Zanoni uint32_t new_val; 233edbfdb45SPaulo Zanoni 23415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 23515a17aaeSDaniel Vetter 236edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 237edbfdb45SPaulo Zanoni 238605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 239f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 240f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 241f52ecbcfSPaulo Zanoni 242605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 243605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 244a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 245a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 246edbfdb45SPaulo Zanoni } 247f52ecbcfSPaulo Zanoni } 248edbfdb45SPaulo Zanoni 249480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 250edbfdb45SPaulo Zanoni { 2519939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2529939fba2SImre Deak return; 2539939fba2SImre Deak 254edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 255edbfdb45SPaulo Zanoni } 256edbfdb45SPaulo Zanoni 2579939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 2589939fba2SImre Deak uint32_t mask) 2599939fba2SImre Deak { 2609939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 2619939fba2SImre Deak } 2629939fba2SImre Deak 263480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 264edbfdb45SPaulo Zanoni { 2659939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2669939fba2SImre Deak return; 2679939fba2SImre Deak 2689939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 269edbfdb45SPaulo Zanoni } 270edbfdb45SPaulo Zanoni 2713cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 2723cc134e3SImre Deak { 2733cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 2743cc134e3SImre Deak uint32_t reg = gen6_pm_iir(dev_priv); 2753cc134e3SImre Deak 2763cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 2773cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2783cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 2793cc134e3SImre Deak POSTING_READ(reg); 2803cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 2813cc134e3SImre Deak } 2823cc134e3SImre Deak 283b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 284b900b949SImre Deak { 285b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 286b900b949SImre Deak 287b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 28878e68d36SImre Deak 289b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 2903cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 291d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 29278e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 29378e68d36SImre Deak dev_priv->pm_rps_events); 294b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 29578e68d36SImre Deak 296b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 297b900b949SImre Deak } 298b900b949SImre Deak 29959d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 30059d02a1fSImre Deak { 30159d02a1fSImre Deak /* 302f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 30359d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 304f24eeb19SImre Deak * 305f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 30659d02a1fSImre Deak */ 30759d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 30859d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 30959d02a1fSImre Deak 31059d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 31159d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 31259d02a1fSImre Deak 31359d02a1fSImre Deak return mask; 31459d02a1fSImre Deak } 31559d02a1fSImre Deak 316b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 317b900b949SImre Deak { 318b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 319b900b949SImre Deak 320d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 321d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 322d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 323d4d70aa5SImre Deak 324d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 325d4d70aa5SImre Deak 3269939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3279939fba2SImre Deak 32859d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3299939fba2SImre Deak 3309939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 331b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 332b900b949SImre Deak ~dev_priv->pm_rps_events); 333*58072ccbSImre Deak 334*58072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 335*58072ccbSImre Deak 336*58072ccbSImre Deak synchronize_irq(dev->irq); 337*58072ccbSImre Deak 338*58072ccbSImre Deak spin_lock_irq(&dev_priv->irq_lock); 339*58072ccbSImre Deak 340b900b949SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3419939fba2SImre Deak I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events); 3429939fba2SImre Deak 3439939fba2SImre Deak dev_priv->rps.pm_iir = 0; 3449939fba2SImre Deak 3459939fba2SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 346b900b949SImre Deak } 347b900b949SImre Deak 3480961021aSBen Widawsky /** 349fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 350fee884edSDaniel Vetter * @dev_priv: driver private 351fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 352fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 353fee884edSDaniel Vetter */ 35447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 355fee884edSDaniel Vetter uint32_t interrupt_mask, 356fee884edSDaniel Vetter uint32_t enabled_irq_mask) 357fee884edSDaniel Vetter { 358fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 359fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 360fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 361fee884edSDaniel Vetter 36215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 36315a17aaeSDaniel Vetter 364fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 365fee884edSDaniel Vetter 3669df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 367c67a470bSPaulo Zanoni return; 368c67a470bSPaulo Zanoni 369fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 370fee884edSDaniel Vetter POSTING_READ(SDEIMR); 371fee884edSDaniel Vetter } 3728664281bSPaulo Zanoni 373b5ea642aSDaniel Vetter static void 374755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 375755e9019SImre Deak u32 enable_mask, u32 status_mask) 3767c463586SKeith Packard { 3779db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 378755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 3797c463586SKeith Packard 380b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 381d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 382b79480baSDaniel Vetter 38304feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 38404feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 38504feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 38604feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 387755e9019SImre Deak return; 388755e9019SImre Deak 389755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 39046c06a30SVille Syrjälä return; 39146c06a30SVille Syrjälä 39291d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 39391d181ddSImre Deak 3947c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 395755e9019SImre Deak pipestat |= enable_mask | status_mask; 39646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 3973143a2bfSChris Wilson POSTING_READ(reg); 3987c463586SKeith Packard } 3997c463586SKeith Packard 400b5ea642aSDaniel Vetter static void 401755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 402755e9019SImre Deak u32 enable_mask, u32 status_mask) 4037c463586SKeith Packard { 4049db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 405755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4067c463586SKeith Packard 407b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 408d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 409b79480baSDaniel Vetter 41004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 41104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 41204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 41304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 41446c06a30SVille Syrjälä return; 41546c06a30SVille Syrjälä 416755e9019SImre Deak if ((pipestat & enable_mask) == 0) 417755e9019SImre Deak return; 418755e9019SImre Deak 41991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 42091d181ddSImre Deak 421755e9019SImre Deak pipestat &= ~enable_mask; 42246c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 4233143a2bfSChris Wilson POSTING_READ(reg); 4247c463586SKeith Packard } 4257c463586SKeith Packard 42610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 42710c59c51SImre Deak { 42810c59c51SImre Deak u32 enable_mask = status_mask << 16; 42910c59c51SImre Deak 43010c59c51SImre Deak /* 431724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 432724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 43310c59c51SImre Deak */ 43410c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 43510c59c51SImre Deak return 0; 436724a6905SVille Syrjälä /* 437724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 438724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 439724a6905SVille Syrjälä */ 440724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 441724a6905SVille Syrjälä return 0; 44210c59c51SImre Deak 44310c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44410c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44510c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44610c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44710c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44810c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44910c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 45010c59c51SImre Deak 45110c59c51SImre Deak return enable_mask; 45210c59c51SImre Deak } 45310c59c51SImre Deak 454755e9019SImre Deak void 455755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 456755e9019SImre Deak u32 status_mask) 457755e9019SImre Deak { 458755e9019SImre Deak u32 enable_mask; 459755e9019SImre Deak 46010c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 46110c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 46210c59c51SImre Deak status_mask); 46310c59c51SImre Deak else 464755e9019SImre Deak enable_mask = status_mask << 16; 465755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 466755e9019SImre Deak } 467755e9019SImre Deak 468755e9019SImre Deak void 469755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 470755e9019SImre Deak u32 status_mask) 471755e9019SImre Deak { 472755e9019SImre Deak u32 enable_mask; 473755e9019SImre Deak 47410c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 47510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 47610c59c51SImre Deak status_mask); 47710c59c51SImre Deak else 478755e9019SImre Deak enable_mask = status_mask << 16; 479755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 480755e9019SImre Deak } 481755e9019SImre Deak 482c0e09200SDave Airlie /** 483f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 48401c66889SZhao Yakui */ 485f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 48601c66889SZhao Yakui { 4872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4881ec14ad3SChris Wilson 489f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 490f49e38ddSJani Nikula return; 491f49e38ddSJani Nikula 49213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 49301c66889SZhao Yakui 494755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 495a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 4963b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 497755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 4981ec14ad3SChris Wilson 49913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 50001c66889SZhao Yakui } 50101c66889SZhao Yakui 502f75f3746SVille Syrjälä /* 503f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 504f75f3746SVille Syrjälä * around the vertical blanking period. 505f75f3746SVille Syrjälä * 506f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 507f75f3746SVille Syrjälä * vblank_start >= 3 508f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 509f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 510f75f3746SVille Syrjälä * vtotal = vblank_start + 3 511f75f3746SVille Syrjälä * 512f75f3746SVille Syrjälä * start of vblank: 513f75f3746SVille Syrjälä * latch double buffered registers 514f75f3746SVille Syrjälä * increment frame counter (ctg+) 515f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 516f75f3746SVille Syrjälä * | 517f75f3746SVille Syrjälä * | frame start: 518f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 519f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 520f75f3746SVille Syrjälä * | | 521f75f3746SVille Syrjälä * | | start of vsync: 522f75f3746SVille Syrjälä * | | generate vsync interrupt 523f75f3746SVille Syrjälä * | | | 524f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 525f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 526f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 527f75f3746SVille Syrjälä * | | <----vs-----> | 528f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 529f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 530f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 531f75f3746SVille Syrjälä * | | | 532f75f3746SVille Syrjälä * last visible pixel first visible pixel 533f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 534f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 535f75f3746SVille Syrjälä * 536f75f3746SVille Syrjälä * x = horizontal active 537f75f3746SVille Syrjälä * _ = horizontal blanking 538f75f3746SVille Syrjälä * hs = horizontal sync 539f75f3746SVille Syrjälä * va = vertical active 540f75f3746SVille Syrjälä * vb = vertical blanking 541f75f3746SVille Syrjälä * vs = vertical sync 542f75f3746SVille Syrjälä * vbs = vblank_start (number) 543f75f3746SVille Syrjälä * 544f75f3746SVille Syrjälä * Summary: 545f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 546f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 547f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 548f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 549f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 550f75f3746SVille Syrjälä */ 551f75f3746SVille Syrjälä 5524cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 5534cdb83ecSVille Syrjälä { 5544cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 5554cdb83ecSVille Syrjälä return 0; 5564cdb83ecSVille Syrjälä } 5574cdb83ecSVille Syrjälä 55842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 55942f52ef8SKeith Packard * we use as a pipe index 56042f52ef8SKeith Packard */ 561f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 5620a3e67a4SJesse Barnes { 5632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 5640a3e67a4SJesse Barnes unsigned long high_frame; 5650a3e67a4SJesse Barnes unsigned long low_frame; 5660b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 567391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 568391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 569391f75e2SVille Syrjälä const struct drm_display_mode *mode = 5706e3c9717SAnder Conselvan de Oliveira &intel_crtc->config->base.adjusted_mode; 571391f75e2SVille Syrjälä 5720b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 5730b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 5740b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 5750b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 5760b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 577391f75e2SVille Syrjälä 5780b2a8e09SVille Syrjälä /* Convert to pixel count */ 5790b2a8e09SVille Syrjälä vbl_start *= htotal; 5800b2a8e09SVille Syrjälä 5810b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 5820b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 5830b2a8e09SVille Syrjälä 5849db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 5859db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 5865eddb70bSChris Wilson 5870a3e67a4SJesse Barnes /* 5880a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 5890a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 5900a3e67a4SJesse Barnes * register. 5910a3e67a4SJesse Barnes */ 5920a3e67a4SJesse Barnes do { 5935eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 594391f75e2SVille Syrjälä low = I915_READ(low_frame); 5955eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 5960a3e67a4SJesse Barnes } while (high1 != high2); 5970a3e67a4SJesse Barnes 5985eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 599391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6005eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 601391f75e2SVille Syrjälä 602391f75e2SVille Syrjälä /* 603391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 604391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 605391f75e2SVille Syrjälä * counter against vblank start. 606391f75e2SVille Syrjälä */ 607edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6080a3e67a4SJesse Barnes } 6090a3e67a4SJesse Barnes 610f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 6119880b7a5SJesse Barnes { 6122d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6139db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 6149880b7a5SJesse Barnes 6159880b7a5SJesse Barnes return I915_READ(reg); 6169880b7a5SJesse Barnes } 6179880b7a5SJesse Barnes 618ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 619ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 620ad3543edSMario Kleiner 621a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 622a225f079SVille Syrjälä { 623a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 624a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 6256e3c9717SAnder Conselvan de Oliveira const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode; 626a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 62780715b2fSVille Syrjälä int position, vtotal; 628a225f079SVille Syrjälä 62980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 630a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 631a225f079SVille Syrjälä vtotal /= 2; 632a225f079SVille Syrjälä 633a225f079SVille Syrjälä if (IS_GEN2(dev)) 634a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 635a225f079SVille Syrjälä else 636a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 637a225f079SVille Syrjälä 638a225f079SVille Syrjälä /* 63980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 64080715b2fSVille Syrjälä * scanline_offset adjustment. 641a225f079SVille Syrjälä */ 64280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 643a225f079SVille Syrjälä } 644a225f079SVille Syrjälä 645f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 646abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 647abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 6480af7e4dfSMario Kleiner { 649c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 650c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 651c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 6526e3c9717SAnder Conselvan de Oliveira const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode; 6533aa18df8SVille Syrjälä int position; 65478e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 6550af7e4dfSMario Kleiner bool in_vbl = true; 6560af7e4dfSMario Kleiner int ret = 0; 657ad3543edSMario Kleiner unsigned long irqflags; 6580af7e4dfSMario Kleiner 659c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 6600af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 6619db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6620af7e4dfSMario Kleiner return 0; 6630af7e4dfSMario Kleiner } 6640af7e4dfSMario Kleiner 665c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 66678e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 667c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 668c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 669c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 6700af7e4dfSMario Kleiner 671d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 672d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 673d31faf65SVille Syrjälä vbl_end /= 2; 674d31faf65SVille Syrjälä vtotal /= 2; 675d31faf65SVille Syrjälä } 676d31faf65SVille Syrjälä 677c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 678c2baf4b7SVille Syrjälä 679ad3543edSMario Kleiner /* 680ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 681ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 682ad3543edSMario Kleiner * following code must not block on uncore.lock. 683ad3543edSMario Kleiner */ 684ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 685ad3543edSMario Kleiner 686ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 687ad3543edSMario Kleiner 688ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 689ad3543edSMario Kleiner if (stime) 690ad3543edSMario Kleiner *stime = ktime_get(); 691ad3543edSMario Kleiner 6927c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 6930af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 6940af7e4dfSMario Kleiner * scanout position from Display scan line register. 6950af7e4dfSMario Kleiner */ 696a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 6970af7e4dfSMario Kleiner } else { 6980af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 6990af7e4dfSMario Kleiner * We can split this into vertical and horizontal 7000af7e4dfSMario Kleiner * scanout position. 7010af7e4dfSMario Kleiner */ 702ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 7030af7e4dfSMario Kleiner 7043aa18df8SVille Syrjälä /* convert to pixel counts */ 7053aa18df8SVille Syrjälä vbl_start *= htotal; 7063aa18df8SVille Syrjälä vbl_end *= htotal; 7073aa18df8SVille Syrjälä vtotal *= htotal; 70878e8fc6bSVille Syrjälä 70978e8fc6bSVille Syrjälä /* 7107e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 7117e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 7127e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 7137e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 7147e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 7157e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 7167e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 7177e78f1cbSVille Syrjälä */ 7187e78f1cbSVille Syrjälä if (position >= vtotal) 7197e78f1cbSVille Syrjälä position = vtotal - 1; 7207e78f1cbSVille Syrjälä 7217e78f1cbSVille Syrjälä /* 72278e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 72378e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 72478e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 72578e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 72678e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 72778e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 72878e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 72978e8fc6bSVille Syrjälä */ 73078e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 7313aa18df8SVille Syrjälä } 7323aa18df8SVille Syrjälä 733ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 734ad3543edSMario Kleiner if (etime) 735ad3543edSMario Kleiner *etime = ktime_get(); 736ad3543edSMario Kleiner 737ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 738ad3543edSMario Kleiner 739ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 740ad3543edSMario Kleiner 7413aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 7423aa18df8SVille Syrjälä 7433aa18df8SVille Syrjälä /* 7443aa18df8SVille Syrjälä * While in vblank, position will be negative 7453aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 7463aa18df8SVille Syrjälä * vblank, position will be positive counting 7473aa18df8SVille Syrjälä * up since vbl_end. 7483aa18df8SVille Syrjälä */ 7493aa18df8SVille Syrjälä if (position >= vbl_start) 7503aa18df8SVille Syrjälä position -= vbl_end; 7513aa18df8SVille Syrjälä else 7523aa18df8SVille Syrjälä position += vtotal - vbl_end; 7533aa18df8SVille Syrjälä 7547c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 7553aa18df8SVille Syrjälä *vpos = position; 7563aa18df8SVille Syrjälä *hpos = 0; 7573aa18df8SVille Syrjälä } else { 7580af7e4dfSMario Kleiner *vpos = position / htotal; 7590af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 7600af7e4dfSMario Kleiner } 7610af7e4dfSMario Kleiner 7620af7e4dfSMario Kleiner /* In vblank? */ 7630af7e4dfSMario Kleiner if (in_vbl) 7643d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 7650af7e4dfSMario Kleiner 7660af7e4dfSMario Kleiner return ret; 7670af7e4dfSMario Kleiner } 7680af7e4dfSMario Kleiner 769a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 770a225f079SVille Syrjälä { 771a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 772a225f079SVille Syrjälä unsigned long irqflags; 773a225f079SVille Syrjälä int position; 774a225f079SVille Syrjälä 775a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 776a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 777a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 778a225f079SVille Syrjälä 779a225f079SVille Syrjälä return position; 780a225f079SVille Syrjälä } 781a225f079SVille Syrjälä 782f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 7830af7e4dfSMario Kleiner int *max_error, 7840af7e4dfSMario Kleiner struct timeval *vblank_time, 7850af7e4dfSMario Kleiner unsigned flags) 7860af7e4dfSMario Kleiner { 7874041b853SChris Wilson struct drm_crtc *crtc; 7880af7e4dfSMario Kleiner 7897eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 7904041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7910af7e4dfSMario Kleiner return -EINVAL; 7920af7e4dfSMario Kleiner } 7930af7e4dfSMario Kleiner 7940af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 7954041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 7964041b853SChris Wilson if (crtc == NULL) { 7974041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 7984041b853SChris Wilson return -EINVAL; 7994041b853SChris Wilson } 8004041b853SChris Wilson 80183d65738SMatt Roper if (!crtc->state->enable) { 8024041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 8034041b853SChris Wilson return -EBUSY; 8044041b853SChris Wilson } 8050af7e4dfSMario Kleiner 8060af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 8074041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 8084041b853SChris Wilson vblank_time, flags, 8097da903efSVille Syrjälä crtc, 8106e3c9717SAnder Conselvan de Oliveira &to_intel_crtc(crtc)->config->base.adjusted_mode); 8110af7e4dfSMario Kleiner } 8120af7e4dfSMario Kleiner 81367c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 81467c347ffSJani Nikula struct drm_connector *connector) 815321a1b30SEgbert Eich { 816321a1b30SEgbert Eich enum drm_connector_status old_status; 817321a1b30SEgbert Eich 818321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 819321a1b30SEgbert Eich old_status = connector->status; 820321a1b30SEgbert Eich 821321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 82267c347ffSJani Nikula if (old_status == connector->status) 82367c347ffSJani Nikula return false; 82467c347ffSJani Nikula 82567c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 826321a1b30SEgbert Eich connector->base.id, 827c23cc417SJani Nikula connector->name, 82867c347ffSJani Nikula drm_get_connector_status_name(old_status), 82967c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 83067c347ffSJani Nikula 83167c347ffSJani Nikula return true; 832321a1b30SEgbert Eich } 833321a1b30SEgbert Eich 83413cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 83513cf5504SDave Airlie { 83613cf5504SDave Airlie struct drm_i915_private *dev_priv = 83713cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 83813cf5504SDave Airlie u32 long_port_mask, short_port_mask; 83913cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 840b2c5c181SDaniel Vetter int i; 84113cf5504SDave Airlie u32 old_bits = 0; 84213cf5504SDave Airlie 8434cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 84413cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 84513cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 84613cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 84713cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 8484cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 84913cf5504SDave Airlie 85013cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 85113cf5504SDave Airlie bool valid = false; 85213cf5504SDave Airlie bool long_hpd = false; 85313cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 85413cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 85513cf5504SDave Airlie continue; 85613cf5504SDave Airlie 85713cf5504SDave Airlie if (long_port_mask & (1 << i)) { 85813cf5504SDave Airlie valid = true; 85913cf5504SDave Airlie long_hpd = true; 86013cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 86113cf5504SDave Airlie valid = true; 86213cf5504SDave Airlie 86313cf5504SDave Airlie if (valid) { 864b2c5c181SDaniel Vetter enum irqreturn ret; 865b2c5c181SDaniel Vetter 86613cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 867b2c5c181SDaniel Vetter if (ret == IRQ_NONE) { 868b2c5c181SDaniel Vetter /* fall back to old school hpd */ 86913cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 87013cf5504SDave Airlie } 87113cf5504SDave Airlie } 87213cf5504SDave Airlie } 87313cf5504SDave Airlie 87413cf5504SDave Airlie if (old_bits) { 8754cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 87613cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 8774cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 87813cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 87913cf5504SDave Airlie } 88013cf5504SDave Airlie } 88113cf5504SDave Airlie 8825ca58282SJesse Barnes /* 8835ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 8845ca58282SJesse Barnes */ 885ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 886ac4c16c5SEgbert Eich 8875ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 8885ca58282SJesse Barnes { 8892d1013ddSJani Nikula struct drm_i915_private *dev_priv = 8902d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 8915ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 892c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 893cd569aedSEgbert Eich struct intel_connector *intel_connector; 894cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 895cd569aedSEgbert Eich struct drm_connector *connector; 896cd569aedSEgbert Eich bool hpd_disabled = false; 897321a1b30SEgbert Eich bool changed = false; 898142e2398SEgbert Eich u32 hpd_event_bits; 8995ca58282SJesse Barnes 900a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 901e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 902e67189abSJesse Barnes 9034cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 904142e2398SEgbert Eich 905142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 906142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 907cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 908cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 90936cd7444SDave Airlie if (!intel_connector->encoder) 91036cd7444SDave Airlie continue; 911cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 912cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 913cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 914cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 915cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 916cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 917c23cc417SJani Nikula connector->name); 918cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 919cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 920cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 921cd569aedSEgbert Eich hpd_disabled = true; 922cd569aedSEgbert Eich } 923142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 924142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 925c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 926142e2398SEgbert Eich } 927cd569aedSEgbert Eich } 928cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 929cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 930cd569aedSEgbert Eich * some connectors */ 931ac4c16c5SEgbert Eich if (hpd_disabled) { 932cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 9336323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 9346323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 935ac4c16c5SEgbert Eich } 936cd569aedSEgbert Eich 9374cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 938cd569aedSEgbert Eich 939321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 940321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 94136cd7444SDave Airlie if (!intel_connector->encoder) 94236cd7444SDave Airlie continue; 943321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 944321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 945cd569aedSEgbert Eich if (intel_encoder->hot_plug) 946cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 947321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 948321a1b30SEgbert Eich changed = true; 949321a1b30SEgbert Eich } 950321a1b30SEgbert Eich } 95140ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 95240ee3381SKeith Packard 953321a1b30SEgbert Eich if (changed) 954321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 9555ca58282SJesse Barnes } 9565ca58282SJesse Barnes 957d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 958f97108d1SJesse Barnes { 9592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 960b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9619270388eSDaniel Vetter u8 new_delay; 9629270388eSDaniel Vetter 963d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 964f97108d1SJesse Barnes 96573edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96673edd18fSDaniel Vetter 96720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9689270388eSDaniel Vetter 9697648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 970b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 971b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 972f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 973f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 974f97108d1SJesse Barnes 975f97108d1SJesse Barnes /* Handle RCS change request from hw */ 976b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97720e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 97920e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 98020e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 981b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98220e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98420e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98520e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 986f97108d1SJesse Barnes } 987f97108d1SJesse Barnes 9887648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 98920e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 990f97108d1SJesse Barnes 991d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9929270388eSDaniel Vetter 993f97108d1SJesse Barnes return; 994f97108d1SJesse Barnes } 995f97108d1SJesse Barnes 996549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 997a4872ba6SOscar Mateo struct intel_engine_cs *ring) 998549f7365SChris Wilson { 99993b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1000475553deSChris Wilson return; 1001475553deSChris Wilson 1002bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 10039862e600SChris Wilson 1004549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1005549f7365SChris Wilson } 1006549f7365SChris Wilson 100743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 100843cf3bf0SChris Wilson struct intel_rps_ei *ei) 100931685c25SDeepak S { 101043cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 101143cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 101243cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 101331685c25SDeepak S } 101431685c25SDeepak S 101543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 101643cf3bf0SChris Wilson const struct intel_rps_ei *old, 101743cf3bf0SChris Wilson const struct intel_rps_ei *now, 101843cf3bf0SChris Wilson int threshold) 101931685c25SDeepak S { 102043cf3bf0SChris Wilson u64 time, c0; 102131685c25SDeepak S 102243cf3bf0SChris Wilson if (old->cz_clock == 0) 102343cf3bf0SChris Wilson return false; 102431685c25SDeepak S 102543cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 102643cf3bf0SChris Wilson time *= threshold * dev_priv->mem_freq; 102731685c25SDeepak S 102843cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 102943cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 103043cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 103143cf3bf0SChris Wilson */ 103243cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 103343cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 103443cf3bf0SChris Wilson c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000; 103531685c25SDeepak S 103643cf3bf0SChris Wilson return c0 >= time; 103731685c25SDeepak S } 103831685c25SDeepak S 103943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 104043cf3bf0SChris Wilson { 104143cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 104243cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 104343cf3bf0SChris Wilson } 104443cf3bf0SChris Wilson 104543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 104643cf3bf0SChris Wilson { 104743cf3bf0SChris Wilson struct intel_rps_ei now; 104843cf3bf0SChris Wilson u32 events = 0; 104943cf3bf0SChris Wilson 10506f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 105143cf3bf0SChris Wilson return 0; 105243cf3bf0SChris Wilson 105343cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 105443cf3bf0SChris Wilson if (now.cz_clock == 0) 105543cf3bf0SChris Wilson return 0; 105631685c25SDeepak S 105743cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 105843cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 105943cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 106043cf3bf0SChris Wilson VLV_RP_DOWN_EI_THRESHOLD)) 106143cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 106243cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 106331685c25SDeepak S } 106431685c25SDeepak S 106543cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 106643cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 106743cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 106843cf3bf0SChris Wilson VLV_RP_UP_EI_THRESHOLD)) 106943cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 107043cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 107143cf3bf0SChris Wilson } 107243cf3bf0SChris Wilson 107343cf3bf0SChris Wilson return events; 107431685c25SDeepak S } 107531685c25SDeepak S 10764912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10773b8d8d91SJesse Barnes { 10782d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10792d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1080edbfdb45SPaulo Zanoni u32 pm_iir; 1081dd75fdc8SChris Wilson int new_delay, adj; 10823b8d8d91SJesse Barnes 108359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1084d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1085d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1086d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1087d4d70aa5SImre Deak return; 1088d4d70aa5SImre Deak } 1089c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1090c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1091a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1092480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 109359cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10944912d041SBen Widawsky 109560611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1096a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 109760611c13SPaulo Zanoni 1098a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 10993b8d8d91SJesse Barnes return; 11003b8d8d91SJesse Barnes 11014fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11027b9e0ae6SChris Wilson 110343cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 110443cf3bf0SChris Wilson 1105dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11067425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1107dd75fdc8SChris Wilson if (adj > 0) 1108dd75fdc8SChris Wilson adj *= 2; 110913a5660cSDeepak S else { 111013a5660cSDeepak S /* CHV needs even encode values */ 111113a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 111213a5660cSDeepak S } 1113b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11147425034aSVille Syrjälä 11157425034aSVille Syrjälä /* 11167425034aSVille Syrjälä * For better performance, jump directly 11177425034aSVille Syrjälä * to RPe if we're below it. 11187425034aSVille Syrjälä */ 1119b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1120b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1121dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1122b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1123b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1124dd75fdc8SChris Wilson else 1125b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1126dd75fdc8SChris Wilson adj = 0; 1127dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1128dd75fdc8SChris Wilson if (adj < 0) 1129dd75fdc8SChris Wilson adj *= 2; 113013a5660cSDeepak S else { 113113a5660cSDeepak S /* CHV needs even encode values */ 113213a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 113313a5660cSDeepak S } 1134b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1135dd75fdc8SChris Wilson } else { /* unknown event */ 1136b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1137dd75fdc8SChris Wilson } 11383b8d8d91SJesse Barnes 113979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114079249636SBen Widawsky * interrupt 114179249636SBen Widawsky */ 11421272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1143b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1144b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 114527544369SDeepak S 1146b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1147dd75fdc8SChris Wilson 1148ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 11493b8d8d91SJesse Barnes 11504fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11513b8d8d91SJesse Barnes } 11523b8d8d91SJesse Barnes 1153e3689190SBen Widawsky 1154e3689190SBen Widawsky /** 1155e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1156e3689190SBen Widawsky * occurred. 1157e3689190SBen Widawsky * @work: workqueue struct 1158e3689190SBen Widawsky * 1159e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1160e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1161e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1162e3689190SBen Widawsky */ 1163e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1164e3689190SBen Widawsky { 11652d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11662d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1167e3689190SBen Widawsky u32 error_status, row, bank, subbank; 116835a85ac6SBen Widawsky char *parity_event[6]; 1169e3689190SBen Widawsky uint32_t misccpctl; 117035a85ac6SBen Widawsky uint8_t slice = 0; 1171e3689190SBen Widawsky 1172e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1173e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1174e3689190SBen Widawsky * any time we access those registers. 1175e3689190SBen Widawsky */ 1176e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1177e3689190SBen Widawsky 117835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 117935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118035a85ac6SBen Widawsky goto out; 118135a85ac6SBen Widawsky 1182e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1183e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1184e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1185e3689190SBen Widawsky 118635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 118735a85ac6SBen Widawsky u32 reg; 118835a85ac6SBen Widawsky 118935a85ac6SBen Widawsky slice--; 119035a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 119135a85ac6SBen Widawsky break; 119235a85ac6SBen Widawsky 119335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 119435a85ac6SBen Widawsky 119535a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 119635a85ac6SBen Widawsky 119735a85ac6SBen Widawsky error_status = I915_READ(reg); 1198e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1199e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1200e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1201e3689190SBen Widawsky 120235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 120335a85ac6SBen Widawsky POSTING_READ(reg); 1204e3689190SBen Widawsky 1205cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1206e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1207e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1208e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 120935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121035a85ac6SBen Widawsky parity_event[5] = NULL; 1211e3689190SBen Widawsky 12125bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1213e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1214e3689190SBen Widawsky 121535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 121635a85ac6SBen Widawsky slice, row, bank, subbank); 1217e3689190SBen Widawsky 121835a85ac6SBen Widawsky kfree(parity_event[4]); 1219e3689190SBen Widawsky kfree(parity_event[3]); 1220e3689190SBen Widawsky kfree(parity_event[2]); 1221e3689190SBen Widawsky kfree(parity_event[1]); 1222e3689190SBen Widawsky } 1223e3689190SBen Widawsky 122435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 122535a85ac6SBen Widawsky 122635a85ac6SBen Widawsky out: 122735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12284cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1229480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 12304cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 123135a85ac6SBen Widawsky 123235a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 123335a85ac6SBen Widawsky } 123435a85ac6SBen Widawsky 123535a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1236e3689190SBen Widawsky { 12372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1238e3689190SBen Widawsky 1239040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1240e3689190SBen Widawsky return; 1241e3689190SBen Widawsky 1242d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1243480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1244d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1245e3689190SBen Widawsky 124635a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 124735a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 124835a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 124935a85ac6SBen Widawsky 125035a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 125235a85ac6SBen Widawsky 1253a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1254e3689190SBen Widawsky } 1255e3689190SBen Widawsky 1256f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1257f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1258f1af8fc1SPaulo Zanoni u32 gt_iir) 1259f1af8fc1SPaulo Zanoni { 1260f1af8fc1SPaulo Zanoni if (gt_iir & 1261f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1262f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1263f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1264f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1265f1af8fc1SPaulo Zanoni } 1266f1af8fc1SPaulo Zanoni 1267e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1268e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1269e7b4c6b1SDaniel Vetter u32 gt_iir) 1270e7b4c6b1SDaniel Vetter { 1271e7b4c6b1SDaniel Vetter 1272cc609d5dSBen Widawsky if (gt_iir & 1273cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1274e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1275cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1276e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1277cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1278e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1279e7b4c6b1SDaniel Vetter 1280cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1281cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1282aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1283aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1284e3689190SBen Widawsky 128535a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 128635a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1287e7b4c6b1SDaniel Vetter } 1288e7b4c6b1SDaniel Vetter 1289abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1290abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1291abd58f01SBen Widawsky u32 master_ctl) 1292abd58f01SBen Widawsky { 1293e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1294abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1295abd58f01SBen Widawsky uint32_t tmp = 0; 1296abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1297abd58f01SBen Widawsky 1298abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1299abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1300abd58f01SBen Widawsky if (tmp) { 130138cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1302abd58f01SBen Widawsky ret = IRQ_HANDLED; 1303e981e7b1SThomas Daniel 1304abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1305e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1306abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1307e981e7b1SThomas Daniel notify_ring(dev, ring); 1308e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 13093f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1310e981e7b1SThomas Daniel 1311e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1312e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1313abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1314e981e7b1SThomas Daniel notify_ring(dev, ring); 1315e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 13163f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1317abd58f01SBen Widawsky } else 1318abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1319abd58f01SBen Widawsky } 1320abd58f01SBen Widawsky 132185f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1322abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1323abd58f01SBen Widawsky if (tmp) { 132438cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1325abd58f01SBen Widawsky ret = IRQ_HANDLED; 1326e981e7b1SThomas Daniel 1327abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1328e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1329abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1330e981e7b1SThomas Daniel notify_ring(dev, ring); 133173d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 13323f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1333e981e7b1SThomas Daniel 133485f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1335e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 133685f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1337e981e7b1SThomas Daniel notify_ring(dev, ring); 133873d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 13393f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1340abd58f01SBen Widawsky } else 1341abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1342abd58f01SBen Widawsky } 1343abd58f01SBen Widawsky 13440961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 13450961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 13460961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 13470961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 13480961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 134938cc46d7SOscar Mateo ret = IRQ_HANDLED; 1350c9a9a268SImre Deak gen6_rps_irq_handler(dev_priv, tmp); 13510961021aSBen Widawsky } else 13520961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13530961021aSBen Widawsky } 13540961021aSBen Widawsky 1355abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1356abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1357abd58f01SBen Widawsky if (tmp) { 135838cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1359abd58f01SBen Widawsky ret = IRQ_HANDLED; 1360e981e7b1SThomas Daniel 1361abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1362e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1363abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1364e981e7b1SThomas Daniel notify_ring(dev, ring); 136573d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 13663f7531c3SDaniel Vetter intel_lrc_irq_handler(ring); 1367abd58f01SBen Widawsky } else 1368abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1369abd58f01SBen Widawsky } 1370abd58f01SBen Widawsky 1371abd58f01SBen Widawsky return ret; 1372abd58f01SBen Widawsky } 1373abd58f01SBen Widawsky 1374b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1375b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1376b543fb04SEgbert Eich 137707c338ceSJani Nikula static int pch_port_to_hotplug_shift(enum port port) 137813cf5504SDave Airlie { 137913cf5504SDave Airlie switch (port) { 138013cf5504SDave Airlie case PORT_A: 138113cf5504SDave Airlie case PORT_E: 138213cf5504SDave Airlie default: 138313cf5504SDave Airlie return -1; 138413cf5504SDave Airlie case PORT_B: 138513cf5504SDave Airlie return 0; 138613cf5504SDave Airlie case PORT_C: 138713cf5504SDave Airlie return 8; 138813cf5504SDave Airlie case PORT_D: 138913cf5504SDave Airlie return 16; 139013cf5504SDave Airlie } 139113cf5504SDave Airlie } 139213cf5504SDave Airlie 139307c338ceSJani Nikula static int i915_port_to_hotplug_shift(enum port port) 139413cf5504SDave Airlie { 139513cf5504SDave Airlie switch (port) { 139613cf5504SDave Airlie case PORT_A: 139713cf5504SDave Airlie case PORT_E: 139813cf5504SDave Airlie default: 139913cf5504SDave Airlie return -1; 140013cf5504SDave Airlie case PORT_B: 140113cf5504SDave Airlie return 17; 140213cf5504SDave Airlie case PORT_C: 140313cf5504SDave Airlie return 19; 140413cf5504SDave Airlie case PORT_D: 140513cf5504SDave Airlie return 21; 140613cf5504SDave Airlie } 140713cf5504SDave Airlie } 140813cf5504SDave Airlie 140913cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 141013cf5504SDave Airlie { 141113cf5504SDave Airlie switch (pin) { 141213cf5504SDave Airlie case HPD_PORT_B: 141313cf5504SDave Airlie return PORT_B; 141413cf5504SDave Airlie case HPD_PORT_C: 141513cf5504SDave Airlie return PORT_C; 141613cf5504SDave Airlie case HPD_PORT_D: 141713cf5504SDave Airlie return PORT_D; 141813cf5504SDave Airlie default: 141913cf5504SDave Airlie return PORT_A; /* no hpd */ 142013cf5504SDave Airlie } 142113cf5504SDave Airlie } 142213cf5504SDave Airlie 142310a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1424b543fb04SEgbert Eich u32 hotplug_trigger, 142513cf5504SDave Airlie u32 dig_hotplug_reg, 14267c7e10dbSVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1427b543fb04SEgbert Eich { 14282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1429b543fb04SEgbert Eich int i; 143013cf5504SDave Airlie enum port port; 143110a504deSDaniel Vetter bool storm_detected = false; 143213cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 143313cf5504SDave Airlie u32 dig_shift; 143413cf5504SDave Airlie u32 dig_port_mask = 0; 1435b543fb04SEgbert Eich 143691d131d2SDaniel Vetter if (!hotplug_trigger) 143791d131d2SDaniel Vetter return; 143891d131d2SDaniel Vetter 143913cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 144013cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1441cc9bd499SImre Deak 1442b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1443b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 144413cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 144513cf5504SDave Airlie continue; 1446821450c6SEgbert Eich 144713cf5504SDave Airlie port = get_port_from_pin(i); 144813cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 144913cf5504SDave Airlie bool long_hpd; 145013cf5504SDave Airlie 145107c338ceSJani Nikula if (HAS_PCH_SPLIT(dev)) { 145207c338ceSJani Nikula dig_shift = pch_port_to_hotplug_shift(port); 145313cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 145407c338ceSJani Nikula } else { 145507c338ceSJani Nikula dig_shift = i915_port_to_hotplug_shift(port); 145607c338ceSJani Nikula long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 145713cf5504SDave Airlie } 145813cf5504SDave Airlie 145926fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 146026fbb774SVille Syrjälä port_name(port), 146126fbb774SVille Syrjälä long_hpd ? "long" : "short"); 146213cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 146313cf5504SDave Airlie but we still want HPD storm detection to function. */ 146413cf5504SDave Airlie if (long_hpd) { 146513cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 146613cf5504SDave Airlie dig_port_mask |= hpd[i]; 146713cf5504SDave Airlie } else { 146813cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 146913cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 147013cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 147113cf5504SDave Airlie } 147213cf5504SDave Airlie queue_dig = true; 147313cf5504SDave Airlie } 147413cf5504SDave Airlie } 147513cf5504SDave Airlie 147613cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 14773ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 14783ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 14793ff04a16SDaniel Vetter /* 14803ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 14813ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 14823ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 14833ff04a16SDaniel Vetter * interrupts on saner platforms. 14843ff04a16SDaniel Vetter */ 14853ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1486cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1487cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1488b8f102e8SEgbert Eich 14893ff04a16SDaniel Vetter continue; 14903ff04a16SDaniel Vetter } 14913ff04a16SDaniel Vetter 1492b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1493b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1494b543fb04SEgbert Eich continue; 1495b543fb04SEgbert Eich 149613cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1497bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 149813cf5504SDave Airlie queue_hp = true; 149913cf5504SDave Airlie } 150013cf5504SDave Airlie 1501b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1502b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1503b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1504b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1505b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1506b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1507b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1508b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1509142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1510b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 151110a504deSDaniel Vetter storm_detected = true; 1512b543fb04SEgbert Eich } else { 1513b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1514b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1515b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1516b543fb04SEgbert Eich } 1517b543fb04SEgbert Eich } 1518b543fb04SEgbert Eich 151910a504deSDaniel Vetter if (storm_detected) 152010a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1521b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15225876fa0dSDaniel Vetter 1523645416f5SDaniel Vetter /* 1524645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1525645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1526645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1527645416f5SDaniel Vetter * deadlock. 1528645416f5SDaniel Vetter */ 152913cf5504SDave Airlie if (queue_dig) 15300e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 153113cf5504SDave Airlie if (queue_hp) 1532645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1533b543fb04SEgbert Eich } 1534b543fb04SEgbert Eich 1535515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1536515ac2bbSDaniel Vetter { 15372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 153828c70f16SDaniel Vetter 153928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1540515ac2bbSDaniel Vetter } 1541515ac2bbSDaniel Vetter 1542ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1543ce99c256SDaniel Vetter { 15442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 15459ee32feaSDaniel Vetter 15469ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1547ce99c256SDaniel Vetter } 1548ce99c256SDaniel Vetter 15498bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1550277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1551eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1552eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15538bc5e955SDaniel Vetter uint32_t crc4) 15548bf1e9f1SShuang He { 15558bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 15568bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15578bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1558ac2300d4SDamien Lespiau int head, tail; 1559b2c88f5bSDamien Lespiau 1560d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1561d538bbdfSDamien Lespiau 15620c912c79SDamien Lespiau if (!pipe_crc->entries) { 1563d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 156434273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15650c912c79SDamien Lespiau return; 15660c912c79SDamien Lespiau } 15670c912c79SDamien Lespiau 1568d538bbdfSDamien Lespiau head = pipe_crc->head; 1569d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1570b2c88f5bSDamien Lespiau 1571b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1572d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1573b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1574b2c88f5bSDamien Lespiau return; 1575b2c88f5bSDamien Lespiau } 1576b2c88f5bSDamien Lespiau 1577b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15788bf1e9f1SShuang He 15798bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1580eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1581eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1582eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1583eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1584eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1585b2c88f5bSDamien Lespiau 1586b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1587d538bbdfSDamien Lespiau pipe_crc->head = head; 1588d538bbdfSDamien Lespiau 1589d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 159007144428SDamien Lespiau 159107144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15928bf1e9f1SShuang He } 1593277de95eSDaniel Vetter #else 1594277de95eSDaniel Vetter static inline void 1595277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1596277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1597277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1598277de95eSDaniel Vetter uint32_t crc4) {} 1599277de95eSDaniel Vetter #endif 1600eba94eb9SDaniel Vetter 1601277de95eSDaniel Vetter 1602277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16035a69b89fSDaniel Vetter { 16045a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16055a69b89fSDaniel Vetter 1606277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16075a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16085a69b89fSDaniel Vetter 0, 0, 0, 0); 16095a69b89fSDaniel Vetter } 16105a69b89fSDaniel Vetter 1611277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1612eba94eb9SDaniel Vetter { 1613eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1614eba94eb9SDaniel Vetter 1615277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1616eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1617eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1618eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1619eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16208bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1621eba94eb9SDaniel Vetter } 16225b3a856bSDaniel Vetter 1623277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 16245b3a856bSDaniel Vetter { 16255b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 16260b5c5ed0SDaniel Vetter uint32_t res1, res2; 16270b5c5ed0SDaniel Vetter 16280b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 16290b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16300b5c5ed0SDaniel Vetter else 16310b5c5ed0SDaniel Vetter res1 = 0; 16320b5c5ed0SDaniel Vetter 16330b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 16340b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16350b5c5ed0SDaniel Vetter else 16360b5c5ed0SDaniel Vetter res2 = 0; 16375b3a856bSDaniel Vetter 1638277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16390b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16400b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16410b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16420b5c5ed0SDaniel Vetter res1, res2); 16435b3a856bSDaniel Vetter } 16448bf1e9f1SShuang He 16451403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16461403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16471403c0d4SPaulo Zanoni * the work queue. */ 16481403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1649baf02a1fSBen Widawsky { 1650a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 165159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1652480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1653d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1654d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16552adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 165641a05a3aSDaniel Vetter } 1657d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1658d4d70aa5SImre Deak } 1659baf02a1fSBen Widawsky 1660c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1661c9a9a268SImre Deak return; 1662c9a9a268SImre Deak 16631403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 166412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 166512638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 166612638c57SBen Widawsky 1667aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1668aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 166912638c57SBen Widawsky } 16701403c0d4SPaulo Zanoni } 1671baf02a1fSBen Widawsky 16728d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 16738d7849dbSVille Syrjälä { 16748d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 16758d7849dbSVille Syrjälä return false; 16768d7849dbSVille Syrjälä 16778d7849dbSVille Syrjälä return true; 16788d7849dbSVille Syrjälä } 16798d7849dbSVille Syrjälä 1680c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 16817e231dbeSJesse Barnes { 1682c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 168391d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 16847e231dbeSJesse Barnes int pipe; 16857e231dbeSJesse Barnes 168658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1687055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 168891d181ddSImre Deak int reg; 1689bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 169091d181ddSImre Deak 1691bbb5eebfSDaniel Vetter /* 1692bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1693bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1694bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1695bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1696bbb5eebfSDaniel Vetter * handle. 1697bbb5eebfSDaniel Vetter */ 16980f239f4cSDaniel Vetter 16990f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17000f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1701bbb5eebfSDaniel Vetter 1702bbb5eebfSDaniel Vetter switch (pipe) { 1703bbb5eebfSDaniel Vetter case PIPE_A: 1704bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1705bbb5eebfSDaniel Vetter break; 1706bbb5eebfSDaniel Vetter case PIPE_B: 1707bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1708bbb5eebfSDaniel Vetter break; 17093278f67fSVille Syrjälä case PIPE_C: 17103278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17113278f67fSVille Syrjälä break; 1712bbb5eebfSDaniel Vetter } 1713bbb5eebfSDaniel Vetter if (iir & iir_bit) 1714bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1715bbb5eebfSDaniel Vetter 1716bbb5eebfSDaniel Vetter if (!mask) 171791d181ddSImre Deak continue; 171891d181ddSImre Deak 171991d181ddSImre Deak reg = PIPESTAT(pipe); 1720bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1721bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17227e231dbeSJesse Barnes 17237e231dbeSJesse Barnes /* 17247e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17257e231dbeSJesse Barnes */ 172691d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 172791d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17287e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17297e231dbeSJesse Barnes } 173058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17317e231dbeSJesse Barnes 1732055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1733d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1734d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1735d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 173631acc7f5SJesse Barnes 1737579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 173831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 173931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 174031acc7f5SJesse Barnes } 17414356d586SDaniel Vetter 17424356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1743277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17442d9d2b0bSVille Syrjälä 17451f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17461f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 174731acc7f5SJesse Barnes } 174831acc7f5SJesse Barnes 1749c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1750c1874ed7SImre Deak gmbus_irq_handler(dev); 1751c1874ed7SImre Deak } 1752c1874ed7SImre Deak 175316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 175416c6c56bSVille Syrjälä { 175516c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 175616c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 175716c6c56bSVille Syrjälä 17583ff60f89SOscar Mateo if (hotplug_status) { 17593ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17603ff60f89SOscar Mateo /* 17613ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 17623ff60f89SOscar Mateo * may miss hotplug events. 17633ff60f89SOscar Mateo */ 17643ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 17653ff60f89SOscar Mateo 176616c6c56bSVille Syrjälä if (IS_G4X(dev)) { 176716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 176816c6c56bSVille Syrjälä 176913cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 177016c6c56bSVille Syrjälä } else { 177116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 177216c6c56bSVille Syrjälä 177313cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 177416c6c56bSVille Syrjälä } 177516c6c56bSVille Syrjälä 177616c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 177716c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 177816c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 17793ff60f89SOscar Mateo } 178016c6c56bSVille Syrjälä } 178116c6c56bSVille Syrjälä 1782c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1783c1874ed7SImre Deak { 178445a83f84SDaniel Vetter struct drm_device *dev = arg; 17852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1786c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1787c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1788c1874ed7SImre Deak 17892dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17902dd2a883SImre Deak return IRQ_NONE; 17912dd2a883SImre Deak 1792c1874ed7SImre Deak while (true) { 17933ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 17943ff60f89SOscar Mateo 1795c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 17963ff60f89SOscar Mateo if (gt_iir) 17973ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 17983ff60f89SOscar Mateo 1799c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18003ff60f89SOscar Mateo if (pm_iir) 18013ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 18023ff60f89SOscar Mateo 18033ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 18043ff60f89SOscar Mateo if (iir) { 18053ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 18063ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18073ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 18083ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 18093ff60f89SOscar Mateo } 1810c1874ed7SImre Deak 1811c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1812c1874ed7SImre Deak goto out; 1813c1874ed7SImre Deak 1814c1874ed7SImre Deak ret = IRQ_HANDLED; 1815c1874ed7SImre Deak 18163ff60f89SOscar Mateo if (gt_iir) 1817c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 181860611c13SPaulo Zanoni if (pm_iir) 1819d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 18203ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18213ff60f89SOscar Mateo * signalled in iir */ 18223ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 18237e231dbeSJesse Barnes } 18247e231dbeSJesse Barnes 18257e231dbeSJesse Barnes out: 18267e231dbeSJesse Barnes return ret; 18277e231dbeSJesse Barnes } 18287e231dbeSJesse Barnes 182943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 183043f328d7SVille Syrjälä { 183145a83f84SDaniel Vetter struct drm_device *dev = arg; 183243f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 183343f328d7SVille Syrjälä u32 master_ctl, iir; 183443f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 183543f328d7SVille Syrjälä 18362dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18372dd2a883SImre Deak return IRQ_NONE; 18382dd2a883SImre Deak 18398e5fd599SVille Syrjälä for (;;) { 18408e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18413278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18423278f67fSVille Syrjälä 18433278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18448e5fd599SVille Syrjälä break; 184543f328d7SVille Syrjälä 184627b6c122SOscar Mateo ret = IRQ_HANDLED; 184727b6c122SOscar Mateo 184843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 184943f328d7SVille Syrjälä 185027b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 185127b6c122SOscar Mateo 185227b6c122SOscar Mateo if (iir) { 185327b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 185427b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 185527b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 185627b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 185727b6c122SOscar Mateo } 185827b6c122SOscar Mateo 18593278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 186043f328d7SVille Syrjälä 186127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 186227b6c122SOscar Mateo * signalled in iir */ 18633278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 186443f328d7SVille Syrjälä 186543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 186643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 18678e5fd599SVille Syrjälä } 18683278f67fSVille Syrjälä 186943f328d7SVille Syrjälä return ret; 187043f328d7SVille Syrjälä } 187143f328d7SVille Syrjälä 187223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1873776ad806SJesse Barnes { 18742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 18759db4a9c7SJesse Barnes int pipe; 1876b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 187713cf5504SDave Airlie u32 dig_hotplug_reg; 1878776ad806SJesse Barnes 187913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 188013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 188113cf5504SDave Airlie 188213cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 188391d131d2SDaniel Vetter 1884cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1885cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1886776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1887cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1888cfc33bf7SVille Syrjälä port_name(port)); 1889cfc33bf7SVille Syrjälä } 1890776ad806SJesse Barnes 1891ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1892ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1893ce99c256SDaniel Vetter 1894776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1895515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1896776ad806SJesse Barnes 1897776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1898776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1899776ad806SJesse Barnes 1900776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1901776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1902776ad806SJesse Barnes 1903776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1904776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1905776ad806SJesse Barnes 19069db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1907055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19089db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19099db4a9c7SJesse Barnes pipe_name(pipe), 19109db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1911776ad806SJesse Barnes 1912776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1913776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1914776ad806SJesse Barnes 1915776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1916776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1917776ad806SJesse Barnes 1918776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19191f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19208664281bSPaulo Zanoni 19218664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19221f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19238664281bSPaulo Zanoni } 19248664281bSPaulo Zanoni 19258664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 19268664281bSPaulo Zanoni { 19278664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19288664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19295a69b89fSDaniel Vetter enum pipe pipe; 19308664281bSPaulo Zanoni 1931de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1932de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1933de032bf4SPaulo Zanoni 1934055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19351f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19361f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19378664281bSPaulo Zanoni 19385a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 19395a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1940277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 19415a69b89fSDaniel Vetter else 1942277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 19435a69b89fSDaniel Vetter } 19445a69b89fSDaniel Vetter } 19458bf1e9f1SShuang He 19468664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 19478664281bSPaulo Zanoni } 19488664281bSPaulo Zanoni 19498664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 19508664281bSPaulo Zanoni { 19518664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19528664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 19538664281bSPaulo Zanoni 1954de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1955de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1956de032bf4SPaulo Zanoni 19578664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 19581f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19598664281bSPaulo Zanoni 19608664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 19611f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19628664281bSPaulo Zanoni 19638664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 19641f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 19658664281bSPaulo Zanoni 19668664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1967776ad806SJesse Barnes } 1968776ad806SJesse Barnes 196923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 197023e81d69SAdam Jackson { 19712d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 197223e81d69SAdam Jackson int pipe; 1973b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 197413cf5504SDave Airlie u32 dig_hotplug_reg; 197523e81d69SAdam Jackson 197613cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 197713cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 197813cf5504SDave Airlie 197913cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 198091d131d2SDaniel Vetter 1981cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1982cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 198323e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1984cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1985cfc33bf7SVille Syrjälä port_name(port)); 1986cfc33bf7SVille Syrjälä } 198723e81d69SAdam Jackson 198823e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1989ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 199023e81d69SAdam Jackson 199123e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1992515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 199323e81d69SAdam Jackson 199423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 199523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 199623e81d69SAdam Jackson 199723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 199823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 199923e81d69SAdam Jackson 200023e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2001055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 200223e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 200323e81d69SAdam Jackson pipe_name(pipe), 200423e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20058664281bSPaulo Zanoni 20068664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20078664281bSPaulo Zanoni cpt_serr_int_handler(dev); 200823e81d69SAdam Jackson } 200923e81d69SAdam Jackson 2010c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2011c008bc6eSPaulo Zanoni { 2012c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 201340da17c2SDaniel Vetter enum pipe pipe; 2014c008bc6eSPaulo Zanoni 2015c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2016c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2017c008bc6eSPaulo Zanoni 2018c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2019c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2020c008bc6eSPaulo Zanoni 2021c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2022c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2023c008bc6eSPaulo Zanoni 2024055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2025d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2026d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2027d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2028c008bc6eSPaulo Zanoni 202940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20301f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2031c008bc6eSPaulo Zanoni 203240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 203340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 20345b3a856bSDaniel Vetter 203540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 203640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 203740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 203840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2039c008bc6eSPaulo Zanoni } 2040c008bc6eSPaulo Zanoni } 2041c008bc6eSPaulo Zanoni 2042c008bc6eSPaulo Zanoni /* check event from PCH */ 2043c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2044c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2045c008bc6eSPaulo Zanoni 2046c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2047c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2048c008bc6eSPaulo Zanoni else 2049c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2050c008bc6eSPaulo Zanoni 2051c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2052c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2053c008bc6eSPaulo Zanoni } 2054c008bc6eSPaulo Zanoni 2055c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2056c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2057c008bc6eSPaulo Zanoni } 2058c008bc6eSPaulo Zanoni 20599719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 20609719fb98SPaulo Zanoni { 20619719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 206207d27e20SDamien Lespiau enum pipe pipe; 20639719fb98SPaulo Zanoni 20649719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 20659719fb98SPaulo Zanoni ivb_err_int_handler(dev); 20669719fb98SPaulo Zanoni 20679719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 20689719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 20699719fb98SPaulo Zanoni 20709719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 20719719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 20729719fb98SPaulo Zanoni 2073055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2074d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2075d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2076d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 207740da17c2SDaniel Vetter 207840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 207907d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 208007d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 208107d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 20829719fb98SPaulo Zanoni } 20839719fb98SPaulo Zanoni } 20849719fb98SPaulo Zanoni 20859719fb98SPaulo Zanoni /* check event from PCH */ 20869719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 20879719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20889719fb98SPaulo Zanoni 20899719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 20909719fb98SPaulo Zanoni 20919719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20929719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20939719fb98SPaulo Zanoni } 20949719fb98SPaulo Zanoni } 20959719fb98SPaulo Zanoni 209672c90f62SOscar Mateo /* 209772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 209972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 210072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 210172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 210272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 210372c90f62SOscar Mateo */ 2104f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2105b1f14ad0SJesse Barnes { 210645a83f84SDaniel Vetter struct drm_device *dev = arg; 21072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2108f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21090e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2110b1f14ad0SJesse Barnes 21112dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21122dd2a883SImre Deak return IRQ_NONE; 21132dd2a883SImre Deak 21148664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21158664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2116907b28c5SChris Wilson intel_uncore_check_errors(dev); 21178664281bSPaulo Zanoni 2118b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2119b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2120b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 212123a78516SPaulo Zanoni POSTING_READ(DEIER); 21220e43406bSChris Wilson 212344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 212444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 212544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 212644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 212744498aeaSPaulo Zanoni * due to its back queue). */ 2128ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 212944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 213044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 213144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2132ab5c608bSBen Widawsky } 213344498aeaSPaulo Zanoni 213472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 213572c90f62SOscar Mateo 21360e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 21370e43406bSChris Wilson if (gt_iir) { 213872c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 213972c90f62SOscar Mateo ret = IRQ_HANDLED; 2140d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 21410e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2142d8fc8a47SPaulo Zanoni else 2143d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 21440e43406bSChris Wilson } 2145b1f14ad0SJesse Barnes 2146b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 21470e43406bSChris Wilson if (de_iir) { 214872c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 214972c90f62SOscar Mateo ret = IRQ_HANDLED; 2150f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 21519719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2152f1af8fc1SPaulo Zanoni else 2153f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 21540e43406bSChris Wilson } 21550e43406bSChris Wilson 2156f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2157f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 21580e43406bSChris Wilson if (pm_iir) { 2159b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 21600e43406bSChris Wilson ret = IRQ_HANDLED; 216172c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 21620e43406bSChris Wilson } 2163f1af8fc1SPaulo Zanoni } 2164b1f14ad0SJesse Barnes 2165b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2166b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2167ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 216844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 216944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2170ab5c608bSBen Widawsky } 2171b1f14ad0SJesse Barnes 2172b1f14ad0SJesse Barnes return ret; 2173b1f14ad0SJesse Barnes } 2174b1f14ad0SJesse Barnes 2175abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2176abd58f01SBen Widawsky { 2177abd58f01SBen Widawsky struct drm_device *dev = arg; 2178abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2179abd58f01SBen Widawsky u32 master_ctl; 2180abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2181abd58f01SBen Widawsky uint32_t tmp = 0; 2182c42664ccSDaniel Vetter enum pipe pipe; 218388e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 218488e04703SJesse Barnes 21852dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21862dd2a883SImre Deak return IRQ_NONE; 21872dd2a883SImre Deak 218888e04703SJesse Barnes if (IS_GEN9(dev)) 218988e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 219088e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2191abd58f01SBen Widawsky 2192abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2193abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2194abd58f01SBen Widawsky if (!master_ctl) 2195abd58f01SBen Widawsky return IRQ_NONE; 2196abd58f01SBen Widawsky 2197abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2198abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2199abd58f01SBen Widawsky 220038cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 220138cc46d7SOscar Mateo 2202abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2203abd58f01SBen Widawsky 2204abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2205abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2206abd58f01SBen Widawsky if (tmp) { 2207abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2208abd58f01SBen Widawsky ret = IRQ_HANDLED; 220938cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 221038cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 221138cc46d7SOscar Mateo else 221238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2213abd58f01SBen Widawsky } 221438cc46d7SOscar Mateo else 221538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2216abd58f01SBen Widawsky } 2217abd58f01SBen Widawsky 22186d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 22196d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 22206d766f02SDaniel Vetter if (tmp) { 22216d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 22226d766f02SDaniel Vetter ret = IRQ_HANDLED; 222388e04703SJesse Barnes 222488e04703SJesse Barnes if (tmp & aux_mask) 222538cc46d7SOscar Mateo dp_aux_irq_handler(dev); 222638cc46d7SOscar Mateo else 222738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 22286d766f02SDaniel Vetter } 222938cc46d7SOscar Mateo else 223038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 22316d766f02SDaniel Vetter } 22326d766f02SDaniel Vetter 2233055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2234770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2235abd58f01SBen Widawsky 2236c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2237c42664ccSDaniel Vetter continue; 2238c42664ccSDaniel Vetter 2239abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 224038cc46d7SOscar Mateo if (pipe_iir) { 224138cc46d7SOscar Mateo ret = IRQ_HANDLED; 224238cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2243770de83dSDamien Lespiau 2244d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2245d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2246d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2247abd58f01SBen Widawsky 2248770de83dSDamien Lespiau if (IS_GEN9(dev)) 2249770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2250770de83dSDamien Lespiau else 2251770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2252770de83dSDamien Lespiau 2253770de83dSDamien Lespiau if (flip_done) { 2254abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2255abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2256abd58f01SBen Widawsky } 2257abd58f01SBen Widawsky 22580fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 22590fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 22600fbe7870SDaniel Vetter 22611f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 22621f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 22631f7247c0SDaniel Vetter pipe); 226438d83c96SDaniel Vetter 2265770de83dSDamien Lespiau 2266770de83dSDamien Lespiau if (IS_GEN9(dev)) 2267770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2268770de83dSDamien Lespiau else 2269770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2270770de83dSDamien Lespiau 2271770de83dSDamien Lespiau if (fault_errors) 227230100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 227330100f2bSDaniel Vetter pipe_name(pipe), 227430100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2275c42664ccSDaniel Vetter } else 2276abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2277abd58f01SBen Widawsky } 2278abd58f01SBen Widawsky 227992d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 228092d03a80SDaniel Vetter /* 228192d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 228292d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 228392d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 228492d03a80SDaniel Vetter */ 228592d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 228692d03a80SDaniel Vetter if (pch_iir) { 228792d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 228892d03a80SDaniel Vetter ret = IRQ_HANDLED; 228938cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 229038cc46d7SOscar Mateo } else 229138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 229238cc46d7SOscar Mateo 229392d03a80SDaniel Vetter } 229492d03a80SDaniel Vetter 2295abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2296abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2297abd58f01SBen Widawsky 2298abd58f01SBen Widawsky return ret; 2299abd58f01SBen Widawsky } 2300abd58f01SBen Widawsky 230117e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 230217e1df07SDaniel Vetter bool reset_completed) 230317e1df07SDaniel Vetter { 2304a4872ba6SOscar Mateo struct intel_engine_cs *ring; 230517e1df07SDaniel Vetter int i; 230617e1df07SDaniel Vetter 230717e1df07SDaniel Vetter /* 230817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 230917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 231017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 231117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 231217e1df07SDaniel Vetter */ 231317e1df07SDaniel Vetter 231417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 231517e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 231617e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 231717e1df07SDaniel Vetter 231817e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 231917e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 232017e1df07SDaniel Vetter 232117e1df07SDaniel Vetter /* 232217e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 232317e1df07SDaniel Vetter * reset state is cleared. 232417e1df07SDaniel Vetter */ 232517e1df07SDaniel Vetter if (reset_completed) 232617e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 232717e1df07SDaniel Vetter } 232817e1df07SDaniel Vetter 23298a905236SJesse Barnes /** 2330b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 23318a905236SJesse Barnes * 23328a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 23338a905236SJesse Barnes * was detected. 23348a905236SJesse Barnes */ 2335b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 23368a905236SJesse Barnes { 2337b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2338b8d24a06SMika Kuoppala struct i915_gpu_error *error = &dev_priv->gpu_error; 2339cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2340cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2341cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 234217e1df07SDaniel Vetter int ret; 23438a905236SJesse Barnes 23445bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 23458a905236SJesse Barnes 23467db0ba24SDaniel Vetter /* 23477db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 23487db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 23497db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 23507db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 23517db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 23527db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 23537db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 23547db0ba24SDaniel Vetter * work we don't need to worry about any other races. 23557db0ba24SDaniel Vetter */ 23567db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 235744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 23585bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 23597db0ba24SDaniel Vetter reset_event); 23601f83fee0SDaniel Vetter 236117e1df07SDaniel Vetter /* 2362f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2363f454c694SImre Deak * reference held, for example because there is a pending GPU 2364f454c694SImre Deak * request that won't finish until the reset is done. This 2365f454c694SImre Deak * isn't the case at least when we get here by doing a 2366f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2367f454c694SImre Deak */ 2368f454c694SImre Deak intel_runtime_pm_get(dev_priv); 23697514747dSVille Syrjälä 23707514747dSVille Syrjälä intel_prepare_reset(dev); 23717514747dSVille Syrjälä 2372f454c694SImre Deak /* 237317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 237417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 237517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 237617e1df07SDaniel Vetter * deadlocks with the reset work. 237717e1df07SDaniel Vetter */ 2378f69061beSDaniel Vetter ret = i915_reset(dev); 2379f69061beSDaniel Vetter 23807514747dSVille Syrjälä intel_finish_reset(dev); 238117e1df07SDaniel Vetter 2382f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2383f454c694SImre Deak 2384f69061beSDaniel Vetter if (ret == 0) { 2385f69061beSDaniel Vetter /* 2386f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2387f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2388f69061beSDaniel Vetter * complete. 2389f69061beSDaniel Vetter * 2390f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2391f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2392f69061beSDaniel Vetter * updates before 2393f69061beSDaniel Vetter * the counter increment. 2394f69061beSDaniel Vetter */ 23954e857c58SPeter Zijlstra smp_mb__before_atomic(); 2396f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2397f69061beSDaniel Vetter 23985bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2399f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 24001f83fee0SDaniel Vetter } else { 24012ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2402f316a42cSBen Gamari } 24031f83fee0SDaniel Vetter 240417e1df07SDaniel Vetter /* 240517e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 240617e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 240717e1df07SDaniel Vetter */ 240817e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2409f316a42cSBen Gamari } 24108a905236SJesse Barnes } 24118a905236SJesse Barnes 241235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2413c0e09200SDave Airlie { 24148a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2415bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 241663eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2417050ee91fSBen Widawsky int pipe, i; 241863eeaf38SJesse Barnes 241935aed2e6SChris Wilson if (!eir) 242035aed2e6SChris Wilson return; 242163eeaf38SJesse Barnes 2422a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 24238a905236SJesse Barnes 2424bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2425bd9854f9SBen Widawsky 24268a905236SJesse Barnes if (IS_G4X(dev)) { 24278a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 24288a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 24298a905236SJesse Barnes 2430a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2431a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2432050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2433050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2434a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2435a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 24368a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 24373143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 24388a905236SJesse Barnes } 24398a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 24408a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2441a70491ccSJoe Perches pr_err("page table error\n"); 2442a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 24438a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 24443143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 24458a905236SJesse Barnes } 24468a905236SJesse Barnes } 24478a905236SJesse Barnes 2448a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 244963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 245063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2451a70491ccSJoe Perches pr_err("page table error\n"); 2452a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 245363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 24543143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 245563eeaf38SJesse Barnes } 24568a905236SJesse Barnes } 24578a905236SJesse Barnes 245863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2459a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2460055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2461a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 24629db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 246363eeaf38SJesse Barnes /* pipestat has already been acked */ 246463eeaf38SJesse Barnes } 246563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2466a70491ccSJoe Perches pr_err("instruction error\n"); 2467a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2468050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2469050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2470a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 247163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 247263eeaf38SJesse Barnes 2473a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2474a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2475a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 247663eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 24773143a2bfSChris Wilson POSTING_READ(IPEIR); 247863eeaf38SJesse Barnes } else { 247963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 248063eeaf38SJesse Barnes 2481a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2482a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2483a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2484a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 248563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 24863143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 248763eeaf38SJesse Barnes } 248863eeaf38SJesse Barnes } 248963eeaf38SJesse Barnes 249063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 24913143a2bfSChris Wilson POSTING_READ(EIR); 249263eeaf38SJesse Barnes eir = I915_READ(EIR); 249363eeaf38SJesse Barnes if (eir) { 249463eeaf38SJesse Barnes /* 249563eeaf38SJesse Barnes * some errors might have become stuck, 249663eeaf38SJesse Barnes * mask them. 249763eeaf38SJesse Barnes */ 249863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 249963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 250063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 250163eeaf38SJesse Barnes } 250235aed2e6SChris Wilson } 250335aed2e6SChris Wilson 250435aed2e6SChris Wilson /** 2505b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 250635aed2e6SChris Wilson * @dev: drm device 250735aed2e6SChris Wilson * 2508b8d24a06SMika Kuoppala * Do some basic checking of regsiter state at error time and 250935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 251035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 251135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 251235aed2e6SChris Wilson * of a ring dump etc.). 251335aed2e6SChris Wilson */ 251458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 251558174462SMika Kuoppala const char *fmt, ...) 251635aed2e6SChris Wilson { 251735aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 251858174462SMika Kuoppala va_list args; 251958174462SMika Kuoppala char error_msg[80]; 252035aed2e6SChris Wilson 252158174462SMika Kuoppala va_start(args, fmt); 252258174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 252358174462SMika Kuoppala va_end(args); 252458174462SMika Kuoppala 252558174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 252635aed2e6SChris Wilson i915_report_and_clear_eir(dev); 25278a905236SJesse Barnes 2528ba1234d1SBen Gamari if (wedged) { 2529f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2530f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2531ba1234d1SBen Gamari 253211ed50ecSBen Gamari /* 2533b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2534b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2535b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 253617e1df07SDaniel Vetter * processes will see a reset in progress and back off, 253717e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 253817e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 253917e1df07SDaniel Vetter * that the reset work needs to acquire. 254017e1df07SDaniel Vetter * 254117e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 254217e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 254317e1df07SDaniel Vetter * counter atomic_t. 254411ed50ecSBen Gamari */ 254517e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 254611ed50ecSBen Gamari } 254711ed50ecSBen Gamari 2548b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 25498a905236SJesse Barnes } 25508a905236SJesse Barnes 255142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 255242f52ef8SKeith Packard * we use as a pipe index 255342f52ef8SKeith Packard */ 2554f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 25550a3e67a4SJesse Barnes { 25562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2557e9d21d7fSKeith Packard unsigned long irqflags; 255871e0ffa5SJesse Barnes 25591ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2560f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 25617c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2562755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25630a3e67a4SJesse Barnes else 25647c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2565755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 25661ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25678692d00eSChris Wilson 25680a3e67a4SJesse Barnes return 0; 25690a3e67a4SJesse Barnes } 25700a3e67a4SJesse Barnes 2571f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2572f796cf8fSJesse Barnes { 25732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2574f796cf8fSJesse Barnes unsigned long irqflags; 2575b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 257640da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2577f796cf8fSJesse Barnes 2578f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2579b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2580b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2581b1f14ad0SJesse Barnes 2582b1f14ad0SJesse Barnes return 0; 2583b1f14ad0SJesse Barnes } 2584b1f14ad0SJesse Barnes 25857e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 25867e231dbeSJesse Barnes { 25872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 25887e231dbeSJesse Barnes unsigned long irqflags; 25897e231dbeSJesse Barnes 25907e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 259131acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2592755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25937e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25947e231dbeSJesse Barnes 25957e231dbeSJesse Barnes return 0; 25967e231dbeSJesse Barnes } 25977e231dbeSJesse Barnes 2598abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2599abd58f01SBen Widawsky { 2600abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2601abd58f01SBen Widawsky unsigned long irqflags; 2602abd58f01SBen Widawsky 2603abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26047167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 26057167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2606abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2607abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2608abd58f01SBen Widawsky return 0; 2609abd58f01SBen Widawsky } 2610abd58f01SBen Widawsky 261142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 261242f52ef8SKeith Packard * we use as a pipe index 261342f52ef8SKeith Packard */ 2614f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 26150a3e67a4SJesse Barnes { 26162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2617e9d21d7fSKeith Packard unsigned long irqflags; 26180a3e67a4SJesse Barnes 26191ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26207c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2621755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2622755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26231ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26240a3e67a4SJesse Barnes } 26250a3e67a4SJesse Barnes 2626f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2627f796cf8fSJesse Barnes { 26282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2629f796cf8fSJesse Barnes unsigned long irqflags; 2630b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 263140da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2632f796cf8fSJesse Barnes 2633f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2634b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2635b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2636b1f14ad0SJesse Barnes } 2637b1f14ad0SJesse Barnes 26387e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 26397e231dbeSJesse Barnes { 26402d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26417e231dbeSJesse Barnes unsigned long irqflags; 26427e231dbeSJesse Barnes 26437e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 264431acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2645755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26467e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26477e231dbeSJesse Barnes } 26487e231dbeSJesse Barnes 2649abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2650abd58f01SBen Widawsky { 2651abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2652abd58f01SBen Widawsky unsigned long irqflags; 2653abd58f01SBen Widawsky 2654abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26557167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 26567167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2657abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2658abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2659abd58f01SBen Widawsky } 2660abd58f01SBen Widawsky 266144cdd6d2SJohn Harrison static struct drm_i915_gem_request * 266244cdd6d2SJohn Harrison ring_last_request(struct intel_engine_cs *ring) 2663852835f3SZou Nan hai { 2664893eead0SChris Wilson return list_entry(ring->request_list.prev, 266544cdd6d2SJohn Harrison struct drm_i915_gem_request, list); 2666893eead0SChris Wilson } 2667893eead0SChris Wilson 26689107e9d2SChris Wilson static bool 266944cdd6d2SJohn Harrison ring_idle(struct intel_engine_cs *ring) 2670893eead0SChris Wilson { 26719107e9d2SChris Wilson return (list_empty(&ring->request_list) || 26721b5a433aSJohn Harrison i915_gem_request_completed(ring_last_request(ring), false)); 2673f65d9421SBen Gamari } 2674f65d9421SBen Gamari 2675a028c4b0SDaniel Vetter static bool 2676a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2677a028c4b0SDaniel Vetter { 2678a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2679a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2680a028c4b0SDaniel Vetter } else { 2681a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2682a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2683a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2684a028c4b0SDaniel Vetter } 2685a028c4b0SDaniel Vetter } 2686a028c4b0SDaniel Vetter 2687a4872ba6SOscar Mateo static struct intel_engine_cs * 2688a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2689921d42eaSDaniel Vetter { 2690921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2691a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2692921d42eaSDaniel Vetter int i; 2693921d42eaSDaniel Vetter 2694921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2695a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2696a6cdb93aSRodrigo Vivi if (ring == signaller) 2697a6cdb93aSRodrigo Vivi continue; 2698a6cdb93aSRodrigo Vivi 2699a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2700a6cdb93aSRodrigo Vivi return signaller; 2701a6cdb93aSRodrigo Vivi } 2702921d42eaSDaniel Vetter } else { 2703921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2704921d42eaSDaniel Vetter 2705921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2706921d42eaSDaniel Vetter if(ring == signaller) 2707921d42eaSDaniel Vetter continue; 2708921d42eaSDaniel Vetter 2709ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2710921d42eaSDaniel Vetter return signaller; 2711921d42eaSDaniel Vetter } 2712921d42eaSDaniel Vetter } 2713921d42eaSDaniel Vetter 2714a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2715a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2716921d42eaSDaniel Vetter 2717921d42eaSDaniel Vetter return NULL; 2718921d42eaSDaniel Vetter } 2719921d42eaSDaniel Vetter 2720a4872ba6SOscar Mateo static struct intel_engine_cs * 2721a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2722a24a11e6SChris Wilson { 2723a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 272488fe429dSDaniel Vetter u32 cmd, ipehr, head; 2725a6cdb93aSRodrigo Vivi u64 offset = 0; 2726a6cdb93aSRodrigo Vivi int i, backwards; 2727a24a11e6SChris Wilson 2728a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2729a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 27306274f212SChris Wilson return NULL; 2731a24a11e6SChris Wilson 273288fe429dSDaniel Vetter /* 273388fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 273488fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2735a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2736a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 273788fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 273888fe429dSDaniel Vetter * ringbuffer itself. 2739a24a11e6SChris Wilson */ 274088fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2741a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 274288fe429dSDaniel Vetter 2743a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 274488fe429dSDaniel Vetter /* 274588fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 274688fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 274788fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 274888fe429dSDaniel Vetter */ 2749ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 275088fe429dSDaniel Vetter 275188fe429dSDaniel Vetter /* This here seems to blow up */ 2752ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2753a24a11e6SChris Wilson if (cmd == ipehr) 2754a24a11e6SChris Wilson break; 2755a24a11e6SChris Wilson 275688fe429dSDaniel Vetter head -= 4; 275788fe429dSDaniel Vetter } 2758a24a11e6SChris Wilson 275988fe429dSDaniel Vetter if (!i) 276088fe429dSDaniel Vetter return NULL; 276188fe429dSDaniel Vetter 2762ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2763a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2764a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2765a6cdb93aSRodrigo Vivi offset <<= 32; 2766a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2767a6cdb93aSRodrigo Vivi } 2768a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2769a24a11e6SChris Wilson } 2770a24a11e6SChris Wilson 2771a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 27726274f212SChris Wilson { 27736274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2774a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2775a0d036b0SChris Wilson u32 seqno; 27766274f212SChris Wilson 27774be17381SChris Wilson ring->hangcheck.deadlock++; 27786274f212SChris Wilson 27796274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 27804be17381SChris Wilson if (signaller == NULL) 27814be17381SChris Wilson return -1; 27824be17381SChris Wilson 27834be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 27844be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 27856274f212SChris Wilson return -1; 27866274f212SChris Wilson 27874be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 27884be17381SChris Wilson return 1; 27894be17381SChris Wilson 2790a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2791a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2792a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 27934be17381SChris Wilson return -1; 27944be17381SChris Wilson 27954be17381SChris Wilson return 0; 27966274f212SChris Wilson } 27976274f212SChris Wilson 27986274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 27996274f212SChris Wilson { 2800a4872ba6SOscar Mateo struct intel_engine_cs *ring; 28016274f212SChris Wilson int i; 28026274f212SChris Wilson 28036274f212SChris Wilson for_each_ring(ring, dev_priv, i) 28044be17381SChris Wilson ring->hangcheck.deadlock = 0; 28056274f212SChris Wilson } 28066274f212SChris Wilson 2807ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2808a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 28091ec14ad3SChris Wilson { 28101ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 28111ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 28129107e9d2SChris Wilson u32 tmp; 28139107e9d2SChris Wilson 2814f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2815f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2816f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2817f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2818f260fe7bSMika Kuoppala } 2819f260fe7bSMika Kuoppala 2820f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2821f260fe7bSMika Kuoppala } 28226274f212SChris Wilson 28239107e9d2SChris Wilson if (IS_GEN2(dev)) 2824f2f4d82fSJani Nikula return HANGCHECK_HUNG; 28259107e9d2SChris Wilson 28269107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 28279107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 28289107e9d2SChris Wilson * and break the hang. This should work on 28299107e9d2SChris Wilson * all but the second generation chipsets. 28309107e9d2SChris Wilson */ 28319107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 28321ec14ad3SChris Wilson if (tmp & RING_WAIT) { 283358174462SMika Kuoppala i915_handle_error(dev, false, 283458174462SMika Kuoppala "Kicking stuck wait on %s", 28351ec14ad3SChris Wilson ring->name); 28361ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2837f2f4d82fSJani Nikula return HANGCHECK_KICK; 28381ec14ad3SChris Wilson } 2839a24a11e6SChris Wilson 28406274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 28416274f212SChris Wilson switch (semaphore_passed(ring)) { 28426274f212SChris Wilson default: 2843f2f4d82fSJani Nikula return HANGCHECK_HUNG; 28446274f212SChris Wilson case 1: 284558174462SMika Kuoppala i915_handle_error(dev, false, 284658174462SMika Kuoppala "Kicking stuck semaphore on %s", 2847a24a11e6SChris Wilson ring->name); 2848a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2849f2f4d82fSJani Nikula return HANGCHECK_KICK; 28506274f212SChris Wilson case 0: 2851f2f4d82fSJani Nikula return HANGCHECK_WAIT; 28526274f212SChris Wilson } 28539107e9d2SChris Wilson } 28549107e9d2SChris Wilson 2855f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2856a24a11e6SChris Wilson } 2857d1e61e7fSChris Wilson 2858737b1506SChris Wilson /* 2859f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 286005407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 286105407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 286205407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 286305407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 286405407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2865f65d9421SBen Gamari */ 2866737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 2867f65d9421SBen Gamari { 2868737b1506SChris Wilson struct drm_i915_private *dev_priv = 2869737b1506SChris Wilson container_of(work, typeof(*dev_priv), 2870737b1506SChris Wilson gpu_error.hangcheck_work.work); 2871737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 2872a4872ba6SOscar Mateo struct intel_engine_cs *ring; 2873b4519513SChris Wilson int i; 287405407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 28759107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 28769107e9d2SChris Wilson #define BUSY 1 28779107e9d2SChris Wilson #define KICK 5 28789107e9d2SChris Wilson #define HUNG 20 2879893eead0SChris Wilson 2880d330a953SJani Nikula if (!i915.enable_hangcheck) 28813e0dc6b0SBen Widawsky return; 28823e0dc6b0SBen Widawsky 2883b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 288450877445SChris Wilson u64 acthd; 288550877445SChris Wilson u32 seqno; 28869107e9d2SChris Wilson bool busy = true; 2887b4519513SChris Wilson 28886274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 28896274f212SChris Wilson 289005407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 289105407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 289205407ff8SMika Kuoppala 289305407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 289444cdd6d2SJohn Harrison if (ring_idle(ring)) { 2895da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2896da661464SMika Kuoppala 28979107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 28989107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2899094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2900f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 29019107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 29029107e9d2SChris Wilson ring->name); 2903f4adcd24SDaniel Vetter else 2904f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2905f4adcd24SDaniel Vetter ring->name); 29069107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2907094f9a54SChris Wilson } 2908094f9a54SChris Wilson /* Safeguard against driver failure */ 2909094f9a54SChris Wilson ring->hangcheck.score += BUSY; 29109107e9d2SChris Wilson } else 29119107e9d2SChris Wilson busy = false; 291205407ff8SMika Kuoppala } else { 29136274f212SChris Wilson /* We always increment the hangcheck score 29146274f212SChris Wilson * if the ring is busy and still processing 29156274f212SChris Wilson * the same request, so that no single request 29166274f212SChris Wilson * can run indefinitely (such as a chain of 29176274f212SChris Wilson * batches). The only time we do not increment 29186274f212SChris Wilson * the hangcheck score on this ring, if this 29196274f212SChris Wilson * ring is in a legitimate wait for another 29206274f212SChris Wilson * ring. In that case the waiting ring is a 29216274f212SChris Wilson * victim and we want to be sure we catch the 29226274f212SChris Wilson * right culprit. Then every time we do kick 29236274f212SChris Wilson * the ring, add a small increment to the 29246274f212SChris Wilson * score so that we can catch a batch that is 29256274f212SChris Wilson * being repeatedly kicked and so responsible 29266274f212SChris Wilson * for stalling the machine. 29279107e9d2SChris Wilson */ 2928ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2929ad8beaeaSMika Kuoppala acthd); 2930ad8beaeaSMika Kuoppala 2931ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2932da661464SMika Kuoppala case HANGCHECK_IDLE: 2933f2f4d82fSJani Nikula case HANGCHECK_WAIT: 2934f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2935f260fe7bSMika Kuoppala break; 2936f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 2937ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 29386274f212SChris Wilson break; 2939f2f4d82fSJani Nikula case HANGCHECK_KICK: 2940ea04cb31SJani Nikula ring->hangcheck.score += KICK; 29416274f212SChris Wilson break; 2942f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2943ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 29446274f212SChris Wilson stuck[i] = true; 29456274f212SChris Wilson break; 29466274f212SChris Wilson } 294705407ff8SMika Kuoppala } 29489107e9d2SChris Wilson } else { 2949da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2950da661464SMika Kuoppala 29519107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 29529107e9d2SChris Wilson * attempts across multiple batches. 29539107e9d2SChris Wilson */ 29549107e9d2SChris Wilson if (ring->hangcheck.score > 0) 29559107e9d2SChris Wilson ring->hangcheck.score--; 2956f260fe7bSMika Kuoppala 2957f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 2958cbb465e7SChris Wilson } 2959f65d9421SBen Gamari 296005407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 296105407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 29629107e9d2SChris Wilson busy_count += busy; 296305407ff8SMika Kuoppala } 296405407ff8SMika Kuoppala 296505407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2966b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2967b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 296805407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2969a43adf07SChris Wilson ring->name); 2970a43adf07SChris Wilson rings_hung++; 297105407ff8SMika Kuoppala } 297205407ff8SMika Kuoppala } 297305407ff8SMika Kuoppala 297405407ff8SMika Kuoppala if (rings_hung) 297558174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 297605407ff8SMika Kuoppala 297705407ff8SMika Kuoppala if (busy_count) 297805407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 297905407ff8SMika Kuoppala * being added */ 298010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 298110cd45b6SMika Kuoppala } 298210cd45b6SMika Kuoppala 298310cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 298410cd45b6SMika Kuoppala { 2985737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 2986672e7b7cSChris Wilson 2987d330a953SJani Nikula if (!i915.enable_hangcheck) 298810cd45b6SMika Kuoppala return; 298910cd45b6SMika Kuoppala 2990737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 2991737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 2992737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 2993737b1506SChris Wilson */ 2994737b1506SChris Wilson 2995737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 2996737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 2997f65d9421SBen Gamari } 2998f65d9421SBen Gamari 29991c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 300091738a95SPaulo Zanoni { 300191738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 300291738a95SPaulo Zanoni 300391738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 300491738a95SPaulo Zanoni return; 300591738a95SPaulo Zanoni 3006f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3007105b122eSPaulo Zanoni 3008105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3009105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3010622364b6SPaulo Zanoni } 3011105b122eSPaulo Zanoni 301291738a95SPaulo Zanoni /* 3013622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3014622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3015622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3016622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3017622364b6SPaulo Zanoni * 3018622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 301991738a95SPaulo Zanoni */ 3020622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3021622364b6SPaulo Zanoni { 3022622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3023622364b6SPaulo Zanoni 3024622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3025622364b6SPaulo Zanoni return; 3026622364b6SPaulo Zanoni 3027622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 302891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 302991738a95SPaulo Zanoni POSTING_READ(SDEIER); 303091738a95SPaulo Zanoni } 303191738a95SPaulo Zanoni 30327c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3033d18ea1b5SDaniel Vetter { 3034d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3035d18ea1b5SDaniel Vetter 3036f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3037a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3038f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3039d18ea1b5SDaniel Vetter } 3040d18ea1b5SDaniel Vetter 3041c0e09200SDave Airlie /* drm_dma.h hooks 3042c0e09200SDave Airlie */ 3043be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3044036a4a7dSZhenyu Wang { 30452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3046036a4a7dSZhenyu Wang 30470c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3048bdfcdb63SDaniel Vetter 3049f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3050c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3051c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3052036a4a7dSZhenyu Wang 30537c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3054c650156aSZhenyu Wang 30551c69eb42SPaulo Zanoni ibx_irq_reset(dev); 30567d99163dSBen Widawsky } 30577d99163dSBen Widawsky 305870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 305970591a41SVille Syrjälä { 306070591a41SVille Syrjälä enum pipe pipe; 306170591a41SVille Syrjälä 306270591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 306370591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 306470591a41SVille Syrjälä 306570591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 306670591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 306770591a41SVille Syrjälä 306870591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 306970591a41SVille Syrjälä } 307070591a41SVille Syrjälä 30717e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 30727e231dbeSJesse Barnes { 30732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30747e231dbeSJesse Barnes 30757e231dbeSJesse Barnes /* VLV magic */ 30767e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 30777e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 30787e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 30797e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 30807e231dbeSJesse Barnes 30817c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 30827e231dbeSJesse Barnes 30837c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 30847e231dbeSJesse Barnes 308570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 30867e231dbeSJesse Barnes } 30877e231dbeSJesse Barnes 3088d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3089d6e3cca3SDaniel Vetter { 3090d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3091d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3092d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3093d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3094d6e3cca3SDaniel Vetter } 3095d6e3cca3SDaniel Vetter 3096823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3097abd58f01SBen Widawsky { 3098abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3099abd58f01SBen Widawsky int pipe; 3100abd58f01SBen Widawsky 3101abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3102abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3103abd58f01SBen Widawsky 3104d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3105abd58f01SBen Widawsky 3106055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3107f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3108813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3109f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3110abd58f01SBen Widawsky 3111f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3112f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3113f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3114abd58f01SBen Widawsky 31151c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3116abd58f01SBen Widawsky } 3117abd58f01SBen Widawsky 31184c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 31194c6c03beSDamien Lespiau unsigned int pipe_mask) 3120d49bdb0eSPaulo Zanoni { 31211180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3122d49bdb0eSPaulo Zanoni 312313321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3124d14c0343SDamien Lespiau if (pipe_mask & 1 << PIPE_A) 3125d14c0343SDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A, 3126d14c0343SDamien Lespiau dev_priv->de_irq_mask[PIPE_A], 3127d14c0343SDamien Lespiau ~dev_priv->de_irq_mask[PIPE_A] | extra_ier); 31284c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_B) 31294c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, 31304c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_B], 31311180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 31324c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_C) 31334c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, 31344c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_C], 31351180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 313613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3137d49bdb0eSPaulo Zanoni } 3138d49bdb0eSPaulo Zanoni 313943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 314043f328d7SVille Syrjälä { 314143f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 314243f328d7SVille Syrjälä 314343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 314443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 314543f328d7SVille Syrjälä 3146d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 314743f328d7SVille Syrjälä 314843f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 314943f328d7SVille Syrjälä 315043f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 315143f328d7SVille Syrjälä 315270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 315343f328d7SVille Syrjälä } 315443f328d7SVille Syrjälä 315582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 315682a28bcfSDaniel Vetter { 31572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 315882a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3159fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 316082a28bcfSDaniel Vetter 316182a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3162fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3163b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3164cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3165fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 316682a28bcfSDaniel Vetter } else { 3167fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3168b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3169cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3170fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 317182a28bcfSDaniel Vetter } 317282a28bcfSDaniel Vetter 3173fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 317482a28bcfSDaniel Vetter 31757fe0b973SKeith Packard /* 31767fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 31777fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 31787fe0b973SKeith Packard * 31797fe0b973SKeith Packard * This register is the same on all known PCH chips. 31807fe0b973SKeith Packard */ 31817fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 31827fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 31837fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31847fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31857fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31867fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31877fe0b973SKeith Packard } 31887fe0b973SKeith Packard 3189d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3190d46da437SPaulo Zanoni { 31912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 319282a28bcfSDaniel Vetter u32 mask; 3193d46da437SPaulo Zanoni 3194692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3195692a04cfSDaniel Vetter return; 3196692a04cfSDaniel Vetter 3197105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 31985c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3199105b122eSPaulo Zanoni else 32005c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32018664281bSPaulo Zanoni 3202337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3203d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3204d46da437SPaulo Zanoni } 3205d46da437SPaulo Zanoni 32060a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 32070a9a8c91SDaniel Vetter { 32080a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32090a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 32100a9a8c91SDaniel Vetter 32110a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 32120a9a8c91SDaniel Vetter 32130a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3214040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 32150a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 321635a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 321735a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 32180a9a8c91SDaniel Vetter } 32190a9a8c91SDaniel Vetter 32200a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 32210a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 32220a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 32230a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 32240a9a8c91SDaniel Vetter } else { 32250a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 32260a9a8c91SDaniel Vetter } 32270a9a8c91SDaniel Vetter 322835079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 32290a9a8c91SDaniel Vetter 32300a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 323178e68d36SImre Deak /* 323278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 323378e68d36SImre Deak * itself is enabled/disabled. 323478e68d36SImre Deak */ 32350a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 32360a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 32370a9a8c91SDaniel Vetter 3238605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 323935079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 32400a9a8c91SDaniel Vetter } 32410a9a8c91SDaniel Vetter } 32420a9a8c91SDaniel Vetter 3243f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3244036a4a7dSZhenyu Wang { 32452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 32468e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32478e76f8dcSPaulo Zanoni 32488e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 32498e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 32508e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 32518e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 32525c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 32538e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 32545c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 32558e76f8dcSPaulo Zanoni } else { 32568e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3257ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 32585b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 32595b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 32605b3a856bSDaniel Vetter DE_POISON); 32615c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 32625c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 32638e76f8dcSPaulo Zanoni } 3264036a4a7dSZhenyu Wang 32651ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3266036a4a7dSZhenyu Wang 32670c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 32680c841212SPaulo Zanoni 3269622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3270622364b6SPaulo Zanoni 327135079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3272036a4a7dSZhenyu Wang 32730a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3274036a4a7dSZhenyu Wang 3275d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 32767fe0b973SKeith Packard 3277f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 32786005ce42SDaniel Vetter /* Enable PCU event interrupts 32796005ce42SDaniel Vetter * 32806005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32814bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32824bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3283d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3284f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 3285d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3286f97108d1SJesse Barnes } 3287f97108d1SJesse Barnes 3288036a4a7dSZhenyu Wang return 0; 3289036a4a7dSZhenyu Wang } 3290036a4a7dSZhenyu Wang 3291f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3292f8b79e58SImre Deak { 3293f8b79e58SImre Deak u32 pipestat_mask; 3294f8b79e58SImre Deak u32 iir_mask; 3295120dda4fSVille Syrjälä enum pipe pipe; 3296f8b79e58SImre Deak 3297f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3298f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3299f8b79e58SImre Deak 3300120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3301120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3302f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3303f8b79e58SImre Deak 3304f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3305f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3306f8b79e58SImre Deak 3307120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3308120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3309120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3310f8b79e58SImre Deak 3311f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3312f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3313f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3314120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3315120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3316f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3317f8b79e58SImre Deak 3318f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3319f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3320f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 332176e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 332276e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3323f8b79e58SImre Deak } 3324f8b79e58SImre Deak 3325f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3326f8b79e58SImre Deak { 3327f8b79e58SImre Deak u32 pipestat_mask; 3328f8b79e58SImre Deak u32 iir_mask; 3329120dda4fSVille Syrjälä enum pipe pipe; 3330f8b79e58SImre Deak 3331f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3332f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33336c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3334120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3335120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3336f8b79e58SImre Deak 3337f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3338f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 333976e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3340f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3341f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3342f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3343f8b79e58SImre Deak 3344f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3345f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3346f8b79e58SImre Deak 3347120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3348120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3349120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3350f8b79e58SImre Deak 3351f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3352f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3353120dda4fSVille Syrjälä 3354120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3355120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3356f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3357f8b79e58SImre Deak } 3358f8b79e58SImre Deak 3359f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3360f8b79e58SImre Deak { 3361f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3362f8b79e58SImre Deak 3363f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3364f8b79e58SImre Deak return; 3365f8b79e58SImre Deak 3366f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3367f8b79e58SImre Deak 3368950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3369f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3370f8b79e58SImre Deak } 3371f8b79e58SImre Deak 3372f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3373f8b79e58SImre Deak { 3374f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3375f8b79e58SImre Deak 3376f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3377f8b79e58SImre Deak return; 3378f8b79e58SImre Deak 3379f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3380f8b79e58SImre Deak 3381950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3382f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3383f8b79e58SImre Deak } 3384f8b79e58SImre Deak 33850e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33867e231dbeSJesse Barnes { 3387f8b79e58SImre Deak dev_priv->irq_mask = ~0; 33887e231dbeSJesse Barnes 338920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 339020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 339120afbda2SDaniel Vetter 33927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 339376e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 339476e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 339576e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 339676e41860SVille Syrjälä POSTING_READ(VLV_IMR); 33977e231dbeSJesse Barnes 3398b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3399b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3400d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3401f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3402f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3403d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 34040e6c9a9eSVille Syrjälä } 34050e6c9a9eSVille Syrjälä 34060e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34070e6c9a9eSVille Syrjälä { 34080e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 34090e6c9a9eSVille Syrjälä 34100e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 34117e231dbeSJesse Barnes 34120a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34137e231dbeSJesse Barnes 34147e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 34157e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 34167e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 34177e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 34187e231dbeSJesse Barnes #endif 34197e231dbeSJesse Barnes 34207e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 342120afbda2SDaniel Vetter 342220afbda2SDaniel Vetter return 0; 342320afbda2SDaniel Vetter } 342420afbda2SDaniel Vetter 3425abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3426abd58f01SBen Widawsky { 3427abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3428abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3429abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 343073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3431abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 343273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 343373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3434abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 343573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 343673d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 343773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3438abd58f01SBen Widawsky 0, 343973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 344073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3441abd58f01SBen Widawsky }; 3442abd58f01SBen Widawsky 34430961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 34449a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 34459a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 344678e68d36SImre Deak /* 344778e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 344878e68d36SImre Deak * is enabled/disabled. 344978e68d36SImre Deak */ 345078e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 34519a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3452abd58f01SBen Widawsky } 3453abd58f01SBen Widawsky 3454abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3455abd58f01SBen Widawsky { 3456770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3457770de83dSDamien Lespiau uint32_t de_pipe_enables; 3458abd58f01SBen Widawsky int pipe; 345988e04703SJesse Barnes u32 aux_en = GEN8_AUX_CHANNEL_A; 3460770de83dSDamien Lespiau 346188e04703SJesse Barnes if (IS_GEN9(dev_priv)) { 3462770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3463770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 346488e04703SJesse Barnes aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 346588e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 346688e04703SJesse Barnes } else 3467770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3468770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 3469770de83dSDamien Lespiau 3470770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3471770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3472770de83dSDamien Lespiau 347313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 347413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 347513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3476abd58f01SBen Widawsky 3477055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3478f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3479813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3480813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3481813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 348235079899SPaulo Zanoni de_pipe_enables); 3483abd58f01SBen Widawsky 348488e04703SJesse Barnes GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en); 3485abd58f01SBen Widawsky } 3486abd58f01SBen Widawsky 3487abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3488abd58f01SBen Widawsky { 3489abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3490abd58f01SBen Widawsky 3491622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3492622364b6SPaulo Zanoni 3493abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3494abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3495abd58f01SBen Widawsky 3496abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3497abd58f01SBen Widawsky 3498abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3499abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3500abd58f01SBen Widawsky 3501abd58f01SBen Widawsky return 0; 3502abd58f01SBen Widawsky } 3503abd58f01SBen Widawsky 350443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 350543f328d7SVille Syrjälä { 350643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 350743f328d7SVille Syrjälä 3508c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 350943f328d7SVille Syrjälä 351043f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 351143f328d7SVille Syrjälä 351243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 351343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 351443f328d7SVille Syrjälä 351543f328d7SVille Syrjälä return 0; 351643f328d7SVille Syrjälä } 351743f328d7SVille Syrjälä 3518abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3519abd58f01SBen Widawsky { 3520abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3521abd58f01SBen Widawsky 3522abd58f01SBen Widawsky if (!dev_priv) 3523abd58f01SBen Widawsky return; 3524abd58f01SBen Widawsky 3525823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3526abd58f01SBen Widawsky } 3527abd58f01SBen Widawsky 35288ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 35298ea0be4fSVille Syrjälä { 35308ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 35318ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 35328ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35338ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 35348ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 35358ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35368ea0be4fSVille Syrjälä 35378ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 35388ea0be4fSVille Syrjälä 3539c352d1baSImre Deak dev_priv->irq_mask = ~0; 35408ea0be4fSVille Syrjälä } 35418ea0be4fSVille Syrjälä 35427e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 35437e231dbeSJesse Barnes { 35442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 35457e231dbeSJesse Barnes 35467e231dbeSJesse Barnes if (!dev_priv) 35477e231dbeSJesse Barnes return; 35487e231dbeSJesse Barnes 3549843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3550843d0e7dSImre Deak 3551893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3552893fce8eSVille Syrjälä 35537e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3554f8b79e58SImre Deak 35558ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 35567e231dbeSJesse Barnes } 35577e231dbeSJesse Barnes 355843f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 355943f328d7SVille Syrjälä { 356043f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 356143f328d7SVille Syrjälä 356243f328d7SVille Syrjälä if (!dev_priv) 356343f328d7SVille Syrjälä return; 356443f328d7SVille Syrjälä 356543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 356643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 356743f328d7SVille Syrjälä 3568a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 356943f328d7SVille Syrjälä 3570a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 357143f328d7SVille Syrjälä 3572c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 357343f328d7SVille Syrjälä } 357443f328d7SVille Syrjälä 3575f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3576036a4a7dSZhenyu Wang { 35772d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 35784697995bSJesse Barnes 35794697995bSJesse Barnes if (!dev_priv) 35804697995bSJesse Barnes return; 35814697995bSJesse Barnes 3582be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3583036a4a7dSZhenyu Wang } 3584036a4a7dSZhenyu Wang 3585c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3586c2798b19SChris Wilson { 35872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3588c2798b19SChris Wilson int pipe; 3589c2798b19SChris Wilson 3590055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3591c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3592c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3593c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3594c2798b19SChris Wilson POSTING_READ16(IER); 3595c2798b19SChris Wilson } 3596c2798b19SChris Wilson 3597c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3598c2798b19SChris Wilson { 35992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3600c2798b19SChris Wilson 3601c2798b19SChris Wilson I915_WRITE16(EMR, 3602c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3603c2798b19SChris Wilson 3604c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3605c2798b19SChris Wilson dev_priv->irq_mask = 3606c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3607c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3608c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3609c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3610c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3611c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3612c2798b19SChris Wilson 3613c2798b19SChris Wilson I915_WRITE16(IER, 3614c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3615c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3616c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3617c2798b19SChris Wilson I915_USER_INTERRUPT); 3618c2798b19SChris Wilson POSTING_READ16(IER); 3619c2798b19SChris Wilson 3620379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3621379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3622d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3623755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3624755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3625d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3626379ef82dSDaniel Vetter 3627c2798b19SChris Wilson return 0; 3628c2798b19SChris Wilson } 3629c2798b19SChris Wilson 363090a72f87SVille Syrjälä /* 363190a72f87SVille Syrjälä * Returns true when a page flip has completed. 363290a72f87SVille Syrjälä */ 363390a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 36341f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 363590a72f87SVille Syrjälä { 36362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36371f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 363890a72f87SVille Syrjälä 36398d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 364090a72f87SVille Syrjälä return false; 364190a72f87SVille Syrjälä 364290a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3643d6bbafa1SChris Wilson goto check_page_flip; 364490a72f87SVille Syrjälä 364590a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 364690a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 364790a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 364890a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 364990a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 365090a72f87SVille Syrjälä */ 365190a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3652d6bbafa1SChris Wilson goto check_page_flip; 365390a72f87SVille Syrjälä 36547d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 365590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 365690a72f87SVille Syrjälä return true; 3657d6bbafa1SChris Wilson 3658d6bbafa1SChris Wilson check_page_flip: 3659d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3660d6bbafa1SChris Wilson return false; 366190a72f87SVille Syrjälä } 366290a72f87SVille Syrjälä 3663ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3664c2798b19SChris Wilson { 366545a83f84SDaniel Vetter struct drm_device *dev = arg; 36662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3667c2798b19SChris Wilson u16 iir, new_iir; 3668c2798b19SChris Wilson u32 pipe_stats[2]; 3669c2798b19SChris Wilson int pipe; 3670c2798b19SChris Wilson u16 flip_mask = 3671c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3672c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3673c2798b19SChris Wilson 36742dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36752dd2a883SImre Deak return IRQ_NONE; 36762dd2a883SImre Deak 3677c2798b19SChris Wilson iir = I915_READ16(IIR); 3678c2798b19SChris Wilson if (iir == 0) 3679c2798b19SChris Wilson return IRQ_NONE; 3680c2798b19SChris Wilson 3681c2798b19SChris Wilson while (iir & ~flip_mask) { 3682c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3683c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3684c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3685c2798b19SChris Wilson * interrupts (for non-MSI). 3686c2798b19SChris Wilson */ 3687222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3688c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3689aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3690c2798b19SChris Wilson 3691055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3692c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3693c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3694c2798b19SChris Wilson 3695c2798b19SChris Wilson /* 3696c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3697c2798b19SChris Wilson */ 36982d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3699c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3700c2798b19SChris Wilson } 3701222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3702c2798b19SChris Wilson 3703c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3704c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3705c2798b19SChris Wilson 3706c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3707c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3708c2798b19SChris Wilson 3709055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37101f1c2e24SVille Syrjälä int plane = pipe; 37113a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 37121f1c2e24SVille Syrjälä plane = !plane; 37131f1c2e24SVille Syrjälä 37144356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37151f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 37161f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3717c2798b19SChris Wilson 37184356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3719277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37202d9d2b0bSVille Syrjälä 37211f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37231f7247c0SDaniel Vetter pipe); 37244356d586SDaniel Vetter } 3725c2798b19SChris Wilson 3726c2798b19SChris Wilson iir = new_iir; 3727c2798b19SChris Wilson } 3728c2798b19SChris Wilson 3729c2798b19SChris Wilson return IRQ_HANDLED; 3730c2798b19SChris Wilson } 3731c2798b19SChris Wilson 3732c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3733c2798b19SChris Wilson { 37342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3735c2798b19SChris Wilson int pipe; 3736c2798b19SChris Wilson 3737055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3738c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3739c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3740c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3741c2798b19SChris Wilson } 3742c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3743c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3744c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3745c2798b19SChris Wilson } 3746c2798b19SChris Wilson 3747a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3748a266c7d5SChris Wilson { 37492d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3750a266c7d5SChris Wilson int pipe; 3751a266c7d5SChris Wilson 3752a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3753a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3754a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3755a266c7d5SChris Wilson } 3756a266c7d5SChris Wilson 375700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3758055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3759a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3760a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3761a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3762a266c7d5SChris Wilson POSTING_READ(IER); 3763a266c7d5SChris Wilson } 3764a266c7d5SChris Wilson 3765a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3766a266c7d5SChris Wilson { 37672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 376838bde180SChris Wilson u32 enable_mask; 3769a266c7d5SChris Wilson 377038bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 377138bde180SChris Wilson 377238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 377338bde180SChris Wilson dev_priv->irq_mask = 377438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 377538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 377638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 377738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 377838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 377938bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 378038bde180SChris Wilson 378138bde180SChris Wilson enable_mask = 378238bde180SChris Wilson I915_ASLE_INTERRUPT | 378338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 378638bde180SChris Wilson I915_USER_INTERRUPT; 378738bde180SChris Wilson 3788a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 378920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 379020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 379120afbda2SDaniel Vetter 3792a266c7d5SChris Wilson /* Enable in IER... */ 3793a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3794a266c7d5SChris Wilson /* and unmask in IMR */ 3795a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3796a266c7d5SChris Wilson } 3797a266c7d5SChris Wilson 3798a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3799a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3800a266c7d5SChris Wilson POSTING_READ(IER); 3801a266c7d5SChris Wilson 3802f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 380320afbda2SDaniel Vetter 3804379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3805379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3806d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3807755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3808755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3809d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3810379ef82dSDaniel Vetter 381120afbda2SDaniel Vetter return 0; 381220afbda2SDaniel Vetter } 381320afbda2SDaniel Vetter 381490a72f87SVille Syrjälä /* 381590a72f87SVille Syrjälä * Returns true when a page flip has completed. 381690a72f87SVille Syrjälä */ 381790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 381890a72f87SVille Syrjälä int plane, int pipe, u32 iir) 381990a72f87SVille Syrjälä { 38202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 382190a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 382290a72f87SVille Syrjälä 38238d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 382490a72f87SVille Syrjälä return false; 382590a72f87SVille Syrjälä 382690a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3827d6bbafa1SChris Wilson goto check_page_flip; 382890a72f87SVille Syrjälä 382990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 383090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 383190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 383290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 383390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 383490a72f87SVille Syrjälä */ 383590a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 3836d6bbafa1SChris Wilson goto check_page_flip; 383790a72f87SVille Syrjälä 38387d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 383990a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 384090a72f87SVille Syrjälä return true; 3841d6bbafa1SChris Wilson 3842d6bbafa1SChris Wilson check_page_flip: 3843d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3844d6bbafa1SChris Wilson return false; 384590a72f87SVille Syrjälä } 384690a72f87SVille Syrjälä 3847ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3848a266c7d5SChris Wilson { 384945a83f84SDaniel Vetter struct drm_device *dev = arg; 38502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38518291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 385238bde180SChris Wilson u32 flip_mask = 385338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 385438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 385538bde180SChris Wilson int pipe, ret = IRQ_NONE; 3856a266c7d5SChris Wilson 38572dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38582dd2a883SImre Deak return IRQ_NONE; 38592dd2a883SImre Deak 3860a266c7d5SChris Wilson iir = I915_READ(IIR); 386138bde180SChris Wilson do { 386238bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 38638291ee90SChris Wilson bool blc_event = false; 3864a266c7d5SChris Wilson 3865a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3866a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3867a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3868a266c7d5SChris Wilson * interrupts (for non-MSI). 3869a266c7d5SChris Wilson */ 3870222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3871a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3872aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3873a266c7d5SChris Wilson 3874055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3875a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3876a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3877a266c7d5SChris Wilson 387838bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3879a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3880a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 388138bde180SChris Wilson irq_received = true; 3882a266c7d5SChris Wilson } 3883a266c7d5SChris Wilson } 3884222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3885a266c7d5SChris Wilson 3886a266c7d5SChris Wilson if (!irq_received) 3887a266c7d5SChris Wilson break; 3888a266c7d5SChris Wilson 3889a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 389016c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 389116c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 389216c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3893a266c7d5SChris Wilson 389438bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3895a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3896a266c7d5SChris Wilson 3897a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3898a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3899a266c7d5SChris Wilson 3900055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 390138bde180SChris Wilson int plane = pipe; 39023a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 390338bde180SChris Wilson plane = !plane; 39045e2032d4SVille Syrjälä 390590a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 390690a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 390790a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3908a266c7d5SChris Wilson 3909a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3910a266c7d5SChris Wilson blc_event = true; 39114356d586SDaniel Vetter 39124356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3913277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39142d9d2b0bSVille Syrjälä 39151f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39161f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39171f7247c0SDaniel Vetter pipe); 3918a266c7d5SChris Wilson } 3919a266c7d5SChris Wilson 3920a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3921a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3922a266c7d5SChris Wilson 3923a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3924a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3925a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3926a266c7d5SChris Wilson * we would never get another interrupt. 3927a266c7d5SChris Wilson * 3928a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3929a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3930a266c7d5SChris Wilson * another one. 3931a266c7d5SChris Wilson * 3932a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3933a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3934a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3935a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3936a266c7d5SChris Wilson * stray interrupts. 3937a266c7d5SChris Wilson */ 393838bde180SChris Wilson ret = IRQ_HANDLED; 3939a266c7d5SChris Wilson iir = new_iir; 394038bde180SChris Wilson } while (iir & ~flip_mask); 3941a266c7d5SChris Wilson 3942a266c7d5SChris Wilson return ret; 3943a266c7d5SChris Wilson } 3944a266c7d5SChris Wilson 3945a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3946a266c7d5SChris Wilson { 39472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3948a266c7d5SChris Wilson int pipe; 3949a266c7d5SChris Wilson 3950a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3951a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3952a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3953a266c7d5SChris Wilson } 3954a266c7d5SChris Wilson 395500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 3956055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 395755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3958a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 395955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 396055b39755SChris Wilson } 3961a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3962a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3963a266c7d5SChris Wilson 3964a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3965a266c7d5SChris Wilson } 3966a266c7d5SChris Wilson 3967a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3968a266c7d5SChris Wilson { 39692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3970a266c7d5SChris Wilson int pipe; 3971a266c7d5SChris Wilson 3972a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3973a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3974a266c7d5SChris Wilson 3975a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3976055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3977a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3978a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3979a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3980a266c7d5SChris Wilson POSTING_READ(IER); 3981a266c7d5SChris Wilson } 3982a266c7d5SChris Wilson 3983a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3984a266c7d5SChris Wilson { 39852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3986bbba0a97SChris Wilson u32 enable_mask; 3987a266c7d5SChris Wilson u32 error_mask; 3988a266c7d5SChris Wilson 3989a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3990bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3991adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3992bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3993bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3994bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3995bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3996bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3997bbba0a97SChris Wilson 3998bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 399921ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 400021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4001bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4002bbba0a97SChris Wilson 4003bbba0a97SChris Wilson if (IS_G4X(dev)) 4004bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4005a266c7d5SChris Wilson 4006b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4007b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4008d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4009755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4010755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4011755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4012d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4013a266c7d5SChris Wilson 4014a266c7d5SChris Wilson /* 4015a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4016a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4017a266c7d5SChris Wilson */ 4018a266c7d5SChris Wilson if (IS_G4X(dev)) { 4019a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4020a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4021a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4022a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4023a266c7d5SChris Wilson } else { 4024a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4025a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4026a266c7d5SChris Wilson } 4027a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4028a266c7d5SChris Wilson 4029a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4030a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4031a266c7d5SChris Wilson POSTING_READ(IER); 4032a266c7d5SChris Wilson 403320afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 403420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 403520afbda2SDaniel Vetter 4036f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 403720afbda2SDaniel Vetter 403820afbda2SDaniel Vetter return 0; 403920afbda2SDaniel Vetter } 404020afbda2SDaniel Vetter 4041bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 404220afbda2SDaniel Vetter { 40432d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4044cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 404520afbda2SDaniel Vetter u32 hotplug_en; 404620afbda2SDaniel Vetter 4047b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4048b5ea2d56SDaniel Vetter 4049bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4050bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4051adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4052e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4053b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4054cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4055cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4056a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4057a266c7d5SChris Wilson to generate a spurious hotplug event about three 4058a266c7d5SChris Wilson seconds later. So just do it once. 4059a266c7d5SChris Wilson */ 4060a266c7d5SChris Wilson if (IS_G4X(dev)) 4061a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 406285fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4063a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4064a266c7d5SChris Wilson 4065a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4066a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4067a266c7d5SChris Wilson } 4068a266c7d5SChris Wilson 4069ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4070a266c7d5SChris Wilson { 407145a83f84SDaniel Vetter struct drm_device *dev = arg; 40722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4073a266c7d5SChris Wilson u32 iir, new_iir; 4074a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4075a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 407621ad8330SVille Syrjälä u32 flip_mask = 407721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 407821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4079a266c7d5SChris Wilson 40802dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40812dd2a883SImre Deak return IRQ_NONE; 40822dd2a883SImre Deak 4083a266c7d5SChris Wilson iir = I915_READ(IIR); 4084a266c7d5SChris Wilson 4085a266c7d5SChris Wilson for (;;) { 4086501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 40872c8ba29fSChris Wilson bool blc_event = false; 40882c8ba29fSChris Wilson 4089a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4090a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4091a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4092a266c7d5SChris Wilson * interrupts (for non-MSI). 4093a266c7d5SChris Wilson */ 4094222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4095a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4096aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4097a266c7d5SChris Wilson 4098055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4099a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4100a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4101a266c7d5SChris Wilson 4102a266c7d5SChris Wilson /* 4103a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4104a266c7d5SChris Wilson */ 4105a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4106a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4107501e01d7SVille Syrjälä irq_received = true; 4108a266c7d5SChris Wilson } 4109a266c7d5SChris Wilson } 4110222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4111a266c7d5SChris Wilson 4112a266c7d5SChris Wilson if (!irq_received) 4113a266c7d5SChris Wilson break; 4114a266c7d5SChris Wilson 4115a266c7d5SChris Wilson ret = IRQ_HANDLED; 4116a266c7d5SChris Wilson 4117a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 411816c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 411916c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4120a266c7d5SChris Wilson 412121ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4122a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4123a266c7d5SChris Wilson 4124a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4125a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4126a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4127a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4128a266c7d5SChris Wilson 4129055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41302c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 413190a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 413290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4133a266c7d5SChris Wilson 4134a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4135a266c7d5SChris Wilson blc_event = true; 41364356d586SDaniel Vetter 41374356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4138277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4139a266c7d5SChris Wilson 41401f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 41411f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 41422d9d2b0bSVille Syrjälä } 4143a266c7d5SChris Wilson 4144a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4145a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4146a266c7d5SChris Wilson 4147515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4148515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4149515ac2bbSDaniel Vetter 4150a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4151a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4152a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4153a266c7d5SChris Wilson * we would never get another interrupt. 4154a266c7d5SChris Wilson * 4155a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4156a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4157a266c7d5SChris Wilson * another one. 4158a266c7d5SChris Wilson * 4159a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4160a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4161a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4162a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4163a266c7d5SChris Wilson * stray interrupts. 4164a266c7d5SChris Wilson */ 4165a266c7d5SChris Wilson iir = new_iir; 4166a266c7d5SChris Wilson } 4167a266c7d5SChris Wilson 4168a266c7d5SChris Wilson return ret; 4169a266c7d5SChris Wilson } 4170a266c7d5SChris Wilson 4171a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4172a266c7d5SChris Wilson { 41732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4174a266c7d5SChris Wilson int pipe; 4175a266c7d5SChris Wilson 4176a266c7d5SChris Wilson if (!dev_priv) 4177a266c7d5SChris Wilson return; 4178a266c7d5SChris Wilson 4179a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4180a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4181a266c7d5SChris Wilson 4182a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4183055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4184a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4185a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4186a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4187a266c7d5SChris Wilson 4188055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4189a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4190a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4191a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4192a266c7d5SChris Wilson } 4193a266c7d5SChris Wilson 41944cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4195ac4c16c5SEgbert Eich { 41966323751dSImre Deak struct drm_i915_private *dev_priv = 41976323751dSImre Deak container_of(work, typeof(*dev_priv), 41986323751dSImre Deak hotplug_reenable_work.work); 4199ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4200ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4201ac4c16c5SEgbert Eich int i; 4202ac4c16c5SEgbert Eich 42036323751dSImre Deak intel_runtime_pm_get(dev_priv); 42046323751dSImre Deak 42054cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4206ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4207ac4c16c5SEgbert Eich struct drm_connector *connector; 4208ac4c16c5SEgbert Eich 4209ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4210ac4c16c5SEgbert Eich continue; 4211ac4c16c5SEgbert Eich 4212ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4213ac4c16c5SEgbert Eich 4214ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4215ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4216ac4c16c5SEgbert Eich 4217ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4218ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4219ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4220c23cc417SJani Nikula connector->name); 4221ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4222ac4c16c5SEgbert Eich if (!connector->polled) 4223ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4224ac4c16c5SEgbert Eich } 4225ac4c16c5SEgbert Eich } 4226ac4c16c5SEgbert Eich } 4227ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4228ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 42294cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 42306323751dSImre Deak 42316323751dSImre Deak intel_runtime_pm_put(dev_priv); 4232ac4c16c5SEgbert Eich } 4233ac4c16c5SEgbert Eich 4234fca52a55SDaniel Vetter /** 4235fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4236fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4237fca52a55SDaniel Vetter * 4238fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4239fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4240fca52a55SDaniel Vetter */ 4241b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4242f71d4af4SJesse Barnes { 4243b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 42448b2e326dSChris Wilson 42458b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 424613cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 4247c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4248a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 42498b2e326dSChris Wilson 4250a6706b45SDeepak S /* Let's track the enabled rps events */ 4251b963291cSDaniel Vetter if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) 42526c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 42536f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 425431685c25SDeepak S else 4255a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4256a6706b45SDeepak S 4257737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4258737b1506SChris Wilson i915_hangcheck_elapsed); 42596323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 42604cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 426161bac78eSDaniel Vetter 426297a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 42639ee32feaSDaniel Vetter 4264b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 42654cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 42664cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4267b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4268f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4269f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4270391f75e2SVille Syrjälä } else { 4271391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4272391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4273f71d4af4SJesse Barnes } 4274f71d4af4SJesse Barnes 427521da2700SVille Syrjälä /* 427621da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 427721da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 427821da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 427921da2700SVille Syrjälä */ 4280b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 428121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 428221da2700SVille Syrjälä 4283f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4284f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4285f71d4af4SJesse Barnes 4286b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 428743f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 428843f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 428943f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 429043f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 429143f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 429243f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 429343f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4294b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 42957e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 42967e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 42977e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 42987e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 42997e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 43007e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4301fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4302b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4303abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4304723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4305abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4306abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4307abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4308abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4309abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4310f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4311f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4312723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4313f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4314f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4315f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4316f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 431782a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4318f71d4af4SJesse Barnes } else { 4319b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4320c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4321c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4322c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4323c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4324b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4325a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4326a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4327a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4328a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4329c2798b19SChris Wilson } else { 4330a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4331a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4332a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4333a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4334c2798b19SChris Wilson } 4335778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4336778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4337f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4338f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4339f71d4af4SJesse Barnes } 4340f71d4af4SJesse Barnes } 434120afbda2SDaniel Vetter 4342fca52a55SDaniel Vetter /** 4343fca52a55SDaniel Vetter * intel_hpd_init - initializes and enables hpd support 4344fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4345fca52a55SDaniel Vetter * 4346fca52a55SDaniel Vetter * This function enables the hotplug support. It requires that interrupts have 4347fca52a55SDaniel Vetter * already been enabled with intel_irq_init_hw(). From this point on hotplug and 4348fca52a55SDaniel Vetter * poll request can run concurrently to other code, so locking rules must be 4349fca52a55SDaniel Vetter * obeyed. 4350fca52a55SDaniel Vetter * 4351fca52a55SDaniel Vetter * This is a separate step from interrupt enabling to simplify the locking rules 4352fca52a55SDaniel Vetter * in the driver load and resume code. 4353fca52a55SDaniel Vetter */ 4354b963291cSDaniel Vetter void intel_hpd_init(struct drm_i915_private *dev_priv) 435520afbda2SDaniel Vetter { 4356b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 4357821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4358821450c6SEgbert Eich struct drm_connector *connector; 4359821450c6SEgbert Eich int i; 436020afbda2SDaniel Vetter 4361821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4362821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4363821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4364821450c6SEgbert Eich } 4365821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4366821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4367821450c6SEgbert Eich connector->polled = intel_connector->polled; 43680e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 43690e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 43700e32b39cSDave Airlie if (intel_connector->mst_port) 4371821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4372821450c6SEgbert Eich } 4373b5ea2d56SDaniel Vetter 4374b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4375b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4376d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 437720afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 437820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4379d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 438020afbda2SDaniel Vetter } 4381c67a470bSPaulo Zanoni 4382fca52a55SDaniel Vetter /** 4383fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4384fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4385fca52a55SDaniel Vetter * 4386fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4387fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4388fca52a55SDaniel Vetter * 4389fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4390fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4391fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4392fca52a55SDaniel Vetter */ 43932aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43942aeb7d3aSDaniel Vetter { 43952aeb7d3aSDaniel Vetter /* 43962aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43972aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43982aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43992aeb7d3aSDaniel Vetter */ 44002aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44012aeb7d3aSDaniel Vetter 44022aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 44032aeb7d3aSDaniel Vetter } 44042aeb7d3aSDaniel Vetter 4405fca52a55SDaniel Vetter /** 4406fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4407fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4408fca52a55SDaniel Vetter * 4409fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4410fca52a55SDaniel Vetter * resources acquired in the init functions. 4411fca52a55SDaniel Vetter */ 44122aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44132aeb7d3aSDaniel Vetter { 44142aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 44152aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 44162aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44172aeb7d3aSDaniel Vetter } 44182aeb7d3aSDaniel Vetter 4419fca52a55SDaniel Vetter /** 4420fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4421fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4422fca52a55SDaniel Vetter * 4423fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4424fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4425fca52a55SDaniel Vetter */ 4426b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4427c67a470bSPaulo Zanoni { 4428b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 44292aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44302dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4431c67a470bSPaulo Zanoni } 4432c67a470bSPaulo Zanoni 4433fca52a55SDaniel Vetter /** 4434fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4435fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4436fca52a55SDaniel Vetter * 4437fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4438fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4439fca52a55SDaniel Vetter */ 4440b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4441c67a470bSPaulo Zanoni { 44422aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4443b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4444b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4445c67a470bSPaulo Zanoni } 4446