xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 579de73b048a0a4c66c25a033ac76a2836e0cf73)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24243eaea13SPaulo Zanoni /**
24343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24443eaea13SPaulo Zanoni  * @dev_priv: driver private
24543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24743eaea13SPaulo Zanoni  */
24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
24943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25143eaea13SPaulo Zanoni {
25243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25343eaea13SPaulo Zanoni 
25415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25515a17aaeSDaniel Vetter 
2569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257c67a470bSPaulo Zanoni 		return;
258c67a470bSPaulo Zanoni 
25943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26843eaea13SPaulo Zanoni }
26943eaea13SPaulo Zanoni 
270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27143eaea13SPaulo Zanoni {
27243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27343eaea13SPaulo Zanoni }
27443eaea13SPaulo Zanoni 
275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276b900b949SImre Deak {
277b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278b900b949SImre Deak }
279b900b949SImre Deak 
280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281a72fbc3aSImre Deak {
282a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283a72fbc3aSImre Deak }
284a72fbc3aSImre Deak 
285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286b900b949SImre Deak {
287b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288b900b949SImre Deak }
289b900b949SImre Deak 
290edbfdb45SPaulo Zanoni /**
291edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
292edbfdb45SPaulo Zanoni  * @dev_priv: driver private
293edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
294edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
295edbfdb45SPaulo Zanoni  */
296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
298edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
299edbfdb45SPaulo Zanoni {
300605cd25bSPaulo Zanoni 	uint32_t new_val;
301edbfdb45SPaulo Zanoni 
30215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30315a17aaeSDaniel Vetter 
304edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
305edbfdb45SPaulo Zanoni 
306605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
307f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
308f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
309f52ecbcfSPaulo Zanoni 
310605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
311605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
312a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
314edbfdb45SPaulo Zanoni 	}
315f52ecbcfSPaulo Zanoni }
316edbfdb45SPaulo Zanoni 
317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
318edbfdb45SPaulo Zanoni {
3199939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3209939fba2SImre Deak 		return;
3219939fba2SImre Deak 
322edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
323edbfdb45SPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3269939fba2SImre Deak 				  uint32_t mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
3369939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
337edbfdb45SPaulo Zanoni }
338edbfdb45SPaulo Zanoni 
3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
3403cc134e3SImre Deak {
3413cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
342f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3433cc134e3SImre Deak 
3443cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3453cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3463cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3473cc134e3SImre Deak 	POSTING_READ(reg);
348096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3493cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3503cc134e3SImre Deak }
3513cc134e3SImre Deak 
352b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
353b900b949SImre Deak {
354b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
355b900b949SImre Deak 
356b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
35778e68d36SImre Deak 
358b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3593cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
360d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
36178e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
36278e68d36SImre Deak 				dev_priv->pm_rps_events);
363b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
36478e68d36SImre Deak 
365b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
366b900b949SImre Deak }
367b900b949SImre Deak 
36859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
36959d02a1fSImre Deak {
37059d02a1fSImre Deak 	/*
371f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
37259d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
373f24eeb19SImre Deak 	 *
374f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
37559d02a1fSImre Deak 	 */
37659d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
37759d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
37859d02a1fSImre Deak 
37959d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
38059d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
38159d02a1fSImre Deak 
38259d02a1fSImre Deak 	return mask;
38359d02a1fSImre Deak }
38459d02a1fSImre Deak 
385b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
386b900b949SImre Deak {
387b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
388b900b949SImre Deak 
389d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
390d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
391d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
392d4d70aa5SImre Deak 
393d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
394d4d70aa5SImre Deak 
3959939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3969939fba2SImre Deak 
39759d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3989939fba2SImre Deak 
3999939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
400b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401b900b949SImre Deak 				~dev_priv->pm_rps_events);
40258072ccbSImre Deak 
40358072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40458072ccbSImre Deak 
40558072ccbSImre Deak 	synchronize_irq(dev->irq);
406b900b949SImre Deak }
407b900b949SImre Deak 
4080961021aSBen Widawsky /**
4093a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4103a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4113a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4123a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4133a3b3c7dSVille Syrjälä  */
4143a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4153a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4163a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4173a3b3c7dSVille Syrjälä {
4183a3b3c7dSVille Syrjälä 	uint32_t new_val;
4193a3b3c7dSVille Syrjälä 	uint32_t old_val;
4203a3b3c7dSVille Syrjälä 
4213a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4223a3b3c7dSVille Syrjälä 
4233a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4243a3b3c7dSVille Syrjälä 
4253a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4263a3b3c7dSVille Syrjälä 		return;
4273a3b3c7dSVille Syrjälä 
4283a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4293a3b3c7dSVille Syrjälä 
4303a3b3c7dSVille Syrjälä 	new_val = old_val;
4313a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4323a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4333a3b3c7dSVille Syrjälä 
4343a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4353a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4363a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4373a3b3c7dSVille Syrjälä 	}
4383a3b3c7dSVille Syrjälä }
4393a3b3c7dSVille Syrjälä 
4403a3b3c7dSVille Syrjälä /**
441013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
442013d3752SVille Syrjälä  * @dev_priv: driver private
443013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
444013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
445013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
446013d3752SVille Syrjälä  */
447013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448013d3752SVille Syrjälä 			 enum pipe pipe,
449013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
450013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
451013d3752SVille Syrjälä {
452013d3752SVille Syrjälä 	uint32_t new_val;
453013d3752SVille Syrjälä 
454013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
455013d3752SVille Syrjälä 
456013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
457013d3752SVille Syrjälä 
458013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459013d3752SVille Syrjälä 		return;
460013d3752SVille Syrjälä 
461013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
462013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
463013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
464013d3752SVille Syrjälä 
465013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
466013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
467013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469013d3752SVille Syrjälä 	}
470013d3752SVille Syrjälä }
471013d3752SVille Syrjälä 
472013d3752SVille Syrjälä /**
473fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
474fee884edSDaniel Vetter  * @dev_priv: driver private
475fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
476fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
477fee884edSDaniel Vetter  */
47847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
480fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
481fee884edSDaniel Vetter {
482fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
483fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
484fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
485fee884edSDaniel Vetter 
48615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
48715a17aaeSDaniel Vetter 
488fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
489fee884edSDaniel Vetter 
4909df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
491c67a470bSPaulo Zanoni 		return;
492c67a470bSPaulo Zanoni 
493fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
494fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
495fee884edSDaniel Vetter }
4968664281bSPaulo Zanoni 
497b5ea642aSDaniel Vetter static void
498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5007c463586SKeith Packard {
501f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
502755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5037c463586SKeith Packard 
504b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
505d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
506b79480baSDaniel Vetter 
50704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
50804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
50904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
51004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
511755e9019SImre Deak 		return;
512755e9019SImre Deak 
513755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
51446c06a30SVille Syrjälä 		return;
51546c06a30SVille Syrjälä 
51691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
51791d181ddSImre Deak 
5187c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
519755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
52046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5213143a2bfSChris Wilson 	POSTING_READ(reg);
5227c463586SKeith Packard }
5237c463586SKeith Packard 
524b5ea642aSDaniel Vetter static void
525755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5277c463586SKeith Packard {
528f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
529755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5307c463586SKeith Packard 
531b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
532d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
533b79480baSDaniel Vetter 
53404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
53504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
53604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
53704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
53846c06a30SVille Syrjälä 		return;
53946c06a30SVille Syrjälä 
540755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
541755e9019SImre Deak 		return;
542755e9019SImre Deak 
54391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
54491d181ddSImre Deak 
545755e9019SImre Deak 	pipestat &= ~enable_mask;
54646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5473143a2bfSChris Wilson 	POSTING_READ(reg);
5487c463586SKeith Packard }
5497c463586SKeith Packard 
55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
55110c59c51SImre Deak {
55210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
55310c59c51SImre Deak 
55410c59c51SImre Deak 	/*
555724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
556724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
55710c59c51SImre Deak 	 */
55810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
55910c59c51SImre Deak 		return 0;
560724a6905SVille Syrjälä 	/*
561724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
563724a6905SVille Syrjälä 	 */
564724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565724a6905SVille Syrjälä 		return 0;
56610c59c51SImre Deak 
56710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
56810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
56910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
57010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
57110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
57210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
57310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
57410c59c51SImre Deak 
57510c59c51SImre Deak 	return enable_mask;
57610c59c51SImre Deak }
57710c59c51SImre Deak 
578755e9019SImre Deak void
579755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580755e9019SImre Deak 		     u32 status_mask)
581755e9019SImre Deak {
582755e9019SImre Deak 	u32 enable_mask;
583755e9019SImre Deak 
584666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
58510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58610c59c51SImre Deak 							   status_mask);
58710c59c51SImre Deak 	else
588755e9019SImre Deak 		enable_mask = status_mask << 16;
589755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590755e9019SImre Deak }
591755e9019SImre Deak 
592755e9019SImre Deak void
593755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594755e9019SImre Deak 		      u32 status_mask)
595755e9019SImre Deak {
596755e9019SImre Deak 	u32 enable_mask;
597755e9019SImre Deak 
598666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
59910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
60010c59c51SImre Deak 							   status_mask);
60110c59c51SImre Deak 	else
602755e9019SImre Deak 		enable_mask = status_mask << 16;
603755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604755e9019SImre Deak }
605755e9019SImre Deak 
606c0e09200SDave Airlie /**
607f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
608468f9d29SJavier Martinez Canillas  * @dev: drm device
60901c66889SZhao Yakui  */
610f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
61101c66889SZhao Yakui {
6122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6131ec14ad3SChris Wilson 
614f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615f49e38ddSJani Nikula 		return;
616f49e38ddSJani Nikula 
61713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
61801c66889SZhao Yakui 
619755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
620a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6213b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
622755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6231ec14ad3SChris Wilson 
62413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
62501c66889SZhao Yakui }
62601c66889SZhao Yakui 
627f75f3746SVille Syrjälä /*
628f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
629f75f3746SVille Syrjälä  * around the vertical blanking period.
630f75f3746SVille Syrjälä  *
631f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
632f75f3746SVille Syrjälä  *  vblank_start >= 3
633f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
634f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
635f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
636f75f3746SVille Syrjälä  *
637f75f3746SVille Syrjälä  *           start of vblank:
638f75f3746SVille Syrjälä  *           latch double buffered registers
639f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
640f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
641f75f3746SVille Syrjälä  *           |
642f75f3746SVille Syrjälä  *           |          frame start:
643f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
644f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
645f75f3746SVille Syrjälä  *           |          |
646f75f3746SVille Syrjälä  *           |          |  start of vsync:
647f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
648f75f3746SVille Syrjälä  *           |          |  |
649f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
650f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
651f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
652f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
653f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656f75f3746SVille Syrjälä  *       |          |                                         |
657f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
658f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
659f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
660f75f3746SVille Syrjälä  *
661f75f3746SVille Syrjälä  * x  = horizontal active
662f75f3746SVille Syrjälä  * _  = horizontal blanking
663f75f3746SVille Syrjälä  * hs = horizontal sync
664f75f3746SVille Syrjälä  * va = vertical active
665f75f3746SVille Syrjälä  * vb = vertical blanking
666f75f3746SVille Syrjälä  * vs = vertical sync
667f75f3746SVille Syrjälä  * vbs = vblank_start (number)
668f75f3746SVille Syrjälä  *
669f75f3746SVille Syrjälä  * Summary:
670f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
671f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
672f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
673f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
674f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
675f75f3746SVille Syrjälä  */
676f75f3746SVille Syrjälä 
67788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6784cdb83ecSVille Syrjälä {
6794cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6804cdb83ecSVille Syrjälä 	return 0;
6814cdb83ecSVille Syrjälä }
6824cdb83ecSVille Syrjälä 
68342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
68442f52ef8SKeith Packard  * we use as a pipe index
68542f52ef8SKeith Packard  */
68688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6870a3e67a4SJesse Barnes {
6882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
689f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6900b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
691391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
692391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
693fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
694391f75e2SVille Syrjälä 
6950b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6960b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6970b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6980b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6990b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
700391f75e2SVille Syrjälä 
7010b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7020b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7030b2a8e09SVille Syrjälä 
7040b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7050b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7060b2a8e09SVille Syrjälä 
7079db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7089db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7095eddb70bSChris Wilson 
7100a3e67a4SJesse Barnes 	/*
7110a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7120a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7130a3e67a4SJesse Barnes 	 * register.
7140a3e67a4SJesse Barnes 	 */
7150a3e67a4SJesse Barnes 	do {
7165eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
717391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7185eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7190a3e67a4SJesse Barnes 	} while (high1 != high2);
7200a3e67a4SJesse Barnes 
7215eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
722391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7235eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
724391f75e2SVille Syrjälä 
725391f75e2SVille Syrjälä 	/*
726391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
727391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
728391f75e2SVille Syrjälä 	 * counter against vblank start.
729391f75e2SVille Syrjälä 	 */
730edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7310a3e67a4SJesse Barnes }
7320a3e67a4SJesse Barnes 
733974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7349880b7a5SJesse Barnes {
7352d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7369880b7a5SJesse Barnes 
737649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7389880b7a5SJesse Barnes }
7399880b7a5SJesse Barnes 
74075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
741a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742a225f079SVille Syrjälä {
743a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
744a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
745fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
746a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
74780715b2fSVille Syrjälä 	int position, vtotal;
748a225f079SVille Syrjälä 
74980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
750a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751a225f079SVille Syrjälä 		vtotal /= 2;
752a225f079SVille Syrjälä 
753a225f079SVille Syrjälä 	if (IS_GEN2(dev))
75475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
755a225f079SVille Syrjälä 	else
75675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
757a225f079SVille Syrjälä 
758a225f079SVille Syrjälä 	/*
75941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
76041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
76141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
76241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
76341b578fbSJesse Barnes 	 *
76441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
76541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
76641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
76741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
76841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
76941b578fbSJesse Barnes 	 */
770b2916819SMaarten Lankhorst 	if (HAS_DDI(dev) && !position) {
77141b578fbSJesse Barnes 		int i, temp;
77241b578fbSJesse Barnes 
77341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
77441b578fbSJesse Barnes 			udelay(1);
77541b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
77641b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
77741b578fbSJesse Barnes 			if (temp != position) {
77841b578fbSJesse Barnes 				position = temp;
77941b578fbSJesse Barnes 				break;
78041b578fbSJesse Barnes 			}
78141b578fbSJesse Barnes 		}
78241b578fbSJesse Barnes 	}
78341b578fbSJesse Barnes 
78441b578fbSJesse Barnes 	/*
78580715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
78680715b2fSVille Syrjälä 	 * scanline_offset adjustment.
787a225f079SVille Syrjälä 	 */
78880715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
789a225f079SVille Syrjälä }
790a225f079SVille Syrjälä 
79188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
792abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7933bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7943bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7950af7e4dfSMario Kleiner {
796c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
797c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7993aa18df8SVille Syrjälä 	int position;
80078e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8010af7e4dfSMario Kleiner 	bool in_vbl = true;
8020af7e4dfSMario Kleiner 	int ret = 0;
803ad3543edSMario Kleiner 	unsigned long irqflags;
8040af7e4dfSMario Kleiner 
805fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8060af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8079db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8080af7e4dfSMario Kleiner 		return 0;
8090af7e4dfSMario Kleiner 	}
8100af7e4dfSMario Kleiner 
811c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
81278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
813c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
814c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
815c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8160af7e4dfSMario Kleiner 
817d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
819d31faf65SVille Syrjälä 		vbl_end /= 2;
820d31faf65SVille Syrjälä 		vtotal /= 2;
821d31faf65SVille Syrjälä 	}
822d31faf65SVille Syrjälä 
823c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824c2baf4b7SVille Syrjälä 
825ad3543edSMario Kleiner 	/*
826ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
827ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
828ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
829ad3543edSMario Kleiner 	 */
830ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
831ad3543edSMario Kleiner 
832ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833ad3543edSMario Kleiner 
834ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
835ad3543edSMario Kleiner 	if (stime)
836ad3543edSMario Kleiner 		*stime = ktime_get();
837ad3543edSMario Kleiner 
8387c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8390af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8400af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8410af7e4dfSMario Kleiner 		 */
842a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8430af7e4dfSMario Kleiner 	} else {
8440af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8450af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8460af7e4dfSMario Kleiner 		 * scanout position.
8470af7e4dfSMario Kleiner 		 */
84875aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8490af7e4dfSMario Kleiner 
8503aa18df8SVille Syrjälä 		/* convert to pixel counts */
8513aa18df8SVille Syrjälä 		vbl_start *= htotal;
8523aa18df8SVille Syrjälä 		vbl_end *= htotal;
8533aa18df8SVille Syrjälä 		vtotal *= htotal;
85478e8fc6bSVille Syrjälä 
85578e8fc6bSVille Syrjälä 		/*
8567e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8577e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8587e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8597e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8607e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8617e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8627e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8637e78f1cbSVille Syrjälä 		 */
8647e78f1cbSVille Syrjälä 		if (position >= vtotal)
8657e78f1cbSVille Syrjälä 			position = vtotal - 1;
8667e78f1cbSVille Syrjälä 
8677e78f1cbSVille Syrjälä 		/*
86878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
86978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
87078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
87178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
87278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
87378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
87478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
87578e8fc6bSVille Syrjälä 		 */
87678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8773aa18df8SVille Syrjälä 	}
8783aa18df8SVille Syrjälä 
879ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
880ad3543edSMario Kleiner 	if (etime)
881ad3543edSMario Kleiner 		*etime = ktime_get();
882ad3543edSMario Kleiner 
883ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884ad3543edSMario Kleiner 
885ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886ad3543edSMario Kleiner 
8873aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8883aa18df8SVille Syrjälä 
8893aa18df8SVille Syrjälä 	/*
8903aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8913aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8923aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8933aa18df8SVille Syrjälä 	 * up since vbl_end.
8943aa18df8SVille Syrjälä 	 */
8953aa18df8SVille Syrjälä 	if (position >= vbl_start)
8963aa18df8SVille Syrjälä 		position -= vbl_end;
8973aa18df8SVille Syrjälä 	else
8983aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8993aa18df8SVille Syrjälä 
9007c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9013aa18df8SVille Syrjälä 		*vpos = position;
9023aa18df8SVille Syrjälä 		*hpos = 0;
9033aa18df8SVille Syrjälä 	} else {
9040af7e4dfSMario Kleiner 		*vpos = position / htotal;
9050af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9060af7e4dfSMario Kleiner 	}
9070af7e4dfSMario Kleiner 
9080af7e4dfSMario Kleiner 	/* In vblank? */
9090af7e4dfSMario Kleiner 	if (in_vbl)
9103d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9110af7e4dfSMario Kleiner 
9120af7e4dfSMario Kleiner 	return ret;
9130af7e4dfSMario Kleiner }
9140af7e4dfSMario Kleiner 
915a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
916a225f079SVille Syrjälä {
917a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918a225f079SVille Syrjälä 	unsigned long irqflags;
919a225f079SVille Syrjälä 	int position;
920a225f079SVille Syrjälä 
921a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
923a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924a225f079SVille Syrjälä 
925a225f079SVille Syrjälä 	return position;
926a225f079SVille Syrjälä }
927a225f079SVille Syrjälä 
92888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9290af7e4dfSMario Kleiner 			      int *max_error,
9300af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9310af7e4dfSMario Kleiner 			      unsigned flags)
9320af7e4dfSMario Kleiner {
9334041b853SChris Wilson 	struct drm_crtc *crtc;
9340af7e4dfSMario Kleiner 
93588e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
93688e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9370af7e4dfSMario Kleiner 		return -EINVAL;
9380af7e4dfSMario Kleiner 	}
9390af7e4dfSMario Kleiner 
9400af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9414041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9424041b853SChris Wilson 	if (crtc == NULL) {
94388e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9444041b853SChris Wilson 		return -EINVAL;
9454041b853SChris Wilson 	}
9464041b853SChris Wilson 
947fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
94888e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9494041b853SChris Wilson 		return -EBUSY;
9504041b853SChris Wilson 	}
9510af7e4dfSMario Kleiner 
9520af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9534041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9544041b853SChris Wilson 						     vblank_time, flags,
955fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9560af7e4dfSMario Kleiner }
9570af7e4dfSMario Kleiner 
958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
959f97108d1SJesse Barnes {
9602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
961b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9629270388eSDaniel Vetter 	u8 new_delay;
9639270388eSDaniel Vetter 
964d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
965f97108d1SJesse Barnes 
96673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
96773edd18fSDaniel Vetter 
96820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9699270388eSDaniel Vetter 
9707648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
971b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
972b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
973f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
974f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
975f97108d1SJesse Barnes 
976f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
977b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
97820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
97920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
98020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
98120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
982b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
987f97108d1SJesse Barnes 	}
988f97108d1SJesse Barnes 
9897648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
99020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
991f97108d1SJesse Barnes 
992d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9939270388eSDaniel Vetter 
994f97108d1SJesse Barnes 	return;
995f97108d1SJesse Barnes }
996f97108d1SJesse Barnes 
9970bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
998549f7365SChris Wilson {
999117897f4STvrtko Ursulin 	if (!intel_engine_initialized(engine))
1000475553deSChris Wilson 		return;
1001475553deSChris Wilson 
10020bc40be8STvrtko Ursulin 	trace_i915_gem_request_notify(engine);
10039862e600SChris Wilson 
10040bc40be8STvrtko Ursulin 	wake_up_all(&engine->irq_queue);
1005549f7365SChris Wilson }
1006549f7365SChris Wilson 
100743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
100843cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
100931685c25SDeepak S {
101043cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
101143cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
101243cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
101331685c25SDeepak S }
101431685c25SDeepak S 
101543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
101643cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
101743cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
101843cf3bf0SChris Wilson 			 int threshold)
101931685c25SDeepak S {
102043cf3bf0SChris Wilson 	u64 time, c0;
10217bad74d5SVille Syrjälä 	unsigned int mul = 100;
102231685c25SDeepak S 
102343cf3bf0SChris Wilson 	if (old->cz_clock == 0)
102443cf3bf0SChris Wilson 		return false;
102531685c25SDeepak S 
10267bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10277bad74d5SVille Syrjälä 		mul <<= 8;
10287bad74d5SVille Syrjälä 
102943cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10307bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
103131685c25SDeepak S 
103243cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
103343cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
103443cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
103543cf3bf0SChris Wilson 	 */
103643cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
103743cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10387bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
103931685c25SDeepak S 
104043cf3bf0SChris Wilson 	return c0 >= time;
104131685c25SDeepak S }
104231685c25SDeepak S 
104343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
104443cf3bf0SChris Wilson {
104543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
104643cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
104743cf3bf0SChris Wilson }
104843cf3bf0SChris Wilson 
104943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
105043cf3bf0SChris Wilson {
105143cf3bf0SChris Wilson 	struct intel_rps_ei now;
105243cf3bf0SChris Wilson 	u32 events = 0;
105343cf3bf0SChris Wilson 
10546f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
105543cf3bf0SChris Wilson 		return 0;
105643cf3bf0SChris Wilson 
105743cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
105843cf3bf0SChris Wilson 	if (now.cz_clock == 0)
105943cf3bf0SChris Wilson 		return 0;
106031685c25SDeepak S 
106143cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
106243cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
106343cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10648fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
106543cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
106643cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
106731685c25SDeepak S 	}
106831685c25SDeepak S 
106943cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
107043cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
107143cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10728fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
107343cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
107443cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
107543cf3bf0SChris Wilson 	}
107643cf3bf0SChris Wilson 
107743cf3bf0SChris Wilson 	return events;
107831685c25SDeepak S }
107931685c25SDeepak S 
1080f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1081f5a4c67dSChris Wilson {
1082e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
1083f5a4c67dSChris Wilson 
1084b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
1085e2f80391STvrtko Ursulin 		if (engine->irq_refcount)
1086f5a4c67dSChris Wilson 			return true;
1087f5a4c67dSChris Wilson 
1088f5a4c67dSChris Wilson 	return false;
1089f5a4c67dSChris Wilson }
1090f5a4c67dSChris Wilson 
10914912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10923b8d8d91SJesse Barnes {
10932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10942d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10958d3afd7dSChris Wilson 	bool client_boost;
10968d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1097edbfdb45SPaulo Zanoni 	u32 pm_iir;
10983b8d8d91SJesse Barnes 
109959cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1100d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1101d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1102d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1103d4d70aa5SImre Deak 		return;
1104d4d70aa5SImre Deak 	}
11051f814dacSImre Deak 
11061f814dacSImre Deak 	/*
11071f814dacSImre Deak 	 * The RPS work is synced during runtime suspend, we don't require a
11081f814dacSImre Deak 	 * wakeref. TODO: instead of disabling the asserts make sure that we
11091f814dacSImre Deak 	 * always hold an RPM reference while the work is running.
11101f814dacSImre Deak 	 */
11111f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11121f814dacSImre Deak 
1113c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1114c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1115a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1116480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11178d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11188d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
111959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11204912d041SBen Widawsky 
112160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1122a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
112360611c13SPaulo Zanoni 
11248d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11251f814dacSImre Deak 		goto out;
11263b8d8d91SJesse Barnes 
11274fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11287b9e0ae6SChris Wilson 
112943cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
113043cf3bf0SChris Wilson 
1131dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1132edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11338d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11348d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11358d3afd7dSChris Wilson 
11368d3afd7dSChris Wilson 	if (client_boost) {
11378d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11388d3afd7dSChris Wilson 		adj = 0;
11398d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1140dd75fdc8SChris Wilson 		if (adj > 0)
1141dd75fdc8SChris Wilson 			adj *= 2;
1142edcf284bSChris Wilson 		else /* CHV needs even encode values */
1143edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11447425034aSVille Syrjälä 		/*
11457425034aSVille Syrjälä 		 * For better performance, jump directly
11467425034aSVille Syrjälä 		 * to RPe if we're below it.
11477425034aSVille Syrjälä 		 */
1148edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1149b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1150edcf284bSChris Wilson 			adj = 0;
1151edcf284bSChris Wilson 		}
1152f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1153f5a4c67dSChris Wilson 		adj = 0;
1154dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1155b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1156b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1157dd75fdc8SChris Wilson 		else
1158b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1159dd75fdc8SChris Wilson 		adj = 0;
1160dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1161dd75fdc8SChris Wilson 		if (adj < 0)
1162dd75fdc8SChris Wilson 			adj *= 2;
1163edcf284bSChris Wilson 		else /* CHV needs even encode values */
1164edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1165dd75fdc8SChris Wilson 	} else { /* unknown event */
1166edcf284bSChris Wilson 		adj = 0;
1167dd75fdc8SChris Wilson 	}
11683b8d8d91SJesse Barnes 
1169edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1170edcf284bSChris Wilson 
117179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117279249636SBen Widawsky 	 * interrupt
117379249636SBen Widawsky 	 */
1174edcf284bSChris Wilson 	new_delay += adj;
11758d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
117627544369SDeepak S 
1177ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
11783b8d8d91SJesse Barnes 
11794fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11801f814dacSImre Deak out:
11811f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11823b8d8d91SJesse Barnes }
11833b8d8d91SJesse Barnes 
1184e3689190SBen Widawsky 
1185e3689190SBen Widawsky /**
1186e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1187e3689190SBen Widawsky  * occurred.
1188e3689190SBen Widawsky  * @work: workqueue struct
1189e3689190SBen Widawsky  *
1190e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1191e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1192e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1193e3689190SBen Widawsky  */
1194e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1195e3689190SBen Widawsky {
11962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11972d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1198e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
119935a85ac6SBen Widawsky 	char *parity_event[6];
1200e3689190SBen Widawsky 	uint32_t misccpctl;
120135a85ac6SBen Widawsky 	uint8_t slice = 0;
1202e3689190SBen Widawsky 
1203e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1204e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1205e3689190SBen Widawsky 	 * any time we access those registers.
1206e3689190SBen Widawsky 	 */
1207e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1208e3689190SBen Widawsky 
120935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
121035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
121135a85ac6SBen Widawsky 		goto out;
121235a85ac6SBen Widawsky 
1213e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1214e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1215e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1216e3689190SBen Widawsky 
121735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1218f0f59a00SVille Syrjälä 		i915_reg_t reg;
121935a85ac6SBen Widawsky 
122035a85ac6SBen Widawsky 		slice--;
122135a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
122235a85ac6SBen Widawsky 			break;
122335a85ac6SBen Widawsky 
122435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
122535a85ac6SBen Widawsky 
12266fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
122735a85ac6SBen Widawsky 
122835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1229e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1230e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1231e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1232e3689190SBen Widawsky 
123335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
123435a85ac6SBen Widawsky 		POSTING_READ(reg);
1235e3689190SBen Widawsky 
1236cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1237e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1238e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1239e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
124035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
124135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1242e3689190SBen Widawsky 
12435bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1244e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1245e3689190SBen Widawsky 
124635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
124735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1248e3689190SBen Widawsky 
124935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1250e3689190SBen Widawsky 		kfree(parity_event[3]);
1251e3689190SBen Widawsky 		kfree(parity_event[2]);
1252e3689190SBen Widawsky 		kfree(parity_event[1]);
1253e3689190SBen Widawsky 	}
1254e3689190SBen Widawsky 
125535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
125635a85ac6SBen Widawsky 
125735a85ac6SBen Widawsky out:
125835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12594cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1260480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
12614cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
126235a85ac6SBen Widawsky 
126335a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
126435a85ac6SBen Widawsky }
126535a85ac6SBen Widawsky 
126635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1267e3689190SBen Widawsky {
12682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1269e3689190SBen Widawsky 
1270040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1271e3689190SBen Widawsky 		return;
1272e3689190SBen Widawsky 
1273d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1274480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1275d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1276e3689190SBen Widawsky 
127735a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
127835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
127935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
128035a85ac6SBen Widawsky 
128135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
128235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
128335a85ac6SBen Widawsky 
1284a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1285e3689190SBen Widawsky }
1286e3689190SBen Widawsky 
1287f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1288f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1289f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1290f1af8fc1SPaulo Zanoni {
1291f1af8fc1SPaulo Zanoni 	if (gt_iir &
1292f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
12934a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1294f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12954a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1296f1af8fc1SPaulo Zanoni }
1297f1af8fc1SPaulo Zanoni 
1298e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1299e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1300e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1301e7b4c6b1SDaniel Vetter {
1302e7b4c6b1SDaniel Vetter 
1303cc609d5dSBen Widawsky 	if (gt_iir &
1304cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
13054a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1306cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13074a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1308cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13094a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[BCS]);
1310e7b4c6b1SDaniel Vetter 
1311cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1312cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1313aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1314aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1315e3689190SBen Widawsky 
131635a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
131735a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1318e7b4c6b1SDaniel Vetter }
1319e7b4c6b1SDaniel Vetter 
1320fbcc1a0cSNick Hoath static __always_inline void
13210bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1322fbcc1a0cSNick Hoath {
1323fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13240bc40be8STvrtko Ursulin 		notify_ring(engine);
1325fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
13260bc40be8STvrtko Ursulin 		intel_lrc_irq_handler(engine);
1327fbcc1a0cSNick Hoath }
1328fbcc1a0cSNick Hoath 
132974cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1330abd58f01SBen Widawsky 				       u32 master_ctl)
1331abd58f01SBen Widawsky {
1332abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1333abd58f01SBen Widawsky 
1334abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
13355dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
13365dd280b0SNick Hoath 		if (iir) {
13375dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(0), iir);
1338abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1339e981e7b1SThomas Daniel 
13404a570db5STvrtko Ursulin 			gen8_cs_irq_handler(&dev_priv->engine[RCS],
1341fbcc1a0cSNick Hoath 					    iir, GEN8_RCS_IRQ_SHIFT);
1342e981e7b1SThomas Daniel 
13434a570db5STvrtko Ursulin 			gen8_cs_irq_handler(&dev_priv->engine[BCS],
1344fbcc1a0cSNick Hoath 					    iir, GEN8_BCS_IRQ_SHIFT);
1345abd58f01SBen Widawsky 		} else
1346abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1347abd58f01SBen Widawsky 	}
1348abd58f01SBen Widawsky 
134985f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
13505dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
13515dd280b0SNick Hoath 		if (iir) {
13525dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(1), iir);
1353abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1354e981e7b1SThomas Daniel 
13554a570db5STvrtko Ursulin 			gen8_cs_irq_handler(&dev_priv->engine[VCS],
1356fbcc1a0cSNick Hoath 					    iir, GEN8_VCS1_IRQ_SHIFT);
1357e981e7b1SThomas Daniel 
13584a570db5STvrtko Ursulin 			gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1359fbcc1a0cSNick Hoath 					    iir, GEN8_VCS2_IRQ_SHIFT);
1360abd58f01SBen Widawsky 		} else
1361abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1362abd58f01SBen Widawsky 	}
1363abd58f01SBen Widawsky 
136474cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
13655dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
13665dd280b0SNick Hoath 		if (iir) {
13675dd280b0SNick Hoath 			I915_WRITE_FW(GEN8_GT_IIR(3), iir);
136874cdb337SChris Wilson 			ret = IRQ_HANDLED;
136974cdb337SChris Wilson 
13704a570db5STvrtko Ursulin 			gen8_cs_irq_handler(&dev_priv->engine[VECS],
1371fbcc1a0cSNick Hoath 					    iir, GEN8_VECS_IRQ_SHIFT);
137274cdb337SChris Wilson 		} else
137374cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
137474cdb337SChris Wilson 	}
137574cdb337SChris Wilson 
13760961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
13775dd280b0SNick Hoath 		u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
13785dd280b0SNick Hoath 		if (iir & dev_priv->pm_rps_events) {
1379cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
13805dd280b0SNick Hoath 				      iir & dev_priv->pm_rps_events);
138138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13825dd280b0SNick Hoath 			gen6_rps_irq_handler(dev_priv, iir);
13830961021aSBen Widawsky 		} else
13840961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13850961021aSBen Widawsky 	}
13860961021aSBen Widawsky 
1387abd58f01SBen Widawsky 	return ret;
1388abd58f01SBen Widawsky }
1389abd58f01SBen Widawsky 
139063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
139163c88d22SImre Deak {
139263c88d22SImre Deak 	switch (port) {
139363c88d22SImre Deak 	case PORT_A:
1394195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
139563c88d22SImre Deak 	case PORT_B:
139663c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
139763c88d22SImre Deak 	case PORT_C:
139863c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
139963c88d22SImre Deak 	default:
140063c88d22SImre Deak 		return false;
140163c88d22SImre Deak 	}
140263c88d22SImre Deak }
140363c88d22SImre Deak 
14046dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14056dbf30ceSVille Syrjälä {
14066dbf30ceSVille Syrjälä 	switch (port) {
14076dbf30ceSVille Syrjälä 	case PORT_E:
14086dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14096dbf30ceSVille Syrjälä 	default:
14106dbf30ceSVille Syrjälä 		return false;
14116dbf30ceSVille Syrjälä 	}
14126dbf30ceSVille Syrjälä }
14136dbf30ceSVille Syrjälä 
141474c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
141574c0b395SVille Syrjälä {
141674c0b395SVille Syrjälä 	switch (port) {
141774c0b395SVille Syrjälä 	case PORT_A:
141874c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
141974c0b395SVille Syrjälä 	case PORT_B:
142074c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
142174c0b395SVille Syrjälä 	case PORT_C:
142274c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
142374c0b395SVille Syrjälä 	case PORT_D:
142474c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
142574c0b395SVille Syrjälä 	default:
142674c0b395SVille Syrjälä 		return false;
142774c0b395SVille Syrjälä 	}
142874c0b395SVille Syrjälä }
142974c0b395SVille Syrjälä 
1430e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1431e4ce95aaSVille Syrjälä {
1432e4ce95aaSVille Syrjälä 	switch (port) {
1433e4ce95aaSVille Syrjälä 	case PORT_A:
1434e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1435e4ce95aaSVille Syrjälä 	default:
1436e4ce95aaSVille Syrjälä 		return false;
1437e4ce95aaSVille Syrjälä 	}
1438e4ce95aaSVille Syrjälä }
1439e4ce95aaSVille Syrjälä 
1440676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
144113cf5504SDave Airlie {
144213cf5504SDave Airlie 	switch (port) {
144313cf5504SDave Airlie 	case PORT_B:
1444676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
144513cf5504SDave Airlie 	case PORT_C:
1446676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
144713cf5504SDave Airlie 	case PORT_D:
1448676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1449676574dfSJani Nikula 	default:
1450676574dfSJani Nikula 		return false;
145113cf5504SDave Airlie 	}
145213cf5504SDave Airlie }
145313cf5504SDave Airlie 
1454676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
145513cf5504SDave Airlie {
145613cf5504SDave Airlie 	switch (port) {
145713cf5504SDave Airlie 	case PORT_B:
1458676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
145913cf5504SDave Airlie 	case PORT_C:
1460676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
146113cf5504SDave Airlie 	case PORT_D:
1462676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1463676574dfSJani Nikula 	default:
1464676574dfSJani Nikula 		return false;
146513cf5504SDave Airlie 	}
146613cf5504SDave Airlie }
146713cf5504SDave Airlie 
146842db67d6SVille Syrjälä /*
146942db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
147042db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
147142db67d6SVille Syrjälä  * hotplug detection results from several registers.
147242db67d6SVille Syrjälä  *
147342db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
147442db67d6SVille Syrjälä  */
1475fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14768c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1477fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1478fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1479676574dfSJani Nikula {
14808c841e57SJani Nikula 	enum port port;
1481676574dfSJani Nikula 	int i;
1482676574dfSJani Nikula 
1483676574dfSJani Nikula 	for_each_hpd_pin(i) {
14848c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14858c841e57SJani Nikula 			continue;
14868c841e57SJani Nikula 
1487676574dfSJani Nikula 		*pin_mask |= BIT(i);
1488676574dfSJani Nikula 
1489cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1490cc24fcdcSImre Deak 			continue;
1491cc24fcdcSImre Deak 
1492fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1493676574dfSJani Nikula 			*long_mask |= BIT(i);
1494676574dfSJani Nikula 	}
1495676574dfSJani Nikula 
1496676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1497676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1498676574dfSJani Nikula 
1499676574dfSJani Nikula }
1500676574dfSJani Nikula 
1501515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1502515ac2bbSDaniel Vetter {
15032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
150428c70f16SDaniel Vetter 
150528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1506515ac2bbSDaniel Vetter }
1507515ac2bbSDaniel Vetter 
1508ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1509ce99c256SDaniel Vetter {
15102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15119ee32feaSDaniel Vetter 
15129ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1513ce99c256SDaniel Vetter }
1514ce99c256SDaniel Vetter 
15158bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1516277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1517eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1518eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15198bc5e955SDaniel Vetter 					 uint32_t crc4)
15208bf1e9f1SShuang He {
15218bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15228bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15238bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1524ac2300d4SDamien Lespiau 	int head, tail;
1525b2c88f5bSDamien Lespiau 
1526d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1527d538bbdfSDamien Lespiau 
15280c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1529d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
153034273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15310c912c79SDamien Lespiau 		return;
15320c912c79SDamien Lespiau 	}
15330c912c79SDamien Lespiau 
1534d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1535d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1536b2c88f5bSDamien Lespiau 
1537b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1538d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1539b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1540b2c88f5bSDamien Lespiau 		return;
1541b2c88f5bSDamien Lespiau 	}
1542b2c88f5bSDamien Lespiau 
1543b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15448bf1e9f1SShuang He 
15458bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1546eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1547eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1548eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1549eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1550eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1551b2c88f5bSDamien Lespiau 
1552b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1553d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1554d538bbdfSDamien Lespiau 
1555d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
155607144428SDamien Lespiau 
155707144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15588bf1e9f1SShuang He }
1559277de95eSDaniel Vetter #else
1560277de95eSDaniel Vetter static inline void
1561277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1562277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1563277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1564277de95eSDaniel Vetter 			     uint32_t crc4) {}
1565277de95eSDaniel Vetter #endif
1566eba94eb9SDaniel Vetter 
1567277de95eSDaniel Vetter 
1568277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15695a69b89fSDaniel Vetter {
15705a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15715a69b89fSDaniel Vetter 
1572277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15735a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15745a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15755a69b89fSDaniel Vetter }
15765a69b89fSDaniel Vetter 
1577277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1578eba94eb9SDaniel Vetter {
1579eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1580eba94eb9SDaniel Vetter 
1581277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1582eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1583eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1584eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1585eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15868bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1587eba94eb9SDaniel Vetter }
15885b3a856bSDaniel Vetter 
1589277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15905b3a856bSDaniel Vetter {
15915b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15920b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15930b5c5ed0SDaniel Vetter 
15940b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15950b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15960b5c5ed0SDaniel Vetter 	else
15970b5c5ed0SDaniel Vetter 		res1 = 0;
15980b5c5ed0SDaniel Vetter 
15990b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16000b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16010b5c5ed0SDaniel Vetter 	else
16020b5c5ed0SDaniel Vetter 		res2 = 0;
16035b3a856bSDaniel Vetter 
1604277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16050b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16060b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16070b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16080b5c5ed0SDaniel Vetter 				     res1, res2);
16095b3a856bSDaniel Vetter }
16108bf1e9f1SShuang He 
16111403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16121403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16131403c0d4SPaulo Zanoni  * the work queue. */
16141403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1615baf02a1fSBen Widawsky {
1616a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
161759cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1618480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1619d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1620d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16212adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
162241a05a3aSDaniel Vetter 		}
1623d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1624d4d70aa5SImre Deak 	}
1625baf02a1fSBen Widawsky 
1626c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1627c9a9a268SImre Deak 		return;
1628c9a9a268SImre Deak 
16291403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
163012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16314a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VECS]);
163212638c57SBen Widawsky 
1633aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1634aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
163512638c57SBen Widawsky 	}
16361403c0d4SPaulo Zanoni }
1637baf02a1fSBen Widawsky 
16388d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16398d7849dbSVille Syrjälä {
16408d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16418d7849dbSVille Syrjälä 		return false;
16428d7849dbSVille Syrjälä 
16438d7849dbSVille Syrjälä 	return true;
16448d7849dbSVille Syrjälä }
16458d7849dbSVille Syrjälä 
1646c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16477e231dbeSJesse Barnes {
1648c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
164991d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16507e231dbeSJesse Barnes 	int pipe;
16517e231dbeSJesse Barnes 
165258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16531ca993d2SVille Syrjälä 
16541ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
16551ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
16561ca993d2SVille Syrjälä 		return;
16571ca993d2SVille Syrjälä 	}
16581ca993d2SVille Syrjälä 
1659055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1660f0f59a00SVille Syrjälä 		i915_reg_t reg;
1661bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
166291d181ddSImre Deak 
1663bbb5eebfSDaniel Vetter 		/*
1664bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1665bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1666bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1667bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1668bbb5eebfSDaniel Vetter 		 * handle.
1669bbb5eebfSDaniel Vetter 		 */
16700f239f4cSDaniel Vetter 
16710f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16720f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1673bbb5eebfSDaniel Vetter 
1674bbb5eebfSDaniel Vetter 		switch (pipe) {
1675bbb5eebfSDaniel Vetter 		case PIPE_A:
1676bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1677bbb5eebfSDaniel Vetter 			break;
1678bbb5eebfSDaniel Vetter 		case PIPE_B:
1679bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1680bbb5eebfSDaniel Vetter 			break;
16813278f67fSVille Syrjälä 		case PIPE_C:
16823278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16833278f67fSVille Syrjälä 			break;
1684bbb5eebfSDaniel Vetter 		}
1685bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1686bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1687bbb5eebfSDaniel Vetter 
1688bbb5eebfSDaniel Vetter 		if (!mask)
168991d181ddSImre Deak 			continue;
169091d181ddSImre Deak 
169191d181ddSImre Deak 		reg = PIPESTAT(pipe);
1692bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1693bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16947e231dbeSJesse Barnes 
16957e231dbeSJesse Barnes 		/*
16967e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16977e231dbeSJesse Barnes 		 */
169891d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
169991d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17007e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17017e231dbeSJesse Barnes 	}
170258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17037e231dbeSJesse Barnes 
1704055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1705d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1706d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1707d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
170831acc7f5SJesse Barnes 
1709579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
171031acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
171131acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
171231acc7f5SJesse Barnes 		}
17134356d586SDaniel Vetter 
17144356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1715277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17162d9d2b0bSVille Syrjälä 
17171f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17181f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
171931acc7f5SJesse Barnes 	}
172031acc7f5SJesse Barnes 
1721c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1723c1874ed7SImre Deak }
1724c1874ed7SImre Deak 
172516c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
172616c6c56bSVille Syrjälä {
172716c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
172816c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
172942db67d6SVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
173016c6c56bSVille Syrjälä 
17310d2e4297SJani Nikula 	if (!hotplug_status)
17320d2e4297SJani Nikula 		return;
17330d2e4297SJani Nikula 
17343ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17353ff60f89SOscar Mateo 	/*
17363ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
17373ff60f89SOscar Mateo 	 * may miss hotplug events.
17383ff60f89SOscar Mateo 	 */
17393ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
17403ff60f89SOscar Mateo 
1741666a4537SWayne Boyer 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
174216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
174316c6c56bSVille Syrjälä 
174458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1745fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1747fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
174858f2cf24SVille Syrjälä 
1749676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
175058f2cf24SVille Syrjälä 		}
1751369712e8SJani Nikula 
1752369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1753369712e8SJani Nikula 			dp_aux_irq_handler(dev);
175416c6c56bSVille Syrjälä 	} else {
175516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
175616c6c56bSVille Syrjälä 
175758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1758fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17594e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1760fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
1761676574dfSJani Nikula 			intel_hpd_irq_handler(dev, pin_mask, long_mask);
176216c6c56bSVille Syrjälä 		}
17633ff60f89SOscar Mateo 	}
176458f2cf24SVille Syrjälä }
176516c6c56bSVille Syrjälä 
1766c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1767c1874ed7SImre Deak {
176845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1770c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1771c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1772c1874ed7SImre Deak 
17732dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17742dd2a883SImre Deak 		return IRQ_NONE;
17752dd2a883SImre Deak 
17761f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17771f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
17781f814dacSImre Deak 
1779c1874ed7SImre Deak 	while (true) {
17803ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
17813ff60f89SOscar Mateo 
1782c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
17833ff60f89SOscar Mateo 		if (gt_iir)
17843ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
17853ff60f89SOscar Mateo 
1786c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17873ff60f89SOscar Mateo 		if (pm_iir)
17883ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
17893ff60f89SOscar Mateo 
17903ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
17913ff60f89SOscar Mateo 		if (iir) {
17923ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
17933ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
17943ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
17953ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
17963ff60f89SOscar Mateo 		}
1797c1874ed7SImre Deak 
1798c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1799c1874ed7SImre Deak 			goto out;
1800c1874ed7SImre Deak 
1801c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1802c1874ed7SImre Deak 
18033ff60f89SOscar Mateo 		if (gt_iir)
1804c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
180560611c13SPaulo Zanoni 		if (pm_iir)
1806d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18073ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18083ff60f89SOscar Mateo 		 * signalled in iir */
18093ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
18107e231dbeSJesse Barnes 	}
18117e231dbeSJesse Barnes 
18127e231dbeSJesse Barnes out:
18131f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18141f814dacSImre Deak 
18157e231dbeSJesse Barnes 	return ret;
18167e231dbeSJesse Barnes }
18177e231dbeSJesse Barnes 
181843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
181943f328d7SVille Syrjälä {
182045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
182143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
182243f328d7SVille Syrjälä 	u32 master_ctl, iir;
182343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
182443f328d7SVille Syrjälä 
18252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18262dd2a883SImre Deak 		return IRQ_NONE;
18272dd2a883SImre Deak 
18281f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18291f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18301f814dacSImre Deak 
1831*579de73bSChris Wilson 	do {
18328e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18333278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18343278f67fSVille Syrjälä 
18353278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18368e5fd599SVille Syrjälä 			break;
183743f328d7SVille Syrjälä 
183827b6c122SOscar Mateo 		ret = IRQ_HANDLED;
183927b6c122SOscar Mateo 
184043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
184143f328d7SVille Syrjälä 
184227b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
184327b6c122SOscar Mateo 
184427b6c122SOscar Mateo 		if (iir) {
184527b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
184627b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
184727b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
184827b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
184927b6c122SOscar Mateo 		}
185027b6c122SOscar Mateo 
185174cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
185243f328d7SVille Syrjälä 
185327b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
185427b6c122SOscar Mateo 		 * signalled in iir */
18553278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
185643f328d7SVille Syrjälä 
185743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
185843f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
1859*579de73bSChris Wilson 	} while (0);
18603278f67fSVille Syrjälä 
18611f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18621f814dacSImre Deak 
186343f328d7SVille Syrjälä 	return ret;
186443f328d7SVille Syrjälä }
186543f328d7SVille Syrjälä 
186640e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
186740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1868776ad806SJesse Barnes {
186940e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
187042db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1871776ad806SJesse Barnes 
18726a39d7c9SJani Nikula 	/*
18736a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
18746a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
18756a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
18766a39d7c9SJani Nikula 	 * errors.
18776a39d7c9SJani Nikula 	 */
187813cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
18796a39d7c9SJani Nikula 	if (!hotplug_trigger) {
18806a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
18816a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
18826a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
18836a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
18846a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
18856a39d7c9SJani Nikula 	}
18866a39d7c9SJani Nikula 
188713cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
18886a39d7c9SJani Nikula 	if (!hotplug_trigger)
18896a39d7c9SJani Nikula 		return;
189013cf5504SDave Airlie 
1891fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
189240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1893fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
189440e56410SVille Syrjälä 
1895676574dfSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
1896aaf5ec2eSSonika Jindal }
189791d131d2SDaniel Vetter 
189840e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
189940e56410SVille Syrjälä {
190040e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
190140e56410SVille Syrjälä 	int pipe;
190240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
190340e56410SVille Syrjälä 
190440e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
190540e56410SVille Syrjälä 
1906cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1907cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1908776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1909cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1910cfc33bf7SVille Syrjälä 				 port_name(port));
1911cfc33bf7SVille Syrjälä 	}
1912776ad806SJesse Barnes 
1913ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1914ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1915ce99c256SDaniel Vetter 
1916776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1917515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1918776ad806SJesse Barnes 
1919776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1920776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1921776ad806SJesse Barnes 
1922776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1923776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1924776ad806SJesse Barnes 
1925776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1926776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1927776ad806SJesse Barnes 
19289db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1929055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19309db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19319db4a9c7SJesse Barnes 					 pipe_name(pipe),
19329db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1933776ad806SJesse Barnes 
1934776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1935776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1936776ad806SJesse Barnes 
1937776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1938776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1939776ad806SJesse Barnes 
1940776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19411f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19428664281bSPaulo Zanoni 
19438664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19441f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19458664281bSPaulo Zanoni }
19468664281bSPaulo Zanoni 
19478664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19488664281bSPaulo Zanoni {
19498664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19508664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19515a69b89fSDaniel Vetter 	enum pipe pipe;
19528664281bSPaulo Zanoni 
1953de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1954de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1955de032bf4SPaulo Zanoni 
1956055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
19571f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
19581f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
19598664281bSPaulo Zanoni 
19605a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19615a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1962277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19635a69b89fSDaniel Vetter 			else
1964277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19655a69b89fSDaniel Vetter 		}
19665a69b89fSDaniel Vetter 	}
19678bf1e9f1SShuang He 
19688664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19698664281bSPaulo Zanoni }
19708664281bSPaulo Zanoni 
19718664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19728664281bSPaulo Zanoni {
19738664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19748664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19758664281bSPaulo Zanoni 
1976de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1977de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1978de032bf4SPaulo Zanoni 
19798664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19801f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19818664281bSPaulo Zanoni 
19828664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19831f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19848664281bSPaulo Zanoni 
19858664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19861f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
19878664281bSPaulo Zanoni 
19888664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1989776ad806SJesse Barnes }
1990776ad806SJesse Barnes 
199123e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
199223e81d69SAdam Jackson {
19932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
199423e81d69SAdam Jackson 	int pipe;
19956dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1996aaf5ec2eSSonika Jindal 
199740e56410SVille Syrjälä 	ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
199891d131d2SDaniel Vetter 
1999cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2000cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
200123e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2002cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2003cfc33bf7SVille Syrjälä 				 port_name(port));
2004cfc33bf7SVille Syrjälä 	}
200523e81d69SAdam Jackson 
200623e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
2007ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
200823e81d69SAdam Jackson 
200923e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
2010515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
201123e81d69SAdam Jackson 
201223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
201323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
201423e81d69SAdam Jackson 
201523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
201623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
201723e81d69SAdam Jackson 
201823e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2019055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
202023e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
202123e81d69SAdam Jackson 					 pipe_name(pipe),
202223e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20238664281bSPaulo Zanoni 
20248664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
20258664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
202623e81d69SAdam Jackson }
202723e81d69SAdam Jackson 
20286dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
20296dbf30ceSVille Syrjälä {
20306dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
20316dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20326dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20336dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20346dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20356dbf30ceSVille Syrjälä 
20366dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20376dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20386dbf30ceSVille Syrjälä 
20396dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20406dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20416dbf30ceSVille Syrjälä 
20426dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
20436dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
204474c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20456dbf30ceSVille Syrjälä 	}
20466dbf30ceSVille Syrjälä 
20476dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20486dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20496dbf30ceSVille Syrjälä 
20506dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
20516dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20526dbf30ceSVille Syrjälä 
20536dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
20546dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
20556dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20566dbf30ceSVille Syrjälä 	}
20576dbf30ceSVille Syrjälä 
20586dbf30ceSVille Syrjälä 	if (pin_mask)
20596dbf30ceSVille Syrjälä 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
20606dbf30ceSVille Syrjälä 
20616dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
20626dbf30ceSVille Syrjälä 		gmbus_irq_handler(dev);
20636dbf30ceSVille Syrjälä }
20646dbf30ceSVille Syrjälä 
206540e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
206640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2067c008bc6eSPaulo Zanoni {
206840e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2069e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2070e4ce95aaSVille Syrjälä 
2071e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2072e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2073e4ce95aaSVille Syrjälä 
2074e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
207540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2076e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
207740e56410SVille Syrjälä 
2078e4ce95aaSVille Syrjälä 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2079e4ce95aaSVille Syrjälä }
2080c008bc6eSPaulo Zanoni 
208140e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
208240e56410SVille Syrjälä {
208340e56410SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
208440e56410SVille Syrjälä 	enum pipe pipe;
208540e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
208640e56410SVille Syrjälä 
208740e56410SVille Syrjälä 	if (hotplug_trigger)
208840e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
208940e56410SVille Syrjälä 
2090c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2091c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2092c008bc6eSPaulo Zanoni 
2093c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2094c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2095c008bc6eSPaulo Zanoni 
2096c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2097c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2098c008bc6eSPaulo Zanoni 
2099055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2100d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
2101d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2102d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2103c008bc6eSPaulo Zanoni 
210440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21051f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2106c008bc6eSPaulo Zanoni 
210740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
210840da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
21095b3a856bSDaniel Vetter 
211040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
211140da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
211240da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
211340da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2114c008bc6eSPaulo Zanoni 		}
2115c008bc6eSPaulo Zanoni 	}
2116c008bc6eSPaulo Zanoni 
2117c008bc6eSPaulo Zanoni 	/* check event from PCH */
2118c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2119c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2120c008bc6eSPaulo Zanoni 
2121c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2122c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2123c008bc6eSPaulo Zanoni 		else
2124c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2125c008bc6eSPaulo Zanoni 
2126c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2127c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2128c008bc6eSPaulo Zanoni 	}
2129c008bc6eSPaulo Zanoni 
2130c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2131c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2132c008bc6eSPaulo Zanoni }
2133c008bc6eSPaulo Zanoni 
21349719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
21359719fb98SPaulo Zanoni {
21369719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
213707d27e20SDamien Lespiau 	enum pipe pipe;
213823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
213923bb4cb5SVille Syrjälä 
214040e56410SVille Syrjälä 	if (hotplug_trigger)
214140e56410SVille Syrjälä 		ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
21429719fb98SPaulo Zanoni 
21439719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
21449719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
21459719fb98SPaulo Zanoni 
21469719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
21479719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
21489719fb98SPaulo Zanoni 
21499719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
21509719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
21519719fb98SPaulo Zanoni 
2152055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2153d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2154d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2155d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
215640da17c2SDaniel Vetter 
215740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
215807d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
215907d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
216007d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
21619719fb98SPaulo Zanoni 		}
21629719fb98SPaulo Zanoni 	}
21639719fb98SPaulo Zanoni 
21649719fb98SPaulo Zanoni 	/* check event from PCH */
21659719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
21669719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
21679719fb98SPaulo Zanoni 
21689719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
21699719fb98SPaulo Zanoni 
21709719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
21719719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
21729719fb98SPaulo Zanoni 	}
21739719fb98SPaulo Zanoni }
21749719fb98SPaulo Zanoni 
217572c90f62SOscar Mateo /*
217672c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
217772c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
217872c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
217972c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
218072c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
218172c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
218272c90f62SOscar Mateo  */
2183f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2184b1f14ad0SJesse Barnes {
218545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
21862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2187f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
21880e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2189b1f14ad0SJesse Barnes 
21902dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21912dd2a883SImre Deak 		return IRQ_NONE;
21922dd2a883SImre Deak 
21931f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21941f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21951f814dacSImre Deak 
2196b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2197b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2198b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
219923a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22000e43406bSChris Wilson 
220144498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
220244498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
220344498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
220444498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
220544498aeaSPaulo Zanoni 	 * due to its back queue). */
2206ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
220744498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
220844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
220944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2210ab5c608bSBen Widawsky 	}
221144498aeaSPaulo Zanoni 
221272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
221372c90f62SOscar Mateo 
22140e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22150e43406bSChris Wilson 	if (gt_iir) {
221672c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
221772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2218d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
22190e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2220d8fc8a47SPaulo Zanoni 		else
2221d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
22220e43406bSChris Wilson 	}
2223b1f14ad0SJesse Barnes 
2224b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22250e43406bSChris Wilson 	if (de_iir) {
222672c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
222772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
2228f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
22299719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2230f1af8fc1SPaulo Zanoni 		else
2231f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
22320e43406bSChris Wilson 	}
22330e43406bSChris Wilson 
2234f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2235f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22360e43406bSChris Wilson 		if (pm_iir) {
2237b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22380e43406bSChris Wilson 			ret = IRQ_HANDLED;
223972c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22400e43406bSChris Wilson 		}
2241f1af8fc1SPaulo Zanoni 	}
2242b1f14ad0SJesse Barnes 
2243b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2244b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2245ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
224644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
224744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2248ab5c608bSBen Widawsky 	}
2249b1f14ad0SJesse Barnes 
22501f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22511f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22521f814dacSImre Deak 
2253b1f14ad0SJesse Barnes 	return ret;
2254b1f14ad0SJesse Barnes }
2255b1f14ad0SJesse Barnes 
225640e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
225740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2258d04a492dSShashank Sharma {
2259cebd87a0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
2260cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2261d04a492dSShashank Sharma 
2262a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2263a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2264d04a492dSShashank Sharma 
2265cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
226640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2267cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
226840e56410SVille Syrjälä 
2269475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2270d04a492dSShashank Sharma }
2271d04a492dSShashank Sharma 
2272f11a0f46STvrtko Ursulin static irqreturn_t
2273f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2274abd58f01SBen Widawsky {
2275f11a0f46STvrtko Ursulin 	struct drm_device *dev = dev_priv->dev;
2276abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2277f11a0f46STvrtko Ursulin 	u32 iir;
2278c42664ccSDaniel Vetter 	enum pipe pipe;
227988e04703SJesse Barnes 
2280abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2281e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2282e32192e1STvrtko Ursulin 		if (iir) {
2283e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2284abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2285e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
228638cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
228738cc46d7SOscar Mateo 			else
228838cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2289abd58f01SBen Widawsky 		}
229038cc46d7SOscar Mateo 		else
229138cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2292abd58f01SBen Widawsky 	}
2293abd58f01SBen Widawsky 
22946d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2295e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2296e32192e1STvrtko Ursulin 		if (iir) {
2297e32192e1STvrtko Ursulin 			u32 tmp_mask;
2298d04a492dSShashank Sharma 			bool found = false;
2299cebd87a0SVille Syrjälä 
2300e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23016d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
230288e04703SJesse Barnes 
2303e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2304e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2305e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2306e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2307e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2308e32192e1STvrtko Ursulin 
2309e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
231038cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2311d04a492dSShashank Sharma 				found = true;
2312d04a492dSShashank Sharma 			}
2313d04a492dSShashank Sharma 
2314e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev_priv)) {
2315e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2316e32192e1STvrtko Ursulin 				if (tmp_mask) {
2317e32192e1STvrtko Ursulin 					bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2318d04a492dSShashank Sharma 					found = true;
2319d04a492dSShashank Sharma 				}
2320e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2321e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2322e32192e1STvrtko Ursulin 				if (tmp_mask) {
2323e32192e1STvrtko Ursulin 					ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2324e32192e1STvrtko Ursulin 					found = true;
2325e32192e1STvrtko Ursulin 				}
2326e32192e1STvrtko Ursulin 			}
2327d04a492dSShashank Sharma 
2328e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
23299e63743eSShashank Sharma 				gmbus_irq_handler(dev);
23309e63743eSShashank Sharma 				found = true;
23319e63743eSShashank Sharma 			}
23329e63743eSShashank Sharma 
2333d04a492dSShashank Sharma 			if (!found)
233438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23356d766f02SDaniel Vetter 		}
233638cc46d7SOscar Mateo 		else
233738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23386d766f02SDaniel Vetter 	}
23396d766f02SDaniel Vetter 
2340055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2341e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2342abd58f01SBen Widawsky 
2343c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2344c42664ccSDaniel Vetter 			continue;
2345c42664ccSDaniel Vetter 
2346e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2347e32192e1STvrtko Ursulin 		if (!iir) {
2348e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2349e32192e1STvrtko Ursulin 			continue;
2350e32192e1STvrtko Ursulin 		}
2351770de83dSDamien Lespiau 
2352e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2353e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2354e32192e1STvrtko Ursulin 
2355e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_VBLANK &&
2356d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
2357d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
2358abd58f01SBen Widawsky 
2359e32192e1STvrtko Ursulin 		flip_done = iir;
2360b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2361e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2362770de83dSDamien Lespiau 		else
2363e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2364770de83dSDamien Lespiau 
2365770de83dSDamien Lespiau 		if (flip_done) {
2366abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2367abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2368abd58f01SBen Widawsky 		}
2369abd58f01SBen Widawsky 
2370e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
23710fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
23720fbe7870SDaniel Vetter 
2373e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2374e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
237538d83c96SDaniel Vetter 
2376e32192e1STvrtko Ursulin 		fault_errors = iir;
2377b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2378e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2379770de83dSDamien Lespiau 		else
2380e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2381770de83dSDamien Lespiau 
2382770de83dSDamien Lespiau 		if (fault_errors)
238330100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
238430100f2bSDaniel Vetter 				  pipe_name(pipe),
2385e32192e1STvrtko Ursulin 				  fault_errors);
2386abd58f01SBen Widawsky 	}
2387abd58f01SBen Widawsky 
2388266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2389266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
239092d03a80SDaniel Vetter 		/*
239192d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
239292d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
239392d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
239492d03a80SDaniel Vetter 		 */
2395e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2396e32192e1STvrtko Ursulin 		if (iir) {
2397e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
239892d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
23996dbf30ceSVille Syrjälä 
24006dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
2401e32192e1STvrtko Ursulin 				spt_irq_handler(dev, iir);
24026dbf30ceSVille Syrjälä 			else
2403e32192e1STvrtko Ursulin 				cpt_irq_handler(dev, iir);
24042dfb0b81SJani Nikula 		} else {
24052dfb0b81SJani Nikula 			/*
24062dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24072dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24082dfb0b81SJani Nikula 			 */
24092dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
24102dfb0b81SJani Nikula 		}
241192d03a80SDaniel Vetter 	}
241292d03a80SDaniel Vetter 
2413f11a0f46STvrtko Ursulin 	return ret;
2414f11a0f46STvrtko Ursulin }
2415f11a0f46STvrtko Ursulin 
2416f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2417f11a0f46STvrtko Ursulin {
2418f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2419f11a0f46STvrtko Ursulin 	struct drm_i915_private *dev_priv = dev->dev_private;
2420f11a0f46STvrtko Ursulin 	u32 master_ctl;
2421f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2422f11a0f46STvrtko Ursulin 
2423f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2424f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2425f11a0f46STvrtko Ursulin 
2426f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2427f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2428f11a0f46STvrtko Ursulin 	if (!master_ctl)
2429f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2430f11a0f46STvrtko Ursulin 
2431f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2432f11a0f46STvrtko Ursulin 
2433f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2434f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2435f11a0f46STvrtko Ursulin 
2436f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2437f11a0f46STvrtko Ursulin 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2438f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2439f11a0f46STvrtko Ursulin 
2440cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2441cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2442abd58f01SBen Widawsky 
24431f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24441f814dacSImre Deak 
2445abd58f01SBen Widawsky 	return ret;
2446abd58f01SBen Widawsky }
2447abd58f01SBen Widawsky 
244817e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
244917e1df07SDaniel Vetter 			       bool reset_completed)
245017e1df07SDaniel Vetter {
2451e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
245217e1df07SDaniel Vetter 
245317e1df07SDaniel Vetter 	/*
245417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
245517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
245617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
245717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
245817e1df07SDaniel Vetter 	 */
245917e1df07SDaniel Vetter 
246017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2461b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2462e2f80391STvrtko Ursulin 		wake_up_all(&engine->irq_queue);
246317e1df07SDaniel Vetter 
246417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
246517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
246617e1df07SDaniel Vetter 
246717e1df07SDaniel Vetter 	/*
246817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
246917e1df07SDaniel Vetter 	 * reset state is cleared.
247017e1df07SDaniel Vetter 	 */
247117e1df07SDaniel Vetter 	if (reset_completed)
247217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
247317e1df07SDaniel Vetter }
247417e1df07SDaniel Vetter 
24758a905236SJesse Barnes /**
2476b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
2477468f9d29SJavier Martinez Canillas  * @dev: drm device
24788a905236SJesse Barnes  *
24798a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
24808a905236SJesse Barnes  * was detected.
24818a905236SJesse Barnes  */
2482b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
24838a905236SJesse Barnes {
2484b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2485b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2486cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2487cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2488cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
248917e1df07SDaniel Vetter 	int ret;
24908a905236SJesse Barnes 
24915bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
24928a905236SJesse Barnes 
24937db0ba24SDaniel Vetter 	/*
24947db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
24957db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
24967db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
24977db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
24987db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
24997db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25007db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25017db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25027db0ba24SDaniel Vetter 	 */
25037db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
250444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
25055bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
25067db0ba24SDaniel Vetter 				   reset_event);
25071f83fee0SDaniel Vetter 
250817e1df07SDaniel Vetter 		/*
2509f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2510f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2511f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2512f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2513f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2514f454c694SImre Deak 		 */
2515f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
25167514747dSVille Syrjälä 
25177514747dSVille Syrjälä 		intel_prepare_reset(dev);
25187514747dSVille Syrjälä 
2519f454c694SImre Deak 		/*
252017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
252117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
252217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
252317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
252417e1df07SDaniel Vetter 		 */
2525f69061beSDaniel Vetter 		ret = i915_reset(dev);
2526f69061beSDaniel Vetter 
25277514747dSVille Syrjälä 		intel_finish_reset(dev);
252817e1df07SDaniel Vetter 
2529f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2530f454c694SImre Deak 
2531f69061beSDaniel Vetter 		if (ret == 0) {
2532f69061beSDaniel Vetter 			/*
2533f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2534f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2535f69061beSDaniel Vetter 			 * complete.
2536f69061beSDaniel Vetter 			 *
2537f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2538f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2539f69061beSDaniel Vetter 			 * updates before
2540f69061beSDaniel Vetter 			 * the counter increment.
2541f69061beSDaniel Vetter 			 */
25424e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2543f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2544f69061beSDaniel Vetter 
25455bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2546f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
25471f83fee0SDaniel Vetter 		} else {
2548805de8f4SPeter Zijlstra 			atomic_or(I915_WEDGED, &error->reset_counter);
2549f316a42cSBen Gamari 		}
25501f83fee0SDaniel Vetter 
255117e1df07SDaniel Vetter 		/*
255217e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
255317e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
255417e1df07SDaniel Vetter 		 */
255517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2556f316a42cSBen Gamari 	}
25578a905236SJesse Barnes }
25588a905236SJesse Barnes 
255935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2560c0e09200SDave Airlie {
25618a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2562bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
256363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2564050ee91fSBen Widawsky 	int pipe, i;
256563eeaf38SJesse Barnes 
256635aed2e6SChris Wilson 	if (!eir)
256735aed2e6SChris Wilson 		return;
256863eeaf38SJesse Barnes 
2569a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
25708a905236SJesse Barnes 
2571bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2572bd9854f9SBen Widawsky 
25738a905236SJesse Barnes 	if (IS_G4X(dev)) {
25748a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25758a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25768a905236SJesse Barnes 
2577a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2578a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2579050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2580050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2581a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2582a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25838a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25843143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25858a905236SJesse Barnes 		}
25868a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25878a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2588a70491ccSJoe Perches 			pr_err("page table error\n");
2589a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25908a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25913143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
25928a905236SJesse Barnes 		}
25938a905236SJesse Barnes 	}
25948a905236SJesse Barnes 
2595a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
259663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
259763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2598a70491ccSJoe Perches 			pr_err("page table error\n");
2599a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
260063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26013143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
260263eeaf38SJesse Barnes 		}
26038a905236SJesse Barnes 	}
26048a905236SJesse Barnes 
260563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2606a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2607055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2608a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26099db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
261063eeaf38SJesse Barnes 		/* pipestat has already been acked */
261163eeaf38SJesse Barnes 	}
261263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2613a70491ccSJoe Perches 		pr_err("instruction error\n");
2614a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2615050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2616050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2617a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
261863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
261963eeaf38SJesse Barnes 
2620a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2621a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2622a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
262363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26243143a2bfSChris Wilson 			POSTING_READ(IPEIR);
262563eeaf38SJesse Barnes 		} else {
262663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
262763eeaf38SJesse Barnes 
2628a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2629a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2630a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2631a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
263263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26333143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
263463eeaf38SJesse Barnes 		}
263563eeaf38SJesse Barnes 	}
263663eeaf38SJesse Barnes 
263763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26383143a2bfSChris Wilson 	POSTING_READ(EIR);
263963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
264063eeaf38SJesse Barnes 	if (eir) {
264163eeaf38SJesse Barnes 		/*
264263eeaf38SJesse Barnes 		 * some errors might have become stuck,
264363eeaf38SJesse Barnes 		 * mask them.
264463eeaf38SJesse Barnes 		 */
264563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
264663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
264763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
264863eeaf38SJesse Barnes 	}
264935aed2e6SChris Wilson }
265035aed2e6SChris Wilson 
265135aed2e6SChris Wilson /**
2652b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
265335aed2e6SChris Wilson  * @dev: drm device
265414b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
2655aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
265635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
265735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
265835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
265935aed2e6SChris Wilson  * of a ring dump etc.).
266035aed2e6SChris Wilson  */
266114b730fcSarun.siluvery@linux.intel.com void i915_handle_error(struct drm_device *dev, u32 engine_mask,
266258174462SMika Kuoppala 		       const char *fmt, ...)
266335aed2e6SChris Wilson {
266435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
266558174462SMika Kuoppala 	va_list args;
266658174462SMika Kuoppala 	char error_msg[80];
266735aed2e6SChris Wilson 
266858174462SMika Kuoppala 	va_start(args, fmt);
266958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
267058174462SMika Kuoppala 	va_end(args);
267158174462SMika Kuoppala 
267214b730fcSarun.siluvery@linux.intel.com 	i915_capture_error_state(dev, engine_mask, error_msg);
267335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
26748a905236SJesse Barnes 
267514b730fcSarun.siluvery@linux.intel.com 	if (engine_mask) {
2676805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2677f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2678ba1234d1SBen Gamari 
267911ed50ecSBen Gamari 		/*
2680b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2681b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2682b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
268317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
268417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
268517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
268617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
268717e1df07SDaniel Vetter 		 *
268817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
268917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
269017e1df07SDaniel Vetter 		 * counter atomic_t.
269111ed50ecSBen Gamari 		 */
269217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
269311ed50ecSBen Gamari 	}
269411ed50ecSBen Gamari 
2695b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
26968a905236SJesse Barnes }
26978a905236SJesse Barnes 
269842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
269942f52ef8SKeith Packard  * we use as a pipe index
270042f52ef8SKeith Packard  */
270188e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
27020a3e67a4SJesse Barnes {
27032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2704e9d21d7fSKeith Packard 	unsigned long irqflags;
270571e0ffa5SJesse Barnes 
27061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2707f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
27087c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2709755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
27100a3e67a4SJesse Barnes 	else
27117c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2712755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
27131ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27148692d00eSChris Wilson 
27150a3e67a4SJesse Barnes 	return 0;
27160a3e67a4SJesse Barnes }
27170a3e67a4SJesse Barnes 
271888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2719f796cf8fSJesse Barnes {
27202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2721f796cf8fSJesse Barnes 	unsigned long irqflags;
2722b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
272340da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2724f796cf8fSJesse Barnes 
2725f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2726fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2727b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2728b1f14ad0SJesse Barnes 
2729b1f14ad0SJesse Barnes 	return 0;
2730b1f14ad0SJesse Barnes }
2731b1f14ad0SJesse Barnes 
273288e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
27337e231dbeSJesse Barnes {
27342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27357e231dbeSJesse Barnes 	unsigned long irqflags;
27367e231dbeSJesse Barnes 
27377e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
273831acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2739755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27407e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27417e231dbeSJesse Barnes 
27427e231dbeSJesse Barnes 	return 0;
27437e231dbeSJesse Barnes }
27447e231dbeSJesse Barnes 
274588e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2746abd58f01SBen Widawsky {
2747abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2748abd58f01SBen Widawsky 	unsigned long irqflags;
2749abd58f01SBen Widawsky 
2750abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2751013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2752abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2753013d3752SVille Syrjälä 
2754abd58f01SBen Widawsky 	return 0;
2755abd58f01SBen Widawsky }
2756abd58f01SBen Widawsky 
275742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
275842f52ef8SKeith Packard  * we use as a pipe index
275942f52ef8SKeith Packard  */
276088e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
27610a3e67a4SJesse Barnes {
27622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2763e9d21d7fSKeith Packard 	unsigned long irqflags;
27640a3e67a4SJesse Barnes 
27651ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27667c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2767755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2768755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27691ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27700a3e67a4SJesse Barnes }
27710a3e67a4SJesse Barnes 
277288e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2773f796cf8fSJesse Barnes {
27742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2775f796cf8fSJesse Barnes 	unsigned long irqflags;
2776b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
277740da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2778f796cf8fSJesse Barnes 
2779f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2780fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2781b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2782b1f14ad0SJesse Barnes }
2783b1f14ad0SJesse Barnes 
278488e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
27857e231dbeSJesse Barnes {
27862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27877e231dbeSJesse Barnes 	unsigned long irqflags;
27887e231dbeSJesse Barnes 
27897e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2791755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27927e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27937e231dbeSJesse Barnes }
27947e231dbeSJesse Barnes 
279588e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2796abd58f01SBen Widawsky {
2797abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2798abd58f01SBen Widawsky 	unsigned long irqflags;
2799abd58f01SBen Widawsky 
2800abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2801013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2802abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2803abd58f01SBen Widawsky }
2804abd58f01SBen Widawsky 
28059107e9d2SChris Wilson static bool
28060bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno)
2807893eead0SChris Wilson {
28080bc40be8STvrtko Ursulin 	return (list_empty(&engine->request_list) ||
28090bc40be8STvrtko Ursulin 		i915_seqno_passed(seqno, engine->last_submitted_seqno));
2810f65d9421SBen Gamari }
2811f65d9421SBen Gamari 
2812a028c4b0SDaniel Vetter static bool
2813a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2814a028c4b0SDaniel Vetter {
2815a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2816a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2817a028c4b0SDaniel Vetter 	} else {
2818a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2819a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2820a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2821a028c4b0SDaniel Vetter 	}
2822a028c4b0SDaniel Vetter }
2823a028c4b0SDaniel Vetter 
2824a4872ba6SOscar Mateo static struct intel_engine_cs *
28250bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
28260bc40be8STvrtko Ursulin 				 u64 offset)
2827921d42eaSDaniel Vetter {
28280bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2829a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2830921d42eaSDaniel Vetter 
2831921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2832b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28330bc40be8STvrtko Ursulin 			if (engine == signaller)
2834a6cdb93aSRodrigo Vivi 				continue;
2835a6cdb93aSRodrigo Vivi 
28360bc40be8STvrtko Ursulin 			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2837a6cdb93aSRodrigo Vivi 				return signaller;
2838a6cdb93aSRodrigo Vivi 		}
2839921d42eaSDaniel Vetter 	} else {
2840921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2841921d42eaSDaniel Vetter 
2842b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28430bc40be8STvrtko Ursulin 			if(engine == signaller)
2844921d42eaSDaniel Vetter 				continue;
2845921d42eaSDaniel Vetter 
28460bc40be8STvrtko Ursulin 			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2847921d42eaSDaniel Vetter 				return signaller;
2848921d42eaSDaniel Vetter 		}
2849921d42eaSDaniel Vetter 	}
2850921d42eaSDaniel Vetter 
2851a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
28520bc40be8STvrtko Ursulin 		  engine->id, ipehr, offset);
2853921d42eaSDaniel Vetter 
2854921d42eaSDaniel Vetter 	return NULL;
2855921d42eaSDaniel Vetter }
2856921d42eaSDaniel Vetter 
2857a4872ba6SOscar Mateo static struct intel_engine_cs *
28580bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2859a24a11e6SChris Wilson {
28600bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
286188fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2862a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2863a6cdb93aSRodrigo Vivi 	int i, backwards;
2864a24a11e6SChris Wilson 
2865381e8ae3STomas Elf 	/*
2866381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2867381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2868381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2869381e8ae3STomas Elf 	 * mode.
2870381e8ae3STomas Elf 	 *
2871381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2872381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2873381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2874381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2875381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2876381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2877381e8ae3STomas Elf 	 * the hang checker to deadlock.
2878381e8ae3STomas Elf 	 *
2879381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2880381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2881381e8ae3STomas Elf 	 */
28820bc40be8STvrtko Ursulin 	if (engine->buffer == NULL)
2883381e8ae3STomas Elf 		return NULL;
2884381e8ae3STomas Elf 
28850bc40be8STvrtko Ursulin 	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
28860bc40be8STvrtko Ursulin 	if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
28876274f212SChris Wilson 		return NULL;
2888a24a11e6SChris Wilson 
288988fe429dSDaniel Vetter 	/*
289088fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
289188fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2892a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2893a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
289488fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
289588fe429dSDaniel Vetter 	 * ringbuffer itself.
2896a24a11e6SChris Wilson 	 */
28970bc40be8STvrtko Ursulin 	head = I915_READ_HEAD(engine) & HEAD_ADDR;
28980bc40be8STvrtko Ursulin 	backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
289988fe429dSDaniel Vetter 
2900a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
290188fe429dSDaniel Vetter 		/*
290288fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
290388fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
290488fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
290588fe429dSDaniel Vetter 		 */
29060bc40be8STvrtko Ursulin 		head &= engine->buffer->size - 1;
290788fe429dSDaniel Vetter 
290888fe429dSDaniel Vetter 		/* This here seems to blow up */
29090bc40be8STvrtko Ursulin 		cmd = ioread32(engine->buffer->virtual_start + head);
2910a24a11e6SChris Wilson 		if (cmd == ipehr)
2911a24a11e6SChris Wilson 			break;
2912a24a11e6SChris Wilson 
291388fe429dSDaniel Vetter 		head -= 4;
291488fe429dSDaniel Vetter 	}
2915a24a11e6SChris Wilson 
291688fe429dSDaniel Vetter 	if (!i)
291788fe429dSDaniel Vetter 		return NULL;
291888fe429dSDaniel Vetter 
29190bc40be8STvrtko Ursulin 	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
29200bc40be8STvrtko Ursulin 	if (INTEL_INFO(engine->dev)->gen >= 8) {
29210bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 12);
2922a6cdb93aSRodrigo Vivi 		offset <<= 32;
29230bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 8);
2924a6cdb93aSRodrigo Vivi 	}
29250bc40be8STvrtko Ursulin 	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2926a24a11e6SChris Wilson }
2927a24a11e6SChris Wilson 
29280bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine)
29296274f212SChris Wilson {
29300bc40be8STvrtko Ursulin 	struct drm_i915_private *dev_priv = engine->dev->dev_private;
2931a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2932a0d036b0SChris Wilson 	u32 seqno;
29336274f212SChris Wilson 
29340bc40be8STvrtko Ursulin 	engine->hangcheck.deadlock++;
29356274f212SChris Wilson 
29360bc40be8STvrtko Ursulin 	signaller = semaphore_waits_for(engine, &seqno);
29374be17381SChris Wilson 	if (signaller == NULL)
29384be17381SChris Wilson 		return -1;
29394be17381SChris Wilson 
29404be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
2941666796daSTvrtko Ursulin 	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
29426274f212SChris Wilson 		return -1;
29436274f212SChris Wilson 
29444be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
29454be17381SChris Wilson 		return 1;
29464be17381SChris Wilson 
2947a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2948a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2949a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
29504be17381SChris Wilson 		return -1;
29514be17381SChris Wilson 
29524be17381SChris Wilson 	return 0;
29536274f212SChris Wilson }
29546274f212SChris Wilson 
29556274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29566274f212SChris Wilson {
2957e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
29586274f212SChris Wilson 
2959b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2960e2f80391STvrtko Ursulin 		engine->hangcheck.deadlock = 0;
29616274f212SChris Wilson }
29626274f212SChris Wilson 
29630bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine)
29641ec14ad3SChris Wilson {
296561642ff0SMika Kuoppala 	u32 instdone[I915_NUM_INSTDONE_REG];
296661642ff0SMika Kuoppala 	bool stuck;
296761642ff0SMika Kuoppala 	int i;
29689107e9d2SChris Wilson 
29690bc40be8STvrtko Ursulin 	if (engine->id != RCS)
297061642ff0SMika Kuoppala 		return true;
297161642ff0SMika Kuoppala 
29720bc40be8STvrtko Ursulin 	i915_get_extra_instdone(engine->dev, instdone);
297361642ff0SMika Kuoppala 
297461642ff0SMika Kuoppala 	/* There might be unstable subunit states even when
297561642ff0SMika Kuoppala 	 * actual head is not moving. Filter out the unstable ones by
297661642ff0SMika Kuoppala 	 * accumulating the undone -> done transitions and only
297761642ff0SMika Kuoppala 	 * consider those as progress.
297861642ff0SMika Kuoppala 	 */
297961642ff0SMika Kuoppala 	stuck = true;
298061642ff0SMika Kuoppala 	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
29810bc40be8STvrtko Ursulin 		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
298261642ff0SMika Kuoppala 
29830bc40be8STvrtko Ursulin 		if (tmp != engine->hangcheck.instdone[i])
298461642ff0SMika Kuoppala 			stuck = false;
298561642ff0SMika Kuoppala 
29860bc40be8STvrtko Ursulin 		engine->hangcheck.instdone[i] |= tmp;
298761642ff0SMika Kuoppala 	}
298861642ff0SMika Kuoppala 
298961642ff0SMika Kuoppala 	return stuck;
299061642ff0SMika Kuoppala }
299161642ff0SMika Kuoppala 
299261642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
29930bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd)
299461642ff0SMika Kuoppala {
29950bc40be8STvrtko Ursulin 	if (acthd != engine->hangcheck.acthd) {
299661642ff0SMika Kuoppala 
299761642ff0SMika Kuoppala 		/* Clear subunit states on head movement */
29980bc40be8STvrtko Ursulin 		memset(engine->hangcheck.instdone, 0,
29990bc40be8STvrtko Ursulin 		       sizeof(engine->hangcheck.instdone));
300061642ff0SMika Kuoppala 
3001f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
3002f260fe7bSMika Kuoppala 	}
3003f260fe7bSMika Kuoppala 
30040bc40be8STvrtko Ursulin 	if (!subunits_stuck(engine))
300561642ff0SMika Kuoppala 		return HANGCHECK_ACTIVE;
300661642ff0SMika Kuoppala 
300761642ff0SMika Kuoppala 	return HANGCHECK_HUNG;
300861642ff0SMika Kuoppala }
300961642ff0SMika Kuoppala 
301061642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30110bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd)
301261642ff0SMika Kuoppala {
30130bc40be8STvrtko Ursulin 	struct drm_device *dev = engine->dev;
301461642ff0SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
301561642ff0SMika Kuoppala 	enum intel_ring_hangcheck_action ha;
301661642ff0SMika Kuoppala 	u32 tmp;
301761642ff0SMika Kuoppala 
30180bc40be8STvrtko Ursulin 	ha = head_stuck(engine, acthd);
301961642ff0SMika Kuoppala 	if (ha != HANGCHECK_HUNG)
302061642ff0SMika Kuoppala 		return ha;
302161642ff0SMika Kuoppala 
30229107e9d2SChris Wilson 	if (IS_GEN2(dev))
3023f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30249107e9d2SChris Wilson 
30259107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30269107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30279107e9d2SChris Wilson 	 * and break the hang. This should work on
30289107e9d2SChris Wilson 	 * all but the second generation chipsets.
30299107e9d2SChris Wilson 	 */
30300bc40be8STvrtko Ursulin 	tmp = I915_READ_CTL(engine);
30311ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
303214b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, 0,
303358174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30340bc40be8STvrtko Ursulin 				  engine->name);
30350bc40be8STvrtko Ursulin 		I915_WRITE_CTL(engine, tmp);
3036f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30371ec14ad3SChris Wilson 	}
3038a24a11e6SChris Wilson 
30396274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30400bc40be8STvrtko Ursulin 		switch (semaphore_passed(engine)) {
30416274f212SChris Wilson 		default:
3042f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
30436274f212SChris Wilson 		case 1:
304414b730fcSarun.siluvery@linux.intel.com 			i915_handle_error(dev, 0,
304558174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
30460bc40be8STvrtko Ursulin 					  engine->name);
30470bc40be8STvrtko Ursulin 			I915_WRITE_CTL(engine, tmp);
3048f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
30496274f212SChris Wilson 		case 0:
3050f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
30516274f212SChris Wilson 		}
30529107e9d2SChris Wilson 	}
30539107e9d2SChris Wilson 
3054f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3055a24a11e6SChris Wilson }
3056d1e61e7fSChris Wilson 
3057737b1506SChris Wilson /*
3058f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
305905407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
306005407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
306105407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
306205407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
306305407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3064f65d9421SBen Gamari  */
3065737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
3066f65d9421SBen Gamari {
3067737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
3068737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
3069737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
3070737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
3071e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
3072c3232b18SDave Gordon 	enum intel_engine_id id;
307305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
3074666796daSTvrtko Ursulin 	bool stuck[I915_NUM_ENGINES] = { 0 };
30759107e9d2SChris Wilson #define BUSY 1
30769107e9d2SChris Wilson #define KICK 5
30779107e9d2SChris Wilson #define HUNG 20
307824a65e62SMika Kuoppala #define ACTIVE_DECAY 15
3079893eead0SChris Wilson 
3080d330a953SJani Nikula 	if (!i915.enable_hangcheck)
30813e0dc6b0SBen Widawsky 		return;
30823e0dc6b0SBen Widawsky 
30831f814dacSImre Deak 	/*
30841f814dacSImre Deak 	 * The hangcheck work is synced during runtime suspend, we don't
30851f814dacSImre Deak 	 * require a wakeref. TODO: instead of disabling the asserts make
30861f814dacSImre Deak 	 * sure that we hold a reference when this work is running.
30871f814dacSImre Deak 	 */
30881f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
30891f814dacSImre Deak 
309075714940SMika Kuoppala 	/* As enabling the GPU requires fairly extensive mmio access,
309175714940SMika Kuoppala 	 * periodically arm the mmio checker to see if we are triggering
309275714940SMika Kuoppala 	 * any invalid access.
309375714940SMika Kuoppala 	 */
309475714940SMika Kuoppala 	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
309575714940SMika Kuoppala 
3096c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
309750877445SChris Wilson 		u64 acthd;
309850877445SChris Wilson 		u32 seqno;
30999107e9d2SChris Wilson 		bool busy = true;
3100b4519513SChris Wilson 
31016274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31026274f212SChris Wilson 
3103e2f80391STvrtko Ursulin 		seqno = engine->get_seqno(engine, false);
3104e2f80391STvrtko Ursulin 		acthd = intel_ring_get_active_head(engine);
310505407ff8SMika Kuoppala 
3106e2f80391STvrtko Ursulin 		if (engine->hangcheck.seqno == seqno) {
3107e2f80391STvrtko Ursulin 			if (ring_idle(engine, seqno)) {
3108e2f80391STvrtko Ursulin 				engine->hangcheck.action = HANGCHECK_IDLE;
3109da661464SMika Kuoppala 
3110e2f80391STvrtko Ursulin 				if (waitqueue_active(&engine->irq_queue)) {
31119107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
3112e2f80391STvrtko Ursulin 					if (!test_and_set_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings)) {
3113666796daSTvrtko Ursulin 						if (!(dev_priv->gpu_error.test_irq_rings & intel_engine_flag(engine)))
31149107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3115e2f80391STvrtko Ursulin 								  engine->name);
3116f4adcd24SDaniel Vetter 						else
3117f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
3118e2f80391STvrtko Ursulin 								 engine->name);
3119e2f80391STvrtko Ursulin 						wake_up_all(&engine->irq_queue);
3120094f9a54SChris Wilson 					}
3121094f9a54SChris Wilson 					/* Safeguard against driver failure */
3122e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
31239107e9d2SChris Wilson 				} else
31249107e9d2SChris Wilson 					busy = false;
312505407ff8SMika Kuoppala 			} else {
31266274f212SChris Wilson 				/* We always increment the hangcheck score
31276274f212SChris Wilson 				 * if the ring is busy and still processing
31286274f212SChris Wilson 				 * the same request, so that no single request
31296274f212SChris Wilson 				 * can run indefinitely (such as a chain of
31306274f212SChris Wilson 				 * batches). The only time we do not increment
31316274f212SChris Wilson 				 * the hangcheck score on this ring, if this
31326274f212SChris Wilson 				 * ring is in a legitimate wait for another
31336274f212SChris Wilson 				 * ring. In that case the waiting ring is a
31346274f212SChris Wilson 				 * victim and we want to be sure we catch the
31356274f212SChris Wilson 				 * right culprit. Then every time we do kick
31366274f212SChris Wilson 				 * the ring, add a small increment to the
31376274f212SChris Wilson 				 * score so that we can catch a batch that is
31386274f212SChris Wilson 				 * being repeatedly kicked and so responsible
31396274f212SChris Wilson 				 * for stalling the machine.
31409107e9d2SChris Wilson 				 */
3141e2f80391STvrtko Ursulin 				engine->hangcheck.action = ring_stuck(engine,
3142ad8beaeaSMika Kuoppala 								      acthd);
3143ad8beaeaSMika Kuoppala 
3144e2f80391STvrtko Ursulin 				switch (engine->hangcheck.action) {
3145da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3146f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3147f260fe7bSMika Kuoppala 					break;
314824a65e62SMika Kuoppala 				case HANGCHECK_ACTIVE:
3149e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
31506274f212SChris Wilson 					break;
3151f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3152e2f80391STvrtko Ursulin 					engine->hangcheck.score += KICK;
31536274f212SChris Wilson 					break;
3154f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3155e2f80391STvrtko Ursulin 					engine->hangcheck.score += HUNG;
3156c3232b18SDave Gordon 					stuck[id] = true;
31576274f212SChris Wilson 					break;
31586274f212SChris Wilson 				}
315905407ff8SMika Kuoppala 			}
31609107e9d2SChris Wilson 		} else {
3161e2f80391STvrtko Ursulin 			engine->hangcheck.action = HANGCHECK_ACTIVE;
3162da661464SMika Kuoppala 
31639107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
31649107e9d2SChris Wilson 			 * attempts across multiple batches.
31659107e9d2SChris Wilson 			 */
3166e2f80391STvrtko Ursulin 			if (engine->hangcheck.score > 0)
3167e2f80391STvrtko Ursulin 				engine->hangcheck.score -= ACTIVE_DECAY;
3168e2f80391STvrtko Ursulin 			if (engine->hangcheck.score < 0)
3169e2f80391STvrtko Ursulin 				engine->hangcheck.score = 0;
3170f260fe7bSMika Kuoppala 
317161642ff0SMika Kuoppala 			/* Clear head and subunit states on seqno movement */
3172e2f80391STvrtko Ursulin 			engine->hangcheck.acthd = 0;
317361642ff0SMika Kuoppala 
3174e2f80391STvrtko Ursulin 			memset(engine->hangcheck.instdone, 0,
3175e2f80391STvrtko Ursulin 			       sizeof(engine->hangcheck.instdone));
3176cbb465e7SChris Wilson 		}
3177f65d9421SBen Gamari 
3178e2f80391STvrtko Ursulin 		engine->hangcheck.seqno = seqno;
3179e2f80391STvrtko Ursulin 		engine->hangcheck.acthd = acthd;
31809107e9d2SChris Wilson 		busy_count += busy;
318105407ff8SMika Kuoppala 	}
318205407ff8SMika Kuoppala 
3183c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3184e2f80391STvrtko Ursulin 		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3185b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
3186c3232b18SDave Gordon 				 stuck[id] ? "stuck" : "no progress",
3187e2f80391STvrtko Ursulin 				 engine->name);
318814b730fcSarun.siluvery@linux.intel.com 			rings_hung |= intel_engine_flag(engine);
318905407ff8SMika Kuoppala 		}
319005407ff8SMika Kuoppala 	}
319105407ff8SMika Kuoppala 
31921f814dacSImre Deak 	if (rings_hung) {
319314b730fcSarun.siluvery@linux.intel.com 		i915_handle_error(dev, rings_hung, "Engine(s) hung");
31941f814dacSImre Deak 		goto out;
31951f814dacSImre Deak 	}
319605407ff8SMika Kuoppala 
319705407ff8SMika Kuoppala 	if (busy_count)
319805407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
319905407ff8SMika Kuoppala 		 * being added */
320010cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
32011f814dacSImre Deak 
32021f814dacSImre Deak out:
32031f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
320410cd45b6SMika Kuoppala }
320510cd45b6SMika Kuoppala 
320610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
320710cd45b6SMika Kuoppala {
3208737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
3209672e7b7cSChris Wilson 
3210d330a953SJani Nikula 	if (!i915.enable_hangcheck)
321110cd45b6SMika Kuoppala 		return;
321210cd45b6SMika Kuoppala 
3213737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
3214737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
3215737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
3216737b1506SChris Wilson 	 */
3217737b1506SChris Wilson 
3218737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3219737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
3220f65d9421SBen Gamari }
3221f65d9421SBen Gamari 
32221c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
322391738a95SPaulo Zanoni {
322491738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
322591738a95SPaulo Zanoni 
322691738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
322791738a95SPaulo Zanoni 		return;
322891738a95SPaulo Zanoni 
3229f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3230105b122eSPaulo Zanoni 
3231105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3232105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3233622364b6SPaulo Zanoni }
3234105b122eSPaulo Zanoni 
323591738a95SPaulo Zanoni /*
3236622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3237622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3238622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3239622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3240622364b6SPaulo Zanoni  *
3241622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
324291738a95SPaulo Zanoni  */
3243622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3244622364b6SPaulo Zanoni {
3245622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3246622364b6SPaulo Zanoni 
3247622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3248622364b6SPaulo Zanoni 		return;
3249622364b6SPaulo Zanoni 
3250622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
325191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
325291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
325391738a95SPaulo Zanoni }
325491738a95SPaulo Zanoni 
32557c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3256d18ea1b5SDaniel Vetter {
3257d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3258d18ea1b5SDaniel Vetter 
3259f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3260a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3261f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3262d18ea1b5SDaniel Vetter }
3263d18ea1b5SDaniel Vetter 
3264c0e09200SDave Airlie /* drm_dma.h hooks
3265c0e09200SDave Airlie */
3266be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3267036a4a7dSZhenyu Wang {
32682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3269036a4a7dSZhenyu Wang 
32700c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3271bdfcdb63SDaniel Vetter 
3272f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3273c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3274c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3275036a4a7dSZhenyu Wang 
32767c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3277c650156aSZhenyu Wang 
32781c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
32797d99163dSBen Widawsky }
32807d99163dSBen Widawsky 
328170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
328270591a41SVille Syrjälä {
328370591a41SVille Syrjälä 	enum pipe pipe;
328470591a41SVille Syrjälä 
32850706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
328670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
328770591a41SVille Syrjälä 
328870591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
328970591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
329070591a41SVille Syrjälä 
329170591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
329270591a41SVille Syrjälä }
329370591a41SVille Syrjälä 
32947e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
32957e231dbeSJesse Barnes {
32962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32977e231dbeSJesse Barnes 
32987e231dbeSJesse Barnes 	/* VLV magic */
32997e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
33007e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
33017e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
33027e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
33037e231dbeSJesse Barnes 
33047c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
33057e231dbeSJesse Barnes 
33067c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33077e231dbeSJesse Barnes 
330870591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
33097e231dbeSJesse Barnes }
33107e231dbeSJesse Barnes 
3311d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3312d6e3cca3SDaniel Vetter {
3313d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3314d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3315d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3316d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3317d6e3cca3SDaniel Vetter }
3318d6e3cca3SDaniel Vetter 
3319823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3320abd58f01SBen Widawsky {
3321abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3322abd58f01SBen Widawsky 	int pipe;
3323abd58f01SBen Widawsky 
3324abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3325abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3326abd58f01SBen Widawsky 
3327d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3328abd58f01SBen Widawsky 
3329055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3330f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3331813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3332f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3333abd58f01SBen Widawsky 
3334f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3335f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3336f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3337abd58f01SBen Widawsky 
3338266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
33391c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3340abd58f01SBen Widawsky }
3341abd58f01SBen Widawsky 
33424c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
33434c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3344d49bdb0eSPaulo Zanoni {
33451180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
33466831f3e3SVille Syrjälä 	enum pipe pipe;
3347d49bdb0eSPaulo Zanoni 
334813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
33496831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
33506831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
33516831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
33526831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
335313321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3354d49bdb0eSPaulo Zanoni }
3355d49bdb0eSPaulo Zanoni 
3356aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3357aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3358aae8ba84SVille Syrjälä {
33596831f3e3SVille Syrjälä 	enum pipe pipe;
33606831f3e3SVille Syrjälä 
3361aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33626831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
33636831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3364aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3365aae8ba84SVille Syrjälä 
3366aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3367aae8ba84SVille Syrjälä 	synchronize_irq(dev_priv->dev->irq);
3368aae8ba84SVille Syrjälä }
3369aae8ba84SVille Syrjälä 
337043f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
337143f328d7SVille Syrjälä {
337243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
337343f328d7SVille Syrjälä 
337443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
337543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
337643f328d7SVille Syrjälä 
3377d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
337843f328d7SVille Syrjälä 
337943f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
338043f328d7SVille Syrjälä 
338143f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
338243f328d7SVille Syrjälä 
338370591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
338443f328d7SVille Syrjälä }
338543f328d7SVille Syrjälä 
338687a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
338787a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
338887a02106SVille Syrjälä {
338987a02106SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
339087a02106SVille Syrjälä 	struct intel_encoder *encoder;
339187a02106SVille Syrjälä 	u32 enabled_irqs = 0;
339287a02106SVille Syrjälä 
339387a02106SVille Syrjälä 	for_each_intel_encoder(dev, encoder)
339487a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
339587a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
339687a02106SVille Syrjälä 
339787a02106SVille Syrjälä 	return enabled_irqs;
339887a02106SVille Syrjälä }
339987a02106SVille Syrjälä 
340082a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
340182a28bcfSDaniel Vetter {
34022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
340387a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
340482a28bcfSDaniel Vetter 
340582a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3406fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
340787a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
340882a28bcfSDaniel Vetter 	} else {
3409fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
341087a02106SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
341182a28bcfSDaniel Vetter 	}
341282a28bcfSDaniel Vetter 
3413fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
341482a28bcfSDaniel Vetter 
34157fe0b973SKeith Packard 	/*
34167fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
34176dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
34186dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
34197fe0b973SKeith Packard 	 */
34207fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34217fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
34227fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
34237fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
34247fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
34250b2eb33eSVille Syrjälä 	/*
34260b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
34270b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
34280b2eb33eSVille Syrjälä 	 */
34290b2eb33eSVille Syrjälä 	if (HAS_PCH_LPT_LP(dev))
34300b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
34317fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34326dbf30ceSVille Syrjälä }
343326951cafSXiong Zhang 
34346dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev)
34356dbf30ceSVille Syrjälä {
34366dbf30ceSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
34376dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
34386dbf30ceSVille Syrjälä 
34396dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
34406dbf30ceSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
34416dbf30ceSVille Syrjälä 
34426dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34436dbf30ceSVille Syrjälä 
34446dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
34456dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34466dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
344774c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
34486dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34496dbf30ceSVille Syrjälä 
345026951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
345126951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
345226951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
345326951cafSXiong Zhang }
34547fe0b973SKeith Packard 
3455e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev)
3456e4ce95aaSVille Syrjälä {
3457e4ce95aaSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3458e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3459e4ce95aaSVille Syrjälä 
34603a3b3c7dSVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
34613a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
34623a3b3c7dSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
34633a3b3c7dSVille Syrjälä 
34643a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
34653a3b3c7dSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
346623bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
346723bb4cb5SVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
34683a3b3c7dSVille Syrjälä 
34693a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
347023bb4cb5SVille Syrjälä 	} else {
3471e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
3472e4ce95aaSVille Syrjälä 		enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
3473e4ce95aaSVille Syrjälä 
3474e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
34753a3b3c7dSVille Syrjälä 	}
3476e4ce95aaSVille Syrjälä 
3477e4ce95aaSVille Syrjälä 	/*
3478e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3479e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
348023bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3481e4ce95aaSVille Syrjälä 	 */
3482e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3483e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3484e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3485e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3486e4ce95aaSVille Syrjälä 
3487e4ce95aaSVille Syrjälä 	ibx_hpd_irq_setup(dev);
3488e4ce95aaSVille Syrjälä }
3489e4ce95aaSVille Syrjälä 
3490e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3491e0a20ad7SShashank Sharma {
3492e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3493a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3494e0a20ad7SShashank Sharma 
3495a52bb15bSVille Syrjälä 	enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3496a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3497e0a20ad7SShashank Sharma 
3498a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3499e0a20ad7SShashank Sharma 
3500a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3501a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3502a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3503a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3504e0a20ad7SShashank Sharma }
3505e0a20ad7SShashank Sharma 
3506d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3507d46da437SPaulo Zanoni {
35082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
350982a28bcfSDaniel Vetter 	u32 mask;
3510d46da437SPaulo Zanoni 
3511692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3512692a04cfSDaniel Vetter 		return;
3513692a04cfSDaniel Vetter 
3514105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
35155c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3516105b122eSPaulo Zanoni 	else
35175c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
35188664281bSPaulo Zanoni 
3519b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3520d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3521d46da437SPaulo Zanoni }
3522d46da437SPaulo Zanoni 
35230a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
35240a9a8c91SDaniel Vetter {
35250a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
35260a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
35270a9a8c91SDaniel Vetter 
35280a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
35290a9a8c91SDaniel Vetter 
35300a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3531040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
35320a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
353335a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
353435a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
35350a9a8c91SDaniel Vetter 	}
35360a9a8c91SDaniel Vetter 
35370a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
35380a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
35390a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
35400a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
35410a9a8c91SDaniel Vetter 	} else {
35420a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
35430a9a8c91SDaniel Vetter 	}
35440a9a8c91SDaniel Vetter 
354535079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
35460a9a8c91SDaniel Vetter 
35470a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
354878e68d36SImre Deak 		/*
354978e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
355078e68d36SImre Deak 		 * itself is enabled/disabled.
355178e68d36SImre Deak 		 */
35520a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
35530a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
35540a9a8c91SDaniel Vetter 
3555605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
355635079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
35570a9a8c91SDaniel Vetter 	}
35580a9a8c91SDaniel Vetter }
35590a9a8c91SDaniel Vetter 
3560f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3561036a4a7dSZhenyu Wang {
35622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35638e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
35648e76f8dcSPaulo Zanoni 
35658e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
35668e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
35678e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
35688e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
35695c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
35708e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
357123bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
357223bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
35738e76f8dcSPaulo Zanoni 	} else {
35748e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3575ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
35765b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
35775b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
35785b3a856bSDaniel Vetter 				DE_POISON);
3579e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3580e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3581e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
35828e76f8dcSPaulo Zanoni 	}
3583036a4a7dSZhenyu Wang 
35841ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3585036a4a7dSZhenyu Wang 
35860c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
35870c841212SPaulo Zanoni 
3588622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3589622364b6SPaulo Zanoni 
359035079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3591036a4a7dSZhenyu Wang 
35920a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3593036a4a7dSZhenyu Wang 
3594d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
35957fe0b973SKeith Packard 
3596f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
35976005ce42SDaniel Vetter 		/* Enable PCU event interrupts
35986005ce42SDaniel Vetter 		 *
35996005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
36004bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
36014bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3602d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3603fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3604d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3605f97108d1SJesse Barnes 	}
3606f97108d1SJesse Barnes 
3607036a4a7dSZhenyu Wang 	return 0;
3608036a4a7dSZhenyu Wang }
3609036a4a7dSZhenyu Wang 
3610f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3611f8b79e58SImre Deak {
3612f8b79e58SImre Deak 	u32 pipestat_mask;
3613f8b79e58SImre Deak 	u32 iir_mask;
3614120dda4fSVille Syrjälä 	enum pipe pipe;
3615f8b79e58SImre Deak 
3616f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3617f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3618f8b79e58SImre Deak 
3619120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3620120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3621f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3622f8b79e58SImre Deak 
3623f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3624f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3625f8b79e58SImre Deak 
3626120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3627120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3628120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3629f8b79e58SImre Deak 
3630f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3631f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3632f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3633120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3634120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3635f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3636f8b79e58SImre Deak 
3637f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3638f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3639f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
364076e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
364176e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3642f8b79e58SImre Deak }
3643f8b79e58SImre Deak 
3644f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3645f8b79e58SImre Deak {
3646f8b79e58SImre Deak 	u32 pipestat_mask;
3647f8b79e58SImre Deak 	u32 iir_mask;
3648120dda4fSVille Syrjälä 	enum pipe pipe;
3649f8b79e58SImre Deak 
3650f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3651f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
36526c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3653120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3654120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3655f8b79e58SImre Deak 
3656f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3657f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
365876e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3659f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3660f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3661f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3662f8b79e58SImre Deak 
3663f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3664f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3665f8b79e58SImre Deak 
3666120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3667120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3668120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3669f8b79e58SImre Deak 
3670f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3671f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3672120dda4fSVille Syrjälä 
3673120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3674120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3675f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3676f8b79e58SImre Deak }
3677f8b79e58SImre Deak 
3678f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3679f8b79e58SImre Deak {
3680f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3681f8b79e58SImre Deak 
3682f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3683f8b79e58SImre Deak 		return;
3684f8b79e58SImre Deak 
3685f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3686f8b79e58SImre Deak 
3687950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3688f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3689f8b79e58SImre Deak }
3690f8b79e58SImre Deak 
3691f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3692f8b79e58SImre Deak {
3693f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3694f8b79e58SImre Deak 
3695f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3696f8b79e58SImre Deak 		return;
3697f8b79e58SImre Deak 
3698f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3699f8b79e58SImre Deak 
3700950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3701f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3702f8b79e58SImre Deak }
3703f8b79e58SImre Deak 
37040e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
37057e231dbeSJesse Barnes {
3706f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
37077e231dbeSJesse Barnes 
37080706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
370920afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
371020afbda2SDaniel Vetter 
37117e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
371276e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
371376e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
371476e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
371576e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
37167e231dbeSJesse Barnes 
3717b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3718b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3719d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3720f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3721f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3722d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
37230e6c9a9eSVille Syrjälä }
37240e6c9a9eSVille Syrjälä 
37250e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37260e6c9a9eSVille Syrjälä {
37270e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
37280e6c9a9eSVille Syrjälä 
37290e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
37307e231dbeSJesse Barnes 
37310a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37327e231dbeSJesse Barnes 
37337e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
37347e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
37357e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
37367e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
37377e231dbeSJesse Barnes #endif
37387e231dbeSJesse Barnes 
37397e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
374020afbda2SDaniel Vetter 
374120afbda2SDaniel Vetter 	return 0;
374220afbda2SDaniel Vetter }
374320afbda2SDaniel Vetter 
3744abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3745abd58f01SBen Widawsky {
3746abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3747abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3748abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
374973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3750abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
375173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
375273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3753abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
375473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
375573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
375673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3757abd58f01SBen Widawsky 		0,
375873d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
375973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3760abd58f01SBen Widawsky 		};
3761abd58f01SBen Widawsky 
37620961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
37639a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
37649a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
376578e68d36SImre Deak 	/*
376678e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
376778e68d36SImre Deak 	 * is enabled/disabled.
376878e68d36SImre Deak 	 */
376978e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
37709a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3771abd58f01SBen Widawsky }
3772abd58f01SBen Widawsky 
3773abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3774abd58f01SBen Widawsky {
3775770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3776770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
37773a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
37783a3b3c7dSVille Syrjälä 	u32 de_port_enables;
37793a3b3c7dSVille Syrjälä 	enum pipe pipe;
3780770de83dSDamien Lespiau 
3781b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3782770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3783770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
37843a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
378588e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
37869e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
37873a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
37883a3b3c7dSVille Syrjälä 	} else {
3789770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3790770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
37913a3b3c7dSVille Syrjälä 	}
3792770de83dSDamien Lespiau 
3793770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3794770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3795770de83dSDamien Lespiau 
37963a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3797a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3798a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3799a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
38003a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
38013a3b3c7dSVille Syrjälä 
380213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
380313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
380413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3805abd58f01SBen Widawsky 
3806055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3807f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3808813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3809813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3810813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
381135079899SPaulo Zanoni 					  de_pipe_enables);
3812abd58f01SBen Widawsky 
38133a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3814abd58f01SBen Widawsky }
3815abd58f01SBen Widawsky 
3816abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3817abd58f01SBen Widawsky {
3818abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3819abd58f01SBen Widawsky 
3820266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3821622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3822622364b6SPaulo Zanoni 
3823abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3824abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3825abd58f01SBen Widawsky 
3826266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3827abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3828abd58f01SBen Widawsky 
3829abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3830abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3831abd58f01SBen Widawsky 
3832abd58f01SBen Widawsky 	return 0;
3833abd58f01SBen Widawsky }
3834abd58f01SBen Widawsky 
383543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
383643f328d7SVille Syrjälä {
383743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
383843f328d7SVille Syrjälä 
3839c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
384043f328d7SVille Syrjälä 
384143f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
384243f328d7SVille Syrjälä 
384343f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
384443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
384543f328d7SVille Syrjälä 
384643f328d7SVille Syrjälä 	return 0;
384743f328d7SVille Syrjälä }
384843f328d7SVille Syrjälä 
3849abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3850abd58f01SBen Widawsky {
3851abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3852abd58f01SBen Widawsky 
3853abd58f01SBen Widawsky 	if (!dev_priv)
3854abd58f01SBen Widawsky 		return;
3855abd58f01SBen Widawsky 
3856823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3857abd58f01SBen Widawsky }
3858abd58f01SBen Widawsky 
38598ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
38608ea0be4fSVille Syrjälä {
38618ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
38628ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
38638ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38648ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
38658ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
38668ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
38678ea0be4fSVille Syrjälä 
38688ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
38698ea0be4fSVille Syrjälä 
3870c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
38718ea0be4fSVille Syrjälä }
38728ea0be4fSVille Syrjälä 
38737e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
38747e231dbeSJesse Barnes {
38752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38767e231dbeSJesse Barnes 
38777e231dbeSJesse Barnes 	if (!dev_priv)
38787e231dbeSJesse Barnes 		return;
38797e231dbeSJesse Barnes 
3880843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3881843d0e7dSImre Deak 
3882893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3883893fce8eSVille Syrjälä 
38847e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3885f8b79e58SImre Deak 
38868ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
38877e231dbeSJesse Barnes }
38887e231dbeSJesse Barnes 
388943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
389043f328d7SVille Syrjälä {
389143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
389243f328d7SVille Syrjälä 
389343f328d7SVille Syrjälä 	if (!dev_priv)
389443f328d7SVille Syrjälä 		return;
389543f328d7SVille Syrjälä 
389643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
389743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
389843f328d7SVille Syrjälä 
3899a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
390043f328d7SVille Syrjälä 
3901a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
390243f328d7SVille Syrjälä 
3903c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
390443f328d7SVille Syrjälä }
390543f328d7SVille Syrjälä 
3906f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3907036a4a7dSZhenyu Wang {
39082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39094697995bSJesse Barnes 
39104697995bSJesse Barnes 	if (!dev_priv)
39114697995bSJesse Barnes 		return;
39124697995bSJesse Barnes 
3913be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3914036a4a7dSZhenyu Wang }
3915036a4a7dSZhenyu Wang 
3916c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3917c2798b19SChris Wilson {
39182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3919c2798b19SChris Wilson 	int pipe;
3920c2798b19SChris Wilson 
3921055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3922c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3923c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3924c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3925c2798b19SChris Wilson 	POSTING_READ16(IER);
3926c2798b19SChris Wilson }
3927c2798b19SChris Wilson 
3928c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3929c2798b19SChris Wilson {
39302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3931c2798b19SChris Wilson 
3932c2798b19SChris Wilson 	I915_WRITE16(EMR,
3933c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3934c2798b19SChris Wilson 
3935c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3936c2798b19SChris Wilson 	dev_priv->irq_mask =
3937c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3938c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3939c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
394037ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3941c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3942c2798b19SChris Wilson 
3943c2798b19SChris Wilson 	I915_WRITE16(IER,
3944c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3945c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3946c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3947c2798b19SChris Wilson 	POSTING_READ16(IER);
3948c2798b19SChris Wilson 
3949379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3950379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3951d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3952755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3953755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3954d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3955379ef82dSDaniel Vetter 
3956c2798b19SChris Wilson 	return 0;
3957c2798b19SChris Wilson }
3958c2798b19SChris Wilson 
395990a72f87SVille Syrjälä /*
396090a72f87SVille Syrjälä  * Returns true when a page flip has completed.
396190a72f87SVille Syrjälä  */
396290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
39631f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
396490a72f87SVille Syrjälä {
39652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
39661f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
396790a72f87SVille Syrjälä 
39688d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
396990a72f87SVille Syrjälä 		return false;
397090a72f87SVille Syrjälä 
397190a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3972d6bbafa1SChris Wilson 		goto check_page_flip;
397390a72f87SVille Syrjälä 
397490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
397590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
397690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
397790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
397890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
397990a72f87SVille Syrjälä 	 */
398090a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3981d6bbafa1SChris Wilson 		goto check_page_flip;
398290a72f87SVille Syrjälä 
39837d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
398490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
398590a72f87SVille Syrjälä 	return true;
3986d6bbafa1SChris Wilson 
3987d6bbafa1SChris Wilson check_page_flip:
3988d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3989d6bbafa1SChris Wilson 	return false;
399090a72f87SVille Syrjälä }
399190a72f87SVille Syrjälä 
3992ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3993c2798b19SChris Wilson {
399445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3996c2798b19SChris Wilson 	u16 iir, new_iir;
3997c2798b19SChris Wilson 	u32 pipe_stats[2];
3998c2798b19SChris Wilson 	int pipe;
3999c2798b19SChris Wilson 	u16 flip_mask =
4000c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4001c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
40021f814dacSImre Deak 	irqreturn_t ret;
4003c2798b19SChris Wilson 
40042dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40052dd2a883SImre Deak 		return IRQ_NONE;
40062dd2a883SImre Deak 
40071f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40081f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40091f814dacSImre Deak 
40101f814dacSImre Deak 	ret = IRQ_NONE;
4011c2798b19SChris Wilson 	iir = I915_READ16(IIR);
4012c2798b19SChris Wilson 	if (iir == 0)
40131f814dacSImre Deak 		goto out;
4014c2798b19SChris Wilson 
4015c2798b19SChris Wilson 	while (iir & ~flip_mask) {
4016c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4017c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4018c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4019c2798b19SChris Wilson 		 * interrupts (for non-MSI).
4020c2798b19SChris Wilson 		 */
4021222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4022c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4023aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4024c2798b19SChris Wilson 
4025055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4026f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4027c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4028c2798b19SChris Wilson 
4029c2798b19SChris Wilson 			/*
4030c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4031c2798b19SChris Wilson 			 */
40322d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
4033c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4034c2798b19SChris Wilson 		}
4035222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4036c2798b19SChris Wilson 
4037c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
4038c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
4039c2798b19SChris Wilson 
4040c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40414a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4042c2798b19SChris Wilson 
4043055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40441f1c2e24SVille Syrjälä 			int plane = pipe;
40453a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
40461f1c2e24SVille Syrjälä 				plane = !plane;
40471f1c2e24SVille Syrjälä 
40484356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
40491f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
40501f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4051c2798b19SChris Wilson 
40524356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4053277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
40542d9d2b0bSVille Syrjälä 
40551f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40561f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40571f7247c0SDaniel Vetter 								    pipe);
40584356d586SDaniel Vetter 		}
4059c2798b19SChris Wilson 
4060c2798b19SChris Wilson 		iir = new_iir;
4061c2798b19SChris Wilson 	}
40621f814dacSImre Deak 	ret = IRQ_HANDLED;
4063c2798b19SChris Wilson 
40641f814dacSImre Deak out:
40651f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40661f814dacSImre Deak 
40671f814dacSImre Deak 	return ret;
4068c2798b19SChris Wilson }
4069c2798b19SChris Wilson 
4070c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
4071c2798b19SChris Wilson {
40722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4073c2798b19SChris Wilson 	int pipe;
4074c2798b19SChris Wilson 
4075055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
4076c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
4077c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4078c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4079c2798b19SChris Wilson 	}
4080c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4081c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4082c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4083c2798b19SChris Wilson }
4084c2798b19SChris Wilson 
4085a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4086a266c7d5SChris Wilson {
40872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4088a266c7d5SChris Wilson 	int pipe;
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
40910706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4092a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4093a266c7d5SChris Wilson 	}
4094a266c7d5SChris Wilson 
409500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4096055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4097a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4098a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4099a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4100a266c7d5SChris Wilson 	POSTING_READ(IER);
4101a266c7d5SChris Wilson }
4102a266c7d5SChris Wilson 
4103a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4104a266c7d5SChris Wilson {
41052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
410638bde180SChris Wilson 	u32 enable_mask;
4107a266c7d5SChris Wilson 
410838bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
410938bde180SChris Wilson 
411038bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
411138bde180SChris Wilson 	dev_priv->irq_mask =
411238bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
411338bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
411438bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
411538bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
411637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
411738bde180SChris Wilson 
411838bde180SChris Wilson 	enable_mask =
411938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
412038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
412138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
412238bde180SChris Wilson 		I915_USER_INTERRUPT;
412338bde180SChris Wilson 
4124a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
41250706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
412620afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
412720afbda2SDaniel Vetter 
4128a266c7d5SChris Wilson 		/* Enable in IER... */
4129a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4130a266c7d5SChris Wilson 		/* and unmask in IMR */
4131a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4132a266c7d5SChris Wilson 	}
4133a266c7d5SChris Wilson 
4134a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4135a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4136a266c7d5SChris Wilson 	POSTING_READ(IER);
4137a266c7d5SChris Wilson 
4138f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
413920afbda2SDaniel Vetter 
4140379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4141379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4142d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4143755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4144755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4145d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4146379ef82dSDaniel Vetter 
414720afbda2SDaniel Vetter 	return 0;
414820afbda2SDaniel Vetter }
414920afbda2SDaniel Vetter 
415090a72f87SVille Syrjälä /*
415190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
415290a72f87SVille Syrjälä  */
415390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
415490a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
415590a72f87SVille Syrjälä {
41562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
415790a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
415890a72f87SVille Syrjälä 
41598d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
416090a72f87SVille Syrjälä 		return false;
416190a72f87SVille Syrjälä 
416290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
4163d6bbafa1SChris Wilson 		goto check_page_flip;
416490a72f87SVille Syrjälä 
416590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
416690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
416790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
416890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
416990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
417090a72f87SVille Syrjälä 	 */
417190a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
4172d6bbafa1SChris Wilson 		goto check_page_flip;
417390a72f87SVille Syrjälä 
41747d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
417590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
417690a72f87SVille Syrjälä 	return true;
4177d6bbafa1SChris Wilson 
4178d6bbafa1SChris Wilson check_page_flip:
4179d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
4180d6bbafa1SChris Wilson 	return false;
418190a72f87SVille Syrjälä }
418290a72f87SVille Syrjälä 
4183ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4184a266c7d5SChris Wilson {
418545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
41878291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
418838bde180SChris Wilson 	u32 flip_mask =
418938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
419038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
419138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4192a266c7d5SChris Wilson 
41932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41942dd2a883SImre Deak 		return IRQ_NONE;
41952dd2a883SImre Deak 
41961f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41971f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41981f814dacSImre Deak 
4199a266c7d5SChris Wilson 	iir = I915_READ(IIR);
420038bde180SChris Wilson 	do {
420138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
42028291ee90SChris Wilson 		bool blc_event = false;
4203a266c7d5SChris Wilson 
4204a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4205a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4206a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4207a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4208a266c7d5SChris Wilson 		 */
4209222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4210a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4211aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4212a266c7d5SChris Wilson 
4213055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4214f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4215a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4216a266c7d5SChris Wilson 
421738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4218a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4219a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
422038bde180SChris Wilson 				irq_received = true;
4221a266c7d5SChris Wilson 			}
4222a266c7d5SChris Wilson 		}
4223222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4224a266c7d5SChris Wilson 
4225a266c7d5SChris Wilson 		if (!irq_received)
4226a266c7d5SChris Wilson 			break;
4227a266c7d5SChris Wilson 
4228a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
422916c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
423016c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
423116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4232a266c7d5SChris Wilson 
423338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4234a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4235a266c7d5SChris Wilson 
4236a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42374a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4238a266c7d5SChris Wilson 
4239055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
424038bde180SChris Wilson 			int plane = pipe;
42413a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
424238bde180SChris Wilson 				plane = !plane;
42435e2032d4SVille Syrjälä 
424490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
424590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
424690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4247a266c7d5SChris Wilson 
4248a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4249a266c7d5SChris Wilson 				blc_event = true;
42504356d586SDaniel Vetter 
42514356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4252277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
42532d9d2b0bSVille Syrjälä 
42541f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42551f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
42561f7247c0SDaniel Vetter 								    pipe);
4257a266c7d5SChris Wilson 		}
4258a266c7d5SChris Wilson 
4259a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4260a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4261a266c7d5SChris Wilson 
4262a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4263a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4264a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4265a266c7d5SChris Wilson 		 * we would never get another interrupt.
4266a266c7d5SChris Wilson 		 *
4267a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4268a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4269a266c7d5SChris Wilson 		 * another one.
4270a266c7d5SChris Wilson 		 *
4271a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4272a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4273a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4274a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4275a266c7d5SChris Wilson 		 * stray interrupts.
4276a266c7d5SChris Wilson 		 */
427738bde180SChris Wilson 		ret = IRQ_HANDLED;
4278a266c7d5SChris Wilson 		iir = new_iir;
427938bde180SChris Wilson 	} while (iir & ~flip_mask);
4280a266c7d5SChris Wilson 
42811f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42821f814dacSImre Deak 
4283a266c7d5SChris Wilson 	return ret;
4284a266c7d5SChris Wilson }
4285a266c7d5SChris Wilson 
4286a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4287a266c7d5SChris Wilson {
42882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4289a266c7d5SChris Wilson 	int pipe;
4290a266c7d5SChris Wilson 
4291a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
42920706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4293a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4294a266c7d5SChris Wilson 	}
4295a266c7d5SChris Wilson 
429600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4297055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
429855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4299a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
430055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
430155b39755SChris Wilson 	}
4302a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4303a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4304a266c7d5SChris Wilson 
4305a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4306a266c7d5SChris Wilson }
4307a266c7d5SChris Wilson 
4308a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4309a266c7d5SChris Wilson {
43102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4311a266c7d5SChris Wilson 	int pipe;
4312a266c7d5SChris Wilson 
43130706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4314a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4315a266c7d5SChris Wilson 
4316a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4317055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4318a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4319a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4320a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4321a266c7d5SChris Wilson 	POSTING_READ(IER);
4322a266c7d5SChris Wilson }
4323a266c7d5SChris Wilson 
4324a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4325a266c7d5SChris Wilson {
43262d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4327bbba0a97SChris Wilson 	u32 enable_mask;
4328a266c7d5SChris Wilson 	u32 error_mask;
4329a266c7d5SChris Wilson 
4330a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4331bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4332adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4333bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4334bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4335bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4336bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4337bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4338bbba0a97SChris Wilson 
4339bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
434021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
434121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4342bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4343bbba0a97SChris Wilson 
4344bbba0a97SChris Wilson 	if (IS_G4X(dev))
4345bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4346a266c7d5SChris Wilson 
4347b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4348b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4349d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4350755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4351755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4352755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4353d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4354a266c7d5SChris Wilson 
4355a266c7d5SChris Wilson 	/*
4356a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4357a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4358a266c7d5SChris Wilson 	 */
4359a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4360a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4361a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4362a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4363a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4364a266c7d5SChris Wilson 	} else {
4365a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4366a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4367a266c7d5SChris Wilson 	}
4368a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4369a266c7d5SChris Wilson 
4370a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4371a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4372a266c7d5SChris Wilson 	POSTING_READ(IER);
4373a266c7d5SChris Wilson 
43740706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
437520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
437620afbda2SDaniel Vetter 
4377f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
437820afbda2SDaniel Vetter 
437920afbda2SDaniel Vetter 	return 0;
438020afbda2SDaniel Vetter }
438120afbda2SDaniel Vetter 
4382bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
438320afbda2SDaniel Vetter {
43842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
438520afbda2SDaniel Vetter 	u32 hotplug_en;
438620afbda2SDaniel Vetter 
4387b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4388b5ea2d56SDaniel Vetter 
4389adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4390e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
43910706f17cSEgbert Eich 	hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
4392a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4393a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4394a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4395a266c7d5SChris Wilson 	*/
4396a266c7d5SChris Wilson 	if (IS_G4X(dev))
4397a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4398a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4399a266c7d5SChris Wilson 
4400a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44010706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4402f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4403f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4404f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44050706f17cSEgbert Eich 					     hotplug_en);
4406a266c7d5SChris Wilson }
4407a266c7d5SChris Wilson 
4408ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4409a266c7d5SChris Wilson {
441045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
44112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4412a266c7d5SChris Wilson 	u32 iir, new_iir;
4413a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4414a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
441521ad8330SVille Syrjälä 	u32 flip_mask =
441621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
441721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4418a266c7d5SChris Wilson 
44192dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44202dd2a883SImre Deak 		return IRQ_NONE;
44212dd2a883SImre Deak 
44221f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44231f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44241f814dacSImre Deak 
4425a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4426a266c7d5SChris Wilson 
4427a266c7d5SChris Wilson 	for (;;) {
4428501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
44292c8ba29fSChris Wilson 		bool blc_event = false;
44302c8ba29fSChris Wilson 
4431a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4432a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4433a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4434a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4435a266c7d5SChris Wilson 		 */
4436222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4437a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4438aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4439a266c7d5SChris Wilson 
4440055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4441f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4442a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4443a266c7d5SChris Wilson 
4444a266c7d5SChris Wilson 			/*
4445a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4446a266c7d5SChris Wilson 			 */
4447a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4448a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4449501e01d7SVille Syrjälä 				irq_received = true;
4450a266c7d5SChris Wilson 			}
4451a266c7d5SChris Wilson 		}
4452222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4453a266c7d5SChris Wilson 
4454a266c7d5SChris Wilson 		if (!irq_received)
4455a266c7d5SChris Wilson 			break;
4456a266c7d5SChris Wilson 
4457a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4458a266c7d5SChris Wilson 
4459a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
446016c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
446116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4462a266c7d5SChris Wilson 
446321ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4464a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4465a266c7d5SChris Wilson 
4466a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44674a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4468a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
44694a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VCS]);
4470a266c7d5SChris Wilson 
4471055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
44722c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
447390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
447490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4475a266c7d5SChris Wilson 
4476a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4477a266c7d5SChris Wilson 				blc_event = true;
44784356d586SDaniel Vetter 
44794356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4480277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4481a266c7d5SChris Wilson 
44821f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
44831f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
44842d9d2b0bSVille Syrjälä 		}
4485a266c7d5SChris Wilson 
4486a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4487a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4488a266c7d5SChris Wilson 
4489515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4490515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4491515ac2bbSDaniel Vetter 
4492a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4493a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4494a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4495a266c7d5SChris Wilson 		 * we would never get another interrupt.
4496a266c7d5SChris Wilson 		 *
4497a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4498a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4499a266c7d5SChris Wilson 		 * another one.
4500a266c7d5SChris Wilson 		 *
4501a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4502a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4503a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4504a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4505a266c7d5SChris Wilson 		 * stray interrupts.
4506a266c7d5SChris Wilson 		 */
4507a266c7d5SChris Wilson 		iir = new_iir;
4508a266c7d5SChris Wilson 	}
4509a266c7d5SChris Wilson 
45101f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45111f814dacSImre Deak 
4512a266c7d5SChris Wilson 	return ret;
4513a266c7d5SChris Wilson }
4514a266c7d5SChris Wilson 
4515a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4516a266c7d5SChris Wilson {
45172d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4518a266c7d5SChris Wilson 	int pipe;
4519a266c7d5SChris Wilson 
4520a266c7d5SChris Wilson 	if (!dev_priv)
4521a266c7d5SChris Wilson 		return;
4522a266c7d5SChris Wilson 
45230706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4524a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4525a266c7d5SChris Wilson 
4526a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4527055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4528a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4529a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4530a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4531a266c7d5SChris Wilson 
4532055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4533a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4534a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4535a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4536a266c7d5SChris Wilson }
4537a266c7d5SChris Wilson 
4538fca52a55SDaniel Vetter /**
4539fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4540fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4541fca52a55SDaniel Vetter  *
4542fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4543fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4544fca52a55SDaniel Vetter  */
4545b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4546f71d4af4SJesse Barnes {
4547b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
45488b2e326dSChris Wilson 
454977913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
455077913b39SJani Nikula 
4551c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4552a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
45538b2e326dSChris Wilson 
4554a6706b45SDeepak S 	/* Let's track the enabled rps events */
4555666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45566c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
45576f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
455831685c25SDeepak S 	else
4559a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4560a6706b45SDeepak S 
4561737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4562737b1506SChris Wilson 			  i915_hangcheck_elapsed);
456361bac78eSDaniel Vetter 
4564b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
45654cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
45664cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4567b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4568f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4569fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4570391f75e2SVille Syrjälä 	} else {
4571391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4572391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4573f71d4af4SJesse Barnes 	}
4574f71d4af4SJesse Barnes 
457521da2700SVille Syrjälä 	/*
457621da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
457721da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
457821da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
457921da2700SVille Syrjälä 	 */
4580b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
458121da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
458221da2700SVille Syrjälä 
4583f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4584f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4585f71d4af4SJesse Barnes 
4586b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
458743f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
458843f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
458943f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
459043f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
459143f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
459243f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
459343f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4594b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
45957e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
45967e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
45977e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
45987e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
45997e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
46007e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4601fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4602b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4603abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4604723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4605abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4606abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4607abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4608abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
46096dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4610e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46116dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
46126dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46136dbf30ceSVille Syrjälä 		else
46143a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4615f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4616f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4617723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4618f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4619f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4620f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4621f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4622e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4623f71d4af4SJesse Barnes 	} else {
4624b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4625c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4626c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4627c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4628c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4629b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4630a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4631a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4632a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4633a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4634c2798b19SChris Wilson 		} else {
4635a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4636a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4637a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4638a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4639c2798b19SChris Wilson 		}
4640778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4641778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4642f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4643f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4644f71d4af4SJesse Barnes 	}
4645f71d4af4SJesse Barnes }
464620afbda2SDaniel Vetter 
4647fca52a55SDaniel Vetter /**
4648fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4649fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4650fca52a55SDaniel Vetter  *
4651fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4652fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4653fca52a55SDaniel Vetter  *
4654fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4655fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4656fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4657fca52a55SDaniel Vetter  */
46582aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
46592aeb7d3aSDaniel Vetter {
46602aeb7d3aSDaniel Vetter 	/*
46612aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
46622aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
46632aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
46642aeb7d3aSDaniel Vetter 	 */
46652aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
46662aeb7d3aSDaniel Vetter 
46672aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
46682aeb7d3aSDaniel Vetter }
46692aeb7d3aSDaniel Vetter 
4670fca52a55SDaniel Vetter /**
4671fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4672fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4673fca52a55SDaniel Vetter  *
4674fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4675fca52a55SDaniel Vetter  * resources acquired in the init functions.
4676fca52a55SDaniel Vetter  */
46772aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
46782aeb7d3aSDaniel Vetter {
46792aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
46802aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
46812aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
46822aeb7d3aSDaniel Vetter }
46832aeb7d3aSDaniel Vetter 
4684fca52a55SDaniel Vetter /**
4685fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4686fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4687fca52a55SDaniel Vetter  *
4688fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4689fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4690fca52a55SDaniel Vetter  */
4691b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4692c67a470bSPaulo Zanoni {
4693b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
46942aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
46952dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4696c67a470bSPaulo Zanoni }
4697c67a470bSPaulo Zanoni 
4698fca52a55SDaniel Vetter /**
4699fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4700fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4701fca52a55SDaniel Vetter  *
4702fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4703fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4704fca52a55SDaniel Vetter  */
4705b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4706c67a470bSPaulo Zanoni {
47072aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4708b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4709b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4710c67a470bSPaulo Zanoni }
4711