xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 56b80e1f0022e34f8f92aee867aa8982889cda00)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
309*56b80e1fSVille Syrjälä void i9xx_check_fifo_underruns(struct drm_device *dev)
310*56b80e1fSVille Syrjälä {
311*56b80e1fSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
312*56b80e1fSVille Syrjälä 	struct intel_crtc *crtc;
313*56b80e1fSVille Syrjälä 	unsigned long flags;
314*56b80e1fSVille Syrjälä 
315*56b80e1fSVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
316*56b80e1fSVille Syrjälä 
317*56b80e1fSVille Syrjälä 	for_each_intel_crtc(dev, crtc) {
318*56b80e1fSVille Syrjälä 		u32 reg = PIPESTAT(crtc->pipe);
319*56b80e1fSVille Syrjälä 		u32 pipestat;
320*56b80e1fSVille Syrjälä 
321*56b80e1fSVille Syrjälä 		if (crtc->cpu_fifo_underrun_disabled)
322*56b80e1fSVille Syrjälä 			continue;
323*56b80e1fSVille Syrjälä 
324*56b80e1fSVille Syrjälä 		pipestat = I915_READ(reg) & 0xffff0000;
325*56b80e1fSVille Syrjälä 		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326*56b80e1fSVille Syrjälä 			continue;
327*56b80e1fSVille Syrjälä 
328*56b80e1fSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329*56b80e1fSVille Syrjälä 		POSTING_READ(reg);
330*56b80e1fSVille Syrjälä 
331*56b80e1fSVille Syrjälä 		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332*56b80e1fSVille Syrjälä 	}
333*56b80e1fSVille Syrjälä 
334*56b80e1fSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335*56b80e1fSVille Syrjälä }
336*56b80e1fSVille Syrjälä 
337e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338e69abff0SVille Syrjälä 					     enum pipe pipe, bool enable)
3392d9d2b0bSVille Syrjälä {
3402d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3412d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
342e69abff0SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0xffff0000;
3432d9d2b0bSVille Syrjälä 
3442d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3452d9d2b0bSVille Syrjälä 
346e69abff0SVille Syrjälä 	if (enable) {
3472d9d2b0bSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3482d9d2b0bSVille Syrjälä 		POSTING_READ(reg);
349e69abff0SVille Syrjälä 	} else {
350e69abff0SVille Syrjälä 		if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
351e69abff0SVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
352e69abff0SVille Syrjälä 	}
3532d9d2b0bSVille Syrjälä }
3542d9d2b0bSVille Syrjälä 
3558664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3568664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3578664281bSPaulo Zanoni {
3588664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3598664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3608664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3618664281bSPaulo Zanoni 
3628664281bSPaulo Zanoni 	if (enable)
3638664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3648664281bSPaulo Zanoni 	else
3658664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3668664281bSPaulo Zanoni }
3678664281bSPaulo Zanoni 
3688664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3697336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
3708664281bSPaulo Zanoni {
3718664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3728664281bSPaulo Zanoni 	if (enable) {
3737336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3747336df65SDaniel Vetter 
3758664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3768664281bSPaulo Zanoni 			return;
3778664281bSPaulo Zanoni 
3788664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3798664281bSPaulo Zanoni 	} else {
3807336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
3817336df65SDaniel Vetter 
3827336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
3838664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3847336df65SDaniel Vetter 
3857336df65SDaniel Vetter 		if (!was_enabled &&
3867336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
387823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3887336df65SDaniel Vetter 				  pipe_name(pipe));
3897336df65SDaniel Vetter 		}
3908664281bSPaulo Zanoni 	}
3918664281bSPaulo Zanoni }
3928664281bSPaulo Zanoni 
39338d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
39438d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
39538d83c96SDaniel Vetter {
39638d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
39738d83c96SDaniel Vetter 
39838d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
39938d83c96SDaniel Vetter 
40038d83c96SDaniel Vetter 	if (enable)
40138d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
40238d83c96SDaniel Vetter 	else
40338d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
40438d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
40538d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
40638d83c96SDaniel Vetter }
40738d83c96SDaniel Vetter 
408fee884edSDaniel Vetter /**
409fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
410fee884edSDaniel Vetter  * @dev_priv: driver private
411fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
412fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
413fee884edSDaniel Vetter  */
414fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
415fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
416fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
417fee884edSDaniel Vetter {
418fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
419fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
420fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
421fee884edSDaniel Vetter 
422fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
423fee884edSDaniel Vetter 
424730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
425c67a470bSPaulo Zanoni 		return;
426c67a470bSPaulo Zanoni 
427fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
428fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
429fee884edSDaniel Vetter }
430fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
431fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
432fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
433fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
434fee884edSDaniel Vetter 
435de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
436de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4378664281bSPaulo Zanoni 					    bool enable)
4388664281bSPaulo Zanoni {
4398664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
440de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
441de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4428664281bSPaulo Zanoni 
4438664281bSPaulo Zanoni 	if (enable)
444fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4458664281bSPaulo Zanoni 	else
446fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4478664281bSPaulo Zanoni }
4488664281bSPaulo Zanoni 
4498664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4508664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4518664281bSPaulo Zanoni 					    bool enable)
4528664281bSPaulo Zanoni {
4538664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4548664281bSPaulo Zanoni 
4558664281bSPaulo Zanoni 	if (enable) {
4561dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4571dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4581dd246fbSDaniel Vetter 
4598664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4608664281bSPaulo Zanoni 			return;
4618664281bSPaulo Zanoni 
462fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4638664281bSPaulo Zanoni 	} else {
4641dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
4651dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
4661dd246fbSDaniel Vetter 
4671dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
468fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4691dd246fbSDaniel Vetter 
4701dd246fbSDaniel Vetter 		if (!was_enabled &&
4711dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
472823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4731dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4741dd246fbSDaniel Vetter 		}
4758664281bSPaulo Zanoni 	}
4768664281bSPaulo Zanoni }
4778664281bSPaulo Zanoni 
4788664281bSPaulo Zanoni /**
4798664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4808664281bSPaulo Zanoni  * @dev: drm device
4818664281bSPaulo Zanoni  * @pipe: pipe
4828664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4838664281bSPaulo Zanoni  *
4848664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4858664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4868664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4878664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4888664281bSPaulo Zanoni  * bit for all the pipes.
4898664281bSPaulo Zanoni  *
4908664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4918664281bSPaulo Zanoni  */
492c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4938664281bSPaulo Zanoni 						    enum pipe pipe, bool enable)
4948664281bSPaulo Zanoni {
4958664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4968664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4978664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4988664281bSPaulo Zanoni 	bool ret;
4998664281bSPaulo Zanoni 
50077961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
50177961eb9SImre Deak 
5028664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
5038664281bSPaulo Zanoni 
5048664281bSPaulo Zanoni 	if (enable == ret)
5058664281bSPaulo Zanoni 		goto done;
5068664281bSPaulo Zanoni 
5078664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
5088664281bSPaulo Zanoni 
509e69abff0SVille Syrjälä 	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
510e69abff0SVille Syrjälä 		i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
5112d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
5128664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
5138664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
5147336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
51538d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
51638d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
5178664281bSPaulo Zanoni 
5188664281bSPaulo Zanoni done:
519f88d42f1SImre Deak 	return ret;
520f88d42f1SImre Deak }
521f88d42f1SImre Deak 
522f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
523f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
524f88d42f1SImre Deak {
525f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
526f88d42f1SImre Deak 	unsigned long flags;
527f88d42f1SImre Deak 	bool ret;
528f88d42f1SImre Deak 
529f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
530f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
5318664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
532f88d42f1SImre Deak 
5338664281bSPaulo Zanoni 	return ret;
5348664281bSPaulo Zanoni }
5358664281bSPaulo Zanoni 
53691d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
53791d181ddSImre Deak 						  enum pipe pipe)
53891d181ddSImre Deak {
53991d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
54091d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
54191d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
54291d181ddSImre Deak 
54391d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
54491d181ddSImre Deak }
54591d181ddSImre Deak 
5468664281bSPaulo Zanoni /**
5478664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5488664281bSPaulo Zanoni  * @dev: drm device
5498664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5508664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5518664281bSPaulo Zanoni  *
5528664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5538664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5548664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5558664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5568664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5578664281bSPaulo Zanoni  *
5588664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5598664281bSPaulo Zanoni  */
5608664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5618664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5628664281bSPaulo Zanoni 					   bool enable)
5638664281bSPaulo Zanoni {
5648664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
565de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
566de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5678664281bSPaulo Zanoni 	unsigned long flags;
5688664281bSPaulo Zanoni 	bool ret;
5698664281bSPaulo Zanoni 
570de28075dSDaniel Vetter 	/*
571de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
572de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
573de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
574de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
575de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
576de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
577de28075dSDaniel Vetter 	 */
5788664281bSPaulo Zanoni 
5798664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5808664281bSPaulo Zanoni 
5818664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5828664281bSPaulo Zanoni 
5838664281bSPaulo Zanoni 	if (enable == ret)
5848664281bSPaulo Zanoni 		goto done;
5858664281bSPaulo Zanoni 
5868664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5878664281bSPaulo Zanoni 
5888664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
589de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5908664281bSPaulo Zanoni 	else
5918664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5928664281bSPaulo Zanoni 
5938664281bSPaulo Zanoni done:
5948664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5958664281bSPaulo Zanoni 	return ret;
5968664281bSPaulo Zanoni }
5978664281bSPaulo Zanoni 
5988664281bSPaulo Zanoni 
599b5ea642aSDaniel Vetter static void
600755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
601755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
6027c463586SKeith Packard {
6039db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
604755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6057c463586SKeith Packard 
606b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
607b79480baSDaniel Vetter 
60804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
60904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
61004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
61104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
612755e9019SImre Deak 		return;
613755e9019SImre Deak 
614755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
61546c06a30SVille Syrjälä 		return;
61646c06a30SVille Syrjälä 
61791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
61891d181ddSImre Deak 
6197c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
620755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
62146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6223143a2bfSChris Wilson 	POSTING_READ(reg);
6237c463586SKeith Packard }
6247c463586SKeith Packard 
625b5ea642aSDaniel Vetter static void
626755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
627755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
6287c463586SKeith Packard {
6299db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
630755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6317c463586SKeith Packard 
632b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
633b79480baSDaniel Vetter 
63404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
63504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
63604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
63704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
63846c06a30SVille Syrjälä 		return;
63946c06a30SVille Syrjälä 
640755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
641755e9019SImre Deak 		return;
642755e9019SImre Deak 
64391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
64491d181ddSImre Deak 
645755e9019SImre Deak 	pipestat &= ~enable_mask;
64646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6473143a2bfSChris Wilson 	POSTING_READ(reg);
6487c463586SKeith Packard }
6497c463586SKeith Packard 
65010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
65110c59c51SImre Deak {
65210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
65310c59c51SImre Deak 
65410c59c51SImre Deak 	/*
655724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
656724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
65710c59c51SImre Deak 	 */
65810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
65910c59c51SImre Deak 		return 0;
660724a6905SVille Syrjälä 	/*
661724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
662724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
663724a6905SVille Syrjälä 	 */
664724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
665724a6905SVille Syrjälä 		return 0;
66610c59c51SImre Deak 
66710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
66810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
66910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
67010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
67110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
67210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
67310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
67410c59c51SImre Deak 
67510c59c51SImre Deak 	return enable_mask;
67610c59c51SImre Deak }
67710c59c51SImre Deak 
678755e9019SImre Deak void
679755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
680755e9019SImre Deak 		     u32 status_mask)
681755e9019SImre Deak {
682755e9019SImre Deak 	u32 enable_mask;
683755e9019SImre Deak 
68410c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
68510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
68610c59c51SImre Deak 							   status_mask);
68710c59c51SImre Deak 	else
688755e9019SImre Deak 		enable_mask = status_mask << 16;
689755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
690755e9019SImre Deak }
691755e9019SImre Deak 
692755e9019SImre Deak void
693755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
694755e9019SImre Deak 		      u32 status_mask)
695755e9019SImre Deak {
696755e9019SImre Deak 	u32 enable_mask;
697755e9019SImre Deak 
69810c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
69910c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
70010c59c51SImre Deak 							   status_mask);
70110c59c51SImre Deak 	else
702755e9019SImre Deak 		enable_mask = status_mask << 16;
703755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
704755e9019SImre Deak }
705755e9019SImre Deak 
706c0e09200SDave Airlie /**
707f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
70801c66889SZhao Yakui  */
709f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
71001c66889SZhao Yakui {
7112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7121ec14ad3SChris Wilson 	unsigned long irqflags;
7131ec14ad3SChris Wilson 
714f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
715f49e38ddSJani Nikula 		return;
716f49e38ddSJani Nikula 
7171ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
71801c66889SZhao Yakui 
719755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
720a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
7213b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
722755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7231ec14ad3SChris Wilson 
7241ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
72501c66889SZhao Yakui }
72601c66889SZhao Yakui 
72701c66889SZhao Yakui /**
7280a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
7290a3e67a4SJesse Barnes  * @dev: DRM device
7300a3e67a4SJesse Barnes  * @pipe: pipe to check
7310a3e67a4SJesse Barnes  *
7320a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
7330a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7340a3e67a4SJesse Barnes  * before reading such registers if unsure.
7350a3e67a4SJesse Barnes  */
7360a3e67a4SJesse Barnes static int
7370a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7380a3e67a4SJesse Barnes {
7392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
740702e7a56SPaulo Zanoni 
741a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
742a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
743a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
744a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
74571f8ba6bSPaulo Zanoni 
746a01025afSDaniel Vetter 		return intel_crtc->active;
747a01025afSDaniel Vetter 	} else {
748a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
749a01025afSDaniel Vetter 	}
7500a3e67a4SJesse Barnes }
7510a3e67a4SJesse Barnes 
7524cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7534cdb83ecSVille Syrjälä {
7544cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7554cdb83ecSVille Syrjälä 	return 0;
7564cdb83ecSVille Syrjälä }
7574cdb83ecSVille Syrjälä 
75842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
75942f52ef8SKeith Packard  * we use as a pipe index
76042f52ef8SKeith Packard  */
761f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7620a3e67a4SJesse Barnes {
7632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7640a3e67a4SJesse Barnes 	unsigned long high_frame;
7650a3e67a4SJesse Barnes 	unsigned long low_frame;
766391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
7670a3e67a4SJesse Barnes 
7680a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
76944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7709db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
7710a3e67a4SJesse Barnes 		return 0;
7720a3e67a4SJesse Barnes 	}
7730a3e67a4SJesse Barnes 
774391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
775391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
776391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
777391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
778391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
779391f75e2SVille Syrjälä 
780391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
781391f75e2SVille Syrjälä 	} else {
782a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
783391f75e2SVille Syrjälä 		u32 htotal;
784391f75e2SVille Syrjälä 
785391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
786391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
787391f75e2SVille Syrjälä 
788391f75e2SVille Syrjälä 		vbl_start *= htotal;
789391f75e2SVille Syrjälä 	}
790391f75e2SVille Syrjälä 
7919db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7929db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7935eddb70bSChris Wilson 
7940a3e67a4SJesse Barnes 	/*
7950a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7960a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7970a3e67a4SJesse Barnes 	 * register.
7980a3e67a4SJesse Barnes 	 */
7990a3e67a4SJesse Barnes 	do {
8005eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
801391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
8025eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
8030a3e67a4SJesse Barnes 	} while (high1 != high2);
8040a3e67a4SJesse Barnes 
8055eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
806391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8075eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
808391f75e2SVille Syrjälä 
809391f75e2SVille Syrjälä 	/*
810391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
811391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
812391f75e2SVille Syrjälä 	 * counter against vblank start.
813391f75e2SVille Syrjälä 	 */
814edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8150a3e67a4SJesse Barnes }
8160a3e67a4SJesse Barnes 
817f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
8189880b7a5SJesse Barnes {
8192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
8209db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
8219880b7a5SJesse Barnes 
8229880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
82344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8249db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8259880b7a5SJesse Barnes 		return 0;
8269880b7a5SJesse Barnes 	}
8279880b7a5SJesse Barnes 
8289880b7a5SJesse Barnes 	return I915_READ(reg);
8299880b7a5SJesse Barnes }
8309880b7a5SJesse Barnes 
831ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
832ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
833ad3543edSMario Kleiner 
834a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
835a225f079SVille Syrjälä {
836a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
837a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
838a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
839a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
840a225f079SVille Syrjälä 	int vtotal = mode->crtc_vtotal;
841a225f079SVille Syrjälä 	int position;
842a225f079SVille Syrjälä 
843a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
844a225f079SVille Syrjälä 		vtotal /= 2;
845a225f079SVille Syrjälä 
846a225f079SVille Syrjälä 	if (IS_GEN2(dev))
847a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
848a225f079SVille Syrjälä 	else
849a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
850a225f079SVille Syrjälä 
851a225f079SVille Syrjälä 	/*
852a225f079SVille Syrjälä 	 * Scanline counter increments at leading edge of hsync, and
853a225f079SVille Syrjälä 	 * it starts counting from vtotal-1 on the first active line.
854a225f079SVille Syrjälä 	 * That means the scanline counter value is always one less
855a225f079SVille Syrjälä 	 * than what we would expect. Ie. just after start of vblank,
856a225f079SVille Syrjälä 	 * which also occurs at start of hsync (on the last active line),
857a225f079SVille Syrjälä 	 * the scanline counter will read vblank_start-1.
858a225f079SVille Syrjälä 	 */
859a225f079SVille Syrjälä 	return (position + 1) % vtotal;
860a225f079SVille Syrjälä }
861a225f079SVille Syrjälä 
862f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
863abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
864abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
8650af7e4dfSMario Kleiner {
866c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
867c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
868c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
869c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
8703aa18df8SVille Syrjälä 	int position;
87178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8720af7e4dfSMario Kleiner 	bool in_vbl = true;
8730af7e4dfSMario Kleiner 	int ret = 0;
874ad3543edSMario Kleiner 	unsigned long irqflags;
8750af7e4dfSMario Kleiner 
876c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
8770af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8789db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8790af7e4dfSMario Kleiner 		return 0;
8800af7e4dfSMario Kleiner 	}
8810af7e4dfSMario Kleiner 
882c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
88378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
884c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
885c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
886c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8870af7e4dfSMario Kleiner 
888d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
889d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
890d31faf65SVille Syrjälä 		vbl_end /= 2;
891d31faf65SVille Syrjälä 		vtotal /= 2;
892d31faf65SVille Syrjälä 	}
893d31faf65SVille Syrjälä 
894c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
895c2baf4b7SVille Syrjälä 
896ad3543edSMario Kleiner 	/*
897ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
898ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
899ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
900ad3543edSMario Kleiner 	 */
901ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
902ad3543edSMario Kleiner 
903ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
904ad3543edSMario Kleiner 
905ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
906ad3543edSMario Kleiner 	if (stime)
907ad3543edSMario Kleiner 		*stime = ktime_get();
908ad3543edSMario Kleiner 
9097c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9100af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9110af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9120af7e4dfSMario Kleiner 		 */
913a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9140af7e4dfSMario Kleiner 	} else {
9150af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9160af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9170af7e4dfSMario Kleiner 		 * scanout position.
9180af7e4dfSMario Kleiner 		 */
919ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9200af7e4dfSMario Kleiner 
9213aa18df8SVille Syrjälä 		/* convert to pixel counts */
9223aa18df8SVille Syrjälä 		vbl_start *= htotal;
9233aa18df8SVille Syrjälä 		vbl_end *= htotal;
9243aa18df8SVille Syrjälä 		vtotal *= htotal;
92578e8fc6bSVille Syrjälä 
92678e8fc6bSVille Syrjälä 		/*
92778e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
92878e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
92978e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
93078e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
93178e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
93278e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
93378e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
93478e8fc6bSVille Syrjälä 		 */
93578e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9363aa18df8SVille Syrjälä 	}
9373aa18df8SVille Syrjälä 
938ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
939ad3543edSMario Kleiner 	if (etime)
940ad3543edSMario Kleiner 		*etime = ktime_get();
941ad3543edSMario Kleiner 
942ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
943ad3543edSMario Kleiner 
944ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
945ad3543edSMario Kleiner 
9463aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9473aa18df8SVille Syrjälä 
9483aa18df8SVille Syrjälä 	/*
9493aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9503aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9513aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9523aa18df8SVille Syrjälä 	 * up since vbl_end.
9533aa18df8SVille Syrjälä 	 */
9543aa18df8SVille Syrjälä 	if (position >= vbl_start)
9553aa18df8SVille Syrjälä 		position -= vbl_end;
9563aa18df8SVille Syrjälä 	else
9573aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9583aa18df8SVille Syrjälä 
9597c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9603aa18df8SVille Syrjälä 		*vpos = position;
9613aa18df8SVille Syrjälä 		*hpos = 0;
9623aa18df8SVille Syrjälä 	} else {
9630af7e4dfSMario Kleiner 		*vpos = position / htotal;
9640af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9650af7e4dfSMario Kleiner 	}
9660af7e4dfSMario Kleiner 
9670af7e4dfSMario Kleiner 	/* In vblank? */
9680af7e4dfSMario Kleiner 	if (in_vbl)
9690af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9700af7e4dfSMario Kleiner 
9710af7e4dfSMario Kleiner 	return ret;
9720af7e4dfSMario Kleiner }
9730af7e4dfSMario Kleiner 
974a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
975a225f079SVille Syrjälä {
976a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
977a225f079SVille Syrjälä 	unsigned long irqflags;
978a225f079SVille Syrjälä 	int position;
979a225f079SVille Syrjälä 
980a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
981a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
982a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
983a225f079SVille Syrjälä 
984a225f079SVille Syrjälä 	return position;
985a225f079SVille Syrjälä }
986a225f079SVille Syrjälä 
987f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9880af7e4dfSMario Kleiner 			      int *max_error,
9890af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9900af7e4dfSMario Kleiner 			      unsigned flags)
9910af7e4dfSMario Kleiner {
9924041b853SChris Wilson 	struct drm_crtc *crtc;
9930af7e4dfSMario Kleiner 
9947eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9954041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9960af7e4dfSMario Kleiner 		return -EINVAL;
9970af7e4dfSMario Kleiner 	}
9980af7e4dfSMario Kleiner 
9990af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
10004041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
10014041b853SChris Wilson 	if (crtc == NULL) {
10024041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
10034041b853SChris Wilson 		return -EINVAL;
10044041b853SChris Wilson 	}
10054041b853SChris Wilson 
10064041b853SChris Wilson 	if (!crtc->enabled) {
10074041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
10084041b853SChris Wilson 		return -EBUSY;
10094041b853SChris Wilson 	}
10100af7e4dfSMario Kleiner 
10110af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
10124041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
10134041b853SChris Wilson 						     vblank_time, flags,
10147da903efSVille Syrjälä 						     crtc,
10157da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
10160af7e4dfSMario Kleiner }
10170af7e4dfSMario Kleiner 
101867c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
101967c347ffSJani Nikula 				struct drm_connector *connector)
1020321a1b30SEgbert Eich {
1021321a1b30SEgbert Eich 	enum drm_connector_status old_status;
1022321a1b30SEgbert Eich 
1023321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1024321a1b30SEgbert Eich 	old_status = connector->status;
1025321a1b30SEgbert Eich 
1026321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
102767c347ffSJani Nikula 	if (old_status == connector->status)
102867c347ffSJani Nikula 		return false;
102967c347ffSJani Nikula 
103067c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1031321a1b30SEgbert Eich 		      connector->base.id,
1032321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
103367c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
103467c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
103567c347ffSJani Nikula 
103667c347ffSJani Nikula 	return true;
1037321a1b30SEgbert Eich }
1038321a1b30SEgbert Eich 
10395ca58282SJesse Barnes /*
10405ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
10415ca58282SJesse Barnes  */
1042ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1043ac4c16c5SEgbert Eich 
10445ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
10455ca58282SJesse Barnes {
10462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10472d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
10485ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1049c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1050cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1051cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1052cd569aedSEgbert Eich 	struct drm_connector *connector;
1053cd569aedSEgbert Eich 	unsigned long irqflags;
1054cd569aedSEgbert Eich 	bool hpd_disabled = false;
1055321a1b30SEgbert Eich 	bool changed = false;
1056142e2398SEgbert Eich 	u32 hpd_event_bits;
10575ca58282SJesse Barnes 
105852d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
105952d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
106052d7ecedSDaniel Vetter 		return;
106152d7ecedSDaniel Vetter 
1062a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1063e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1064e67189abSJesse Barnes 
1065cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1066142e2398SEgbert Eich 
1067142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1068142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1069cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1070cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1071cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1072cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1073cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1074cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1075cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1076cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1077cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1078cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1079cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1080cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1081cd569aedSEgbert Eich 			hpd_disabled = true;
1082cd569aedSEgbert Eich 		}
1083142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1084142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1085142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1086142e2398SEgbert Eich 		}
1087cd569aedSEgbert Eich 	}
1088cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1089cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1090cd569aedSEgbert Eich 	  * some connectors */
1091ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1092cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1093ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1094ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1095ac4c16c5SEgbert Eich 	}
1096cd569aedSEgbert Eich 
1097cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1098cd569aedSEgbert Eich 
1099321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1100321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1101321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1102321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1103cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1104cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1105321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1106321a1b30SEgbert Eich 				changed = true;
1107321a1b30SEgbert Eich 		}
1108321a1b30SEgbert Eich 	}
110940ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
111040ee3381SKeith Packard 
1111321a1b30SEgbert Eich 	if (changed)
1112321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
11135ca58282SJesse Barnes }
11145ca58282SJesse Barnes 
11153ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
11163ca1ccedSVille Syrjälä {
11173ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
11183ca1ccedSVille Syrjälä }
11193ca1ccedSVille Syrjälä 
1120d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1121f97108d1SJesse Barnes {
11222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1123b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11249270388eSDaniel Vetter 	u8 new_delay;
11259270388eSDaniel Vetter 
1126d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1127f97108d1SJesse Barnes 
112873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
112973edd18fSDaniel Vetter 
113020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11319270388eSDaniel Vetter 
11327648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1133b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1134b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1135f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1136f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1137f97108d1SJesse Barnes 
1138f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1139b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
114020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
114120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
114220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
114320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1144b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
114520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
114620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
114720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
114820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1149f97108d1SJesse Barnes 	}
1150f97108d1SJesse Barnes 
11517648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
115220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1153f97108d1SJesse Barnes 
1154d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11559270388eSDaniel Vetter 
1156f97108d1SJesse Barnes 	return;
1157f97108d1SJesse Barnes }
1158f97108d1SJesse Barnes 
1159549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1160549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1161549f7365SChris Wilson {
1162475553deSChris Wilson 	if (ring->obj == NULL)
1163475553deSChris Wilson 		return;
1164475553deSChris Wilson 
1165814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11669862e600SChris Wilson 
1167549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
116810cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1169549f7365SChris Wilson }
1170549f7365SChris Wilson 
11714912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11723b8d8d91SJesse Barnes {
11732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11742d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1175edbfdb45SPaulo Zanoni 	u32 pm_iir;
1176dd75fdc8SChris Wilson 	int new_delay, adj;
11773b8d8d91SJesse Barnes 
117859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1179c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1180c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11810961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
11820961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11830961021aSBen Widawsky 	else {
11840961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1185a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11860961021aSBen Widawsky 	}
118759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11884912d041SBen Widawsky 
118960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1190a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
119160611c13SPaulo Zanoni 
1192a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11933b8d8d91SJesse Barnes 		return;
11943b8d8d91SJesse Barnes 
11954fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11967b9e0ae6SChris Wilson 
1197dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11987425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1199dd75fdc8SChris Wilson 		if (adj > 0)
1200dd75fdc8SChris Wilson 			adj *= 2;
1201dd75fdc8SChris Wilson 		else
1202dd75fdc8SChris Wilson 			adj = 1;
1203b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
12047425034aSVille Syrjälä 
12057425034aSVille Syrjälä 		/*
12067425034aSVille Syrjälä 		 * For better performance, jump directly
12077425034aSVille Syrjälä 		 * to RPe if we're below it.
12087425034aSVille Syrjälä 		 */
1209b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1210b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1211dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1212b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1213b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1214dd75fdc8SChris Wilson 		else
1215b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1216dd75fdc8SChris Wilson 		adj = 0;
1217dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1218dd75fdc8SChris Wilson 		if (adj < 0)
1219dd75fdc8SChris Wilson 			adj *= 2;
1220dd75fdc8SChris Wilson 		else
1221dd75fdc8SChris Wilson 			adj = -1;
1222b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1223dd75fdc8SChris Wilson 	} else { /* unknown event */
1224b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1225dd75fdc8SChris Wilson 	}
12263b8d8d91SJesse Barnes 
122779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
122879249636SBen Widawsky 	 * interrupt
122979249636SBen Widawsky 	 */
12301272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1231b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1232b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
123327544369SDeepak S 
1234b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1235dd75fdc8SChris Wilson 
12360a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12370a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12380a073b84SJesse Barnes 	else
12394912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12403b8d8d91SJesse Barnes 
12414fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12423b8d8d91SJesse Barnes }
12433b8d8d91SJesse Barnes 
1244e3689190SBen Widawsky 
1245e3689190SBen Widawsky /**
1246e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1247e3689190SBen Widawsky  * occurred.
1248e3689190SBen Widawsky  * @work: workqueue struct
1249e3689190SBen Widawsky  *
1250e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1251e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1252e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1253e3689190SBen Widawsky  */
1254e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1255e3689190SBen Widawsky {
12562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12572d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1258e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
125935a85ac6SBen Widawsky 	char *parity_event[6];
1260e3689190SBen Widawsky 	uint32_t misccpctl;
1261e3689190SBen Widawsky 	unsigned long flags;
126235a85ac6SBen Widawsky 	uint8_t slice = 0;
1263e3689190SBen Widawsky 
1264e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1265e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1266e3689190SBen Widawsky 	 * any time we access those registers.
1267e3689190SBen Widawsky 	 */
1268e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1269e3689190SBen Widawsky 
127035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
127135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
127235a85ac6SBen Widawsky 		goto out;
127335a85ac6SBen Widawsky 
1274e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1275e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1276e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1277e3689190SBen Widawsky 
127835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
127935a85ac6SBen Widawsky 		u32 reg;
128035a85ac6SBen Widawsky 
128135a85ac6SBen Widawsky 		slice--;
128235a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
128335a85ac6SBen Widawsky 			break;
128435a85ac6SBen Widawsky 
128535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
128635a85ac6SBen Widawsky 
128735a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
128835a85ac6SBen Widawsky 
128935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1290e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1291e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1292e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1293e3689190SBen Widawsky 
129435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
129535a85ac6SBen Widawsky 		POSTING_READ(reg);
1296e3689190SBen Widawsky 
1297cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1298e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1299e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1300e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
130135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
130235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1303e3689190SBen Widawsky 
13045bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1305e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1306e3689190SBen Widawsky 
130735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
130835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1309e3689190SBen Widawsky 
131035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1311e3689190SBen Widawsky 		kfree(parity_event[3]);
1312e3689190SBen Widawsky 		kfree(parity_event[2]);
1313e3689190SBen Widawsky 		kfree(parity_event[1]);
1314e3689190SBen Widawsky 	}
1315e3689190SBen Widawsky 
131635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
131735a85ac6SBen Widawsky 
131835a85ac6SBen Widawsky out:
131935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
132035a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
132135a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
132235a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
132335a85ac6SBen Widawsky 
132435a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
132535a85ac6SBen Widawsky }
132635a85ac6SBen Widawsky 
132735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1328e3689190SBen Widawsky {
13292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1330e3689190SBen Widawsky 
1331040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1332e3689190SBen Widawsky 		return;
1333e3689190SBen Widawsky 
1334d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
133535a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1336d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1337e3689190SBen Widawsky 
133835a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
133935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
134035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
134135a85ac6SBen Widawsky 
134235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
134335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
134435a85ac6SBen Widawsky 
1345a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1346e3689190SBen Widawsky }
1347e3689190SBen Widawsky 
1348f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1349f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1350f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1351f1af8fc1SPaulo Zanoni {
1352f1af8fc1SPaulo Zanoni 	if (gt_iir &
1353f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1354f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1355f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1356f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1357f1af8fc1SPaulo Zanoni }
1358f1af8fc1SPaulo Zanoni 
1359e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1360e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1361e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1362e7b4c6b1SDaniel Vetter {
1363e7b4c6b1SDaniel Vetter 
1364cc609d5dSBen Widawsky 	if (gt_iir &
1365cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1366e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1367cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1368e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1369cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1370e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1371e7b4c6b1SDaniel Vetter 
1372cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1373cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1374cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
137558174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
137658174462SMika Kuoppala 				  gt_iir);
1377e7b4c6b1SDaniel Vetter 	}
1378e3689190SBen Widawsky 
137935a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
138035a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1381e7b4c6b1SDaniel Vetter }
1382e7b4c6b1SDaniel Vetter 
13830961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
13840961021aSBen Widawsky {
13850961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
13860961021aSBen Widawsky 		return;
13870961021aSBen Widawsky 
13880961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
13890961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
13900961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
13910961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
13920961021aSBen Widawsky 
13930961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
13940961021aSBen Widawsky }
13950961021aSBen Widawsky 
1396abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1397abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1398abd58f01SBen Widawsky 				       u32 master_ctl)
1399abd58f01SBen Widawsky {
1400abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1401abd58f01SBen Widawsky 	uint32_t tmp = 0;
1402abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1403abd58f01SBen Widawsky 
1404abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1405abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1406abd58f01SBen Widawsky 		if (tmp) {
1407abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1408abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1409abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1410abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1411abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1412abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1413abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1414abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1415abd58f01SBen Widawsky 		} else
1416abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1417abd58f01SBen Widawsky 	}
1418abd58f01SBen Widawsky 
141985f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1420abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1421abd58f01SBen Widawsky 		if (tmp) {
1422abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1423abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1424abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1425abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
142685f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
142785f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
142885f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1429abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1430abd58f01SBen Widawsky 		} else
1431abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1432abd58f01SBen Widawsky 	}
1433abd58f01SBen Widawsky 
14340961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14350961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14360961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14370961021aSBen Widawsky 			ret = IRQ_HANDLED;
14380961021aSBen Widawsky 			gen8_rps_irq_handler(dev_priv, tmp);
14390961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14400961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
14410961021aSBen Widawsky 		} else
14420961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14430961021aSBen Widawsky 	}
14440961021aSBen Widawsky 
1445abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1446abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1447abd58f01SBen Widawsky 		if (tmp) {
1448abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1449abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1450abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1451abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1452abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1453abd58f01SBen Widawsky 		} else
1454abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1455abd58f01SBen Widawsky 	}
1456abd58f01SBen Widawsky 
1457abd58f01SBen Widawsky 	return ret;
1458abd58f01SBen Widawsky }
1459abd58f01SBen Widawsky 
1460b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1461b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1462b543fb04SEgbert Eich 
146310a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1464b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1465b543fb04SEgbert Eich 					 const u32 *hpd)
1466b543fb04SEgbert Eich {
14672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1468b543fb04SEgbert Eich 	int i;
146910a504deSDaniel Vetter 	bool storm_detected = false;
1470b543fb04SEgbert Eich 
147191d131d2SDaniel Vetter 	if (!hotplug_trigger)
147291d131d2SDaniel Vetter 		return;
147391d131d2SDaniel Vetter 
1474cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1475cc9bd499SImre Deak 			  hotplug_trigger);
1476cc9bd499SImre Deak 
1477b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1478b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1479821450c6SEgbert Eich 
14803ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14813ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14823ff04a16SDaniel Vetter 			/*
14833ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14843ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14853ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14863ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14873ff04a16SDaniel Vetter 			 */
14883ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1489cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1490cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1491b8f102e8SEgbert Eich 
14923ff04a16SDaniel Vetter 			continue;
14933ff04a16SDaniel Vetter 		}
14943ff04a16SDaniel Vetter 
1495b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1496b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1497b543fb04SEgbert Eich 			continue;
1498b543fb04SEgbert Eich 
1499bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1500b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1501b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1502b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1503b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1504b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1505b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1506b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1507b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1508142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1509b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
151010a504deSDaniel Vetter 			storm_detected = true;
1511b543fb04SEgbert Eich 		} else {
1512b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1513b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1514b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1515b543fb04SEgbert Eich 		}
1516b543fb04SEgbert Eich 	}
1517b543fb04SEgbert Eich 
151810a504deSDaniel Vetter 	if (storm_detected)
151910a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1520b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15215876fa0dSDaniel Vetter 
1522645416f5SDaniel Vetter 	/*
1523645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1524645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1525645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1526645416f5SDaniel Vetter 	 * deadlock.
1527645416f5SDaniel Vetter 	 */
1528645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1529b543fb04SEgbert Eich }
1530b543fb04SEgbert Eich 
1531515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1532515ac2bbSDaniel Vetter {
15332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
153428c70f16SDaniel Vetter 
153528c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1536515ac2bbSDaniel Vetter }
1537515ac2bbSDaniel Vetter 
1538ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1539ce99c256SDaniel Vetter {
15402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15419ee32feaSDaniel Vetter 
15429ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1543ce99c256SDaniel Vetter }
1544ce99c256SDaniel Vetter 
15458bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1546277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1547eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1548eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15498bc5e955SDaniel Vetter 					 uint32_t crc4)
15508bf1e9f1SShuang He {
15518bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15528bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15538bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1554ac2300d4SDamien Lespiau 	int head, tail;
1555b2c88f5bSDamien Lespiau 
1556d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1557d538bbdfSDamien Lespiau 
15580c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1559d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
15600c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
15610c912c79SDamien Lespiau 		return;
15620c912c79SDamien Lespiau 	}
15630c912c79SDamien Lespiau 
1564d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1565d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1566b2c88f5bSDamien Lespiau 
1567b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1568d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1569b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1570b2c88f5bSDamien Lespiau 		return;
1571b2c88f5bSDamien Lespiau 	}
1572b2c88f5bSDamien Lespiau 
1573b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15748bf1e9f1SShuang He 
15758bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1576eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1577eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1578eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1579eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1580eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1581b2c88f5bSDamien Lespiau 
1582b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1583d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1584d538bbdfSDamien Lespiau 
1585d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
158607144428SDamien Lespiau 
158707144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15888bf1e9f1SShuang He }
1589277de95eSDaniel Vetter #else
1590277de95eSDaniel Vetter static inline void
1591277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1592277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1593277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1594277de95eSDaniel Vetter 			     uint32_t crc4) {}
1595277de95eSDaniel Vetter #endif
1596eba94eb9SDaniel Vetter 
1597277de95eSDaniel Vetter 
1598277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15995a69b89fSDaniel Vetter {
16005a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16015a69b89fSDaniel Vetter 
1602277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16035a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16045a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16055a69b89fSDaniel Vetter }
16065a69b89fSDaniel Vetter 
1607277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1608eba94eb9SDaniel Vetter {
1609eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1610eba94eb9SDaniel Vetter 
1611277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1612eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1613eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1614eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1615eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16168bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1617eba94eb9SDaniel Vetter }
16185b3a856bSDaniel Vetter 
1619277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16205b3a856bSDaniel Vetter {
16215b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16220b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16230b5c5ed0SDaniel Vetter 
16240b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16250b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16260b5c5ed0SDaniel Vetter 	else
16270b5c5ed0SDaniel Vetter 		res1 = 0;
16280b5c5ed0SDaniel Vetter 
16290b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16300b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16310b5c5ed0SDaniel Vetter 	else
16320b5c5ed0SDaniel Vetter 		res2 = 0;
16335b3a856bSDaniel Vetter 
1634277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16350b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16360b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16370b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16380b5c5ed0SDaniel Vetter 				     res1, res2);
16395b3a856bSDaniel Vetter }
16408bf1e9f1SShuang He 
16411403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16421403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16431403c0d4SPaulo Zanoni  * the work queue. */
16441403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1645baf02a1fSBen Widawsky {
1646a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
164759cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1648a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1649a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
165059cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
16512adbee62SDaniel Vetter 
16522adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
165341a05a3aSDaniel Vetter 	}
1654baf02a1fSBen Widawsky 
16551403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
165612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
165712638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
165812638c57SBen Widawsky 
165912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
166058174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
166158174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
166258174462SMika Kuoppala 					  pm_iir);
166312638c57SBen Widawsky 		}
166412638c57SBen Widawsky 	}
16651403c0d4SPaulo Zanoni }
1666baf02a1fSBen Widawsky 
16678d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16688d7849dbSVille Syrjälä {
16698d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
16708d7849dbSVille Syrjälä 
16718d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16728d7849dbSVille Syrjälä 		return false;
16738d7849dbSVille Syrjälä 
16748d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
16758d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
16768d7849dbSVille Syrjälä 
16778d7849dbSVille Syrjälä 	return true;
16788d7849dbSVille Syrjälä }
16798d7849dbSVille Syrjälä 
1680c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16817e231dbeSJesse Barnes {
1682c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
168391d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16847e231dbeSJesse Barnes 	int pipe;
16857e231dbeSJesse Barnes 
168658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16877e231dbeSJesse Barnes 	for_each_pipe(pipe) {
168891d181ddSImre Deak 		int reg;
1689bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
169091d181ddSImre Deak 
1691bbb5eebfSDaniel Vetter 		/*
1692bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1693bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1694bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1695bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1696bbb5eebfSDaniel Vetter 		 * handle.
1697bbb5eebfSDaniel Vetter 		 */
1698bbb5eebfSDaniel Vetter 		mask = 0;
1699bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1700bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1701bbb5eebfSDaniel Vetter 
1702bbb5eebfSDaniel Vetter 		switch (pipe) {
1703bbb5eebfSDaniel Vetter 		case PIPE_A:
1704bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1705bbb5eebfSDaniel Vetter 			break;
1706bbb5eebfSDaniel Vetter 		case PIPE_B:
1707bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1708bbb5eebfSDaniel Vetter 			break;
17093278f67fSVille Syrjälä 		case PIPE_C:
17103278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17113278f67fSVille Syrjälä 			break;
1712bbb5eebfSDaniel Vetter 		}
1713bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1714bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1715bbb5eebfSDaniel Vetter 
1716bbb5eebfSDaniel Vetter 		if (!mask)
171791d181ddSImre Deak 			continue;
171891d181ddSImre Deak 
171991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1720bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1721bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17227e231dbeSJesse Barnes 
17237e231dbeSJesse Barnes 		/*
17247e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17257e231dbeSJesse Barnes 		 */
172691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
172791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17287e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17297e231dbeSJesse Barnes 	}
173058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17317e231dbeSJesse Barnes 
173231acc7f5SJesse Barnes 	for_each_pipe(pipe) {
17337b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
17348d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
173531acc7f5SJesse Barnes 
1736579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
173731acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
173831acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
173931acc7f5SJesse Barnes 		}
17404356d586SDaniel Vetter 
17414356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1742277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17432d9d2b0bSVille Syrjälä 
17442d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
17452d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1746fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
174731acc7f5SJesse Barnes 	}
174831acc7f5SJesse Barnes 
1749c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1750c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1751c1874ed7SImre Deak }
1752c1874ed7SImre Deak 
175316c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
175416c6c56bSVille Syrjälä {
175516c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
175616c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
175716c6c56bSVille Syrjälä 
175816c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
175916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
176016c6c56bSVille Syrjälä 
176116c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
176216c6c56bSVille Syrjälä 	} else {
176316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
176416c6c56bSVille Syrjälä 
176516c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
176616c6c56bSVille Syrjälä 	}
176716c6c56bSVille Syrjälä 
176816c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
176916c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
177016c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
177116c6c56bSVille Syrjälä 
177216c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
177316c6c56bSVille Syrjälä 	/*
177416c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
177516c6c56bSVille Syrjälä 	 * may miss hotplug events.
177616c6c56bSVille Syrjälä 	 */
177716c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
177816c6c56bSVille Syrjälä }
177916c6c56bSVille Syrjälä 
1780c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1781c1874ed7SImre Deak {
178245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1784c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1785c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1786c1874ed7SImre Deak 
1787c1874ed7SImre Deak 	while (true) {
1788c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1789c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1790c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1791c1874ed7SImre Deak 
1792c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1793c1874ed7SImre Deak 			goto out;
1794c1874ed7SImre Deak 
1795c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1796c1874ed7SImre Deak 
1797c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1798c1874ed7SImre Deak 
1799c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1800c1874ed7SImre Deak 
18017e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
180216c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
180316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
18047e231dbeSJesse Barnes 
180560611c13SPaulo Zanoni 		if (pm_iir)
1806d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
18077e231dbeSJesse Barnes 
18087e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
18097e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
18107e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
18117e231dbeSJesse Barnes 	}
18127e231dbeSJesse Barnes 
18137e231dbeSJesse Barnes out:
18147e231dbeSJesse Barnes 	return ret;
18157e231dbeSJesse Barnes }
18167e231dbeSJesse Barnes 
181743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
181843f328d7SVille Syrjälä {
181945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
182043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
182143f328d7SVille Syrjälä 	u32 master_ctl, iir;
182243f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
182343f328d7SVille Syrjälä 
18248e5fd599SVille Syrjälä 	for (;;) {
18258e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18263278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18273278f67fSVille Syrjälä 
18283278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18298e5fd599SVille Syrjälä 			break;
183043f328d7SVille Syrjälä 
183143f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
183243f328d7SVille Syrjälä 
18333278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
183443f328d7SVille Syrjälä 
18353278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
183643f328d7SVille Syrjälä 
183743f328d7SVille Syrjälä 		/* Consume port.  Then clear IIR or we'll miss events */
18383278f67fSVille Syrjälä 		i9xx_hpd_irq_handler(dev);
183943f328d7SVille Syrjälä 
184043f328d7SVille Syrjälä 		I915_WRITE(VLV_IIR, iir);
184143f328d7SVille Syrjälä 
184243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
184343f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
184443f328d7SVille Syrjälä 
18453278f67fSVille Syrjälä 		ret = IRQ_HANDLED;
18468e5fd599SVille Syrjälä 	}
18473278f67fSVille Syrjälä 
184843f328d7SVille Syrjälä 	return ret;
184943f328d7SVille Syrjälä }
185043f328d7SVille Syrjälä 
185123e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1852776ad806SJesse Barnes {
18532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18549db4a9c7SJesse Barnes 	int pipe;
1855b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1856776ad806SJesse Barnes 
185710a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
185891d131d2SDaniel Vetter 
1859cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1860cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1861776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1862cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1863cfc33bf7SVille Syrjälä 				 port_name(port));
1864cfc33bf7SVille Syrjälä 	}
1865776ad806SJesse Barnes 
1866ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1867ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1868ce99c256SDaniel Vetter 
1869776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1870515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1871776ad806SJesse Barnes 
1872776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1873776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1874776ad806SJesse Barnes 
1875776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1876776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1877776ad806SJesse Barnes 
1878776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1879776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1880776ad806SJesse Barnes 
18819db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
18829db4a9c7SJesse Barnes 		for_each_pipe(pipe)
18839db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18849db4a9c7SJesse Barnes 					 pipe_name(pipe),
18859db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1886776ad806SJesse Barnes 
1887776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1888776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1889776ad806SJesse Barnes 
1890776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1891776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1892776ad806SJesse Barnes 
1893776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18948664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
18958664281bSPaulo Zanoni 							  false))
1896fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
18978664281bSPaulo Zanoni 
18988664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18998664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19008664281bSPaulo Zanoni 							  false))
1901fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19028664281bSPaulo Zanoni }
19038664281bSPaulo Zanoni 
19048664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
19058664281bSPaulo Zanoni {
19068664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19078664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19085a69b89fSDaniel Vetter 	enum pipe pipe;
19098664281bSPaulo Zanoni 
1910de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1911de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1912de032bf4SPaulo Zanoni 
19135a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
19145a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
19155a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
19165a69b89fSDaniel Vetter 								  false))
1917fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
19185a69b89fSDaniel Vetter 					  pipe_name(pipe));
19195a69b89fSDaniel Vetter 		}
19208664281bSPaulo Zanoni 
19215a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19225a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1923277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19245a69b89fSDaniel Vetter 			else
1925277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19265a69b89fSDaniel Vetter 		}
19275a69b89fSDaniel Vetter 	}
19288bf1e9f1SShuang He 
19298664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19308664281bSPaulo Zanoni }
19318664281bSPaulo Zanoni 
19328664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19338664281bSPaulo Zanoni {
19348664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19358664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19368664281bSPaulo Zanoni 
1937de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1938de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1939de032bf4SPaulo Zanoni 
19408664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19418664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
19428664281bSPaulo Zanoni 							  false))
1943fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
19448664281bSPaulo Zanoni 
19458664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19468664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19478664281bSPaulo Zanoni 							  false))
1948fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19498664281bSPaulo Zanoni 
19508664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19518664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
19528664281bSPaulo Zanoni 							  false))
1953fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
19548664281bSPaulo Zanoni 
19558664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1956776ad806SJesse Barnes }
1957776ad806SJesse Barnes 
195823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
195923e81d69SAdam Jackson {
19602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
196123e81d69SAdam Jackson 	int pipe;
1962b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
196323e81d69SAdam Jackson 
196410a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
196591d131d2SDaniel Vetter 
1966cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1967cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
196823e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1969cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1970cfc33bf7SVille Syrjälä 				 port_name(port));
1971cfc33bf7SVille Syrjälä 	}
197223e81d69SAdam Jackson 
197323e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1974ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
197523e81d69SAdam Jackson 
197623e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1977515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
197823e81d69SAdam Jackson 
197923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
198023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
198123e81d69SAdam Jackson 
198223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
198323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
198423e81d69SAdam Jackson 
198523e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
198623e81d69SAdam Jackson 		for_each_pipe(pipe)
198723e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
198823e81d69SAdam Jackson 					 pipe_name(pipe),
198923e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19908664281bSPaulo Zanoni 
19918664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19928664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
199323e81d69SAdam Jackson }
199423e81d69SAdam Jackson 
1995c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1996c008bc6eSPaulo Zanoni {
1997c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
199840da17c2SDaniel Vetter 	enum pipe pipe;
1999c008bc6eSPaulo Zanoni 
2000c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
2001c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
2002c008bc6eSPaulo Zanoni 
2003c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
2004c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
2005c008bc6eSPaulo Zanoni 
2006c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2007c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2008c008bc6eSPaulo Zanoni 
200940da17c2SDaniel Vetter 	for_each_pipe(pipe) {
201040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
20118d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2012c008bc6eSPaulo Zanoni 
201340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
201440da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2015fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
201640da17c2SDaniel Vetter 					  pipe_name(pipe));
2017c008bc6eSPaulo Zanoni 
201840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
201940da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20205b3a856bSDaniel Vetter 
202140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
202240da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
202340da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
202440da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2025c008bc6eSPaulo Zanoni 		}
2026c008bc6eSPaulo Zanoni 	}
2027c008bc6eSPaulo Zanoni 
2028c008bc6eSPaulo Zanoni 	/* check event from PCH */
2029c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2030c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2031c008bc6eSPaulo Zanoni 
2032c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2033c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2034c008bc6eSPaulo Zanoni 		else
2035c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2036c008bc6eSPaulo Zanoni 
2037c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2038c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2039c008bc6eSPaulo Zanoni 	}
2040c008bc6eSPaulo Zanoni 
2041c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2042c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2043c008bc6eSPaulo Zanoni }
2044c008bc6eSPaulo Zanoni 
20459719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20469719fb98SPaulo Zanoni {
20479719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
204807d27e20SDamien Lespiau 	enum pipe pipe;
20499719fb98SPaulo Zanoni 
20509719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20519719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20529719fb98SPaulo Zanoni 
20539719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20549719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20559719fb98SPaulo Zanoni 
20569719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20579719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20589719fb98SPaulo Zanoni 
205907d27e20SDamien Lespiau 	for_each_pipe(pipe) {
206007d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
20618d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
206240da17c2SDaniel Vetter 
206340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
206407d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
206507d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
206607d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20679719fb98SPaulo Zanoni 		}
20689719fb98SPaulo Zanoni 	}
20699719fb98SPaulo Zanoni 
20709719fb98SPaulo Zanoni 	/* check event from PCH */
20719719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20729719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20739719fb98SPaulo Zanoni 
20749719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20759719fb98SPaulo Zanoni 
20769719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20779719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20789719fb98SPaulo Zanoni 	}
20799719fb98SPaulo Zanoni }
20809719fb98SPaulo Zanoni 
2081f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2082b1f14ad0SJesse Barnes {
208345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2085f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20860e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2087b1f14ad0SJesse Barnes 
20888664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20898664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2090907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20918664281bSPaulo Zanoni 
2092b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2093b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2094b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
209523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20960e43406bSChris Wilson 
209744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
209844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
209944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
210044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
210144498aeaSPaulo Zanoni 	 * due to its back queue). */
2102ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
210344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
210444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
210544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2106ab5c608bSBen Widawsky 	}
210744498aeaSPaulo Zanoni 
21080e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21090e43406bSChris Wilson 	if (gt_iir) {
2110d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21110e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2112d8fc8a47SPaulo Zanoni 		else
2113d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21140e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
21150e43406bSChris Wilson 		ret = IRQ_HANDLED;
21160e43406bSChris Wilson 	}
2117b1f14ad0SJesse Barnes 
2118b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21190e43406bSChris Wilson 	if (de_iir) {
2120f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21219719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2122f1af8fc1SPaulo Zanoni 		else
2123f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21240e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
21250e43406bSChris Wilson 		ret = IRQ_HANDLED;
21260e43406bSChris Wilson 	}
21270e43406bSChris Wilson 
2128f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2129f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21300e43406bSChris Wilson 		if (pm_iir) {
2131d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
2132b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21330e43406bSChris Wilson 			ret = IRQ_HANDLED;
21340e43406bSChris Wilson 		}
2135f1af8fc1SPaulo Zanoni 	}
2136b1f14ad0SJesse Barnes 
2137b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2138b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2139ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
214044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
214144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2142ab5c608bSBen Widawsky 	}
2143b1f14ad0SJesse Barnes 
2144b1f14ad0SJesse Barnes 	return ret;
2145b1f14ad0SJesse Barnes }
2146b1f14ad0SJesse Barnes 
2147abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2148abd58f01SBen Widawsky {
2149abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2150abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2151abd58f01SBen Widawsky 	u32 master_ctl;
2152abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2153abd58f01SBen Widawsky 	uint32_t tmp = 0;
2154c42664ccSDaniel Vetter 	enum pipe pipe;
2155abd58f01SBen Widawsky 
2156abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2157abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2158abd58f01SBen Widawsky 	if (!master_ctl)
2159abd58f01SBen Widawsky 		return IRQ_NONE;
2160abd58f01SBen Widawsky 
2161abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2162abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2163abd58f01SBen Widawsky 
2164abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2165abd58f01SBen Widawsky 
2166abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2167abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2168abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2169abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2170abd58f01SBen Widawsky 		else if (tmp)
2171abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2172abd58f01SBen Widawsky 		else
2173abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2174abd58f01SBen Widawsky 
2175abd58f01SBen Widawsky 		if (tmp) {
2176abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2177abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2178abd58f01SBen Widawsky 		}
2179abd58f01SBen Widawsky 	}
2180abd58f01SBen Widawsky 
21816d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21826d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21836d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
21846d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
21856d766f02SDaniel Vetter 		else if (tmp)
21866d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
21876d766f02SDaniel Vetter 		else
21886d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
21896d766f02SDaniel Vetter 
21906d766f02SDaniel Vetter 		if (tmp) {
21916d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21926d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
21936d766f02SDaniel Vetter 		}
21946d766f02SDaniel Vetter 	}
21956d766f02SDaniel Vetter 
2196abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2197abd58f01SBen Widawsky 		uint32_t pipe_iir;
2198abd58f01SBen Widawsky 
2199c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2200c42664ccSDaniel Vetter 			continue;
2201c42664ccSDaniel Vetter 
2202abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2203abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
22048d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2205abd58f01SBen Widawsky 
2206d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2207abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2208abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2209abd58f01SBen Widawsky 		}
2210abd58f01SBen Widawsky 
22110fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22120fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
22130fbe7870SDaniel Vetter 
221438d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
221538d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
221638d83c96SDaniel Vetter 								  false))
2217fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
221838d83c96SDaniel Vetter 					  pipe_name(pipe));
221938d83c96SDaniel Vetter 		}
222038d83c96SDaniel Vetter 
222130100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
222230100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
222330100f2bSDaniel Vetter 				  pipe_name(pipe),
222430100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
222530100f2bSDaniel Vetter 		}
2226abd58f01SBen Widawsky 
2227abd58f01SBen Widawsky 		if (pipe_iir) {
2228abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2229abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2230c42664ccSDaniel Vetter 		} else
2231abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2232abd58f01SBen Widawsky 	}
2233abd58f01SBen Widawsky 
223492d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
223592d03a80SDaniel Vetter 		/*
223692d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
223792d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
223892d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
223992d03a80SDaniel Vetter 		 */
224092d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
224192d03a80SDaniel Vetter 
224292d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
224392d03a80SDaniel Vetter 
224492d03a80SDaniel Vetter 		if (pch_iir) {
224592d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
224692d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
224792d03a80SDaniel Vetter 		}
224892d03a80SDaniel Vetter 	}
224992d03a80SDaniel Vetter 
2250abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2251abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2252abd58f01SBen Widawsky 
2253abd58f01SBen Widawsky 	return ret;
2254abd58f01SBen Widawsky }
2255abd58f01SBen Widawsky 
225617e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
225717e1df07SDaniel Vetter 			       bool reset_completed)
225817e1df07SDaniel Vetter {
225917e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
226017e1df07SDaniel Vetter 	int i;
226117e1df07SDaniel Vetter 
226217e1df07SDaniel Vetter 	/*
226317e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
226417e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
226517e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
226617e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
226717e1df07SDaniel Vetter 	 */
226817e1df07SDaniel Vetter 
226917e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
227017e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
227117e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
227217e1df07SDaniel Vetter 
227317e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
227417e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
227517e1df07SDaniel Vetter 
227617e1df07SDaniel Vetter 	/*
227717e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
227817e1df07SDaniel Vetter 	 * reset state is cleared.
227917e1df07SDaniel Vetter 	 */
228017e1df07SDaniel Vetter 	if (reset_completed)
228117e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
228217e1df07SDaniel Vetter }
228317e1df07SDaniel Vetter 
22848a905236SJesse Barnes /**
22858a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
22868a905236SJesse Barnes  * @work: work struct
22878a905236SJesse Barnes  *
22888a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
22898a905236SJesse Barnes  * was detected.
22908a905236SJesse Barnes  */
22918a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
22928a905236SJesse Barnes {
22931f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
22941f83fee0SDaniel Vetter 						    work);
22952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
22962d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
22978a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2298cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2299cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2300cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
230117e1df07SDaniel Vetter 	int ret;
23028a905236SJesse Barnes 
23035bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
23048a905236SJesse Barnes 
23057db0ba24SDaniel Vetter 	/*
23067db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
23077db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
23087db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23097db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23107db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23117db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23127db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23137db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23147db0ba24SDaniel Vetter 	 */
23157db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
231644d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23175bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23187db0ba24SDaniel Vetter 				   reset_event);
23191f83fee0SDaniel Vetter 
232017e1df07SDaniel Vetter 		/*
2321f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2322f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2323f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2324f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2325f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2326f454c694SImre Deak 		 */
2327f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2328f454c694SImre Deak 		/*
232917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
233017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
233117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
233217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
233317e1df07SDaniel Vetter 		 */
2334f69061beSDaniel Vetter 		ret = i915_reset(dev);
2335f69061beSDaniel Vetter 
233617e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
233717e1df07SDaniel Vetter 
2338f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2339f454c694SImre Deak 
2340f69061beSDaniel Vetter 		if (ret == 0) {
2341f69061beSDaniel Vetter 			/*
2342f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2343f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2344f69061beSDaniel Vetter 			 * complete.
2345f69061beSDaniel Vetter 			 *
2346f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2347f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2348f69061beSDaniel Vetter 			 * updates before
2349f69061beSDaniel Vetter 			 * the counter increment.
2350f69061beSDaniel Vetter 			 */
2351f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2352f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2353f69061beSDaniel Vetter 
23545bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2355f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23561f83fee0SDaniel Vetter 		} else {
23572ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2358f316a42cSBen Gamari 		}
23591f83fee0SDaniel Vetter 
236017e1df07SDaniel Vetter 		/*
236117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
236217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
236317e1df07SDaniel Vetter 		 */
236417e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2365f316a42cSBen Gamari 	}
23668a905236SJesse Barnes }
23678a905236SJesse Barnes 
236835aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2369c0e09200SDave Airlie {
23708a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2371bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
237263eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2373050ee91fSBen Widawsky 	int pipe, i;
237463eeaf38SJesse Barnes 
237535aed2e6SChris Wilson 	if (!eir)
237635aed2e6SChris Wilson 		return;
237763eeaf38SJesse Barnes 
2378a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
23798a905236SJesse Barnes 
2380bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2381bd9854f9SBen Widawsky 
23828a905236SJesse Barnes 	if (IS_G4X(dev)) {
23838a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
23848a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
23858a905236SJesse Barnes 
2386a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2387a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2388050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2389050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2390a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2391a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
23928a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23933143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
23948a905236SJesse Barnes 		}
23958a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
23968a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2397a70491ccSJoe Perches 			pr_err("page table error\n");
2398a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
23998a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24003143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
24018a905236SJesse Barnes 		}
24028a905236SJesse Barnes 	}
24038a905236SJesse Barnes 
2404a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
240563eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
240663eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2407a70491ccSJoe Perches 			pr_err("page table error\n");
2408a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
240963eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24103143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
241163eeaf38SJesse Barnes 		}
24128a905236SJesse Barnes 	}
24138a905236SJesse Barnes 
241463eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2415a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
24169db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2417a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24189db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
241963eeaf38SJesse Barnes 		/* pipestat has already been acked */
242063eeaf38SJesse Barnes 	}
242163eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2422a70491ccSJoe Perches 		pr_err("instruction error\n");
2423a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2424050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2425050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2426a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
242763eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
242863eeaf38SJesse Barnes 
2429a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2430a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2431a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
243263eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24333143a2bfSChris Wilson 			POSTING_READ(IPEIR);
243463eeaf38SJesse Barnes 		} else {
243563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
243663eeaf38SJesse Barnes 
2437a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2438a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2439a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2440a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
244163eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24423143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
244363eeaf38SJesse Barnes 		}
244463eeaf38SJesse Barnes 	}
244563eeaf38SJesse Barnes 
244663eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24473143a2bfSChris Wilson 	POSTING_READ(EIR);
244863eeaf38SJesse Barnes 	eir = I915_READ(EIR);
244963eeaf38SJesse Barnes 	if (eir) {
245063eeaf38SJesse Barnes 		/*
245163eeaf38SJesse Barnes 		 * some errors might have become stuck,
245263eeaf38SJesse Barnes 		 * mask them.
245363eeaf38SJesse Barnes 		 */
245463eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
245563eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
245663eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
245763eeaf38SJesse Barnes 	}
245835aed2e6SChris Wilson }
245935aed2e6SChris Wilson 
246035aed2e6SChris Wilson /**
246135aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
246235aed2e6SChris Wilson  * @dev: drm device
246335aed2e6SChris Wilson  *
246435aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
246535aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
246635aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
246735aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
246835aed2e6SChris Wilson  * of a ring dump etc.).
246935aed2e6SChris Wilson  */
247058174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
247158174462SMika Kuoppala 		       const char *fmt, ...)
247235aed2e6SChris Wilson {
247335aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
247458174462SMika Kuoppala 	va_list args;
247558174462SMika Kuoppala 	char error_msg[80];
247635aed2e6SChris Wilson 
247758174462SMika Kuoppala 	va_start(args, fmt);
247858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
247958174462SMika Kuoppala 	va_end(args);
248058174462SMika Kuoppala 
248158174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
248235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
24838a905236SJesse Barnes 
2484ba1234d1SBen Gamari 	if (wedged) {
2485f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2486f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2487ba1234d1SBen Gamari 
248811ed50ecSBen Gamari 		/*
248917e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
249017e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
249117e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
249217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
249317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
249417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
249517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
249617e1df07SDaniel Vetter 		 *
249717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
249817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
249917e1df07SDaniel Vetter 		 * counter atomic_t.
250011ed50ecSBen Gamari 		 */
250117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
250211ed50ecSBen Gamari 	}
250311ed50ecSBen Gamari 
2504122f46baSDaniel Vetter 	/*
2505122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2506122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2507122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2508122f46baSDaniel Vetter 	 * code will deadlock.
2509122f46baSDaniel Vetter 	 */
2510122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
25118a905236SJesse Barnes }
25128a905236SJesse Barnes 
251321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
25144e5359cdSSimon Farnsworth {
25152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25164e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
25174e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
251805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
25194e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
25204e5359cdSSimon Farnsworth 	unsigned long flags;
25214e5359cdSSimon Farnsworth 	bool stall_detected;
25224e5359cdSSimon Farnsworth 
25234e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
25244e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
25254e5359cdSSimon Farnsworth 		return;
25264e5359cdSSimon Farnsworth 
25274e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
25284e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
25294e5359cdSSimon Farnsworth 
2530e7d841caSChris Wilson 	if (work == NULL ||
2531e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2532e7d841caSChris Wilson 	    !work->enable_stall_check) {
25334e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
25344e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
25354e5359cdSSimon Farnsworth 		return;
25364e5359cdSSimon Farnsworth 	}
25374e5359cdSSimon Farnsworth 
25384e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
253905394f39SChris Wilson 	obj = work->pending_flip_obj;
2540a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
25419db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2542446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2543f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
25444e5359cdSSimon Farnsworth 	} else {
25459db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2546f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2547f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2548f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
25494e5359cdSSimon Farnsworth 	}
25504e5359cdSSimon Farnsworth 
25514e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
25524e5359cdSSimon Farnsworth 
25534e5359cdSSimon Farnsworth 	if (stall_detected) {
25544e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
25554e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
25564e5359cdSSimon Farnsworth 	}
25574e5359cdSSimon Farnsworth }
25584e5359cdSSimon Farnsworth 
255942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
256042f52ef8SKeith Packard  * we use as a pipe index
256142f52ef8SKeith Packard  */
2562f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25630a3e67a4SJesse Barnes {
25642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2565e9d21d7fSKeith Packard 	unsigned long irqflags;
256671e0ffa5SJesse Barnes 
25675eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
256871e0ffa5SJesse Barnes 		return -EINVAL;
25690a3e67a4SJesse Barnes 
25701ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25727c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2573755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25740a3e67a4SJesse Barnes 	else
25757c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2576755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25778692d00eSChris Wilson 
25788692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
25793d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
25806b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
25811ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25828692d00eSChris Wilson 
25830a3e67a4SJesse Barnes 	return 0;
25840a3e67a4SJesse Barnes }
25850a3e67a4SJesse Barnes 
2586f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2587f796cf8fSJesse Barnes {
25882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2589f796cf8fSJesse Barnes 	unsigned long irqflags;
2590b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
259140da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2592f796cf8fSJesse Barnes 
2593f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2594f796cf8fSJesse Barnes 		return -EINVAL;
2595f796cf8fSJesse Barnes 
2596f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2597b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2598b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2599b1f14ad0SJesse Barnes 
2600b1f14ad0SJesse Barnes 	return 0;
2601b1f14ad0SJesse Barnes }
2602b1f14ad0SJesse Barnes 
26037e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
26047e231dbeSJesse Barnes {
26052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26067e231dbeSJesse Barnes 	unsigned long irqflags;
26077e231dbeSJesse Barnes 
26087e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26097e231dbeSJesse Barnes 		return -EINVAL;
26107e231dbeSJesse Barnes 
26117e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
261231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2613755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26147e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26157e231dbeSJesse Barnes 
26167e231dbeSJesse Barnes 	return 0;
26177e231dbeSJesse Barnes }
26187e231dbeSJesse Barnes 
2619abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2620abd58f01SBen Widawsky {
2621abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2622abd58f01SBen Widawsky 	unsigned long irqflags;
2623abd58f01SBen Widawsky 
2624abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2625abd58f01SBen Widawsky 		return -EINVAL;
2626abd58f01SBen Widawsky 
2627abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26287167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26297167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2630abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2631abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2632abd58f01SBen Widawsky 	return 0;
2633abd58f01SBen Widawsky }
2634abd58f01SBen Widawsky 
263542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
263642f52ef8SKeith Packard  * we use as a pipe index
263742f52ef8SKeith Packard  */
2638f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26390a3e67a4SJesse Barnes {
26402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2641e9d21d7fSKeith Packard 	unsigned long irqflags;
26420a3e67a4SJesse Barnes 
26431ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26443d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
26456b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
26468692d00eSChris Wilson 
26477c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2648755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2649755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26501ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26510a3e67a4SJesse Barnes }
26520a3e67a4SJesse Barnes 
2653f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2654f796cf8fSJesse Barnes {
26552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2656f796cf8fSJesse Barnes 	unsigned long irqflags;
2657b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
265840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2659f796cf8fSJesse Barnes 
2660f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2661b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2662b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2663b1f14ad0SJesse Barnes }
2664b1f14ad0SJesse Barnes 
26657e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26667e231dbeSJesse Barnes {
26672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26687e231dbeSJesse Barnes 	unsigned long irqflags;
26697e231dbeSJesse Barnes 
26707e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
267131acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2672755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26737e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26747e231dbeSJesse Barnes }
26757e231dbeSJesse Barnes 
2676abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2677abd58f01SBen Widawsky {
2678abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2679abd58f01SBen Widawsky 	unsigned long irqflags;
2680abd58f01SBen Widawsky 
2681abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2682abd58f01SBen Widawsky 		return;
2683abd58f01SBen Widawsky 
2684abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26857167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26867167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2687abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2688abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2689abd58f01SBen Widawsky }
2690abd58f01SBen Widawsky 
2691893eead0SChris Wilson static u32
2692893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2693852835f3SZou Nan hai {
2694893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2695893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2696893eead0SChris Wilson }
2697893eead0SChris Wilson 
26989107e9d2SChris Wilson static bool
26999107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2700893eead0SChris Wilson {
27019107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
27029107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2703f65d9421SBen Gamari }
2704f65d9421SBen Gamari 
2705a028c4b0SDaniel Vetter static bool
2706a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2707a028c4b0SDaniel Vetter {
2708a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2709a028c4b0SDaniel Vetter 		/*
2710a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2711a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2712a028c4b0SDaniel Vetter 		 * we merge that code.
2713a028c4b0SDaniel Vetter 		 */
2714a028c4b0SDaniel Vetter 		return false;
2715a028c4b0SDaniel Vetter 	} else {
2716a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2717a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2718a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2719a028c4b0SDaniel Vetter 	}
2720a028c4b0SDaniel Vetter }
2721a028c4b0SDaniel Vetter 
27226274f212SChris Wilson static struct intel_ring_buffer *
2723921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2724921d42eaSDaniel Vetter {
2725921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2726921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2727921d42eaSDaniel Vetter 	int i;
2728921d42eaSDaniel Vetter 
2729921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2730921d42eaSDaniel Vetter 		/*
2731921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2732921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2733921d42eaSDaniel Vetter 		 * we merge that code.
2734921d42eaSDaniel Vetter 		 */
2735921d42eaSDaniel Vetter 		return NULL;
2736921d42eaSDaniel Vetter 	} else {
2737921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2738921d42eaSDaniel Vetter 
2739921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2740921d42eaSDaniel Vetter 			if(ring == signaller)
2741921d42eaSDaniel Vetter 				continue;
2742921d42eaSDaniel Vetter 
2743ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2744921d42eaSDaniel Vetter 				return signaller;
2745921d42eaSDaniel Vetter 		}
2746921d42eaSDaniel Vetter 	}
2747921d42eaSDaniel Vetter 
2748921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2749921d42eaSDaniel Vetter 		  ring->id, ipehr);
2750921d42eaSDaniel Vetter 
2751921d42eaSDaniel Vetter 	return NULL;
2752921d42eaSDaniel Vetter }
2753921d42eaSDaniel Vetter 
27546274f212SChris Wilson static struct intel_ring_buffer *
27556274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2756a24a11e6SChris Wilson {
2757a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
275888fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
275988fe429dSDaniel Vetter 	int i;
2760a24a11e6SChris Wilson 
2761a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2762a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27636274f212SChris Wilson 		return NULL;
2764a24a11e6SChris Wilson 
276588fe429dSDaniel Vetter 	/*
276688fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
276788fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
276888fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
276988fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
277088fe429dSDaniel Vetter 	 * ringbuffer itself.
2771a24a11e6SChris Wilson 	 */
277288fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
277388fe429dSDaniel Vetter 
277488fe429dSDaniel Vetter 	for (i = 4; i; --i) {
277588fe429dSDaniel Vetter 		/*
277688fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
277788fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
277888fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
277988fe429dSDaniel Vetter 		 */
278088fe429dSDaniel Vetter 		head &= ring->size - 1;
278188fe429dSDaniel Vetter 
278288fe429dSDaniel Vetter 		/* This here seems to blow up */
278388fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2784a24a11e6SChris Wilson 		if (cmd == ipehr)
2785a24a11e6SChris Wilson 			break;
2786a24a11e6SChris Wilson 
278788fe429dSDaniel Vetter 		head -= 4;
278888fe429dSDaniel Vetter 	}
2789a24a11e6SChris Wilson 
279088fe429dSDaniel Vetter 	if (!i)
279188fe429dSDaniel Vetter 		return NULL;
279288fe429dSDaniel Vetter 
279388fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2794921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2795a24a11e6SChris Wilson }
2796a24a11e6SChris Wilson 
27976274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
27986274f212SChris Wilson {
27996274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
28006274f212SChris Wilson 	struct intel_ring_buffer *signaller;
28016274f212SChris Wilson 	u32 seqno, ctl;
28026274f212SChris Wilson 
28036274f212SChris Wilson 	ring->hangcheck.deadlock = true;
28046274f212SChris Wilson 
28056274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
28066274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
28076274f212SChris Wilson 		return -1;
28086274f212SChris Wilson 
28096274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
28106274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
28116274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
28126274f212SChris Wilson 		return -1;
28136274f212SChris Wilson 
28146274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
28156274f212SChris Wilson }
28166274f212SChris Wilson 
28176274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28186274f212SChris Wilson {
28196274f212SChris Wilson 	struct intel_ring_buffer *ring;
28206274f212SChris Wilson 	int i;
28216274f212SChris Wilson 
28226274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28236274f212SChris Wilson 		ring->hangcheck.deadlock = false;
28246274f212SChris Wilson }
28256274f212SChris Wilson 
2826ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
282750877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
28281ec14ad3SChris Wilson {
28291ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28301ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28319107e9d2SChris Wilson 	u32 tmp;
28329107e9d2SChris Wilson 
28336274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2834f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
28356274f212SChris Wilson 
28369107e9d2SChris Wilson 	if (IS_GEN2(dev))
2837f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28389107e9d2SChris Wilson 
28399107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28409107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28419107e9d2SChris Wilson 	 * and break the hang. This should work on
28429107e9d2SChris Wilson 	 * all but the second generation chipsets.
28439107e9d2SChris Wilson 	 */
28449107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28451ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
284658174462SMika Kuoppala 		i915_handle_error(dev, false,
284758174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28481ec14ad3SChris Wilson 				  ring->name);
28491ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2850f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28511ec14ad3SChris Wilson 	}
2852a24a11e6SChris Wilson 
28536274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28546274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28556274f212SChris Wilson 		default:
2856f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28576274f212SChris Wilson 		case 1:
285858174462SMika Kuoppala 			i915_handle_error(dev, false,
285958174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2860a24a11e6SChris Wilson 					  ring->name);
2861a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2862f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28636274f212SChris Wilson 		case 0:
2864f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28656274f212SChris Wilson 		}
28669107e9d2SChris Wilson 	}
28679107e9d2SChris Wilson 
2868f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2869a24a11e6SChris Wilson }
2870d1e61e7fSChris Wilson 
2871f65d9421SBen Gamari /**
2872f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
287305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
287405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
287505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
287605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
287705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2878f65d9421SBen Gamari  */
2879a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2880f65d9421SBen Gamari {
2881f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
28822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2883b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2884b4519513SChris Wilson 	int i;
288505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28869107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28879107e9d2SChris Wilson #define BUSY 1
28889107e9d2SChris Wilson #define KICK 5
28899107e9d2SChris Wilson #define HUNG 20
2890893eead0SChris Wilson 
2891d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28923e0dc6b0SBen Widawsky 		return;
28933e0dc6b0SBen Widawsky 
2894b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
289550877445SChris Wilson 		u64 acthd;
289650877445SChris Wilson 		u32 seqno;
28979107e9d2SChris Wilson 		bool busy = true;
2898b4519513SChris Wilson 
28996274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
29006274f212SChris Wilson 
290105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
290205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
290305407ff8SMika Kuoppala 
290405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
29059107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2906da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2907da661464SMika Kuoppala 
29089107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29099107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2910094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2911f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29129107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29139107e9d2SChris Wilson 								  ring->name);
2914f4adcd24SDaniel Vetter 						else
2915f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2916f4adcd24SDaniel Vetter 								 ring->name);
29179107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2918094f9a54SChris Wilson 					}
2919094f9a54SChris Wilson 					/* Safeguard against driver failure */
2920094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29219107e9d2SChris Wilson 				} else
29229107e9d2SChris Wilson 					busy = false;
292305407ff8SMika Kuoppala 			} else {
29246274f212SChris Wilson 				/* We always increment the hangcheck score
29256274f212SChris Wilson 				 * if the ring is busy and still processing
29266274f212SChris Wilson 				 * the same request, so that no single request
29276274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29286274f212SChris Wilson 				 * batches). The only time we do not increment
29296274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29306274f212SChris Wilson 				 * ring is in a legitimate wait for another
29316274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29326274f212SChris Wilson 				 * victim and we want to be sure we catch the
29336274f212SChris Wilson 				 * right culprit. Then every time we do kick
29346274f212SChris Wilson 				 * the ring, add a small increment to the
29356274f212SChris Wilson 				 * score so that we can catch a batch that is
29366274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29376274f212SChris Wilson 				 * for stalling the machine.
29389107e9d2SChris Wilson 				 */
2939ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2940ad8beaeaSMika Kuoppala 								    acthd);
2941ad8beaeaSMika Kuoppala 
2942ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2943da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2944f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
29456274f212SChris Wilson 					break;
2946f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2947ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29486274f212SChris Wilson 					break;
2949f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2950ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29516274f212SChris Wilson 					break;
2952f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2953ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29546274f212SChris Wilson 					stuck[i] = true;
29556274f212SChris Wilson 					break;
29566274f212SChris Wilson 				}
295705407ff8SMika Kuoppala 			}
29589107e9d2SChris Wilson 		} else {
2959da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2960da661464SMika Kuoppala 
29619107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29629107e9d2SChris Wilson 			 * attempts across multiple batches.
29639107e9d2SChris Wilson 			 */
29649107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29659107e9d2SChris Wilson 				ring->hangcheck.score--;
2966cbb465e7SChris Wilson 		}
2967f65d9421SBen Gamari 
296805407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
296905407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29709107e9d2SChris Wilson 		busy_count += busy;
297105407ff8SMika Kuoppala 	}
297205407ff8SMika Kuoppala 
297305407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2974b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2975b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
297605407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2977a43adf07SChris Wilson 				 ring->name);
2978a43adf07SChris Wilson 			rings_hung++;
297905407ff8SMika Kuoppala 		}
298005407ff8SMika Kuoppala 	}
298105407ff8SMika Kuoppala 
298205407ff8SMika Kuoppala 	if (rings_hung)
298358174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
298405407ff8SMika Kuoppala 
298505407ff8SMika Kuoppala 	if (busy_count)
298605407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
298705407ff8SMika Kuoppala 		 * being added */
298810cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
298910cd45b6SMika Kuoppala }
299010cd45b6SMika Kuoppala 
299110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
299210cd45b6SMika Kuoppala {
299310cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2994d330a953SJani Nikula 	if (!i915.enable_hangcheck)
299510cd45b6SMika Kuoppala 		return;
299610cd45b6SMika Kuoppala 
299799584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
299810cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2999f65d9421SBen Gamari }
3000f65d9421SBen Gamari 
30011c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
300291738a95SPaulo Zanoni {
300391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
300491738a95SPaulo Zanoni 
300591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
300691738a95SPaulo Zanoni 		return;
300791738a95SPaulo Zanoni 
3008f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3009105b122eSPaulo Zanoni 
3010105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3011105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3012622364b6SPaulo Zanoni }
3013105b122eSPaulo Zanoni 
301491738a95SPaulo Zanoni /*
3015622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3016622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3017622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3018622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3019622364b6SPaulo Zanoni  *
3020622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
302191738a95SPaulo Zanoni  */
3022622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3023622364b6SPaulo Zanoni {
3024622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3025622364b6SPaulo Zanoni 
3026622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3027622364b6SPaulo Zanoni 		return;
3028622364b6SPaulo Zanoni 
3029622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
303091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
303191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
303291738a95SPaulo Zanoni }
303391738a95SPaulo Zanoni 
30347c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3035d18ea1b5SDaniel Vetter {
3036d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3037d18ea1b5SDaniel Vetter 
3038f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3039a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3040f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3041d18ea1b5SDaniel Vetter }
3042d18ea1b5SDaniel Vetter 
3043c0e09200SDave Airlie /* drm_dma.h hooks
3044c0e09200SDave Airlie */
3045be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3046036a4a7dSZhenyu Wang {
30472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3048036a4a7dSZhenyu Wang 
30490c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3050bdfcdb63SDaniel Vetter 
3051f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3052c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3053c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3054036a4a7dSZhenyu Wang 
30557c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3056c650156aSZhenyu Wang 
30571c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30587d99163dSBen Widawsky }
30597d99163dSBen Widawsky 
3060be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev)
3061be30b29fSPaulo Zanoni {
3062be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
30637d99163dSBen Widawsky }
30647d99163dSBen Widawsky 
30657e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30667e231dbeSJesse Barnes {
30672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30687e231dbeSJesse Barnes 	int pipe;
30697e231dbeSJesse Barnes 
30707e231dbeSJesse Barnes 	/* VLV magic */
30717e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30727e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30737e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30747e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30757e231dbeSJesse Barnes 
30767e231dbeSJesse Barnes 	/* and GT */
30777e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30787e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3079d18ea1b5SDaniel Vetter 
30807c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30817e231dbeSJesse Barnes 
30827e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
30837e231dbeSJesse Barnes 
30847e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
30857e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
30867e231dbeSJesse Barnes 	for_each_pipe(pipe)
30877e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30897e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
30907e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
30917e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30927e231dbeSJesse Barnes }
30937e231dbeSJesse Barnes 
3094823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3095abd58f01SBen Widawsky {
3096abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3097abd58f01SBen Widawsky 	int pipe;
3098abd58f01SBen Widawsky 
3099abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3100abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3101abd58f01SBen Widawsky 
3102f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
3103f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
3104f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
3105f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
3106abd58f01SBen Widawsky 
3107823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3108f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3109abd58f01SBen Widawsky 
3110f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3111f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3112f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3113abd58f01SBen Widawsky 
31141c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3115abd58f01SBen Widawsky }
3116abd58f01SBen Widawsky 
3117823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev)
3118823f6b38SPaulo Zanoni {
3119823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3120abd58f01SBen Widawsky }
3121abd58f01SBen Widawsky 
312243f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
312343f328d7SVille Syrjälä {
312443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
312543f328d7SVille Syrjälä 	int pipe;
312643f328d7SVille Syrjälä 
312743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
312843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312943f328d7SVille Syrjälä 
313043f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 0);
313143f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 1);
313243f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 2);
313343f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 3);
313443f328d7SVille Syrjälä 
313543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
313643f328d7SVille Syrjälä 
313743f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
313843f328d7SVille Syrjälä 
313943f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
314043f328d7SVille Syrjälä 
314143f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
314243f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
314343f328d7SVille Syrjälä 
314443f328d7SVille Syrjälä 	for_each_pipe(pipe)
314543f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
314643f328d7SVille Syrjälä 
314743f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
314843f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
314943f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
315043f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
315143f328d7SVille Syrjälä }
315243f328d7SVille Syrjälä 
315382a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
315482a28bcfSDaniel Vetter {
31552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
315682a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
315782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3158fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
315982a28bcfSDaniel Vetter 
316082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3161fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
316282a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3163cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3164fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
316582a28bcfSDaniel Vetter 	} else {
3166fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
316782a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3168cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3169fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
317082a28bcfSDaniel Vetter 	}
317182a28bcfSDaniel Vetter 
3172fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
317382a28bcfSDaniel Vetter 
31747fe0b973SKeith Packard 	/*
31757fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31767fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31777fe0b973SKeith Packard 	 *
31787fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31797fe0b973SKeith Packard 	 */
31807fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31817fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31827fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31837fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31847fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31857fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31867fe0b973SKeith Packard }
31877fe0b973SKeith Packard 
3188d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3189d46da437SPaulo Zanoni {
31902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
319182a28bcfSDaniel Vetter 	u32 mask;
3192d46da437SPaulo Zanoni 
3193692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3194692a04cfSDaniel Vetter 		return;
3195692a04cfSDaniel Vetter 
3196105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31975c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3198105b122eSPaulo Zanoni 	else
31995c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32008664281bSPaulo Zanoni 
3201337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3202d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3203d46da437SPaulo Zanoni }
3204d46da437SPaulo Zanoni 
32050a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
32060a9a8c91SDaniel Vetter {
32070a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32080a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32090a9a8c91SDaniel Vetter 
32100a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32110a9a8c91SDaniel Vetter 
32120a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3213040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32140a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
321535a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
321635a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32170a9a8c91SDaniel Vetter 	}
32180a9a8c91SDaniel Vetter 
32190a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32200a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32210a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32220a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32230a9a8c91SDaniel Vetter 	} else {
32240a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32250a9a8c91SDaniel Vetter 	}
32260a9a8c91SDaniel Vetter 
322735079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32280a9a8c91SDaniel Vetter 
32290a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3230a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32310a9a8c91SDaniel Vetter 
32320a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32330a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32340a9a8c91SDaniel Vetter 
3235605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
323635079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32370a9a8c91SDaniel Vetter 	}
32380a9a8c91SDaniel Vetter }
32390a9a8c91SDaniel Vetter 
3240f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3241036a4a7dSZhenyu Wang {
32424bc9d430SDaniel Vetter 	unsigned long irqflags;
32432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32448e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32458e76f8dcSPaulo Zanoni 
32468e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32478e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32488e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32498e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32505c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32518e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32525c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32538e76f8dcSPaulo Zanoni 	} else {
32548e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3255ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32565b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32575b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32585b3a856bSDaniel Vetter 				DE_POISON);
32595c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32605c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32618e76f8dcSPaulo Zanoni 	}
3262036a4a7dSZhenyu Wang 
32631ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3264036a4a7dSZhenyu Wang 
32650c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32660c841212SPaulo Zanoni 
3267622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3268622364b6SPaulo Zanoni 
326935079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3270036a4a7dSZhenyu Wang 
32710a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3272036a4a7dSZhenyu Wang 
3273d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32747fe0b973SKeith Packard 
3275f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32766005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32776005ce42SDaniel Vetter 		 *
32786005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32794bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32804bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
32814bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3282f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
32834bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3284f97108d1SJesse Barnes 	}
3285f97108d1SJesse Barnes 
3286036a4a7dSZhenyu Wang 	return 0;
3287036a4a7dSZhenyu Wang }
3288036a4a7dSZhenyu Wang 
3289f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3290f8b79e58SImre Deak {
3291f8b79e58SImre Deak 	u32 pipestat_mask;
3292f8b79e58SImre Deak 	u32 iir_mask;
3293f8b79e58SImre Deak 
3294f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3295f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3296f8b79e58SImre Deak 
3297f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3298f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3299f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3300f8b79e58SImre Deak 
3301f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3302f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3303f8b79e58SImre Deak 
3304f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3305f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3306f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3307f8b79e58SImre Deak 
3308f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3309f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3310f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3311f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3312f8b79e58SImre Deak 
3313f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3314f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3315f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3316f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3317f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3318f8b79e58SImre Deak }
3319f8b79e58SImre Deak 
3320f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3321f8b79e58SImre Deak {
3322f8b79e58SImre Deak 	u32 pipestat_mask;
3323f8b79e58SImre Deak 	u32 iir_mask;
3324f8b79e58SImre Deak 
3325f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3326f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33276c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3328f8b79e58SImre Deak 
3329f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3330f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3331f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3332f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3333f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3334f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3335f8b79e58SImre Deak 
3336f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3337f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3338f8b79e58SImre Deak 
3339f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3340f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3341f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3342f8b79e58SImre Deak 
3343f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3344f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3345f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3346f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3347f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3348f8b79e58SImre Deak }
3349f8b79e58SImre Deak 
3350f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3351f8b79e58SImre Deak {
3352f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3353f8b79e58SImre Deak 
3354f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3355f8b79e58SImre Deak 		return;
3356f8b79e58SImre Deak 
3357f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3358f8b79e58SImre Deak 
3359f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3360f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3361f8b79e58SImre Deak }
3362f8b79e58SImre Deak 
3363f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3364f8b79e58SImre Deak {
3365f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3366f8b79e58SImre Deak 
3367f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3368f8b79e58SImre Deak 		return;
3369f8b79e58SImre Deak 
3370f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3371f8b79e58SImre Deak 
3372f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3373f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3374f8b79e58SImre Deak }
3375f8b79e58SImre Deak 
33767e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
33777e231dbeSJesse Barnes {
33782d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3379b79480baSDaniel Vetter 	unsigned long irqflags;
33807e231dbeSJesse Barnes 
3381f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33827e231dbeSJesse Barnes 
338320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
338420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
338520afbda2SDaniel Vetter 
33867e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3387f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
33887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33897e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33907e231dbeSJesse Barnes 
3391b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3392b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3393b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3394f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3395f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3396b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
339731acc7f5SJesse Barnes 
33987e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33997e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
34007e231dbeSJesse Barnes 
34010a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34027e231dbeSJesse Barnes 
34037e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
34047e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
34057e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
34067e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
34077e231dbeSJesse Barnes #endif
34087e231dbeSJesse Barnes 
34097e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
341020afbda2SDaniel Vetter 
341120afbda2SDaniel Vetter 	return 0;
341220afbda2SDaniel Vetter }
341320afbda2SDaniel Vetter 
3414abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3415abd58f01SBen Widawsky {
3416abd58f01SBen Widawsky 	int i;
3417abd58f01SBen Widawsky 
3418abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3419abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3420abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3421abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3422abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3423abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3424abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3425abd58f01SBen Widawsky 		0,
3426abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3427abd58f01SBen Widawsky 		};
3428abd58f01SBen Widawsky 
3429337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
343035079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
34310961021aSBen Widawsky 
34320961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3433abd58f01SBen Widawsky }
3434abd58f01SBen Widawsky 
3435abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3436abd58f01SBen Widawsky {
3437abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3438d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
34390fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
344030100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34415c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
34425c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3443abd58f01SBen Widawsky 	int pipe;
344413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
344513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
344613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3447abd58f01SBen Widawsky 
3448337ba017SPaulo Zanoni 	for_each_pipe(pipe)
344935079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
345035079899SPaulo Zanoni 				  de_pipe_enables);
3451abd58f01SBen Widawsky 
345235079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3453abd58f01SBen Widawsky }
3454abd58f01SBen Widawsky 
3455abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3456abd58f01SBen Widawsky {
3457abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3458abd58f01SBen Widawsky 
3459622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3460622364b6SPaulo Zanoni 
3461abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3462abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3463abd58f01SBen Widawsky 
3464abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3465abd58f01SBen Widawsky 
3466abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3467abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3468abd58f01SBen Widawsky 
3469abd58f01SBen Widawsky 	return 0;
3470abd58f01SBen Widawsky }
3471abd58f01SBen Widawsky 
347243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
347343f328d7SVille Syrjälä {
347443f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
347543f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
347643f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
347743f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
34783278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
34793278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
34803278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
348143f328d7SVille Syrjälä 	unsigned long irqflags;
348243f328d7SVille Syrjälä 	int pipe;
348343f328d7SVille Syrjälä 
348443f328d7SVille Syrjälä 	/*
348543f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
348643f328d7SVille Syrjälä 	 * toggle them based on usage.
348743f328d7SVille Syrjälä 	 */
34883278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
348943f328d7SVille Syrjälä 
349043f328d7SVille Syrjälä 	for_each_pipe(pipe)
349143f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
349243f328d7SVille Syrjälä 
349343f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34943278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
349543f328d7SVille Syrjälä 	for_each_pipe(pipe)
349643f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
349743f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
349843f328d7SVille Syrjälä 
349943f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
350043f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
350143f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
350243f328d7SVille Syrjälä 
350343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
350443f328d7SVille Syrjälä 
350543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
350643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
350743f328d7SVille Syrjälä 
350843f328d7SVille Syrjälä 	return 0;
350943f328d7SVille Syrjälä }
351043f328d7SVille Syrjälä 
3511abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3512abd58f01SBen Widawsky {
3513abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3514abd58f01SBen Widawsky 
3515abd58f01SBen Widawsky 	if (!dev_priv)
3516abd58f01SBen Widawsky 		return;
3517abd58f01SBen Widawsky 
3518d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3519abd58f01SBen Widawsky 
3520823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3521abd58f01SBen Widawsky }
3522abd58f01SBen Widawsky 
35237e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35247e231dbeSJesse Barnes {
35252d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3526f8b79e58SImre Deak 	unsigned long irqflags;
35277e231dbeSJesse Barnes 	int pipe;
35287e231dbeSJesse Barnes 
35297e231dbeSJesse Barnes 	if (!dev_priv)
35307e231dbeSJesse Barnes 		return;
35317e231dbeSJesse Barnes 
3532843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3533843d0e7dSImre Deak 
35343ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3535ac4c16c5SEgbert Eich 
35367e231dbeSJesse Barnes 	for_each_pipe(pipe)
35377e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
35387e231dbeSJesse Barnes 
35397e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
35407e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
35417e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3542f8b79e58SImre Deak 
3543f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3544f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3545f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3546f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3547f8b79e58SImre Deak 
3548f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3549f8b79e58SImre Deak 
35507e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
35517e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
35527e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
35537e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
35547e231dbeSJesse Barnes }
35557e231dbeSJesse Barnes 
355643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
355743f328d7SVille Syrjälä {
355843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
355943f328d7SVille Syrjälä 	int pipe;
356043f328d7SVille Syrjälä 
356143f328d7SVille Syrjälä 	if (!dev_priv)
356243f328d7SVille Syrjälä 		return;
356343f328d7SVille Syrjälä 
356443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
356543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
356643f328d7SVille Syrjälä 
356743f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
356843f328d7SVille Syrjälä do {								\
356943f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
357043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
357143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
357243f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
357343f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
357443f328d7SVille Syrjälä } while (0)
357543f328d7SVille Syrjälä 
357643f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
357743f328d7SVille Syrjälä do {							\
357843f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
357943f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
358043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
358143f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
358243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
358343f328d7SVille Syrjälä } while (0)
358443f328d7SVille Syrjälä 
358543f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
358643f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
358743f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
358843f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
358943f328d7SVille Syrjälä 
359043f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
359143f328d7SVille Syrjälä 
359243f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
359343f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
359443f328d7SVille Syrjälä 
359543f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
359643f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
359743f328d7SVille Syrjälä 
359843f328d7SVille Syrjälä 	for_each_pipe(pipe)
359943f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
360043f328d7SVille Syrjälä 
360143f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
360243f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
360343f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
360443f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
360543f328d7SVille Syrjälä }
360643f328d7SVille Syrjälä 
3607f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3608036a4a7dSZhenyu Wang {
36092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36104697995bSJesse Barnes 
36114697995bSJesse Barnes 	if (!dev_priv)
36124697995bSJesse Barnes 		return;
36134697995bSJesse Barnes 
36143ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3615ac4c16c5SEgbert Eich 
3616be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3617036a4a7dSZhenyu Wang }
3618036a4a7dSZhenyu Wang 
3619c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3620c2798b19SChris Wilson {
36212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3622c2798b19SChris Wilson 	int pipe;
3623c2798b19SChris Wilson 
3624c2798b19SChris Wilson 	for_each_pipe(pipe)
3625c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3626c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3627c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3628c2798b19SChris Wilson 	POSTING_READ16(IER);
3629c2798b19SChris Wilson }
3630c2798b19SChris Wilson 
3631c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3632c2798b19SChris Wilson {
36332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3634379ef82dSDaniel Vetter 	unsigned long irqflags;
3635c2798b19SChris Wilson 
3636c2798b19SChris Wilson 	I915_WRITE16(EMR,
3637c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3638c2798b19SChris Wilson 
3639c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3640c2798b19SChris Wilson 	dev_priv->irq_mask =
3641c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3642c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3643c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3644c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3645c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3646c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3647c2798b19SChris Wilson 
3648c2798b19SChris Wilson 	I915_WRITE16(IER,
3649c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3650c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3651c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3652c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3653c2798b19SChris Wilson 	POSTING_READ16(IER);
3654c2798b19SChris Wilson 
3655379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3656379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3657379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3658755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3659755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3660379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3661379ef82dSDaniel Vetter 
3662c2798b19SChris Wilson 	return 0;
3663c2798b19SChris Wilson }
3664c2798b19SChris Wilson 
366590a72f87SVille Syrjälä /*
366690a72f87SVille Syrjälä  * Returns true when a page flip has completed.
366790a72f87SVille Syrjälä  */
366890a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36691f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
367090a72f87SVille Syrjälä {
36712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36721f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
367390a72f87SVille Syrjälä 
36748d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
367590a72f87SVille Syrjälä 		return false;
367690a72f87SVille Syrjälä 
367790a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
367890a72f87SVille Syrjälä 		return false;
367990a72f87SVille Syrjälä 
36801f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
368190a72f87SVille Syrjälä 
368290a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
368390a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
368490a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
368590a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
368690a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
368790a72f87SVille Syrjälä 	 */
368890a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
368990a72f87SVille Syrjälä 		return false;
369090a72f87SVille Syrjälä 
369190a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
369290a72f87SVille Syrjälä 
369390a72f87SVille Syrjälä 	return true;
369490a72f87SVille Syrjälä }
369590a72f87SVille Syrjälä 
3696ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3697c2798b19SChris Wilson {
369845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3700c2798b19SChris Wilson 	u16 iir, new_iir;
3701c2798b19SChris Wilson 	u32 pipe_stats[2];
3702c2798b19SChris Wilson 	unsigned long irqflags;
3703c2798b19SChris Wilson 	int pipe;
3704c2798b19SChris Wilson 	u16 flip_mask =
3705c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3706c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3707c2798b19SChris Wilson 
3708c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3709c2798b19SChris Wilson 	if (iir == 0)
3710c2798b19SChris Wilson 		return IRQ_NONE;
3711c2798b19SChris Wilson 
3712c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3713c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3714c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3715c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3716c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3717c2798b19SChris Wilson 		 */
3718c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3719c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
372058174462SMika Kuoppala 			i915_handle_error(dev, false,
372158174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
372258174462SMika Kuoppala 					  iir);
3723c2798b19SChris Wilson 
3724c2798b19SChris Wilson 		for_each_pipe(pipe) {
3725c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3726c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3727c2798b19SChris Wilson 
3728c2798b19SChris Wilson 			/*
3729c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3730c2798b19SChris Wilson 			 */
37312d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3732c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3733c2798b19SChris Wilson 		}
3734c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3735c2798b19SChris Wilson 
3736c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3737c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3738c2798b19SChris Wilson 
3739d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3740c2798b19SChris Wilson 
3741c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3742c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3743c2798b19SChris Wilson 
37444356d586SDaniel Vetter 		for_each_pipe(pipe) {
37451f1c2e24SVille Syrjälä 			int plane = pipe;
37463a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37471f1c2e24SVille Syrjälä 				plane = !plane;
37481f1c2e24SVille Syrjälä 
37494356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37501f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37511f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3752c2798b19SChris Wilson 
37534356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3754277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37552d9d2b0bSVille Syrjälä 
37562d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37572d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3758fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
37594356d586SDaniel Vetter 		}
3760c2798b19SChris Wilson 
3761c2798b19SChris Wilson 		iir = new_iir;
3762c2798b19SChris Wilson 	}
3763c2798b19SChris Wilson 
3764c2798b19SChris Wilson 	return IRQ_HANDLED;
3765c2798b19SChris Wilson }
3766c2798b19SChris Wilson 
3767c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3768c2798b19SChris Wilson {
37692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3770c2798b19SChris Wilson 	int pipe;
3771c2798b19SChris Wilson 
3772c2798b19SChris Wilson 	for_each_pipe(pipe) {
3773c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3774c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3775c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3776c2798b19SChris Wilson 	}
3777c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3778c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3779c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3780c2798b19SChris Wilson }
3781c2798b19SChris Wilson 
3782a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3783a266c7d5SChris Wilson {
37842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3785a266c7d5SChris Wilson 	int pipe;
3786a266c7d5SChris Wilson 
3787a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3788a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3789a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3790a266c7d5SChris Wilson 	}
3791a266c7d5SChris Wilson 
379200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3793a266c7d5SChris Wilson 	for_each_pipe(pipe)
3794a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3795a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3796a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3797a266c7d5SChris Wilson 	POSTING_READ(IER);
3798a266c7d5SChris Wilson }
3799a266c7d5SChris Wilson 
3800a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3801a266c7d5SChris Wilson {
38022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
380338bde180SChris Wilson 	u32 enable_mask;
3804379ef82dSDaniel Vetter 	unsigned long irqflags;
3805a266c7d5SChris Wilson 
380638bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
380738bde180SChris Wilson 
380838bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
380938bde180SChris Wilson 	dev_priv->irq_mask =
381038bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
381138bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
381238bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
381338bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
381438bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
381538bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
381638bde180SChris Wilson 
381738bde180SChris Wilson 	enable_mask =
381838bde180SChris Wilson 		I915_ASLE_INTERRUPT |
381938bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
382038bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382138bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
382238bde180SChris Wilson 		I915_USER_INTERRUPT;
382338bde180SChris Wilson 
3824a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
382520afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
382620afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
382720afbda2SDaniel Vetter 
3828a266c7d5SChris Wilson 		/* Enable in IER... */
3829a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3830a266c7d5SChris Wilson 		/* and unmask in IMR */
3831a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3832a266c7d5SChris Wilson 	}
3833a266c7d5SChris Wilson 
3834a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3835a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3836a266c7d5SChris Wilson 	POSTING_READ(IER);
3837a266c7d5SChris Wilson 
3838f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
383920afbda2SDaniel Vetter 
3840379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3841379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3842379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3843755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3844755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3845379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3846379ef82dSDaniel Vetter 
384720afbda2SDaniel Vetter 	return 0;
384820afbda2SDaniel Vetter }
384920afbda2SDaniel Vetter 
385090a72f87SVille Syrjälä /*
385190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
385290a72f87SVille Syrjälä  */
385390a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
385490a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
385590a72f87SVille Syrjälä {
38562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
385790a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
385890a72f87SVille Syrjälä 
38598d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
386090a72f87SVille Syrjälä 		return false;
386190a72f87SVille Syrjälä 
386290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
386390a72f87SVille Syrjälä 		return false;
386490a72f87SVille Syrjälä 
386590a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
386690a72f87SVille Syrjälä 
386790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
386890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
386990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
387090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
387190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
387290a72f87SVille Syrjälä 	 */
387390a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
387490a72f87SVille Syrjälä 		return false;
387590a72f87SVille Syrjälä 
387690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
387790a72f87SVille Syrjälä 
387890a72f87SVille Syrjälä 	return true;
387990a72f87SVille Syrjälä }
388090a72f87SVille Syrjälä 
3881ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3882a266c7d5SChris Wilson {
388345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38858291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3886a266c7d5SChris Wilson 	unsigned long irqflags;
388738bde180SChris Wilson 	u32 flip_mask =
388838bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
388938bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
389038bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3891a266c7d5SChris Wilson 
3892a266c7d5SChris Wilson 	iir = I915_READ(IIR);
389338bde180SChris Wilson 	do {
389438bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38958291ee90SChris Wilson 		bool blc_event = false;
3896a266c7d5SChris Wilson 
3897a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3898a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3899a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3900a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3901a266c7d5SChris Wilson 		 */
3902a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3903a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
390458174462SMika Kuoppala 			i915_handle_error(dev, false,
390558174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
390658174462SMika Kuoppala 					  iir);
3907a266c7d5SChris Wilson 
3908a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3909a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3910a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3911a266c7d5SChris Wilson 
391238bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3913a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3914a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
391538bde180SChris Wilson 				irq_received = true;
3916a266c7d5SChris Wilson 			}
3917a266c7d5SChris Wilson 		}
3918a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3919a266c7d5SChris Wilson 
3920a266c7d5SChris Wilson 		if (!irq_received)
3921a266c7d5SChris Wilson 			break;
3922a266c7d5SChris Wilson 
3923a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
392416c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
392516c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
392616c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3927a266c7d5SChris Wilson 
392838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3929a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3930a266c7d5SChris Wilson 
3931a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3932a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3933a266c7d5SChris Wilson 
3934a266c7d5SChris Wilson 		for_each_pipe(pipe) {
393538bde180SChris Wilson 			int plane = pipe;
39363a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
393738bde180SChris Wilson 				plane = !plane;
39385e2032d4SVille Syrjälä 
393990a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
394090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
394190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3942a266c7d5SChris Wilson 
3943a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3944a266c7d5SChris Wilson 				blc_event = true;
39454356d586SDaniel Vetter 
39464356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3947277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39482d9d2b0bSVille Syrjälä 
39492d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39502d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3951fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3952a266c7d5SChris Wilson 		}
3953a266c7d5SChris Wilson 
3954a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3955a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3956a266c7d5SChris Wilson 
3957a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3958a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3959a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3960a266c7d5SChris Wilson 		 * we would never get another interrupt.
3961a266c7d5SChris Wilson 		 *
3962a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3963a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3964a266c7d5SChris Wilson 		 * another one.
3965a266c7d5SChris Wilson 		 *
3966a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3967a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3968a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3969a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3970a266c7d5SChris Wilson 		 * stray interrupts.
3971a266c7d5SChris Wilson 		 */
397238bde180SChris Wilson 		ret = IRQ_HANDLED;
3973a266c7d5SChris Wilson 		iir = new_iir;
397438bde180SChris Wilson 	} while (iir & ~flip_mask);
3975a266c7d5SChris Wilson 
3976d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39778291ee90SChris Wilson 
3978a266c7d5SChris Wilson 	return ret;
3979a266c7d5SChris Wilson }
3980a266c7d5SChris Wilson 
3981a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3982a266c7d5SChris Wilson {
39832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3984a266c7d5SChris Wilson 	int pipe;
3985a266c7d5SChris Wilson 
39863ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3987ac4c16c5SEgbert Eich 
3988a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3989a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3990a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3991a266c7d5SChris Wilson 	}
3992a266c7d5SChris Wilson 
399300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
399455b39755SChris Wilson 	for_each_pipe(pipe) {
399555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3996a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
399755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
399855b39755SChris Wilson 	}
3999a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4000a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4001a266c7d5SChris Wilson 
4002a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4003a266c7d5SChris Wilson }
4004a266c7d5SChris Wilson 
4005a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4006a266c7d5SChris Wilson {
40072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4008a266c7d5SChris Wilson 	int pipe;
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4011a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4012a266c7d5SChris Wilson 
4013a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4014a266c7d5SChris Wilson 	for_each_pipe(pipe)
4015a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4016a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4017a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4018a266c7d5SChris Wilson 	POSTING_READ(IER);
4019a266c7d5SChris Wilson }
4020a266c7d5SChris Wilson 
4021a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4022a266c7d5SChris Wilson {
40232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4024bbba0a97SChris Wilson 	u32 enable_mask;
4025a266c7d5SChris Wilson 	u32 error_mask;
4026b79480baSDaniel Vetter 	unsigned long irqflags;
4027a266c7d5SChris Wilson 
4028a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4029bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4030adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4031bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4032bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4033bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4034bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4035bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4036bbba0a97SChris Wilson 
4037bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
403821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
403921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4040bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4041bbba0a97SChris Wilson 
4042bbba0a97SChris Wilson 	if (IS_G4X(dev))
4043bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4044a266c7d5SChris Wilson 
4045b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4046b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4047b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4048755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4049755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4050755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4051b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4052a266c7d5SChris Wilson 
4053a266c7d5SChris Wilson 	/*
4054a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4055a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4056a266c7d5SChris Wilson 	 */
4057a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4058a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4059a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4060a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4061a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4062a266c7d5SChris Wilson 	} else {
4063a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4064a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4065a266c7d5SChris Wilson 	}
4066a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4067a266c7d5SChris Wilson 
4068a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4069a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4070a266c7d5SChris Wilson 	POSTING_READ(IER);
4071a266c7d5SChris Wilson 
407220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
407320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
407420afbda2SDaniel Vetter 
4075f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
407620afbda2SDaniel Vetter 
407720afbda2SDaniel Vetter 	return 0;
407820afbda2SDaniel Vetter }
407920afbda2SDaniel Vetter 
4080bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
408120afbda2SDaniel Vetter {
40822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4083e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4084cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
408520afbda2SDaniel Vetter 	u32 hotplug_en;
408620afbda2SDaniel Vetter 
4087b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4088b5ea2d56SDaniel Vetter 
4089bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4090bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4091bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4092adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4093e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4094cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4095cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4096cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4097a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4098a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4099a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4100a266c7d5SChris Wilson 		*/
4101a266c7d5SChris Wilson 		if (IS_G4X(dev))
4102a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
410385fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4104a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4105a266c7d5SChris Wilson 
4106a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4107a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4108a266c7d5SChris Wilson 	}
4109bac56d5bSEgbert Eich }
4110a266c7d5SChris Wilson 
4111ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4112a266c7d5SChris Wilson {
411345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4115a266c7d5SChris Wilson 	u32 iir, new_iir;
4116a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4117a266c7d5SChris Wilson 	unsigned long irqflags;
4118a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
411921ad8330SVille Syrjälä 	u32 flip_mask =
412021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
412121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4122a266c7d5SChris Wilson 
4123a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4124a266c7d5SChris Wilson 
4125a266c7d5SChris Wilson 	for (;;) {
4126501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41272c8ba29fSChris Wilson 		bool blc_event = false;
41282c8ba29fSChris Wilson 
4129a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4130a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4131a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4132a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4133a266c7d5SChris Wilson 		 */
4134a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4135a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
413658174462SMika Kuoppala 			i915_handle_error(dev, false,
413758174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
413858174462SMika Kuoppala 					  iir);
4139a266c7d5SChris Wilson 
4140a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4141a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4142a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4143a266c7d5SChris Wilson 
4144a266c7d5SChris Wilson 			/*
4145a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4146a266c7d5SChris Wilson 			 */
4147a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4148a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4149501e01d7SVille Syrjälä 				irq_received = true;
4150a266c7d5SChris Wilson 			}
4151a266c7d5SChris Wilson 		}
4152a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4153a266c7d5SChris Wilson 
4154a266c7d5SChris Wilson 		if (!irq_received)
4155a266c7d5SChris Wilson 			break;
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4158a266c7d5SChris Wilson 
4159a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
416016c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
416116c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4162a266c7d5SChris Wilson 
416321ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4164a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4165a266c7d5SChris Wilson 
4166a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4167a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4168a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4169a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4170a266c7d5SChris Wilson 
4171a266c7d5SChris Wilson 		for_each_pipe(pipe) {
41722c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
417390a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
417490a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4175a266c7d5SChris Wilson 
4176a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4177a266c7d5SChris Wilson 				blc_event = true;
41784356d586SDaniel Vetter 
41794356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4180277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4181a266c7d5SChris Wilson 
41822d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
41832d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4184fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
41852d9d2b0bSVille Syrjälä 		}
4186a266c7d5SChris Wilson 
4187a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4188a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4189a266c7d5SChris Wilson 
4190515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4191515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4192515ac2bbSDaniel Vetter 
4193a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4194a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4195a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4196a266c7d5SChris Wilson 		 * we would never get another interrupt.
4197a266c7d5SChris Wilson 		 *
4198a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4199a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4200a266c7d5SChris Wilson 		 * another one.
4201a266c7d5SChris Wilson 		 *
4202a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4203a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4204a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4205a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4206a266c7d5SChris Wilson 		 * stray interrupts.
4207a266c7d5SChris Wilson 		 */
4208a266c7d5SChris Wilson 		iir = new_iir;
4209a266c7d5SChris Wilson 	}
4210a266c7d5SChris Wilson 
4211d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
42122c8ba29fSChris Wilson 
4213a266c7d5SChris Wilson 	return ret;
4214a266c7d5SChris Wilson }
4215a266c7d5SChris Wilson 
4216a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4217a266c7d5SChris Wilson {
42182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4219a266c7d5SChris Wilson 	int pipe;
4220a266c7d5SChris Wilson 
4221a266c7d5SChris Wilson 	if (!dev_priv)
4222a266c7d5SChris Wilson 		return;
4223a266c7d5SChris Wilson 
42243ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4225ac4c16c5SEgbert Eich 
4226a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4227a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4228a266c7d5SChris Wilson 
4229a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4230a266c7d5SChris Wilson 	for_each_pipe(pipe)
4231a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4232a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4233a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4234a266c7d5SChris Wilson 
4235a266c7d5SChris Wilson 	for_each_pipe(pipe)
4236a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4237a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4238a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4239a266c7d5SChris Wilson }
4240a266c7d5SChris Wilson 
42413ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4242ac4c16c5SEgbert Eich {
42432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4244ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4245ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4246ac4c16c5SEgbert Eich 	unsigned long irqflags;
4247ac4c16c5SEgbert Eich 	int i;
4248ac4c16c5SEgbert Eich 
4249ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4250ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4251ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4252ac4c16c5SEgbert Eich 
4253ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4254ac4c16c5SEgbert Eich 			continue;
4255ac4c16c5SEgbert Eich 
4256ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4257ac4c16c5SEgbert Eich 
4258ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4259ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4260ac4c16c5SEgbert Eich 
4261ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4262ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4263ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4264ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4265ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4266ac4c16c5SEgbert Eich 				if (!connector->polled)
4267ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4268ac4c16c5SEgbert Eich 			}
4269ac4c16c5SEgbert Eich 		}
4270ac4c16c5SEgbert Eich 	}
4271ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4272ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4273ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4274ac4c16c5SEgbert Eich }
4275ac4c16c5SEgbert Eich 
4276f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4277f71d4af4SJesse Barnes {
42788b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
42798b2e326dSChris Wilson 
42808b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
428199584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4282c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4283a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42848b2e326dSChris Wilson 
4285a6706b45SDeepak S 	/* Let's track the enabled rps events */
4286a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4287a6706b45SDeepak S 
428899584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
428999584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
429061bac78eSDaniel Vetter 		    (unsigned long) dev);
42913ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4292ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
429361bac78eSDaniel Vetter 
429497a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42959ee32feaSDaniel Vetter 
42964cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
42974cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42984cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
42994cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4300f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4301f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4302391f75e2SVille Syrjälä 	} else {
4303391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4304391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4305f71d4af4SJesse Barnes 	}
4306f71d4af4SJesse Barnes 
4307c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4308f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4309f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4310c2baf4b7SVille Syrjälä 	}
4311f71d4af4SJesse Barnes 
431243f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
431343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
431443f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
431543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
431643f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
431743f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
431843f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
431943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
432043f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
43217e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43227e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43237e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43247e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43257e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43267e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4327fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4328abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4329abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4330abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4331abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4332abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4333abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4334abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4335abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4336f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4337f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4338f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4339f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4340f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4341f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4342f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
434382a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4344f71d4af4SJesse Barnes 	} else {
4345c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4346c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4347c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4348c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4349c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4350a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4351a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4352a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4353a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4354a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
435520afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4356c2798b19SChris Wilson 		} else {
4357a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4358a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4359a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4360a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4361bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4362c2798b19SChris Wilson 		}
4363f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4364f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4365f71d4af4SJesse Barnes 	}
4366f71d4af4SJesse Barnes }
436720afbda2SDaniel Vetter 
436820afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
436920afbda2SDaniel Vetter {
437020afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4371821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4372821450c6SEgbert Eich 	struct drm_connector *connector;
4373b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4374821450c6SEgbert Eich 	int i;
437520afbda2SDaniel Vetter 
4376821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4377821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4378821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4379821450c6SEgbert Eich 	}
4380821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4381821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4382821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4383821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4384821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4385821450c6SEgbert Eich 	}
4386b5ea2d56SDaniel Vetter 
4387b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4388b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4389b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
439020afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
439120afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4392b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
439320afbda2SDaniel Vetter }
4394c67a470bSPaulo Zanoni 
43955d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4396730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4397c67a470bSPaulo Zanoni {
4398c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4399c67a470bSPaulo Zanoni 
4400730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
44015d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4402c67a470bSPaulo Zanoni }
4403c67a470bSPaulo Zanoni 
44045d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4405730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4406c67a470bSPaulo Zanoni {
4407c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4408c67a470bSPaulo Zanoni 
44095d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4410730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4411730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4412c67a470bSPaulo Zanoni }
4413