1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 174c9a9a268SImre Deak 1750706f17cSEgbert Eich /* For display hotplug interrupt */ 1760706f17cSEgbert Eich static inline void 1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1780706f17cSEgbert Eich uint32_t mask, 1790706f17cSEgbert Eich uint32_t bits) 1800706f17cSEgbert Eich { 1810706f17cSEgbert Eich uint32_t val; 1820706f17cSEgbert Eich 18367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 1840706f17cSEgbert Eich WARN_ON(bits & ~mask); 1850706f17cSEgbert Eich 1860706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1870706f17cSEgbert Eich val &= ~mask; 1880706f17cSEgbert Eich val |= bits; 1890706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1900706f17cSEgbert Eich } 1910706f17cSEgbert Eich 1920706f17cSEgbert Eich /** 1930706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1940706f17cSEgbert Eich * @dev_priv: driver private 1950706f17cSEgbert Eich * @mask: bits to update 1960706f17cSEgbert Eich * @bits: bits to enable 1970706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1980706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1990706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2000706f17cSEgbert Eich * function is usually not called from a context where the lock is 2010706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2020706f17cSEgbert Eich * version is also available. 2030706f17cSEgbert Eich */ 2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2050706f17cSEgbert Eich uint32_t mask, 2060706f17cSEgbert Eich uint32_t bits) 2070706f17cSEgbert Eich { 2080706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2100706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2110706f17cSEgbert Eich } 2120706f17cSEgbert Eich 213d9dc34f1SVille Syrjälä /** 214d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 215d9dc34f1SVille Syrjälä * @dev_priv: driver private 216d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 217d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 218d9dc34f1SVille Syrjälä */ 219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 220d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 221d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 222036a4a7dSZhenyu Wang { 223d9dc34f1SVille Syrjälä uint32_t new_val; 224d9dc34f1SVille Syrjälä 22567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2264bc9d430SDaniel Vetter 227d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 228d9dc34f1SVille Syrjälä 2299df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 230c67a470bSPaulo Zanoni return; 231c67a470bSPaulo Zanoni 232d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 233d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 234d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 235d9dc34f1SVille Syrjälä 236d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 237d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2381ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2393143a2bfSChris Wilson POSTING_READ(DEIMR); 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang } 242036a4a7dSZhenyu Wang 24343eaea13SPaulo Zanoni /** 24443eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24543eaea13SPaulo Zanoni * @dev_priv: driver private 24643eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24743eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24843eaea13SPaulo Zanoni */ 24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 25043eaea13SPaulo Zanoni uint32_t interrupt_mask, 25143eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25243eaea13SPaulo Zanoni { 25367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 25443eaea13SPaulo Zanoni 25515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25615a17aaeSDaniel Vetter 2579df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 258c67a470bSPaulo Zanoni return; 259c67a470bSPaulo Zanoni 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26831bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26943eaea13SPaulo Zanoni } 27043eaea13SPaulo Zanoni 271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27243eaea13SPaulo Zanoni { 27343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27443eaea13SPaulo Zanoni } 27543eaea13SPaulo Zanoni 276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 277b900b949SImre Deak { 278b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 279b900b949SImre Deak } 280b900b949SImre Deak 281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 282a72fbc3aSImre Deak { 283a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 284a72fbc3aSImre Deak } 285a72fbc3aSImre Deak 286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 287b900b949SImre Deak { 288b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 289b900b949SImre Deak } 290b900b949SImre Deak 291edbfdb45SPaulo Zanoni /** 292edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 293edbfdb45SPaulo Zanoni * @dev_priv: driver private 294edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 295edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 296edbfdb45SPaulo Zanoni */ 297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 298edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 299edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 300edbfdb45SPaulo Zanoni { 301605cd25bSPaulo Zanoni uint32_t new_val; 302edbfdb45SPaulo Zanoni 30315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30415a17aaeSDaniel Vetter 30567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 306edbfdb45SPaulo Zanoni 307f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 308f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 309f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 310f52ecbcfSPaulo Zanoni 311f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 312f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 313f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 314a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 315edbfdb45SPaulo Zanoni } 316f52ecbcfSPaulo Zanoni } 317edbfdb45SPaulo Zanoni 318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 319edbfdb45SPaulo Zanoni { 3209939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3219939fba2SImre Deak return; 3229939fba2SImre Deak 323edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 324edbfdb45SPaulo Zanoni } 325edbfdb45SPaulo Zanoni 326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 336f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 337f4e9af4fSAkash Goel } 338f4e9af4fSAkash Goel 339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 340f4e9af4fSAkash Goel { 341f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 342f4e9af4fSAkash Goel 34367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 344f4e9af4fSAkash Goel 345f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 346f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 347f4e9af4fSAkash Goel POSTING_READ(reg); 348f4e9af4fSAkash Goel } 349f4e9af4fSAkash Goel 350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 351f4e9af4fSAkash Goel { 35267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 353f4e9af4fSAkash Goel 354f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 355f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 356f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 357f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 358f4e9af4fSAkash Goel } 359f4e9af4fSAkash Goel 360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 361f4e9af4fSAkash Goel { 36267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 363f4e9af4fSAkash Goel 364f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 365f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 366f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 367f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 368edbfdb45SPaulo Zanoni } 369edbfdb45SPaulo Zanoni 370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3713cc134e3SImre Deak { 3723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 374096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3753cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3763cc134e3SImre Deak } 3773cc134e3SImre Deak 37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 379b900b949SImre Deak { 380f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 381f2a91d1aSChris Wilson return; 382f2a91d1aSChris Wilson 383b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 384c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 385c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 386d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 387b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 38878e68d36SImre Deak 389b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 390b900b949SImre Deak } 391b900b949SImre Deak 39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 39359d02a1fSImre Deak { 3941800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 39559d02a1fSImre Deak } 39659d02a1fSImre Deak 39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 398b900b949SImre Deak { 399f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 400f2a91d1aSChris Wilson return; 401f2a91d1aSChris Wilson 402d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 403d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4049939fba2SImre Deak 405b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4069939fba2SImre Deak 407f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 40858072ccbSImre Deak 40958072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 41091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 411c33d247dSChris Wilson 412c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 413c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 414c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 415c33d247dSChris Wilson * state of the worker can be discarded. 416c33d247dSChris Wilson */ 417c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 418c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 419b900b949SImre Deak } 420b900b949SImre Deak 42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 42226705e20SSagar Arun Kamble { 42326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 42426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 42526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 42626705e20SSagar Arun Kamble } 42726705e20SSagar Arun Kamble 42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 42926705e20SSagar Arun Kamble { 43026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 43126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 43226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 43326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 43426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 43526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 43626705e20SSagar Arun Kamble } 43726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 43826705e20SSagar Arun Kamble } 43926705e20SSagar Arun Kamble 44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 44126705e20SSagar Arun Kamble { 44226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 44326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 44426705e20SSagar Arun Kamble 44526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 44626705e20SSagar Arun Kamble 44726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 44826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 44926705e20SSagar Arun Kamble 45026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 45126705e20SSagar Arun Kamble } 45226705e20SSagar Arun Kamble 4530961021aSBen Widawsky /** 4543a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4553a3b3c7dSVille Syrjälä * @dev_priv: driver private 4563a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4573a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4583a3b3c7dSVille Syrjälä */ 4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4603a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4613a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4623a3b3c7dSVille Syrjälä { 4633a3b3c7dSVille Syrjälä uint32_t new_val; 4643a3b3c7dSVille Syrjälä uint32_t old_val; 4653a3b3c7dSVille Syrjälä 46667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4673a3b3c7dSVille Syrjälä 4683a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4693a3b3c7dSVille Syrjälä 4703a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4713a3b3c7dSVille Syrjälä return; 4723a3b3c7dSVille Syrjälä 4733a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4743a3b3c7dSVille Syrjälä 4753a3b3c7dSVille Syrjälä new_val = old_val; 4763a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4773a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4783a3b3c7dSVille Syrjälä 4793a3b3c7dSVille Syrjälä if (new_val != old_val) { 4803a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4813a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4823a3b3c7dSVille Syrjälä } 4833a3b3c7dSVille Syrjälä } 4843a3b3c7dSVille Syrjälä 4853a3b3c7dSVille Syrjälä /** 486013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 487013d3752SVille Syrjälä * @dev_priv: driver private 488013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 489013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 490013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 491013d3752SVille Syrjälä */ 492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 493013d3752SVille Syrjälä enum pipe pipe, 494013d3752SVille Syrjälä uint32_t interrupt_mask, 495013d3752SVille Syrjälä uint32_t enabled_irq_mask) 496013d3752SVille Syrjälä { 497013d3752SVille Syrjälä uint32_t new_val; 498013d3752SVille Syrjälä 49967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 500013d3752SVille Syrjälä 501013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 502013d3752SVille Syrjälä 503013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 504013d3752SVille Syrjälä return; 505013d3752SVille Syrjälä 506013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 507013d3752SVille Syrjälä new_val &= ~interrupt_mask; 508013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 509013d3752SVille Syrjälä 510013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 511013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 512013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 513013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 514013d3752SVille Syrjälä } 515013d3752SVille Syrjälä } 516013d3752SVille Syrjälä 517013d3752SVille Syrjälä /** 518fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 519fee884edSDaniel Vetter * @dev_priv: driver private 520fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 521fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 522fee884edSDaniel Vetter */ 52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 524fee884edSDaniel Vetter uint32_t interrupt_mask, 525fee884edSDaniel Vetter uint32_t enabled_irq_mask) 526fee884edSDaniel Vetter { 527fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 528fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 529fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 530fee884edSDaniel Vetter 53115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 53215a17aaeSDaniel Vetter 53367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 534fee884edSDaniel Vetter 5359df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 536c67a470bSPaulo Zanoni return; 537c67a470bSPaulo Zanoni 538fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 539fee884edSDaniel Vetter POSTING_READ(SDEIMR); 540fee884edSDaniel Vetter } 5418664281bSPaulo Zanoni 542b5ea642aSDaniel Vetter static void 543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 544755e9019SImre Deak u32 enable_mask, u32 status_mask) 5457c463586SKeith Packard { 546f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 547755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5487c463586SKeith Packard 54967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 550d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 551b79480baSDaniel Vetter 55204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 55304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 55404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 55504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 556755e9019SImre Deak return; 557755e9019SImre Deak 558755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 55946c06a30SVille Syrjälä return; 56046c06a30SVille Syrjälä 56191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 56291d181ddSImre Deak 5637c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 564755e9019SImre Deak pipestat |= enable_mask | status_mask; 56546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5663143a2bfSChris Wilson POSTING_READ(reg); 5677c463586SKeith Packard } 5687c463586SKeith Packard 569b5ea642aSDaniel Vetter static void 570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 571755e9019SImre Deak u32 enable_mask, u32 status_mask) 5727c463586SKeith Packard { 573f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 574755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5757c463586SKeith Packard 57667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 577d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 578b79480baSDaniel Vetter 57904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 58346c06a30SVille Syrjälä return; 58446c06a30SVille Syrjälä 585755e9019SImre Deak if ((pipestat & enable_mask) == 0) 586755e9019SImre Deak return; 587755e9019SImre Deak 58891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 58991d181ddSImre Deak 590755e9019SImre Deak pipestat &= ~enable_mask; 59146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5923143a2bfSChris Wilson POSTING_READ(reg); 5937c463586SKeith Packard } 5947c463586SKeith Packard 59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 59610c59c51SImre Deak { 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 59910c59c51SImre Deak /* 600724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 601724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60210c59c51SImre Deak */ 60310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60410c59c51SImre Deak return 0; 605724a6905SVille Syrjälä /* 606724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 607724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 608724a6905SVille Syrjälä */ 609724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 610724a6905SVille Syrjälä return 0; 61110c59c51SImre Deak 61210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61910c59c51SImre Deak 62010c59c51SImre Deak return enable_mask; 62110c59c51SImre Deak } 62210c59c51SImre Deak 623755e9019SImre Deak void 624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 625755e9019SImre Deak u32 status_mask) 626755e9019SImre Deak { 627755e9019SImre Deak u32 enable_mask; 628755e9019SImre Deak 629666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 63091c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 63110c59c51SImre Deak status_mask); 63210c59c51SImre Deak else 633755e9019SImre Deak enable_mask = status_mask << 16; 634755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 635755e9019SImre Deak } 636755e9019SImre Deak 637755e9019SImre Deak void 638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 639755e9019SImre Deak u32 status_mask) 640755e9019SImre Deak { 641755e9019SImre Deak u32 enable_mask; 642755e9019SImre Deak 643666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 64491c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 64510c59c51SImre Deak status_mask); 64610c59c51SImre Deak else 647755e9019SImre Deak enable_mask = status_mask << 16; 648755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 649755e9019SImre Deak } 650755e9019SImre Deak 651c0e09200SDave Airlie /** 652f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 65401c66889SZhao Yakui */ 65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 65601c66889SZhao Yakui { 65791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 658f49e38ddSJani Nikula return; 659f49e38ddSJani Nikula 66013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66101c66889SZhao Yakui 662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 665755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6661ec14ad3SChris Wilson 66713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 66801c66889SZhao Yakui } 66901c66889SZhao Yakui 670f75f3746SVille Syrjälä /* 671f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 672f75f3746SVille Syrjälä * around the vertical blanking period. 673f75f3746SVille Syrjälä * 674f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 675f75f3746SVille Syrjälä * vblank_start >= 3 676f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 677f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 678f75f3746SVille Syrjälä * vtotal = vblank_start + 3 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * start of vblank: 681f75f3746SVille Syrjälä * latch double buffered registers 682f75f3746SVille Syrjälä * increment frame counter (ctg+) 683f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 684f75f3746SVille Syrjälä * | 685f75f3746SVille Syrjälä * | frame start: 686f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 687f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 688f75f3746SVille Syrjälä * | | 689f75f3746SVille Syrjälä * | | start of vsync: 690f75f3746SVille Syrjälä * | | generate vsync interrupt 691f75f3746SVille Syrjälä * | | | 692f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 693f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 694f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 695f75f3746SVille Syrjälä * | | <----vs-----> | 696f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 697f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 698f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 699f75f3746SVille Syrjälä * | | | 700f75f3746SVille Syrjälä * last visible pixel first visible pixel 701f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 702f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 703f75f3746SVille Syrjälä * 704f75f3746SVille Syrjälä * x = horizontal active 705f75f3746SVille Syrjälä * _ = horizontal blanking 706f75f3746SVille Syrjälä * hs = horizontal sync 707f75f3746SVille Syrjälä * va = vertical active 708f75f3746SVille Syrjälä * vb = vertical blanking 709f75f3746SVille Syrjälä * vs = vertical sync 710f75f3746SVille Syrjälä * vbs = vblank_start (number) 711f75f3746SVille Syrjälä * 712f75f3746SVille Syrjälä * Summary: 713f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 714f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 715f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 716f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 717f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 718f75f3746SVille Syrjälä */ 719f75f3746SVille Syrjälä 72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72142f52ef8SKeith Packard * we use as a pipe index 72242f52ef8SKeith Packard */ 72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7240a3e67a4SJesse Barnes { 725fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 726f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 72898187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 72998187836SVille Syrjälä pipe); 730fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 731391f75e2SVille Syrjälä 7320b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7330b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7340b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7350b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7360b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 737391f75e2SVille Syrjälä 7380b2a8e09SVille Syrjälä /* Convert to pixel count */ 7390b2a8e09SVille Syrjälä vbl_start *= htotal; 7400b2a8e09SVille Syrjälä 7410b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7420b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7430b2a8e09SVille Syrjälä 7449db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7459db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7465eddb70bSChris Wilson 7470a3e67a4SJesse Barnes /* 7480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7500a3e67a4SJesse Barnes * register. 7510a3e67a4SJesse Barnes */ 7520a3e67a4SJesse Barnes do { 7535eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 754391f75e2SVille Syrjälä low = I915_READ(low_frame); 7555eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7560a3e67a4SJesse Barnes } while (high1 != high2); 7570a3e67a4SJesse Barnes 7585eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 759391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 761391f75e2SVille Syrjälä 762391f75e2SVille Syrjälä /* 763391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 764391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 765391f75e2SVille Syrjälä * counter against vblank start. 766391f75e2SVille Syrjälä */ 767edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7680a3e67a4SJesse Barnes } 7690a3e67a4SJesse Barnes 770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7719880b7a5SJesse Barnes { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7739880b7a5SJesse Barnes 774649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7759880b7a5SJesse Barnes } 7769880b7a5SJesse Barnes 77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 782fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 783a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78480715b2fSVille Syrjälä int position, vtotal; 785a225f079SVille Syrjälä 78672259536SVille Syrjälä if (!crtc->active) 78772259536SVille Syrjälä return -1; 78872259536SVille Syrjälä 78980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 790a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 791a225f079SVille Syrjälä vtotal /= 2; 792a225f079SVille Syrjälä 79391d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 79475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 795a225f079SVille Syrjälä else 79675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 797a225f079SVille Syrjälä 798a225f079SVille Syrjälä /* 79941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 80041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 80141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 80241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 80341b578fbSJesse Barnes * 80441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 80541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80941b578fbSJesse Barnes */ 81091d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 81141b578fbSJesse Barnes int i, temp; 81241b578fbSJesse Barnes 81341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 81441b578fbSJesse Barnes udelay(1); 81541b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 81641b578fbSJesse Barnes DSL_LINEMASK_GEN3; 81741b578fbSJesse Barnes if (temp != position) { 81841b578fbSJesse Barnes position = temp; 81941b578fbSJesse Barnes break; 82041b578fbSJesse Barnes } 82141b578fbSJesse Barnes } 82241b578fbSJesse Barnes } 82341b578fbSJesse Barnes 82441b578fbSJesse Barnes /* 82580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 82680715b2fSVille Syrjälä * scanline_offset adjustment. 827a225f079SVille Syrjälä */ 82880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 829a225f079SVille Syrjälä } 830a225f079SVille Syrjälä 83188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 832abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 8333bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8343bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8350af7e4dfSMario Kleiner { 836fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 83798187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 83898187836SVille Syrjälä pipe); 8393aa18df8SVille Syrjälä int position; 84078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8410af7e4dfSMario Kleiner bool in_vbl = true; 8420af7e4dfSMario Kleiner int ret = 0; 843ad3543edSMario Kleiner unsigned long irqflags; 8440af7e4dfSMario Kleiner 845fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8460af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8479db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8480af7e4dfSMario Kleiner return 0; 8490af7e4dfSMario Kleiner } 8500af7e4dfSMario Kleiner 851c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 85278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 853c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 854c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 855c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8560af7e4dfSMario Kleiner 857d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 858d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 859d31faf65SVille Syrjälä vbl_end /= 2; 860d31faf65SVille Syrjälä vtotal /= 2; 861d31faf65SVille Syrjälä } 862d31faf65SVille Syrjälä 863c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 864c2baf4b7SVille Syrjälä 865ad3543edSMario Kleiner /* 866ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 867ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 868ad3543edSMario Kleiner * following code must not block on uncore.lock. 869ad3543edSMario Kleiner */ 870ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 871ad3543edSMario Kleiner 872ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 873ad3543edSMario Kleiner 874ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 875ad3543edSMario Kleiner if (stime) 876ad3543edSMario Kleiner *stime = ktime_get(); 877ad3543edSMario Kleiner 87891d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8790af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8800af7e4dfSMario Kleiner * scanout position from Display scan line register. 8810af7e4dfSMario Kleiner */ 882a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8830af7e4dfSMario Kleiner } else { 8840af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8850af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8860af7e4dfSMario Kleiner * scanout position. 8870af7e4dfSMario Kleiner */ 88875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8890af7e4dfSMario Kleiner 8903aa18df8SVille Syrjälä /* convert to pixel counts */ 8913aa18df8SVille Syrjälä vbl_start *= htotal; 8923aa18df8SVille Syrjälä vbl_end *= htotal; 8933aa18df8SVille Syrjälä vtotal *= htotal; 89478e8fc6bSVille Syrjälä 89578e8fc6bSVille Syrjälä /* 8967e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8977e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8987e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8997e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9007e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9017e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9027e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9037e78f1cbSVille Syrjälä */ 9047e78f1cbSVille Syrjälä if (position >= vtotal) 9057e78f1cbSVille Syrjälä position = vtotal - 1; 9067e78f1cbSVille Syrjälä 9077e78f1cbSVille Syrjälä /* 90878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 91078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 91178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 91278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 91378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 91478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91578e8fc6bSVille Syrjälä */ 91678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9173aa18df8SVille Syrjälä } 9183aa18df8SVille Syrjälä 919ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 920ad3543edSMario Kleiner if (etime) 921ad3543edSMario Kleiner *etime = ktime_get(); 922ad3543edSMario Kleiner 923ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 924ad3543edSMario Kleiner 925ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 926ad3543edSMario Kleiner 9273aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 9283aa18df8SVille Syrjälä 9293aa18df8SVille Syrjälä /* 9303aa18df8SVille Syrjälä * While in vblank, position will be negative 9313aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9323aa18df8SVille Syrjälä * vblank, position will be positive counting 9333aa18df8SVille Syrjälä * up since vbl_end. 9343aa18df8SVille Syrjälä */ 9353aa18df8SVille Syrjälä if (position >= vbl_start) 9363aa18df8SVille Syrjälä position -= vbl_end; 9373aa18df8SVille Syrjälä else 9383aa18df8SVille Syrjälä position += vtotal - vbl_end; 9393aa18df8SVille Syrjälä 94091d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9413aa18df8SVille Syrjälä *vpos = position; 9423aa18df8SVille Syrjälä *hpos = 0; 9433aa18df8SVille Syrjälä } else { 9440af7e4dfSMario Kleiner *vpos = position / htotal; 9450af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9460af7e4dfSMario Kleiner } 9470af7e4dfSMario Kleiner 9480af7e4dfSMario Kleiner /* In vblank? */ 9490af7e4dfSMario Kleiner if (in_vbl) 9503d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9510af7e4dfSMario Kleiner 9520af7e4dfSMario Kleiner return ret; 9530af7e4dfSMario Kleiner } 9540af7e4dfSMario Kleiner 955a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 956a225f079SVille Syrjälä { 957fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 958a225f079SVille Syrjälä unsigned long irqflags; 959a225f079SVille Syrjälä int position; 960a225f079SVille Syrjälä 961a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 962a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 963a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 964a225f079SVille Syrjälä 965a225f079SVille Syrjälä return position; 966a225f079SVille Syrjälä } 967a225f079SVille Syrjälä 96888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9690af7e4dfSMario Kleiner int *max_error, 9700af7e4dfSMario Kleiner struct timeval *vblank_time, 9710af7e4dfSMario Kleiner unsigned flags) 9720af7e4dfSMario Kleiner { 973b91eb5ccSVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 974e2af48c6SVille Syrjälä struct intel_crtc *crtc; 9750af7e4dfSMario Kleiner 976b91eb5ccSVille Syrjälä if (pipe >= INTEL_INFO(dev_priv)->num_pipes) { 97788e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9780af7e4dfSMario Kleiner return -EINVAL; 9790af7e4dfSMario Kleiner } 9800af7e4dfSMario Kleiner 9810af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 982b91eb5ccSVille Syrjälä crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 9834041b853SChris Wilson if (crtc == NULL) { 98488e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9854041b853SChris Wilson return -EINVAL; 9864041b853SChris Wilson } 9874041b853SChris Wilson 988e2af48c6SVille Syrjälä if (!crtc->base.hwmode.crtc_clock) { 98988e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9904041b853SChris Wilson return -EBUSY; 9914041b853SChris Wilson } 9920af7e4dfSMario Kleiner 9930af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9944041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9954041b853SChris Wilson vblank_time, flags, 996e2af48c6SVille Syrjälä &crtc->base.hwmode); 9970af7e4dfSMario Kleiner } 9980af7e4dfSMario Kleiner 99991d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1000f97108d1SJesse Barnes { 1001b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10029270388eSDaniel Vetter u8 new_delay; 10039270388eSDaniel Vetter 1004d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1005f97108d1SJesse Barnes 100673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100773edd18fSDaniel Vetter 100820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10099270388eSDaniel Vetter 10107648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1011b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1012b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1013f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1014f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1015f97108d1SJesse Barnes 1016f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1017b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 102020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 102120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1022b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 102320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 102420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 102520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 102620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1027f97108d1SJesse Barnes } 1028f97108d1SJesse Barnes 102991d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 103020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1031f97108d1SJesse Barnes 1032d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10339270388eSDaniel Vetter 1034f97108d1SJesse Barnes return; 1035f97108d1SJesse Barnes } 1036f97108d1SJesse Barnes 10370bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1038549f7365SChris Wilson { 103956299fb7SChris Wilson struct drm_i915_gem_request *rq = NULL; 104056299fb7SChris Wilson struct intel_wait *wait; 1041dffabc8fSTvrtko Ursulin 10422246bea6SChris Wilson atomic_inc(&engine->irq_count); 1043538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 104456299fb7SChris Wilson 104561d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 104661d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 104756299fb7SChris Wilson if (wait) { 104856299fb7SChris Wilson /* We use a callback from the dma-fence to submit 104956299fb7SChris Wilson * requests after waiting on our own requests. To 105056299fb7SChris Wilson * ensure minimum delay in queuing the next request to 105156299fb7SChris Wilson * hardware, signal the fence now rather than wait for 105256299fb7SChris Wilson * the signaler to be woken up. We still wake up the 105356299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 105456299fb7SChris Wilson * issues (we may receive the interrupt before the 105556299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 105656299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 105756299fb7SChris Wilson * and many waiters. 105856299fb7SChris Wilson */ 105956299fb7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(engine), 106056299fb7SChris Wilson wait->seqno)) 106124754d75SChris Wilson rq = i915_gem_request_get(wait->request); 106256299fb7SChris Wilson 106356299fb7SChris Wilson wake_up_process(wait->tsk); 106467b807a8SChris Wilson } else { 106567b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 106656299fb7SChris Wilson } 106761d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 106856299fb7SChris Wilson 106924754d75SChris Wilson if (rq) { 107056299fb7SChris Wilson dma_fence_signal(&rq->fence); 107124754d75SChris Wilson i915_gem_request_put(rq); 107224754d75SChris Wilson } 107356299fb7SChris Wilson 107456299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1075549f7365SChris Wilson } 1076549f7365SChris Wilson 107743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 107843cf3bf0SChris Wilson struct intel_rps_ei *ei) 107931685c25SDeepak S { 108043cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 108143cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 108243cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 108331685c25SDeepak S } 108431685c25SDeepak S 108543cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 108643cf3bf0SChris Wilson { 1087e0e8c7cbSChris Wilson memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei)); 108843cf3bf0SChris Wilson } 108943cf3bf0SChris Wilson 109043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 109143cf3bf0SChris Wilson { 1092e0e8c7cbSChris Wilson const struct intel_rps_ei *prev = &dev_priv->rps.ei; 109343cf3bf0SChris Wilson struct intel_rps_ei now; 109443cf3bf0SChris Wilson u32 events = 0; 109543cf3bf0SChris Wilson 1096e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 109743cf3bf0SChris Wilson return 0; 109843cf3bf0SChris Wilson 109943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 110043cf3bf0SChris Wilson if (now.cz_clock == 0) 110143cf3bf0SChris Wilson return 0; 110231685c25SDeepak S 1103e0e8c7cbSChris Wilson if (prev->cz_clock) { 1104e0e8c7cbSChris Wilson u64 time, c0; 1105*569884e3SChris Wilson u32 render, media; 1106e0e8c7cbSChris Wilson unsigned int mul; 1107e0e8c7cbSChris Wilson 1108e0e8c7cbSChris Wilson mul = VLV_CZ_CLOCK_TO_MILLI_SEC * 100; /* scale to threshold% */ 1109e0e8c7cbSChris Wilson if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 1110e0e8c7cbSChris Wilson mul <<= 8; 1111e0e8c7cbSChris Wilson 1112e0e8c7cbSChris Wilson time = now.cz_clock - prev->cz_clock; 1113e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1114e0e8c7cbSChris Wilson 1115e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1116e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1117e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1118e0e8c7cbSChris Wilson * into our activity counter. 1119e0e8c7cbSChris Wilson */ 1120*569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1121*569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1122*569884e3SChris Wilson c0 = max(render, media); 1123e0e8c7cbSChris Wilson c0 *= mul; 1124e0e8c7cbSChris Wilson 1125e0e8c7cbSChris Wilson if (c0 > time * dev_priv->rps.up_threshold) 1126e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1127e0e8c7cbSChris Wilson else if (c0 < time * dev_priv->rps.down_threshold) 1128e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 112931685c25SDeepak S } 113031685c25SDeepak S 1131e0e8c7cbSChris Wilson dev_priv->rps.ei = now; 113243cf3bf0SChris Wilson return events; 113331685c25SDeepak S } 113431685c25SDeepak S 1135f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1136f5a4c67dSChris Wilson { 1137e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 11383b3f1650SAkash Goel enum intel_engine_id id; 1139f5a4c67dSChris Wilson 11403b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 1141688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1142f5a4c67dSChris Wilson return true; 1143f5a4c67dSChris Wilson 1144f5a4c67dSChris Wilson return false; 1145f5a4c67dSChris Wilson } 1146f5a4c67dSChris Wilson 11474912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11483b8d8d91SJesse Barnes { 11492d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11502d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11518d3afd7dSChris Wilson bool client_boost; 11528d3afd7dSChris Wilson int new_delay, adj, min, max; 1153edbfdb45SPaulo Zanoni u32 pm_iir; 11543b8d8d91SJesse Barnes 115559cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1156d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1157d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1158d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1159d4d70aa5SImre Deak return; 1160d4d70aa5SImre Deak } 11611f814dacSImre Deak 1162c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1163c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1164a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1165f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 11668d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11678d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 116859cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11694912d041SBen Widawsky 117060611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1171a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 117260611c13SPaulo Zanoni 11738d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1174c33d247dSChris Wilson return; 11753b8d8d91SJesse Barnes 11764fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11777b9e0ae6SChris Wilson 117843cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 117943cf3bf0SChris Wilson 1180dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1181edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11828d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11838d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 118429ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 118529ecd78dSChris Wilson max = dev_priv->rps.max_freq; 118629ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 118729ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11888d3afd7dSChris Wilson adj = 0; 11898d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1190dd75fdc8SChris Wilson if (adj > 0) 1191dd75fdc8SChris Wilson adj *= 2; 1192edcf284bSChris Wilson else /* CHV needs even encode values */ 1193edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11947e79a683SSagar Arun Kamble 11957e79a683SSagar Arun Kamble if (new_delay >= dev_priv->rps.max_freq_softlimit) 11967e79a683SSagar Arun Kamble adj = 0; 119729ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1198f5a4c67dSChris Wilson adj = 0; 1199dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1200b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1201b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 120217136d54SChris Wilson else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 1203b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1204dd75fdc8SChris Wilson adj = 0; 1205dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1206dd75fdc8SChris Wilson if (adj < 0) 1207dd75fdc8SChris Wilson adj *= 2; 1208edcf284bSChris Wilson else /* CHV needs even encode values */ 1209edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12107e79a683SSagar Arun Kamble 12117e79a683SSagar Arun Kamble if (new_delay <= dev_priv->rps.min_freq_softlimit) 12127e79a683SSagar Arun Kamble adj = 0; 1213dd75fdc8SChris Wilson } else { /* unknown event */ 1214edcf284bSChris Wilson adj = 0; 1215dd75fdc8SChris Wilson } 12163b8d8d91SJesse Barnes 1217edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1218edcf284bSChris Wilson 121979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 122079249636SBen Widawsky * interrupt 122179249636SBen Widawsky */ 1222edcf284bSChris Wilson new_delay += adj; 12238d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 122427544369SDeepak S 12259fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12269fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 12279fcee2f7SChris Wilson dev_priv->rps.last_adj = 0; 12289fcee2f7SChris Wilson } 12293b8d8d91SJesse Barnes 12304fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12313b8d8d91SJesse Barnes } 12323b8d8d91SJesse Barnes 1233e3689190SBen Widawsky 1234e3689190SBen Widawsky /** 1235e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1236e3689190SBen Widawsky * occurred. 1237e3689190SBen Widawsky * @work: workqueue struct 1238e3689190SBen Widawsky * 1239e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1240e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1241e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1242e3689190SBen Widawsky */ 1243e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1244e3689190SBen Widawsky { 12452d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12462d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1247e3689190SBen Widawsky u32 error_status, row, bank, subbank; 124835a85ac6SBen Widawsky char *parity_event[6]; 1249e3689190SBen Widawsky uint32_t misccpctl; 125035a85ac6SBen Widawsky uint8_t slice = 0; 1251e3689190SBen Widawsky 1252e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1253e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1254e3689190SBen Widawsky * any time we access those registers. 1255e3689190SBen Widawsky */ 125691c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1257e3689190SBen Widawsky 125835a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 125935a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 126035a85ac6SBen Widawsky goto out; 126135a85ac6SBen Widawsky 1262e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1263e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1264e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1265e3689190SBen Widawsky 126635a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1267f0f59a00SVille Syrjälä i915_reg_t reg; 126835a85ac6SBen Widawsky 126935a85ac6SBen Widawsky slice--; 12702d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 127135a85ac6SBen Widawsky break; 127235a85ac6SBen Widawsky 127335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 127435a85ac6SBen Widawsky 12756fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 127635a85ac6SBen Widawsky 127735a85ac6SBen Widawsky error_status = I915_READ(reg); 1278e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1279e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1280e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1281e3689190SBen Widawsky 128235a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 128335a85ac6SBen Widawsky POSTING_READ(reg); 1284e3689190SBen Widawsky 1285cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1286e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1287e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1288e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 128935a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 129035a85ac6SBen Widawsky parity_event[5] = NULL; 1291e3689190SBen Widawsky 129291c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1293e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 129635a85ac6SBen Widawsky slice, row, bank, subbank); 1297e3689190SBen Widawsky 129835a85ac6SBen Widawsky kfree(parity_event[4]); 1299e3689190SBen Widawsky kfree(parity_event[3]); 1300e3689190SBen Widawsky kfree(parity_event[2]); 1301e3689190SBen Widawsky kfree(parity_event[1]); 1302e3689190SBen Widawsky } 1303e3689190SBen Widawsky 130435a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 130535a85ac6SBen Widawsky 130635a85ac6SBen Widawsky out: 130735a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13084cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 13092d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 13104cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 131135a85ac6SBen Widawsky 131291c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 131335a85ac6SBen Widawsky } 131435a85ac6SBen Widawsky 1315261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1316261e40b8SVille Syrjälä u32 iir) 1317e3689190SBen Widawsky { 1318261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1319e3689190SBen Widawsky return; 1320e3689190SBen Widawsky 1321d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1322261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1323d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1324e3689190SBen Widawsky 1325261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 132635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 132735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 132835a85ac6SBen Widawsky 132935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 133035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 133135a85ac6SBen Widawsky 1332a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1333e3689190SBen Widawsky } 1334e3689190SBen Widawsky 1335261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1336f1af8fc1SPaulo Zanoni u32 gt_iir) 1337f1af8fc1SPaulo Zanoni { 1338f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13393b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1340f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13413b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1342f1af8fc1SPaulo Zanoni } 1343f1af8fc1SPaulo Zanoni 1344261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1345e7b4c6b1SDaniel Vetter u32 gt_iir) 1346e7b4c6b1SDaniel Vetter { 1347f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13483b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1349cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13503b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1351cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13523b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1353e7b4c6b1SDaniel Vetter 1354cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1355cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1356aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1357aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1358e3689190SBen Widawsky 1359261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1360261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1361e7b4c6b1SDaniel Vetter } 1362e7b4c6b1SDaniel Vetter 1363fbcc1a0cSNick Hoath static __always_inline void 13640bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1365fbcc1a0cSNick Hoath { 1366fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13670bc40be8STvrtko Ursulin notify_ring(engine); 1368f747026cSChris Wilson 1369f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 1370f747026cSChris Wilson set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 1371f747026cSChris Wilson tasklet_hi_schedule(&engine->irq_tasklet); 1372f747026cSChris Wilson } 1373fbcc1a0cSNick Hoath } 1374fbcc1a0cSNick Hoath 1375e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1376e30e251aSVille Syrjälä u32 master_ctl, 1377e30e251aSVille Syrjälä u32 gt_iir[4]) 1378abd58f01SBen Widawsky { 1379abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1380abd58f01SBen Widawsky 1381abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1382e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1383e30e251aSVille Syrjälä if (gt_iir[0]) { 1384e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1385abd58f01SBen Widawsky ret = IRQ_HANDLED; 1386abd58f01SBen Widawsky } else 1387abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1388abd58f01SBen Widawsky } 1389abd58f01SBen Widawsky 139085f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1391e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1392e30e251aSVille Syrjälä if (gt_iir[1]) { 1393e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1394abd58f01SBen Widawsky ret = IRQ_HANDLED; 1395abd58f01SBen Widawsky } else 1396abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1397abd58f01SBen Widawsky } 1398abd58f01SBen Widawsky 139974cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1400e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1401e30e251aSVille Syrjälä if (gt_iir[3]) { 1402e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 140374cdb337SChris Wilson ret = IRQ_HANDLED; 140474cdb337SChris Wilson } else 140574cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 140674cdb337SChris Wilson } 140774cdb337SChris Wilson 140826705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1409e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 141026705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 141126705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1412cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 141326705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 141426705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 141538cc46d7SOscar Mateo ret = IRQ_HANDLED; 14160961021aSBen Widawsky } else 14170961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 14180961021aSBen Widawsky } 14190961021aSBen Widawsky 1420abd58f01SBen Widawsky return ret; 1421abd58f01SBen Widawsky } 1422abd58f01SBen Widawsky 1423e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1424e30e251aSVille Syrjälä u32 gt_iir[4]) 1425e30e251aSVille Syrjälä { 1426e30e251aSVille Syrjälä if (gt_iir[0]) { 14273b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1428e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14293b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1430e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1431e30e251aSVille Syrjälä } 1432e30e251aSVille Syrjälä 1433e30e251aSVille Syrjälä if (gt_iir[1]) { 14343b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1435e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14363b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1437e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1438e30e251aSVille Syrjälä } 1439e30e251aSVille Syrjälä 1440e30e251aSVille Syrjälä if (gt_iir[3]) 14413b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1442e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1443e30e251aSVille Syrjälä 1444e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1445e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 144626705e20SSagar Arun Kamble 144726705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 144826705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1449e30e251aSVille Syrjälä } 1450e30e251aSVille Syrjälä 145163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 145263c88d22SImre Deak { 145363c88d22SImre Deak switch (port) { 145463c88d22SImre Deak case PORT_A: 1455195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 145663c88d22SImre Deak case PORT_B: 145763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 145863c88d22SImre Deak case PORT_C: 145963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 146063c88d22SImre Deak default: 146163c88d22SImre Deak return false; 146263c88d22SImre Deak } 146363c88d22SImre Deak } 146463c88d22SImre Deak 14656dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14666dbf30ceSVille Syrjälä { 14676dbf30ceSVille Syrjälä switch (port) { 14686dbf30ceSVille Syrjälä case PORT_E: 14696dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14706dbf30ceSVille Syrjälä default: 14716dbf30ceSVille Syrjälä return false; 14726dbf30ceSVille Syrjälä } 14736dbf30ceSVille Syrjälä } 14746dbf30ceSVille Syrjälä 147574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 147674c0b395SVille Syrjälä { 147774c0b395SVille Syrjälä switch (port) { 147874c0b395SVille Syrjälä case PORT_A: 147974c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 148074c0b395SVille Syrjälä case PORT_B: 148174c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 148274c0b395SVille Syrjälä case PORT_C: 148374c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 148474c0b395SVille Syrjälä case PORT_D: 148574c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 148674c0b395SVille Syrjälä default: 148774c0b395SVille Syrjälä return false; 148874c0b395SVille Syrjälä } 148974c0b395SVille Syrjälä } 149074c0b395SVille Syrjälä 1491e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1492e4ce95aaSVille Syrjälä { 1493e4ce95aaSVille Syrjälä switch (port) { 1494e4ce95aaSVille Syrjälä case PORT_A: 1495e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1496e4ce95aaSVille Syrjälä default: 1497e4ce95aaSVille Syrjälä return false; 1498e4ce95aaSVille Syrjälä } 1499e4ce95aaSVille Syrjälä } 1500e4ce95aaSVille Syrjälä 1501676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 150213cf5504SDave Airlie { 150313cf5504SDave Airlie switch (port) { 150413cf5504SDave Airlie case PORT_B: 1505676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 150613cf5504SDave Airlie case PORT_C: 1507676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 150813cf5504SDave Airlie case PORT_D: 1509676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1510676574dfSJani Nikula default: 1511676574dfSJani Nikula return false; 151213cf5504SDave Airlie } 151313cf5504SDave Airlie } 151413cf5504SDave Airlie 1515676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 151613cf5504SDave Airlie { 151713cf5504SDave Airlie switch (port) { 151813cf5504SDave Airlie case PORT_B: 1519676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 152013cf5504SDave Airlie case PORT_C: 1521676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 152213cf5504SDave Airlie case PORT_D: 1523676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1524676574dfSJani Nikula default: 1525676574dfSJani Nikula return false; 152613cf5504SDave Airlie } 152713cf5504SDave Airlie } 152813cf5504SDave Airlie 152942db67d6SVille Syrjälä /* 153042db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 153142db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 153242db67d6SVille Syrjälä * hotplug detection results from several registers. 153342db67d6SVille Syrjälä * 153442db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 153542db67d6SVille Syrjälä */ 1536fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15378c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1538fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1539fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1540676574dfSJani Nikula { 15418c841e57SJani Nikula enum port port; 1542676574dfSJani Nikula int i; 1543676574dfSJani Nikula 1544676574dfSJani Nikula for_each_hpd_pin(i) { 15458c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15468c841e57SJani Nikula continue; 15478c841e57SJani Nikula 1548676574dfSJani Nikula *pin_mask |= BIT(i); 1549676574dfSJani Nikula 1550cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1551cc24fcdcSImre Deak continue; 1552cc24fcdcSImre Deak 1553fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1554676574dfSJani Nikula *long_mask |= BIT(i); 1555676574dfSJani Nikula } 1556676574dfSJani Nikula 1557676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1558676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1559676574dfSJani Nikula 1560676574dfSJani Nikula } 1561676574dfSJani Nikula 156291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1563515ac2bbSDaniel Vetter { 156428c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1565515ac2bbSDaniel Vetter } 1566515ac2bbSDaniel Vetter 156791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1568ce99c256SDaniel Vetter { 15699ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1570ce99c256SDaniel Vetter } 1571ce99c256SDaniel Vetter 15728bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 157391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 157491d14251STvrtko Ursulin enum pipe pipe, 1575eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1576eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15778bc5e955SDaniel Vetter uint32_t crc4) 15788bf1e9f1SShuang He { 15798bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15808bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 15818c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 15828c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 15838c6b709dSTomeu Vizoso uint32_t crcs[5]; 1584ac2300d4SDamien Lespiau int head, tail; 1585b2c88f5bSDamien Lespiau 1586d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 15878c6b709dSTomeu Vizoso if (pipe_crc->source) { 15880c912c79SDamien Lespiau if (!pipe_crc->entries) { 1589d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 159034273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15910c912c79SDamien Lespiau return; 15920c912c79SDamien Lespiau } 15930c912c79SDamien Lespiau 1594d538bbdfSDamien Lespiau head = pipe_crc->head; 1595d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1596b2c88f5bSDamien Lespiau 1597b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1598d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1599b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1600b2c88f5bSDamien Lespiau return; 1601b2c88f5bSDamien Lespiau } 1602b2c88f5bSDamien Lespiau 1603b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16048bf1e9f1SShuang He 16058c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1606eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1607eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1608eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1609eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1610eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1611b2c88f5bSDamien Lespiau 1612b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1613d538bbdfSDamien Lespiau pipe_crc->head = head; 1614d538bbdfSDamien Lespiau 1615d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 161607144428SDamien Lespiau 161707144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16188c6b709dSTomeu Vizoso } else { 16198c6b709dSTomeu Vizoso /* 16208c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16218c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16228c6b709dSTomeu Vizoso * out the buggy result. 16238c6b709dSTomeu Vizoso * 16248c6b709dSTomeu Vizoso * On CHV sometimes the second CRC is bonkers as well, so 16258c6b709dSTomeu Vizoso * don't trust that one either. 16268c6b709dSTomeu Vizoso */ 16278c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 16288c6b709dSTomeu Vizoso (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) { 16298c6b709dSTomeu Vizoso pipe_crc->skipped++; 16308c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16318c6b709dSTomeu Vizoso return; 16328c6b709dSTomeu Vizoso } 16338c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16348c6b709dSTomeu Vizoso crcs[0] = crc0; 16358c6b709dSTomeu Vizoso crcs[1] = crc1; 16368c6b709dSTomeu Vizoso crcs[2] = crc2; 16378c6b709dSTomeu Vizoso crcs[3] = crc3; 16388c6b709dSTomeu Vizoso crcs[4] = crc4; 1639246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1640246ee524STomeu Vizoso drm_accurate_vblank_count(&crtc->base), 1641246ee524STomeu Vizoso crcs); 16428c6b709dSTomeu Vizoso } 16438bf1e9f1SShuang He } 1644277de95eSDaniel Vetter #else 1645277de95eSDaniel Vetter static inline void 164691d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 164791d14251STvrtko Ursulin enum pipe pipe, 1648277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1649277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1650277de95eSDaniel Vetter uint32_t crc4) {} 1651277de95eSDaniel Vetter #endif 1652eba94eb9SDaniel Vetter 1653277de95eSDaniel Vetter 165491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 165591d14251STvrtko Ursulin enum pipe pipe) 16565a69b89fSDaniel Vetter { 165791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16585a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16595a69b89fSDaniel Vetter 0, 0, 0, 0); 16605a69b89fSDaniel Vetter } 16615a69b89fSDaniel Vetter 166291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 166391d14251STvrtko Ursulin enum pipe pipe) 1664eba94eb9SDaniel Vetter { 166591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1666eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1667eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1668eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1669eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16708bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1671eba94eb9SDaniel Vetter } 16725b3a856bSDaniel Vetter 167391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 167491d14251STvrtko Ursulin enum pipe pipe) 16755b3a856bSDaniel Vetter { 16760b5c5ed0SDaniel Vetter uint32_t res1, res2; 16770b5c5ed0SDaniel Vetter 167891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16790b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16800b5c5ed0SDaniel Vetter else 16810b5c5ed0SDaniel Vetter res1 = 0; 16820b5c5ed0SDaniel Vetter 168391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16840b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16850b5c5ed0SDaniel Vetter else 16860b5c5ed0SDaniel Vetter res2 = 0; 16875b3a856bSDaniel Vetter 168891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16890b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16900b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16910b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16920b5c5ed0SDaniel Vetter res1, res2); 16935b3a856bSDaniel Vetter } 16948bf1e9f1SShuang He 16951403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16961403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16971403c0d4SPaulo Zanoni * the work queue. */ 16981403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1699baf02a1fSBen Widawsky { 1700a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 170159cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1702f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1703d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1704d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1705c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 170641a05a3aSDaniel Vetter } 1707d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1708d4d70aa5SImre Deak } 1709baf02a1fSBen Widawsky 1710c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1711c9a9a268SImre Deak return; 1712c9a9a268SImre Deak 17132d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 171412638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 17153b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 171612638c57SBen Widawsky 1717aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1718aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 171912638c57SBen Widawsky } 17201403c0d4SPaulo Zanoni } 1721baf02a1fSBen Widawsky 172226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 172326705e20SSagar Arun Kamble { 172426705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17254100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17264100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17274100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17284100b2abSSagar Arun Kamble * to back flush interrupts. 17294100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17304100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17314100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17324100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17334100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17344100b2abSSagar Arun Kamble */ 17354100b2abSSagar Arun Kamble u32 msg, flush; 17364100b2abSSagar Arun Kamble 17374100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1738a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1739a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17404100b2abSSagar Arun Kamble if (flush) { 17414100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17424100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17434100b2abSSagar Arun Kamble 17444100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 17454100b2abSSagar Arun Kamble queue_work(dev_priv->guc.log.flush_wq, 17464100b2abSSagar Arun Kamble &dev_priv->guc.log.flush_work); 17475aa1ee4bSAkash Goel 17485aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17494100b2abSSagar Arun Kamble } else { 17504100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17514100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17524100b2abSSagar Arun Kamble */ 17534100b2abSSagar Arun Kamble } 175426705e20SSagar Arun Kamble } 175526705e20SSagar Arun Kamble } 175626705e20SSagar Arun Kamble 17575a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 175891d14251STvrtko Ursulin enum pipe pipe) 17598d7849dbSVille Syrjälä { 17605a21b665SDaniel Vetter bool ret; 17615a21b665SDaniel Vetter 176291c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 17635a21b665SDaniel Vetter if (ret) 176451cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 17655a21b665SDaniel Vetter 17665a21b665SDaniel Vetter return ret; 17678d7849dbSVille Syrjälä } 17688d7849dbSVille Syrjälä 176991d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 177091d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17717e231dbeSJesse Barnes { 17727e231dbeSJesse Barnes int pipe; 17737e231dbeSJesse Barnes 177458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17751ca993d2SVille Syrjälä 17761ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17771ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17781ca993d2SVille Syrjälä return; 17791ca993d2SVille Syrjälä } 17801ca993d2SVille Syrjälä 1781055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1782f0f59a00SVille Syrjälä i915_reg_t reg; 1783bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 178491d181ddSImre Deak 1785bbb5eebfSDaniel Vetter /* 1786bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1787bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1788bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1789bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1790bbb5eebfSDaniel Vetter * handle. 1791bbb5eebfSDaniel Vetter */ 17920f239f4cSDaniel Vetter 17930f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17940f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1795bbb5eebfSDaniel Vetter 1796bbb5eebfSDaniel Vetter switch (pipe) { 1797bbb5eebfSDaniel Vetter case PIPE_A: 1798bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1799bbb5eebfSDaniel Vetter break; 1800bbb5eebfSDaniel Vetter case PIPE_B: 1801bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1802bbb5eebfSDaniel Vetter break; 18033278f67fSVille Syrjälä case PIPE_C: 18043278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18053278f67fSVille Syrjälä break; 1806bbb5eebfSDaniel Vetter } 1807bbb5eebfSDaniel Vetter if (iir & iir_bit) 1808bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1809bbb5eebfSDaniel Vetter 1810bbb5eebfSDaniel Vetter if (!mask) 181191d181ddSImre Deak continue; 181291d181ddSImre Deak 181391d181ddSImre Deak reg = PIPESTAT(pipe); 1814bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1815bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 18167e231dbeSJesse Barnes 18177e231dbeSJesse Barnes /* 18187e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18197e231dbeSJesse Barnes */ 182091d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 182191d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 18227e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 18237e231dbeSJesse Barnes } 182458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18252ecb8ca4SVille Syrjälä } 18262ecb8ca4SVille Syrjälä 182791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 18282ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 18292ecb8ca4SVille Syrjälä { 18302ecb8ca4SVille Syrjälä enum pipe pipe; 18317e231dbeSJesse Barnes 1832055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18335a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 18345a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 18355a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 183631acc7f5SJesse Barnes 18375251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 183851cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 18394356d586SDaniel Vetter 18404356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 184191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 18422d9d2b0bSVille Syrjälä 18431f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 18441f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 184531acc7f5SJesse Barnes } 184631acc7f5SJesse Barnes 1847c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 184891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1849c1874ed7SImre Deak } 1850c1874ed7SImre Deak 18511ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 185216c6c56bSVille Syrjälä { 185316c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 185416c6c56bSVille Syrjälä 18551ae3c34cSVille Syrjälä if (hotplug_status) 18563ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18571ae3c34cSVille Syrjälä 18581ae3c34cSVille Syrjälä return hotplug_status; 18591ae3c34cSVille Syrjälä } 18601ae3c34cSVille Syrjälä 186191d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18621ae3c34cSVille Syrjälä u32 hotplug_status) 18631ae3c34cSVille Syrjälä { 18641ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18653ff60f89SOscar Mateo 186691d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 186791d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 186816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 186916c6c56bSVille Syrjälä 187058f2cf24SVille Syrjälä if (hotplug_trigger) { 1871fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1872fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1873fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 187458f2cf24SVille Syrjälä 187591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 187658f2cf24SVille Syrjälä } 1877369712e8SJani Nikula 1878369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 187991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 188016c6c56bSVille Syrjälä } else { 188116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 188216c6c56bSVille Syrjälä 188358f2cf24SVille Syrjälä if (hotplug_trigger) { 1884fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 18854e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1886fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 188791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 188816c6c56bSVille Syrjälä } 18893ff60f89SOscar Mateo } 189058f2cf24SVille Syrjälä } 189116c6c56bSVille Syrjälä 1892c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1893c1874ed7SImre Deak { 189445a83f84SDaniel Vetter struct drm_device *dev = arg; 1895fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1896c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1897c1874ed7SImre Deak 18982dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18992dd2a883SImre Deak return IRQ_NONE; 19002dd2a883SImre Deak 19011f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19021f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19031f814dacSImre Deak 19041e1cace9SVille Syrjälä do { 19056e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 19062ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19071ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1908a5e485a9SVille Syrjälä u32 ier = 0; 19093ff60f89SOscar Mateo 1910c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1911c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 19123ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1913c1874ed7SImre Deak 1914c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 19151e1cace9SVille Syrjälä break; 1916c1874ed7SImre Deak 1917c1874ed7SImre Deak ret = IRQ_HANDLED; 1918c1874ed7SImre Deak 1919a5e485a9SVille Syrjälä /* 1920a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1921a5e485a9SVille Syrjälä * 1922a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1923a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1924a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1925a5e485a9SVille Syrjälä * 1926a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1927a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1928a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1929a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1930a5e485a9SVille Syrjälä * bits this time around. 1931a5e485a9SVille Syrjälä */ 19324a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1933a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1934a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 19354a0a0202SVille Syrjälä 19364a0a0202SVille Syrjälä if (gt_iir) 19374a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 19384a0a0202SVille Syrjälä if (pm_iir) 19394a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 19404a0a0202SVille Syrjälä 19417ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 19421ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 19437ce4d1f2SVille Syrjälä 19443ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 19453ff60f89SOscar Mateo * signalled in iir */ 194691d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 19477ce4d1f2SVille Syrjälä 1948eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1949eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1950eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1951eef57324SJerome Anand 19527ce4d1f2SVille Syrjälä /* 19537ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19547ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19557ce4d1f2SVille Syrjälä */ 19567ce4d1f2SVille Syrjälä if (iir) 19577ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19584a0a0202SVille Syrjälä 1959a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19604a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19614a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 19621ae3c34cSVille Syrjälä 196352894874SVille Syrjälä if (gt_iir) 1964261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 196552894874SVille Syrjälä if (pm_iir) 196652894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 196752894874SVille Syrjälä 19681ae3c34cSVille Syrjälä if (hotplug_status) 196991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19702ecb8ca4SVille Syrjälä 197191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 19721e1cace9SVille Syrjälä } while (0); 19737e231dbeSJesse Barnes 19741f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19751f814dacSImre Deak 19767e231dbeSJesse Barnes return ret; 19777e231dbeSJesse Barnes } 19787e231dbeSJesse Barnes 197943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 198043f328d7SVille Syrjälä { 198145a83f84SDaniel Vetter struct drm_device *dev = arg; 1982fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 198343f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 198443f328d7SVille Syrjälä 19852dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19862dd2a883SImre Deak return IRQ_NONE; 19872dd2a883SImre Deak 19881f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19891f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19901f814dacSImre Deak 1991579de73bSChris Wilson do { 19926e814800SVille Syrjälä u32 master_ctl, iir; 1993e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 19942ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19951ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1996a5e485a9SVille Syrjälä u32 ier = 0; 1997a5e485a9SVille Syrjälä 19988e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19993278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 20003278f67fSVille Syrjälä 20013278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 20028e5fd599SVille Syrjälä break; 200343f328d7SVille Syrjälä 200427b6c122SOscar Mateo ret = IRQ_HANDLED; 200527b6c122SOscar Mateo 2006a5e485a9SVille Syrjälä /* 2007a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2008a5e485a9SVille Syrjälä * 2009a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2010a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2011a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2012a5e485a9SVille Syrjälä * 2013a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2014a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2015a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2016a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2017a5e485a9SVille Syrjälä * bits this time around. 2018a5e485a9SVille Syrjälä */ 201943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2020a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2021a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 202243f328d7SVille Syrjälä 2023e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 202427b6c122SOscar Mateo 202527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 20261ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 202743f328d7SVille Syrjälä 202827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 202927b6c122SOscar Mateo * signalled in iir */ 203091d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 203143f328d7SVille Syrjälä 2032eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2033eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2034eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2035eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2036eef57324SJerome Anand 20377ce4d1f2SVille Syrjälä /* 20387ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20397ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20407ce4d1f2SVille Syrjälä */ 20417ce4d1f2SVille Syrjälä if (iir) 20427ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20437ce4d1f2SVille Syrjälä 2044a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2045e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 204643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 20471ae3c34cSVille Syrjälä 2048e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2049e30e251aSVille Syrjälä 20501ae3c34cSVille Syrjälä if (hotplug_status) 205191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20522ecb8ca4SVille Syrjälä 205391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2054579de73bSChris Wilson } while (0); 20553278f67fSVille Syrjälä 20561f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20571f814dacSImre Deak 205843f328d7SVille Syrjälä return ret; 205943f328d7SVille Syrjälä } 206043f328d7SVille Syrjälä 206191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 206291d14251STvrtko Ursulin u32 hotplug_trigger, 206340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2064776ad806SJesse Barnes { 206542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2066776ad806SJesse Barnes 20676a39d7c9SJani Nikula /* 20686a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 20696a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 20706a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 20716a39d7c9SJani Nikula * errors. 20726a39d7c9SJani Nikula */ 207313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20746a39d7c9SJani Nikula if (!hotplug_trigger) { 20756a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 20766a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 20776a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 20786a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 20796a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 20806a39d7c9SJani Nikula } 20816a39d7c9SJani Nikula 208213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20836a39d7c9SJani Nikula if (!hotplug_trigger) 20846a39d7c9SJani Nikula return; 208513cf5504SDave Airlie 2086fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 208740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2088fd63e2a9SImre Deak pch_port_hotplug_long_detect); 208940e56410SVille Syrjälä 209091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2091aaf5ec2eSSonika Jindal } 209291d131d2SDaniel Vetter 209391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 209440e56410SVille Syrjälä { 209540e56410SVille Syrjälä int pipe; 209640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 209740e56410SVille Syrjälä 209891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 209940e56410SVille Syrjälä 2100cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2101cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2102776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2103cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2104cfc33bf7SVille Syrjälä port_name(port)); 2105cfc33bf7SVille Syrjälä } 2106776ad806SJesse Barnes 2107ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 210891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2109ce99c256SDaniel Vetter 2110776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 211191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2112776ad806SJesse Barnes 2113776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2114776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2115776ad806SJesse Barnes 2116776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2117776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2118776ad806SJesse Barnes 2119776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2120776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2121776ad806SJesse Barnes 21229db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2123055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 21249db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 21259db4a9c7SJesse Barnes pipe_name(pipe), 21269db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2127776ad806SJesse Barnes 2128776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2129776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2130776ad806SJesse Barnes 2131776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2132776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2133776ad806SJesse Barnes 2134776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 21351f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21368664281bSPaulo Zanoni 21378664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 21381f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21398664281bSPaulo Zanoni } 21408664281bSPaulo Zanoni 214191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 21428664281bSPaulo Zanoni { 21438664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 21445a69b89fSDaniel Vetter enum pipe pipe; 21458664281bSPaulo Zanoni 2146de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2147de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2148de032bf4SPaulo Zanoni 2149055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21501f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 21511f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 21528664281bSPaulo Zanoni 21535a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 215491d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 215591d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 21565a69b89fSDaniel Vetter else 215791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 21585a69b89fSDaniel Vetter } 21595a69b89fSDaniel Vetter } 21608bf1e9f1SShuang He 21618664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 21628664281bSPaulo Zanoni } 21638664281bSPaulo Zanoni 216491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21658664281bSPaulo Zanoni { 21668664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 21678664281bSPaulo Zanoni 2168de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2169de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2170de032bf4SPaulo Zanoni 21718664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 21721f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21738664281bSPaulo Zanoni 21748664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 21751f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21768664281bSPaulo Zanoni 21778664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 21781f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 21798664281bSPaulo Zanoni 21808664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2181776ad806SJesse Barnes } 2182776ad806SJesse Barnes 218391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 218423e81d69SAdam Jackson { 218523e81d69SAdam Jackson int pipe; 21866dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2187aaf5ec2eSSonika Jindal 218891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 218991d131d2SDaniel Vetter 2190cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2191cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 219223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2193cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2194cfc33bf7SVille Syrjälä port_name(port)); 2195cfc33bf7SVille Syrjälä } 219623e81d69SAdam Jackson 219723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 219891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 219923e81d69SAdam Jackson 220023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 220191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 220223e81d69SAdam Jackson 220323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 220423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 220523e81d69SAdam Jackson 220623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 220723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 220823e81d69SAdam Jackson 220923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2210055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 221123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 221223e81d69SAdam Jackson pipe_name(pipe), 221323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 22148664281bSPaulo Zanoni 22158664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 221691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 221723e81d69SAdam Jackson } 221823e81d69SAdam Jackson 221991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 22206dbf30ceSVille Syrjälä { 22216dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 22226dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 22236dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 22246dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 22256dbf30ceSVille Syrjälä 22266dbf30ceSVille Syrjälä if (hotplug_trigger) { 22276dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22286dbf30ceSVille Syrjälä 22296dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 22306dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 22316dbf30ceSVille Syrjälä 22326dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 22336dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 223474c0b395SVille Syrjälä spt_port_hotplug_long_detect); 22356dbf30ceSVille Syrjälä } 22366dbf30ceSVille Syrjälä 22376dbf30ceSVille Syrjälä if (hotplug2_trigger) { 22386dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 22396dbf30ceSVille Syrjälä 22406dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 22416dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 22426dbf30ceSVille Syrjälä 22436dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 22446dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 22456dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 22466dbf30ceSVille Syrjälä } 22476dbf30ceSVille Syrjälä 22486dbf30ceSVille Syrjälä if (pin_mask) 224991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 22506dbf30ceSVille Syrjälä 22516dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 225291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 22536dbf30ceSVille Syrjälä } 22546dbf30ceSVille Syrjälä 225591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 225691d14251STvrtko Ursulin u32 hotplug_trigger, 225740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2258c008bc6eSPaulo Zanoni { 2259e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2260e4ce95aaSVille Syrjälä 2261e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2262e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2263e4ce95aaSVille Syrjälä 2264e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 226540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2266e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 226740e56410SVille Syrjälä 226891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2269e4ce95aaSVille Syrjälä } 2270c008bc6eSPaulo Zanoni 227191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 227291d14251STvrtko Ursulin u32 de_iir) 227340e56410SVille Syrjälä { 227440e56410SVille Syrjälä enum pipe pipe; 227540e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 227640e56410SVille Syrjälä 227740e56410SVille Syrjälä if (hotplug_trigger) 227891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 227940e56410SVille Syrjälä 2280c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 228191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2282c008bc6eSPaulo Zanoni 2283c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 228491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2285c008bc6eSPaulo Zanoni 2286c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2287c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2288c008bc6eSPaulo Zanoni 2289055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22905a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 22915a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22925a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2293c008bc6eSPaulo Zanoni 229440da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 22951f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2296c008bc6eSPaulo Zanoni 229740da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 229891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 22995b3a856bSDaniel Vetter 230040da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 23015251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 230251cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2303c008bc6eSPaulo Zanoni } 2304c008bc6eSPaulo Zanoni 2305c008bc6eSPaulo Zanoni /* check event from PCH */ 2306c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2307c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2308c008bc6eSPaulo Zanoni 230991d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 231091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2311c008bc6eSPaulo Zanoni else 231291d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2313c008bc6eSPaulo Zanoni 2314c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2315c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2316c008bc6eSPaulo Zanoni } 2317c008bc6eSPaulo Zanoni 231891d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 231991d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2320c008bc6eSPaulo Zanoni } 2321c008bc6eSPaulo Zanoni 232291d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 232391d14251STvrtko Ursulin u32 de_iir) 23249719fb98SPaulo Zanoni { 232507d27e20SDamien Lespiau enum pipe pipe; 232623bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 232723bb4cb5SVille Syrjälä 232840e56410SVille Syrjälä if (hotplug_trigger) 232991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 23309719fb98SPaulo Zanoni 23319719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 233291d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 23339719fb98SPaulo Zanoni 23349719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 233591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 23369719fb98SPaulo Zanoni 23379719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 233891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 23399719fb98SPaulo Zanoni 2340055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 23415a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 23425a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23435a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 234440da17c2SDaniel Vetter 234540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 23465251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 234751cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 23489719fb98SPaulo Zanoni } 23499719fb98SPaulo Zanoni 23509719fb98SPaulo Zanoni /* check event from PCH */ 235191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 23529719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 23539719fb98SPaulo Zanoni 235491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 23559719fb98SPaulo Zanoni 23569719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 23579719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 23589719fb98SPaulo Zanoni } 23599719fb98SPaulo Zanoni } 23609719fb98SPaulo Zanoni 236172c90f62SOscar Mateo /* 236272c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 236372c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 236472c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 236572c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 236672c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 236772c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 236872c90f62SOscar Mateo */ 2369f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2370b1f14ad0SJesse Barnes { 237145a83f84SDaniel Vetter struct drm_device *dev = arg; 2372fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2373f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 23740e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2375b1f14ad0SJesse Barnes 23762dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 23772dd2a883SImre Deak return IRQ_NONE; 23782dd2a883SImre Deak 23791f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23801f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 23811f814dacSImre Deak 2382b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2383b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2384b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 238523a78516SPaulo Zanoni POSTING_READ(DEIER); 23860e43406bSChris Wilson 238744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 238844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 238944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 239044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 239144498aeaSPaulo Zanoni * due to its back queue). */ 239291d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 239344498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 239444498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 239544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2396ab5c608bSBen Widawsky } 239744498aeaSPaulo Zanoni 239872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 239972c90f62SOscar Mateo 24000e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 24010e43406bSChris Wilson if (gt_iir) { 240272c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 240372c90f62SOscar Mateo ret = IRQ_HANDLED; 240491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2405261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2406d8fc8a47SPaulo Zanoni else 2407261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 24080e43406bSChris Wilson } 2409b1f14ad0SJesse Barnes 2410b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 24110e43406bSChris Wilson if (de_iir) { 241272c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 241372c90f62SOscar Mateo ret = IRQ_HANDLED; 241491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 241591d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2416f1af8fc1SPaulo Zanoni else 241791d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 24180e43406bSChris Wilson } 24190e43406bSChris Wilson 242091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2421f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 24220e43406bSChris Wilson if (pm_iir) { 2423b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 24240e43406bSChris Wilson ret = IRQ_HANDLED; 242572c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 24260e43406bSChris Wilson } 2427f1af8fc1SPaulo Zanoni } 2428b1f14ad0SJesse Barnes 2429b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2430b1f14ad0SJesse Barnes POSTING_READ(DEIER); 243191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 243244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 243344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2434ab5c608bSBen Widawsky } 2435b1f14ad0SJesse Barnes 24361f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24371f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24381f814dacSImre Deak 2439b1f14ad0SJesse Barnes return ret; 2440b1f14ad0SJesse Barnes } 2441b1f14ad0SJesse Barnes 244291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 244391d14251STvrtko Ursulin u32 hotplug_trigger, 244440e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2445d04a492dSShashank Sharma { 2446cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2447d04a492dSShashank Sharma 2448a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2449a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2450d04a492dSShashank Sharma 2451cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 245240e56410SVille Syrjälä dig_hotplug_reg, hpd, 2453cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 245440e56410SVille Syrjälä 245591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2456d04a492dSShashank Sharma } 2457d04a492dSShashank Sharma 2458f11a0f46STvrtko Ursulin static irqreturn_t 2459f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2460abd58f01SBen Widawsky { 2461abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2462f11a0f46STvrtko Ursulin u32 iir; 2463c42664ccSDaniel Vetter enum pipe pipe; 246488e04703SJesse Barnes 2465abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2466e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2467e32192e1STvrtko Ursulin if (iir) { 2468e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2469abd58f01SBen Widawsky ret = IRQ_HANDLED; 2470e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 247191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 247238cc46d7SOscar Mateo else 247338cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2474abd58f01SBen Widawsky } 247538cc46d7SOscar Mateo else 247638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2477abd58f01SBen Widawsky } 2478abd58f01SBen Widawsky 24796d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2480e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2481e32192e1STvrtko Ursulin if (iir) { 2482e32192e1STvrtko Ursulin u32 tmp_mask; 2483d04a492dSShashank Sharma bool found = false; 2484cebd87a0SVille Syrjälä 2485e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 24866d766f02SDaniel Vetter ret = IRQ_HANDLED; 248788e04703SJesse Barnes 2488e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2489e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2490e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2491e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2492e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2493e32192e1STvrtko Ursulin 2494e32192e1STvrtko Ursulin if (iir & tmp_mask) { 249591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2496d04a492dSShashank Sharma found = true; 2497d04a492dSShashank Sharma } 2498d04a492dSShashank Sharma 2499cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2500e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2501e32192e1STvrtko Ursulin if (tmp_mask) { 250291d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 250391d14251STvrtko Ursulin hpd_bxt); 2504d04a492dSShashank Sharma found = true; 2505d04a492dSShashank Sharma } 2506e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2507e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2508e32192e1STvrtko Ursulin if (tmp_mask) { 250991d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 251091d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2511e32192e1STvrtko Ursulin found = true; 2512e32192e1STvrtko Ursulin } 2513e32192e1STvrtko Ursulin } 2514d04a492dSShashank Sharma 2515cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 251691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25179e63743eSShashank Sharma found = true; 25189e63743eSShashank Sharma } 25199e63743eSShashank Sharma 2520d04a492dSShashank Sharma if (!found) 252138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 25226d766f02SDaniel Vetter } 252338cc46d7SOscar Mateo else 252438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 25256d766f02SDaniel Vetter } 25266d766f02SDaniel Vetter 2527055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2528e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2529abd58f01SBen Widawsky 2530c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2531c42664ccSDaniel Vetter continue; 2532c42664ccSDaniel Vetter 2533e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2534e32192e1STvrtko Ursulin if (!iir) { 2535e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2536e32192e1STvrtko Ursulin continue; 2537e32192e1STvrtko Ursulin } 2538770de83dSDamien Lespiau 2539e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2540e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2541e32192e1STvrtko Ursulin 25425a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 25435a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 25445a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2545abd58f01SBen Widawsky 2546e32192e1STvrtko Ursulin flip_done = iir; 2547b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2548e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2549770de83dSDamien Lespiau else 2550e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2551770de83dSDamien Lespiau 25525251f04eSMaarten Lankhorst if (flip_done) 255351cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2554abd58f01SBen Widawsky 2555e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 255691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25570fbe7870SDaniel Vetter 2558e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2559e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 256038d83c96SDaniel Vetter 2561e32192e1STvrtko Ursulin fault_errors = iir; 2562b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2563e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2564770de83dSDamien Lespiau else 2565e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2566770de83dSDamien Lespiau 2567770de83dSDamien Lespiau if (fault_errors) 25681353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 256930100f2bSDaniel Vetter pipe_name(pipe), 2570e32192e1STvrtko Ursulin fault_errors); 2571abd58f01SBen Widawsky } 2572abd58f01SBen Widawsky 257391d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2574266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 257592d03a80SDaniel Vetter /* 257692d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 257792d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 257892d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 257992d03a80SDaniel Vetter */ 2580e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2581e32192e1STvrtko Ursulin if (iir) { 2582e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 258392d03a80SDaniel Vetter ret = IRQ_HANDLED; 25846dbf30ceSVille Syrjälä 258522dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 258691d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25876dbf30ceSVille Syrjälä else 258891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25892dfb0b81SJani Nikula } else { 25902dfb0b81SJani Nikula /* 25912dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25922dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25932dfb0b81SJani Nikula */ 25942dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 25952dfb0b81SJani Nikula } 259692d03a80SDaniel Vetter } 259792d03a80SDaniel Vetter 2598f11a0f46STvrtko Ursulin return ret; 2599f11a0f46STvrtko Ursulin } 2600f11a0f46STvrtko Ursulin 2601f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2602f11a0f46STvrtko Ursulin { 2603f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2604fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2605f11a0f46STvrtko Ursulin u32 master_ctl; 2606e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2607f11a0f46STvrtko Ursulin irqreturn_t ret; 2608f11a0f46STvrtko Ursulin 2609f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2610f11a0f46STvrtko Ursulin return IRQ_NONE; 2611f11a0f46STvrtko Ursulin 2612f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2613f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2614f11a0f46STvrtko Ursulin if (!master_ctl) 2615f11a0f46STvrtko Ursulin return IRQ_NONE; 2616f11a0f46STvrtko Ursulin 2617f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2618f11a0f46STvrtko Ursulin 2619f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2620f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2621f11a0f46STvrtko Ursulin 2622f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2623e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2624e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2625f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2626f11a0f46STvrtko Ursulin 2627cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2628cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2629abd58f01SBen Widawsky 26301f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 26311f814dacSImre Deak 2632abd58f01SBen Widawsky return ret; 2633abd58f01SBen Widawsky } 2634abd58f01SBen Widawsky 26351f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 263617e1df07SDaniel Vetter { 263717e1df07SDaniel Vetter /* 263817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 263917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 264017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 264117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 264217e1df07SDaniel Vetter */ 264317e1df07SDaniel Vetter 264417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 26451f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 264617e1df07SDaniel Vetter 264717e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 264817e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 264917e1df07SDaniel Vetter } 265017e1df07SDaniel Vetter 26518a905236SJesse Barnes /** 2652b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 265314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 26548a905236SJesse Barnes * 26558a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 26568a905236SJesse Barnes * was detected. 26578a905236SJesse Barnes */ 2658c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 26598a905236SJesse Barnes { 266091c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2661cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2662cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2663cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 26648a905236SJesse Barnes 2665c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 26668a905236SJesse Barnes 266744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2668c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 26691f83fee0SDaniel Vetter 267017e1df07SDaniel Vetter /* 2671f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2672f454c694SImre Deak * reference held, for example because there is a pending GPU 2673f454c694SImre Deak * request that won't finish until the reset is done. This 2674f454c694SImre Deak * isn't the case at least when we get here by doing a 2675f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2676f454c694SImre Deak */ 2677f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2678c033666aSChris Wilson intel_prepare_reset(dev_priv); 26797514747dSVille Syrjälä 2680780f262aSChris Wilson do { 2681f454c694SImre Deak /* 268217e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 268317e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 268417e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 268517e1df07SDaniel Vetter * deadlocks with the reset work. 268617e1df07SDaniel Vetter */ 2687780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2688780f262aSChris Wilson i915_reset(dev_priv); 2689221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2690780f262aSChris Wilson } 2691780f262aSChris Wilson 2692780f262aSChris Wilson /* We need to wait for anyone holding the lock to wakeup */ 2693780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 2694780f262aSChris Wilson I915_RESET_IN_PROGRESS, 2695780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 2696780f262aSChris Wilson HZ)); 2697f69061beSDaniel Vetter 2698c033666aSChris Wilson intel_finish_reset(dev_priv); 2699f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2700f454c694SImre Deak 2701780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2702c033666aSChris Wilson kobject_uevent_env(kobj, 2703f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 27041f83fee0SDaniel Vetter 270517e1df07SDaniel Vetter /* 270617e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 27078af29b0cSChris Wilson * waiters see the updated value of the dev_priv->gpu_error. 270817e1df07SDaniel Vetter */ 27091f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2710f316a42cSBen Gamari } 27118a905236SJesse Barnes 2712d636951eSBen Widawsky static inline void 2713d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv, 2714d636951eSBen Widawsky struct intel_instdone *instdone) 2715d636951eSBen Widawsky { 2716f9e61372SBen Widawsky int slice; 2717f9e61372SBen Widawsky int subslice; 2718f9e61372SBen Widawsky 2719d636951eSBen Widawsky pr_err(" INSTDONE: 0x%08x\n", instdone->instdone); 2720d636951eSBen Widawsky 2721d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 3) 2722d636951eSBen Widawsky return; 2723d636951eSBen Widawsky 2724d636951eSBen Widawsky pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common); 2725d636951eSBen Widawsky 2726d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 6) 2727d636951eSBen Widawsky return; 2728d636951eSBen Widawsky 2729f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2730f9e61372SBen Widawsky pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n", 2731f9e61372SBen Widawsky slice, subslice, instdone->sampler[slice][subslice]); 2732f9e61372SBen Widawsky 2733f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2734f9e61372SBen Widawsky pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n", 2735f9e61372SBen Widawsky slice, subslice, instdone->row[slice][subslice]); 2736d636951eSBen Widawsky } 2737d636951eSBen Widawsky 2738eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2739c0e09200SDave Airlie { 2740eaa14c24SChris Wilson u32 eir; 274163eeaf38SJesse Barnes 2742eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2743eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 274463eeaf38SJesse Barnes 2745eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2746eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2747eaa14c24SChris Wilson else 2748eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 27498a905236SJesse Barnes 2750eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 275163eeaf38SJesse Barnes eir = I915_READ(EIR); 275263eeaf38SJesse Barnes if (eir) { 275363eeaf38SJesse Barnes /* 275463eeaf38SJesse Barnes * some errors might have become stuck, 275563eeaf38SJesse Barnes * mask them. 275663eeaf38SJesse Barnes */ 2757eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 275863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 275963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 276063eeaf38SJesse Barnes } 276135aed2e6SChris Wilson } 276235aed2e6SChris Wilson 276335aed2e6SChris Wilson /** 2764b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 276514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 276614b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 276787c390b6SMichel Thierry * @fmt: Error message format string 276887c390b6SMichel Thierry * 2769aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 277035aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 277135aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 277235aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 277335aed2e6SChris Wilson * of a ring dump etc.). 277435aed2e6SChris Wilson */ 2775c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2776c033666aSChris Wilson u32 engine_mask, 277758174462SMika Kuoppala const char *fmt, ...) 277835aed2e6SChris Wilson { 277958174462SMika Kuoppala va_list args; 278058174462SMika Kuoppala char error_msg[80]; 278135aed2e6SChris Wilson 278258174462SMika Kuoppala va_start(args, fmt); 278358174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 278458174462SMika Kuoppala va_end(args); 278558174462SMika Kuoppala 2786c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2787eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 27888a905236SJesse Barnes 27898af29b0cSChris Wilson if (!engine_mask) 27908af29b0cSChris Wilson return; 27918af29b0cSChris Wilson 27928af29b0cSChris Wilson if (test_and_set_bit(I915_RESET_IN_PROGRESS, 27938af29b0cSChris Wilson &dev_priv->gpu_error.flags)) 27948af29b0cSChris Wilson return; 2795ba1234d1SBen Gamari 279611ed50ecSBen Gamari /* 2797b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2798b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2799b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 280017e1df07SDaniel Vetter * processes will see a reset in progress and back off, 280117e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 280217e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 280317e1df07SDaniel Vetter * that the reset work needs to acquire. 280417e1df07SDaniel Vetter * 28058af29b0cSChris Wilson * Note: The wake_up also provides a memory barrier to ensure that the 28068af29b0cSChris Wilson * waiters see the updated value of the reset flags. 280711ed50ecSBen Gamari */ 28081f15b76fSChris Wilson i915_error_wake_up(dev_priv); 280911ed50ecSBen Gamari 2810c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 28118a905236SJesse Barnes } 28128a905236SJesse Barnes 281342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 281442f52ef8SKeith Packard * we use as a pipe index 281542f52ef8SKeith Packard */ 281686e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 28170a3e67a4SJesse Barnes { 2818fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2819e9d21d7fSKeith Packard unsigned long irqflags; 282071e0ffa5SJesse Barnes 28211ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 282286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 282386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 282486e83e35SChris Wilson 282586e83e35SChris Wilson return 0; 282686e83e35SChris Wilson } 282786e83e35SChris Wilson 282886e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 282986e83e35SChris Wilson { 283086e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 283186e83e35SChris Wilson unsigned long irqflags; 283286e83e35SChris Wilson 283386e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28347c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2835755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28361ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28378692d00eSChris Wilson 28380a3e67a4SJesse Barnes return 0; 28390a3e67a4SJesse Barnes } 28400a3e67a4SJesse Barnes 284188e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2842f796cf8fSJesse Barnes { 2843fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2844f796cf8fSJesse Barnes unsigned long irqflags; 284555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 284686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2847f796cf8fSJesse Barnes 2848f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2849fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2850b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2851b1f14ad0SJesse Barnes 2852b1f14ad0SJesse Barnes return 0; 2853b1f14ad0SJesse Barnes } 2854b1f14ad0SJesse Barnes 285588e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2856abd58f01SBen Widawsky { 2857fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2858abd58f01SBen Widawsky unsigned long irqflags; 2859abd58f01SBen Widawsky 2860abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2861013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2862abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2863013d3752SVille Syrjälä 2864abd58f01SBen Widawsky return 0; 2865abd58f01SBen Widawsky } 2866abd58f01SBen Widawsky 286742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 286842f52ef8SKeith Packard * we use as a pipe index 286942f52ef8SKeith Packard */ 287086e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 287186e83e35SChris Wilson { 287286e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 287386e83e35SChris Wilson unsigned long irqflags; 287486e83e35SChris Wilson 287586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 287686e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 287786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 287886e83e35SChris Wilson } 287986e83e35SChris Wilson 288086e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 28810a3e67a4SJesse Barnes { 2882fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2883e9d21d7fSKeith Packard unsigned long irqflags; 28840a3e67a4SJesse Barnes 28851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28867c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2887755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28881ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28890a3e67a4SJesse Barnes } 28900a3e67a4SJesse Barnes 289188e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2892f796cf8fSJesse Barnes { 2893fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2894f796cf8fSJesse Barnes unsigned long irqflags; 289555b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 289686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2897f796cf8fSJesse Barnes 2898f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2899fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2900b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2901b1f14ad0SJesse Barnes } 2902b1f14ad0SJesse Barnes 290388e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2904abd58f01SBen Widawsky { 2905fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2906abd58f01SBen Widawsky unsigned long irqflags; 2907abd58f01SBen Widawsky 2908abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2909013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2910abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2911abd58f01SBen Widawsky } 2912abd58f01SBen Widawsky 2913b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 291491738a95SPaulo Zanoni { 29156e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 291691738a95SPaulo Zanoni return; 291791738a95SPaulo Zanoni 2918f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2919105b122eSPaulo Zanoni 29206e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2921105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2922622364b6SPaulo Zanoni } 2923105b122eSPaulo Zanoni 292491738a95SPaulo Zanoni /* 2925622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2926622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2927622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2928622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2929622364b6SPaulo Zanoni * 2930622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 293191738a95SPaulo Zanoni */ 2932622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2933622364b6SPaulo Zanoni { 2934fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2935622364b6SPaulo Zanoni 29366e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2937622364b6SPaulo Zanoni return; 2938622364b6SPaulo Zanoni 2939622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 294091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 294191738a95SPaulo Zanoni POSTING_READ(SDEIER); 294291738a95SPaulo Zanoni } 294391738a95SPaulo Zanoni 2944b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 2945d18ea1b5SDaniel Vetter { 2946f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2947b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2948f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2949d18ea1b5SDaniel Vetter } 2950d18ea1b5SDaniel Vetter 295170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 295270591a41SVille Syrjälä { 295370591a41SVille Syrjälä enum pipe pipe; 295470591a41SVille Syrjälä 295571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 295671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 295771b8b41dSVille Syrjälä else 295871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 295971b8b41dSVille Syrjälä 2960ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 296170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 296270591a41SVille Syrjälä 2963ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 2964ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 2965ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 2966ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 2967ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 2968ad22d106SVille Syrjälä } 296970591a41SVille Syrjälä 297070591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 2971ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 297270591a41SVille Syrjälä } 297370591a41SVille Syrjälä 29748bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29758bb61306SVille Syrjälä { 29768bb61306SVille Syrjälä u32 pipestat_mask; 29779ab981f2SVille Syrjälä u32 enable_mask; 29788bb61306SVille Syrjälä enum pipe pipe; 2979eef57324SJerome Anand u32 val; 29808bb61306SVille Syrjälä 29818bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 29828bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 29838bb61306SVille Syrjälä 29848bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29858bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29868bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29878bb61306SVille Syrjälä 29889ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29898bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 29908bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 29918bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 29929ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 29936b7eafc1SVille Syrjälä 29946b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 29956b7eafc1SVille Syrjälä 2996eef57324SJerome Anand val = (I915_LPE_PIPE_A_INTERRUPT | 2997eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2998eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT); 2999eef57324SJerome Anand 3000eef57324SJerome Anand enable_mask |= val; 3001eef57324SJerome Anand 30029ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30038bb61306SVille Syrjälä 30049ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 30058bb61306SVille Syrjälä } 30068bb61306SVille Syrjälä 30078bb61306SVille Syrjälä /* drm_dma.h hooks 30088bb61306SVille Syrjälä */ 30098bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 30108bb61306SVille Syrjälä { 3011fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 30128bb61306SVille Syrjälä 30138bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 30148bb61306SVille Syrjälä 30158bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 30165db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 30178bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 30188bb61306SVille Syrjälä 3019b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 30208bb61306SVille Syrjälä 3021b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30228bb61306SVille Syrjälä } 30238bb61306SVille Syrjälä 30247e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 30257e231dbeSJesse Barnes { 3026fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 30277e231dbeSJesse Barnes 302834c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 302934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 303034c7b8a7SVille Syrjälä 3031b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 30327e231dbeSJesse Barnes 3033ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30349918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 303570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3036ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30377e231dbeSJesse Barnes } 30387e231dbeSJesse Barnes 3039d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3040d6e3cca3SDaniel Vetter { 3041d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3042d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3043d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3044d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3045d6e3cca3SDaniel Vetter } 3046d6e3cca3SDaniel Vetter 3047823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3048abd58f01SBen Widawsky { 3049fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3050abd58f01SBen Widawsky int pipe; 3051abd58f01SBen Widawsky 3052abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3053abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3054abd58f01SBen Widawsky 3055d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3056abd58f01SBen Widawsky 3057055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3058f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3059813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3060f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3061abd58f01SBen Widawsky 3062f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3063f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3064f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3065abd58f01SBen Widawsky 30666e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3067b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3068abd58f01SBen Widawsky } 3069abd58f01SBen Widawsky 30704c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 30714c6c03beSDamien Lespiau unsigned int pipe_mask) 3072d49bdb0eSPaulo Zanoni { 30731180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30746831f3e3SVille Syrjälä enum pipe pipe; 3075d49bdb0eSPaulo Zanoni 307613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30786831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 30796831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30806831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 308113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3082d49bdb0eSPaulo Zanoni } 3083d49bdb0eSPaulo Zanoni 3084aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3085aae8ba84SVille Syrjälä unsigned int pipe_mask) 3086aae8ba84SVille Syrjälä { 30876831f3e3SVille Syrjälä enum pipe pipe; 30886831f3e3SVille Syrjälä 3089aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30906831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 30916831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3092aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3093aae8ba84SVille Syrjälä 3094aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 309591c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3096aae8ba84SVille Syrjälä } 3097aae8ba84SVille Syrjälä 309843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 309943f328d7SVille Syrjälä { 3100fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 310143f328d7SVille Syrjälä 310243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 310343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 310443f328d7SVille Syrjälä 3105d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 310643f328d7SVille Syrjälä 310743f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 310843f328d7SVille Syrjälä 3109ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31109918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 311170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3112ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 311343f328d7SVille Syrjälä } 311443f328d7SVille Syrjälä 311591d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 311687a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 311787a02106SVille Syrjälä { 311887a02106SVille Syrjälä struct intel_encoder *encoder; 311987a02106SVille Syrjälä u32 enabled_irqs = 0; 312087a02106SVille Syrjälä 312191c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 312287a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 312387a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 312487a02106SVille Syrjälä 312587a02106SVille Syrjälä return enabled_irqs; 312687a02106SVille Syrjälä } 312787a02106SVille Syrjälä 31281a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31291a56b1a2SImre Deak { 31301a56b1a2SImre Deak u32 hotplug; 31311a56b1a2SImre Deak 31321a56b1a2SImre Deak /* 31331a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31341a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31351a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31361a56b1a2SImre Deak */ 31371a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31381a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31391a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31401a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31411a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31421a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31431a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31441a56b1a2SImre Deak /* 31451a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31461a56b1a2SImre Deak * HPD must be enabled in both north and south. 31471a56b1a2SImre Deak */ 31481a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31491a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31501a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31511a56b1a2SImre Deak } 31521a56b1a2SImre Deak 315391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 315482a28bcfSDaniel Vetter { 31551a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 315682a28bcfSDaniel Vetter 315791d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3158fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 315991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 316082a28bcfSDaniel Vetter } else { 3161fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 316291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 316382a28bcfSDaniel Vetter } 316482a28bcfSDaniel Vetter 3165fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 316682a28bcfSDaniel Vetter 31671a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 31686dbf30ceSVille Syrjälä } 316926951cafSXiong Zhang 31702a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31712a57d9ccSImre Deak { 31722a57d9ccSImre Deak u32 hotplug; 31732a57d9ccSImre Deak 31742a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 31752a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31762a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31772a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31782a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 31792a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 31802a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31812a57d9ccSImre Deak 31822a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31832a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31842a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31852a57d9ccSImre Deak } 31862a57d9ccSImre Deak 318791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31886dbf30ceSVille Syrjälä { 31892a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31906dbf30ceSVille Syrjälä 31916dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 319291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31936dbf30ceSVille Syrjälä 31946dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31956dbf30ceSVille Syrjälä 31962a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 319726951cafSXiong Zhang } 31987fe0b973SKeith Packard 31991a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 32001a56b1a2SImre Deak { 32011a56b1a2SImre Deak u32 hotplug; 32021a56b1a2SImre Deak 32031a56b1a2SImre Deak /* 32041a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 32051a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 32061a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 32071a56b1a2SImre Deak */ 32081a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 32091a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 32101a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 32111a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 32121a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 32131a56b1a2SImre Deak } 32141a56b1a2SImre Deak 321591d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3216e4ce95aaSVille Syrjälä { 32171a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3218e4ce95aaSVille Syrjälä 321991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 32203a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 322191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 32223a3b3c7dSVille Syrjälä 32233a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 322491d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 322523bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 322691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 32273a3b3c7dSVille Syrjälä 32283a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 322923bb4cb5SVille Syrjälä } else { 3230e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 323191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3232e4ce95aaSVille Syrjälä 3233e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 32343a3b3c7dSVille Syrjälä } 3235e4ce95aaSVille Syrjälä 32361a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3237e4ce95aaSVille Syrjälä 323891d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3239e4ce95aaSVille Syrjälä } 3240e4ce95aaSVille Syrjälä 32412a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 32422a57d9ccSImre Deak u32 enabled_irqs) 3243e0a20ad7SShashank Sharma { 32442a57d9ccSImre Deak u32 hotplug; 3245e0a20ad7SShashank Sharma 3246a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 32472a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 32482a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 32492a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3250d252bf68SShubhangi Shrivastava 3251d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3252d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3253d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3254d252bf68SShubhangi Shrivastava 3255d252bf68SShubhangi Shrivastava /* 3256d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3257d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3258d252bf68SShubhangi Shrivastava */ 3259d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3260d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3261d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3262d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3263d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3264d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3265d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3266d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3267d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3268d252bf68SShubhangi Shrivastava 3269a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3270e0a20ad7SShashank Sharma } 3271e0a20ad7SShashank Sharma 32722a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 32732a57d9ccSImre Deak { 32742a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32752a57d9ccSImre Deak } 32762a57d9ccSImre Deak 32772a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32782a57d9ccSImre Deak { 32792a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32802a57d9ccSImre Deak 32812a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32822a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32832a57d9ccSImre Deak 32842a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32852a57d9ccSImre Deak 32862a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32872a57d9ccSImre Deak } 32882a57d9ccSImre Deak 3289d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3290d46da437SPaulo Zanoni { 3291fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 329282a28bcfSDaniel Vetter u32 mask; 3293d46da437SPaulo Zanoni 32946e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3295692a04cfSDaniel Vetter return; 3296692a04cfSDaniel Vetter 32976e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32985c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3299105b122eSPaulo Zanoni else 33005c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 33018664281bSPaulo Zanoni 3302b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3303d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 33042a57d9ccSImre Deak 33052a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 33062a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 33071a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33082a57d9ccSImre Deak else 33092a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3310d46da437SPaulo Zanoni } 3311d46da437SPaulo Zanoni 33120a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 33130a9a8c91SDaniel Vetter { 3314fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33150a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 33160a9a8c91SDaniel Vetter 33170a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 33180a9a8c91SDaniel Vetter 33190a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 33203c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 33210a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3322772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3323772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 33240a9a8c91SDaniel Vetter } 33250a9a8c91SDaniel Vetter 33260a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 33275db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3328f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 33290a9a8c91SDaniel Vetter } else { 33300a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 33310a9a8c91SDaniel Vetter } 33320a9a8c91SDaniel Vetter 333335079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 33340a9a8c91SDaniel Vetter 3335b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 333678e68d36SImre Deak /* 333778e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 333878e68d36SImre Deak * itself is enabled/disabled. 333978e68d36SImre Deak */ 3340f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 33410a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3342f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3343f4e9af4fSAkash Goel } 33440a9a8c91SDaniel Vetter 3345f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 3346f4e9af4fSAkash Goel GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 33470a9a8c91SDaniel Vetter } 33480a9a8c91SDaniel Vetter } 33490a9a8c91SDaniel Vetter 3350f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3351036a4a7dSZhenyu Wang { 3352fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33538e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 33548e76f8dcSPaulo Zanoni 3355b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 33568e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 33578e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 33588e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 33595c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 33608e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 336123bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 336223bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 33638e76f8dcSPaulo Zanoni } else { 33648e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3365ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 33665b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 33675b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 33685b3a856bSDaniel Vetter DE_POISON); 3369e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3370e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3371e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 33728e76f8dcSPaulo Zanoni } 3373036a4a7dSZhenyu Wang 33741ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3375036a4a7dSZhenyu Wang 33760c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 33770c841212SPaulo Zanoni 3378622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3379622364b6SPaulo Zanoni 338035079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3381036a4a7dSZhenyu Wang 33820a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3383036a4a7dSZhenyu Wang 33841a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 33851a56b1a2SImre Deak 3386d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 33877fe0b973SKeith Packard 338850a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 33896005ce42SDaniel Vetter /* Enable PCU event interrupts 33906005ce42SDaniel Vetter * 33916005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 33924bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 33934bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3394d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3395fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3396d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3397f97108d1SJesse Barnes } 3398f97108d1SJesse Barnes 3399036a4a7dSZhenyu Wang return 0; 3400036a4a7dSZhenyu Wang } 3401036a4a7dSZhenyu Wang 3402f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3403f8b79e58SImre Deak { 340467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3405f8b79e58SImre Deak 3406f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3407f8b79e58SImre Deak return; 3408f8b79e58SImre Deak 3409f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3410f8b79e58SImre Deak 3411d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3412d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3413ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3414f8b79e58SImre Deak } 3415d6c69803SVille Syrjälä } 3416f8b79e58SImre Deak 3417f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3418f8b79e58SImre Deak { 341967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3420f8b79e58SImre Deak 3421f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3422f8b79e58SImre Deak return; 3423f8b79e58SImre Deak 3424f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3425f8b79e58SImre Deak 3426950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3427ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3428f8b79e58SImre Deak } 3429f8b79e58SImre Deak 34300e6c9a9eSVille Syrjälä 34310e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 34320e6c9a9eSVille Syrjälä { 3433fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 34340e6c9a9eSVille Syrjälä 34350a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 34367e231dbeSJesse Barnes 3437ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34389918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3439ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3440ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3441ad22d106SVille Syrjälä 34427e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 344334c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 344420afbda2SDaniel Vetter 344520afbda2SDaniel Vetter return 0; 344620afbda2SDaniel Vetter } 344720afbda2SDaniel Vetter 3448abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3449abd58f01SBen Widawsky { 3450abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3451abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3452abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 345373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 345473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 345573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3456abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 345773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 345873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 345973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3460abd58f01SBen Widawsky 0, 346173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 346273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3463abd58f01SBen Widawsky }; 3464abd58f01SBen Widawsky 346598735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 346698735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 346798735739STvrtko Ursulin 3468f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3469f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 34709a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 34719a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 347278e68d36SImre Deak /* 347378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 347426705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 347578e68d36SImre Deak */ 3476f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 34779a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3478abd58f01SBen Widawsky } 3479abd58f01SBen Widawsky 3480abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3481abd58f01SBen Widawsky { 3482770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3483770de83dSDamien Lespiau uint32_t de_pipe_enables; 34843a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 34853a3b3c7dSVille Syrjälä u32 de_port_enables; 348611825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 34873a3b3c7dSVille Syrjälä enum pipe pipe; 3488770de83dSDamien Lespiau 3489b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3490770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3491770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 34923a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 349388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3494cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 34953a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 34963a3b3c7dSVille Syrjälä } else { 3497770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3498770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 34993a3b3c7dSVille Syrjälä } 3500770de83dSDamien Lespiau 3501770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3502770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3503770de83dSDamien Lespiau 35043a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3505cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3506a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3507a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 35083a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 35093a3b3c7dSVille Syrjälä 351013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 351113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 351213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3513abd58f01SBen Widawsky 3514055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3515f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3516813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3517813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3518813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 351935079899SPaulo Zanoni de_pipe_enables); 3520abd58f01SBen Widawsky 35213a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 352211825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 35232a57d9ccSImre Deak 35242a57d9ccSImre Deak if (IS_GEN9_LP(dev_priv)) 35252a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 35261a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 35271a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3528abd58f01SBen Widawsky } 3529abd58f01SBen Widawsky 3530abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3531abd58f01SBen Widawsky { 3532fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3533abd58f01SBen Widawsky 35346e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3535622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3536622364b6SPaulo Zanoni 3537abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3538abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3539abd58f01SBen Widawsky 35406e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3541abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3542abd58f01SBen Widawsky 3543e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3544abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3545abd58f01SBen Widawsky 3546abd58f01SBen Widawsky return 0; 3547abd58f01SBen Widawsky } 3548abd58f01SBen Widawsky 354943f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 355043f328d7SVille Syrjälä { 3551fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 355243f328d7SVille Syrjälä 355343f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 355443f328d7SVille Syrjälä 3555ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35569918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3557ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3558ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3559ad22d106SVille Syrjälä 3560e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 356143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 356243f328d7SVille Syrjälä 356343f328d7SVille Syrjälä return 0; 356443f328d7SVille Syrjälä } 356543f328d7SVille Syrjälä 3566abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3567abd58f01SBen Widawsky { 3568fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3569abd58f01SBen Widawsky 3570abd58f01SBen Widawsky if (!dev_priv) 3571abd58f01SBen Widawsky return; 3572abd58f01SBen Widawsky 3573823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3574abd58f01SBen Widawsky } 3575abd58f01SBen Widawsky 35767e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 35777e231dbeSJesse Barnes { 3578fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35797e231dbeSJesse Barnes 35807e231dbeSJesse Barnes if (!dev_priv) 35817e231dbeSJesse Barnes return; 35827e231dbeSJesse Barnes 3583843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 358434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3585843d0e7dSImre Deak 3586b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 3587893fce8eSVille Syrjälä 35887e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3589f8b79e58SImre Deak 3590ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35919918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3592ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3593ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 35947e231dbeSJesse Barnes } 35957e231dbeSJesse Barnes 359643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 359743f328d7SVille Syrjälä { 3598fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 359943f328d7SVille Syrjälä 360043f328d7SVille Syrjälä if (!dev_priv) 360143f328d7SVille Syrjälä return; 360243f328d7SVille Syrjälä 360343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 360443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 360543f328d7SVille Syrjälä 3606a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 360743f328d7SVille Syrjälä 3608a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 360943f328d7SVille Syrjälä 3610ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36119918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3612ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3613ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 361443f328d7SVille Syrjälä } 361543f328d7SVille Syrjälä 3616f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3617036a4a7dSZhenyu Wang { 3618fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36194697995bSJesse Barnes 36204697995bSJesse Barnes if (!dev_priv) 36214697995bSJesse Barnes return; 36224697995bSJesse Barnes 3623be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3624036a4a7dSZhenyu Wang } 3625036a4a7dSZhenyu Wang 3626c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3627c2798b19SChris Wilson { 3628fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3629c2798b19SChris Wilson int pipe; 3630c2798b19SChris Wilson 3631055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3632c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3633c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3634c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3635c2798b19SChris Wilson POSTING_READ16(IER); 3636c2798b19SChris Wilson } 3637c2798b19SChris Wilson 3638c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3639c2798b19SChris Wilson { 3640fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3641c2798b19SChris Wilson 3642c2798b19SChris Wilson I915_WRITE16(EMR, 3643c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3644c2798b19SChris Wilson 3645c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3646c2798b19SChris Wilson dev_priv->irq_mask = 3647c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3648c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3649c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 365037ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3651c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3652c2798b19SChris Wilson 3653c2798b19SChris Wilson I915_WRITE16(IER, 3654c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3655c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3656c2798b19SChris Wilson I915_USER_INTERRUPT); 3657c2798b19SChris Wilson POSTING_READ16(IER); 3658c2798b19SChris Wilson 3659379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3660379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3661d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3663755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3664d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3665379ef82dSDaniel Vetter 3666c2798b19SChris Wilson return 0; 3667c2798b19SChris Wilson } 3668c2798b19SChris Wilson 36695a21b665SDaniel Vetter /* 36705a21b665SDaniel Vetter * Returns true when a page flip has completed. 36715a21b665SDaniel Vetter */ 36725a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 36735a21b665SDaniel Vetter int plane, int pipe, u32 iir) 36745a21b665SDaniel Vetter { 36755a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 36765a21b665SDaniel Vetter 36775a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 36785a21b665SDaniel Vetter return false; 36795a21b665SDaniel Vetter 36805a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 36815a21b665SDaniel Vetter goto check_page_flip; 36825a21b665SDaniel Vetter 36835a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 36845a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 36855a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 36865a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 36875a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 36885a21b665SDaniel Vetter */ 36895a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 36905a21b665SDaniel Vetter goto check_page_flip; 36915a21b665SDaniel Vetter 36925a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 36935a21b665SDaniel Vetter return true; 36945a21b665SDaniel Vetter 36955a21b665SDaniel Vetter check_page_flip: 36965a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 36975a21b665SDaniel Vetter return false; 36985a21b665SDaniel Vetter } 36995a21b665SDaniel Vetter 3700ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3701c2798b19SChris Wilson { 370245a83f84SDaniel Vetter struct drm_device *dev = arg; 3703fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3704c2798b19SChris Wilson u16 iir, new_iir; 3705c2798b19SChris Wilson u32 pipe_stats[2]; 3706c2798b19SChris Wilson int pipe; 3707c2798b19SChris Wilson u16 flip_mask = 3708c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3709c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 37101f814dacSImre Deak irqreturn_t ret; 3711c2798b19SChris Wilson 37122dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37132dd2a883SImre Deak return IRQ_NONE; 37142dd2a883SImre Deak 37151f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37161f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 37171f814dacSImre Deak 37181f814dacSImre Deak ret = IRQ_NONE; 3719c2798b19SChris Wilson iir = I915_READ16(IIR); 3720c2798b19SChris Wilson if (iir == 0) 37211f814dacSImre Deak goto out; 3722c2798b19SChris Wilson 3723c2798b19SChris Wilson while (iir & ~flip_mask) { 3724c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3725c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3726c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3727c2798b19SChris Wilson * interrupts (for non-MSI). 3728c2798b19SChris Wilson */ 3729222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3730c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3731aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3732c2798b19SChris Wilson 3733055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3734f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3735c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3736c2798b19SChris Wilson 3737c2798b19SChris Wilson /* 3738c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3739c2798b19SChris Wilson */ 37402d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3741c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3742c2798b19SChris Wilson } 3743222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3744c2798b19SChris Wilson 3745c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3746c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3747c2798b19SChris Wilson 3748c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 37493b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3750c2798b19SChris Wilson 3751055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 37525a21b665SDaniel Vetter int plane = pipe; 37535a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 37545a21b665SDaniel Vetter plane = !plane; 37555a21b665SDaniel Vetter 37565a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 37575a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 37585a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3759c2798b19SChris Wilson 37604356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 376191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 37622d9d2b0bSVille Syrjälä 37631f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 37641f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 37651f7247c0SDaniel Vetter pipe); 37664356d586SDaniel Vetter } 3767c2798b19SChris Wilson 3768c2798b19SChris Wilson iir = new_iir; 3769c2798b19SChris Wilson } 37701f814dacSImre Deak ret = IRQ_HANDLED; 3771c2798b19SChris Wilson 37721f814dacSImre Deak out: 37731f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 37741f814dacSImre Deak 37751f814dacSImre Deak return ret; 3776c2798b19SChris Wilson } 3777c2798b19SChris Wilson 3778c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3779c2798b19SChris Wilson { 3780fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3781c2798b19SChris Wilson int pipe; 3782c2798b19SChris Wilson 3783055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3784c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3785c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3786c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3787c2798b19SChris Wilson } 3788c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3789c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3790c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3791c2798b19SChris Wilson } 3792c2798b19SChris Wilson 3793a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3794a266c7d5SChris Wilson { 3795fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3796a266c7d5SChris Wilson int pipe; 3797a266c7d5SChris Wilson 379856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 37990706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3800a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3801a266c7d5SChris Wilson } 3802a266c7d5SChris Wilson 380300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3804055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3805a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3806a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3807a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3808a266c7d5SChris Wilson POSTING_READ(IER); 3809a266c7d5SChris Wilson } 3810a266c7d5SChris Wilson 3811a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3812a266c7d5SChris Wilson { 3813fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 381438bde180SChris Wilson u32 enable_mask; 3815a266c7d5SChris Wilson 381638bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 381738bde180SChris Wilson 381838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 381938bde180SChris Wilson dev_priv->irq_mask = 382038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 382138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 382238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 382338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 382437ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 382538bde180SChris Wilson 382638bde180SChris Wilson enable_mask = 382738bde180SChris Wilson I915_ASLE_INTERRUPT | 382838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 382938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 383038bde180SChris Wilson I915_USER_INTERRUPT; 383138bde180SChris Wilson 383256b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 38330706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 383420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 383520afbda2SDaniel Vetter 3836a266c7d5SChris Wilson /* Enable in IER... */ 3837a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3838a266c7d5SChris Wilson /* and unmask in IMR */ 3839a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3840a266c7d5SChris Wilson } 3841a266c7d5SChris Wilson 3842a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3843a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3844a266c7d5SChris Wilson POSTING_READ(IER); 3845a266c7d5SChris Wilson 384691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 384720afbda2SDaniel Vetter 3848379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3849379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3850d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3851755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3852755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3853d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3854379ef82dSDaniel Vetter 385520afbda2SDaniel Vetter return 0; 385620afbda2SDaniel Vetter } 385720afbda2SDaniel Vetter 38585a21b665SDaniel Vetter /* 38595a21b665SDaniel Vetter * Returns true when a page flip has completed. 38605a21b665SDaniel Vetter */ 38615a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 38625a21b665SDaniel Vetter int plane, int pipe, u32 iir) 38635a21b665SDaniel Vetter { 38645a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 38655a21b665SDaniel Vetter 38665a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 38675a21b665SDaniel Vetter return false; 38685a21b665SDaniel Vetter 38695a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 38705a21b665SDaniel Vetter goto check_page_flip; 38715a21b665SDaniel Vetter 38725a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 38735a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 38745a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 38755a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 38765a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 38775a21b665SDaniel Vetter */ 38785a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 38795a21b665SDaniel Vetter goto check_page_flip; 38805a21b665SDaniel Vetter 38815a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 38825a21b665SDaniel Vetter return true; 38835a21b665SDaniel Vetter 38845a21b665SDaniel Vetter check_page_flip: 38855a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 38865a21b665SDaniel Vetter return false; 38875a21b665SDaniel Vetter } 38885a21b665SDaniel Vetter 3889ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3890a266c7d5SChris Wilson { 389145a83f84SDaniel Vetter struct drm_device *dev = arg; 3892fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38938291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 389438bde180SChris Wilson u32 flip_mask = 389538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 389638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 389738bde180SChris Wilson int pipe, ret = IRQ_NONE; 3898a266c7d5SChris Wilson 38992dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39002dd2a883SImre Deak return IRQ_NONE; 39012dd2a883SImre Deak 39021f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39031f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39041f814dacSImre Deak 3905a266c7d5SChris Wilson iir = I915_READ(IIR); 390638bde180SChris Wilson do { 390738bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 39088291ee90SChris Wilson bool blc_event = false; 3909a266c7d5SChris Wilson 3910a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3911a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3912a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3913a266c7d5SChris Wilson * interrupts (for non-MSI). 3914a266c7d5SChris Wilson */ 3915222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3916a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3917aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3918a266c7d5SChris Wilson 3919055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3920f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3921a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3922a266c7d5SChris Wilson 392338bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3924a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3925a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 392638bde180SChris Wilson irq_received = true; 3927a266c7d5SChris Wilson } 3928a266c7d5SChris Wilson } 3929222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3930a266c7d5SChris Wilson 3931a266c7d5SChris Wilson if (!irq_received) 3932a266c7d5SChris Wilson break; 3933a266c7d5SChris Wilson 3934a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 393591d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 39361ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 39371ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 39381ae3c34cSVille Syrjälä if (hotplug_status) 393991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 39401ae3c34cSVille Syrjälä } 3941a266c7d5SChris Wilson 394238bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3943a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3944a266c7d5SChris Wilson 3945a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 39463b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3947a266c7d5SChris Wilson 3948055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39495a21b665SDaniel Vetter int plane = pipe; 39505a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 39515a21b665SDaniel Vetter plane = !plane; 39525a21b665SDaniel Vetter 39535a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 39545a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 39555a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3956a266c7d5SChris Wilson 3957a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3958a266c7d5SChris Wilson blc_event = true; 39594356d586SDaniel Vetter 39604356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 396191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 39622d9d2b0bSVille Syrjälä 39631f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39641f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39651f7247c0SDaniel Vetter pipe); 3966a266c7d5SChris Wilson } 3967a266c7d5SChris Wilson 3968a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 396991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 3970a266c7d5SChris Wilson 3971a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3972a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3973a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3974a266c7d5SChris Wilson * we would never get another interrupt. 3975a266c7d5SChris Wilson * 3976a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3977a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3978a266c7d5SChris Wilson * another one. 3979a266c7d5SChris Wilson * 3980a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3981a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3982a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3983a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3984a266c7d5SChris Wilson * stray interrupts. 3985a266c7d5SChris Wilson */ 398638bde180SChris Wilson ret = IRQ_HANDLED; 3987a266c7d5SChris Wilson iir = new_iir; 398838bde180SChris Wilson } while (iir & ~flip_mask); 3989a266c7d5SChris Wilson 39901f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 39911f814dacSImre Deak 3992a266c7d5SChris Wilson return ret; 3993a266c7d5SChris Wilson } 3994a266c7d5SChris Wilson 3995a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3996a266c7d5SChris Wilson { 3997fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3998a266c7d5SChris Wilson int pipe; 3999a266c7d5SChris Wilson 400056b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40010706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4002a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4003a266c7d5SChris Wilson } 4004a266c7d5SChris Wilson 400500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4006055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 400755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4008a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 400955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 401055b39755SChris Wilson } 4011a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4012a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4013a266c7d5SChris Wilson 4014a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4015a266c7d5SChris Wilson } 4016a266c7d5SChris Wilson 4017a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4018a266c7d5SChris Wilson { 4019fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4020a266c7d5SChris Wilson int pipe; 4021a266c7d5SChris Wilson 40220706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4023a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4024a266c7d5SChris Wilson 4025a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4026055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4027a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4028a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4029a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4030a266c7d5SChris Wilson POSTING_READ(IER); 4031a266c7d5SChris Wilson } 4032a266c7d5SChris Wilson 4033a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4034a266c7d5SChris Wilson { 4035fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4036bbba0a97SChris Wilson u32 enable_mask; 4037a266c7d5SChris Wilson u32 error_mask; 4038a266c7d5SChris Wilson 4039a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4040bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4041adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4042bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4043bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4044bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4045bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4046bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4047bbba0a97SChris Wilson 4048bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 404921ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 405021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4051bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4052bbba0a97SChris Wilson 405391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4054bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4055a266c7d5SChris Wilson 4056b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4057b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4058d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4059755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4060755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4061755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4062d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4063a266c7d5SChris Wilson 4064a266c7d5SChris Wilson /* 4065a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4066a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4067a266c7d5SChris Wilson */ 406891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4069a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4070a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4071a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4072a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4073a266c7d5SChris Wilson } else { 4074a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4075a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4076a266c7d5SChris Wilson } 4077a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4078a266c7d5SChris Wilson 4079a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4080a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4081a266c7d5SChris Wilson POSTING_READ(IER); 4082a266c7d5SChris Wilson 40830706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 408420afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 408520afbda2SDaniel Vetter 408691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 408720afbda2SDaniel Vetter 408820afbda2SDaniel Vetter return 0; 408920afbda2SDaniel Vetter } 409020afbda2SDaniel Vetter 409191d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 409220afbda2SDaniel Vetter { 409320afbda2SDaniel Vetter u32 hotplug_en; 409420afbda2SDaniel Vetter 409567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4096b5ea2d56SDaniel Vetter 4097adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4098e5868a31SEgbert Eich /* enable bits are the same for all generations */ 409991d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4100a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4101a266c7d5SChris Wilson to generate a spurious hotplug event about three 4102a266c7d5SChris Wilson seconds later. So just do it once. 4103a266c7d5SChris Wilson */ 410491d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4105a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4106a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4107a266c7d5SChris Wilson 4108a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 41090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4110f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4111f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4112f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 41130706f17cSEgbert Eich hotplug_en); 4114a266c7d5SChris Wilson } 4115a266c7d5SChris Wilson 4116ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4117a266c7d5SChris Wilson { 411845a83f84SDaniel Vetter struct drm_device *dev = arg; 4119fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4120a266c7d5SChris Wilson u32 iir, new_iir; 4121a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4122a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 412321ad8330SVille Syrjälä u32 flip_mask = 412421ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 412521ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4126a266c7d5SChris Wilson 41272dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41282dd2a883SImre Deak return IRQ_NONE; 41292dd2a883SImre Deak 41301f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41311f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41321f814dacSImre Deak 4133a266c7d5SChris Wilson iir = I915_READ(IIR); 4134a266c7d5SChris Wilson 4135a266c7d5SChris Wilson for (;;) { 4136501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 41372c8ba29fSChris Wilson bool blc_event = false; 41382c8ba29fSChris Wilson 4139a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4140a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4141a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4142a266c7d5SChris Wilson * interrupts (for non-MSI). 4143a266c7d5SChris Wilson */ 4144222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4145a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4146aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4147a266c7d5SChris Wilson 4148055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4149f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4150a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4151a266c7d5SChris Wilson 4152a266c7d5SChris Wilson /* 4153a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4154a266c7d5SChris Wilson */ 4155a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4156a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4157501e01d7SVille Syrjälä irq_received = true; 4158a266c7d5SChris Wilson } 4159a266c7d5SChris Wilson } 4160222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4161a266c7d5SChris Wilson 4162a266c7d5SChris Wilson if (!irq_received) 4163a266c7d5SChris Wilson break; 4164a266c7d5SChris Wilson 4165a266c7d5SChris Wilson ret = IRQ_HANDLED; 4166a266c7d5SChris Wilson 4167a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 41681ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 41691ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 41701ae3c34cSVille Syrjälä if (hotplug_status) 417191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 41721ae3c34cSVille Syrjälä } 4173a266c7d5SChris Wilson 417421ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4175a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4176a266c7d5SChris Wilson 4177a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41783b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4179a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 41803b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4181a266c7d5SChris Wilson 4182055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41835a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 41845a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 41855a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4186a266c7d5SChris Wilson 4187a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4188a266c7d5SChris Wilson blc_event = true; 41894356d586SDaniel Vetter 41904356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 419191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4192a266c7d5SChris Wilson 41931f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 41941f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 41952d9d2b0bSVille Syrjälä } 4196a266c7d5SChris Wilson 4197a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 419891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4199a266c7d5SChris Wilson 4200515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 420191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4202515ac2bbSDaniel Vetter 4203a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4204a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4205a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4206a266c7d5SChris Wilson * we would never get another interrupt. 4207a266c7d5SChris Wilson * 4208a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4209a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4210a266c7d5SChris Wilson * another one. 4211a266c7d5SChris Wilson * 4212a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4213a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4214a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4215a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4216a266c7d5SChris Wilson * stray interrupts. 4217a266c7d5SChris Wilson */ 4218a266c7d5SChris Wilson iir = new_iir; 4219a266c7d5SChris Wilson } 4220a266c7d5SChris Wilson 42211f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42221f814dacSImre Deak 4223a266c7d5SChris Wilson return ret; 4224a266c7d5SChris Wilson } 4225a266c7d5SChris Wilson 4226a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4227a266c7d5SChris Wilson { 4228fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4229a266c7d5SChris Wilson int pipe; 4230a266c7d5SChris Wilson 4231a266c7d5SChris Wilson if (!dev_priv) 4232a266c7d5SChris Wilson return; 4233a266c7d5SChris Wilson 42340706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4235a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4236a266c7d5SChris Wilson 4237a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4238055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4239a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4240a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4241a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4242a266c7d5SChris Wilson 4243055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4244a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4245a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4246a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4247a266c7d5SChris Wilson } 4248a266c7d5SChris Wilson 4249fca52a55SDaniel Vetter /** 4250fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4251fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4252fca52a55SDaniel Vetter * 4253fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4254fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4255fca52a55SDaniel Vetter */ 4256b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4257f71d4af4SJesse Barnes { 425891c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 42598b2e326dSChris Wilson 426077913b39SJani Nikula intel_hpd_init_work(dev_priv); 426177913b39SJani Nikula 4262c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4263a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 42648b2e326dSChris Wilson 42654805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 426626705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 426726705e20SSagar Arun Kamble 4268a6706b45SDeepak S /* Let's track the enabled rps events */ 4269666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 42706c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4271e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 427231685c25SDeepak S else 4273a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4274a6706b45SDeepak S 42751800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 42761800ad25SSagar Arun Kamble 42771800ad25SSagar Arun Kamble /* 42781800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 42791800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 42801800ad25SSagar Arun Kamble * 42811800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 42821800ad25SSagar Arun Kamble */ 42831800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 42841800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 42851800ad25SSagar Arun Kamble 42861800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 4287b20e3cfeSDave Gordon dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC; 42881800ad25SSagar Arun Kamble 42899735b04dSSagar Arun Kamble /* 42909735b04dSSagar Arun Kamble * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all 42919735b04dSSagar Arun Kamble * (unmasked) PM interrupts to the GuC. All other bits of this 42929735b04dSSagar Arun Kamble * register *disable* generation of a specific interrupt. 42939735b04dSSagar Arun Kamble * 42949735b04dSSagar Arun Kamble * 'pm_intr_keep' indicates bits that are NOT to be set when 42959735b04dSSagar Arun Kamble * writing to the PM interrupt mask register, i.e. interrupts 42969735b04dSSagar Arun Kamble * that must not be disabled. 42979735b04dSSagar Arun Kamble * 42989735b04dSSagar Arun Kamble * If the GuC is handling these interrupts, then we must not let 42999735b04dSSagar Arun Kamble * the PM code disable ANY interrupt that the GuC is expecting. 43009735b04dSSagar Arun Kamble * So for each ENABLED (0) bit in this register, we must SET the 43019735b04dSSagar Arun Kamble * bit in pm_intr_keep so that it's left enabled for the GuC. 43029735b04dSSagar Arun Kamble * GuC needs ARAT expired interrupt unmasked hence it is set in 43039735b04dSSagar Arun Kamble * pm_intr_keep. 43049735b04dSSagar Arun Kamble * 43059735b04dSSagar Arun Kamble * Here we CLEAR REDIRECT_TO_GUC bit in pm_intr_keep, which will 43069735b04dSSagar Arun Kamble * result in the register bit being left SET! 43079735b04dSSagar Arun Kamble */ 43089735b04dSSagar Arun Kamble if (HAS_GUC_SCHED(dev_priv)) { 43099735b04dSSagar Arun Kamble dev_priv->rps.pm_intr_keep |= ARAT_EXPIRED_INTRMSK; 43109735b04dSSagar Arun Kamble dev_priv->rps.pm_intr_keep &= ~GEN8_PMINTR_REDIRECT_TO_GUC; 43119735b04dSSagar Arun Kamble } 43129735b04dSSagar Arun Kamble 4313b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43144194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 43154cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4316b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4317f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4318fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4319391f75e2SVille Syrjälä } else { 4320391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4321391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4322f71d4af4SJesse Barnes } 4323f71d4af4SJesse Barnes 432421da2700SVille Syrjälä /* 432521da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 432621da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 432721da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 432821da2700SVille Syrjälä */ 4329b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 433021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 433121da2700SVille Syrjälä 4332262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4333262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4334262fd485SChris Wilson * special care to avoid writing any of the display block registers 4335262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4336262fd485SChris Wilson * in this case to the runtime pm. 4337262fd485SChris Wilson */ 4338262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4339262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4340262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4341262fd485SChris Wilson 4342317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4343317eaa95SLyude 4344f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4345f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4346f71d4af4SJesse Barnes 4347b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 434843f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 434943f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 435043f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 435143f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 435286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 435386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 435443f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4355b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43567e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43577e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 43587e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43597e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 436086e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 436186e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4362fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4363b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4364abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4365723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4366abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4367abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4368abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4369abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4370cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4371e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 43726e266956STvrtko Ursulin else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 43736dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 43746dbf30ceSVille Syrjälä else 43753a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 43766e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4377f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4378723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4379f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4380f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4381f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4382f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4383e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4384f71d4af4SJesse Barnes } else { 43857e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4386c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4387c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4388c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4389c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 439086e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 439186e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 43927e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4393a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4394a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4395a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4396a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 439786e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 439886e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4399c2798b19SChris Wilson } else { 4400a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4401a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4402a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4403a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 440486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 440586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4406c2798b19SChris Wilson } 4407778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4408778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4409f71d4af4SJesse Barnes } 4410f71d4af4SJesse Barnes } 441120afbda2SDaniel Vetter 4412fca52a55SDaniel Vetter /** 4413fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4414fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4415fca52a55SDaniel Vetter * 4416fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4417fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4418fca52a55SDaniel Vetter * 4419fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4420fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4421fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4422fca52a55SDaniel Vetter */ 44232aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44242aeb7d3aSDaniel Vetter { 44252aeb7d3aSDaniel Vetter /* 44262aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44272aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44282aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44292aeb7d3aSDaniel Vetter */ 44302aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 44312aeb7d3aSDaniel Vetter 443291c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 44332aeb7d3aSDaniel Vetter } 44342aeb7d3aSDaniel Vetter 4435fca52a55SDaniel Vetter /** 4436fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4437fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4438fca52a55SDaniel Vetter * 4439fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4440fca52a55SDaniel Vetter * resources acquired in the init functions. 4441fca52a55SDaniel Vetter */ 44422aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44432aeb7d3aSDaniel Vetter { 444491c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 44452aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 44462aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 44472aeb7d3aSDaniel Vetter } 44482aeb7d3aSDaniel Vetter 4449fca52a55SDaniel Vetter /** 4450fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4451fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4452fca52a55SDaniel Vetter * 4453fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4454fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4455fca52a55SDaniel Vetter */ 4456b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4457c67a470bSPaulo Zanoni { 445891c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 44592aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 446091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4461c67a470bSPaulo Zanoni } 4462c67a470bSPaulo Zanoni 4463fca52a55SDaniel Vetter /** 4464fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4465fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4466fca52a55SDaniel Vetter * 4467fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4468fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4469fca52a55SDaniel Vetter */ 4470b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4471c67a470bSPaulo Zanoni { 44722aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 447391c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 447491c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4475c67a470bSPaulo Zanoni } 4476