xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 56299fb7d9047cc1d25362827073b2ac0984ed21)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
1830706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
2254bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
25343eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
305edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
343f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
352f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
362f4e9af4fSAkash Goel 	assert_spin_locked(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
39359d02a1fSImre Deak {
3941800ad25SSagar Arun Kamble 	return (mask & ~dev_priv->rps.pm_intr_keep);
39559d02a1fSImre Deak }
39659d02a1fSImre Deak 
39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
398b900b949SImre Deak {
399f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400f2a91d1aSChris Wilson 		return;
401f2a91d1aSChris Wilson 
402d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
403d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
4049939fba2SImre Deak 
405b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4069939fba2SImre Deak 
407f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40858072ccbSImre Deak 
40958072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
41091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
411c33d247dSChris Wilson 
412c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
413c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
414c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
415c33d247dSChris Wilson 	 * state of the worker can be discarded.
416c33d247dSChris Wilson 	 */
417c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
418c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
419b900b949SImre Deak }
420b900b949SImre Deak 
42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
42226705e20SSagar Arun Kamble {
42326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42426705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble }
42726705e20SSagar Arun Kamble 
42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42926705e20SSagar Arun Kamble {
43026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43126705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
43226705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
43326705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
43426705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43526705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43626705e20SSagar Arun Kamble 	}
43726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble }
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
44126705e20SSagar Arun Kamble {
44226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44626705e20SSagar Arun Kamble 
44726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44826705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44926705e20SSagar Arun Kamble 
45026705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
45126705e20SSagar Arun Kamble }
45226705e20SSagar Arun Kamble 
4530961021aSBen Widawsky /**
4543a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4553a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4563a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4573a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4583a3b3c7dSVille Syrjälä  */
4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4603a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4613a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4623a3b3c7dSVille Syrjälä {
4633a3b3c7dSVille Syrjälä 	uint32_t new_val;
4643a3b3c7dSVille Syrjälä 	uint32_t old_val;
4653a3b3c7dSVille Syrjälä 
4663a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4713a3b3c7dSVille Syrjälä 		return;
4723a3b3c7dSVille Syrjälä 
4733a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4743a3b3c7dSVille Syrjälä 
4753a3b3c7dSVille Syrjälä 	new_val = old_val;
4763a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4773a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4783a3b3c7dSVille Syrjälä 
4793a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4803a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4813a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4823a3b3c7dSVille Syrjälä 	}
4833a3b3c7dSVille Syrjälä }
4843a3b3c7dSVille Syrjälä 
4853a3b3c7dSVille Syrjälä /**
486013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
487013d3752SVille Syrjälä  * @dev_priv: driver private
488013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
489013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
490013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
491013d3752SVille Syrjälä  */
492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493013d3752SVille Syrjälä 			 enum pipe pipe,
494013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
495013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
496013d3752SVille Syrjälä {
497013d3752SVille Syrjälä 	uint32_t new_val;
498013d3752SVille Syrjälä 
499013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
502013d3752SVille Syrjälä 
503013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504013d3752SVille Syrjälä 		return;
505013d3752SVille Syrjälä 
506013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
507013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
508013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
509013d3752SVille Syrjälä 
510013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
511013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
512013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514013d3752SVille Syrjälä 	}
515013d3752SVille Syrjälä }
516013d3752SVille Syrjälä 
517013d3752SVille Syrjälä /**
518fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
519fee884edSDaniel Vetter  * @dev_priv: driver private
520fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
521fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
522fee884edSDaniel Vetter  */
52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
525fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
526fee884edSDaniel Vetter {
527fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
528fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
529fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
530fee884edSDaniel Vetter 
53115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
53215a17aaeSDaniel Vetter 
533fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
534fee884edSDaniel Vetter 
5359df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
536c67a470bSPaulo Zanoni 		return;
537c67a470bSPaulo Zanoni 
538fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
539fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
540fee884edSDaniel Vetter }
5418664281bSPaulo Zanoni 
542b5ea642aSDaniel Vetter static void
543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5457c463586SKeith Packard {
546f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
547755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5487c463586SKeith Packard 
549b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
550d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
551b79480baSDaniel Vetter 
55204feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
55304feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
55404feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55504feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
556755e9019SImre Deak 		return;
557755e9019SImre Deak 
558755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55946c06a30SVille Syrjälä 		return;
56046c06a30SVille Syrjälä 
56191d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
56291d181ddSImre Deak 
5637c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
564755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56546c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5663143a2bfSChris Wilson 	POSTING_READ(reg);
5677c463586SKeith Packard }
5687c463586SKeith Packard 
569b5ea642aSDaniel Vetter static void
570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5727c463586SKeith Packard {
573f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
574755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5757c463586SKeith Packard 
576b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
577d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
578b79480baSDaniel Vetter 
57904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
58004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
58104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
58204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
58346c06a30SVille Syrjälä 		return;
58446c06a30SVille Syrjälä 
585755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
586755e9019SImre Deak 		return;
587755e9019SImre Deak 
58891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58991d181ddSImre Deak 
590755e9019SImre Deak 	pipestat &= ~enable_mask;
59146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5923143a2bfSChris Wilson 	POSTING_READ(reg);
5937c463586SKeith Packard }
5947c463586SKeith Packard 
59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59610c59c51SImre Deak {
59710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59810c59c51SImre Deak 
59910c59c51SImre Deak 	/*
600724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
601724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
60210c59c51SImre Deak 	 */
60310c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
60410c59c51SImre Deak 		return 0;
605724a6905SVille Syrjälä 	/*
606724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
608724a6905SVille Syrjälä 	 */
609724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610724a6905SVille Syrjälä 		return 0;
61110c59c51SImre Deak 
61210c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
61310c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
61410c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61510c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61610c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61710c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61810c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61910c59c51SImre Deak 
62010c59c51SImre Deak 	return enable_mask;
62110c59c51SImre Deak }
62210c59c51SImre Deak 
623755e9019SImre Deak void
624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625755e9019SImre Deak 		     u32 status_mask)
626755e9019SImre Deak {
627755e9019SImre Deak 	u32 enable_mask;
628755e9019SImre Deak 
629666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63091c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
63110c59c51SImre Deak 							   status_mask);
63210c59c51SImre Deak 	else
633755e9019SImre Deak 		enable_mask = status_mask << 16;
634755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635755e9019SImre Deak }
636755e9019SImre Deak 
637755e9019SImre Deak void
638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639755e9019SImre Deak 		      u32 status_mask)
640755e9019SImre Deak {
641755e9019SImre Deak 	u32 enable_mask;
642755e9019SImre Deak 
643666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
64491c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64510c59c51SImre Deak 							   status_mask);
64610c59c51SImre Deak 	else
647755e9019SImre Deak 		enable_mask = status_mask << 16;
648755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649755e9019SImre Deak }
650755e9019SImre Deak 
651c0e09200SDave Airlie /**
652f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
65314bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
65401c66889SZhao Yakui  */
65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65601c66889SZhao Yakui {
65791d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
658f49e38ddSJani Nikula 		return;
659f49e38ddSJani Nikula 
66013321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
66101c66889SZhao Yakui 
662755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
66391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6643b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
665755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6661ec14ad3SChris Wilson 
66713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66801c66889SZhao Yakui }
66901c66889SZhao Yakui 
670f75f3746SVille Syrjälä /*
671f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
672f75f3746SVille Syrjälä  * around the vertical blanking period.
673f75f3746SVille Syrjälä  *
674f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
675f75f3746SVille Syrjälä  *  vblank_start >= 3
676f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
677f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
678f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
679f75f3746SVille Syrjälä  *
680f75f3746SVille Syrjälä  *           start of vblank:
681f75f3746SVille Syrjälä  *           latch double buffered registers
682f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
683f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
684f75f3746SVille Syrjälä  *           |
685f75f3746SVille Syrjälä  *           |          frame start:
686f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
687f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
688f75f3746SVille Syrjälä  *           |          |
689f75f3746SVille Syrjälä  *           |          |  start of vsync:
690f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
691f75f3746SVille Syrjälä  *           |          |  |
692f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
693f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
694f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
695f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
696f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699f75f3746SVille Syrjälä  *       |          |                                         |
700f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
701f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
702f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
703f75f3746SVille Syrjälä  *
704f75f3746SVille Syrjälä  * x  = horizontal active
705f75f3746SVille Syrjälä  * _  = horizontal blanking
706f75f3746SVille Syrjälä  * hs = horizontal sync
707f75f3746SVille Syrjälä  * va = vertical active
708f75f3746SVille Syrjälä  * vb = vertical blanking
709f75f3746SVille Syrjälä  * vs = vertical sync
710f75f3746SVille Syrjälä  * vbs = vblank_start (number)
711f75f3746SVille Syrjälä  *
712f75f3746SVille Syrjälä  * Summary:
713f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
714f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
715f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
716f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
717f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
718f75f3746SVille Syrjälä  */
719f75f3746SVille Syrjälä 
72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
72142f52ef8SKeith Packard  * we use as a pipe index
72242f52ef8SKeith Packard  */
72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7240a3e67a4SJesse Barnes {
725fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
726f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7270b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
72898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
72998187836SVille Syrjälä 								pipe);
730fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7330b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7340b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7350b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7360b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
737391f75e2SVille Syrjälä 
7380b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7390b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7400b2a8e09SVille Syrjälä 
7410b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7420b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7430b2a8e09SVille Syrjälä 
7449db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7459db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7465eddb70bSChris Wilson 
7470a3e67a4SJesse Barnes 	/*
7480a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7490a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7500a3e67a4SJesse Barnes 	 * register.
7510a3e67a4SJesse Barnes 	 */
7520a3e67a4SJesse Barnes 	do {
7535eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
754391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7555eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7560a3e67a4SJesse Barnes 	} while (high1 != high2);
7570a3e67a4SJesse Barnes 
7585eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
759391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7605eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
761391f75e2SVille Syrjälä 
762391f75e2SVille Syrjälä 	/*
763391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
764391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
765391f75e2SVille Syrjälä 	 * counter against vblank start.
766391f75e2SVille Syrjälä 	 */
767edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7680a3e67a4SJesse Barnes }
7690a3e67a4SJesse Barnes 
770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7719880b7a5SJesse Barnes {
772fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7739880b7a5SJesse Barnes 
774649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7759880b7a5SJesse Barnes }
7769880b7a5SJesse Barnes 
77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779a225f079SVille Syrjälä {
780a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
781fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
782fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
783a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78480715b2fSVille Syrjälä 	int position, vtotal;
785a225f079SVille Syrjälä 
78680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
787a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788a225f079SVille Syrjälä 		vtotal /= 2;
789a225f079SVille Syrjälä 
79091d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79175aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
792a225f079SVille Syrjälä 	else
79375aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
794a225f079SVille Syrjälä 
795a225f079SVille Syrjälä 	/*
79641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
79741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
79841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
79941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80041b578fbSJesse Barnes 	 *
80141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
80541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
80641b578fbSJesse Barnes 	 */
80791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
80841b578fbSJesse Barnes 		int i, temp;
80941b578fbSJesse Barnes 
81041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81141b578fbSJesse Barnes 			udelay(1);
81241b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
81341b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
81441b578fbSJesse Barnes 			if (temp != position) {
81541b578fbSJesse Barnes 				position = temp;
81641b578fbSJesse Barnes 				break;
81741b578fbSJesse Barnes 			}
81841b578fbSJesse Barnes 		}
81941b578fbSJesse Barnes 	}
82041b578fbSJesse Barnes 
82141b578fbSJesse Barnes 	/*
82280715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82380715b2fSVille Syrjälä 	 * scanline_offset adjustment.
824a225f079SVille Syrjälä 	 */
82580715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
826a225f079SVille Syrjälä }
827a225f079SVille Syrjälä 
82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
829abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
8303bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
8313bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
8320af7e4dfSMario Kleiner {
833fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83498187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83598187836SVille Syrjälä 								pipe);
8363aa18df8SVille Syrjälä 	int position;
83778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8380af7e4dfSMario Kleiner 	bool in_vbl = true;
8390af7e4dfSMario Kleiner 	int ret = 0;
840ad3543edSMario Kleiner 	unsigned long irqflags;
8410af7e4dfSMario Kleiner 
842fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8430af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8449db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8450af7e4dfSMario Kleiner 		return 0;
8460af7e4dfSMario Kleiner 	}
8470af7e4dfSMario Kleiner 
848c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
84978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
850c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
851c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
852c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8530af7e4dfSMario Kleiner 
854d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
856d31faf65SVille Syrjälä 		vbl_end /= 2;
857d31faf65SVille Syrjälä 		vtotal /= 2;
858d31faf65SVille Syrjälä 	}
859d31faf65SVille Syrjälä 
860c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861c2baf4b7SVille Syrjälä 
862ad3543edSMario Kleiner 	/*
863ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
864ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
865ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
866ad3543edSMario Kleiner 	 */
867ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868ad3543edSMario Kleiner 
869ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870ad3543edSMario Kleiner 
871ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
872ad3543edSMario Kleiner 	if (stime)
873ad3543edSMario Kleiner 		*stime = ktime_get();
874ad3543edSMario Kleiner 
87591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8760af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8770af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8780af7e4dfSMario Kleiner 		 */
879a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8800af7e4dfSMario Kleiner 	} else {
8810af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8820af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8830af7e4dfSMario Kleiner 		 * scanout position.
8840af7e4dfSMario Kleiner 		 */
88575aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8860af7e4dfSMario Kleiner 
8873aa18df8SVille Syrjälä 		/* convert to pixel counts */
8883aa18df8SVille Syrjälä 		vbl_start *= htotal;
8893aa18df8SVille Syrjälä 		vbl_end *= htotal;
8903aa18df8SVille Syrjälä 		vtotal *= htotal;
89178e8fc6bSVille Syrjälä 
89278e8fc6bSVille Syrjälä 		/*
8937e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8947e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8957e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8967e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8977e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8987e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8997e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9007e78f1cbSVille Syrjälä 		 */
9017e78f1cbSVille Syrjälä 		if (position >= vtotal)
9027e78f1cbSVille Syrjälä 			position = vtotal - 1;
9037e78f1cbSVille Syrjälä 
9047e78f1cbSVille Syrjälä 		/*
90578e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90678e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90778e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90878e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
90978e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91078e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91178e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91278e8fc6bSVille Syrjälä 		 */
91378e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9143aa18df8SVille Syrjälä 	}
9153aa18df8SVille Syrjälä 
916ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
917ad3543edSMario Kleiner 	if (etime)
918ad3543edSMario Kleiner 		*etime = ktime_get();
919ad3543edSMario Kleiner 
920ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921ad3543edSMario Kleiner 
922ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923ad3543edSMario Kleiner 
9243aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9253aa18df8SVille Syrjälä 
9263aa18df8SVille Syrjälä 	/*
9273aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9283aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9293aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9303aa18df8SVille Syrjälä 	 * up since vbl_end.
9313aa18df8SVille Syrjälä 	 */
9323aa18df8SVille Syrjälä 	if (position >= vbl_start)
9333aa18df8SVille Syrjälä 		position -= vbl_end;
9343aa18df8SVille Syrjälä 	else
9353aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9363aa18df8SVille Syrjälä 
93791d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9383aa18df8SVille Syrjälä 		*vpos = position;
9393aa18df8SVille Syrjälä 		*hpos = 0;
9403aa18df8SVille Syrjälä 	} else {
9410af7e4dfSMario Kleiner 		*vpos = position / htotal;
9420af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9430af7e4dfSMario Kleiner 	}
9440af7e4dfSMario Kleiner 
9450af7e4dfSMario Kleiner 	/* In vblank? */
9460af7e4dfSMario Kleiner 	if (in_vbl)
9473d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
9480af7e4dfSMario Kleiner 
9490af7e4dfSMario Kleiner 	return ret;
9500af7e4dfSMario Kleiner }
9510af7e4dfSMario Kleiner 
952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
953a225f079SVille Syrjälä {
954fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955a225f079SVille Syrjälä 	unsigned long irqflags;
956a225f079SVille Syrjälä 	int position;
957a225f079SVille Syrjälä 
958a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
960a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961a225f079SVille Syrjälä 
962a225f079SVille Syrjälä 	return position;
963a225f079SVille Syrjälä }
964a225f079SVille Syrjälä 
96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9660af7e4dfSMario Kleiner 			      int *max_error,
9670af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9680af7e4dfSMario Kleiner 			      unsigned flags)
9690af7e4dfSMario Kleiner {
970b91eb5ccSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
971e2af48c6SVille Syrjälä 	struct intel_crtc *crtc;
9720af7e4dfSMario Kleiner 
973b91eb5ccSVille Syrjälä 	if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
97488e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9750af7e4dfSMario Kleiner 		return -EINVAL;
9760af7e4dfSMario Kleiner 	}
9770af7e4dfSMario Kleiner 
9780af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
979b91eb5ccSVille Syrjälä 	crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
9804041b853SChris Wilson 	if (crtc == NULL) {
98188e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9824041b853SChris Wilson 		return -EINVAL;
9834041b853SChris Wilson 	}
9844041b853SChris Wilson 
985e2af48c6SVille Syrjälä 	if (!crtc->base.hwmode.crtc_clock) {
98688e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9874041b853SChris Wilson 		return -EBUSY;
9884041b853SChris Wilson 	}
9890af7e4dfSMario Kleiner 
9900af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9914041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9924041b853SChris Wilson 						     vblank_time, flags,
993e2af48c6SVille Syrjälä 						     &crtc->base.hwmode);
9940af7e4dfSMario Kleiner }
9950af7e4dfSMario Kleiner 
99691d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
997f97108d1SJesse Barnes {
998b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9999270388eSDaniel Vetter 	u8 new_delay;
10009270388eSDaniel Vetter 
1001d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1002f97108d1SJesse Barnes 
100373edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
100473edd18fSDaniel Vetter 
100520e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10069270388eSDaniel Vetter 
10077648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1008b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1009b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1010f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1011f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1012f97108d1SJesse Barnes 
1013f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1014b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
101520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
101620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
101720e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
101820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1019b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
102020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
102120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
102220e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
102320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1024f97108d1SJesse Barnes 	}
1025f97108d1SJesse Barnes 
102691d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
102720e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1028f97108d1SJesse Barnes 
1029d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10309270388eSDaniel Vetter 
1031f97108d1SJesse Barnes 	return;
1032f97108d1SJesse Barnes }
1033f97108d1SJesse Barnes 
10340bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1035549f7365SChris Wilson {
1036*56299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
1037*56299fb7SChris Wilson 	struct intel_wait *wait;
1038dffabc8fSTvrtko Ursulin 
10392246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1040538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
1041*56299fb7SChris Wilson 
1042*56299fb7SChris Wilson 	rcu_read_lock();
1043*56299fb7SChris Wilson 
1044*56299fb7SChris Wilson 	spin_lock(&engine->breadcrumbs.lock);
1045*56299fb7SChris Wilson 	wait = engine->breadcrumbs.first_wait;
1046*56299fb7SChris Wilson 	if (wait) {
1047*56299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
1048*56299fb7SChris Wilson 		 * requests after waiting on our own requests. To
1049*56299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
1050*56299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
1051*56299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
1052*56299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
1053*56299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
1054*56299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
1055*56299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
1056*56299fb7SChris Wilson 		 * and many waiters.
1057*56299fb7SChris Wilson 		 */
1058*56299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1059*56299fb7SChris Wilson 				      wait->seqno))
1060*56299fb7SChris Wilson 			rq = wait->request;
1061*56299fb7SChris Wilson 
1062*56299fb7SChris Wilson 		wake_up_process(wait->tsk);
1063*56299fb7SChris Wilson 	}
1064*56299fb7SChris Wilson 	spin_unlock(&engine->breadcrumbs.lock);
1065*56299fb7SChris Wilson 
1066*56299fb7SChris Wilson 	if (rq)
1067*56299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
1068*56299fb7SChris Wilson 
1069*56299fb7SChris Wilson 	rcu_read_unlock();
1070*56299fb7SChris Wilson 
1071*56299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1072549f7365SChris Wilson }
1073549f7365SChris Wilson 
107443cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
107543cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
107631685c25SDeepak S {
107743cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
107843cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
107943cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
108031685c25SDeepak S }
108131685c25SDeepak S 
108243cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
108343cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
108443cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
108543cf3bf0SChris Wilson 			 int threshold)
108631685c25SDeepak S {
108743cf3bf0SChris Wilson 	u64 time, c0;
10887bad74d5SVille Syrjälä 	unsigned int mul = 100;
108931685c25SDeepak S 
109043cf3bf0SChris Wilson 	if (old->cz_clock == 0)
109143cf3bf0SChris Wilson 		return false;
109231685c25SDeepak S 
10937bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10947bad74d5SVille Syrjälä 		mul <<= 8;
10957bad74d5SVille Syrjälä 
109643cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10977bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
109831685c25SDeepak S 
109943cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
110043cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
110143cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
110243cf3bf0SChris Wilson 	 */
110343cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
110443cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
11057bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
110631685c25SDeepak S 
110743cf3bf0SChris Wilson 	return c0 >= time;
110831685c25SDeepak S }
110931685c25SDeepak S 
111043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
111143cf3bf0SChris Wilson {
111243cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
111343cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
111443cf3bf0SChris Wilson }
111543cf3bf0SChris Wilson 
111643cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
111743cf3bf0SChris Wilson {
111843cf3bf0SChris Wilson 	struct intel_rps_ei now;
111943cf3bf0SChris Wilson 	u32 events = 0;
112043cf3bf0SChris Wilson 
11216f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
112243cf3bf0SChris Wilson 		return 0;
112343cf3bf0SChris Wilson 
112443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
112543cf3bf0SChris Wilson 	if (now.cz_clock == 0)
112643cf3bf0SChris Wilson 		return 0;
112731685c25SDeepak S 
112843cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
112943cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
113043cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
11318fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
113243cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
113343cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
113431685c25SDeepak S 	}
113531685c25SDeepak S 
113643cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
113743cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
113843cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
11398fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
114043cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
114143cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
114243cf3bf0SChris Wilson 	}
114343cf3bf0SChris Wilson 
114443cf3bf0SChris Wilson 	return events;
114531685c25SDeepak S }
114631685c25SDeepak S 
1147f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1148f5a4c67dSChris Wilson {
1149e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
11503b3f1650SAkash Goel 	enum intel_engine_id id;
1151f5a4c67dSChris Wilson 
11523b3f1650SAkash Goel 	for_each_engine(engine, dev_priv, id)
1153688e6c72SChris Wilson 		if (intel_engine_has_waiter(engine))
1154f5a4c67dSChris Wilson 			return true;
1155f5a4c67dSChris Wilson 
1156f5a4c67dSChris Wilson 	return false;
1157f5a4c67dSChris Wilson }
1158f5a4c67dSChris Wilson 
11594912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11603b8d8d91SJesse Barnes {
11612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11622d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
11638d3afd7dSChris Wilson 	bool client_boost;
11648d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1165edbfdb45SPaulo Zanoni 	u32 pm_iir;
11663b8d8d91SJesse Barnes 
116759cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1168d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1169d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1170d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1171d4d70aa5SImre Deak 		return;
1172d4d70aa5SImre Deak 	}
11731f814dacSImre Deak 
1174c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1175c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1176a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1177f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11788d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
11798d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
118059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11814912d041SBen Widawsky 
118260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1183a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
118460611c13SPaulo Zanoni 
11858d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
1186c33d247dSChris Wilson 		return;
11873b8d8d91SJesse Barnes 
11884fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11897b9e0ae6SChris Wilson 
119043cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
119143cf3bf0SChris Wilson 
1192dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1193edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11948d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11958d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
119629ecd78dSChris Wilson 	if (client_boost || any_waiters(dev_priv))
119729ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
119829ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
119929ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
12008d3afd7dSChris Wilson 		adj = 0;
12018d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1202dd75fdc8SChris Wilson 		if (adj > 0)
1203dd75fdc8SChris Wilson 			adj *= 2;
1204edcf284bSChris Wilson 		else /* CHV needs even encode values */
1205edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
12067e79a683SSagar Arun Kamble 
12077e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
12087e79a683SSagar Arun Kamble 			adj = 0;
120929ecd78dSChris Wilson 	} else if (client_boost || any_waiters(dev_priv)) {
1210f5a4c67dSChris Wilson 		adj = 0;
1211dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1212b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1213b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
121417136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1215b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1216dd75fdc8SChris Wilson 		adj = 0;
1217dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1218dd75fdc8SChris Wilson 		if (adj < 0)
1219dd75fdc8SChris Wilson 			adj *= 2;
1220edcf284bSChris Wilson 		else /* CHV needs even encode values */
1221edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
12227e79a683SSagar Arun Kamble 
12237e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
12247e79a683SSagar Arun Kamble 			adj = 0;
1225dd75fdc8SChris Wilson 	} else { /* unknown event */
1226edcf284bSChris Wilson 		adj = 0;
1227dd75fdc8SChris Wilson 	}
12283b8d8d91SJesse Barnes 
1229edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1230edcf284bSChris Wilson 
123179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
123279249636SBen Widawsky 	 * interrupt
123379249636SBen Widawsky 	 */
1234edcf284bSChris Wilson 	new_delay += adj;
12358d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
123627544369SDeepak S 
12379fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
12389fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
12399fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
12409fcee2f7SChris Wilson 	}
12413b8d8d91SJesse Barnes 
12424fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12433b8d8d91SJesse Barnes }
12443b8d8d91SJesse Barnes 
1245e3689190SBen Widawsky 
1246e3689190SBen Widawsky /**
1247e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1248e3689190SBen Widawsky  * occurred.
1249e3689190SBen Widawsky  * @work: workqueue struct
1250e3689190SBen Widawsky  *
1251e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1252e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1253e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1254e3689190SBen Widawsky  */
1255e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1256e3689190SBen Widawsky {
12572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12582d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1259e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
126035a85ac6SBen Widawsky 	char *parity_event[6];
1261e3689190SBen Widawsky 	uint32_t misccpctl;
126235a85ac6SBen Widawsky 	uint8_t slice = 0;
1263e3689190SBen Widawsky 
1264e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1265e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1266e3689190SBen Widawsky 	 * any time we access those registers.
1267e3689190SBen Widawsky 	 */
126891c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1269e3689190SBen Widawsky 
127035a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
127135a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
127235a85ac6SBen Widawsky 		goto out;
127335a85ac6SBen Widawsky 
1274e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1275e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1276e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1277e3689190SBen Widawsky 
127835a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1279f0f59a00SVille Syrjälä 		i915_reg_t reg;
128035a85ac6SBen Widawsky 
128135a85ac6SBen Widawsky 		slice--;
12822d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
128335a85ac6SBen Widawsky 			break;
128435a85ac6SBen Widawsky 
128535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
128635a85ac6SBen Widawsky 
12876fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
128835a85ac6SBen Widawsky 
128935a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1290e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1291e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1292e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1293e3689190SBen Widawsky 
129435a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
129535a85ac6SBen Widawsky 		POSTING_READ(reg);
1296e3689190SBen Widawsky 
1297cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1298e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1299e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1300e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
130135a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
130235a85ac6SBen Widawsky 		parity_event[5] = NULL;
1303e3689190SBen Widawsky 
130491c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1305e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1306e3689190SBen Widawsky 
130735a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
130835a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1309e3689190SBen Widawsky 
131035a85ac6SBen Widawsky 		kfree(parity_event[4]);
1311e3689190SBen Widawsky 		kfree(parity_event[3]);
1312e3689190SBen Widawsky 		kfree(parity_event[2]);
1313e3689190SBen Widawsky 		kfree(parity_event[1]);
1314e3689190SBen Widawsky 	}
1315e3689190SBen Widawsky 
131635a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
131735a85ac6SBen Widawsky 
131835a85ac6SBen Widawsky out:
131935a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13204cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
13212d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
13224cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
132335a85ac6SBen Widawsky 
132491c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
132535a85ac6SBen Widawsky }
132635a85ac6SBen Widawsky 
1327261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1328261e40b8SVille Syrjälä 					       u32 iir)
1329e3689190SBen Widawsky {
1330261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1331e3689190SBen Widawsky 		return;
1332e3689190SBen Widawsky 
1333d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1334261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1335d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1336e3689190SBen Widawsky 
1337261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
133835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
133935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
134035a85ac6SBen Widawsky 
134135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
134235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
134335a85ac6SBen Widawsky 
1344a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1345e3689190SBen Widawsky }
1346e3689190SBen Widawsky 
1347261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1348f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1349f1af8fc1SPaulo Zanoni {
1350f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13513b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1352f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13533b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1354f1af8fc1SPaulo Zanoni }
1355f1af8fc1SPaulo Zanoni 
1356261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1357e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1358e7b4c6b1SDaniel Vetter {
1359f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13603b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1361cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13623b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1363cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13643b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1365e7b4c6b1SDaniel Vetter 
1366cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1367cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1368aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1369aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1370e3689190SBen Widawsky 
1371261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1372261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1373e7b4c6b1SDaniel Vetter }
1374e7b4c6b1SDaniel Vetter 
1375fbcc1a0cSNick Hoath static __always_inline void
13760bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1377fbcc1a0cSNick Hoath {
1378fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
13790bc40be8STvrtko Ursulin 		notify_ring(engine);
1380f747026cSChris Wilson 
1381f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1382f747026cSChris Wilson 		set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
1383f747026cSChris Wilson 		tasklet_hi_schedule(&engine->irq_tasklet);
1384f747026cSChris Wilson 	}
1385fbcc1a0cSNick Hoath }
1386fbcc1a0cSNick Hoath 
1387e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1388e30e251aSVille Syrjälä 				   u32 master_ctl,
1389e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1390abd58f01SBen Widawsky {
1391abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1392abd58f01SBen Widawsky 
1393abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1394e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1395e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1396e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1397abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1398abd58f01SBen Widawsky 		} else
1399abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1400abd58f01SBen Widawsky 	}
1401abd58f01SBen Widawsky 
140285f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1403e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1404e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1405e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1406abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1407abd58f01SBen Widawsky 		} else
1408abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1409abd58f01SBen Widawsky 	}
1410abd58f01SBen Widawsky 
141174cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1412e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1413e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1414e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
141574cdb337SChris Wilson 			ret = IRQ_HANDLED;
141674cdb337SChris Wilson 		} else
141774cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
141874cdb337SChris Wilson 	}
141974cdb337SChris Wilson 
142026705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1421e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
142226705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
142326705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1424cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
142526705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
142626705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
142738cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
14280961021aSBen Widawsky 		} else
14290961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14300961021aSBen Widawsky 	}
14310961021aSBen Widawsky 
1432abd58f01SBen Widawsky 	return ret;
1433abd58f01SBen Widawsky }
1434abd58f01SBen Widawsky 
1435e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1436e30e251aSVille Syrjälä 				u32 gt_iir[4])
1437e30e251aSVille Syrjälä {
1438e30e251aSVille Syrjälä 	if (gt_iir[0]) {
14393b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1440e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
14413b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1442e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1443e30e251aSVille Syrjälä 	}
1444e30e251aSVille Syrjälä 
1445e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14463b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1447e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14483b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1449e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1450e30e251aSVille Syrjälä 	}
1451e30e251aSVille Syrjälä 
1452e30e251aSVille Syrjälä 	if (gt_iir[3])
14533b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1454e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1455e30e251aSVille Syrjälä 
1456e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1457e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
145826705e20SSagar Arun Kamble 
145926705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
146026705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1461e30e251aSVille Syrjälä }
1462e30e251aSVille Syrjälä 
146363c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
146463c88d22SImre Deak {
146563c88d22SImre Deak 	switch (port) {
146663c88d22SImre Deak 	case PORT_A:
1467195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
146863c88d22SImre Deak 	case PORT_B:
146963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
147063c88d22SImre Deak 	case PORT_C:
147163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
147263c88d22SImre Deak 	default:
147363c88d22SImre Deak 		return false;
147463c88d22SImre Deak 	}
147563c88d22SImre Deak }
147663c88d22SImre Deak 
14776dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14786dbf30ceSVille Syrjälä {
14796dbf30ceSVille Syrjälä 	switch (port) {
14806dbf30ceSVille Syrjälä 	case PORT_E:
14816dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14826dbf30ceSVille Syrjälä 	default:
14836dbf30ceSVille Syrjälä 		return false;
14846dbf30ceSVille Syrjälä 	}
14856dbf30ceSVille Syrjälä }
14866dbf30ceSVille Syrjälä 
148774c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
148874c0b395SVille Syrjälä {
148974c0b395SVille Syrjälä 	switch (port) {
149074c0b395SVille Syrjälä 	case PORT_A:
149174c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
149274c0b395SVille Syrjälä 	case PORT_B:
149374c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
149474c0b395SVille Syrjälä 	case PORT_C:
149574c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
149674c0b395SVille Syrjälä 	case PORT_D:
149774c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
149874c0b395SVille Syrjälä 	default:
149974c0b395SVille Syrjälä 		return false;
150074c0b395SVille Syrjälä 	}
150174c0b395SVille Syrjälä }
150274c0b395SVille Syrjälä 
1503e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1504e4ce95aaSVille Syrjälä {
1505e4ce95aaSVille Syrjälä 	switch (port) {
1506e4ce95aaSVille Syrjälä 	case PORT_A:
1507e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1508e4ce95aaSVille Syrjälä 	default:
1509e4ce95aaSVille Syrjälä 		return false;
1510e4ce95aaSVille Syrjälä 	}
1511e4ce95aaSVille Syrjälä }
1512e4ce95aaSVille Syrjälä 
1513676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
151413cf5504SDave Airlie {
151513cf5504SDave Airlie 	switch (port) {
151613cf5504SDave Airlie 	case PORT_B:
1517676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
151813cf5504SDave Airlie 	case PORT_C:
1519676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
152013cf5504SDave Airlie 	case PORT_D:
1521676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1522676574dfSJani Nikula 	default:
1523676574dfSJani Nikula 		return false;
152413cf5504SDave Airlie 	}
152513cf5504SDave Airlie }
152613cf5504SDave Airlie 
1527676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
152813cf5504SDave Airlie {
152913cf5504SDave Airlie 	switch (port) {
153013cf5504SDave Airlie 	case PORT_B:
1531676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
153213cf5504SDave Airlie 	case PORT_C:
1533676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
153413cf5504SDave Airlie 	case PORT_D:
1535676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1536676574dfSJani Nikula 	default:
1537676574dfSJani Nikula 		return false;
153813cf5504SDave Airlie 	}
153913cf5504SDave Airlie }
154013cf5504SDave Airlie 
154142db67d6SVille Syrjälä /*
154242db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
154342db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
154442db67d6SVille Syrjälä  * hotplug detection results from several registers.
154542db67d6SVille Syrjälä  *
154642db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
154742db67d6SVille Syrjälä  */
1548fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15498c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1550fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1551fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1552676574dfSJani Nikula {
15538c841e57SJani Nikula 	enum port port;
1554676574dfSJani Nikula 	int i;
1555676574dfSJani Nikula 
1556676574dfSJani Nikula 	for_each_hpd_pin(i) {
15578c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15588c841e57SJani Nikula 			continue;
15598c841e57SJani Nikula 
1560676574dfSJani Nikula 		*pin_mask |= BIT(i);
1561676574dfSJani Nikula 
1562cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1563cc24fcdcSImre Deak 			continue;
1564cc24fcdcSImre Deak 
1565fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1566676574dfSJani Nikula 			*long_mask |= BIT(i);
1567676574dfSJani Nikula 	}
1568676574dfSJani Nikula 
1569676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1570676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1571676574dfSJani Nikula 
1572676574dfSJani Nikula }
1573676574dfSJani Nikula 
157491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1575515ac2bbSDaniel Vetter {
157628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1577515ac2bbSDaniel Vetter }
1578515ac2bbSDaniel Vetter 
157991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1580ce99c256SDaniel Vetter {
15819ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1582ce99c256SDaniel Vetter }
1583ce99c256SDaniel Vetter 
15848bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
158591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
158691d14251STvrtko Ursulin 					 enum pipe pipe,
1587eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1588eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15898bc5e955SDaniel Vetter 					 uint32_t crc4)
15908bf1e9f1SShuang He {
15918bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15928bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15938c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15948c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15958c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1596ac2300d4SDamien Lespiau 	int head, tail;
1597b2c88f5bSDamien Lespiau 
1598d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15998c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
16000c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1601d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
160234273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
16030c912c79SDamien Lespiau 			return;
16040c912c79SDamien Lespiau 		}
16050c912c79SDamien Lespiau 
1606d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1607d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1608b2c88f5bSDamien Lespiau 
1609b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1610d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1611b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1612b2c88f5bSDamien Lespiau 			return;
1613b2c88f5bSDamien Lespiau 		}
1614b2c88f5bSDamien Lespiau 
1615b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
16168bf1e9f1SShuang He 
16178c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1618eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1619eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1620eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1621eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1622eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1623b2c88f5bSDamien Lespiau 
1624b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1625d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1626d538bbdfSDamien Lespiau 
1627d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
162807144428SDamien Lespiau 
162907144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
16308c6b709dSTomeu Vizoso 	} else {
16318c6b709dSTomeu Vizoso 		/*
16328c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
16338c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
16348c6b709dSTomeu Vizoso 		 * out the buggy result.
16358c6b709dSTomeu Vizoso 		 *
16368c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
16378c6b709dSTomeu Vizoso 		 * don't trust that one either.
16388c6b709dSTomeu Vizoso 		 */
16398c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
16408c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
16418c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16428c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16438c6b709dSTomeu Vizoso 			return;
16448c6b709dSTomeu Vizoso 		}
16458c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16468c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16478c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16488c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16498c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16508c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1651246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1652246ee524STomeu Vizoso 				       drm_accurate_vblank_count(&crtc->base),
1653246ee524STomeu Vizoso 				       crcs);
16548c6b709dSTomeu Vizoso 	}
16558bf1e9f1SShuang He }
1656277de95eSDaniel Vetter #else
1657277de95eSDaniel Vetter static inline void
165891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
165991d14251STvrtko Ursulin 			     enum pipe pipe,
1660277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1661277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1662277de95eSDaniel Vetter 			     uint32_t crc4) {}
1663277de95eSDaniel Vetter #endif
1664eba94eb9SDaniel Vetter 
1665277de95eSDaniel Vetter 
166691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
166791d14251STvrtko Ursulin 				     enum pipe pipe)
16685a69b89fSDaniel Vetter {
166991d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16705a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16715a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16725a69b89fSDaniel Vetter }
16735a69b89fSDaniel Vetter 
167491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
167591d14251STvrtko Ursulin 				     enum pipe pipe)
1676eba94eb9SDaniel Vetter {
167791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1678eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1679eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1680eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1681eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16828bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1683eba94eb9SDaniel Vetter }
16845b3a856bSDaniel Vetter 
168591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
168691d14251STvrtko Ursulin 				      enum pipe pipe)
16875b3a856bSDaniel Vetter {
16880b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16890b5c5ed0SDaniel Vetter 
169091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16910b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16920b5c5ed0SDaniel Vetter 	else
16930b5c5ed0SDaniel Vetter 		res1 = 0;
16940b5c5ed0SDaniel Vetter 
169591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16960b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16970b5c5ed0SDaniel Vetter 	else
16980b5c5ed0SDaniel Vetter 		res2 = 0;
16995b3a856bSDaniel Vetter 
170091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17010b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17040b5c5ed0SDaniel Vetter 				     res1, res2);
17055b3a856bSDaniel Vetter }
17068bf1e9f1SShuang He 
17071403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17081403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17091403c0d4SPaulo Zanoni  * the work queue. */
17101403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1711baf02a1fSBen Widawsky {
1712a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
171359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1714f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1715d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1716d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1717c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
171841a05a3aSDaniel Vetter 		}
1719d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1720d4d70aa5SImre Deak 	}
1721baf02a1fSBen Widawsky 
1722c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1723c9a9a268SImre Deak 		return;
1724c9a9a268SImre Deak 
17252d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
172612638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
17273b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
172812638c57SBen Widawsky 
1729aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1730aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
173112638c57SBen Widawsky 	}
17321403c0d4SPaulo Zanoni }
1733baf02a1fSBen Widawsky 
173426705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
173526705e20SSagar Arun Kamble {
173626705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
17374100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
17384100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
17394100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17404100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17414100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17424100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17434100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17444100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17454100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17464100b2abSSagar Arun Kamble 		 */
17474100b2abSSagar Arun Kamble 		u32 msg, flush;
17484100b2abSSagar Arun Kamble 
17494100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1750a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1751a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17524100b2abSSagar Arun Kamble 		if (flush) {
17534100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17544100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17554100b2abSSagar Arun Kamble 
17564100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
17574100b2abSSagar Arun Kamble 			queue_work(dev_priv->guc.log.flush_wq,
17584100b2abSSagar Arun Kamble 				   &dev_priv->guc.log.flush_work);
17595aa1ee4bSAkash Goel 
17605aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17614100b2abSSagar Arun Kamble 		} else {
17624100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17634100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17644100b2abSSagar Arun Kamble 			 */
17654100b2abSSagar Arun Kamble 		}
176626705e20SSagar Arun Kamble 	}
176726705e20SSagar Arun Kamble }
176826705e20SSagar Arun Kamble 
17695a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
177091d14251STvrtko Ursulin 				     enum pipe pipe)
17718d7849dbSVille Syrjälä {
17725a21b665SDaniel Vetter 	bool ret;
17735a21b665SDaniel Vetter 
177491c8a326SChris Wilson 	ret = drm_handle_vblank(&dev_priv->drm, pipe);
17755a21b665SDaniel Vetter 	if (ret)
177651cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
17775a21b665SDaniel Vetter 
17785a21b665SDaniel Vetter 	return ret;
17798d7849dbSVille Syrjälä }
17808d7849dbSVille Syrjälä 
178191d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
178291d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17837e231dbeSJesse Barnes {
17847e231dbeSJesse Barnes 	int pipe;
17857e231dbeSJesse Barnes 
178658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17871ca993d2SVille Syrjälä 
17881ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17891ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17901ca993d2SVille Syrjälä 		return;
17911ca993d2SVille Syrjälä 	}
17921ca993d2SVille Syrjälä 
1793055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1794f0f59a00SVille Syrjälä 		i915_reg_t reg;
1795bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
179691d181ddSImre Deak 
1797bbb5eebfSDaniel Vetter 		/*
1798bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1799bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1800bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1801bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1802bbb5eebfSDaniel Vetter 		 * handle.
1803bbb5eebfSDaniel Vetter 		 */
18040f239f4cSDaniel Vetter 
18050f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18060f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1807bbb5eebfSDaniel Vetter 
1808bbb5eebfSDaniel Vetter 		switch (pipe) {
1809bbb5eebfSDaniel Vetter 		case PIPE_A:
1810bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1811bbb5eebfSDaniel Vetter 			break;
1812bbb5eebfSDaniel Vetter 		case PIPE_B:
1813bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1814bbb5eebfSDaniel Vetter 			break;
18153278f67fSVille Syrjälä 		case PIPE_C:
18163278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18173278f67fSVille Syrjälä 			break;
1818bbb5eebfSDaniel Vetter 		}
1819bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1820bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1821bbb5eebfSDaniel Vetter 
1822bbb5eebfSDaniel Vetter 		if (!mask)
182391d181ddSImre Deak 			continue;
182491d181ddSImre Deak 
182591d181ddSImre Deak 		reg = PIPESTAT(pipe);
1826bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1827bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
18287e231dbeSJesse Barnes 
18297e231dbeSJesse Barnes 		/*
18307e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18317e231dbeSJesse Barnes 		 */
183291d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
183391d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
18347e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
18357e231dbeSJesse Barnes 	}
183658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18372ecb8ca4SVille Syrjälä }
18382ecb8ca4SVille Syrjälä 
183991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
18402ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
18412ecb8ca4SVille Syrjälä {
18422ecb8ca4SVille Syrjälä 	enum pipe pipe;
18437e231dbeSJesse Barnes 
1844055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
18455a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
18465a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
18475a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
184831acc7f5SJesse Barnes 
18495251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
185051cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
18514356d586SDaniel Vetter 
18524356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
185391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
18542d9d2b0bSVille Syrjälä 
18551f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18561f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
185731acc7f5SJesse Barnes 	}
185831acc7f5SJesse Barnes 
1859c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
186091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1861c1874ed7SImre Deak }
1862c1874ed7SImre Deak 
18631ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
186416c6c56bSVille Syrjälä {
186516c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
186616c6c56bSVille Syrjälä 
18671ae3c34cSVille Syrjälä 	if (hotplug_status)
18683ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18691ae3c34cSVille Syrjälä 
18701ae3c34cSVille Syrjälä 	return hotplug_status;
18711ae3c34cSVille Syrjälä }
18721ae3c34cSVille Syrjälä 
187391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18741ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18751ae3c34cSVille Syrjälä {
18761ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18773ff60f89SOscar Mateo 
187891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
187991d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
188016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
188116c6c56bSVille Syrjälä 
188258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1883fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1884fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1885fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
188658f2cf24SVille Syrjälä 
188791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
188858f2cf24SVille Syrjälä 		}
1889369712e8SJani Nikula 
1890369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
189191d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
189216c6c56bSVille Syrjälä 	} else {
189316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
189416c6c56bSVille Syrjälä 
189558f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1896fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18974e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1898fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
189991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
190016c6c56bSVille Syrjälä 		}
19013ff60f89SOscar Mateo 	}
190258f2cf24SVille Syrjälä }
190316c6c56bSVille Syrjälä 
1904c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1905c1874ed7SImre Deak {
190645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1907fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1908c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1909c1874ed7SImre Deak 
19102dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19112dd2a883SImre Deak 		return IRQ_NONE;
19122dd2a883SImre Deak 
19131f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19141f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19151f814dacSImre Deak 
19161e1cace9SVille Syrjälä 	do {
19176e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
19182ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19191ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1920a5e485a9SVille Syrjälä 		u32 ier = 0;
19213ff60f89SOscar Mateo 
1922c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1923c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
19243ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1925c1874ed7SImre Deak 
1926c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
19271e1cace9SVille Syrjälä 			break;
1928c1874ed7SImre Deak 
1929c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1930c1874ed7SImre Deak 
1931a5e485a9SVille Syrjälä 		/*
1932a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1933a5e485a9SVille Syrjälä 		 *
1934a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1935a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1936a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1937a5e485a9SVille Syrjälä 		 *
1938a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1939a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1940a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1941a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1942a5e485a9SVille Syrjälä 		 * bits this time around.
1943a5e485a9SVille Syrjälä 		 */
19444a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1945a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1946a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
19474a0a0202SVille Syrjälä 
19484a0a0202SVille Syrjälä 		if (gt_iir)
19494a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
19504a0a0202SVille Syrjälä 		if (pm_iir)
19514a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
19524a0a0202SVille Syrjälä 
19537ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19541ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
19557ce4d1f2SVille Syrjälä 
19563ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19573ff60f89SOscar Mateo 		 * signalled in iir */
195891d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19597ce4d1f2SVille Syrjälä 
19607ce4d1f2SVille Syrjälä 		/*
19617ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19627ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19637ce4d1f2SVille Syrjälä 		 */
19647ce4d1f2SVille Syrjälä 		if (iir)
19657ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19664a0a0202SVille Syrjälä 
1967a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19684a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19694a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19701ae3c34cSVille Syrjälä 
197152894874SVille Syrjälä 		if (gt_iir)
1972261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
197352894874SVille Syrjälä 		if (pm_iir)
197452894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
197552894874SVille Syrjälä 
19761ae3c34cSVille Syrjälä 		if (hotplug_status)
197791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19782ecb8ca4SVille Syrjälä 
197991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19801e1cace9SVille Syrjälä 	} while (0);
19817e231dbeSJesse Barnes 
19821f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19831f814dacSImre Deak 
19847e231dbeSJesse Barnes 	return ret;
19857e231dbeSJesse Barnes }
19867e231dbeSJesse Barnes 
198743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
198843f328d7SVille Syrjälä {
198945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1990fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
199143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
199243f328d7SVille Syrjälä 
19932dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19942dd2a883SImre Deak 		return IRQ_NONE;
19952dd2a883SImre Deak 
19961f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19971f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19981f814dacSImre Deak 
1999579de73bSChris Wilson 	do {
20006e814800SVille Syrjälä 		u32 master_ctl, iir;
2001e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
20022ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20031ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2004a5e485a9SVille Syrjälä 		u32 ier = 0;
2005a5e485a9SVille Syrjälä 
20068e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
20073278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
20083278f67fSVille Syrjälä 
20093278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
20108e5fd599SVille Syrjälä 			break;
201143f328d7SVille Syrjälä 
201227b6c122SOscar Mateo 		ret = IRQ_HANDLED;
201327b6c122SOscar Mateo 
2014a5e485a9SVille Syrjälä 		/*
2015a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2016a5e485a9SVille Syrjälä 		 *
2017a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2018a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2019a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2020a5e485a9SVille Syrjälä 		 *
2021a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2022a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2023a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2024a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2025a5e485a9SVille Syrjälä 		 * bits this time around.
2026a5e485a9SVille Syrjälä 		 */
202743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2028a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2029a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
203043f328d7SVille Syrjälä 
2031e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
203227b6c122SOscar Mateo 
203327b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20341ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
203543f328d7SVille Syrjälä 
203627b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
203727b6c122SOscar Mateo 		 * signalled in iir */
203891d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
203943f328d7SVille Syrjälä 
20407ce4d1f2SVille Syrjälä 		/*
20417ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20427ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20437ce4d1f2SVille Syrjälä 		 */
20447ce4d1f2SVille Syrjälä 		if (iir)
20457ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20467ce4d1f2SVille Syrjälä 
2047a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2048e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
204943f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20501ae3c34cSVille Syrjälä 
2051e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2052e30e251aSVille Syrjälä 
20531ae3c34cSVille Syrjälä 		if (hotplug_status)
205491d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20552ecb8ca4SVille Syrjälä 
205691d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2057579de73bSChris Wilson 	} while (0);
20583278f67fSVille Syrjälä 
20591f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20601f814dacSImre Deak 
206143f328d7SVille Syrjälä 	return ret;
206243f328d7SVille Syrjälä }
206343f328d7SVille Syrjälä 
206491d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
206591d14251STvrtko Ursulin 				u32 hotplug_trigger,
206640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2067776ad806SJesse Barnes {
206842db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2069776ad806SJesse Barnes 
20706a39d7c9SJani Nikula 	/*
20716a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20726a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20736a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20746a39d7c9SJani Nikula 	 * errors.
20756a39d7c9SJani Nikula 	 */
207613cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20776a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20786a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20796a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20806a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20816a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20826a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20836a39d7c9SJani Nikula 	}
20846a39d7c9SJani Nikula 
208513cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20866a39d7c9SJani Nikula 	if (!hotplug_trigger)
20876a39d7c9SJani Nikula 		return;
208813cf5504SDave Airlie 
2089fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
209040e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2091fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
209240e56410SVille Syrjälä 
209391d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2094aaf5ec2eSSonika Jindal }
209591d131d2SDaniel Vetter 
209691d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
209740e56410SVille Syrjälä {
209840e56410SVille Syrjälä 	int pipe;
209940e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
210040e56410SVille Syrjälä 
210191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
210240e56410SVille Syrjälä 
2103cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2104cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2105776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2106cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2107cfc33bf7SVille Syrjälä 				 port_name(port));
2108cfc33bf7SVille Syrjälä 	}
2109776ad806SJesse Barnes 
2110ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
211191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2112ce99c256SDaniel Vetter 
2113776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
211491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2115776ad806SJesse Barnes 
2116776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2117776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2118776ad806SJesse Barnes 
2119776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2120776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2121776ad806SJesse Barnes 
2122776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2123776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2124776ad806SJesse Barnes 
21259db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2126055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
21279db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
21289db4a9c7SJesse Barnes 					 pipe_name(pipe),
21299db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2130776ad806SJesse Barnes 
2131776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2132776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2133776ad806SJesse Barnes 
2134776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2135776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2136776ad806SJesse Barnes 
2137776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
21381f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21398664281bSPaulo Zanoni 
21408664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
21411f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21428664281bSPaulo Zanoni }
21438664281bSPaulo Zanoni 
214491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
21458664281bSPaulo Zanoni {
21468664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21475a69b89fSDaniel Vetter 	enum pipe pipe;
21488664281bSPaulo Zanoni 
2149de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2150de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2151de032bf4SPaulo Zanoni 
2152055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21531f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21541f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21558664281bSPaulo Zanoni 
21565a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
215791d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
215891d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21595a69b89fSDaniel Vetter 			else
216091d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21615a69b89fSDaniel Vetter 		}
21625a69b89fSDaniel Vetter 	}
21638bf1e9f1SShuang He 
21648664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21658664281bSPaulo Zanoni }
21668664281bSPaulo Zanoni 
216791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21688664281bSPaulo Zanoni {
21698664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21708664281bSPaulo Zanoni 
2171de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2172de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2173de032bf4SPaulo Zanoni 
21748664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
21751f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21768664281bSPaulo Zanoni 
21778664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
21781f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21798664281bSPaulo Zanoni 
21808664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
21811f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
21828664281bSPaulo Zanoni 
21838664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2184776ad806SJesse Barnes }
2185776ad806SJesse Barnes 
218691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
218723e81d69SAdam Jackson {
218823e81d69SAdam Jackson 	int pipe;
21896dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2190aaf5ec2eSSonika Jindal 
219191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
219291d131d2SDaniel Vetter 
2193cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2194cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
219523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2196cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2197cfc33bf7SVille Syrjälä 				 port_name(port));
2198cfc33bf7SVille Syrjälä 	}
219923e81d69SAdam Jackson 
220023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
220191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
220223e81d69SAdam Jackson 
220323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
220491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
220523e81d69SAdam Jackson 
220623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
220723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
220823e81d69SAdam Jackson 
220923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
221023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
221123e81d69SAdam Jackson 
221223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2213055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
221423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
221523e81d69SAdam Jackson 					 pipe_name(pipe),
221623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
22178664281bSPaulo Zanoni 
22188664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
221991d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
222023e81d69SAdam Jackson }
222123e81d69SAdam Jackson 
222291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
22236dbf30ceSVille Syrjälä {
22246dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
22256dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
22266dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
22276dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22286dbf30ceSVille Syrjälä 
22296dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
22306dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22316dbf30ceSVille Syrjälä 
22326dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22336dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22346dbf30ceSVille Syrjälä 
22356dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
22366dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
223774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
22386dbf30ceSVille Syrjälä 	}
22396dbf30ceSVille Syrjälä 
22406dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
22416dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22426dbf30ceSVille Syrjälä 
22436dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
22446dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
22456dbf30ceSVille Syrjälä 
22466dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
22476dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
22486dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22496dbf30ceSVille Syrjälä 	}
22506dbf30ceSVille Syrjälä 
22516dbf30ceSVille Syrjälä 	if (pin_mask)
225291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22536dbf30ceSVille Syrjälä 
22546dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
225591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22566dbf30ceSVille Syrjälä }
22576dbf30ceSVille Syrjälä 
225891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
225991d14251STvrtko Ursulin 				u32 hotplug_trigger,
226040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2261c008bc6eSPaulo Zanoni {
2262e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2263e4ce95aaSVille Syrjälä 
2264e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2265e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2266e4ce95aaSVille Syrjälä 
2267e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
226840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2269e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
227040e56410SVille Syrjälä 
227191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2272e4ce95aaSVille Syrjälä }
2273c008bc6eSPaulo Zanoni 
227491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
227591d14251STvrtko Ursulin 				    u32 de_iir)
227640e56410SVille Syrjälä {
227740e56410SVille Syrjälä 	enum pipe pipe;
227840e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
227940e56410SVille Syrjälä 
228040e56410SVille Syrjälä 	if (hotplug_trigger)
228191d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
228240e56410SVille Syrjälä 
2283c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
228491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2285c008bc6eSPaulo Zanoni 
2286c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
228791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2288c008bc6eSPaulo Zanoni 
2289c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2290c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2291c008bc6eSPaulo Zanoni 
2292055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22935a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
22945a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22955a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2296c008bc6eSPaulo Zanoni 
229740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
22981f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2299c008bc6eSPaulo Zanoni 
230040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
230191d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
23025b3a856bSDaniel Vetter 
230340da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23045251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
230551cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2306c008bc6eSPaulo Zanoni 	}
2307c008bc6eSPaulo Zanoni 
2308c008bc6eSPaulo Zanoni 	/* check event from PCH */
2309c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2310c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2311c008bc6eSPaulo Zanoni 
231291d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
231391d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2314c008bc6eSPaulo Zanoni 		else
231591d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2316c008bc6eSPaulo Zanoni 
2317c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2318c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2319c008bc6eSPaulo Zanoni 	}
2320c008bc6eSPaulo Zanoni 
232191d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
232291d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2323c008bc6eSPaulo Zanoni }
2324c008bc6eSPaulo Zanoni 
232591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
232691d14251STvrtko Ursulin 				    u32 de_iir)
23279719fb98SPaulo Zanoni {
232807d27e20SDamien Lespiau 	enum pipe pipe;
232923bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
233023bb4cb5SVille Syrjälä 
233140e56410SVille Syrjälä 	if (hotplug_trigger)
233291d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
23339719fb98SPaulo Zanoni 
23349719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
233591d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
23369719fb98SPaulo Zanoni 
23379719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
233891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
23399719fb98SPaulo Zanoni 
23409719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
234191d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
23429719fb98SPaulo Zanoni 
2343055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23445a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
23455a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
23465a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
234740da17c2SDaniel Vetter 
234840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23495251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
235051cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
23519719fb98SPaulo Zanoni 	}
23529719fb98SPaulo Zanoni 
23539719fb98SPaulo Zanoni 	/* check event from PCH */
235491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23559719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23569719fb98SPaulo Zanoni 
235791d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23589719fb98SPaulo Zanoni 
23599719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23609719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23619719fb98SPaulo Zanoni 	}
23629719fb98SPaulo Zanoni }
23639719fb98SPaulo Zanoni 
236472c90f62SOscar Mateo /*
236572c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
236672c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
236772c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
236872c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
236972c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
237072c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
237172c90f62SOscar Mateo  */
2372f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2373b1f14ad0SJesse Barnes {
237445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2375fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2376f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23770e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2378b1f14ad0SJesse Barnes 
23792dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23802dd2a883SImre Deak 		return IRQ_NONE;
23812dd2a883SImre Deak 
23821f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23831f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23841f814dacSImre Deak 
2385b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2386b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2387b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
238823a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23890e43406bSChris Wilson 
239044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
239144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
239244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
239344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
239444498aeaSPaulo Zanoni 	 * due to its back queue). */
239591d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
239644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
239744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
239844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2399ab5c608bSBen Widawsky 	}
240044498aeaSPaulo Zanoni 
240172c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
240272c90f62SOscar Mateo 
24030e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
24040e43406bSChris Wilson 	if (gt_iir) {
240572c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
240672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
240791d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2408261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2409d8fc8a47SPaulo Zanoni 		else
2410261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
24110e43406bSChris Wilson 	}
2412b1f14ad0SJesse Barnes 
2413b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
24140e43406bSChris Wilson 	if (de_iir) {
241572c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
241672c90f62SOscar Mateo 		ret = IRQ_HANDLED;
241791d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
241891d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2419f1af8fc1SPaulo Zanoni 		else
242091d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
24210e43406bSChris Wilson 	}
24220e43406bSChris Wilson 
242391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2424f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
24250e43406bSChris Wilson 		if (pm_iir) {
2426b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
24270e43406bSChris Wilson 			ret = IRQ_HANDLED;
242872c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
24290e43406bSChris Wilson 		}
2430f1af8fc1SPaulo Zanoni 	}
2431b1f14ad0SJesse Barnes 
2432b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2433b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
243491d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
243544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
243644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2437ab5c608bSBen Widawsky 	}
2438b1f14ad0SJesse Barnes 
24391f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24401f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24411f814dacSImre Deak 
2442b1f14ad0SJesse Barnes 	return ret;
2443b1f14ad0SJesse Barnes }
2444b1f14ad0SJesse Barnes 
244591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
244691d14251STvrtko Ursulin 				u32 hotplug_trigger,
244740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2448d04a492dSShashank Sharma {
2449cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2450d04a492dSShashank Sharma 
2451a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2452a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2453d04a492dSShashank Sharma 
2454cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
245540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2456cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
245740e56410SVille Syrjälä 
245891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2459d04a492dSShashank Sharma }
2460d04a492dSShashank Sharma 
2461f11a0f46STvrtko Ursulin static irqreturn_t
2462f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2463abd58f01SBen Widawsky {
2464abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2465f11a0f46STvrtko Ursulin 	u32 iir;
2466c42664ccSDaniel Vetter 	enum pipe pipe;
246788e04703SJesse Barnes 
2468abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2469e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2470e32192e1STvrtko Ursulin 		if (iir) {
2471e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2472abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2473e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
247491d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
247538cc46d7SOscar Mateo 			else
247638cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2477abd58f01SBen Widawsky 		}
247838cc46d7SOscar Mateo 		else
247938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2480abd58f01SBen Widawsky 	}
2481abd58f01SBen Widawsky 
24826d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2483e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2484e32192e1STvrtko Ursulin 		if (iir) {
2485e32192e1STvrtko Ursulin 			u32 tmp_mask;
2486d04a492dSShashank Sharma 			bool found = false;
2487cebd87a0SVille Syrjälä 
2488e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24896d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
249088e04703SJesse Barnes 
2491e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2492e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2493e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2494e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2495e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2496e32192e1STvrtko Ursulin 
2497e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
249891d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2499d04a492dSShashank Sharma 				found = true;
2500d04a492dSShashank Sharma 			}
2501d04a492dSShashank Sharma 
2502cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2503e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2504e32192e1STvrtko Ursulin 				if (tmp_mask) {
250591d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
250691d14251STvrtko Ursulin 							    hpd_bxt);
2507d04a492dSShashank Sharma 					found = true;
2508d04a492dSShashank Sharma 				}
2509e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2510e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2511e32192e1STvrtko Ursulin 				if (tmp_mask) {
251291d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
251391d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2514e32192e1STvrtko Ursulin 					found = true;
2515e32192e1STvrtko Ursulin 				}
2516e32192e1STvrtko Ursulin 			}
2517d04a492dSShashank Sharma 
2518cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
251991d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
25209e63743eSShashank Sharma 				found = true;
25219e63743eSShashank Sharma 			}
25229e63743eSShashank Sharma 
2523d04a492dSShashank Sharma 			if (!found)
252438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
25256d766f02SDaniel Vetter 		}
252638cc46d7SOscar Mateo 		else
252738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
25286d766f02SDaniel Vetter 	}
25296d766f02SDaniel Vetter 
2530055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2531e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2532abd58f01SBen Widawsky 
2533c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2534c42664ccSDaniel Vetter 			continue;
2535c42664ccSDaniel Vetter 
2536e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2537e32192e1STvrtko Ursulin 		if (!iir) {
2538e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2539e32192e1STvrtko Ursulin 			continue;
2540e32192e1STvrtko Ursulin 		}
2541770de83dSDamien Lespiau 
2542e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2543e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2544e32192e1STvrtko Ursulin 
25455a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
25465a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
25475a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2548abd58f01SBen Widawsky 
2549e32192e1STvrtko Ursulin 		flip_done = iir;
2550b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2551e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2552770de83dSDamien Lespiau 		else
2553e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2554770de83dSDamien Lespiau 
25555251f04eSMaarten Lankhorst 		if (flip_done)
255651cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2557abd58f01SBen Widawsky 
2558e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
255991d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25600fbe7870SDaniel Vetter 
2561e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2562e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
256338d83c96SDaniel Vetter 
2564e32192e1STvrtko Ursulin 		fault_errors = iir;
2565b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2566e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2567770de83dSDamien Lespiau 		else
2568e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2569770de83dSDamien Lespiau 
2570770de83dSDamien Lespiau 		if (fault_errors)
25711353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
257230100f2bSDaniel Vetter 				  pipe_name(pipe),
2573e32192e1STvrtko Ursulin 				  fault_errors);
2574abd58f01SBen Widawsky 	}
2575abd58f01SBen Widawsky 
257691d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2577266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
257892d03a80SDaniel Vetter 		/*
257992d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
258092d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
258192d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
258292d03a80SDaniel Vetter 		 */
2583e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2584e32192e1STvrtko Ursulin 		if (iir) {
2585e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
258692d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25876dbf30ceSVille Syrjälä 
258822dea0beSRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
258991d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25906dbf30ceSVille Syrjälä 			else
259191d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25922dfb0b81SJani Nikula 		} else {
25932dfb0b81SJani Nikula 			/*
25942dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25952dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25962dfb0b81SJani Nikula 			 */
25972dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
25982dfb0b81SJani Nikula 		}
259992d03a80SDaniel Vetter 	}
260092d03a80SDaniel Vetter 
2601f11a0f46STvrtko Ursulin 	return ret;
2602f11a0f46STvrtko Ursulin }
2603f11a0f46STvrtko Ursulin 
2604f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2605f11a0f46STvrtko Ursulin {
2606f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2607fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2608f11a0f46STvrtko Ursulin 	u32 master_ctl;
2609e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2610f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2611f11a0f46STvrtko Ursulin 
2612f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2613f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2614f11a0f46STvrtko Ursulin 
2615f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2616f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2617f11a0f46STvrtko Ursulin 	if (!master_ctl)
2618f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2619f11a0f46STvrtko Ursulin 
2620f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2621f11a0f46STvrtko Ursulin 
2622f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2623f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2624f11a0f46STvrtko Ursulin 
2625f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2626e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2627e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2628f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2629f11a0f46STvrtko Ursulin 
2630cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2631cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2632abd58f01SBen Widawsky 
26331f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26341f814dacSImre Deak 
2635abd58f01SBen Widawsky 	return ret;
2636abd58f01SBen Widawsky }
2637abd58f01SBen Widawsky 
26381f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv)
263917e1df07SDaniel Vetter {
264017e1df07SDaniel Vetter 	/*
264117e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
264217e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
264317e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
264417e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
264517e1df07SDaniel Vetter 	 */
264617e1df07SDaniel Vetter 
264717e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
26481f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.wait_queue);
264917e1df07SDaniel Vetter 
265017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
265117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
265217e1df07SDaniel Vetter }
265317e1df07SDaniel Vetter 
26548a905236SJesse Barnes /**
2655b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
265614bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26578a905236SJesse Barnes  *
26588a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26598a905236SJesse Barnes  * was detected.
26608a905236SJesse Barnes  */
2661c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
26628a905236SJesse Barnes {
266391c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2664cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2665cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2666cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
26678a905236SJesse Barnes 
2668c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26698a905236SJesse Barnes 
267044d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2671c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26721f83fee0SDaniel Vetter 
267317e1df07SDaniel Vetter 	/*
2674f454c694SImre Deak 	 * In most cases it's guaranteed that we get here with an RPM
2675f454c694SImre Deak 	 * reference held, for example because there is a pending GPU
2676f454c694SImre Deak 	 * request that won't finish until the reset is done. This
2677f454c694SImre Deak 	 * isn't the case at least when we get here by doing a
2678f454c694SImre Deak 	 * simulated reset via debugs, so get an RPM reference.
2679f454c694SImre Deak 	 */
2680f454c694SImre Deak 	intel_runtime_pm_get(dev_priv);
2681c033666aSChris Wilson 	intel_prepare_reset(dev_priv);
26827514747dSVille Syrjälä 
2683780f262aSChris Wilson 	do {
2684f454c694SImre Deak 		/*
268517e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
268617e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
268717e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
268817e1df07SDaniel Vetter 		 * deadlocks with the reset work.
268917e1df07SDaniel Vetter 		 */
2690780f262aSChris Wilson 		if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2691780f262aSChris Wilson 			i915_reset(dev_priv);
2692221fe799SChris Wilson 			mutex_unlock(&dev_priv->drm.struct_mutex);
2693780f262aSChris Wilson 		}
2694780f262aSChris Wilson 
2695780f262aSChris Wilson 		/* We need to wait for anyone holding the lock to wakeup */
2696780f262aSChris Wilson 	} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2697780f262aSChris Wilson 				     I915_RESET_IN_PROGRESS,
2698780f262aSChris Wilson 				     TASK_UNINTERRUPTIBLE,
2699780f262aSChris Wilson 				     HZ));
2700f69061beSDaniel Vetter 
2701c033666aSChris Wilson 	intel_finish_reset(dev_priv);
2702f454c694SImre Deak 	intel_runtime_pm_put(dev_priv);
2703f454c694SImre Deak 
2704780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2705c033666aSChris Wilson 		kobject_uevent_env(kobj,
2706f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
27071f83fee0SDaniel Vetter 
270817e1df07SDaniel Vetter 	/*
270917e1df07SDaniel Vetter 	 * Note: The wake_up also serves as a memory barrier so that
27108af29b0cSChris Wilson 	 * waiters see the updated value of the dev_priv->gpu_error.
271117e1df07SDaniel Vetter 	 */
27121f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
2713f316a42cSBen Gamari }
27148a905236SJesse Barnes 
2715d636951eSBen Widawsky static inline void
2716d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv,
2717d636951eSBen Widawsky 			struct intel_instdone *instdone)
2718d636951eSBen Widawsky {
2719f9e61372SBen Widawsky 	int slice;
2720f9e61372SBen Widawsky 	int subslice;
2721f9e61372SBen Widawsky 
2722d636951eSBen Widawsky 	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);
2723d636951eSBen Widawsky 
2724d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 3)
2725d636951eSBen Widawsky 		return;
2726d636951eSBen Widawsky 
2727d636951eSBen Widawsky 	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2728d636951eSBen Widawsky 
2729d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 6)
2730d636951eSBen Widawsky 		return;
2731d636951eSBen Widawsky 
2732f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2733f9e61372SBen Widawsky 		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2734f9e61372SBen Widawsky 		       slice, subslice, instdone->sampler[slice][subslice]);
2735f9e61372SBen Widawsky 
2736f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2737f9e61372SBen Widawsky 		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
2738f9e61372SBen Widawsky 		       slice, subslice, instdone->row[slice][subslice]);
2739d636951eSBen Widawsky }
2740d636951eSBen Widawsky 
2741eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2742c0e09200SDave Airlie {
2743eaa14c24SChris Wilson 	u32 eir;
274463eeaf38SJesse Barnes 
2745eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2746eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
274763eeaf38SJesse Barnes 
2748eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2749eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2750eaa14c24SChris Wilson 	else
2751eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27528a905236SJesse Barnes 
2753eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
275463eeaf38SJesse Barnes 	eir = I915_READ(EIR);
275563eeaf38SJesse Barnes 	if (eir) {
275663eeaf38SJesse Barnes 		/*
275763eeaf38SJesse Barnes 		 * some errors might have become stuck,
275863eeaf38SJesse Barnes 		 * mask them.
275963eeaf38SJesse Barnes 		 */
2760eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
276163eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
276263eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
276363eeaf38SJesse Barnes 	}
276435aed2e6SChris Wilson }
276535aed2e6SChris Wilson 
276635aed2e6SChris Wilson /**
2767b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
276814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
276914b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
277087c390b6SMichel Thierry  * @fmt: Error message format string
277187c390b6SMichel Thierry  *
2772aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
277335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
277435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
277535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
277635aed2e6SChris Wilson  * of a ring dump etc.).
277735aed2e6SChris Wilson  */
2778c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2779c033666aSChris Wilson 		       u32 engine_mask,
278058174462SMika Kuoppala 		       const char *fmt, ...)
278135aed2e6SChris Wilson {
278258174462SMika Kuoppala 	va_list args;
278358174462SMika Kuoppala 	char error_msg[80];
278435aed2e6SChris Wilson 
278558174462SMika Kuoppala 	va_start(args, fmt);
278658174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
278758174462SMika Kuoppala 	va_end(args);
278858174462SMika Kuoppala 
2789c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2790eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27918a905236SJesse Barnes 
27928af29b0cSChris Wilson 	if (!engine_mask)
27938af29b0cSChris Wilson 		return;
27948af29b0cSChris Wilson 
27958af29b0cSChris Wilson 	if (test_and_set_bit(I915_RESET_IN_PROGRESS,
27968af29b0cSChris Wilson 			     &dev_priv->gpu_error.flags))
27978af29b0cSChris Wilson 		return;
2798ba1234d1SBen Gamari 
279911ed50ecSBen Gamari 	/*
2800b8d24a06SMika Kuoppala 	 * Wakeup waiting processes so that the reset function
2801b8d24a06SMika Kuoppala 	 * i915_reset_and_wakeup doesn't deadlock trying to grab
2802b8d24a06SMika Kuoppala 	 * various locks. By bumping the reset counter first, the woken
280317e1df07SDaniel Vetter 	 * processes will see a reset in progress and back off,
280417e1df07SDaniel Vetter 	 * releasing their locks and then wait for the reset completion.
280517e1df07SDaniel Vetter 	 * We must do this for _all_ gpu waiters that might hold locks
280617e1df07SDaniel Vetter 	 * that the reset work needs to acquire.
280717e1df07SDaniel Vetter 	 *
28088af29b0cSChris Wilson 	 * Note: The wake_up also provides a memory barrier to ensure that the
28098af29b0cSChris Wilson 	 * waiters see the updated value of the reset flags.
281011ed50ecSBen Gamari 	 */
28111f15b76fSChris Wilson 	i915_error_wake_up(dev_priv);
281211ed50ecSBen Gamari 
2813c033666aSChris Wilson 	i915_reset_and_wakeup(dev_priv);
28148a905236SJesse Barnes }
28158a905236SJesse Barnes 
281642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
281742f52ef8SKeith Packard  * we use as a pipe index
281842f52ef8SKeith Packard  */
281986e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
28200a3e67a4SJesse Barnes {
2821fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2822e9d21d7fSKeith Packard 	unsigned long irqflags;
282371e0ffa5SJesse Barnes 
28241ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
282586e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
282686e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
282786e83e35SChris Wilson 
282886e83e35SChris Wilson 	return 0;
282986e83e35SChris Wilson }
283086e83e35SChris Wilson 
283186e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
283286e83e35SChris Wilson {
283386e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
283486e83e35SChris Wilson 	unsigned long irqflags;
283586e83e35SChris Wilson 
283686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28377c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2838755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28391ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28408692d00eSChris Wilson 
28410a3e67a4SJesse Barnes 	return 0;
28420a3e67a4SJesse Barnes }
28430a3e67a4SJesse Barnes 
284488e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2845f796cf8fSJesse Barnes {
2846fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2847f796cf8fSJesse Barnes 	unsigned long irqflags;
284855b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
284986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2850f796cf8fSJesse Barnes 
2851f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2852fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2853b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2854b1f14ad0SJesse Barnes 
2855b1f14ad0SJesse Barnes 	return 0;
2856b1f14ad0SJesse Barnes }
2857b1f14ad0SJesse Barnes 
285888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2859abd58f01SBen Widawsky {
2860fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2861abd58f01SBen Widawsky 	unsigned long irqflags;
2862abd58f01SBen Widawsky 
2863abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2864013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2865abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2866013d3752SVille Syrjälä 
2867abd58f01SBen Widawsky 	return 0;
2868abd58f01SBen Widawsky }
2869abd58f01SBen Widawsky 
287042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
287142f52ef8SKeith Packard  * we use as a pipe index
287242f52ef8SKeith Packard  */
287386e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
287486e83e35SChris Wilson {
287586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
287686e83e35SChris Wilson 	unsigned long irqflags;
287786e83e35SChris Wilson 
287886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
287986e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
288086e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
288186e83e35SChris Wilson }
288286e83e35SChris Wilson 
288386e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
28840a3e67a4SJesse Barnes {
2885fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2886e9d21d7fSKeith Packard 	unsigned long irqflags;
28870a3e67a4SJesse Barnes 
28881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28897c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2890755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28911ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28920a3e67a4SJesse Barnes }
28930a3e67a4SJesse Barnes 
289488e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2895f796cf8fSJesse Barnes {
2896fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2897f796cf8fSJesse Barnes 	unsigned long irqflags;
289855b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
289986e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2900f796cf8fSJesse Barnes 
2901f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2902fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2903b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2904b1f14ad0SJesse Barnes }
2905b1f14ad0SJesse Barnes 
290688e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2907abd58f01SBen Widawsky {
2908fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2909abd58f01SBen Widawsky 	unsigned long irqflags;
2910abd58f01SBen Widawsky 
2911abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2912013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2913abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2914abd58f01SBen Widawsky }
2915abd58f01SBen Widawsky 
2916b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
291791738a95SPaulo Zanoni {
29186e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
291991738a95SPaulo Zanoni 		return;
292091738a95SPaulo Zanoni 
2921f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2922105b122eSPaulo Zanoni 
29236e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2924105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2925622364b6SPaulo Zanoni }
2926105b122eSPaulo Zanoni 
292791738a95SPaulo Zanoni /*
2928622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2929622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2930622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2931622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2932622364b6SPaulo Zanoni  *
2933622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
293491738a95SPaulo Zanoni  */
2935622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2936622364b6SPaulo Zanoni {
2937fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2938622364b6SPaulo Zanoni 
29396e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2940622364b6SPaulo Zanoni 		return;
2941622364b6SPaulo Zanoni 
2942622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
294391738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
294491738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
294591738a95SPaulo Zanoni }
294691738a95SPaulo Zanoni 
2947b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2948d18ea1b5SDaniel Vetter {
2949f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2950b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2951f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2952d18ea1b5SDaniel Vetter }
2953d18ea1b5SDaniel Vetter 
295470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
295570591a41SVille Syrjälä {
295670591a41SVille Syrjälä 	enum pipe pipe;
295770591a41SVille Syrjälä 
295871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
295971b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
296071b8b41dSVille Syrjälä 	else
296171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
296271b8b41dSVille Syrjälä 
2963ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
296470591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
296570591a41SVille Syrjälä 
2966ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2967ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2968ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2969ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2970ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2971ad22d106SVille Syrjälä 	}
297270591a41SVille Syrjälä 
297370591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2974ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
297570591a41SVille Syrjälä }
297670591a41SVille Syrjälä 
29778bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29788bb61306SVille Syrjälä {
29798bb61306SVille Syrjälä 	u32 pipestat_mask;
29809ab981f2SVille Syrjälä 	u32 enable_mask;
29818bb61306SVille Syrjälä 	enum pipe pipe;
29828bb61306SVille Syrjälä 
29838bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
29848bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
29858bb61306SVille Syrjälä 
29868bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
29878bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
29888bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
29898bb61306SVille Syrjälä 
29909ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
29918bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
29928bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
29938bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
29949ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
29956b7eafc1SVille Syrjälä 
29966b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
29976b7eafc1SVille Syrjälä 
29989ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
29998bb61306SVille Syrjälä 
30009ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
30018bb61306SVille Syrjälä }
30028bb61306SVille Syrjälä 
30038bb61306SVille Syrjälä /* drm_dma.h hooks
30048bb61306SVille Syrjälä */
30058bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
30068bb61306SVille Syrjälä {
3007fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30088bb61306SVille Syrjälä 
30098bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
30108bb61306SVille Syrjälä 
30118bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
30125db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
30138bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
30148bb61306SVille Syrjälä 
3015b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30168bb61306SVille Syrjälä 
3017b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30188bb61306SVille Syrjälä }
30198bb61306SVille Syrjälä 
30207e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30217e231dbeSJesse Barnes {
3022fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30237e231dbeSJesse Barnes 
302434c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
302534c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
302634c7b8a7SVille Syrjälä 
3027b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30287e231dbeSJesse Barnes 
3029ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30309918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
303170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3032ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30337e231dbeSJesse Barnes }
30347e231dbeSJesse Barnes 
3035d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3036d6e3cca3SDaniel Vetter {
3037d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3038d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3039d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3040d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3041d6e3cca3SDaniel Vetter }
3042d6e3cca3SDaniel Vetter 
3043823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3044abd58f01SBen Widawsky {
3045fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3046abd58f01SBen Widawsky 	int pipe;
3047abd58f01SBen Widawsky 
3048abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3049abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3050abd58f01SBen Widawsky 
3051d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3052abd58f01SBen Widawsky 
3053055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3054f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3055813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3056f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3057abd58f01SBen Widawsky 
3058f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3059f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3060f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3061abd58f01SBen Widawsky 
30626e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3063b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3064abd58f01SBen Widawsky }
3065abd58f01SBen Widawsky 
30664c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30674c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3068d49bdb0eSPaulo Zanoni {
30691180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30706831f3e3SVille Syrjälä 	enum pipe pipe;
3071d49bdb0eSPaulo Zanoni 
307213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30736831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30746831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30756831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30766831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
307713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3078d49bdb0eSPaulo Zanoni }
3079d49bdb0eSPaulo Zanoni 
3080aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3081aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3082aae8ba84SVille Syrjälä {
30836831f3e3SVille Syrjälä 	enum pipe pipe;
30846831f3e3SVille Syrjälä 
3085aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30866831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30876831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3088aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3089aae8ba84SVille Syrjälä 
3090aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
309191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3092aae8ba84SVille Syrjälä }
3093aae8ba84SVille Syrjälä 
309443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
309543f328d7SVille Syrjälä {
3096fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
309743f328d7SVille Syrjälä 
309843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
309943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
310043f328d7SVille Syrjälä 
3101d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
310243f328d7SVille Syrjälä 
310343f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
310443f328d7SVille Syrjälä 
3105ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31069918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
310770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3108ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
310943f328d7SVille Syrjälä }
311043f328d7SVille Syrjälä 
311191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
311287a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
311387a02106SVille Syrjälä {
311487a02106SVille Syrjälä 	struct intel_encoder *encoder;
311587a02106SVille Syrjälä 	u32 enabled_irqs = 0;
311687a02106SVille Syrjälä 
311791c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
311887a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
311987a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
312087a02106SVille Syrjälä 
312187a02106SVille Syrjälä 	return enabled_irqs;
312287a02106SVille Syrjälä }
312387a02106SVille Syrjälä 
31241a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31251a56b1a2SImre Deak {
31261a56b1a2SImre Deak 	u32 hotplug;
31271a56b1a2SImre Deak 
31281a56b1a2SImre Deak 	/*
31291a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31301a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31311a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31321a56b1a2SImre Deak 	 */
31331a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31341a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31351a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31361a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31371a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31381a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31391a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31401a56b1a2SImre Deak 	/*
31411a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31421a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31431a56b1a2SImre Deak 	 */
31441a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31451a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31461a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31471a56b1a2SImre Deak }
31481a56b1a2SImre Deak 
314991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
315082a28bcfSDaniel Vetter {
31511a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
315282a28bcfSDaniel Vetter 
315391d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3154fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
315591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
315682a28bcfSDaniel Vetter 	} else {
3157fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
315891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
315982a28bcfSDaniel Vetter 	}
316082a28bcfSDaniel Vetter 
3161fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316282a28bcfSDaniel Vetter 
31631a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31646dbf30ceSVille Syrjälä }
316526951cafSXiong Zhang 
31667fff8126SImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31677fff8126SImre Deak {
31687fff8126SImre Deak 	u32 hotplug;
31697fff8126SImre Deak 
31707fff8126SImre Deak 	/* Enable digital hotplug on the PCH */
31717fff8126SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31727fff8126SImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31737fff8126SImre Deak 		   PORTB_HOTPLUG_ENABLE |
31747fff8126SImre Deak 		   PORTC_HOTPLUG_ENABLE |
31757fff8126SImre Deak 		   PORTD_HOTPLUG_ENABLE;
31767fff8126SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31777fff8126SImre Deak 
31787fff8126SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
31797fff8126SImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
31807fff8126SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
31817fff8126SImre Deak }
31827fff8126SImre Deak 
318391d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
31846dbf30ceSVille Syrjälä {
31857fff8126SImre Deak 	u32 hotplug_irqs, enabled_irqs;
31866dbf30ceSVille Syrjälä 
31876dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
318891d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
31896dbf30ceSVille Syrjälä 
31906dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
31916dbf30ceSVille Syrjälä 
31927fff8126SImre Deak 	spt_hpd_detection_setup(dev_priv);
319326951cafSXiong Zhang }
31947fe0b973SKeith Packard 
31951a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
31961a56b1a2SImre Deak {
31971a56b1a2SImre Deak 	u32 hotplug;
31981a56b1a2SImre Deak 
31991a56b1a2SImre Deak 	/*
32001a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
32011a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
32021a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
32031a56b1a2SImre Deak 	 */
32041a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
32051a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
32061a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
32071a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
32081a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
32091a56b1a2SImre Deak }
32101a56b1a2SImre Deak 
321191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3212e4ce95aaSVille Syrjälä {
32131a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3214e4ce95aaSVille Syrjälä 
321591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
32163a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
321791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
32183a3b3c7dSVille Syrjälä 
32193a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
322091d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
322123bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
322291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
32233a3b3c7dSVille Syrjälä 
32243a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
322523bb4cb5SVille Syrjälä 	} else {
3226e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
322791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3228e4ce95aaSVille Syrjälä 
3229e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32303a3b3c7dSVille Syrjälä 	}
3231e4ce95aaSVille Syrjälä 
32321a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3233e4ce95aaSVille Syrjälä 
323491d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3235e4ce95aaSVille Syrjälä }
3236e4ce95aaSVille Syrjälä 
32377fff8126SImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
32387fff8126SImre Deak 				      u32 enabled_irqs)
3239e0a20ad7SShashank Sharma {
32407fff8126SImre Deak 	u32 hotplug;
3241e0a20ad7SShashank Sharma 
3242a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32437fff8126SImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32447fff8126SImre Deak 		   PORTB_HOTPLUG_ENABLE |
32457fff8126SImre Deak 		   PORTC_HOTPLUG_ENABLE;
3246d252bf68SShubhangi Shrivastava 
3247d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3248d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3249d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3250d252bf68SShubhangi Shrivastava 
3251d252bf68SShubhangi Shrivastava 	/*
3252d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3253d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3254d252bf68SShubhangi Shrivastava 	 */
3255d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3256d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3257d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3258d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3259d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3260d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3261d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3262d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3263d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3264d252bf68SShubhangi Shrivastava 
3265a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3266e0a20ad7SShashank Sharma }
3267e0a20ad7SShashank Sharma 
32687fff8126SImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32697fff8126SImre Deak {
32707fff8126SImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
32717fff8126SImre Deak }
32727fff8126SImre Deak 
32737fff8126SImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32747fff8126SImre Deak {
32757fff8126SImre Deak 	u32 hotplug_irqs, enabled_irqs;
32767fff8126SImre Deak 
32777fff8126SImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
32787fff8126SImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
32797fff8126SImre Deak 
32807fff8126SImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
32817fff8126SImre Deak 
32827fff8126SImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
32837fff8126SImre Deak }
32847fff8126SImre Deak 
3285d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3286d46da437SPaulo Zanoni {
3287fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
328882a28bcfSDaniel Vetter 	u32 mask;
3289d46da437SPaulo Zanoni 
32906e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3291692a04cfSDaniel Vetter 		return;
3292692a04cfSDaniel Vetter 
32936e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
32945c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3295105b122eSPaulo Zanoni 	else
32965c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
32978664281bSPaulo Zanoni 
3298b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3299d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
33007fff8126SImre Deak 
33017fff8126SImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
33027fff8126SImre Deak 	    HAS_PCH_LPT(dev_priv))
33031a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
33047fff8126SImre Deak 	else
33057fff8126SImre Deak 		spt_hpd_detection_setup(dev_priv);
3306d46da437SPaulo Zanoni }
3307d46da437SPaulo Zanoni 
33080a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33090a9a8c91SDaniel Vetter {
3310fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33110a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33120a9a8c91SDaniel Vetter 
33130a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33140a9a8c91SDaniel Vetter 
33150a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
33163c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
33170a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3318772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3319772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
33200a9a8c91SDaniel Vetter 	}
33210a9a8c91SDaniel Vetter 
33220a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33235db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3324f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
33250a9a8c91SDaniel Vetter 	} else {
33260a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33270a9a8c91SDaniel Vetter 	}
33280a9a8c91SDaniel Vetter 
332935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33300a9a8c91SDaniel Vetter 
3331b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
333278e68d36SImre Deak 		/*
333378e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
333478e68d36SImre Deak 		 * itself is enabled/disabled.
333578e68d36SImre Deak 		 */
3336f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
33370a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3338f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3339f4e9af4fSAkash Goel 		}
33400a9a8c91SDaniel Vetter 
3341f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3342f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
33430a9a8c91SDaniel Vetter 	}
33440a9a8c91SDaniel Vetter }
33450a9a8c91SDaniel Vetter 
3346f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3347036a4a7dSZhenyu Wang {
3348fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33498e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33508e76f8dcSPaulo Zanoni 
3351b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
33528e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33538e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33548e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33555c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33568e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
335723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
335823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33598e76f8dcSPaulo Zanoni 	} else {
33608e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3361ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33625b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33635b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33645b3a856bSDaniel Vetter 				DE_POISON);
3365e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3366e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3367e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33688e76f8dcSPaulo Zanoni 	}
3369036a4a7dSZhenyu Wang 
33701ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3371036a4a7dSZhenyu Wang 
33720c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33730c841212SPaulo Zanoni 
3374622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3375622364b6SPaulo Zanoni 
337635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3377036a4a7dSZhenyu Wang 
33780a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3379036a4a7dSZhenyu Wang 
33801a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
33811a56b1a2SImre Deak 
3382d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
33837fe0b973SKeith Packard 
338450a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
33856005ce42SDaniel Vetter 		/* Enable PCU event interrupts
33866005ce42SDaniel Vetter 		 *
33876005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
33884bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
33894bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3390d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3391fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3392d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3393f97108d1SJesse Barnes 	}
3394f97108d1SJesse Barnes 
3395036a4a7dSZhenyu Wang 	return 0;
3396036a4a7dSZhenyu Wang }
3397036a4a7dSZhenyu Wang 
3398f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3399f8b79e58SImre Deak {
3400f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3401f8b79e58SImre Deak 
3402f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3403f8b79e58SImre Deak 		return;
3404f8b79e58SImre Deak 
3405f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3406f8b79e58SImre Deak 
3407d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3408d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3409ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3410f8b79e58SImre Deak 	}
3411d6c69803SVille Syrjälä }
3412f8b79e58SImre Deak 
3413f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3414f8b79e58SImre Deak {
3415f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3416f8b79e58SImre Deak 
3417f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3418f8b79e58SImre Deak 		return;
3419f8b79e58SImre Deak 
3420f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3421f8b79e58SImre Deak 
3422950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3423ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3424f8b79e58SImre Deak }
3425f8b79e58SImre Deak 
34260e6c9a9eSVille Syrjälä 
34270e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34280e6c9a9eSVille Syrjälä {
3429fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34300e6c9a9eSVille Syrjälä 
34310a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34327e231dbeSJesse Barnes 
3433ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34349918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3435ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3436ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3437ad22d106SVille Syrjälä 
34387e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
343934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
344020afbda2SDaniel Vetter 
344120afbda2SDaniel Vetter 	return 0;
344220afbda2SDaniel Vetter }
344320afbda2SDaniel Vetter 
3444abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3445abd58f01SBen Widawsky {
3446abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3447abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3448abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
344973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
345073d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
345173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3452abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
345473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
345573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3456abd58f01SBen Widawsky 		0,
345773d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
345873d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3459abd58f01SBen Widawsky 		};
3460abd58f01SBen Widawsky 
346198735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
346298735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
346398735739STvrtko Ursulin 
3464f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3465f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
34669a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34679a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
346878e68d36SImre Deak 	/*
346978e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
347026705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
347178e68d36SImre Deak 	 */
3472f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
34739a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3474abd58f01SBen Widawsky }
3475abd58f01SBen Widawsky 
3476abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3477abd58f01SBen Widawsky {
3478770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3479770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
34803a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
34813a3b3c7dSVille Syrjälä 	u32 de_port_enables;
348211825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
34833a3b3c7dSVille Syrjälä 	enum pipe pipe;
3484770de83dSDamien Lespiau 
3485b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3486770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3487770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
34883a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
348988e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3490cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
34913a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
34923a3b3c7dSVille Syrjälä 	} else {
3493770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3494770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34953a3b3c7dSVille Syrjälä 	}
3496770de83dSDamien Lespiau 
3497770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3498770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3499770de83dSDamien Lespiau 
35003a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3501cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3502a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3503a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35043a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35053a3b3c7dSVille Syrjälä 
350613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
350713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
350813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3509abd58f01SBen Widawsky 
3510055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3511f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3512813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3513813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3514813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
351535079899SPaulo Zanoni 					  de_pipe_enables);
3516abd58f01SBen Widawsky 
35173a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
351811825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35197fff8126SImre Deak 
35207fff8126SImre Deak 	if (IS_GEN9_LP(dev_priv))
35217fff8126SImre Deak 		bxt_hpd_detection_setup(dev_priv);
35221a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
35231a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3524abd58f01SBen Widawsky }
3525abd58f01SBen Widawsky 
3526abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3527abd58f01SBen Widawsky {
3528fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3529abd58f01SBen Widawsky 
35306e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3531622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3532622364b6SPaulo Zanoni 
3533abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3534abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3535abd58f01SBen Widawsky 
35366e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3537abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3538abd58f01SBen Widawsky 
3539e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3540abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3541abd58f01SBen Widawsky 
3542abd58f01SBen Widawsky 	return 0;
3543abd58f01SBen Widawsky }
3544abd58f01SBen Widawsky 
354543f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
354643f328d7SVille Syrjälä {
3547fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
354843f328d7SVille Syrjälä 
354943f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
355043f328d7SVille Syrjälä 
3551ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35529918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3553ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3554ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3555ad22d106SVille Syrjälä 
3556e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
355743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
355843f328d7SVille Syrjälä 
355943f328d7SVille Syrjälä 	return 0;
356043f328d7SVille Syrjälä }
356143f328d7SVille Syrjälä 
3562abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3563abd58f01SBen Widawsky {
3564fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3565abd58f01SBen Widawsky 
3566abd58f01SBen Widawsky 	if (!dev_priv)
3567abd58f01SBen Widawsky 		return;
3568abd58f01SBen Widawsky 
3569823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3570abd58f01SBen Widawsky }
3571abd58f01SBen Widawsky 
35727e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35737e231dbeSJesse Barnes {
3574fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35757e231dbeSJesse Barnes 
35767e231dbeSJesse Barnes 	if (!dev_priv)
35777e231dbeSJesse Barnes 		return;
35787e231dbeSJesse Barnes 
3579843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
358034c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3581843d0e7dSImre Deak 
3582b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3583893fce8eSVille Syrjälä 
35847e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3585f8b79e58SImre Deak 
3586ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35879918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3588ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3589ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35907e231dbeSJesse Barnes }
35917e231dbeSJesse Barnes 
359243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
359343f328d7SVille Syrjälä {
3594fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
359543f328d7SVille Syrjälä 
359643f328d7SVille Syrjälä 	if (!dev_priv)
359743f328d7SVille Syrjälä 		return;
359843f328d7SVille Syrjälä 
359943f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
360043f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
360143f328d7SVille Syrjälä 
3602a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
360343f328d7SVille Syrjälä 
3604a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
360543f328d7SVille Syrjälä 
3606ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36079918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3608ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3609ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
361043f328d7SVille Syrjälä }
361143f328d7SVille Syrjälä 
3612f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3613036a4a7dSZhenyu Wang {
3614fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36154697995bSJesse Barnes 
36164697995bSJesse Barnes 	if (!dev_priv)
36174697995bSJesse Barnes 		return;
36184697995bSJesse Barnes 
3619be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3620036a4a7dSZhenyu Wang }
3621036a4a7dSZhenyu Wang 
3622c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3623c2798b19SChris Wilson {
3624fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3625c2798b19SChris Wilson 	int pipe;
3626c2798b19SChris Wilson 
3627055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3628c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3629c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3630c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3631c2798b19SChris Wilson 	POSTING_READ16(IER);
3632c2798b19SChris Wilson }
3633c2798b19SChris Wilson 
3634c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3635c2798b19SChris Wilson {
3636fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3637c2798b19SChris Wilson 
3638c2798b19SChris Wilson 	I915_WRITE16(EMR,
3639c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3640c2798b19SChris Wilson 
3641c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3642c2798b19SChris Wilson 	dev_priv->irq_mask =
3643c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3644c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3645c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
364637ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3647c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3648c2798b19SChris Wilson 
3649c2798b19SChris Wilson 	I915_WRITE16(IER,
3650c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3651c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3652c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3653c2798b19SChris Wilson 	POSTING_READ16(IER);
3654c2798b19SChris Wilson 
3655379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3656379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3657d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3658755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3659755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3660d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3661379ef82dSDaniel Vetter 
3662c2798b19SChris Wilson 	return 0;
3663c2798b19SChris Wilson }
3664c2798b19SChris Wilson 
36655a21b665SDaniel Vetter /*
36665a21b665SDaniel Vetter  * Returns true when a page flip has completed.
36675a21b665SDaniel Vetter  */
36685a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
36695a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
36705a21b665SDaniel Vetter {
36715a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
36725a21b665SDaniel Vetter 
36735a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
36745a21b665SDaniel Vetter 		return false;
36755a21b665SDaniel Vetter 
36765a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
36775a21b665SDaniel Vetter 		goto check_page_flip;
36785a21b665SDaniel Vetter 
36795a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
36805a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
36815a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
36825a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
36835a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
36845a21b665SDaniel Vetter 	 */
36855a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
36865a21b665SDaniel Vetter 		goto check_page_flip;
36875a21b665SDaniel Vetter 
36885a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
36895a21b665SDaniel Vetter 	return true;
36905a21b665SDaniel Vetter 
36915a21b665SDaniel Vetter check_page_flip:
36925a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
36935a21b665SDaniel Vetter 	return false;
36945a21b665SDaniel Vetter }
36955a21b665SDaniel Vetter 
3696ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3697c2798b19SChris Wilson {
369845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3699fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3700c2798b19SChris Wilson 	u16 iir, new_iir;
3701c2798b19SChris Wilson 	u32 pipe_stats[2];
3702c2798b19SChris Wilson 	int pipe;
3703c2798b19SChris Wilson 	u16 flip_mask =
3704c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3705c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
37061f814dacSImre Deak 	irqreturn_t ret;
3707c2798b19SChris Wilson 
37082dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37092dd2a883SImre Deak 		return IRQ_NONE;
37102dd2a883SImre Deak 
37111f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37121f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37131f814dacSImre Deak 
37141f814dacSImre Deak 	ret = IRQ_NONE;
3715c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3716c2798b19SChris Wilson 	if (iir == 0)
37171f814dacSImre Deak 		goto out;
3718c2798b19SChris Wilson 
3719c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3720c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3721c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3722c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3723c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3724c2798b19SChris Wilson 		 */
3725222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3726c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3727aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3728c2798b19SChris Wilson 
3729055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3730f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3731c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3732c2798b19SChris Wilson 
3733c2798b19SChris Wilson 			/*
3734c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3735c2798b19SChris Wilson 			 */
37362d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3737c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3738c2798b19SChris Wilson 		}
3739222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3740c2798b19SChris Wilson 
3741c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3742c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3743c2798b19SChris Wilson 
3744c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37453b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3746c2798b19SChris Wilson 
3747055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37485a21b665SDaniel Vetter 			int plane = pipe;
37495a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
37505a21b665SDaniel Vetter 				plane = !plane;
37515a21b665SDaniel Vetter 
37525a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37535a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
37545a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3755c2798b19SChris Wilson 
37564356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
375791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
37582d9d2b0bSVille Syrjälä 
37591f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37601f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37611f7247c0SDaniel Vetter 								    pipe);
37624356d586SDaniel Vetter 		}
3763c2798b19SChris Wilson 
3764c2798b19SChris Wilson 		iir = new_iir;
3765c2798b19SChris Wilson 	}
37661f814dacSImre Deak 	ret = IRQ_HANDLED;
3767c2798b19SChris Wilson 
37681f814dacSImre Deak out:
37691f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37701f814dacSImre Deak 
37711f814dacSImre Deak 	return ret;
3772c2798b19SChris Wilson }
3773c2798b19SChris Wilson 
3774c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3775c2798b19SChris Wilson {
3776fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3777c2798b19SChris Wilson 	int pipe;
3778c2798b19SChris Wilson 
3779055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3780c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3781c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3782c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3783c2798b19SChris Wilson 	}
3784c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3785c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3786c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3787c2798b19SChris Wilson }
3788c2798b19SChris Wilson 
3789a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3790a266c7d5SChris Wilson {
3791fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3792a266c7d5SChris Wilson 	int pipe;
3793a266c7d5SChris Wilson 
379456b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
37950706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3796a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3797a266c7d5SChris Wilson 	}
3798a266c7d5SChris Wilson 
379900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3800055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3801a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3802a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3803a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3804a266c7d5SChris Wilson 	POSTING_READ(IER);
3805a266c7d5SChris Wilson }
3806a266c7d5SChris Wilson 
3807a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3808a266c7d5SChris Wilson {
3809fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
381038bde180SChris Wilson 	u32 enable_mask;
3811a266c7d5SChris Wilson 
381238bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
381338bde180SChris Wilson 
381438bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
381538bde180SChris Wilson 	dev_priv->irq_mask =
381638bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
381738bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
381838bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
381938bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
382037ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
382138bde180SChris Wilson 
382238bde180SChris Wilson 	enable_mask =
382338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
382438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
382538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
382638bde180SChris Wilson 		I915_USER_INTERRUPT;
382738bde180SChris Wilson 
382856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38290706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
383020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
383120afbda2SDaniel Vetter 
3832a266c7d5SChris Wilson 		/* Enable in IER... */
3833a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3834a266c7d5SChris Wilson 		/* and unmask in IMR */
3835a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3836a266c7d5SChris Wilson 	}
3837a266c7d5SChris Wilson 
3838a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3839a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3840a266c7d5SChris Wilson 	POSTING_READ(IER);
3841a266c7d5SChris Wilson 
384291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
384320afbda2SDaniel Vetter 
3844379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3845379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3846d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3847755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3848755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3849d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3850379ef82dSDaniel Vetter 
385120afbda2SDaniel Vetter 	return 0;
385220afbda2SDaniel Vetter }
385320afbda2SDaniel Vetter 
38545a21b665SDaniel Vetter /*
38555a21b665SDaniel Vetter  * Returns true when a page flip has completed.
38565a21b665SDaniel Vetter  */
38575a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
38585a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
38595a21b665SDaniel Vetter {
38605a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
38615a21b665SDaniel Vetter 
38625a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
38635a21b665SDaniel Vetter 		return false;
38645a21b665SDaniel Vetter 
38655a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
38665a21b665SDaniel Vetter 		goto check_page_flip;
38675a21b665SDaniel Vetter 
38685a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
38695a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
38705a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
38715a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
38725a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
38735a21b665SDaniel Vetter 	 */
38745a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
38755a21b665SDaniel Vetter 		goto check_page_flip;
38765a21b665SDaniel Vetter 
38775a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
38785a21b665SDaniel Vetter 	return true;
38795a21b665SDaniel Vetter 
38805a21b665SDaniel Vetter check_page_flip:
38815a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
38825a21b665SDaniel Vetter 	return false;
38835a21b665SDaniel Vetter }
38845a21b665SDaniel Vetter 
3885ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3886a266c7d5SChris Wilson {
388745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3888fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38898291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
389038bde180SChris Wilson 	u32 flip_mask =
389138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
389238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
389338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3894a266c7d5SChris Wilson 
38952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
38962dd2a883SImre Deak 		return IRQ_NONE;
38972dd2a883SImre Deak 
38981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
38991f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39001f814dacSImre Deak 
3901a266c7d5SChris Wilson 	iir = I915_READ(IIR);
390238bde180SChris Wilson 	do {
390338bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39048291ee90SChris Wilson 		bool blc_event = false;
3905a266c7d5SChris Wilson 
3906a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3907a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3908a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3909a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3910a266c7d5SChris Wilson 		 */
3911222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3912a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3913aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3914a266c7d5SChris Wilson 
3915055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3916f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3917a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3918a266c7d5SChris Wilson 
391938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3920a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3921a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
392238bde180SChris Wilson 				irq_received = true;
3923a266c7d5SChris Wilson 			}
3924a266c7d5SChris Wilson 		}
3925222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3926a266c7d5SChris Wilson 
3927a266c7d5SChris Wilson 		if (!irq_received)
3928a266c7d5SChris Wilson 			break;
3929a266c7d5SChris Wilson 
3930a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
393191d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
39321ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
39331ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
39341ae3c34cSVille Syrjälä 			if (hotplug_status)
393591d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
39361ae3c34cSVille Syrjälä 		}
3937a266c7d5SChris Wilson 
393838bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3939a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3940a266c7d5SChris Wilson 
3941a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39423b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3943a266c7d5SChris Wilson 
3944055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39455a21b665SDaniel Vetter 			int plane = pipe;
39465a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
39475a21b665SDaniel Vetter 				plane = !plane;
39485a21b665SDaniel Vetter 
39495a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39505a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
39515a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3954a266c7d5SChris Wilson 				blc_event = true;
39554356d586SDaniel Vetter 
39564356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
395791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
39582d9d2b0bSVille Syrjälä 
39591f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39601f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39611f7247c0SDaniel Vetter 								    pipe);
3962a266c7d5SChris Wilson 		}
3963a266c7d5SChris Wilson 
3964a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
396591d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3966a266c7d5SChris Wilson 
3967a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3968a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3969a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3970a266c7d5SChris Wilson 		 * we would never get another interrupt.
3971a266c7d5SChris Wilson 		 *
3972a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3973a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3974a266c7d5SChris Wilson 		 * another one.
3975a266c7d5SChris Wilson 		 *
3976a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3977a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3978a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3979a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3980a266c7d5SChris Wilson 		 * stray interrupts.
3981a266c7d5SChris Wilson 		 */
398238bde180SChris Wilson 		ret = IRQ_HANDLED;
3983a266c7d5SChris Wilson 		iir = new_iir;
398438bde180SChris Wilson 	} while (iir & ~flip_mask);
3985a266c7d5SChris Wilson 
39861f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39871f814dacSImre Deak 
3988a266c7d5SChris Wilson 	return ret;
3989a266c7d5SChris Wilson }
3990a266c7d5SChris Wilson 
3991a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3992a266c7d5SChris Wilson {
3993fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3994a266c7d5SChris Wilson 	int pipe;
3995a266c7d5SChris Wilson 
399656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
39970706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3998a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3999a266c7d5SChris Wilson 	}
4000a266c7d5SChris Wilson 
400100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4002055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
400355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4004a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
400555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
400655b39755SChris Wilson 	}
4007a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4008a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4011a266c7d5SChris Wilson }
4012a266c7d5SChris Wilson 
4013a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4014a266c7d5SChris Wilson {
4015fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4016a266c7d5SChris Wilson 	int pipe;
4017a266c7d5SChris Wilson 
40180706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4019a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4020a266c7d5SChris Wilson 
4021a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4022055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4023a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4024a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4025a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4026a266c7d5SChris Wilson 	POSTING_READ(IER);
4027a266c7d5SChris Wilson }
4028a266c7d5SChris Wilson 
4029a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4030a266c7d5SChris Wilson {
4031fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4032bbba0a97SChris Wilson 	u32 enable_mask;
4033a266c7d5SChris Wilson 	u32 error_mask;
4034a266c7d5SChris Wilson 
4035a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4036bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4037adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4038bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4039bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4040bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4041bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4042bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4043bbba0a97SChris Wilson 
4044bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
404521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
404621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4047bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4048bbba0a97SChris Wilson 
404991d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4050bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4051a266c7d5SChris Wilson 
4052b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4053b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4054d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4055755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4056755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4057755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4058d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4059a266c7d5SChris Wilson 
4060a266c7d5SChris Wilson 	/*
4061a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4062a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4063a266c7d5SChris Wilson 	 */
406491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4065a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4066a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4067a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4068a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4069a266c7d5SChris Wilson 	} else {
4070a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4071a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4072a266c7d5SChris Wilson 	}
4073a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4074a266c7d5SChris Wilson 
4075a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4076a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4077a266c7d5SChris Wilson 	POSTING_READ(IER);
4078a266c7d5SChris Wilson 
40790706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
408020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
408120afbda2SDaniel Vetter 
408291d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
408320afbda2SDaniel Vetter 
408420afbda2SDaniel Vetter 	return 0;
408520afbda2SDaniel Vetter }
408620afbda2SDaniel Vetter 
408791d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
408820afbda2SDaniel Vetter {
408920afbda2SDaniel Vetter 	u32 hotplug_en;
409020afbda2SDaniel Vetter 
4091b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4092b5ea2d56SDaniel Vetter 
4093adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4094e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
409591d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4096a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4097a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4098a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4099a266c7d5SChris Wilson 	*/
410091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4101a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4102a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4103a266c7d5SChris Wilson 
4104a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41050706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4106f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4107f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4108f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
41090706f17cSEgbert Eich 					     hotplug_en);
4110a266c7d5SChris Wilson }
4111a266c7d5SChris Wilson 
4112ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4113a266c7d5SChris Wilson {
411445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4115fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4116a266c7d5SChris Wilson 	u32 iir, new_iir;
4117a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4118a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
411921ad8330SVille Syrjälä 	u32 flip_mask =
412021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
412121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4122a266c7d5SChris Wilson 
41232dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41242dd2a883SImre Deak 		return IRQ_NONE;
41252dd2a883SImre Deak 
41261f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41271f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41281f814dacSImre Deak 
4129a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4130a266c7d5SChris Wilson 
4131a266c7d5SChris Wilson 	for (;;) {
4132501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41332c8ba29fSChris Wilson 		bool blc_event = false;
41342c8ba29fSChris Wilson 
4135a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4136a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4137a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4138a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4139a266c7d5SChris Wilson 		 */
4140222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4141a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4142aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4143a266c7d5SChris Wilson 
4144055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4145f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4146a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4147a266c7d5SChris Wilson 
4148a266c7d5SChris Wilson 			/*
4149a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4150a266c7d5SChris Wilson 			 */
4151a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4152a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4153501e01d7SVille Syrjälä 				irq_received = true;
4154a266c7d5SChris Wilson 			}
4155a266c7d5SChris Wilson 		}
4156222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4157a266c7d5SChris Wilson 
4158a266c7d5SChris Wilson 		if (!irq_received)
4159a266c7d5SChris Wilson 			break;
4160a266c7d5SChris Wilson 
4161a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4162a266c7d5SChris Wilson 
4163a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
41641ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
41651ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
41661ae3c34cSVille Syrjälä 			if (hotplug_status)
416791d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
41681ae3c34cSVille Syrjälä 		}
4169a266c7d5SChris Wilson 
417021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4171a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4172a266c7d5SChris Wilson 
4173a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41743b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4175a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
41763b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4177a266c7d5SChris Wilson 
4178055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
41795a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
41805a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
41815a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4184a266c7d5SChris Wilson 				blc_event = true;
41854356d586SDaniel Vetter 
41864356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
418791d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4188a266c7d5SChris Wilson 
41891f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
41901f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
41912d9d2b0bSVille Syrjälä 		}
4192a266c7d5SChris Wilson 
4193a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
419491d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4195a266c7d5SChris Wilson 
4196515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
419791d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4198515ac2bbSDaniel Vetter 
4199a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4200a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4201a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4202a266c7d5SChris Wilson 		 * we would never get another interrupt.
4203a266c7d5SChris Wilson 		 *
4204a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4205a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4206a266c7d5SChris Wilson 		 * another one.
4207a266c7d5SChris Wilson 		 *
4208a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4209a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4210a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4211a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4212a266c7d5SChris Wilson 		 * stray interrupts.
4213a266c7d5SChris Wilson 		 */
4214a266c7d5SChris Wilson 		iir = new_iir;
4215a266c7d5SChris Wilson 	}
4216a266c7d5SChris Wilson 
42171f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42181f814dacSImre Deak 
4219a266c7d5SChris Wilson 	return ret;
4220a266c7d5SChris Wilson }
4221a266c7d5SChris Wilson 
4222a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4223a266c7d5SChris Wilson {
4224fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4225a266c7d5SChris Wilson 	int pipe;
4226a266c7d5SChris Wilson 
4227a266c7d5SChris Wilson 	if (!dev_priv)
4228a266c7d5SChris Wilson 		return;
4229a266c7d5SChris Wilson 
42300706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4231a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4232a266c7d5SChris Wilson 
4233a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4234055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4235a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4236a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4237a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4238a266c7d5SChris Wilson 
4239055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4240a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4241a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4242a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4243a266c7d5SChris Wilson }
4244a266c7d5SChris Wilson 
4245fca52a55SDaniel Vetter /**
4246fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4247fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4248fca52a55SDaniel Vetter  *
4249fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4250fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4251fca52a55SDaniel Vetter  */
4252b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4253f71d4af4SJesse Barnes {
425491c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
42558b2e326dSChris Wilson 
425677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
425777913b39SJani Nikula 
4258c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4259a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42608b2e326dSChris Wilson 
42614805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
426226705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
426326705e20SSagar Arun Kamble 
4264a6706b45SDeepak S 	/* Let's track the enabled rps events */
4265666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
42666c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
42676f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
426831685c25SDeepak S 	else
4269a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4270a6706b45SDeepak S 
42711800ad25SSagar Arun Kamble 	dev_priv->rps.pm_intr_keep = 0;
42721800ad25SSagar Arun Kamble 
42731800ad25SSagar Arun Kamble 	/*
42741800ad25SSagar Arun Kamble 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
42751800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
42761800ad25SSagar Arun Kamble 	 *
42771800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
42781800ad25SSagar Arun Kamble 	 */
42791800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
42801800ad25SSagar Arun Kamble 		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
42811800ad25SSagar Arun Kamble 
42821800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
4283b20e3cfeSDave Gordon 		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
42841800ad25SSagar Arun Kamble 
4285b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
42864194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
42874cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42884194c088SRodrigo Vivi 		dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
4289b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4290f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4291fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4292391f75e2SVille Syrjälä 	} else {
4293391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4294391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4295f71d4af4SJesse Barnes 	}
4296f71d4af4SJesse Barnes 
429721da2700SVille Syrjälä 	/*
429821da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
429921da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
430021da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
430121da2700SVille Syrjälä 	 */
4302b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
430321da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
430421da2700SVille Syrjälä 
4305262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4306262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4307262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4308262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4309262fd485SChris Wilson 	 * in this case to the runtime pm.
4310262fd485SChris Wilson 	 */
4311262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4312262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4313262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4314262fd485SChris Wilson 
4315317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4316317eaa95SLyude 
4317f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4318f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4319f71d4af4SJesse Barnes 
4320b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
432143f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
432243f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
432343f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
432443f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
432586e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
432686e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
432743f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4328b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43297e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43307e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43317e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43327e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
433386e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
433486e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4335fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4336b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4337abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4338723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4339abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4340abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4341abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4342abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4343cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4344e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43456e266956STvrtko Ursulin 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
43466dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43476dbf30ceSVille Syrjälä 		else
43483a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
43496e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4350f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4351723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4352f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4353f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4354f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4355f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4356e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4357f71d4af4SJesse Barnes 	} else {
43587e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4359c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4360c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4361c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4362c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
436386e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
436486e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
43657e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4366a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4367a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4368a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4369a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
437086e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
437186e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4372c2798b19SChris Wilson 		} else {
4373a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4374a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4375a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4376a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
437786e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
437886e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4379c2798b19SChris Wilson 		}
4380778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4381778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4382f71d4af4SJesse Barnes 	}
4383f71d4af4SJesse Barnes }
438420afbda2SDaniel Vetter 
4385fca52a55SDaniel Vetter /**
4386fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4387fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4388fca52a55SDaniel Vetter  *
4389fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4390fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4391fca52a55SDaniel Vetter  *
4392fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4393fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4394fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4395fca52a55SDaniel Vetter  */
43962aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
43972aeb7d3aSDaniel Vetter {
43982aeb7d3aSDaniel Vetter 	/*
43992aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44002aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44012aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44022aeb7d3aSDaniel Vetter 	 */
44032aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44042aeb7d3aSDaniel Vetter 
440591c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
44062aeb7d3aSDaniel Vetter }
44072aeb7d3aSDaniel Vetter 
4408fca52a55SDaniel Vetter /**
4409fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4410fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4411fca52a55SDaniel Vetter  *
4412fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4413fca52a55SDaniel Vetter  * resources acquired in the init functions.
4414fca52a55SDaniel Vetter  */
44152aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44162aeb7d3aSDaniel Vetter {
441791c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
44182aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44192aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44202aeb7d3aSDaniel Vetter }
44212aeb7d3aSDaniel Vetter 
4422fca52a55SDaniel Vetter /**
4423fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4424fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4425fca52a55SDaniel Vetter  *
4426fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4427fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4428fca52a55SDaniel Vetter  */
4429b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4430c67a470bSPaulo Zanoni {
443191c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
44322aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
443391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4434c67a470bSPaulo Zanoni }
4435c67a470bSPaulo Zanoni 
4436fca52a55SDaniel Vetter /**
4437fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4438fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4439fca52a55SDaniel Vetter  *
4440fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4441fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4442fca52a55SDaniel Vetter  */
4443b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4444c67a470bSPaulo Zanoni {
44452aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
444691c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
444791c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4448c67a470bSPaulo Zanoni }
4449