xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 52dfdba0a987689c56bf7013304cf1041d841064)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h"
41df0566a6SJani Nikula #include "display/intel_hotplug.h"
42df0566a6SJani Nikula #include "display/intel_lpe_audio.h"
43df0566a6SJani Nikula #include "display/intel_psr.h"
44df0566a6SJani Nikula 
452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h"
462239e6dfSDaniele Ceraolo Spurio 
47c0e09200SDave Airlie #include "i915_drv.h"
48440e2b3dSJani Nikula #include "i915_irq.h"
491c5d22f7SChris Wilson #include "i915_trace.h"
5079e53945SJesse Barnes #include "intel_drv.h"
51d13616dbSJani Nikula #include "intel_pm.h"
52c0e09200SDave Airlie 
53fca52a55SDaniel Vetter /**
54fca52a55SDaniel Vetter  * DOC: interrupt handling
55fca52a55SDaniel Vetter  *
56fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
57fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
58fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
59fca52a55SDaniel Vetter  */
60fca52a55SDaniel Vetter 
61e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
62e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
63e4ce95aaSVille Syrjälä };
64e4ce95aaSVille Syrjälä 
6523bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6623bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6723bb4cb5SVille Syrjälä };
6823bb4cb5SVille Syrjälä 
693a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
703a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
713a3b3c7dSVille Syrjälä };
723a3b3c7dSVille Syrjälä 
737c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
74e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
76e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
77e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
78e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
79e5868a31SEgbert Eich };
80e5868a31SEgbert Eich 
817c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
82e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
8373c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
84e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
85e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
86e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
87e5868a31SEgbert Eich };
88e5868a31SEgbert Eich 
8926951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
9074c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
9126951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
9226951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
9326951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
9426951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
9526951cafSXiong Zhang };
9626951cafSXiong Zhang 
977c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
98e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
99e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
100e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
101e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
102e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
103e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
104e5868a31SEgbert Eich };
105e5868a31SEgbert Eich 
1067c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
107e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
109e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
110e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
111e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
112e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
113e5868a31SEgbert Eich };
114e5868a31SEgbert Eich 
1154bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
116e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
117e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
118e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
119e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
120e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
121e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
122e5868a31SEgbert Eich };
123e5868a31SEgbert Eich 
124e0a20ad7SShashank Sharma /* BXT hpd list */
125e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1267f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
127e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
128e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
129e0a20ad7SShashank Sharma };
130e0a20ad7SShashank Sharma 
131b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
132b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
133b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
134b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
135b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
136121e758eSDhinakaran Pandiyan };
137121e758eSDhinakaran Pandiyan 
13831604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
13931604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
14031604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
14131604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
14231604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
14331604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
14431604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
14531604222SAnusha Srivatsa };
14631604222SAnusha Srivatsa 
147c6f7acb8SMatt Roper static const u32 hpd_mcc[HPD_NUM_PINS] = {
148c6f7acb8SMatt Roper 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
149c6f7acb8SMatt Roper 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
150c6f7acb8SMatt Roper 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP
151c6f7acb8SMatt Roper };
152c6f7acb8SMatt Roper 
153*52dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = {
154*52dfdba0SLucas De Marchi 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
155*52dfdba0SLucas De Marchi 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
156*52dfdba0SLucas De Marchi 	[HPD_PORT_C] = SDE_DDIC_HOTPLUG_TGP,
157*52dfdba0SLucas De Marchi 	[HPD_PORT_D] = SDE_TC1_HOTPLUG_ICP,
158*52dfdba0SLucas De Marchi 	[HPD_PORT_E] = SDE_TC2_HOTPLUG_ICP,
159*52dfdba0SLucas De Marchi 	[HPD_PORT_F] = SDE_TC3_HOTPLUG_ICP,
160*52dfdba0SLucas De Marchi 	[HPD_PORT_G] = SDE_TC4_HOTPLUG_ICP,
161*52dfdba0SLucas De Marchi 	[HPD_PORT_H] = SDE_TC5_HOTPLUG_TGP,
162*52dfdba0SLucas De Marchi 	[HPD_PORT_I] = SDE_TC6_HOTPLUG_TGP,
163*52dfdba0SLucas De Marchi };
164*52dfdba0SLucas De Marchi 
16565f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
16668eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
16768eb49b1SPaulo Zanoni {
16865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
16965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
17068eb49b1SPaulo Zanoni 
17165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
17268eb49b1SPaulo Zanoni 
1735c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
17465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
17565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
17665f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
17765f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
17868eb49b1SPaulo Zanoni }
1795c502442SPaulo Zanoni 
18065f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
18168eb49b1SPaulo Zanoni {
18265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
18365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
184a9d356a6SPaulo Zanoni 
18565f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
18668eb49b1SPaulo Zanoni 
18768eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
18865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
18965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
19065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
19165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
19268eb49b1SPaulo Zanoni }
19368eb49b1SPaulo Zanoni 
194b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
19568eb49b1SPaulo Zanoni ({ \
19668eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
197b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
19868eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
19968eb49b1SPaulo Zanoni })
20068eb49b1SPaulo Zanoni 
201b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
202b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
20368eb49b1SPaulo Zanoni 
204b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
205b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
206e9e9848aSVille Syrjälä 
207337ba017SPaulo Zanoni /*
208337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
209337ba017SPaulo Zanoni  */
21065f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
211b51a2842SVille Syrjälä {
21265f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
213b51a2842SVille Syrjälä 
214b51a2842SVille Syrjälä 	if (val == 0)
215b51a2842SVille Syrjälä 		return;
216b51a2842SVille Syrjälä 
217b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
218f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
21965f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
22065f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
22165f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
22265f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
223b51a2842SVille Syrjälä }
224337ba017SPaulo Zanoni 
22565f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
226e9e9848aSVille Syrjälä {
22765f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
228e9e9848aSVille Syrjälä 
229e9e9848aSVille Syrjälä 	if (val == 0)
230e9e9848aSVille Syrjälä 		return;
231e9e9848aSVille Syrjälä 
232e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2339d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
23465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
23565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
23665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
23765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
238e9e9848aSVille Syrjälä }
239e9e9848aSVille Syrjälä 
24065f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
24168eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
24268eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
24368eb49b1SPaulo Zanoni 			  i915_reg_t iir)
24468eb49b1SPaulo Zanoni {
24565f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
24635079899SPaulo Zanoni 
24765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
24865f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
24965f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
25068eb49b1SPaulo Zanoni }
25135079899SPaulo Zanoni 
25265f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2532918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
25468eb49b1SPaulo Zanoni {
25565f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
25668eb49b1SPaulo Zanoni 
25765f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
25865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
25965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
26068eb49b1SPaulo Zanoni }
26168eb49b1SPaulo Zanoni 
262b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
26368eb49b1SPaulo Zanoni ({ \
26468eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
265b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
26668eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
26768eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
26868eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
26968eb49b1SPaulo Zanoni })
27068eb49b1SPaulo Zanoni 
271b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
272b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
27368eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
27468eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
27568eb49b1SPaulo Zanoni 		      type##IIR)
27668eb49b1SPaulo Zanoni 
277b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
278b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
279e9e9848aSVille Syrjälä 
280c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
281633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 guc_iir);
282c9a9a268SImre Deak 
2830706f17cSEgbert Eich /* For display hotplug interrupt */
2840706f17cSEgbert Eich static inline void
2850706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
286a9c287c9SJani Nikula 				     u32 mask,
287a9c287c9SJani Nikula 				     u32 bits)
2880706f17cSEgbert Eich {
289a9c287c9SJani Nikula 	u32 val;
2900706f17cSEgbert Eich 
29167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2920706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2930706f17cSEgbert Eich 
2940706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2950706f17cSEgbert Eich 	val &= ~mask;
2960706f17cSEgbert Eich 	val |= bits;
2970706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2980706f17cSEgbert Eich }
2990706f17cSEgbert Eich 
3000706f17cSEgbert Eich /**
3010706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
3020706f17cSEgbert Eich  * @dev_priv: driver private
3030706f17cSEgbert Eich  * @mask: bits to update
3040706f17cSEgbert Eich  * @bits: bits to enable
3050706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
3060706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
3070706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
3080706f17cSEgbert Eich  * function is usually not called from a context where the lock is
3090706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
3100706f17cSEgbert Eich  * version is also available.
3110706f17cSEgbert Eich  */
3120706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
313a9c287c9SJani Nikula 				   u32 mask,
314a9c287c9SJani Nikula 				   u32 bits)
3150706f17cSEgbert Eich {
3160706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
3170706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
3180706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
3190706f17cSEgbert Eich }
3200706f17cSEgbert Eich 
32196606f3bSOscar Mateo static u32
3229b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
32396606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
32496606f3bSOscar Mateo 
3259b77011eSTvrtko Ursulin static bool gen11_reset_one_iir(struct intel_gt *gt,
32696606f3bSOscar Mateo 				const unsigned int bank,
32796606f3bSOscar Mateo 				const unsigned int bit)
32896606f3bSOscar Mateo {
3299b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
33096606f3bSOscar Mateo 	u32 dw;
33196606f3bSOscar Mateo 
3329b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
33396606f3bSOscar Mateo 
33496606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
33596606f3bSOscar Mateo 	if (dw & BIT(bit)) {
33696606f3bSOscar Mateo 		/*
33796606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
33896606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
33996606f3bSOscar Mateo 		 */
3409b77011eSTvrtko Ursulin 		gen11_gt_engine_identity(gt, bank, bit);
34196606f3bSOscar Mateo 
34296606f3bSOscar Mateo 		/*
34396606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
34496606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
34596606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
34696606f3bSOscar Mateo 		 * everybody.
34796606f3bSOscar Mateo 		 */
34896606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
34996606f3bSOscar Mateo 
35096606f3bSOscar Mateo 		return true;
35196606f3bSOscar Mateo 	}
35296606f3bSOscar Mateo 
35396606f3bSOscar Mateo 	return false;
35496606f3bSOscar Mateo }
35596606f3bSOscar Mateo 
356d9dc34f1SVille Syrjälä /**
357d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
358d9dc34f1SVille Syrjälä  * @dev_priv: driver private
359d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
360d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
361d9dc34f1SVille Syrjälä  */
362fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
363a9c287c9SJani Nikula 			    u32 interrupt_mask,
364a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
365036a4a7dSZhenyu Wang {
366a9c287c9SJani Nikula 	u32 new_val;
367d9dc34f1SVille Syrjälä 
36867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3694bc9d430SDaniel Vetter 
370d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
371d9dc34f1SVille Syrjälä 
3729df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
373c67a470bSPaulo Zanoni 		return;
374c67a470bSPaulo Zanoni 
375d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
376d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
377d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
378d9dc34f1SVille Syrjälä 
379d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
380d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3811ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3823143a2bfSChris Wilson 		POSTING_READ(DEIMR);
383036a4a7dSZhenyu Wang 	}
384036a4a7dSZhenyu Wang }
385036a4a7dSZhenyu Wang 
38643eaea13SPaulo Zanoni /**
38743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
38843eaea13SPaulo Zanoni  * @dev_priv: driver private
38943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
39043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
39143eaea13SPaulo Zanoni  */
39243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
393a9c287c9SJani Nikula 			      u32 interrupt_mask,
394a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
39543eaea13SPaulo Zanoni {
39667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
39743eaea13SPaulo Zanoni 
39815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
39915a17aaeSDaniel Vetter 
4009df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
401c67a470bSPaulo Zanoni 		return;
402c67a470bSPaulo Zanoni 
40343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
40443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
40543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
40643eaea13SPaulo Zanoni }
40743eaea13SPaulo Zanoni 
408a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
40943eaea13SPaulo Zanoni {
41043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
411e33a4be8STvrtko Ursulin 	intel_uncore_posting_read_fw(&dev_priv->uncore, GTIMR);
41243eaea13SPaulo Zanoni }
41343eaea13SPaulo Zanoni 
414a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
41543eaea13SPaulo Zanoni {
41643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
41743eaea13SPaulo Zanoni }
41843eaea13SPaulo Zanoni 
419f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
420b900b949SImre Deak {
421d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
422d02b98b8SOscar Mateo 
423bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
424b900b949SImre Deak }
425b900b949SImre Deak 
42658820574STvrtko Ursulin static void write_pm_imr(struct intel_gt *gt)
427a72fbc3aSImre Deak {
42858820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
42958820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
43058820574STvrtko Ursulin 	u32 mask = gt->pm_imr;
431917dc6b5SMika Kuoppala 	i915_reg_t reg;
432917dc6b5SMika Kuoppala 
43358820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
434917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
435917dc6b5SMika Kuoppala 		/* pm is in upper half */
436917dc6b5SMika Kuoppala 		mask = mask << 16;
43758820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
438917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
439917dc6b5SMika Kuoppala 	} else {
440917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
441a72fbc3aSImre Deak 	}
442a72fbc3aSImre Deak 
44358820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
44458820574STvrtko Ursulin 	intel_uncore_posting_read(uncore, reg);
445917dc6b5SMika Kuoppala }
446917dc6b5SMika Kuoppala 
44758820574STvrtko Ursulin static void write_pm_ier(struct intel_gt *gt)
448b900b949SImre Deak {
44958820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
45058820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
45158820574STvrtko Ursulin 	u32 mask = gt->pm_ier;
452917dc6b5SMika Kuoppala 	i915_reg_t reg;
453917dc6b5SMika Kuoppala 
45458820574STvrtko Ursulin 	if (INTEL_GEN(i915) >= 11) {
455917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
456917dc6b5SMika Kuoppala 		/* pm is in upper half */
457917dc6b5SMika Kuoppala 		mask = mask << 16;
45858820574STvrtko Ursulin 	} else if (INTEL_GEN(i915) >= 8) {
459917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
460917dc6b5SMika Kuoppala 	} else {
461917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
462917dc6b5SMika Kuoppala 	}
463917dc6b5SMika Kuoppala 
46458820574STvrtko Ursulin 	intel_uncore_write(uncore, reg, mask);
465b900b949SImre Deak }
466b900b949SImre Deak 
467edbfdb45SPaulo Zanoni /**
468edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
46958820574STvrtko Ursulin  * @gt: gt for the interrupts
470edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
471edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
472edbfdb45SPaulo Zanoni  */
47358820574STvrtko Ursulin static void snb_update_pm_irq(struct intel_gt *gt,
474a9c287c9SJani Nikula 			      u32 interrupt_mask,
475a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
476edbfdb45SPaulo Zanoni {
477a9c287c9SJani Nikula 	u32 new_val;
478edbfdb45SPaulo Zanoni 
47915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
48015a17aaeSDaniel Vetter 
48158820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
482edbfdb45SPaulo Zanoni 
48358820574STvrtko Ursulin 	new_val = gt->pm_imr;
484f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
485f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
486f52ecbcfSPaulo Zanoni 
48758820574STvrtko Ursulin 	if (new_val != gt->pm_imr) {
48858820574STvrtko Ursulin 		gt->pm_imr = new_val;
48958820574STvrtko Ursulin 		write_pm_imr(gt);
490edbfdb45SPaulo Zanoni 	}
491f52ecbcfSPaulo Zanoni }
492edbfdb45SPaulo Zanoni 
49358820574STvrtko Ursulin void gen6_unmask_pm_irq(struct intel_gt *gt, u32 mask)
494edbfdb45SPaulo Zanoni {
49558820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
4969939fba2SImre Deak 		return;
4979939fba2SImre Deak 
49858820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, mask);
499edbfdb45SPaulo Zanoni }
500edbfdb45SPaulo Zanoni 
50158820574STvrtko Ursulin static void __gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
5029939fba2SImre Deak {
50358820574STvrtko Ursulin 	snb_update_pm_irq(gt, mask, 0);
5049939fba2SImre Deak }
5059939fba2SImre Deak 
50658820574STvrtko Ursulin void gen6_mask_pm_irq(struct intel_gt *gt, u32 mask)
507edbfdb45SPaulo Zanoni {
50858820574STvrtko Ursulin 	if (WARN_ON(!intel_irqs_enabled(gt->i915)))
5099939fba2SImre Deak 		return;
5109939fba2SImre Deak 
51158820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, mask);
512f4e9af4fSAkash Goel }
513f4e9af4fSAkash Goel 
5143814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
515f4e9af4fSAkash Goel {
516f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
517f4e9af4fSAkash Goel 
51867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
519f4e9af4fSAkash Goel 
520f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
521f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
522f4e9af4fSAkash Goel 	POSTING_READ(reg);
523f4e9af4fSAkash Goel }
524f4e9af4fSAkash Goel 
52558820574STvrtko Ursulin static void gen6_enable_pm_irq(struct intel_gt *gt, u32 enable_mask)
526f4e9af4fSAkash Goel {
52758820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
528f4e9af4fSAkash Goel 
52958820574STvrtko Ursulin 	gt->pm_ier |= enable_mask;
53058820574STvrtko Ursulin 	write_pm_ier(gt);
53158820574STvrtko Ursulin 	gen6_unmask_pm_irq(gt, enable_mask);
532f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
533f4e9af4fSAkash Goel }
534f4e9af4fSAkash Goel 
53558820574STvrtko Ursulin static void gen6_disable_pm_irq(struct intel_gt *gt, u32 disable_mask)
536f4e9af4fSAkash Goel {
53758820574STvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
538f4e9af4fSAkash Goel 
53958820574STvrtko Ursulin 	gt->pm_ier &= ~disable_mask;
54058820574STvrtko Ursulin 	__gen6_mask_pm_irq(gt, disable_mask);
54158820574STvrtko Ursulin 	write_pm_ier(gt);
542f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
543edbfdb45SPaulo Zanoni }
544edbfdb45SPaulo Zanoni 
545d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
546d02b98b8SOscar Mateo {
547d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
548d02b98b8SOscar Mateo 
5499b77011eSTvrtko Ursulin 	while (gen11_reset_one_iir(&dev_priv->gt, 0, GEN11_GTPM))
55096606f3bSOscar Mateo 		;
551d02b98b8SOscar Mateo 
552d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
553d02b98b8SOscar Mateo 
554d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
555d02b98b8SOscar Mateo }
556d02b98b8SOscar Mateo 
557dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5583cc134e3SImre Deak {
5593cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5604668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
561562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5623cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5633cc134e3SImre Deak }
5643cc134e3SImre Deak 
56591d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
566b900b949SImre Deak {
56758820574STvrtko Ursulin 	struct intel_gt *gt = &dev_priv->gt;
568562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
569562d9baeSSagar Arun Kamble 
570562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
571f2a91d1aSChris Wilson 		return;
572f2a91d1aSChris Wilson 
573b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
574562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
57596606f3bSOscar Mateo 
576d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
57758820574STvrtko Ursulin 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GTPM));
578d02b98b8SOscar Mateo 	else
579c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
58096606f3bSOscar Mateo 
581562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
58258820574STvrtko Ursulin 	gen6_enable_pm_irq(gt, dev_priv->pm_rps_events);
58378e68d36SImre Deak 
584b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
585b900b949SImre Deak }
586b900b949SImre Deak 
58791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
588b900b949SImre Deak {
589562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
590562d9baeSSagar Arun Kamble 
591562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
592f2a91d1aSChris Wilson 		return;
593f2a91d1aSChris Wilson 
594d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
595562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5969939fba2SImre Deak 
597b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5989939fba2SImre Deak 
59958820574STvrtko Ursulin 	gen6_disable_pm_irq(&dev_priv->gt, GEN6_PM_RPS_EVENTS);
60058072ccbSImre Deak 
60158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
602315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
603c33d247dSChris Wilson 
604c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
6053814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
606c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
607c33d247dSChris Wilson 	 * state of the worker can be discarded.
608c33d247dSChris Wilson 	 */
609562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
610d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
611d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
612d02b98b8SOscar Mateo 	else
613c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
614b900b949SImre Deak }
615b900b949SImre Deak 
6169cbd51c2SDaniele Ceraolo Spurio void gen9_reset_guc_interrupts(struct intel_guc *guc)
61726705e20SSagar Arun Kamble {
6182239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6192239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6209cbd51c2SDaniele Ceraolo Spurio 
6212239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6221be333d3SSagar Arun Kamble 
6232239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6242239e6dfSDaniele Ceraolo Spurio 	gen6_reset_pm_iir(i915, gt->pm_guc_events);
6252239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
62626705e20SSagar Arun Kamble }
62726705e20SSagar Arun Kamble 
6289cbd51c2SDaniele Ceraolo Spurio void gen9_enable_guc_interrupts(struct intel_guc *guc)
62926705e20SSagar Arun Kamble {
6302239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6312239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6329cbd51c2SDaniele Ceraolo Spurio 
6332239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6341be333d3SSagar Arun Kamble 
6352239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6369cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
6372239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(intel_uncore_read(gt->uncore, gen6_pm_iir(i915)) &
6382239e6dfSDaniele Ceraolo Spurio 			     gt->pm_guc_events);
6399cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
6402239e6dfSDaniele Ceraolo Spurio 		gen6_enable_pm_irq(gt, gt->pm_guc_events);
64126705e20SSagar Arun Kamble 	}
6422239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
64326705e20SSagar Arun Kamble }
64426705e20SSagar Arun Kamble 
6459cbd51c2SDaniele Ceraolo Spurio void gen9_disable_guc_interrupts(struct intel_guc *guc)
64626705e20SSagar Arun Kamble {
6472239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6482239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6499cbd51c2SDaniele Ceraolo Spurio 
6502239e6dfSDaniele Ceraolo Spurio 	assert_rpm_wakelock_held(&i915->runtime_pm);
6511be333d3SSagar Arun Kamble 
6522239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6539cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
65426705e20SSagar Arun Kamble 
6552239e6dfSDaniele Ceraolo Spurio 	gen6_disable_pm_irq(gt, gt->pm_guc_events);
65626705e20SSagar Arun Kamble 
6572239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
6582239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
65926705e20SSagar Arun Kamble 
6609cbd51c2SDaniele Ceraolo Spurio 	gen9_reset_guc_interrupts(guc);
66126705e20SSagar Arun Kamble }
66226705e20SSagar Arun Kamble 
6639cbd51c2SDaniele Ceraolo Spurio void gen11_reset_guc_interrupts(struct intel_guc *guc)
66454c52a84SOscar Mateo {
6652239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6662239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6679cbd51c2SDaniele Ceraolo Spurio 
66854c52a84SOscar Mateo 	spin_lock_irq(&i915->irq_lock);
6692239e6dfSDaniele Ceraolo Spurio 	gen11_reset_one_iir(gt, 0, GEN11_GUC);
67054c52a84SOscar Mateo 	spin_unlock_irq(&i915->irq_lock);
67154c52a84SOscar Mateo }
67254c52a84SOscar Mateo 
6739cbd51c2SDaniele Ceraolo Spurio void gen11_enable_guc_interrupts(struct intel_guc *guc)
67454c52a84SOscar Mateo {
6752239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6769cbd51c2SDaniele Ceraolo Spurio 
6772239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&gt->i915->irq_lock);
6789cbd51c2SDaniele Ceraolo Spurio 	if (!guc->interrupts.enabled) {
679633023a4SDaniele Ceraolo Spurio 		u32 events = REG_FIELD_PREP(ENGINE1_MASK, GUC_INTR_GUC2HOST);
68054c52a84SOscar Mateo 
6812239e6dfSDaniele Ceraolo Spurio 		WARN_ON_ONCE(gen11_reset_one_iir(gt, 0, GEN11_GUC));
6822239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, events);
6832239e6dfSDaniele Ceraolo Spurio 		intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~events);
6849cbd51c2SDaniele Ceraolo Spurio 		guc->interrupts.enabled = true;
68554c52a84SOscar Mateo 	}
6862239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&gt->i915->irq_lock);
68754c52a84SOscar Mateo }
68854c52a84SOscar Mateo 
6899cbd51c2SDaniele Ceraolo Spurio void gen11_disable_guc_interrupts(struct intel_guc *guc)
69054c52a84SOscar Mateo {
6912239e6dfSDaniele Ceraolo Spurio 	struct intel_gt *gt = guc_to_gt(guc);
6922239e6dfSDaniele Ceraolo Spurio 	struct drm_i915_private *i915 = gt->i915;
6939cbd51c2SDaniele Ceraolo Spurio 
6942239e6dfSDaniele Ceraolo Spurio 	spin_lock_irq(&i915->irq_lock);
6959cbd51c2SDaniele Ceraolo Spurio 	guc->interrupts.enabled = false;
69654c52a84SOscar Mateo 
6972239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_MASK, ~0);
6982239e6dfSDaniele Ceraolo Spurio 	intel_uncore_write(gt->uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
69954c52a84SOscar Mateo 
7002239e6dfSDaniele Ceraolo Spurio 	spin_unlock_irq(&i915->irq_lock);
7012239e6dfSDaniele Ceraolo Spurio 	intel_synchronize_irq(i915);
70254c52a84SOscar Mateo 
7039cbd51c2SDaniele Ceraolo Spurio 	gen11_reset_guc_interrupts(guc);
70454c52a84SOscar Mateo }
70554c52a84SOscar Mateo 
7060961021aSBen Widawsky /**
7073a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
7083a3b3c7dSVille Syrjälä  * @dev_priv: driver private
7093a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
7103a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
7113a3b3c7dSVille Syrjälä  */
7123a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
713a9c287c9SJani Nikula 				u32 interrupt_mask,
714a9c287c9SJani Nikula 				u32 enabled_irq_mask)
7153a3b3c7dSVille Syrjälä {
716a9c287c9SJani Nikula 	u32 new_val;
717a9c287c9SJani Nikula 	u32 old_val;
7183a3b3c7dSVille Syrjälä 
71967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
7203a3b3c7dSVille Syrjälä 
7213a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
7223a3b3c7dSVille Syrjälä 
7233a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
7243a3b3c7dSVille Syrjälä 		return;
7253a3b3c7dSVille Syrjälä 
7263a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
7273a3b3c7dSVille Syrjälä 
7283a3b3c7dSVille Syrjälä 	new_val = old_val;
7293a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
7303a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
7313a3b3c7dSVille Syrjälä 
7323a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
7333a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
7343a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
7353a3b3c7dSVille Syrjälä 	}
7363a3b3c7dSVille Syrjälä }
7373a3b3c7dSVille Syrjälä 
7383a3b3c7dSVille Syrjälä /**
739013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
740013d3752SVille Syrjälä  * @dev_priv: driver private
741013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
742013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
743013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
744013d3752SVille Syrjälä  */
745013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
746013d3752SVille Syrjälä 			 enum pipe pipe,
747a9c287c9SJani Nikula 			 u32 interrupt_mask,
748a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
749013d3752SVille Syrjälä {
750a9c287c9SJani Nikula 	u32 new_val;
751013d3752SVille Syrjälä 
75267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
753013d3752SVille Syrjälä 
754013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
755013d3752SVille Syrjälä 
756013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
757013d3752SVille Syrjälä 		return;
758013d3752SVille Syrjälä 
759013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
760013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
761013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
762013d3752SVille Syrjälä 
763013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
764013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
765013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
766013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
767013d3752SVille Syrjälä 	}
768013d3752SVille Syrjälä }
769013d3752SVille Syrjälä 
770013d3752SVille Syrjälä /**
771fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
772fee884edSDaniel Vetter  * @dev_priv: driver private
773fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
774fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
775fee884edSDaniel Vetter  */
77647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
777a9c287c9SJani Nikula 				  u32 interrupt_mask,
778a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
779fee884edSDaniel Vetter {
780a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
781fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
782fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
783fee884edSDaniel Vetter 
78415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
78515a17aaeSDaniel Vetter 
78667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
787fee884edSDaniel Vetter 
7889df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
789c67a470bSPaulo Zanoni 		return;
790c67a470bSPaulo Zanoni 
791fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
792fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
793fee884edSDaniel Vetter }
7948664281bSPaulo Zanoni 
7956b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
7966b12ca56SVille Syrjälä 			      enum pipe pipe)
7977c463586SKeith Packard {
7986b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
79910c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
80010c59c51SImre Deak 
8016b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8026b12ca56SVille Syrjälä 
8036b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
8046b12ca56SVille Syrjälä 		goto out;
8056b12ca56SVille Syrjälä 
80610c59c51SImre Deak 	/*
807724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
808724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
80910c59c51SImre Deak 	 */
81010c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
81110c59c51SImre Deak 		return 0;
812724a6905SVille Syrjälä 	/*
813724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
814724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
815724a6905SVille Syrjälä 	 */
816724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
817724a6905SVille Syrjälä 		return 0;
81810c59c51SImre Deak 
81910c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
82010c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
82110c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
82210c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
82310c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
82410c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
82510c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
82610c59c51SImre Deak 
8276b12ca56SVille Syrjälä out:
8286b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
8296b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
8306b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
8316b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
8326b12ca56SVille Syrjälä 
83310c59c51SImre Deak 	return enable_mask;
83410c59c51SImre Deak }
83510c59c51SImre Deak 
8366b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
8376b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
838755e9019SImre Deak {
8396b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
840755e9019SImre Deak 	u32 enable_mask;
841755e9019SImre Deak 
8426b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8436b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8446b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8456b12ca56SVille Syrjälä 
8466b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8476b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8486b12ca56SVille Syrjälä 
8496b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
8506b12ca56SVille Syrjälä 		return;
8516b12ca56SVille Syrjälä 
8526b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
8536b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8546b12ca56SVille Syrjälä 
8556b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8566b12ca56SVille Syrjälä 	POSTING_READ(reg);
857755e9019SImre Deak }
858755e9019SImre Deak 
8596b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
8606b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
861755e9019SImre Deak {
8626b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
863755e9019SImre Deak 	u32 enable_mask;
864755e9019SImre Deak 
8656b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
8666b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
8676b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
8686b12ca56SVille Syrjälä 
8696b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
8706b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
8716b12ca56SVille Syrjälä 
8726b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
8736b12ca56SVille Syrjälä 		return;
8746b12ca56SVille Syrjälä 
8756b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
8766b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
8776b12ca56SVille Syrjälä 
8786b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
8796b12ca56SVille Syrjälä 	POSTING_READ(reg);
880755e9019SImre Deak }
881755e9019SImre Deak 
882f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
883f3e30485SVille Syrjälä {
884f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
885f3e30485SVille Syrjälä 		return false;
886f3e30485SVille Syrjälä 
887f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
888f3e30485SVille Syrjälä }
889f3e30485SVille Syrjälä 
890c0e09200SDave Airlie /**
891f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
89214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
89301c66889SZhao Yakui  */
89491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
89501c66889SZhao Yakui {
896f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
897f49e38ddSJani Nikula 		return;
898f49e38ddSJani Nikula 
89913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
90001c66889SZhao Yakui 
901755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
90291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
9033b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
904755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
9051ec14ad3SChris Wilson 
90613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
90701c66889SZhao Yakui }
90801c66889SZhao Yakui 
909f75f3746SVille Syrjälä /*
910f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
911f75f3746SVille Syrjälä  * around the vertical blanking period.
912f75f3746SVille Syrjälä  *
913f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
914f75f3746SVille Syrjälä  *  vblank_start >= 3
915f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
916f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
917f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
918f75f3746SVille Syrjälä  *
919f75f3746SVille Syrjälä  *           start of vblank:
920f75f3746SVille Syrjälä  *           latch double buffered registers
921f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
922f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
923f75f3746SVille Syrjälä  *           |
924f75f3746SVille Syrjälä  *           |          frame start:
925f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
926f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
927f75f3746SVille Syrjälä  *           |          |
928f75f3746SVille Syrjälä  *           |          |  start of vsync:
929f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
930f75f3746SVille Syrjälä  *           |          |  |
931f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
932f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
933f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
934f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
935f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
936f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
937f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
938f75f3746SVille Syrjälä  *       |          |                                         |
939f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
940f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
941f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
942f75f3746SVille Syrjälä  *
943f75f3746SVille Syrjälä  * x  = horizontal active
944f75f3746SVille Syrjälä  * _  = horizontal blanking
945f75f3746SVille Syrjälä  * hs = horizontal sync
946f75f3746SVille Syrjälä  * va = vertical active
947f75f3746SVille Syrjälä  * vb = vertical blanking
948f75f3746SVille Syrjälä  * vs = vertical sync
949f75f3746SVille Syrjälä  * vbs = vblank_start (number)
950f75f3746SVille Syrjälä  *
951f75f3746SVille Syrjälä  * Summary:
952f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
953f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
954f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
955f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
956f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
957f75f3746SVille Syrjälä  */
958f75f3746SVille Syrjälä 
95942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
96042f52ef8SKeith Packard  * we use as a pipe index
96142f52ef8SKeith Packard  */
96208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc)
9630a3e67a4SJesse Barnes {
96408fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
96508fa8fd0SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
96632db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
96708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
968f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
9690b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
970694e409dSVille Syrjälä 	unsigned long irqflags;
971391f75e2SVille Syrjälä 
97232db0b65SVille Syrjälä 	/*
97332db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
97432db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
97532db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
97632db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
97732db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
97832db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
97932db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
98032db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
98132db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
98232db0b65SVille Syrjälä 	 */
98332db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
98432db0b65SVille Syrjälä 		return 0;
98532db0b65SVille Syrjälä 
9860b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9870b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9880b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
9890b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
9900b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
991391f75e2SVille Syrjälä 
9920b2a8e09SVille Syrjälä 	/* Convert to pixel count */
9930b2a8e09SVille Syrjälä 	vbl_start *= htotal;
9940b2a8e09SVille Syrjälä 
9950b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
9960b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
9970b2a8e09SVille Syrjälä 
9989db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
9999db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
10005eddb70bSChris Wilson 
1001694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1002694e409dSVille Syrjälä 
10030a3e67a4SJesse Barnes 	/*
10040a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
10050a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
10060a3e67a4SJesse Barnes 	 * register.
10070a3e67a4SJesse Barnes 	 */
10080a3e67a4SJesse Barnes 	do {
1009694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
1010694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
1011694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
10120a3e67a4SJesse Barnes 	} while (high1 != high2);
10130a3e67a4SJesse Barnes 
1014694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1015694e409dSVille Syrjälä 
10165eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1017391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
10185eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1019391f75e2SVille Syrjälä 
1020391f75e2SVille Syrjälä 	/*
1021391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
1022391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
1023391f75e2SVille Syrjälä 	 * counter against vblank start.
1024391f75e2SVille Syrjälä 	 */
1025edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
10260a3e67a4SJesse Barnes }
10270a3e67a4SJesse Barnes 
102808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
10299880b7a5SJesse Barnes {
103008fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
103108fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
10329880b7a5SJesse Barnes 
1033649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
10349880b7a5SJesse Barnes }
10359880b7a5SJesse Barnes 
1036aec0246fSUma Shankar /*
1037aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
1038aec0246fSUma Shankar  * scanline register will not work to get the scanline,
1039aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
1040aec0246fSUma Shankar  * with scanline register updates.
1041aec0246fSUma Shankar  * This function will use Framestamp and current
1042aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
1043aec0246fSUma Shankar  */
1044aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
1045aec0246fSUma Shankar {
1046aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1047aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
1048aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
1049aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
1050aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
1051aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
1052aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
1053aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
1054aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
1055aec0246fSUma Shankar 
1056aec0246fSUma Shankar 	/*
1057aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
1058aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
1059aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
1060aec0246fSUma Shankar 	 * during the same frame.
1061aec0246fSUma Shankar 	 */
1062aec0246fSUma Shankar 	do {
1063aec0246fSUma Shankar 		/*
1064aec0246fSUma Shankar 		 * This field provides read back of the display
1065aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
1066aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
1067aec0246fSUma Shankar 		 */
1068aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1069aec0246fSUma Shankar 
1070aec0246fSUma Shankar 		/*
1071aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
1072aec0246fSUma Shankar 		 * time stamp value.
1073aec0246fSUma Shankar 		 */
1074aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
1075aec0246fSUma Shankar 
1076aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
1077aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
1078aec0246fSUma Shankar 
1079aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
1080aec0246fSUma Shankar 					clock), 1000 * htotal);
1081aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
1082aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1083aec0246fSUma Shankar 
1084aec0246fSUma Shankar 	return scanline;
1085aec0246fSUma Shankar }
1086aec0246fSUma Shankar 
108775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1088a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1089a225f079SVille Syrjälä {
1090a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1091fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
10925caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
10935caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1094a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
109580715b2fSVille Syrjälä 	int position, vtotal;
1096a225f079SVille Syrjälä 
109772259536SVille Syrjälä 	if (!crtc->active)
109872259536SVille Syrjälä 		return -1;
109972259536SVille Syrjälä 
11005caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
11015caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
11025caa0feaSDaniel Vetter 
1103aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1104aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1105aec0246fSUma Shankar 
110680715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1107a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1108a225f079SVille Syrjälä 		vtotal /= 2;
1109a225f079SVille Syrjälä 
1110cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
111175aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1112a225f079SVille Syrjälä 	else
111375aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1114a225f079SVille Syrjälä 
1115a225f079SVille Syrjälä 	/*
111641b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
111741b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
111841b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
111941b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
112041b578fbSJesse Barnes 	 *
112141b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
112241b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
112341b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
112441b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
112541b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
112641b578fbSJesse Barnes 	 */
112791d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
112841b578fbSJesse Barnes 		int i, temp;
112941b578fbSJesse Barnes 
113041b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
113141b578fbSJesse Barnes 			udelay(1);
1132707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
113341b578fbSJesse Barnes 			if (temp != position) {
113441b578fbSJesse Barnes 				position = temp;
113541b578fbSJesse Barnes 				break;
113641b578fbSJesse Barnes 			}
113741b578fbSJesse Barnes 		}
113841b578fbSJesse Barnes 	}
113941b578fbSJesse Barnes 
114041b578fbSJesse Barnes 	/*
114180715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
114280715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1143a225f079SVille Syrjälä 	 */
114480715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1145a225f079SVille Syrjälä }
1146a225f079SVille Syrjälä 
11477d23e593SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
11481bf6ad62SDaniel Vetter 			      bool in_vblank_irq, int *vpos, int *hpos,
11493bb403bfSVille Syrjälä 			      ktime_t *stime, ktime_t *etime,
11503bb403bfSVille Syrjälä 			      const struct drm_display_mode *mode)
11510af7e4dfSMario Kleiner {
1152fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
115398187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
115498187836SVille Syrjälä 								pipe);
11553aa18df8SVille Syrjälä 	int position;
115678e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1157ad3543edSMario Kleiner 	unsigned long irqflags;
11588a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
11598a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
11608a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
11610af7e4dfSMario Kleiner 
1162fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
11630af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
11649db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
11651bf6ad62SDaniel Vetter 		return false;
11660af7e4dfSMario Kleiner 	}
11670af7e4dfSMario Kleiner 
1168c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
116978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1170c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1171c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1172c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
11730af7e4dfSMario Kleiner 
1174d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1175d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1176d31faf65SVille Syrjälä 		vbl_end /= 2;
1177d31faf65SVille Syrjälä 		vtotal /= 2;
1178d31faf65SVille Syrjälä 	}
1179d31faf65SVille Syrjälä 
1180ad3543edSMario Kleiner 	/*
1181ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1182ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1183ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1184ad3543edSMario Kleiner 	 */
1185ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1186ad3543edSMario Kleiner 
1187ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1188ad3543edSMario Kleiner 
1189ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1190ad3543edSMario Kleiner 	if (stime)
1191ad3543edSMario Kleiner 		*stime = ktime_get();
1192ad3543edSMario Kleiner 
11938a920e24SVille Syrjälä 	if (use_scanline_counter) {
11940af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
11950af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
11960af7e4dfSMario Kleiner 		 */
1197a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
11980af7e4dfSMario Kleiner 	} else {
11990af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
12000af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
12010af7e4dfSMario Kleiner 		 * scanout position.
12020af7e4dfSMario Kleiner 		 */
120375aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
12040af7e4dfSMario Kleiner 
12053aa18df8SVille Syrjälä 		/* convert to pixel counts */
12063aa18df8SVille Syrjälä 		vbl_start *= htotal;
12073aa18df8SVille Syrjälä 		vbl_end *= htotal;
12083aa18df8SVille Syrjälä 		vtotal *= htotal;
120978e8fc6bSVille Syrjälä 
121078e8fc6bSVille Syrjälä 		/*
12117e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
12127e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
12137e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
12147e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
12157e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
12167e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
12177e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
12187e78f1cbSVille Syrjälä 		 */
12197e78f1cbSVille Syrjälä 		if (position >= vtotal)
12207e78f1cbSVille Syrjälä 			position = vtotal - 1;
12217e78f1cbSVille Syrjälä 
12227e78f1cbSVille Syrjälä 		/*
122378e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
122478e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
122578e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
122678e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
122778e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
122878e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
122978e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
123078e8fc6bSVille Syrjälä 		 */
123178e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
12323aa18df8SVille Syrjälä 	}
12333aa18df8SVille Syrjälä 
1234ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1235ad3543edSMario Kleiner 	if (etime)
1236ad3543edSMario Kleiner 		*etime = ktime_get();
1237ad3543edSMario Kleiner 
1238ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1239ad3543edSMario Kleiner 
1240ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1241ad3543edSMario Kleiner 
12423aa18df8SVille Syrjälä 	/*
12433aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
12443aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
12453aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
12463aa18df8SVille Syrjälä 	 * up since vbl_end.
12473aa18df8SVille Syrjälä 	 */
12483aa18df8SVille Syrjälä 	if (position >= vbl_start)
12493aa18df8SVille Syrjälä 		position -= vbl_end;
12503aa18df8SVille Syrjälä 	else
12513aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
12523aa18df8SVille Syrjälä 
12538a920e24SVille Syrjälä 	if (use_scanline_counter) {
12543aa18df8SVille Syrjälä 		*vpos = position;
12553aa18df8SVille Syrjälä 		*hpos = 0;
12563aa18df8SVille Syrjälä 	} else {
12570af7e4dfSMario Kleiner 		*vpos = position / htotal;
12580af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
12590af7e4dfSMario Kleiner 	}
12600af7e4dfSMario Kleiner 
12611bf6ad62SDaniel Vetter 	return true;
12620af7e4dfSMario Kleiner }
12630af7e4dfSMario Kleiner 
1264a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1265a225f079SVille Syrjälä {
1266fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1267a225f079SVille Syrjälä 	unsigned long irqflags;
1268a225f079SVille Syrjälä 	int position;
1269a225f079SVille Syrjälä 
1270a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1271a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1272a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1273a225f079SVille Syrjälä 
1274a225f079SVille Syrjälä 	return position;
1275a225f079SVille Syrjälä }
1276a225f079SVille Syrjälä 
127791d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1278f97108d1SJesse Barnes {
12794f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &dev_priv->uncore;
1280b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
12819270388eSDaniel Vetter 	u8 new_delay;
12829270388eSDaniel Vetter 
1283d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1284f97108d1SJesse Barnes 
12854f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
12864f5fd91fSTvrtko Ursulin 			     MEMINTRSTS,
12874f5fd91fSTvrtko Ursulin 			     intel_uncore_read(uncore, MEMINTRSTS));
128873edd18fSDaniel Vetter 
128920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12909270388eSDaniel Vetter 
12914f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, MEMINTRSTS, MEMINT_EVAL_CHG);
12924f5fd91fSTvrtko Ursulin 	busy_up = intel_uncore_read(uncore, RCPREVBSYTUPAVG);
12934f5fd91fSTvrtko Ursulin 	busy_down = intel_uncore_read(uncore, RCPREVBSYTDNAVG);
12944f5fd91fSTvrtko Ursulin 	max_avg = intel_uncore_read(uncore, RCBMAXAVG);
12954f5fd91fSTvrtko Ursulin 	min_avg = intel_uncore_read(uncore, RCBMINAVG);
1296f97108d1SJesse Barnes 
1297f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1298b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
129920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
130020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
130120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
130220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1303b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
130420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
130520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
130620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
130720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1308f97108d1SJesse Barnes 	}
1309f97108d1SJesse Barnes 
131091d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
131120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1312f97108d1SJesse Barnes 
1313d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
13149270388eSDaniel Vetter 
1315f97108d1SJesse Barnes 	return;
1316f97108d1SJesse Barnes }
1317f97108d1SJesse Barnes 
131843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
131943cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
132031685c25SDeepak S {
1321679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
132243cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
132343cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
132431685c25SDeepak S }
132531685c25SDeepak S 
132643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
132743cf3bf0SChris Wilson {
1328562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
132943cf3bf0SChris Wilson }
133043cf3bf0SChris Wilson 
133143cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
133243cf3bf0SChris Wilson {
1333562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1334562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
133543cf3bf0SChris Wilson 	struct intel_rps_ei now;
133643cf3bf0SChris Wilson 	u32 events = 0;
133743cf3bf0SChris Wilson 
1338e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
133943cf3bf0SChris Wilson 		return 0;
134043cf3bf0SChris Wilson 
134143cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
134231685c25SDeepak S 
1343679cb6c1SMika Kuoppala 	if (prev->ktime) {
1344e0e8c7cbSChris Wilson 		u64 time, c0;
1345569884e3SChris Wilson 		u32 render, media;
1346e0e8c7cbSChris Wilson 
1347679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
13488f68d591SChris Wilson 
1349e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1350e0e8c7cbSChris Wilson 
1351e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1352e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1353e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1354e0e8c7cbSChris Wilson 		 * into our activity counter.
1355e0e8c7cbSChris Wilson 		 */
1356569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1357569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1358569884e3SChris Wilson 		c0 = max(render, media);
13596b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1360e0e8c7cbSChris Wilson 
136160548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1362e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
136360548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1364e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
136531685c25SDeepak S 	}
136631685c25SDeepak S 
1367562d9baeSSagar Arun Kamble 	rps->ei = now;
136843cf3bf0SChris Wilson 	return events;
136931685c25SDeepak S }
137031685c25SDeepak S 
13714912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
13723b8d8d91SJesse Barnes {
13732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1374562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1375562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
13767c0a16adSChris Wilson 	bool client_boost = false;
13778d3afd7dSChris Wilson 	int new_delay, adj, min, max;
13787c0a16adSChris Wilson 	u32 pm_iir = 0;
13793b8d8d91SJesse Barnes 
138059cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1381562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1382562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1383562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1384d4d70aa5SImre Deak 	}
138559cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13864912d041SBen Widawsky 
138760611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1388a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13898d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13907c0a16adSChris Wilson 		goto out;
13913b8d8d91SJesse Barnes 
1392ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
13937b9e0ae6SChris Wilson 
139443cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
139543cf3bf0SChris Wilson 
1396562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1397562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1398562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1399562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
14007b92c1bdSChris Wilson 	if (client_boost)
1401562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1402562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1403562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
14048d3afd7dSChris Wilson 		adj = 0;
14058d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1406dd75fdc8SChris Wilson 		if (adj > 0)
1407dd75fdc8SChris Wilson 			adj *= 2;
1408edcf284bSChris Wilson 		else /* CHV needs even encode values */
1409edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
14107e79a683SSagar Arun Kamble 
1411562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
14127e79a683SSagar Arun Kamble 			adj = 0;
14137b92c1bdSChris Wilson 	} else if (client_boost) {
1414f5a4c67dSChris Wilson 		adj = 0;
1415dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1416562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1417562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1418562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1419562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1420dd75fdc8SChris Wilson 		adj = 0;
1421dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1422dd75fdc8SChris Wilson 		if (adj < 0)
1423dd75fdc8SChris Wilson 			adj *= 2;
1424edcf284bSChris Wilson 		else /* CHV needs even encode values */
1425edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
14267e79a683SSagar Arun Kamble 
1427562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
14287e79a683SSagar Arun Kamble 			adj = 0;
1429dd75fdc8SChris Wilson 	} else { /* unknown event */
1430edcf284bSChris Wilson 		adj = 0;
1431dd75fdc8SChris Wilson 	}
14323b8d8d91SJesse Barnes 
1433562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1434edcf284bSChris Wilson 
14352a8862d2SChris Wilson 	/*
14362a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
14372a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
14382a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
14392a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
14402a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
14412a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
14422a8862d2SChris Wilson 	 */
14432a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
14442a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
14452a8862d2SChris Wilson 		rps->last_adj = 0;
14462a8862d2SChris Wilson 
144779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
144879249636SBen Widawsky 	 * interrupt
144979249636SBen Widawsky 	 */
1450edcf284bSChris Wilson 	new_delay += adj;
14518d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
145227544369SDeepak S 
14539fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
14549fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1455562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
14569fcee2f7SChris Wilson 	}
14573b8d8d91SJesse Barnes 
1458ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
14597c0a16adSChris Wilson 
14607c0a16adSChris Wilson out:
14617c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
14627c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1463562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
146458820574STvrtko Ursulin 		gen6_unmask_pm_irq(&dev_priv->gt, dev_priv->pm_rps_events);
14657c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
14663b8d8d91SJesse Barnes }
14673b8d8d91SJesse Barnes 
1468e3689190SBen Widawsky 
1469e3689190SBen Widawsky /**
1470e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1471e3689190SBen Widawsky  * occurred.
1472e3689190SBen Widawsky  * @work: workqueue struct
1473e3689190SBen Widawsky  *
1474e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1475e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1476e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1477e3689190SBen Widawsky  */
1478e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1479e3689190SBen Widawsky {
14802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1481cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1482e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
148335a85ac6SBen Widawsky 	char *parity_event[6];
1484a9c287c9SJani Nikula 	u32 misccpctl;
1485a9c287c9SJani Nikula 	u8 slice = 0;
1486e3689190SBen Widawsky 
1487e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1488e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1489e3689190SBen Widawsky 	 * any time we access those registers.
1490e3689190SBen Widawsky 	 */
149191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1492e3689190SBen Widawsky 
149335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
149435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
149535a85ac6SBen Widawsky 		goto out;
149635a85ac6SBen Widawsky 
1497e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1498e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1499e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1500e3689190SBen Widawsky 
150135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1502f0f59a00SVille Syrjälä 		i915_reg_t reg;
150335a85ac6SBen Widawsky 
150435a85ac6SBen Widawsky 		slice--;
15052d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
150635a85ac6SBen Widawsky 			break;
150735a85ac6SBen Widawsky 
150835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
150935a85ac6SBen Widawsky 
15106fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
151135a85ac6SBen Widawsky 
151235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1513e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1514e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1515e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1516e3689190SBen Widawsky 
151735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
151835a85ac6SBen Widawsky 		POSTING_READ(reg);
1519e3689190SBen Widawsky 
1520cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1521e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1522e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1523e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
152435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
152535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1526e3689190SBen Widawsky 
152791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1528e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1529e3689190SBen Widawsky 
153035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
153135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1532e3689190SBen Widawsky 
153335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1534e3689190SBen Widawsky 		kfree(parity_event[3]);
1535e3689190SBen Widawsky 		kfree(parity_event[2]);
1536e3689190SBen Widawsky 		kfree(parity_event[1]);
1537e3689190SBen Widawsky 	}
1538e3689190SBen Widawsky 
153935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
154035a85ac6SBen Widawsky 
154135a85ac6SBen Widawsky out:
154235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
15434cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
15442d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
15454cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
154635a85ac6SBen Widawsky 
154791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
154835a85ac6SBen Widawsky }
154935a85ac6SBen Widawsky 
1550261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1551261e40b8SVille Syrjälä 					       u32 iir)
1552e3689190SBen Widawsky {
1553261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1554e3689190SBen Widawsky 		return;
1555e3689190SBen Widawsky 
1556d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1557261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1558d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1559e3689190SBen Widawsky 
1560261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
156135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
156235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
156335a85ac6SBen Widawsky 
156435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
156535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
156635a85ac6SBen Widawsky 
1567a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1568e3689190SBen Widawsky }
1569e3689190SBen Widawsky 
1570261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1571f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1572f1af8fc1SPaulo Zanoni {
1573f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15748a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1575f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
15768a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1577f1af8fc1SPaulo Zanoni }
1578f1af8fc1SPaulo Zanoni 
1579261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1580e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1581e7b4c6b1SDaniel Vetter {
1582f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
15838a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1584cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
15858a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1586cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15878a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1588e7b4c6b1SDaniel Vetter 
1589cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1590cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1591aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1592aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1593e3689190SBen Widawsky 
1594261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1595261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1596e7b4c6b1SDaniel Vetter }
1597e7b4c6b1SDaniel Vetter 
15985d3d69d5SChris Wilson static void
159951f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1600fbcc1a0cSNick Hoath {
160131de7350SChris Wilson 	bool tasklet = false;
1602f747026cSChris Wilson 
1603fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
16048ea397faSChris Wilson 		tasklet = true;
160531de7350SChris Wilson 
160651f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
160752c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
16084c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
160931de7350SChris Wilson 	}
161031de7350SChris Wilson 
161131de7350SChris Wilson 	if (tasklet)
1612fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1613fbcc1a0cSNick Hoath }
1614fbcc1a0cSNick Hoath 
16152e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
161655ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1617abd58f01SBen Widawsky {
161825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
16192e4a5b25SChris Wilson 
1620f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1621f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
16228a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1623f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1624f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1625f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1626f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1627f0fd96f5SChris Wilson 
1628abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16292e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
16302e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
16312e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1632abd58f01SBen Widawsky 	}
1633abd58f01SBen Widawsky 
16348a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16352e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
16362e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
16372e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
163874cdb337SChris Wilson 	}
163974cdb337SChris Wilson 
164026705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16412e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1642f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1643f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
16440961021aSBen Widawsky 	}
16452e4a5b25SChris Wilson 
16462e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16472e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
16482e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
16492e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
165055ef72f2SChris Wilson 	}
1651abd58f01SBen Widawsky }
1652abd58f01SBen Widawsky 
16532e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1654f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1655e30e251aSVille Syrjälä {
1656f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
16578a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
165851f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
16598a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
166051f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1661e30e251aSVille Syrjälä 	}
1662e30e251aSVille Syrjälä 
16638a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
16648a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
16658a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
16668a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
166751f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1668e30e251aSVille Syrjälä 	}
1669e30e251aSVille Syrjälä 
1670f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
16718a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
167251f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1673f0fd96f5SChris Wilson 	}
1674e30e251aSVille Syrjälä 
1675f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
16762e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
16778b5689d7SDaniele Ceraolo Spurio 		guc_irq_handler(&i915->gt.uc.guc, gt_iir[2] >> 16);
1678e30e251aSVille Syrjälä 	}
1679f0fd96f5SChris Wilson }
1680e30e251aSVille Syrjälä 
1681af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1682121e758eSDhinakaran Pandiyan {
1683af92058fSVille Syrjälä 	switch (pin) {
1684af92058fSVille Syrjälä 	case HPD_PORT_C:
1685121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1686af92058fSVille Syrjälä 	case HPD_PORT_D:
1687121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1688af92058fSVille Syrjälä 	case HPD_PORT_E:
1689121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1690af92058fSVille Syrjälä 	case HPD_PORT_F:
1691121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1692121e758eSDhinakaran Pandiyan 	default:
1693121e758eSDhinakaran Pandiyan 		return false;
1694121e758eSDhinakaran Pandiyan 	}
1695121e758eSDhinakaran Pandiyan }
1696121e758eSDhinakaran Pandiyan 
1697af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169863c88d22SImre Deak {
1699af92058fSVille Syrjälä 	switch (pin) {
1700af92058fSVille Syrjälä 	case HPD_PORT_A:
1701195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1702af92058fSVille Syrjälä 	case HPD_PORT_B:
170363c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1704af92058fSVille Syrjälä 	case HPD_PORT_C:
170563c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
170663c88d22SImre Deak 	default:
170763c88d22SImre Deak 		return false;
170863c88d22SImre Deak 	}
170963c88d22SImre Deak }
171063c88d22SImre Deak 
1711af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
171231604222SAnusha Srivatsa {
1713af92058fSVille Syrjälä 	switch (pin) {
1714af92058fSVille Syrjälä 	case HPD_PORT_A:
171531604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1716af92058fSVille Syrjälä 	case HPD_PORT_B:
171731604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
171831604222SAnusha Srivatsa 	default:
171931604222SAnusha Srivatsa 		return false;
172031604222SAnusha Srivatsa 	}
172131604222SAnusha Srivatsa }
172231604222SAnusha Srivatsa 
1723af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
172431604222SAnusha Srivatsa {
1725af92058fSVille Syrjälä 	switch (pin) {
1726af92058fSVille Syrjälä 	case HPD_PORT_C:
172731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1728af92058fSVille Syrjälä 	case HPD_PORT_D:
172931604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1730af92058fSVille Syrjälä 	case HPD_PORT_E:
173131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1732af92058fSVille Syrjälä 	case HPD_PORT_F:
173331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
173431604222SAnusha Srivatsa 	default:
173531604222SAnusha Srivatsa 		return false;
173631604222SAnusha Srivatsa 	}
173731604222SAnusha Srivatsa }
173831604222SAnusha Srivatsa 
1739*52dfdba0SLucas De Marchi static bool tgp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1740*52dfdba0SLucas De Marchi {
1741*52dfdba0SLucas De Marchi 	switch (pin) {
1742*52dfdba0SLucas De Marchi 	case HPD_PORT_A:
1743*52dfdba0SLucas De Marchi 		return val & ICP_DDIA_HPD_LONG_DETECT;
1744*52dfdba0SLucas De Marchi 	case HPD_PORT_B:
1745*52dfdba0SLucas De Marchi 		return val & ICP_DDIB_HPD_LONG_DETECT;
1746*52dfdba0SLucas De Marchi 	case HPD_PORT_C:
1747*52dfdba0SLucas De Marchi 		return val & TGP_DDIC_HPD_LONG_DETECT;
1748*52dfdba0SLucas De Marchi 	default:
1749*52dfdba0SLucas De Marchi 		return false;
1750*52dfdba0SLucas De Marchi 	}
1751*52dfdba0SLucas De Marchi }
1752*52dfdba0SLucas De Marchi 
1753*52dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1754*52dfdba0SLucas De Marchi {
1755*52dfdba0SLucas De Marchi 	switch (pin) {
1756*52dfdba0SLucas De Marchi 	case HPD_PORT_D:
1757*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1758*52dfdba0SLucas De Marchi 	case HPD_PORT_E:
1759*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1760*52dfdba0SLucas De Marchi 	case HPD_PORT_F:
1761*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1762*52dfdba0SLucas De Marchi 	case HPD_PORT_G:
1763*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1764*52dfdba0SLucas De Marchi 	case HPD_PORT_H:
1765*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1766*52dfdba0SLucas De Marchi 	case HPD_PORT_I:
1767*52dfdba0SLucas De Marchi 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
1768*52dfdba0SLucas De Marchi 	default:
1769*52dfdba0SLucas De Marchi 		return false;
1770*52dfdba0SLucas De Marchi 	}
1771*52dfdba0SLucas De Marchi }
1772*52dfdba0SLucas De Marchi 
1773af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
17746dbf30ceSVille Syrjälä {
1775af92058fSVille Syrjälä 	switch (pin) {
1776af92058fSVille Syrjälä 	case HPD_PORT_E:
17776dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
17786dbf30ceSVille Syrjälä 	default:
17796dbf30ceSVille Syrjälä 		return false;
17806dbf30ceSVille Syrjälä 	}
17816dbf30ceSVille Syrjälä }
17826dbf30ceSVille Syrjälä 
1783af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
178474c0b395SVille Syrjälä {
1785af92058fSVille Syrjälä 	switch (pin) {
1786af92058fSVille Syrjälä 	case HPD_PORT_A:
178774c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1788af92058fSVille Syrjälä 	case HPD_PORT_B:
178974c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1790af92058fSVille Syrjälä 	case HPD_PORT_C:
179174c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1792af92058fSVille Syrjälä 	case HPD_PORT_D:
179374c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
179474c0b395SVille Syrjälä 	default:
179574c0b395SVille Syrjälä 		return false;
179674c0b395SVille Syrjälä 	}
179774c0b395SVille Syrjälä }
179874c0b395SVille Syrjälä 
1799af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1800e4ce95aaSVille Syrjälä {
1801af92058fSVille Syrjälä 	switch (pin) {
1802af92058fSVille Syrjälä 	case HPD_PORT_A:
1803e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1804e4ce95aaSVille Syrjälä 	default:
1805e4ce95aaSVille Syrjälä 		return false;
1806e4ce95aaSVille Syrjälä 	}
1807e4ce95aaSVille Syrjälä }
1808e4ce95aaSVille Syrjälä 
1809af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
181013cf5504SDave Airlie {
1811af92058fSVille Syrjälä 	switch (pin) {
1812af92058fSVille Syrjälä 	case HPD_PORT_B:
1813676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1814af92058fSVille Syrjälä 	case HPD_PORT_C:
1815676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1816af92058fSVille Syrjälä 	case HPD_PORT_D:
1817676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1818676574dfSJani Nikula 	default:
1819676574dfSJani Nikula 		return false;
182013cf5504SDave Airlie 	}
182113cf5504SDave Airlie }
182213cf5504SDave Airlie 
1823af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
182413cf5504SDave Airlie {
1825af92058fSVille Syrjälä 	switch (pin) {
1826af92058fSVille Syrjälä 	case HPD_PORT_B:
1827676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1828af92058fSVille Syrjälä 	case HPD_PORT_C:
1829676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1830af92058fSVille Syrjälä 	case HPD_PORT_D:
1831676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1832676574dfSJani Nikula 	default:
1833676574dfSJani Nikula 		return false;
183413cf5504SDave Airlie 	}
183513cf5504SDave Airlie }
183613cf5504SDave Airlie 
183742db67d6SVille Syrjälä /*
183842db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
183942db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
184042db67d6SVille Syrjälä  * hotplug detection results from several registers.
184142db67d6SVille Syrjälä  *
184242db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
184342db67d6SVille Syrjälä  */
1844cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1845cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
18468c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1847fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1848af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1849676574dfSJani Nikula {
1850e9be2850SVille Syrjälä 	enum hpd_pin pin;
1851676574dfSJani Nikula 
1852*52dfdba0SLucas De Marchi 	BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
1853*52dfdba0SLucas De Marchi 
1854e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1855e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
18568c841e57SJani Nikula 			continue;
18578c841e57SJani Nikula 
1858e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1859676574dfSJani Nikula 
1860af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1861e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1862676574dfSJani Nikula 	}
1863676574dfSJani Nikula 
1864f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1865f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1866676574dfSJani Nikula 
1867676574dfSJani Nikula }
1868676574dfSJani Nikula 
186991d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1870515ac2bbSDaniel Vetter {
187128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1872515ac2bbSDaniel Vetter }
1873515ac2bbSDaniel Vetter 
187491d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1875ce99c256SDaniel Vetter {
18769ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1877ce99c256SDaniel Vetter }
1878ce99c256SDaniel Vetter 
18798bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
188091d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
188191d14251STvrtko Ursulin 					 enum pipe pipe,
1882a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1883a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1884a9c287c9SJani Nikula 					 u32 crc4)
18858bf1e9f1SShuang He {
18868bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
18878c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
18885cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
18895cee6c45SVille Syrjälä 
18905cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1891b2c88f5bSDamien Lespiau 
1892d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
18938c6b709dSTomeu Vizoso 	/*
18948c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
18958c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
18968c6b709dSTomeu Vizoso 	 * out the buggy result.
18978c6b709dSTomeu Vizoso 	 *
1898163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
18998c6b709dSTomeu Vizoso 	 * don't trust that one either.
19008c6b709dSTomeu Vizoso 	 */
1901033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1902163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
19038c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
19048c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
19058c6b709dSTomeu Vizoso 		return;
19068c6b709dSTomeu Vizoso 	}
19078c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
19086cc42152SMaarten Lankhorst 
1909246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1910ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1911246ee524STomeu Vizoso 				crcs);
19128c6b709dSTomeu Vizoso }
1913277de95eSDaniel Vetter #else
1914277de95eSDaniel Vetter static inline void
191591d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
191691d14251STvrtko Ursulin 			     enum pipe pipe,
1917a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1918a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1919a9c287c9SJani Nikula 			     u32 crc4) {}
1920277de95eSDaniel Vetter #endif
1921eba94eb9SDaniel Vetter 
1922277de95eSDaniel Vetter 
192391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
192491d14251STvrtko Ursulin 				     enum pipe pipe)
19255a69b89fSDaniel Vetter {
192691d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19275a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
19285a69b89fSDaniel Vetter 				     0, 0, 0, 0);
19295a69b89fSDaniel Vetter }
19305a69b89fSDaniel Vetter 
193191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
193291d14251STvrtko Ursulin 				     enum pipe pipe)
1933eba94eb9SDaniel Vetter {
193491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1935eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1936eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1937eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1938eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
19398bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1940eba94eb9SDaniel Vetter }
19415b3a856bSDaniel Vetter 
194291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
194391d14251STvrtko Ursulin 				      enum pipe pipe)
19445b3a856bSDaniel Vetter {
1945a9c287c9SJani Nikula 	u32 res1, res2;
19460b5c5ed0SDaniel Vetter 
194791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
19480b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
19490b5c5ed0SDaniel Vetter 	else
19500b5c5ed0SDaniel Vetter 		res1 = 0;
19510b5c5ed0SDaniel Vetter 
195291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
19530b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
19540b5c5ed0SDaniel Vetter 	else
19550b5c5ed0SDaniel Vetter 		res2 = 0;
19565b3a856bSDaniel Vetter 
195791d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
19580b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
19590b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
19600b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
19610b5c5ed0SDaniel Vetter 				     res1, res2);
19625b3a856bSDaniel Vetter }
19638bf1e9f1SShuang He 
19641403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
19651403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
19661403c0d4SPaulo Zanoni  * the work queue. */
196758820574STvrtko Ursulin static void gen11_rps_irq_handler(struct intel_gt *gt, u32 pm_iir)
1968a087bafeSMika Kuoppala {
196958820574STvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
1970a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
1971a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
1972a087bafeSMika Kuoppala 
1973a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
1974a087bafeSMika Kuoppala 
1975a087bafeSMika Kuoppala 	if (unlikely(!events))
1976a087bafeSMika Kuoppala 		return;
1977a087bafeSMika Kuoppala 
197858820574STvrtko Ursulin 	gen6_mask_pm_irq(gt, events);
1979a087bafeSMika Kuoppala 
1980a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
1981a087bafeSMika Kuoppala 		return;
1982a087bafeSMika Kuoppala 
1983a087bafeSMika Kuoppala 	rps->pm_iir |= events;
1984a087bafeSMika Kuoppala 	schedule_work(&rps->work);
1985a087bafeSMika Kuoppala }
1986a087bafeSMika Kuoppala 
19871403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1988baf02a1fSBen Widawsky {
1989562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1990562d9baeSSagar Arun Kamble 
1991a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
199259cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
199358820574STvrtko Ursulin 		gen6_mask_pm_irq(&dev_priv->gt,
199458820574STvrtko Ursulin 				 pm_iir & dev_priv->pm_rps_events);
1995562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1996562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1997562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
199841a05a3aSDaniel Vetter 		}
1999d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
2000d4d70aa5SImre Deak 	}
2001baf02a1fSBen Widawsky 
2002bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
2003c9a9a268SImre Deak 		return;
2004c9a9a268SImre Deak 
200512638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
20068a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
200712638c57SBen Widawsky 
2008aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
2009aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
201012638c57SBen Widawsky }
2011baf02a1fSBen Widawsky 
2012633023a4SDaniele Ceraolo Spurio static void guc_irq_handler(struct intel_guc *guc, u16 iir)
201326705e20SSagar Arun Kamble {
2014633023a4SDaniele Ceraolo Spurio 	if (iir & GUC_INTR_GUC2HOST)
2015633023a4SDaniele Ceraolo Spurio 		intel_guc_to_host_event_handler(guc);
201654c52a84SOscar Mateo }
201754c52a84SOscar Mateo 
201844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
201944d9241eSVille Syrjälä {
202044d9241eSVille Syrjälä 	enum pipe pipe;
202144d9241eSVille Syrjälä 
202244d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
202344d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
202444d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
202544d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
202644d9241eSVille Syrjälä 
202744d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
202844d9241eSVille Syrjälä 	}
202944d9241eSVille Syrjälä }
203044d9241eSVille Syrjälä 
2031eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
203291d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
20337e231dbeSJesse Barnes {
20347e231dbeSJesse Barnes 	int pipe;
20357e231dbeSJesse Barnes 
203658ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
20371ca993d2SVille Syrjälä 
20381ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
20391ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
20401ca993d2SVille Syrjälä 		return;
20411ca993d2SVille Syrjälä 	}
20421ca993d2SVille Syrjälä 
2043055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2044f0f59a00SVille Syrjälä 		i915_reg_t reg;
20456b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
204691d181ddSImre Deak 
2047bbb5eebfSDaniel Vetter 		/*
2048bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
2049bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
2050bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
2051bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
2052bbb5eebfSDaniel Vetter 		 * handle.
2053bbb5eebfSDaniel Vetter 		 */
20540f239f4cSDaniel Vetter 
20550f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
20566b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
2057bbb5eebfSDaniel Vetter 
2058bbb5eebfSDaniel Vetter 		switch (pipe) {
2059bbb5eebfSDaniel Vetter 		case PIPE_A:
2060bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2061bbb5eebfSDaniel Vetter 			break;
2062bbb5eebfSDaniel Vetter 		case PIPE_B:
2063bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2064bbb5eebfSDaniel Vetter 			break;
20653278f67fSVille Syrjälä 		case PIPE_C:
20663278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
20673278f67fSVille Syrjälä 			break;
2068bbb5eebfSDaniel Vetter 		}
2069bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
20706b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
2071bbb5eebfSDaniel Vetter 
20726b12ca56SVille Syrjälä 		if (!status_mask)
207391d181ddSImre Deak 			continue;
207491d181ddSImre Deak 
207591d181ddSImre Deak 		reg = PIPESTAT(pipe);
20766b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
20776b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
20787e231dbeSJesse Barnes 
20797e231dbeSJesse Barnes 		/*
20807e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
2081132c27c9SVille Syrjälä 		 *
2082132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
2083132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
2084132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
2085132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
2086132c27c9SVille Syrjälä 		 * an interrupt is still pending.
20877e231dbeSJesse Barnes 		 */
2088132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
2089132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
2090132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
2091132c27c9SVille Syrjälä 		}
20927e231dbeSJesse Barnes 	}
209358ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
20942ecb8ca4SVille Syrjälä }
20952ecb8ca4SVille Syrjälä 
2096eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2097eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
2098eb64343cSVille Syrjälä {
2099eb64343cSVille Syrjälä 	enum pipe pipe;
2100eb64343cSVille Syrjälä 
2101eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2102eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2103eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2104eb64343cSVille Syrjälä 
2105eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2106eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2107eb64343cSVille Syrjälä 
2108eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2109eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2110eb64343cSVille Syrjälä 	}
2111eb64343cSVille Syrjälä }
2112eb64343cSVille Syrjälä 
2113eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2114eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2115eb64343cSVille Syrjälä {
2116eb64343cSVille Syrjälä 	bool blc_event = false;
2117eb64343cSVille Syrjälä 	enum pipe pipe;
2118eb64343cSVille Syrjälä 
2119eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2120eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
2121eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2122eb64343cSVille Syrjälä 
2123eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2124eb64343cSVille Syrjälä 			blc_event = true;
2125eb64343cSVille Syrjälä 
2126eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2127eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2128eb64343cSVille Syrjälä 
2129eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2130eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2131eb64343cSVille Syrjälä 	}
2132eb64343cSVille Syrjälä 
2133eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2134eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2135eb64343cSVille Syrjälä }
2136eb64343cSVille Syrjälä 
2137eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2138eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2139eb64343cSVille Syrjälä {
2140eb64343cSVille Syrjälä 	bool blc_event = false;
2141eb64343cSVille Syrjälä 	enum pipe pipe;
2142eb64343cSVille Syrjälä 
2143eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2144eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2145eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2146eb64343cSVille Syrjälä 
2147eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2148eb64343cSVille Syrjälä 			blc_event = true;
2149eb64343cSVille Syrjälä 
2150eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2151eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2152eb64343cSVille Syrjälä 
2153eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2154eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2155eb64343cSVille Syrjälä 	}
2156eb64343cSVille Syrjälä 
2157eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2158eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2159eb64343cSVille Syrjälä 
2160eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2161eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2162eb64343cSVille Syrjälä }
2163eb64343cSVille Syrjälä 
216491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
21652ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
21662ecb8ca4SVille Syrjälä {
21672ecb8ca4SVille Syrjälä 	enum pipe pipe;
21687e231dbeSJesse Barnes 
2169055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2170fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2171fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
21724356d586SDaniel Vetter 
21734356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
217491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
21752d9d2b0bSVille Syrjälä 
21761f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
21771f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
217831acc7f5SJesse Barnes 	}
217931acc7f5SJesse Barnes 
2180c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
218191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2182c1874ed7SImre Deak }
2183c1874ed7SImre Deak 
21841ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
218516c6c56bSVille Syrjälä {
21860ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
21870ba7c51aSVille Syrjälä 	int i;
218816c6c56bSVille Syrjälä 
21890ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
21900ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
21910ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
21920ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
21930ba7c51aSVille Syrjälä 	else
21940ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
21950ba7c51aSVille Syrjälä 
21960ba7c51aSVille Syrjälä 	/*
21970ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
21980ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
21990ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
22000ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
22010ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
22020ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
22030ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
22040ba7c51aSVille Syrjälä 	 */
22050ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
22060ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
22070ba7c51aSVille Syrjälä 
22080ba7c51aSVille Syrjälä 		if (tmp == 0)
22090ba7c51aSVille Syrjälä 			return hotplug_status;
22100ba7c51aSVille Syrjälä 
22110ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
22123ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
22130ba7c51aSVille Syrjälä 	}
22140ba7c51aSVille Syrjälä 
22150ba7c51aSVille Syrjälä 	WARN_ONCE(1,
22160ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
22170ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
22181ae3c34cSVille Syrjälä 
22191ae3c34cSVille Syrjälä 	return hotplug_status;
22201ae3c34cSVille Syrjälä }
22211ae3c34cSVille Syrjälä 
222291d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
22231ae3c34cSVille Syrjälä 				 u32 hotplug_status)
22241ae3c34cSVille Syrjälä {
22251ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
22263ff60f89SOscar Mateo 
222791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
222891d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
222916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
223016c6c56bSVille Syrjälä 
223158f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2232cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2233cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2234cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2235fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
223658f2cf24SVille Syrjälä 
223791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
223858f2cf24SVille Syrjälä 		}
2239369712e8SJani Nikula 
2240369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
224191d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
224216c6c56bSVille Syrjälä 	} else {
224316c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
224416c6c56bSVille Syrjälä 
224558f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2246cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2247cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2248cf53902fSRodrigo Vivi 					   hpd_status_i915,
2249fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
225091d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
225116c6c56bSVille Syrjälä 		}
22523ff60f89SOscar Mateo 	}
225358f2cf24SVille Syrjälä }
225416c6c56bSVille Syrjälä 
2255c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2256c1874ed7SImre Deak {
2257b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2258c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2259c1874ed7SImre Deak 
22602dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22612dd2a883SImre Deak 		return IRQ_NONE;
22622dd2a883SImre Deak 
22631f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22649102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
22651f814dacSImre Deak 
22661e1cace9SVille Syrjälä 	do {
22676e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
22682ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22691ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2270a5e485a9SVille Syrjälä 		u32 ier = 0;
22713ff60f89SOscar Mateo 
2272c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2273c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
22743ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2275c1874ed7SImre Deak 
2276c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
22771e1cace9SVille Syrjälä 			break;
2278c1874ed7SImre Deak 
2279c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2280c1874ed7SImre Deak 
2281a5e485a9SVille Syrjälä 		/*
2282a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2283a5e485a9SVille Syrjälä 		 *
2284a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2285a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2286a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2287a5e485a9SVille Syrjälä 		 *
2288a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2289a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2290a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2291a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2292a5e485a9SVille Syrjälä 		 * bits this time around.
2293a5e485a9SVille Syrjälä 		 */
22944a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2295a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2296a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
22974a0a0202SVille Syrjälä 
22984a0a0202SVille Syrjälä 		if (gt_iir)
22994a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
23004a0a0202SVille Syrjälä 		if (pm_iir)
23014a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
23024a0a0202SVille Syrjälä 
23037ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
23041ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
23057ce4d1f2SVille Syrjälä 
23063ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
23073ff60f89SOscar Mateo 		 * signalled in iir */
2308eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
23097ce4d1f2SVille Syrjälä 
2310eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2311eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2312eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2313eef57324SJerome Anand 
23147ce4d1f2SVille Syrjälä 		/*
23157ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
23167ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
23177ce4d1f2SVille Syrjälä 		 */
23187ce4d1f2SVille Syrjälä 		if (iir)
23197ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
23204a0a0202SVille Syrjälä 
2321a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
23224a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
23231ae3c34cSVille Syrjälä 
232452894874SVille Syrjälä 		if (gt_iir)
2325261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
232652894874SVille Syrjälä 		if (pm_iir)
232752894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
232852894874SVille Syrjälä 
23291ae3c34cSVille Syrjälä 		if (hotplug_status)
233091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
23312ecb8ca4SVille Syrjälä 
233291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
23331e1cace9SVille Syrjälä 	} while (0);
23347e231dbeSJesse Barnes 
23359102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23361f814dacSImre Deak 
23377e231dbeSJesse Barnes 	return ret;
23387e231dbeSJesse Barnes }
23397e231dbeSJesse Barnes 
234043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
234143f328d7SVille Syrjälä {
2342b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
234343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
234443f328d7SVille Syrjälä 
23452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23462dd2a883SImre Deak 		return IRQ_NONE;
23472dd2a883SImre Deak 
23481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23499102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
23501f814dacSImre Deak 
2351579de73bSChris Wilson 	do {
23526e814800SVille Syrjälä 		u32 master_ctl, iir;
23532ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
23541ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2355f0fd96f5SChris Wilson 		u32 gt_iir[4];
2356a5e485a9SVille Syrjälä 		u32 ier = 0;
2357a5e485a9SVille Syrjälä 
23588e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
23593278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
23603278f67fSVille Syrjälä 
23613278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
23628e5fd599SVille Syrjälä 			break;
236343f328d7SVille Syrjälä 
236427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
236527b6c122SOscar Mateo 
2366a5e485a9SVille Syrjälä 		/*
2367a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2368a5e485a9SVille Syrjälä 		 *
2369a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2370a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2371a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2372a5e485a9SVille Syrjälä 		 *
2373a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2374a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2375a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2376a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2377a5e485a9SVille Syrjälä 		 * bits this time around.
2378a5e485a9SVille Syrjälä 		 */
237943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2380a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2381a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
238243f328d7SVille Syrjälä 
2383e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
238427b6c122SOscar Mateo 
238527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
23861ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
238743f328d7SVille Syrjälä 
238827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
238927b6c122SOscar Mateo 		 * signalled in iir */
2390eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
239143f328d7SVille Syrjälä 
2392eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2393eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2394eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2395eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2396eef57324SJerome Anand 
23977ce4d1f2SVille Syrjälä 		/*
23987ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
23997ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
24007ce4d1f2SVille Syrjälä 		 */
24017ce4d1f2SVille Syrjälä 		if (iir)
24027ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
24037ce4d1f2SVille Syrjälä 
2404a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2405e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
24061ae3c34cSVille Syrjälä 
2407f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2408e30e251aSVille Syrjälä 
24091ae3c34cSVille Syrjälä 		if (hotplug_status)
241091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
24112ecb8ca4SVille Syrjälä 
241291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2413579de73bSChris Wilson 	} while (0);
24143278f67fSVille Syrjälä 
24159102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
24161f814dacSImre Deak 
241743f328d7SVille Syrjälä 	return ret;
241843f328d7SVille Syrjälä }
241943f328d7SVille Syrjälä 
242091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
242191d14251STvrtko Ursulin 				u32 hotplug_trigger,
242240e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2423776ad806SJesse Barnes {
242442db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2425776ad806SJesse Barnes 
24266a39d7c9SJani Nikula 	/*
24276a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
24286a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
24296a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
24306a39d7c9SJani Nikula 	 * errors.
24316a39d7c9SJani Nikula 	 */
243213cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24336a39d7c9SJani Nikula 	if (!hotplug_trigger) {
24346a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
24356a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
24366a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
24376a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
24386a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
24396a39d7c9SJani Nikula 	}
24406a39d7c9SJani Nikula 
244113cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24426a39d7c9SJani Nikula 	if (!hotplug_trigger)
24436a39d7c9SJani Nikula 		return;
244413cf5504SDave Airlie 
2445cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
244640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2447fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
244840e56410SVille Syrjälä 
244991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2450aaf5ec2eSSonika Jindal }
245191d131d2SDaniel Vetter 
245291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
245340e56410SVille Syrjälä {
245440e56410SVille Syrjälä 	int pipe;
245540e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
245640e56410SVille Syrjälä 
245791d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
245840e56410SVille Syrjälä 
2459cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2460cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2461776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2462cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2463cfc33bf7SVille Syrjälä 				 port_name(port));
2464cfc33bf7SVille Syrjälä 	}
2465776ad806SJesse Barnes 
2466ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
246791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2468ce99c256SDaniel Vetter 
2469776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
247091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2471776ad806SJesse Barnes 
2472776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2473776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2474776ad806SJesse Barnes 
2475776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2476776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2477776ad806SJesse Barnes 
2478776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2479776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2480776ad806SJesse Barnes 
24819db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2482055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
24839db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
24849db4a9c7SJesse Barnes 					 pipe_name(pipe),
24859db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2486776ad806SJesse Barnes 
2487776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2488776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2489776ad806SJesse Barnes 
2490776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2491776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2492776ad806SJesse Barnes 
2493776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2494a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
24958664281bSPaulo Zanoni 
24968664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2497a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
24988664281bSPaulo Zanoni }
24998664281bSPaulo Zanoni 
250091d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
25018664281bSPaulo Zanoni {
25028664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
25035a69b89fSDaniel Vetter 	enum pipe pipe;
25048664281bSPaulo Zanoni 
2505de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2506de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2507de032bf4SPaulo Zanoni 
2508055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
25091f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
25101f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
25118664281bSPaulo Zanoni 
25125a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
251391d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
251491d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
25155a69b89fSDaniel Vetter 			else
251691d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
25175a69b89fSDaniel Vetter 		}
25185a69b89fSDaniel Vetter 	}
25198bf1e9f1SShuang He 
25208664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
25218664281bSPaulo Zanoni }
25228664281bSPaulo Zanoni 
252391d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
25248664281bSPaulo Zanoni {
25258664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
252645c1cd87SMika Kahola 	enum pipe pipe;
25278664281bSPaulo Zanoni 
2528de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2529de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2530de032bf4SPaulo Zanoni 
253145c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
253245c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
253345c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
25348664281bSPaulo Zanoni 
25358664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2536776ad806SJesse Barnes }
2537776ad806SJesse Barnes 
253891d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
253923e81d69SAdam Jackson {
254023e81d69SAdam Jackson 	int pipe;
25416dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2542aaf5ec2eSSonika Jindal 
254391d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
254491d131d2SDaniel Vetter 
2545cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2546cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
254723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2548cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2549cfc33bf7SVille Syrjälä 				 port_name(port));
2550cfc33bf7SVille Syrjälä 	}
255123e81d69SAdam Jackson 
255223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
255391d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
255423e81d69SAdam Jackson 
255523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
255691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
255723e81d69SAdam Jackson 
255823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
255923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
256023e81d69SAdam Jackson 
256123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
256223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
256323e81d69SAdam Jackson 
256423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2565055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
256623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
256723e81d69SAdam Jackson 					 pipe_name(pipe),
256823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
25698664281bSPaulo Zanoni 
25708664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
257191d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
257223e81d69SAdam Jackson }
257323e81d69SAdam Jackson 
2574c6f7acb8SMatt Roper static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir,
2575c6f7acb8SMatt Roper 			    const u32 *pins)
257631604222SAnusha Srivatsa {
257731604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
257831604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
257931604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
258031604222SAnusha Srivatsa 
258131604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
258231604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
258331604222SAnusha Srivatsa 
258431604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
258531604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
258631604222SAnusha Srivatsa 
258731604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
258831604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
2589c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
259031604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
259131604222SAnusha Srivatsa 	}
259231604222SAnusha Srivatsa 
259331604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
259431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
259531604222SAnusha Srivatsa 
259631604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
259731604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
259831604222SAnusha Srivatsa 
259931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
260031604222SAnusha Srivatsa 				   tc_hotplug_trigger,
2601c6f7acb8SMatt Roper 				   dig_hotplug_reg, pins,
260231604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
260331604222SAnusha Srivatsa 	}
260431604222SAnusha Srivatsa 
260531604222SAnusha Srivatsa 	if (pin_mask)
260631604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
260731604222SAnusha Srivatsa 
260831604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
260931604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
261031604222SAnusha Srivatsa }
261131604222SAnusha Srivatsa 
2612*52dfdba0SLucas De Marchi static void tgp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2613*52dfdba0SLucas De Marchi {
2614*52dfdba0SLucas De Marchi 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
2615*52dfdba0SLucas De Marchi 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
2616*52dfdba0SLucas De Marchi 	u32 pin_mask = 0, long_mask = 0;
2617*52dfdba0SLucas De Marchi 
2618*52dfdba0SLucas De Marchi 	if (ddi_hotplug_trigger) {
2619*52dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
2620*52dfdba0SLucas De Marchi 
2621*52dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
2622*52dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
2623*52dfdba0SLucas De Marchi 
2624*52dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2625*52dfdba0SLucas De Marchi 				   ddi_hotplug_trigger,
2626*52dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
2627*52dfdba0SLucas De Marchi 				   tgp_ddi_port_hotplug_long_detect);
2628*52dfdba0SLucas De Marchi 	}
2629*52dfdba0SLucas De Marchi 
2630*52dfdba0SLucas De Marchi 	if (tc_hotplug_trigger) {
2631*52dfdba0SLucas De Marchi 		u32 dig_hotplug_reg;
2632*52dfdba0SLucas De Marchi 
2633*52dfdba0SLucas De Marchi 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
2634*52dfdba0SLucas De Marchi 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
2635*52dfdba0SLucas De Marchi 
2636*52dfdba0SLucas De Marchi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2637*52dfdba0SLucas De Marchi 				   tc_hotplug_trigger,
2638*52dfdba0SLucas De Marchi 				   dig_hotplug_reg, hpd_tgp,
2639*52dfdba0SLucas De Marchi 				   tgp_tc_port_hotplug_long_detect);
2640*52dfdba0SLucas De Marchi 	}
2641*52dfdba0SLucas De Marchi 
2642*52dfdba0SLucas De Marchi 	if (pin_mask)
2643*52dfdba0SLucas De Marchi 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2644*52dfdba0SLucas De Marchi 
2645*52dfdba0SLucas De Marchi 	if (pch_iir & SDE_GMBUS_ICP)
2646*52dfdba0SLucas De Marchi 		gmbus_irq_handler(dev_priv);
2647*52dfdba0SLucas De Marchi }
2648*52dfdba0SLucas De Marchi 
264991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
26506dbf30ceSVille Syrjälä {
26516dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
26526dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
26536dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
26546dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
26556dbf30ceSVille Syrjälä 
26566dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
26576dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
26586dbf30ceSVille Syrjälä 
26596dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
26606dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
26616dbf30ceSVille Syrjälä 
2662cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2663cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
266474c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
26656dbf30ceSVille Syrjälä 	}
26666dbf30ceSVille Syrjälä 
26676dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
26686dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
26696dbf30ceSVille Syrjälä 
26706dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
26716dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
26726dbf30ceSVille Syrjälä 
2673cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2674cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
26756dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
26766dbf30ceSVille Syrjälä 	}
26776dbf30ceSVille Syrjälä 
26786dbf30ceSVille Syrjälä 	if (pin_mask)
267991d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
26806dbf30ceSVille Syrjälä 
26816dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
268291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
26836dbf30ceSVille Syrjälä }
26846dbf30ceSVille Syrjälä 
268591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
268691d14251STvrtko Ursulin 				u32 hotplug_trigger,
268740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2688c008bc6eSPaulo Zanoni {
2689e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2690e4ce95aaSVille Syrjälä 
2691e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2692e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2693e4ce95aaSVille Syrjälä 
2694cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
269540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2696e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
269740e56410SVille Syrjälä 
269891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2699e4ce95aaSVille Syrjälä }
2700c008bc6eSPaulo Zanoni 
270191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
270291d14251STvrtko Ursulin 				    u32 de_iir)
270340e56410SVille Syrjälä {
270440e56410SVille Syrjälä 	enum pipe pipe;
270540e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
270640e56410SVille Syrjälä 
270740e56410SVille Syrjälä 	if (hotplug_trigger)
270891d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
270940e56410SVille Syrjälä 
2710c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
271191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2712c008bc6eSPaulo Zanoni 
2713c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
271491d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2715c008bc6eSPaulo Zanoni 
2716c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2717c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2718c008bc6eSPaulo Zanoni 
2719055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2720fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2721fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2722c008bc6eSPaulo Zanoni 
272340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
27241f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2725c008bc6eSPaulo Zanoni 
272640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
272791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2728c008bc6eSPaulo Zanoni 	}
2729c008bc6eSPaulo Zanoni 
2730c008bc6eSPaulo Zanoni 	/* check event from PCH */
2731c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2732c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2733c008bc6eSPaulo Zanoni 
273491d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
273591d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2736c008bc6eSPaulo Zanoni 		else
273791d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2738c008bc6eSPaulo Zanoni 
2739c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2740c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2741c008bc6eSPaulo Zanoni 	}
2742c008bc6eSPaulo Zanoni 
2743cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
274491d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2745c008bc6eSPaulo Zanoni }
2746c008bc6eSPaulo Zanoni 
274791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
274891d14251STvrtko Ursulin 				    u32 de_iir)
27499719fb98SPaulo Zanoni {
275007d27e20SDamien Lespiau 	enum pipe pipe;
275123bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
275223bb4cb5SVille Syrjälä 
275340e56410SVille Syrjälä 	if (hotplug_trigger)
275491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
27559719fb98SPaulo Zanoni 
27569719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
275791d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
27589719fb98SPaulo Zanoni 
275954fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
276054fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
276154fd3149SDhinakaran Pandiyan 
276254fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
276354fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
276454fd3149SDhinakaran Pandiyan 	}
2765fc340442SDaniel Vetter 
27669719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
276791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
27689719fb98SPaulo Zanoni 
27699719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
277091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
27719719fb98SPaulo Zanoni 
2772055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2773fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2774fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
27759719fb98SPaulo Zanoni 	}
27769719fb98SPaulo Zanoni 
27779719fb98SPaulo Zanoni 	/* check event from PCH */
277891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
27799719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
27809719fb98SPaulo Zanoni 
278191d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
27829719fb98SPaulo Zanoni 
27839719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
27849719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
27859719fb98SPaulo Zanoni 	}
27869719fb98SPaulo Zanoni }
27879719fb98SPaulo Zanoni 
278872c90f62SOscar Mateo /*
278972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
279072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
279172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
279272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
279372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
279472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
279572c90f62SOscar Mateo  */
2796f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2797b1f14ad0SJesse Barnes {
2798b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
2799f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
28000e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2801b1f14ad0SJesse Barnes 
28022dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
28032dd2a883SImre Deak 		return IRQ_NONE;
28042dd2a883SImre Deak 
28051f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
28069102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
28071f814dacSImre Deak 
2808b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2809b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2810b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
28110e43406bSChris Wilson 
281244498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
281344498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
281444498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
281544498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
281644498aeaSPaulo Zanoni 	 * due to its back queue). */
281791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
281844498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
281944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2820ab5c608bSBen Widawsky 	}
282144498aeaSPaulo Zanoni 
282272c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
282372c90f62SOscar Mateo 
28240e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
28250e43406bSChris Wilson 	if (gt_iir) {
282672c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
282772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
282891d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2829261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2830d8fc8a47SPaulo Zanoni 		else
2831261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
28320e43406bSChris Wilson 	}
2833b1f14ad0SJesse Barnes 
2834b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
28350e43406bSChris Wilson 	if (de_iir) {
283672c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
283772c90f62SOscar Mateo 		ret = IRQ_HANDLED;
283891d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
283991d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2840f1af8fc1SPaulo Zanoni 		else
284191d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
28420e43406bSChris Wilson 	}
28430e43406bSChris Wilson 
284491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2845f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
28460e43406bSChris Wilson 		if (pm_iir) {
2847b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
28480e43406bSChris Wilson 			ret = IRQ_HANDLED;
284972c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
28500e43406bSChris Wilson 		}
2851f1af8fc1SPaulo Zanoni 	}
2852b1f14ad0SJesse Barnes 
2853b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
285474093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
285544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2856b1f14ad0SJesse Barnes 
28571f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
28589102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
28591f814dacSImre Deak 
2860b1f14ad0SJesse Barnes 	return ret;
2861b1f14ad0SJesse Barnes }
2862b1f14ad0SJesse Barnes 
286391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
286491d14251STvrtko Ursulin 				u32 hotplug_trigger,
286540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2866d04a492dSShashank Sharma {
2867cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2868d04a492dSShashank Sharma 
2869a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2870a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2871d04a492dSShashank Sharma 
2872cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
287340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2874cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
287540e56410SVille Syrjälä 
287691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2877d04a492dSShashank Sharma }
2878d04a492dSShashank Sharma 
2879121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2880121e758eSDhinakaran Pandiyan {
2881121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2882b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2883b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2884121e758eSDhinakaran Pandiyan 
2885121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2886b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2887b796b971SDhinakaran Pandiyan 
2888121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2889121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2890121e758eSDhinakaran Pandiyan 
2891121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2892b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2893121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2894121e758eSDhinakaran Pandiyan 	}
2895b796b971SDhinakaran Pandiyan 
2896b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2897b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2898b796b971SDhinakaran Pandiyan 
2899b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2900b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2901b796b971SDhinakaran Pandiyan 
2902b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2903b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2904b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2905b796b971SDhinakaran Pandiyan 	}
2906b796b971SDhinakaran Pandiyan 
2907b796b971SDhinakaran Pandiyan 	if (pin_mask)
2908b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2909b796b971SDhinakaran Pandiyan 	else
2910b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2911121e758eSDhinakaran Pandiyan }
2912121e758eSDhinakaran Pandiyan 
29139d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
29149d17210fSLucas De Marchi {
29159d17210fSLucas De Marchi 	u32 mask = GEN8_AUX_CHANNEL_A;
29169d17210fSLucas De Marchi 
29179d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
29189d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
29199d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
29209d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
29219d17210fSLucas De Marchi 
29229d17210fSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv))
29239d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
29249d17210fSLucas De Marchi 
29259d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 11)
29269d17210fSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E |
29279d17210fSLucas De Marchi 			CNL_AUX_CHANNEL_F;
29289d17210fSLucas De Marchi 
29299d17210fSLucas De Marchi 	return mask;
29309d17210fSLucas De Marchi }
29319d17210fSLucas De Marchi 
29325270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
29335270130dSVille Syrjälä {
29345270130dSVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 9)
29355270130dSVille Syrjälä 		return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
29365270130dSVille Syrjälä 	else
29375270130dSVille Syrjälä 		return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
29385270130dSVille Syrjälä }
29395270130dSVille Syrjälä 
2940f11a0f46STvrtko Ursulin static irqreturn_t
2941f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2942abd58f01SBen Widawsky {
2943abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2944f11a0f46STvrtko Ursulin 	u32 iir;
2945c42664ccSDaniel Vetter 	enum pipe pipe;
294688e04703SJesse Barnes 
2947abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2948e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2949e32192e1STvrtko Ursulin 		if (iir) {
2950e04f7eceSVille Syrjälä 			bool found = false;
2951e04f7eceSVille Syrjälä 
2952e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2953abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2954e04f7eceSVille Syrjälä 
2955e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
295691d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2957e04f7eceSVille Syrjälä 				found = true;
2958e04f7eceSVille Syrjälä 			}
2959e04f7eceSVille Syrjälä 
2960e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
296154fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
296254fd3149SDhinakaran Pandiyan 
296354fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
296454fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2965e04f7eceSVille Syrjälä 				found = true;
2966e04f7eceSVille Syrjälä 			}
2967e04f7eceSVille Syrjälä 
2968e04f7eceSVille Syrjälä 			if (!found)
296938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2970abd58f01SBen Widawsky 		}
297138cc46d7SOscar Mateo 		else
297238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2973abd58f01SBen Widawsky 	}
2974abd58f01SBen Widawsky 
2975121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2976121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2977121e758eSDhinakaran Pandiyan 		if (iir) {
2978121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2979121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2980121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2981121e758eSDhinakaran Pandiyan 		} else {
2982121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2983121e758eSDhinakaran Pandiyan 		}
2984121e758eSDhinakaran Pandiyan 	}
2985121e758eSDhinakaran Pandiyan 
29866d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2987e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2988e32192e1STvrtko Ursulin 		if (iir) {
2989e32192e1STvrtko Ursulin 			u32 tmp_mask;
2990d04a492dSShashank Sharma 			bool found = false;
2991cebd87a0SVille Syrjälä 
2992e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
29936d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
299488e04703SJesse Barnes 
29959d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
299691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2997d04a492dSShashank Sharma 				found = true;
2998d04a492dSShashank Sharma 			}
2999d04a492dSShashank Sharma 
3000cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
3001e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
3002e32192e1STvrtko Ursulin 				if (tmp_mask) {
300391d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
300491d14251STvrtko Ursulin 							    hpd_bxt);
3005d04a492dSShashank Sharma 					found = true;
3006d04a492dSShashank Sharma 				}
3007e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
3008e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
3009e32192e1STvrtko Ursulin 				if (tmp_mask) {
301091d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
301191d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
3012e32192e1STvrtko Ursulin 					found = true;
3013e32192e1STvrtko Ursulin 				}
3014e32192e1STvrtko Ursulin 			}
3015d04a492dSShashank Sharma 
3016cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
301791d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
30189e63743eSShashank Sharma 				found = true;
30199e63743eSShashank Sharma 			}
30209e63743eSShashank Sharma 
3021d04a492dSShashank Sharma 			if (!found)
302238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
30236d766f02SDaniel Vetter 		}
302438cc46d7SOscar Mateo 		else
302538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
30266d766f02SDaniel Vetter 	}
30276d766f02SDaniel Vetter 
3028055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3029fd3a4024SDaniel Vetter 		u32 fault_errors;
3030abd58f01SBen Widawsky 
3031c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
3032c42664ccSDaniel Vetter 			continue;
3033c42664ccSDaniel Vetter 
3034e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3035e32192e1STvrtko Ursulin 		if (!iir) {
3036e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
3037e32192e1STvrtko Ursulin 			continue;
3038e32192e1STvrtko Ursulin 		}
3039770de83dSDamien Lespiau 
3040e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
3041e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
3042e32192e1STvrtko Ursulin 
3043fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
3044fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
3045abd58f01SBen Widawsky 
3046e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
304791d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
30480fbe7870SDaniel Vetter 
3049e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
3050e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
305138d83c96SDaniel Vetter 
30525270130dSVille Syrjälä 		fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
3053770de83dSDamien Lespiau 		if (fault_errors)
30541353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
305530100f2bSDaniel Vetter 				  pipe_name(pipe),
3056e32192e1STvrtko Ursulin 				  fault_errors);
3057abd58f01SBen Widawsky 	}
3058abd58f01SBen Widawsky 
305991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
3060266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
306192d03a80SDaniel Vetter 		/*
306292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
306392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
306492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
306592d03a80SDaniel Vetter 		 */
3066e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
3067e32192e1STvrtko Ursulin 		if (iir) {
3068e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
306992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
30706dbf30ceSVille Syrjälä 
3071*52dfdba0SLucas De Marchi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3072*52dfdba0SLucas De Marchi 				tgp_irq_handler(dev_priv, iir);
3073*52dfdba0SLucas De Marchi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_MCC)
3074c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_mcc);
3075c6f7acb8SMatt Roper 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3076c6f7acb8SMatt Roper 				icp_irq_handler(dev_priv, iir, hpd_icp);
3077c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
307891d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
30796dbf30ceSVille Syrjälä 			else
308091d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
30812dfb0b81SJani Nikula 		} else {
30822dfb0b81SJani Nikula 			/*
30832dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
30842dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
30852dfb0b81SJani Nikula 			 */
30862dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
30872dfb0b81SJani Nikula 		}
308892d03a80SDaniel Vetter 	}
308992d03a80SDaniel Vetter 
3090f11a0f46STvrtko Ursulin 	return ret;
3091f11a0f46STvrtko Ursulin }
3092f11a0f46STvrtko Ursulin 
30934376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
30944376b9c9SMika Kuoppala {
30954376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
30964376b9c9SMika Kuoppala 
30974376b9c9SMika Kuoppala 	/*
30984376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
30994376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
31004376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
31014376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
31024376b9c9SMika Kuoppala 	 */
31034376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
31044376b9c9SMika Kuoppala }
31054376b9c9SMika Kuoppala 
31064376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
31074376b9c9SMika Kuoppala {
31084376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
31094376b9c9SMika Kuoppala }
31104376b9c9SMika Kuoppala 
3111f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
3112f11a0f46STvrtko Ursulin {
3113b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
311425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
3115f11a0f46STvrtko Ursulin 	u32 master_ctl;
3116f0fd96f5SChris Wilson 	u32 gt_iir[4];
3117f11a0f46STvrtko Ursulin 
3118f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
3119f11a0f46STvrtko Ursulin 		return IRQ_NONE;
3120f11a0f46STvrtko Ursulin 
31214376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
31224376b9c9SMika Kuoppala 	if (!master_ctl) {
31234376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
3124f11a0f46STvrtko Ursulin 		return IRQ_NONE;
31254376b9c9SMika Kuoppala 	}
3126f11a0f46STvrtko Ursulin 
3127f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
312855ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
3129f0fd96f5SChris Wilson 
3130f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
3131f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
31329102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
313355ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
31349102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3135f0fd96f5SChris Wilson 	}
3136f11a0f46STvrtko Ursulin 
31374376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
3138abd58f01SBen Widawsky 
3139f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
31401f814dacSImre Deak 
314155ef72f2SChris Wilson 	return IRQ_HANDLED;
3142abd58f01SBen Widawsky }
3143abd58f01SBen Widawsky 
314451951ae7SMika Kuoppala static u32
31459b77011eSTvrtko Ursulin gen11_gt_engine_identity(struct intel_gt *gt,
314651951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
314751951ae7SMika Kuoppala {
31489b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
314951951ae7SMika Kuoppala 	u32 timeout_ts;
315051951ae7SMika Kuoppala 	u32 ident;
315151951ae7SMika Kuoppala 
31529b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
315396606f3bSOscar Mateo 
315451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
315551951ae7SMika Kuoppala 
315651951ae7SMika Kuoppala 	/*
315751951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
315851951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
315951951ae7SMika Kuoppala 	 */
316051951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
316151951ae7SMika Kuoppala 	do {
316251951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
316351951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
316451951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
316551951ae7SMika Kuoppala 
316651951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
316751951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
316851951ae7SMika Kuoppala 			  bank, bit, ident);
316951951ae7SMika Kuoppala 		return 0;
317051951ae7SMika Kuoppala 	}
317151951ae7SMika Kuoppala 
317251951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
317351951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
317451951ae7SMika Kuoppala 
3175f744dbc2SMika Kuoppala 	return ident;
3176f744dbc2SMika Kuoppala }
3177f744dbc2SMika Kuoppala 
3178f744dbc2SMika Kuoppala static void
31799b77011eSTvrtko Ursulin gen11_other_irq_handler(struct intel_gt *gt, const u8 instance,
31809b77011eSTvrtko Ursulin 			const u16 iir)
3181f744dbc2SMika Kuoppala {
318254c52a84SOscar Mateo 	if (instance == OTHER_GUC_INSTANCE)
31838b5689d7SDaniele Ceraolo Spurio 		return guc_irq_handler(&gt->uc.guc, iir);
318454c52a84SOscar Mateo 
3185d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
318658820574STvrtko Ursulin 		return gen11_rps_irq_handler(gt, iir);
3187d02b98b8SOscar Mateo 
3188f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3189f744dbc2SMika Kuoppala 		  instance, iir);
3190f744dbc2SMika Kuoppala }
3191f744dbc2SMika Kuoppala 
3192f744dbc2SMika Kuoppala static void
31939b77011eSTvrtko Ursulin gen11_engine_irq_handler(struct intel_gt *gt, const u8 class,
31949b77011eSTvrtko Ursulin 			 const u8 instance, const u16 iir)
3195f744dbc2SMika Kuoppala {
3196f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3197f744dbc2SMika Kuoppala 
3198f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
31999b77011eSTvrtko Ursulin 		engine = gt->i915->engine_class[class][instance];
3200f744dbc2SMika Kuoppala 	else
3201f744dbc2SMika Kuoppala 		engine = NULL;
3202f744dbc2SMika Kuoppala 
3203f744dbc2SMika Kuoppala 	if (likely(engine))
3204f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3205f744dbc2SMika Kuoppala 
3206f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3207f744dbc2SMika Kuoppala 		  class, instance);
3208f744dbc2SMika Kuoppala }
3209f744dbc2SMika Kuoppala 
3210f744dbc2SMika Kuoppala static void
32119b77011eSTvrtko Ursulin gen11_gt_identity_handler(struct intel_gt *gt, const u32 identity)
3212f744dbc2SMika Kuoppala {
3213f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3214f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3215f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3216f744dbc2SMika Kuoppala 
3217f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3218f744dbc2SMika Kuoppala 		return;
3219f744dbc2SMika Kuoppala 
3220f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
32219b77011eSTvrtko Ursulin 		return gen11_engine_irq_handler(gt, class, instance, intr);
3222f744dbc2SMika Kuoppala 
3223f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
32249b77011eSTvrtko Ursulin 		return gen11_other_irq_handler(gt, instance, intr);
3225f744dbc2SMika Kuoppala 
3226f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3227f744dbc2SMika Kuoppala 		  class, instance, intr);
322851951ae7SMika Kuoppala }
322951951ae7SMika Kuoppala 
323051951ae7SMika Kuoppala static void
32319b77011eSTvrtko Ursulin gen11_gt_bank_handler(struct intel_gt *gt, const unsigned int bank)
323251951ae7SMika Kuoppala {
32339b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
323451951ae7SMika Kuoppala 	unsigned long intr_dw;
323551951ae7SMika Kuoppala 	unsigned int bit;
323651951ae7SMika Kuoppala 
32379b77011eSTvrtko Ursulin 	lockdep_assert_held(&gt->i915->irq_lock);
323851951ae7SMika Kuoppala 
323951951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
324051951ae7SMika Kuoppala 
324151951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
32429b77011eSTvrtko Ursulin 		const u32 ident = gen11_gt_engine_identity(gt, bank, bit);
324351951ae7SMika Kuoppala 
32449b77011eSTvrtko Ursulin 		gen11_gt_identity_handler(gt, ident);
324551951ae7SMika Kuoppala 	}
324651951ae7SMika Kuoppala 
324751951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
324851951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
324951951ae7SMika Kuoppala }
325096606f3bSOscar Mateo 
325196606f3bSOscar Mateo static void
32529b77011eSTvrtko Ursulin gen11_gt_irq_handler(struct intel_gt *gt, const u32 master_ctl)
325396606f3bSOscar Mateo {
32549b77011eSTvrtko Ursulin 	struct drm_i915_private *i915 = gt->i915;
325596606f3bSOscar Mateo 	unsigned int bank;
325696606f3bSOscar Mateo 
325796606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
325896606f3bSOscar Mateo 
325996606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
326096606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
32619b77011eSTvrtko Ursulin 			gen11_gt_bank_handler(gt, bank);
326296606f3bSOscar Mateo 	}
326396606f3bSOscar Mateo 
326496606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
326551951ae7SMika Kuoppala }
326651951ae7SMika Kuoppala 
32677a909383SChris Wilson static u32
32689b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
3269df0d28c1SDhinakaran Pandiyan {
32709b77011eSTvrtko Ursulin 	void __iomem * const regs = gt->uncore->regs;
32717a909383SChris Wilson 	u32 iir;
3272df0d28c1SDhinakaran Pandiyan 
3273df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
32747a909383SChris Wilson 		return 0;
3275df0d28c1SDhinakaran Pandiyan 
32767a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
32777a909383SChris Wilson 	if (likely(iir))
32787a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
32797a909383SChris Wilson 
32807a909383SChris Wilson 	return iir;
3281df0d28c1SDhinakaran Pandiyan }
3282df0d28c1SDhinakaran Pandiyan 
3283df0d28c1SDhinakaran Pandiyan static void
32849b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
3285df0d28c1SDhinakaran Pandiyan {
3286df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
32879b77011eSTvrtko Ursulin 		intel_opregion_asle_intr(gt->i915);
3288df0d28c1SDhinakaran Pandiyan }
3289df0d28c1SDhinakaran Pandiyan 
329081067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
329181067b71SMika Kuoppala {
329281067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
329381067b71SMika Kuoppala 
329481067b71SMika Kuoppala 	/*
329581067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
329681067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
329781067b71SMika Kuoppala 	 * New indications can and will light up during processing,
329881067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
329981067b71SMika Kuoppala 	 */
330081067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
330181067b71SMika Kuoppala }
330281067b71SMika Kuoppala 
330381067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
330481067b71SMika Kuoppala {
330581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
330681067b71SMika Kuoppala }
330781067b71SMika Kuoppala 
330851951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
330951951ae7SMika Kuoppala {
3310b318b824SVille Syrjälä 	struct drm_i915_private * const i915 = arg;
331125286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
33129b77011eSTvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
331351951ae7SMika Kuoppala 	u32 master_ctl;
3314df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
331551951ae7SMika Kuoppala 
331651951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
331751951ae7SMika Kuoppala 		return IRQ_NONE;
331851951ae7SMika Kuoppala 
331981067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
332081067b71SMika Kuoppala 	if (!master_ctl) {
332181067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
332251951ae7SMika Kuoppala 		return IRQ_NONE;
332381067b71SMika Kuoppala 	}
332451951ae7SMika Kuoppala 
332551951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
33269b77011eSTvrtko Ursulin 	gen11_gt_irq_handler(gt, master_ctl);
332751951ae7SMika Kuoppala 
332851951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
332951951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
333051951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
333151951ae7SMika Kuoppala 
33329102650fSDaniele Ceraolo Spurio 		disable_rpm_wakeref_asserts(&i915->runtime_pm);
333351951ae7SMika Kuoppala 		/*
333451951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
333551951ae7SMika Kuoppala 		 * for the display related bits.
333651951ae7SMika Kuoppala 		 */
333751951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
33389102650fSDaniele Ceraolo Spurio 		enable_rpm_wakeref_asserts(&i915->runtime_pm);
333951951ae7SMika Kuoppala 	}
334051951ae7SMika Kuoppala 
33419b77011eSTvrtko Ursulin 	gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
3342df0d28c1SDhinakaran Pandiyan 
334381067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
334451951ae7SMika Kuoppala 
33459b77011eSTvrtko Ursulin 	gen11_gu_misc_irq_handler(gt, gu_misc_iir);
3346df0d28c1SDhinakaran Pandiyan 
334751951ae7SMika Kuoppala 	return IRQ_HANDLED;
334851951ae7SMika Kuoppala }
334951951ae7SMika Kuoppala 
335042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
335142f52ef8SKeith Packard  * we use as a pipe index
335242f52ef8SKeith Packard  */
335308fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc)
33540a3e67a4SJesse Barnes {
335508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
335608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3357e9d21d7fSKeith Packard 	unsigned long irqflags;
335871e0ffa5SJesse Barnes 
33591ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
336086e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
336186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
336286e83e35SChris Wilson 
336386e83e35SChris Wilson 	return 0;
336486e83e35SChris Wilson }
336586e83e35SChris Wilson 
336608fa8fd0SVille Syrjälä int i945gm_enable_vblank(struct drm_crtc *crtc)
3367d938da6bSVille Syrjälä {
336808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3369d938da6bSVille Syrjälä 
3370d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3371d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3372d938da6bSVille Syrjälä 
337308fa8fd0SVille Syrjälä 	return i8xx_enable_vblank(crtc);
3374d938da6bSVille Syrjälä }
3375d938da6bSVille Syrjälä 
337608fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc)
337786e83e35SChris Wilson {
337808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
337908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
338086e83e35SChris Wilson 	unsigned long irqflags;
338186e83e35SChris Wilson 
338286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
33837c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3384755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
33851ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
33868692d00eSChris Wilson 
33870a3e67a4SJesse Barnes 	return 0;
33880a3e67a4SJesse Barnes }
33890a3e67a4SJesse Barnes 
339008fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc)
3391f796cf8fSJesse Barnes {
339208fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
339308fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3394f796cf8fSJesse Barnes 	unsigned long irqflags;
3395a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
339686e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3397f796cf8fSJesse Barnes 
3398f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3399fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3400b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3401b1f14ad0SJesse Barnes 
34022e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
34032e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
34042e8bf223SDhinakaran Pandiyan 	 */
34052e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
340608fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34072e8bf223SDhinakaran Pandiyan 
3408b1f14ad0SJesse Barnes 	return 0;
3409b1f14ad0SJesse Barnes }
3410b1f14ad0SJesse Barnes 
341108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc)
3412abd58f01SBen Widawsky {
341308fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
341408fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3415abd58f01SBen Widawsky 	unsigned long irqflags;
3416abd58f01SBen Widawsky 
3417abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3418013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3419abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3420013d3752SVille Syrjälä 
34212e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
34222e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
34232e8bf223SDhinakaran Pandiyan 	 */
34242e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
342508fa8fd0SVille Syrjälä 		drm_crtc_vblank_restore(crtc);
34262e8bf223SDhinakaran Pandiyan 
3427abd58f01SBen Widawsky 	return 0;
3428abd58f01SBen Widawsky }
3429abd58f01SBen Widawsky 
343042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
343142f52ef8SKeith Packard  * we use as a pipe index
343242f52ef8SKeith Packard  */
343308fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc)
343486e83e35SChris Wilson {
343508fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
343608fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
343786e83e35SChris Wilson 	unsigned long irqflags;
343886e83e35SChris Wilson 
343986e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
344086e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
344186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
344286e83e35SChris Wilson }
344386e83e35SChris Wilson 
344408fa8fd0SVille Syrjälä void i945gm_disable_vblank(struct drm_crtc *crtc)
3445d938da6bSVille Syrjälä {
344608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
3447d938da6bSVille Syrjälä 
344808fa8fd0SVille Syrjälä 	i8xx_disable_vblank(crtc);
3449d938da6bSVille Syrjälä 
3450d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3451d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3452d938da6bSVille Syrjälä }
3453d938da6bSVille Syrjälä 
345408fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc)
34550a3e67a4SJesse Barnes {
345608fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
345708fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3458e9d21d7fSKeith Packard 	unsigned long irqflags;
34590a3e67a4SJesse Barnes 
34601ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34617c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3462755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
34631ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
34640a3e67a4SJesse Barnes }
34650a3e67a4SJesse Barnes 
346608fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc)
3467f796cf8fSJesse Barnes {
346808fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
346908fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3470f796cf8fSJesse Barnes 	unsigned long irqflags;
3471a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
347286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3473f796cf8fSJesse Barnes 
3474f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3475fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3476b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3477b1f14ad0SJesse Barnes }
3478b1f14ad0SJesse Barnes 
347908fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc)
3480abd58f01SBen Widawsky {
348108fa8fd0SVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(crtc->dev);
348208fa8fd0SVille Syrjälä 	enum pipe pipe = to_intel_crtc(crtc)->pipe;
3483abd58f01SBen Widawsky 	unsigned long irqflags;
3484abd58f01SBen Widawsky 
3485abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3486013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3487abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3488abd58f01SBen Widawsky }
3489abd58f01SBen Widawsky 
34907218524dSChris Wilson static void i945gm_vblank_work_func(struct work_struct *work)
3491d938da6bSVille Syrjälä {
3492d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3493d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3494d938da6bSVille Syrjälä 
3495d938da6bSVille Syrjälä 	/*
3496d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3497d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3498d938da6bSVille Syrjälä 	 * are enabled.
3499d938da6bSVille Syrjälä 	 */
3500d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3501d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3502d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3503d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3504d938da6bSVille Syrjälä }
3505d938da6bSVille Syrjälä 
3506d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3507d938da6bSVille Syrjälä {
3508d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3509d938da6bSVille Syrjälä 	int i;
3510d938da6bSVille Syrjälä 
3511d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3512d938da6bSVille Syrjälä 	if (!drv)
3513d938da6bSVille Syrjälä 		return 0;
3514d938da6bSVille Syrjälä 
3515d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3516d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3517d938da6bSVille Syrjälä 
3518d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3519d938da6bSVille Syrjälä 			return state->exit_latency ?
3520d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3521d938da6bSVille Syrjälä 	}
3522d938da6bSVille Syrjälä 
3523d938da6bSVille Syrjälä 	return 0;
3524d938da6bSVille Syrjälä }
3525d938da6bSVille Syrjälä 
3526d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3527d938da6bSVille Syrjälä {
3528d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3529d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3530d938da6bSVille Syrjälä 
3531d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3532d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3533d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3534d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3535d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3536d938da6bSVille Syrjälä }
3537d938da6bSVille Syrjälä 
3538d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3539d938da6bSVille Syrjälä {
3540d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3541d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3542d938da6bSVille Syrjälä }
3543d938da6bSVille Syrjälä 
3544b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
354591738a95SPaulo Zanoni {
3546b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3547b16b2a2fSPaulo Zanoni 
35486e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
354991738a95SPaulo Zanoni 		return;
355091738a95SPaulo Zanoni 
3551b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3552105b122eSPaulo Zanoni 
35536e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3554105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3555622364b6SPaulo Zanoni }
3556105b122eSPaulo Zanoni 
355791738a95SPaulo Zanoni /*
3558622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3559622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3560622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3561622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3562622364b6SPaulo Zanoni  *
3563622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
356491738a95SPaulo Zanoni  */
3565b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
3566622364b6SPaulo Zanoni {
35676e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3568622364b6SPaulo Zanoni 		return;
3569622364b6SPaulo Zanoni 
3570622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
357191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
357291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
357391738a95SPaulo Zanoni }
357491738a95SPaulo Zanoni 
3575b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3576d18ea1b5SDaniel Vetter {
3577b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3578b16b2a2fSPaulo Zanoni 
3579b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3580b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3581b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3582d18ea1b5SDaniel Vetter }
3583d18ea1b5SDaniel Vetter 
358470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
358570591a41SVille Syrjälä {
3586b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3587b16b2a2fSPaulo Zanoni 
358871b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3589f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
359071b8b41dSVille Syrjälä 	else
3591f0818984STvrtko Ursulin 		intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
359271b8b41dSVille Syrjälä 
3593ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
3594f0818984STvrtko Ursulin 	intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
359570591a41SVille Syrjälä 
359644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
359770591a41SVille Syrjälä 
3598b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
35998bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
360070591a41SVille Syrjälä }
360170591a41SVille Syrjälä 
36028bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
36038bb61306SVille Syrjälä {
3604b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3605b16b2a2fSPaulo Zanoni 
36068bb61306SVille Syrjälä 	u32 pipestat_mask;
36079ab981f2SVille Syrjälä 	u32 enable_mask;
36088bb61306SVille Syrjälä 	enum pipe pipe;
36098bb61306SVille Syrjälä 
3610842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
36118bb61306SVille Syrjälä 
36128bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
36138bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
36148bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
36158bb61306SVille Syrjälä 
36169ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
36178bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3618ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3619ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3620ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3621ebf5f921SVille Syrjälä 
36228bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3623ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3624ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
36256b7eafc1SVille Syrjälä 
36268bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
36276b7eafc1SVille Syrjälä 
36289ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
36298bb61306SVille Syrjälä 
3630b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
36318bb61306SVille Syrjälä }
36328bb61306SVille Syrjälä 
36338bb61306SVille Syrjälä /* drm_dma.h hooks
36348bb61306SVille Syrjälä */
3635b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv)
36368bb61306SVille Syrjälä {
3637b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36388bb61306SVille Syrjälä 
3639b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3640cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
3641f0818984STvrtko Ursulin 		intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
36428bb61306SVille Syrjälä 
3643fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3644f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3645f0818984STvrtko Ursulin 		intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3646fc340442SDaniel Vetter 	}
3647fc340442SDaniel Vetter 
3648b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
36498bb61306SVille Syrjälä 
3650b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
36518bb61306SVille Syrjälä }
36528bb61306SVille Syrjälä 
3653b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
36547e231dbeSJesse Barnes {
365534c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
365634c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
365734c7b8a7SVille Syrjälä 
3658b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
36597e231dbeSJesse Barnes 
3660ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36619918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
366270591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3663ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36647e231dbeSJesse Barnes }
36657e231dbeSJesse Barnes 
3666d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3667d6e3cca3SDaniel Vetter {
3668b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3669b16b2a2fSPaulo Zanoni 
3670b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3671b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3672b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3673b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3674d6e3cca3SDaniel Vetter }
3675d6e3cca3SDaniel Vetter 
3676b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv)
3677abd58f01SBen Widawsky {
3678b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3679abd58f01SBen Widawsky 	int pipe;
3680abd58f01SBen Widawsky 
368125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3682abd58f01SBen Widawsky 
3683d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3684abd58f01SBen Widawsky 
3685f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3686f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
3687e04f7eceSVille Syrjälä 
3688055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3689f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3690813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3691b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3692abd58f01SBen Widawsky 
3693b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3694b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3695b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3696abd58f01SBen Widawsky 
36976e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3698b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3699abd58f01SBen Widawsky }
3700abd58f01SBen Widawsky 
37019b77011eSTvrtko Ursulin static void gen11_gt_irq_reset(struct intel_gt *gt)
370251951ae7SMika Kuoppala {
3703f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
37049b77011eSTvrtko Ursulin 
370551951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
3706f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, 0);
3707f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE,	  0);
370851951ae7SMika Kuoppala 
370951951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
3710f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK,	~0);
3711f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK,	~0);
3712f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK,	~0);
3713f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK,	~0);
3714f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK,	~0);
3715d02b98b8SOscar Mateo 
3716f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3717f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
3718f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
3719f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
372051951ae7SMika Kuoppala }
372151951ae7SMika Kuoppala 
3722b318b824SVille Syrjälä static void gen11_irq_reset(struct drm_i915_private *dev_priv)
372351951ae7SMika Kuoppala {
3724b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
372551951ae7SMika Kuoppala 	int pipe;
372651951ae7SMika Kuoppala 
372725286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
372851951ae7SMika Kuoppala 
37299b77011eSTvrtko Ursulin 	gen11_gt_irq_reset(&dev_priv->gt);
373051951ae7SMika Kuoppala 
3731f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
373251951ae7SMika Kuoppala 
3733f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
3734f0818984STvrtko Ursulin 	intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
373562819dfdSJosé Roberto de Souza 
373651951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
373751951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
373851951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3739b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
374051951ae7SMika Kuoppala 
3741b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3742b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3743b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3744b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3745b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
374631604222SAnusha Srivatsa 
374729b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3748b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
374951951ae7SMika Kuoppala }
375051951ae7SMika Kuoppala 
37514c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3752001bd2cbSImre Deak 				     u8 pipe_mask)
3753d49bdb0eSPaulo Zanoni {
3754b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3755b16b2a2fSPaulo Zanoni 
3756a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
37576831f3e3SVille Syrjälä 	enum pipe pipe;
3758d49bdb0eSPaulo Zanoni 
375913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
37609dfe2e3aSImre Deak 
37619dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
37629dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
37639dfe2e3aSImre Deak 		return;
37649dfe2e3aSImre Deak 	}
37659dfe2e3aSImre Deak 
37666831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3767b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
37686831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
37696831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
37709dfe2e3aSImre Deak 
377113321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3772d49bdb0eSPaulo Zanoni }
3773d49bdb0eSPaulo Zanoni 
3774aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3775001bd2cbSImre Deak 				     u8 pipe_mask)
3776aae8ba84SVille Syrjälä {
3777b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
37786831f3e3SVille Syrjälä 	enum pipe pipe;
37796831f3e3SVille Syrjälä 
3780aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37819dfe2e3aSImre Deak 
37829dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
37839dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
37849dfe2e3aSImre Deak 		return;
37859dfe2e3aSImre Deak 	}
37869dfe2e3aSImre Deak 
37876831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3788b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
37899dfe2e3aSImre Deak 
3790aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3791aae8ba84SVille Syrjälä 
3792aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3793315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
3794aae8ba84SVille Syrjälä }
3795aae8ba84SVille Syrjälä 
3796b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
379743f328d7SVille Syrjälä {
3798b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
379943f328d7SVille Syrjälä 
380043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
380143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
380243f328d7SVille Syrjälä 
3803d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
380443f328d7SVille Syrjälä 
3805b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
380643f328d7SVille Syrjälä 
3807ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38089918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
380970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3810ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
381143f328d7SVille Syrjälä }
381243f328d7SVille Syrjälä 
381391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
381487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
381587a02106SVille Syrjälä {
381687a02106SVille Syrjälä 	struct intel_encoder *encoder;
381787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
381887a02106SVille Syrjälä 
381991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
382087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
382187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
382287a02106SVille Syrjälä 
382387a02106SVille Syrjälä 	return enabled_irqs;
382487a02106SVille Syrjälä }
382587a02106SVille Syrjälä 
38261a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
38271a56b1a2SImre Deak {
38281a56b1a2SImre Deak 	u32 hotplug;
38291a56b1a2SImre Deak 
38301a56b1a2SImre Deak 	/*
38311a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
38321a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
38331a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
38341a56b1a2SImre Deak 	 */
38351a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38361a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
38371a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
38381a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
38391a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
38401a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
38411a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
38421a56b1a2SImre Deak 	/*
38431a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
38441a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
38451a56b1a2SImre Deak 	 */
38461a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
38471a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
38481a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
38491a56b1a2SImre Deak }
38501a56b1a2SImre Deak 
385191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
385282a28bcfSDaniel Vetter {
38531a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
385482a28bcfSDaniel Vetter 
385591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3856fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
385791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
385882a28bcfSDaniel Vetter 	} else {
3859fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
386091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
386182a28bcfSDaniel Vetter 	}
386282a28bcfSDaniel Vetter 
3863fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
386482a28bcfSDaniel Vetter 
38651a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
38666dbf30ceSVille Syrjälä }
386726951cafSXiong Zhang 
3868*52dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
3869*52dfdba0SLucas De Marchi 				    u32 ddi_hotplug_enable_mask,
3870*52dfdba0SLucas De Marchi 				    u32 tc_hotplug_enable_mask)
387131604222SAnusha Srivatsa {
387231604222SAnusha Srivatsa 	u32 hotplug;
387331604222SAnusha Srivatsa 
387431604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3875*52dfdba0SLucas De Marchi 	hotplug |= ddi_hotplug_enable_mask;
387631604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
387731604222SAnusha Srivatsa 
387831604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
3879*52dfdba0SLucas De Marchi 	hotplug |= tc_hotplug_enable_mask;
388031604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
388131604222SAnusha Srivatsa }
388231604222SAnusha Srivatsa 
388331604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
388431604222SAnusha Srivatsa {
388531604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
388631604222SAnusha Srivatsa 
388731604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
388831604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
388931604222SAnusha Srivatsa 
389031604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
389131604222SAnusha Srivatsa 
3892*52dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
3893*52dfdba0SLucas De Marchi 				ICP_TC_HPD_ENABLE_MASK);
3894*52dfdba0SLucas De Marchi }
3895*52dfdba0SLucas De Marchi 
3896*52dfdba0SLucas De Marchi static void tgp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3897*52dfdba0SLucas De Marchi {
3898*52dfdba0SLucas De Marchi 	u32 hotplug_irqs, enabled_irqs;
3899*52dfdba0SLucas De Marchi 
3900*52dfdba0SLucas De Marchi 	hotplug_irqs = SDE_DDI_MASK_TGP | SDE_TC_MASK_TGP;
3901*52dfdba0SLucas De Marchi 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_tgp);
3902*52dfdba0SLucas De Marchi 
3903*52dfdba0SLucas De Marchi 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3904*52dfdba0SLucas De Marchi 
3905*52dfdba0SLucas De Marchi 	icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
3906*52dfdba0SLucas De Marchi 				TGP_TC_HPD_ENABLE_MASK);
390731604222SAnusha Srivatsa }
390831604222SAnusha Srivatsa 
3909121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3910121e758eSDhinakaran Pandiyan {
3911121e758eSDhinakaran Pandiyan 	u32 hotplug;
3912121e758eSDhinakaran Pandiyan 
3913121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3914121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3915121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3916121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3917121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3918121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3919b796b971SDhinakaran Pandiyan 
3920b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3921b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3922b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3923b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3924b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3925b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3926121e758eSDhinakaran Pandiyan }
3927121e758eSDhinakaran Pandiyan 
3928121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3929121e758eSDhinakaran Pandiyan {
3930121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3931121e758eSDhinakaran Pandiyan 	u32 val;
3932121e758eSDhinakaran Pandiyan 
3933b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3934b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3935121e758eSDhinakaran Pandiyan 
3936121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3937121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3938121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3939121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3940121e758eSDhinakaran Pandiyan 
3941121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
394231604222SAnusha Srivatsa 
3943*52dfdba0SLucas De Marchi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3944*52dfdba0SLucas De Marchi 		tgp_hpd_irq_setup(dev_priv);
3945*52dfdba0SLucas De Marchi 	else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
394631604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3947121e758eSDhinakaran Pandiyan }
3948121e758eSDhinakaran Pandiyan 
39492a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
39502a57d9ccSImre Deak {
39513b92e263SRodrigo Vivi 	u32 val, hotplug;
39523b92e263SRodrigo Vivi 
39533b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
39543b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
39553b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
39563b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
39573b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
39583b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
39593b92e263SRodrigo Vivi 	}
39602a57d9ccSImre Deak 
39612a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
39622a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
39632a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
39642a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
39652a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
39662a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
39672a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
39682a57d9ccSImre Deak 
39692a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
39702a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
39712a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
39722a57d9ccSImre Deak }
39732a57d9ccSImre Deak 
397491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
39756dbf30ceSVille Syrjälä {
39762a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
39776dbf30ceSVille Syrjälä 
39786dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
397991d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
39806dbf30ceSVille Syrjälä 
39816dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
39826dbf30ceSVille Syrjälä 
39832a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
398426951cafSXiong Zhang }
39857fe0b973SKeith Packard 
39861a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
39871a56b1a2SImre Deak {
39881a56b1a2SImre Deak 	u32 hotplug;
39891a56b1a2SImre Deak 
39901a56b1a2SImre Deak 	/*
39911a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
39921a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
39931a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
39941a56b1a2SImre Deak 	 */
39951a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
39961a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
39971a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
39981a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
39991a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
40001a56b1a2SImre Deak }
40011a56b1a2SImre Deak 
400291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
4003e4ce95aaSVille Syrjälä {
40041a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
4005e4ce95aaSVille Syrjälä 
400691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
40073a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
400891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
40093a3b3c7dSVille Syrjälä 
40103a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
401191d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
401223bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
401391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
40143a3b3c7dSVille Syrjälä 
40153a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
401623bb4cb5SVille Syrjälä 	} else {
4017e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
401891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
4019e4ce95aaSVille Syrjälä 
4020e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
40213a3b3c7dSVille Syrjälä 	}
4022e4ce95aaSVille Syrjälä 
40231a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
4024e4ce95aaSVille Syrjälä 
402591d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
4026e4ce95aaSVille Syrjälä }
4027e4ce95aaSVille Syrjälä 
40282a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
40292a57d9ccSImre Deak 				      u32 enabled_irqs)
4030e0a20ad7SShashank Sharma {
40312a57d9ccSImre Deak 	u32 hotplug;
4032e0a20ad7SShashank Sharma 
4033a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
40342a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
40352a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
40362a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
4037d252bf68SShubhangi Shrivastava 
4038d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
4039d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
4040d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
4041d252bf68SShubhangi Shrivastava 
4042d252bf68SShubhangi Shrivastava 	/*
4043d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
4044d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
4045d252bf68SShubhangi Shrivastava 	 */
4046d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
4047d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
4048d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
4049d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
4050d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
4051d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
4052d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
4053d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
4054d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
4055d252bf68SShubhangi Shrivastava 
4056a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
4057e0a20ad7SShashank Sharma }
4058e0a20ad7SShashank Sharma 
40592a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
40602a57d9ccSImre Deak {
40612a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
40622a57d9ccSImre Deak }
40632a57d9ccSImre Deak 
40642a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
40652a57d9ccSImre Deak {
40662a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
40672a57d9ccSImre Deak 
40682a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
40692a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
40702a57d9ccSImre Deak 
40712a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
40722a57d9ccSImre Deak 
40732a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
40742a57d9ccSImre Deak }
40752a57d9ccSImre Deak 
4076b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
4077d46da437SPaulo Zanoni {
407882a28bcfSDaniel Vetter 	u32 mask;
4079d46da437SPaulo Zanoni 
40806e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
4081692a04cfSDaniel Vetter 		return;
4082692a04cfSDaniel Vetter 
40836e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
40845c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
40854ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
40865c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
40874ebc6509SDhinakaran Pandiyan 	else
40884ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
40898664281bSPaulo Zanoni 
409065f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
4091d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
40922a57d9ccSImre Deak 
40932a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
40942a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
40951a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
40962a57d9ccSImre Deak 	else
40972a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
4098d46da437SPaulo Zanoni }
4099d46da437SPaulo Zanoni 
4100b318b824SVille Syrjälä static void gen5_gt_irq_postinstall(struct drm_i915_private *dev_priv)
41010a9a8c91SDaniel Vetter {
4102b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
41030a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
41040a9a8c91SDaniel Vetter 
41050a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
41060a9a8c91SDaniel Vetter 
41070a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
41083c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
41090a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
4110772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
4111772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
41120a9a8c91SDaniel Vetter 	}
41130a9a8c91SDaniel Vetter 
41140a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
4115cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
4116f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
41170a9a8c91SDaniel Vetter 	} else {
41180a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
41190a9a8c91SDaniel Vetter 	}
41200a9a8c91SDaniel Vetter 
4121b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
41220a9a8c91SDaniel Vetter 
4123b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
412478e68d36SImre Deak 		/*
412578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
412678e68d36SImre Deak 		 * itself is enabled/disabled.
412778e68d36SImre Deak 		 */
41288a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
41290a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
413058820574STvrtko Ursulin 			dev_priv->gt.pm_ier |= PM_VEBOX_USER_INTERRUPT;
4131f4e9af4fSAkash Goel 		}
41320a9a8c91SDaniel Vetter 
413358820574STvrtko Ursulin 		dev_priv->gt.pm_imr = 0xffffffff;
413458820574STvrtko Ursulin 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->gt.pm_imr, pm_irqs);
41350a9a8c91SDaniel Vetter 	}
41360a9a8c91SDaniel Vetter }
41370a9a8c91SDaniel Vetter 
4138b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv)
4139036a4a7dSZhenyu Wang {
4140b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
41418e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
41428e76f8dcSPaulo Zanoni 
4143b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
41448e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
4145842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
41468e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
414723bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
414823bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
41498e76f8dcSPaulo Zanoni 	} else {
41508e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
4151842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
4152842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
4153e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
4154e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
4155e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
41568e76f8dcSPaulo Zanoni 	}
4157036a4a7dSZhenyu Wang 
4158fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
4159b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
41601aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4161fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
4162fc340442SDaniel Vetter 	}
4163fc340442SDaniel Vetter 
41641ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
4165036a4a7dSZhenyu Wang 
4166b318b824SVille Syrjälä 	ibx_irq_pre_postinstall(dev_priv);
4167622364b6SPaulo Zanoni 
4168b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
4169b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
4170036a4a7dSZhenyu Wang 
4171b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
4172036a4a7dSZhenyu Wang 
41731a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
41741a56b1a2SImre Deak 
4175b318b824SVille Syrjälä 	ibx_irq_postinstall(dev_priv);
41767fe0b973SKeith Packard 
417750a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
41786005ce42SDaniel Vetter 		/* Enable PCU event interrupts
41796005ce42SDaniel Vetter 		 *
41806005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
41814bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
41824bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4183d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4184fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4185d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4186f97108d1SJesse Barnes 	}
4187036a4a7dSZhenyu Wang }
4188036a4a7dSZhenyu Wang 
4189f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4190f8b79e58SImre Deak {
419167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4192f8b79e58SImre Deak 
4193f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4194f8b79e58SImre Deak 		return;
4195f8b79e58SImre Deak 
4196f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4197f8b79e58SImre Deak 
4198d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4199d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4200ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4201f8b79e58SImre Deak 	}
4202d6c69803SVille Syrjälä }
4203f8b79e58SImre Deak 
4204f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4205f8b79e58SImre Deak {
420667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4207f8b79e58SImre Deak 
4208f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4209f8b79e58SImre Deak 		return;
4210f8b79e58SImre Deak 
4211f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4212f8b79e58SImre Deak 
4213950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4214ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4215f8b79e58SImre Deak }
4216f8b79e58SImre Deak 
42170e6c9a9eSVille Syrjälä 
4218b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
42190e6c9a9eSVille Syrjälä {
4220b318b824SVille Syrjälä 	gen5_gt_irq_postinstall(dev_priv);
42217e231dbeSJesse Barnes 
4222ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42239918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4224ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4225ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4226ad22d106SVille Syrjälä 
42277e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
422834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
422920afbda2SDaniel Vetter }
423020afbda2SDaniel Vetter 
423158820574STvrtko Ursulin static void gen8_gt_irq_postinstall(struct drm_i915_private *i915)
4232abd58f01SBen Widawsky {
423358820574STvrtko Ursulin 	struct intel_gt *gt = &i915->gt;
423458820574STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4235b16b2a2fSPaulo Zanoni 
4236abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4237a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
42388a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
423973d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
424073d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
42418a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
42428a68d464SChris Wilson 
42438a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
42448a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4245abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
42468a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
42478a68d464SChris Wilson 
4248abd58f01SBen Widawsky 		0,
42498a68d464SChris Wilson 
42508a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
42518a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4252abd58f01SBen Widawsky 	};
4253abd58f01SBen Widawsky 
425458820574STvrtko Ursulin 	gt->pm_ier = 0x0;
425558820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4256b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4257b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
425878e68d36SImre Deak 	/*
425978e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
426026705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
426178e68d36SImre Deak 	 */
426258820574STvrtko Ursulin 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, gt->pm_imr, gt->pm_ier);
4263b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4264abd58f01SBen Widawsky }
4265abd58f01SBen Widawsky 
4266abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4267abd58f01SBen Widawsky {
4268b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4269b16b2a2fSPaulo Zanoni 
4270a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4271a9c287c9SJani Nikula 	u32 de_pipe_enables;
42723a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
42733a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4274df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
42753a3b3c7dSVille Syrjälä 	enum pipe pipe;
4276770de83dSDamien Lespiau 
4277df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4278df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4279df0d28c1SDhinakaran Pandiyan 
4280bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4281842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
42823a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
428388e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4284cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
42853a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
42863a3b3c7dSVille Syrjälä 	} else {
4287842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
42883a3b3c7dSVille Syrjälä 	}
4289770de83dSDamien Lespiau 
4290bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4291bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4292bb187e93SJames Ausmus 
42939bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4294a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4295a324fcacSRodrigo Vivi 
4296770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4297770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4298770de83dSDamien Lespiau 
42993a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4300cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4301a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4302a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
43033a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
43043a3b3c7dSVille Syrjälä 
4305b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
430654fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4307e04f7eceSVille Syrjälä 
43080a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
43090a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4310abd58f01SBen Widawsky 
4311f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4312813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4313b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4314813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
431535079899SPaulo Zanoni 					  de_pipe_enables);
43160a195c02SMika Kahola 	}
4317abd58f01SBen Widawsky 
4318b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4319b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
43202a57d9ccSImre Deak 
4321121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4322121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4323b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4324b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4325121e758eSDhinakaran Pandiyan 
4326b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4327b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4328121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4329121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
43302a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4331121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
43321a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4333abd58f01SBen Widawsky 	}
4334121e758eSDhinakaran Pandiyan }
4335abd58f01SBen Widawsky 
4336b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
4337abd58f01SBen Widawsky {
43386e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4339b318b824SVille Syrjälä 		ibx_irq_pre_postinstall(dev_priv);
4340622364b6SPaulo Zanoni 
4341abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4342abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4343abd58f01SBen Widawsky 
43446e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4345b318b824SVille Syrjälä 		ibx_irq_postinstall(dev_priv);
4346abd58f01SBen Widawsky 
434725286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4348abd58f01SBen Widawsky }
4349abd58f01SBen Widawsky 
43509b77011eSTvrtko Ursulin static void gen11_gt_irq_postinstall(struct intel_gt *gt)
435151951ae7SMika Kuoppala {
435251951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
4353f0818984STvrtko Ursulin 	struct intel_uncore *uncore = gt->uncore;
4354f0818984STvrtko Ursulin 	const u32 dmask = irqs << 16 | irqs;
4355f0818984STvrtko Ursulin 	const u32 smask = irqs << 16;
435651951ae7SMika Kuoppala 
435751951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
435851951ae7SMika Kuoppala 
435951951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
4360f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RENDER_COPY_INTR_ENABLE, dmask);
4361f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS_VECS_INTR_ENABLE, dmask);
436251951ae7SMika Kuoppala 
436351951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
4364f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_RCS0_RSVD_INTR_MASK, ~smask);
4365f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_BCS_RSVD_INTR_MASK, ~smask);
4366f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS0_VCS1_INTR_MASK, ~dmask);
4367f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VCS2_VCS3_INTR_MASK, ~dmask);
4368f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_VECS0_VECS1_INTR_MASK, ~dmask);
436951951ae7SMika Kuoppala 
4370d02b98b8SOscar Mateo 	/*
4371d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4372d02b98b8SOscar Mateo 	 * is enabled/disabled.
4373d02b98b8SOscar Mateo 	 */
437458820574STvrtko Ursulin 	gt->pm_ier = 0x0;
437558820574STvrtko Ursulin 	gt->pm_imr = ~gt->pm_ier;
4376f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4377f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
437854c52a84SOscar Mateo 
437954c52a84SOscar Mateo 	/* Same thing for GuC interrupts */
4380f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_ENABLE, 0);
4381f0818984STvrtko Ursulin 	intel_uncore_write(uncore, GEN11_GUC_SG_INTR_MASK,  ~0);
438251951ae7SMika Kuoppala }
438351951ae7SMika Kuoppala 
4384b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
438531604222SAnusha Srivatsa {
438631604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
438731604222SAnusha Srivatsa 
438831604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
438931604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
439031604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
439131604222SAnusha Srivatsa 
439265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
439331604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
439431604222SAnusha Srivatsa 
4395*52dfdba0SLucas De Marchi 	if (HAS_PCH_TGP(dev_priv))
4396*52dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
4397*52dfdba0SLucas De Marchi 					TGP_TC_HPD_ENABLE_MASK);
4398*52dfdba0SLucas De Marchi 	else
4399*52dfdba0SLucas De Marchi 		icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
4400*52dfdba0SLucas De Marchi 					ICP_TC_HPD_ENABLE_MASK);
440131604222SAnusha Srivatsa }
440231604222SAnusha Srivatsa 
4403b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
440451951ae7SMika Kuoppala {
4405b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4406df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
440751951ae7SMika Kuoppala 
440829b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
4409b318b824SVille Syrjälä 		icp_irq_postinstall(dev_priv);
441031604222SAnusha Srivatsa 
44119b77011eSTvrtko Ursulin 	gen11_gt_irq_postinstall(&dev_priv->gt);
441251951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
441351951ae7SMika Kuoppala 
4414b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4415df0d28c1SDhinakaran Pandiyan 
441651951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
441751951ae7SMika Kuoppala 
44189b77011eSTvrtko Ursulin 	gen11_master_intr_enable(uncore->regs);
4419c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
442051951ae7SMika Kuoppala }
442151951ae7SMika Kuoppala 
4422b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
442343f328d7SVille Syrjälä {
442443f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
442543f328d7SVille Syrjälä 
4426ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
44279918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4428ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4429ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4430ad22d106SVille Syrjälä 
4431e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
443243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
443343f328d7SVille Syrjälä }
443443f328d7SVille Syrjälä 
4435b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
4436c2798b19SChris Wilson {
4437b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4438c2798b19SChris Wilson 
443944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
444044d9241eSVille Syrjälä 
4441b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4442c2798b19SChris Wilson }
4443c2798b19SChris Wilson 
4444b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
4445c2798b19SChris Wilson {
4446b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4447e9e9848aSVille Syrjälä 	u16 enable_mask;
4448c2798b19SChris Wilson 
44494f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore,
44504f5fd91fSTvrtko Ursulin 			     EMR,
44514f5fd91fSTvrtko Ursulin 			     ~(I915_ERROR_PAGE_TABLE |
4452045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH));
4453c2798b19SChris Wilson 
4454c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4455c2798b19SChris Wilson 	dev_priv->irq_mask =
4456c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
445716659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445816659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4459c2798b19SChris Wilson 
4460e9e9848aSVille Syrjälä 	enable_mask =
4461c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4462c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
446316659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4464e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4465e9e9848aSVille Syrjälä 
4466b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4467c2798b19SChris Wilson 
4468379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4469379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4470d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4471755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4472755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4473d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4474c2798b19SChris Wilson }
4475c2798b19SChris Wilson 
44764f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915,
447778c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
447878c357ddSVille Syrjälä {
44794f5fd91fSTvrtko Ursulin 	struct intel_uncore *uncore = &i915->uncore;
448078c357ddSVille Syrjälä 	u16 emr;
448178c357ddSVille Syrjälä 
44824f5fd91fSTvrtko Ursulin 	*eir = intel_uncore_read16(uncore, EIR);
448378c357ddSVille Syrjälä 
448478c357ddSVille Syrjälä 	if (*eir)
44854f5fd91fSTvrtko Ursulin 		intel_uncore_write16(uncore, EIR, *eir);
448678c357ddSVille Syrjälä 
44874f5fd91fSTvrtko Ursulin 	*eir_stuck = intel_uncore_read16(uncore, EIR);
448878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
448978c357ddSVille Syrjälä 		return;
449078c357ddSVille Syrjälä 
449178c357ddSVille Syrjälä 	/*
449278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
449378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
449478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
449578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
449678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
449778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
449878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
449978c357ddSVille Syrjälä 	 * remains set.
450078c357ddSVille Syrjälä 	 */
45014f5fd91fSTvrtko Ursulin 	emr = intel_uncore_read16(uncore, EMR);
45024f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, 0xffff);
45034f5fd91fSTvrtko Ursulin 	intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
450478c357ddSVille Syrjälä }
450578c357ddSVille Syrjälä 
450678c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
450778c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
450878c357ddSVille Syrjälä {
450978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
451078c357ddSVille Syrjälä 
451178c357ddSVille Syrjälä 	if (eir_stuck)
451278c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
451378c357ddSVille Syrjälä }
451478c357ddSVille Syrjälä 
451578c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
451678c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
451778c357ddSVille Syrjälä {
451878c357ddSVille Syrjälä 	u32 emr;
451978c357ddSVille Syrjälä 
452078c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
452178c357ddSVille Syrjälä 
452278c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
452378c357ddSVille Syrjälä 
452478c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
452578c357ddSVille Syrjälä 	if (*eir_stuck == 0)
452678c357ddSVille Syrjälä 		return;
452778c357ddSVille Syrjälä 
452878c357ddSVille Syrjälä 	/*
452978c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
453078c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
453178c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
453278c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
453378c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
453478c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
453578c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
453678c357ddSVille Syrjälä 	 * remains set.
453778c357ddSVille Syrjälä 	 */
453878c357ddSVille Syrjälä 	emr = I915_READ(EMR);
453978c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
454078c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
454178c357ddSVille Syrjälä }
454278c357ddSVille Syrjälä 
454378c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
454478c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
454578c357ddSVille Syrjälä {
454678c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
454778c357ddSVille Syrjälä 
454878c357ddSVille Syrjälä 	if (eir_stuck)
454978c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
455078c357ddSVille Syrjälä }
455178c357ddSVille Syrjälä 
4552ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4553c2798b19SChris Wilson {
4554b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4555af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4556c2798b19SChris Wilson 
45572dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
45582dd2a883SImre Deak 		return IRQ_NONE;
45592dd2a883SImre Deak 
45601f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
45619102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
45621f814dacSImre Deak 
4563af722d28SVille Syrjälä 	do {
4564af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
456578c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4566af722d28SVille Syrjälä 		u16 iir;
4567af722d28SVille Syrjälä 
45684f5fd91fSTvrtko Ursulin 		iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
4569c2798b19SChris Wilson 		if (iir == 0)
4570af722d28SVille Syrjälä 			break;
4571c2798b19SChris Wilson 
4572af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4573c2798b19SChris Wilson 
4574eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4575eb64343cSVille Syrjälä 		 * signalled in iir */
4576eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4577c2798b19SChris Wilson 
457878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
457978c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
458078c357ddSVille Syrjälä 
45814f5fd91fSTvrtko Ursulin 		intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
4582c2798b19SChris Wilson 
4583c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45848a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4585c2798b19SChris Wilson 
458678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
458778c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4588af722d28SVille Syrjälä 
4589eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4590af722d28SVille Syrjälä 	} while (0);
4591c2798b19SChris Wilson 
45929102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
45931f814dacSImre Deak 
45941f814dacSImre Deak 	return ret;
4595c2798b19SChris Wilson }
4596c2798b19SChris Wilson 
4597b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv)
4598a266c7d5SChris Wilson {
4599b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4600a266c7d5SChris Wilson 
460156b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
46020706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4603a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4604a266c7d5SChris Wilson 	}
4605a266c7d5SChris Wilson 
460644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
460744d9241eSVille Syrjälä 
4608b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4609a266c7d5SChris Wilson }
4610a266c7d5SChris Wilson 
4611b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
4612a266c7d5SChris Wilson {
4613b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
461438bde180SChris Wilson 	u32 enable_mask;
4615a266c7d5SChris Wilson 
4616045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4617045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
461838bde180SChris Wilson 
461938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
462038bde180SChris Wilson 	dev_priv->irq_mask =
462138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
462238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
462316659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
462416659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
462538bde180SChris Wilson 
462638bde180SChris Wilson 	enable_mask =
462738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
462838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
462938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
463016659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
463138bde180SChris Wilson 		I915_USER_INTERRUPT;
463238bde180SChris Wilson 
463356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4634a266c7d5SChris Wilson 		/* Enable in IER... */
4635a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4636a266c7d5SChris Wilson 		/* and unmask in IMR */
4637a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4638a266c7d5SChris Wilson 	}
4639a266c7d5SChris Wilson 
4640b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4641a266c7d5SChris Wilson 
4642379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4643379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4644d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4645755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4646755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4647d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4648379ef82dSDaniel Vetter 
4649c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
465020afbda2SDaniel Vetter }
465120afbda2SDaniel Vetter 
4652ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4653a266c7d5SChris Wilson {
4654b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4655af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4656a266c7d5SChris Wilson 
46572dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46582dd2a883SImre Deak 		return IRQ_NONE;
46592dd2a883SImre Deak 
46601f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46619102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
46621f814dacSImre Deak 
466338bde180SChris Wilson 	do {
4664eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
466578c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4666af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4667af722d28SVille Syrjälä 		u32 iir;
4668a266c7d5SChris Wilson 
46699d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4670af722d28SVille Syrjälä 		if (iir == 0)
4671af722d28SVille Syrjälä 			break;
4672af722d28SVille Syrjälä 
4673af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4674af722d28SVille Syrjälä 
4675af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4676af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4677af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4678a266c7d5SChris Wilson 
4679eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4680eb64343cSVille Syrjälä 		 * signalled in iir */
4681eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4682a266c7d5SChris Wilson 
468378c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
468478c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
468578c357ddSVille Syrjälä 
46869d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4687a266c7d5SChris Wilson 
4688a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46898a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4690a266c7d5SChris Wilson 
469178c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
469278c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4693a266c7d5SChris Wilson 
4694af722d28SVille Syrjälä 		if (hotplug_status)
4695af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4696af722d28SVille Syrjälä 
4697af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4698af722d28SVille Syrjälä 	} while (0);
4699a266c7d5SChris Wilson 
47009102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
47011f814dacSImre Deak 
4702a266c7d5SChris Wilson 	return ret;
4703a266c7d5SChris Wilson }
4704a266c7d5SChris Wilson 
4705b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv)
4706a266c7d5SChris Wilson {
4707b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4708a266c7d5SChris Wilson 
47090706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4710a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4711a266c7d5SChris Wilson 
471244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
471344d9241eSVille Syrjälä 
4714b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4715a266c7d5SChris Wilson }
4716a266c7d5SChris Wilson 
4717b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
4718a266c7d5SChris Wilson {
4719b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4720bbba0a97SChris Wilson 	u32 enable_mask;
4721a266c7d5SChris Wilson 	u32 error_mask;
4722a266c7d5SChris Wilson 
4723045cebd2SVille Syrjälä 	/*
4724045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4725045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4726045cebd2SVille Syrjälä 	 */
4727045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4728045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4729045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4730045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4731045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4732045cebd2SVille Syrjälä 	} else {
4733045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4734045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4735045cebd2SVille Syrjälä 	}
4736045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4737045cebd2SVille Syrjälä 
4738a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4739c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4740c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4741adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4742bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4743bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
474478c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4745bbba0a97SChris Wilson 
4746c30bb1fdSVille Syrjälä 	enable_mask =
4747c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4748c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4749c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4750c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
475178c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4752c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4753bbba0a97SChris Wilson 
475491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4755bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4756a266c7d5SChris Wilson 
4757b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4758c30bb1fdSVille Syrjälä 
4759b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4760b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4761d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4762755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4763755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4764755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4765d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4766a266c7d5SChris Wilson 
476791d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
476820afbda2SDaniel Vetter }
476920afbda2SDaniel Vetter 
477091d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
477120afbda2SDaniel Vetter {
477220afbda2SDaniel Vetter 	u32 hotplug_en;
477320afbda2SDaniel Vetter 
477467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4775b5ea2d56SDaniel Vetter 
4776adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4777e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
477891d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4779a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4780a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4781a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4782a266c7d5SChris Wilson 	*/
478391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4784a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4785a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4786a266c7d5SChris Wilson 
4787a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
47880706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4789f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4790f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4791f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
47920706f17cSEgbert Eich 					     hotplug_en);
4793a266c7d5SChris Wilson }
4794a266c7d5SChris Wilson 
4795ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4796a266c7d5SChris Wilson {
4797b318b824SVille Syrjälä 	struct drm_i915_private *dev_priv = arg;
4798af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4799a266c7d5SChris Wilson 
48002dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
48012dd2a883SImre Deak 		return IRQ_NONE;
48022dd2a883SImre Deak 
48031f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
48049102650fSDaniele Ceraolo Spurio 	disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
48051f814dacSImre Deak 
4806af722d28SVille Syrjälä 	do {
4807eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
480878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4809af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4810af722d28SVille Syrjälä 		u32 iir;
48112c8ba29fSChris Wilson 
48129d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4813af722d28SVille Syrjälä 		if (iir == 0)
4814af722d28SVille Syrjälä 			break;
4815af722d28SVille Syrjälä 
4816af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4817af722d28SVille Syrjälä 
4818af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4819af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4820a266c7d5SChris Wilson 
4821eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4822eb64343cSVille Syrjälä 		 * signalled in iir */
4823eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4824a266c7d5SChris Wilson 
482578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
482678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
482778c357ddSVille Syrjälä 
48289d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4829a266c7d5SChris Wilson 
4830a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
48318a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4832af722d28SVille Syrjälä 
4833a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
48348a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4835a266c7d5SChris Wilson 
483678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
483778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4838515ac2bbSDaniel Vetter 
4839af722d28SVille Syrjälä 		if (hotplug_status)
4840af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4841af722d28SVille Syrjälä 
4842af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4843af722d28SVille Syrjälä 	} while (0);
4844a266c7d5SChris Wilson 
48459102650fSDaniele Ceraolo Spurio 	enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
48461f814dacSImre Deak 
4847a266c7d5SChris Wilson 	return ret;
4848a266c7d5SChris Wilson }
4849a266c7d5SChris Wilson 
4850fca52a55SDaniel Vetter /**
4851fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4852fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4853fca52a55SDaniel Vetter  *
4854fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4855fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4856fca52a55SDaniel Vetter  */
4857b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4858f71d4af4SJesse Barnes {
485991c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4860562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4861cefcff8fSJoonas Lahtinen 	int i;
48628b2e326dSChris Wilson 
4863d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4864d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4865d938da6bSVille Syrjälä 
486677913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
486777913b39SJani Nikula 
4868562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4869cefcff8fSJoonas Lahtinen 
4870a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4871cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4872cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
48738b2e326dSChris Wilson 
4874633023a4SDaniele Ceraolo Spurio 	/* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
4875702668e6SDaniele Ceraolo Spurio 	if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
48762239e6dfSDaniele Ceraolo Spurio 		dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
487726705e20SSagar Arun Kamble 
4878a6706b45SDeepak S 	/* Let's track the enabled rps events */
4879666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
48806c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4881e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
488231685c25SDeepak S 	else
48834668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
48844668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
48854668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4886a6706b45SDeepak S 
4887917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4888917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4889917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4890917dc6b5SMika Kuoppala 
4891562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
48921800ad25SSagar Arun Kamble 
48931800ad25SSagar Arun Kamble 	/*
4894acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
48951800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
48961800ad25SSagar Arun Kamble 	 *
48971800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
48981800ad25SSagar Arun Kamble 	 */
4899bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4900562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
49011800ad25SSagar Arun Kamble 
4902bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4903562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
49041800ad25SSagar Arun Kamble 
490521da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
490621da2700SVille Syrjälä 
4907262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4908262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4909262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4910262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4911262fd485SChris Wilson 	 * in this case to the runtime pm.
4912262fd485SChris Wilson 	 */
4913262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4914262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4915262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4916262fd485SChris Wilson 
4917317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
49189a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
49199a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
49209a64c650SLyude Paul 	 * sideband messaging with MST.
49219a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
49229a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
49239a64c650SLyude Paul 	 */
49249a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4925317eaa95SLyude 
4926b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4927b318b824SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
492843f328d7SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4929b318b824SVille Syrjälä 	} else {
4930b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4931121e758eSDhinakaran Pandiyan 			dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4932b318b824SVille Syrjälä 		else if (IS_GEN9_LP(dev_priv))
4933e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4934c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
49356dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
49366dbf30ceSVille Syrjälä 		else
49373a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4938f71d4af4SJesse Barnes 	}
4939f71d4af4SJesse Barnes }
494020afbda2SDaniel Vetter 
4941fca52a55SDaniel Vetter /**
4942cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4943cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4944cefcff8fSJoonas Lahtinen  *
4945cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4946cefcff8fSJoonas Lahtinen  */
4947cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4948cefcff8fSJoonas Lahtinen {
4949cefcff8fSJoonas Lahtinen 	int i;
4950cefcff8fSJoonas Lahtinen 
4951d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
4952d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
4953d938da6bSVille Syrjälä 
4954cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4955cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4956cefcff8fSJoonas Lahtinen }
4957cefcff8fSJoonas Lahtinen 
4958b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4959b318b824SVille Syrjälä {
4960b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4961b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4962b318b824SVille Syrjälä 			return cherryview_irq_handler;
4963b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4964b318b824SVille Syrjälä 			return valleyview_irq_handler;
4965b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4966b318b824SVille Syrjälä 			return i965_irq_handler;
4967b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4968b318b824SVille Syrjälä 			return i915_irq_handler;
4969b318b824SVille Syrjälä 		else
4970b318b824SVille Syrjälä 			return i8xx_irq_handler;
4971b318b824SVille Syrjälä 	} else {
4972b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4973b318b824SVille Syrjälä 			return gen11_irq_handler;
4974b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4975b318b824SVille Syrjälä 			return gen8_irq_handler;
4976b318b824SVille Syrjälä 		else
4977b318b824SVille Syrjälä 			return ironlake_irq_handler;
4978b318b824SVille Syrjälä 	}
4979b318b824SVille Syrjälä }
4980b318b824SVille Syrjälä 
4981b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv)
4982b318b824SVille Syrjälä {
4983b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
4984b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
4985b318b824SVille Syrjälä 			cherryview_irq_reset(dev_priv);
4986b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
4987b318b824SVille Syrjälä 			valleyview_irq_reset(dev_priv);
4988b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
4989b318b824SVille Syrjälä 			i965_irq_reset(dev_priv);
4990b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
4991b318b824SVille Syrjälä 			i915_irq_reset(dev_priv);
4992b318b824SVille Syrjälä 		else
4993b318b824SVille Syrjälä 			i8xx_irq_reset(dev_priv);
4994b318b824SVille Syrjälä 	} else {
4995b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
4996b318b824SVille Syrjälä 			gen11_irq_reset(dev_priv);
4997b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
4998b318b824SVille Syrjälä 			gen8_irq_reset(dev_priv);
4999b318b824SVille Syrjälä 		else
5000b318b824SVille Syrjälä 			ironlake_irq_reset(dev_priv);
5001b318b824SVille Syrjälä 	}
5002b318b824SVille Syrjälä }
5003b318b824SVille Syrjälä 
5004b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
5005b318b824SVille Syrjälä {
5006b318b824SVille Syrjälä 	if (HAS_GMCH(dev_priv)) {
5007b318b824SVille Syrjälä 		if (IS_CHERRYVIEW(dev_priv))
5008b318b824SVille Syrjälä 			cherryview_irq_postinstall(dev_priv);
5009b318b824SVille Syrjälä 		else if (IS_VALLEYVIEW(dev_priv))
5010b318b824SVille Syrjälä 			valleyview_irq_postinstall(dev_priv);
5011b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 4))
5012b318b824SVille Syrjälä 			i965_irq_postinstall(dev_priv);
5013b318b824SVille Syrjälä 		else if (IS_GEN(dev_priv, 3))
5014b318b824SVille Syrjälä 			i915_irq_postinstall(dev_priv);
5015b318b824SVille Syrjälä 		else
5016b318b824SVille Syrjälä 			i8xx_irq_postinstall(dev_priv);
5017b318b824SVille Syrjälä 	} else {
5018b318b824SVille Syrjälä 		if (INTEL_GEN(dev_priv) >= 11)
5019b318b824SVille Syrjälä 			gen11_irq_postinstall(dev_priv);
5020b318b824SVille Syrjälä 		else if (INTEL_GEN(dev_priv) >= 8)
5021b318b824SVille Syrjälä 			gen8_irq_postinstall(dev_priv);
5022b318b824SVille Syrjälä 		else
5023b318b824SVille Syrjälä 			ironlake_irq_postinstall(dev_priv);
5024b318b824SVille Syrjälä 	}
5025b318b824SVille Syrjälä }
5026b318b824SVille Syrjälä 
5027cefcff8fSJoonas Lahtinen /**
5028fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
5029fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5030fca52a55SDaniel Vetter  *
5031fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
5032fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
5033fca52a55SDaniel Vetter  *
5034fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
5035fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
5036fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
5037fca52a55SDaniel Vetter  */
50382aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
50392aeb7d3aSDaniel Vetter {
5040b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5041b318b824SVille Syrjälä 	int ret;
5042b318b824SVille Syrjälä 
50432aeb7d3aSDaniel Vetter 	/*
50442aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
50452aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
50462aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
50472aeb7d3aSDaniel Vetter 	 */
5048ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
50492aeb7d3aSDaniel Vetter 
5050b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = true;
5051b318b824SVille Syrjälä 
5052b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5053b318b824SVille Syrjälä 
5054b318b824SVille Syrjälä 	ret = request_irq(irq, intel_irq_handler(dev_priv),
5055b318b824SVille Syrjälä 			  IRQF_SHARED, DRIVER_NAME, dev_priv);
5056b318b824SVille Syrjälä 	if (ret < 0) {
5057b318b824SVille Syrjälä 		dev_priv->drm.irq_enabled = false;
5058b318b824SVille Syrjälä 		return ret;
5059b318b824SVille Syrjälä 	}
5060b318b824SVille Syrjälä 
5061b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5062b318b824SVille Syrjälä 
5063b318b824SVille Syrjälä 	return ret;
50642aeb7d3aSDaniel Vetter }
50652aeb7d3aSDaniel Vetter 
5066fca52a55SDaniel Vetter /**
5067fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
5068fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5069fca52a55SDaniel Vetter  *
5070fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
5071fca52a55SDaniel Vetter  * resources acquired in the init functions.
5072fca52a55SDaniel Vetter  */
50732aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
50742aeb7d3aSDaniel Vetter {
5075b318b824SVille Syrjälä 	int irq = dev_priv->drm.pdev->irq;
5076b318b824SVille Syrjälä 
5077b318b824SVille Syrjälä 	/*
5078b318b824SVille Syrjälä 	 * FIXME we can get called twice during driver load
5079b318b824SVille Syrjälä 	 * error handling due to intel_modeset_cleanup()
5080b318b824SVille Syrjälä 	 * calling us out of sequence. Would be nice if
5081b318b824SVille Syrjälä 	 * it didn't do that...
5082b318b824SVille Syrjälä 	 */
5083b318b824SVille Syrjälä 	if (!dev_priv->drm.irq_enabled)
5084b318b824SVille Syrjälä 		return;
5085b318b824SVille Syrjälä 
5086b318b824SVille Syrjälä 	dev_priv->drm.irq_enabled = false;
5087b318b824SVille Syrjälä 
5088b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5089b318b824SVille Syrjälä 
5090b318b824SVille Syrjälä 	free_irq(irq, dev_priv);
5091b318b824SVille Syrjälä 
50922aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
5093ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
50942aeb7d3aSDaniel Vetter }
50952aeb7d3aSDaniel Vetter 
5096fca52a55SDaniel Vetter /**
5097fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
5098fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5099fca52a55SDaniel Vetter  *
5100fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
5101fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5102fca52a55SDaniel Vetter  */
5103b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
5104c67a470bSPaulo Zanoni {
5105b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5106ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
5107315ca4c4SVille Syrjälä 	intel_synchronize_irq(dev_priv);
5108c67a470bSPaulo Zanoni }
5109c67a470bSPaulo Zanoni 
5110fca52a55SDaniel Vetter /**
5111fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
5112fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
5113fca52a55SDaniel Vetter  *
5114fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
5115fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
5116fca52a55SDaniel Vetter  */
5117b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
5118c67a470bSPaulo Zanoni {
5119ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
5120b318b824SVille Syrjälä 	intel_irq_reset(dev_priv);
5121b318b824SVille Syrjälä 	intel_irq_postinstall(dev_priv);
5122c67a470bSPaulo Zanoni }
5123