xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 52d7ecedac3f96fb562cb482c139015372728638)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39036a4a7dSZhenyu Wang /* For display hotplug interrupt */
40995b6762SChris Wilson static void
41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
42036a4a7dSZhenyu Wang {
431ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
441ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
451ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
463143a2bfSChris Wilson 		POSTING_READ(DEIMR);
47036a4a7dSZhenyu Wang 	}
48036a4a7dSZhenyu Wang }
49036a4a7dSZhenyu Wang 
50036a4a7dSZhenyu Wang static inline void
51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
52036a4a7dSZhenyu Wang {
531ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
541ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
551ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
563143a2bfSChris Wilson 		POSTING_READ(DEIMR);
57036a4a7dSZhenyu Wang 	}
58036a4a7dSZhenyu Wang }
59036a4a7dSZhenyu Wang 
607c463586SKeith Packard void
617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
627c463586SKeith Packard {
637c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != mask) {
649db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
657c463586SKeith Packard 
667c463586SKeith Packard 		dev_priv->pipestat[pipe] |= mask;
677c463586SKeith Packard 		/* Enable the interrupt, clear any pending status */
687c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
693143a2bfSChris Wilson 		POSTING_READ(reg);
707c463586SKeith Packard 	}
717c463586SKeith Packard }
727c463586SKeith Packard 
737c463586SKeith Packard void
747c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
757c463586SKeith Packard {
767c463586SKeith Packard 	if ((dev_priv->pipestat[pipe] & mask) != 0) {
779db4a9c7SJesse Barnes 		u32 reg = PIPESTAT(pipe);
787c463586SKeith Packard 
797c463586SKeith Packard 		dev_priv->pipestat[pipe] &= ~mask;
807c463586SKeith Packard 		I915_WRITE(reg, dev_priv->pipestat[pipe]);
813143a2bfSChris Wilson 		POSTING_READ(reg);
827c463586SKeith Packard 	}
837c463586SKeith Packard }
847c463586SKeith Packard 
85c0e09200SDave Airlie /**
8601c66889SZhao Yakui  * intel_enable_asle - enable ASLE interrupt for OpRegion
8701c66889SZhao Yakui  */
8801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev)
8901c66889SZhao Yakui {
901ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
911ec14ad3SChris Wilson 	unsigned long irqflags;
921ec14ad3SChris Wilson 
937e231dbeSJesse Barnes 	/* FIXME: opregion/asle for VLV */
947e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev))
957e231dbeSJesse Barnes 		return;
967e231dbeSJesse Barnes 
971ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
9801c66889SZhao Yakui 
99c619eed4SEric Anholt 	if (HAS_PCH_SPLIT(dev))
100f2b115e6SAdam Jackson 		ironlake_enable_display_irq(dev_priv, DE_GSE);
101edcb49caSZhao Yakui 	else {
10201c66889SZhao Yakui 		i915_enable_pipestat(dev_priv, 1,
103d874bcffSJesse Barnes 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
104a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen >= 4)
105edcb49caSZhao Yakui 			i915_enable_pipestat(dev_priv, 0,
106d874bcffSJesse Barnes 					     PIPE_LEGACY_BLC_EVENT_ENABLE);
107edcb49caSZhao Yakui 	}
1081ec14ad3SChris Wilson 
1091ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11001c66889SZhao Yakui }
11101c66889SZhao Yakui 
11201c66889SZhao Yakui /**
1130a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
1140a3e67a4SJesse Barnes  * @dev: DRM device
1150a3e67a4SJesse Barnes  * @pipe: pipe to check
1160a3e67a4SJesse Barnes  *
1170a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
1180a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
1190a3e67a4SJesse Barnes  * before reading such registers if unsure.
1200a3e67a4SJesse Barnes  */
1210a3e67a4SJesse Barnes static int
1220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
1230a3e67a4SJesse Barnes {
1240a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
125702e7a56SPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126702e7a56SPaulo Zanoni 								      pipe);
127702e7a56SPaulo Zanoni 
128702e7a56SPaulo Zanoni 	return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
1290a3e67a4SJesse Barnes }
1300a3e67a4SJesse Barnes 
13142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
13242f52ef8SKeith Packard  * we use as a pipe index
13342f52ef8SKeith Packard  */
134f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
1350a3e67a4SJesse Barnes {
1360a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1370a3e67a4SJesse Barnes 	unsigned long high_frame;
1380a3e67a4SJesse Barnes 	unsigned long low_frame;
1395eddb70bSChris Wilson 	u32 high1, high2, low;
1400a3e67a4SJesse Barnes 
1410a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
14244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1439db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
1440a3e67a4SJesse Barnes 		return 0;
1450a3e67a4SJesse Barnes 	}
1460a3e67a4SJesse Barnes 
1479db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
1489db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
1495eddb70bSChris Wilson 
1500a3e67a4SJesse Barnes 	/*
1510a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
1520a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
1530a3e67a4SJesse Barnes 	 * register.
1540a3e67a4SJesse Barnes 	 */
1550a3e67a4SJesse Barnes 	do {
1565eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1575eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
1585eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
1590a3e67a4SJesse Barnes 	} while (high1 != high2);
1600a3e67a4SJesse Barnes 
1615eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
1625eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
1635eddb70bSChris Wilson 	return (high1 << 8) | low;
1640a3e67a4SJesse Barnes }
1650a3e67a4SJesse Barnes 
166f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
1679880b7a5SJesse Barnes {
1689880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1699db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
1709880b7a5SJesse Barnes 
1719880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
17244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
1739db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1749880b7a5SJesse Barnes 		return 0;
1759880b7a5SJesse Barnes 	}
1769880b7a5SJesse Barnes 
1779880b7a5SJesse Barnes 	return I915_READ(reg);
1789880b7a5SJesse Barnes }
1799880b7a5SJesse Barnes 
180f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1810af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
1820af7e4dfSMario Kleiner {
1830af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1840af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
1850af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
1860af7e4dfSMario Kleiner 	bool in_vbl = true;
1870af7e4dfSMario Kleiner 	int ret = 0;
188fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189fe2b8f9dSPaulo Zanoni 								      pipe);
1900af7e4dfSMario Kleiner 
1910af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
1920af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
1939db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
1940af7e4dfSMario Kleiner 		return 0;
1950af7e4dfSMario Kleiner 	}
1960af7e4dfSMario Kleiner 
1970af7e4dfSMario Kleiner 	/* Get vtotal. */
198fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
1990af7e4dfSMario Kleiner 
2000af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
2010af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
2020af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
2030af7e4dfSMario Kleiner 		 */
2040af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
2050af7e4dfSMario Kleiner 
2060af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
2070af7e4dfSMario Kleiner 		 * horizontal scanout position.
2080af7e4dfSMario Kleiner 		 */
2090af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
2100af7e4dfSMario Kleiner 		*hpos = 0;
2110af7e4dfSMario Kleiner 	} else {
2120af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
2130af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
2140af7e4dfSMario Kleiner 		 * scanout position.
2150af7e4dfSMario Kleiner 		 */
2160af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
2170af7e4dfSMario Kleiner 
218fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
2190af7e4dfSMario Kleiner 		*vpos = position / htotal;
2200af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
2210af7e4dfSMario Kleiner 	}
2220af7e4dfSMario Kleiner 
2230af7e4dfSMario Kleiner 	/* Query vblank area. */
224fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
2250af7e4dfSMario Kleiner 
2260af7e4dfSMario Kleiner 	/* Test position against vblank region. */
2270af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
2280af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
2290af7e4dfSMario Kleiner 
2300af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
2310af7e4dfSMario Kleiner 		in_vbl = false;
2320af7e4dfSMario Kleiner 
2330af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
2340af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
2350af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
2360af7e4dfSMario Kleiner 
2370af7e4dfSMario Kleiner 	/* Readouts valid? */
2380af7e4dfSMario Kleiner 	if (vbl > 0)
2390af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
2400af7e4dfSMario Kleiner 
2410af7e4dfSMario Kleiner 	/* In vblank? */
2420af7e4dfSMario Kleiner 	if (in_vbl)
2430af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
2440af7e4dfSMario Kleiner 
2450af7e4dfSMario Kleiner 	return ret;
2460af7e4dfSMario Kleiner }
2470af7e4dfSMario Kleiner 
248f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
2490af7e4dfSMario Kleiner 			      int *max_error,
2500af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
2510af7e4dfSMario Kleiner 			      unsigned flags)
2520af7e4dfSMario Kleiner {
2534041b853SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
2544041b853SChris Wilson 	struct drm_crtc *crtc;
2550af7e4dfSMario Kleiner 
2564041b853SChris Wilson 	if (pipe < 0 || pipe >= dev_priv->num_pipe) {
2574041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2580af7e4dfSMario Kleiner 		return -EINVAL;
2590af7e4dfSMario Kleiner 	}
2600af7e4dfSMario Kleiner 
2610af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
2624041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
2634041b853SChris Wilson 	if (crtc == NULL) {
2644041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
2654041b853SChris Wilson 		return -EINVAL;
2664041b853SChris Wilson 	}
2674041b853SChris Wilson 
2684041b853SChris Wilson 	if (!crtc->enabled) {
2694041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2704041b853SChris Wilson 		return -EBUSY;
2714041b853SChris Wilson 	}
2720af7e4dfSMario Kleiner 
2730af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
2744041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
2754041b853SChris Wilson 						     vblank_time, flags,
2764041b853SChris Wilson 						     crtc);
2770af7e4dfSMario Kleiner }
2780af7e4dfSMario Kleiner 
2795ca58282SJesse Barnes /*
2805ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
2815ca58282SJesse Barnes  */
2825ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
2835ca58282SJesse Barnes {
2845ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
2855ca58282SJesse Barnes 						    hotplug_work);
2865ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
287c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
2884ef69c7aSChris Wilson 	struct intel_encoder *encoder;
2895ca58282SJesse Barnes 
290*52d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
291*52d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
292*52d7ecedSDaniel Vetter 		return;
293*52d7ecedSDaniel Vetter 
294a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
295e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
296e67189abSJesse Barnes 
2974ef69c7aSChris Wilson 	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
2984ef69c7aSChris Wilson 		if (encoder->hot_plug)
2994ef69c7aSChris Wilson 			encoder->hot_plug(encoder);
300c31c4ba3SKeith Packard 
30140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
30240ee3381SKeith Packard 
3035ca58282SJesse Barnes 	/* Just fire off a uevent and let userspace tell us what to do */
304eb1f8e4fSDave Airlie 	drm_helper_hpd_irq_event(dev);
3055ca58282SJesse Barnes }
3065ca58282SJesse Barnes 
30773edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev)
308f97108d1SJesse Barnes {
309f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
310b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
3119270388eSDaniel Vetter 	u8 new_delay;
3129270388eSDaniel Vetter 	unsigned long flags;
3139270388eSDaniel Vetter 
3149270388eSDaniel Vetter 	spin_lock_irqsave(&mchdev_lock, flags);
315f97108d1SJesse Barnes 
31673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
31773edd18fSDaniel Vetter 
31820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
3199270388eSDaniel Vetter 
3207648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
321b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
322b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
323f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
324f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
325f97108d1SJesse Barnes 
326f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
327b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
32820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
32920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
33020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
33120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
332b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
33320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
33420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
33520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
33620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
337f97108d1SJesse Barnes 	}
338f97108d1SJesse Barnes 
3397648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
34020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
341f97108d1SJesse Barnes 
3429270388eSDaniel Vetter 	spin_unlock_irqrestore(&mchdev_lock, flags);
3439270388eSDaniel Vetter 
344f97108d1SJesse Barnes 	return;
345f97108d1SJesse Barnes }
346f97108d1SJesse Barnes 
347549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
348549f7365SChris Wilson 			struct intel_ring_buffer *ring)
349549f7365SChris Wilson {
350549f7365SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
3519862e600SChris Wilson 
352475553deSChris Wilson 	if (ring->obj == NULL)
353475553deSChris Wilson 		return;
354475553deSChris Wilson 
355b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
3569862e600SChris Wilson 
357549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
3583e0dc6b0SBen Widawsky 	if (i915_enable_hangcheck) {
359549f7365SChris Wilson 		dev_priv->hangcheck_count = 0;
360549f7365SChris Wilson 		mod_timer(&dev_priv->hangcheck_timer,
361cecc21feSChris Wilson 			  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
3623e0dc6b0SBen Widawsky 	}
363549f7365SChris Wilson }
364549f7365SChris Wilson 
3654912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
3663b8d8d91SJesse Barnes {
3674912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
368c6a828d3SDaniel Vetter 						    rps.work);
3694912d041SBen Widawsky 	u32 pm_iir, pm_imr;
3707b9e0ae6SChris Wilson 	u8 new_delay;
3713b8d8d91SJesse Barnes 
372c6a828d3SDaniel Vetter 	spin_lock_irq(&dev_priv->rps.lock);
373c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
374c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
3754912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
376a9e2641dSDaniel Vetter 	I915_WRITE(GEN6_PMIMR, 0);
377c6a828d3SDaniel Vetter 	spin_unlock_irq(&dev_priv->rps.lock);
3784912d041SBen Widawsky 
3797b9e0ae6SChris Wilson 	if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
3803b8d8d91SJesse Barnes 		return;
3813b8d8d91SJesse Barnes 
3824fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
3837b9e0ae6SChris Wilson 
3847b9e0ae6SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
385c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
3867b9e0ae6SChris Wilson 	else
387c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
3883b8d8d91SJesse Barnes 
38979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
39079249636SBen Widawsky 	 * interrupt
39179249636SBen Widawsky 	 */
39279249636SBen Widawsky 	if (!(new_delay > dev_priv->rps.max_delay ||
39379249636SBen Widawsky 	      new_delay < dev_priv->rps.min_delay)) {
3944912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
39579249636SBen Widawsky 	}
3963b8d8d91SJesse Barnes 
3974fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
3983b8d8d91SJesse Barnes }
3993b8d8d91SJesse Barnes 
400e3689190SBen Widawsky 
401e3689190SBen Widawsky /**
402e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
403e3689190SBen Widawsky  * occurred.
404e3689190SBen Widawsky  * @work: workqueue struct
405e3689190SBen Widawsky  *
406e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
407e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
408e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
409e3689190SBen Widawsky  */
410e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
411e3689190SBen Widawsky {
412e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
413a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
414e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
415e3689190SBen Widawsky 	char *parity_event[5];
416e3689190SBen Widawsky 	uint32_t misccpctl;
417e3689190SBen Widawsky 	unsigned long flags;
418e3689190SBen Widawsky 
419e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
420e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
421e3689190SBen Widawsky 	 * any time we access those registers.
422e3689190SBen Widawsky 	 */
423e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
424e3689190SBen Widawsky 
425e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
426e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
427e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
428e3689190SBen Widawsky 
429e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
430e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
431e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
432e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
433e3689190SBen Widawsky 
434e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
435e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
436e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
437e3689190SBen Widawsky 
438e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
439e3689190SBen Widawsky 
440e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
441e3689190SBen Widawsky 	dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
442e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
443e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
444e3689190SBen Widawsky 
445e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
446e3689190SBen Widawsky 
447e3689190SBen Widawsky 	parity_event[0] = "L3_PARITY_ERROR=1";
448e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
449e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
450e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
451e3689190SBen Widawsky 	parity_event[4] = NULL;
452e3689190SBen Widawsky 
453e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
454e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
455e3689190SBen Widawsky 
456e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
457e3689190SBen Widawsky 		  row, bank, subbank);
458e3689190SBen Widawsky 
459e3689190SBen Widawsky 	kfree(parity_event[3]);
460e3689190SBen Widawsky 	kfree(parity_event[2]);
461e3689190SBen Widawsky 	kfree(parity_event[1]);
462e3689190SBen Widawsky }
463e3689190SBen Widawsky 
464d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev)
465e3689190SBen Widawsky {
466e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
467e3689190SBen Widawsky 	unsigned long flags;
468e3689190SBen Widawsky 
469e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
470e3689190SBen Widawsky 		return;
471e3689190SBen Widawsky 
472e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
473e3689190SBen Widawsky 	dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
474e3689190SBen Widawsky 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
475e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
476e3689190SBen Widawsky 
477a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
478e3689190SBen Widawsky }
479e3689190SBen Widawsky 
480e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
481e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
482e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
483e7b4c6b1SDaniel Vetter {
484e7b4c6b1SDaniel Vetter 
485e7b4c6b1SDaniel Vetter 	if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
486e7b4c6b1SDaniel Vetter 		      GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
487e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
488e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BSD_USER_INTERRUPT)
489e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
490e7b4c6b1SDaniel Vetter 	if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
491e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
492e7b4c6b1SDaniel Vetter 
493e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
494e7b4c6b1SDaniel Vetter 		      GT_GEN6_BSD_CS_ERROR_INTERRUPT |
495e7b4c6b1SDaniel Vetter 		      GT_RENDER_CS_ERROR_INTERRUPT)) {
496e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
497e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
498e7b4c6b1SDaniel Vetter 	}
499e3689190SBen Widawsky 
500e3689190SBen Widawsky 	if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
501e3689190SBen Widawsky 		ivybridge_handle_parity_error(dev);
502e7b4c6b1SDaniel Vetter }
503e7b4c6b1SDaniel Vetter 
504fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
505fc6826d1SChris Wilson 				u32 pm_iir)
506fc6826d1SChris Wilson {
507fc6826d1SChris Wilson 	unsigned long flags;
508fc6826d1SChris Wilson 
509fc6826d1SChris Wilson 	/*
510fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
511fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
512fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
513c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
514fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
515fc6826d1SChris Wilson 	 *
516c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
517fc6826d1SChris Wilson 	 */
518fc6826d1SChris Wilson 
519c6a828d3SDaniel Vetter 	spin_lock_irqsave(&dev_priv->rps.lock, flags);
520c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
521c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
522fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
523c6a828d3SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
524fc6826d1SChris Wilson 
525c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
526fc6826d1SChris Wilson }
527fc6826d1SChris Wilson 
528ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
5297e231dbeSJesse Barnes {
5307e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
5317e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5327e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
5337e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
5347e231dbeSJesse Barnes 	unsigned long irqflags;
5357e231dbeSJesse Barnes 	int pipe;
5367e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
5377e231dbeSJesse Barnes 
5387e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
5397e231dbeSJesse Barnes 
5407e231dbeSJesse Barnes 	while (true) {
5417e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
5427e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
5437e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
5447e231dbeSJesse Barnes 
5457e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
5467e231dbeSJesse Barnes 			goto out;
5477e231dbeSJesse Barnes 
5487e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
5497e231dbeSJesse Barnes 
550e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
5517e231dbeSJesse Barnes 
5527e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
5537e231dbeSJesse Barnes 		for_each_pipe(pipe) {
5547e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
5557e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
5567e231dbeSJesse Barnes 
5577e231dbeSJesse Barnes 			/*
5587e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
5597e231dbeSJesse Barnes 			 */
5607e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
5617e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
5627e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
5637e231dbeSJesse Barnes 							 pipe_name(pipe));
5647e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
5657e231dbeSJesse Barnes 			}
5667e231dbeSJesse Barnes 		}
5677e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
5687e231dbeSJesse Barnes 
56931acc7f5SJesse Barnes 		for_each_pipe(pipe) {
57031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
57131acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
57231acc7f5SJesse Barnes 
57331acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
57431acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
57531acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
57631acc7f5SJesse Barnes 			}
57731acc7f5SJesse Barnes 		}
57831acc7f5SJesse Barnes 
5797e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
5807e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
5817e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
5827e231dbeSJesse Barnes 
5837e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5847e231dbeSJesse Barnes 					 hotplug_status);
5857e231dbeSJesse Barnes 			if (hotplug_status & dev_priv->hotplug_supported_mask)
5867e231dbeSJesse Barnes 				queue_work(dev_priv->wq,
5877e231dbeSJesse Barnes 					   &dev_priv->hotplug_work);
5887e231dbeSJesse Barnes 
5897e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
5907e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
5917e231dbeSJesse Barnes 		}
5927e231dbeSJesse Barnes 
593fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
594fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
5957e231dbeSJesse Barnes 
5967e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
5977e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
5987e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
5997e231dbeSJesse Barnes 	}
6007e231dbeSJesse Barnes 
6017e231dbeSJesse Barnes out:
6027e231dbeSJesse Barnes 	return ret;
6037e231dbeSJesse Barnes }
6047e231dbeSJesse Barnes 
60523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
606776ad806SJesse Barnes {
607776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6089db4a9c7SJesse Barnes 	int pipe;
609776ad806SJesse Barnes 
61076e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK)
61176e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
61276e43830SDaniel Vetter 
613776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_POWER_MASK)
614776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
615776ad806SJesse Barnes 				 (pch_iir & SDE_AUDIO_POWER_MASK) >>
616776ad806SJesse Barnes 				 SDE_AUDIO_POWER_SHIFT);
617776ad806SJesse Barnes 
618776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
619776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
620776ad806SJesse Barnes 
621776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
622776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
623776ad806SJesse Barnes 
624776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
625776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
626776ad806SJesse Barnes 
627776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
628776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
629776ad806SJesse Barnes 
6309db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
6319db4a9c7SJesse Barnes 		for_each_pipe(pipe)
6329db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
6339db4a9c7SJesse Barnes 					 pipe_name(pipe),
6349db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
635776ad806SJesse Barnes 
636776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
637776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
638776ad806SJesse Barnes 
639776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
640776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
641776ad806SJesse Barnes 
642776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
643776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
644776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
645776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
646776ad806SJesse Barnes }
647776ad806SJesse Barnes 
64823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
64923e81d69SAdam Jackson {
65023e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
65123e81d69SAdam Jackson 	int pipe;
65223e81d69SAdam Jackson 
65376e43830SDaniel Vetter 	if (pch_iir & SDE_HOTPLUG_MASK_CPT)
65476e43830SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
65576e43830SDaniel Vetter 
65623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
65723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
65823e81d69SAdam Jackson 				 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
65923e81d69SAdam Jackson 				 SDE_AUDIO_POWER_SHIFT_CPT);
66023e81d69SAdam Jackson 
66123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
66223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("AUX channel interrupt\n");
66323e81d69SAdam Jackson 
66423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
66523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
66623e81d69SAdam Jackson 
66723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
66823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
66923e81d69SAdam Jackson 
67023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
67123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
67223e81d69SAdam Jackson 
67323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
67423e81d69SAdam Jackson 		for_each_pipe(pipe)
67523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
67623e81d69SAdam Jackson 					 pipe_name(pipe),
67723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
67823e81d69SAdam Jackson }
67923e81d69SAdam Jackson 
680ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
681b1f14ad0SJesse Barnes {
682b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
683b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
6840e43406bSChris Wilson 	u32 de_iir, gt_iir, de_ier, pm_iir;
6850e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
6860e43406bSChris Wilson 	int i;
687b1f14ad0SJesse Barnes 
688b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
689b1f14ad0SJesse Barnes 
690b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
691b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
692b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
6930e43406bSChris Wilson 
6940e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
6950e43406bSChris Wilson 	if (gt_iir) {
6960e43406bSChris Wilson 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
6970e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
6980e43406bSChris Wilson 		ret = IRQ_HANDLED;
6990e43406bSChris Wilson 	}
700b1f14ad0SJesse Barnes 
701b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
7020e43406bSChris Wilson 	if (de_iir) {
703b1f14ad0SJesse Barnes 		if (de_iir & DE_GSE_IVB)
704b1f14ad0SJesse Barnes 			intel_opregion_gse_intr(dev);
705b1f14ad0SJesse Barnes 
7060e43406bSChris Wilson 		for (i = 0; i < 3; i++) {
70774d44445SDaniel Vetter 			if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
70874d44445SDaniel Vetter 				drm_handle_vblank(dev, i);
7090e43406bSChris Wilson 			if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
7100e43406bSChris Wilson 				intel_prepare_page_flip(dev, i);
7110e43406bSChris Wilson 				intel_finish_page_flip_plane(dev, i);
712b1f14ad0SJesse Barnes 			}
713b1f14ad0SJesse Barnes 		}
714b1f14ad0SJesse Barnes 
715b1f14ad0SJesse Barnes 		/* check event from PCH */
716b1f14ad0SJesse Barnes 		if (de_iir & DE_PCH_EVENT_IVB) {
7170e43406bSChris Wilson 			u32 pch_iir = I915_READ(SDEIIR);
7180e43406bSChris Wilson 
71923e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
7200e43406bSChris Wilson 
7210e43406bSChris Wilson 			/* clear PCH hotplug event before clear CPU irq */
7220e43406bSChris Wilson 			I915_WRITE(SDEIIR, pch_iir);
723b1f14ad0SJesse Barnes 		}
724b1f14ad0SJesse Barnes 
7250e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
7260e43406bSChris Wilson 		ret = IRQ_HANDLED;
7270e43406bSChris Wilson 	}
7280e43406bSChris Wilson 
7290e43406bSChris Wilson 	pm_iir = I915_READ(GEN6_PMIIR);
7300e43406bSChris Wilson 	if (pm_iir) {
731fc6826d1SChris Wilson 		if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
732fc6826d1SChris Wilson 			gen6_queue_rps_work(dev_priv, pm_iir);
733b1f14ad0SJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
7340e43406bSChris Wilson 		ret = IRQ_HANDLED;
7350e43406bSChris Wilson 	}
736b1f14ad0SJesse Barnes 
737b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
738b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
739b1f14ad0SJesse Barnes 
740b1f14ad0SJesse Barnes 	return ret;
741b1f14ad0SJesse Barnes }
742b1f14ad0SJesse Barnes 
743e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev,
744e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
745e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
746e7b4c6b1SDaniel Vetter {
747e7b4c6b1SDaniel Vetter 	if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
748e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
749e7b4c6b1SDaniel Vetter 	if (gt_iir & GT_BSD_USER_INTERRUPT)
750e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
751e7b4c6b1SDaniel Vetter }
752e7b4c6b1SDaniel Vetter 
753ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg)
754036a4a7dSZhenyu Wang {
7554697995bSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
756036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
757036a4a7dSZhenyu Wang 	int ret = IRQ_NONE;
758acd15b6cSDaniel Vetter 	u32 de_iir, gt_iir, de_ier, pm_iir;
759881f47b6SXiang, Haihao 
7604697995bSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
7614697995bSJesse Barnes 
7622d109a84SZou, Nanhai 	/* disable master interrupt before clearing iir  */
7632d109a84SZou, Nanhai 	de_ier = I915_READ(DEIER);
7642d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
7653143a2bfSChris Wilson 	POSTING_READ(DEIER);
7662d109a84SZou, Nanhai 
767036a4a7dSZhenyu Wang 	de_iir = I915_READ(DEIIR);
768036a4a7dSZhenyu Wang 	gt_iir = I915_READ(GTIIR);
7693b8d8d91SJesse Barnes 	pm_iir = I915_READ(GEN6_PMIIR);
770036a4a7dSZhenyu Wang 
771acd15b6cSDaniel Vetter 	if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
772c7c85101SZou Nan hai 		goto done;
773036a4a7dSZhenyu Wang 
774036a4a7dSZhenyu Wang 	ret = IRQ_HANDLED;
775036a4a7dSZhenyu Wang 
776e7b4c6b1SDaniel Vetter 	if (IS_GEN5(dev))
777e7b4c6b1SDaniel Vetter 		ilk_gt_irq_handler(dev, dev_priv, gt_iir);
778e7b4c6b1SDaniel Vetter 	else
779e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
780036a4a7dSZhenyu Wang 
78101c66889SZhao Yakui 	if (de_iir & DE_GSE)
7823b617967SChris Wilson 		intel_opregion_gse_intr(dev);
78301c66889SZhao Yakui 
78474d44445SDaniel Vetter 	if (de_iir & DE_PIPEA_VBLANK)
78574d44445SDaniel Vetter 		drm_handle_vblank(dev, 0);
78674d44445SDaniel Vetter 
78774d44445SDaniel Vetter 	if (de_iir & DE_PIPEB_VBLANK)
78874d44445SDaniel Vetter 		drm_handle_vblank(dev, 1);
78974d44445SDaniel Vetter 
790f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEA_FLIP_DONE) {
791013d5aa2SJesse Barnes 		intel_prepare_page_flip(dev, 0);
7922bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 0);
793013d5aa2SJesse Barnes 	}
794013d5aa2SJesse Barnes 
795f072d2e7SZhenyu Wang 	if (de_iir & DE_PLANEB_FLIP_DONE) {
796f072d2e7SZhenyu Wang 		intel_prepare_page_flip(dev, 1);
7972bbda389SChris Wilson 		intel_finish_page_flip_plane(dev, 1);
798013d5aa2SJesse Barnes 	}
799c062df61SLi Peng 
800c650156aSZhenyu Wang 	/* check event from PCH */
801776ad806SJesse Barnes 	if (de_iir & DE_PCH_EVENT) {
802acd15b6cSDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
803acd15b6cSDaniel Vetter 
80423e81d69SAdam Jackson 		if (HAS_PCH_CPT(dev))
80523e81d69SAdam Jackson 			cpt_irq_handler(dev, pch_iir);
80623e81d69SAdam Jackson 		else
80723e81d69SAdam Jackson 			ibx_irq_handler(dev, pch_iir);
808acd15b6cSDaniel Vetter 
809acd15b6cSDaniel Vetter 		/* should clear PCH hotplug event before clear CPU irq */
810acd15b6cSDaniel Vetter 		I915_WRITE(SDEIIR, pch_iir);
811776ad806SJesse Barnes 	}
812c650156aSZhenyu Wang 
81373edd18fSDaniel Vetter 	if (IS_GEN5(dev) &&  de_iir & DE_PCU_EVENT)
81473edd18fSDaniel Vetter 		ironlake_handle_rps_change(dev);
815f97108d1SJesse Barnes 
816fc6826d1SChris Wilson 	if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
817fc6826d1SChris Wilson 		gen6_queue_rps_work(dev_priv, pm_iir);
8183b8d8d91SJesse Barnes 
819c7c85101SZou Nan hai 	I915_WRITE(GTIIR, gt_iir);
820c7c85101SZou Nan hai 	I915_WRITE(DEIIR, de_iir);
8214912d041SBen Widawsky 	I915_WRITE(GEN6_PMIIR, pm_iir);
822036a4a7dSZhenyu Wang 
823c7c85101SZou Nan hai done:
8242d109a84SZou, Nanhai 	I915_WRITE(DEIER, de_ier);
8253143a2bfSChris Wilson 	POSTING_READ(DEIER);
8262d109a84SZou, Nanhai 
827036a4a7dSZhenyu Wang 	return ret;
828036a4a7dSZhenyu Wang }
829036a4a7dSZhenyu Wang 
8308a905236SJesse Barnes /**
8318a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
8328a905236SJesse Barnes  * @work: work struct
8338a905236SJesse Barnes  *
8348a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
8358a905236SJesse Barnes  * was detected.
8368a905236SJesse Barnes  */
8378a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
8388a905236SJesse Barnes {
8398a905236SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
8408a905236SJesse Barnes 						    error_work);
8418a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
842f316a42cSBen Gamari 	char *error_event[] = { "ERROR=1", NULL };
843f316a42cSBen Gamari 	char *reset_event[] = { "RESET=1", NULL };
844f316a42cSBen Gamari 	char *reset_done_event[] = { "ERROR=0", NULL };
8458a905236SJesse Barnes 
846f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
8478a905236SJesse Barnes 
848ba1234d1SBen Gamari 	if (atomic_read(&dev_priv->mm.wedged)) {
84944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
850f316a42cSBen Gamari 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
851d4b8bb2aSDaniel Vetter 		if (!i915_reset(dev)) {
852ba1234d1SBen Gamari 			atomic_set(&dev_priv->mm.wedged, 0);
853f316a42cSBen Gamari 			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
854f316a42cSBen Gamari 		}
85530dbf0c0SChris Wilson 		complete_all(&dev_priv->error_completion);
856f316a42cSBen Gamari 	}
8578a905236SJesse Barnes }
8588a905236SJesse Barnes 
85985f9e50dSDaniel Vetter /* NB: please notice the memset */
86085f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev,
86185f9e50dSDaniel Vetter 				    uint32_t *instdone)
86285f9e50dSDaniel Vetter {
86385f9e50dSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
86485f9e50dSDaniel Vetter 	memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
86585f9e50dSDaniel Vetter 
86685f9e50dSDaniel Vetter 	switch(INTEL_INFO(dev)->gen) {
86785f9e50dSDaniel Vetter 	case 2:
86885f9e50dSDaniel Vetter 	case 3:
86985f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE);
87085f9e50dSDaniel Vetter 		break;
87185f9e50dSDaniel Vetter 	case 4:
87285f9e50dSDaniel Vetter 	case 5:
87385f9e50dSDaniel Vetter 	case 6:
87485f9e50dSDaniel Vetter 		instdone[0] = I915_READ(INSTDONE_I965);
87585f9e50dSDaniel Vetter 		instdone[1] = I915_READ(INSTDONE1);
87685f9e50dSDaniel Vetter 		break;
87785f9e50dSDaniel Vetter 	default:
87885f9e50dSDaniel Vetter 		WARN_ONCE(1, "Unsupported platform\n");
87985f9e50dSDaniel Vetter 	case 7:
88085f9e50dSDaniel Vetter 		instdone[0] = I915_READ(GEN7_INSTDONE_1);
88185f9e50dSDaniel Vetter 		instdone[1] = I915_READ(GEN7_SC_INSTDONE);
88285f9e50dSDaniel Vetter 		instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
88385f9e50dSDaniel Vetter 		instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
88485f9e50dSDaniel Vetter 		break;
88585f9e50dSDaniel Vetter 	}
88685f9e50dSDaniel Vetter }
88785f9e50dSDaniel Vetter 
8883bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS
8899df30794SChris Wilson static struct drm_i915_error_object *
890bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv,
89105394f39SChris Wilson 			 struct drm_i915_gem_object *src)
8929df30794SChris Wilson {
8939df30794SChris Wilson 	struct drm_i915_error_object *dst;
8949da3da66SChris Wilson 	int i, count;
895e56660ddSChris Wilson 	u32 reloc_offset;
8969df30794SChris Wilson 
89705394f39SChris Wilson 	if (src == NULL || src->pages == NULL)
8989df30794SChris Wilson 		return NULL;
8999df30794SChris Wilson 
9009da3da66SChris Wilson 	count = src->base.size / PAGE_SIZE;
9019df30794SChris Wilson 
9029da3da66SChris Wilson 	dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
9039df30794SChris Wilson 	if (dst == NULL)
9049df30794SChris Wilson 		return NULL;
9059df30794SChris Wilson 
90605394f39SChris Wilson 	reloc_offset = src->gtt_offset;
9079da3da66SChris Wilson 	for (i = 0; i < count; i++) {
908788885aeSAndrew Morton 		unsigned long flags;
909e56660ddSChris Wilson 		void *d;
910788885aeSAndrew Morton 
911e56660ddSChris Wilson 		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9129df30794SChris Wilson 		if (d == NULL)
9139df30794SChris Wilson 			goto unwind;
914e56660ddSChris Wilson 
915788885aeSAndrew Morton 		local_irq_save(flags);
91674898d7eSDaniel Vetter 		if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
91774898d7eSDaniel Vetter 		    src->has_global_gtt_mapping) {
918172975aaSChris Wilson 			void __iomem *s;
919172975aaSChris Wilson 
920172975aaSChris Wilson 			/* Simply ignore tiling or any overlapping fence.
921172975aaSChris Wilson 			 * It's part of the error state, and this hopefully
922172975aaSChris Wilson 			 * captures what the GPU read.
923172975aaSChris Wilson 			 */
924172975aaSChris Wilson 
925e56660ddSChris Wilson 			s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
9263e4d3af5SPeter Zijlstra 						     reloc_offset);
927e56660ddSChris Wilson 			memcpy_fromio(d, s, PAGE_SIZE);
9283e4d3af5SPeter Zijlstra 			io_mapping_unmap_atomic(s);
929960e3564SChris Wilson 		} else if (src->stolen) {
930960e3564SChris Wilson 			unsigned long offset;
931960e3564SChris Wilson 
932960e3564SChris Wilson 			offset = dev_priv->mm.stolen_base;
933960e3564SChris Wilson 			offset += src->stolen->start;
934960e3564SChris Wilson 			offset += i << PAGE_SHIFT;
935960e3564SChris Wilson 
9361a240d4dSDaniel Vetter 			memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
937172975aaSChris Wilson 		} else {
9389da3da66SChris Wilson 			struct page *page;
939172975aaSChris Wilson 			void *s;
940172975aaSChris Wilson 
9419da3da66SChris Wilson 			page = i915_gem_object_get_page(src, i);
942172975aaSChris Wilson 
9439da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
9449da3da66SChris Wilson 
9459da3da66SChris Wilson 			s = kmap_atomic(page);
946172975aaSChris Wilson 			memcpy(d, s, PAGE_SIZE);
947172975aaSChris Wilson 			kunmap_atomic(s);
948172975aaSChris Wilson 
9499da3da66SChris Wilson 			drm_clflush_pages(&page, 1);
950172975aaSChris Wilson 		}
951788885aeSAndrew Morton 		local_irq_restore(flags);
952e56660ddSChris Wilson 
9539da3da66SChris Wilson 		dst->pages[i] = d;
954e56660ddSChris Wilson 
955e56660ddSChris Wilson 		reloc_offset += PAGE_SIZE;
9569df30794SChris Wilson 	}
9579da3da66SChris Wilson 	dst->page_count = count;
95805394f39SChris Wilson 	dst->gtt_offset = src->gtt_offset;
9599df30794SChris Wilson 
9609df30794SChris Wilson 	return dst;
9619df30794SChris Wilson 
9629df30794SChris Wilson unwind:
9639da3da66SChris Wilson 	while (i--)
9649da3da66SChris Wilson 		kfree(dst->pages[i]);
9659df30794SChris Wilson 	kfree(dst);
9669df30794SChris Wilson 	return NULL;
9679df30794SChris Wilson }
9689df30794SChris Wilson 
9699df30794SChris Wilson static void
9709df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj)
9719df30794SChris Wilson {
9729df30794SChris Wilson 	int page;
9739df30794SChris Wilson 
9749df30794SChris Wilson 	if (obj == NULL)
9759df30794SChris Wilson 		return;
9769df30794SChris Wilson 
9779df30794SChris Wilson 	for (page = 0; page < obj->page_count; page++)
9789df30794SChris Wilson 		kfree(obj->pages[page]);
9799df30794SChris Wilson 
9809df30794SChris Wilson 	kfree(obj);
9819df30794SChris Wilson }
9829df30794SChris Wilson 
983742cbee8SDaniel Vetter void
984742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref)
9859df30794SChris Wilson {
986742cbee8SDaniel Vetter 	struct drm_i915_error_state *error = container_of(error_ref,
987742cbee8SDaniel Vetter 							  typeof(*error), ref);
988e2f973d5SChris Wilson 	int i;
989e2f973d5SChris Wilson 
99052d39a21SChris Wilson 	for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
99152d39a21SChris Wilson 		i915_error_object_free(error->ring[i].batchbuffer);
99252d39a21SChris Wilson 		i915_error_object_free(error->ring[i].ringbuffer);
99352d39a21SChris Wilson 		kfree(error->ring[i].requests);
99452d39a21SChris Wilson 	}
995e2f973d5SChris Wilson 
9969df30794SChris Wilson 	kfree(error->active_bo);
9976ef3d427SChris Wilson 	kfree(error->overlay);
9989df30794SChris Wilson 	kfree(error);
9999df30794SChris Wilson }
10001b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err,
10011b50247aSChris Wilson 		       struct drm_i915_gem_object *obj)
1002c724e8a9SChris Wilson {
1003c724e8a9SChris Wilson 	err->size = obj->base.size;
1004c724e8a9SChris Wilson 	err->name = obj->base.name;
10050201f1ecSChris Wilson 	err->rseqno = obj->last_read_seqno;
10060201f1ecSChris Wilson 	err->wseqno = obj->last_write_seqno;
1007c724e8a9SChris Wilson 	err->gtt_offset = obj->gtt_offset;
1008c724e8a9SChris Wilson 	err->read_domains = obj->base.read_domains;
1009c724e8a9SChris Wilson 	err->write_domain = obj->base.write_domain;
1010c724e8a9SChris Wilson 	err->fence_reg = obj->fence_reg;
1011c724e8a9SChris Wilson 	err->pinned = 0;
1012c724e8a9SChris Wilson 	if (obj->pin_count > 0)
1013c724e8a9SChris Wilson 		err->pinned = 1;
1014c724e8a9SChris Wilson 	if (obj->user_pin_count > 0)
1015c724e8a9SChris Wilson 		err->pinned = -1;
1016c724e8a9SChris Wilson 	err->tiling = obj->tiling_mode;
1017c724e8a9SChris Wilson 	err->dirty = obj->dirty;
1018c724e8a9SChris Wilson 	err->purgeable = obj->madv != I915_MADV_WILLNEED;
101996154f2fSDaniel Vetter 	err->ring = obj->ring ? obj->ring->id : -1;
102093dfb40cSChris Wilson 	err->cache_level = obj->cache_level;
10211b50247aSChris Wilson }
1022c724e8a9SChris Wilson 
10231b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err,
10241b50247aSChris Wilson 			     int count, struct list_head *head)
10251b50247aSChris Wilson {
10261b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10271b50247aSChris Wilson 	int i = 0;
10281b50247aSChris Wilson 
10291b50247aSChris Wilson 	list_for_each_entry(obj, head, mm_list) {
10301b50247aSChris Wilson 		capture_bo(err++, obj);
1031c724e8a9SChris Wilson 		if (++i == count)
1032c724e8a9SChris Wilson 			break;
10331b50247aSChris Wilson 	}
1034c724e8a9SChris Wilson 
10351b50247aSChris Wilson 	return i;
10361b50247aSChris Wilson }
10371b50247aSChris Wilson 
10381b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
10391b50247aSChris Wilson 			     int count, struct list_head *head)
10401b50247aSChris Wilson {
10411b50247aSChris Wilson 	struct drm_i915_gem_object *obj;
10421b50247aSChris Wilson 	int i = 0;
10431b50247aSChris Wilson 
10441b50247aSChris Wilson 	list_for_each_entry(obj, head, gtt_list) {
10451b50247aSChris Wilson 		if (obj->pin_count == 0)
10461b50247aSChris Wilson 			continue;
10471b50247aSChris Wilson 
10481b50247aSChris Wilson 		capture_bo(err++, obj);
10491b50247aSChris Wilson 		if (++i == count)
10501b50247aSChris Wilson 			break;
1051c724e8a9SChris Wilson 	}
1052c724e8a9SChris Wilson 
1053c724e8a9SChris Wilson 	return i;
1054c724e8a9SChris Wilson }
1055c724e8a9SChris Wilson 
1056748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev,
1057748ebc60SChris Wilson 				   struct drm_i915_error_state *error)
1058748ebc60SChris Wilson {
1059748ebc60SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1060748ebc60SChris Wilson 	int i;
1061748ebc60SChris Wilson 
1062748ebc60SChris Wilson 	/* Fences */
1063748ebc60SChris Wilson 	switch (INTEL_INFO(dev)->gen) {
1064775d17b6SDaniel Vetter 	case 7:
1065748ebc60SChris Wilson 	case 6:
1066748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1067748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1068748ebc60SChris Wilson 		break;
1069748ebc60SChris Wilson 	case 5:
1070748ebc60SChris Wilson 	case 4:
1071748ebc60SChris Wilson 		for (i = 0; i < 16; i++)
1072748ebc60SChris Wilson 			error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1073748ebc60SChris Wilson 		break;
1074748ebc60SChris Wilson 	case 3:
1075748ebc60SChris Wilson 		if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1076748ebc60SChris Wilson 			for (i = 0; i < 8; i++)
1077748ebc60SChris Wilson 				error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1078748ebc60SChris Wilson 	case 2:
1079748ebc60SChris Wilson 		for (i = 0; i < 8; i++)
1080748ebc60SChris Wilson 			error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1081748ebc60SChris Wilson 		break;
1082748ebc60SChris Wilson 
1083748ebc60SChris Wilson 	}
1084748ebc60SChris Wilson }
1085748ebc60SChris Wilson 
1086bcfb2e28SChris Wilson static struct drm_i915_error_object *
1087bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1088bcfb2e28SChris Wilson 			     struct intel_ring_buffer *ring)
1089bcfb2e28SChris Wilson {
1090bcfb2e28SChris Wilson 	struct drm_i915_gem_object *obj;
1091bcfb2e28SChris Wilson 	u32 seqno;
1092bcfb2e28SChris Wilson 
1093bcfb2e28SChris Wilson 	if (!ring->get_seqno)
1094bcfb2e28SChris Wilson 		return NULL;
1095bcfb2e28SChris Wilson 
1096b2eadbc8SChris Wilson 	seqno = ring->get_seqno(ring, false);
1097bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1098bcfb2e28SChris Wilson 		if (obj->ring != ring)
1099bcfb2e28SChris Wilson 			continue;
1100bcfb2e28SChris Wilson 
11010201f1ecSChris Wilson 		if (i915_seqno_passed(seqno, obj->last_read_seqno))
1102bcfb2e28SChris Wilson 			continue;
1103bcfb2e28SChris Wilson 
1104bcfb2e28SChris Wilson 		if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1105bcfb2e28SChris Wilson 			continue;
1106bcfb2e28SChris Wilson 
1107bcfb2e28SChris Wilson 		/* We need to copy these to an anonymous buffer as the simplest
1108bcfb2e28SChris Wilson 		 * method to avoid being overwritten by userspace.
1109bcfb2e28SChris Wilson 		 */
1110bcfb2e28SChris Wilson 		return i915_error_object_create(dev_priv, obj);
1111bcfb2e28SChris Wilson 	}
1112bcfb2e28SChris Wilson 
1113bcfb2e28SChris Wilson 	return NULL;
1114bcfb2e28SChris Wilson }
1115bcfb2e28SChris Wilson 
1116d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev,
1117d27b1e0eSDaniel Vetter 				   struct drm_i915_error_state *error,
1118d27b1e0eSDaniel Vetter 				   struct intel_ring_buffer *ring)
1119d27b1e0eSDaniel Vetter {
1120d27b1e0eSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1121d27b1e0eSDaniel Vetter 
112233f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
112312f55818SChris Wilson 		error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
112433f3f518SDaniel Vetter 		error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
11257e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][0]
11267e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_0(ring->mmio_base));
11277e3b8737SDaniel Vetter 		error->semaphore_mboxes[ring->id][1]
11287e3b8737SDaniel Vetter 			= I915_READ(RING_SYNC_1(ring->mmio_base));
1129df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1130df2b23d9SChris Wilson 		error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
113133f3f518SDaniel Vetter 	}
1132c1cd90edSDaniel Vetter 
1133d27b1e0eSDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 4) {
11349d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
1135d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1136d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1137d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
1138c1cd90edSDaniel Vetter 		error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
1139050ee91fSBen Widawsky 		if (ring->id == RCS)
1140d27b1e0eSDaniel Vetter 			error->bbaddr = I915_READ64(BB_ADDR);
1141d27b1e0eSDaniel Vetter 	} else {
11429d2f41faSDaniel Vetter 		error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
1143d27b1e0eSDaniel Vetter 		error->ipeir[ring->id] = I915_READ(IPEIR);
1144d27b1e0eSDaniel Vetter 		error->ipehr[ring->id] = I915_READ(IPEHR);
1145d27b1e0eSDaniel Vetter 		error->instdone[ring->id] = I915_READ(INSTDONE);
1146d27b1e0eSDaniel Vetter 	}
1147d27b1e0eSDaniel Vetter 
11489574b3feSBen Widawsky 	error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
1149c1cd90edSDaniel Vetter 	error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
1150b2eadbc8SChris Wilson 	error->seqno[ring->id] = ring->get_seqno(ring, false);
1151d27b1e0eSDaniel Vetter 	error->acthd[ring->id] = intel_ring_get_active_head(ring);
1152c1cd90edSDaniel Vetter 	error->head[ring->id] = I915_READ_HEAD(ring);
1153c1cd90edSDaniel Vetter 	error->tail[ring->id] = I915_READ_TAIL(ring);
11547e3b8737SDaniel Vetter 
11557e3b8737SDaniel Vetter 	error->cpu_ring_head[ring->id] = ring->head;
11567e3b8737SDaniel Vetter 	error->cpu_ring_tail[ring->id] = ring->tail;
1157d27b1e0eSDaniel Vetter }
1158d27b1e0eSDaniel Vetter 
115952d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev,
116052d39a21SChris Wilson 				  struct drm_i915_error_state *error)
116152d39a21SChris Wilson {
116252d39a21SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1163b4519513SChris Wilson 	struct intel_ring_buffer *ring;
116452d39a21SChris Wilson 	struct drm_i915_gem_request *request;
116552d39a21SChris Wilson 	int i, count;
116652d39a21SChris Wilson 
1167b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
116852d39a21SChris Wilson 		i915_record_ring_state(dev, error, ring);
116952d39a21SChris Wilson 
117052d39a21SChris Wilson 		error->ring[i].batchbuffer =
117152d39a21SChris Wilson 			i915_error_first_batchbuffer(dev_priv, ring);
117252d39a21SChris Wilson 
117352d39a21SChris Wilson 		error->ring[i].ringbuffer =
117452d39a21SChris Wilson 			i915_error_object_create(dev_priv, ring->obj);
117552d39a21SChris Wilson 
117652d39a21SChris Wilson 		count = 0;
117752d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list)
117852d39a21SChris Wilson 			count++;
117952d39a21SChris Wilson 
118052d39a21SChris Wilson 		error->ring[i].num_requests = count;
118152d39a21SChris Wilson 		error->ring[i].requests =
118252d39a21SChris Wilson 			kmalloc(count*sizeof(struct drm_i915_error_request),
118352d39a21SChris Wilson 				GFP_ATOMIC);
118452d39a21SChris Wilson 		if (error->ring[i].requests == NULL) {
118552d39a21SChris Wilson 			error->ring[i].num_requests = 0;
118652d39a21SChris Wilson 			continue;
118752d39a21SChris Wilson 		}
118852d39a21SChris Wilson 
118952d39a21SChris Wilson 		count = 0;
119052d39a21SChris Wilson 		list_for_each_entry(request, &ring->request_list, list) {
119152d39a21SChris Wilson 			struct drm_i915_error_request *erq;
119252d39a21SChris Wilson 
119352d39a21SChris Wilson 			erq = &error->ring[i].requests[count++];
119452d39a21SChris Wilson 			erq->seqno = request->seqno;
119552d39a21SChris Wilson 			erq->jiffies = request->emitted_jiffies;
1196ee4f42b1SChris Wilson 			erq->tail = request->tail;
119752d39a21SChris Wilson 		}
119852d39a21SChris Wilson 	}
119952d39a21SChris Wilson }
120052d39a21SChris Wilson 
12018a905236SJesse Barnes /**
12028a905236SJesse Barnes  * i915_capture_error_state - capture an error record for later analysis
12038a905236SJesse Barnes  * @dev: drm device
12048a905236SJesse Barnes  *
12058a905236SJesse Barnes  * Should be called when an error is detected (either a hang or an error
12068a905236SJesse Barnes  * interrupt) to capture error state from the time of the error.  Fills
12078a905236SJesse Barnes  * out a structure which becomes available in debugfs for user level tools
12088a905236SJesse Barnes  * to pick up.
12098a905236SJesse Barnes  */
121063eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev)
121163eeaf38SJesse Barnes {
121263eeaf38SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
121305394f39SChris Wilson 	struct drm_i915_gem_object *obj;
121463eeaf38SJesse Barnes 	struct drm_i915_error_state *error;
121563eeaf38SJesse Barnes 	unsigned long flags;
12169db4a9c7SJesse Barnes 	int i, pipe;
121763eeaf38SJesse Barnes 
121863eeaf38SJesse Barnes 	spin_lock_irqsave(&dev_priv->error_lock, flags);
12199df30794SChris Wilson 	error = dev_priv->first_error;
12209df30794SChris Wilson 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
12219df30794SChris Wilson 	if (error)
12229df30794SChris Wilson 		return;
122363eeaf38SJesse Barnes 
12249db4a9c7SJesse Barnes 	/* Account for pipe specific data like PIPE*STAT */
122533f3f518SDaniel Vetter 	error = kzalloc(sizeof(*error), GFP_ATOMIC);
122663eeaf38SJesse Barnes 	if (!error) {
12279df30794SChris Wilson 		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
12289df30794SChris Wilson 		return;
122963eeaf38SJesse Barnes 	}
123063eeaf38SJesse Barnes 
1231b6f7833bSChris Wilson 	DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1232b6f7833bSChris Wilson 		 dev->primary->index);
12332fa772f3SChris Wilson 
1234742cbee8SDaniel Vetter 	kref_init(&error->ref);
123563eeaf38SJesse Barnes 	error->eir = I915_READ(EIR);
123663eeaf38SJesse Barnes 	error->pgtbl_er = I915_READ(PGTBL_ER);
1237b9a3906bSBen Widawsky 	error->ccid = I915_READ(CCID);
1238be998e2eSBen Widawsky 
1239be998e2eSBen Widawsky 	if (HAS_PCH_SPLIT(dev))
1240be998e2eSBen Widawsky 		error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1241be998e2eSBen Widawsky 	else if (IS_VALLEYVIEW(dev))
1242be998e2eSBen Widawsky 		error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1243be998e2eSBen Widawsky 	else if (IS_GEN2(dev))
1244be998e2eSBen Widawsky 		error->ier = I915_READ16(IER);
1245be998e2eSBen Widawsky 	else
1246be998e2eSBen Widawsky 		error->ier = I915_READ(IER);
1247be998e2eSBen Widawsky 
12489db4a9c7SJesse Barnes 	for_each_pipe(pipe)
12499db4a9c7SJesse Barnes 		error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
1250d27b1e0eSDaniel Vetter 
125133f3f518SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
1252f406839fSChris Wilson 		error->error = I915_READ(ERROR_GEN6);
125333f3f518SDaniel Vetter 		error->done_reg = I915_READ(DONE_REG);
125433f3f518SDaniel Vetter 	}
1255add354ddSChris Wilson 
125671e172e8SBen Widawsky 	if (INTEL_INFO(dev)->gen == 7)
125771e172e8SBen Widawsky 		error->err_int = I915_READ(GEN7_ERR_INT);
125871e172e8SBen Widawsky 
1259050ee91fSBen Widawsky 	i915_get_extra_instdone(dev, error->extra_instdone);
1260050ee91fSBen Widawsky 
1261748ebc60SChris Wilson 	i915_gem_record_fences(dev, error);
126252d39a21SChris Wilson 	i915_gem_record_rings(dev, error);
12639df30794SChris Wilson 
1264c724e8a9SChris Wilson 	/* Record buffers on the active and pinned lists. */
12659df30794SChris Wilson 	error->active_bo = NULL;
1266c724e8a9SChris Wilson 	error->pinned_bo = NULL;
12679df30794SChris Wilson 
1268bcfb2e28SChris Wilson 	i = 0;
1269bcfb2e28SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1270bcfb2e28SChris Wilson 		i++;
1271bcfb2e28SChris Wilson 	error->active_bo_count = i;
12726c085a72SChris Wilson 	list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
12731b50247aSChris Wilson 		if (obj->pin_count)
1274bcfb2e28SChris Wilson 			i++;
1275bcfb2e28SChris Wilson 	error->pinned_bo_count = i - error->active_bo_count;
1276c724e8a9SChris Wilson 
12778e934dbfSChris Wilson 	error->active_bo = NULL;
12788e934dbfSChris Wilson 	error->pinned_bo = NULL;
1279bcfb2e28SChris Wilson 	if (i) {
1280bcfb2e28SChris Wilson 		error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
12819df30794SChris Wilson 					   GFP_ATOMIC);
1282c724e8a9SChris Wilson 		if (error->active_bo)
1283c724e8a9SChris Wilson 			error->pinned_bo =
1284c724e8a9SChris Wilson 				error->active_bo + error->active_bo_count;
12859df30794SChris Wilson 	}
1286c724e8a9SChris Wilson 
1287c724e8a9SChris Wilson 	if (error->active_bo)
1288c724e8a9SChris Wilson 		error->active_bo_count =
12891b50247aSChris Wilson 			capture_active_bo(error->active_bo,
1290c724e8a9SChris Wilson 					  error->active_bo_count,
1291c724e8a9SChris Wilson 					  &dev_priv->mm.active_list);
1292c724e8a9SChris Wilson 
1293c724e8a9SChris Wilson 	if (error->pinned_bo)
1294c724e8a9SChris Wilson 		error->pinned_bo_count =
12951b50247aSChris Wilson 			capture_pinned_bo(error->pinned_bo,
1296c724e8a9SChris Wilson 					  error->pinned_bo_count,
12976c085a72SChris Wilson 					  &dev_priv->mm.bound_list);
129863eeaf38SJesse Barnes 
12998a905236SJesse Barnes 	do_gettimeofday(&error->time);
13008a905236SJesse Barnes 
13016ef3d427SChris Wilson 	error->overlay = intel_overlay_capture_error_state(dev);
1302c4a1d9e4SChris Wilson 	error->display = intel_display_capture_error_state(dev);
13036ef3d427SChris Wilson 
13049df30794SChris Wilson 	spin_lock_irqsave(&dev_priv->error_lock, flags);
13059df30794SChris Wilson 	if (dev_priv->first_error == NULL) {
130663eeaf38SJesse Barnes 		dev_priv->first_error = error;
13079df30794SChris Wilson 		error = NULL;
13089df30794SChris Wilson 	}
130963eeaf38SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
13109df30794SChris Wilson 
13119df30794SChris Wilson 	if (error)
1312742cbee8SDaniel Vetter 		i915_error_state_free(&error->ref);
13139df30794SChris Wilson }
13149df30794SChris Wilson 
13159df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev)
13169df30794SChris Wilson {
13179df30794SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
13189df30794SChris Wilson 	struct drm_i915_error_state *error;
13196dc0e816SBen Widawsky 	unsigned long flags;
13209df30794SChris Wilson 
13216dc0e816SBen Widawsky 	spin_lock_irqsave(&dev_priv->error_lock, flags);
13229df30794SChris Wilson 	error = dev_priv->first_error;
13239df30794SChris Wilson 	dev_priv->first_error = NULL;
13246dc0e816SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
13259df30794SChris Wilson 
13269df30794SChris Wilson 	if (error)
1327742cbee8SDaniel Vetter 		kref_put(&error->ref, i915_error_state_free);
132863eeaf38SJesse Barnes }
13293bd3c932SChris Wilson #else
13303bd3c932SChris Wilson #define i915_capture_error_state(x)
13313bd3c932SChris Wilson #endif
133263eeaf38SJesse Barnes 
133335aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1334c0e09200SDave Airlie {
13358a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1336bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
133763eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1338050ee91fSBen Widawsky 	int pipe, i;
133963eeaf38SJesse Barnes 
134035aed2e6SChris Wilson 	if (!eir)
134135aed2e6SChris Wilson 		return;
134263eeaf38SJesse Barnes 
1343a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
13448a905236SJesse Barnes 
1345bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1346bd9854f9SBen Widawsky 
13478a905236SJesse Barnes 	if (IS_G4X(dev)) {
13488a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
13498a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
13508a905236SJesse Barnes 
1351a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1352a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1353050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1354050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1355a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1356a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
13578a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
13583143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
13598a905236SJesse Barnes 		}
13608a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
13618a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1362a70491ccSJoe Perches 			pr_err("page table error\n");
1363a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
13648a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13653143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
13668a905236SJesse Barnes 		}
13678a905236SJesse Barnes 	}
13688a905236SJesse Barnes 
1369a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
137063eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
137163eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1372a70491ccSJoe Perches 			pr_err("page table error\n");
1373a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
137463eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
13753143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
137663eeaf38SJesse Barnes 		}
13778a905236SJesse Barnes 	}
13788a905236SJesse Barnes 
137963eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1380a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
13819db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1382a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
13839db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
138463eeaf38SJesse Barnes 		/* pipestat has already been acked */
138563eeaf38SJesse Barnes 	}
138663eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1387a70491ccSJoe Perches 		pr_err("instruction error\n");
1388a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1389050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1390050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1391a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
139263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
139363eeaf38SJesse Barnes 
1394a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1395a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1396a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
139763eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
13983143a2bfSChris Wilson 			POSTING_READ(IPEIR);
139963eeaf38SJesse Barnes 		} else {
140063eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
140163eeaf38SJesse Barnes 
1402a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1403a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1404a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1405a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
140663eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
14073143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
140863eeaf38SJesse Barnes 		}
140963eeaf38SJesse Barnes 	}
141063eeaf38SJesse Barnes 
141163eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
14123143a2bfSChris Wilson 	POSTING_READ(EIR);
141363eeaf38SJesse Barnes 	eir = I915_READ(EIR);
141463eeaf38SJesse Barnes 	if (eir) {
141563eeaf38SJesse Barnes 		/*
141663eeaf38SJesse Barnes 		 * some errors might have become stuck,
141763eeaf38SJesse Barnes 		 * mask them.
141863eeaf38SJesse Barnes 		 */
141963eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
142063eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
142163eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
142263eeaf38SJesse Barnes 	}
142335aed2e6SChris Wilson }
142435aed2e6SChris Wilson 
142535aed2e6SChris Wilson /**
142635aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
142735aed2e6SChris Wilson  * @dev: drm device
142835aed2e6SChris Wilson  *
142935aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
143035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
143135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
143235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
143335aed2e6SChris Wilson  * of a ring dump etc.).
143435aed2e6SChris Wilson  */
1435527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
143635aed2e6SChris Wilson {
143735aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1438b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1439b4519513SChris Wilson 	int i;
144035aed2e6SChris Wilson 
144135aed2e6SChris Wilson 	i915_capture_error_state(dev);
144235aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
14438a905236SJesse Barnes 
1444ba1234d1SBen Gamari 	if (wedged) {
144530dbf0c0SChris Wilson 		INIT_COMPLETION(dev_priv->error_completion);
1446ba1234d1SBen Gamari 		atomic_set(&dev_priv->mm.wedged, 1);
1447ba1234d1SBen Gamari 
144811ed50ecSBen Gamari 		/*
144911ed50ecSBen Gamari 		 * Wakeup waiting processes so they don't hang
145011ed50ecSBen Gamari 		 */
1451b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1452b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
145311ed50ecSBen Gamari 	}
145411ed50ecSBen Gamari 
14559c9fe1f8SEric Anholt 	queue_work(dev_priv->wq, &dev_priv->error_work);
14568a905236SJesse Barnes }
14578a905236SJesse Barnes 
14584e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
14594e5359cdSSimon Farnsworth {
14604e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
14614e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
14624e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
146305394f39SChris Wilson 	struct drm_i915_gem_object *obj;
14644e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
14654e5359cdSSimon Farnsworth 	unsigned long flags;
14664e5359cdSSimon Farnsworth 	bool stall_detected;
14674e5359cdSSimon Farnsworth 
14684e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
14694e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
14704e5359cdSSimon Farnsworth 		return;
14714e5359cdSSimon Farnsworth 
14724e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
14734e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
14744e5359cdSSimon Farnsworth 
14754e5359cdSSimon Farnsworth 	if (work == NULL || work->pending || !work->enable_stall_check) {
14764e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
14774e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
14784e5359cdSSimon Farnsworth 		return;
14794e5359cdSSimon Farnsworth 	}
14804e5359cdSSimon Farnsworth 
14814e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
148205394f39SChris Wilson 	obj = work->pending_flip_obj;
1483a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
14849db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1485446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1486446f2545SArmin Reese 					obj->gtt_offset;
14874e5359cdSSimon Farnsworth 	} else {
14889db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
148905394f39SChris Wilson 		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
149001f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
14914e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
14924e5359cdSSimon Farnsworth 	}
14934e5359cdSSimon Farnsworth 
14944e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
14954e5359cdSSimon Farnsworth 
14964e5359cdSSimon Farnsworth 	if (stall_detected) {
14974e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
14984e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
14994e5359cdSSimon Farnsworth 	}
15004e5359cdSSimon Farnsworth }
15014e5359cdSSimon Farnsworth 
150242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
150342f52ef8SKeith Packard  * we use as a pipe index
150442f52ef8SKeith Packard  */
1505f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
15060a3e67a4SJesse Barnes {
15070a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1508e9d21d7fSKeith Packard 	unsigned long irqflags;
150971e0ffa5SJesse Barnes 
15105eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
151171e0ffa5SJesse Barnes 		return -EINVAL;
15120a3e67a4SJesse Barnes 
15131ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1514f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
15157c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15167c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15170a3e67a4SJesse Barnes 	else
15187c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
15197c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
15208692d00eSChris Wilson 
15218692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
15228692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15236b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
15241ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15258692d00eSChris Wilson 
15260a3e67a4SJesse Barnes 	return 0;
15270a3e67a4SJesse Barnes }
15280a3e67a4SJesse Barnes 
1529f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1530f796cf8fSJesse Barnes {
1531f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1532f796cf8fSJesse Barnes 	unsigned long irqflags;
1533f796cf8fSJesse Barnes 
1534f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1535f796cf8fSJesse Barnes 		return -EINVAL;
1536f796cf8fSJesse Barnes 
1537f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1538f796cf8fSJesse Barnes 	ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1539f796cf8fSJesse Barnes 				    DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1540f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1541f796cf8fSJesse Barnes 
1542f796cf8fSJesse Barnes 	return 0;
1543f796cf8fSJesse Barnes }
1544f796cf8fSJesse Barnes 
1545f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
1546b1f14ad0SJesse Barnes {
1547b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1548b1f14ad0SJesse Barnes 	unsigned long irqflags;
1549b1f14ad0SJesse Barnes 
1550b1f14ad0SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1551b1f14ad0SJesse Barnes 		return -EINVAL;
1552b1f14ad0SJesse Barnes 
1553b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1554b615b57aSChris Wilson 	ironlake_enable_display_irq(dev_priv,
1555b615b57aSChris Wilson 				    DE_PIPEA_VBLANK_IVB << (5 * pipe));
1556b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1557b1f14ad0SJesse Barnes 
1558b1f14ad0SJesse Barnes 	return 0;
1559b1f14ad0SJesse Barnes }
1560b1f14ad0SJesse Barnes 
15617e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
15627e231dbeSJesse Barnes {
15637e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
15647e231dbeSJesse Barnes 	unsigned long irqflags;
156531acc7f5SJesse Barnes 	u32 imr;
15667e231dbeSJesse Barnes 
15677e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
15687e231dbeSJesse Barnes 		return -EINVAL;
15697e231dbeSJesse Barnes 
15707e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15717e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
157231acc7f5SJesse Barnes 	if (pipe == 0)
15737e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
157431acc7f5SJesse Barnes 	else
15757e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
15767e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
157731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
157831acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
15797e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
15807e231dbeSJesse Barnes 
15817e231dbeSJesse Barnes 	return 0;
15827e231dbeSJesse Barnes }
15837e231dbeSJesse Barnes 
158442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
158542f52ef8SKeith Packard  * we use as a pipe index
158642f52ef8SKeith Packard  */
1587f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
15880a3e67a4SJesse Barnes {
15890a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1590e9d21d7fSKeith Packard 	unsigned long irqflags;
15910a3e67a4SJesse Barnes 
15921ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
15938692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
15946b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
15958692d00eSChris Wilson 
15967c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
15977c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
15987c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
15991ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16000a3e67a4SJesse Barnes }
16010a3e67a4SJesse Barnes 
1602f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1603f796cf8fSJesse Barnes {
1604f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1605f796cf8fSJesse Barnes 	unsigned long irqflags;
1606f796cf8fSJesse Barnes 
1607f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1608f796cf8fSJesse Barnes 	ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1609f796cf8fSJesse Barnes 				     DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
1610f796cf8fSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1611f796cf8fSJesse Barnes }
1612f796cf8fSJesse Barnes 
1613f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
1614b1f14ad0SJesse Barnes {
1615b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1616b1f14ad0SJesse Barnes 	unsigned long irqflags;
1617b1f14ad0SJesse Barnes 
1618b1f14ad0SJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1619b615b57aSChris Wilson 	ironlake_disable_display_irq(dev_priv,
1620b615b57aSChris Wilson 				     DE_PIPEA_VBLANK_IVB << (pipe * 5));
1621b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1622b1f14ad0SJesse Barnes }
1623b1f14ad0SJesse Barnes 
16247e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
16257e231dbeSJesse Barnes {
16267e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
16277e231dbeSJesse Barnes 	unsigned long irqflags;
162831acc7f5SJesse Barnes 	u32 imr;
16297e231dbeSJesse Barnes 
16307e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
163131acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
163231acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
16337e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
163431acc7f5SJesse Barnes 	if (pipe == 0)
16357e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
163631acc7f5SJesse Barnes 	else
16377e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
16387e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
16397e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16407e231dbeSJesse Barnes }
16417e231dbeSJesse Barnes 
1642893eead0SChris Wilson static u32
1643893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1644852835f3SZou Nan hai {
1645893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1646893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1647893eead0SChris Wilson }
1648893eead0SChris Wilson 
1649893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1650893eead0SChris Wilson {
1651893eead0SChris Wilson 	if (list_empty(&ring->request_list) ||
1652b2eadbc8SChris Wilson 	    i915_seqno_passed(ring->get_seqno(ring, false),
1653b2eadbc8SChris Wilson 			      ring_last_seqno(ring))) {
1654893eead0SChris Wilson 		/* Issue a wake-up to catch stuck h/w. */
16559574b3feSBen Widawsky 		if (waitqueue_active(&ring->irq_queue)) {
16569574b3feSBen Widawsky 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
16579574b3feSBen Widawsky 				  ring->name);
1658893eead0SChris Wilson 			wake_up_all(&ring->irq_queue);
1659893eead0SChris Wilson 			*err = true;
1660893eead0SChris Wilson 		}
1661893eead0SChris Wilson 		return true;
1662893eead0SChris Wilson 	}
1663893eead0SChris Wilson 	return false;
1664f65d9421SBen Gamari }
1665f65d9421SBen Gamari 
16661ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring)
16671ec14ad3SChris Wilson {
16681ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
16691ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
16701ec14ad3SChris Wilson 	u32 tmp = I915_READ_CTL(ring);
16711ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
16721ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
16731ec14ad3SChris Wilson 			  ring->name);
16741ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
16751ec14ad3SChris Wilson 		return true;
16761ec14ad3SChris Wilson 	}
16771ec14ad3SChris Wilson 	return false;
16781ec14ad3SChris Wilson }
16791ec14ad3SChris Wilson 
1680d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev)
1681d1e61e7fSChris Wilson {
1682d1e61e7fSChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
1683d1e61e7fSChris Wilson 
1684d1e61e7fSChris Wilson 	if (dev_priv->hangcheck_count++ > 1) {
1685b4519513SChris Wilson 		bool hung = true;
1686b4519513SChris Wilson 
1687d1e61e7fSChris Wilson 		DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1688d1e61e7fSChris Wilson 		i915_handle_error(dev, true);
1689d1e61e7fSChris Wilson 
1690d1e61e7fSChris Wilson 		if (!IS_GEN2(dev)) {
1691b4519513SChris Wilson 			struct intel_ring_buffer *ring;
1692b4519513SChris Wilson 			int i;
1693b4519513SChris Wilson 
1694d1e61e7fSChris Wilson 			/* Is the chip hanging on a WAIT_FOR_EVENT?
1695d1e61e7fSChris Wilson 			 * If so we can simply poke the RB_WAIT bit
1696d1e61e7fSChris Wilson 			 * and break the hang. This should work on
1697d1e61e7fSChris Wilson 			 * all but the second generation chipsets.
1698d1e61e7fSChris Wilson 			 */
1699b4519513SChris Wilson 			for_each_ring(ring, dev_priv, i)
1700b4519513SChris Wilson 				hung &= !kick_ring(ring);
1701d1e61e7fSChris Wilson 		}
1702d1e61e7fSChris Wilson 
1703b4519513SChris Wilson 		return hung;
1704d1e61e7fSChris Wilson 	}
1705d1e61e7fSChris Wilson 
1706d1e61e7fSChris Wilson 	return false;
1707d1e61e7fSChris Wilson }
1708d1e61e7fSChris Wilson 
1709f65d9421SBen Gamari /**
1710f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
1711f65d9421SBen Gamari  * batchbuffers in a long time. The first time this is called we simply record
1712f65d9421SBen Gamari  * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1713f65d9421SBen Gamari  * again, we assume the chip is wedged and try to fix it.
1714f65d9421SBen Gamari  */
1715f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data)
1716f65d9421SBen Gamari {
1717f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1718f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1719bd9854f9SBen Widawsky 	uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
1720b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1721b4519513SChris Wilson 	bool err = false, idle;
1722b4519513SChris Wilson 	int i;
1723893eead0SChris Wilson 
17243e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
17253e0dc6b0SBen Widawsky 		return;
17263e0dc6b0SBen Widawsky 
1727b4519513SChris Wilson 	memset(acthd, 0, sizeof(acthd));
1728b4519513SChris Wilson 	idle = true;
1729b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
1730b4519513SChris Wilson 	    idle &= i915_hangcheck_ring_idle(ring, &err);
1731b4519513SChris Wilson 	    acthd[i] = intel_ring_get_active_head(ring);
1732b4519513SChris Wilson 	}
1733b4519513SChris Wilson 
1734893eead0SChris Wilson 	/* If all work is done then ACTHD clearly hasn't advanced. */
1735b4519513SChris Wilson 	if (idle) {
1736d1e61e7fSChris Wilson 		if (err) {
1737d1e61e7fSChris Wilson 			if (i915_hangcheck_hung(dev))
1738d1e61e7fSChris Wilson 				return;
1739d1e61e7fSChris Wilson 
1740893eead0SChris Wilson 			goto repeat;
1741d1e61e7fSChris Wilson 		}
1742d1e61e7fSChris Wilson 
1743d1e61e7fSChris Wilson 		dev_priv->hangcheck_count = 0;
1744893eead0SChris Wilson 		return;
1745893eead0SChris Wilson 	}
1746f65d9421SBen Gamari 
1747bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1748b4519513SChris Wilson 	if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
1749050ee91fSBen Widawsky 	    memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
1750d1e61e7fSChris Wilson 		if (i915_hangcheck_hung(dev))
1751f65d9421SBen Gamari 			return;
1752cbb465e7SChris Wilson 	} else {
1753cbb465e7SChris Wilson 		dev_priv->hangcheck_count = 0;
1754cbb465e7SChris Wilson 
1755b4519513SChris Wilson 		memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
1756050ee91fSBen Widawsky 		memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
1757cbb465e7SChris Wilson 	}
1758f65d9421SBen Gamari 
1759893eead0SChris Wilson repeat:
1760f65d9421SBen Gamari 	/* Reset timer case chip hangs without another request being added */
1761b3b079dbSChris Wilson 	mod_timer(&dev_priv->hangcheck_timer,
1762cecc21feSChris Wilson 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
1763f65d9421SBen Gamari }
1764f65d9421SBen Gamari 
1765c0e09200SDave Airlie /* drm_dma.h hooks
1766c0e09200SDave Airlie */
1767f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
1768036a4a7dSZhenyu Wang {
1769036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1770036a4a7dSZhenyu Wang 
17714697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17724697995bSJesse Barnes 
1773036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
1774bdfcdb63SDaniel Vetter 
1775036a4a7dSZhenyu Wang 	/* XXX hotplug from PCH */
1776036a4a7dSZhenyu Wang 
1777036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
1778036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
17793143a2bfSChris Wilson 	POSTING_READ(DEIER);
1780036a4a7dSZhenyu Wang 
1781036a4a7dSZhenyu Wang 	/* and GT */
1782036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
1783036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
17843143a2bfSChris Wilson 	POSTING_READ(GTIER);
1785c650156aSZhenyu Wang 
1786c650156aSZhenyu Wang 	/* south display irq */
1787c650156aSZhenyu Wang 	I915_WRITE(SDEIMR, 0xffffffff);
1788c650156aSZhenyu Wang 	I915_WRITE(SDEIER, 0x0);
17893143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1790036a4a7dSZhenyu Wang }
1791036a4a7dSZhenyu Wang 
17927e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
17937e231dbeSJesse Barnes {
17947e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17957e231dbeSJesse Barnes 	int pipe;
17967e231dbeSJesse Barnes 
17977e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
17987e231dbeSJesse Barnes 
17997e231dbeSJesse Barnes 	/* VLV magic */
18007e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
18017e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
18027e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
18037e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
18047e231dbeSJesse Barnes 
18057e231dbeSJesse Barnes 	/* and GT */
18067e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18077e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18087e231dbeSJesse Barnes 	I915_WRITE(GTIMR, 0xffffffff);
18097e231dbeSJesse Barnes 	I915_WRITE(GTIER, 0x0);
18107e231dbeSJesse Barnes 	POSTING_READ(GTIER);
18117e231dbeSJesse Barnes 
18127e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
18137e231dbeSJesse Barnes 
18147e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
18157e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
18167e231dbeSJesse Barnes 	for_each_pipe(pipe)
18177e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
18187e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
18197e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
18207e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
18217e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
18227e231dbeSJesse Barnes }
18237e231dbeSJesse Barnes 
18247fe0b973SKeith Packard /*
18257fe0b973SKeith Packard  * Enable digital hotplug on the PCH, and configure the DP short pulse
18267fe0b973SKeith Packard  * duration to 2ms (which is the minimum in the Display Port spec)
18277fe0b973SKeith Packard  *
18287fe0b973SKeith Packard  * This register is the same on all known PCH chips.
18297fe0b973SKeith Packard  */
18307fe0b973SKeith Packard 
18317fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev)
18327fe0b973SKeith Packard {
18337fe0b973SKeith Packard 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18347fe0b973SKeith Packard 	u32	hotplug;
18357fe0b973SKeith Packard 
18367fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
18377fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
18387fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
18397fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
18407fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
18417fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
18427fe0b973SKeith Packard }
18437fe0b973SKeith Packard 
1844f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
1845036a4a7dSZhenyu Wang {
1846036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1847036a4a7dSZhenyu Wang 	/* enable kind of interrupts always enabled */
1848013d5aa2SJesse Barnes 	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1849013d5aa2SJesse Barnes 			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
18501ec14ad3SChris Wilson 	u32 render_irqs;
18512d7b8366SYuanhan Liu 	u32 hotplug_mask;
1852036a4a7dSZhenyu Wang 
18531ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
1854036a4a7dSZhenyu Wang 
1855036a4a7dSZhenyu Wang 	/* should always can generate irq */
1856036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
18571ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
18581ec14ad3SChris Wilson 	I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
18593143a2bfSChris Wilson 	POSTING_READ(DEIER);
1860036a4a7dSZhenyu Wang 
18611ec14ad3SChris Wilson 	dev_priv->gt_irq_mask = ~0;
1862036a4a7dSZhenyu Wang 
1863036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
18641ec14ad3SChris Wilson 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1865881f47b6SXiang, Haihao 
18661ec14ad3SChris Wilson 	if (IS_GEN6(dev))
18671ec14ad3SChris Wilson 		render_irqs =
18681ec14ad3SChris Wilson 			GT_USER_INTERRUPT |
1869e2a1e2f0SBen Widawsky 			GEN6_BSD_USER_INTERRUPT |
1870e2a1e2f0SBen Widawsky 			GEN6_BLITTER_USER_INTERRUPT;
18711ec14ad3SChris Wilson 	else
18721ec14ad3SChris Wilson 		render_irqs =
187388f23b8fSChris Wilson 			GT_USER_INTERRUPT |
1874c6df541cSChris Wilson 			GT_PIPE_NOTIFY |
18751ec14ad3SChris Wilson 			GT_BSD_USER_INTERRUPT;
18761ec14ad3SChris Wilson 	I915_WRITE(GTIER, render_irqs);
18773143a2bfSChris Wilson 	POSTING_READ(GTIER);
1878036a4a7dSZhenyu Wang 
18792d7b8366SYuanhan Liu 	if (HAS_PCH_CPT(dev)) {
18809035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
18819035a97aSChris Wilson 				SDE_PORTB_HOTPLUG_CPT |
18829035a97aSChris Wilson 				SDE_PORTC_HOTPLUG_CPT |
18839035a97aSChris Wilson 				SDE_PORTD_HOTPLUG_CPT);
18842d7b8366SYuanhan Liu 	} else {
18859035a97aSChris Wilson 		hotplug_mask = (SDE_CRT_HOTPLUG |
18869035a97aSChris Wilson 				SDE_PORTB_HOTPLUG |
18879035a97aSChris Wilson 				SDE_PORTC_HOTPLUG |
18889035a97aSChris Wilson 				SDE_PORTD_HOTPLUG |
18899035a97aSChris Wilson 				SDE_AUX_MASK);
18902d7b8366SYuanhan Liu 	}
18912d7b8366SYuanhan Liu 
18921ec14ad3SChris Wilson 	dev_priv->pch_irq_mask = ~hotplug_mask;
1893c650156aSZhenyu Wang 
1894c650156aSZhenyu Wang 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
18951ec14ad3SChris Wilson 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
18961ec14ad3SChris Wilson 	I915_WRITE(SDEIER, hotplug_mask);
18973143a2bfSChris Wilson 	POSTING_READ(SDEIER);
1898c650156aSZhenyu Wang 
18997fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19007fe0b973SKeith Packard 
1901f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
1902f97108d1SJesse Barnes 		/* Clear & enable PCU event interrupts */
1903f97108d1SJesse Barnes 		I915_WRITE(DEIIR, DE_PCU_EVENT);
1904f97108d1SJesse Barnes 		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1905f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1906f97108d1SJesse Barnes 	}
1907f97108d1SJesse Barnes 
1908036a4a7dSZhenyu Wang 	return 0;
1909036a4a7dSZhenyu Wang }
1910036a4a7dSZhenyu Wang 
1911f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev)
1912b1f14ad0SJesse Barnes {
1913b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1914b1f14ad0SJesse Barnes 	/* enable kind of interrupts always enabled */
1915b615b57aSChris Wilson 	u32 display_mask =
1916b615b57aSChris Wilson 		DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1917b615b57aSChris Wilson 		DE_PLANEC_FLIP_DONE_IVB |
1918b615b57aSChris Wilson 		DE_PLANEB_FLIP_DONE_IVB |
1919b615b57aSChris Wilson 		DE_PLANEA_FLIP_DONE_IVB;
1920b1f14ad0SJesse Barnes 	u32 render_irqs;
1921b1f14ad0SJesse Barnes 	u32 hotplug_mask;
1922b1f14ad0SJesse Barnes 
1923b1f14ad0SJesse Barnes 	dev_priv->irq_mask = ~display_mask;
1924b1f14ad0SJesse Barnes 
1925b1f14ad0SJesse Barnes 	/* should always can generate irq */
1926b1f14ad0SJesse Barnes 	I915_WRITE(DEIIR, I915_READ(DEIIR));
1927b1f14ad0SJesse Barnes 	I915_WRITE(DEIMR, dev_priv->irq_mask);
1928b615b57aSChris Wilson 	I915_WRITE(DEIER,
1929b615b57aSChris Wilson 		   display_mask |
1930b615b57aSChris Wilson 		   DE_PIPEC_VBLANK_IVB |
1931b615b57aSChris Wilson 		   DE_PIPEB_VBLANK_IVB |
1932b615b57aSChris Wilson 		   DE_PIPEA_VBLANK_IVB);
1933b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1934b1f14ad0SJesse Barnes 
193515b9f80eSBen Widawsky 	dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1936b1f14ad0SJesse Barnes 
1937b1f14ad0SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
1938b1f14ad0SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1939b1f14ad0SJesse Barnes 
1940e2a1e2f0SBen Widawsky 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
194115b9f80eSBen Widawsky 		GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
1942b1f14ad0SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
1943b1f14ad0SJesse Barnes 	POSTING_READ(GTIER);
1944b1f14ad0SJesse Barnes 
1945b1f14ad0SJesse Barnes 	hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1946b1f14ad0SJesse Barnes 			SDE_PORTB_HOTPLUG_CPT |
1947b1f14ad0SJesse Barnes 			SDE_PORTC_HOTPLUG_CPT |
1948b1f14ad0SJesse Barnes 			SDE_PORTD_HOTPLUG_CPT);
1949b1f14ad0SJesse Barnes 	dev_priv->pch_irq_mask = ~hotplug_mask;
1950b1f14ad0SJesse Barnes 
1951b1f14ad0SJesse Barnes 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1952b1f14ad0SJesse Barnes 	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1953b1f14ad0SJesse Barnes 	I915_WRITE(SDEIER, hotplug_mask);
1954b1f14ad0SJesse Barnes 	POSTING_READ(SDEIER);
1955b1f14ad0SJesse Barnes 
19567fe0b973SKeith Packard 	ironlake_enable_pch_hotplug(dev);
19577fe0b973SKeith Packard 
1958b1f14ad0SJesse Barnes 	return 0;
1959b1f14ad0SJesse Barnes }
1960b1f14ad0SJesse Barnes 
19617e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
19627e231dbeSJesse Barnes {
19637e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19647e231dbeSJesse Barnes 	u32 enable_mask;
19657e231dbeSJesse Barnes 	u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
196631acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
19673bcedbe5SJesse Barnes 	u32 render_irqs;
19687e231dbeSJesse Barnes 	u16 msid;
19697e231dbeSJesse Barnes 
19707e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
197131acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
197231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
197331acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
19747e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19757e231dbeSJesse Barnes 
197631acc7f5SJesse Barnes 	/*
197731acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
197831acc7f5SJesse Barnes 	 * toggle them based on usage.
197931acc7f5SJesse Barnes 	 */
198031acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
198131acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
198231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19837e231dbeSJesse Barnes 
19847e231dbeSJesse Barnes 	dev_priv->pipestat[0] = 0;
19857e231dbeSJesse Barnes 	dev_priv->pipestat[1] = 0;
19867e231dbeSJesse Barnes 
19877e231dbeSJesse Barnes 	/* Hack for broken MSIs on VLV */
19887e231dbeSJesse Barnes 	pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
19897e231dbeSJesse Barnes 	pci_read_config_word(dev->pdev, 0x98, &msid);
19907e231dbeSJesse Barnes 	msid &= 0xff; /* mask out delivery bits */
19917e231dbeSJesse Barnes 	msid |= (1<<14);
19927e231dbeSJesse Barnes 	pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
19937e231dbeSJesse Barnes 
19947e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
19957e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
19967e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
19977e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
19987e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
19997e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20007e231dbeSJesse Barnes 
200131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
200231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
200331acc7f5SJesse Barnes 
20047e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20057e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20067e231dbeSJesse Barnes 
200731acc7f5SJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
200831acc7f5SJesse Barnes 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20093bcedbe5SJesse Barnes 
20103bcedbe5SJesse Barnes 	render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
20113bcedbe5SJesse Barnes 		GEN6_BLITTER_USER_INTERRUPT;
20123bcedbe5SJesse Barnes 	I915_WRITE(GTIER, render_irqs);
20137e231dbeSJesse Barnes 	POSTING_READ(GTIER);
20147e231dbeSJesse Barnes 
20157e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
20167e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
20177e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
20187e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
20197e231dbeSJesse Barnes #endif
20207e231dbeSJesse Barnes 
20217e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20227e231dbeSJesse Barnes 	/* Note HDMI and DP share bits */
20237e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
20247e231dbeSJesse Barnes 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
20257e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
20267e231dbeSJesse Barnes 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
20277e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
20287e231dbeSJesse Barnes 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2029ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
20307e231dbeSJesse Barnes 		hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2031ae33cdcfSVijay Purushothaman 	if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
20327e231dbeSJesse Barnes 		hotplug_en |= SDVOB_HOTPLUG_INT_EN;
20337e231dbeSJesse Barnes 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
20347e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_INT_EN;
20357e231dbeSJesse Barnes 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
20367e231dbeSJesse Barnes 	}
20377e231dbeSJesse Barnes 
20387e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
20397e231dbeSJesse Barnes 
20407e231dbeSJesse Barnes 	return 0;
20417e231dbeSJesse Barnes }
20427e231dbeSJesse Barnes 
20437e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
20447e231dbeSJesse Barnes {
20457e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20467e231dbeSJesse Barnes 	int pipe;
20477e231dbeSJesse Barnes 
20487e231dbeSJesse Barnes 	if (!dev_priv)
20497e231dbeSJesse Barnes 		return;
20507e231dbeSJesse Barnes 
20517e231dbeSJesse Barnes 	for_each_pipe(pipe)
20527e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20537e231dbeSJesse Barnes 
20547e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
20557e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20567e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20577e231dbeSJesse Barnes 	for_each_pipe(pipe)
20587e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20597e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20607e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20617e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20627e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20637e231dbeSJesse Barnes }
20647e231dbeSJesse Barnes 
2065f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2066036a4a7dSZhenyu Wang {
2067036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20684697995bSJesse Barnes 
20694697995bSJesse Barnes 	if (!dev_priv)
20704697995bSJesse Barnes 		return;
20714697995bSJesse Barnes 
2072036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2073036a4a7dSZhenyu Wang 
2074036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2075036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2076036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
2077036a4a7dSZhenyu Wang 
2078036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2079036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2080036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2081192aac1fSKeith Packard 
2082192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2083192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2084192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2085036a4a7dSZhenyu Wang }
2086036a4a7dSZhenyu Wang 
2087c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2088c2798b19SChris Wilson {
2089c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2090c2798b19SChris Wilson 	int pipe;
2091c2798b19SChris Wilson 
2092c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2093c2798b19SChris Wilson 
2094c2798b19SChris Wilson 	for_each_pipe(pipe)
2095c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2096c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2097c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2098c2798b19SChris Wilson 	POSTING_READ16(IER);
2099c2798b19SChris Wilson }
2100c2798b19SChris Wilson 
2101c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2102c2798b19SChris Wilson {
2103c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2104c2798b19SChris Wilson 
2105c2798b19SChris Wilson 	dev_priv->pipestat[0] = 0;
2106c2798b19SChris Wilson 	dev_priv->pipestat[1] = 0;
2107c2798b19SChris Wilson 
2108c2798b19SChris Wilson 	I915_WRITE16(EMR,
2109c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2110c2798b19SChris Wilson 
2111c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2112c2798b19SChris Wilson 	dev_priv->irq_mask =
2113c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2114c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2115c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2116c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2117c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2118c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2119c2798b19SChris Wilson 
2120c2798b19SChris Wilson 	I915_WRITE16(IER,
2121c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2122c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2123c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2124c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2125c2798b19SChris Wilson 	POSTING_READ16(IER);
2126c2798b19SChris Wilson 
2127c2798b19SChris Wilson 	return 0;
2128c2798b19SChris Wilson }
2129c2798b19SChris Wilson 
2130ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2131c2798b19SChris Wilson {
2132c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2133c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2134c2798b19SChris Wilson 	u16 iir, new_iir;
2135c2798b19SChris Wilson 	u32 pipe_stats[2];
2136c2798b19SChris Wilson 	unsigned long irqflags;
2137c2798b19SChris Wilson 	int irq_received;
2138c2798b19SChris Wilson 	int pipe;
2139c2798b19SChris Wilson 	u16 flip_mask =
2140c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2141c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2142c2798b19SChris Wilson 
2143c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2144c2798b19SChris Wilson 
2145c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2146c2798b19SChris Wilson 	if (iir == 0)
2147c2798b19SChris Wilson 		return IRQ_NONE;
2148c2798b19SChris Wilson 
2149c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2150c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2151c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2152c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2153c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2154c2798b19SChris Wilson 		 */
2155c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2156c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2157c2798b19SChris Wilson 			i915_handle_error(dev, false);
2158c2798b19SChris Wilson 
2159c2798b19SChris Wilson 		for_each_pipe(pipe) {
2160c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2161c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2162c2798b19SChris Wilson 
2163c2798b19SChris Wilson 			/*
2164c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2165c2798b19SChris Wilson 			 */
2166c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2167c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2168c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2169c2798b19SChris Wilson 							 pipe_name(pipe));
2170c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2171c2798b19SChris Wilson 				irq_received = 1;
2172c2798b19SChris Wilson 			}
2173c2798b19SChris Wilson 		}
2174c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2175c2798b19SChris Wilson 
2176c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2177c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2178c2798b19SChris Wilson 
2179d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2180c2798b19SChris Wilson 
2181c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2182c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2183c2798b19SChris Wilson 
2184c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2185c2798b19SChris Wilson 		    drm_handle_vblank(dev, 0)) {
2186c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2187c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 0);
2188c2798b19SChris Wilson 				intel_finish_page_flip(dev, 0);
2189c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2190c2798b19SChris Wilson 			}
2191c2798b19SChris Wilson 		}
2192c2798b19SChris Wilson 
2193c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2194c2798b19SChris Wilson 		    drm_handle_vblank(dev, 1)) {
2195c2798b19SChris Wilson 			if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2196c2798b19SChris Wilson 				intel_prepare_page_flip(dev, 1);
2197c2798b19SChris Wilson 				intel_finish_page_flip(dev, 1);
2198c2798b19SChris Wilson 				flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2199c2798b19SChris Wilson 			}
2200c2798b19SChris Wilson 		}
2201c2798b19SChris Wilson 
2202c2798b19SChris Wilson 		iir = new_iir;
2203c2798b19SChris Wilson 	}
2204c2798b19SChris Wilson 
2205c2798b19SChris Wilson 	return IRQ_HANDLED;
2206c2798b19SChris Wilson }
2207c2798b19SChris Wilson 
2208c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2209c2798b19SChris Wilson {
2210c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2211c2798b19SChris Wilson 	int pipe;
2212c2798b19SChris Wilson 
2213c2798b19SChris Wilson 	for_each_pipe(pipe) {
2214c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2215c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2216c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2217c2798b19SChris Wilson 	}
2218c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2219c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2220c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2221c2798b19SChris Wilson }
2222c2798b19SChris Wilson 
2223a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2224a266c7d5SChris Wilson {
2225a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2226a266c7d5SChris Wilson 	int pipe;
2227a266c7d5SChris Wilson 
2228a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2229a266c7d5SChris Wilson 
2230a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2231a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2232a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2233a266c7d5SChris Wilson 	}
2234a266c7d5SChris Wilson 
223500d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2236a266c7d5SChris Wilson 	for_each_pipe(pipe)
2237a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2238a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2239a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2240a266c7d5SChris Wilson 	POSTING_READ(IER);
2241a266c7d5SChris Wilson }
2242a266c7d5SChris Wilson 
2243a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2244a266c7d5SChris Wilson {
2245a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
224638bde180SChris Wilson 	u32 enable_mask;
2247a266c7d5SChris Wilson 
2248a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2249a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2250a266c7d5SChris Wilson 
225138bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
225238bde180SChris Wilson 
225338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
225438bde180SChris Wilson 	dev_priv->irq_mask =
225538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
225638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
225738bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
225838bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
225938bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
226038bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
226138bde180SChris Wilson 
226238bde180SChris Wilson 	enable_mask =
226338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
226438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
226538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
226638bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
226738bde180SChris Wilson 		I915_USER_INTERRUPT;
226838bde180SChris Wilson 
2269a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2270a266c7d5SChris Wilson 		/* Enable in IER... */
2271a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2272a266c7d5SChris Wilson 		/* and unmask in IMR */
2273a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2274a266c7d5SChris Wilson 	}
2275a266c7d5SChris Wilson 
2276a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2277a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2278a266c7d5SChris Wilson 	POSTING_READ(IER);
2279a266c7d5SChris Wilson 
2280a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2281a266c7d5SChris Wilson 		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2282a266c7d5SChris Wilson 
2283a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2284a266c7d5SChris Wilson 			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2285a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2286a266c7d5SChris Wilson 			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2287a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2288a266c7d5SChris Wilson 			hotplug_en |= HDMID_HOTPLUG_INT_EN;
2289084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
2290a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2291084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
2292a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2293a266c7d5SChris Wilson 		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2294a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_INT_EN;
2295a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2296a266c7d5SChris Wilson 		}
2297a266c7d5SChris Wilson 
2298a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2299a266c7d5SChris Wilson 
2300a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2301a266c7d5SChris Wilson 	}
2302a266c7d5SChris Wilson 
2303a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2304a266c7d5SChris Wilson 
2305a266c7d5SChris Wilson 	return 0;
2306a266c7d5SChris Wilson }
2307a266c7d5SChris Wilson 
2308ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2309a266c7d5SChris Wilson {
2310a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2311a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23128291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2313a266c7d5SChris Wilson 	unsigned long irqflags;
231438bde180SChris Wilson 	u32 flip_mask =
231538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
231638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
231738bde180SChris Wilson 	u32 flip[2] = {
231838bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
231938bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
232038bde180SChris Wilson 	};
232138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2322a266c7d5SChris Wilson 
2323a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2324a266c7d5SChris Wilson 
2325a266c7d5SChris Wilson 	iir = I915_READ(IIR);
232638bde180SChris Wilson 	do {
232738bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
23288291ee90SChris Wilson 		bool blc_event = false;
2329a266c7d5SChris Wilson 
2330a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2331a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2332a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2333a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2334a266c7d5SChris Wilson 		 */
2335a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2336a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2337a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2338a266c7d5SChris Wilson 
2339a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2340a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2341a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2342a266c7d5SChris Wilson 
234338bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2344a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2345a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2346a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2347a266c7d5SChris Wilson 							 pipe_name(pipe));
2348a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
234938bde180SChris Wilson 				irq_received = true;
2350a266c7d5SChris Wilson 			}
2351a266c7d5SChris Wilson 		}
2352a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2353a266c7d5SChris Wilson 
2354a266c7d5SChris Wilson 		if (!irq_received)
2355a266c7d5SChris Wilson 			break;
2356a266c7d5SChris Wilson 
2357a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2358a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2359a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2360a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2361a266c7d5SChris Wilson 
2362a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2363a266c7d5SChris Wilson 				  hotplug_status);
2364a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2365a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2366a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2367a266c7d5SChris Wilson 
2368a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
236938bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2370a266c7d5SChris Wilson 		}
2371a266c7d5SChris Wilson 
237238bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2373a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2374a266c7d5SChris Wilson 
2375a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2376a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2377a266c7d5SChris Wilson 
2378a266c7d5SChris Wilson 		for_each_pipe(pipe) {
237938bde180SChris Wilson 			int plane = pipe;
238038bde180SChris Wilson 			if (IS_MOBILE(dev))
238138bde180SChris Wilson 				plane = !plane;
23828291ee90SChris Wilson 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
2383a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
238438bde180SChris Wilson 				if (iir & flip[plane]) {
238538bde180SChris Wilson 					intel_prepare_page_flip(dev, plane);
2386a266c7d5SChris Wilson 					intel_finish_page_flip(dev, pipe);
238738bde180SChris Wilson 					flip_mask &= ~flip[plane];
238838bde180SChris Wilson 				}
2389a266c7d5SChris Wilson 			}
2390a266c7d5SChris Wilson 
2391a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2392a266c7d5SChris Wilson 				blc_event = true;
2393a266c7d5SChris Wilson 		}
2394a266c7d5SChris Wilson 
2395a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2396a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2397a266c7d5SChris Wilson 
2398a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2399a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2400a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2401a266c7d5SChris Wilson 		 * we would never get another interrupt.
2402a266c7d5SChris Wilson 		 *
2403a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2404a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2405a266c7d5SChris Wilson 		 * another one.
2406a266c7d5SChris Wilson 		 *
2407a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2408a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2409a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2410a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2411a266c7d5SChris Wilson 		 * stray interrupts.
2412a266c7d5SChris Wilson 		 */
241338bde180SChris Wilson 		ret = IRQ_HANDLED;
2414a266c7d5SChris Wilson 		iir = new_iir;
241538bde180SChris Wilson 	} while (iir & ~flip_mask);
2416a266c7d5SChris Wilson 
2417d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
24188291ee90SChris Wilson 
2419a266c7d5SChris Wilson 	return ret;
2420a266c7d5SChris Wilson }
2421a266c7d5SChris Wilson 
2422a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2423a266c7d5SChris Wilson {
2424a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2425a266c7d5SChris Wilson 	int pipe;
2426a266c7d5SChris Wilson 
2427a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2428a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2429a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2430a266c7d5SChris Wilson 	}
2431a266c7d5SChris Wilson 
243200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
243355b39755SChris Wilson 	for_each_pipe(pipe) {
243455b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2435a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
243655b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
243755b39755SChris Wilson 	}
2438a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2439a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2440a266c7d5SChris Wilson 
2441a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2442a266c7d5SChris Wilson }
2443a266c7d5SChris Wilson 
2444a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2445a266c7d5SChris Wilson {
2446a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2447a266c7d5SChris Wilson 	int pipe;
2448a266c7d5SChris Wilson 
2449a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2450a266c7d5SChris Wilson 
2451a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2452a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2453a266c7d5SChris Wilson 
2454a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2455a266c7d5SChris Wilson 	for_each_pipe(pipe)
2456a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2457a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2458a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2459a266c7d5SChris Wilson 	POSTING_READ(IER);
2460a266c7d5SChris Wilson }
2461a266c7d5SChris Wilson 
2462a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2463a266c7d5SChris Wilson {
2464a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2465adca4730SChris Wilson 	u32 hotplug_en;
2466bbba0a97SChris Wilson 	u32 enable_mask;
2467a266c7d5SChris Wilson 	u32 error_mask;
2468a266c7d5SChris Wilson 
2469a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2470bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2471adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2472bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2473bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2474bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2475bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2476bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2477bbba0a97SChris Wilson 
2478bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
2479bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2480bbba0a97SChris Wilson 
2481bbba0a97SChris Wilson 	if (IS_G4X(dev))
2482bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2483a266c7d5SChris Wilson 
2484a266c7d5SChris Wilson 	dev_priv->pipestat[0] = 0;
2485a266c7d5SChris Wilson 	dev_priv->pipestat[1] = 0;
2486a266c7d5SChris Wilson 
2487a266c7d5SChris Wilson 	/*
2488a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2489a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2490a266c7d5SChris Wilson 	 */
2491a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2492a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2493a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2494a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2495a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2496a266c7d5SChris Wilson 	} else {
2497a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2498a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2499a266c7d5SChris Wilson 	}
2500a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2501a266c7d5SChris Wilson 
2502a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2503a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2504a266c7d5SChris Wilson 	POSTING_READ(IER);
2505a266c7d5SChris Wilson 
2506adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
2507adca4730SChris Wilson 	hotplug_en = 0;
2508a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2509a266c7d5SChris Wilson 		hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2510a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2511a266c7d5SChris Wilson 		hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2512a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2513a266c7d5SChris Wilson 		hotplug_en |= HDMID_HOTPLUG_INT_EN;
2514084b612eSChris Wilson 	if (IS_G4X(dev)) {
2515084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2516a266c7d5SChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2517084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2518a266c7d5SChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2519084b612eSChris Wilson 	} else {
2520084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2521084b612eSChris Wilson 			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2522084b612eSChris Wilson 		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2523084b612eSChris Wilson 			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2524084b612eSChris Wilson 	}
2525a266c7d5SChris Wilson 	if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2526a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_INT_EN;
2527a266c7d5SChris Wilson 
2528a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2529a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2530a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2531a266c7d5SChris Wilson 		   */
2532a266c7d5SChris Wilson 		if (IS_G4X(dev))
2533a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2534a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2535a266c7d5SChris Wilson 	}
2536a266c7d5SChris Wilson 
2537a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
2538a266c7d5SChris Wilson 
2539a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2540a266c7d5SChris Wilson 
2541a266c7d5SChris Wilson 	intel_opregion_enable_asle(dev);
2542a266c7d5SChris Wilson 
2543a266c7d5SChris Wilson 	return 0;
2544a266c7d5SChris Wilson }
2545a266c7d5SChris Wilson 
2546ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2547a266c7d5SChris Wilson {
2548a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2549a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2550a266c7d5SChris Wilson 	u32 iir, new_iir;
2551a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2552a266c7d5SChris Wilson 	unsigned long irqflags;
2553a266c7d5SChris Wilson 	int irq_received;
2554a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
2555a266c7d5SChris Wilson 
2556a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2557a266c7d5SChris Wilson 
2558a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2559a266c7d5SChris Wilson 
2560a266c7d5SChris Wilson 	for (;;) {
25612c8ba29fSChris Wilson 		bool blc_event = false;
25622c8ba29fSChris Wilson 
2563a266c7d5SChris Wilson 		irq_received = iir != 0;
2564a266c7d5SChris Wilson 
2565a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2566a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2567a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2568a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2569a266c7d5SChris Wilson 		 */
2570a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2571a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2572a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2573a266c7d5SChris Wilson 
2574a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2575a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2576a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2577a266c7d5SChris Wilson 
2578a266c7d5SChris Wilson 			/*
2579a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2580a266c7d5SChris Wilson 			 */
2581a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2582a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2583a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2584a266c7d5SChris Wilson 							 pipe_name(pipe));
2585a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2586a266c7d5SChris Wilson 				irq_received = 1;
2587a266c7d5SChris Wilson 			}
2588a266c7d5SChris Wilson 		}
2589a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2590a266c7d5SChris Wilson 
2591a266c7d5SChris Wilson 		if (!irq_received)
2592a266c7d5SChris Wilson 			break;
2593a266c7d5SChris Wilson 
2594a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2595a266c7d5SChris Wilson 
2596a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2597adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2598a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2599a266c7d5SChris Wilson 
2600a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2601a266c7d5SChris Wilson 				  hotplug_status);
2602a266c7d5SChris Wilson 			if (hotplug_status & dev_priv->hotplug_supported_mask)
2603a266c7d5SChris Wilson 				queue_work(dev_priv->wq,
2604a266c7d5SChris Wilson 					   &dev_priv->hotplug_work);
2605a266c7d5SChris Wilson 
2606a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2607a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2608a266c7d5SChris Wilson 		}
2609a266c7d5SChris Wilson 
2610a266c7d5SChris Wilson 		I915_WRITE(IIR, iir);
2611a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2612a266c7d5SChris Wilson 
2613a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2614a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2615a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2616a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2617a266c7d5SChris Wilson 
26184f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
2619a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 0);
2620a266c7d5SChris Wilson 
26214f7d1e79SChris Wilson 		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
2622a266c7d5SChris Wilson 			intel_prepare_page_flip(dev, 1);
2623a266c7d5SChris Wilson 
2624a266c7d5SChris Wilson 		for_each_pipe(pipe) {
26252c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2626a266c7d5SChris Wilson 			    drm_handle_vblank(dev, pipe)) {
2627a266c7d5SChris Wilson 				i915_pageflip_stall_check(dev, pipe);
2628a266c7d5SChris Wilson 				intel_finish_page_flip(dev, pipe);
2629a266c7d5SChris Wilson 			}
2630a266c7d5SChris Wilson 
2631a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2632a266c7d5SChris Wilson 				blc_event = true;
2633a266c7d5SChris Wilson 		}
2634a266c7d5SChris Wilson 
2635a266c7d5SChris Wilson 
2636a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2637a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2638a266c7d5SChris Wilson 
2639a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2640a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2641a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2642a266c7d5SChris Wilson 		 * we would never get another interrupt.
2643a266c7d5SChris Wilson 		 *
2644a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2645a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2646a266c7d5SChris Wilson 		 * another one.
2647a266c7d5SChris Wilson 		 *
2648a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2649a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2650a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2651a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2652a266c7d5SChris Wilson 		 * stray interrupts.
2653a266c7d5SChris Wilson 		 */
2654a266c7d5SChris Wilson 		iir = new_iir;
2655a266c7d5SChris Wilson 	}
2656a266c7d5SChris Wilson 
2657d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
26582c8ba29fSChris Wilson 
2659a266c7d5SChris Wilson 	return ret;
2660a266c7d5SChris Wilson }
2661a266c7d5SChris Wilson 
2662a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2663a266c7d5SChris Wilson {
2664a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2665a266c7d5SChris Wilson 	int pipe;
2666a266c7d5SChris Wilson 
2667a266c7d5SChris Wilson 	if (!dev_priv)
2668a266c7d5SChris Wilson 		return;
2669a266c7d5SChris Wilson 
2670a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2671a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2672a266c7d5SChris Wilson 
2673a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2674a266c7d5SChris Wilson 	for_each_pipe(pipe)
2675a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2676a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2677a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2678a266c7d5SChris Wilson 
2679a266c7d5SChris Wilson 	for_each_pipe(pipe)
2680a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2681a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2682a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2683a266c7d5SChris Wilson }
2684a266c7d5SChris Wilson 
2685f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
2686f71d4af4SJesse Barnes {
26878b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26888b2e326dSChris Wilson 
26898b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
26908b2e326dSChris Wilson 	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2691c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
2692a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
26938b2e326dSChris Wilson 
269461bac78eSDaniel Vetter 	setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
269561bac78eSDaniel Vetter 		    (unsigned long) dev);
269661bac78eSDaniel Vetter 
2697f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
2698f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
26997d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
2700f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2701f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2702f71d4af4SJesse Barnes 	}
2703f71d4af4SJesse Barnes 
2704c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
2705f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2706c3613de9SKeith Packard 	else
2707c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
2708f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2709f71d4af4SJesse Barnes 
27107e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
27117e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
27127e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
27137e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
27147e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
27157e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
27167e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
27174a06e201SDaniel Vetter 	} else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
2718f71d4af4SJesse Barnes 		/* Share pre & uninstall handlers with ILK/SNB */
2719f71d4af4SJesse Barnes 		dev->driver->irq_handler = ivybridge_irq_handler;
2720f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2722f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ivybridge_enable_vblank;
2724f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ivybridge_disable_vblank;
2725f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
2726f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
2727f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
2728f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
2729f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
2730f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
2731f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
2732f71d4af4SJesse Barnes 	} else {
2733c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
2734c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
2735c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
2736c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
2737c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
2738a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
2739a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
2740a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
2741a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
2742a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
2743c2798b19SChris Wilson 		} else {
2744a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
2745a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
2746a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
2747a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
2748c2798b19SChris Wilson 		}
2749f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
2750f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
2751f71d4af4SJesse Barnes 	}
2752f71d4af4SJesse Barnes }
2753