1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 74e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 827203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 907203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 987203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1077203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1167203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1257203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 129e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 130e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 131e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 132e0a20ad7SShashank Sharma }; 133e0a20ad7SShashank Sharma 134b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1355b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1365b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1375b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1385b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1395b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1405b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 14148ef15d3SJosé Roberto de Souza }; 14248ef15d3SJosé Roberto de Souza 14331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1445f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1455f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1465f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 14797011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 14897011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 14997011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 15097011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 15197011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 15297011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 15352dfdba0SLucas De Marchi }; 15452dfdba0SLucas De Marchi 155229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1565f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1575f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1585f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1595f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 160229f31e2SLucas De Marchi }; 161229f31e2SLucas De Marchi 1620398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1630398993bSVille Syrjälä { 1640398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1650398993bSVille Syrjälä 1660398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1670398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1680398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1690398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1700398993bSVille Syrjälä else 1710398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1720398993bSVille Syrjälä return; 1730398993bSVille Syrjälä } 1740398993bSVille Syrjälä 175da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1760398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1770398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1780398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1790398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1800398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1810398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1820398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1830398993bSVille Syrjälä else 1840398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1850398993bSVille Syrjälä 186229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 187229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 1880398993bSVille Syrjälä return; 1890398993bSVille Syrjälä 190229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 191229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 192229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 193da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1940398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1950398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1960398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1970398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 1980398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 1990398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2000398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2010398993bSVille Syrjälä else 2020398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2030398993bSVille Syrjälä } 2040398993bSVille Syrjälä 205aca9310aSAnshuman Gupta static void 206aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 207aca9310aSAnshuman Gupta { 208aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 209aca9310aSAnshuman Gupta 210aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 211aca9310aSAnshuman Gupta } 212aca9310aSAnshuman Gupta 213cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 21468eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 21568eb49b1SPaulo Zanoni { 21665f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 21765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 21868eb49b1SPaulo Zanoni 21965f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 22068eb49b1SPaulo Zanoni 2215c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22668eb49b1SPaulo Zanoni } 2275c502442SPaulo Zanoni 228cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 22968eb49b1SPaulo Zanoni { 23065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 232a9d356a6SPaulo Zanoni 23365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 23468eb49b1SPaulo Zanoni 23568eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 23665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24068eb49b1SPaulo Zanoni } 24168eb49b1SPaulo Zanoni 242337ba017SPaulo Zanoni /* 243337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 244337ba017SPaulo Zanoni */ 24565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 246b51a2842SVille Syrjälä { 24765f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 248b51a2842SVille Syrjälä 249b51a2842SVille Syrjälä if (val == 0) 250b51a2842SVille Syrjälä return; 251b51a2842SVille Syrjälä 252a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 253a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 254f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 25565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 25765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 259b51a2842SVille Syrjälä } 260337ba017SPaulo Zanoni 26165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 262e9e9848aSVille Syrjälä { 26365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 264e9e9848aSVille Syrjälä 265e9e9848aSVille Syrjälä if (val == 0) 266e9e9848aSVille Syrjälä return; 267e9e9848aSVille Syrjälä 268a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 269a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2709d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 27165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 27365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 275e9e9848aSVille Syrjälä } 276e9e9848aSVille Syrjälä 277cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 27868eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 27968eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 28068eb49b1SPaulo Zanoni i915_reg_t iir) 28168eb49b1SPaulo Zanoni { 28265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 28335079899SPaulo Zanoni 28465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 28565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 28665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 28768eb49b1SPaulo Zanoni } 28835079899SPaulo Zanoni 289cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2902918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 29168eb49b1SPaulo Zanoni { 29265f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 29368eb49b1SPaulo Zanoni 29465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 29565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 29665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 29768eb49b1SPaulo Zanoni } 29868eb49b1SPaulo Zanoni 2990706f17cSEgbert Eich /* For display hotplug interrupt */ 3000706f17cSEgbert Eich static inline void 3010706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 302a9c287c9SJani Nikula u32 mask, 303a9c287c9SJani Nikula u32 bits) 3040706f17cSEgbert Eich { 305a9c287c9SJani Nikula u32 val; 3060706f17cSEgbert Eich 30767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 30848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3090706f17cSEgbert Eich 3100706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 3110706f17cSEgbert Eich val &= ~mask; 3120706f17cSEgbert Eich val |= bits; 3130706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 3140706f17cSEgbert Eich } 3150706f17cSEgbert Eich 3160706f17cSEgbert Eich /** 3170706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3180706f17cSEgbert Eich * @dev_priv: driver private 3190706f17cSEgbert Eich * @mask: bits to update 3200706f17cSEgbert Eich * @bits: bits to enable 3210706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3220706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3230706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3240706f17cSEgbert Eich * function is usually not called from a context where the lock is 3250706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3260706f17cSEgbert Eich * version is also available. 3270706f17cSEgbert Eich */ 3280706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 329a9c287c9SJani Nikula u32 mask, 330a9c287c9SJani Nikula u32 bits) 3310706f17cSEgbert Eich { 3320706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3330706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3340706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3350706f17cSEgbert Eich } 3360706f17cSEgbert Eich 337d9dc34f1SVille Syrjälä /** 338d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 339d9dc34f1SVille Syrjälä * @dev_priv: driver private 340d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 341d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 342d9dc34f1SVille Syrjälä */ 343fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 344a9c287c9SJani Nikula u32 interrupt_mask, 345a9c287c9SJani Nikula u32 enabled_irq_mask) 346036a4a7dSZhenyu Wang { 347a9c287c9SJani Nikula u32 new_val; 348d9dc34f1SVille Syrjälä 34967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 35048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 351d9dc34f1SVille Syrjälä 352d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 353d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 354d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 355d9dc34f1SVille Syrjälä 356e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 357e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 358d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3591ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3603143a2bfSChris Wilson POSTING_READ(DEIMR); 361036a4a7dSZhenyu Wang } 362036a4a7dSZhenyu Wang } 363036a4a7dSZhenyu Wang 3640961021aSBen Widawsky /** 3653a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3663a3b3c7dSVille Syrjälä * @dev_priv: driver private 3673a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3683a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3693a3b3c7dSVille Syrjälä */ 3703a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 371a9c287c9SJani Nikula u32 interrupt_mask, 372a9c287c9SJani Nikula u32 enabled_irq_mask) 3733a3b3c7dSVille Syrjälä { 374a9c287c9SJani Nikula u32 new_val; 375a9c287c9SJani Nikula u32 old_val; 3763a3b3c7dSVille Syrjälä 37767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3783a3b3c7dSVille Syrjälä 37948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3803a3b3c7dSVille Syrjälä 38148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3823a3b3c7dSVille Syrjälä return; 3833a3b3c7dSVille Syrjälä 3843a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3853a3b3c7dSVille Syrjälä 3863a3b3c7dSVille Syrjälä new_val = old_val; 3873a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3883a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3893a3b3c7dSVille Syrjälä 3903a3b3c7dSVille Syrjälä if (new_val != old_val) { 3913a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3923a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3933a3b3c7dSVille Syrjälä } 3943a3b3c7dSVille Syrjälä } 3953a3b3c7dSVille Syrjälä 3963a3b3c7dSVille Syrjälä /** 397013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 398013d3752SVille Syrjälä * @dev_priv: driver private 399013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 400013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 401013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 402013d3752SVille Syrjälä */ 403013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 404013d3752SVille Syrjälä enum pipe pipe, 405a9c287c9SJani Nikula u32 interrupt_mask, 406a9c287c9SJani Nikula u32 enabled_irq_mask) 407013d3752SVille Syrjälä { 408a9c287c9SJani Nikula u32 new_val; 409013d3752SVille Syrjälä 41067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 411013d3752SVille Syrjälä 41248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 413013d3752SVille Syrjälä 41448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 415013d3752SVille Syrjälä return; 416013d3752SVille Syrjälä 417013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 418013d3752SVille Syrjälä new_val &= ~interrupt_mask; 419013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 420013d3752SVille Syrjälä 421013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 422013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 423013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 424013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 425013d3752SVille Syrjälä } 426013d3752SVille Syrjälä } 427013d3752SVille Syrjälä 428013d3752SVille Syrjälä /** 429fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 430fee884edSDaniel Vetter * @dev_priv: driver private 431fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 432fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 433fee884edSDaniel Vetter */ 43447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 435a9c287c9SJani Nikula u32 interrupt_mask, 436a9c287c9SJani Nikula u32 enabled_irq_mask) 437fee884edSDaniel Vetter { 438a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 439fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 440fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 441fee884edSDaniel Vetter 44248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 44315a17aaeSDaniel Vetter 44467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 445fee884edSDaniel Vetter 44648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 447c67a470bSPaulo Zanoni return; 448c67a470bSPaulo Zanoni 449fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 450fee884edSDaniel Vetter POSTING_READ(SDEIMR); 451fee884edSDaniel Vetter } 4528664281bSPaulo Zanoni 4536b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4546b12ca56SVille Syrjälä enum pipe pipe) 4557c463586SKeith Packard { 4566b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45710c59c51SImre Deak u32 enable_mask = status_mask << 16; 45810c59c51SImre Deak 4596b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4606b12ca56SVille Syrjälä 4616b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4626b12ca56SVille Syrjälä goto out; 4636b12ca56SVille Syrjälä 46410c59c51SImre Deak /* 465724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 466724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46710c59c51SImre Deak */ 46848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 46948a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 47010c59c51SImre Deak return 0; 471724a6905SVille Syrjälä /* 472724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 473724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 474724a6905SVille Syrjälä */ 47548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47648a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 477724a6905SVille Syrjälä return 0; 47810c59c51SImre Deak 47910c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 48010c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 48110c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 48210c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 48310c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 48410c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 48510c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 48610c59c51SImre Deak 4876b12ca56SVille Syrjälä out: 48848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 48948a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4906b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4916b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4926b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4936b12ca56SVille Syrjälä 49410c59c51SImre Deak return enable_mask; 49510c59c51SImre Deak } 49610c59c51SImre Deak 4976b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4986b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 499755e9019SImre Deak { 5006b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 501755e9019SImre Deak u32 enable_mask; 502755e9019SImre Deak 50348a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5046b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5056b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5066b12ca56SVille Syrjälä 5076b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 50848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5096b12ca56SVille Syrjälä 5106b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5116b12ca56SVille Syrjälä return; 5126b12ca56SVille Syrjälä 5136b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5146b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5156b12ca56SVille Syrjälä 5166b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5176b12ca56SVille Syrjälä POSTING_READ(reg); 518755e9019SImre Deak } 519755e9019SImre Deak 5206b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5216b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 522755e9019SImre Deak { 5236b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 524755e9019SImre Deak u32 enable_mask; 525755e9019SImre Deak 52648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5276b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5286b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5296b12ca56SVille Syrjälä 5306b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 53148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5326b12ca56SVille Syrjälä 5336b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5346b12ca56SVille Syrjälä return; 5356b12ca56SVille Syrjälä 5366b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5376b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5386b12ca56SVille Syrjälä 5396b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5406b12ca56SVille Syrjälä POSTING_READ(reg); 541755e9019SImre Deak } 542755e9019SImre Deak 543f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 544f3e30485SVille Syrjälä { 545f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 546f3e30485SVille Syrjälä return false; 547f3e30485SVille Syrjälä 548f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 549f3e30485SVille Syrjälä } 550f3e30485SVille Syrjälä 551c0e09200SDave Airlie /** 552f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 55314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 55401c66889SZhao Yakui */ 55591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 55601c66889SZhao Yakui { 557f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 558f49e38ddSJani Nikula return; 559f49e38ddSJani Nikula 56013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 56101c66889SZhao Yakui 562755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 56391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 565755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5661ec14ad3SChris Wilson 56713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 56801c66889SZhao Yakui } 56901c66889SZhao Yakui 570f75f3746SVille Syrjälä /* 571f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 572f75f3746SVille Syrjälä * around the vertical blanking period. 573f75f3746SVille Syrjälä * 574f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 575f75f3746SVille Syrjälä * vblank_start >= 3 576f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 577f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 578f75f3746SVille Syrjälä * vtotal = vblank_start + 3 579f75f3746SVille Syrjälä * 580f75f3746SVille Syrjälä * start of vblank: 581f75f3746SVille Syrjälä * latch double buffered registers 582f75f3746SVille Syrjälä * increment frame counter (ctg+) 583f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 584f75f3746SVille Syrjälä * | 585f75f3746SVille Syrjälä * | frame start: 586f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 587f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 588f75f3746SVille Syrjälä * | | 589f75f3746SVille Syrjälä * | | start of vsync: 590f75f3746SVille Syrjälä * | | generate vsync interrupt 591f75f3746SVille Syrjälä * | | | 592f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 593f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 594f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 595f75f3746SVille Syrjälä * | | <----vs-----> | 596f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 597f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 598f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 599f75f3746SVille Syrjälä * | | | 600f75f3746SVille Syrjälä * last visible pixel first visible pixel 601f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 602f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 603f75f3746SVille Syrjälä * 604f75f3746SVille Syrjälä * x = horizontal active 605f75f3746SVille Syrjälä * _ = horizontal blanking 606f75f3746SVille Syrjälä * hs = horizontal sync 607f75f3746SVille Syrjälä * va = vertical active 608f75f3746SVille Syrjälä * vb = vertical blanking 609f75f3746SVille Syrjälä * vs = vertical sync 610f75f3746SVille Syrjälä * vbs = vblank_start (number) 611f75f3746SVille Syrjälä * 612f75f3746SVille Syrjälä * Summary: 613f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 614f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 615f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 616f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 617f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 618f75f3746SVille Syrjälä */ 619f75f3746SVille Syrjälä 62042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 62142f52ef8SKeith Packard * we use as a pipe index 62242f52ef8SKeith Packard */ 62308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6240a3e67a4SJesse Barnes { 62508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 62608fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62732db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 62808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 629f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6300b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 631694e409dSVille Syrjälä unsigned long irqflags; 632391f75e2SVille Syrjälä 63332db0b65SVille Syrjälä /* 63432db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 63532db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 63632db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63732db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 63832db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 63932db0b65SVille Syrjälä * is still in a working state. However the core vblank code 64032db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 64132db0b65SVille Syrjälä * when we've told it that we don't have a working frame 64232db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 64332db0b65SVille Syrjälä */ 64432db0b65SVille Syrjälä if (!vblank->max_vblank_count) 64532db0b65SVille Syrjälä return 0; 64632db0b65SVille Syrjälä 6470b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6480b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6490b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6500b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6510b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 652391f75e2SVille Syrjälä 6530b2a8e09SVille Syrjälä /* Convert to pixel count */ 6540b2a8e09SVille Syrjälä vbl_start *= htotal; 6550b2a8e09SVille Syrjälä 6560b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6570b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6580b2a8e09SVille Syrjälä 6599db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6609db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6615eddb70bSChris Wilson 662694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 663694e409dSVille Syrjälä 6640a3e67a4SJesse Barnes /* 6650a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6660a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6670a3e67a4SJesse Barnes * register. 6680a3e67a4SJesse Barnes */ 6690a3e67a4SJesse Barnes do { 6708cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6718cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6728cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6730a3e67a4SJesse Barnes } while (high1 != high2); 6740a3e67a4SJesse Barnes 675694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 676694e409dSVille Syrjälä 6775eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 678391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6795eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 680391f75e2SVille Syrjälä 681391f75e2SVille Syrjälä /* 682391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 683391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 684391f75e2SVille Syrjälä * counter against vblank start. 685391f75e2SVille Syrjälä */ 686edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6870a3e67a4SJesse Barnes } 6880a3e67a4SJesse Barnes 68908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6909880b7a5SJesse Barnes { 69108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 69233267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 69308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6949880b7a5SJesse Barnes 69533267703SVandita Kulkarni if (!vblank->max_vblank_count) 69633267703SVandita Kulkarni return 0; 69733267703SVandita Kulkarni 698649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6999880b7a5SJesse Barnes } 7009880b7a5SJesse Barnes 701aec0246fSUma Shankar /* 702aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 703aec0246fSUma Shankar * scanline register will not work to get the scanline, 704aec0246fSUma Shankar * since the timings are driven from the PORT or issues 705aec0246fSUma Shankar * with scanline register updates. 706aec0246fSUma Shankar * This function will use Framestamp and current 707aec0246fSUma Shankar * timestamp registers to calculate the scanline. 708aec0246fSUma Shankar */ 709aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 710aec0246fSUma Shankar { 711aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 712aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 713aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 714aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 715aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 716aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 717aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 718aec0246fSUma Shankar u32 clock = mode->crtc_clock; 719aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 720aec0246fSUma Shankar 721aec0246fSUma Shankar /* 722aec0246fSUma Shankar * To avoid the race condition where we might cross into the 723aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 724aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 725aec0246fSUma Shankar * during the same frame. 726aec0246fSUma Shankar */ 727aec0246fSUma Shankar do { 728aec0246fSUma Shankar /* 729aec0246fSUma Shankar * This field provides read back of the display 730aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 731aec0246fSUma Shankar * is sampled at every start of vertical blank. 732aec0246fSUma Shankar */ 7338cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7348cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 735aec0246fSUma Shankar 736aec0246fSUma Shankar /* 737aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 738aec0246fSUma Shankar * time stamp value. 739aec0246fSUma Shankar */ 7408cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 741aec0246fSUma Shankar 7428cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7438cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 744aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 745aec0246fSUma Shankar 746aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 747aec0246fSUma Shankar clock), 1000 * htotal); 748aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 749aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 750aec0246fSUma Shankar 751aec0246fSUma Shankar return scanline; 752aec0246fSUma Shankar } 753aec0246fSUma Shankar 7548cbda6b2SJani Nikula /* 7558cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7568cbda6b2SJani Nikula * forcewake etc. 7578cbda6b2SJani Nikula */ 758a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 759a225f079SVille Syrjälä { 760a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 761fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7625caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7635caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 764a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 76580715b2fSVille Syrjälä int position, vtotal; 766a225f079SVille Syrjälä 76772259536SVille Syrjälä if (!crtc->active) 76872259536SVille Syrjälä return -1; 76972259536SVille Syrjälä 7705caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7715caa0feaSDaniel Vetter mode = &vblank->hwmode; 7725caa0feaSDaniel Vetter 773af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 774aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 775aec0246fSUma Shankar 77680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 777a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 778a225f079SVille Syrjälä vtotal /= 2; 779a225f079SVille Syrjälä 780cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7818cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 782a225f079SVille Syrjälä else 7838cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 784a225f079SVille Syrjälä 785a225f079SVille Syrjälä /* 78641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 78741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 78841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 78941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 79041b578fbSJesse Barnes * 79141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 79241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 79341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 79441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 79541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 79641b578fbSJesse Barnes */ 79791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 79841b578fbSJesse Barnes int i, temp; 79941b578fbSJesse Barnes 80041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 80141b578fbSJesse Barnes udelay(1); 8028cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 80341b578fbSJesse Barnes if (temp != position) { 80441b578fbSJesse Barnes position = temp; 80541b578fbSJesse Barnes break; 80641b578fbSJesse Barnes } 80741b578fbSJesse Barnes } 80841b578fbSJesse Barnes } 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes /* 81180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 81280715b2fSVille Syrjälä * scanline_offset adjustment. 813a225f079SVille Syrjälä */ 81480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 815a225f079SVille Syrjälä } 816a225f079SVille Syrjälä 8174bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8184bbffbf3SThomas Zimmermann bool in_vblank_irq, 8194bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8203bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8213bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8220af7e4dfSMario Kleiner { 8234bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 824fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8254bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 826e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8273aa18df8SVille Syrjälä int position; 82878e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 829ad3543edSMario Kleiner unsigned long irqflags; 8308a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8318a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 832af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8330af7e4dfSMario Kleiner 83448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 83500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 83600376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8379db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8381bf6ad62SDaniel Vetter return false; 8390af7e4dfSMario Kleiner } 8400af7e4dfSMario Kleiner 841c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 843c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 844c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 845c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8460af7e4dfSMario Kleiner 847d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 848d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 849d31faf65SVille Syrjälä vbl_end /= 2; 850d31faf65SVille Syrjälä vtotal /= 2; 851d31faf65SVille Syrjälä } 852d31faf65SVille Syrjälä 853ad3543edSMario Kleiner /* 854ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 855ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 856ad3543edSMario Kleiner * following code must not block on uncore.lock. 857ad3543edSMario Kleiner */ 858ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 859ad3543edSMario Kleiner 860ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 863ad3543edSMario Kleiner if (stime) 864ad3543edSMario Kleiner *stime = ktime_get(); 865ad3543edSMario Kleiner 8668a920e24SVille Syrjälä if (use_scanline_counter) { 8670af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8680af7e4dfSMario Kleiner * scanout position from Display scan line register. 8690af7e4dfSMario Kleiner */ 870e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8710af7e4dfSMario Kleiner } else { 8720af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8730af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8740af7e4dfSMario Kleiner * scanout position. 8750af7e4dfSMario Kleiner */ 8768cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8770af7e4dfSMario Kleiner 8783aa18df8SVille Syrjälä /* convert to pixel counts */ 8793aa18df8SVille Syrjälä vbl_start *= htotal; 8803aa18df8SVille Syrjälä vbl_end *= htotal; 8813aa18df8SVille Syrjälä vtotal *= htotal; 88278e8fc6bSVille Syrjälä 88378e8fc6bSVille Syrjälä /* 8847e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8857e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8867e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8877e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8887e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8897e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8907e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8917e78f1cbSVille Syrjälä */ 8927e78f1cbSVille Syrjälä if (position >= vtotal) 8937e78f1cbSVille Syrjälä position = vtotal - 1; 8947e78f1cbSVille Syrjälä 8957e78f1cbSVille Syrjälä /* 89678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 89778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 89878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 89978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 90178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 90278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 90378e8fc6bSVille Syrjälä */ 90478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9053aa18df8SVille Syrjälä } 9063aa18df8SVille Syrjälä 907ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 908ad3543edSMario Kleiner if (etime) 909ad3543edSMario Kleiner *etime = ktime_get(); 910ad3543edSMario Kleiner 911ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 912ad3543edSMario Kleiner 913ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 914ad3543edSMario Kleiner 9153aa18df8SVille Syrjälä /* 9163aa18df8SVille Syrjälä * While in vblank, position will be negative 9173aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9183aa18df8SVille Syrjälä * vblank, position will be positive counting 9193aa18df8SVille Syrjälä * up since vbl_end. 9203aa18df8SVille Syrjälä */ 9213aa18df8SVille Syrjälä if (position >= vbl_start) 9223aa18df8SVille Syrjälä position -= vbl_end; 9233aa18df8SVille Syrjälä else 9243aa18df8SVille Syrjälä position += vtotal - vbl_end; 9253aa18df8SVille Syrjälä 9268a920e24SVille Syrjälä if (use_scanline_counter) { 9273aa18df8SVille Syrjälä *vpos = position; 9283aa18df8SVille Syrjälä *hpos = 0; 9293aa18df8SVille Syrjälä } else { 9300af7e4dfSMario Kleiner *vpos = position / htotal; 9310af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9320af7e4dfSMario Kleiner } 9330af7e4dfSMario Kleiner 9341bf6ad62SDaniel Vetter return true; 9350af7e4dfSMario Kleiner } 9360af7e4dfSMario Kleiner 9374bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9384bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9394bbffbf3SThomas Zimmermann { 9404bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9414bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 94248e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9434bbffbf3SThomas Zimmermann } 9444bbffbf3SThomas Zimmermann 945a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 946a225f079SVille Syrjälä { 947fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 948a225f079SVille Syrjälä unsigned long irqflags; 949a225f079SVille Syrjälä int position; 950a225f079SVille Syrjälä 951a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 952a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 953a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 954a225f079SVille Syrjälä 955a225f079SVille Syrjälä return position; 956a225f079SVille Syrjälä } 957a225f079SVille Syrjälä 958e3689190SBen Widawsky /** 95974bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 960e3689190SBen Widawsky * occurred. 961e3689190SBen Widawsky * @work: workqueue struct 962e3689190SBen Widawsky * 963e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 964e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 965e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 966e3689190SBen Widawsky */ 96774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 968e3689190SBen Widawsky { 9692d1013ddSJani Nikula struct drm_i915_private *dev_priv = 970cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 971cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 972e3689190SBen Widawsky u32 error_status, row, bank, subbank; 97335a85ac6SBen Widawsky char *parity_event[6]; 974a9c287c9SJani Nikula u32 misccpctl; 975a9c287c9SJani Nikula u8 slice = 0; 976e3689190SBen Widawsky 977e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 978e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 979e3689190SBen Widawsky * any time we access those registers. 980e3689190SBen Widawsky */ 98191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 982e3689190SBen Widawsky 98335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 98448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 98535a85ac6SBen Widawsky goto out; 98635a85ac6SBen Widawsky 987e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 988e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 989e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 990e3689190SBen Widawsky 99135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 992f0f59a00SVille Syrjälä i915_reg_t reg; 99335a85ac6SBen Widawsky 99435a85ac6SBen Widawsky slice--; 99548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 99648a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 99735a85ac6SBen Widawsky break; 99835a85ac6SBen Widawsky 99935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 100035a85ac6SBen Widawsky 10016fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 100235a85ac6SBen Widawsky 100335a85ac6SBen Widawsky error_status = I915_READ(reg); 1004e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1005e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1006e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1007e3689190SBen Widawsky 100835a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 100935a85ac6SBen Widawsky POSTING_READ(reg); 1010e3689190SBen Widawsky 1011cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1012e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1013e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1014e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 101535a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 101635a85ac6SBen Widawsky parity_event[5] = NULL; 1017e3689190SBen Widawsky 101891c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1019e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1020e3689190SBen Widawsky 102135a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 102235a85ac6SBen Widawsky slice, row, bank, subbank); 1023e3689190SBen Widawsky 102435a85ac6SBen Widawsky kfree(parity_event[4]); 1025e3689190SBen Widawsky kfree(parity_event[3]); 1026e3689190SBen Widawsky kfree(parity_event[2]); 1027e3689190SBen Widawsky kfree(parity_event[1]); 1028e3689190SBen Widawsky } 1029e3689190SBen Widawsky 103035a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 103135a85ac6SBen Widawsky 103235a85ac6SBen Widawsky out: 103348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1034cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1035cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1036cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 103735a85ac6SBen Widawsky 103891c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 103935a85ac6SBen Widawsky } 104035a85ac6SBen Widawsky 1041af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1042121e758eSDhinakaran Pandiyan { 1043af92058fSVille Syrjälä switch (pin) { 1044da51e4baSVille Syrjälä case HPD_PORT_TC1: 10455b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC1); 1046da51e4baSVille Syrjälä case HPD_PORT_TC2: 10475b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC2); 1048da51e4baSVille Syrjälä case HPD_PORT_TC3: 10495b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC3); 1050da51e4baSVille Syrjälä case HPD_PORT_TC4: 10515b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC4); 1052da51e4baSVille Syrjälä case HPD_PORT_TC5: 10535b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC5); 1054da51e4baSVille Syrjälä case HPD_PORT_TC6: 10555b76e860SVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(HPD_PORT_TC6); 105648ef15d3SJosé Roberto de Souza default: 105748ef15d3SJosé Roberto de Souza return false; 105848ef15d3SJosé Roberto de Souza } 105948ef15d3SJosé Roberto de Souza } 106048ef15d3SJosé Roberto de Souza 1061af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106263c88d22SImre Deak { 1063af92058fSVille Syrjälä switch (pin) { 1064af92058fSVille Syrjälä case HPD_PORT_A: 1065195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1066af92058fSVille Syrjälä case HPD_PORT_B: 106763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1068af92058fSVille Syrjälä case HPD_PORT_C: 106963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 107063c88d22SImre Deak default: 107163c88d22SImre Deak return false; 107263c88d22SImre Deak } 107363c88d22SImre Deak } 107463c88d22SImre Deak 1075af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107631604222SAnusha Srivatsa { 1077af92058fSVille Syrjälä switch (pin) { 1078af92058fSVille Syrjälä case HPD_PORT_A: 10795f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_A); 1080af92058fSVille Syrjälä case HPD_PORT_B: 10815f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_B); 10828ef7e340SMatt Roper case HPD_PORT_C: 10835f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_C); 1084229f31e2SLucas De Marchi case HPD_PORT_D: 10855f371a81SVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(HPD_PORT_D); 108631604222SAnusha Srivatsa default: 108731604222SAnusha Srivatsa return false; 108831604222SAnusha Srivatsa } 108931604222SAnusha Srivatsa } 109031604222SAnusha Srivatsa 1091af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109231604222SAnusha Srivatsa { 1093af92058fSVille Syrjälä switch (pin) { 1094da51e4baSVille Syrjälä case HPD_PORT_TC1: 109597011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC1); 1096da51e4baSVille Syrjälä case HPD_PORT_TC2: 109797011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC2); 1098da51e4baSVille Syrjälä case HPD_PORT_TC3: 109997011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC3); 1100da51e4baSVille Syrjälä case HPD_PORT_TC4: 110197011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC4); 1102da51e4baSVille Syrjälä case HPD_PORT_TC5: 110397011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC5); 1104da51e4baSVille Syrjälä case HPD_PORT_TC6: 110597011359SVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(HPD_PORT_TC6); 110652dfdba0SLucas De Marchi default: 110752dfdba0SLucas De Marchi return false; 110852dfdba0SLucas De Marchi } 110952dfdba0SLucas De Marchi } 111052dfdba0SLucas De Marchi 1111af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11126dbf30ceSVille Syrjälä { 1113af92058fSVille Syrjälä switch (pin) { 1114af92058fSVille Syrjälä case HPD_PORT_E: 11156dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11166dbf30ceSVille Syrjälä default: 11176dbf30ceSVille Syrjälä return false; 11186dbf30ceSVille Syrjälä } 11196dbf30ceSVille Syrjälä } 11206dbf30ceSVille Syrjälä 1121af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112274c0b395SVille Syrjälä { 1123af92058fSVille Syrjälä switch (pin) { 1124af92058fSVille Syrjälä case HPD_PORT_A: 112574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1126af92058fSVille Syrjälä case HPD_PORT_B: 112774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1128af92058fSVille Syrjälä case HPD_PORT_C: 112974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1130af92058fSVille Syrjälä case HPD_PORT_D: 113174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 113274c0b395SVille Syrjälä default: 113374c0b395SVille Syrjälä return false; 113474c0b395SVille Syrjälä } 113574c0b395SVille Syrjälä } 113674c0b395SVille Syrjälä 1137af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1138e4ce95aaSVille Syrjälä { 1139af92058fSVille Syrjälä switch (pin) { 1140af92058fSVille Syrjälä case HPD_PORT_A: 1141e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1142e4ce95aaSVille Syrjälä default: 1143e4ce95aaSVille Syrjälä return false; 1144e4ce95aaSVille Syrjälä } 1145e4ce95aaSVille Syrjälä } 1146e4ce95aaSVille Syrjälä 1147af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 114813cf5504SDave Airlie { 1149af92058fSVille Syrjälä switch (pin) { 1150af92058fSVille Syrjälä case HPD_PORT_B: 1151676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1152af92058fSVille Syrjälä case HPD_PORT_C: 1153676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1154af92058fSVille Syrjälä case HPD_PORT_D: 1155676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1156676574dfSJani Nikula default: 1157676574dfSJani Nikula return false; 115813cf5504SDave Airlie } 115913cf5504SDave Airlie } 116013cf5504SDave Airlie 1161af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 116213cf5504SDave Airlie { 1163af92058fSVille Syrjälä switch (pin) { 1164af92058fSVille Syrjälä case HPD_PORT_B: 1165676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1166af92058fSVille Syrjälä case HPD_PORT_C: 1167676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1168af92058fSVille Syrjälä case HPD_PORT_D: 1169676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1170676574dfSJani Nikula default: 1171676574dfSJani Nikula return false; 117213cf5504SDave Airlie } 117313cf5504SDave Airlie } 117413cf5504SDave Airlie 117542db67d6SVille Syrjälä /* 117642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 117742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 117842db67d6SVille Syrjälä * hotplug detection results from several registers. 117942db67d6SVille Syrjälä * 118042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 118142db67d6SVille Syrjälä */ 1182cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1183cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11848c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1185fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1186af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1187676574dfSJani Nikula { 1188e9be2850SVille Syrjälä enum hpd_pin pin; 1189676574dfSJani Nikula 119052dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 119152dfdba0SLucas De Marchi 1192e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1193e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11948c841e57SJani Nikula continue; 11958c841e57SJani Nikula 1196e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1197676574dfSJani Nikula 1198af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1199e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1200676574dfSJani Nikula } 1201676574dfSJani Nikula 120200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 120300376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1204f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1205676574dfSJani Nikula 1206676574dfSJani Nikula } 1207676574dfSJani Nikula 1208a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1209a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1210a0e066b8SVille Syrjälä { 1211a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1212a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1213a0e066b8SVille Syrjälä 1214a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1215a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1216a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1217a0e066b8SVille Syrjälä 1218a0e066b8SVille Syrjälä return enabled_irqs; 1219a0e066b8SVille Syrjälä } 1220a0e066b8SVille Syrjälä 1221a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1222a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1223a0e066b8SVille Syrjälä { 1224a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1225a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1226a0e066b8SVille Syrjälä 1227a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1228a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1229a0e066b8SVille Syrjälä 1230a0e066b8SVille Syrjälä return hotplug_irqs; 1231a0e066b8SVille Syrjälä } 1232a0e066b8SVille Syrjälä 123391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1234515ac2bbSDaniel Vetter { 123528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1236515ac2bbSDaniel Vetter } 1237515ac2bbSDaniel Vetter 123891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1239ce99c256SDaniel Vetter { 12409ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1241ce99c256SDaniel Vetter } 1242ce99c256SDaniel Vetter 12438bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 124491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124591d14251STvrtko Ursulin enum pipe pipe, 1246a9c287c9SJani Nikula u32 crc0, u32 crc1, 1247a9c287c9SJani Nikula u32 crc2, u32 crc3, 1248a9c287c9SJani Nikula u32 crc4) 12498bf1e9f1SShuang He { 12508c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 125100535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12525cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12535cee6c45SVille Syrjälä 12545cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1255b2c88f5bSDamien Lespiau 1256d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12578c6b709dSTomeu Vizoso /* 12588c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12598c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12608c6b709dSTomeu Vizoso * out the buggy result. 12618c6b709dSTomeu Vizoso * 1262163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12638c6b709dSTomeu Vizoso * don't trust that one either. 12648c6b709dSTomeu Vizoso */ 1265033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1266163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12678c6b709dSTomeu Vizoso pipe_crc->skipped++; 12688c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12698c6b709dSTomeu Vizoso return; 12708c6b709dSTomeu Vizoso } 12718c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12726cc42152SMaarten Lankhorst 1273246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1274ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1275246ee524STomeu Vizoso crcs); 12768c6b709dSTomeu Vizoso } 1277277de95eSDaniel Vetter #else 1278277de95eSDaniel Vetter static inline void 127991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128091d14251STvrtko Ursulin enum pipe pipe, 1281a9c287c9SJani Nikula u32 crc0, u32 crc1, 1282a9c287c9SJani Nikula u32 crc2, u32 crc3, 1283a9c287c9SJani Nikula u32 crc4) {} 1284277de95eSDaniel Vetter #endif 1285eba94eb9SDaniel Vetter 12861288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 12871288f9b0SKarthik B S enum pipe pipe) 12881288f9b0SKarthik B S { 12891288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 12901288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 12911288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 12921288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 12931288f9b0SKarthik B S unsigned long irqflags; 12941288f9b0SKarthik B S 12951288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 12961288f9b0SKarthik B S 12971288f9b0SKarthik B S crtc_state->event = NULL; 12981288f9b0SKarthik B S 12991288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13001288f9b0SKarthik B S 13011288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13021288f9b0SKarthik B S } 1303277de95eSDaniel Vetter 130491d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 130591d14251STvrtko Ursulin enum pipe pipe) 13065a69b89fSDaniel Vetter { 130791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13085a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 13095a69b89fSDaniel Vetter 0, 0, 0, 0); 13105a69b89fSDaniel Vetter } 13115a69b89fSDaniel Vetter 131291d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131391d14251STvrtko Ursulin enum pipe pipe) 1314eba94eb9SDaniel Vetter { 131591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1316eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1317eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1318eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1319eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 13208bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1321eba94eb9SDaniel Vetter } 13225b3a856bSDaniel Vetter 132391d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 132491d14251STvrtko Ursulin enum pipe pipe) 13255b3a856bSDaniel Vetter { 1326a9c287c9SJani Nikula u32 res1, res2; 13270b5c5ed0SDaniel Vetter 132891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13290b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 13300b5c5ed0SDaniel Vetter else 13310b5c5ed0SDaniel Vetter res1 = 0; 13320b5c5ed0SDaniel Vetter 133391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13340b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 13350b5c5ed0SDaniel Vetter else 13360b5c5ed0SDaniel Vetter res2 = 0; 13375b3a856bSDaniel Vetter 133891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13390b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 13400b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 13410b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 13420b5c5ed0SDaniel Vetter res1, res2); 13435b3a856bSDaniel Vetter } 13448bf1e9f1SShuang He 134544d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 134644d9241eSVille Syrjälä { 134744d9241eSVille Syrjälä enum pipe pipe; 134844d9241eSVille Syrjälä 134944d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 135044d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 135144d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 135244d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 135344d9241eSVille Syrjälä 135444d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 135544d9241eSVille Syrjälä } 135644d9241eSVille Syrjälä } 135744d9241eSVille Syrjälä 1358eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 135991d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13607e231dbeSJesse Barnes { 1361d048a268SVille Syrjälä enum pipe pipe; 13627e231dbeSJesse Barnes 136358ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13641ca993d2SVille Syrjälä 13651ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13661ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13671ca993d2SVille Syrjälä return; 13681ca993d2SVille Syrjälä } 13691ca993d2SVille Syrjälä 1370055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1371f0f59a00SVille Syrjälä i915_reg_t reg; 13726b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 137391d181ddSImre Deak 1374bbb5eebfSDaniel Vetter /* 1375bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1376bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1377bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1378bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1379bbb5eebfSDaniel Vetter * handle. 1380bbb5eebfSDaniel Vetter */ 13810f239f4cSDaniel Vetter 13820f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13836b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1384bbb5eebfSDaniel Vetter 1385bbb5eebfSDaniel Vetter switch (pipe) { 1386d048a268SVille Syrjälä default: 1387bbb5eebfSDaniel Vetter case PIPE_A: 1388bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1389bbb5eebfSDaniel Vetter break; 1390bbb5eebfSDaniel Vetter case PIPE_B: 1391bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1392bbb5eebfSDaniel Vetter break; 13933278f67fSVille Syrjälä case PIPE_C: 13943278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13953278f67fSVille Syrjälä break; 1396bbb5eebfSDaniel Vetter } 1397bbb5eebfSDaniel Vetter if (iir & iir_bit) 13986b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1399bbb5eebfSDaniel Vetter 14006b12ca56SVille Syrjälä if (!status_mask) 140191d181ddSImre Deak continue; 140291d181ddSImre Deak 140391d181ddSImre Deak reg = PIPESTAT(pipe); 14046b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 14056b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14067e231dbeSJesse Barnes 14077e231dbeSJesse Barnes /* 14087e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1409132c27c9SVille Syrjälä * 1410132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1411132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1412132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1413132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1414132c27c9SVille Syrjälä * an interrupt is still pending. 14157e231dbeSJesse Barnes */ 1416132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1417132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1418132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1419132c27c9SVille Syrjälä } 14207e231dbeSJesse Barnes } 142158ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14222ecb8ca4SVille Syrjälä } 14232ecb8ca4SVille Syrjälä 1424eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1425eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1426eb64343cSVille Syrjälä { 1427eb64343cSVille Syrjälä enum pipe pipe; 1428eb64343cSVille Syrjälä 1429eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1430eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1431aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1432eb64343cSVille Syrjälä 1433eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1434eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1435eb64343cSVille Syrjälä 1436eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1437eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1438eb64343cSVille Syrjälä } 1439eb64343cSVille Syrjälä } 1440eb64343cSVille Syrjälä 1441eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1442eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1443eb64343cSVille Syrjälä { 1444eb64343cSVille Syrjälä bool blc_event = false; 1445eb64343cSVille Syrjälä enum pipe pipe; 1446eb64343cSVille Syrjälä 1447eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1448eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1449aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1450eb64343cSVille Syrjälä 1451eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1452eb64343cSVille Syrjälä blc_event = true; 1453eb64343cSVille Syrjälä 1454eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1455eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1456eb64343cSVille Syrjälä 1457eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1458eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1459eb64343cSVille Syrjälä } 1460eb64343cSVille Syrjälä 1461eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1462eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1463eb64343cSVille Syrjälä } 1464eb64343cSVille Syrjälä 1465eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1466eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1467eb64343cSVille Syrjälä { 1468eb64343cSVille Syrjälä bool blc_event = false; 1469eb64343cSVille Syrjälä enum pipe pipe; 1470eb64343cSVille Syrjälä 1471eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1472eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1473aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1474eb64343cSVille Syrjälä 1475eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1476eb64343cSVille Syrjälä blc_event = true; 1477eb64343cSVille Syrjälä 1478eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1479eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1480eb64343cSVille Syrjälä 1481eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1482eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1483eb64343cSVille Syrjälä } 1484eb64343cSVille Syrjälä 1485eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1486eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1487eb64343cSVille Syrjälä 1488eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1489eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1490eb64343cSVille Syrjälä } 1491eb64343cSVille Syrjälä 149291d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14932ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14942ecb8ca4SVille Syrjälä { 14952ecb8ca4SVille Syrjälä enum pipe pipe; 14967e231dbeSJesse Barnes 1497055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1498fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1499aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15004356d586SDaniel Vetter 15014356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 150291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15032d9d2b0bSVille Syrjälä 15041f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15051f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 150631acc7f5SJesse Barnes } 150731acc7f5SJesse Barnes 1508c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 150991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1510c1874ed7SImre Deak } 1511c1874ed7SImre Deak 15121ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 151316c6c56bSVille Syrjälä { 15140ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15150ba7c51aSVille Syrjälä int i; 151616c6c56bSVille Syrjälä 15170ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15180ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15190ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15200ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15210ba7c51aSVille Syrjälä else 15220ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15230ba7c51aSVille Syrjälä 15240ba7c51aSVille Syrjälä /* 15250ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15260ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15270ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15280ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15290ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15300ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15310ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15320ba7c51aSVille Syrjälä */ 15330ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15340ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 15350ba7c51aSVille Syrjälä 15360ba7c51aSVille Syrjälä if (tmp == 0) 15370ba7c51aSVille Syrjälä return hotplug_status; 15380ba7c51aSVille Syrjälä 15390ba7c51aSVille Syrjälä hotplug_status |= tmp; 15403ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 15410ba7c51aSVille Syrjälä } 15420ba7c51aSVille Syrjälä 154348a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15440ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15450ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 15461ae3c34cSVille Syrjälä 15471ae3c34cSVille Syrjälä return hotplug_status; 15481ae3c34cSVille Syrjälä } 15491ae3c34cSVille Syrjälä 155091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15511ae3c34cSVille Syrjälä u32 hotplug_status) 15521ae3c34cSVille Syrjälä { 15531ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15540398993bSVille Syrjälä u32 hotplug_trigger; 15553ff60f89SOscar Mateo 15560398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15570398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15580398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15590398993bSVille Syrjälä else 15600398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 156116c6c56bSVille Syrjälä 156258f2cf24SVille Syrjälä if (hotplug_trigger) { 1563cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1564cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15650398993bSVille Syrjälä dev_priv->hotplug.hpd, 1566fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 156758f2cf24SVille Syrjälä 156891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 156958f2cf24SVille Syrjälä } 1570369712e8SJani Nikula 15710398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15720398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15730398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 157491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 157558f2cf24SVille Syrjälä } 157616c6c56bSVille Syrjälä 1577c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1578c1874ed7SImre Deak { 1579b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1580c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1581c1874ed7SImre Deak 15822dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15832dd2a883SImre Deak return IRQ_NONE; 15842dd2a883SImre Deak 15851f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15869102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15871f814dacSImre Deak 15881e1cace9SVille Syrjälä do { 15896e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15902ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15911ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1592a5e485a9SVille Syrjälä u32 ier = 0; 15933ff60f89SOscar Mateo 1594c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1595c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15963ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1597c1874ed7SImre Deak 1598c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15991e1cace9SVille Syrjälä break; 1600c1874ed7SImre Deak 1601c1874ed7SImre Deak ret = IRQ_HANDLED; 1602c1874ed7SImre Deak 1603a5e485a9SVille Syrjälä /* 1604a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1605a5e485a9SVille Syrjälä * 1606a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1607a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1608a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1609a5e485a9SVille Syrjälä * 1610a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1611a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1612a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1613a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1614a5e485a9SVille Syrjälä * bits this time around. 1615a5e485a9SVille Syrjälä */ 16164a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1617a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1618a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 16194a0a0202SVille Syrjälä 16204a0a0202SVille Syrjälä if (gt_iir) 16214a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 16224a0a0202SVille Syrjälä if (pm_iir) 16234a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 16244a0a0202SVille Syrjälä 16257ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16261ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16277ce4d1f2SVille Syrjälä 16283ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16293ff60f89SOscar Mateo * signalled in iir */ 1630eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16317ce4d1f2SVille Syrjälä 1632eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1633eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1634eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1635eef57324SJerome Anand 16367ce4d1f2SVille Syrjälä /* 16377ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16387ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16397ce4d1f2SVille Syrjälä */ 16407ce4d1f2SVille Syrjälä if (iir) 16417ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16424a0a0202SVille Syrjälä 1643a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 16444a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16451ae3c34cSVille Syrjälä 164652894874SVille Syrjälä if (gt_iir) 1647cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 164852894874SVille Syrjälä if (pm_iir) 16493e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 165052894874SVille Syrjälä 16511ae3c34cSVille Syrjälä if (hotplug_status) 165291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16532ecb8ca4SVille Syrjälä 165491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16551e1cace9SVille Syrjälä } while (0); 16567e231dbeSJesse Barnes 16579102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16581f814dacSImre Deak 16597e231dbeSJesse Barnes return ret; 16607e231dbeSJesse Barnes } 16617e231dbeSJesse Barnes 166243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 166343f328d7SVille Syrjälä { 1664b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 166543f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 166643f328d7SVille Syrjälä 16672dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16682dd2a883SImre Deak return IRQ_NONE; 16692dd2a883SImre Deak 16701f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16719102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16721f814dacSImre Deak 1673579de73bSChris Wilson do { 16746e814800SVille Syrjälä u32 master_ctl, iir; 16752ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16761ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1677a5e485a9SVille Syrjälä u32 ier = 0; 1678a5e485a9SVille Syrjälä 16798e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16803278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16813278f67fSVille Syrjälä 16823278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16838e5fd599SVille Syrjälä break; 168443f328d7SVille Syrjälä 168527b6c122SOscar Mateo ret = IRQ_HANDLED; 168627b6c122SOscar Mateo 1687a5e485a9SVille Syrjälä /* 1688a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1689a5e485a9SVille Syrjälä * 1690a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1691a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1692a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1693a5e485a9SVille Syrjälä * 1694a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1695a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1696a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1697a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1698a5e485a9SVille Syrjälä * bits this time around. 1699a5e485a9SVille Syrjälä */ 170043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1701a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1702a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 170343f328d7SVille Syrjälä 17046cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 170527b6c122SOscar Mateo 170627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17071ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 170843f328d7SVille Syrjälä 170927b6c122SOscar Mateo /* Call regardless, as some status bits might not be 171027b6c122SOscar Mateo * signalled in iir */ 1711eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 171243f328d7SVille Syrjälä 1713eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1714eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1715eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1716eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1717eef57324SJerome Anand 17187ce4d1f2SVille Syrjälä /* 17197ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17207ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17217ce4d1f2SVille Syrjälä */ 17227ce4d1f2SVille Syrjälä if (iir) 17237ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 17247ce4d1f2SVille Syrjälä 1725a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1726e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17271ae3c34cSVille Syrjälä 17281ae3c34cSVille Syrjälä if (hotplug_status) 172991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17302ecb8ca4SVille Syrjälä 173191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1732579de73bSChris Wilson } while (0); 17333278f67fSVille Syrjälä 17349102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17351f814dacSImre Deak 173643f328d7SVille Syrjälä return ret; 173743f328d7SVille Syrjälä } 173843f328d7SVille Syrjälä 173991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17400398993bSVille Syrjälä u32 hotplug_trigger) 1741776ad806SJesse Barnes { 174242db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1743776ad806SJesse Barnes 17446a39d7c9SJani Nikula /* 17456a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17466a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17476a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17486a39d7c9SJani Nikula * errors. 17496a39d7c9SJani Nikula */ 175013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 17516a39d7c9SJani Nikula if (!hotplug_trigger) { 17526a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17536a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17546a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17556a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17566a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17576a39d7c9SJani Nikula } 17586a39d7c9SJani Nikula 175913cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17606a39d7c9SJani Nikula if (!hotplug_trigger) 17616a39d7c9SJani Nikula return; 176213cf5504SDave Airlie 17630398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17640398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17650398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1766fd63e2a9SImre Deak pch_port_hotplug_long_detect); 176740e56410SVille Syrjälä 176891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1769aaf5ec2eSSonika Jindal } 177091d131d2SDaniel Vetter 177191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 177240e56410SVille Syrjälä { 1773d048a268SVille Syrjälä enum pipe pipe; 177440e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 177540e56410SVille Syrjälä 17760398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 177740e56410SVille Syrjälä 1778cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1779cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1780776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 178100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1782cfc33bf7SVille Syrjälä port_name(port)); 1783cfc33bf7SVille Syrjälä } 1784776ad806SJesse Barnes 1785ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 178691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1787ce99c256SDaniel Vetter 1788776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 178991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1790776ad806SJesse Barnes 1791776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 179200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1793776ad806SJesse Barnes 1794776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 179500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1796776ad806SJesse Barnes 1797776ad806SJesse Barnes if (pch_iir & SDE_POISON) 179800376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1799776ad806SJesse Barnes 1800b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1801055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 180200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18039db4a9c7SJesse Barnes pipe_name(pipe), 18049db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1805b8b65ccdSAnshuman Gupta } 1806776ad806SJesse Barnes 1807776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 180800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1809776ad806SJesse Barnes 1810776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 181100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 181200376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1813776ad806SJesse Barnes 1814776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1815a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18168664281bSPaulo Zanoni 18178664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1818a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18198664281bSPaulo Zanoni } 18208664281bSPaulo Zanoni 182191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18228664281bSPaulo Zanoni { 18238664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 18245a69b89fSDaniel Vetter enum pipe pipe; 18258664281bSPaulo Zanoni 1826de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 182700376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1828de032bf4SPaulo Zanoni 1829055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18301f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18328664281bSPaulo Zanoni 18335a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 183491d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 183591d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18365a69b89fSDaniel Vetter else 183791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18385a69b89fSDaniel Vetter } 18395a69b89fSDaniel Vetter } 18408bf1e9f1SShuang He 18418664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18428664281bSPaulo Zanoni } 18438664281bSPaulo Zanoni 184491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18458664281bSPaulo Zanoni { 18468664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 184745c1cd87SMika Kahola enum pipe pipe; 18488664281bSPaulo Zanoni 1849de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 185000376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1851de032bf4SPaulo Zanoni 185245c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 185345c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 185445c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18558664281bSPaulo Zanoni 18568664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1857776ad806SJesse Barnes } 1858776ad806SJesse Barnes 185991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 186023e81d69SAdam Jackson { 1861d048a268SVille Syrjälä enum pipe pipe; 18626dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1863aaf5ec2eSSonika Jindal 18640398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 186591d131d2SDaniel Vetter 1866cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1867cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 186823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 186900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1870cfc33bf7SVille Syrjälä port_name(port)); 1871cfc33bf7SVille Syrjälä } 187223e81d69SAdam Jackson 187323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 187491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 187523e81d69SAdam Jackson 187623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 187791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 187823e81d69SAdam Jackson 187923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 188000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 188123e81d69SAdam Jackson 188223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 188300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 188423e81d69SAdam Jackson 1885b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1886055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 188700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 188823e81d69SAdam Jackson pipe_name(pipe), 188923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 1890b8b65ccdSAnshuman Gupta } 18918664281bSPaulo Zanoni 18928664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 189391d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 189423e81d69SAdam Jackson } 189523e81d69SAdam Jackson 189658676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 189731604222SAnusha Srivatsa { 189858676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 189931604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 190031604222SAnusha Srivatsa 1901229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) { 1902229f31e2SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_DG1; 1903229f31e2SLucas De Marchi tc_hotplug_trigger = 0; 1904229f31e2SLucas De Marchi } else if (HAS_PCH_TGP(dev_priv)) { 190558676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 190658676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 1907943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1908943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1909943682e3SMatt Roper tc_hotplug_trigger = 0; 191058676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 191153448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 191297011359SVille Syrjälä tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1); 19138ef7e340SMatt Roper } else { 191448a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 191548a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 191648a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1917943682e3SMatt Roper 19188ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 19198ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 19208ef7e340SMatt Roper } 19218ef7e340SMatt Roper 192231604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 192331604222SAnusha Srivatsa u32 dig_hotplug_reg; 192431604222SAnusha Srivatsa 192531604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 192631604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 192731604222SAnusha Srivatsa 192831604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19290398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19300398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 193131604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 193231604222SAnusha Srivatsa } 193331604222SAnusha Srivatsa 193431604222SAnusha Srivatsa if (tc_hotplug_trigger) { 193531604222SAnusha Srivatsa u32 dig_hotplug_reg; 193631604222SAnusha Srivatsa 193731604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 193831604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 193931604222SAnusha Srivatsa 194031604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19410398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19420398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1943da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 194452dfdba0SLucas De Marchi } 194552dfdba0SLucas De Marchi 194652dfdba0SLucas De Marchi if (pin_mask) 194752dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 194852dfdba0SLucas De Marchi 194952dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 195052dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 195152dfdba0SLucas De Marchi } 195252dfdba0SLucas De Marchi 195391d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19546dbf30ceSVille Syrjälä { 19556dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19566dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19576dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19586dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19596dbf30ceSVille Syrjälä 19606dbf30ceSVille Syrjälä if (hotplug_trigger) { 19616dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19626dbf30ceSVille Syrjälä 19636dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19646dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19656dbf30ceSVille Syrjälä 1966cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19670398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19680398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 196974c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19706dbf30ceSVille Syrjälä } 19716dbf30ceSVille Syrjälä 19726dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19736dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19746dbf30ceSVille Syrjälä 19756dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19766dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19776dbf30ceSVille Syrjälä 1978cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19790398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19800398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19816dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19826dbf30ceSVille Syrjälä } 19836dbf30ceSVille Syrjälä 19846dbf30ceSVille Syrjälä if (pin_mask) 198591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19866dbf30ceSVille Syrjälä 19876dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 198891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19896dbf30ceSVille Syrjälä } 19906dbf30ceSVille Syrjälä 199191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19920398993bSVille Syrjälä u32 hotplug_trigger) 1993c008bc6eSPaulo Zanoni { 1994e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1995e4ce95aaSVille Syrjälä 1996e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1997e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1998e4ce95aaSVille Syrjälä 19990398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20000398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20010398993bSVille Syrjälä dev_priv->hotplug.hpd, 2002e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 200340e56410SVille Syrjälä 200491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2005e4ce95aaSVille Syrjälä } 2006c008bc6eSPaulo Zanoni 200791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 200891d14251STvrtko Ursulin u32 de_iir) 200940e56410SVille Syrjälä { 201040e56410SVille Syrjälä enum pipe pipe; 201140e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 201240e56410SVille Syrjälä 201340e56410SVille Syrjälä if (hotplug_trigger) 20140398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 201540e56410SVille Syrjälä 2016c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 201791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2018c008bc6eSPaulo Zanoni 2019c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 202091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2021c008bc6eSPaulo Zanoni 2022c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 202300376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2024c008bc6eSPaulo Zanoni 2025055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2026fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2027aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2028c008bc6eSPaulo Zanoni 202940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20301f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2031c008bc6eSPaulo Zanoni 203240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 203391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2034c008bc6eSPaulo Zanoni } 2035c008bc6eSPaulo Zanoni 2036c008bc6eSPaulo Zanoni /* check event from PCH */ 2037c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2038c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2039c008bc6eSPaulo Zanoni 204091d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 204191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2042c008bc6eSPaulo Zanoni else 204391d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2044c008bc6eSPaulo Zanoni 2045c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2046c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2047c008bc6eSPaulo Zanoni } 2048c008bc6eSPaulo Zanoni 2049cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20503e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2051c008bc6eSPaulo Zanoni } 2052c008bc6eSPaulo Zanoni 205391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 205491d14251STvrtko Ursulin u32 de_iir) 20559719fb98SPaulo Zanoni { 205607d27e20SDamien Lespiau enum pipe pipe; 205723bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 205823bb4cb5SVille Syrjälä 205940e56410SVille Syrjälä if (hotplug_trigger) 20600398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20619719fb98SPaulo Zanoni 20629719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 206391d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20649719fb98SPaulo Zanoni 206554fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 206654fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 206754fd3149SDhinakaran Pandiyan 206854fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 206954fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 207054fd3149SDhinakaran Pandiyan } 2071fc340442SDaniel Vetter 20729719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 207391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20749719fb98SPaulo Zanoni 20759719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 207691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20779719fb98SPaulo Zanoni 2078055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2079fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2080aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20819719fb98SPaulo Zanoni } 20829719fb98SPaulo Zanoni 20839719fb98SPaulo Zanoni /* check event from PCH */ 208491d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20859719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20869719fb98SPaulo Zanoni 208791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20889719fb98SPaulo Zanoni 20899719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20909719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20919719fb98SPaulo Zanoni } 20929719fb98SPaulo Zanoni } 20939719fb98SPaulo Zanoni 209472c90f62SOscar Mateo /* 209572c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209672c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 209772c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 209872c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 209972c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 210072c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 210172c90f62SOscar Mateo */ 21029eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2103b1f14ad0SJesse Barnes { 2104c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2105c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2106f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21070e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2108b1f14ad0SJesse Barnes 2109c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21102dd2a883SImre Deak return IRQ_NONE; 21112dd2a883SImre Deak 21121f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2113c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21141f814dacSImre Deak 2115b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2116c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2117c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21180e43406bSChris Wilson 211944498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 212044498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 212144498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 212244498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 212344498aeaSPaulo Zanoni * due to its back queue). */ 2124c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2125c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2126c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2127ab5c608bSBen Widawsky } 212844498aeaSPaulo Zanoni 212972c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 213072c90f62SOscar Mateo 2131c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21320e43406bSChris Wilson if (gt_iir) { 2133c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2134c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2135c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2136d8fc8a47SPaulo Zanoni else 2137c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2138c48a798aSChris Wilson ret = IRQ_HANDLED; 21390e43406bSChris Wilson } 2140b1f14ad0SJesse Barnes 2141c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21420e43406bSChris Wilson if (de_iir) { 2143c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2144c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2145c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2146f1af8fc1SPaulo Zanoni else 2147c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21480e43406bSChris Wilson ret = IRQ_HANDLED; 2149c48a798aSChris Wilson } 2150c48a798aSChris Wilson 2151c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2152c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2153c48a798aSChris Wilson if (pm_iir) { 2154c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2155c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2156c48a798aSChris Wilson ret = IRQ_HANDLED; 21570e43406bSChris Wilson } 2158f1af8fc1SPaulo Zanoni } 2159b1f14ad0SJesse Barnes 2160c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2161c48a798aSChris Wilson if (sde_ier) 2162c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2163b1f14ad0SJesse Barnes 21641f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2165c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21661f814dacSImre Deak 2167b1f14ad0SJesse Barnes return ret; 2168b1f14ad0SJesse Barnes } 2169b1f14ad0SJesse Barnes 217091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21710398993bSVille Syrjälä u32 hotplug_trigger) 2172d04a492dSShashank Sharma { 2173cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2174d04a492dSShashank Sharma 2175a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2176a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2177d04a492dSShashank Sharma 21780398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21790398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21800398993bSVille Syrjälä dev_priv->hotplug.hpd, 2181cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 218240e56410SVille Syrjälä 218391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2184d04a492dSShashank Sharma } 2185d04a492dSShashank Sharma 2186121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2187121e758eSDhinakaran Pandiyan { 2188121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2189b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2190b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2191121e758eSDhinakaran Pandiyan 2192121e758eSDhinakaran Pandiyan if (trigger_tc) { 2193b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2194b796b971SDhinakaran Pandiyan 2195121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2196121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2197121e758eSDhinakaran Pandiyan 21980398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21990398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22000398993bSVille Syrjälä dev_priv->hotplug.hpd, 2201da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2202121e758eSDhinakaran Pandiyan } 2203b796b971SDhinakaran Pandiyan 2204b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2205b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2206b796b971SDhinakaran Pandiyan 2207b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2208b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2209b796b971SDhinakaran Pandiyan 22100398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22110398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22120398993bSVille Syrjälä dev_priv->hotplug.hpd, 2213da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2214b796b971SDhinakaran Pandiyan } 2215b796b971SDhinakaran Pandiyan 2216b796b971SDhinakaran Pandiyan if (pin_mask) 2217b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2218b796b971SDhinakaran Pandiyan else 221900376ccfSWambui Karuga drm_err(&dev_priv->drm, 222000376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2221121e758eSDhinakaran Pandiyan } 2222121e758eSDhinakaran Pandiyan 22239d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22249d17210fSLucas De Marchi { 222555523360SLucas De Marchi u32 mask; 22269d17210fSLucas De Marchi 222755523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 222855523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 222955523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2230e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2231e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2232e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2233e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2234e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2235e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2236e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2237e5df52dcSMatt Roper 223855523360SLucas De Marchi 223955523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22409d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22419d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22429d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22439d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22449d17210fSLucas De Marchi 224555523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22469d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22479d17210fSLucas De Marchi 224855523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 224955523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22509d17210fSLucas De Marchi 22519d17210fSLucas De Marchi return mask; 22529d17210fSLucas De Marchi } 22539d17210fSLucas De Marchi 22545270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22555270130dSVille Syrjälä { 225699e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 225799e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 225899e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2259d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2260d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22615270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22625270130dSVille Syrjälä else 22635270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22645270130dSVille Syrjälä } 22655270130dSVille Syrjälä 226646c63d24SJosé Roberto de Souza static void 226746c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2268abd58f01SBen Widawsky { 2269e04f7eceSVille Syrjälä bool found = false; 2270e04f7eceSVille Syrjälä 2271e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 227291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2273e04f7eceSVille Syrjälä found = true; 2274e04f7eceSVille Syrjälä } 2275e04f7eceSVille Syrjälä 2276e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22778241cfbeSJosé Roberto de Souza u32 psr_iir; 22788241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22798241cfbeSJosé Roberto de Souza 22808241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22818241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22828241cfbeSJosé Roberto de Souza else 22838241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22848241cfbeSJosé Roberto de Souza 22858241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22868241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22878241cfbeSJosé Roberto de Souza 22888241cfbeSJosé Roberto de Souza if (psr_iir) 22898241cfbeSJosé Roberto de Souza found = true; 229054fd3149SDhinakaran Pandiyan 229154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2292e04f7eceSVille Syrjälä } 2293e04f7eceSVille Syrjälä 2294e04f7eceSVille Syrjälä if (!found) 229500376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2296abd58f01SBen Widawsky } 229746c63d24SJosé Roberto de Souza 229800acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 229900acb329SVandita Kulkarni u32 te_trigger) 230000acb329SVandita Kulkarni { 230100acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 230200acb329SVandita Kulkarni enum transcoder dsi_trans; 230300acb329SVandita Kulkarni enum port port; 230400acb329SVandita Kulkarni u32 val, tmp; 230500acb329SVandita Kulkarni 230600acb329SVandita Kulkarni /* 230700acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 230800acb329SVandita Kulkarni * this is to check if dual link is enabled 230900acb329SVandita Kulkarni */ 231000acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 231100acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 231200acb329SVandita Kulkarni 231300acb329SVandita Kulkarni /* 231400acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 231500acb329SVandita Kulkarni * transcoder registers 231600acb329SVandita Kulkarni */ 231700acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 231800acb329SVandita Kulkarni PORT_A : PORT_B; 231900acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 232000acb329SVandita Kulkarni 232100acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 232200acb329SVandita Kulkarni val = I915_READ(DSI_TRANS_FUNC_CONF(dsi_trans)); 232300acb329SVandita Kulkarni val = val & OP_MODE_MASK; 232400acb329SVandita Kulkarni 232500acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 232600acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 232700acb329SVandita Kulkarni return; 232800acb329SVandita Kulkarni } 232900acb329SVandita Kulkarni 233000acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 233100acb329SVandita Kulkarni val = I915_READ(TRANS_DDI_FUNC_CTL(dsi_trans)); 233200acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 233300acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 233400acb329SVandita Kulkarni pipe = PIPE_A; 233500acb329SVandita Kulkarni break; 233600acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 233700acb329SVandita Kulkarni pipe = PIPE_B; 233800acb329SVandita Kulkarni break; 233900acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 234000acb329SVandita Kulkarni pipe = PIPE_C; 234100acb329SVandita Kulkarni break; 234200acb329SVandita Kulkarni default: 234300acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 234400acb329SVandita Kulkarni return; 234500acb329SVandita Kulkarni } 234600acb329SVandita Kulkarni 234700acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 234800acb329SVandita Kulkarni 234900acb329SVandita Kulkarni /* clear TE in dsi IIR */ 235000acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 235100acb329SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 235200acb329SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 235300acb329SVandita Kulkarni } 235400acb329SVandita Kulkarni 235546c63d24SJosé Roberto de Souza static irqreturn_t 235646c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 235746c63d24SJosé Roberto de Souza { 235846c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 235946c63d24SJosé Roberto de Souza u32 iir; 236046c63d24SJosé Roberto de Souza enum pipe pipe; 236146c63d24SJosé Roberto de Souza 236246c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 236346c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 236446c63d24SJosé Roberto de Souza if (iir) { 236546c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 236646c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 236746c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 236846c63d24SJosé Roberto de Souza } else { 236900376ccfSWambui Karuga drm_err(&dev_priv->drm, 237000376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2371abd58f01SBen Widawsky } 237246c63d24SJosé Roberto de Souza } 2373abd58f01SBen Widawsky 2374121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2375121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2376121e758eSDhinakaran Pandiyan if (iir) { 2377121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2378121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2379121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2380121e758eSDhinakaran Pandiyan } else { 238100376ccfSWambui Karuga drm_err(&dev_priv->drm, 238200376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2383121e758eSDhinakaran Pandiyan } 2384121e758eSDhinakaran Pandiyan } 2385121e758eSDhinakaran Pandiyan 23866d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2387e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2388e32192e1STvrtko Ursulin if (iir) { 2389e32192e1STvrtko Ursulin u32 tmp_mask; 2390d04a492dSShashank Sharma bool found = false; 2391cebd87a0SVille Syrjälä 2392e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23936d766f02SDaniel Vetter ret = IRQ_HANDLED; 239488e04703SJesse Barnes 23959d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 239691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2397d04a492dSShashank Sharma found = true; 2398d04a492dSShashank Sharma } 2399d04a492dSShashank Sharma 2400cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2401e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2402e32192e1STvrtko Ursulin if (tmp_mask) { 24030398993bSVille Syrjälä bxt_hpd_irq_handler(dev_priv, tmp_mask); 2404d04a492dSShashank Sharma found = true; 2405d04a492dSShashank Sharma } 2406e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2407e5abaab3SVille Syrjälä tmp_mask = iir & BDW_DE_PORT_HOTPLUG_MASK; 2408e32192e1STvrtko Ursulin if (tmp_mask) { 24090398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, tmp_mask); 2410e32192e1STvrtko Ursulin found = true; 2411e32192e1STvrtko Ursulin } 2412e32192e1STvrtko Ursulin } 2413d04a492dSShashank Sharma 2414cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 241591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24169e63743eSShashank Sharma found = true; 24179e63743eSShashank Sharma } 24189e63743eSShashank Sharma 241900acb329SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 242000acb329SVandita Kulkarni tmp_mask = iir & (DSI0_TE | DSI1_TE); 242100acb329SVandita Kulkarni if (tmp_mask) { 242200acb329SVandita Kulkarni gen11_dsi_te_interrupt_handler(dev_priv, tmp_mask); 242300acb329SVandita Kulkarni found = true; 242400acb329SVandita Kulkarni } 242500acb329SVandita Kulkarni } 242600acb329SVandita Kulkarni 2427d04a492dSShashank Sharma if (!found) 242800376ccfSWambui Karuga drm_err(&dev_priv->drm, 242900376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 24306d766f02SDaniel Vetter } 243138cc46d7SOscar Mateo else 243200376ccfSWambui Karuga drm_err(&dev_priv->drm, 243300376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 24346d766f02SDaniel Vetter } 24356d766f02SDaniel Vetter 2436055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2437fd3a4024SDaniel Vetter u32 fault_errors; 2438abd58f01SBen Widawsky 2439c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2440c42664ccSDaniel Vetter continue; 2441c42664ccSDaniel Vetter 2442e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2443e32192e1STvrtko Ursulin if (!iir) { 244400376ccfSWambui Karuga drm_err(&dev_priv->drm, 244500376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2446e32192e1STvrtko Ursulin continue; 2447e32192e1STvrtko Ursulin } 2448770de83dSDamien Lespiau 2449e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2450e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2451e32192e1STvrtko Ursulin 2452fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2453aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2454abd58f01SBen Widawsky 24551288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 24561288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 24571288f9b0SKarthik B S 2458e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 245991d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24600fbe7870SDaniel Vetter 2461e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2462e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 246338d83c96SDaniel Vetter 24645270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2465770de83dSDamien Lespiau if (fault_errors) 246600376ccfSWambui Karuga drm_err(&dev_priv->drm, 246700376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 246830100f2bSDaniel Vetter pipe_name(pipe), 2469e32192e1STvrtko Ursulin fault_errors); 2470abd58f01SBen Widawsky } 2471abd58f01SBen Widawsky 247291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2473266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 247492d03a80SDaniel Vetter /* 247592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 247692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 247792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 247892d03a80SDaniel Vetter */ 2479e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2480e32192e1STvrtko Ursulin if (iir) { 2481e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 248292d03a80SDaniel Vetter ret = IRQ_HANDLED; 24836dbf30ceSVille Syrjälä 248458676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 248558676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2486c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 248791d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24886dbf30ceSVille Syrjälä else 248991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24902dfb0b81SJani Nikula } else { 24912dfb0b81SJani Nikula /* 24922dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24932dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24942dfb0b81SJani Nikula */ 249500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 249600376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 24972dfb0b81SJani Nikula } 249892d03a80SDaniel Vetter } 249992d03a80SDaniel Vetter 2500f11a0f46STvrtko Ursulin return ret; 2501f11a0f46STvrtko Ursulin } 2502f11a0f46STvrtko Ursulin 25034376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 25044376b9c9SMika Kuoppala { 25054376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 25064376b9c9SMika Kuoppala 25074376b9c9SMika Kuoppala /* 25084376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 25094376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 25104376b9c9SMika Kuoppala * New indications can and will light up during processing, 25114376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 25124376b9c9SMika Kuoppala */ 25134376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 25144376b9c9SMika Kuoppala } 25154376b9c9SMika Kuoppala 25164376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 25174376b9c9SMika Kuoppala { 25184376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 25194376b9c9SMika Kuoppala } 25204376b9c9SMika Kuoppala 2521f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2522f11a0f46STvrtko Ursulin { 2523b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 252425286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2525f11a0f46STvrtko Ursulin u32 master_ctl; 2526f11a0f46STvrtko Ursulin 2527f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2528f11a0f46STvrtko Ursulin return IRQ_NONE; 2529f11a0f46STvrtko Ursulin 25304376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 25314376b9c9SMika Kuoppala if (!master_ctl) { 25324376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2533f11a0f46STvrtko Ursulin return IRQ_NONE; 25344376b9c9SMika Kuoppala } 2535f11a0f46STvrtko Ursulin 25366cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25376cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2538f0fd96f5SChris Wilson 2539f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2540f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 25419102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 254255ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 25439102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2544f0fd96f5SChris Wilson } 2545f11a0f46STvrtko Ursulin 25464376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2547abd58f01SBen Widawsky 254855ef72f2SChris Wilson return IRQ_HANDLED; 2549abd58f01SBen Widawsky } 2550abd58f01SBen Widawsky 255151951ae7SMika Kuoppala static u32 25529b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2553df0d28c1SDhinakaran Pandiyan { 25549b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 25557a909383SChris Wilson u32 iir; 2556df0d28c1SDhinakaran Pandiyan 2557df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 25587a909383SChris Wilson return 0; 2559df0d28c1SDhinakaran Pandiyan 25607a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 25617a909383SChris Wilson if (likely(iir)) 25627a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 25637a909383SChris Wilson 25647a909383SChris Wilson return iir; 2565df0d28c1SDhinakaran Pandiyan } 2566df0d28c1SDhinakaran Pandiyan 2567df0d28c1SDhinakaran Pandiyan static void 25689b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2569df0d28c1SDhinakaran Pandiyan { 2570df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25719b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2572df0d28c1SDhinakaran Pandiyan } 2573df0d28c1SDhinakaran Pandiyan 257481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 257581067b71SMika Kuoppala { 257681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 257781067b71SMika Kuoppala 257881067b71SMika Kuoppala /* 257981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 258081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 258181067b71SMika Kuoppala * New indications can and will light up during processing, 258281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 258381067b71SMika Kuoppala */ 258481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 258581067b71SMika Kuoppala } 258681067b71SMika Kuoppala 258781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 258881067b71SMika Kuoppala { 258981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 259081067b71SMika Kuoppala } 259181067b71SMika Kuoppala 2592a3265d85SMatt Roper static void 2593a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2594a3265d85SMatt Roper { 2595a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2596a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2597a3265d85SMatt Roper 2598a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2599a3265d85SMatt Roper /* 2600a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2601a3265d85SMatt Roper * for the display related bits. 2602a3265d85SMatt Roper */ 2603a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2604a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2605a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2606a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2607a3265d85SMatt Roper 2608a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2609a3265d85SMatt Roper } 2610a3265d85SMatt Roper 26117be8782aSLucas De Marchi static __always_inline irqreturn_t 26127be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 26137be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 26147be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 261551951ae7SMika Kuoppala { 261625286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 26179b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 261851951ae7SMika Kuoppala u32 master_ctl; 2619df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 262051951ae7SMika Kuoppala 262151951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 262251951ae7SMika Kuoppala return IRQ_NONE; 262351951ae7SMika Kuoppala 26247be8782aSLucas De Marchi master_ctl = intr_disable(regs); 262581067b71SMika Kuoppala if (!master_ctl) { 26267be8782aSLucas De Marchi intr_enable(regs); 262751951ae7SMika Kuoppala return IRQ_NONE; 262881067b71SMika Kuoppala } 262951951ae7SMika Kuoppala 26306cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26319b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 263251951ae7SMika Kuoppala 263351951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2634a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2635a3265d85SMatt Roper gen11_display_irq_handler(i915); 263651951ae7SMika Kuoppala 26379b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2638df0d28c1SDhinakaran Pandiyan 26397be8782aSLucas De Marchi intr_enable(regs); 264051951ae7SMika Kuoppala 26419b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2642df0d28c1SDhinakaran Pandiyan 264351951ae7SMika Kuoppala return IRQ_HANDLED; 264451951ae7SMika Kuoppala } 264551951ae7SMika Kuoppala 26467be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 26477be8782aSLucas De Marchi { 26487be8782aSLucas De Marchi return __gen11_irq_handler(arg, 26497be8782aSLucas De Marchi gen11_master_intr_disable, 26507be8782aSLucas De Marchi gen11_master_intr_enable); 26517be8782aSLucas De Marchi } 26527be8782aSLucas De Marchi 265397b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 265497b492f5SLucas De Marchi { 265597b492f5SLucas De Marchi u32 val; 265697b492f5SLucas De Marchi 265797b492f5SLucas De Marchi /* First disable interrupts */ 265897b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 265997b492f5SLucas De Marchi 266097b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 266197b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 266297b492f5SLucas De Marchi if (unlikely(!val)) 266397b492f5SLucas De Marchi return 0; 266497b492f5SLucas De Marchi 266597b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 266697b492f5SLucas De Marchi 266797b492f5SLucas De Marchi /* 266897b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 266997b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 267097b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 267197b492f5SLucas De Marchi */ 267297b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 267397b492f5SLucas De Marchi if (unlikely(!val)) 267497b492f5SLucas De Marchi return 0; 267597b492f5SLucas De Marchi 267697b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 267797b492f5SLucas De Marchi 267897b492f5SLucas De Marchi return val; 267997b492f5SLucas De Marchi } 268097b492f5SLucas De Marchi 268197b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 268297b492f5SLucas De Marchi { 268397b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 268497b492f5SLucas De Marchi } 268597b492f5SLucas De Marchi 268697b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 268797b492f5SLucas De Marchi { 268897b492f5SLucas De Marchi return __gen11_irq_handler(arg, 268997b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 269097b492f5SLucas De Marchi dg1_master_intr_enable); 269197b492f5SLucas De Marchi } 269297b492f5SLucas De Marchi 269342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 269442f52ef8SKeith Packard * we use as a pipe index 269542f52ef8SKeith Packard */ 269608fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 26970a3e67a4SJesse Barnes { 269808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 269908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2700e9d21d7fSKeith Packard unsigned long irqflags; 270171e0ffa5SJesse Barnes 27021ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 270386e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 270486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 270586e83e35SChris Wilson 270686e83e35SChris Wilson return 0; 270786e83e35SChris Wilson } 270886e83e35SChris Wilson 27097d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2710d938da6bSVille Syrjälä { 271108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2712d938da6bSVille Syrjälä 27137d423af9SVille Syrjälä /* 27147d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 27157d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 27167d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 27177d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 27187d423af9SVille Syrjälä */ 27197d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 27207d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2721d938da6bSVille Syrjälä 272208fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2723d938da6bSVille Syrjälä } 2724d938da6bSVille Syrjälä 272508fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 272686e83e35SChris Wilson { 272708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 272808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 272986e83e35SChris Wilson unsigned long irqflags; 273086e83e35SChris Wilson 273186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27327c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2733755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27341ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27358692d00eSChris Wilson 27360a3e67a4SJesse Barnes return 0; 27370a3e67a4SJesse Barnes } 27380a3e67a4SJesse Barnes 273908fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2740f796cf8fSJesse Barnes { 274108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 274208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2743f796cf8fSJesse Barnes unsigned long irqflags; 2744a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 274586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2746f796cf8fSJesse Barnes 2747f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2748fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2749b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2750b1f14ad0SJesse Barnes 27512e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 27522e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 27532e8bf223SDhinakaran Pandiyan */ 27542e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 275508fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27562e8bf223SDhinakaran Pandiyan 2757b1f14ad0SJesse Barnes return 0; 2758b1f14ad0SJesse Barnes } 2759b1f14ad0SJesse Barnes 27609c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 27619c9e97c4SVandita Kulkarni bool enable) 27629c9e97c4SVandita Kulkarni { 27639c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 27649c9e97c4SVandita Kulkarni enum port port; 27659c9e97c4SVandita Kulkarni u32 tmp; 27669c9e97c4SVandita Kulkarni 27679c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 27689c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 27699c9e97c4SVandita Kulkarni return false; 27709c9e97c4SVandita Kulkarni 27719c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 27729c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 27739c9e97c4SVandita Kulkarni port = PORT_B; 27749c9e97c4SVandita Kulkarni else 27759c9e97c4SVandita Kulkarni port = PORT_A; 27769c9e97c4SVandita Kulkarni 27779c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_MASK_REG(port)); 27789c9e97c4SVandita Kulkarni if (enable) 27799c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 27809c9e97c4SVandita Kulkarni else 27819c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 27829c9e97c4SVandita Kulkarni 27839c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_MASK_REG(port), tmp); 27849c9e97c4SVandita Kulkarni 27859c9e97c4SVandita Kulkarni tmp = I915_READ(DSI_INTR_IDENT_REG(port)); 27869c9e97c4SVandita Kulkarni I915_WRITE(DSI_INTR_IDENT_REG(port), tmp); 27879c9e97c4SVandita Kulkarni 27889c9e97c4SVandita Kulkarni return true; 27899c9e97c4SVandita Kulkarni } 27909c9e97c4SVandita Kulkarni 279108fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2792abd58f01SBen Widawsky { 279308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 27949c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 27959c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2796abd58f01SBen Widawsky unsigned long irqflags; 2797abd58f01SBen Widawsky 27989c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 27999c9e97c4SVandita Kulkarni return 0; 28009c9e97c4SVandita Kulkarni 2801abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2802013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2803abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2804013d3752SVille Syrjälä 28052e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 28062e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 28072e8bf223SDhinakaran Pandiyan */ 28082e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 280908fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28102e8bf223SDhinakaran Pandiyan 2811abd58f01SBen Widawsky return 0; 2812abd58f01SBen Widawsky } 2813abd58f01SBen Widawsky 28141288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 28151288f9b0SKarthik B S { 28161288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28171288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28181288f9b0SKarthik B S unsigned long irqflags; 28191288f9b0SKarthik B S 28201288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28211288f9b0SKarthik B S 28221288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28231288f9b0SKarthik B S 28241288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28251288f9b0SKarthik B S } 28261288f9b0SKarthik B S 282742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 282842f52ef8SKeith Packard * we use as a pipe index 282942f52ef8SKeith Packard */ 283008fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 283186e83e35SChris Wilson { 283208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 283308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 283486e83e35SChris Wilson unsigned long irqflags; 283586e83e35SChris Wilson 283686e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 283786e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 283886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 283986e83e35SChris Wilson } 284086e83e35SChris Wilson 28417d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2842d938da6bSVille Syrjälä { 284308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2844d938da6bSVille Syrjälä 284508fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2846d938da6bSVille Syrjälä 28477d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 28487d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2849d938da6bSVille Syrjälä } 2850d938da6bSVille Syrjälä 285108fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 28520a3e67a4SJesse Barnes { 285308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 285408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2855e9d21d7fSKeith Packard unsigned long irqflags; 28560a3e67a4SJesse Barnes 28571ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28587c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2859755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28601ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28610a3e67a4SJesse Barnes } 28620a3e67a4SJesse Barnes 286308fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2864f796cf8fSJesse Barnes { 286508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 286608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2867f796cf8fSJesse Barnes unsigned long irqflags; 2868a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 286986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2870f796cf8fSJesse Barnes 2871f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2872fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2873b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2874b1f14ad0SJesse Barnes } 2875b1f14ad0SJesse Barnes 287608fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2877abd58f01SBen Widawsky { 287808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28799c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28809c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2881abd58f01SBen Widawsky unsigned long irqflags; 2882abd58f01SBen Widawsky 28839c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 28849c9e97c4SVandita Kulkarni return; 28859c9e97c4SVandita Kulkarni 2886abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2887013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2888abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2889abd58f01SBen Widawsky } 2890abd58f01SBen Widawsky 28911288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 28921288f9b0SKarthik B S { 28931288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28941288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28951288f9b0SKarthik B S unsigned long irqflags; 28961288f9b0SKarthik B S 28971288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28981288f9b0SKarthik B S 28991288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 29001288f9b0SKarthik B S 29011288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 29021288f9b0SKarthik B S } 29031288f9b0SKarthik B S 2904b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 290591738a95SPaulo Zanoni { 2906b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2907b16b2a2fSPaulo Zanoni 29086e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 290991738a95SPaulo Zanoni return; 291091738a95SPaulo Zanoni 2911b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2912105b122eSPaulo Zanoni 29136e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2914105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2915622364b6SPaulo Zanoni } 2916105b122eSPaulo Zanoni 291791738a95SPaulo Zanoni /* 2918622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2919622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2920622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2921622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2922622364b6SPaulo Zanoni * 2923622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 292491738a95SPaulo Zanoni */ 2925b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2926622364b6SPaulo Zanoni { 29276e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2928622364b6SPaulo Zanoni return; 2929622364b6SPaulo Zanoni 293048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 293191738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 293291738a95SPaulo Zanoni POSTING_READ(SDEIER); 293391738a95SPaulo Zanoni } 293491738a95SPaulo Zanoni 293570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 293670591a41SVille Syrjälä { 2937b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2938b16b2a2fSPaulo Zanoni 293971b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2940f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 294171b8b41dSVille Syrjälä else 2942f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 294371b8b41dSVille Syrjälä 2944ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2945f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 294670591a41SVille Syrjälä 294744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 294870591a41SVille Syrjälä 2949b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 29508bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 295170591a41SVille Syrjälä } 295270591a41SVille Syrjälä 29538bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29548bb61306SVille Syrjälä { 2955b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2956b16b2a2fSPaulo Zanoni 29578bb61306SVille Syrjälä u32 pipestat_mask; 29589ab981f2SVille Syrjälä u32 enable_mask; 29598bb61306SVille Syrjälä enum pipe pipe; 29608bb61306SVille Syrjälä 2961842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 29628bb61306SVille Syrjälä 29638bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29648bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29658bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29668bb61306SVille Syrjälä 29679ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29688bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2969ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2970ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2971ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2972ebf5f921SVille Syrjälä 29738bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2974ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2975ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 29766b7eafc1SVille Syrjälä 297748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 29786b7eafc1SVille Syrjälä 29799ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29808bb61306SVille Syrjälä 2981b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 29828bb61306SVille Syrjälä } 29838bb61306SVille Syrjälä 29848bb61306SVille Syrjälä /* drm_dma.h hooks 29858bb61306SVille Syrjälä */ 29869eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 29878bb61306SVille Syrjälä { 2988b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29898bb61306SVille Syrjälä 2990b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2991e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 2992e44adb5dSChris Wilson 2993cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2994f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 29958bb61306SVille Syrjälä 2996fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2997f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2998f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2999fc340442SDaniel Vetter } 3000fc340442SDaniel Vetter 3001cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 30028bb61306SVille Syrjälä 3003b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30048bb61306SVille Syrjälä } 30058bb61306SVille Syrjälä 3006b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 30077e231dbeSJesse Barnes { 300834c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 300934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 301034c7b8a7SVille Syrjälä 3011cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 30127e231dbeSJesse Barnes 3013ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 301570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3016ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30177e231dbeSJesse Barnes } 30187e231dbeSJesse Barnes 3019b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3020abd58f01SBen Widawsky { 3021b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3022d048a268SVille Syrjälä enum pipe pipe; 3023abd58f01SBen Widawsky 302425286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3025abd58f01SBen Widawsky 3026cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 3027abd58f01SBen Widawsky 3028f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3029f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3030e04f7eceSVille Syrjälä 3031055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3032f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3033813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3034b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3035abd58f01SBen Widawsky 3036b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3037b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3038b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3039abd58f01SBen Widawsky 30406e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3041b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3042abd58f01SBen Widawsky } 3043abd58f01SBen Widawsky 3044a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 304551951ae7SMika Kuoppala { 3046b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3047d048a268SVille Syrjälä enum pipe pipe; 3048562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3049562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 305051951ae7SMika Kuoppala 3051f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 305251951ae7SMika Kuoppala 30538241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 30548241cfbeSJosé Roberto de Souza enum transcoder trans; 30558241cfbeSJosé Roberto de Souza 3056562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 30578241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 30588241cfbeSJosé Roberto de Souza 30598241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 30608241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 30618241cfbeSJosé Roberto de Souza continue; 30628241cfbeSJosé Roberto de Souza 30638241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 30648241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 30658241cfbeSJosé Roberto de Souza } 30668241cfbeSJosé Roberto de Souza } else { 3067f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3068f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 30698241cfbeSJosé Roberto de Souza } 307062819dfdSJosé Roberto de Souza 307151951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 307251951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 307351951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3074b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 307551951ae7SMika Kuoppala 3076b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3077b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3078b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 307931604222SAnusha Srivatsa 308029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3081b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 30829b2383a7SMatt Roper 30831e8110a6SMatt Roper /* Wa_14010685332:icl,jsl,ehl,tgl,rkl */ 30841e8110a6SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) { 30859b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30869b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 30879b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30889b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 30899b2383a7SMatt Roper } 309051951ae7SMika Kuoppala } 309151951ae7SMika Kuoppala 3092a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3093a3265d85SMatt Roper { 3094a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3095a3265d85SMatt Roper 309697b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 309797b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 309897b492f5SLucas De Marchi else 3099a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3100a3265d85SMatt Roper 3101a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3102a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3103a3265d85SMatt Roper 3104a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3105a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3106a3265d85SMatt Roper } 3107a3265d85SMatt Roper 31084c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3109001bd2cbSImre Deak u8 pipe_mask) 3110d49bdb0eSPaulo Zanoni { 3111b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3112b16b2a2fSPaulo Zanoni 3113a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 31146831f3e3SVille Syrjälä enum pipe pipe; 3115d49bdb0eSPaulo Zanoni 31161288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 31171288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 31181288f9b0SKarthik B S 311913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 31209dfe2e3aSImre Deak 31219dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31229dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31239dfe2e3aSImre Deak return; 31249dfe2e3aSImre Deak } 31259dfe2e3aSImre Deak 31266831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3127b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 31286831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31296831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31309dfe2e3aSImre Deak 313113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3132d49bdb0eSPaulo Zanoni } 3133d49bdb0eSPaulo Zanoni 3134aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3135001bd2cbSImre Deak u8 pipe_mask) 3136aae8ba84SVille Syrjälä { 3137b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31386831f3e3SVille Syrjälä enum pipe pipe; 31396831f3e3SVille Syrjälä 3140aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31419dfe2e3aSImre Deak 31429dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31439dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31449dfe2e3aSImre Deak return; 31459dfe2e3aSImre Deak } 31469dfe2e3aSImre Deak 31476831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3148b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 31499dfe2e3aSImre Deak 3150aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3151aae8ba84SVille Syrjälä 3152aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3153315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3154aae8ba84SVille Syrjälä } 3155aae8ba84SVille Syrjälä 3156b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 315743f328d7SVille Syrjälä { 3158b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 315943f328d7SVille Syrjälä 316043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 316143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 316243f328d7SVille Syrjälä 3163cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 316443f328d7SVille Syrjälä 3165b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 316643f328d7SVille Syrjälä 3167ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31689918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 316970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3170ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 317143f328d7SVille Syrjälä } 317243f328d7SVille Syrjälä 31731a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31741a56b1a2SImre Deak { 31751a56b1a2SImre Deak u32 hotplug; 31761a56b1a2SImre Deak 31771a56b1a2SImre Deak /* 31781a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31791a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31801a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31811a56b1a2SImre Deak */ 31821a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 31831a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 31841a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31851a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31861a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31871a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31881a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31891a56b1a2SImre Deak /* 31901a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 31911a56b1a2SImre Deak * HPD must be enabled in both north and south. 31921a56b1a2SImre Deak */ 31931a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 31941a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 31951a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31961a56b1a2SImre Deak } 31971a56b1a2SImre Deak 319891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 319982a28bcfSDaniel Vetter { 32001a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 320182a28bcfSDaniel Vetter 32020398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32036d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 320482a28bcfSDaniel Vetter 3205fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 320682a28bcfSDaniel Vetter 32071a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32086dbf30ceSVille Syrjälä } 320926951cafSXiong Zhang 3210815f4ef2SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv, 3211815f4ef2SVille Syrjälä u32 enable_mask) 321231604222SAnusha Srivatsa { 321331604222SAnusha Srivatsa u32 hotplug; 321431604222SAnusha Srivatsa 321531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 3216815f4ef2SVille Syrjälä hotplug |= enable_mask; 321731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 321831604222SAnusha Srivatsa } 3219815f4ef2SVille Syrjälä 3220815f4ef2SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv, 3221815f4ef2SVille Syrjälä u32 enable_mask) 3222815f4ef2SVille Syrjälä { 3223815f4ef2SVille Syrjälä u32 hotplug; 3224815f4ef2SVille Syrjälä 3225815f4ef2SVille Syrjälä hotplug = I915_READ(SHOTPLUG_CTL_TC); 3226815f4ef2SVille Syrjälä hotplug |= enable_mask; 3227815f4ef2SVille Syrjälä I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 32288ef7e340SMatt Roper } 322931604222SAnusha Srivatsa 323040e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 32310398993bSVille Syrjälä u32 ddi_enable_mask, u32 tc_enable_mask) 323231604222SAnusha Srivatsa { 323331604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 323431604222SAnusha Srivatsa 32350398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32366d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 323731604222SAnusha Srivatsa 3238f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 3239f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3240f49108d0SMatt Roper 324131604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 324231604222SAnusha Srivatsa 3243815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ddi_enable_mask); 3244815f4ef2SVille Syrjälä if (tc_enable_mask) 3245815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, tc_enable_mask); 324652dfdba0SLucas De Marchi } 324752dfdba0SLucas De Marchi 324840e98130SLucas De Marchi /* 324940e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 325040e98130SLucas De Marchi * equivalent of SDE. 325140e98130SLucas De Marchi */ 32528ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 32538ef7e340SMatt Roper { 325440e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 325597011359SVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(HPD_PORT_TC1)); 325631604222SAnusha Srivatsa } 325731604222SAnusha Srivatsa 3258943682e3SMatt Roper /* 3259943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3260943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3261943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3262943682e3SMatt Roper */ 3263943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3264943682e3SMatt Roper { 3265943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 32660398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, 0); 3267943682e3SMatt Roper } 3268943682e3SMatt Roper 3269229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3270229f31e2SLucas De Marchi { 3271b18c1eb9SClinton A Taylor u32 val; 3272b18c1eb9SClinton A Taylor 3273b18c1eb9SClinton A Taylor val = I915_READ(SOUTH_CHICKEN1); 3274b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3275b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3276b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3277b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 3278b18c1eb9SClinton A Taylor I915_WRITE(SOUTH_CHICKEN1, val); 3279b18c1eb9SClinton A Taylor 3280229f31e2SLucas De Marchi icp_hpd_irq_setup(dev_priv, 3281229f31e2SLucas De Marchi DG1_DDI_HPD_ENABLE_MASK, 0); 3282229f31e2SLucas De Marchi } 3283229f31e2SLucas De Marchi 3284*52c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3285121e758eSDhinakaran Pandiyan { 3286121e758eSDhinakaran Pandiyan u32 hotplug; 3287121e758eSDhinakaran Pandiyan 3288121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 32895b76e860SVille Syrjälä hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 32905b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 32915b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 32925b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 32935b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 32945b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6); 3295121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3296*52c7f5f1SVille Syrjälä } 3297*52c7f5f1SVille Syrjälä 3298*52c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3299*52c7f5f1SVille Syrjälä { 3300*52c7f5f1SVille Syrjälä u32 hotplug; 3301b796b971SDhinakaran Pandiyan 3302b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 33035b76e860SVille Syrjälä hotplug |= GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33045b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33055b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33065b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33075b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33085b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6); 3309b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3310121e758eSDhinakaran Pandiyan } 3311121e758eSDhinakaran Pandiyan 3312121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3313121e758eSDhinakaran Pandiyan { 3314121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3315121e758eSDhinakaran Pandiyan u32 val; 3316121e758eSDhinakaran Pandiyan 33170398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33186d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3319121e758eSDhinakaran Pandiyan 3320121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3321121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3322587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 3323121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3324121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3325121e758eSDhinakaran Pandiyan 3326*52c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 3327*52c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 332831604222SAnusha Srivatsa 332952dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 33306d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 33310398993bSVille Syrjälä TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK); 333252dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 33336d3144ebSVille Syrjälä icp_hpd_irq_setup(dev_priv, 33340398993bSVille Syrjälä ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK); 3335121e758eSDhinakaran Pandiyan } 3336121e758eSDhinakaran Pandiyan 33372a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33382a57d9ccSImre Deak { 33393b92e263SRodrigo Vivi u32 val, hotplug; 33403b92e263SRodrigo Vivi 33413b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 33423b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 33433b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 33443b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 33453b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 33463b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 33473b92e263SRodrigo Vivi } 33482a57d9ccSImre Deak 33492a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 33502a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 33512a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 33522a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33532a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 33542a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 33552a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 33562a57d9ccSImre Deak 33572a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 33582a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 33592a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 33602a57d9ccSImre Deak } 33612a57d9ccSImre Deak 336291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 33636dbf30ceSVille Syrjälä { 33642a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 33656dbf30ceSVille Syrjälä 3366f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3367f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3368f49108d0SMatt Roper 33690398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33706d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33716dbf30ceSVille Syrjälä 33726dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 33736dbf30ceSVille Syrjälä 33742a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 337526951cafSXiong Zhang } 33767fe0b973SKeith Packard 33771a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 33781a56b1a2SImre Deak { 33791a56b1a2SImre Deak u32 hotplug; 33801a56b1a2SImre Deak 33811a56b1a2SImre Deak /* 33821a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 33831a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 33841a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 33851a56b1a2SImre Deak */ 33861a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 33871a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 33881a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 33891a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 33901a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 33911a56b1a2SImre Deak } 33921a56b1a2SImre Deak 339391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3394e4ce95aaSVille Syrjälä { 33951a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3396e4ce95aaSVille Syrjälä 33970398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33986d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 33993a3b3c7dSVille Syrjälä 34006d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 34013a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34026d3144ebSVille Syrjälä else 34033a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3404e4ce95aaSVille Syrjälä 34051a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3406e4ce95aaSVille Syrjälä 340791d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3408e4ce95aaSVille Syrjälä } 3409e4ce95aaSVille Syrjälä 34102a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 34112a57d9ccSImre Deak u32 enabled_irqs) 3412e0a20ad7SShashank Sharma { 34132a57d9ccSImre Deak u32 hotplug; 3414e0a20ad7SShashank Sharma 3415a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 34162a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 34172a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 34182a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3419d252bf68SShubhangi Shrivastava 342000376ccfSWambui Karuga drm_dbg_kms(&dev_priv->drm, 342100376ccfSWambui Karuga "Invert bit setting: hp_ctl:%x hp_port:%x\n", 3422d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3423d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3424d252bf68SShubhangi Shrivastava 3425d252bf68SShubhangi Shrivastava /* 3426d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3427d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3428d252bf68SShubhangi Shrivastava */ 3429e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)) && 3430d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3431d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3432e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_B)) && 3433d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3434d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3435e5abaab3SVille Syrjälä if ((enabled_irqs & GEN8_DE_PORT_HOTPLUG(HPD_PORT_C)) && 3436d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3437d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3438d252bf68SShubhangi Shrivastava 3439a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3440e0a20ad7SShashank Sharma } 3441e0a20ad7SShashank Sharma 34422a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 34432a57d9ccSImre Deak { 34442a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 34452a57d9ccSImre Deak } 34462a57d9ccSImre Deak 34472a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34482a57d9ccSImre Deak { 34492a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34502a57d9ccSImre Deak 34510398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34526d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 34532a57d9ccSImre Deak 34542a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34552a57d9ccSImre Deak 34562a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 34572a57d9ccSImre Deak } 34582a57d9ccSImre Deak 3459b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3460d46da437SPaulo Zanoni { 346182a28bcfSDaniel Vetter u32 mask; 3462d46da437SPaulo Zanoni 34636e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3464692a04cfSDaniel Vetter return; 3465692a04cfSDaniel Vetter 34666e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 34675c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 34684ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 34695c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 34704ebc6509SDhinakaran Pandiyan else 34714ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 34728664281bSPaulo Zanoni 347365f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3474d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 34752a57d9ccSImre Deak 34762a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 34772a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 34781a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 34792a57d9ccSImre Deak else 34802a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3481d46da437SPaulo Zanoni } 3482d46da437SPaulo Zanoni 34839eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3484036a4a7dSZhenyu Wang { 3485b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 34868e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 34878e76f8dcSPaulo Zanoni 3488b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 34898e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3490842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 34918e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 349223bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 349323bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 34948e76f8dcSPaulo Zanoni } else { 34958e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3496842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3497842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3498c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3499e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3500e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 35018e76f8dcSPaulo Zanoni } 3502036a4a7dSZhenyu Wang 3503fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3504b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3505fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3506fc340442SDaniel Vetter } 3507fc340442SDaniel Vetter 3508c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3509c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3510c6073d4cSVille Syrjälä 35111ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3512036a4a7dSZhenyu Wang 3513b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3514622364b6SPaulo Zanoni 3515a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3516a9922912SVille Syrjälä 3517b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3518b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3519036a4a7dSZhenyu Wang 35201a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 35211a56b1a2SImre Deak 3522b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3523036a4a7dSZhenyu Wang } 3524036a4a7dSZhenyu Wang 3525f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3526f8b79e58SImre Deak { 352767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3528f8b79e58SImre Deak 3529f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3530f8b79e58SImre Deak return; 3531f8b79e58SImre Deak 3532f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3533f8b79e58SImre Deak 3534d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3535d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3536ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3537f8b79e58SImre Deak } 3538d6c69803SVille Syrjälä } 3539f8b79e58SImre Deak 3540f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3541f8b79e58SImre Deak { 354267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3543f8b79e58SImre Deak 3544f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3545f8b79e58SImre Deak return; 3546f8b79e58SImre Deak 3547f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3548f8b79e58SImre Deak 3549950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3550ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3551f8b79e58SImre Deak } 3552f8b79e58SImre Deak 35530e6c9a9eSVille Syrjälä 3554b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 35550e6c9a9eSVille Syrjälä { 3556cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 35577e231dbeSJesse Barnes 3558ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 35599918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3560ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3561ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3562ad22d106SVille Syrjälä 35637e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 356434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 356520afbda2SDaniel Vetter } 356620afbda2SDaniel Vetter 3567abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3568abd58f01SBen Widawsky { 3569b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3570b16b2a2fSPaulo Zanoni 3571869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3572869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3573a9c287c9SJani Nikula u32 de_pipe_enables; 3574054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 35753a3b3c7dSVille Syrjälä u32 de_port_enables; 3576df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3577562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3578562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 35793a3b3c7dSVille Syrjälä enum pipe pipe; 3580770de83dSDamien Lespiau 3581df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3582df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3583df0d28c1SDhinakaran Pandiyan 3584cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 35853a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3586a324fcacSRodrigo Vivi 35879c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 35889c9e97c4SVandita Kulkarni enum port port; 35899c9e97c4SVandita Kulkarni 35909c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 35919c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 35929c9e97c4SVandita Kulkarni } 35939c9e97c4SVandita Kulkarni 3594770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3595770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3596770de83dSDamien Lespiau 35971288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 35981288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 35991288f9b0SKarthik B S 36003a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3601cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3602a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3603a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3604e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 36053a3b3c7dSVille Syrjälä 36068241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 36078241cfbeSJosé Roberto de Souza enum transcoder trans; 36088241cfbeSJosé Roberto de Souza 3609562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 36108241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 36118241cfbeSJosé Roberto de Souza 36128241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 36138241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 36148241cfbeSJosé Roberto de Souza continue; 36158241cfbeSJosé Roberto de Souza 36168241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 36178241cfbeSJosé Roberto de Souza } 36188241cfbeSJosé Roberto de Souza } else { 3619b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 36208241cfbeSJosé Roberto de Souza } 3621e04f7eceSVille Syrjälä 36220a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 36230a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3624abd58f01SBen Widawsky 3625f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3626813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3627b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3628813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 362935079899SPaulo Zanoni de_pipe_enables); 36300a195c02SMika Kahola } 3631abd58f01SBen Widawsky 3632b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3633b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 36342a57d9ccSImre Deak 3635121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3636121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3637b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3638b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3639121e758eSDhinakaran Pandiyan 3640b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3641b16b2a2fSPaulo Zanoni de_hpd_enables); 3642*52c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 3643*52c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 3644121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 36452a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3646121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 36471a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3648abd58f01SBen Widawsky } 3649121e758eSDhinakaran Pandiyan } 3650abd58f01SBen Widawsky 3651b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3652abd58f01SBen Widawsky { 36536e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3654b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3655622364b6SPaulo Zanoni 3656cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3657abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3658abd58f01SBen Widawsky 36596e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3660b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3661abd58f01SBen Widawsky 366225286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3663abd58f01SBen Widawsky } 3664abd58f01SBen Widawsky 3665b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 366631604222SAnusha Srivatsa { 366731604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 366831604222SAnusha Srivatsa 366948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 367031604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 367131604222SAnusha Srivatsa POSTING_READ(SDEIER); 367231604222SAnusha Srivatsa 367365f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 367431604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 367531604222SAnusha Srivatsa 3676229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 3677229f31e2SLucas De Marchi icp_ddi_hpd_detection_setup(dev_priv, DG1_DDI_HPD_ENABLE_MASK); 3678229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv)) { 3679815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3680815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, TGP_TC_HPD_ENABLE_MASK); 3681815f4ef2SVille Syrjälä } else if (HAS_PCH_JSP(dev_priv)) { 3682815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK); 3683815f4ef2SVille Syrjälä } else if (HAS_PCH_MCC(dev_priv)) { 3684815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 368597011359SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE(HPD_PORT_TC1)); 3686815f4ef2SVille Syrjälä } else { 3687815f4ef2SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK); 3688815f4ef2SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv, ICP_TC_HPD_ENABLE_MASK); 3689815f4ef2SVille Syrjälä } 369031604222SAnusha Srivatsa } 369131604222SAnusha Srivatsa 3692b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 369351951ae7SMika Kuoppala { 3694b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3695df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 369651951ae7SMika Kuoppala 369729b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3698b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 369931604222SAnusha Srivatsa 37009b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 370151951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 370251951ae7SMika Kuoppala 3703b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3704df0d28c1SDhinakaran Pandiyan 370551951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 370651951ae7SMika Kuoppala 370797b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 370897b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 370997b492f5SLucas De Marchi POSTING_READ(DG1_MSTR_UNIT_INTR); 371097b492f5SLucas De Marchi } else { 37119b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3712c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 371351951ae7SMika Kuoppala } 371497b492f5SLucas De Marchi } 371551951ae7SMika Kuoppala 3716b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 371743f328d7SVille Syrjälä { 3718cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 371943f328d7SVille Syrjälä 3720ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37219918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3722ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3723ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3724ad22d106SVille Syrjälä 3725e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 372643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 372743f328d7SVille Syrjälä } 372843f328d7SVille Syrjälä 3729b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3730c2798b19SChris Wilson { 3731b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3732c2798b19SChris Wilson 373344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 373444d9241eSVille Syrjälä 3735b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3736e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3737c2798b19SChris Wilson } 3738c2798b19SChris Wilson 3739b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3740c2798b19SChris Wilson { 3741b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3742e9e9848aSVille Syrjälä u16 enable_mask; 3743c2798b19SChris Wilson 37444f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 37454f5fd91fSTvrtko Ursulin EMR, 37464f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3747045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3748c2798b19SChris Wilson 3749c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3750c2798b19SChris Wilson dev_priv->irq_mask = 3751c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 375216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 375316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3754c2798b19SChris Wilson 3755e9e9848aSVille Syrjälä enable_mask = 3756c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3757c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 375816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3759e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3760e9e9848aSVille Syrjälä 3761b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3762c2798b19SChris Wilson 3763379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3764379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3765d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3766755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3767755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3768d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3769c2798b19SChris Wilson } 3770c2798b19SChris Wilson 37714f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 377278c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 377378c357ddSVille Syrjälä { 37744f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 377578c357ddSVille Syrjälä u16 emr; 377678c357ddSVille Syrjälä 37774f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 377878c357ddSVille Syrjälä 377978c357ddSVille Syrjälä if (*eir) 37804f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 378178c357ddSVille Syrjälä 37824f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 378378c357ddSVille Syrjälä if (*eir_stuck == 0) 378478c357ddSVille Syrjälä return; 378578c357ddSVille Syrjälä 378678c357ddSVille Syrjälä /* 378778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 378878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 378978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 379078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 379178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 379278c357ddSVille Syrjälä * cleared except by handling the underlying error 379378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 379478c357ddSVille Syrjälä * remains set. 379578c357ddSVille Syrjälä */ 37964f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 37974f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 37984f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 379978c357ddSVille Syrjälä } 380078c357ddSVille Syrjälä 380178c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 380278c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 380378c357ddSVille Syrjälä { 380478c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 380578c357ddSVille Syrjälä 380678c357ddSVille Syrjälä if (eir_stuck) 380700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 380800376ccfSWambui Karuga eir_stuck); 380978c357ddSVille Syrjälä } 381078c357ddSVille Syrjälä 381178c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 381278c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 381378c357ddSVille Syrjälä { 381478c357ddSVille Syrjälä u32 emr; 381578c357ddSVille Syrjälä 381678c357ddSVille Syrjälä *eir = I915_READ(EIR); 381778c357ddSVille Syrjälä 381878c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 381978c357ddSVille Syrjälä 382078c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 382178c357ddSVille Syrjälä if (*eir_stuck == 0) 382278c357ddSVille Syrjälä return; 382378c357ddSVille Syrjälä 382478c357ddSVille Syrjälä /* 382578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 382678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 382778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 382878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 382978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 383078c357ddSVille Syrjälä * cleared except by handling the underlying error 383178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 383278c357ddSVille Syrjälä * remains set. 383378c357ddSVille Syrjälä */ 383478c357ddSVille Syrjälä emr = I915_READ(EMR); 383578c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 383678c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 383778c357ddSVille Syrjälä } 383878c357ddSVille Syrjälä 383978c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 384078c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 384178c357ddSVille Syrjälä { 384278c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 384378c357ddSVille Syrjälä 384478c357ddSVille Syrjälä if (eir_stuck) 384500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 384600376ccfSWambui Karuga eir_stuck); 384778c357ddSVille Syrjälä } 384878c357ddSVille Syrjälä 3849ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3850c2798b19SChris Wilson { 3851b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3852af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3853c2798b19SChris Wilson 38542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38552dd2a883SImre Deak return IRQ_NONE; 38562dd2a883SImre Deak 38571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38589102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38591f814dacSImre Deak 3860af722d28SVille Syrjälä do { 3861af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 386278c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3863af722d28SVille Syrjälä u16 iir; 3864af722d28SVille Syrjälä 38654f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3866c2798b19SChris Wilson if (iir == 0) 3867af722d28SVille Syrjälä break; 3868c2798b19SChris Wilson 3869af722d28SVille Syrjälä ret = IRQ_HANDLED; 3870c2798b19SChris Wilson 3871eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3872eb64343cSVille Syrjälä * signalled in iir */ 3873eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3874c2798b19SChris Wilson 387578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 387678c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 387778c357ddSVille Syrjälä 38784f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3879c2798b19SChris Wilson 3880c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 388173c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3882c2798b19SChris Wilson 388378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388478c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3885af722d28SVille Syrjälä 3886eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3887af722d28SVille Syrjälä } while (0); 3888c2798b19SChris Wilson 38899102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38901f814dacSImre Deak 38911f814dacSImre Deak return ret; 3892c2798b19SChris Wilson } 3893c2798b19SChris Wilson 3894b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3895a266c7d5SChris Wilson { 3896b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3897a266c7d5SChris Wilson 389856b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 38990706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3900a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3901a266c7d5SChris Wilson } 3902a266c7d5SChris Wilson 390344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 390444d9241eSVille Syrjälä 3905b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3906e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3907a266c7d5SChris Wilson } 3908a266c7d5SChris Wilson 3909b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3910a266c7d5SChris Wilson { 3911b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 391238bde180SChris Wilson u32 enable_mask; 3913a266c7d5SChris Wilson 3914045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3915045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 391638bde180SChris Wilson 391738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 391838bde180SChris Wilson dev_priv->irq_mask = 391938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 392038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 392116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 392216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 392338bde180SChris Wilson 392438bde180SChris Wilson enable_mask = 392538bde180SChris Wilson I915_ASLE_INTERRUPT | 392638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 392738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 392816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 392938bde180SChris Wilson I915_USER_INTERRUPT; 393038bde180SChris Wilson 393156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3932a266c7d5SChris Wilson /* Enable in IER... */ 3933a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3934a266c7d5SChris Wilson /* and unmask in IMR */ 3935a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3936a266c7d5SChris Wilson } 3937a266c7d5SChris Wilson 3938b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3939a266c7d5SChris Wilson 3940379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3941379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3942d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3943755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3944755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3945d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3946379ef82dSDaniel Vetter 3947c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 394820afbda2SDaniel Vetter } 394920afbda2SDaniel Vetter 3950ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3951a266c7d5SChris Wilson { 3952b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3953af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3954a266c7d5SChris Wilson 39552dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39562dd2a883SImre Deak return IRQ_NONE; 39572dd2a883SImre Deak 39581f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39599102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39601f814dacSImre Deak 396138bde180SChris Wilson do { 3962eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 396378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3964af722d28SVille Syrjälä u32 hotplug_status = 0; 3965af722d28SVille Syrjälä u32 iir; 3966a266c7d5SChris Wilson 39679d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3968af722d28SVille Syrjälä if (iir == 0) 3969af722d28SVille Syrjälä break; 3970af722d28SVille Syrjälä 3971af722d28SVille Syrjälä ret = IRQ_HANDLED; 3972af722d28SVille Syrjälä 3973af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3974af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3975af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3976a266c7d5SChris Wilson 3977eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3978eb64343cSVille Syrjälä * signalled in iir */ 3979eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3980a266c7d5SChris Wilson 398178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 398278c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 398378c357ddSVille Syrjälä 39849d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3985a266c7d5SChris Wilson 3986a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 398773c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3988a266c7d5SChris Wilson 398978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 399078c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3991a266c7d5SChris Wilson 3992af722d28SVille Syrjälä if (hotplug_status) 3993af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3994af722d28SVille Syrjälä 3995af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3996af722d28SVille Syrjälä } while (0); 3997a266c7d5SChris Wilson 39989102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39991f814dacSImre Deak 4000a266c7d5SChris Wilson return ret; 4001a266c7d5SChris Wilson } 4002a266c7d5SChris Wilson 4003b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4004a266c7d5SChris Wilson { 4005b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4006a266c7d5SChris Wilson 40070706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4008a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4009a266c7d5SChris Wilson 401044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 401144d9241eSVille Syrjälä 4012b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4013e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4014a266c7d5SChris Wilson } 4015a266c7d5SChris Wilson 4016b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4017a266c7d5SChris Wilson { 4018b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4019bbba0a97SChris Wilson u32 enable_mask; 4020a266c7d5SChris Wilson u32 error_mask; 4021a266c7d5SChris Wilson 4022045cebd2SVille Syrjälä /* 4023045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4024045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4025045cebd2SVille Syrjälä */ 4026045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4027045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4028045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4029045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4030045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4031045cebd2SVille Syrjälä } else { 4032045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4033045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4034045cebd2SVille Syrjälä } 4035045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4036045cebd2SVille Syrjälä 4037a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4038c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4039c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4040adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4041bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4042bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 404378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4044bbba0a97SChris Wilson 4045c30bb1fdSVille Syrjälä enable_mask = 4046c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4047c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4048c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4049c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 405078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4051c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4052bbba0a97SChris Wilson 405391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4054bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4055a266c7d5SChris Wilson 4056b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4057c30bb1fdSVille Syrjälä 4058b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4059b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4060d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4061755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4062755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4063755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4064d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4065a266c7d5SChris Wilson 406691d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 406720afbda2SDaniel Vetter } 406820afbda2SDaniel Vetter 406991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 407020afbda2SDaniel Vetter { 407120afbda2SDaniel Vetter u32 hotplug_en; 407220afbda2SDaniel Vetter 407367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4074b5ea2d56SDaniel Vetter 4075adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4076e5868a31SEgbert Eich /* enable bits are the same for all generations */ 407791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4078a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4079a266c7d5SChris Wilson to generate a spurious hotplug event about three 4080a266c7d5SChris Wilson seconds later. So just do it once. 4081a266c7d5SChris Wilson */ 408291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4083a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4084a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4085a266c7d5SChris Wilson 4086a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 40870706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4088f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4089f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4090f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 40910706f17cSEgbert Eich hotplug_en); 4092a266c7d5SChris Wilson } 4093a266c7d5SChris Wilson 4094ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4095a266c7d5SChris Wilson { 4096b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4097af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4098a266c7d5SChris Wilson 40992dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41002dd2a883SImre Deak return IRQ_NONE; 41012dd2a883SImre Deak 41021f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41039102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41041f814dacSImre Deak 4105af722d28SVille Syrjälä do { 4106eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 410778c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4108af722d28SVille Syrjälä u32 hotplug_status = 0; 4109af722d28SVille Syrjälä u32 iir; 41102c8ba29fSChris Wilson 41119d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 4112af722d28SVille Syrjälä if (iir == 0) 4113af722d28SVille Syrjälä break; 4114af722d28SVille Syrjälä 4115af722d28SVille Syrjälä ret = IRQ_HANDLED; 4116af722d28SVille Syrjälä 4117af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4118af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4119a266c7d5SChris Wilson 4120eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4121eb64343cSVille Syrjälä * signalled in iir */ 4122eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4123a266c7d5SChris Wilson 412478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 412578c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 412678c357ddSVille Syrjälä 41279d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 4128a266c7d5SChris Wilson 4129a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 413073c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4131af722d28SVille Syrjälä 4132a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 413373c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4134a266c7d5SChris Wilson 413578c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 413678c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4137515ac2bbSDaniel Vetter 4138af722d28SVille Syrjälä if (hotplug_status) 4139af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4140af722d28SVille Syrjälä 4141af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4142af722d28SVille Syrjälä } while (0); 4143a266c7d5SChris Wilson 41449102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41451f814dacSImre Deak 4146a266c7d5SChris Wilson return ret; 4147a266c7d5SChris Wilson } 4148a266c7d5SChris Wilson 4149fca52a55SDaniel Vetter /** 4150fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4151fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4152fca52a55SDaniel Vetter * 4153fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4154fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4155fca52a55SDaniel Vetter */ 4156b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4157f71d4af4SJesse Barnes { 415891c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4159cefcff8fSJoonas Lahtinen int i; 41608b2e326dSChris Wilson 41610398993bSVille Syrjälä intel_hpd_init_pins(dev_priv); 41620398993bSVille Syrjälä 416377913b39SJani Nikula intel_hpd_init_work(dev_priv); 416477913b39SJani Nikula 416574bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4166cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4167cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 41688b2e326dSChris Wilson 4169633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4170702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 41712239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 417226705e20SSagar Arun Kamble 417321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 417421da2700SVille Syrjälä 4175262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4176262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4177262fd485SChris Wilson * special care to avoid writing any of the display block registers 4178262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4179262fd485SChris Wilson * in this case to the runtime pm. 4180262fd485SChris Wilson */ 4181262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4182262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4183262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4184262fd485SChris Wilson 4185317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 41869a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 41879a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 41889a64c650SLyude Paul * sideband messaging with MST. 41899a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 41909a64c650SLyude Paul * short pulses, as seen on some G4x systems. 41919a64c650SLyude Paul */ 41929a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4193317eaa95SLyude 4194b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4195b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 419643f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4197b318b824SVille Syrjälä } else { 4198229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4199229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 4200229f31e2SLucas De Marchi else if (HAS_PCH_JSP(dev_priv)) 4201943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 4202943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 42038ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 42048ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4205121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4206b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4207e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4208c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 42096dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 42106dbf30ceSVille Syrjälä else 42113a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4212f71d4af4SJesse Barnes } 4213f71d4af4SJesse Barnes } 421420afbda2SDaniel Vetter 4215fca52a55SDaniel Vetter /** 4216cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4217cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4218cefcff8fSJoonas Lahtinen * 4219cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4220cefcff8fSJoonas Lahtinen */ 4221cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4222cefcff8fSJoonas Lahtinen { 4223cefcff8fSJoonas Lahtinen int i; 4224cefcff8fSJoonas Lahtinen 4225cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4226cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4227cefcff8fSJoonas Lahtinen } 4228cefcff8fSJoonas Lahtinen 4229b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4230b318b824SVille Syrjälä { 4231b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4232b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4233b318b824SVille Syrjälä return cherryview_irq_handler; 4234b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4235b318b824SVille Syrjälä return valleyview_irq_handler; 4236b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4237b318b824SVille Syrjälä return i965_irq_handler; 4238b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4239b318b824SVille Syrjälä return i915_irq_handler; 4240b318b824SVille Syrjälä else 4241b318b824SVille Syrjälä return i8xx_irq_handler; 4242b318b824SVille Syrjälä } else { 424397b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 424497b492f5SLucas De Marchi return dg1_irq_handler; 4245b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4246b318b824SVille Syrjälä return gen11_irq_handler; 4247b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4248b318b824SVille Syrjälä return gen8_irq_handler; 4249b318b824SVille Syrjälä else 42509eae5e27SLucas De Marchi return ilk_irq_handler; 4251b318b824SVille Syrjälä } 4252b318b824SVille Syrjälä } 4253b318b824SVille Syrjälä 4254b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4255b318b824SVille Syrjälä { 4256b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4257b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4258b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4259b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4260b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4261b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4262b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4263b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4264b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4265b318b824SVille Syrjälä else 4266b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4267b318b824SVille Syrjälä } else { 4268b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4269b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4270b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4271b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4272b318b824SVille Syrjälä else 42739eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4274b318b824SVille Syrjälä } 4275b318b824SVille Syrjälä } 4276b318b824SVille Syrjälä 4277b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4278b318b824SVille Syrjälä { 4279b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4280b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4281b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4282b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4283b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4284b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4285b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4286b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4287b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4288b318b824SVille Syrjälä else 4289b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4290b318b824SVille Syrjälä } else { 4291b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4292b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4293b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4294b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4295b318b824SVille Syrjälä else 42969eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4297b318b824SVille Syrjälä } 4298b318b824SVille Syrjälä } 4299b318b824SVille Syrjälä 4300cefcff8fSJoonas Lahtinen /** 4301fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4302fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4303fca52a55SDaniel Vetter * 4304fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4305fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4306fca52a55SDaniel Vetter * 4307fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4308fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4309fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4310fca52a55SDaniel Vetter */ 43112aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43122aeb7d3aSDaniel Vetter { 4313b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4314b318b824SVille Syrjälä int ret; 4315b318b824SVille Syrjälä 43162aeb7d3aSDaniel Vetter /* 43172aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43182aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43192aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43202aeb7d3aSDaniel Vetter */ 4321ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 43222aeb7d3aSDaniel Vetter 4323b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4324b318b824SVille Syrjälä 4325b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4326b318b824SVille Syrjälä 4327b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4328b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4329b318b824SVille Syrjälä if (ret < 0) { 4330b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4331b318b824SVille Syrjälä return ret; 4332b318b824SVille Syrjälä } 4333b318b824SVille Syrjälä 4334b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4335b318b824SVille Syrjälä 4336b318b824SVille Syrjälä return ret; 43372aeb7d3aSDaniel Vetter } 43382aeb7d3aSDaniel Vetter 4339fca52a55SDaniel Vetter /** 4340fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4341fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4342fca52a55SDaniel Vetter * 4343fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4344fca52a55SDaniel Vetter * resources acquired in the init functions. 4345fca52a55SDaniel Vetter */ 43462aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43472aeb7d3aSDaniel Vetter { 4348b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4349b318b824SVille Syrjälä 4350b318b824SVille Syrjälä /* 4351789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4352789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4353789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4354789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4355b318b824SVille Syrjälä */ 4356b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4357b318b824SVille Syrjälä return; 4358b318b824SVille Syrjälä 4359b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4360b318b824SVille Syrjälä 4361b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4362b318b824SVille Syrjälä 4363b318b824SVille Syrjälä free_irq(irq, dev_priv); 4364b318b824SVille Syrjälä 43652aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4366ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 43672aeb7d3aSDaniel Vetter } 43682aeb7d3aSDaniel Vetter 4369fca52a55SDaniel Vetter /** 4370fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4371fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4372fca52a55SDaniel Vetter * 4373fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4374fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4375fca52a55SDaniel Vetter */ 4376b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4377c67a470bSPaulo Zanoni { 4378b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4379ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4380315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4381c67a470bSPaulo Zanoni } 4382c67a470bSPaulo Zanoni 4383fca52a55SDaniel Vetter /** 4384fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4385fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4386fca52a55SDaniel Vetter * 4387fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4388fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4389fca52a55SDaniel Vetter */ 4390b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4391c67a470bSPaulo Zanoni { 4392ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4393b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4394b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4395c67a470bSPaulo Zanoni } 4396d64575eeSJani Nikula 4397d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4398d64575eeSJani Nikula { 4399d64575eeSJani Nikula /* 4400d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4401d64575eeSJani Nikula * this is the only thing we need to check. 4402d64575eeSJani Nikula */ 4403d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4404d64575eeSJani Nikula } 4405d64575eeSJani Nikula 4406d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4407d64575eeSJani Nikula { 4408d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4409d64575eeSJani Nikula } 4410