1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 3403cc134e3SImre Deak { 3413cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 342f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3433cc134e3SImre Deak 3443cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3473cc134e3SImre Deak POSTING_READ(reg); 348096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3493cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3503cc134e3SImre Deak } 3513cc134e3SImre Deak 352b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 353b900b949SImre Deak { 354b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 355b900b949SImre Deak 356b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 35778e68d36SImre Deak 358b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 3593cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 360d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 36178e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 36278e68d36SImre Deak dev_priv->pm_rps_events); 363b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36478e68d36SImre Deak 365b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 366b900b949SImre Deak } 367b900b949SImre Deak 36859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36959d02a1fSImre Deak { 37059d02a1fSImre Deak /* 371f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 37259d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 373f24eeb19SImre Deak * 374f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 37559d02a1fSImre Deak */ 37659d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 37759d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 37859d02a1fSImre Deak 37959d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 38059d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 38159d02a1fSImre Deak 38259d02a1fSImre Deak return mask; 38359d02a1fSImre Deak } 38459d02a1fSImre Deak 385b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 386b900b949SImre Deak { 387b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 388b900b949SImre Deak 389d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 390d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 391d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 392d4d70aa5SImre Deak 393d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 394d4d70aa5SImre Deak 3959939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3969939fba2SImre Deak 39759d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3989939fba2SImre Deak 3999939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 400b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 401b900b949SImre Deak ~dev_priv->pm_rps_events); 40258072ccbSImre Deak 40358072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 40458072ccbSImre Deak 40558072ccbSImre Deak synchronize_irq(dev->irq); 406b900b949SImre Deak } 407b900b949SImre Deak 4080961021aSBen Widawsky /** 4093a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4103a3b3c7dSVille Syrjälä * @dev_priv: driver private 4113a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4123a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4133a3b3c7dSVille Syrjälä */ 4143a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4153a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4163a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4173a3b3c7dSVille Syrjälä { 4183a3b3c7dSVille Syrjälä uint32_t new_val; 4193a3b3c7dSVille Syrjälä uint32_t old_val; 4203a3b3c7dSVille Syrjälä 4213a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4223a3b3c7dSVille Syrjälä 4233a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4243a3b3c7dSVille Syrjälä 4253a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4263a3b3c7dSVille Syrjälä return; 4273a3b3c7dSVille Syrjälä 4283a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4293a3b3c7dSVille Syrjälä 4303a3b3c7dSVille Syrjälä new_val = old_val; 4313a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4323a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4333a3b3c7dSVille Syrjälä 4343a3b3c7dSVille Syrjälä if (new_val != old_val) { 4353a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4363a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4373a3b3c7dSVille Syrjälä } 4383a3b3c7dSVille Syrjälä } 4393a3b3c7dSVille Syrjälä 4403a3b3c7dSVille Syrjälä /** 441013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 442013d3752SVille Syrjälä * @dev_priv: driver private 443013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 444013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 445013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 446013d3752SVille Syrjälä */ 447013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 448013d3752SVille Syrjälä enum pipe pipe, 449013d3752SVille Syrjälä uint32_t interrupt_mask, 450013d3752SVille Syrjälä uint32_t enabled_irq_mask) 451013d3752SVille Syrjälä { 452013d3752SVille Syrjälä uint32_t new_val; 453013d3752SVille Syrjälä 454013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 455013d3752SVille Syrjälä 456013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 457013d3752SVille Syrjälä 458013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 459013d3752SVille Syrjälä return; 460013d3752SVille Syrjälä 461013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 462013d3752SVille Syrjälä new_val &= ~interrupt_mask; 463013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 464013d3752SVille Syrjälä 465013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 466013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 467013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 468013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 469013d3752SVille Syrjälä } 470013d3752SVille Syrjälä } 471013d3752SVille Syrjälä 472013d3752SVille Syrjälä /** 473fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 474fee884edSDaniel Vetter * @dev_priv: driver private 475fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 476fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 477fee884edSDaniel Vetter */ 47847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 479fee884edSDaniel Vetter uint32_t interrupt_mask, 480fee884edSDaniel Vetter uint32_t enabled_irq_mask) 481fee884edSDaniel Vetter { 482fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 483fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 484fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 485fee884edSDaniel Vetter 48615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 48715a17aaeSDaniel Vetter 488fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 489fee884edSDaniel Vetter 4909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 491c67a470bSPaulo Zanoni return; 492c67a470bSPaulo Zanoni 493fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 494fee884edSDaniel Vetter POSTING_READ(SDEIMR); 495fee884edSDaniel Vetter } 4968664281bSPaulo Zanoni 497b5ea642aSDaniel Vetter static void 498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 499755e9019SImre Deak u32 enable_mask, u32 status_mask) 5007c463586SKeith Packard { 501f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 502755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5037c463586SKeith Packard 504b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 505d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 506b79480baSDaniel Vetter 50704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 50804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 50904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 51004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 511755e9019SImre Deak return; 512755e9019SImre Deak 513755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 51446c06a30SVille Syrjälä return; 51546c06a30SVille Syrjälä 51691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 51791d181ddSImre Deak 5187c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 519755e9019SImre Deak pipestat |= enable_mask | status_mask; 52046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5213143a2bfSChris Wilson POSTING_READ(reg); 5227c463586SKeith Packard } 5237c463586SKeith Packard 524b5ea642aSDaniel Vetter static void 525755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 526755e9019SImre Deak u32 enable_mask, u32 status_mask) 5277c463586SKeith Packard { 528f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 529755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5307c463586SKeith Packard 531b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 532d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 533b79480baSDaniel Vetter 53404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 53504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 53604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 53704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 53846c06a30SVille Syrjälä return; 53946c06a30SVille Syrjälä 540755e9019SImre Deak if ((pipestat & enable_mask) == 0) 541755e9019SImre Deak return; 542755e9019SImre Deak 54391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 54491d181ddSImre Deak 545755e9019SImre Deak pipestat &= ~enable_mask; 54646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5473143a2bfSChris Wilson POSTING_READ(reg); 5487c463586SKeith Packard } 5497c463586SKeith Packard 55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 55110c59c51SImre Deak { 55210c59c51SImre Deak u32 enable_mask = status_mask << 16; 55310c59c51SImre Deak 55410c59c51SImre Deak /* 555724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 556724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 55710c59c51SImre Deak */ 55810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 55910c59c51SImre Deak return 0; 560724a6905SVille Syrjälä /* 561724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 562724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 563724a6905SVille Syrjälä */ 564724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 565724a6905SVille Syrjälä return 0; 56610c59c51SImre Deak 56710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 56810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 56910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 57010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 57110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 57210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 57310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 57410c59c51SImre Deak 57510c59c51SImre Deak return enable_mask; 57610c59c51SImre Deak } 57710c59c51SImre Deak 578755e9019SImre Deak void 579755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 580755e9019SImre Deak u32 status_mask) 581755e9019SImre Deak { 582755e9019SImre Deak u32 enable_mask; 583755e9019SImre Deak 584666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 58610c59c51SImre Deak status_mask); 58710c59c51SImre Deak else 588755e9019SImre Deak enable_mask = status_mask << 16; 589755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 590755e9019SImre Deak } 591755e9019SImre Deak 592755e9019SImre Deak void 593755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 594755e9019SImre Deak u32 status_mask) 595755e9019SImre Deak { 596755e9019SImre Deak u32 enable_mask; 597755e9019SImre Deak 598666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 59910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 60010c59c51SImre Deak status_mask); 60110c59c51SImre Deak else 602755e9019SImre Deak enable_mask = status_mask << 16; 603755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 604755e9019SImre Deak } 605755e9019SImre Deak 606c0e09200SDave Airlie /** 607f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 608468f9d29SJavier Martinez Canillas * @dev: drm device 60901c66889SZhao Yakui */ 610f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 61101c66889SZhao Yakui { 6122d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6131ec14ad3SChris Wilson 614f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 615f49e38ddSJani Nikula return; 616f49e38ddSJani Nikula 61713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 61801c66889SZhao Yakui 619755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 620a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6213b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 622755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6231ec14ad3SChris Wilson 62413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 62501c66889SZhao Yakui } 62601c66889SZhao Yakui 627f75f3746SVille Syrjälä /* 628f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 629f75f3746SVille Syrjälä * around the vertical blanking period. 630f75f3746SVille Syrjälä * 631f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 632f75f3746SVille Syrjälä * vblank_start >= 3 633f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 634f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 635f75f3746SVille Syrjälä * vtotal = vblank_start + 3 636f75f3746SVille Syrjälä * 637f75f3746SVille Syrjälä * start of vblank: 638f75f3746SVille Syrjälä * latch double buffered registers 639f75f3746SVille Syrjälä * increment frame counter (ctg+) 640f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 641f75f3746SVille Syrjälä * | 642f75f3746SVille Syrjälä * | frame start: 643f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 644f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 645f75f3746SVille Syrjälä * | | 646f75f3746SVille Syrjälä * | | start of vsync: 647f75f3746SVille Syrjälä * | | generate vsync interrupt 648f75f3746SVille Syrjälä * | | | 649f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 650f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 651f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 652f75f3746SVille Syrjälä * | | <----vs-----> | 653f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 654f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 655f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 656f75f3746SVille Syrjälä * | | | 657f75f3746SVille Syrjälä * last visible pixel first visible pixel 658f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 659f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 660f75f3746SVille Syrjälä * 661f75f3746SVille Syrjälä * x = horizontal active 662f75f3746SVille Syrjälä * _ = horizontal blanking 663f75f3746SVille Syrjälä * hs = horizontal sync 664f75f3746SVille Syrjälä * va = vertical active 665f75f3746SVille Syrjälä * vb = vertical blanking 666f75f3746SVille Syrjälä * vs = vertical sync 667f75f3746SVille Syrjälä * vbs = vblank_start (number) 668f75f3746SVille Syrjälä * 669f75f3746SVille Syrjälä * Summary: 670f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 671f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 672f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 673f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 674f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 675f75f3746SVille Syrjälä */ 676f75f3746SVille Syrjälä 67788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6784cdb83ecSVille Syrjälä { 6794cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6804cdb83ecSVille Syrjälä return 0; 6814cdb83ecSVille Syrjälä } 6824cdb83ecSVille Syrjälä 68342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 68442f52ef8SKeith Packard * we use as a pipe index 68542f52ef8SKeith Packard */ 68688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6870a3e67a4SJesse Barnes { 6882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 689f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6900b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 691391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 692391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 693fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 694391f75e2SVille Syrjälä 6950b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6960b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6970b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6980b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6990b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 700391f75e2SVille Syrjälä 7010b2a8e09SVille Syrjälä /* Convert to pixel count */ 7020b2a8e09SVille Syrjälä vbl_start *= htotal; 7030b2a8e09SVille Syrjälä 7040b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7050b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7060b2a8e09SVille Syrjälä 7079db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7089db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7095eddb70bSChris Wilson 7100a3e67a4SJesse Barnes /* 7110a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7120a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7130a3e67a4SJesse Barnes * register. 7140a3e67a4SJesse Barnes */ 7150a3e67a4SJesse Barnes do { 7165eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 717391f75e2SVille Syrjälä low = I915_READ(low_frame); 7185eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7190a3e67a4SJesse Barnes } while (high1 != high2); 7200a3e67a4SJesse Barnes 7215eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 722391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7235eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 724391f75e2SVille Syrjälä 725391f75e2SVille Syrjälä /* 726391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 727391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 728391f75e2SVille Syrjälä * counter against vblank start. 729391f75e2SVille Syrjälä */ 730edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7310a3e67a4SJesse Barnes } 7320a3e67a4SJesse Barnes 733974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7349880b7a5SJesse Barnes { 7352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7369880b7a5SJesse Barnes 737649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7389880b7a5SJesse Barnes } 7399880b7a5SJesse Barnes 74075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 741a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 742a225f079SVille Syrjälä { 743a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 744a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 745fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 746a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 74780715b2fSVille Syrjälä int position, vtotal; 748a225f079SVille Syrjälä 74980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 750a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 751a225f079SVille Syrjälä vtotal /= 2; 752a225f079SVille Syrjälä 753a225f079SVille Syrjälä if (IS_GEN2(dev)) 75475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 755a225f079SVille Syrjälä else 75675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 757a225f079SVille Syrjälä 758a225f079SVille Syrjälä /* 75941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 76041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 76141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 76241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 76341b578fbSJesse Barnes * 76441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 76541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 76641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 76741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 76841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 76941b578fbSJesse Barnes */ 770b2916819SMaarten Lankhorst if (HAS_DDI(dev) && !position) { 77141b578fbSJesse Barnes int i, temp; 77241b578fbSJesse Barnes 77341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 77441b578fbSJesse Barnes udelay(1); 77541b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 77641b578fbSJesse Barnes DSL_LINEMASK_GEN3; 77741b578fbSJesse Barnes if (temp != position) { 77841b578fbSJesse Barnes position = temp; 77941b578fbSJesse Barnes break; 78041b578fbSJesse Barnes } 78141b578fbSJesse Barnes } 78241b578fbSJesse Barnes } 78341b578fbSJesse Barnes 78441b578fbSJesse Barnes /* 78580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 78680715b2fSVille Syrjälä * scanline_offset adjustment. 787a225f079SVille Syrjälä */ 78880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 789a225f079SVille Syrjälä } 790a225f079SVille Syrjälä 79188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 792abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7933bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7943bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7950af7e4dfSMario Kleiner { 796c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 797c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 798c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7993aa18df8SVille Syrjälä int position; 80078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8010af7e4dfSMario Kleiner bool in_vbl = true; 8020af7e4dfSMario Kleiner int ret = 0; 803ad3543edSMario Kleiner unsigned long irqflags; 8040af7e4dfSMario Kleiner 805fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8060af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8079db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8080af7e4dfSMario Kleiner return 0; 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 811c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 81278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 813c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 814c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 815c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8160af7e4dfSMario Kleiner 817d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 818d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 819d31faf65SVille Syrjälä vbl_end /= 2; 820d31faf65SVille Syrjälä vtotal /= 2; 821d31faf65SVille Syrjälä } 822d31faf65SVille Syrjälä 823c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 824c2baf4b7SVille Syrjälä 825ad3543edSMario Kleiner /* 826ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 827ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 828ad3543edSMario Kleiner * following code must not block on uncore.lock. 829ad3543edSMario Kleiner */ 830ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 831ad3543edSMario Kleiner 832ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 833ad3543edSMario Kleiner 834ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 835ad3543edSMario Kleiner if (stime) 836ad3543edSMario Kleiner *stime = ktime_get(); 837ad3543edSMario Kleiner 8387c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8390af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8400af7e4dfSMario Kleiner * scanout position from Display scan line register. 8410af7e4dfSMario Kleiner */ 842a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8430af7e4dfSMario Kleiner } else { 8440af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8450af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8460af7e4dfSMario Kleiner * scanout position. 8470af7e4dfSMario Kleiner */ 84875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8490af7e4dfSMario Kleiner 8503aa18df8SVille Syrjälä /* convert to pixel counts */ 8513aa18df8SVille Syrjälä vbl_start *= htotal; 8523aa18df8SVille Syrjälä vbl_end *= htotal; 8533aa18df8SVille Syrjälä vtotal *= htotal; 85478e8fc6bSVille Syrjälä 85578e8fc6bSVille Syrjälä /* 8567e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8577e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8587e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8597e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8607e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8617e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8627e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8637e78f1cbSVille Syrjälä */ 8647e78f1cbSVille Syrjälä if (position >= vtotal) 8657e78f1cbSVille Syrjälä position = vtotal - 1; 8667e78f1cbSVille Syrjälä 8677e78f1cbSVille Syrjälä /* 86878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 86978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 87078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 87178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 87278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 87378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 87478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 87578e8fc6bSVille Syrjälä */ 87678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8773aa18df8SVille Syrjälä } 8783aa18df8SVille Syrjälä 879ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 880ad3543edSMario Kleiner if (etime) 881ad3543edSMario Kleiner *etime = ktime_get(); 882ad3543edSMario Kleiner 883ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 884ad3543edSMario Kleiner 885ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 886ad3543edSMario Kleiner 8873aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8883aa18df8SVille Syrjälä 8893aa18df8SVille Syrjälä /* 8903aa18df8SVille Syrjälä * While in vblank, position will be negative 8913aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8923aa18df8SVille Syrjälä * vblank, position will be positive counting 8933aa18df8SVille Syrjälä * up since vbl_end. 8943aa18df8SVille Syrjälä */ 8953aa18df8SVille Syrjälä if (position >= vbl_start) 8963aa18df8SVille Syrjälä position -= vbl_end; 8973aa18df8SVille Syrjälä else 8983aa18df8SVille Syrjälä position += vtotal - vbl_end; 8993aa18df8SVille Syrjälä 9007c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 9013aa18df8SVille Syrjälä *vpos = position; 9023aa18df8SVille Syrjälä *hpos = 0; 9033aa18df8SVille Syrjälä } else { 9040af7e4dfSMario Kleiner *vpos = position / htotal; 9050af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9060af7e4dfSMario Kleiner } 9070af7e4dfSMario Kleiner 9080af7e4dfSMario Kleiner /* In vblank? */ 9090af7e4dfSMario Kleiner if (in_vbl) 9103d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9110af7e4dfSMario Kleiner 9120af7e4dfSMario Kleiner return ret; 9130af7e4dfSMario Kleiner } 9140af7e4dfSMario Kleiner 915a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 916a225f079SVille Syrjälä { 917a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 918a225f079SVille Syrjälä unsigned long irqflags; 919a225f079SVille Syrjälä int position; 920a225f079SVille Syrjälä 921a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 922a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 923a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 924a225f079SVille Syrjälä 925a225f079SVille Syrjälä return position; 926a225f079SVille Syrjälä } 927a225f079SVille Syrjälä 92888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9290af7e4dfSMario Kleiner int *max_error, 9300af7e4dfSMario Kleiner struct timeval *vblank_time, 9310af7e4dfSMario Kleiner unsigned flags) 9320af7e4dfSMario Kleiner { 9334041b853SChris Wilson struct drm_crtc *crtc; 9340af7e4dfSMario Kleiner 93588e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 93688e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9370af7e4dfSMario Kleiner return -EINVAL; 9380af7e4dfSMario Kleiner } 9390af7e4dfSMario Kleiner 9400af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9414041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9424041b853SChris Wilson if (crtc == NULL) { 94388e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9444041b853SChris Wilson return -EINVAL; 9454041b853SChris Wilson } 9464041b853SChris Wilson 947fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 94888e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9494041b853SChris Wilson return -EBUSY; 9504041b853SChris Wilson } 9510af7e4dfSMario Kleiner 9520af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9534041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9544041b853SChris Wilson vblank_time, flags, 955fc467a22SMaarten Lankhorst &crtc->hwmode); 9560af7e4dfSMario Kleiner } 9570af7e4dfSMario Kleiner 958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 959f97108d1SJesse Barnes { 9602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 961b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9629270388eSDaniel Vetter u8 new_delay; 9639270388eSDaniel Vetter 964d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 965f97108d1SJesse Barnes 96673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96773edd18fSDaniel Vetter 96820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9699270388eSDaniel Vetter 9707648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 971b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 972b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 973f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 974f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 975f97108d1SJesse Barnes 976f97108d1SJesse Barnes /* Handle RCS change request from hw */ 977b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 98020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 98120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 982b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 987f97108d1SJesse Barnes } 988f97108d1SJesse Barnes 9897648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 99020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 991f97108d1SJesse Barnes 992d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9939270388eSDaniel Vetter 994f97108d1SJesse Barnes return; 995f97108d1SJesse Barnes } 996f97108d1SJesse Barnes 9970bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 998549f7365SChris Wilson { 999117897f4STvrtko Ursulin if (!intel_engine_initialized(engine)) 1000475553deSChris Wilson return; 1001475553deSChris Wilson 10020bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 100312471ba8SChris Wilson engine->user_interrupts++; 10049862e600SChris Wilson 10050bc40be8STvrtko Ursulin wake_up_all(&engine->irq_queue); 1006549f7365SChris Wilson } 1007549f7365SChris Wilson 100843cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 100943cf3bf0SChris Wilson struct intel_rps_ei *ei) 101031685c25SDeepak S { 101143cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 101243cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 101343cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 101431685c25SDeepak S } 101531685c25SDeepak S 101643cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 101743cf3bf0SChris Wilson const struct intel_rps_ei *old, 101843cf3bf0SChris Wilson const struct intel_rps_ei *now, 101943cf3bf0SChris Wilson int threshold) 102031685c25SDeepak S { 102143cf3bf0SChris Wilson u64 time, c0; 10227bad74d5SVille Syrjälä unsigned int mul = 100; 102331685c25SDeepak S 102443cf3bf0SChris Wilson if (old->cz_clock == 0) 102543cf3bf0SChris Wilson return false; 102631685c25SDeepak S 10277bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10287bad74d5SVille Syrjälä mul <<= 8; 10297bad74d5SVille Syrjälä 103043cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10317bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 103231685c25SDeepak S 103343cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 103443cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 103543cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 103643cf3bf0SChris Wilson */ 103743cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 103843cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10397bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 104031685c25SDeepak S 104143cf3bf0SChris Wilson return c0 >= time; 104231685c25SDeepak S } 104331685c25SDeepak S 104443cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 104543cf3bf0SChris Wilson { 104643cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 104743cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 104843cf3bf0SChris Wilson } 104943cf3bf0SChris Wilson 105043cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 105143cf3bf0SChris Wilson { 105243cf3bf0SChris Wilson struct intel_rps_ei now; 105343cf3bf0SChris Wilson u32 events = 0; 105443cf3bf0SChris Wilson 10556f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 105643cf3bf0SChris Wilson return 0; 105743cf3bf0SChris Wilson 105843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 105943cf3bf0SChris Wilson if (now.cz_clock == 0) 106043cf3bf0SChris Wilson return 0; 106131685c25SDeepak S 106243cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 106343cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 106443cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10658fb55197SChris Wilson dev_priv->rps.down_threshold)) 106643cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 106743cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 106831685c25SDeepak S } 106931685c25SDeepak S 107043cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 107143cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 107243cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10738fb55197SChris Wilson dev_priv->rps.up_threshold)) 107443cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 107543cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 107643cf3bf0SChris Wilson } 107743cf3bf0SChris Wilson 107843cf3bf0SChris Wilson return events; 107931685c25SDeepak S } 108031685c25SDeepak S 1081f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1082f5a4c67dSChris Wilson { 1083e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 1084f5a4c67dSChris Wilson 1085b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 1086e2f80391STvrtko Ursulin if (engine->irq_refcount) 1087f5a4c67dSChris Wilson return true; 1088f5a4c67dSChris Wilson 1089f5a4c67dSChris Wilson return false; 1090f5a4c67dSChris Wilson } 1091f5a4c67dSChris Wilson 10924912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10933b8d8d91SJesse Barnes { 10942d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10952d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10968d3afd7dSChris Wilson bool client_boost; 10978d3afd7dSChris Wilson int new_delay, adj, min, max; 1098edbfdb45SPaulo Zanoni u32 pm_iir; 10993b8d8d91SJesse Barnes 110059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1101d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1102d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1103d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1104d4d70aa5SImre Deak return; 1105d4d70aa5SImre Deak } 11061f814dacSImre Deak 11071f814dacSImre Deak /* 11081f814dacSImre Deak * The RPS work is synced during runtime suspend, we don't require a 11091f814dacSImre Deak * wakeref. TODO: instead of disabling the asserts make sure that we 11101f814dacSImre Deak * always hold an RPM reference while the work is running. 11111f814dacSImre Deak */ 11121f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11131f814dacSImre Deak 1114c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1115c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1116a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1117480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 11188d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11198d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 112059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11214912d041SBen Widawsky 112260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1123a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 112460611c13SPaulo Zanoni 11258d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11261f814dacSImre Deak goto out; 11273b8d8d91SJesse Barnes 11284fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11297b9e0ae6SChris Wilson 113043cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 113143cf3bf0SChris Wilson 1132dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1133edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11348d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11358d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11368d3afd7dSChris Wilson 11378d3afd7dSChris Wilson if (client_boost) { 11388d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 11398d3afd7dSChris Wilson adj = 0; 11408d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1141dd75fdc8SChris Wilson if (adj > 0) 1142dd75fdc8SChris Wilson adj *= 2; 1143edcf284bSChris Wilson else /* CHV needs even encode values */ 1144edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11457425034aSVille Syrjälä /* 11467425034aSVille Syrjälä * For better performance, jump directly 11477425034aSVille Syrjälä * to RPe if we're below it. 11487425034aSVille Syrjälä */ 1149edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1150b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1151edcf284bSChris Wilson adj = 0; 1152edcf284bSChris Wilson } 1153f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 1154f5a4c67dSChris Wilson adj = 0; 1155dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1156b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1157b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1158dd75fdc8SChris Wilson else 1159b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1160dd75fdc8SChris Wilson adj = 0; 1161dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1162dd75fdc8SChris Wilson if (adj < 0) 1163dd75fdc8SChris Wilson adj *= 2; 1164edcf284bSChris Wilson else /* CHV needs even encode values */ 1165edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1166dd75fdc8SChris Wilson } else { /* unknown event */ 1167edcf284bSChris Wilson adj = 0; 1168dd75fdc8SChris Wilson } 11693b8d8d91SJesse Barnes 1170edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1171edcf284bSChris Wilson 117279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 117379249636SBen Widawsky * interrupt 117479249636SBen Widawsky */ 1175edcf284bSChris Wilson new_delay += adj; 11768d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 117727544369SDeepak S 1178ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 11793b8d8d91SJesse Barnes 11804fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11811f814dacSImre Deak out: 11821f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11833b8d8d91SJesse Barnes } 11843b8d8d91SJesse Barnes 1185e3689190SBen Widawsky 1186e3689190SBen Widawsky /** 1187e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1188e3689190SBen Widawsky * occurred. 1189e3689190SBen Widawsky * @work: workqueue struct 1190e3689190SBen Widawsky * 1191e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1192e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1193e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1194e3689190SBen Widawsky */ 1195e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1196e3689190SBen Widawsky { 11972d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11982d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1199e3689190SBen Widawsky u32 error_status, row, bank, subbank; 120035a85ac6SBen Widawsky char *parity_event[6]; 1201e3689190SBen Widawsky uint32_t misccpctl; 120235a85ac6SBen Widawsky uint8_t slice = 0; 1203e3689190SBen Widawsky 1204e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1205e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1206e3689190SBen Widawsky * any time we access those registers. 1207e3689190SBen Widawsky */ 1208e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1209e3689190SBen Widawsky 121035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 121135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 121235a85ac6SBen Widawsky goto out; 121335a85ac6SBen Widawsky 1214e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1215e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1216e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1217e3689190SBen Widawsky 121835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1219f0f59a00SVille Syrjälä i915_reg_t reg; 122035a85ac6SBen Widawsky 122135a85ac6SBen Widawsky slice--; 12222d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 122335a85ac6SBen Widawsky break; 122435a85ac6SBen Widawsky 122535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 122635a85ac6SBen Widawsky 12276fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 122835a85ac6SBen Widawsky 122935a85ac6SBen Widawsky error_status = I915_READ(reg); 1230e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1231e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1232e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1233e3689190SBen Widawsky 123435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 123535a85ac6SBen Widawsky POSTING_READ(reg); 1236e3689190SBen Widawsky 1237cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1238e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1239e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1240e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 124135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 124235a85ac6SBen Widawsky parity_event[5] = NULL; 1243e3689190SBen Widawsky 12445bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1245e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1246e3689190SBen Widawsky 124735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 124835a85ac6SBen Widawsky slice, row, bank, subbank); 1249e3689190SBen Widawsky 125035a85ac6SBen Widawsky kfree(parity_event[4]); 1251e3689190SBen Widawsky kfree(parity_event[3]); 1252e3689190SBen Widawsky kfree(parity_event[2]); 1253e3689190SBen Widawsky kfree(parity_event[1]); 1254e3689190SBen Widawsky } 1255e3689190SBen Widawsky 125635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky out: 125935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12604cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12612d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12624cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 126335a85ac6SBen Widawsky 126435a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 126535a85ac6SBen Widawsky } 126635a85ac6SBen Widawsky 126735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1268e3689190SBen Widawsky { 12692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1270e3689190SBen Widawsky 1271040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1272e3689190SBen Widawsky return; 1273e3689190SBen Widawsky 1274d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1275480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1276d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1277e3689190SBen Widawsky 127835a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 127935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 128035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 128135a85ac6SBen Widawsky 128235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 128335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 128435a85ac6SBen Widawsky 1285a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1286e3689190SBen Widawsky } 1287e3689190SBen Widawsky 1288f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1289f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1290f1af8fc1SPaulo Zanoni u32 gt_iir) 1291f1af8fc1SPaulo Zanoni { 1292f1af8fc1SPaulo Zanoni if (gt_iir & 1293f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 12944a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1295f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 12964a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1297f1af8fc1SPaulo Zanoni } 1298f1af8fc1SPaulo Zanoni 1299e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1300e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1301e7b4c6b1SDaniel Vetter u32 gt_iir) 1302e7b4c6b1SDaniel Vetter { 1303e7b4c6b1SDaniel Vetter 1304cc609d5dSBen Widawsky if (gt_iir & 1305cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 13064a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1307cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13084a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1309cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13104a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[BCS]); 1311e7b4c6b1SDaniel Vetter 1312cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1313cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1314aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1315aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1316e3689190SBen Widawsky 131735a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 131835a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1319e7b4c6b1SDaniel Vetter } 1320e7b4c6b1SDaniel Vetter 1321fbcc1a0cSNick Hoath static __always_inline void 13220bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1323fbcc1a0cSNick Hoath { 1324fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13250bc40be8STvrtko Ursulin notify_ring(engine); 1326fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 132727af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1328fbcc1a0cSNick Hoath } 1329fbcc1a0cSNick Hoath 133074cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1331abd58f01SBen Widawsky u32 master_ctl) 1332abd58f01SBen Widawsky { 1333abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1334abd58f01SBen Widawsky 1335abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 13365dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(0)); 13375dd280b0SNick Hoath if (iir) { 13385dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(0), iir); 1339abd58f01SBen Widawsky ret = IRQ_HANDLED; 1340e981e7b1SThomas Daniel 13414a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[RCS], 1342fbcc1a0cSNick Hoath iir, GEN8_RCS_IRQ_SHIFT); 1343e981e7b1SThomas Daniel 13444a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[BCS], 1345fbcc1a0cSNick Hoath iir, GEN8_BCS_IRQ_SHIFT); 1346abd58f01SBen Widawsky } else 1347abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1348abd58f01SBen Widawsky } 1349abd58f01SBen Widawsky 135085f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 13515dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(1)); 13525dd280b0SNick Hoath if (iir) { 13535dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(1), iir); 1354abd58f01SBen Widawsky ret = IRQ_HANDLED; 1355e981e7b1SThomas Daniel 13564a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VCS], 1357fbcc1a0cSNick Hoath iir, GEN8_VCS1_IRQ_SHIFT); 1358e981e7b1SThomas Daniel 13594a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VCS2], 1360fbcc1a0cSNick Hoath iir, GEN8_VCS2_IRQ_SHIFT); 1361abd58f01SBen Widawsky } else 1362abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1363abd58f01SBen Widawsky } 1364abd58f01SBen Widawsky 136574cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 13665dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(3)); 13675dd280b0SNick Hoath if (iir) { 13685dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(3), iir); 136974cdb337SChris Wilson ret = IRQ_HANDLED; 137074cdb337SChris Wilson 13714a570db5STvrtko Ursulin gen8_cs_irq_handler(&dev_priv->engine[VECS], 1372fbcc1a0cSNick Hoath iir, GEN8_VECS_IRQ_SHIFT); 137374cdb337SChris Wilson } else 137474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 137574cdb337SChris Wilson } 137674cdb337SChris Wilson 13770961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 13785dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(2)); 13795dd280b0SNick Hoath if (iir & dev_priv->pm_rps_events) { 1380cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 13815dd280b0SNick Hoath iir & dev_priv->pm_rps_events); 138238cc46d7SOscar Mateo ret = IRQ_HANDLED; 13835dd280b0SNick Hoath gen6_rps_irq_handler(dev_priv, iir); 13840961021aSBen Widawsky } else 13850961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13860961021aSBen Widawsky } 13870961021aSBen Widawsky 1388abd58f01SBen Widawsky return ret; 1389abd58f01SBen Widawsky } 1390abd58f01SBen Widawsky 139163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 139263c88d22SImre Deak { 139363c88d22SImre Deak switch (port) { 139463c88d22SImre Deak case PORT_A: 1395195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 139663c88d22SImre Deak case PORT_B: 139763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 139863c88d22SImre Deak case PORT_C: 139963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 140063c88d22SImre Deak default: 140163c88d22SImre Deak return false; 140263c88d22SImre Deak } 140363c88d22SImre Deak } 140463c88d22SImre Deak 14056dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14066dbf30ceSVille Syrjälä { 14076dbf30ceSVille Syrjälä switch (port) { 14086dbf30ceSVille Syrjälä case PORT_E: 14096dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14106dbf30ceSVille Syrjälä default: 14116dbf30ceSVille Syrjälä return false; 14126dbf30ceSVille Syrjälä } 14136dbf30ceSVille Syrjälä } 14146dbf30ceSVille Syrjälä 141574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 141674c0b395SVille Syrjälä { 141774c0b395SVille Syrjälä switch (port) { 141874c0b395SVille Syrjälä case PORT_A: 141974c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 142074c0b395SVille Syrjälä case PORT_B: 142174c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 142274c0b395SVille Syrjälä case PORT_C: 142374c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 142474c0b395SVille Syrjälä case PORT_D: 142574c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 142674c0b395SVille Syrjälä default: 142774c0b395SVille Syrjälä return false; 142874c0b395SVille Syrjälä } 142974c0b395SVille Syrjälä } 143074c0b395SVille Syrjälä 1431e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1432e4ce95aaSVille Syrjälä { 1433e4ce95aaSVille Syrjälä switch (port) { 1434e4ce95aaSVille Syrjälä case PORT_A: 1435e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1436e4ce95aaSVille Syrjälä default: 1437e4ce95aaSVille Syrjälä return false; 1438e4ce95aaSVille Syrjälä } 1439e4ce95aaSVille Syrjälä } 1440e4ce95aaSVille Syrjälä 1441676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 144213cf5504SDave Airlie { 144313cf5504SDave Airlie switch (port) { 144413cf5504SDave Airlie case PORT_B: 1445676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 144613cf5504SDave Airlie case PORT_C: 1447676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 144813cf5504SDave Airlie case PORT_D: 1449676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1450676574dfSJani Nikula default: 1451676574dfSJani Nikula return false; 145213cf5504SDave Airlie } 145313cf5504SDave Airlie } 145413cf5504SDave Airlie 1455676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 145613cf5504SDave Airlie { 145713cf5504SDave Airlie switch (port) { 145813cf5504SDave Airlie case PORT_B: 1459676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 146013cf5504SDave Airlie case PORT_C: 1461676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 146213cf5504SDave Airlie case PORT_D: 1463676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1464676574dfSJani Nikula default: 1465676574dfSJani Nikula return false; 146613cf5504SDave Airlie } 146713cf5504SDave Airlie } 146813cf5504SDave Airlie 146942db67d6SVille Syrjälä /* 147042db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 147142db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 147242db67d6SVille Syrjälä * hotplug detection results from several registers. 147342db67d6SVille Syrjälä * 147442db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 147542db67d6SVille Syrjälä */ 1476fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14778c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1478fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1479fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1480676574dfSJani Nikula { 14818c841e57SJani Nikula enum port port; 1482676574dfSJani Nikula int i; 1483676574dfSJani Nikula 1484676574dfSJani Nikula for_each_hpd_pin(i) { 14858c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14868c841e57SJani Nikula continue; 14878c841e57SJani Nikula 1488676574dfSJani Nikula *pin_mask |= BIT(i); 1489676574dfSJani Nikula 1490cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1491cc24fcdcSImre Deak continue; 1492cc24fcdcSImre Deak 1493fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1494676574dfSJani Nikula *long_mask |= BIT(i); 1495676574dfSJani Nikula } 1496676574dfSJani Nikula 1497676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1498676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1499676574dfSJani Nikula 1500676574dfSJani Nikula } 1501676574dfSJani Nikula 1502515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1503515ac2bbSDaniel Vetter { 15042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 150528c70f16SDaniel Vetter 150628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1507515ac2bbSDaniel Vetter } 1508515ac2bbSDaniel Vetter 1509ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1510ce99c256SDaniel Vetter { 15112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 15129ee32feaSDaniel Vetter 15139ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1514ce99c256SDaniel Vetter } 1515ce99c256SDaniel Vetter 15168bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1517277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1518eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1519eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15208bc5e955SDaniel Vetter uint32_t crc4) 15218bf1e9f1SShuang He { 15228bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 15238bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15248bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1525ac2300d4SDamien Lespiau int head, tail; 1526b2c88f5bSDamien Lespiau 1527d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1528d538bbdfSDamien Lespiau 15290c912c79SDamien Lespiau if (!pipe_crc->entries) { 1530d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 153134273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15320c912c79SDamien Lespiau return; 15330c912c79SDamien Lespiau } 15340c912c79SDamien Lespiau 1535d538bbdfSDamien Lespiau head = pipe_crc->head; 1536d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1537b2c88f5bSDamien Lespiau 1538b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1539d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1540b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1541b2c88f5bSDamien Lespiau return; 1542b2c88f5bSDamien Lespiau } 1543b2c88f5bSDamien Lespiau 1544b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15458bf1e9f1SShuang He 15468bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1547eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1548eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1549eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1550eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1551eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1552b2c88f5bSDamien Lespiau 1553b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1554d538bbdfSDamien Lespiau pipe_crc->head = head; 1555d538bbdfSDamien Lespiau 1556d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 155707144428SDamien Lespiau 155807144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15598bf1e9f1SShuang He } 1560277de95eSDaniel Vetter #else 1561277de95eSDaniel Vetter static inline void 1562277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1563277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1564277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1565277de95eSDaniel Vetter uint32_t crc4) {} 1566277de95eSDaniel Vetter #endif 1567eba94eb9SDaniel Vetter 1568277de95eSDaniel Vetter 1569277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15705a69b89fSDaniel Vetter { 15715a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15725a69b89fSDaniel Vetter 1573277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15745a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15755a69b89fSDaniel Vetter 0, 0, 0, 0); 15765a69b89fSDaniel Vetter } 15775a69b89fSDaniel Vetter 1578277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1579eba94eb9SDaniel Vetter { 1580eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1581eba94eb9SDaniel Vetter 1582277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1583eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1584eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1585eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1586eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15878bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1588eba94eb9SDaniel Vetter } 15895b3a856bSDaniel Vetter 1590277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15915b3a856bSDaniel Vetter { 15925b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15930b5c5ed0SDaniel Vetter uint32_t res1, res2; 15940b5c5ed0SDaniel Vetter 15950b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15960b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15970b5c5ed0SDaniel Vetter else 15980b5c5ed0SDaniel Vetter res1 = 0; 15990b5c5ed0SDaniel Vetter 16000b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 16010b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16020b5c5ed0SDaniel Vetter else 16030b5c5ed0SDaniel Vetter res2 = 0; 16045b3a856bSDaniel Vetter 1605277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16060b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16070b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16080b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16090b5c5ed0SDaniel Vetter res1, res2); 16105b3a856bSDaniel Vetter } 16118bf1e9f1SShuang He 16121403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16131403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16141403c0d4SPaulo Zanoni * the work queue. */ 16151403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1616baf02a1fSBen Widawsky { 1617a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 161859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1619480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1620d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1621d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16222adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 162341a05a3aSDaniel Vetter } 1624d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1625d4d70aa5SImre Deak } 1626baf02a1fSBen Widawsky 1627c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1628c9a9a268SImre Deak return; 1629c9a9a268SImre Deak 16302d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 163112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16324a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VECS]); 163312638c57SBen Widawsky 1634aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1635aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 163612638c57SBen Widawsky } 16371403c0d4SPaulo Zanoni } 1638baf02a1fSBen Widawsky 16398d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 16408d7849dbSVille Syrjälä { 16418d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 16428d7849dbSVille Syrjälä return false; 16438d7849dbSVille Syrjälä 16448d7849dbSVille Syrjälä return true; 16458d7849dbSVille Syrjälä } 16468d7849dbSVille Syrjälä 16472ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_ack(struct drm_device *dev, u32 iir, 16482ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 16497e231dbeSJesse Barnes { 1650c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 16517e231dbeSJesse Barnes int pipe; 16527e231dbeSJesse Barnes 165358ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 16541ca993d2SVille Syrjälä 16551ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 16561ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 16571ca993d2SVille Syrjälä return; 16581ca993d2SVille Syrjälä } 16591ca993d2SVille Syrjälä 1660055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1661f0f59a00SVille Syrjälä i915_reg_t reg; 1662bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 166391d181ddSImre Deak 1664bbb5eebfSDaniel Vetter /* 1665bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1666bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1667bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1668bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1669bbb5eebfSDaniel Vetter * handle. 1670bbb5eebfSDaniel Vetter */ 16710f239f4cSDaniel Vetter 16720f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16730f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1674bbb5eebfSDaniel Vetter 1675bbb5eebfSDaniel Vetter switch (pipe) { 1676bbb5eebfSDaniel Vetter case PIPE_A: 1677bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1678bbb5eebfSDaniel Vetter break; 1679bbb5eebfSDaniel Vetter case PIPE_B: 1680bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1681bbb5eebfSDaniel Vetter break; 16823278f67fSVille Syrjälä case PIPE_C: 16833278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16843278f67fSVille Syrjälä break; 1685bbb5eebfSDaniel Vetter } 1686bbb5eebfSDaniel Vetter if (iir & iir_bit) 1687bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1688bbb5eebfSDaniel Vetter 1689bbb5eebfSDaniel Vetter if (!mask) 169091d181ddSImre Deak continue; 169191d181ddSImre Deak 169291d181ddSImre Deak reg = PIPESTAT(pipe); 1693bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1694bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16957e231dbeSJesse Barnes 16967e231dbeSJesse Barnes /* 16977e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16987e231dbeSJesse Barnes */ 169991d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 170091d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17017e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17027e231dbeSJesse Barnes } 170358ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17042ecb8ca4SVille Syrjälä } 17052ecb8ca4SVille Syrjälä 17062ecb8ca4SVille Syrjälä static void valleyview_pipestat_irq_handler(struct drm_device *dev, 17072ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 17082ecb8ca4SVille Syrjälä { 17092ecb8ca4SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 17102ecb8ca4SVille Syrjälä enum pipe pipe; 17117e231dbeSJesse Barnes 1712055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1713d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1714d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1715d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 171631acc7f5SJesse Barnes 1717579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 171831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 171931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 172031acc7f5SJesse Barnes } 17214356d586SDaniel Vetter 17224356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1723277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17242d9d2b0bSVille Syrjälä 17251f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17261f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 172731acc7f5SJesse Barnes } 172831acc7f5SJesse Barnes 1729c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1730c1874ed7SImre Deak gmbus_irq_handler(dev); 1731c1874ed7SImre Deak } 1732c1874ed7SImre Deak 17331ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 173416c6c56bSVille Syrjälä { 173516c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 173616c6c56bSVille Syrjälä 17371ae3c34cSVille Syrjälä if (hotplug_status) 17383ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17391ae3c34cSVille Syrjälä 17401ae3c34cSVille Syrjälä return hotplug_status; 17411ae3c34cSVille Syrjälä } 17421ae3c34cSVille Syrjälä 17431ae3c34cSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev, 17441ae3c34cSVille Syrjälä u32 hotplug_status) 17451ae3c34cSVille Syrjälä { 17461ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 17473ff60f89SOscar Mateo 1748666a4537SWayne Boyer if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { 174916c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 175016c6c56bSVille Syrjälä 175158f2cf24SVille Syrjälä if (hotplug_trigger) { 1752fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1753fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1754fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 175558f2cf24SVille Syrjälä 1756676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 175758f2cf24SVille Syrjälä } 1758369712e8SJani Nikula 1759369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1760369712e8SJani Nikula dp_aux_irq_handler(dev); 176116c6c56bSVille Syrjälä } else { 176216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 176316c6c56bSVille Syrjälä 176458f2cf24SVille Syrjälä if (hotplug_trigger) { 1765fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17664e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1767fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 1768676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 176916c6c56bSVille Syrjälä } 17703ff60f89SOscar Mateo } 177158f2cf24SVille Syrjälä } 177216c6c56bSVille Syrjälä 1773c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1774c1874ed7SImre Deak { 177545a83f84SDaniel Vetter struct drm_device *dev = arg; 17762d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1777c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1778c1874ed7SImre Deak 17792dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17802dd2a883SImre Deak return IRQ_NONE; 17812dd2a883SImre Deak 17821f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17831f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17841f814dacSImre Deak 17851e1cace9SVille Syrjälä do { 17866e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 17872ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17881ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1789a5e485a9SVille Syrjälä u32 ier = 0; 17903ff60f89SOscar Mateo 1791c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1792c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17933ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1794c1874ed7SImre Deak 1795c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 17961e1cace9SVille Syrjälä break; 1797c1874ed7SImre Deak 1798c1874ed7SImre Deak ret = IRQ_HANDLED; 1799c1874ed7SImre Deak 1800a5e485a9SVille Syrjälä /* 1801a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1802a5e485a9SVille Syrjälä * 1803a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1804a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1805a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1806a5e485a9SVille Syrjälä * 1807a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1808a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1809a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1810a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1811a5e485a9SVille Syrjälä * bits this time around. 1812a5e485a9SVille Syrjälä */ 18134a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1814a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1815a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 18164a0a0202SVille Syrjälä 18174a0a0202SVille Syrjälä if (gt_iir) 18184a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 18194a0a0202SVille Syrjälä if (pm_iir) 18204a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 18214a0a0202SVille Syrjälä 18227ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 18231ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 18247ce4d1f2SVille Syrjälä 18253ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18263ff60f89SOscar Mateo * signalled in iir */ 18272ecb8ca4SVille Syrjälä valleyview_pipestat_irq_ack(dev, iir, pipe_stats); 18287ce4d1f2SVille Syrjälä 18297ce4d1f2SVille Syrjälä /* 18307ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18317ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18327ce4d1f2SVille Syrjälä */ 18337ce4d1f2SVille Syrjälä if (iir) 18347ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18354a0a0202SVille Syrjälä 1836a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 18374a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18384a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 18391ae3c34cSVille Syrjälä 1840*52894874SVille Syrjälä if (gt_iir) 1841*52894874SVille Syrjälä snb_gt_irq_handler(dev, dev_priv, gt_iir); 1842*52894874SVille Syrjälä if (pm_iir) 1843*52894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 1844*52894874SVille Syrjälä 18451ae3c34cSVille Syrjälä if (hotplug_status) 18461ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 18472ecb8ca4SVille Syrjälä 18482ecb8ca4SVille Syrjälä valleyview_pipestat_irq_handler(dev, pipe_stats); 18491e1cace9SVille Syrjälä } while (0); 18507e231dbeSJesse Barnes 18511f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18521f814dacSImre Deak 18537e231dbeSJesse Barnes return ret; 18547e231dbeSJesse Barnes } 18557e231dbeSJesse Barnes 185643f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 185743f328d7SVille Syrjälä { 185845a83f84SDaniel Vetter struct drm_device *dev = arg; 185943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 186043f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 186143f328d7SVille Syrjälä 18622dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18632dd2a883SImre Deak return IRQ_NONE; 18642dd2a883SImre Deak 18651f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18661f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18671f814dacSImre Deak 1868579de73bSChris Wilson do { 18696e814800SVille Syrjälä u32 master_ctl, iir; 18702ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18711ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1872a5e485a9SVille Syrjälä u32 ier = 0; 1873a5e485a9SVille Syrjälä 18748e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18753278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18763278f67fSVille Syrjälä 18773278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18788e5fd599SVille Syrjälä break; 187943f328d7SVille Syrjälä 188027b6c122SOscar Mateo ret = IRQ_HANDLED; 188127b6c122SOscar Mateo 1882a5e485a9SVille Syrjälä /* 1883a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1884a5e485a9SVille Syrjälä * 1885a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1886a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1887a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1888a5e485a9SVille Syrjälä * 1889a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1890a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1891a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1892a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1893a5e485a9SVille Syrjälä * bits this time around. 1894a5e485a9SVille Syrjälä */ 189543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1896a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1897a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 189843f328d7SVille Syrjälä 18997ce4d1f2SVille Syrjälä gen8_gt_irq_handler(dev_priv, master_ctl); 190027b6c122SOscar Mateo 190127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 19021ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 190343f328d7SVille Syrjälä 190427b6c122SOscar Mateo /* Call regardless, as some status bits might not be 190527b6c122SOscar Mateo * signalled in iir */ 19062ecb8ca4SVille Syrjälä valleyview_pipestat_irq_ack(dev, iir, pipe_stats); 190743f328d7SVille Syrjälä 19087ce4d1f2SVille Syrjälä /* 19097ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19107ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19117ce4d1f2SVille Syrjälä */ 19127ce4d1f2SVille Syrjälä if (iir) 19137ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19147ce4d1f2SVille Syrjälä 1915a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1916e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 191743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19181ae3c34cSVille Syrjälä 19191ae3c34cSVille Syrjälä if (hotplug_status) 19201ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 19212ecb8ca4SVille Syrjälä 19222ecb8ca4SVille Syrjälä valleyview_pipestat_irq_handler(dev, pipe_stats); 1923579de73bSChris Wilson } while (0); 19243278f67fSVille Syrjälä 19251f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19261f814dacSImre Deak 192743f328d7SVille Syrjälä return ret; 192843f328d7SVille Syrjälä } 192943f328d7SVille Syrjälä 193040e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 193140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1932776ad806SJesse Barnes { 193340e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 193442db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1935776ad806SJesse Barnes 19366a39d7c9SJani Nikula /* 19376a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 19386a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 19396a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 19406a39d7c9SJani Nikula * errors. 19416a39d7c9SJani Nikula */ 194213cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19436a39d7c9SJani Nikula if (!hotplug_trigger) { 19446a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 19456a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 19466a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 19476a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 19486a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 19496a39d7c9SJani Nikula } 19506a39d7c9SJani Nikula 195113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19526a39d7c9SJani Nikula if (!hotplug_trigger) 19536a39d7c9SJani Nikula return; 195413cf5504SDave Airlie 1955fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 195640e56410SVille Syrjälä dig_hotplug_reg, hpd, 1957fd63e2a9SImre Deak pch_port_hotplug_long_detect); 195840e56410SVille Syrjälä 1959676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1960aaf5ec2eSSonika Jindal } 196191d131d2SDaniel Vetter 196240e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 196340e56410SVille Syrjälä { 196440e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 196540e56410SVille Syrjälä int pipe; 196640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 196740e56410SVille Syrjälä 196840e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 196940e56410SVille Syrjälä 1970cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1971cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1972776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1973cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1974cfc33bf7SVille Syrjälä port_name(port)); 1975cfc33bf7SVille Syrjälä } 1976776ad806SJesse Barnes 1977ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1978ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1979ce99c256SDaniel Vetter 1980776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1981515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1982776ad806SJesse Barnes 1983776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1984776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1985776ad806SJesse Barnes 1986776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1987776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1988776ad806SJesse Barnes 1989776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1990776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1991776ad806SJesse Barnes 19929db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1993055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19949db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19959db4a9c7SJesse Barnes pipe_name(pipe), 19969db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1997776ad806SJesse Barnes 1998776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1999776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2000776ad806SJesse Barnes 2001776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2002776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2003776ad806SJesse Barnes 2004776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20051f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20068664281bSPaulo Zanoni 20078664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20081f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20098664281bSPaulo Zanoni } 20108664281bSPaulo Zanoni 20118664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 20128664281bSPaulo Zanoni { 20138664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20148664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20155a69b89fSDaniel Vetter enum pipe pipe; 20168664281bSPaulo Zanoni 2017de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2018de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2019de032bf4SPaulo Zanoni 2020055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20211f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20238664281bSPaulo Zanoni 20245a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 20255a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2026277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 20275a69b89fSDaniel Vetter else 2028277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 20295a69b89fSDaniel Vetter } 20305a69b89fSDaniel Vetter } 20318bf1e9f1SShuang He 20328664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20338664281bSPaulo Zanoni } 20348664281bSPaulo Zanoni 20358664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 20368664281bSPaulo Zanoni { 20378664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 20388664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20398664281bSPaulo Zanoni 2040de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2041de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2042de032bf4SPaulo Zanoni 20438664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20441f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20458664281bSPaulo Zanoni 20468664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20471f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20488664281bSPaulo Zanoni 20498664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20501f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20518664281bSPaulo Zanoni 20528664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2053776ad806SJesse Barnes } 2054776ad806SJesse Barnes 205523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 205623e81d69SAdam Jackson { 20572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 205823e81d69SAdam Jackson int pipe; 20596dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2060aaf5ec2eSSonika Jindal 206140e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 206291d131d2SDaniel Vetter 2063cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2064cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 206523e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2066cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2067cfc33bf7SVille Syrjälä port_name(port)); 2068cfc33bf7SVille Syrjälä } 206923e81d69SAdam Jackson 207023e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2071ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 207223e81d69SAdam Jackson 207323e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2074515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 207523e81d69SAdam Jackson 207623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 207723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 207823e81d69SAdam Jackson 207923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 208023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 208123e81d69SAdam Jackson 208223e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2083055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 208423e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 208523e81d69SAdam Jackson pipe_name(pipe), 208623e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20878664281bSPaulo Zanoni 20888664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20898664281bSPaulo Zanoni cpt_serr_int_handler(dev); 209023e81d69SAdam Jackson } 209123e81d69SAdam Jackson 20926dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir) 20936dbf30ceSVille Syrjälä { 20946dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 20956dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20966dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20976dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20986dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20996dbf30ceSVille Syrjälä 21006dbf30ceSVille Syrjälä if (hotplug_trigger) { 21016dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21026dbf30ceSVille Syrjälä 21036dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21046dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21056dbf30ceSVille Syrjälä 21066dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 21076dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 210874c0b395SVille Syrjälä spt_port_hotplug_long_detect); 21096dbf30ceSVille Syrjälä } 21106dbf30ceSVille Syrjälä 21116dbf30ceSVille Syrjälä if (hotplug2_trigger) { 21126dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21136dbf30ceSVille Syrjälä 21146dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 21156dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 21166dbf30ceSVille Syrjälä 21176dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 21186dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 21196dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 21206dbf30ceSVille Syrjälä } 21216dbf30ceSVille Syrjälä 21226dbf30ceSVille Syrjälä if (pin_mask) 21236dbf30ceSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 21246dbf30ceSVille Syrjälä 21256dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 21266dbf30ceSVille Syrjälä gmbus_irq_handler(dev); 21276dbf30ceSVille Syrjälä } 21286dbf30ceSVille Syrjälä 212940e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 213040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2131c008bc6eSPaulo Zanoni { 213240e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2133e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2134e4ce95aaSVille Syrjälä 2135e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2136e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2137e4ce95aaSVille Syrjälä 2138e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 213940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2140e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 214140e56410SVille Syrjälä 2142e4ce95aaSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 2143e4ce95aaSVille Syrjälä } 2144c008bc6eSPaulo Zanoni 214540e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 214640e56410SVille Syrjälä { 214740e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 214840e56410SVille Syrjälä enum pipe pipe; 214940e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 215040e56410SVille Syrjälä 215140e56410SVille Syrjälä if (hotplug_trigger) 215240e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk); 215340e56410SVille Syrjälä 2154c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2155c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2156c008bc6eSPaulo Zanoni 2157c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2158c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2159c008bc6eSPaulo Zanoni 2160c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2161c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2162c008bc6eSPaulo Zanoni 2163055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2164d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2165d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2166d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2167c008bc6eSPaulo Zanoni 216840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21691f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2170c008bc6eSPaulo Zanoni 217140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 217240da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21735b3a856bSDaniel Vetter 217440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 217540da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 217640da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 217740da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2178c008bc6eSPaulo Zanoni } 2179c008bc6eSPaulo Zanoni } 2180c008bc6eSPaulo Zanoni 2181c008bc6eSPaulo Zanoni /* check event from PCH */ 2182c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2183c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2184c008bc6eSPaulo Zanoni 2185c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2186c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2187c008bc6eSPaulo Zanoni else 2188c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2189c008bc6eSPaulo Zanoni 2190c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2191c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2192c008bc6eSPaulo Zanoni } 2193c008bc6eSPaulo Zanoni 2194c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2195c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2196c008bc6eSPaulo Zanoni } 2197c008bc6eSPaulo Zanoni 21989719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21999719fb98SPaulo Zanoni { 22009719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 220107d27e20SDamien Lespiau enum pipe pipe; 220223bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 220323bb4cb5SVille Syrjälä 220440e56410SVille Syrjälä if (hotplug_trigger) 220540e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb); 22069719fb98SPaulo Zanoni 22079719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 22089719fb98SPaulo Zanoni ivb_err_int_handler(dev); 22099719fb98SPaulo Zanoni 22109719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 22119719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 22129719fb98SPaulo Zanoni 22139719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 22149719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 22159719fb98SPaulo Zanoni 2216055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2217d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2218d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2219d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 222040da17c2SDaniel Vetter 222140da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 222207d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 222307d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 222407d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 22259719fb98SPaulo Zanoni } 22269719fb98SPaulo Zanoni } 22279719fb98SPaulo Zanoni 22289719fb98SPaulo Zanoni /* check event from PCH */ 22299719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 22309719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 22319719fb98SPaulo Zanoni 22329719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 22339719fb98SPaulo Zanoni 22349719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22359719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22369719fb98SPaulo Zanoni } 22379719fb98SPaulo Zanoni } 22389719fb98SPaulo Zanoni 223972c90f62SOscar Mateo /* 224072c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 224172c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 224272c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 224372c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 224472c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 224572c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 224672c90f62SOscar Mateo */ 2247f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2248b1f14ad0SJesse Barnes { 224945a83f84SDaniel Vetter struct drm_device *dev = arg; 22502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2251f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22520e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2253b1f14ad0SJesse Barnes 22542dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22552dd2a883SImre Deak return IRQ_NONE; 22562dd2a883SImre Deak 22571f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22581f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22591f814dacSImre Deak 2260b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2261b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2262b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 226323a78516SPaulo Zanoni POSTING_READ(DEIER); 22640e43406bSChris Wilson 226544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 226644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 226744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 226844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 226944498aeaSPaulo Zanoni * due to its back queue). */ 2270ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 227144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 227244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 227344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2274ab5c608bSBen Widawsky } 227544498aeaSPaulo Zanoni 227672c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 227772c90f62SOscar Mateo 22780e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22790e43406bSChris Wilson if (gt_iir) { 228072c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 228172c90f62SOscar Mateo ret = IRQ_HANDLED; 2282d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22830e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2284d8fc8a47SPaulo Zanoni else 2285d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22860e43406bSChris Wilson } 2287b1f14ad0SJesse Barnes 2288b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22890e43406bSChris Wilson if (de_iir) { 229072c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 229172c90f62SOscar Mateo ret = IRQ_HANDLED; 2292f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22939719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2294f1af8fc1SPaulo Zanoni else 2295f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22960e43406bSChris Wilson } 22970e43406bSChris Wilson 2298f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2299f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 23000e43406bSChris Wilson if (pm_iir) { 2301b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 23020e43406bSChris Wilson ret = IRQ_HANDLED; 230372c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23040e43406bSChris Wilson } 2305f1af8fc1SPaulo Zanoni } 2306b1f14ad0SJesse Barnes 2307b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2308b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2309ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 231044498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 231144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2312ab5c608bSBen Widawsky } 2313b1f14ad0SJesse Barnes 23141f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23151f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23161f814dacSImre Deak 2317b1f14ad0SJesse Barnes return ret; 2318b1f14ad0SJesse Barnes } 2319b1f14ad0SJesse Barnes 232040e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 232140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2322d04a492dSShashank Sharma { 2323cebd87a0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2324cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2325d04a492dSShashank Sharma 2326a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2327a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2328d04a492dSShashank Sharma 2329cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 233040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2331cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 233240e56410SVille Syrjälä 2333475c2e3bSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 2334d04a492dSShashank Sharma } 2335d04a492dSShashank Sharma 2336f11a0f46STvrtko Ursulin static irqreturn_t 2337f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2338abd58f01SBen Widawsky { 2339f11a0f46STvrtko Ursulin struct drm_device *dev = dev_priv->dev; 2340abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2341f11a0f46STvrtko Ursulin u32 iir; 2342c42664ccSDaniel Vetter enum pipe pipe; 234388e04703SJesse Barnes 2344abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2345e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2346e32192e1STvrtko Ursulin if (iir) { 2347e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2348abd58f01SBen Widawsky ret = IRQ_HANDLED; 2349e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 235038cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 235138cc46d7SOscar Mateo else 235238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2353abd58f01SBen Widawsky } 235438cc46d7SOscar Mateo else 235538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2356abd58f01SBen Widawsky } 2357abd58f01SBen Widawsky 23586d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2359e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2360e32192e1STvrtko Ursulin if (iir) { 2361e32192e1STvrtko Ursulin u32 tmp_mask; 2362d04a492dSShashank Sharma bool found = false; 2363cebd87a0SVille Syrjälä 2364e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23656d766f02SDaniel Vetter ret = IRQ_HANDLED; 236688e04703SJesse Barnes 2367e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2368e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2369e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2370e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2371e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2372e32192e1STvrtko Ursulin 2373e32192e1STvrtko Ursulin if (iir & tmp_mask) { 237438cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2375d04a492dSShashank Sharma found = true; 2376d04a492dSShashank Sharma } 2377d04a492dSShashank Sharma 2378e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2379e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2380e32192e1STvrtko Ursulin if (tmp_mask) { 2381e32192e1STvrtko Ursulin bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt); 2382d04a492dSShashank Sharma found = true; 2383d04a492dSShashank Sharma } 2384e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2385e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2386e32192e1STvrtko Ursulin if (tmp_mask) { 2387e32192e1STvrtko Ursulin ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw); 2388e32192e1STvrtko Ursulin found = true; 2389e32192e1STvrtko Ursulin } 2390e32192e1STvrtko Ursulin } 2391d04a492dSShashank Sharma 2392e32192e1STvrtko Ursulin if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) { 23939e63743eSShashank Sharma gmbus_irq_handler(dev); 23949e63743eSShashank Sharma found = true; 23959e63743eSShashank Sharma } 23969e63743eSShashank Sharma 2397d04a492dSShashank Sharma if (!found) 239838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23996d766f02SDaniel Vetter } 240038cc46d7SOscar Mateo else 240138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 24026d766f02SDaniel Vetter } 24036d766f02SDaniel Vetter 2404055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2405e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2406abd58f01SBen Widawsky 2407c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2408c42664ccSDaniel Vetter continue; 2409c42664ccSDaniel Vetter 2410e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2411e32192e1STvrtko Ursulin if (!iir) { 2412e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2413e32192e1STvrtko Ursulin continue; 2414e32192e1STvrtko Ursulin } 2415770de83dSDamien Lespiau 2416e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2417e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2418e32192e1STvrtko Ursulin 2419e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_VBLANK && 2420d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2421d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2422abd58f01SBen Widawsky 2423e32192e1STvrtko Ursulin flip_done = iir; 2424b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2425e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2426770de83dSDamien Lespiau else 2427e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2428770de83dSDamien Lespiau 2429770de83dSDamien Lespiau if (flip_done) { 2430abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2431abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2432abd58f01SBen Widawsky } 2433abd58f01SBen Widawsky 2434e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 24350fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 24360fbe7870SDaniel Vetter 2437e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2438e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 243938d83c96SDaniel Vetter 2440e32192e1STvrtko Ursulin fault_errors = iir; 2441b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2442e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2443770de83dSDamien Lespiau else 2444e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2445770de83dSDamien Lespiau 2446770de83dSDamien Lespiau if (fault_errors) 244730100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 244830100f2bSDaniel Vetter pipe_name(pipe), 2449e32192e1STvrtko Ursulin fault_errors); 2450abd58f01SBen Widawsky } 2451abd58f01SBen Widawsky 2452266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2453266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 245492d03a80SDaniel Vetter /* 245592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 245692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 245792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 245892d03a80SDaniel Vetter */ 2459e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2460e32192e1STvrtko Ursulin if (iir) { 2461e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 246292d03a80SDaniel Vetter ret = IRQ_HANDLED; 24636dbf30ceSVille Syrjälä 24646dbf30ceSVille Syrjälä if (HAS_PCH_SPT(dev_priv)) 2465e32192e1STvrtko Ursulin spt_irq_handler(dev, iir); 24666dbf30ceSVille Syrjälä else 2467e32192e1STvrtko Ursulin cpt_irq_handler(dev, iir); 24682dfb0b81SJani Nikula } else { 24692dfb0b81SJani Nikula /* 24702dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24712dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24722dfb0b81SJani Nikula */ 24732dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 24742dfb0b81SJani Nikula } 247592d03a80SDaniel Vetter } 247692d03a80SDaniel Vetter 2477f11a0f46STvrtko Ursulin return ret; 2478f11a0f46STvrtko Ursulin } 2479f11a0f46STvrtko Ursulin 2480f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2481f11a0f46STvrtko Ursulin { 2482f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2483f11a0f46STvrtko Ursulin struct drm_i915_private *dev_priv = dev->dev_private; 2484f11a0f46STvrtko Ursulin u32 master_ctl; 2485f11a0f46STvrtko Ursulin irqreturn_t ret; 2486f11a0f46STvrtko Ursulin 2487f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2488f11a0f46STvrtko Ursulin return IRQ_NONE; 2489f11a0f46STvrtko Ursulin 2490f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2491f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2492f11a0f46STvrtko Ursulin if (!master_ctl) 2493f11a0f46STvrtko Ursulin return IRQ_NONE; 2494f11a0f46STvrtko Ursulin 2495f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2496f11a0f46STvrtko Ursulin 2497f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2498f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2499f11a0f46STvrtko Ursulin 2500f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2501f11a0f46STvrtko Ursulin ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2502f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2503f11a0f46STvrtko Ursulin 2504cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2505cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2506abd58f01SBen Widawsky 25071f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25081f814dacSImre Deak 2509abd58f01SBen Widawsky return ret; 2510abd58f01SBen Widawsky } 2511abd58f01SBen Widawsky 251217e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 251317e1df07SDaniel Vetter bool reset_completed) 251417e1df07SDaniel Vetter { 2515e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 251617e1df07SDaniel Vetter 251717e1df07SDaniel Vetter /* 251817e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 251917e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 252017e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 252117e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 252217e1df07SDaniel Vetter */ 252317e1df07SDaniel Vetter 252417e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 2525b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 2526e2f80391STvrtko Ursulin wake_up_all(&engine->irq_queue); 252717e1df07SDaniel Vetter 252817e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 252917e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 253017e1df07SDaniel Vetter 253117e1df07SDaniel Vetter /* 253217e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 253317e1df07SDaniel Vetter * reset state is cleared. 253417e1df07SDaniel Vetter */ 253517e1df07SDaniel Vetter if (reset_completed) 253617e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 253717e1df07SDaniel Vetter } 253817e1df07SDaniel Vetter 25398a905236SJesse Barnes /** 2540b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 2541468f9d29SJavier Martinez Canillas * @dev: drm device 25428a905236SJesse Barnes * 25438a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25448a905236SJesse Barnes * was detected. 25458a905236SJesse Barnes */ 2546b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 25478a905236SJesse Barnes { 2548b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2549cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2550cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2551cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 255217e1df07SDaniel Vetter int ret; 25538a905236SJesse Barnes 25545bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 25558a905236SJesse Barnes 25567db0ba24SDaniel Vetter /* 25577db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 25587db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 25597db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 25607db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 25617db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 25627db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 25637db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 25647db0ba24SDaniel Vetter * work we don't need to worry about any other races. 25657db0ba24SDaniel Vetter */ 2566d98c52cfSChris Wilson if (i915_reset_in_progress(&dev_priv->gpu_error)) { 256744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 25685bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 25697db0ba24SDaniel Vetter reset_event); 25701f83fee0SDaniel Vetter 257117e1df07SDaniel Vetter /* 2572f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2573f454c694SImre Deak * reference held, for example because there is a pending GPU 2574f454c694SImre Deak * request that won't finish until the reset is done. This 2575f454c694SImre Deak * isn't the case at least when we get here by doing a 2576f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2577f454c694SImre Deak */ 2578f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25797514747dSVille Syrjälä 25807514747dSVille Syrjälä intel_prepare_reset(dev); 25817514747dSVille Syrjälä 2582f454c694SImre Deak /* 258317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 258417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 258517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 258617e1df07SDaniel Vetter * deadlocks with the reset work. 258717e1df07SDaniel Vetter */ 2588f69061beSDaniel Vetter ret = i915_reset(dev); 2589f69061beSDaniel Vetter 25907514747dSVille Syrjälä intel_finish_reset(dev); 259117e1df07SDaniel Vetter 2592f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2593f454c694SImre Deak 2594d98c52cfSChris Wilson if (ret == 0) 25955bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2596f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25971f83fee0SDaniel Vetter 259817e1df07SDaniel Vetter /* 259917e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 260017e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 260117e1df07SDaniel Vetter */ 260217e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2603f316a42cSBen Gamari } 26048a905236SJesse Barnes } 26058a905236SJesse Barnes 260635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2607c0e09200SDave Airlie { 26088a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2609bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 261063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2611050ee91fSBen Widawsky int pipe, i; 261263eeaf38SJesse Barnes 261335aed2e6SChris Wilson if (!eir) 261435aed2e6SChris Wilson return; 261563eeaf38SJesse Barnes 2616a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 26178a905236SJesse Barnes 2618bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2619bd9854f9SBen Widawsky 26208a905236SJesse Barnes if (IS_G4X(dev)) { 26218a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 26228a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 26238a905236SJesse Barnes 2624a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2625a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2626050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2627050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2628a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2629a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 26308a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26313143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 26328a905236SJesse Barnes } 26338a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 26348a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2635a70491ccSJoe Perches pr_err("page table error\n"); 2636a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 26378a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26383143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 26398a905236SJesse Barnes } 26408a905236SJesse Barnes } 26418a905236SJesse Barnes 2642a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 264363eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 264463eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2645a70491ccSJoe Perches pr_err("page table error\n"); 2646a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 264763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26483143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 264963eeaf38SJesse Barnes } 26508a905236SJesse Barnes } 26518a905236SJesse Barnes 265263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2653a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2654055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2655a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 26569db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 265763eeaf38SJesse Barnes /* pipestat has already been acked */ 265863eeaf38SJesse Barnes } 265963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2660a70491ccSJoe Perches pr_err("instruction error\n"); 2661a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2662050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2663050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2664a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 266563eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 266663eeaf38SJesse Barnes 2667a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2668a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2669a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 267063eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26713143a2bfSChris Wilson POSTING_READ(IPEIR); 267263eeaf38SJesse Barnes } else { 267363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 267463eeaf38SJesse Barnes 2675a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2676a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2677a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2678a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 267963eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26803143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 268163eeaf38SJesse Barnes } 268263eeaf38SJesse Barnes } 268363eeaf38SJesse Barnes 268463eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26853143a2bfSChris Wilson POSTING_READ(EIR); 268663eeaf38SJesse Barnes eir = I915_READ(EIR); 268763eeaf38SJesse Barnes if (eir) { 268863eeaf38SJesse Barnes /* 268963eeaf38SJesse Barnes * some errors might have become stuck, 269063eeaf38SJesse Barnes * mask them. 269163eeaf38SJesse Barnes */ 269263eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 269363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 269463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 269563eeaf38SJesse Barnes } 269635aed2e6SChris Wilson } 269735aed2e6SChris Wilson 269835aed2e6SChris Wilson /** 2699b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 270035aed2e6SChris Wilson * @dev: drm device 270114b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2702aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 270335aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 270435aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 270535aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 270635aed2e6SChris Wilson * of a ring dump etc.). 270735aed2e6SChris Wilson */ 270814b730fcSarun.siluvery@linux.intel.com void i915_handle_error(struct drm_device *dev, u32 engine_mask, 270958174462SMika Kuoppala const char *fmt, ...) 271035aed2e6SChris Wilson { 271135aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 271258174462SMika Kuoppala va_list args; 271358174462SMika Kuoppala char error_msg[80]; 271435aed2e6SChris Wilson 271558174462SMika Kuoppala va_start(args, fmt); 271658174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 271758174462SMika Kuoppala va_end(args); 271858174462SMika Kuoppala 271914b730fcSarun.siluvery@linux.intel.com i915_capture_error_state(dev, engine_mask, error_msg); 272035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 27218a905236SJesse Barnes 272214b730fcSarun.siluvery@linux.intel.com if (engine_mask) { 2723805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2724f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2725ba1234d1SBen Gamari 272611ed50ecSBen Gamari /* 2727b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2728b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2729b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 273017e1df07SDaniel Vetter * processes will see a reset in progress and back off, 273117e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 273217e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 273317e1df07SDaniel Vetter * that the reset work needs to acquire. 273417e1df07SDaniel Vetter * 273517e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 273617e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 273717e1df07SDaniel Vetter * counter atomic_t. 273811ed50ecSBen Gamari */ 273917e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 274011ed50ecSBen Gamari } 274111ed50ecSBen Gamari 2742b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 27438a905236SJesse Barnes } 27448a905236SJesse Barnes 274542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 274642f52ef8SKeith Packard * we use as a pipe index 274742f52ef8SKeith Packard */ 274888e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 27490a3e67a4SJesse Barnes { 27502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2751e9d21d7fSKeith Packard unsigned long irqflags; 275271e0ffa5SJesse Barnes 27531ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2754f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 27557c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2756755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27570a3e67a4SJesse Barnes else 27587c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2759755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27601ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27618692d00eSChris Wilson 27620a3e67a4SJesse Barnes return 0; 27630a3e67a4SJesse Barnes } 27640a3e67a4SJesse Barnes 276588e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2766f796cf8fSJesse Barnes { 27672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2768f796cf8fSJesse Barnes unsigned long irqflags; 2769b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 277040da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2771f796cf8fSJesse Barnes 2772f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2773fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2774b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2775b1f14ad0SJesse Barnes 2776b1f14ad0SJesse Barnes return 0; 2777b1f14ad0SJesse Barnes } 2778b1f14ad0SJesse Barnes 277988e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27807e231dbeSJesse Barnes { 27812d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27827e231dbeSJesse Barnes unsigned long irqflags; 27837e231dbeSJesse Barnes 27847e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 278531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2786755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27877e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27887e231dbeSJesse Barnes 27897e231dbeSJesse Barnes return 0; 27907e231dbeSJesse Barnes } 27917e231dbeSJesse Barnes 279288e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2793abd58f01SBen Widawsky { 2794abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2795abd58f01SBen Widawsky unsigned long irqflags; 2796abd58f01SBen Widawsky 2797abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2798013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2799abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2800013d3752SVille Syrjälä 2801abd58f01SBen Widawsky return 0; 2802abd58f01SBen Widawsky } 2803abd58f01SBen Widawsky 280442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280542f52ef8SKeith Packard * we use as a pipe index 280642f52ef8SKeith Packard */ 280788e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 28080a3e67a4SJesse Barnes { 28092d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2810e9d21d7fSKeith Packard unsigned long irqflags; 28110a3e67a4SJesse Barnes 28121ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28137c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2814755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2815755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28161ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28170a3e67a4SJesse Barnes } 28180a3e67a4SJesse Barnes 281988e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2820f796cf8fSJesse Barnes { 28212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2822f796cf8fSJesse Barnes unsigned long irqflags; 2823b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 282440da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2825f796cf8fSJesse Barnes 2826f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2827fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2828b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2829b1f14ad0SJesse Barnes } 2830b1f14ad0SJesse Barnes 283188e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 28327e231dbeSJesse Barnes { 28332d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 28347e231dbeSJesse Barnes unsigned long irqflags; 28357e231dbeSJesse Barnes 28367e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 283731acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2838755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28397e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28407e231dbeSJesse Barnes } 28417e231dbeSJesse Barnes 284288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2843abd58f01SBen Widawsky { 2844abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2845abd58f01SBen Widawsky unsigned long irqflags; 2846abd58f01SBen Widawsky 2847abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2848013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2849abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2850abd58f01SBen Widawsky } 2851abd58f01SBen Widawsky 28529107e9d2SChris Wilson static bool 28530bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno) 2854893eead0SChris Wilson { 2855cffa781eSChris Wilson return i915_seqno_passed(seqno, 2856cffa781eSChris Wilson READ_ONCE(engine->last_submitted_seqno)); 2857f65d9421SBen Gamari } 2858f65d9421SBen Gamari 2859a028c4b0SDaniel Vetter static bool 2860a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2861a028c4b0SDaniel Vetter { 2862a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2863a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2864a028c4b0SDaniel Vetter } else { 2865a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2866a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2867a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2868a028c4b0SDaniel Vetter } 2869a028c4b0SDaniel Vetter } 2870a028c4b0SDaniel Vetter 2871a4872ba6SOscar Mateo static struct intel_engine_cs * 28720bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28730bc40be8STvrtko Ursulin u64 offset) 2874921d42eaSDaniel Vetter { 28750bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 2876a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2877921d42eaSDaniel Vetter 28782d1fe073SJoonas Lahtinen if (INTEL_INFO(dev_priv)->gen >= 8) { 2879b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28800bc40be8STvrtko Ursulin if (engine == signaller) 2881a6cdb93aSRodrigo Vivi continue; 2882a6cdb93aSRodrigo Vivi 28830bc40be8STvrtko Ursulin if (offset == signaller->semaphore.signal_ggtt[engine->id]) 2884a6cdb93aSRodrigo Vivi return signaller; 2885a6cdb93aSRodrigo Vivi } 2886921d42eaSDaniel Vetter } else { 2887921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2888921d42eaSDaniel Vetter 2889b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28900bc40be8STvrtko Ursulin if(engine == signaller) 2891921d42eaSDaniel Vetter continue; 2892921d42eaSDaniel Vetter 28930bc40be8STvrtko Ursulin if (sync_bits == signaller->semaphore.mbox.wait[engine->id]) 2894921d42eaSDaniel Vetter return signaller; 2895921d42eaSDaniel Vetter } 2896921d42eaSDaniel Vetter } 2897921d42eaSDaniel Vetter 2898a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 28990bc40be8STvrtko Ursulin engine->id, ipehr, offset); 2900921d42eaSDaniel Vetter 2901921d42eaSDaniel Vetter return NULL; 2902921d42eaSDaniel Vetter } 2903921d42eaSDaniel Vetter 2904a4872ba6SOscar Mateo static struct intel_engine_cs * 29050bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2906a24a11e6SChris Wilson { 29070bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 290888fe429dSDaniel Vetter u32 cmd, ipehr, head; 2909a6cdb93aSRodrigo Vivi u64 offset = 0; 2910a6cdb93aSRodrigo Vivi int i, backwards; 2911a24a11e6SChris Wilson 2912381e8ae3STomas Elf /* 2913381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2914381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2915381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2916381e8ae3STomas Elf * mode. 2917381e8ae3STomas Elf * 2918381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2919381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2920381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2921381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2922381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2923381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2924381e8ae3STomas Elf * the hang checker to deadlock. 2925381e8ae3STomas Elf * 2926381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2927381e8ae3STomas Elf * current form. Just return NULL and move on. 2928381e8ae3STomas Elf */ 29290bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2930381e8ae3STomas Elf return NULL; 2931381e8ae3STomas Elf 29320bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 29330bc40be8STvrtko Ursulin if (!ipehr_is_semaphore_wait(engine->dev, ipehr)) 29346274f212SChris Wilson return NULL; 2935a24a11e6SChris Wilson 293688fe429dSDaniel Vetter /* 293788fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 293888fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2939a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2940a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 294188fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 294288fe429dSDaniel Vetter * ringbuffer itself. 2943a24a11e6SChris Wilson */ 29440bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 29450bc40be8STvrtko Ursulin backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4; 294688fe429dSDaniel Vetter 2947a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 294888fe429dSDaniel Vetter /* 294988fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 295088fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 295188fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 295288fe429dSDaniel Vetter */ 29530bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 295488fe429dSDaniel Vetter 295588fe429dSDaniel Vetter /* This here seems to blow up */ 29560bc40be8STvrtko Ursulin cmd = ioread32(engine->buffer->virtual_start + head); 2957a24a11e6SChris Wilson if (cmd == ipehr) 2958a24a11e6SChris Wilson break; 2959a24a11e6SChris Wilson 296088fe429dSDaniel Vetter head -= 4; 296188fe429dSDaniel Vetter } 2962a24a11e6SChris Wilson 296388fe429dSDaniel Vetter if (!i) 296488fe429dSDaniel Vetter return NULL; 296588fe429dSDaniel Vetter 29660bc40be8STvrtko Ursulin *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1; 29670bc40be8STvrtko Ursulin if (INTEL_INFO(engine->dev)->gen >= 8) { 29680bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 12); 2969a6cdb93aSRodrigo Vivi offset <<= 32; 29700bc40be8STvrtko Ursulin offset = ioread32(engine->buffer->virtual_start + head + 8); 2971a6cdb93aSRodrigo Vivi } 29720bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2973a24a11e6SChris Wilson } 2974a24a11e6SChris Wilson 29750bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29766274f212SChris Wilson { 29770bc40be8STvrtko Ursulin struct drm_i915_private *dev_priv = engine->dev->dev_private; 2978a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2979a0d036b0SChris Wilson u32 seqno; 29806274f212SChris Wilson 29810bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29826274f212SChris Wilson 29830bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29844be17381SChris Wilson if (signaller == NULL) 29854be17381SChris Wilson return -1; 29864be17381SChris Wilson 29874be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2988666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29896274f212SChris Wilson return -1; 29906274f212SChris Wilson 2991c04e0f3bSChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller), seqno)) 29924be17381SChris Wilson return 1; 29934be17381SChris Wilson 2994a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2995a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2996a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29974be17381SChris Wilson return -1; 29984be17381SChris Wilson 29994be17381SChris Wilson return 0; 30006274f212SChris Wilson } 30016274f212SChris Wilson 30026274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 30036274f212SChris Wilson { 3004e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 30056274f212SChris Wilson 3006b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 3007e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 30086274f212SChris Wilson } 30096274f212SChris Wilson 30100bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 30111ec14ad3SChris Wilson { 301261642ff0SMika Kuoppala u32 instdone[I915_NUM_INSTDONE_REG]; 301361642ff0SMika Kuoppala bool stuck; 301461642ff0SMika Kuoppala int i; 30159107e9d2SChris Wilson 30160bc40be8STvrtko Ursulin if (engine->id != RCS) 301761642ff0SMika Kuoppala return true; 301861642ff0SMika Kuoppala 30190bc40be8STvrtko Ursulin i915_get_extra_instdone(engine->dev, instdone); 302061642ff0SMika Kuoppala 302161642ff0SMika Kuoppala /* There might be unstable subunit states even when 302261642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 302361642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 302461642ff0SMika Kuoppala * consider those as progress. 302561642ff0SMika Kuoppala */ 302661642ff0SMika Kuoppala stuck = true; 302761642ff0SMika Kuoppala for (i = 0; i < I915_NUM_INSTDONE_REG; i++) { 30280bc40be8STvrtko Ursulin const u32 tmp = instdone[i] | engine->hangcheck.instdone[i]; 302961642ff0SMika Kuoppala 30300bc40be8STvrtko Ursulin if (tmp != engine->hangcheck.instdone[i]) 303161642ff0SMika Kuoppala stuck = false; 303261642ff0SMika Kuoppala 30330bc40be8STvrtko Ursulin engine->hangcheck.instdone[i] |= tmp; 303461642ff0SMika Kuoppala } 303561642ff0SMika Kuoppala 303661642ff0SMika Kuoppala return stuck; 303761642ff0SMika Kuoppala } 303861642ff0SMika Kuoppala 303961642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30400bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 304161642ff0SMika Kuoppala { 30420bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 304361642ff0SMika Kuoppala 304461642ff0SMika Kuoppala /* Clear subunit states on head movement */ 30450bc40be8STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 30460bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 304761642ff0SMika Kuoppala 3048f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3049f260fe7bSMika Kuoppala } 3050f260fe7bSMika Kuoppala 30510bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 305261642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 305361642ff0SMika Kuoppala 305461642ff0SMika Kuoppala return HANGCHECK_HUNG; 305561642ff0SMika Kuoppala } 305661642ff0SMika Kuoppala 305761642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30580bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd) 305961642ff0SMika Kuoppala { 30600bc40be8STvrtko Ursulin struct drm_device *dev = engine->dev; 306161642ff0SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 306261642ff0SMika Kuoppala enum intel_ring_hangcheck_action ha; 306361642ff0SMika Kuoppala u32 tmp; 306461642ff0SMika Kuoppala 30650bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 306661642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 306761642ff0SMika Kuoppala return ha; 306861642ff0SMika Kuoppala 30699107e9d2SChris Wilson if (IS_GEN2(dev)) 3070f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30719107e9d2SChris Wilson 30729107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30739107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30749107e9d2SChris Wilson * and break the hang. This should work on 30759107e9d2SChris Wilson * all but the second generation chipsets. 30769107e9d2SChris Wilson */ 30770bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30781ec14ad3SChris Wilson if (tmp & RING_WAIT) { 307914b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, 0, 308058174462SMika Kuoppala "Kicking stuck wait on %s", 30810bc40be8STvrtko Ursulin engine->name); 30820bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3083f2f4d82fSJani Nikula return HANGCHECK_KICK; 30841ec14ad3SChris Wilson } 3085a24a11e6SChris Wilson 30866274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30870bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30886274f212SChris Wilson default: 3089f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30906274f212SChris Wilson case 1: 309114b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, 0, 309258174462SMika Kuoppala "Kicking stuck semaphore on %s", 30930bc40be8STvrtko Ursulin engine->name); 30940bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3095f2f4d82fSJani Nikula return HANGCHECK_KICK; 30966274f212SChris Wilson case 0: 3097f2f4d82fSJani Nikula return HANGCHECK_WAIT; 30986274f212SChris Wilson } 30999107e9d2SChris Wilson } 31009107e9d2SChris Wilson 3101f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3102a24a11e6SChris Wilson } 3103d1e61e7fSChris Wilson 310412471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine) 310512471ba8SChris Wilson { 310612471ba8SChris Wilson struct drm_i915_private *i915 = to_i915(engine->dev); 310712471ba8SChris Wilson unsigned user_interrupts = READ_ONCE(engine->user_interrupts); 310812471ba8SChris Wilson 310912471ba8SChris Wilson if (engine->hangcheck.user_interrupts == user_interrupts && 311012471ba8SChris Wilson !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) { 311112471ba8SChris Wilson if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine))) 311212471ba8SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 311312471ba8SChris Wilson engine->name); 311412471ba8SChris Wilson else 311512471ba8SChris Wilson DRM_INFO("Fake missed irq on %s\n", 311612471ba8SChris Wilson engine->name); 311712471ba8SChris Wilson wake_up_all(&engine->irq_queue); 311812471ba8SChris Wilson } 311912471ba8SChris Wilson 312012471ba8SChris Wilson return user_interrupts; 312112471ba8SChris Wilson } 3122737b1506SChris Wilson /* 3123f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 312405407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 312505407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 312605407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 312705407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 312805407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3129f65d9421SBen Gamari */ 3130737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3131f65d9421SBen Gamari { 3132737b1506SChris Wilson struct drm_i915_private *dev_priv = 3133737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3134737b1506SChris Wilson gpu_error.hangcheck_work.work); 3135737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 3136e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 3137c3232b18SDave Gordon enum intel_engine_id id; 313805407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 3139666796daSTvrtko Ursulin bool stuck[I915_NUM_ENGINES] = { 0 }; 31409107e9d2SChris Wilson #define BUSY 1 31419107e9d2SChris Wilson #define KICK 5 31429107e9d2SChris Wilson #define HUNG 20 314324a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3144893eead0SChris Wilson 3145d330a953SJani Nikula if (!i915.enable_hangcheck) 31463e0dc6b0SBen Widawsky return; 31473e0dc6b0SBen Widawsky 31481f814dacSImre Deak /* 31491f814dacSImre Deak * The hangcheck work is synced during runtime suspend, we don't 31501f814dacSImre Deak * require a wakeref. TODO: instead of disabling the asserts make 31511f814dacSImre Deak * sure that we hold a reference when this work is running. 31521f814dacSImre Deak */ 31531f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 31541f814dacSImre Deak 315575714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 315675714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 315775714940SMika Kuoppala * any invalid access. 315875714940SMika Kuoppala */ 315975714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 316075714940SMika Kuoppala 3161c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 316250877445SChris Wilson u64 acthd; 316350877445SChris Wilson u32 seqno; 316412471ba8SChris Wilson unsigned user_interrupts; 31659107e9d2SChris Wilson bool busy = true; 3166b4519513SChris Wilson 31676274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31686274f212SChris Wilson 3169c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3170c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3171c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3172c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3173c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3174c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3175c04e0f3bSChris Wilson */ 3176c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3177c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3178c04e0f3bSChris Wilson 3179e2f80391STvrtko Ursulin acthd = intel_ring_get_active_head(engine); 3180c04e0f3bSChris Wilson seqno = engine->get_seqno(engine); 318105407ff8SMika Kuoppala 318212471ba8SChris Wilson /* Reset stuck interrupts between batch advances */ 318312471ba8SChris Wilson user_interrupts = 0; 318412471ba8SChris Wilson 3185e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 3186e2f80391STvrtko Ursulin if (ring_idle(engine, seqno)) { 3187e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 3188e2f80391STvrtko Ursulin if (waitqueue_active(&engine->irq_queue)) { 3189094f9a54SChris Wilson /* Safeguard against driver failure */ 319012471ba8SChris Wilson user_interrupts = kick_waiters(engine); 3191e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31929107e9d2SChris Wilson } else 31939107e9d2SChris Wilson busy = false; 319405407ff8SMika Kuoppala } else { 31956274f212SChris Wilson /* We always increment the hangcheck score 31966274f212SChris Wilson * if the ring is busy and still processing 31976274f212SChris Wilson * the same request, so that no single request 31986274f212SChris Wilson * can run indefinitely (such as a chain of 31996274f212SChris Wilson * batches). The only time we do not increment 32006274f212SChris Wilson * the hangcheck score on this ring, if this 32016274f212SChris Wilson * ring is in a legitimate wait for another 32026274f212SChris Wilson * ring. In that case the waiting ring is a 32036274f212SChris Wilson * victim and we want to be sure we catch the 32046274f212SChris Wilson * right culprit. Then every time we do kick 32056274f212SChris Wilson * the ring, add a small increment to the 32066274f212SChris Wilson * score so that we can catch a batch that is 32076274f212SChris Wilson * being repeatedly kicked and so responsible 32086274f212SChris Wilson * for stalling the machine. 32099107e9d2SChris Wilson */ 3210e2f80391STvrtko Ursulin engine->hangcheck.action = ring_stuck(engine, 3211ad8beaeaSMika Kuoppala acthd); 3212ad8beaeaSMika Kuoppala 3213e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3214da661464SMika Kuoppala case HANGCHECK_IDLE: 3215f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3216f260fe7bSMika Kuoppala break; 321724a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3218e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 32196274f212SChris Wilson break; 3220f2f4d82fSJani Nikula case HANGCHECK_KICK: 3221e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 32226274f212SChris Wilson break; 3223f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3224e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 3225c3232b18SDave Gordon stuck[id] = true; 32266274f212SChris Wilson break; 32276274f212SChris Wilson } 322805407ff8SMika Kuoppala } 32299107e9d2SChris Wilson } else { 3230e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3231da661464SMika Kuoppala 32329107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 32339107e9d2SChris Wilson * attempts across multiple batches. 32349107e9d2SChris Wilson */ 3235e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3236e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3237e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3238e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3239f260fe7bSMika Kuoppala 324061642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 324112471ba8SChris Wilson acthd = 0; 324261642ff0SMika Kuoppala 3243e2f80391STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 3244e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3245cbb465e7SChris Wilson } 3246f65d9421SBen Gamari 3247e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3248e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 324912471ba8SChris Wilson engine->hangcheck.user_interrupts = user_interrupts; 32509107e9d2SChris Wilson busy_count += busy; 325105407ff8SMika Kuoppala } 325205407ff8SMika Kuoppala 3253c3232b18SDave Gordon for_each_engine_id(engine, dev_priv, id) { 3254e2f80391STvrtko Ursulin if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3255b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 3256c3232b18SDave Gordon stuck[id] ? "stuck" : "no progress", 3257e2f80391STvrtko Ursulin engine->name); 325814b730fcSarun.siluvery@linux.intel.com rings_hung |= intel_engine_flag(engine); 325905407ff8SMika Kuoppala } 326005407ff8SMika Kuoppala } 326105407ff8SMika Kuoppala 32621f814dacSImre Deak if (rings_hung) { 326314b730fcSarun.siluvery@linux.intel.com i915_handle_error(dev, rings_hung, "Engine(s) hung"); 32641f814dacSImre Deak goto out; 32651f814dacSImre Deak } 326605407ff8SMika Kuoppala 326705407ff8SMika Kuoppala if (busy_count) 326805407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 326905407ff8SMika Kuoppala * being added */ 327010cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 32711f814dacSImre Deak 32721f814dacSImre Deak out: 32731f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 327410cd45b6SMika Kuoppala } 327510cd45b6SMika Kuoppala 327610cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 327710cd45b6SMika Kuoppala { 3278737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 3279672e7b7cSChris Wilson 3280d330a953SJani Nikula if (!i915.enable_hangcheck) 328110cd45b6SMika Kuoppala return; 328210cd45b6SMika Kuoppala 3283737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 3284737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 3285737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 3286737b1506SChris Wilson */ 3287737b1506SChris Wilson 3288737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 3289737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 3290f65d9421SBen Gamari } 3291f65d9421SBen Gamari 32921c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 329391738a95SPaulo Zanoni { 329491738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 329591738a95SPaulo Zanoni 329691738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 329791738a95SPaulo Zanoni return; 329891738a95SPaulo Zanoni 3299f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3300105b122eSPaulo Zanoni 3301105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3302105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3303622364b6SPaulo Zanoni } 3304105b122eSPaulo Zanoni 330591738a95SPaulo Zanoni /* 3306622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3307622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3308622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3309622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3310622364b6SPaulo Zanoni * 3311622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 331291738a95SPaulo Zanoni */ 3313622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3314622364b6SPaulo Zanoni { 3315622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3316622364b6SPaulo Zanoni 3317622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3318622364b6SPaulo Zanoni return; 3319622364b6SPaulo Zanoni 3320622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 332191738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 332291738a95SPaulo Zanoni POSTING_READ(SDEIER); 332391738a95SPaulo Zanoni } 332491738a95SPaulo Zanoni 33257c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3326d18ea1b5SDaniel Vetter { 3327d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3328d18ea1b5SDaniel Vetter 3329f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3330a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3331f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3332d18ea1b5SDaniel Vetter } 3333d18ea1b5SDaniel Vetter 333470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 333570591a41SVille Syrjälä { 333670591a41SVille Syrjälä enum pipe pipe; 333770591a41SVille Syrjälä 333871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 333971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 334071b8b41dSVille Syrjälä else 334171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 334271b8b41dSVille Syrjälä 3343ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 334470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 334570591a41SVille Syrjälä 3346ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3347ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3348ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3349ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3350ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3351ad22d106SVille Syrjälä } 335270591a41SVille Syrjälä 335370591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3354ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 335570591a41SVille Syrjälä } 335670591a41SVille Syrjälä 33578bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33588bb61306SVille Syrjälä { 33598bb61306SVille Syrjälä u32 pipestat_mask; 33609ab981f2SVille Syrjälä u32 enable_mask; 33618bb61306SVille Syrjälä enum pipe pipe; 33628bb61306SVille Syrjälä 33638bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 33648bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 33658bb61306SVille Syrjälä 33668bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 33678bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 33688bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 33698bb61306SVille Syrjälä 33709ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 33718bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33728bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 33738bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 33749ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 33756b7eafc1SVille Syrjälä 33766b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33776b7eafc1SVille Syrjälä 33789ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33798bb61306SVille Syrjälä 33809ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33818bb61306SVille Syrjälä } 33828bb61306SVille Syrjälä 33838bb61306SVille Syrjälä /* drm_dma.h hooks 33848bb61306SVille Syrjälä */ 33858bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33868bb61306SVille Syrjälä { 33878bb61306SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 33888bb61306SVille Syrjälä 33898bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33908bb61306SVille Syrjälä 33918bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33928bb61306SVille Syrjälä if (IS_GEN7(dev)) 33938bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33948bb61306SVille Syrjälä 33958bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33968bb61306SVille Syrjälä 33978bb61306SVille Syrjälä ibx_irq_reset(dev); 33988bb61306SVille Syrjälä } 33998bb61306SVille Syrjälä 34007e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 34017e231dbeSJesse Barnes { 34022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34037e231dbeSJesse Barnes 340434c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 340534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 340634c7b8a7SVille Syrjälä 34077c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 34087e231dbeSJesse Barnes 3409ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34109918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 341170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3412ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 34137e231dbeSJesse Barnes } 34147e231dbeSJesse Barnes 3415d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3416d6e3cca3SDaniel Vetter { 3417d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3418d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3419d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3420d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3421d6e3cca3SDaniel Vetter } 3422d6e3cca3SDaniel Vetter 3423823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3424abd58f01SBen Widawsky { 3425abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3426abd58f01SBen Widawsky int pipe; 3427abd58f01SBen Widawsky 3428abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3429abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3430abd58f01SBen Widawsky 3431d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3432abd58f01SBen Widawsky 3433055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3434f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3435813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3436f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3437abd58f01SBen Widawsky 3438f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3439f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3440f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3441abd58f01SBen Widawsky 3442266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 34431c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3444abd58f01SBen Widawsky } 3445abd58f01SBen Widawsky 34464c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 34474c6c03beSDamien Lespiau unsigned int pipe_mask) 3448d49bdb0eSPaulo Zanoni { 34491180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 34506831f3e3SVille Syrjälä enum pipe pipe; 3451d49bdb0eSPaulo Zanoni 345213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 34536831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34546831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34556831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34566831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 345713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3458d49bdb0eSPaulo Zanoni } 3459d49bdb0eSPaulo Zanoni 3460aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3461aae8ba84SVille Syrjälä unsigned int pipe_mask) 3462aae8ba84SVille Syrjälä { 34636831f3e3SVille Syrjälä enum pipe pipe; 34646831f3e3SVille Syrjälä 3465aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34666831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34676831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3468aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3469aae8ba84SVille Syrjälä 3470aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3471aae8ba84SVille Syrjälä synchronize_irq(dev_priv->dev->irq); 3472aae8ba84SVille Syrjälä } 3473aae8ba84SVille Syrjälä 347443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 347543f328d7SVille Syrjälä { 347643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 347743f328d7SVille Syrjälä 347843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 347943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 348043f328d7SVille Syrjälä 3481d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 348243f328d7SVille Syrjälä 348343f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 348443f328d7SVille Syrjälä 3485ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34869918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 348770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3488ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 348943f328d7SVille Syrjälä } 349043f328d7SVille Syrjälä 349187a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev, 349287a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 349387a02106SVille Syrjälä { 349487a02106SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 349587a02106SVille Syrjälä struct intel_encoder *encoder; 349687a02106SVille Syrjälä u32 enabled_irqs = 0; 349787a02106SVille Syrjälä 349887a02106SVille Syrjälä for_each_intel_encoder(dev, encoder) 349987a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 350087a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 350187a02106SVille Syrjälä 350287a02106SVille Syrjälä return enabled_irqs; 350387a02106SVille Syrjälä } 350487a02106SVille Syrjälä 350582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 350682a28bcfSDaniel Vetter { 35072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 350887a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 350982a28bcfSDaniel Vetter 351082a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3511fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 351287a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx); 351382a28bcfSDaniel Vetter } else { 3514fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 351587a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt); 351682a28bcfSDaniel Vetter } 351782a28bcfSDaniel Vetter 3518fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 351982a28bcfSDaniel Vetter 35207fe0b973SKeith Packard /* 35217fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 35226dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 35236dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 35247fe0b973SKeith Packard */ 35257fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 35267fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 35277fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 35287fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 35297fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 35300b2eb33eSVille Syrjälä /* 35310b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 35320b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 35330b2eb33eSVille Syrjälä */ 35340b2eb33eSVille Syrjälä if (HAS_PCH_LPT_LP(dev)) 35350b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 35367fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35376dbf30ceSVille Syrjälä } 353826951cafSXiong Zhang 35396dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev) 35406dbf30ceSVille Syrjälä { 35416dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 35426dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 35436dbf30ceSVille Syrjälä 35446dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 35456dbf30ceSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt); 35466dbf30ceSVille Syrjälä 35476dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35486dbf30ceSVille Syrjälä 35496dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 35506dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35516dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 355274c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 35536dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35546dbf30ceSVille Syrjälä 355526951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 355626951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 355726951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 355826951cafSXiong Zhang } 35597fe0b973SKeith Packard 3560e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev) 3561e4ce95aaSVille Syrjälä { 3562e4ce95aaSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3563e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3564e4ce95aaSVille Syrjälä 35653a3b3c7dSVille Syrjälä if (INTEL_INFO(dev)->gen >= 8) { 35663a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 35673a3b3c7dSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw); 35683a3b3c7dSVille Syrjälä 35693a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35703a3b3c7dSVille Syrjälä } else if (INTEL_INFO(dev)->gen >= 7) { 357123bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 357223bb4cb5SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb); 35733a3b3c7dSVille Syrjälä 35743a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 357523bb4cb5SVille Syrjälä } else { 3576e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 3577e4ce95aaSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk); 3578e4ce95aaSVille Syrjälä 3579e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35803a3b3c7dSVille Syrjälä } 3581e4ce95aaSVille Syrjälä 3582e4ce95aaSVille Syrjälä /* 3583e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3584e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 358523bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3586e4ce95aaSVille Syrjälä */ 3587e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3588e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3589e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3590e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3591e4ce95aaSVille Syrjälä 3592e4ce95aaSVille Syrjälä ibx_hpd_irq_setup(dev); 3593e4ce95aaSVille Syrjälä } 3594e4ce95aaSVille Syrjälä 3595e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3596e0a20ad7SShashank Sharma { 3597e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3598a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3599e0a20ad7SShashank Sharma 3600a52bb15bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt); 3601a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3602e0a20ad7SShashank Sharma 3603a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3604e0a20ad7SShashank Sharma 3605a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3606a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3607a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3608d252bf68SShubhangi Shrivastava 3609d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3610d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3611d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3612d252bf68SShubhangi Shrivastava 3613d252bf68SShubhangi Shrivastava /* 3614d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3615d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3616d252bf68SShubhangi Shrivastava */ 3617d252bf68SShubhangi Shrivastava 3618d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3619d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3620d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3621d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3622d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3623d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3624d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3625d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3626d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3627d252bf68SShubhangi Shrivastava 3628a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3629e0a20ad7SShashank Sharma } 3630e0a20ad7SShashank Sharma 3631d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3632d46da437SPaulo Zanoni { 36332d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 363482a28bcfSDaniel Vetter u32 mask; 3635d46da437SPaulo Zanoni 3636692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3637692a04cfSDaniel Vetter return; 3638692a04cfSDaniel Vetter 3639105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 36405c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3641105b122eSPaulo Zanoni else 36425c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36438664281bSPaulo Zanoni 3644b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3645d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3646d46da437SPaulo Zanoni } 3647d46da437SPaulo Zanoni 36480a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 36490a9a8c91SDaniel Vetter { 36500a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 36510a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 36520a9a8c91SDaniel Vetter 36530a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 36540a9a8c91SDaniel Vetter 36550a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3656040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 36570a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 365835a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 365935a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 36600a9a8c91SDaniel Vetter } 36610a9a8c91SDaniel Vetter 36620a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36630a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 36640a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 36650a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 36660a9a8c91SDaniel Vetter } else { 36670a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36680a9a8c91SDaniel Vetter } 36690a9a8c91SDaniel Vetter 367035079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36710a9a8c91SDaniel Vetter 36720a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 367378e68d36SImre Deak /* 367478e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 367578e68d36SImre Deak * itself is enabled/disabled. 367678e68d36SImre Deak */ 36770a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 36780a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 36790a9a8c91SDaniel Vetter 3680605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 368135079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36820a9a8c91SDaniel Vetter } 36830a9a8c91SDaniel Vetter } 36840a9a8c91SDaniel Vetter 3685f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3686036a4a7dSZhenyu Wang { 36872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36888e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36898e76f8dcSPaulo Zanoni 36908e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36918e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36928e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36938e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36945c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36958e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 369623bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 369723bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36988e76f8dcSPaulo Zanoni } else { 36998e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3700ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 37015b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 37025b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 37035b3a856bSDaniel Vetter DE_POISON); 3704e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3705e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3706e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 37078e76f8dcSPaulo Zanoni } 3708036a4a7dSZhenyu Wang 37091ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3710036a4a7dSZhenyu Wang 37110c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 37120c841212SPaulo Zanoni 3713622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3714622364b6SPaulo Zanoni 371535079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3716036a4a7dSZhenyu Wang 37170a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3718036a4a7dSZhenyu Wang 3719d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 37207fe0b973SKeith Packard 3721f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 37226005ce42SDaniel Vetter /* Enable PCU event interrupts 37236005ce42SDaniel Vetter * 37246005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 37254bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 37264bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3727d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3728fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3729d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3730f97108d1SJesse Barnes } 3731f97108d1SJesse Barnes 3732036a4a7dSZhenyu Wang return 0; 3733036a4a7dSZhenyu Wang } 3734036a4a7dSZhenyu Wang 3735f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3736f8b79e58SImre Deak { 3737f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3738f8b79e58SImre Deak 3739f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3740f8b79e58SImre Deak return; 3741f8b79e58SImre Deak 3742f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3743f8b79e58SImre Deak 3744d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3745d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3746ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3747f8b79e58SImre Deak } 3748d6c69803SVille Syrjälä } 3749f8b79e58SImre Deak 3750f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3751f8b79e58SImre Deak { 3752f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3753f8b79e58SImre Deak 3754f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3755f8b79e58SImre Deak return; 3756f8b79e58SImre Deak 3757f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3758f8b79e58SImre Deak 3759950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3760ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3761f8b79e58SImre Deak } 3762f8b79e58SImre Deak 37630e6c9a9eSVille Syrjälä 37640e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37650e6c9a9eSVille Syrjälä { 37660e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 37670e6c9a9eSVille Syrjälä 37680a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37697e231dbeSJesse Barnes 3770ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37719918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3772ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3773ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3774ad22d106SVille Syrjälä 37757e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 377634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 377720afbda2SDaniel Vetter 377820afbda2SDaniel Vetter return 0; 377920afbda2SDaniel Vetter } 378020afbda2SDaniel Vetter 3781abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3782abd58f01SBen Widawsky { 3783abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3784abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3785abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 378673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3787abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 378873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 378973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3790abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 379173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 379273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 379373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3794abd58f01SBen Widawsky 0, 379573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 379673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3797abd58f01SBen Widawsky }; 3798abd58f01SBen Widawsky 37990961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 38009a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 38019a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 380278e68d36SImre Deak /* 380378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 380478e68d36SImre Deak * is enabled/disabled. 380578e68d36SImre Deak */ 380678e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 38079a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3808abd58f01SBen Widawsky } 3809abd58f01SBen Widawsky 3810abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3811abd58f01SBen Widawsky { 3812770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3813770de83dSDamien Lespiau uint32_t de_pipe_enables; 38143a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 38153a3b3c7dSVille Syrjälä u32 de_port_enables; 38163a3b3c7dSVille Syrjälä enum pipe pipe; 3817770de83dSDamien Lespiau 3818b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3819770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3820770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 38213a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 382288e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 38239e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 38243a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 38253a3b3c7dSVille Syrjälä } else { 3826770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3827770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 38283a3b3c7dSVille Syrjälä } 3829770de83dSDamien Lespiau 3830770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3831770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3832770de83dSDamien Lespiau 38333a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3834a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3835a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3836a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 38373a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 38383a3b3c7dSVille Syrjälä 383913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 384013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 384113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3842abd58f01SBen Widawsky 3843055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3844f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3845813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3846813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3847813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 384835079899SPaulo Zanoni de_pipe_enables); 3849abd58f01SBen Widawsky 38503a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3851abd58f01SBen Widawsky } 3852abd58f01SBen Widawsky 3853abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3854abd58f01SBen Widawsky { 3855abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3856abd58f01SBen Widawsky 3857266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3858622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3859622364b6SPaulo Zanoni 3860abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3861abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3862abd58f01SBen Widawsky 3863266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3864abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3865abd58f01SBen Widawsky 3866e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3867abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3868abd58f01SBen Widawsky 3869abd58f01SBen Widawsky return 0; 3870abd58f01SBen Widawsky } 3871abd58f01SBen Widawsky 387243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 387343f328d7SVille Syrjälä { 387443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 387543f328d7SVille Syrjälä 387643f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 387743f328d7SVille Syrjälä 3878ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38799918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3880ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3881ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3882ad22d106SVille Syrjälä 3883e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 388443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 388543f328d7SVille Syrjälä 388643f328d7SVille Syrjälä return 0; 388743f328d7SVille Syrjälä } 388843f328d7SVille Syrjälä 3889abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3890abd58f01SBen Widawsky { 3891abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3892abd58f01SBen Widawsky 3893abd58f01SBen Widawsky if (!dev_priv) 3894abd58f01SBen Widawsky return; 3895abd58f01SBen Widawsky 3896823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3897abd58f01SBen Widawsky } 3898abd58f01SBen Widawsky 38997e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 39007e231dbeSJesse Barnes { 39012d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39027e231dbeSJesse Barnes 39037e231dbeSJesse Barnes if (!dev_priv) 39047e231dbeSJesse Barnes return; 39057e231dbeSJesse Barnes 3906843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 390734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3908843d0e7dSImre Deak 3909893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3910893fce8eSVille Syrjälä 39117e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3912f8b79e58SImre Deak 3913ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3915ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3916ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 39177e231dbeSJesse Barnes } 39187e231dbeSJesse Barnes 391943f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 392043f328d7SVille Syrjälä { 392143f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 392243f328d7SVille Syrjälä 392343f328d7SVille Syrjälä if (!dev_priv) 392443f328d7SVille Syrjälä return; 392543f328d7SVille Syrjälä 392643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 392743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 392843f328d7SVille Syrjälä 3929a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 393043f328d7SVille Syrjälä 3931a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 393243f328d7SVille Syrjälä 3933ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39349918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3935ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3936ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 393743f328d7SVille Syrjälä } 393843f328d7SVille Syrjälä 3939f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3940036a4a7dSZhenyu Wang { 39412d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39424697995bSJesse Barnes 39434697995bSJesse Barnes if (!dev_priv) 39444697995bSJesse Barnes return; 39454697995bSJesse Barnes 3946be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3947036a4a7dSZhenyu Wang } 3948036a4a7dSZhenyu Wang 3949c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3950c2798b19SChris Wilson { 39512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3952c2798b19SChris Wilson int pipe; 3953c2798b19SChris Wilson 3954055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3955c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3956c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3957c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3958c2798b19SChris Wilson POSTING_READ16(IER); 3959c2798b19SChris Wilson } 3960c2798b19SChris Wilson 3961c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3962c2798b19SChris Wilson { 39632d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3964c2798b19SChris Wilson 3965c2798b19SChris Wilson I915_WRITE16(EMR, 3966c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3967c2798b19SChris Wilson 3968c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3969c2798b19SChris Wilson dev_priv->irq_mask = 3970c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3971c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3972c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 397337ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3974c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3975c2798b19SChris Wilson 3976c2798b19SChris Wilson I915_WRITE16(IER, 3977c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3978c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3979c2798b19SChris Wilson I915_USER_INTERRUPT); 3980c2798b19SChris Wilson POSTING_READ16(IER); 3981c2798b19SChris Wilson 3982379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3983379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3984d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3985755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3986755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3987d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3988379ef82dSDaniel Vetter 3989c2798b19SChris Wilson return 0; 3990c2798b19SChris Wilson } 3991c2798b19SChris Wilson 399290a72f87SVille Syrjälä /* 399390a72f87SVille Syrjälä * Returns true when a page flip has completed. 399490a72f87SVille Syrjälä */ 399590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 39961f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 399790a72f87SVille Syrjälä { 39982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39991f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 400090a72f87SVille Syrjälä 40018d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 400290a72f87SVille Syrjälä return false; 400390a72f87SVille Syrjälä 400490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4005d6bbafa1SChris Wilson goto check_page_flip; 400690a72f87SVille Syrjälä 400790a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 400890a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 400990a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 401090a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 401190a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 401290a72f87SVille Syrjälä */ 401390a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 4014d6bbafa1SChris Wilson goto check_page_flip; 401590a72f87SVille Syrjälä 40167d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 401790a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 401890a72f87SVille Syrjälä return true; 4019d6bbafa1SChris Wilson 4020d6bbafa1SChris Wilson check_page_flip: 4021d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4022d6bbafa1SChris Wilson return false; 402390a72f87SVille Syrjälä } 402490a72f87SVille Syrjälä 4025ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4026c2798b19SChris Wilson { 402745a83f84SDaniel Vetter struct drm_device *dev = arg; 40282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4029c2798b19SChris Wilson u16 iir, new_iir; 4030c2798b19SChris Wilson u32 pipe_stats[2]; 4031c2798b19SChris Wilson int pipe; 4032c2798b19SChris Wilson u16 flip_mask = 4033c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4034c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 40351f814dacSImre Deak irqreturn_t ret; 4036c2798b19SChris Wilson 40372dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40382dd2a883SImre Deak return IRQ_NONE; 40392dd2a883SImre Deak 40401f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40411f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40421f814dacSImre Deak 40431f814dacSImre Deak ret = IRQ_NONE; 4044c2798b19SChris Wilson iir = I915_READ16(IIR); 4045c2798b19SChris Wilson if (iir == 0) 40461f814dacSImre Deak goto out; 4047c2798b19SChris Wilson 4048c2798b19SChris Wilson while (iir & ~flip_mask) { 4049c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4050c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 4051c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 4052c2798b19SChris Wilson * interrupts (for non-MSI). 4053c2798b19SChris Wilson */ 4054222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4055c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4056aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4057c2798b19SChris Wilson 4058055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4059f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4060c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4061c2798b19SChris Wilson 4062c2798b19SChris Wilson /* 4063c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 4064c2798b19SChris Wilson */ 40652d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 4066c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4067c2798b19SChris Wilson } 4068222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4069c2798b19SChris Wilson 4070c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4071c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4072c2798b19SChris Wilson 4073c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40744a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4075c2798b19SChris Wilson 4076055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40771f1c2e24SVille Syrjälä int plane = pipe; 40783a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 40791f1c2e24SVille Syrjälä plane = !plane; 40801f1c2e24SVille Syrjälä 40814356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40821f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 40831f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4084c2798b19SChris Wilson 40854356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4086277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 40872d9d2b0bSVille Syrjälä 40881f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40901f7247c0SDaniel Vetter pipe); 40914356d586SDaniel Vetter } 4092c2798b19SChris Wilson 4093c2798b19SChris Wilson iir = new_iir; 4094c2798b19SChris Wilson } 40951f814dacSImre Deak ret = IRQ_HANDLED; 4096c2798b19SChris Wilson 40971f814dacSImre Deak out: 40981f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40991f814dacSImre Deak 41001f814dacSImre Deak return ret; 4101c2798b19SChris Wilson } 4102c2798b19SChris Wilson 4103c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4104c2798b19SChris Wilson { 41052d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4106c2798b19SChris Wilson int pipe; 4107c2798b19SChris Wilson 4108055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4109c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4110c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4111c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4112c2798b19SChris Wilson } 4113c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4114c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4115c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4116c2798b19SChris Wilson } 4117c2798b19SChris Wilson 4118a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4119a266c7d5SChris Wilson { 41202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4121a266c7d5SChris Wilson int pipe; 4122a266c7d5SChris Wilson 4123a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41240706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4125a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4126a266c7d5SChris Wilson } 4127a266c7d5SChris Wilson 412800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4129055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4130a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4131a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4132a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4133a266c7d5SChris Wilson POSTING_READ(IER); 4134a266c7d5SChris Wilson } 4135a266c7d5SChris Wilson 4136a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4137a266c7d5SChris Wilson { 41382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 413938bde180SChris Wilson u32 enable_mask; 4140a266c7d5SChris Wilson 414138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 414238bde180SChris Wilson 414338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 414438bde180SChris Wilson dev_priv->irq_mask = 414538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 414638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 414738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 414838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 414937ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 415038bde180SChris Wilson 415138bde180SChris Wilson enable_mask = 415238bde180SChris Wilson I915_ASLE_INTERRUPT | 415338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 415438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 415538bde180SChris Wilson I915_USER_INTERRUPT; 415638bde180SChris Wilson 4157a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41580706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 415920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 416020afbda2SDaniel Vetter 4161a266c7d5SChris Wilson /* Enable in IER... */ 4162a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4163a266c7d5SChris Wilson /* and unmask in IMR */ 4164a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4165a266c7d5SChris Wilson } 4166a266c7d5SChris Wilson 4167a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4168a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4169a266c7d5SChris Wilson POSTING_READ(IER); 4170a266c7d5SChris Wilson 4171f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 417220afbda2SDaniel Vetter 4173379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4174379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4175d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4176755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4177755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4178d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4179379ef82dSDaniel Vetter 418020afbda2SDaniel Vetter return 0; 418120afbda2SDaniel Vetter } 418220afbda2SDaniel Vetter 418390a72f87SVille Syrjälä /* 418490a72f87SVille Syrjälä * Returns true when a page flip has completed. 418590a72f87SVille Syrjälä */ 418690a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 418790a72f87SVille Syrjälä int plane, int pipe, u32 iir) 418890a72f87SVille Syrjälä { 41892d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 419090a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 419190a72f87SVille Syrjälä 41928d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 419390a72f87SVille Syrjälä return false; 419490a72f87SVille Syrjälä 419590a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4196d6bbafa1SChris Wilson goto check_page_flip; 419790a72f87SVille Syrjälä 419890a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 419990a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 420090a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 420190a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 420290a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 420390a72f87SVille Syrjälä */ 420490a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 4205d6bbafa1SChris Wilson goto check_page_flip; 420690a72f87SVille Syrjälä 42077d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 420890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 420990a72f87SVille Syrjälä return true; 4210d6bbafa1SChris Wilson 4211d6bbafa1SChris Wilson check_page_flip: 4212d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4213d6bbafa1SChris Wilson return false; 421490a72f87SVille Syrjälä } 421590a72f87SVille Syrjälä 4216ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4217a266c7d5SChris Wilson { 421845a83f84SDaniel Vetter struct drm_device *dev = arg; 42192d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 42208291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 422138bde180SChris Wilson u32 flip_mask = 422238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 422338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 422438bde180SChris Wilson int pipe, ret = IRQ_NONE; 4225a266c7d5SChris Wilson 42262dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42272dd2a883SImre Deak return IRQ_NONE; 42282dd2a883SImre Deak 42291f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42301f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 42311f814dacSImre Deak 4232a266c7d5SChris Wilson iir = I915_READ(IIR); 423338bde180SChris Wilson do { 423438bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 42358291ee90SChris Wilson bool blc_event = false; 4236a266c7d5SChris Wilson 4237a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4238a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4239a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4240a266c7d5SChris Wilson * interrupts (for non-MSI). 4241a266c7d5SChris Wilson */ 4242222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4243a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4244aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4245a266c7d5SChris Wilson 4246055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4247f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4248a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4249a266c7d5SChris Wilson 425038bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4251a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4252a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 425338bde180SChris Wilson irq_received = true; 4254a266c7d5SChris Wilson } 4255a266c7d5SChris Wilson } 4256222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson if (!irq_received) 4259a266c7d5SChris Wilson break; 4260a266c7d5SChris Wilson 4261a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 426216c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 42631ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 42641ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 42651ae3c34cSVille Syrjälä if (hotplug_status) 42661ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 42671ae3c34cSVille Syrjälä } 4268a266c7d5SChris Wilson 426938bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4270a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4271a266c7d5SChris Wilson 4272a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42734a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4274a266c7d5SChris Wilson 4275055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 427638bde180SChris Wilson int plane = pipe; 42773a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 427838bde180SChris Wilson plane = !plane; 42795e2032d4SVille Syrjälä 428090a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 428190a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 428290a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4283a266c7d5SChris Wilson 4284a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4285a266c7d5SChris Wilson blc_event = true; 42864356d586SDaniel Vetter 42874356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4288277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 42892d9d2b0bSVille Syrjälä 42901f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42911f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42921f7247c0SDaniel Vetter pipe); 4293a266c7d5SChris Wilson } 4294a266c7d5SChris Wilson 4295a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4296a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4297a266c7d5SChris Wilson 4298a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4299a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4300a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4301a266c7d5SChris Wilson * we would never get another interrupt. 4302a266c7d5SChris Wilson * 4303a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4304a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4305a266c7d5SChris Wilson * another one. 4306a266c7d5SChris Wilson * 4307a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4308a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4309a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4310a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4311a266c7d5SChris Wilson * stray interrupts. 4312a266c7d5SChris Wilson */ 431338bde180SChris Wilson ret = IRQ_HANDLED; 4314a266c7d5SChris Wilson iir = new_iir; 431538bde180SChris Wilson } while (iir & ~flip_mask); 4316a266c7d5SChris Wilson 43171f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 43181f814dacSImre Deak 4319a266c7d5SChris Wilson return ret; 4320a266c7d5SChris Wilson } 4321a266c7d5SChris Wilson 4322a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4323a266c7d5SChris Wilson { 43242d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4325a266c7d5SChris Wilson int pipe; 4326a266c7d5SChris Wilson 4327a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 43280706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4329a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4330a266c7d5SChris Wilson } 4331a266c7d5SChris Wilson 433200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4333055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 433455b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4335a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 433655b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 433755b39755SChris Wilson } 4338a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4339a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4340a266c7d5SChris Wilson 4341a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4342a266c7d5SChris Wilson } 4343a266c7d5SChris Wilson 4344a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4345a266c7d5SChris Wilson { 43462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4347a266c7d5SChris Wilson int pipe; 4348a266c7d5SChris Wilson 43490706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4350a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4351a266c7d5SChris Wilson 4352a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4353055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4354a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4355a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4356a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4357a266c7d5SChris Wilson POSTING_READ(IER); 4358a266c7d5SChris Wilson } 4359a266c7d5SChris Wilson 4360a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4361a266c7d5SChris Wilson { 43622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4363bbba0a97SChris Wilson u32 enable_mask; 4364a266c7d5SChris Wilson u32 error_mask; 4365a266c7d5SChris Wilson 4366a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4367bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4368adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4369bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4370bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4371bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4372bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4373bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4374bbba0a97SChris Wilson 4375bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 437621ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 437721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4378bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4379bbba0a97SChris Wilson 4380bbba0a97SChris Wilson if (IS_G4X(dev)) 4381bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4382a266c7d5SChris Wilson 4383b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4384b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4385d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4386755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4387755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4388755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4389d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4390a266c7d5SChris Wilson 4391a266c7d5SChris Wilson /* 4392a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4393a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4394a266c7d5SChris Wilson */ 4395a266c7d5SChris Wilson if (IS_G4X(dev)) { 4396a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4397a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4398a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4399a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4400a266c7d5SChris Wilson } else { 4401a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4402a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4403a266c7d5SChris Wilson } 4404a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4405a266c7d5SChris Wilson 4406a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4407a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4408a266c7d5SChris Wilson POSTING_READ(IER); 4409a266c7d5SChris Wilson 44100706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 441120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 441220afbda2SDaniel Vetter 4413f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 441420afbda2SDaniel Vetter 441520afbda2SDaniel Vetter return 0; 441620afbda2SDaniel Vetter } 441720afbda2SDaniel Vetter 4418bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 441920afbda2SDaniel Vetter { 44202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 442120afbda2SDaniel Vetter u32 hotplug_en; 442220afbda2SDaniel Vetter 4423b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4424b5ea2d56SDaniel Vetter 4425adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4426e5868a31SEgbert Eich /* enable bits are the same for all generations */ 44270706f17cSEgbert Eich hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915); 4428a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4429a266c7d5SChris Wilson to generate a spurious hotplug event about three 4430a266c7d5SChris Wilson seconds later. So just do it once. 4431a266c7d5SChris Wilson */ 4432a266c7d5SChris Wilson if (IS_G4X(dev)) 4433a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4434a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4435a266c7d5SChris Wilson 4436a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 44370706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4438f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4439f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4440f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 44410706f17cSEgbert Eich hotplug_en); 4442a266c7d5SChris Wilson } 4443a266c7d5SChris Wilson 4444ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4445a266c7d5SChris Wilson { 444645a83f84SDaniel Vetter struct drm_device *dev = arg; 44472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4448a266c7d5SChris Wilson u32 iir, new_iir; 4449a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4450a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 445121ad8330SVille Syrjälä u32 flip_mask = 445221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 445321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4454a266c7d5SChris Wilson 44552dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44562dd2a883SImre Deak return IRQ_NONE; 44572dd2a883SImre Deak 44581f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44591f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44601f814dacSImre Deak 4461a266c7d5SChris Wilson iir = I915_READ(IIR); 4462a266c7d5SChris Wilson 4463a266c7d5SChris Wilson for (;;) { 4464501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 44652c8ba29fSChris Wilson bool blc_event = false; 44662c8ba29fSChris Wilson 4467a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4468a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4469a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4470a266c7d5SChris Wilson * interrupts (for non-MSI). 4471a266c7d5SChris Wilson */ 4472222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4473a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4474aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4475a266c7d5SChris Wilson 4476055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4477f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4478a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4479a266c7d5SChris Wilson 4480a266c7d5SChris Wilson /* 4481a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4482a266c7d5SChris Wilson */ 4483a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4484a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4485501e01d7SVille Syrjälä irq_received = true; 4486a266c7d5SChris Wilson } 4487a266c7d5SChris Wilson } 4488222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4489a266c7d5SChris Wilson 4490a266c7d5SChris Wilson if (!irq_received) 4491a266c7d5SChris Wilson break; 4492a266c7d5SChris Wilson 4493a266c7d5SChris Wilson ret = IRQ_HANDLED; 4494a266c7d5SChris Wilson 4495a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44961ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44971ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44981ae3c34cSVille Syrjälä if (hotplug_status) 44991ae3c34cSVille Syrjälä i9xx_hpd_irq_handler(dev, hotplug_status); 45001ae3c34cSVille Syrjälä } 4501a266c7d5SChris Wilson 450221ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4503a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4504a266c7d5SChris Wilson 4505a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 45064a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4507a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 45084a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 4509a266c7d5SChris Wilson 4510055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 45112c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 451290a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 451390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4514a266c7d5SChris Wilson 4515a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4516a266c7d5SChris Wilson blc_event = true; 45174356d586SDaniel Vetter 45184356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4519277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4520a266c7d5SChris Wilson 45211f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 45221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 45232d9d2b0bSVille Syrjälä } 4524a266c7d5SChris Wilson 4525a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4526a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4527a266c7d5SChris Wilson 4528515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4529515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4530515ac2bbSDaniel Vetter 4531a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4532a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4533a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4534a266c7d5SChris Wilson * we would never get another interrupt. 4535a266c7d5SChris Wilson * 4536a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4537a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4538a266c7d5SChris Wilson * another one. 4539a266c7d5SChris Wilson * 4540a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4541a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4542a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4543a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4544a266c7d5SChris Wilson * stray interrupts. 4545a266c7d5SChris Wilson */ 4546a266c7d5SChris Wilson iir = new_iir; 4547a266c7d5SChris Wilson } 4548a266c7d5SChris Wilson 45491f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45501f814dacSImre Deak 4551a266c7d5SChris Wilson return ret; 4552a266c7d5SChris Wilson } 4553a266c7d5SChris Wilson 4554a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4555a266c7d5SChris Wilson { 45562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4557a266c7d5SChris Wilson int pipe; 4558a266c7d5SChris Wilson 4559a266c7d5SChris Wilson if (!dev_priv) 4560a266c7d5SChris Wilson return; 4561a266c7d5SChris Wilson 45620706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4563a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4564a266c7d5SChris Wilson 4565a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4566055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4567a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4568a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4569a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4570a266c7d5SChris Wilson 4571055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4572a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4573a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4574a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4575a266c7d5SChris Wilson } 4576a266c7d5SChris Wilson 4577fca52a55SDaniel Vetter /** 4578fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4579fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4580fca52a55SDaniel Vetter * 4581fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4582fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4583fca52a55SDaniel Vetter */ 4584b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4585f71d4af4SJesse Barnes { 4586b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 45878b2e326dSChris Wilson 458877913b39SJani Nikula intel_hpd_init_work(dev_priv); 458977913b39SJani Nikula 4590c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4591a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45928b2e326dSChris Wilson 4593a6706b45SDeepak S /* Let's track the enabled rps events */ 4594666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45956c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45966f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 459731685c25SDeepak S else 4598a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4599a6706b45SDeepak S 4600737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4601737b1506SChris Wilson i915_hangcheck_elapsed); 460261bac78eSDaniel Vetter 4603b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 46044cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 46054cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4606b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4607f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4608fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4609391f75e2SVille Syrjälä } else { 4610391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4611391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4612f71d4af4SJesse Barnes } 4613f71d4af4SJesse Barnes 461421da2700SVille Syrjälä /* 461521da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 461621da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 461721da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 461821da2700SVille Syrjälä */ 4619b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 462021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 462121da2700SVille Syrjälä 4622f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4623f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4624f71d4af4SJesse Barnes 4625b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 462643f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 462743f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 462843f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 462943f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 463043f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 463143f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 463243f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4633b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 46347e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 46357e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 46367e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 46377e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 46387e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 46397e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4640fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4641b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4642abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4643723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4644abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4645abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4646abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4647abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 46486dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4649e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 46506dbf30ceSVille Syrjälä else if (HAS_PCH_SPT(dev)) 46516dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 46526dbf30ceSVille Syrjälä else 46533a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4654f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4655f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4656723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4657f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4658f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4659f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4660f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4661e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4662f71d4af4SJesse Barnes } else { 4663b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4664c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4665c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4666c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4667c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4668b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4669a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4670a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4671a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4672a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4673c2798b19SChris Wilson } else { 4674a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4675a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4676a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4677a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4678c2798b19SChris Wilson } 4679778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4680778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4681f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4682f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4683f71d4af4SJesse Barnes } 4684f71d4af4SJesse Barnes } 468520afbda2SDaniel Vetter 4686fca52a55SDaniel Vetter /** 4687fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4688fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4689fca52a55SDaniel Vetter * 4690fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4691fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4692fca52a55SDaniel Vetter * 4693fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4694fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4695fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4696fca52a55SDaniel Vetter */ 46972aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46982aeb7d3aSDaniel Vetter { 46992aeb7d3aSDaniel Vetter /* 47002aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 47012aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 47022aeb7d3aSDaniel Vetter * special cases in our ordering checks. 47032aeb7d3aSDaniel Vetter */ 47042aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 47052aeb7d3aSDaniel Vetter 47062aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 47072aeb7d3aSDaniel Vetter } 47082aeb7d3aSDaniel Vetter 4709fca52a55SDaniel Vetter /** 4710fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4711fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4712fca52a55SDaniel Vetter * 4713fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4714fca52a55SDaniel Vetter * resources acquired in the init functions. 4715fca52a55SDaniel Vetter */ 47162aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 47172aeb7d3aSDaniel Vetter { 47182aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 47192aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 47202aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 47212aeb7d3aSDaniel Vetter } 47222aeb7d3aSDaniel Vetter 4723fca52a55SDaniel Vetter /** 4724fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4725fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4726fca52a55SDaniel Vetter * 4727fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4728fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4729fca52a55SDaniel Vetter */ 4730b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4731c67a470bSPaulo Zanoni { 4732b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 47332aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 47342dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4735c67a470bSPaulo Zanoni } 4736c67a470bSPaulo Zanoni 4737fca52a55SDaniel Vetter /** 4738fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4739fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4740fca52a55SDaniel Vetter * 4741fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4742fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4743fca52a55SDaniel Vetter */ 4744b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4745c67a470bSPaulo Zanoni { 47462aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4747b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4748b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4749c67a470bSPaulo Zanoni } 4750