xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 51f6b0f99cab765477a636443ce63295b76b9bb4)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
140e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
141e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
142e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
143e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
144e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
145e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
146e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
147e9e9848aSVille Syrjälä } while (0)
148e9e9848aSVille Syrjälä 
149337ba017SPaulo Zanoni /*
150337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
151337ba017SPaulo Zanoni  */
1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
153f0f59a00SVille Syrjälä 				    i915_reg_t reg)
154b51a2842SVille Syrjälä {
155b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
156b51a2842SVille Syrjälä 
157b51a2842SVille Syrjälä 	if (val == 0)
158b51a2842SVille Syrjälä 		return;
159b51a2842SVille Syrjälä 
160b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
161f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
162b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
163b51a2842SVille Syrjälä 	POSTING_READ(reg);
164b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
165b51a2842SVille Syrjälä 	POSTING_READ(reg);
166b51a2842SVille Syrjälä }
167337ba017SPaulo Zanoni 
168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169e9e9848aSVille Syrjälä 				    i915_reg_t reg)
170e9e9848aSVille Syrjälä {
171e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
172e9e9848aSVille Syrjälä 
173e9e9848aSVille Syrjälä 	if (val == 0)
174e9e9848aSVille Syrjälä 		return;
175e9e9848aSVille Syrjälä 
176e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
178e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
179e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
180e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
181e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
182e9e9848aSVille Syrjälä }
183e9e9848aSVille Syrjälä 
18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
1853488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
18635079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1877d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1887d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
18935079899SPaulo Zanoni } while (0)
19035079899SPaulo Zanoni 
1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
1923488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
19335079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1947d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1957d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
19635079899SPaulo Zanoni } while (0)
19735079899SPaulo Zanoni 
198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
199e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
200e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
201e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
202e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
203e9e9848aSVille Syrjälä } while (0)
204e9e9848aSVille Syrjälä 
205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
207c9a9a268SImre Deak 
2080706f17cSEgbert Eich /* For display hotplug interrupt */
2090706f17cSEgbert Eich static inline void
2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
2110706f17cSEgbert Eich 				     uint32_t mask,
2120706f17cSEgbert Eich 				     uint32_t bits)
2130706f17cSEgbert Eich {
2140706f17cSEgbert Eich 	uint32_t val;
2150706f17cSEgbert Eich 
21667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2170706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2180706f17cSEgbert Eich 
2190706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2200706f17cSEgbert Eich 	val &= ~mask;
2210706f17cSEgbert Eich 	val |= bits;
2220706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2230706f17cSEgbert Eich }
2240706f17cSEgbert Eich 
2250706f17cSEgbert Eich /**
2260706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2270706f17cSEgbert Eich  * @dev_priv: driver private
2280706f17cSEgbert Eich  * @mask: bits to update
2290706f17cSEgbert Eich  * @bits: bits to enable
2300706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2310706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2320706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2330706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2340706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2350706f17cSEgbert Eich  * version is also available.
2360706f17cSEgbert Eich  */
2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2380706f17cSEgbert Eich 				   uint32_t mask,
2390706f17cSEgbert Eich 				   uint32_t bits)
2400706f17cSEgbert Eich {
2410706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2420706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2430706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2440706f17cSEgbert Eich }
2450706f17cSEgbert Eich 
246d9dc34f1SVille Syrjälä /**
247d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
248d9dc34f1SVille Syrjälä  * @dev_priv: driver private
249d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
250d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
251d9dc34f1SVille Syrjälä  */
252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
253d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
254d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
255036a4a7dSZhenyu Wang {
256d9dc34f1SVille Syrjälä 	uint32_t new_val;
257d9dc34f1SVille Syrjälä 
25867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2594bc9d430SDaniel Vetter 
260d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
261d9dc34f1SVille Syrjälä 
2629df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
263c67a470bSPaulo Zanoni 		return;
264c67a470bSPaulo Zanoni 
265d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
266d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
267d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
268d9dc34f1SVille Syrjälä 
269d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
270d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2711ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2723143a2bfSChris Wilson 		POSTING_READ(DEIMR);
273036a4a7dSZhenyu Wang 	}
274036a4a7dSZhenyu Wang }
275036a4a7dSZhenyu Wang 
27643eaea13SPaulo Zanoni /**
27743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
27843eaea13SPaulo Zanoni  * @dev_priv: driver private
27943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
28043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
28143eaea13SPaulo Zanoni  */
28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
28343eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
28443eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
28543eaea13SPaulo Zanoni {
28667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
28743eaea13SPaulo Zanoni 
28815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
28915a17aaeSDaniel Vetter 
2909df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
291c67a470bSPaulo Zanoni 		return;
292c67a470bSPaulo Zanoni 
29343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
29443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
29543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
29643eaea13SPaulo Zanoni }
29743eaea13SPaulo Zanoni 
298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
29943eaea13SPaulo Zanoni {
30043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
30131bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
30243eaea13SPaulo Zanoni }
30343eaea13SPaulo Zanoni 
304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
30543eaea13SPaulo Zanoni {
30643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
30743eaea13SPaulo Zanoni }
30843eaea13SPaulo Zanoni 
309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
310b900b949SImre Deak {
311bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
312b900b949SImre Deak }
313b900b949SImre Deak 
314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
315a72fbc3aSImre Deak {
316bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
317a72fbc3aSImre Deak }
318a72fbc3aSImre Deak 
319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
320b900b949SImre Deak {
321bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
322b900b949SImre Deak }
323b900b949SImre Deak 
324edbfdb45SPaulo Zanoni /**
325edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
326edbfdb45SPaulo Zanoni  * @dev_priv: driver private
327edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
328edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
329edbfdb45SPaulo Zanoni  */
330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
331edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
332edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
333edbfdb45SPaulo Zanoni {
334605cd25bSPaulo Zanoni 	uint32_t new_val;
335edbfdb45SPaulo Zanoni 
33615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
33715a17aaeSDaniel Vetter 
33867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
339edbfdb45SPaulo Zanoni 
340f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
341f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
342f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
343f52ecbcfSPaulo Zanoni 
344f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
345f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
346f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
347a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
348edbfdb45SPaulo Zanoni 	}
349f52ecbcfSPaulo Zanoni }
350edbfdb45SPaulo Zanoni 
351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
352edbfdb45SPaulo Zanoni {
3539939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3549939fba2SImre Deak 		return;
3559939fba2SImre Deak 
356edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
357edbfdb45SPaulo Zanoni }
358edbfdb45SPaulo Zanoni 
359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3609939fba2SImre Deak {
3619939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3629939fba2SImre Deak }
3639939fba2SImre Deak 
364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
365edbfdb45SPaulo Zanoni {
3669939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3679939fba2SImre Deak 		return;
3689939fba2SImre Deak 
369f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
370f4e9af4fSAkash Goel }
371f4e9af4fSAkash Goel 
3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
373f4e9af4fSAkash Goel {
374f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
375f4e9af4fSAkash Goel 
37667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
377f4e9af4fSAkash Goel 
378f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
379f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
380f4e9af4fSAkash Goel 	POSTING_READ(reg);
381f4e9af4fSAkash Goel }
382f4e9af4fSAkash Goel 
3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
384f4e9af4fSAkash Goel {
38567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
386f4e9af4fSAkash Goel 
387f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
388f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
389f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
390f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
391f4e9af4fSAkash Goel }
392f4e9af4fSAkash Goel 
3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
394f4e9af4fSAkash Goel {
39567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
396f4e9af4fSAkash Goel 
397f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
398f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
399f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
400f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
401edbfdb45SPaulo Zanoni }
402edbfdb45SPaulo Zanoni 
403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4043cc134e3SImre Deak {
4053cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
406f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
407562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
4083cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4093cc134e3SImre Deak }
4103cc134e3SImre Deak 
41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
412b900b949SImre Deak {
413562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
414562d9baeSSagar Arun Kamble 
415562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
416f2a91d1aSChris Wilson 		return;
417f2a91d1aSChris Wilson 
41851951ae7SMika Kuoppala 	if (WARN_ON_ONCE(IS_GEN11(dev_priv)))
41951951ae7SMika Kuoppala 		return;
42051951ae7SMika Kuoppala 
421b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
422562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
423c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
424562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
425b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
42678e68d36SImre Deak 
427b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
428b900b949SImre Deak }
429b900b949SImre Deak 
43091d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
431b900b949SImre Deak {
432562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
433562d9baeSSagar Arun Kamble 
434562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
435f2a91d1aSChris Wilson 		return;
436f2a91d1aSChris Wilson 
43751951ae7SMika Kuoppala 	if (WARN_ON_ONCE(IS_GEN11(dev_priv)))
43851951ae7SMika Kuoppala 		return;
43951951ae7SMika Kuoppala 
440d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
441562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
4429939fba2SImre Deak 
443b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4449939fba2SImre Deak 
445f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
44658072ccbSImre Deak 
44758072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
44891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
449c33d247dSChris Wilson 
450c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
4513814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
452c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
453c33d247dSChris Wilson 	 * state of the worker can be discarded.
454c33d247dSChris Wilson 	 */
455562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
456c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
457b900b949SImre Deak }
458b900b949SImre Deak 
45926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
46026705e20SSagar Arun Kamble {
4611be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
4621be333d3SSagar Arun Kamble 
46326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
46426705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
46526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
46626705e20SSagar Arun Kamble }
46726705e20SSagar Arun Kamble 
46826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
46926705e20SSagar Arun Kamble {
4701be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
4711be333d3SSagar Arun Kamble 
47226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
47326705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
47426705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
47526705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
47626705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
47726705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
47826705e20SSagar Arun Kamble 	}
47926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
48026705e20SSagar Arun Kamble }
48126705e20SSagar Arun Kamble 
48226705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
48326705e20SSagar Arun Kamble {
4841be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
4851be333d3SSagar Arun Kamble 
48626705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
48726705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
48826705e20SSagar Arun Kamble 
48926705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
49026705e20SSagar Arun Kamble 
49126705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
49226705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
49326705e20SSagar Arun Kamble 
49426705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
49526705e20SSagar Arun Kamble }
49626705e20SSagar Arun Kamble 
4970961021aSBen Widawsky /**
4983a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4993a3b3c7dSVille Syrjälä  * @dev_priv: driver private
5003a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
5013a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
5023a3b3c7dSVille Syrjälä  */
5033a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
5043a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
5053a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
5063a3b3c7dSVille Syrjälä {
5073a3b3c7dSVille Syrjälä 	uint32_t new_val;
5083a3b3c7dSVille Syrjälä 	uint32_t old_val;
5093a3b3c7dSVille Syrjälä 
51067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
5113a3b3c7dSVille Syrjälä 
5123a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
5133a3b3c7dSVille Syrjälä 
5143a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
5153a3b3c7dSVille Syrjälä 		return;
5163a3b3c7dSVille Syrjälä 
5173a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5183a3b3c7dSVille Syrjälä 
5193a3b3c7dSVille Syrjälä 	new_val = old_val;
5203a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5213a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5223a3b3c7dSVille Syrjälä 
5233a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
5243a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
5253a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
5263a3b3c7dSVille Syrjälä 	}
5273a3b3c7dSVille Syrjälä }
5283a3b3c7dSVille Syrjälä 
5293a3b3c7dSVille Syrjälä /**
530013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
531013d3752SVille Syrjälä  * @dev_priv: driver private
532013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
533013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
534013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
535013d3752SVille Syrjälä  */
536013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
537013d3752SVille Syrjälä 			 enum pipe pipe,
538013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
539013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
540013d3752SVille Syrjälä {
541013d3752SVille Syrjälä 	uint32_t new_val;
542013d3752SVille Syrjälä 
54367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
544013d3752SVille Syrjälä 
545013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
546013d3752SVille Syrjälä 
547013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
548013d3752SVille Syrjälä 		return;
549013d3752SVille Syrjälä 
550013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
551013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
552013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
553013d3752SVille Syrjälä 
554013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
555013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
556013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
557013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
558013d3752SVille Syrjälä 	}
559013d3752SVille Syrjälä }
560013d3752SVille Syrjälä 
561013d3752SVille Syrjälä /**
562fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
563fee884edSDaniel Vetter  * @dev_priv: driver private
564fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
565fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
566fee884edSDaniel Vetter  */
56747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
568fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
569fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
570fee884edSDaniel Vetter {
571fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
572fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
573fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
574fee884edSDaniel Vetter 
57515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
57615a17aaeSDaniel Vetter 
57767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
578fee884edSDaniel Vetter 
5799df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
580c67a470bSPaulo Zanoni 		return;
581c67a470bSPaulo Zanoni 
582fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
583fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
584fee884edSDaniel Vetter }
5858664281bSPaulo Zanoni 
5866b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
5876b12ca56SVille Syrjälä 			      enum pipe pipe)
5887c463586SKeith Packard {
5896b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
59010c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59110c59c51SImre Deak 
5926b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
5936b12ca56SVille Syrjälä 
5946b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
5956b12ca56SVille Syrjälä 		goto out;
5966b12ca56SVille Syrjälä 
59710c59c51SImre Deak 	/*
598724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
599724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
60010c59c51SImre Deak 	 */
60110c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
60210c59c51SImre Deak 		return 0;
603724a6905SVille Syrjälä 	/*
604724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
605724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
606724a6905SVille Syrjälä 	 */
607724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
608724a6905SVille Syrjälä 		return 0;
60910c59c51SImre Deak 
61010c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
61110c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
61210c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61310c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61410c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61510c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61610c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61710c59c51SImre Deak 
6186b12ca56SVille Syrjälä out:
6196b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
6206b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
6216b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
6226b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
6236b12ca56SVille Syrjälä 
62410c59c51SImre Deak 	return enable_mask;
62510c59c51SImre Deak }
62610c59c51SImre Deak 
6276b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
6286b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
629755e9019SImre Deak {
6306b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
631755e9019SImre Deak 	u32 enable_mask;
632755e9019SImre Deak 
6336b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
6346b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
6356b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
6366b12ca56SVille Syrjälä 
6376b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6386b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
6396b12ca56SVille Syrjälä 
6406b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
6416b12ca56SVille Syrjälä 		return;
6426b12ca56SVille Syrjälä 
6436b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
6446b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
6456b12ca56SVille Syrjälä 
6466b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
6476b12ca56SVille Syrjälä 	POSTING_READ(reg);
648755e9019SImre Deak }
649755e9019SImre Deak 
6506b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
6516b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
652755e9019SImre Deak {
6536b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
654755e9019SImre Deak 	u32 enable_mask;
655755e9019SImre Deak 
6566b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
6576b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
6586b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
6596b12ca56SVille Syrjälä 
6606b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6616b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
6626b12ca56SVille Syrjälä 
6636b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
6646b12ca56SVille Syrjälä 		return;
6656b12ca56SVille Syrjälä 
6666b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
6676b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
6686b12ca56SVille Syrjälä 
6696b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
6706b12ca56SVille Syrjälä 	POSTING_READ(reg);
671755e9019SImre Deak }
672755e9019SImre Deak 
673c0e09200SDave Airlie /**
674f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
67514bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
67601c66889SZhao Yakui  */
67791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
67801c66889SZhao Yakui {
67991d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
680f49e38ddSJani Nikula 		return;
681f49e38ddSJani Nikula 
68213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
68301c66889SZhao Yakui 
684755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
68591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6863b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
687755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6881ec14ad3SChris Wilson 
68913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
69001c66889SZhao Yakui }
69101c66889SZhao Yakui 
692f75f3746SVille Syrjälä /*
693f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
694f75f3746SVille Syrjälä  * around the vertical blanking period.
695f75f3746SVille Syrjälä  *
696f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
697f75f3746SVille Syrjälä  *  vblank_start >= 3
698f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
699f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
700f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
701f75f3746SVille Syrjälä  *
702f75f3746SVille Syrjälä  *           start of vblank:
703f75f3746SVille Syrjälä  *           latch double buffered registers
704f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
705f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
706f75f3746SVille Syrjälä  *           |
707f75f3746SVille Syrjälä  *           |          frame start:
708f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
709f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
710f75f3746SVille Syrjälä  *           |          |
711f75f3746SVille Syrjälä  *           |          |  start of vsync:
712f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
713f75f3746SVille Syrjälä  *           |          |  |
714f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
715f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
716f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
717f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
718f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
719f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
720f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
721f75f3746SVille Syrjälä  *       |          |                                         |
722f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
723f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
724f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
725f75f3746SVille Syrjälä  *
726f75f3746SVille Syrjälä  * x  = horizontal active
727f75f3746SVille Syrjälä  * _  = horizontal blanking
728f75f3746SVille Syrjälä  * hs = horizontal sync
729f75f3746SVille Syrjälä  * va = vertical active
730f75f3746SVille Syrjälä  * vb = vertical blanking
731f75f3746SVille Syrjälä  * vs = vertical sync
732f75f3746SVille Syrjälä  * vbs = vblank_start (number)
733f75f3746SVille Syrjälä  *
734f75f3746SVille Syrjälä  * Summary:
735f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
736f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
737f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
738f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
739f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
740f75f3746SVille Syrjälä  */
741f75f3746SVille Syrjälä 
74242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
74342f52ef8SKeith Packard  * we use as a pipe index
74442f52ef8SKeith Packard  */
74588e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7460a3e67a4SJesse Barnes {
747fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
748f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7490b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7505caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
751694e409dSVille Syrjälä 	unsigned long irqflags;
752391f75e2SVille Syrjälä 
7530b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7540b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7550b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7560b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7570b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
758391f75e2SVille Syrjälä 
7590b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7600b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7610b2a8e09SVille Syrjälä 
7620b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7630b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7640b2a8e09SVille Syrjälä 
7659db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7669db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7675eddb70bSChris Wilson 
768694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
769694e409dSVille Syrjälä 
7700a3e67a4SJesse Barnes 	/*
7710a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7720a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7730a3e67a4SJesse Barnes 	 * register.
7740a3e67a4SJesse Barnes 	 */
7750a3e67a4SJesse Barnes 	do {
776694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
777694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
778694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7790a3e67a4SJesse Barnes 	} while (high1 != high2);
7800a3e67a4SJesse Barnes 
781694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782694e409dSVille Syrjälä 
7835eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
784391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7855eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
786391f75e2SVille Syrjälä 
787391f75e2SVille Syrjälä 	/*
788391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
789391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
790391f75e2SVille Syrjälä 	 * counter against vblank start.
791391f75e2SVille Syrjälä 	 */
792edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7930a3e67a4SJesse Barnes }
7940a3e67a4SJesse Barnes 
795974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7969880b7a5SJesse Barnes {
797fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7989880b7a5SJesse Barnes 
799649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
8009880b7a5SJesse Barnes }
8019880b7a5SJesse Barnes 
802aec0246fSUma Shankar /*
803aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
804aec0246fSUma Shankar  * scanline register will not work to get the scanline,
805aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
806aec0246fSUma Shankar  * with scanline register updates.
807aec0246fSUma Shankar  * This function will use Framestamp and current
808aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
809aec0246fSUma Shankar  */
810aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
811aec0246fSUma Shankar {
812aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
813aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
814aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
815aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
816aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
817aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
818aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
819aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
820aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
821aec0246fSUma Shankar 
822aec0246fSUma Shankar 	/*
823aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
824aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
825aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
826aec0246fSUma Shankar 	 * during the same frame.
827aec0246fSUma Shankar 	 */
828aec0246fSUma Shankar 	do {
829aec0246fSUma Shankar 		/*
830aec0246fSUma Shankar 		 * This field provides read back of the display
831aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
832aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
833aec0246fSUma Shankar 		 */
834aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
835aec0246fSUma Shankar 
836aec0246fSUma Shankar 		/*
837aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
838aec0246fSUma Shankar 		 * time stamp value.
839aec0246fSUma Shankar 		 */
840aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
841aec0246fSUma Shankar 
842aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
843aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
844aec0246fSUma Shankar 
845aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
846aec0246fSUma Shankar 					clock), 1000 * htotal);
847aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
848aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
849aec0246fSUma Shankar 
850aec0246fSUma Shankar 	return scanline;
851aec0246fSUma Shankar }
852aec0246fSUma Shankar 
85375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
854a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
855a225f079SVille Syrjälä {
856a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
857fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8585caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
8595caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
860a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
86180715b2fSVille Syrjälä 	int position, vtotal;
862a225f079SVille Syrjälä 
86372259536SVille Syrjälä 	if (!crtc->active)
86472259536SVille Syrjälä 		return -1;
86572259536SVille Syrjälä 
8665caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
8675caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
8685caa0feaSDaniel Vetter 
869aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
870aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
871aec0246fSUma Shankar 
87280715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
873a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
874a225f079SVille Syrjälä 		vtotal /= 2;
875a225f079SVille Syrjälä 
87691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
87775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
878a225f079SVille Syrjälä 	else
87975aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
880a225f079SVille Syrjälä 
881a225f079SVille Syrjälä 	/*
88241b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
88341b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
88441b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
88541b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
88641b578fbSJesse Barnes 	 *
88741b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
88841b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
88941b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
89041b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
89141b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
89241b578fbSJesse Barnes 	 */
89391d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
89441b578fbSJesse Barnes 		int i, temp;
89541b578fbSJesse Barnes 
89641b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
89741b578fbSJesse Barnes 			udelay(1);
898707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
89941b578fbSJesse Barnes 			if (temp != position) {
90041b578fbSJesse Barnes 				position = temp;
90141b578fbSJesse Barnes 				break;
90241b578fbSJesse Barnes 			}
90341b578fbSJesse Barnes 		}
90441b578fbSJesse Barnes 	}
90541b578fbSJesse Barnes 
90641b578fbSJesse Barnes 	/*
90780715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
90880715b2fSVille Syrjälä 	 * scanline_offset adjustment.
909a225f079SVille Syrjälä 	 */
91080715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
911a225f079SVille Syrjälä }
912a225f079SVille Syrjälä 
9131bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
9141bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
9153bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
9163bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
9170af7e4dfSMario Kleiner {
918fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
91998187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
92098187836SVille Syrjälä 								pipe);
9213aa18df8SVille Syrjälä 	int position;
92278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
923ad3543edSMario Kleiner 	unsigned long irqflags;
9240af7e4dfSMario Kleiner 
925fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
9260af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9279db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
9281bf6ad62SDaniel Vetter 		return false;
9290af7e4dfSMario Kleiner 	}
9300af7e4dfSMario Kleiner 
931c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
93278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
933c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
934c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
935c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
9360af7e4dfSMario Kleiner 
937d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
938d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
939d31faf65SVille Syrjälä 		vbl_end /= 2;
940d31faf65SVille Syrjälä 		vtotal /= 2;
941d31faf65SVille Syrjälä 	}
942d31faf65SVille Syrjälä 
943ad3543edSMario Kleiner 	/*
944ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
945ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
946ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
947ad3543edSMario Kleiner 	 */
948ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
949ad3543edSMario Kleiner 
950ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
951ad3543edSMario Kleiner 
952ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
953ad3543edSMario Kleiner 	if (stime)
954ad3543edSMario Kleiner 		*stime = ktime_get();
955ad3543edSMario Kleiner 
95691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9570af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9580af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9590af7e4dfSMario Kleiner 		 */
960a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9610af7e4dfSMario Kleiner 	} else {
9620af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9630af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9640af7e4dfSMario Kleiner 		 * scanout position.
9650af7e4dfSMario Kleiner 		 */
96675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9670af7e4dfSMario Kleiner 
9683aa18df8SVille Syrjälä 		/* convert to pixel counts */
9693aa18df8SVille Syrjälä 		vbl_start *= htotal;
9703aa18df8SVille Syrjälä 		vbl_end *= htotal;
9713aa18df8SVille Syrjälä 		vtotal *= htotal;
97278e8fc6bSVille Syrjälä 
97378e8fc6bSVille Syrjälä 		/*
9747e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
9757e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
9767e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
9777e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
9787e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
9797e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9807e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9817e78f1cbSVille Syrjälä 		 */
9827e78f1cbSVille Syrjälä 		if (position >= vtotal)
9837e78f1cbSVille Syrjälä 			position = vtotal - 1;
9847e78f1cbSVille Syrjälä 
9857e78f1cbSVille Syrjälä 		/*
98678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
98778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
98878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
98978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
99078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
99178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
99278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
99378e8fc6bSVille Syrjälä 		 */
99478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9953aa18df8SVille Syrjälä 	}
9963aa18df8SVille Syrjälä 
997ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
998ad3543edSMario Kleiner 	if (etime)
999ad3543edSMario Kleiner 		*etime = ktime_get();
1000ad3543edSMario Kleiner 
1001ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1002ad3543edSMario Kleiner 
1003ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1004ad3543edSMario Kleiner 
10053aa18df8SVille Syrjälä 	/*
10063aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
10073aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
10083aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
10093aa18df8SVille Syrjälä 	 * up since vbl_end.
10103aa18df8SVille Syrjälä 	 */
10113aa18df8SVille Syrjälä 	if (position >= vbl_start)
10123aa18df8SVille Syrjälä 		position -= vbl_end;
10133aa18df8SVille Syrjälä 	else
10143aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
10153aa18df8SVille Syrjälä 
101691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
10173aa18df8SVille Syrjälä 		*vpos = position;
10183aa18df8SVille Syrjälä 		*hpos = 0;
10193aa18df8SVille Syrjälä 	} else {
10200af7e4dfSMario Kleiner 		*vpos = position / htotal;
10210af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10220af7e4dfSMario Kleiner 	}
10230af7e4dfSMario Kleiner 
10241bf6ad62SDaniel Vetter 	return true;
10250af7e4dfSMario Kleiner }
10260af7e4dfSMario Kleiner 
1027a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1028a225f079SVille Syrjälä {
1029fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1030a225f079SVille Syrjälä 	unsigned long irqflags;
1031a225f079SVille Syrjälä 	int position;
1032a225f079SVille Syrjälä 
1033a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1034a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1035a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1036a225f079SVille Syrjälä 
1037a225f079SVille Syrjälä 	return position;
1038a225f079SVille Syrjälä }
1039a225f079SVille Syrjälä 
104091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1041f97108d1SJesse Barnes {
1042b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10439270388eSDaniel Vetter 	u8 new_delay;
10449270388eSDaniel Vetter 
1045d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1046f97108d1SJesse Barnes 
104773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
104873edd18fSDaniel Vetter 
104920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10509270388eSDaniel Vetter 
10517648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1052b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1053b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1054f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1055f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1056f97108d1SJesse Barnes 
1057f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1058b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
105920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
106020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
106120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
106220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1063b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
106420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
106520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
106620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
106720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1068f97108d1SJesse Barnes 	}
1069f97108d1SJesse Barnes 
107091d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
107120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1072f97108d1SJesse Barnes 
1073d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
10749270388eSDaniel Vetter 
1075f97108d1SJesse Barnes 	return;
1076f97108d1SJesse Barnes }
1077f97108d1SJesse Barnes 
10780bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1079549f7365SChris Wilson {
1080e61e0f51SChris Wilson 	struct i915_request *rq = NULL;
108156299fb7SChris Wilson 	struct intel_wait *wait;
1082dffabc8fSTvrtko Ursulin 
1083bcbd5c33SChris Wilson 	if (!engine->breadcrumbs.irq_armed)
1084bcbd5c33SChris Wilson 		return;
1085bcbd5c33SChris Wilson 
10862246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1087538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
108856299fb7SChris Wilson 
108961d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
109061d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
109156299fb7SChris Wilson 	if (wait) {
109217b51ad8SChris Wilson 		bool wakeup = engine->irq_seqno_barrier;
109317b51ad8SChris Wilson 
109456299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
109556299fb7SChris Wilson 		 * requests after waiting on our own requests. To
109656299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
109756299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
109856299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
109956299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
110056299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
110156299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
110256299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
110356299fb7SChris Wilson 		 * and many waiters.
110456299fb7SChris Wilson 		 */
110556299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
110617b51ad8SChris Wilson 				      wait->seqno)) {
1107e61e0f51SChris Wilson 			struct i915_request *waiter = wait->request;
1108de4d2106SChris Wilson 
110917b51ad8SChris Wilson 			wakeup = true;
111017b51ad8SChris Wilson 			if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1111de4d2106SChris Wilson 				      &waiter->fence.flags) &&
1112de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1113e61e0f51SChris Wilson 				rq = i915_request_get(waiter);
111417b51ad8SChris Wilson 		}
111556299fb7SChris Wilson 
111617b51ad8SChris Wilson 		if (wakeup)
111756299fb7SChris Wilson 			wake_up_process(wait->tsk);
111867b807a8SChris Wilson 	} else {
1119bcbd5c33SChris Wilson 		if (engine->breadcrumbs.irq_armed)
112067b807a8SChris Wilson 			__intel_engine_disarm_breadcrumbs(engine);
112156299fb7SChris Wilson 	}
112261d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
112356299fb7SChris Wilson 
112424754d75SChris Wilson 	if (rq) {
112556299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
11264e9a8befSChris Wilson 		GEM_BUG_ON(!i915_request_completed(rq));
1127e61e0f51SChris Wilson 		i915_request_put(rq);
112824754d75SChris Wilson 	}
112956299fb7SChris Wilson 
113056299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1131549f7365SChris Wilson }
1132549f7365SChris Wilson 
113343cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
113443cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
113531685c25SDeepak S {
1136679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
113743cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
113843cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
113931685c25SDeepak S }
114031685c25SDeepak S 
114143cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
114243cf3bf0SChris Wilson {
1143562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
114443cf3bf0SChris Wilson }
114543cf3bf0SChris Wilson 
114643cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
114743cf3bf0SChris Wilson {
1148562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1149562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
115043cf3bf0SChris Wilson 	struct intel_rps_ei now;
115143cf3bf0SChris Wilson 	u32 events = 0;
115243cf3bf0SChris Wilson 
1153e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
115443cf3bf0SChris Wilson 		return 0;
115543cf3bf0SChris Wilson 
115643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
115731685c25SDeepak S 
1158679cb6c1SMika Kuoppala 	if (prev->ktime) {
1159e0e8c7cbSChris Wilson 		u64 time, c0;
1160569884e3SChris Wilson 		u32 render, media;
1161e0e8c7cbSChris Wilson 
1162679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
11638f68d591SChris Wilson 
1164e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1165e0e8c7cbSChris Wilson 
1166e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1167e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1168e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1169e0e8c7cbSChris Wilson 		 * into our activity counter.
1170e0e8c7cbSChris Wilson 		 */
1171569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1172569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1173569884e3SChris Wilson 		c0 = max(render, media);
11746b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1175e0e8c7cbSChris Wilson 
1176562d9baeSSagar Arun Kamble 		if (c0 > time * rps->up_threshold)
1177e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1178562d9baeSSagar Arun Kamble 		else if (c0 < time * rps->down_threshold)
1179e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
118031685c25SDeepak S 	}
118131685c25SDeepak S 
1182562d9baeSSagar Arun Kamble 	rps->ei = now;
118343cf3bf0SChris Wilson 	return events;
118431685c25SDeepak S }
118531685c25SDeepak S 
11864912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11873b8d8d91SJesse Barnes {
11882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1189562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1190562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
11917c0a16adSChris Wilson 	bool client_boost = false;
11928d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11937c0a16adSChris Wilson 	u32 pm_iir = 0;
11943b8d8d91SJesse Barnes 
119559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1196562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1197562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1198562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1199d4d70aa5SImre Deak 	}
120059cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
12014912d041SBen Widawsky 
120260611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1203a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
12048d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
12057c0a16adSChris Wilson 		goto out;
12063b8d8d91SJesse Barnes 
12079f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
12087b9e0ae6SChris Wilson 
120943cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
121043cf3bf0SChris Wilson 
1211562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1212562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1213562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1214562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
12157b92c1bdSChris Wilson 	if (client_boost)
1216562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1217562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1218562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
12198d3afd7dSChris Wilson 		adj = 0;
12208d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1221dd75fdc8SChris Wilson 		if (adj > 0)
1222dd75fdc8SChris Wilson 			adj *= 2;
1223edcf284bSChris Wilson 		else /* CHV needs even encode values */
1224edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
12257e79a683SSagar Arun Kamble 
1226562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
12277e79a683SSagar Arun Kamble 			adj = 0;
12287b92c1bdSChris Wilson 	} else if (client_boost) {
1229f5a4c67dSChris Wilson 		adj = 0;
1230dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1231562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1232562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1233562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1234562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1235dd75fdc8SChris Wilson 		adj = 0;
1236dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1237dd75fdc8SChris Wilson 		if (adj < 0)
1238dd75fdc8SChris Wilson 			adj *= 2;
1239edcf284bSChris Wilson 		else /* CHV needs even encode values */
1240edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
12417e79a683SSagar Arun Kamble 
1242562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
12437e79a683SSagar Arun Kamble 			adj = 0;
1244dd75fdc8SChris Wilson 	} else { /* unknown event */
1245edcf284bSChris Wilson 		adj = 0;
1246dd75fdc8SChris Wilson 	}
12473b8d8d91SJesse Barnes 
1248562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1249edcf284bSChris Wilson 
125079249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
125179249636SBen Widawsky 	 * interrupt
125279249636SBen Widawsky 	 */
1253edcf284bSChris Wilson 	new_delay += adj;
12548d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
125527544369SDeepak S 
12569fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
12579fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1258562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
12599fcee2f7SChris Wilson 	}
12603b8d8d91SJesse Barnes 
12619f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
12627c0a16adSChris Wilson 
12637c0a16adSChris Wilson out:
12647c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
12657c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1266562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
12677c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
12687c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
12693b8d8d91SJesse Barnes }
12703b8d8d91SJesse Barnes 
1271e3689190SBen Widawsky 
1272e3689190SBen Widawsky /**
1273e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1274e3689190SBen Widawsky  * occurred.
1275e3689190SBen Widawsky  * @work: workqueue struct
1276e3689190SBen Widawsky  *
1277e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1278e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1279e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1280e3689190SBen Widawsky  */
1281e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1282e3689190SBen Widawsky {
12832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1284cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1285e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
128635a85ac6SBen Widawsky 	char *parity_event[6];
1287e3689190SBen Widawsky 	uint32_t misccpctl;
128835a85ac6SBen Widawsky 	uint8_t slice = 0;
1289e3689190SBen Widawsky 
1290e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1291e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1292e3689190SBen Widawsky 	 * any time we access those registers.
1293e3689190SBen Widawsky 	 */
129491c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1295e3689190SBen Widawsky 
129635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
129735a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
129835a85ac6SBen Widawsky 		goto out;
129935a85ac6SBen Widawsky 
1300e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1301e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1302e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1303e3689190SBen Widawsky 
130435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1305f0f59a00SVille Syrjälä 		i915_reg_t reg;
130635a85ac6SBen Widawsky 
130735a85ac6SBen Widawsky 		slice--;
13082d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
130935a85ac6SBen Widawsky 			break;
131035a85ac6SBen Widawsky 
131135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
131235a85ac6SBen Widawsky 
13136fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
131435a85ac6SBen Widawsky 
131535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1316e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1317e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1318e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1319e3689190SBen Widawsky 
132035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
132135a85ac6SBen Widawsky 		POSTING_READ(reg);
1322e3689190SBen Widawsky 
1323cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1324e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1325e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1326e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
132735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
132835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1329e3689190SBen Widawsky 
133091c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1331e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1332e3689190SBen Widawsky 
133335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
133435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1335e3689190SBen Widawsky 
133635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1337e3689190SBen Widawsky 		kfree(parity_event[3]);
1338e3689190SBen Widawsky 		kfree(parity_event[2]);
1339e3689190SBen Widawsky 		kfree(parity_event[1]);
1340e3689190SBen Widawsky 	}
1341e3689190SBen Widawsky 
134235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
134335a85ac6SBen Widawsky 
134435a85ac6SBen Widawsky out:
134535a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
13464cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
13472d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
13484cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
134935a85ac6SBen Widawsky 
135091c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
135135a85ac6SBen Widawsky }
135235a85ac6SBen Widawsky 
1353261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1354261e40b8SVille Syrjälä 					       u32 iir)
1355e3689190SBen Widawsky {
1356261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1357e3689190SBen Widawsky 		return;
1358e3689190SBen Widawsky 
1359d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1360261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1361d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1362e3689190SBen Widawsky 
1363261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
136435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
136535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
136635a85ac6SBen Widawsky 
136735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
136835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
136935a85ac6SBen Widawsky 
1370a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1371e3689190SBen Widawsky }
1372e3689190SBen Widawsky 
1373261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1374f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1375f1af8fc1SPaulo Zanoni {
1376f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13773b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1378f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
13793b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1380f1af8fc1SPaulo Zanoni }
1381f1af8fc1SPaulo Zanoni 
1382261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1383e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1384e7b4c6b1SDaniel Vetter {
1385f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13863b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1387cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13883b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1389cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13903b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1391e7b4c6b1SDaniel Vetter 
1392cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1393cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1394aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1395aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1396e3689190SBen Widawsky 
1397261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1398261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1399e7b4c6b1SDaniel Vetter }
1400e7b4c6b1SDaniel Vetter 
14015d3d69d5SChris Wilson static void
1402*51f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1403fbcc1a0cSNick Hoath {
1404b620e870SMika Kuoppala 	struct intel_engine_execlists * const execlists = &engine->execlists;
140531de7350SChris Wilson 	bool tasklet = false;
1406f747026cSChris Wilson 
1407*51f6b0f9SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT) {
14084a118ecbSChris Wilson 		if (READ_ONCE(engine->execlists.active)) {
1409955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
141031de7350SChris Wilson 			tasklet = true;
1411f747026cSChris Wilson 		}
14124a118ecbSChris Wilson 	}
141331de7350SChris Wilson 
1414*51f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
141531de7350SChris Wilson 		notify_ring(engine);
141693ffbe8eSMichal Wajdeczko 		tasklet |= USES_GUC_SUBMISSION(engine->i915);
141731de7350SChris Wilson 	}
141831de7350SChris Wilson 
141931de7350SChris Wilson 	if (tasklet)
1420c6dce8f1SSagar Arun Kamble 		tasklet_hi_schedule(&execlists->tasklet);
1421fbcc1a0cSNick Hoath }
1422fbcc1a0cSNick Hoath 
14232e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
142455ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1425abd58f01SBen Widawsky {
14262e4a5b25SChris Wilson 	void __iomem * const regs = i915->regs;
14272e4a5b25SChris Wilson 
1428f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1429f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
1430f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1431f0fd96f5SChris Wilson 		      GEN8_GT_VCS2_IRQ | \
1432f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1433f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1434f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1435f0fd96f5SChris Wilson 
1436abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
14372e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
14382e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
14392e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1440abd58f01SBen Widawsky 	}
1441abd58f01SBen Widawsky 
144285f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
14432e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
14442e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
14452e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
144674cdb337SChris Wilson 	}
144774cdb337SChris Wilson 
144826705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
14492e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
14502e4a5b25SChris Wilson 		if (likely(gt_iir[2] & (i915->pm_rps_events |
14512e4a5b25SChris Wilson 					i915->pm_guc_events)))
14522e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2),
14532e4a5b25SChris Wilson 				      gt_iir[2] & (i915->pm_rps_events |
14542e4a5b25SChris Wilson 						   i915->pm_guc_events));
14550961021aSBen Widawsky 	}
14562e4a5b25SChris Wilson 
14572e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
14582e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
14592e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
14602e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
146155ef72f2SChris Wilson 	}
1462abd58f01SBen Widawsky }
1463abd58f01SBen Widawsky 
14642e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1465f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1466e30e251aSVille Syrjälä {
1467f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
14682e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS],
1469*51f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
14702e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS],
1471*51f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1472e30e251aSVille Syrjälä 	}
1473e30e251aSVille Syrjälä 
1474f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
14752e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS],
1476*51f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
14772e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS2],
1478*51f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
1479e30e251aSVille Syrjälä 	}
1480e30e251aSVille Syrjälä 
1481f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
14822e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS],
1483*51f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1484f0fd96f5SChris Wilson 	}
1485e30e251aSVille Syrjälä 
1486f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
14872e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
14882e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1489e30e251aSVille Syrjälä 	}
1490f0fd96f5SChris Wilson }
1491e30e251aSVille Syrjälä 
149263c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
149363c88d22SImre Deak {
149463c88d22SImre Deak 	switch (port) {
149563c88d22SImre Deak 	case PORT_A:
1496195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
149763c88d22SImre Deak 	case PORT_B:
149863c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
149963c88d22SImre Deak 	case PORT_C:
150063c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
150163c88d22SImre Deak 	default:
150263c88d22SImre Deak 		return false;
150363c88d22SImre Deak 	}
150463c88d22SImre Deak }
150563c88d22SImre Deak 
15066dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
15076dbf30ceSVille Syrjälä {
15086dbf30ceSVille Syrjälä 	switch (port) {
15096dbf30ceSVille Syrjälä 	case PORT_E:
15106dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
15116dbf30ceSVille Syrjälä 	default:
15126dbf30ceSVille Syrjälä 		return false;
15136dbf30ceSVille Syrjälä 	}
15146dbf30ceSVille Syrjälä }
15156dbf30ceSVille Syrjälä 
151674c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
151774c0b395SVille Syrjälä {
151874c0b395SVille Syrjälä 	switch (port) {
151974c0b395SVille Syrjälä 	case PORT_A:
152074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
152174c0b395SVille Syrjälä 	case PORT_B:
152274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
152374c0b395SVille Syrjälä 	case PORT_C:
152474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
152574c0b395SVille Syrjälä 	case PORT_D:
152674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
152774c0b395SVille Syrjälä 	default:
152874c0b395SVille Syrjälä 		return false;
152974c0b395SVille Syrjälä 	}
153074c0b395SVille Syrjälä }
153174c0b395SVille Syrjälä 
1532e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1533e4ce95aaSVille Syrjälä {
1534e4ce95aaSVille Syrjälä 	switch (port) {
1535e4ce95aaSVille Syrjälä 	case PORT_A:
1536e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1537e4ce95aaSVille Syrjälä 	default:
1538e4ce95aaSVille Syrjälä 		return false;
1539e4ce95aaSVille Syrjälä 	}
1540e4ce95aaSVille Syrjälä }
1541e4ce95aaSVille Syrjälä 
1542676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
154313cf5504SDave Airlie {
154413cf5504SDave Airlie 	switch (port) {
154513cf5504SDave Airlie 	case PORT_B:
1546676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
154713cf5504SDave Airlie 	case PORT_C:
1548676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
154913cf5504SDave Airlie 	case PORT_D:
1550676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1551676574dfSJani Nikula 	default:
1552676574dfSJani Nikula 		return false;
155313cf5504SDave Airlie 	}
155413cf5504SDave Airlie }
155513cf5504SDave Airlie 
1556676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
155713cf5504SDave Airlie {
155813cf5504SDave Airlie 	switch (port) {
155913cf5504SDave Airlie 	case PORT_B:
1560676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
156113cf5504SDave Airlie 	case PORT_C:
1562676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
156313cf5504SDave Airlie 	case PORT_D:
1564676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1565676574dfSJani Nikula 	default:
1566676574dfSJani Nikula 		return false;
156713cf5504SDave Airlie 	}
156813cf5504SDave Airlie }
156913cf5504SDave Airlie 
157042db67d6SVille Syrjälä /*
157142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
157242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
157342db67d6SVille Syrjälä  * hotplug detection results from several registers.
157442db67d6SVille Syrjälä  *
157542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
157642db67d6SVille Syrjälä  */
1577cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1578cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
15798c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1580fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1581fd63e2a9SImre Deak 			       bool long_pulse_detect(enum port port, u32 val))
1582676574dfSJani Nikula {
15838c841e57SJani Nikula 	enum port port;
1584676574dfSJani Nikula 	int i;
1585676574dfSJani Nikula 
1586676574dfSJani Nikula 	for_each_hpd_pin(i) {
15878c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15888c841e57SJani Nikula 			continue;
15898c841e57SJani Nikula 
1590676574dfSJani Nikula 		*pin_mask |= BIT(i);
1591676574dfSJani Nikula 
1592cf53902fSRodrigo Vivi 		port = intel_hpd_pin_to_port(dev_priv, i);
1593256cfddeSRodrigo Vivi 		if (port == PORT_NONE)
1594cc24fcdcSImre Deak 			continue;
1595cc24fcdcSImre Deak 
1596fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1597676574dfSJani Nikula 			*long_mask |= BIT(i);
1598676574dfSJani Nikula 	}
1599676574dfSJani Nikula 
1600676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1601676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1602676574dfSJani Nikula 
1603676574dfSJani Nikula }
1604676574dfSJani Nikula 
160591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1606515ac2bbSDaniel Vetter {
160728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1608515ac2bbSDaniel Vetter }
1609515ac2bbSDaniel Vetter 
161091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1611ce99c256SDaniel Vetter {
16129ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1613ce99c256SDaniel Vetter }
1614ce99c256SDaniel Vetter 
16158bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
161691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161791d14251STvrtko Ursulin 					 enum pipe pipe,
1618eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1619eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
16208bc5e955SDaniel Vetter 					 uint32_t crc4)
16218bf1e9f1SShuang He {
16228bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
16238bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
16248c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
16258c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
16268c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1627ac2300d4SDamien Lespiau 	int head, tail;
1628b2c88f5bSDamien Lespiau 
1629d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1630033b7a23SMaarten Lankhorst 	if (pipe_crc->source && !crtc->base.crc.opened) {
16310c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1632d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
163334273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
16340c912c79SDamien Lespiau 			return;
16350c912c79SDamien Lespiau 		}
16360c912c79SDamien Lespiau 
1637d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1638d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1639b2c88f5bSDamien Lespiau 
1640b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1641d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1642b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1643b2c88f5bSDamien Lespiau 			return;
1644b2c88f5bSDamien Lespiau 		}
1645b2c88f5bSDamien Lespiau 
1646b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
16478bf1e9f1SShuang He 
16488c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1649eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1650eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1651eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1652eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1653eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1654b2c88f5bSDamien Lespiau 
1655b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1656d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1657d538bbdfSDamien Lespiau 
1658d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
165907144428SDamien Lespiau 
166007144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
16618c6b709dSTomeu Vizoso 	} else {
16628c6b709dSTomeu Vizoso 		/*
16638c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
16648c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
16658c6b709dSTomeu Vizoso 		 * out the buggy result.
16668c6b709dSTomeu Vizoso 		 *
1667163e8aecSRodrigo Vivi 		 * On GEN8+ sometimes the second CRC is bonkers as well, so
16688c6b709dSTomeu Vizoso 		 * don't trust that one either.
16698c6b709dSTomeu Vizoso 		 */
1670033b7a23SMaarten Lankhorst 		if (pipe_crc->skipped <= 0 ||
1671163e8aecSRodrigo Vivi 		    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
16728c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
16738c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
16748c6b709dSTomeu Vizoso 			return;
16758c6b709dSTomeu Vizoso 		}
16768c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16778c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16788c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16798c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16808c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16818c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1682246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1683ca814b25SDaniel Vetter 				       drm_crtc_accurate_vblank_count(&crtc->base),
1684246ee524STomeu Vizoso 				       crcs);
16858c6b709dSTomeu Vizoso 	}
16868bf1e9f1SShuang He }
1687277de95eSDaniel Vetter #else
1688277de95eSDaniel Vetter static inline void
168991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
169091d14251STvrtko Ursulin 			     enum pipe pipe,
1691277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1692277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1693277de95eSDaniel Vetter 			     uint32_t crc4) {}
1694277de95eSDaniel Vetter #endif
1695eba94eb9SDaniel Vetter 
1696277de95eSDaniel Vetter 
169791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
169891d14251STvrtko Ursulin 				     enum pipe pipe)
16995a69b89fSDaniel Vetter {
170091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17015a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
17025a69b89fSDaniel Vetter 				     0, 0, 0, 0);
17035a69b89fSDaniel Vetter }
17045a69b89fSDaniel Vetter 
170591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
170691d14251STvrtko Ursulin 				     enum pipe pipe)
1707eba94eb9SDaniel Vetter {
170891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1709eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1710eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1711eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1712eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
17138bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1714eba94eb9SDaniel Vetter }
17155b3a856bSDaniel Vetter 
171691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
171791d14251STvrtko Ursulin 				      enum pipe pipe)
17185b3a856bSDaniel Vetter {
17190b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
17200b5c5ed0SDaniel Vetter 
172191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
17220b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
17230b5c5ed0SDaniel Vetter 	else
17240b5c5ed0SDaniel Vetter 		res1 = 0;
17250b5c5ed0SDaniel Vetter 
172691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
17270b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
17280b5c5ed0SDaniel Vetter 	else
17290b5c5ed0SDaniel Vetter 		res2 = 0;
17305b3a856bSDaniel Vetter 
173191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17320b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
17330b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
17340b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
17350b5c5ed0SDaniel Vetter 				     res1, res2);
17365b3a856bSDaniel Vetter }
17378bf1e9f1SShuang He 
17381403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
17391403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
17401403c0d4SPaulo Zanoni  * the work queue. */
17411403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1742baf02a1fSBen Widawsky {
1743562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1744562d9baeSSagar Arun Kamble 
1745a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
174659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1747f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1748562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1749562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1750562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
175141a05a3aSDaniel Vetter 		}
1752d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1753d4d70aa5SImre Deak 	}
1754baf02a1fSBen Widawsky 
1755bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1756c9a9a268SImre Deak 		return;
1757c9a9a268SImre Deak 
17582d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
175912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
17603b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
176112638c57SBen Widawsky 
1762aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1763aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
176412638c57SBen Widawsky 	}
17651403c0d4SPaulo Zanoni }
1766baf02a1fSBen Widawsky 
176726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
176826705e20SSagar Arun Kamble {
176926705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
17704100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
17714100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
17724100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
17734100b2abSSagar Arun Kamble 		 * to back flush interrupts.
17744100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
17754100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
17764100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
17774100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
17784100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17794100b2abSSagar Arun Kamble 		 */
17804100b2abSSagar Arun Kamble 		u32 msg, flush;
17814100b2abSSagar Arun Kamble 
17824100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1783a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1784a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17854100b2abSSagar Arun Kamble 		if (flush) {
17864100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17874100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17884100b2abSSagar Arun Kamble 
17894100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1790e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1791e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17925aa1ee4bSAkash Goel 
17935aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17944100b2abSSagar Arun Kamble 		} else {
17954100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17964100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17974100b2abSSagar Arun Kamble 			 */
17984100b2abSSagar Arun Kamble 		}
179926705e20SSagar Arun Kamble 	}
180026705e20SSagar Arun Kamble }
180126705e20SSagar Arun Kamble 
180244d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
180344d9241eSVille Syrjälä {
180444d9241eSVille Syrjälä 	enum pipe pipe;
180544d9241eSVille Syrjälä 
180644d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
180744d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
180844d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
180944d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
181044d9241eSVille Syrjälä 
181144d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
181244d9241eSVille Syrjälä 	}
181344d9241eSVille Syrjälä }
181444d9241eSVille Syrjälä 
1815eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
181691d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
18177e231dbeSJesse Barnes {
18187e231dbeSJesse Barnes 	int pipe;
18197e231dbeSJesse Barnes 
182058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
18211ca993d2SVille Syrjälä 
18221ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
18231ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
18241ca993d2SVille Syrjälä 		return;
18251ca993d2SVille Syrjälä 	}
18261ca993d2SVille Syrjälä 
1827055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1828f0f59a00SVille Syrjälä 		i915_reg_t reg;
18296b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
183091d181ddSImre Deak 
1831bbb5eebfSDaniel Vetter 		/*
1832bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1833bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1834bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1835bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1836bbb5eebfSDaniel Vetter 		 * handle.
1837bbb5eebfSDaniel Vetter 		 */
18380f239f4cSDaniel Vetter 
18390f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
18406b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1841bbb5eebfSDaniel Vetter 
1842bbb5eebfSDaniel Vetter 		switch (pipe) {
1843bbb5eebfSDaniel Vetter 		case PIPE_A:
1844bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1845bbb5eebfSDaniel Vetter 			break;
1846bbb5eebfSDaniel Vetter 		case PIPE_B:
1847bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1848bbb5eebfSDaniel Vetter 			break;
18493278f67fSVille Syrjälä 		case PIPE_C:
18503278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
18513278f67fSVille Syrjälä 			break;
1852bbb5eebfSDaniel Vetter 		}
1853bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
18546b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1855bbb5eebfSDaniel Vetter 
18566b12ca56SVille Syrjälä 		if (!status_mask)
185791d181ddSImre Deak 			continue;
185891d181ddSImre Deak 
185991d181ddSImre Deak 		reg = PIPESTAT(pipe);
18606b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
18616b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
18627e231dbeSJesse Barnes 
18637e231dbeSJesse Barnes 		/*
18647e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
18657e231dbeSJesse Barnes 		 */
18666b12ca56SVille Syrjälä 		if (pipe_stats[pipe])
18676b12ca56SVille Syrjälä 			I915_WRITE(reg, enable_mask | pipe_stats[pipe]);
18687e231dbeSJesse Barnes 	}
186958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
18702ecb8ca4SVille Syrjälä }
18712ecb8ca4SVille Syrjälä 
1872eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1873eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1874eb64343cSVille Syrjälä {
1875eb64343cSVille Syrjälä 	enum pipe pipe;
1876eb64343cSVille Syrjälä 
1877eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1878eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1879eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1880eb64343cSVille Syrjälä 
1881eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1882eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1883eb64343cSVille Syrjälä 
1884eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1885eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1886eb64343cSVille Syrjälä 	}
1887eb64343cSVille Syrjälä }
1888eb64343cSVille Syrjälä 
1889eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1890eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1891eb64343cSVille Syrjälä {
1892eb64343cSVille Syrjälä 	bool blc_event = false;
1893eb64343cSVille Syrjälä 	enum pipe pipe;
1894eb64343cSVille Syrjälä 
1895eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1896eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1897eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1898eb64343cSVille Syrjälä 
1899eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1900eb64343cSVille Syrjälä 			blc_event = true;
1901eb64343cSVille Syrjälä 
1902eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1903eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1904eb64343cSVille Syrjälä 
1905eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1906eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1907eb64343cSVille Syrjälä 	}
1908eb64343cSVille Syrjälä 
1909eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1910eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1911eb64343cSVille Syrjälä }
1912eb64343cSVille Syrjälä 
1913eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1914eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1915eb64343cSVille Syrjälä {
1916eb64343cSVille Syrjälä 	bool blc_event = false;
1917eb64343cSVille Syrjälä 	enum pipe pipe;
1918eb64343cSVille Syrjälä 
1919eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1920eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1921eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1922eb64343cSVille Syrjälä 
1923eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1924eb64343cSVille Syrjälä 			blc_event = true;
1925eb64343cSVille Syrjälä 
1926eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1927eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1928eb64343cSVille Syrjälä 
1929eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1930eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1931eb64343cSVille Syrjälä 	}
1932eb64343cSVille Syrjälä 
1933eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1934eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1935eb64343cSVille Syrjälä 
1936eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1937eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
1938eb64343cSVille Syrjälä }
1939eb64343cSVille Syrjälä 
194091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
19412ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
19422ecb8ca4SVille Syrjälä {
19432ecb8ca4SVille Syrjälä 	enum pipe pipe;
19447e231dbeSJesse Barnes 
1945055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1946fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1947fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
19484356d586SDaniel Vetter 
19494356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
195091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
19512d9d2b0bSVille Syrjälä 
19521f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
19531f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
195431acc7f5SJesse Barnes 	}
195531acc7f5SJesse Barnes 
1956c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
195791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1958c1874ed7SImre Deak }
1959c1874ed7SImre Deak 
19601ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
196116c6c56bSVille Syrjälä {
196216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
196316c6c56bSVille Syrjälä 
19641ae3c34cSVille Syrjälä 	if (hotplug_status)
19653ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
19661ae3c34cSVille Syrjälä 
19671ae3c34cSVille Syrjälä 	return hotplug_status;
19681ae3c34cSVille Syrjälä }
19691ae3c34cSVille Syrjälä 
197091d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
19711ae3c34cSVille Syrjälä 				 u32 hotplug_status)
19721ae3c34cSVille Syrjälä {
19731ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
19743ff60f89SOscar Mateo 
197591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
197691d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
197716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
197816c6c56bSVille Syrjälä 
197958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1980cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1981cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
1982cf53902fSRodrigo Vivi 					   hpd_status_g4x,
1983fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
198458f2cf24SVille Syrjälä 
198591d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
198658f2cf24SVille Syrjälä 		}
1987369712e8SJani Nikula 
1988369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
198991d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
199016c6c56bSVille Syrjälä 	} else {
199116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
199216c6c56bSVille Syrjälä 
199358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1994cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1995cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
1996cf53902fSRodrigo Vivi 					   hpd_status_i915,
1997fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
199891d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
199916c6c56bSVille Syrjälä 		}
20003ff60f89SOscar Mateo 	}
200158f2cf24SVille Syrjälä }
200216c6c56bSVille Syrjälä 
2003c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2004c1874ed7SImre Deak {
200545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2006fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2007c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2008c1874ed7SImre Deak 
20092dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20102dd2a883SImre Deak 		return IRQ_NONE;
20112dd2a883SImre Deak 
20121f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
20131f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
20141f814dacSImre Deak 
20151e1cace9SVille Syrjälä 	do {
20166e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
20172ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
20181ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2019a5e485a9SVille Syrjälä 		u32 ier = 0;
20203ff60f89SOscar Mateo 
2021c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2022c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
20233ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2024c1874ed7SImre Deak 
2025c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
20261e1cace9SVille Syrjälä 			break;
2027c1874ed7SImre Deak 
2028c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2029c1874ed7SImre Deak 
2030a5e485a9SVille Syrjälä 		/*
2031a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2032a5e485a9SVille Syrjälä 		 *
2033a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2034a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2035a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2036a5e485a9SVille Syrjälä 		 *
2037a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2038a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2039a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2040a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2041a5e485a9SVille Syrjälä 		 * bits this time around.
2042a5e485a9SVille Syrjälä 		 */
20434a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2044a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2045a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
20464a0a0202SVille Syrjälä 
20474a0a0202SVille Syrjälä 		if (gt_iir)
20484a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
20494a0a0202SVille Syrjälä 		if (pm_iir)
20504a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
20514a0a0202SVille Syrjälä 
20527ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
20531ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
20547ce4d1f2SVille Syrjälä 
20553ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
20563ff60f89SOscar Mateo 		 * signalled in iir */
2057eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
20587ce4d1f2SVille Syrjälä 
2059eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2060eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2061eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2062eef57324SJerome Anand 
20637ce4d1f2SVille Syrjälä 		/*
20647ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20657ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20667ce4d1f2SVille Syrjälä 		 */
20677ce4d1f2SVille Syrjälä 		if (iir)
20687ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20694a0a0202SVille Syrjälä 
2070a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
20714a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20724a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
20731ae3c34cSVille Syrjälä 
207452894874SVille Syrjälä 		if (gt_iir)
2075261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
207652894874SVille Syrjälä 		if (pm_iir)
207752894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
207852894874SVille Syrjälä 
20791ae3c34cSVille Syrjälä 		if (hotplug_status)
208091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20812ecb8ca4SVille Syrjälä 
208291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
20831e1cace9SVille Syrjälä 	} while (0);
20847e231dbeSJesse Barnes 
20851f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20861f814dacSImre Deak 
20877e231dbeSJesse Barnes 	return ret;
20887e231dbeSJesse Barnes }
20897e231dbeSJesse Barnes 
209043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
209143f328d7SVille Syrjälä {
209245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2093fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
209443f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
209543f328d7SVille Syrjälä 
20962dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20972dd2a883SImre Deak 		return IRQ_NONE;
20982dd2a883SImre Deak 
20991f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21001f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21011f814dacSImre Deak 
2102579de73bSChris Wilson 	do {
21036e814800SVille Syrjälä 		u32 master_ctl, iir;
21042ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21051ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2106f0fd96f5SChris Wilson 		u32 gt_iir[4];
2107a5e485a9SVille Syrjälä 		u32 ier = 0;
2108a5e485a9SVille Syrjälä 
21098e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
21103278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
21113278f67fSVille Syrjälä 
21123278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
21138e5fd599SVille Syrjälä 			break;
211443f328d7SVille Syrjälä 
211527b6c122SOscar Mateo 		ret = IRQ_HANDLED;
211627b6c122SOscar Mateo 
2117a5e485a9SVille Syrjälä 		/*
2118a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2119a5e485a9SVille Syrjälä 		 *
2120a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2121a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2122a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2123a5e485a9SVille Syrjälä 		 *
2124a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2125a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2126a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2127a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2128a5e485a9SVille Syrjälä 		 * bits this time around.
2129a5e485a9SVille Syrjälä 		 */
213043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2131a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2132a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
213343f328d7SVille Syrjälä 
2134e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
213527b6c122SOscar Mateo 
213627b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21371ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
213843f328d7SVille Syrjälä 
213927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
214027b6c122SOscar Mateo 		 * signalled in iir */
2141eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
214243f328d7SVille Syrjälä 
2143eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2144eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2145eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2146eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2147eef57324SJerome Anand 
21487ce4d1f2SVille Syrjälä 		/*
21497ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21507ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21517ce4d1f2SVille Syrjälä 		 */
21527ce4d1f2SVille Syrjälä 		if (iir)
21537ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21547ce4d1f2SVille Syrjälä 
2155a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2156e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
215743f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
21581ae3c34cSVille Syrjälä 
2159f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2160e30e251aSVille Syrjälä 
21611ae3c34cSVille Syrjälä 		if (hotplug_status)
216291d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
21632ecb8ca4SVille Syrjälä 
216491d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2165579de73bSChris Wilson 	} while (0);
21663278f67fSVille Syrjälä 
21671f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
21681f814dacSImre Deak 
216943f328d7SVille Syrjälä 	return ret;
217043f328d7SVille Syrjälä }
217143f328d7SVille Syrjälä 
217291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
217391d14251STvrtko Ursulin 				u32 hotplug_trigger,
217440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2175776ad806SJesse Barnes {
217642db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2177776ad806SJesse Barnes 
21786a39d7c9SJani Nikula 	/*
21796a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
21806a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
21816a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
21826a39d7c9SJani Nikula 	 * errors.
21836a39d7c9SJani Nikula 	 */
218413cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21856a39d7c9SJani Nikula 	if (!hotplug_trigger) {
21866a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
21876a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
21886a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
21896a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
21906a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
21916a39d7c9SJani Nikula 	}
21926a39d7c9SJani Nikula 
219313cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21946a39d7c9SJani Nikula 	if (!hotplug_trigger)
21956a39d7c9SJani Nikula 		return;
219613cf5504SDave Airlie 
2197cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
219840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2199fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
220040e56410SVille Syrjälä 
220191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2202aaf5ec2eSSonika Jindal }
220391d131d2SDaniel Vetter 
220491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
220540e56410SVille Syrjälä {
220640e56410SVille Syrjälä 	int pipe;
220740e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
220840e56410SVille Syrjälä 
220991d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
221040e56410SVille Syrjälä 
2211cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2212cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2213776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2214cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2215cfc33bf7SVille Syrjälä 				 port_name(port));
2216cfc33bf7SVille Syrjälä 	}
2217776ad806SJesse Barnes 
2218ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
221991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2220ce99c256SDaniel Vetter 
2221776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
222291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2223776ad806SJesse Barnes 
2224776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2225776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2226776ad806SJesse Barnes 
2227776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2228776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2229776ad806SJesse Barnes 
2230776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2231776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2232776ad806SJesse Barnes 
22339db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2234055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
22359db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
22369db4a9c7SJesse Barnes 					 pipe_name(pipe),
22379db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2238776ad806SJesse Barnes 
2239776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2240776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2241776ad806SJesse Barnes 
2242776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2243776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2244776ad806SJesse Barnes 
2245776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2246a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
22478664281bSPaulo Zanoni 
22488664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2249a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
22508664281bSPaulo Zanoni }
22518664281bSPaulo Zanoni 
225291d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
22538664281bSPaulo Zanoni {
22548664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
22555a69b89fSDaniel Vetter 	enum pipe pipe;
22568664281bSPaulo Zanoni 
2257de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2258de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2259de032bf4SPaulo Zanoni 
2260055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22611f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
22621f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
22638664281bSPaulo Zanoni 
22645a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
226591d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
226691d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
22675a69b89fSDaniel Vetter 			else
226891d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
22695a69b89fSDaniel Vetter 		}
22705a69b89fSDaniel Vetter 	}
22718bf1e9f1SShuang He 
22728664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
22738664281bSPaulo Zanoni }
22748664281bSPaulo Zanoni 
227591d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
22768664281bSPaulo Zanoni {
22778664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
227845c1cd87SMika Kahola 	enum pipe pipe;
22798664281bSPaulo Zanoni 
2280de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2281de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2282de032bf4SPaulo Zanoni 
228345c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
228445c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
228545c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
22868664281bSPaulo Zanoni 
22878664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2288776ad806SJesse Barnes }
2289776ad806SJesse Barnes 
229091d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
229123e81d69SAdam Jackson {
229223e81d69SAdam Jackson 	int pipe;
22936dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2294aaf5ec2eSSonika Jindal 
229591d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
229691d131d2SDaniel Vetter 
2297cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2298cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
229923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2300cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2301cfc33bf7SVille Syrjälä 				 port_name(port));
2302cfc33bf7SVille Syrjälä 	}
230323e81d69SAdam Jackson 
230423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
230591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
230623e81d69SAdam Jackson 
230723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
230891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
230923e81d69SAdam Jackson 
231023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
231123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
231223e81d69SAdam Jackson 
231323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
231423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
231523e81d69SAdam Jackson 
231623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2317055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
231823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
231923e81d69SAdam Jackson 					 pipe_name(pipe),
232023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
23218664281bSPaulo Zanoni 
23228664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
232391d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
232423e81d69SAdam Jackson }
232523e81d69SAdam Jackson 
232691d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
23276dbf30ceSVille Syrjälä {
23286dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
23296dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
23306dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
23316dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
23326dbf30ceSVille Syrjälä 
23336dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
23346dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
23356dbf30ceSVille Syrjälä 
23366dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23376dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23386dbf30ceSVille Syrjälä 
2339cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2340cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
234174c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
23426dbf30ceSVille Syrjälä 	}
23436dbf30ceSVille Syrjälä 
23446dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
23456dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
23466dbf30ceSVille Syrjälä 
23476dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
23486dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
23496dbf30ceSVille Syrjälä 
2350cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2351cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
23526dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
23536dbf30ceSVille Syrjälä 	}
23546dbf30ceSVille Syrjälä 
23556dbf30ceSVille Syrjälä 	if (pin_mask)
235691d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
23576dbf30ceSVille Syrjälä 
23586dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
235991d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
23606dbf30ceSVille Syrjälä }
23616dbf30ceSVille Syrjälä 
236291d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
236391d14251STvrtko Ursulin 				u32 hotplug_trigger,
236440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2365c008bc6eSPaulo Zanoni {
2366e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2367e4ce95aaSVille Syrjälä 
2368e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2369e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2370e4ce95aaSVille Syrjälä 
2371cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
237240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2373e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
237440e56410SVille Syrjälä 
237591d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2376e4ce95aaSVille Syrjälä }
2377c008bc6eSPaulo Zanoni 
237891d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
237991d14251STvrtko Ursulin 				    u32 de_iir)
238040e56410SVille Syrjälä {
238140e56410SVille Syrjälä 	enum pipe pipe;
238240e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
238340e56410SVille Syrjälä 
238440e56410SVille Syrjälä 	if (hotplug_trigger)
238591d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
238640e56410SVille Syrjälä 
2387c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
238891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2389c008bc6eSPaulo Zanoni 
2390c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
239191d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2392c008bc6eSPaulo Zanoni 
2393c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2394c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2395c008bc6eSPaulo Zanoni 
2396055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2397fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2398fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2399c008bc6eSPaulo Zanoni 
240040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
24011f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2402c008bc6eSPaulo Zanoni 
240340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
240491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2405c008bc6eSPaulo Zanoni 	}
2406c008bc6eSPaulo Zanoni 
2407c008bc6eSPaulo Zanoni 	/* check event from PCH */
2408c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2409c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2410c008bc6eSPaulo Zanoni 
241191d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
241291d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2413c008bc6eSPaulo Zanoni 		else
241491d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2415c008bc6eSPaulo Zanoni 
2416c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2417c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2418c008bc6eSPaulo Zanoni 	}
2419c008bc6eSPaulo Zanoni 
242091d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
242191d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2422c008bc6eSPaulo Zanoni }
2423c008bc6eSPaulo Zanoni 
242491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
242591d14251STvrtko Ursulin 				    u32 de_iir)
24269719fb98SPaulo Zanoni {
242707d27e20SDamien Lespiau 	enum pipe pipe;
242823bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
242923bb4cb5SVille Syrjälä 
243040e56410SVille Syrjälä 	if (hotplug_trigger)
243191d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
24329719fb98SPaulo Zanoni 
24339719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
243491d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
24359719fb98SPaulo Zanoni 
24369719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
243791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
24389719fb98SPaulo Zanoni 
24399719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
244091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
24419719fb98SPaulo Zanoni 
2442055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2443fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2444fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
24459719fb98SPaulo Zanoni 	}
24469719fb98SPaulo Zanoni 
24479719fb98SPaulo Zanoni 	/* check event from PCH */
244891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
24499719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
24509719fb98SPaulo Zanoni 
245191d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
24529719fb98SPaulo Zanoni 
24539719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
24549719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
24559719fb98SPaulo Zanoni 	}
24569719fb98SPaulo Zanoni }
24579719fb98SPaulo Zanoni 
245872c90f62SOscar Mateo /*
245972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
246072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
246172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
246272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
246372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
246472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
246572c90f62SOscar Mateo  */
2466f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2467b1f14ad0SJesse Barnes {
246845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2469fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2470f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
24710e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2472b1f14ad0SJesse Barnes 
24732dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
24742dd2a883SImre Deak 		return IRQ_NONE;
24752dd2a883SImre Deak 
24761f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24771f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
24781f814dacSImre Deak 
2479b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2480b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2481b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
248223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
24830e43406bSChris Wilson 
248444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
248544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
248644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
248744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
248844498aeaSPaulo Zanoni 	 * due to its back queue). */
248991d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
249044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
249144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
249244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2493ab5c608bSBen Widawsky 	}
249444498aeaSPaulo Zanoni 
249572c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
249672c90f62SOscar Mateo 
24970e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
24980e43406bSChris Wilson 	if (gt_iir) {
249972c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
250072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
250191d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2502261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2503d8fc8a47SPaulo Zanoni 		else
2504261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
25050e43406bSChris Wilson 	}
2506b1f14ad0SJesse Barnes 
2507b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
25080e43406bSChris Wilson 	if (de_iir) {
250972c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
251072c90f62SOscar Mateo 		ret = IRQ_HANDLED;
251191d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
251291d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2513f1af8fc1SPaulo Zanoni 		else
251491d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
25150e43406bSChris Wilson 	}
25160e43406bSChris Wilson 
251791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2518f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
25190e43406bSChris Wilson 		if (pm_iir) {
2520b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
25210e43406bSChris Wilson 			ret = IRQ_HANDLED;
252272c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
25230e43406bSChris Wilson 		}
2524f1af8fc1SPaulo Zanoni 	}
2525b1f14ad0SJesse Barnes 
2526b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2527b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
252891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
252944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
253044498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2531ab5c608bSBen Widawsky 	}
2532b1f14ad0SJesse Barnes 
25331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
25341f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25351f814dacSImre Deak 
2536b1f14ad0SJesse Barnes 	return ret;
2537b1f14ad0SJesse Barnes }
2538b1f14ad0SJesse Barnes 
253991d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
254091d14251STvrtko Ursulin 				u32 hotplug_trigger,
254140e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2542d04a492dSShashank Sharma {
2543cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2544d04a492dSShashank Sharma 
2545a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2546a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2547d04a492dSShashank Sharma 
2548cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
254940e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2550cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
255140e56410SVille Syrjälä 
255291d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2553d04a492dSShashank Sharma }
2554d04a492dSShashank Sharma 
2555f11a0f46STvrtko Ursulin static irqreturn_t
2556f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2557abd58f01SBen Widawsky {
2558abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2559f11a0f46STvrtko Ursulin 	u32 iir;
2560c42664ccSDaniel Vetter 	enum pipe pipe;
256188e04703SJesse Barnes 
2562abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2563e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2564e32192e1STvrtko Ursulin 		if (iir) {
2565e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2566abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2567e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
256891d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
256938cc46d7SOscar Mateo 			else
257038cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2571abd58f01SBen Widawsky 		}
257238cc46d7SOscar Mateo 		else
257338cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2574abd58f01SBen Widawsky 	}
2575abd58f01SBen Widawsky 
25766d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2577e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2578e32192e1STvrtko Ursulin 		if (iir) {
2579e32192e1STvrtko Ursulin 			u32 tmp_mask;
2580d04a492dSShashank Sharma 			bool found = false;
2581cebd87a0SVille Syrjälä 
2582e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
25836d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
258488e04703SJesse Barnes 
2585e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2586bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2587e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2588e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2589e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2590e32192e1STvrtko Ursulin 
2591a324fcacSRodrigo Vivi 			if (IS_CNL_WITH_PORT_F(dev_priv))
2592a324fcacSRodrigo Vivi 				tmp_mask |= CNL_AUX_CHANNEL_F;
2593a324fcacSRodrigo Vivi 
2594e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
259591d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2596d04a492dSShashank Sharma 				found = true;
2597d04a492dSShashank Sharma 			}
2598d04a492dSShashank Sharma 
2599cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2600e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2601e32192e1STvrtko Ursulin 				if (tmp_mask) {
260291d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
260391d14251STvrtko Ursulin 							    hpd_bxt);
2604d04a492dSShashank Sharma 					found = true;
2605d04a492dSShashank Sharma 				}
2606e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2607e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2608e32192e1STvrtko Ursulin 				if (tmp_mask) {
260991d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
261091d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2611e32192e1STvrtko Ursulin 					found = true;
2612e32192e1STvrtko Ursulin 				}
2613e32192e1STvrtko Ursulin 			}
2614d04a492dSShashank Sharma 
2615cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
261691d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
26179e63743eSShashank Sharma 				found = true;
26189e63743eSShashank Sharma 			}
26199e63743eSShashank Sharma 
2620d04a492dSShashank Sharma 			if (!found)
262138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
26226d766f02SDaniel Vetter 		}
262338cc46d7SOscar Mateo 		else
262438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
26256d766f02SDaniel Vetter 	}
26266d766f02SDaniel Vetter 
2627055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2628fd3a4024SDaniel Vetter 		u32 fault_errors;
2629abd58f01SBen Widawsky 
2630c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2631c42664ccSDaniel Vetter 			continue;
2632c42664ccSDaniel Vetter 
2633e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2634e32192e1STvrtko Ursulin 		if (!iir) {
2635e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2636e32192e1STvrtko Ursulin 			continue;
2637e32192e1STvrtko Ursulin 		}
2638770de83dSDamien Lespiau 
2639e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2640e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2641e32192e1STvrtko Ursulin 
2642fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2643fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2644abd58f01SBen Widawsky 
2645e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
264691d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
26470fbe7870SDaniel Vetter 
2648e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2649e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
265038d83c96SDaniel Vetter 
2651e32192e1STvrtko Ursulin 		fault_errors = iir;
2652bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2653e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2654770de83dSDamien Lespiau 		else
2655e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2656770de83dSDamien Lespiau 
2657770de83dSDamien Lespiau 		if (fault_errors)
26581353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
265930100f2bSDaniel Vetter 				  pipe_name(pipe),
2660e32192e1STvrtko Ursulin 				  fault_errors);
2661abd58f01SBen Widawsky 	}
2662abd58f01SBen Widawsky 
266391d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2664266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
266592d03a80SDaniel Vetter 		/*
266692d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
266792d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
266892d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
266992d03a80SDaniel Vetter 		 */
2670e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2671e32192e1STvrtko Ursulin 		if (iir) {
2672e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
267392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
26746dbf30ceSVille Syrjälä 
26757b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
26767b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
267791d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
26786dbf30ceSVille Syrjälä 			else
267991d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
26802dfb0b81SJani Nikula 		} else {
26812dfb0b81SJani Nikula 			/*
26822dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
26832dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
26842dfb0b81SJani Nikula 			 */
26852dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
26862dfb0b81SJani Nikula 		}
268792d03a80SDaniel Vetter 	}
268892d03a80SDaniel Vetter 
2689f11a0f46STvrtko Ursulin 	return ret;
2690f11a0f46STvrtko Ursulin }
2691f11a0f46STvrtko Ursulin 
2692f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2693f11a0f46STvrtko Ursulin {
2694f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
2695f11a0f46STvrtko Ursulin 	u32 master_ctl;
2696f0fd96f5SChris Wilson 	u32 gt_iir[4];
2697f11a0f46STvrtko Ursulin 
2698f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2699f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2700f11a0f46STvrtko Ursulin 
2701f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2702f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2703f11a0f46STvrtko Ursulin 	if (!master_ctl)
2704f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2705f11a0f46STvrtko Ursulin 
2706f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2707f11a0f46STvrtko Ursulin 
2708f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
270955ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2710f0fd96f5SChris Wilson 
2711f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2712f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2713f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
271455ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2715f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2716f0fd96f5SChris Wilson 	}
2717f11a0f46STvrtko Ursulin 
2718cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2719abd58f01SBen Widawsky 
2720f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
27211f814dacSImre Deak 
272255ef72f2SChris Wilson 	return IRQ_HANDLED;
2723abd58f01SBen Widawsky }
2724abd58f01SBen Widawsky 
272536703e79SChris Wilson struct wedge_me {
272636703e79SChris Wilson 	struct delayed_work work;
272736703e79SChris Wilson 	struct drm_i915_private *i915;
272836703e79SChris Wilson 	const char *name;
272936703e79SChris Wilson };
273036703e79SChris Wilson 
273136703e79SChris Wilson static void wedge_me(struct work_struct *work)
273236703e79SChris Wilson {
273336703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
273436703e79SChris Wilson 
273536703e79SChris Wilson 	dev_err(w->i915->drm.dev,
273636703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
273736703e79SChris Wilson 		w->name);
273836703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
273936703e79SChris Wilson }
274036703e79SChris Wilson 
274136703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
274236703e79SChris Wilson 			 struct drm_i915_private *i915,
274336703e79SChris Wilson 			 long timeout,
274436703e79SChris Wilson 			 const char *name)
274536703e79SChris Wilson {
274636703e79SChris Wilson 	w->i915 = i915;
274736703e79SChris Wilson 	w->name = name;
274836703e79SChris Wilson 
274936703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
275036703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
275136703e79SChris Wilson }
275236703e79SChris Wilson 
275336703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
275436703e79SChris Wilson {
275536703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
275636703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
275736703e79SChris Wilson 	w->i915 = NULL;
275836703e79SChris Wilson }
275936703e79SChris Wilson 
276036703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
276136703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
276236703e79SChris Wilson 	     (W)->i915;							\
276336703e79SChris Wilson 	     __fini_wedge((W)))
276436703e79SChris Wilson 
276551951ae7SMika Kuoppala static void
276651951ae7SMika Kuoppala gen11_gt_engine_irq_handler(struct drm_i915_private * const i915,
276751951ae7SMika Kuoppala 			    const unsigned int bank,
276851951ae7SMika Kuoppala 			    const unsigned int engine_n,
276951951ae7SMika Kuoppala 			    const u16 iir)
277051951ae7SMika Kuoppala {
277151951ae7SMika Kuoppala 	struct intel_engine_cs ** const engine = i915->engine;
277251951ae7SMika Kuoppala 
277351951ae7SMika Kuoppala 	switch (bank) {
277451951ae7SMika Kuoppala 	case 0:
277551951ae7SMika Kuoppala 		switch (engine_n) {
277651951ae7SMika Kuoppala 
277751951ae7SMika Kuoppala 		case GEN11_RCS0:
2778*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[RCS], iir);
277951951ae7SMika Kuoppala 
278051951ae7SMika Kuoppala 		case GEN11_BCS:
2781*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[BCS], iir);
278251951ae7SMika Kuoppala 		}
278351951ae7SMika Kuoppala 	case 1:
278451951ae7SMika Kuoppala 		switch (engine_n) {
278551951ae7SMika Kuoppala 
278651951ae7SMika Kuoppala 		case GEN11_VCS(0):
2787*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VCS(0)], iir);
278851951ae7SMika Kuoppala 		case GEN11_VCS(1):
2789*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VCS(1)], iir);
279051951ae7SMika Kuoppala 		case GEN11_VCS(2):
2791*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VCS(2)], iir);
279251951ae7SMika Kuoppala 		case GEN11_VCS(3):
2793*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VCS(3)], iir);
279451951ae7SMika Kuoppala 
279551951ae7SMika Kuoppala 		case GEN11_VECS(0):
2796*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VECS(0)], iir);
279751951ae7SMika Kuoppala 		case GEN11_VECS(1):
2798*51f6b0f9SChris Wilson 			return gen8_cs_irq_handler(engine[_VECS(1)], iir);
279951951ae7SMika Kuoppala 		}
280051951ae7SMika Kuoppala 	}
280151951ae7SMika Kuoppala }
280251951ae7SMika Kuoppala 
280351951ae7SMika Kuoppala static u32
280451951ae7SMika Kuoppala gen11_gt_engine_intr(struct drm_i915_private * const i915,
280551951ae7SMika Kuoppala 		     const unsigned int bank, const unsigned int bit)
280651951ae7SMika Kuoppala {
280751951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
280851951ae7SMika Kuoppala 	u32 timeout_ts;
280951951ae7SMika Kuoppala 	u32 ident;
281051951ae7SMika Kuoppala 
281151951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
281251951ae7SMika Kuoppala 
281351951ae7SMika Kuoppala 	/*
281451951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
281551951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
281651951ae7SMika Kuoppala 	 */
281751951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
281851951ae7SMika Kuoppala 	do {
281951951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
282051951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
282151951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
282251951ae7SMika Kuoppala 
282351951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
282451951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
282551951ae7SMika Kuoppala 			  bank, bit, ident);
282651951ae7SMika Kuoppala 		return 0;
282751951ae7SMika Kuoppala 	}
282851951ae7SMika Kuoppala 
282951951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
283051951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
283151951ae7SMika Kuoppala 
283251951ae7SMika Kuoppala 	return ident & GEN11_INTR_ENGINE_MASK;
283351951ae7SMika Kuoppala }
283451951ae7SMika Kuoppala 
283551951ae7SMika Kuoppala static void
283651951ae7SMika Kuoppala gen11_gt_irq_handler(struct drm_i915_private * const i915,
283751951ae7SMika Kuoppala 		     const u32 master_ctl)
283851951ae7SMika Kuoppala {
283951951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
284051951ae7SMika Kuoppala 	unsigned int bank;
284151951ae7SMika Kuoppala 
284251951ae7SMika Kuoppala 	for (bank = 0; bank < 2; bank++) {
284351951ae7SMika Kuoppala 		unsigned long intr_dw;
284451951ae7SMika Kuoppala 		unsigned int bit;
284551951ae7SMika Kuoppala 
284651951ae7SMika Kuoppala 		if (!(master_ctl & GEN11_GT_DW_IRQ(bank)))
284751951ae7SMika Kuoppala 			continue;
284851951ae7SMika Kuoppala 
284951951ae7SMika Kuoppala 		intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
285051951ae7SMika Kuoppala 
285151951ae7SMika Kuoppala 		if (unlikely(!intr_dw)) {
285251951ae7SMika Kuoppala 			DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
285351951ae7SMika Kuoppala 			continue;
285451951ae7SMika Kuoppala 		}
285551951ae7SMika Kuoppala 
285651951ae7SMika Kuoppala 		for_each_set_bit(bit, &intr_dw, 32) {
285751951ae7SMika Kuoppala 			const u16 iir = gen11_gt_engine_intr(i915, bank, bit);
285851951ae7SMika Kuoppala 
285951951ae7SMika Kuoppala 			if (unlikely(!iir))
286051951ae7SMika Kuoppala 				continue;
286151951ae7SMika Kuoppala 
286251951ae7SMika Kuoppala 			gen11_gt_engine_irq_handler(i915, bank, bit, iir);
286351951ae7SMika Kuoppala 		}
286451951ae7SMika Kuoppala 
286551951ae7SMika Kuoppala 		/* Clear must be after shared has been served for engine */
286651951ae7SMika Kuoppala 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
286751951ae7SMika Kuoppala 	}
286851951ae7SMika Kuoppala }
286951951ae7SMika Kuoppala 
287051951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
287151951ae7SMika Kuoppala {
287251951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
287351951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
287451951ae7SMika Kuoppala 	u32 master_ctl;
287551951ae7SMika Kuoppala 
287651951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
287751951ae7SMika Kuoppala 		return IRQ_NONE;
287851951ae7SMika Kuoppala 
287951951ae7SMika Kuoppala 	master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
288051951ae7SMika Kuoppala 	master_ctl &= ~GEN11_MASTER_IRQ;
288151951ae7SMika Kuoppala 	if (!master_ctl)
288251951ae7SMika Kuoppala 		return IRQ_NONE;
288351951ae7SMika Kuoppala 
288451951ae7SMika Kuoppala 	/* Disable interrupts. */
288551951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
288651951ae7SMika Kuoppala 
288751951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
288851951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
288951951ae7SMika Kuoppala 
289051951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
289151951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
289251951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
289351951ae7SMika Kuoppala 
289451951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
289551951ae7SMika Kuoppala 		/*
289651951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
289751951ae7SMika Kuoppala 		 * for the display related bits.
289851951ae7SMika Kuoppala 		 */
289951951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
290051951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
290151951ae7SMika Kuoppala 	}
290251951ae7SMika Kuoppala 
290351951ae7SMika Kuoppala 	/* Acknowledge and enable interrupts. */
290451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl);
290551951ae7SMika Kuoppala 
290651951ae7SMika Kuoppala 	return IRQ_HANDLED;
290751951ae7SMika Kuoppala }
290851951ae7SMika Kuoppala 
29098a905236SJesse Barnes /**
2910d5367307SChris Wilson  * i915_reset_device - do process context error handling work
291114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
29128a905236SJesse Barnes  *
29138a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
29148a905236SJesse Barnes  * was detected.
29158a905236SJesse Barnes  */
2916d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
29178a905236SJesse Barnes {
291891c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2919cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2920cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2921cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
292236703e79SChris Wilson 	struct wedge_me w;
29238a905236SJesse Barnes 
2924c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
29258a905236SJesse Barnes 
292644d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2927c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
29281f83fee0SDaniel Vetter 
292936703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
293036703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2931c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
29327514747dSVille Syrjälä 
293336703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
29348c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
29358c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
29368c185ecaSChris Wilson 
293736703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
293836703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
293917e1df07SDaniel Vetter 		 */
294036703e79SChris Wilson 		do {
2941780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2942535275d3SChris Wilson 				i915_reset(dev_priv, 0);
2943221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2944780f262aSChris Wilson 			}
2945780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
29468c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2947780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
294836703e79SChris Wilson 					     1));
2949f69061beSDaniel Vetter 
2950c033666aSChris Wilson 		intel_finish_reset(dev_priv);
295136703e79SChris Wilson 	}
2952f454c694SImre Deak 
2953780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2954c033666aSChris Wilson 		kobject_uevent_env(kobj,
2955f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2956f316a42cSBen Gamari }
29578a905236SJesse Barnes 
2958eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2959c0e09200SDave Airlie {
2960eaa14c24SChris Wilson 	u32 eir;
296163eeaf38SJesse Barnes 
2962eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2963eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
296463eeaf38SJesse Barnes 
2965eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2966eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2967eaa14c24SChris Wilson 	else
2968eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
29698a905236SJesse Barnes 
2970eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
297163eeaf38SJesse Barnes 	eir = I915_READ(EIR);
297263eeaf38SJesse Barnes 	if (eir) {
297363eeaf38SJesse Barnes 		/*
297463eeaf38SJesse Barnes 		 * some errors might have become stuck,
297563eeaf38SJesse Barnes 		 * mask them.
297663eeaf38SJesse Barnes 		 */
2977eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
297863eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
297963eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
298063eeaf38SJesse Barnes 	}
298135aed2e6SChris Wilson }
298235aed2e6SChris Wilson 
298335aed2e6SChris Wilson /**
2984b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
298514bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
298614b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
298787c390b6SMichel Thierry  * @fmt: Error message format string
298887c390b6SMichel Thierry  *
2989aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
299035aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
299135aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
299235aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
299335aed2e6SChris Wilson  * of a ring dump etc.).
299435aed2e6SChris Wilson  */
2995c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2996c033666aSChris Wilson 		       u32 engine_mask,
299758174462SMika Kuoppala 		       const char *fmt, ...)
299835aed2e6SChris Wilson {
2999142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
3000142bc7d9SMichel Thierry 	unsigned int tmp;
300158174462SMika Kuoppala 	va_list args;
300258174462SMika Kuoppala 	char error_msg[80];
300335aed2e6SChris Wilson 
300458174462SMika Kuoppala 	va_start(args, fmt);
300558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
300658174462SMika Kuoppala 	va_end(args);
300758174462SMika Kuoppala 
30081604a86dSChris Wilson 	/*
30091604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
30101604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
30111604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
30121604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
30131604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
30141604a86dSChris Wilson 	 */
30151604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
30161604a86dSChris Wilson 
3017c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
3018eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
30198a905236SJesse Barnes 
3020142bc7d9SMichel Thierry 	/*
3021142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
3022142bc7d9SMichel Thierry 	 * single reset fails.
3023142bc7d9SMichel Thierry 	 */
3024142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
3025142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
30269db529aaSDaniel Vetter 			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
3027142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
3028142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
3029142bc7d9SMichel Thierry 				continue;
3030142bc7d9SMichel Thierry 
3031535275d3SChris Wilson 			if (i915_reset_engine(engine, 0) == 0)
3032142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
3033142bc7d9SMichel Thierry 
3034142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
3035142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
3036142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
3037142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
3038142bc7d9SMichel Thierry 		}
3039142bc7d9SMichel Thierry 	}
3040142bc7d9SMichel Thierry 
30418af29b0cSChris Wilson 	if (!engine_mask)
30421604a86dSChris Wilson 		goto out;
30438af29b0cSChris Wilson 
3044142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
3045d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
3046d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
3047d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
3048d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
30491604a86dSChris Wilson 		goto out;
3050d5367307SChris Wilson 	}
3051ba1234d1SBen Gamari 
3052142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
3053142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
3054142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
3055142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
3056142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
3057142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
3058142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
3059142bc7d9SMichel Thierry 	}
3060142bc7d9SMichel Thierry 
3061d5367307SChris Wilson 	i915_reset_device(dev_priv);
3062d5367307SChris Wilson 
3063142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
3064142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
3065142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
3066142bc7d9SMichel Thierry 	}
3067142bc7d9SMichel Thierry 
3068d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
3069d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
30701604a86dSChris Wilson 
30711604a86dSChris Wilson out:
30721604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
30738a905236SJesse Barnes }
30748a905236SJesse Barnes 
307542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
307642f52ef8SKeith Packard  * we use as a pipe index
307742f52ef8SKeith Packard  */
307886e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
30790a3e67a4SJesse Barnes {
3080fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3081e9d21d7fSKeith Packard 	unsigned long irqflags;
308271e0ffa5SJesse Barnes 
30831ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
308486e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
308586e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
308686e83e35SChris Wilson 
308786e83e35SChris Wilson 	return 0;
308886e83e35SChris Wilson }
308986e83e35SChris Wilson 
309086e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
309186e83e35SChris Wilson {
309286e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
309386e83e35SChris Wilson 	unsigned long irqflags;
309486e83e35SChris Wilson 
309586e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
30967c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3097755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
30981ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
30998692d00eSChris Wilson 
31000a3e67a4SJesse Barnes 	return 0;
31010a3e67a4SJesse Barnes }
31020a3e67a4SJesse Barnes 
310388e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3104f796cf8fSJesse Barnes {
3105fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3106f796cf8fSJesse Barnes 	unsigned long irqflags;
310755b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
310886e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3109f796cf8fSJesse Barnes 
3110f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3111fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3112b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3113b1f14ad0SJesse Barnes 
31142e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
31152e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
31162e8bf223SDhinakaran Pandiyan 	 */
31172e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
31182e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
31192e8bf223SDhinakaran Pandiyan 
3120b1f14ad0SJesse Barnes 	return 0;
3121b1f14ad0SJesse Barnes }
3122b1f14ad0SJesse Barnes 
312388e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3124abd58f01SBen Widawsky {
3125fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3126abd58f01SBen Widawsky 	unsigned long irqflags;
3127abd58f01SBen Widawsky 
3128abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3129013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3130abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3131013d3752SVille Syrjälä 
31322e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
31332e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
31342e8bf223SDhinakaran Pandiyan 	 */
31352e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
31362e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
31372e8bf223SDhinakaran Pandiyan 
3138abd58f01SBen Widawsky 	return 0;
3139abd58f01SBen Widawsky }
3140abd58f01SBen Widawsky 
314142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
314242f52ef8SKeith Packard  * we use as a pipe index
314342f52ef8SKeith Packard  */
314486e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
314586e83e35SChris Wilson {
314686e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
314786e83e35SChris Wilson 	unsigned long irqflags;
314886e83e35SChris Wilson 
314986e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
315086e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
315186e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
315286e83e35SChris Wilson }
315386e83e35SChris Wilson 
315486e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
31550a3e67a4SJesse Barnes {
3156fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3157e9d21d7fSKeith Packard 	unsigned long irqflags;
31580a3e67a4SJesse Barnes 
31591ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31607c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3161755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
31621ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31630a3e67a4SJesse Barnes }
31640a3e67a4SJesse Barnes 
316588e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3166f796cf8fSJesse Barnes {
3167fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3168f796cf8fSJesse Barnes 	unsigned long irqflags;
316955b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
317086e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3171f796cf8fSJesse Barnes 
3172f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3173fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3174b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3175b1f14ad0SJesse Barnes }
3176b1f14ad0SJesse Barnes 
317788e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3178abd58f01SBen Widawsky {
3179fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3180abd58f01SBen Widawsky 	unsigned long irqflags;
3181abd58f01SBen Widawsky 
3182abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3183013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3184abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3185abd58f01SBen Widawsky }
3186abd58f01SBen Widawsky 
3187b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
318891738a95SPaulo Zanoni {
31896e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
319091738a95SPaulo Zanoni 		return;
319191738a95SPaulo Zanoni 
31923488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3193105b122eSPaulo Zanoni 
31946e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3195105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3196622364b6SPaulo Zanoni }
3197105b122eSPaulo Zanoni 
319891738a95SPaulo Zanoni /*
3199622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3200622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3201622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3202622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3203622364b6SPaulo Zanoni  *
3204622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
320591738a95SPaulo Zanoni  */
3206622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3207622364b6SPaulo Zanoni {
3208fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3209622364b6SPaulo Zanoni 
32106e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3211622364b6SPaulo Zanoni 		return;
3212622364b6SPaulo Zanoni 
3213622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
321491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
321591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
321691738a95SPaulo Zanoni }
321791738a95SPaulo Zanoni 
3218b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3219d18ea1b5SDaniel Vetter {
32203488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3221b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
32223488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3223d18ea1b5SDaniel Vetter }
3224d18ea1b5SDaniel Vetter 
322570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
322670591a41SVille Syrjälä {
322771b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
322871b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
322971b8b41dSVille Syrjälä 	else
323071b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
323171b8b41dSVille Syrjälä 
3232ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
323370591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
323470591a41SVille Syrjälä 
323544d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
323670591a41SVille Syrjälä 
32373488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
32388bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
323970591a41SVille Syrjälä }
324070591a41SVille Syrjälä 
32418bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
32428bb61306SVille Syrjälä {
32438bb61306SVille Syrjälä 	u32 pipestat_mask;
32449ab981f2SVille Syrjälä 	u32 enable_mask;
32458bb61306SVille Syrjälä 	enum pipe pipe;
32468bb61306SVille Syrjälä 
3247842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
32488bb61306SVille Syrjälä 
32498bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
32508bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
32518bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
32528bb61306SVille Syrjälä 
32539ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
32548bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3255ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3256ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3257ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3258ebf5f921SVille Syrjälä 
32598bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3260ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3261ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
32626b7eafc1SVille Syrjälä 
32638bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
32646b7eafc1SVille Syrjälä 
32659ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
32668bb61306SVille Syrjälä 
32673488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
32688bb61306SVille Syrjälä }
32698bb61306SVille Syrjälä 
32708bb61306SVille Syrjälä /* drm_dma.h hooks
32718bb61306SVille Syrjälä */
32728bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
32738bb61306SVille Syrjälä {
3274fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32758bb61306SVille Syrjälä 
3276d420a50cSVille Syrjälä 	if (IS_GEN5(dev_priv))
32778bb61306SVille Syrjälä 		I915_WRITE(HWSTAM, 0xffffffff);
32788bb61306SVille Syrjälä 
32793488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
32805db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
32818bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
32828bb61306SVille Syrjälä 
3283b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
32848bb61306SVille Syrjälä 
3285b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
32868bb61306SVille Syrjälä }
32878bb61306SVille Syrjälä 
32886bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
32897e231dbeSJesse Barnes {
3290fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
32917e231dbeSJesse Barnes 
329234c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
329334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
329434c7b8a7SVille Syrjälä 
3295b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
32967e231dbeSJesse Barnes 
3297ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
32989918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
329970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3300ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33017e231dbeSJesse Barnes }
33027e231dbeSJesse Barnes 
3303d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3304d6e3cca3SDaniel Vetter {
3305d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3306d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3307d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3308d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3309d6e3cca3SDaniel Vetter }
3310d6e3cca3SDaniel Vetter 
3311823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3312abd58f01SBen Widawsky {
3313fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3314abd58f01SBen Widawsky 	int pipe;
3315abd58f01SBen Widawsky 
3316abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3317abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3318abd58f01SBen Widawsky 
3319d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3320abd58f01SBen Widawsky 
3321055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3322f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3323813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3324f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3325abd58f01SBen Widawsky 
33263488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
33273488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
33283488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3329abd58f01SBen Widawsky 
33306e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3331b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3332abd58f01SBen Widawsky }
3333abd58f01SBen Widawsky 
333451951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
333551951ae7SMika Kuoppala {
333651951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
333751951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
333851951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
333951951ae7SMika Kuoppala 
334051951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
334151951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
334251951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
334351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
334451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
334551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
334651951ae7SMika Kuoppala }
334751951ae7SMika Kuoppala 
334851951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
334951951ae7SMika Kuoppala {
335051951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
335151951ae7SMika Kuoppala 	int pipe;
335251951ae7SMika Kuoppala 
335351951ae7SMika Kuoppala 	I915_WRITE(GEN11_GFX_MSTR_IRQ, 0);
335451951ae7SMika Kuoppala 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
335551951ae7SMika Kuoppala 
335651951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
335751951ae7SMika Kuoppala 
335851951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
335951951ae7SMika Kuoppala 
336051951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
336151951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
336251951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
336351951ae7SMika Kuoppala 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
336451951ae7SMika Kuoppala 
336551951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
336651951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
336751951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_PCU_);
336851951ae7SMika Kuoppala }
336951951ae7SMika Kuoppala 
33704c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3371001bd2cbSImre Deak 				     u8 pipe_mask)
3372d49bdb0eSPaulo Zanoni {
33731180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
33746831f3e3SVille Syrjälä 	enum pipe pipe;
3375d49bdb0eSPaulo Zanoni 
337613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
33779dfe2e3aSImre Deak 
33789dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
33799dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
33809dfe2e3aSImre Deak 		return;
33819dfe2e3aSImre Deak 	}
33829dfe2e3aSImre Deak 
33836831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
33846831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
33856831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
33866831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
33879dfe2e3aSImre Deak 
338813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3389d49bdb0eSPaulo Zanoni }
3390d49bdb0eSPaulo Zanoni 
3391aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3392001bd2cbSImre Deak 				     u8 pipe_mask)
3393aae8ba84SVille Syrjälä {
33946831f3e3SVille Syrjälä 	enum pipe pipe;
33956831f3e3SVille Syrjälä 
3396aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33979dfe2e3aSImre Deak 
33989dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
33999dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
34009dfe2e3aSImre Deak 		return;
34019dfe2e3aSImre Deak 	}
34029dfe2e3aSImre Deak 
34036831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34046831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
34059dfe2e3aSImre Deak 
3406aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3407aae8ba84SVille Syrjälä 
3408aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
340991c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3410aae8ba84SVille Syrjälä }
3411aae8ba84SVille Syrjälä 
34126bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
341343f328d7SVille Syrjälä {
3414fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
341543f328d7SVille Syrjälä 
341643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
341743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
341843f328d7SVille Syrjälä 
3419d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
342043f328d7SVille Syrjälä 
34213488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
342243f328d7SVille Syrjälä 
3423ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34249918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
342570591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3426ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
342743f328d7SVille Syrjälä }
342843f328d7SVille Syrjälä 
342991d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
343087a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
343187a02106SVille Syrjälä {
343287a02106SVille Syrjälä 	struct intel_encoder *encoder;
343387a02106SVille Syrjälä 	u32 enabled_irqs = 0;
343487a02106SVille Syrjälä 
343591c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
343687a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
343787a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
343887a02106SVille Syrjälä 
343987a02106SVille Syrjälä 	return enabled_irqs;
344087a02106SVille Syrjälä }
344187a02106SVille Syrjälä 
34421a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
34431a56b1a2SImre Deak {
34441a56b1a2SImre Deak 	u32 hotplug;
34451a56b1a2SImre Deak 
34461a56b1a2SImre Deak 	/*
34471a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
34481a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
34491a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
34501a56b1a2SImre Deak 	 */
34511a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34521a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
34531a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
34541a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
34551a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
34561a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
34571a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
34581a56b1a2SImre Deak 	/*
34591a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
34601a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
34611a56b1a2SImre Deak 	 */
34621a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
34631a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
34641a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34651a56b1a2SImre Deak }
34661a56b1a2SImre Deak 
346791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
346882a28bcfSDaniel Vetter {
34691a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
347082a28bcfSDaniel Vetter 
347191d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3472fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
347391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
347482a28bcfSDaniel Vetter 	} else {
3475fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
347691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
347782a28bcfSDaniel Vetter 	}
347882a28bcfSDaniel Vetter 
3479fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
348082a28bcfSDaniel Vetter 
34811a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
34826dbf30ceSVille Syrjälä }
348326951cafSXiong Zhang 
34842a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
34852a57d9ccSImre Deak {
34863b92e263SRodrigo Vivi 	u32 val, hotplug;
34873b92e263SRodrigo Vivi 
34883b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
34893b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
34903b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
34913b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
34923b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
34933b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
34943b92e263SRodrigo Vivi 	}
34952a57d9ccSImre Deak 
34962a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
34972a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34982a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
34992a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
35002a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
35012a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
35022a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35032a57d9ccSImre Deak 
35042a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
35052a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
35062a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
35072a57d9ccSImre Deak }
35082a57d9ccSImre Deak 
350991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
35106dbf30ceSVille Syrjälä {
35112a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
35126dbf30ceSVille Syrjälä 
35136dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
351491d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
35156dbf30ceSVille Syrjälä 
35166dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
35176dbf30ceSVille Syrjälä 
35182a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
351926951cafSXiong Zhang }
35207fe0b973SKeith Packard 
35211a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
35221a56b1a2SImre Deak {
35231a56b1a2SImre Deak 	u32 hotplug;
35241a56b1a2SImre Deak 
35251a56b1a2SImre Deak 	/*
35261a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
35271a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
35281a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
35291a56b1a2SImre Deak 	 */
35301a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
35311a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
35321a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
35331a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
35341a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
35351a56b1a2SImre Deak }
35361a56b1a2SImre Deak 
353791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3538e4ce95aaSVille Syrjälä {
35391a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3540e4ce95aaSVille Syrjälä 
354191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
35423a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
354391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
35443a3b3c7dSVille Syrjälä 
35453a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
354691d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
354723bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
354891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
35493a3b3c7dSVille Syrjälä 
35503a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
355123bb4cb5SVille Syrjälä 	} else {
3552e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
355391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3554e4ce95aaSVille Syrjälä 
3555e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
35563a3b3c7dSVille Syrjälä 	}
3557e4ce95aaSVille Syrjälä 
35581a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3559e4ce95aaSVille Syrjälä 
356091d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3561e4ce95aaSVille Syrjälä }
3562e4ce95aaSVille Syrjälä 
35632a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
35642a57d9ccSImre Deak 				      u32 enabled_irqs)
3565e0a20ad7SShashank Sharma {
35662a57d9ccSImre Deak 	u32 hotplug;
3567e0a20ad7SShashank Sharma 
3568a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35692a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
35702a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
35712a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3572d252bf68SShubhangi Shrivastava 
3573d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3574d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3575d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3576d252bf68SShubhangi Shrivastava 
3577d252bf68SShubhangi Shrivastava 	/*
3578d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3579d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3580d252bf68SShubhangi Shrivastava 	 */
3581d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3582d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3583d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3584d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3585d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3586d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3587d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3588d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3589d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3590d252bf68SShubhangi Shrivastava 
3591a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3592e0a20ad7SShashank Sharma }
3593e0a20ad7SShashank Sharma 
35942a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
35952a57d9ccSImre Deak {
35962a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
35972a57d9ccSImre Deak }
35982a57d9ccSImre Deak 
35992a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36002a57d9ccSImre Deak {
36012a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36022a57d9ccSImre Deak 
36032a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
36042a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
36052a57d9ccSImre Deak 
36062a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
36072a57d9ccSImre Deak 
36082a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
36092a57d9ccSImre Deak }
36102a57d9ccSImre Deak 
3611d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3612d46da437SPaulo Zanoni {
3613fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
361482a28bcfSDaniel Vetter 	u32 mask;
3615d46da437SPaulo Zanoni 
36166e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3617692a04cfSDaniel Vetter 		return;
3618692a04cfSDaniel Vetter 
36196e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
36205c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
36214ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
36225c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
36234ebc6509SDhinakaran Pandiyan 	else
36244ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
36258664281bSPaulo Zanoni 
36263488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3627d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
36282a57d9ccSImre Deak 
36292a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
36302a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
36311a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
36322a57d9ccSImre Deak 	else
36332a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3634d46da437SPaulo Zanoni }
3635d46da437SPaulo Zanoni 
36360a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
36370a9a8c91SDaniel Vetter {
3638fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36390a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
36400a9a8c91SDaniel Vetter 
36410a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
36420a9a8c91SDaniel Vetter 
36430a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
36443c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
36450a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3646772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3647772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
36480a9a8c91SDaniel Vetter 	}
36490a9a8c91SDaniel Vetter 
36500a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
36515db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3652f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
36530a9a8c91SDaniel Vetter 	} else {
36540a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
36550a9a8c91SDaniel Vetter 	}
36560a9a8c91SDaniel Vetter 
36573488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
36580a9a8c91SDaniel Vetter 
3659b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
366078e68d36SImre Deak 		/*
366178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
366278e68d36SImre Deak 		 * itself is enabled/disabled.
366378e68d36SImre Deak 		 */
3664f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
36650a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3666f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3667f4e9af4fSAkash Goel 		}
36680a9a8c91SDaniel Vetter 
3669f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
36703488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
36710a9a8c91SDaniel Vetter 	}
36720a9a8c91SDaniel Vetter }
36730a9a8c91SDaniel Vetter 
3674f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3675036a4a7dSZhenyu Wang {
3676fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36778e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36788e76f8dcSPaulo Zanoni 
3679b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
36808e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3681842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
36828e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
368323bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
368423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36858e76f8dcSPaulo Zanoni 	} else {
36868e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3687842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3688842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3689e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3690e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3691e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36928e76f8dcSPaulo Zanoni 	}
3693036a4a7dSZhenyu Wang 
36941ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3695036a4a7dSZhenyu Wang 
3696622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3697622364b6SPaulo Zanoni 
36983488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3699036a4a7dSZhenyu Wang 
37000a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3701036a4a7dSZhenyu Wang 
37021a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
37031a56b1a2SImre Deak 
3704d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
37057fe0b973SKeith Packard 
370650a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
37076005ce42SDaniel Vetter 		/* Enable PCU event interrupts
37086005ce42SDaniel Vetter 		 *
37096005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
37104bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
37114bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3712d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3713fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3714d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3715f97108d1SJesse Barnes 	}
3716f97108d1SJesse Barnes 
3717036a4a7dSZhenyu Wang 	return 0;
3718036a4a7dSZhenyu Wang }
3719036a4a7dSZhenyu Wang 
3720f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3721f8b79e58SImre Deak {
372267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3723f8b79e58SImre Deak 
3724f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3725f8b79e58SImre Deak 		return;
3726f8b79e58SImre Deak 
3727f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3728f8b79e58SImre Deak 
3729d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3730d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3731ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3732f8b79e58SImre Deak 	}
3733d6c69803SVille Syrjälä }
3734f8b79e58SImre Deak 
3735f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3736f8b79e58SImre Deak {
373767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3738f8b79e58SImre Deak 
3739f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3740f8b79e58SImre Deak 		return;
3741f8b79e58SImre Deak 
3742f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3743f8b79e58SImre Deak 
3744950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3745ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3746f8b79e58SImre Deak }
3747f8b79e58SImre Deak 
37480e6c9a9eSVille Syrjälä 
37490e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37500e6c9a9eSVille Syrjälä {
3751fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
37520e6c9a9eSVille Syrjälä 
37530a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37547e231dbeSJesse Barnes 
3755ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37569918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3757ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3758ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3759ad22d106SVille Syrjälä 
37607e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
376134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
376220afbda2SDaniel Vetter 
376320afbda2SDaniel Vetter 	return 0;
376420afbda2SDaniel Vetter }
376520afbda2SDaniel Vetter 
3766abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3767abd58f01SBen Widawsky {
3768abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3769abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3770abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
377173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
377273d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
377373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3774abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
377573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
377673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
377773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3778abd58f01SBen Widawsky 		0,
377973d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
378073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3781abd58f01SBen Widawsky 		};
3782abd58f01SBen Widawsky 
378398735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
378498735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
378598735739STvrtko Ursulin 
3786f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3787f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
37889a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
37899a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
379078e68d36SImre Deak 	/*
379178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
379226705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
379378e68d36SImre Deak 	 */
3794f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
37959a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3796abd58f01SBen Widawsky }
3797abd58f01SBen Widawsky 
3798abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3799abd58f01SBen Widawsky {
3800770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3801770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
38023a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
38033a3b3c7dSVille Syrjälä 	u32 de_port_enables;
380411825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
38053a3b3c7dSVille Syrjälä 	enum pipe pipe;
3806770de83dSDamien Lespiau 
3807bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3808842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
38093a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
381088e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3811cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
38123a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
38133a3b3c7dSVille Syrjälä 	} else {
3814842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
38153a3b3c7dSVille Syrjälä 	}
3816770de83dSDamien Lespiau 
3817a324fcacSRodrigo Vivi 	if (IS_CNL_WITH_PORT_F(dev_priv))
3818a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
3819a324fcacSRodrigo Vivi 
3820770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3821770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3822770de83dSDamien Lespiau 
38233a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3824cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3825a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3826a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
38273a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
38283a3b3c7dSVille Syrjälä 
38290a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
38300a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3831abd58f01SBen Widawsky 
3832f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3833813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3834813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3835813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
383635079899SPaulo Zanoni 					  de_pipe_enables);
38370a195c02SMika Kahola 	}
3838abd58f01SBen Widawsky 
38393488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
38403488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
38412a57d9ccSImre Deak 
38422a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
38432a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
38441a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
38451a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3846abd58f01SBen Widawsky }
3847abd58f01SBen Widawsky 
3848abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3849abd58f01SBen Widawsky {
3850fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3851abd58f01SBen Widawsky 
38526e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3853622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3854622364b6SPaulo Zanoni 
3855abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3856abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3857abd58f01SBen Widawsky 
38586e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3859abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3860abd58f01SBen Widawsky 
3861e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3862abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3863abd58f01SBen Widawsky 
3864abd58f01SBen Widawsky 	return 0;
3865abd58f01SBen Widawsky }
3866abd58f01SBen Widawsky 
386751951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
386851951ae7SMika Kuoppala {
386951951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
387051951ae7SMika Kuoppala 
387151951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
387251951ae7SMika Kuoppala 
387351951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
387451951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
387551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
387651951ae7SMika Kuoppala 
387751951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
387851951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
387951951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
388051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
388151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
388251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
388351951ae7SMika Kuoppala 
388451951ae7SMika Kuoppala 	dev_priv->pm_imr = 0xffffffff; /* TODO */
388551951ae7SMika Kuoppala }
388651951ae7SMika Kuoppala 
388751951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
388851951ae7SMika Kuoppala {
388951951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
389051951ae7SMika Kuoppala 
389151951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
389251951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
389351951ae7SMika Kuoppala 
389451951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
389551951ae7SMika Kuoppala 
389651951ae7SMika Kuoppala 	I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
389751951ae7SMika Kuoppala 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
389851951ae7SMika Kuoppala 
389951951ae7SMika Kuoppala 	return 0;
390051951ae7SMika Kuoppala }
390151951ae7SMika Kuoppala 
390243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
390343f328d7SVille Syrjälä {
3904fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
390543f328d7SVille Syrjälä 
390643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
390743f328d7SVille Syrjälä 
3908ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39099918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3910ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3911ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3912ad22d106SVille Syrjälä 
3913e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
391443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
391543f328d7SVille Syrjälä 
391643f328d7SVille Syrjälä 	return 0;
391743f328d7SVille Syrjälä }
391843f328d7SVille Syrjälä 
39196bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
3920c2798b19SChris Wilson {
3921fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3922c2798b19SChris Wilson 
392344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
392444d9241eSVille Syrjälä 
3925d420a50cSVille Syrjälä 	I915_WRITE16(HWSTAM, 0xffff);
3926d420a50cSVille Syrjälä 
3927e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
3928c2798b19SChris Wilson }
3929c2798b19SChris Wilson 
3930c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3931c2798b19SChris Wilson {
3932fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3933e9e9848aSVille Syrjälä 	u16 enable_mask;
3934c2798b19SChris Wilson 
3935045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
3936045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
3937c2798b19SChris Wilson 
3938c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3939c2798b19SChris Wilson 	dev_priv->irq_mask =
3940c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3941842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
3942c2798b19SChris Wilson 
3943e9e9848aSVille Syrjälä 	enable_mask =
3944c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3945c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3946e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
3947e9e9848aSVille Syrjälä 
3948e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
3949c2798b19SChris Wilson 
3950379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3951379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3952d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3953755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3954755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3955d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3956379ef82dSDaniel Vetter 
3957c2798b19SChris Wilson 	return 0;
3958c2798b19SChris Wilson }
3959c2798b19SChris Wilson 
3960ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3961c2798b19SChris Wilson {
396245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3963fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3964af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
3965c2798b19SChris Wilson 
39662dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39672dd2a883SImre Deak 		return IRQ_NONE;
39682dd2a883SImre Deak 
39691f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39701f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39711f814dacSImre Deak 
3972af722d28SVille Syrjälä 	do {
3973af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
3974af722d28SVille Syrjälä 		u16 iir;
3975af722d28SVille Syrjälä 
3976c2798b19SChris Wilson 		iir = I915_READ16(IIR);
3977c2798b19SChris Wilson 		if (iir == 0)
3978af722d28SVille Syrjälä 			break;
3979c2798b19SChris Wilson 
3980af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
3981c2798b19SChris Wilson 
3982eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
3983eb64343cSVille Syrjälä 		 * signalled in iir */
3984eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3985c2798b19SChris Wilson 
3986fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
3987c2798b19SChris Wilson 
3988c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39893b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3990c2798b19SChris Wilson 
3991af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3992af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3993af722d28SVille Syrjälä 
3994eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3995af722d28SVille Syrjälä 	} while (0);
3996c2798b19SChris Wilson 
39971f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
39981f814dacSImre Deak 
39991f814dacSImre Deak 	return ret;
4000c2798b19SChris Wilson }
4001c2798b19SChris Wilson 
40026bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4003a266c7d5SChris Wilson {
4004fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4005a266c7d5SChris Wilson 
400656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40070706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4008a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4009a266c7d5SChris Wilson 	}
4010a266c7d5SChris Wilson 
401144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
401244d9241eSVille Syrjälä 
4013d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
401444d9241eSVille Syrjälä 
4015ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4016a266c7d5SChris Wilson }
4017a266c7d5SChris Wilson 
4018a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4019a266c7d5SChris Wilson {
4020fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
402138bde180SChris Wilson 	u32 enable_mask;
4022a266c7d5SChris Wilson 
4023045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4024045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
402538bde180SChris Wilson 
402638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
402738bde180SChris Wilson 	dev_priv->irq_mask =
402838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
402938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4030842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
403138bde180SChris Wilson 
403238bde180SChris Wilson 	enable_mask =
403338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
403438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
403538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
403638bde180SChris Wilson 		I915_USER_INTERRUPT;
403738bde180SChris Wilson 
403856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4039a266c7d5SChris Wilson 		/* Enable in IER... */
4040a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4041a266c7d5SChris Wilson 		/* and unmask in IMR */
4042a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4043a266c7d5SChris Wilson 	}
4044a266c7d5SChris Wilson 
4045ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4046a266c7d5SChris Wilson 
4047379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4048379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4049d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4050755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4051755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4052d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4053379ef82dSDaniel Vetter 
4054c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4055c30bb1fdSVille Syrjälä 
405620afbda2SDaniel Vetter 	return 0;
405720afbda2SDaniel Vetter }
405820afbda2SDaniel Vetter 
4059ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4060a266c7d5SChris Wilson {
406145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4062fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4063af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4064a266c7d5SChris Wilson 
40652dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
40662dd2a883SImre Deak 		return IRQ_NONE;
40672dd2a883SImre Deak 
40681f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
40691f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
40701f814dacSImre Deak 
407138bde180SChris Wilson 	do {
4072eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
4073af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4074af722d28SVille Syrjälä 		u32 iir;
4075a266c7d5SChris Wilson 
4076af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4077af722d28SVille Syrjälä 		if (iir == 0)
4078af722d28SVille Syrjälä 			break;
4079af722d28SVille Syrjälä 
4080af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4081af722d28SVille Syrjälä 
4082af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4083af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4084af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4085a266c7d5SChris Wilson 
4086eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4087eb64343cSVille Syrjälä 		 * signalled in iir */
4088eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4089a266c7d5SChris Wilson 
4090fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4091a266c7d5SChris Wilson 
4092a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40933b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4094a266c7d5SChris Wilson 
4095af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4096af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4097a266c7d5SChris Wilson 
4098af722d28SVille Syrjälä 		if (hotplug_status)
4099af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4100af722d28SVille Syrjälä 
4101af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4102af722d28SVille Syrjälä 	} while (0);
4103a266c7d5SChris Wilson 
41041f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
41051f814dacSImre Deak 
4106a266c7d5SChris Wilson 	return ret;
4107a266c7d5SChris Wilson }
4108a266c7d5SChris Wilson 
41096bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4110a266c7d5SChris Wilson {
4111fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4112a266c7d5SChris Wilson 
41130706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4114a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4115a266c7d5SChris Wilson 
411644d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
411744d9241eSVille Syrjälä 
4118d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
411944d9241eSVille Syrjälä 
4120ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4121a266c7d5SChris Wilson }
4122a266c7d5SChris Wilson 
4123a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4124a266c7d5SChris Wilson {
4125fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4126bbba0a97SChris Wilson 	u32 enable_mask;
4127a266c7d5SChris Wilson 	u32 error_mask;
4128a266c7d5SChris Wilson 
4129045cebd2SVille Syrjälä 	/*
4130045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4131045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4132045cebd2SVille Syrjälä 	 */
4133045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4134045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4135045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4136045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4137045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4138045cebd2SVille Syrjälä 	} else {
4139045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4140045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4141045cebd2SVille Syrjälä 	}
4142045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4143045cebd2SVille Syrjälä 
4144a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4145c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4146c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4147adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4148bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4149bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4150bbba0a97SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4151bbba0a97SChris Wilson 
4152c30bb1fdSVille Syrjälä 	enable_mask =
4153c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4154c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4155c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4156c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4157c30bb1fdSVille Syrjälä 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4158c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4159bbba0a97SChris Wilson 
416091d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4161bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4162a266c7d5SChris Wilson 
4163c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4164c30bb1fdSVille Syrjälä 
4165b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4166b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4167d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4168755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4169755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4170755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4171d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4172a266c7d5SChris Wilson 
417391d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
417420afbda2SDaniel Vetter 
417520afbda2SDaniel Vetter 	return 0;
417620afbda2SDaniel Vetter }
417720afbda2SDaniel Vetter 
417891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
417920afbda2SDaniel Vetter {
418020afbda2SDaniel Vetter 	u32 hotplug_en;
418120afbda2SDaniel Vetter 
418267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4183b5ea2d56SDaniel Vetter 
4184adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4185e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
418691d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4187a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4188a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4189a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4190a266c7d5SChris Wilson 	*/
419191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4192a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4193a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41960706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4197f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4198f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4199f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
42000706f17cSEgbert Eich 					     hotplug_en);
4201a266c7d5SChris Wilson }
4202a266c7d5SChris Wilson 
4203ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4204a266c7d5SChris Wilson {
420545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4206fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4207af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4208a266c7d5SChris Wilson 
42092dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42102dd2a883SImre Deak 		return IRQ_NONE;
42112dd2a883SImre Deak 
42121f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42131f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42141f814dacSImre Deak 
4215af722d28SVille Syrjälä 	do {
4216eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
4217af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4218af722d28SVille Syrjälä 		u32 iir;
42192c8ba29fSChris Wilson 
4220af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4221af722d28SVille Syrjälä 		if (iir == 0)
4222af722d28SVille Syrjälä 			break;
4223af722d28SVille Syrjälä 
4224af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4225af722d28SVille Syrjälä 
4226af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4227af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4228a266c7d5SChris Wilson 
4229eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4230eb64343cSVille Syrjälä 		 * signalled in iir */
4231eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4232a266c7d5SChris Wilson 
4233fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4234a266c7d5SChris Wilson 
4235a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42363b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4237af722d28SVille Syrjälä 
4238a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
42393b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4240a266c7d5SChris Wilson 
4241af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4242af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4243515ac2bbSDaniel Vetter 
4244af722d28SVille Syrjälä 		if (hotplug_status)
4245af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4246af722d28SVille Syrjälä 
4247af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4248af722d28SVille Syrjälä 	} while (0);
4249a266c7d5SChris Wilson 
42501f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42511f814dacSImre Deak 
4252a266c7d5SChris Wilson 	return ret;
4253a266c7d5SChris Wilson }
4254a266c7d5SChris Wilson 
4255fca52a55SDaniel Vetter /**
4256fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4257fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4258fca52a55SDaniel Vetter  *
4259fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4260fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4261fca52a55SDaniel Vetter  */
4262b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4263f71d4af4SJesse Barnes {
426491c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4265562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4266cefcff8fSJoonas Lahtinen 	int i;
42678b2e326dSChris Wilson 
426877913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
426977913b39SJani Nikula 
4270562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4271cefcff8fSJoonas Lahtinen 
4272a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4273cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4274cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
42758b2e326dSChris Wilson 
42764805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
427726705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
427826705e20SSagar Arun Kamble 
4279a6706b45SDeepak S 	/* Let's track the enabled rps events */
4280666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
42816c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4282e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
428331685c25SDeepak S 	else
4284a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4285a6706b45SDeepak S 
4286562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
42871800ad25SSagar Arun Kamble 
42881800ad25SSagar Arun Kamble 	/*
4289acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
42901800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
42911800ad25SSagar Arun Kamble 	 *
42921800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
42931800ad25SSagar Arun Kamble 	 */
4294bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4295562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
42961800ad25SSagar Arun Kamble 
4297bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4298562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
42991800ad25SSagar Arun Kamble 
4300b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43014194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
43024cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4303bca2bf2aSPandiyan, Dhinakaran 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4304f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4305fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4306391f75e2SVille Syrjälä 	} else {
4307391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4308391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4309f71d4af4SJesse Barnes 	}
4310f71d4af4SJesse Barnes 
431121da2700SVille Syrjälä 	/*
431221da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
431321da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
431421da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
431521da2700SVille Syrjälä 	 */
4316b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
431721da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
431821da2700SVille Syrjälä 
4319262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4320262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4321262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4322262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4323262fd485SChris Wilson 	 * in this case to the runtime pm.
4324262fd485SChris Wilson 	 */
4325262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4326262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4327262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4328262fd485SChris Wilson 
4329317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4330317eaa95SLyude 
43311bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4332f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4333f71d4af4SJesse Barnes 
4334b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
433543f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
43366bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
433743f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
43386bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
433986e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
434086e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
434143f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4342b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43437e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43446bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
43457e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43466bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
434786e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
434886e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4349fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
435051951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
435151951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
435251951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
435351951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
435451951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
435551951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
435651951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
435751951ae7SMika Kuoppala 		dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4358bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4359abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4360723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4361abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
43626bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4363abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4364abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4365cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4366e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43677b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
43687b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
43696dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43706dbf30ceSVille Syrjälä 		else
43713a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
43726e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4373f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4374723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4375f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
43766bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4377f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4378f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4379e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4380f71d4af4SJesse Barnes 	} else {
43817e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
43826bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4383c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4384c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
43856bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
438686e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
438786e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
43887e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
43896bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4390a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
43916bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4392a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
439386e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
439486e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4395c2798b19SChris Wilson 		} else {
43966bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4397a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
43986bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4399a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
440086e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
440186e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4402c2798b19SChris Wilson 		}
4403778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4404778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4405f71d4af4SJesse Barnes 	}
4406f71d4af4SJesse Barnes }
440720afbda2SDaniel Vetter 
4408fca52a55SDaniel Vetter /**
4409cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4410cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4411cefcff8fSJoonas Lahtinen  *
4412cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4413cefcff8fSJoonas Lahtinen  */
4414cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4415cefcff8fSJoonas Lahtinen {
4416cefcff8fSJoonas Lahtinen 	int i;
4417cefcff8fSJoonas Lahtinen 
4418cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4419cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4420cefcff8fSJoonas Lahtinen }
4421cefcff8fSJoonas Lahtinen 
4422cefcff8fSJoonas Lahtinen /**
4423fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4424fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4425fca52a55SDaniel Vetter  *
4426fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4427fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4428fca52a55SDaniel Vetter  *
4429fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4430fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4431fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4432fca52a55SDaniel Vetter  */
44332aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44342aeb7d3aSDaniel Vetter {
44352aeb7d3aSDaniel Vetter 	/*
44362aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44372aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44382aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44392aeb7d3aSDaniel Vetter 	 */
4440ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
44412aeb7d3aSDaniel Vetter 
444291c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
44432aeb7d3aSDaniel Vetter }
44442aeb7d3aSDaniel Vetter 
4445fca52a55SDaniel Vetter /**
4446fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4447fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4448fca52a55SDaniel Vetter  *
4449fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4450fca52a55SDaniel Vetter  * resources acquired in the init functions.
4451fca52a55SDaniel Vetter  */
44522aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44532aeb7d3aSDaniel Vetter {
445491c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
44552aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4456ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
44572aeb7d3aSDaniel Vetter }
44582aeb7d3aSDaniel Vetter 
4459fca52a55SDaniel Vetter /**
4460fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4461fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4462fca52a55SDaniel Vetter  *
4463fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4464fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4465fca52a55SDaniel Vetter  */
4466b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4467c67a470bSPaulo Zanoni {
446891c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4469ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
447091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4471c67a470bSPaulo Zanoni }
4472c67a470bSPaulo Zanoni 
4473fca52a55SDaniel Vetter /**
4474fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4475fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4476fca52a55SDaniel Vetter  *
4477fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4478fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4479fca52a55SDaniel Vetter  */
4480b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4481c67a470bSPaulo Zanoni {
4482ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
448391c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
448491c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4485c67a470bSPaulo Zanoni }
4486