1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 1293488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \ 140e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, 0xffff); \ 141e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 142e9e9848aSVille Syrjälä I915_WRITE16(type##IER, 0); \ 143e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 144e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 145e9e9848aSVille Syrjälä I915_WRITE16(type##IIR, 0xffff); \ 146e9e9848aSVille Syrjälä POSTING_READ16(type##IIR); \ 147e9e9848aSVille Syrjälä } while (0) 148e9e9848aSVille Syrjälä 149337ba017SPaulo Zanoni /* 150337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 151337ba017SPaulo Zanoni */ 1523488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv, 153f0f59a00SVille Syrjälä i915_reg_t reg) 154b51a2842SVille Syrjälä { 155b51a2842SVille Syrjälä u32 val = I915_READ(reg); 156b51a2842SVille Syrjälä 157b51a2842SVille Syrjälä if (val == 0) 158b51a2842SVille Syrjälä return; 159b51a2842SVille Syrjälä 160b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 161f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 162b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 163b51a2842SVille Syrjälä POSTING_READ(reg); 164b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 165b51a2842SVille Syrjälä POSTING_READ(reg); 166b51a2842SVille Syrjälä } 167337ba017SPaulo Zanoni 168e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv, 169e9e9848aSVille Syrjälä i915_reg_t reg) 170e9e9848aSVille Syrjälä { 171e9e9848aSVille Syrjälä u16 val = I915_READ16(reg); 172e9e9848aSVille Syrjälä 173e9e9848aSVille Syrjälä if (val == 0) 174e9e9848aSVille Syrjälä return; 175e9e9848aSVille Syrjälä 176e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 177e9e9848aSVille Syrjälä i915_mmio_reg_offset(reg), val); 178e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 179e9e9848aSVille Syrjälä POSTING_READ16(reg); 180e9e9848aSVille Syrjälä I915_WRITE16(reg, 0xffff); 181e9e9848aSVille Syrjälä POSTING_READ16(reg); 182e9e9848aSVille Syrjälä } 183e9e9848aSVille Syrjälä 18435079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 1853488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 18635079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1877d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1887d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 18935079899SPaulo Zanoni } while (0) 19035079899SPaulo Zanoni 1913488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \ 1923488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, type##IIR); \ 19335079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1947d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1957d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 19635079899SPaulo Zanoni } while (0) 19735079899SPaulo Zanoni 198e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \ 199e9e9848aSVille Syrjälä gen2_assert_iir_is_zero(dev_priv, type##IIR); \ 200e9e9848aSVille Syrjälä I915_WRITE16(type##IER, (ier_val)); \ 201e9e9848aSVille Syrjälä I915_WRITE16(type##IMR, (imr_val)); \ 202e9e9848aSVille Syrjälä POSTING_READ16(type##IMR); \ 203e9e9848aSVille Syrjälä } while (0) 204e9e9848aSVille Syrjälä 205c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 20626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 207c9a9a268SImre Deak 2080706f17cSEgbert Eich /* For display hotplug interrupt */ 2090706f17cSEgbert Eich static inline void 2100706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 2110706f17cSEgbert Eich uint32_t mask, 2120706f17cSEgbert Eich uint32_t bits) 2130706f17cSEgbert Eich { 2140706f17cSEgbert Eich uint32_t val; 2150706f17cSEgbert Eich 21667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2170706f17cSEgbert Eich WARN_ON(bits & ~mask); 2180706f17cSEgbert Eich 2190706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2200706f17cSEgbert Eich val &= ~mask; 2210706f17cSEgbert Eich val |= bits; 2220706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2230706f17cSEgbert Eich } 2240706f17cSEgbert Eich 2250706f17cSEgbert Eich /** 2260706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2270706f17cSEgbert Eich * @dev_priv: driver private 2280706f17cSEgbert Eich * @mask: bits to update 2290706f17cSEgbert Eich * @bits: bits to enable 2300706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2310706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2320706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2330706f17cSEgbert Eich * function is usually not called from a context where the lock is 2340706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2350706f17cSEgbert Eich * version is also available. 2360706f17cSEgbert Eich */ 2370706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2380706f17cSEgbert Eich uint32_t mask, 2390706f17cSEgbert Eich uint32_t bits) 2400706f17cSEgbert Eich { 2410706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2420706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2430706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2440706f17cSEgbert Eich } 2450706f17cSEgbert Eich 246d9dc34f1SVille Syrjälä /** 247d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 248d9dc34f1SVille Syrjälä * @dev_priv: driver private 249d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 250d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 251d9dc34f1SVille Syrjälä */ 252fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 253d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 254d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 255036a4a7dSZhenyu Wang { 256d9dc34f1SVille Syrjälä uint32_t new_val; 257d9dc34f1SVille Syrjälä 25867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2594bc9d430SDaniel Vetter 260d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 261d9dc34f1SVille Syrjälä 2629df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 263c67a470bSPaulo Zanoni return; 264c67a470bSPaulo Zanoni 265d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 266d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 267d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 268d9dc34f1SVille Syrjälä 269d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 270d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2711ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2723143a2bfSChris Wilson POSTING_READ(DEIMR); 273036a4a7dSZhenyu Wang } 274036a4a7dSZhenyu Wang } 275036a4a7dSZhenyu Wang 27643eaea13SPaulo Zanoni /** 27743eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 27843eaea13SPaulo Zanoni * @dev_priv: driver private 27943eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 28043eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 28143eaea13SPaulo Zanoni */ 28243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 28343eaea13SPaulo Zanoni uint32_t interrupt_mask, 28443eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 28543eaea13SPaulo Zanoni { 28667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 28743eaea13SPaulo Zanoni 28815a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 28915a17aaeSDaniel Vetter 2909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 291c67a470bSPaulo Zanoni return; 292c67a470bSPaulo Zanoni 29343eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 29443eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 29543eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 29643eaea13SPaulo Zanoni } 29743eaea13SPaulo Zanoni 298480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 29943eaea13SPaulo Zanoni { 30043eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 30131bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 30243eaea13SPaulo Zanoni } 30343eaea13SPaulo Zanoni 304480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 30543eaea13SPaulo Zanoni { 30643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 30743eaea13SPaulo Zanoni } 30843eaea13SPaulo Zanoni 309f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 310b900b949SImre Deak { 311bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 312b900b949SImre Deak } 313b900b949SImre Deak 314f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 315a72fbc3aSImre Deak { 316bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 317a72fbc3aSImre Deak } 318a72fbc3aSImre Deak 319f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 320b900b949SImre Deak { 321bca2bf2aSPandiyan, Dhinakaran return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 322b900b949SImre Deak } 323b900b949SImre Deak 324edbfdb45SPaulo Zanoni /** 325edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 326edbfdb45SPaulo Zanoni * @dev_priv: driver private 327edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 328edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 329edbfdb45SPaulo Zanoni */ 330edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 331edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 332edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 333edbfdb45SPaulo Zanoni { 334605cd25bSPaulo Zanoni uint32_t new_val; 335edbfdb45SPaulo Zanoni 33615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 33715a17aaeSDaniel Vetter 33867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 339edbfdb45SPaulo Zanoni 340f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 341f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 342f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 343f52ecbcfSPaulo Zanoni 344f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 345f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 346f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 347a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 348edbfdb45SPaulo Zanoni } 349f52ecbcfSPaulo Zanoni } 350edbfdb45SPaulo Zanoni 351f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 352edbfdb45SPaulo Zanoni { 3539939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3549939fba2SImre Deak return; 3559939fba2SImre Deak 356edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 357edbfdb45SPaulo Zanoni } 358edbfdb45SPaulo Zanoni 359f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3609939fba2SImre Deak { 3619939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3629939fba2SImre Deak } 3639939fba2SImre Deak 364f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 365edbfdb45SPaulo Zanoni { 3669939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3679939fba2SImre Deak return; 3689939fba2SImre Deak 369f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 370f4e9af4fSAkash Goel } 371f4e9af4fSAkash Goel 3723814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 373f4e9af4fSAkash Goel { 374f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 375f4e9af4fSAkash Goel 37667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 377f4e9af4fSAkash Goel 378f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 379f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 380f4e9af4fSAkash Goel POSTING_READ(reg); 381f4e9af4fSAkash Goel } 382f4e9af4fSAkash Goel 3833814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 384f4e9af4fSAkash Goel { 38567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 386f4e9af4fSAkash Goel 387f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 388f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 389f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 390f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 391f4e9af4fSAkash Goel } 392f4e9af4fSAkash Goel 3933814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 394f4e9af4fSAkash Goel { 39567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 396f4e9af4fSAkash Goel 397f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 398f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 399f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 400f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 401edbfdb45SPaulo Zanoni } 402edbfdb45SPaulo Zanoni 403dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 4043cc134e3SImre Deak { 4053cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 406f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 407562d9baeSSagar Arun Kamble dev_priv->gt_pm.rps.pm_iir = 0; 4083cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 4093cc134e3SImre Deak } 4103cc134e3SImre Deak 41191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 412b900b949SImre Deak { 413562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 414562d9baeSSagar Arun Kamble 415562d9baeSSagar Arun Kamble if (READ_ONCE(rps->interrupts_enabled)) 416f2a91d1aSChris Wilson return; 417f2a91d1aSChris Wilson 418*51951ae7SMika Kuoppala if (WARN_ON_ONCE(IS_GEN11(dev_priv))) 419*51951ae7SMika Kuoppala return; 420*51951ae7SMika Kuoppala 421b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 422562d9baeSSagar Arun Kamble WARN_ON_ONCE(rps->pm_iir); 423c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 424562d9baeSSagar Arun Kamble rps->interrupts_enabled = true; 425b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 42678e68d36SImre Deak 427b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 428b900b949SImre Deak } 429b900b949SImre Deak 43091d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 431b900b949SImre Deak { 432562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 433562d9baeSSagar Arun Kamble 434562d9baeSSagar Arun Kamble if (!READ_ONCE(rps->interrupts_enabled)) 435f2a91d1aSChris Wilson return; 436f2a91d1aSChris Wilson 437*51951ae7SMika Kuoppala if (WARN_ON_ONCE(IS_GEN11(dev_priv))) 438*51951ae7SMika Kuoppala return; 439*51951ae7SMika Kuoppala 440d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 441562d9baeSSagar Arun Kamble rps->interrupts_enabled = false; 4429939fba2SImre Deak 443b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4449939fba2SImre Deak 445f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 44658072ccbSImre Deak 44758072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 44891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 449c33d247dSChris Wilson 450c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 4513814fd77SOscar Mateo * outstanding tasks. As we are called on the RPS idle path, 452c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 453c33d247dSChris Wilson * state of the worker can be discarded. 454c33d247dSChris Wilson */ 455562d9baeSSagar Arun Kamble cancel_work_sync(&rps->work); 456c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 457b900b949SImre Deak } 458b900b949SImre Deak 45926705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 46026705e20SSagar Arun Kamble { 4611be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 4621be333d3SSagar Arun Kamble 46326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 46426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 46526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 46626705e20SSagar Arun Kamble } 46726705e20SSagar Arun Kamble 46826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 46926705e20SSagar Arun Kamble { 4701be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 4711be333d3SSagar Arun Kamble 47226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 47326705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 47426705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 47526705e20SSagar Arun Kamble dev_priv->pm_guc_events); 47626705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 47726705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 47826705e20SSagar Arun Kamble } 47926705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 48026705e20SSagar Arun Kamble } 48126705e20SSagar Arun Kamble 48226705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 48326705e20SSagar Arun Kamble { 4841be333d3SSagar Arun Kamble assert_rpm_wakelock_held(dev_priv); 4851be333d3SSagar Arun Kamble 48626705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 48726705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 48826705e20SSagar Arun Kamble 48926705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 49026705e20SSagar Arun Kamble 49126705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 49226705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 49326705e20SSagar Arun Kamble 49426705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 49526705e20SSagar Arun Kamble } 49626705e20SSagar Arun Kamble 4970961021aSBen Widawsky /** 4983a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4993a3b3c7dSVille Syrjälä * @dev_priv: driver private 5003a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 5013a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 5023a3b3c7dSVille Syrjälä */ 5033a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 5043a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 5053a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 5063a3b3c7dSVille Syrjälä { 5073a3b3c7dSVille Syrjälä uint32_t new_val; 5083a3b3c7dSVille Syrjälä uint32_t old_val; 5093a3b3c7dSVille Syrjälä 51067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 5113a3b3c7dSVille Syrjälä 5123a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 5133a3b3c7dSVille Syrjälä 5143a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 5153a3b3c7dSVille Syrjälä return; 5163a3b3c7dSVille Syrjälä 5173a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 5183a3b3c7dSVille Syrjälä 5193a3b3c7dSVille Syrjälä new_val = old_val; 5203a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 5213a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 5223a3b3c7dSVille Syrjälä 5233a3b3c7dSVille Syrjälä if (new_val != old_val) { 5243a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 5253a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 5263a3b3c7dSVille Syrjälä } 5273a3b3c7dSVille Syrjälä } 5283a3b3c7dSVille Syrjälä 5293a3b3c7dSVille Syrjälä /** 530013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 531013d3752SVille Syrjälä * @dev_priv: driver private 532013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 533013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 534013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 535013d3752SVille Syrjälä */ 536013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 537013d3752SVille Syrjälä enum pipe pipe, 538013d3752SVille Syrjälä uint32_t interrupt_mask, 539013d3752SVille Syrjälä uint32_t enabled_irq_mask) 540013d3752SVille Syrjälä { 541013d3752SVille Syrjälä uint32_t new_val; 542013d3752SVille Syrjälä 54367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 544013d3752SVille Syrjälä 545013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 546013d3752SVille Syrjälä 547013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 548013d3752SVille Syrjälä return; 549013d3752SVille Syrjälä 550013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 551013d3752SVille Syrjälä new_val &= ~interrupt_mask; 552013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 553013d3752SVille Syrjälä 554013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 555013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 556013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 557013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 558013d3752SVille Syrjälä } 559013d3752SVille Syrjälä } 560013d3752SVille Syrjälä 561013d3752SVille Syrjälä /** 562fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 563fee884edSDaniel Vetter * @dev_priv: driver private 564fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 565fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 566fee884edSDaniel Vetter */ 56747339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 568fee884edSDaniel Vetter uint32_t interrupt_mask, 569fee884edSDaniel Vetter uint32_t enabled_irq_mask) 570fee884edSDaniel Vetter { 571fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 572fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 573fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 574fee884edSDaniel Vetter 57515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 57615a17aaeSDaniel Vetter 57767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 578fee884edSDaniel Vetter 5799df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 580c67a470bSPaulo Zanoni return; 581c67a470bSPaulo Zanoni 582fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 583fee884edSDaniel Vetter POSTING_READ(SDEIMR); 584fee884edSDaniel Vetter } 5858664281bSPaulo Zanoni 5866b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 5876b12ca56SVille Syrjälä enum pipe pipe) 5887c463586SKeith Packard { 5896b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 59010c59c51SImre Deak u32 enable_mask = status_mask << 16; 59110c59c51SImre Deak 5926b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 5936b12ca56SVille Syrjälä 5946b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 5956b12ca56SVille Syrjälä goto out; 5966b12ca56SVille Syrjälä 59710c59c51SImre Deak /* 598724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 599724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60010c59c51SImre Deak */ 60110c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60210c59c51SImre Deak return 0; 603724a6905SVille Syrjälä /* 604724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 605724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 606724a6905SVille Syrjälä */ 607724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 608724a6905SVille Syrjälä return 0; 60910c59c51SImre Deak 61010c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61110c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61210c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61310c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61410c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61510c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak 6186b12ca56SVille Syrjälä out: 6196b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 6206b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 6216b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 6226b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 6236b12ca56SVille Syrjälä 62410c59c51SImre Deak return enable_mask; 62510c59c51SImre Deak } 62610c59c51SImre Deak 6276b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 6286b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 629755e9019SImre Deak { 6306b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 631755e9019SImre Deak u32 enable_mask; 632755e9019SImre Deak 6336b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6346b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6356b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6366b12ca56SVille Syrjälä 6376b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6386b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6396b12ca56SVille Syrjälä 6406b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 6416b12ca56SVille Syrjälä return; 6426b12ca56SVille Syrjälä 6436b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 6446b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6456b12ca56SVille Syrjälä 6466b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6476b12ca56SVille Syrjälä POSTING_READ(reg); 648755e9019SImre Deak } 649755e9019SImre Deak 6506b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 6516b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 652755e9019SImre Deak { 6536b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 654755e9019SImre Deak u32 enable_mask; 655755e9019SImre Deak 6566b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 6576b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 6586b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 6596b12ca56SVille Syrjälä 6606b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 6616b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 6626b12ca56SVille Syrjälä 6636b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 6646b12ca56SVille Syrjälä return; 6656b12ca56SVille Syrjälä 6666b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 6676b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 6686b12ca56SVille Syrjälä 6696b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 6706b12ca56SVille Syrjälä POSTING_READ(reg); 671755e9019SImre Deak } 672755e9019SImre Deak 673c0e09200SDave Airlie /** 674f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 67514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 67601c66889SZhao Yakui */ 67791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 67801c66889SZhao Yakui { 67991d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 680f49e38ddSJani Nikula return; 681f49e38ddSJani Nikula 68213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 68301c66889SZhao Yakui 684755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 68591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6863b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 687755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6881ec14ad3SChris Wilson 68913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 69001c66889SZhao Yakui } 69101c66889SZhao Yakui 692f75f3746SVille Syrjälä /* 693f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 694f75f3746SVille Syrjälä * around the vertical blanking period. 695f75f3746SVille Syrjälä * 696f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 697f75f3746SVille Syrjälä * vblank_start >= 3 698f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 699f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 700f75f3746SVille Syrjälä * vtotal = vblank_start + 3 701f75f3746SVille Syrjälä * 702f75f3746SVille Syrjälä * start of vblank: 703f75f3746SVille Syrjälä * latch double buffered registers 704f75f3746SVille Syrjälä * increment frame counter (ctg+) 705f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 706f75f3746SVille Syrjälä * | 707f75f3746SVille Syrjälä * | frame start: 708f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 709f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 710f75f3746SVille Syrjälä * | | 711f75f3746SVille Syrjälä * | | start of vsync: 712f75f3746SVille Syrjälä * | | generate vsync interrupt 713f75f3746SVille Syrjälä * | | | 714f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 715f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 716f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 717f75f3746SVille Syrjälä * | | <----vs-----> | 718f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 719f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 720f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 721f75f3746SVille Syrjälä * | | | 722f75f3746SVille Syrjälä * last visible pixel first visible pixel 723f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 724f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 725f75f3746SVille Syrjälä * 726f75f3746SVille Syrjälä * x = horizontal active 727f75f3746SVille Syrjälä * _ = horizontal blanking 728f75f3746SVille Syrjälä * hs = horizontal sync 729f75f3746SVille Syrjälä * va = vertical active 730f75f3746SVille Syrjälä * vb = vertical blanking 731f75f3746SVille Syrjälä * vs = vertical sync 732f75f3746SVille Syrjälä * vbs = vblank_start (number) 733f75f3746SVille Syrjälä * 734f75f3746SVille Syrjälä * Summary: 735f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 736f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 737f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 738f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 739f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 740f75f3746SVille Syrjälä */ 741f75f3746SVille Syrjälä 74242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 74342f52ef8SKeith Packard * we use as a pipe index 74442f52ef8SKeith Packard */ 74588e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7460a3e67a4SJesse Barnes { 747fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 748f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7490b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 7505caa0feaSDaniel Vetter const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode; 751694e409dSVille Syrjälä unsigned long irqflags; 752391f75e2SVille Syrjälä 7530b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7540b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7550b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7560b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7570b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 758391f75e2SVille Syrjälä 7590b2a8e09SVille Syrjälä /* Convert to pixel count */ 7600b2a8e09SVille Syrjälä vbl_start *= htotal; 7610b2a8e09SVille Syrjälä 7620b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7630b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7640b2a8e09SVille Syrjälä 7659db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7669db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7675eddb70bSChris Wilson 768694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 769694e409dSVille Syrjälä 7700a3e67a4SJesse Barnes /* 7710a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7720a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7730a3e67a4SJesse Barnes * register. 7740a3e67a4SJesse Barnes */ 7750a3e67a4SJesse Barnes do { 776694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 777694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 778694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 7790a3e67a4SJesse Barnes } while (high1 != high2); 7800a3e67a4SJesse Barnes 781694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 782694e409dSVille Syrjälä 7835eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 784391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7855eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 786391f75e2SVille Syrjälä 787391f75e2SVille Syrjälä /* 788391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 789391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 790391f75e2SVille Syrjälä * counter against vblank start. 791391f75e2SVille Syrjälä */ 792edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7930a3e67a4SJesse Barnes } 7940a3e67a4SJesse Barnes 795974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7969880b7a5SJesse Barnes { 797fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7989880b7a5SJesse Barnes 799649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 8009880b7a5SJesse Barnes } 8019880b7a5SJesse Barnes 802aec0246fSUma Shankar /* 803aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 804aec0246fSUma Shankar * scanline register will not work to get the scanline, 805aec0246fSUma Shankar * since the timings are driven from the PORT or issues 806aec0246fSUma Shankar * with scanline register updates. 807aec0246fSUma Shankar * This function will use Framestamp and current 808aec0246fSUma Shankar * timestamp registers to calculate the scanline. 809aec0246fSUma Shankar */ 810aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 811aec0246fSUma Shankar { 812aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 813aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 814aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 815aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 816aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 817aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 818aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 819aec0246fSUma Shankar u32 clock = mode->crtc_clock; 820aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 821aec0246fSUma Shankar 822aec0246fSUma Shankar /* 823aec0246fSUma Shankar * To avoid the race condition where we might cross into the 824aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 825aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 826aec0246fSUma Shankar * during the same frame. 827aec0246fSUma Shankar */ 828aec0246fSUma Shankar do { 829aec0246fSUma Shankar /* 830aec0246fSUma Shankar * This field provides read back of the display 831aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 832aec0246fSUma Shankar * is sampled at every start of vertical blank. 833aec0246fSUma Shankar */ 834aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 835aec0246fSUma Shankar 836aec0246fSUma Shankar /* 837aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 838aec0246fSUma Shankar * time stamp value. 839aec0246fSUma Shankar */ 840aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 841aec0246fSUma Shankar 842aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 843aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 844aec0246fSUma Shankar 845aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 846aec0246fSUma Shankar clock), 1000 * htotal); 847aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 848aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 849aec0246fSUma Shankar 850aec0246fSUma Shankar return scanline; 851aec0246fSUma Shankar } 852aec0246fSUma Shankar 85375aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 854a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 855a225f079SVille Syrjälä { 856a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 857fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8585caa0feaSDaniel Vetter const struct drm_display_mode *mode; 8595caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 860a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 86180715b2fSVille Syrjälä int position, vtotal; 862a225f079SVille Syrjälä 86372259536SVille Syrjälä if (!crtc->active) 86472259536SVille Syrjälä return -1; 86572259536SVille Syrjälä 8665caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8675caa0feaSDaniel Vetter mode = &vblank->hwmode; 8685caa0feaSDaniel Vetter 869aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 870aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 871aec0246fSUma Shankar 87280715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 873a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 874a225f079SVille Syrjälä vtotal /= 2; 875a225f079SVille Syrjälä 87691d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 87775aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 878a225f079SVille Syrjälä else 87975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 880a225f079SVille Syrjälä 881a225f079SVille Syrjälä /* 88241b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 88341b578fbSJesse Barnes * read it just before the start of vblank. So try it again 88441b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 88541b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 88641b578fbSJesse Barnes * 88741b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 88841b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 88941b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 89041b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 89141b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 89241b578fbSJesse Barnes */ 89391d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 89441b578fbSJesse Barnes int i, temp; 89541b578fbSJesse Barnes 89641b578fbSJesse Barnes for (i = 0; i < 100; i++) { 89741b578fbSJesse Barnes udelay(1); 898707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 89941b578fbSJesse Barnes if (temp != position) { 90041b578fbSJesse Barnes position = temp; 90141b578fbSJesse Barnes break; 90241b578fbSJesse Barnes } 90341b578fbSJesse Barnes } 90441b578fbSJesse Barnes } 90541b578fbSJesse Barnes 90641b578fbSJesse Barnes /* 90780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 90880715b2fSVille Syrjälä * scanline_offset adjustment. 909a225f079SVille Syrjälä */ 91080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 911a225f079SVille Syrjälä } 912a225f079SVille Syrjälä 9131bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 9141bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 9153bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 9163bb403bfSVille Syrjälä const struct drm_display_mode *mode) 9170af7e4dfSMario Kleiner { 918fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 91998187836SVille Syrjälä struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv, 92098187836SVille Syrjälä pipe); 9213aa18df8SVille Syrjälä int position; 92278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 923ad3543edSMario Kleiner unsigned long irqflags; 9240af7e4dfSMario Kleiner 925fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 9260af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 9279db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 9281bf6ad62SDaniel Vetter return false; 9290af7e4dfSMario Kleiner } 9300af7e4dfSMario Kleiner 931c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 93278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 933c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 934c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 935c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9360af7e4dfSMario Kleiner 937d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 938d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 939d31faf65SVille Syrjälä vbl_end /= 2; 940d31faf65SVille Syrjälä vtotal /= 2; 941d31faf65SVille Syrjälä } 942d31faf65SVille Syrjälä 943ad3543edSMario Kleiner /* 944ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 945ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 946ad3543edSMario Kleiner * following code must not block on uncore.lock. 947ad3543edSMario Kleiner */ 948ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 949ad3543edSMario Kleiner 950ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 951ad3543edSMario Kleiner 952ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 953ad3543edSMario Kleiner if (stime) 954ad3543edSMario Kleiner *stime = ktime_get(); 955ad3543edSMario Kleiner 95691d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9570af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9580af7e4dfSMario Kleiner * scanout position from Display scan line register. 9590af7e4dfSMario Kleiner */ 960a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 9610af7e4dfSMario Kleiner } else { 9620af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9630af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9640af7e4dfSMario Kleiner * scanout position. 9650af7e4dfSMario Kleiner */ 96675aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9670af7e4dfSMario Kleiner 9683aa18df8SVille Syrjälä /* convert to pixel counts */ 9693aa18df8SVille Syrjälä vbl_start *= htotal; 9703aa18df8SVille Syrjälä vbl_end *= htotal; 9713aa18df8SVille Syrjälä vtotal *= htotal; 97278e8fc6bSVille Syrjälä 97378e8fc6bSVille Syrjälä /* 9747e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9757e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9767e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9777e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9787e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9797e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9807e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9817e78f1cbSVille Syrjälä */ 9827e78f1cbSVille Syrjälä if (position >= vtotal) 9837e78f1cbSVille Syrjälä position = vtotal - 1; 9847e78f1cbSVille Syrjälä 9857e78f1cbSVille Syrjälä /* 98678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 98778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 98878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 98978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 99078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 99178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 99278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 99378e8fc6bSVille Syrjälä */ 99478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9953aa18df8SVille Syrjälä } 9963aa18df8SVille Syrjälä 997ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 998ad3543edSMario Kleiner if (etime) 999ad3543edSMario Kleiner *etime = ktime_get(); 1000ad3543edSMario Kleiner 1001ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 1002ad3543edSMario Kleiner 1003ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1004ad3543edSMario Kleiner 10053aa18df8SVille Syrjälä /* 10063aa18df8SVille Syrjälä * While in vblank, position will be negative 10073aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10083aa18df8SVille Syrjälä * vblank, position will be positive counting 10093aa18df8SVille Syrjälä * up since vbl_end. 10103aa18df8SVille Syrjälä */ 10113aa18df8SVille Syrjälä if (position >= vbl_start) 10123aa18df8SVille Syrjälä position -= vbl_end; 10133aa18df8SVille Syrjälä else 10143aa18df8SVille Syrjälä position += vtotal - vbl_end; 10153aa18df8SVille Syrjälä 101691d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 10173aa18df8SVille Syrjälä *vpos = position; 10183aa18df8SVille Syrjälä *hpos = 0; 10193aa18df8SVille Syrjälä } else { 10200af7e4dfSMario Kleiner *vpos = position / htotal; 10210af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10220af7e4dfSMario Kleiner } 10230af7e4dfSMario Kleiner 10241bf6ad62SDaniel Vetter return true; 10250af7e4dfSMario Kleiner } 10260af7e4dfSMario Kleiner 1027a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1028a225f079SVille Syrjälä { 1029fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 1030a225f079SVille Syrjälä unsigned long irqflags; 1031a225f079SVille Syrjälä int position; 1032a225f079SVille Syrjälä 1033a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1034a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1035a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1036a225f079SVille Syrjälä 1037a225f079SVille Syrjälä return position; 1038a225f079SVille Syrjälä } 1039a225f079SVille Syrjälä 104091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 1041f97108d1SJesse Barnes { 1042b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10439270388eSDaniel Vetter u8 new_delay; 10449270388eSDaniel Vetter 1045d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1046f97108d1SJesse Barnes 104773edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 104873edd18fSDaniel Vetter 104920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10509270388eSDaniel Vetter 10517648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1052b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1053b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1054f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1055f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1056f97108d1SJesse Barnes 1057f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1058b5b72e89SMatthew Garrett if (busy_up > max_avg) { 105920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 106020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 106120e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 106220e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1063b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 106420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 106520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 106620e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 106720e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1068f97108d1SJesse Barnes } 1069f97108d1SJesse Barnes 107091d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 107120e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1072f97108d1SJesse Barnes 1073d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10749270388eSDaniel Vetter 1075f97108d1SJesse Barnes return; 1076f97108d1SJesse Barnes } 1077f97108d1SJesse Barnes 10780bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1079549f7365SChris Wilson { 1080e61e0f51SChris Wilson struct i915_request *rq = NULL; 108156299fb7SChris Wilson struct intel_wait *wait; 1082dffabc8fSTvrtko Ursulin 1083bcbd5c33SChris Wilson if (!engine->breadcrumbs.irq_armed) 1084bcbd5c33SChris Wilson return; 1085bcbd5c33SChris Wilson 10862246bea6SChris Wilson atomic_inc(&engine->irq_count); 1087538b257dSChris Wilson set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted); 108856299fb7SChris Wilson 108961d3dc70SChris Wilson spin_lock(&engine->breadcrumbs.irq_lock); 109061d3dc70SChris Wilson wait = engine->breadcrumbs.irq_wait; 109156299fb7SChris Wilson if (wait) { 109217b51ad8SChris Wilson bool wakeup = engine->irq_seqno_barrier; 109317b51ad8SChris Wilson 109456299fb7SChris Wilson /* We use a callback from the dma-fence to submit 109556299fb7SChris Wilson * requests after waiting on our own requests. To 109656299fb7SChris Wilson * ensure minimum delay in queuing the next request to 109756299fb7SChris Wilson * hardware, signal the fence now rather than wait for 109856299fb7SChris Wilson * the signaler to be woken up. We still wake up the 109956299fb7SChris Wilson * waiter in order to handle the irq-seqno coherency 110056299fb7SChris Wilson * issues (we may receive the interrupt before the 110156299fb7SChris Wilson * seqno is written, see __i915_request_irq_complete()) 110256299fb7SChris Wilson * and to handle coalescing of multiple seqno updates 110356299fb7SChris Wilson * and many waiters. 110456299fb7SChris Wilson */ 110556299fb7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(engine), 110617b51ad8SChris Wilson wait->seqno)) { 1107e61e0f51SChris Wilson struct i915_request *waiter = wait->request; 1108de4d2106SChris Wilson 110917b51ad8SChris Wilson wakeup = true; 111017b51ad8SChris Wilson if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, 1111de4d2106SChris Wilson &waiter->fence.flags) && 1112de4d2106SChris Wilson intel_wait_check_request(wait, waiter)) 1113e61e0f51SChris Wilson rq = i915_request_get(waiter); 111417b51ad8SChris Wilson } 111556299fb7SChris Wilson 111617b51ad8SChris Wilson if (wakeup) 111756299fb7SChris Wilson wake_up_process(wait->tsk); 111867b807a8SChris Wilson } else { 1119bcbd5c33SChris Wilson if (engine->breadcrumbs.irq_armed) 112067b807a8SChris Wilson __intel_engine_disarm_breadcrumbs(engine); 112156299fb7SChris Wilson } 112261d3dc70SChris Wilson spin_unlock(&engine->breadcrumbs.irq_lock); 112356299fb7SChris Wilson 112424754d75SChris Wilson if (rq) { 112556299fb7SChris Wilson dma_fence_signal(&rq->fence); 1126e61e0f51SChris Wilson i915_request_put(rq); 112724754d75SChris Wilson } 112856299fb7SChris Wilson 112956299fb7SChris Wilson trace_intel_engine_notify(engine, wait); 1130549f7365SChris Wilson } 1131549f7365SChris Wilson 113243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 113343cf3bf0SChris Wilson struct intel_rps_ei *ei) 113431685c25SDeepak S { 1135679cb6c1SMika Kuoppala ei->ktime = ktime_get_raw(); 113643cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 113743cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 113831685c25SDeepak S } 113931685c25SDeepak S 114043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 114143cf3bf0SChris Wilson { 1142562d9baeSSagar Arun Kamble memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei)); 114343cf3bf0SChris Wilson } 114443cf3bf0SChris Wilson 114543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 114643cf3bf0SChris Wilson { 1147562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1148562d9baeSSagar Arun Kamble const struct intel_rps_ei *prev = &rps->ei; 114943cf3bf0SChris Wilson struct intel_rps_ei now; 115043cf3bf0SChris Wilson u32 events = 0; 115143cf3bf0SChris Wilson 1152e0e8c7cbSChris Wilson if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0) 115343cf3bf0SChris Wilson return 0; 115443cf3bf0SChris Wilson 115543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 115631685c25SDeepak S 1157679cb6c1SMika Kuoppala if (prev->ktime) { 1158e0e8c7cbSChris Wilson u64 time, c0; 1159569884e3SChris Wilson u32 render, media; 1160e0e8c7cbSChris Wilson 1161679cb6c1SMika Kuoppala time = ktime_us_delta(now.ktime, prev->ktime); 11628f68d591SChris Wilson 1163e0e8c7cbSChris Wilson time *= dev_priv->czclk_freq; 1164e0e8c7cbSChris Wilson 1165e0e8c7cbSChris Wilson /* Workload can be split between render + media, 1166e0e8c7cbSChris Wilson * e.g. SwapBuffers being blitted in X after being rendered in 1167e0e8c7cbSChris Wilson * mesa. To account for this we need to combine both engines 1168e0e8c7cbSChris Wilson * into our activity counter. 1169e0e8c7cbSChris Wilson */ 1170569884e3SChris Wilson render = now.render_c0 - prev->render_c0; 1171569884e3SChris Wilson media = now.media_c0 - prev->media_c0; 1172569884e3SChris Wilson c0 = max(render, media); 11736b7f6aa7SMika Kuoppala c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */ 1174e0e8c7cbSChris Wilson 1175562d9baeSSagar Arun Kamble if (c0 > time * rps->up_threshold) 1176e0e8c7cbSChris Wilson events = GEN6_PM_RP_UP_THRESHOLD; 1177562d9baeSSagar Arun Kamble else if (c0 < time * rps->down_threshold) 1178e0e8c7cbSChris Wilson events = GEN6_PM_RP_DOWN_THRESHOLD; 117931685c25SDeepak S } 118031685c25SDeepak S 1181562d9baeSSagar Arun Kamble rps->ei = now; 118243cf3bf0SChris Wilson return events; 118331685c25SDeepak S } 118431685c25SDeepak S 11854912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11863b8d8d91SJesse Barnes { 11872d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1188562d9baeSSagar Arun Kamble container_of(work, struct drm_i915_private, gt_pm.rps.work); 1189562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 11907c0a16adSChris Wilson bool client_boost = false; 11918d3afd7dSChris Wilson int new_delay, adj, min, max; 11927c0a16adSChris Wilson u32 pm_iir = 0; 11933b8d8d91SJesse Barnes 119459cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1195562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1196562d9baeSSagar Arun Kamble pm_iir = fetch_and_zero(&rps->pm_iir); 1197562d9baeSSagar Arun Kamble client_boost = atomic_read(&rps->num_waiters); 1198d4d70aa5SImre Deak } 119959cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 12004912d041SBen Widawsky 120160611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1202a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 12038d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 12047c0a16adSChris Wilson goto out; 12053b8d8d91SJesse Barnes 12069f817501SSagar Arun Kamble mutex_lock(&dev_priv->pcu_lock); 12077b9e0ae6SChris Wilson 120843cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 120943cf3bf0SChris Wilson 1210562d9baeSSagar Arun Kamble adj = rps->last_adj; 1211562d9baeSSagar Arun Kamble new_delay = rps->cur_freq; 1212562d9baeSSagar Arun Kamble min = rps->min_freq_softlimit; 1213562d9baeSSagar Arun Kamble max = rps->max_freq_softlimit; 12147b92c1bdSChris Wilson if (client_boost) 1215562d9baeSSagar Arun Kamble max = rps->max_freq; 1216562d9baeSSagar Arun Kamble if (client_boost && new_delay < rps->boost_freq) { 1217562d9baeSSagar Arun Kamble new_delay = rps->boost_freq; 12188d3afd7dSChris Wilson adj = 0; 12198d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1220dd75fdc8SChris Wilson if (adj > 0) 1221dd75fdc8SChris Wilson adj *= 2; 1222edcf284bSChris Wilson else /* CHV needs even encode values */ 1223edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 12247e79a683SSagar Arun Kamble 1225562d9baeSSagar Arun Kamble if (new_delay >= rps->max_freq_softlimit) 12267e79a683SSagar Arun Kamble adj = 0; 12277b92c1bdSChris Wilson } else if (client_boost) { 1228f5a4c67dSChris Wilson adj = 0; 1229dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1230562d9baeSSagar Arun Kamble if (rps->cur_freq > rps->efficient_freq) 1231562d9baeSSagar Arun Kamble new_delay = rps->efficient_freq; 1232562d9baeSSagar Arun Kamble else if (rps->cur_freq > rps->min_freq_softlimit) 1233562d9baeSSagar Arun Kamble new_delay = rps->min_freq_softlimit; 1234dd75fdc8SChris Wilson adj = 0; 1235dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1236dd75fdc8SChris Wilson if (adj < 0) 1237dd75fdc8SChris Wilson adj *= 2; 1238edcf284bSChris Wilson else /* CHV needs even encode values */ 1239edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 12407e79a683SSagar Arun Kamble 1241562d9baeSSagar Arun Kamble if (new_delay <= rps->min_freq_softlimit) 12427e79a683SSagar Arun Kamble adj = 0; 1243dd75fdc8SChris Wilson } else { /* unknown event */ 1244edcf284bSChris Wilson adj = 0; 1245dd75fdc8SChris Wilson } 12463b8d8d91SJesse Barnes 1247562d9baeSSagar Arun Kamble rps->last_adj = adj; 1248edcf284bSChris Wilson 124979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 125079249636SBen Widawsky * interrupt 125179249636SBen Widawsky */ 1252edcf284bSChris Wilson new_delay += adj; 12538d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 125427544369SDeepak S 12559fcee2f7SChris Wilson if (intel_set_rps(dev_priv, new_delay)) { 12569fcee2f7SChris Wilson DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n"); 1257562d9baeSSagar Arun Kamble rps->last_adj = 0; 12589fcee2f7SChris Wilson } 12593b8d8d91SJesse Barnes 12609f817501SSagar Arun Kamble mutex_unlock(&dev_priv->pcu_lock); 12617c0a16adSChris Wilson 12627c0a16adSChris Wilson out: 12637c0a16adSChris Wilson /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 12647c0a16adSChris Wilson spin_lock_irq(&dev_priv->irq_lock); 1265562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) 12667c0a16adSChris Wilson gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 12677c0a16adSChris Wilson spin_unlock_irq(&dev_priv->irq_lock); 12683b8d8d91SJesse Barnes } 12693b8d8d91SJesse Barnes 1270e3689190SBen Widawsky 1271e3689190SBen Widawsky /** 1272e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1273e3689190SBen Widawsky * occurred. 1274e3689190SBen Widawsky * @work: workqueue struct 1275e3689190SBen Widawsky * 1276e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1277e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1278e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1279e3689190SBen Widawsky */ 1280e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1281e3689190SBen Widawsky { 12822d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1283cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1284e3689190SBen Widawsky u32 error_status, row, bank, subbank; 128535a85ac6SBen Widawsky char *parity_event[6]; 1286e3689190SBen Widawsky uint32_t misccpctl; 128735a85ac6SBen Widawsky uint8_t slice = 0; 1288e3689190SBen Widawsky 1289e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1290e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1291e3689190SBen Widawsky * any time we access those registers. 1292e3689190SBen Widawsky */ 129391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 129635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 129735a85ac6SBen Widawsky goto out; 129835a85ac6SBen Widawsky 1299e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1300e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1301e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1302e3689190SBen Widawsky 130335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1304f0f59a00SVille Syrjälä i915_reg_t reg; 130535a85ac6SBen Widawsky 130635a85ac6SBen Widawsky slice--; 13072d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 130835a85ac6SBen Widawsky break; 130935a85ac6SBen Widawsky 131035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 131135a85ac6SBen Widawsky 13126fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 131335a85ac6SBen Widawsky 131435a85ac6SBen Widawsky error_status = I915_READ(reg); 1315e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1316e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1317e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1318e3689190SBen Widawsky 131935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 132035a85ac6SBen Widawsky POSTING_READ(reg); 1321e3689190SBen Widawsky 1322cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1323e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1324e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1325e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 132635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 132735a85ac6SBen Widawsky parity_event[5] = NULL; 1328e3689190SBen Widawsky 132991c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1330e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1331e3689190SBen Widawsky 133235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 133335a85ac6SBen Widawsky slice, row, bank, subbank); 1334e3689190SBen Widawsky 133535a85ac6SBen Widawsky kfree(parity_event[4]); 1336e3689190SBen Widawsky kfree(parity_event[3]); 1337e3689190SBen Widawsky kfree(parity_event[2]); 1338e3689190SBen Widawsky kfree(parity_event[1]); 1339e3689190SBen Widawsky } 1340e3689190SBen Widawsky 134135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 134235a85ac6SBen Widawsky 134335a85ac6SBen Widawsky out: 134435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 13454cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 13462d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 13474cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 134835a85ac6SBen Widawsky 134991c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 135035a85ac6SBen Widawsky } 135135a85ac6SBen Widawsky 1352261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1353261e40b8SVille Syrjälä u32 iir) 1354e3689190SBen Widawsky { 1355261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1356e3689190SBen Widawsky return; 1357e3689190SBen Widawsky 1358d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1359261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1360d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1361e3689190SBen Widawsky 1362261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 136335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 136435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 136535a85ac6SBen Widawsky 136635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 136735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 136835a85ac6SBen Widawsky 1369a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1370e3689190SBen Widawsky } 1371e3689190SBen Widawsky 1372261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1373f1af8fc1SPaulo Zanoni u32 gt_iir) 1374f1af8fc1SPaulo Zanoni { 1375f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13763b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1377f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13783b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1379f1af8fc1SPaulo Zanoni } 1380f1af8fc1SPaulo Zanoni 1381261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1382e7b4c6b1SDaniel Vetter u32 gt_iir) 1383e7b4c6b1SDaniel Vetter { 1384f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13853b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1386cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13873b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1388cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13893b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1390e7b4c6b1SDaniel Vetter 1391cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1392cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1393aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1394aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1395e3689190SBen Widawsky 1396261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1397261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1398e7b4c6b1SDaniel Vetter } 1399e7b4c6b1SDaniel Vetter 14005d3d69d5SChris Wilson static void 14010bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1402fbcc1a0cSNick Hoath { 1403b620e870SMika Kuoppala struct intel_engine_execlists * const execlists = &engine->execlists; 140431de7350SChris Wilson bool tasklet = false; 1405f747026cSChris Wilson 1406f747026cSChris Wilson if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) { 14074a118ecbSChris Wilson if (READ_ONCE(engine->execlists.active)) { 1408955a4b89SChris Wilson __set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted); 140931de7350SChris Wilson tasklet = true; 1410f747026cSChris Wilson } 14114a118ecbSChris Wilson } 141231de7350SChris Wilson 141331de7350SChris Wilson if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) { 141431de7350SChris Wilson notify_ring(engine); 141593ffbe8eSMichal Wajdeczko tasklet |= USES_GUC_SUBMISSION(engine->i915); 141631de7350SChris Wilson } 141731de7350SChris Wilson 141831de7350SChris Wilson if (tasklet) 1419c6dce8f1SSagar Arun Kamble tasklet_hi_schedule(&execlists->tasklet); 1420fbcc1a0cSNick Hoath } 1421fbcc1a0cSNick Hoath 14222e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915, 142355ef72f2SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1424abd58f01SBen Widawsky { 14252e4a5b25SChris Wilson void __iomem * const regs = i915->regs; 14262e4a5b25SChris Wilson 1427f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \ 1428f0fd96f5SChris Wilson GEN8_GT_BCS_IRQ | \ 1429f0fd96f5SChris Wilson GEN8_GT_VCS1_IRQ | \ 1430f0fd96f5SChris Wilson GEN8_GT_VCS2_IRQ | \ 1431f0fd96f5SChris Wilson GEN8_GT_VECS_IRQ | \ 1432f0fd96f5SChris Wilson GEN8_GT_PM_IRQ | \ 1433f0fd96f5SChris Wilson GEN8_GT_GUC_IRQ) 1434f0fd96f5SChris Wilson 1435abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 14362e4a5b25SChris Wilson gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0)); 14372e4a5b25SChris Wilson if (likely(gt_iir[0])) 14382e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]); 1439abd58f01SBen Widawsky } 1440abd58f01SBen Widawsky 144185f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 14422e4a5b25SChris Wilson gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1)); 14432e4a5b25SChris Wilson if (likely(gt_iir[1])) 14442e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]); 144574cdb337SChris Wilson } 144674cdb337SChris Wilson 144726705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 14482e4a5b25SChris Wilson gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2)); 14492e4a5b25SChris Wilson if (likely(gt_iir[2] & (i915->pm_rps_events | 14502e4a5b25SChris Wilson i915->pm_guc_events))) 14512e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(2), 14522e4a5b25SChris Wilson gt_iir[2] & (i915->pm_rps_events | 14532e4a5b25SChris Wilson i915->pm_guc_events)); 14540961021aSBen Widawsky } 14552e4a5b25SChris Wilson 14562e4a5b25SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 14572e4a5b25SChris Wilson gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3)); 14582e4a5b25SChris Wilson if (likely(gt_iir[3])) 14592e4a5b25SChris Wilson raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]); 146055ef72f2SChris Wilson } 1461abd58f01SBen Widawsky } 1462abd58f01SBen Widawsky 14632e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915, 1464f0fd96f5SChris Wilson u32 master_ctl, u32 gt_iir[4]) 1465e30e251aSVille Syrjälä { 1466f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 14672e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[RCS], 1468e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14692e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[BCS], 1470e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1471e30e251aSVille Syrjälä } 1472e30e251aSVille Syrjälä 1473f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 14742e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS], 1475e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14762e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VCS2], 1477e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1478e30e251aSVille Syrjälä } 1479e30e251aSVille Syrjälä 1480f0fd96f5SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 14812e4a5b25SChris Wilson gen8_cs_irq_handler(i915->engine[VECS], 1482e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1483f0fd96f5SChris Wilson } 1484e30e251aSVille Syrjälä 1485f0fd96f5SChris Wilson if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 14862e4a5b25SChris Wilson gen6_rps_irq_handler(i915, gt_iir[2]); 14872e4a5b25SChris Wilson gen9_guc_irq_handler(i915, gt_iir[2]); 1488e30e251aSVille Syrjälä } 1489f0fd96f5SChris Wilson } 1490e30e251aSVille Syrjälä 149163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 149263c88d22SImre Deak { 149363c88d22SImre Deak switch (port) { 149463c88d22SImre Deak case PORT_A: 1495195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 149663c88d22SImre Deak case PORT_B: 149763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 149863c88d22SImre Deak case PORT_C: 149963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 150063c88d22SImre Deak default: 150163c88d22SImre Deak return false; 150263c88d22SImre Deak } 150363c88d22SImre Deak } 150463c88d22SImre Deak 15056dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 15066dbf30ceSVille Syrjälä { 15076dbf30ceSVille Syrjälä switch (port) { 15086dbf30ceSVille Syrjälä case PORT_E: 15096dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 15106dbf30ceSVille Syrjälä default: 15116dbf30ceSVille Syrjälä return false; 15126dbf30ceSVille Syrjälä } 15136dbf30ceSVille Syrjälä } 15146dbf30ceSVille Syrjälä 151574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 151674c0b395SVille Syrjälä { 151774c0b395SVille Syrjälä switch (port) { 151874c0b395SVille Syrjälä case PORT_A: 151974c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 152074c0b395SVille Syrjälä case PORT_B: 152174c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 152274c0b395SVille Syrjälä case PORT_C: 152374c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 152474c0b395SVille Syrjälä case PORT_D: 152574c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 152674c0b395SVille Syrjälä default: 152774c0b395SVille Syrjälä return false; 152874c0b395SVille Syrjälä } 152974c0b395SVille Syrjälä } 153074c0b395SVille Syrjälä 1531e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1532e4ce95aaSVille Syrjälä { 1533e4ce95aaSVille Syrjälä switch (port) { 1534e4ce95aaSVille Syrjälä case PORT_A: 1535e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1536e4ce95aaSVille Syrjälä default: 1537e4ce95aaSVille Syrjälä return false; 1538e4ce95aaSVille Syrjälä } 1539e4ce95aaSVille Syrjälä } 1540e4ce95aaSVille Syrjälä 1541676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 154213cf5504SDave Airlie { 154313cf5504SDave Airlie switch (port) { 154413cf5504SDave Airlie case PORT_B: 1545676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 154613cf5504SDave Airlie case PORT_C: 1547676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 154813cf5504SDave Airlie case PORT_D: 1549676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1550676574dfSJani Nikula default: 1551676574dfSJani Nikula return false; 155213cf5504SDave Airlie } 155313cf5504SDave Airlie } 155413cf5504SDave Airlie 1555676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 155613cf5504SDave Airlie { 155713cf5504SDave Airlie switch (port) { 155813cf5504SDave Airlie case PORT_B: 1559676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 156013cf5504SDave Airlie case PORT_C: 1561676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 156213cf5504SDave Airlie case PORT_D: 1563676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1564676574dfSJani Nikula default: 1565676574dfSJani Nikula return false; 156613cf5504SDave Airlie } 156713cf5504SDave Airlie } 156813cf5504SDave Airlie 156942db67d6SVille Syrjälä /* 157042db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 157142db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 157242db67d6SVille Syrjälä * hotplug detection results from several registers. 157342db67d6SVille Syrjälä * 157442db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 157542db67d6SVille Syrjälä */ 1576cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1577cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 15788c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1579fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1580fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1581676574dfSJani Nikula { 15828c841e57SJani Nikula enum port port; 1583676574dfSJani Nikula int i; 1584676574dfSJani Nikula 1585676574dfSJani Nikula for_each_hpd_pin(i) { 15868c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15878c841e57SJani Nikula continue; 15888c841e57SJani Nikula 1589676574dfSJani Nikula *pin_mask |= BIT(i); 1590676574dfSJani Nikula 1591cf53902fSRodrigo Vivi port = intel_hpd_pin_to_port(dev_priv, i); 1592256cfddeSRodrigo Vivi if (port == PORT_NONE) 1593cc24fcdcSImre Deak continue; 1594cc24fcdcSImre Deak 1595fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1596676574dfSJani Nikula *long_mask |= BIT(i); 1597676574dfSJani Nikula } 1598676574dfSJani Nikula 1599676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1600676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1601676574dfSJani Nikula 1602676574dfSJani Nikula } 1603676574dfSJani Nikula 160491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1605515ac2bbSDaniel Vetter { 160628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1607515ac2bbSDaniel Vetter } 1608515ac2bbSDaniel Vetter 160991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1610ce99c256SDaniel Vetter { 16119ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1612ce99c256SDaniel Vetter } 1613ce99c256SDaniel Vetter 16148bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 161591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 161691d14251STvrtko Ursulin enum pipe pipe, 1617eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1618eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 16198bc5e955SDaniel Vetter uint32_t crc4) 16208bf1e9f1SShuang He { 16218bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 16228bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 16238c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 16248c6b709dSTomeu Vizoso struct drm_driver *driver = dev_priv->drm.driver; 16258c6b709dSTomeu Vizoso uint32_t crcs[5]; 1626ac2300d4SDamien Lespiau int head, tail; 1627b2c88f5bSDamien Lespiau 1628d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 16298c6b709dSTomeu Vizoso if (pipe_crc->source) { 16300c912c79SDamien Lespiau if (!pipe_crc->entries) { 1631d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 163234273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 16330c912c79SDamien Lespiau return; 16340c912c79SDamien Lespiau } 16350c912c79SDamien Lespiau 1636d538bbdfSDamien Lespiau head = pipe_crc->head; 1637d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1638b2c88f5bSDamien Lespiau 1639b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1640d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1641b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1642b2c88f5bSDamien Lespiau return; 1643b2c88f5bSDamien Lespiau } 1644b2c88f5bSDamien Lespiau 1645b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 16468bf1e9f1SShuang He 16478c6b709dSTomeu Vizoso entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe); 1648eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1649eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1650eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1651eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1652eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1653b2c88f5bSDamien Lespiau 1654b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1655d538bbdfSDamien Lespiau pipe_crc->head = head; 1656d538bbdfSDamien Lespiau 1657d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 165807144428SDamien Lespiau 165907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 16608c6b709dSTomeu Vizoso } else { 16618c6b709dSTomeu Vizoso /* 16628c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 16638c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 16648c6b709dSTomeu Vizoso * out the buggy result. 16658c6b709dSTomeu Vizoso * 1666163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 16678c6b709dSTomeu Vizoso * don't trust that one either. 16688c6b709dSTomeu Vizoso */ 16698c6b709dSTomeu Vizoso if (pipe_crc->skipped == 0 || 1670163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 16718c6b709dSTomeu Vizoso pipe_crc->skipped++; 16728c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16738c6b709dSTomeu Vizoso return; 16748c6b709dSTomeu Vizoso } 16758c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 16768c6b709dSTomeu Vizoso crcs[0] = crc0; 16778c6b709dSTomeu Vizoso crcs[1] = crc1; 16788c6b709dSTomeu Vizoso crcs[2] = crc2; 16798c6b709dSTomeu Vizoso crcs[3] = crc3; 16808c6b709dSTomeu Vizoso crcs[4] = crc4; 1681246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1682ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1683246ee524STomeu Vizoso crcs); 16848c6b709dSTomeu Vizoso } 16858bf1e9f1SShuang He } 1686277de95eSDaniel Vetter #else 1687277de95eSDaniel Vetter static inline void 168891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 168991d14251STvrtko Ursulin enum pipe pipe, 1690277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1691277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1692277de95eSDaniel Vetter uint32_t crc4) {} 1693277de95eSDaniel Vetter #endif 1694eba94eb9SDaniel Vetter 1695277de95eSDaniel Vetter 169691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 169791d14251STvrtko Ursulin enum pipe pipe) 16985a69b89fSDaniel Vetter { 169991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17005a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 17015a69b89fSDaniel Vetter 0, 0, 0, 0); 17025a69b89fSDaniel Vetter } 17035a69b89fSDaniel Vetter 170491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 170591d14251STvrtko Ursulin enum pipe pipe) 1706eba94eb9SDaniel Vetter { 170791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1708eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1709eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1710eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1711eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 17128bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1713eba94eb9SDaniel Vetter } 17145b3a856bSDaniel Vetter 171591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 171691d14251STvrtko Ursulin enum pipe pipe) 17175b3a856bSDaniel Vetter { 17180b5c5ed0SDaniel Vetter uint32_t res1, res2; 17190b5c5ed0SDaniel Vetter 172091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 17210b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 17220b5c5ed0SDaniel Vetter else 17230b5c5ed0SDaniel Vetter res1 = 0; 17240b5c5ed0SDaniel Vetter 172591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 17260b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 17270b5c5ed0SDaniel Vetter else 17280b5c5ed0SDaniel Vetter res2 = 0; 17295b3a856bSDaniel Vetter 173091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 17310b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 17320b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 17330b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 17340b5c5ed0SDaniel Vetter res1, res2); 17355b3a856bSDaniel Vetter } 17368bf1e9f1SShuang He 17371403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 17381403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 17391403c0d4SPaulo Zanoni * the work queue. */ 17401403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1741baf02a1fSBen Widawsky { 1742562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 1743562d9baeSSagar Arun Kamble 1744a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 174559cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1746f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1747562d9baeSSagar Arun Kamble if (rps->interrupts_enabled) { 1748562d9baeSSagar Arun Kamble rps->pm_iir |= pm_iir & dev_priv->pm_rps_events; 1749562d9baeSSagar Arun Kamble schedule_work(&rps->work); 175041a05a3aSDaniel Vetter } 1751d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1752d4d70aa5SImre Deak } 1753baf02a1fSBen Widawsky 1754bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 1755c9a9a268SImre Deak return; 1756c9a9a268SImre Deak 17572d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 175812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 17593b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 176012638c57SBen Widawsky 1761aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1762aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 176312638c57SBen Widawsky } 17641403c0d4SPaulo Zanoni } 1765baf02a1fSBen Widawsky 176626705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 176726705e20SSagar Arun Kamble { 176826705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 17694100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 17704100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 17714100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 17724100b2abSSagar Arun Kamble * to back flush interrupts. 17734100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 17744100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 17754100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 17764100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 17774100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 17784100b2abSSagar Arun Kamble */ 17794100b2abSSagar Arun Kamble u32 msg, flush; 17804100b2abSSagar Arun Kamble 17814100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1782a80bc45fSArkadiusz Hiler flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED | 1783a80bc45fSArkadiusz Hiler INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER); 17844100b2abSSagar Arun Kamble if (flush) { 17854100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 17864100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 17874100b2abSSagar Arun Kamble 17884100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 1789e7465473SOscar Mateo queue_work(dev_priv->guc.log.runtime.flush_wq, 1790e7465473SOscar Mateo &dev_priv->guc.log.runtime.flush_work); 17915aa1ee4bSAkash Goel 17925aa1ee4bSAkash Goel dev_priv->guc.log.flush_interrupt_count++; 17934100b2abSSagar Arun Kamble } else { 17944100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 17954100b2abSSagar Arun Kamble * re-triggering of the interrupt. 17964100b2abSSagar Arun Kamble */ 17974100b2abSSagar Arun Kamble } 179826705e20SSagar Arun Kamble } 179926705e20SSagar Arun Kamble } 180026705e20SSagar Arun Kamble 180144d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 180244d9241eSVille Syrjälä { 180344d9241eSVille Syrjälä enum pipe pipe; 180444d9241eSVille Syrjälä 180544d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 180644d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 180744d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 180844d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 180944d9241eSVille Syrjälä 181044d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 181144d9241eSVille Syrjälä } 181244d9241eSVille Syrjälä } 181344d9241eSVille Syrjälä 1814eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 181591d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 18167e231dbeSJesse Barnes { 18177e231dbeSJesse Barnes int pipe; 18187e231dbeSJesse Barnes 181958ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 18201ca993d2SVille Syrjälä 18211ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 18221ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 18231ca993d2SVille Syrjälä return; 18241ca993d2SVille Syrjälä } 18251ca993d2SVille Syrjälä 1826055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1827f0f59a00SVille Syrjälä i915_reg_t reg; 18286b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 182991d181ddSImre Deak 1830bbb5eebfSDaniel Vetter /* 1831bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1832bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1833bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1834bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1835bbb5eebfSDaniel Vetter * handle. 1836bbb5eebfSDaniel Vetter */ 18370f239f4cSDaniel Vetter 18380f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 18396b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1840bbb5eebfSDaniel Vetter 1841bbb5eebfSDaniel Vetter switch (pipe) { 1842bbb5eebfSDaniel Vetter case PIPE_A: 1843bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1844bbb5eebfSDaniel Vetter break; 1845bbb5eebfSDaniel Vetter case PIPE_B: 1846bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1847bbb5eebfSDaniel Vetter break; 18483278f67fSVille Syrjälä case PIPE_C: 18493278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 18503278f67fSVille Syrjälä break; 1851bbb5eebfSDaniel Vetter } 1852bbb5eebfSDaniel Vetter if (iir & iir_bit) 18536b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1854bbb5eebfSDaniel Vetter 18556b12ca56SVille Syrjälä if (!status_mask) 185691d181ddSImre Deak continue; 185791d181ddSImre Deak 185891d181ddSImre Deak reg = PIPESTAT(pipe); 18596b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 18606b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 18617e231dbeSJesse Barnes 18627e231dbeSJesse Barnes /* 18637e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 18647e231dbeSJesse Barnes */ 18656b12ca56SVille Syrjälä if (pipe_stats[pipe]) 18666b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | pipe_stats[pipe]); 18677e231dbeSJesse Barnes } 186858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 18692ecb8ca4SVille Syrjälä } 18702ecb8ca4SVille Syrjälä 1871eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1872eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1873eb64343cSVille Syrjälä { 1874eb64343cSVille Syrjälä enum pipe pipe; 1875eb64343cSVille Syrjälä 1876eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1877eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1878eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1879eb64343cSVille Syrjälä 1880eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1881eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1882eb64343cSVille Syrjälä 1883eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1884eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1885eb64343cSVille Syrjälä } 1886eb64343cSVille Syrjälä } 1887eb64343cSVille Syrjälä 1888eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1889eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1890eb64343cSVille Syrjälä { 1891eb64343cSVille Syrjälä bool blc_event = false; 1892eb64343cSVille Syrjälä enum pipe pipe; 1893eb64343cSVille Syrjälä 1894eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1895eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1896eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1897eb64343cSVille Syrjälä 1898eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1899eb64343cSVille Syrjälä blc_event = true; 1900eb64343cSVille Syrjälä 1901eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1902eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1903eb64343cSVille Syrjälä 1904eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1905eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1906eb64343cSVille Syrjälä } 1907eb64343cSVille Syrjälä 1908eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1909eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1910eb64343cSVille Syrjälä } 1911eb64343cSVille Syrjälä 1912eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1913eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1914eb64343cSVille Syrjälä { 1915eb64343cSVille Syrjälä bool blc_event = false; 1916eb64343cSVille Syrjälä enum pipe pipe; 1917eb64343cSVille Syrjälä 1918eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1919eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1920eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1921eb64343cSVille Syrjälä 1922eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1923eb64343cSVille Syrjälä blc_event = true; 1924eb64343cSVille Syrjälä 1925eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1926eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1927eb64343cSVille Syrjälä 1928eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1929eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1930eb64343cSVille Syrjälä } 1931eb64343cSVille Syrjälä 1932eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1933eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1934eb64343cSVille Syrjälä 1935eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1936eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1937eb64343cSVille Syrjälä } 1938eb64343cSVille Syrjälä 193991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 19402ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 19412ecb8ca4SVille Syrjälä { 19422ecb8ca4SVille Syrjälä enum pipe pipe; 19437e231dbeSJesse Barnes 1944055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1945fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1946fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 19474356d586SDaniel Vetter 19484356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 194991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 19502d9d2b0bSVille Syrjälä 19511f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 19521f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 195331acc7f5SJesse Barnes } 195431acc7f5SJesse Barnes 1955c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 195691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1957c1874ed7SImre Deak } 1958c1874ed7SImre Deak 19591ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 196016c6c56bSVille Syrjälä { 196116c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 196216c6c56bSVille Syrjälä 19631ae3c34cSVille Syrjälä if (hotplug_status) 19643ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 19651ae3c34cSVille Syrjälä 19661ae3c34cSVille Syrjälä return hotplug_status; 19671ae3c34cSVille Syrjälä } 19681ae3c34cSVille Syrjälä 196991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 19701ae3c34cSVille Syrjälä u32 hotplug_status) 19711ae3c34cSVille Syrjälä { 19721ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19733ff60f89SOscar Mateo 197491d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 197591d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 197616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 197716c6c56bSVille Syrjälä 197858f2cf24SVille Syrjälä if (hotplug_trigger) { 1979cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1980cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1981cf53902fSRodrigo Vivi hpd_status_g4x, 1982fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 198358f2cf24SVille Syrjälä 198491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 198558f2cf24SVille Syrjälä } 1986369712e8SJani Nikula 1987369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 198891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 198916c6c56bSVille Syrjälä } else { 199016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 199116c6c56bSVille Syrjälä 199258f2cf24SVille Syrjälä if (hotplug_trigger) { 1993cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1994cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1995cf53902fSRodrigo Vivi hpd_status_i915, 1996fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 199791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 199816c6c56bSVille Syrjälä } 19993ff60f89SOscar Mateo } 200058f2cf24SVille Syrjälä } 200116c6c56bSVille Syrjälä 2002c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2003c1874ed7SImre Deak { 200445a83f84SDaniel Vetter struct drm_device *dev = arg; 2005fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2006c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2007c1874ed7SImre Deak 20082dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20092dd2a883SImre Deak return IRQ_NONE; 20102dd2a883SImre Deak 20111f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20121f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 20131f814dacSImre Deak 20141e1cace9SVille Syrjälä do { 20156e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 20162ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 20171ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2018a5e485a9SVille Syrjälä u32 ier = 0; 20193ff60f89SOscar Mateo 2020c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 2021c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 20223ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 2023c1874ed7SImre Deak 2024c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 20251e1cace9SVille Syrjälä break; 2026c1874ed7SImre Deak 2027c1874ed7SImre Deak ret = IRQ_HANDLED; 2028c1874ed7SImre Deak 2029a5e485a9SVille Syrjälä /* 2030a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2031a5e485a9SVille Syrjälä * 2032a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2033a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 2034a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 2035a5e485a9SVille Syrjälä * 2036a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2037a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 2038a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2039a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 2040a5e485a9SVille Syrjälä * bits this time around. 2041a5e485a9SVille Syrjälä */ 20424a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 2043a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2044a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 20454a0a0202SVille Syrjälä 20464a0a0202SVille Syrjälä if (gt_iir) 20474a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 20484a0a0202SVille Syrjälä if (pm_iir) 20494a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 20504a0a0202SVille Syrjälä 20517ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 20521ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 20537ce4d1f2SVille Syrjälä 20543ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 20553ff60f89SOscar Mateo * signalled in iir */ 2056eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 20577ce4d1f2SVille Syrjälä 2058eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2059eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 2060eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2061eef57324SJerome Anand 20627ce4d1f2SVille Syrjälä /* 20637ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 20647ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 20657ce4d1f2SVille Syrjälä */ 20667ce4d1f2SVille Syrjälä if (iir) 20677ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 20684a0a0202SVille Syrjälä 2069a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 20704a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20714a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 20721ae3c34cSVille Syrjälä 207352894874SVille Syrjälä if (gt_iir) 2074261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 207552894874SVille Syrjälä if (pm_iir) 207652894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 207752894874SVille Syrjälä 20781ae3c34cSVille Syrjälä if (hotplug_status) 207991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 20802ecb8ca4SVille Syrjälä 208191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 20821e1cace9SVille Syrjälä } while (0); 20837e231dbeSJesse Barnes 20841f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 20851f814dacSImre Deak 20867e231dbeSJesse Barnes return ret; 20877e231dbeSJesse Barnes } 20887e231dbeSJesse Barnes 208943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 209043f328d7SVille Syrjälä { 209145a83f84SDaniel Vetter struct drm_device *dev = arg; 2092fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 209343f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 209443f328d7SVille Syrjälä 20952dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20962dd2a883SImre Deak return IRQ_NONE; 20972dd2a883SImre Deak 20981f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20991f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21001f814dacSImre Deak 2101579de73bSChris Wilson do { 21026e814800SVille Syrjälä u32 master_ctl, iir; 21032ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 21041ae3c34cSVille Syrjälä u32 hotplug_status = 0; 2105f0fd96f5SChris Wilson u32 gt_iir[4]; 2106a5e485a9SVille Syrjälä u32 ier = 0; 2107a5e485a9SVille Syrjälä 21088e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 21093278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 21103278f67fSVille Syrjälä 21113278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 21128e5fd599SVille Syrjälä break; 211343f328d7SVille Syrjälä 211427b6c122SOscar Mateo ret = IRQ_HANDLED; 211527b6c122SOscar Mateo 2116a5e485a9SVille Syrjälä /* 2117a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 2118a5e485a9SVille Syrjälä * 2119a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 2120a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 2121a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 2122a5e485a9SVille Syrjälä * 2123a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 2124a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 2125a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 2126a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 2127a5e485a9SVille Syrjälä * bits this time around. 2128a5e485a9SVille Syrjälä */ 212943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 2130a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 2131a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 213243f328d7SVille Syrjälä 2133e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 213427b6c122SOscar Mateo 213527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 21361ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 213743f328d7SVille Syrjälä 213827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 213927b6c122SOscar Mateo * signalled in iir */ 2140eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 214143f328d7SVille Syrjälä 2142eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 2143eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 2144eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 2145eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 2146eef57324SJerome Anand 21477ce4d1f2SVille Syrjälä /* 21487ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 21497ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 21507ce4d1f2SVille Syrjälä */ 21517ce4d1f2SVille Syrjälä if (iir) 21527ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 21537ce4d1f2SVille Syrjälä 2154a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 2155e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 215643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 21571ae3c34cSVille Syrjälä 2158f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 2159e30e251aSVille Syrjälä 21601ae3c34cSVille Syrjälä if (hotplug_status) 216191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 21622ecb8ca4SVille Syrjälä 216391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 2164579de73bSChris Wilson } while (0); 21653278f67fSVille Syrjälä 21661f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 21671f814dacSImre Deak 216843f328d7SVille Syrjälä return ret; 216943f328d7SVille Syrjälä } 217043f328d7SVille Syrjälä 217191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 217291d14251STvrtko Ursulin u32 hotplug_trigger, 217340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2174776ad806SJesse Barnes { 217542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2176776ad806SJesse Barnes 21776a39d7c9SJani Nikula /* 21786a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 21796a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 21806a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 21816a39d7c9SJani Nikula * errors. 21826a39d7c9SJani Nikula */ 218313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21846a39d7c9SJani Nikula if (!hotplug_trigger) { 21856a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 21866a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 21876a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 21886a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 21896a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 21906a39d7c9SJani Nikula } 21916a39d7c9SJani Nikula 219213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21936a39d7c9SJani Nikula if (!hotplug_trigger) 21946a39d7c9SJani Nikula return; 219513cf5504SDave Airlie 2196cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 219740e56410SVille Syrjälä dig_hotplug_reg, hpd, 2198fd63e2a9SImre Deak pch_port_hotplug_long_detect); 219940e56410SVille Syrjälä 220091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2201aaf5ec2eSSonika Jindal } 220291d131d2SDaniel Vetter 220391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 220440e56410SVille Syrjälä { 220540e56410SVille Syrjälä int pipe; 220640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 220740e56410SVille Syrjälä 220891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 220940e56410SVille Syrjälä 2210cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2211cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2212776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2213cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2214cfc33bf7SVille Syrjälä port_name(port)); 2215cfc33bf7SVille Syrjälä } 2216776ad806SJesse Barnes 2217ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 221891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2219ce99c256SDaniel Vetter 2220776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 222191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2222776ad806SJesse Barnes 2223776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2224776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2225776ad806SJesse Barnes 2226776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2227776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2228776ad806SJesse Barnes 2229776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2230776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2231776ad806SJesse Barnes 22329db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2233055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 22349db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 22359db4a9c7SJesse Barnes pipe_name(pipe), 22369db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2237776ad806SJesse Barnes 2238776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2239776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2240776ad806SJesse Barnes 2241776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2242776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2243776ad806SJesse Barnes 2244776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 2245a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 22468664281bSPaulo Zanoni 22478664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 2248a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 22498664281bSPaulo Zanoni } 22508664281bSPaulo Zanoni 225191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 22528664281bSPaulo Zanoni { 22538664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 22545a69b89fSDaniel Vetter enum pipe pipe; 22558664281bSPaulo Zanoni 2256de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2257de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2258de032bf4SPaulo Zanoni 2259055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22601f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 22611f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 22628664281bSPaulo Zanoni 22635a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 226491d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 226591d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 22665a69b89fSDaniel Vetter else 226791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 22685a69b89fSDaniel Vetter } 22695a69b89fSDaniel Vetter } 22708bf1e9f1SShuang He 22718664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 22728664281bSPaulo Zanoni } 22738664281bSPaulo Zanoni 227491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 22758664281bSPaulo Zanoni { 22768664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 227745c1cd87SMika Kahola enum pipe pipe; 22788664281bSPaulo Zanoni 2279de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2280de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2281de032bf4SPaulo Zanoni 228245c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 228345c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 228445c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 22858664281bSPaulo Zanoni 22868664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2287776ad806SJesse Barnes } 2288776ad806SJesse Barnes 228991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 229023e81d69SAdam Jackson { 229123e81d69SAdam Jackson int pipe; 22926dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2293aaf5ec2eSSonika Jindal 229491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 229591d131d2SDaniel Vetter 2296cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2297cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 229823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2299cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2300cfc33bf7SVille Syrjälä port_name(port)); 2301cfc33bf7SVille Syrjälä } 230223e81d69SAdam Jackson 230323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 230491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 230523e81d69SAdam Jackson 230623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 230791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 230823e81d69SAdam Jackson 230923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 231023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 231123e81d69SAdam Jackson 231223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 231323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 231423e81d69SAdam Jackson 231523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2316055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 231723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 231823e81d69SAdam Jackson pipe_name(pipe), 231923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 23208664281bSPaulo Zanoni 23218664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 232291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 232323e81d69SAdam Jackson } 232423e81d69SAdam Jackson 232591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 23266dbf30ceSVille Syrjälä { 23276dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 23286dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 23296dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 23306dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 23316dbf30ceSVille Syrjälä 23326dbf30ceSVille Syrjälä if (hotplug_trigger) { 23336dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23346dbf30ceSVille Syrjälä 23356dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 23366dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 23376dbf30ceSVille Syrjälä 2338cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2339cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 234074c0b395SVille Syrjälä spt_port_hotplug_long_detect); 23416dbf30ceSVille Syrjälä } 23426dbf30ceSVille Syrjälä 23436dbf30ceSVille Syrjälä if (hotplug2_trigger) { 23446dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 23456dbf30ceSVille Syrjälä 23466dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 23476dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 23486dbf30ceSVille Syrjälä 2349cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 2350cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 23516dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 23526dbf30ceSVille Syrjälä } 23536dbf30ceSVille Syrjälä 23546dbf30ceSVille Syrjälä if (pin_mask) 235591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 23566dbf30ceSVille Syrjälä 23576dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 235891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23596dbf30ceSVille Syrjälä } 23606dbf30ceSVille Syrjälä 236191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 236291d14251STvrtko Ursulin u32 hotplug_trigger, 236340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2364c008bc6eSPaulo Zanoni { 2365e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2366e4ce95aaSVille Syrjälä 2367e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2368e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2369e4ce95aaSVille Syrjälä 2370cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 237140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2372e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 237340e56410SVille Syrjälä 237491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2375e4ce95aaSVille Syrjälä } 2376c008bc6eSPaulo Zanoni 237791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 237891d14251STvrtko Ursulin u32 de_iir) 237940e56410SVille Syrjälä { 238040e56410SVille Syrjälä enum pipe pipe; 238140e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 238240e56410SVille Syrjälä 238340e56410SVille Syrjälä if (hotplug_trigger) 238491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 238540e56410SVille Syrjälä 2386c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 238791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2388c008bc6eSPaulo Zanoni 2389c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 239091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2391c008bc6eSPaulo Zanoni 2392c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2393c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2394c008bc6eSPaulo Zanoni 2395055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2396fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2397fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2398c008bc6eSPaulo Zanoni 239940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 24001f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2401c008bc6eSPaulo Zanoni 240240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 240391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2404c008bc6eSPaulo Zanoni } 2405c008bc6eSPaulo Zanoni 2406c008bc6eSPaulo Zanoni /* check event from PCH */ 2407c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2408c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2409c008bc6eSPaulo Zanoni 241091d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 241191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2412c008bc6eSPaulo Zanoni else 241391d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2414c008bc6eSPaulo Zanoni 2415c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2416c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2417c008bc6eSPaulo Zanoni } 2418c008bc6eSPaulo Zanoni 241991d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 242091d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2421c008bc6eSPaulo Zanoni } 2422c008bc6eSPaulo Zanoni 242391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 242491d14251STvrtko Ursulin u32 de_iir) 24259719fb98SPaulo Zanoni { 242607d27e20SDamien Lespiau enum pipe pipe; 242723bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 242823bb4cb5SVille Syrjälä 242940e56410SVille Syrjälä if (hotplug_trigger) 243091d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 24319719fb98SPaulo Zanoni 24329719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 243391d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 24349719fb98SPaulo Zanoni 24359719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 243691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 24379719fb98SPaulo Zanoni 24389719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 243991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 24409719fb98SPaulo Zanoni 2441055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2442fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2443fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 24449719fb98SPaulo Zanoni } 24459719fb98SPaulo Zanoni 24469719fb98SPaulo Zanoni /* check event from PCH */ 244791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 24489719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 24499719fb98SPaulo Zanoni 245091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 24519719fb98SPaulo Zanoni 24529719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24539719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24549719fb98SPaulo Zanoni } 24559719fb98SPaulo Zanoni } 24569719fb98SPaulo Zanoni 245772c90f62SOscar Mateo /* 245872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 245972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 246072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 246172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 246272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 246372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 246472c90f62SOscar Mateo */ 2465f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2466b1f14ad0SJesse Barnes { 246745a83f84SDaniel Vetter struct drm_device *dev = arg; 2468fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2469f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24700e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2471b1f14ad0SJesse Barnes 24722dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 24732dd2a883SImre Deak return IRQ_NONE; 24742dd2a883SImre Deak 24751f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 24761f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 24771f814dacSImre Deak 2478b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2479b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2480b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 248123a78516SPaulo Zanoni POSTING_READ(DEIER); 24820e43406bSChris Wilson 248344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 248444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 248544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 248644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 248744498aeaSPaulo Zanoni * due to its back queue). */ 248891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 248944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 249044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 249144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2492ab5c608bSBen Widawsky } 249344498aeaSPaulo Zanoni 249472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 249572c90f62SOscar Mateo 24960e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 24970e43406bSChris Wilson if (gt_iir) { 249872c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 249972c90f62SOscar Mateo ret = IRQ_HANDLED; 250091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2501261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2502d8fc8a47SPaulo Zanoni else 2503261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 25040e43406bSChris Wilson } 2505b1f14ad0SJesse Barnes 2506b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 25070e43406bSChris Wilson if (de_iir) { 250872c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 250972c90f62SOscar Mateo ret = IRQ_HANDLED; 251091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 251191d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2512f1af8fc1SPaulo Zanoni else 251391d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 25140e43406bSChris Wilson } 25150e43406bSChris Wilson 251691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2517f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25180e43406bSChris Wilson if (pm_iir) { 2519b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 25200e43406bSChris Wilson ret = IRQ_HANDLED; 252172c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 25220e43406bSChris Wilson } 2523f1af8fc1SPaulo Zanoni } 2524b1f14ad0SJesse Barnes 2525b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2526b1f14ad0SJesse Barnes POSTING_READ(DEIER); 252791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 252844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 252944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2530ab5c608bSBen Widawsky } 2531b1f14ad0SJesse Barnes 25321f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 25331f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25341f814dacSImre Deak 2535b1f14ad0SJesse Barnes return ret; 2536b1f14ad0SJesse Barnes } 2537b1f14ad0SJesse Barnes 253891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 253991d14251STvrtko Ursulin u32 hotplug_trigger, 254040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2541d04a492dSShashank Sharma { 2542cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2543d04a492dSShashank Sharma 2544a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2545a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2546d04a492dSShashank Sharma 2547cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 254840e56410SVille Syrjälä dig_hotplug_reg, hpd, 2549cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 255040e56410SVille Syrjälä 255191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2552d04a492dSShashank Sharma } 2553d04a492dSShashank Sharma 2554f11a0f46STvrtko Ursulin static irqreturn_t 2555f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2556abd58f01SBen Widawsky { 2557abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2558f11a0f46STvrtko Ursulin u32 iir; 2559c42664ccSDaniel Vetter enum pipe pipe; 256088e04703SJesse Barnes 2561abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2562e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2563e32192e1STvrtko Ursulin if (iir) { 2564e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2565abd58f01SBen Widawsky ret = IRQ_HANDLED; 2566e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 256791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 256838cc46d7SOscar Mateo else 256938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2570abd58f01SBen Widawsky } 257138cc46d7SOscar Mateo else 257238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2573abd58f01SBen Widawsky } 2574abd58f01SBen Widawsky 25756d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2576e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2577e32192e1STvrtko Ursulin if (iir) { 2578e32192e1STvrtko Ursulin u32 tmp_mask; 2579d04a492dSShashank Sharma bool found = false; 2580cebd87a0SVille Syrjälä 2581e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 25826d766f02SDaniel Vetter ret = IRQ_HANDLED; 258388e04703SJesse Barnes 2584e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2585bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2586e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2587e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2588e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2589e32192e1STvrtko Ursulin 2590a324fcacSRodrigo Vivi if (IS_CNL_WITH_PORT_F(dev_priv)) 2591a324fcacSRodrigo Vivi tmp_mask |= CNL_AUX_CHANNEL_F; 2592a324fcacSRodrigo Vivi 2593e32192e1STvrtko Ursulin if (iir & tmp_mask) { 259491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2595d04a492dSShashank Sharma found = true; 2596d04a492dSShashank Sharma } 2597d04a492dSShashank Sharma 2598cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2599e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2600e32192e1STvrtko Ursulin if (tmp_mask) { 260191d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 260291d14251STvrtko Ursulin hpd_bxt); 2603d04a492dSShashank Sharma found = true; 2604d04a492dSShashank Sharma } 2605e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2606e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2607e32192e1STvrtko Ursulin if (tmp_mask) { 260891d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 260991d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2610e32192e1STvrtko Ursulin found = true; 2611e32192e1STvrtko Ursulin } 2612e32192e1STvrtko Ursulin } 2613d04a492dSShashank Sharma 2614cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 261591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 26169e63743eSShashank Sharma found = true; 26179e63743eSShashank Sharma } 26189e63743eSShashank Sharma 2619d04a492dSShashank Sharma if (!found) 262038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 26216d766f02SDaniel Vetter } 262238cc46d7SOscar Mateo else 262338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 26246d766f02SDaniel Vetter } 26256d766f02SDaniel Vetter 2626055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2627fd3a4024SDaniel Vetter u32 fault_errors; 2628abd58f01SBen Widawsky 2629c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2630c42664ccSDaniel Vetter continue; 2631c42664ccSDaniel Vetter 2632e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2633e32192e1STvrtko Ursulin if (!iir) { 2634e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2635e32192e1STvrtko Ursulin continue; 2636e32192e1STvrtko Ursulin } 2637770de83dSDamien Lespiau 2638e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2639e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2640e32192e1STvrtko Ursulin 2641fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2642fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2643abd58f01SBen Widawsky 2644e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 264591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 26460fbe7870SDaniel Vetter 2647e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2648e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 264938d83c96SDaniel Vetter 2650e32192e1STvrtko Ursulin fault_errors = iir; 2651bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) 2652e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2653770de83dSDamien Lespiau else 2654e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2655770de83dSDamien Lespiau 2656770de83dSDamien Lespiau if (fault_errors) 26571353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 265830100f2bSDaniel Vetter pipe_name(pipe), 2659e32192e1STvrtko Ursulin fault_errors); 2660abd58f01SBen Widawsky } 2661abd58f01SBen Widawsky 266291d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2663266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 266492d03a80SDaniel Vetter /* 266592d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 266692d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 266792d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 266892d03a80SDaniel Vetter */ 2669e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2670e32192e1STvrtko Ursulin if (iir) { 2671e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 267292d03a80SDaniel Vetter ret = IRQ_HANDLED; 26736dbf30ceSVille Syrjälä 26747b22b8c4SRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 26757b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 267691d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 26776dbf30ceSVille Syrjälä else 267891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 26792dfb0b81SJani Nikula } else { 26802dfb0b81SJani Nikula /* 26812dfb0b81SJani Nikula * Like on previous PCH there seems to be something 26822dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 26832dfb0b81SJani Nikula */ 26842dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 26852dfb0b81SJani Nikula } 268692d03a80SDaniel Vetter } 268792d03a80SDaniel Vetter 2688f11a0f46STvrtko Ursulin return ret; 2689f11a0f46STvrtko Ursulin } 2690f11a0f46STvrtko Ursulin 2691f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2692f11a0f46STvrtko Ursulin { 2693f0fd96f5SChris Wilson struct drm_i915_private *dev_priv = to_i915(arg); 2694f11a0f46STvrtko Ursulin u32 master_ctl; 2695f0fd96f5SChris Wilson u32 gt_iir[4]; 2696f11a0f46STvrtko Ursulin 2697f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2698f11a0f46STvrtko Ursulin return IRQ_NONE; 2699f11a0f46STvrtko Ursulin 2700f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2701f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2702f11a0f46STvrtko Ursulin if (!master_ctl) 2703f11a0f46STvrtko Ursulin return IRQ_NONE; 2704f11a0f46STvrtko Ursulin 2705f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2706f11a0f46STvrtko Ursulin 2707f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 270855ef72f2SChris Wilson gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2709f0fd96f5SChris Wilson 2710f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2711f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 2712f0fd96f5SChris Wilson disable_rpm_wakeref_asserts(dev_priv); 271355ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 2714f0fd96f5SChris Wilson enable_rpm_wakeref_asserts(dev_priv); 2715f0fd96f5SChris Wilson } 2716f11a0f46STvrtko Ursulin 2717cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2718abd58f01SBen Widawsky 2719f0fd96f5SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir); 27201f814dacSImre Deak 272155ef72f2SChris Wilson return IRQ_HANDLED; 2722abd58f01SBen Widawsky } 2723abd58f01SBen Widawsky 272436703e79SChris Wilson struct wedge_me { 272536703e79SChris Wilson struct delayed_work work; 272636703e79SChris Wilson struct drm_i915_private *i915; 272736703e79SChris Wilson const char *name; 272836703e79SChris Wilson }; 272936703e79SChris Wilson 273036703e79SChris Wilson static void wedge_me(struct work_struct *work) 273136703e79SChris Wilson { 273236703e79SChris Wilson struct wedge_me *w = container_of(work, typeof(*w), work.work); 273336703e79SChris Wilson 273436703e79SChris Wilson dev_err(w->i915->drm.dev, 273536703e79SChris Wilson "%s timed out, cancelling all in-flight rendering.\n", 273636703e79SChris Wilson w->name); 273736703e79SChris Wilson i915_gem_set_wedged(w->i915); 273836703e79SChris Wilson } 273936703e79SChris Wilson 274036703e79SChris Wilson static void __init_wedge(struct wedge_me *w, 274136703e79SChris Wilson struct drm_i915_private *i915, 274236703e79SChris Wilson long timeout, 274336703e79SChris Wilson const char *name) 274436703e79SChris Wilson { 274536703e79SChris Wilson w->i915 = i915; 274636703e79SChris Wilson w->name = name; 274736703e79SChris Wilson 274836703e79SChris Wilson INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me); 274936703e79SChris Wilson schedule_delayed_work(&w->work, timeout); 275036703e79SChris Wilson } 275136703e79SChris Wilson 275236703e79SChris Wilson static void __fini_wedge(struct wedge_me *w) 275336703e79SChris Wilson { 275436703e79SChris Wilson cancel_delayed_work_sync(&w->work); 275536703e79SChris Wilson destroy_delayed_work_on_stack(&w->work); 275636703e79SChris Wilson w->i915 = NULL; 275736703e79SChris Wilson } 275836703e79SChris Wilson 275936703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \ 276036703e79SChris Wilson for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \ 276136703e79SChris Wilson (W)->i915; \ 276236703e79SChris Wilson __fini_wedge((W))) 276336703e79SChris Wilson 2764*51951ae7SMika Kuoppala static __always_inline void 2765*51951ae7SMika Kuoppala gen11_cs_irq_handler(struct intel_engine_cs * const engine, const u32 iir) 2766*51951ae7SMika Kuoppala { 2767*51951ae7SMika Kuoppala gen8_cs_irq_handler(engine, iir, 0); 2768*51951ae7SMika Kuoppala } 2769*51951ae7SMika Kuoppala 2770*51951ae7SMika Kuoppala static void 2771*51951ae7SMika Kuoppala gen11_gt_engine_irq_handler(struct drm_i915_private * const i915, 2772*51951ae7SMika Kuoppala const unsigned int bank, 2773*51951ae7SMika Kuoppala const unsigned int engine_n, 2774*51951ae7SMika Kuoppala const u16 iir) 2775*51951ae7SMika Kuoppala { 2776*51951ae7SMika Kuoppala struct intel_engine_cs ** const engine = i915->engine; 2777*51951ae7SMika Kuoppala 2778*51951ae7SMika Kuoppala switch (bank) { 2779*51951ae7SMika Kuoppala case 0: 2780*51951ae7SMika Kuoppala switch (engine_n) { 2781*51951ae7SMika Kuoppala 2782*51951ae7SMika Kuoppala case GEN11_RCS0: 2783*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[RCS], iir); 2784*51951ae7SMika Kuoppala 2785*51951ae7SMika Kuoppala case GEN11_BCS: 2786*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[BCS], iir); 2787*51951ae7SMika Kuoppala } 2788*51951ae7SMika Kuoppala case 1: 2789*51951ae7SMika Kuoppala switch (engine_n) { 2790*51951ae7SMika Kuoppala 2791*51951ae7SMika Kuoppala case GEN11_VCS(0): 2792*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VCS(0)], iir); 2793*51951ae7SMika Kuoppala case GEN11_VCS(1): 2794*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VCS(1)], iir); 2795*51951ae7SMika Kuoppala case GEN11_VCS(2): 2796*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VCS(2)], iir); 2797*51951ae7SMika Kuoppala case GEN11_VCS(3): 2798*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VCS(3)], iir); 2799*51951ae7SMika Kuoppala 2800*51951ae7SMika Kuoppala case GEN11_VECS(0): 2801*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VECS(0)], iir); 2802*51951ae7SMika Kuoppala case GEN11_VECS(1): 2803*51951ae7SMika Kuoppala return gen11_cs_irq_handler(engine[_VECS(1)], iir); 2804*51951ae7SMika Kuoppala } 2805*51951ae7SMika Kuoppala } 2806*51951ae7SMika Kuoppala } 2807*51951ae7SMika Kuoppala 2808*51951ae7SMika Kuoppala static u32 2809*51951ae7SMika Kuoppala gen11_gt_engine_intr(struct drm_i915_private * const i915, 2810*51951ae7SMika Kuoppala const unsigned int bank, const unsigned int bit) 2811*51951ae7SMika Kuoppala { 2812*51951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 2813*51951ae7SMika Kuoppala u32 timeout_ts; 2814*51951ae7SMika Kuoppala u32 ident; 2815*51951ae7SMika Kuoppala 2816*51951ae7SMika Kuoppala raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 2817*51951ae7SMika Kuoppala 2818*51951ae7SMika Kuoppala /* 2819*51951ae7SMika Kuoppala * NB: Specs do not specify how long to spin wait, 2820*51951ae7SMika Kuoppala * so we do ~100us as an educated guess. 2821*51951ae7SMika Kuoppala */ 2822*51951ae7SMika Kuoppala timeout_ts = (local_clock() >> 10) + 100; 2823*51951ae7SMika Kuoppala do { 2824*51951ae7SMika Kuoppala ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank)); 2825*51951ae7SMika Kuoppala } while (!(ident & GEN11_INTR_DATA_VALID) && 2826*51951ae7SMika Kuoppala !time_after32(local_clock() >> 10, timeout_ts)); 2827*51951ae7SMika Kuoppala 2828*51951ae7SMika Kuoppala if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) { 2829*51951ae7SMika Kuoppala DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n", 2830*51951ae7SMika Kuoppala bank, bit, ident); 2831*51951ae7SMika Kuoppala return 0; 2832*51951ae7SMika Kuoppala } 2833*51951ae7SMika Kuoppala 2834*51951ae7SMika Kuoppala raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank), 2835*51951ae7SMika Kuoppala GEN11_INTR_DATA_VALID); 2836*51951ae7SMika Kuoppala 2837*51951ae7SMika Kuoppala return ident & GEN11_INTR_ENGINE_MASK; 2838*51951ae7SMika Kuoppala } 2839*51951ae7SMika Kuoppala 2840*51951ae7SMika Kuoppala static void 2841*51951ae7SMika Kuoppala gen11_gt_irq_handler(struct drm_i915_private * const i915, 2842*51951ae7SMika Kuoppala const u32 master_ctl) 2843*51951ae7SMika Kuoppala { 2844*51951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 2845*51951ae7SMika Kuoppala unsigned int bank; 2846*51951ae7SMika Kuoppala 2847*51951ae7SMika Kuoppala for (bank = 0; bank < 2; bank++) { 2848*51951ae7SMika Kuoppala unsigned long intr_dw; 2849*51951ae7SMika Kuoppala unsigned int bit; 2850*51951ae7SMika Kuoppala 2851*51951ae7SMika Kuoppala if (!(master_ctl & GEN11_GT_DW_IRQ(bank))) 2852*51951ae7SMika Kuoppala continue; 2853*51951ae7SMika Kuoppala 2854*51951ae7SMika Kuoppala intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank)); 2855*51951ae7SMika Kuoppala 2856*51951ae7SMika Kuoppala if (unlikely(!intr_dw)) { 2857*51951ae7SMika Kuoppala DRM_ERROR("GT_INTR_DW%u blank!\n", bank); 2858*51951ae7SMika Kuoppala continue; 2859*51951ae7SMika Kuoppala } 2860*51951ae7SMika Kuoppala 2861*51951ae7SMika Kuoppala for_each_set_bit(bit, &intr_dw, 32) { 2862*51951ae7SMika Kuoppala const u16 iir = gen11_gt_engine_intr(i915, bank, bit); 2863*51951ae7SMika Kuoppala 2864*51951ae7SMika Kuoppala if (unlikely(!iir)) 2865*51951ae7SMika Kuoppala continue; 2866*51951ae7SMika Kuoppala 2867*51951ae7SMika Kuoppala gen11_gt_engine_irq_handler(i915, bank, bit, iir); 2868*51951ae7SMika Kuoppala } 2869*51951ae7SMika Kuoppala 2870*51951ae7SMika Kuoppala /* Clear must be after shared has been served for engine */ 2871*51951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw); 2872*51951ae7SMika Kuoppala } 2873*51951ae7SMika Kuoppala } 2874*51951ae7SMika Kuoppala 2875*51951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg) 2876*51951ae7SMika Kuoppala { 2877*51951ae7SMika Kuoppala struct drm_i915_private * const i915 = to_i915(arg); 2878*51951ae7SMika Kuoppala void __iomem * const regs = i915->regs; 2879*51951ae7SMika Kuoppala u32 master_ctl; 2880*51951ae7SMika Kuoppala 2881*51951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 2882*51951ae7SMika Kuoppala return IRQ_NONE; 2883*51951ae7SMika Kuoppala 2884*51951ae7SMika Kuoppala master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 2885*51951ae7SMika Kuoppala master_ctl &= ~GEN11_MASTER_IRQ; 2886*51951ae7SMika Kuoppala if (!master_ctl) 2887*51951ae7SMika Kuoppala return IRQ_NONE; 2888*51951ae7SMika Kuoppala 2889*51951ae7SMika Kuoppala /* Disable interrupts. */ 2890*51951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 2891*51951ae7SMika Kuoppala 2892*51951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 2893*51951ae7SMika Kuoppala gen11_gt_irq_handler(i915, master_ctl); 2894*51951ae7SMika Kuoppala 2895*51951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2896*51951ae7SMika Kuoppala if (master_ctl & GEN11_DISPLAY_IRQ) { 2897*51951ae7SMika Kuoppala const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2898*51951ae7SMika Kuoppala 2899*51951ae7SMika Kuoppala disable_rpm_wakeref_asserts(i915); 2900*51951ae7SMika Kuoppala /* 2901*51951ae7SMika Kuoppala * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2902*51951ae7SMika Kuoppala * for the display related bits. 2903*51951ae7SMika Kuoppala */ 2904*51951ae7SMika Kuoppala gen8_de_irq_handler(i915, disp_ctl); 2905*51951ae7SMika Kuoppala enable_rpm_wakeref_asserts(i915); 2906*51951ae7SMika Kuoppala } 2907*51951ae7SMika Kuoppala 2908*51951ae7SMika Kuoppala /* Acknowledge and enable interrupts. */ 2909*51951ae7SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl); 2910*51951ae7SMika Kuoppala 2911*51951ae7SMika Kuoppala return IRQ_HANDLED; 2912*51951ae7SMika Kuoppala } 2913*51951ae7SMika Kuoppala 29148a905236SJesse Barnes /** 2915d5367307SChris Wilson * i915_reset_device - do process context error handling work 291614bb2c11STvrtko Ursulin * @dev_priv: i915 device private 29178a905236SJesse Barnes * 29188a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 29198a905236SJesse Barnes * was detected. 29208a905236SJesse Barnes */ 2921d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv) 29228a905236SJesse Barnes { 292391c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2924cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2925cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2926cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 292736703e79SChris Wilson struct wedge_me w; 29288a905236SJesse Barnes 2929c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 29308a905236SJesse Barnes 293144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2932c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 29331f83fee0SDaniel Vetter 293436703e79SChris Wilson /* Use a watchdog to ensure that our reset completes */ 293536703e79SChris Wilson i915_wedge_on_timeout(&w, dev_priv, 5*HZ) { 2936c033666aSChris Wilson intel_prepare_reset(dev_priv); 29377514747dSVille Syrjälä 293836703e79SChris Wilson /* Signal that locked waiters should reset the GPU */ 29398c185ecaSChris Wilson set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags); 29408c185ecaSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 29418c185ecaSChris Wilson 294236703e79SChris Wilson /* Wait for anyone holding the lock to wakeup, without 294336703e79SChris Wilson * blocking indefinitely on struct_mutex. 294417e1df07SDaniel Vetter */ 294536703e79SChris Wilson do { 2946780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2947535275d3SChris Wilson i915_reset(dev_priv, 0); 2948221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2949780f262aSChris Wilson } 2950780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 29518c185ecaSChris Wilson I915_RESET_HANDOFF, 2952780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 295336703e79SChris Wilson 1)); 2954f69061beSDaniel Vetter 2955c033666aSChris Wilson intel_finish_reset(dev_priv); 295636703e79SChris Wilson } 2957f454c694SImre Deak 2958780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2959c033666aSChris Wilson kobject_uevent_env(kobj, 2960f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 2961f316a42cSBen Gamari } 29628a905236SJesse Barnes 2963eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2964c0e09200SDave Airlie { 2965eaa14c24SChris Wilson u32 eir; 296663eeaf38SJesse Barnes 2967eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2968eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 296963eeaf38SJesse Barnes 2970eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2971eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2972eaa14c24SChris Wilson else 2973eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 29748a905236SJesse Barnes 2975eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 297663eeaf38SJesse Barnes eir = I915_READ(EIR); 297763eeaf38SJesse Barnes if (eir) { 297863eeaf38SJesse Barnes /* 297963eeaf38SJesse Barnes * some errors might have become stuck, 298063eeaf38SJesse Barnes * mask them. 298163eeaf38SJesse Barnes */ 2982eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 298363eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 298463eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 298563eeaf38SJesse Barnes } 298635aed2e6SChris Wilson } 298735aed2e6SChris Wilson 298835aed2e6SChris Wilson /** 2989b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 299014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 299114b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 299287c390b6SMichel Thierry * @fmt: Error message format string 299387c390b6SMichel Thierry * 2994aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 299535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 299635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 299735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 299835aed2e6SChris Wilson * of a ring dump etc.). 299935aed2e6SChris Wilson */ 3000c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 3001c033666aSChris Wilson u32 engine_mask, 300258174462SMika Kuoppala const char *fmt, ...) 300335aed2e6SChris Wilson { 3004142bc7d9SMichel Thierry struct intel_engine_cs *engine; 3005142bc7d9SMichel Thierry unsigned int tmp; 300658174462SMika Kuoppala va_list args; 300758174462SMika Kuoppala char error_msg[80]; 300835aed2e6SChris Wilson 300958174462SMika Kuoppala va_start(args, fmt); 301058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 301158174462SMika Kuoppala va_end(args); 301258174462SMika Kuoppala 30131604a86dSChris Wilson /* 30141604a86dSChris Wilson * In most cases it's guaranteed that we get here with an RPM 30151604a86dSChris Wilson * reference held, for example because there is a pending GPU 30161604a86dSChris Wilson * request that won't finish until the reset is done. This 30171604a86dSChris Wilson * isn't the case at least when we get here by doing a 30181604a86dSChris Wilson * simulated reset via debugfs, so get an RPM reference. 30191604a86dSChris Wilson */ 30201604a86dSChris Wilson intel_runtime_pm_get(dev_priv); 30211604a86dSChris Wilson 3022c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 3023eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 30248a905236SJesse Barnes 3025142bc7d9SMichel Thierry /* 3026142bc7d9SMichel Thierry * Try engine reset when available. We fall back to full reset if 3027142bc7d9SMichel Thierry * single reset fails. 3028142bc7d9SMichel Thierry */ 3029142bc7d9SMichel Thierry if (intel_has_reset_engine(dev_priv)) { 3030142bc7d9SMichel Thierry for_each_engine_masked(engine, dev_priv, engine_mask, tmp) { 30319db529aaSDaniel Vetter BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE); 3032142bc7d9SMichel Thierry if (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3033142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3034142bc7d9SMichel Thierry continue; 3035142bc7d9SMichel Thierry 3036535275d3SChris Wilson if (i915_reset_engine(engine, 0) == 0) 3037142bc7d9SMichel Thierry engine_mask &= ~intel_engine_flag(engine); 3038142bc7d9SMichel Thierry 3039142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3040142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3041142bc7d9SMichel Thierry wake_up_bit(&dev_priv->gpu_error.flags, 3042142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id); 3043142bc7d9SMichel Thierry } 3044142bc7d9SMichel Thierry } 3045142bc7d9SMichel Thierry 30468af29b0cSChris Wilson if (!engine_mask) 30471604a86dSChris Wilson goto out; 30488af29b0cSChris Wilson 3049142bc7d9SMichel Thierry /* Full reset needs the mutex, stop any other user trying to do so. */ 3050d5367307SChris Wilson if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) { 3051d5367307SChris Wilson wait_event(dev_priv->gpu_error.reset_queue, 3052d5367307SChris Wilson !test_bit(I915_RESET_BACKOFF, 3053d5367307SChris Wilson &dev_priv->gpu_error.flags)); 30541604a86dSChris Wilson goto out; 3055d5367307SChris Wilson } 3056ba1234d1SBen Gamari 3057142bc7d9SMichel Thierry /* Prevent any other reset-engine attempt. */ 3058142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3059142bc7d9SMichel Thierry while (test_and_set_bit(I915_RESET_ENGINE + engine->id, 3060142bc7d9SMichel Thierry &dev_priv->gpu_error.flags)) 3061142bc7d9SMichel Thierry wait_on_bit(&dev_priv->gpu_error.flags, 3062142bc7d9SMichel Thierry I915_RESET_ENGINE + engine->id, 3063142bc7d9SMichel Thierry TASK_UNINTERRUPTIBLE); 3064142bc7d9SMichel Thierry } 3065142bc7d9SMichel Thierry 3066d5367307SChris Wilson i915_reset_device(dev_priv); 3067d5367307SChris Wilson 3068142bc7d9SMichel Thierry for_each_engine(engine, dev_priv, tmp) { 3069142bc7d9SMichel Thierry clear_bit(I915_RESET_ENGINE + engine->id, 3070142bc7d9SMichel Thierry &dev_priv->gpu_error.flags); 3071142bc7d9SMichel Thierry } 3072142bc7d9SMichel Thierry 3073d5367307SChris Wilson clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags); 3074d5367307SChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 30751604a86dSChris Wilson 30761604a86dSChris Wilson out: 30771604a86dSChris Wilson intel_runtime_pm_put(dev_priv); 30788a905236SJesse Barnes } 30798a905236SJesse Barnes 308042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 308142f52ef8SKeith Packard * we use as a pipe index 308242f52ef8SKeith Packard */ 308386e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 30840a3e67a4SJesse Barnes { 3085fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3086e9d21d7fSKeith Packard unsigned long irqflags; 308771e0ffa5SJesse Barnes 30881ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 308986e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 309086e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 309186e83e35SChris Wilson 309286e83e35SChris Wilson return 0; 309386e83e35SChris Wilson } 309486e83e35SChris Wilson 309586e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 309686e83e35SChris Wilson { 309786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 309886e83e35SChris Wilson unsigned long irqflags; 309986e83e35SChris Wilson 310086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31017c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 3102755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31031ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31048692d00eSChris Wilson 31050a3e67a4SJesse Barnes return 0; 31060a3e67a4SJesse Barnes } 31070a3e67a4SJesse Barnes 310888e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 3109f796cf8fSJesse Barnes { 3110fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3111f796cf8fSJesse Barnes unsigned long irqflags; 311255b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 311386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3114f796cf8fSJesse Barnes 3115f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3116fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 3117b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3118b1f14ad0SJesse Barnes 31192e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 31202e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 31212e8bf223SDhinakaran Pandiyan */ 31222e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31232e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31242e8bf223SDhinakaran Pandiyan 3125b1f14ad0SJesse Barnes return 0; 3126b1f14ad0SJesse Barnes } 3127b1f14ad0SJesse Barnes 312888e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 3129abd58f01SBen Widawsky { 3130fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3131abd58f01SBen Widawsky unsigned long irqflags; 3132abd58f01SBen Widawsky 3133abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3134013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3135abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3136013d3752SVille Syrjälä 31372e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 31382e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 31392e8bf223SDhinakaran Pandiyan */ 31402e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 31412e8bf223SDhinakaran Pandiyan drm_vblank_restore(dev, pipe); 31422e8bf223SDhinakaran Pandiyan 3143abd58f01SBen Widawsky return 0; 3144abd58f01SBen Widawsky } 3145abd58f01SBen Widawsky 314642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 314742f52ef8SKeith Packard * we use as a pipe index 314842f52ef8SKeith Packard */ 314986e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 315086e83e35SChris Wilson { 315186e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 315286e83e35SChris Wilson unsigned long irqflags; 315386e83e35SChris Wilson 315486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 315586e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 315686e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 315786e83e35SChris Wilson } 315886e83e35SChris Wilson 315986e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 31600a3e67a4SJesse Barnes { 3161fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3162e9d21d7fSKeith Packard unsigned long irqflags; 31630a3e67a4SJesse Barnes 31641ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 31657c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 3166755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 31671ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 31680a3e67a4SJesse Barnes } 31690a3e67a4SJesse Barnes 317088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 3171f796cf8fSJesse Barnes { 3172fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3173f796cf8fSJesse Barnes unsigned long irqflags; 317455b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 317586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 3176f796cf8fSJesse Barnes 3177f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3178fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 3179b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3180b1f14ad0SJesse Barnes } 3181b1f14ad0SJesse Barnes 318288e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 3183abd58f01SBen Widawsky { 3184fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3185abd58f01SBen Widawsky unsigned long irqflags; 3186abd58f01SBen Widawsky 3187abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3188013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 3189abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3190abd58f01SBen Widawsky } 3191abd58f01SBen Widawsky 3192b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 319391738a95SPaulo Zanoni { 31946e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 319591738a95SPaulo Zanoni return; 319691738a95SPaulo Zanoni 31973488d4ebSVille Syrjälä GEN3_IRQ_RESET(SDE); 3198105b122eSPaulo Zanoni 31996e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3200105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3201622364b6SPaulo Zanoni } 3202105b122eSPaulo Zanoni 320391738a95SPaulo Zanoni /* 3204622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3205622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3206622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3207622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3208622364b6SPaulo Zanoni * 3209622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 321091738a95SPaulo Zanoni */ 3211622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3212622364b6SPaulo Zanoni { 3213fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3214622364b6SPaulo Zanoni 32156e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3216622364b6SPaulo Zanoni return; 3217622364b6SPaulo Zanoni 3218622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 321991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 322091738a95SPaulo Zanoni POSTING_READ(SDEIER); 322191738a95SPaulo Zanoni } 322291738a95SPaulo Zanoni 3223b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv) 3224d18ea1b5SDaniel Vetter { 32253488d4ebSVille Syrjälä GEN3_IRQ_RESET(GT); 3226b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 32273488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN6_PM); 3228d18ea1b5SDaniel Vetter } 3229d18ea1b5SDaniel Vetter 323070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 323170591a41SVille Syrjälä { 323271b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 323371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 323471b8b41dSVille Syrjälä else 323571b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 323671b8b41dSVille Syrjälä 3237ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 323870591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 323970591a41SVille Syrjälä 324044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 324170591a41SVille Syrjälä 32423488d4ebSVille Syrjälä GEN3_IRQ_RESET(VLV_); 32438bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 324470591a41SVille Syrjälä } 324570591a41SVille Syrjälä 32468bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32478bb61306SVille Syrjälä { 32488bb61306SVille Syrjälä u32 pipestat_mask; 32499ab981f2SVille Syrjälä u32 enable_mask; 32508bb61306SVille Syrjälä enum pipe pipe; 32518bb61306SVille Syrjälä 3252842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 32538bb61306SVille Syrjälä 32548bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 32558bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 32568bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 32578bb61306SVille Syrjälä 32589ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 32598bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3260ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3261ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3262ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3263ebf5f921SVille Syrjälä 32648bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3265ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3266ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 32676b7eafc1SVille Syrjälä 32688bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 32696b7eafc1SVille Syrjälä 32709ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 32718bb61306SVille Syrjälä 32723488d4ebSVille Syrjälä GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 32738bb61306SVille Syrjälä } 32748bb61306SVille Syrjälä 32758bb61306SVille Syrjälä /* drm_dma.h hooks 32768bb61306SVille Syrjälä */ 32778bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 32788bb61306SVille Syrjälä { 3279fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32808bb61306SVille Syrjälä 3281d420a50cSVille Syrjälä if (IS_GEN5(dev_priv)) 32828bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 32838bb61306SVille Syrjälä 32843488d4ebSVille Syrjälä GEN3_IRQ_RESET(DE); 32855db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 32868bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 32878bb61306SVille Syrjälä 3288b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 32898bb61306SVille Syrjälä 3290b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 32918bb61306SVille Syrjälä } 32928bb61306SVille Syrjälä 32936bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev) 32947e231dbeSJesse Barnes { 3295fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 32967e231dbeSJesse Barnes 329734c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 329834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 329934c7b8a7SVille Syrjälä 3300b243f530STvrtko Ursulin gen5_gt_irq_reset(dev_priv); 33017e231dbeSJesse Barnes 3302ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33039918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 330470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3305ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33067e231dbeSJesse Barnes } 33077e231dbeSJesse Barnes 3308d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3309d6e3cca3SDaniel Vetter { 3310d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3311d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3312d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3313d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3314d6e3cca3SDaniel Vetter } 3315d6e3cca3SDaniel Vetter 3316823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3317abd58f01SBen Widawsky { 3318fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3319abd58f01SBen Widawsky int pipe; 3320abd58f01SBen Widawsky 3321abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3322abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3323abd58f01SBen Widawsky 3324d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3325abd58f01SBen Widawsky 3326055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3327f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3328813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3329f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3330abd58f01SBen Widawsky 33313488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_PORT_); 33323488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_DE_MISC_); 33333488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 3334abd58f01SBen Widawsky 33356e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3336b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3337abd58f01SBen Widawsky } 3338abd58f01SBen Widawsky 3339*51951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv) 3340*51951ae7SMika Kuoppala { 3341*51951ae7SMika Kuoppala /* Disable RCS, BCS, VCS and VECS class engines. */ 3342*51951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0); 3343*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0); 3344*51951ae7SMika Kuoppala 3345*51951ae7SMika Kuoppala /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */ 3346*51951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0); 3347*51951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0); 3348*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0); 3349*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0); 3350*51951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0); 3351*51951ae7SMika Kuoppala } 3352*51951ae7SMika Kuoppala 3353*51951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev) 3354*51951ae7SMika Kuoppala { 3355*51951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3356*51951ae7SMika Kuoppala int pipe; 3357*51951ae7SMika Kuoppala 3358*51951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, 0); 3359*51951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 3360*51951ae7SMika Kuoppala 3361*51951ae7SMika Kuoppala gen11_gt_irq_reset(dev_priv); 3362*51951ae7SMika Kuoppala 3363*51951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, 0); 3364*51951ae7SMika Kuoppala 3365*51951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 3366*51951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 3367*51951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3368*51951ae7SMika Kuoppala GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3369*51951ae7SMika Kuoppala 3370*51951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_PORT_); 3371*51951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_DE_MISC_); 3372*51951ae7SMika Kuoppala GEN3_IRQ_RESET(GEN8_PCU_); 3373*51951ae7SMika Kuoppala } 3374*51951ae7SMika Kuoppala 33754c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3376001bd2cbSImre Deak u8 pipe_mask) 3377d49bdb0eSPaulo Zanoni { 33781180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 33796831f3e3SVille Syrjälä enum pipe pipe; 3380d49bdb0eSPaulo Zanoni 338113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 33829dfe2e3aSImre Deak 33839dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 33849dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 33859dfe2e3aSImre Deak return; 33869dfe2e3aSImre Deak } 33879dfe2e3aSImre Deak 33886831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 33896831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 33906831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 33916831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 33929dfe2e3aSImre Deak 339313321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3394d49bdb0eSPaulo Zanoni } 3395d49bdb0eSPaulo Zanoni 3396aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3397001bd2cbSImre Deak u8 pipe_mask) 3398aae8ba84SVille Syrjälä { 33996831f3e3SVille Syrjälä enum pipe pipe; 34006831f3e3SVille Syrjälä 3401aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34029dfe2e3aSImre Deak 34039dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 34049dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 34059dfe2e3aSImre Deak return; 34069dfe2e3aSImre Deak } 34079dfe2e3aSImre Deak 34086831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34096831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 34109dfe2e3aSImre Deak 3411aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3412aae8ba84SVille Syrjälä 3413aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 341491c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3415aae8ba84SVille Syrjälä } 3416aae8ba84SVille Syrjälä 34176bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev) 341843f328d7SVille Syrjälä { 3419fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 342043f328d7SVille Syrjälä 342143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 342243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 342343f328d7SVille Syrjälä 3424d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 342543f328d7SVille Syrjälä 34263488d4ebSVille Syrjälä GEN3_IRQ_RESET(GEN8_PCU_); 342743f328d7SVille Syrjälä 3428ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34299918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 343070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3431ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 343243f328d7SVille Syrjälä } 343343f328d7SVille Syrjälä 343491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 343587a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 343687a02106SVille Syrjälä { 343787a02106SVille Syrjälä struct intel_encoder *encoder; 343887a02106SVille Syrjälä u32 enabled_irqs = 0; 343987a02106SVille Syrjälä 344091c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 344187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 344287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 344387a02106SVille Syrjälä 344487a02106SVille Syrjälä return enabled_irqs; 344587a02106SVille Syrjälä } 344687a02106SVille Syrjälä 34471a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 34481a56b1a2SImre Deak { 34491a56b1a2SImre Deak u32 hotplug; 34501a56b1a2SImre Deak 34511a56b1a2SImre Deak /* 34521a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 34531a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 34541a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 34551a56b1a2SImre Deak */ 34561a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 34571a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 34581a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 34591a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 34601a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34611a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34621a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34631a56b1a2SImre Deak /* 34641a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 34651a56b1a2SImre Deak * HPD must be enabled in both north and south. 34661a56b1a2SImre Deak */ 34671a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 34681a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 34691a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34701a56b1a2SImre Deak } 34711a56b1a2SImre Deak 347291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 347382a28bcfSDaniel Vetter { 34741a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 347582a28bcfSDaniel Vetter 347691d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3477fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 347891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 347982a28bcfSDaniel Vetter } else { 3480fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 348191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 348282a28bcfSDaniel Vetter } 348382a28bcfSDaniel Vetter 3484fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 348582a28bcfSDaniel Vetter 34861a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 34876dbf30ceSVille Syrjälä } 348826951cafSXiong Zhang 34892a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 34902a57d9ccSImre Deak { 34913b92e263SRodrigo Vivi u32 val, hotplug; 34923b92e263SRodrigo Vivi 34933b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 34943b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 34953b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 34963b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 34973b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 34983b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 34993b92e263SRodrigo Vivi } 35002a57d9ccSImre Deak 35012a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35022a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 35032a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 35042a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35052a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 35062a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 35072a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35082a57d9ccSImre Deak 35092a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 35102a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 35112a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 35122a57d9ccSImre Deak } 35132a57d9ccSImre Deak 351491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35156dbf30ceSVille Syrjälä { 35162a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35176dbf30ceSVille Syrjälä 35186dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 351991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 35206dbf30ceSVille Syrjälä 35216dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35226dbf30ceSVille Syrjälä 35232a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 352426951cafSXiong Zhang } 35257fe0b973SKeith Packard 35261a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35271a56b1a2SImre Deak { 35281a56b1a2SImre Deak u32 hotplug; 35291a56b1a2SImre Deak 35301a56b1a2SImre Deak /* 35311a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35321a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35331a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35341a56b1a2SImre Deak */ 35351a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 35361a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 35371a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 35381a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 35391a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 35401a56b1a2SImre Deak } 35411a56b1a2SImre Deak 354291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3543e4ce95aaSVille Syrjälä { 35441a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3545e4ce95aaSVille Syrjälä 354691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 35473a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 354891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35493a3b3c7dSVille Syrjälä 35503a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 355191d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 355223bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 355391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35543a3b3c7dSVille Syrjälä 35553a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 355623bb4cb5SVille Syrjälä } else { 3557e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 355891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3559e4ce95aaSVille Syrjälä 3560e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35613a3b3c7dSVille Syrjälä } 3562e4ce95aaSVille Syrjälä 35631a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3564e4ce95aaSVille Syrjälä 356591d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3566e4ce95aaSVille Syrjälä } 3567e4ce95aaSVille Syrjälä 35682a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 35692a57d9ccSImre Deak u32 enabled_irqs) 3570e0a20ad7SShashank Sharma { 35712a57d9ccSImre Deak u32 hotplug; 3572e0a20ad7SShashank Sharma 3573a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35742a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 35752a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35762a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3577d252bf68SShubhangi Shrivastava 3578d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3579d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3580d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3581d252bf68SShubhangi Shrivastava 3582d252bf68SShubhangi Shrivastava /* 3583d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3584d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3585d252bf68SShubhangi Shrivastava */ 3586d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3587d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3588d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3589d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3590d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3591d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3592d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3593d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3594d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3595d252bf68SShubhangi Shrivastava 3596a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3597e0a20ad7SShashank Sharma } 3598e0a20ad7SShashank Sharma 35992a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 36002a57d9ccSImre Deak { 36012a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 36022a57d9ccSImre Deak } 36032a57d9ccSImre Deak 36042a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36052a57d9ccSImre Deak { 36062a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36072a57d9ccSImre Deak 36082a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 36092a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 36102a57d9ccSImre Deak 36112a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 36122a57d9ccSImre Deak 36132a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 36142a57d9ccSImre Deak } 36152a57d9ccSImre Deak 3616d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3617d46da437SPaulo Zanoni { 3618fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 361982a28bcfSDaniel Vetter u32 mask; 3620d46da437SPaulo Zanoni 36216e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3622692a04cfSDaniel Vetter return; 3623692a04cfSDaniel Vetter 36246e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36255c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36264ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36275c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36284ebc6509SDhinakaran Pandiyan else 36294ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36308664281bSPaulo Zanoni 36313488d4ebSVille Syrjälä gen3_assert_iir_is_zero(dev_priv, SDEIIR); 3632d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 36332a57d9ccSImre Deak 36342a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 36352a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 36361a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 36372a57d9ccSImre Deak else 36382a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3639d46da437SPaulo Zanoni } 3640d46da437SPaulo Zanoni 36410a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 36420a9a8c91SDaniel Vetter { 3643fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36440a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 36450a9a8c91SDaniel Vetter 36460a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 36470a9a8c91SDaniel Vetter 36480a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 36493c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 36500a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3651772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3652772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 36530a9a8c91SDaniel Vetter } 36540a9a8c91SDaniel Vetter 36550a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36565db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3657f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 36580a9a8c91SDaniel Vetter } else { 36590a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36600a9a8c91SDaniel Vetter } 36610a9a8c91SDaniel Vetter 36623488d4ebSVille Syrjälä GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36630a9a8c91SDaniel Vetter 3664b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 366578e68d36SImre Deak /* 366678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 366778e68d36SImre Deak * itself is enabled/disabled. 366878e68d36SImre Deak */ 3669f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 36700a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3671f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3672f4e9af4fSAkash Goel } 36730a9a8c91SDaniel Vetter 3674f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 36753488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 36760a9a8c91SDaniel Vetter } 36770a9a8c91SDaniel Vetter } 36780a9a8c91SDaniel Vetter 3679f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3680036a4a7dSZhenyu Wang { 3681fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36828e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36838e76f8dcSPaulo Zanoni 3684b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 36858e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3686842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 36878e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 368823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 368923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36908e76f8dcSPaulo Zanoni } else { 36918e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3692842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3693842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3694e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3695e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3696e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36978e76f8dcSPaulo Zanoni } 3698036a4a7dSZhenyu Wang 36991ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3700036a4a7dSZhenyu Wang 3701622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3702622364b6SPaulo Zanoni 37033488d4ebSVille Syrjälä GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3704036a4a7dSZhenyu Wang 37050a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3706036a4a7dSZhenyu Wang 37071a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 37081a56b1a2SImre Deak 3709d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 37107fe0b973SKeith Packard 371150a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 37126005ce42SDaniel Vetter /* Enable PCU event interrupts 37136005ce42SDaniel Vetter * 37146005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 37154bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 37164bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3717d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3718fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3719d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3720f97108d1SJesse Barnes } 3721f97108d1SJesse Barnes 3722036a4a7dSZhenyu Wang return 0; 3723036a4a7dSZhenyu Wang } 3724036a4a7dSZhenyu Wang 3725f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3726f8b79e58SImre Deak { 372767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3728f8b79e58SImre Deak 3729f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3730f8b79e58SImre Deak return; 3731f8b79e58SImre Deak 3732f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3733f8b79e58SImre Deak 3734d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3735d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3736ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3737f8b79e58SImre Deak } 3738d6c69803SVille Syrjälä } 3739f8b79e58SImre Deak 3740f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3741f8b79e58SImre Deak { 374267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3743f8b79e58SImre Deak 3744f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3745f8b79e58SImre Deak return; 3746f8b79e58SImre Deak 3747f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3748f8b79e58SImre Deak 3749950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3750ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3751f8b79e58SImre Deak } 3752f8b79e58SImre Deak 37530e6c9a9eSVille Syrjälä 37540e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37550e6c9a9eSVille Syrjälä { 3756fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37570e6c9a9eSVille Syrjälä 37580a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37597e231dbeSJesse Barnes 3760ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37619918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3762ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3763ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3764ad22d106SVille Syrjälä 37657e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 376634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 376720afbda2SDaniel Vetter 376820afbda2SDaniel Vetter return 0; 376920afbda2SDaniel Vetter } 377020afbda2SDaniel Vetter 3771abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3772abd58f01SBen Widawsky { 3773abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3774abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3775abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 377673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 377773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 377873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3779abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378173d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 378273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3783abd58f01SBen Widawsky 0, 378473d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 378573d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3786abd58f01SBen Widawsky }; 3787abd58f01SBen Widawsky 378898735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 378998735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 379098735739STvrtko Ursulin 3791f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3792f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 37939a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37949a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 379578e68d36SImre Deak /* 379678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 379726705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 379878e68d36SImre Deak */ 3799f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 38009a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3801abd58f01SBen Widawsky } 3802abd58f01SBen Widawsky 3803abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3804abd58f01SBen Widawsky { 3805770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3806770de83dSDamien Lespiau uint32_t de_pipe_enables; 38073a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 38083a3b3c7dSVille Syrjälä u32 de_port_enables; 380911825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 38103a3b3c7dSVille Syrjälä enum pipe pipe; 3811770de83dSDamien Lespiau 3812bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3813842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 38143a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 381588e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3816cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 38173a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 38183a3b3c7dSVille Syrjälä } else { 3819842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 38203a3b3c7dSVille Syrjälä } 3821770de83dSDamien Lespiau 3822a324fcacSRodrigo Vivi if (IS_CNL_WITH_PORT_F(dev_priv)) 3823a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3824a324fcacSRodrigo Vivi 3825770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3826770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3827770de83dSDamien Lespiau 38283a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3829cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3830a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3831a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 38323a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 38333a3b3c7dSVille Syrjälä 38340a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 38350a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3836abd58f01SBen Widawsky 3837f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3838813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3839813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3840813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 384135079899SPaulo Zanoni de_pipe_enables); 38420a195c02SMika Kahola } 3843abd58f01SBen Widawsky 38443488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 38453488d4ebSVille Syrjälä GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 38462a57d9ccSImre Deak 38472a57d9ccSImre Deak if (IS_GEN9_LP(dev_priv)) 38482a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 38491a56b1a2SImre Deak else if (IS_BROADWELL(dev_priv)) 38501a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3851abd58f01SBen Widawsky } 3852abd58f01SBen Widawsky 3853abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3854abd58f01SBen Widawsky { 3855fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3856abd58f01SBen Widawsky 38576e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3858622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3859622364b6SPaulo Zanoni 3860abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3861abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3862abd58f01SBen Widawsky 38636e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3864abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3865abd58f01SBen Widawsky 3866e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3867abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3868abd58f01SBen Widawsky 3869abd58f01SBen Widawsky return 0; 3870abd58f01SBen Widawsky } 3871abd58f01SBen Widawsky 3872*51951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3873*51951ae7SMika Kuoppala { 3874*51951ae7SMika Kuoppala const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT; 3875*51951ae7SMika Kuoppala 3876*51951ae7SMika Kuoppala BUILD_BUG_ON(irqs & 0xffff0000); 3877*51951ae7SMika Kuoppala 3878*51951ae7SMika Kuoppala /* Enable RCS, BCS, VCS and VECS class interrupts. */ 3879*51951ae7SMika Kuoppala I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs); 3880*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs); 3881*51951ae7SMika Kuoppala 3882*51951ae7SMika Kuoppala /* Unmask irqs on RCS, BCS, VCS and VECS engines. */ 3883*51951ae7SMika Kuoppala I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16)); 3884*51951ae7SMika Kuoppala I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16)); 3885*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16)); 3886*51951ae7SMika Kuoppala I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16)); 3887*51951ae7SMika Kuoppala I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16)); 3888*51951ae7SMika Kuoppala 3889*51951ae7SMika Kuoppala dev_priv->pm_imr = 0xffffffff; /* TODO */ 3890*51951ae7SMika Kuoppala } 3891*51951ae7SMika Kuoppala 3892*51951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev) 3893*51951ae7SMika Kuoppala { 3894*51951ae7SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3895*51951ae7SMika Kuoppala 3896*51951ae7SMika Kuoppala gen11_gt_irq_postinstall(dev_priv); 3897*51951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 3898*51951ae7SMika Kuoppala 3899*51951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 3900*51951ae7SMika Kuoppala 3901*51951ae7SMika Kuoppala I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 3902*51951ae7SMika Kuoppala POSTING_READ(GEN11_GFX_MSTR_IRQ); 3903*51951ae7SMika Kuoppala 3904*51951ae7SMika Kuoppala return 0; 3905*51951ae7SMika Kuoppala } 3906*51951ae7SMika Kuoppala 390743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 390843f328d7SVille Syrjälä { 3909fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 391043f328d7SVille Syrjälä 391143f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 391243f328d7SVille Syrjälä 3913ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3915ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3916ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3917ad22d106SVille Syrjälä 3918e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 391943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 392043f328d7SVille Syrjälä 392143f328d7SVille Syrjälä return 0; 392243f328d7SVille Syrjälä } 392343f328d7SVille Syrjälä 39246bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev) 3925c2798b19SChris Wilson { 3926fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3927c2798b19SChris Wilson 392844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 392944d9241eSVille Syrjälä 3930d420a50cSVille Syrjälä I915_WRITE16(HWSTAM, 0xffff); 3931d420a50cSVille Syrjälä 3932e9e9848aSVille Syrjälä GEN2_IRQ_RESET(); 3933c2798b19SChris Wilson } 3934c2798b19SChris Wilson 3935c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3936c2798b19SChris Wilson { 3937fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3938e9e9848aSVille Syrjälä u16 enable_mask; 3939c2798b19SChris Wilson 3940045cebd2SVille Syrjälä I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE | 3941045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3942c2798b19SChris Wilson 3943c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3944c2798b19SChris Wilson dev_priv->irq_mask = 3945c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3946842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 3947c2798b19SChris Wilson 3948e9e9848aSVille Syrjälä enable_mask = 3949c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3950c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3951e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3952e9e9848aSVille Syrjälä 3953e9e9848aSVille Syrjälä GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 3954c2798b19SChris Wilson 3955379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3956379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3957d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3958755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3959755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3960d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3961379ef82dSDaniel Vetter 3962c2798b19SChris Wilson return 0; 3963c2798b19SChris Wilson } 3964c2798b19SChris Wilson 3965ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3966c2798b19SChris Wilson { 396745a83f84SDaniel Vetter struct drm_device *dev = arg; 3968fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3969af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3970c2798b19SChris Wilson 39712dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39722dd2a883SImre Deak return IRQ_NONE; 39732dd2a883SImre Deak 39741f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39751f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39761f814dacSImre Deak 3977af722d28SVille Syrjälä do { 3978af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 3979af722d28SVille Syrjälä u16 iir; 3980af722d28SVille Syrjälä 3981c2798b19SChris Wilson iir = I915_READ16(IIR); 3982c2798b19SChris Wilson if (iir == 0) 3983af722d28SVille Syrjälä break; 3984c2798b19SChris Wilson 3985af722d28SVille Syrjälä ret = IRQ_HANDLED; 3986c2798b19SChris Wilson 3987eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3988eb64343cSVille Syrjälä * signalled in iir */ 3989eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3990c2798b19SChris Wilson 3991fd3a4024SDaniel Vetter I915_WRITE16(IIR, iir); 3992c2798b19SChris Wilson 3993c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 39943b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 3995c2798b19SChris Wilson 3996af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3997af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3998af722d28SVille Syrjälä 3999eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4000af722d28SVille Syrjälä } while (0); 4001c2798b19SChris Wilson 40021f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40031f814dacSImre Deak 40041f814dacSImre Deak return ret; 4005c2798b19SChris Wilson } 4006c2798b19SChris Wilson 40076bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev) 4008a266c7d5SChris Wilson { 4009fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4010a266c7d5SChris Wilson 401156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 40120706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4013a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4014a266c7d5SChris Wilson } 4015a266c7d5SChris Wilson 401644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 401744d9241eSVille Syrjälä 4018d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 401944d9241eSVille Syrjälä 4020ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4021a266c7d5SChris Wilson } 4022a266c7d5SChris Wilson 4023a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4024a266c7d5SChris Wilson { 4025fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 402638bde180SChris Wilson u32 enable_mask; 4027a266c7d5SChris Wilson 4028045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 4029045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 403038bde180SChris Wilson 403138bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 403238bde180SChris Wilson dev_priv->irq_mask = 403338bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 403438bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4035842ebf7aSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT); 403638bde180SChris Wilson 403738bde180SChris Wilson enable_mask = 403838bde180SChris Wilson I915_ASLE_INTERRUPT | 403938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 404038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 404138bde180SChris Wilson I915_USER_INTERRUPT; 404238bde180SChris Wilson 404356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4044a266c7d5SChris Wilson /* Enable in IER... */ 4045a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4046a266c7d5SChris Wilson /* and unmask in IMR */ 4047a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4048a266c7d5SChris Wilson } 4049a266c7d5SChris Wilson 4050ba7eb789SVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4051a266c7d5SChris Wilson 4052379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4053379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4054d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4055755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4056755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4057d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4058379ef82dSDaniel Vetter 4059c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 4060c30bb1fdSVille Syrjälä 406120afbda2SDaniel Vetter return 0; 406220afbda2SDaniel Vetter } 406320afbda2SDaniel Vetter 4064ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4065a266c7d5SChris Wilson { 406645a83f84SDaniel Vetter struct drm_device *dev = arg; 4067fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4068af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4069a266c7d5SChris Wilson 40702dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40712dd2a883SImre Deak return IRQ_NONE; 40722dd2a883SImre Deak 40731f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40741f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40751f814dacSImre Deak 407638bde180SChris Wilson do { 4077eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4078af722d28SVille Syrjälä u32 hotplug_status = 0; 4079af722d28SVille Syrjälä u32 iir; 4080a266c7d5SChris Wilson 4081af722d28SVille Syrjälä iir = I915_READ(IIR); 4082af722d28SVille Syrjälä if (iir == 0) 4083af722d28SVille Syrjälä break; 4084af722d28SVille Syrjälä 4085af722d28SVille Syrjälä ret = IRQ_HANDLED; 4086af722d28SVille Syrjälä 4087af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4088af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4089af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4090a266c7d5SChris Wilson 4091eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4092eb64343cSVille Syrjälä * signalled in iir */ 4093eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4094a266c7d5SChris Wilson 4095fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4096a266c7d5SChris Wilson 4097a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 40983b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4099a266c7d5SChris Wilson 4100af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4101af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4102a266c7d5SChris Wilson 4103af722d28SVille Syrjälä if (hotplug_status) 4104af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4105af722d28SVille Syrjälä 4106af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4107af722d28SVille Syrjälä } while (0); 4108a266c7d5SChris Wilson 41091f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 41101f814dacSImre Deak 4111a266c7d5SChris Wilson return ret; 4112a266c7d5SChris Wilson } 4113a266c7d5SChris Wilson 41146bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev) 4115a266c7d5SChris Wilson { 4116fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4117a266c7d5SChris Wilson 41180706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4119a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4120a266c7d5SChris Wilson 412144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 412244d9241eSVille Syrjälä 4123d420a50cSVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 412444d9241eSVille Syrjälä 4125ba7eb789SVille Syrjälä GEN3_IRQ_RESET(); 4126a266c7d5SChris Wilson } 4127a266c7d5SChris Wilson 4128a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4129a266c7d5SChris Wilson { 4130fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4131bbba0a97SChris Wilson u32 enable_mask; 4132a266c7d5SChris Wilson u32 error_mask; 4133a266c7d5SChris Wilson 4134045cebd2SVille Syrjälä /* 4135045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4136045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4137045cebd2SVille Syrjälä */ 4138045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4139045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4140045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4141045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4142045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4143045cebd2SVille Syrjälä } else { 4144045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4145045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4146045cebd2SVille Syrjälä } 4147045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 4148045cebd2SVille Syrjälä 4149a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4150c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4151c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4152adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4153bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4154bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4155bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4156bbba0a97SChris Wilson 4157c30bb1fdSVille Syrjälä enable_mask = 4158c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4159c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4160c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4161c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4162c30bb1fdSVille Syrjälä I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 4163c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4164bbba0a97SChris Wilson 416591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4166bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4167a266c7d5SChris Wilson 4168c30bb1fdSVille Syrjälä GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask); 4169c30bb1fdSVille Syrjälä 4170b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4171b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4172d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4173755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4174755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4175755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4176d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4177a266c7d5SChris Wilson 417891d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 417920afbda2SDaniel Vetter 418020afbda2SDaniel Vetter return 0; 418120afbda2SDaniel Vetter } 418220afbda2SDaniel Vetter 418391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 418420afbda2SDaniel Vetter { 418520afbda2SDaniel Vetter u32 hotplug_en; 418620afbda2SDaniel Vetter 418767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4188b5ea2d56SDaniel Vetter 4189adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4190e5868a31SEgbert Eich /* enable bits are the same for all generations */ 419191d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4192a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4193a266c7d5SChris Wilson to generate a spurious hotplug event about three 4194a266c7d5SChris Wilson seconds later. So just do it once. 4195a266c7d5SChris Wilson */ 419691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4197a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4198a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4199a266c7d5SChris Wilson 4200a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42010706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4202f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4203f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4204f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42050706f17cSEgbert Eich hotplug_en); 4206a266c7d5SChris Wilson } 4207a266c7d5SChris Wilson 4208ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4209a266c7d5SChris Wilson { 421045a83f84SDaniel Vetter struct drm_device *dev = arg; 4211fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4212af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4213a266c7d5SChris Wilson 42142dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 42152dd2a883SImre Deak return IRQ_NONE; 42162dd2a883SImre Deak 42171f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 42181f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 42191f814dacSImre Deak 4220af722d28SVille Syrjälä do { 4221eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 4222af722d28SVille Syrjälä u32 hotplug_status = 0; 4223af722d28SVille Syrjälä u32 iir; 42242c8ba29fSChris Wilson 4225af722d28SVille Syrjälä iir = I915_READ(IIR); 4226af722d28SVille Syrjälä if (iir == 0) 4227af722d28SVille Syrjälä break; 4228af722d28SVille Syrjälä 4229af722d28SVille Syrjälä ret = IRQ_HANDLED; 4230af722d28SVille Syrjälä 4231af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4232af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4233a266c7d5SChris Wilson 4234eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4235eb64343cSVille Syrjälä * signalled in iir */ 4236eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4237a266c7d5SChris Wilson 4238fd3a4024SDaniel Vetter I915_WRITE(IIR, iir); 4239a266c7d5SChris Wilson 4240a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42413b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4242af722d28SVille Syrjälä 4243a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 42443b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4245a266c7d5SChris Wilson 4246af722d28SVille Syrjälä if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4247af722d28SVille Syrjälä DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4248515ac2bbSDaniel Vetter 4249af722d28SVille Syrjälä if (hotplug_status) 4250af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4251af722d28SVille Syrjälä 4252af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4253af722d28SVille Syrjälä } while (0); 4254a266c7d5SChris Wilson 42551f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42561f814dacSImre Deak 4257a266c7d5SChris Wilson return ret; 4258a266c7d5SChris Wilson } 4259a266c7d5SChris Wilson 4260fca52a55SDaniel Vetter /** 4261fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4262fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4263fca52a55SDaniel Vetter * 4264fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4265fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4266fca52a55SDaniel Vetter */ 4267b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4268f71d4af4SJesse Barnes { 426991c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4270562d9baeSSagar Arun Kamble struct intel_rps *rps = &dev_priv->gt_pm.rps; 4271cefcff8fSJoonas Lahtinen int i; 42728b2e326dSChris Wilson 427377913b39SJani Nikula intel_hpd_init_work(dev_priv); 427477913b39SJani Nikula 4275562d9baeSSagar Arun Kamble INIT_WORK(&rps->work, gen6_pm_rps_work); 4276cefcff8fSJoonas Lahtinen 4277a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 4278cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4279cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 42808b2e326dSChris Wilson 42814805fe82STvrtko Ursulin if (HAS_GUC_SCHED(dev_priv)) 428226705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 428326705e20SSagar Arun Kamble 4284a6706b45SDeepak S /* Let's track the enabled rps events */ 4285666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 42866c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 4287e0e8c7cbSChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 428831685c25SDeepak S else 4289a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4290a6706b45SDeepak S 4291562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz = 0; 42921800ad25SSagar Arun Kamble 42931800ad25SSagar Arun Kamble /* 4294acf2dc22SMika Kuoppala * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer 42951800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 42961800ad25SSagar Arun Kamble * 42971800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 42981800ad25SSagar Arun Kamble */ 4299bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) <= 7) 4300562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED; 43011800ad25SSagar Arun Kamble 4302bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 8) 4303562d9baeSSagar Arun Kamble rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC; 43041800ad25SSagar Arun Kamble 4305b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 43064194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 43074cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4308bca2bf2aSPandiyan, Dhinakaran } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 4309f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4310fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4311391f75e2SVille Syrjälä } else { 4312391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4313391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4314f71d4af4SJesse Barnes } 4315f71d4af4SJesse Barnes 431621da2700SVille Syrjälä /* 431721da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 431821da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 431921da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 432021da2700SVille Syrjälä */ 4321b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 432221da2700SVille Syrjälä dev->vblank_disable_immediate = true; 432321da2700SVille Syrjälä 4324262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4325262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4326262fd485SChris Wilson * special care to avoid writing any of the display block registers 4327262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4328262fd485SChris Wilson * in this case to the runtime pm. 4329262fd485SChris Wilson */ 4330262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4331262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4332262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4333262fd485SChris Wilson 4334317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 4335317eaa95SLyude 43361bf6ad62SDaniel Vetter dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos; 4337f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4338f71d4af4SJesse Barnes 4339b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 434043f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 43416bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_reset; 434243f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 43436bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_reset; 434486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 434586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 434643f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4347b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 43487e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 43496bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = valleyview_irq_reset; 43507e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 43516bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = valleyview_irq_reset; 435286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 435386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4354fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4355*51951ae7SMika Kuoppala } else if (INTEL_GEN(dev_priv) >= 11) { 4356*51951ae7SMika Kuoppala dev->driver->irq_handler = gen11_irq_handler; 4357*51951ae7SMika Kuoppala dev->driver->irq_preinstall = gen11_irq_reset; 4358*51951ae7SMika Kuoppala dev->driver->irq_postinstall = gen11_irq_postinstall; 4359*51951ae7SMika Kuoppala dev->driver->irq_uninstall = gen11_irq_reset; 4360*51951ae7SMika Kuoppala dev->driver->enable_vblank = gen8_enable_vblank; 4361*51951ae7SMika Kuoppala dev->driver->disable_vblank = gen8_disable_vblank; 4362*51951ae7SMika Kuoppala dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 4363bca2bf2aSPandiyan, Dhinakaran } else if (INTEL_GEN(dev_priv) >= 8) { 4364abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4365723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4366abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 43676bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = gen8_irq_reset; 4368abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4369abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4370cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 4371e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 43727b22b8c4SRodrigo Vivi else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) || 43737b22b8c4SRodrigo Vivi HAS_PCH_CNP(dev_priv)) 43746dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 43756dbf30ceSVille Syrjälä else 43763a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 43776e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4378f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4379723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4380f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 43816bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = ironlake_irq_reset; 4382f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4383f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4384e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4385f71d4af4SJesse Barnes } else { 43867e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 43876bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i8xx_irq_reset; 4388c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4389c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 43906bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i8xx_irq_reset; 439186e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 439286e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 43937e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 43946bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i915_irq_reset; 4395a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 43966bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i915_irq_reset; 4397a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 439886e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 439986e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4400c2798b19SChris Wilson } else { 44016bcdb1c8SVille Syrjälä dev->driver->irq_preinstall = i965_irq_reset; 4402a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 44036bcdb1c8SVille Syrjälä dev->driver->irq_uninstall = i965_irq_reset; 4404a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 440586e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 440686e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4407c2798b19SChris Wilson } 4408778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4409778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4410f71d4af4SJesse Barnes } 4411f71d4af4SJesse Barnes } 441220afbda2SDaniel Vetter 4413fca52a55SDaniel Vetter /** 4414cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4415cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4416cefcff8fSJoonas Lahtinen * 4417cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4418cefcff8fSJoonas Lahtinen */ 4419cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4420cefcff8fSJoonas Lahtinen { 4421cefcff8fSJoonas Lahtinen int i; 4422cefcff8fSJoonas Lahtinen 4423cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4424cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4425cefcff8fSJoonas Lahtinen } 4426cefcff8fSJoonas Lahtinen 4427cefcff8fSJoonas Lahtinen /** 4428fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4429fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4430fca52a55SDaniel Vetter * 4431fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4432fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4433fca52a55SDaniel Vetter * 4434fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4435fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4436fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4437fca52a55SDaniel Vetter */ 44382aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 44392aeb7d3aSDaniel Vetter { 44402aeb7d3aSDaniel Vetter /* 44412aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 44422aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 44432aeb7d3aSDaniel Vetter * special cases in our ordering checks. 44442aeb7d3aSDaniel Vetter */ 4445ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 44462aeb7d3aSDaniel Vetter 444791c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 44482aeb7d3aSDaniel Vetter } 44492aeb7d3aSDaniel Vetter 4450fca52a55SDaniel Vetter /** 4451fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4452fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4453fca52a55SDaniel Vetter * 4454fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4455fca52a55SDaniel Vetter * resources acquired in the init functions. 4456fca52a55SDaniel Vetter */ 44572aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44582aeb7d3aSDaniel Vetter { 445991c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 44602aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4461ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 44622aeb7d3aSDaniel Vetter } 44632aeb7d3aSDaniel Vetter 4464fca52a55SDaniel Vetter /** 4465fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4466fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4467fca52a55SDaniel Vetter * 4468fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4469fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4470fca52a55SDaniel Vetter */ 4471b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4472c67a470bSPaulo Zanoni { 447391c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 4474ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 447591c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4476c67a470bSPaulo Zanoni } 4477c67a470bSPaulo Zanoni 4478fca52a55SDaniel Vetter /** 4479fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4480fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4481fca52a55SDaniel Vetter * 4482fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4483fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4484fca52a55SDaniel Vetter */ 4485b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4486c67a470bSPaulo Zanoni { 4487ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 448891c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 448991c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4490c67a470bSPaulo Zanoni } 4491