1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 40995b6762SChris Wilson static void 41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 42036a4a7dSZhenyu Wang { 431ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 441ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 451ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 463143a2bfSChris Wilson POSTING_READ(DEIMR); 47036a4a7dSZhenyu Wang } 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang 50036a4a7dSZhenyu Wang static inline void 51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 52036a4a7dSZhenyu Wang { 531ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 541ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 563143a2bfSChris Wilson POSTING_READ(DEIMR); 57036a4a7dSZhenyu Wang } 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang 607c463586SKeith Packard void 617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 627c463586SKeith Packard { 637c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 657c463586SKeith Packard 667c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 677c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 687c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 693143a2bfSChris Wilson POSTING_READ(reg); 707c463586SKeith Packard } 717c463586SKeith Packard } 727c463586SKeith Packard 737c463586SKeith Packard void 747c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 757c463586SKeith Packard { 767c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 779db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 787c463586SKeith Packard 797c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 807c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 813143a2bfSChris Wilson POSTING_READ(reg); 827c463586SKeith Packard } 837c463586SKeith Packard } 847c463586SKeith Packard 85c0e09200SDave Airlie /** 8601c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8701c66889SZhao Yakui */ 8801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 8901c66889SZhao Yakui { 901ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 911ec14ad3SChris Wilson unsigned long irqflags; 921ec14ad3SChris Wilson 937e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 947e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 957e231dbeSJesse Barnes return; 967e231dbeSJesse Barnes 971ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9801c66889SZhao Yakui 99c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 100f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 101edcb49caSZhao Yakui else { 10201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 103d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 104a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 105edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 106d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 107edcb49caSZhao Yakui } 1081ec14ad3SChris Wilson 1091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11001c66889SZhao Yakui } 11101c66889SZhao Yakui 11201c66889SZhao Yakui /** 1130a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1140a3e67a4SJesse Barnes * @dev: DRM device 1150a3e67a4SJesse Barnes * @pipe: pipe to check 1160a3e67a4SJesse Barnes * 1170a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1180a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1190a3e67a4SJesse Barnes * before reading such registers if unsure. 1200a3e67a4SJesse Barnes */ 1210a3e67a4SJesse Barnes static int 1220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1230a3e67a4SJesse Barnes { 1240a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 125702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 126702e7a56SPaulo Zanoni pipe); 127702e7a56SPaulo Zanoni 128702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1290a3e67a4SJesse Barnes } 1300a3e67a4SJesse Barnes 13142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13242f52ef8SKeith Packard * we use as a pipe index 13342f52ef8SKeith Packard */ 134f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1350a3e67a4SJesse Barnes { 1360a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1370a3e67a4SJesse Barnes unsigned long high_frame; 1380a3e67a4SJesse Barnes unsigned long low_frame; 1395eddb70bSChris Wilson u32 high1, high2, low; 1400a3e67a4SJesse Barnes 1410a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1439db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1440a3e67a4SJesse Barnes return 0; 1450a3e67a4SJesse Barnes } 1460a3e67a4SJesse Barnes 1479db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1489db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1495eddb70bSChris Wilson 1500a3e67a4SJesse Barnes /* 1510a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1520a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1530a3e67a4SJesse Barnes * register. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes do { 1565eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1575eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1585eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1590a3e67a4SJesse Barnes } while (high1 != high2); 1600a3e67a4SJesse Barnes 1615eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1635eddb70bSChris Wilson return (high1 << 8) | low; 1640a3e67a4SJesse Barnes } 1650a3e67a4SJesse Barnes 166f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1679880b7a5SJesse Barnes { 1689880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1699db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1709880b7a5SJesse Barnes 1719880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1739db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1749880b7a5SJesse Barnes return 0; 1759880b7a5SJesse Barnes } 1769880b7a5SJesse Barnes 1779880b7a5SJesse Barnes return I915_READ(reg); 1789880b7a5SJesse Barnes } 1799880b7a5SJesse Barnes 180f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1810af7e4dfSMario Kleiner int *vpos, int *hpos) 1820af7e4dfSMario Kleiner { 1830af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1840af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1850af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1860af7e4dfSMario Kleiner bool in_vbl = true; 1870af7e4dfSMario Kleiner int ret = 0; 188fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 189fe2b8f9dSPaulo Zanoni pipe); 1900af7e4dfSMario Kleiner 1910af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1920af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1939db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1940af7e4dfSMario Kleiner return 0; 1950af7e4dfSMario Kleiner } 1960af7e4dfSMario Kleiner 1970af7e4dfSMario Kleiner /* Get vtotal. */ 198fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 1990af7e4dfSMario Kleiner 2000af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2010af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2020af7e4dfSMario Kleiner * scanout position from Display scan line register. 2030af7e4dfSMario Kleiner */ 2040af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2050af7e4dfSMario Kleiner 2060af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2070af7e4dfSMario Kleiner * horizontal scanout position. 2080af7e4dfSMario Kleiner */ 2090af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2100af7e4dfSMario Kleiner *hpos = 0; 2110af7e4dfSMario Kleiner } else { 2120af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2130af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2140af7e4dfSMario Kleiner * scanout position. 2150af7e4dfSMario Kleiner */ 2160af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2170af7e4dfSMario Kleiner 218fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2190af7e4dfSMario Kleiner *vpos = position / htotal; 2200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2210af7e4dfSMario Kleiner } 2220af7e4dfSMario Kleiner 2230af7e4dfSMario Kleiner /* Query vblank area. */ 224fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Test position against vblank region. */ 2270af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2280af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2290af7e4dfSMario Kleiner 2300af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2310af7e4dfSMario Kleiner in_vbl = false; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2340af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2350af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* Readouts valid? */ 2380af7e4dfSMario Kleiner if (vbl > 0) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner /* In vblank? */ 2420af7e4dfSMario Kleiner if (in_vbl) 2430af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2440af7e4dfSMario Kleiner 2450af7e4dfSMario Kleiner return ret; 2460af7e4dfSMario Kleiner } 2470af7e4dfSMario Kleiner 248f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2490af7e4dfSMario Kleiner int *max_error, 2500af7e4dfSMario Kleiner struct timeval *vblank_time, 2510af7e4dfSMario Kleiner unsigned flags) 2520af7e4dfSMario Kleiner { 2534041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2544041b853SChris Wilson struct drm_crtc *crtc; 2550af7e4dfSMario Kleiner 2564041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2574041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2580af7e4dfSMario Kleiner return -EINVAL; 2590af7e4dfSMario Kleiner } 2600af7e4dfSMario Kleiner 2610af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2624041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2634041b853SChris Wilson if (crtc == NULL) { 2644041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2654041b853SChris Wilson return -EINVAL; 2664041b853SChris Wilson } 2674041b853SChris Wilson 2684041b853SChris Wilson if (!crtc->enabled) { 2694041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2704041b853SChris Wilson return -EBUSY; 2714041b853SChris Wilson } 2720af7e4dfSMario Kleiner 2730af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2744041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2754041b853SChris Wilson vblank_time, flags, 2764041b853SChris Wilson crtc); 2770af7e4dfSMario Kleiner } 2780af7e4dfSMario Kleiner 2795ca58282SJesse Barnes /* 2805ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2815ca58282SJesse Barnes */ 2825ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2835ca58282SJesse Barnes { 2845ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2855ca58282SJesse Barnes hotplug_work); 2865ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 287c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2884ef69c7aSChris Wilson struct intel_encoder *encoder; 2895ca58282SJesse Barnes 29052d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 29152d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 29252d7ecedSDaniel Vetter return; 29352d7ecedSDaniel Vetter 294a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 295e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 296e67189abSJesse Barnes 2974ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2984ef69c7aSChris Wilson if (encoder->hot_plug) 2994ef69c7aSChris Wilson encoder->hot_plug(encoder); 300c31c4ba3SKeith Packard 30140ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 30240ee3381SKeith Packard 3035ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 304eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3055ca58282SJesse Barnes } 3065ca58282SJesse Barnes 30773edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 308f97108d1SJesse Barnes { 309f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 310b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3119270388eSDaniel Vetter u8 new_delay; 3129270388eSDaniel Vetter unsigned long flags; 3139270388eSDaniel Vetter 3149270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 315f97108d1SJesse Barnes 31673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31773edd18fSDaniel Vetter 31820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3199270388eSDaniel Vetter 3207648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 321b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 322b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 323f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 324f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 325f97108d1SJesse Barnes 326f97108d1SJesse Barnes /* Handle RCS change request from hw */ 327b5b72e89SMatthew Garrett if (busy_up > max_avg) { 32820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 32920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 33020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 33120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 332b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 33320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 33420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 33520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 33620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 337f97108d1SJesse Barnes } 338f97108d1SJesse Barnes 3397648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 34020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 341f97108d1SJesse Barnes 3429270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3439270388eSDaniel Vetter 344f97108d1SJesse Barnes return; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 347549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 348549f7365SChris Wilson struct intel_ring_buffer *ring) 349549f7365SChris Wilson { 350549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3519862e600SChris Wilson 352475553deSChris Wilson if (ring->obj == NULL) 353475553deSChris Wilson return; 354475553deSChris Wilson 355b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 3569862e600SChris Wilson 357549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3583e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 359549f7365SChris Wilson dev_priv->hangcheck_count = 0; 360549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 361cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3623e0dc6b0SBen Widawsky } 363549f7365SChris Wilson } 364549f7365SChris Wilson 3654912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3663b8d8d91SJesse Barnes { 3674912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 368c6a828d3SDaniel Vetter rps.work); 3694912d041SBen Widawsky u32 pm_iir, pm_imr; 3707b9e0ae6SChris Wilson u8 new_delay; 3713b8d8d91SJesse Barnes 372c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 373c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 374c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3754912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 376a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 377c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3784912d041SBen Widawsky 3797b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3803b8d8d91SJesse Barnes return; 3813b8d8d91SJesse Barnes 3824fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3837b9e0ae6SChris Wilson 3847b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 385c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3867b9e0ae6SChris Wilson else 387c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3883b8d8d91SJesse Barnes 38979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 39079249636SBen Widawsky * interrupt 39179249636SBen Widawsky */ 39279249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 39379249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 3944912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 39579249636SBen Widawsky } 3963b8d8d91SJesse Barnes 3974fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 3983b8d8d91SJesse Barnes } 3993b8d8d91SJesse Barnes 400e3689190SBen Widawsky 401e3689190SBen Widawsky /** 402e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 403e3689190SBen Widawsky * occurred. 404e3689190SBen Widawsky * @work: workqueue struct 405e3689190SBen Widawsky * 406e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 407e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 408e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 409e3689190SBen Widawsky */ 410e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 411e3689190SBen Widawsky { 412e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 413a4da4fa4SDaniel Vetter l3_parity.error_work); 414e3689190SBen Widawsky u32 error_status, row, bank, subbank; 415e3689190SBen Widawsky char *parity_event[5]; 416e3689190SBen Widawsky uint32_t misccpctl; 417e3689190SBen Widawsky unsigned long flags; 418e3689190SBen Widawsky 419e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 420e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 421e3689190SBen Widawsky * any time we access those registers. 422e3689190SBen Widawsky */ 423e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 424e3689190SBen Widawsky 425e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 426e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 427e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 428e3689190SBen Widawsky 429e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 430e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 431e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 432e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 433e3689190SBen Widawsky 434e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 435e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 436e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 437e3689190SBen Widawsky 438e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 439e3689190SBen Widawsky 440e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 441e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 442e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 443e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 444e3689190SBen Widawsky 445e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 446e3689190SBen Widawsky 447e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 448e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 449e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 450e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 451e3689190SBen Widawsky parity_event[4] = NULL; 452e3689190SBen Widawsky 453e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 454e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 455e3689190SBen Widawsky 456e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 457e3689190SBen Widawsky row, bank, subbank); 458e3689190SBen Widawsky 459e3689190SBen Widawsky kfree(parity_event[3]); 460e3689190SBen Widawsky kfree(parity_event[2]); 461e3689190SBen Widawsky kfree(parity_event[1]); 462e3689190SBen Widawsky } 463e3689190SBen Widawsky 464d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 465e3689190SBen Widawsky { 466e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 467e3689190SBen Widawsky unsigned long flags; 468e3689190SBen Widawsky 469e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 470e3689190SBen Widawsky return; 471e3689190SBen Widawsky 472e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 473e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 474e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 475e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 476e3689190SBen Widawsky 477a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 478e3689190SBen Widawsky } 479e3689190SBen Widawsky 480e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 481e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 482e7b4c6b1SDaniel Vetter u32 gt_iir) 483e7b4c6b1SDaniel Vetter { 484e7b4c6b1SDaniel Vetter 485e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 486e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 487e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 488e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 489e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 490e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 491e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 492e7b4c6b1SDaniel Vetter 493e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 494e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 495e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 496e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 497e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 498e7b4c6b1SDaniel Vetter } 499e3689190SBen Widawsky 500e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 501e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 502e7b4c6b1SDaniel Vetter } 503e7b4c6b1SDaniel Vetter 504fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 505fc6826d1SChris Wilson u32 pm_iir) 506fc6826d1SChris Wilson { 507fc6826d1SChris Wilson unsigned long flags; 508fc6826d1SChris Wilson 509fc6826d1SChris Wilson /* 510fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 511fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 512fc6826d1SChris Wilson * displays a case where we've unsafely cleared 513c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 514fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 515fc6826d1SChris Wilson * 516c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 517fc6826d1SChris Wilson */ 518fc6826d1SChris Wilson 519c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 520c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 521c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 522fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 523c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 524fc6826d1SChris Wilson 525c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 526fc6826d1SChris Wilson } 527fc6826d1SChris Wilson 528*515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 529*515ac2bbSDaniel Vetter { 530*515ac2bbSDaniel Vetter DRM_DEBUG_DRIVER("GMBUS interrupt\n"); 531*515ac2bbSDaniel Vetter } 532*515ac2bbSDaniel Vetter 533ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 5347e231dbeSJesse Barnes { 5357e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5367e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5377e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5387e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5397e231dbeSJesse Barnes unsigned long irqflags; 5407e231dbeSJesse Barnes int pipe; 5417e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5427e231dbeSJesse Barnes 5437e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5447e231dbeSJesse Barnes 5457e231dbeSJesse Barnes while (true) { 5467e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5477e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5487e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5497e231dbeSJesse Barnes 5507e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5517e231dbeSJesse Barnes goto out; 5527e231dbeSJesse Barnes 5537e231dbeSJesse Barnes ret = IRQ_HANDLED; 5547e231dbeSJesse Barnes 555e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5567e231dbeSJesse Barnes 5577e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5587e231dbeSJesse Barnes for_each_pipe(pipe) { 5597e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5607e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5617e231dbeSJesse Barnes 5627e231dbeSJesse Barnes /* 5637e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5647e231dbeSJesse Barnes */ 5657e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5667e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5677e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5687e231dbeSJesse Barnes pipe_name(pipe)); 5697e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5707e231dbeSJesse Barnes } 5717e231dbeSJesse Barnes } 5727e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5737e231dbeSJesse Barnes 57431acc7f5SJesse Barnes for_each_pipe(pipe) { 57531acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 57631acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 57731acc7f5SJesse Barnes 57831acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 57931acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 58031acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 58131acc7f5SJesse Barnes } 58231acc7f5SJesse Barnes } 58331acc7f5SJesse Barnes 5847e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5857e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5867e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5877e231dbeSJesse Barnes 5887e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5897e231dbeSJesse Barnes hotplug_status); 5907e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 5917e231dbeSJesse Barnes queue_work(dev_priv->wq, 5927e231dbeSJesse Barnes &dev_priv->hotplug_work); 5937e231dbeSJesse Barnes 5947e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 5957e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 5967e231dbeSJesse Barnes } 5977e231dbeSJesse Barnes 598*515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 599*515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 600*515ac2bbSDaniel Vetter 601fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 602fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 6037e231dbeSJesse Barnes 6047e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 6057e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 6067e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 6077e231dbeSJesse Barnes } 6087e231dbeSJesse Barnes 6097e231dbeSJesse Barnes out: 6107e231dbeSJesse Barnes return ret; 6117e231dbeSJesse Barnes } 6127e231dbeSJesse Barnes 61323e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 614776ad806SJesse Barnes { 615776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6169db4a9c7SJesse Barnes int pipe; 617776ad806SJesse Barnes 61876e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK) 61976e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 62076e43830SDaniel Vetter 621776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 622776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 623776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 624776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 625776ad806SJesse Barnes 626776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 627*515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 628776ad806SJesse Barnes 629776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 630776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 631776ad806SJesse Barnes 632776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 633776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 634776ad806SJesse Barnes 635776ad806SJesse Barnes if (pch_iir & SDE_POISON) 636776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 637776ad806SJesse Barnes 6389db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6399db4a9c7SJesse Barnes for_each_pipe(pipe) 6409db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6419db4a9c7SJesse Barnes pipe_name(pipe), 6429db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 643776ad806SJesse Barnes 644776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 645776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 646776ad806SJesse Barnes 647776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 648776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 649776ad806SJesse Barnes 650776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 651776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 652776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 653776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 654776ad806SJesse Barnes } 655776ad806SJesse Barnes 65623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 65723e81d69SAdam Jackson { 65823e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 65923e81d69SAdam Jackson int pipe; 66023e81d69SAdam Jackson 66176e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK_CPT) 66276e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 66376e43830SDaniel Vetter 66423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 66523e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 66623e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 66723e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 66823e81d69SAdam Jackson 66923e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 67023e81d69SAdam Jackson DRM_DEBUG_DRIVER("AUX channel interrupt\n"); 67123e81d69SAdam Jackson 67223e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 673*515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 67423e81d69SAdam Jackson 67523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 67623e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 67723e81d69SAdam Jackson 67823e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 67923e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 68023e81d69SAdam Jackson 68123e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 68223e81d69SAdam Jackson for_each_pipe(pipe) 68323e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 68423e81d69SAdam Jackson pipe_name(pipe), 68523e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 68623e81d69SAdam Jackson } 68723e81d69SAdam Jackson 688ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 689b1f14ad0SJesse Barnes { 690b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 691b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6920e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 6930e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 6940e43406bSChris Wilson int i; 695b1f14ad0SJesse Barnes 696b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 697b1f14ad0SJesse Barnes 698b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 699b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 700b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7010e43406bSChris Wilson 7020e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 7030e43406bSChris Wilson if (gt_iir) { 7040e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 7050e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 7060e43406bSChris Wilson ret = IRQ_HANDLED; 7070e43406bSChris Wilson } 708b1f14ad0SJesse Barnes 709b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 7100e43406bSChris Wilson if (de_iir) { 711b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 712b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 713b1f14ad0SJesse Barnes 7140e43406bSChris Wilson for (i = 0; i < 3; i++) { 71574d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 71674d44445SDaniel Vetter drm_handle_vblank(dev, i); 7170e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 7180e43406bSChris Wilson intel_prepare_page_flip(dev, i); 7190e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 720b1f14ad0SJesse Barnes } 721b1f14ad0SJesse Barnes } 722b1f14ad0SJesse Barnes 723b1f14ad0SJesse Barnes /* check event from PCH */ 724b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7250e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7260e43406bSChris Wilson 72723e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7280e43406bSChris Wilson 7290e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7300e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 731b1f14ad0SJesse Barnes } 732b1f14ad0SJesse Barnes 7330e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7340e43406bSChris Wilson ret = IRQ_HANDLED; 7350e43406bSChris Wilson } 7360e43406bSChris Wilson 7370e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7380e43406bSChris Wilson if (pm_iir) { 739fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 740fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 741b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7420e43406bSChris Wilson ret = IRQ_HANDLED; 7430e43406bSChris Wilson } 744b1f14ad0SJesse Barnes 745b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 746b1f14ad0SJesse Barnes POSTING_READ(DEIER); 747b1f14ad0SJesse Barnes 748b1f14ad0SJesse Barnes return ret; 749b1f14ad0SJesse Barnes } 750b1f14ad0SJesse Barnes 751e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 752e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 753e7b4c6b1SDaniel Vetter u32 gt_iir) 754e7b4c6b1SDaniel Vetter { 755e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 756e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 757e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 758e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 759e7b4c6b1SDaniel Vetter } 760e7b4c6b1SDaniel Vetter 761ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 762036a4a7dSZhenyu Wang { 7634697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 764036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 765036a4a7dSZhenyu Wang int ret = IRQ_NONE; 766acd15b6cSDaniel Vetter u32 de_iir, gt_iir, de_ier, pm_iir; 767881f47b6SXiang, Haihao 7684697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7694697995bSJesse Barnes 7702d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7712d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7722d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7733143a2bfSChris Wilson POSTING_READ(DEIER); 7742d109a84SZou, Nanhai 775036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 776036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 7773b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 778036a4a7dSZhenyu Wang 779acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 780c7c85101SZou Nan hai goto done; 781036a4a7dSZhenyu Wang 782036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 783036a4a7dSZhenyu Wang 784e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 785e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 786e7b4c6b1SDaniel Vetter else 787e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 788036a4a7dSZhenyu Wang 78901c66889SZhao Yakui if (de_iir & DE_GSE) 7903b617967SChris Wilson intel_opregion_gse_intr(dev); 79101c66889SZhao Yakui 79274d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 79374d44445SDaniel Vetter drm_handle_vblank(dev, 0); 79474d44445SDaniel Vetter 79574d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 79674d44445SDaniel Vetter drm_handle_vblank(dev, 1); 79774d44445SDaniel Vetter 798f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 799013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 8002bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 801013d5aa2SJesse Barnes } 802013d5aa2SJesse Barnes 803f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 804f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 8052bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 806013d5aa2SJesse Barnes } 807c062df61SLi Peng 808c650156aSZhenyu Wang /* check event from PCH */ 809776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 810acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 811acd15b6cSDaniel Vetter 81223e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 81323e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 81423e81d69SAdam Jackson else 81523e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 816acd15b6cSDaniel Vetter 817acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 818acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 819776ad806SJesse Barnes } 820c650156aSZhenyu Wang 82173edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 82273edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 823f97108d1SJesse Barnes 824fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 825fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8263b8d8d91SJesse Barnes 827c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 828c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8294912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 830036a4a7dSZhenyu Wang 831c7c85101SZou Nan hai done: 8322d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8333143a2bfSChris Wilson POSTING_READ(DEIER); 8342d109a84SZou, Nanhai 835036a4a7dSZhenyu Wang return ret; 836036a4a7dSZhenyu Wang } 837036a4a7dSZhenyu Wang 8388a905236SJesse Barnes /** 8398a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8408a905236SJesse Barnes * @work: work struct 8418a905236SJesse Barnes * 8428a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8438a905236SJesse Barnes * was detected. 8448a905236SJesse Barnes */ 8458a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8468a905236SJesse Barnes { 8478a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 8488a905236SJesse Barnes error_work); 8498a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 850f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 851f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 852f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 8538a905236SJesse Barnes 854f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8558a905236SJesse Barnes 856ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 85744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 858f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 859d4b8bb2aSDaniel Vetter if (!i915_reset(dev)) { 860ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 861f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 862f316a42cSBen Gamari } 86330dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 864f316a42cSBen Gamari } 8658a905236SJesse Barnes } 8668a905236SJesse Barnes 86785f9e50dSDaniel Vetter /* NB: please notice the memset */ 86885f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 86985f9e50dSDaniel Vetter uint32_t *instdone) 87085f9e50dSDaniel Vetter { 87185f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 87285f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 87385f9e50dSDaniel Vetter 87485f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 87585f9e50dSDaniel Vetter case 2: 87685f9e50dSDaniel Vetter case 3: 87785f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 87885f9e50dSDaniel Vetter break; 87985f9e50dSDaniel Vetter case 4: 88085f9e50dSDaniel Vetter case 5: 88185f9e50dSDaniel Vetter case 6: 88285f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 88385f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 88485f9e50dSDaniel Vetter break; 88585f9e50dSDaniel Vetter default: 88685f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 88785f9e50dSDaniel Vetter case 7: 88885f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 88985f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 89085f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 89185f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 89285f9e50dSDaniel Vetter break; 89385f9e50dSDaniel Vetter } 89485f9e50dSDaniel Vetter } 89585f9e50dSDaniel Vetter 8963bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 8979df30794SChris Wilson static struct drm_i915_error_object * 898bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 89905394f39SChris Wilson struct drm_i915_gem_object *src) 9009df30794SChris Wilson { 9019df30794SChris Wilson struct drm_i915_error_object *dst; 9029da3da66SChris Wilson int i, count; 903e56660ddSChris Wilson u32 reloc_offset; 9049df30794SChris Wilson 90505394f39SChris Wilson if (src == NULL || src->pages == NULL) 9069df30794SChris Wilson return NULL; 9079df30794SChris Wilson 9089da3da66SChris Wilson count = src->base.size / PAGE_SIZE; 9099df30794SChris Wilson 9109da3da66SChris Wilson dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); 9119df30794SChris Wilson if (dst == NULL) 9129df30794SChris Wilson return NULL; 9139df30794SChris Wilson 91405394f39SChris Wilson reloc_offset = src->gtt_offset; 9159da3da66SChris Wilson for (i = 0; i < count; i++) { 916788885aeSAndrew Morton unsigned long flags; 917e56660ddSChris Wilson void *d; 918788885aeSAndrew Morton 919e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 9209df30794SChris Wilson if (d == NULL) 9219df30794SChris Wilson goto unwind; 922e56660ddSChris Wilson 923788885aeSAndrew Morton local_irq_save(flags); 92474898d7eSDaniel Vetter if (reloc_offset < dev_priv->mm.gtt_mappable_end && 92574898d7eSDaniel Vetter src->has_global_gtt_mapping) { 926172975aaSChris Wilson void __iomem *s; 927172975aaSChris Wilson 928172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 929172975aaSChris Wilson * It's part of the error state, and this hopefully 930172975aaSChris Wilson * captures what the GPU read. 931172975aaSChris Wilson */ 932172975aaSChris Wilson 933e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 9343e4d3af5SPeter Zijlstra reloc_offset); 935e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 9363e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 937960e3564SChris Wilson } else if (src->stolen) { 938960e3564SChris Wilson unsigned long offset; 939960e3564SChris Wilson 940960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 941960e3564SChris Wilson offset += src->stolen->start; 942960e3564SChris Wilson offset += i << PAGE_SHIFT; 943960e3564SChris Wilson 9441a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 945172975aaSChris Wilson } else { 9469da3da66SChris Wilson struct page *page; 947172975aaSChris Wilson void *s; 948172975aaSChris Wilson 9499da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 950172975aaSChris Wilson 9519da3da66SChris Wilson drm_clflush_pages(&page, 1); 9529da3da66SChris Wilson 9539da3da66SChris Wilson s = kmap_atomic(page); 954172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 955172975aaSChris Wilson kunmap_atomic(s); 956172975aaSChris Wilson 9579da3da66SChris Wilson drm_clflush_pages(&page, 1); 958172975aaSChris Wilson } 959788885aeSAndrew Morton local_irq_restore(flags); 960e56660ddSChris Wilson 9619da3da66SChris Wilson dst->pages[i] = d; 962e56660ddSChris Wilson 963e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 9649df30794SChris Wilson } 9659da3da66SChris Wilson dst->page_count = count; 96605394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 9679df30794SChris Wilson 9689df30794SChris Wilson return dst; 9699df30794SChris Wilson 9709df30794SChris Wilson unwind: 9719da3da66SChris Wilson while (i--) 9729da3da66SChris Wilson kfree(dst->pages[i]); 9739df30794SChris Wilson kfree(dst); 9749df30794SChris Wilson return NULL; 9759df30794SChris Wilson } 9769df30794SChris Wilson 9779df30794SChris Wilson static void 9789df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 9799df30794SChris Wilson { 9809df30794SChris Wilson int page; 9819df30794SChris Wilson 9829df30794SChris Wilson if (obj == NULL) 9839df30794SChris Wilson return; 9849df30794SChris Wilson 9859df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 9869df30794SChris Wilson kfree(obj->pages[page]); 9879df30794SChris Wilson 9889df30794SChris Wilson kfree(obj); 9899df30794SChris Wilson } 9909df30794SChris Wilson 991742cbee8SDaniel Vetter void 992742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 9939df30794SChris Wilson { 994742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 995742cbee8SDaniel Vetter typeof(*error), ref); 996e2f973d5SChris Wilson int i; 997e2f973d5SChris Wilson 99852d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 99952d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 100052d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 100152d39a21SChris Wilson kfree(error->ring[i].requests); 100252d39a21SChris Wilson } 1003e2f973d5SChris Wilson 10049df30794SChris Wilson kfree(error->active_bo); 10056ef3d427SChris Wilson kfree(error->overlay); 10069df30794SChris Wilson kfree(error); 10079df30794SChris Wilson } 10081b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 10091b50247aSChris Wilson struct drm_i915_gem_object *obj) 1010c724e8a9SChris Wilson { 1011c724e8a9SChris Wilson err->size = obj->base.size; 1012c724e8a9SChris Wilson err->name = obj->base.name; 10130201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 10140201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1015c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1016c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1017c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1018c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1019c724e8a9SChris Wilson err->pinned = 0; 1020c724e8a9SChris Wilson if (obj->pin_count > 0) 1021c724e8a9SChris Wilson err->pinned = 1; 1022c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1023c724e8a9SChris Wilson err->pinned = -1; 1024c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1025c724e8a9SChris Wilson err->dirty = obj->dirty; 1026c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 102796154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 102893dfb40cSChris Wilson err->cache_level = obj->cache_level; 10291b50247aSChris Wilson } 1030c724e8a9SChris Wilson 10311b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 10321b50247aSChris Wilson int count, struct list_head *head) 10331b50247aSChris Wilson { 10341b50247aSChris Wilson struct drm_i915_gem_object *obj; 10351b50247aSChris Wilson int i = 0; 10361b50247aSChris Wilson 10371b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 10381b50247aSChris Wilson capture_bo(err++, obj); 1039c724e8a9SChris Wilson if (++i == count) 1040c724e8a9SChris Wilson break; 10411b50247aSChris Wilson } 1042c724e8a9SChris Wilson 10431b50247aSChris Wilson return i; 10441b50247aSChris Wilson } 10451b50247aSChris Wilson 10461b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 10471b50247aSChris Wilson int count, struct list_head *head) 10481b50247aSChris Wilson { 10491b50247aSChris Wilson struct drm_i915_gem_object *obj; 10501b50247aSChris Wilson int i = 0; 10511b50247aSChris Wilson 10521b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 10531b50247aSChris Wilson if (obj->pin_count == 0) 10541b50247aSChris Wilson continue; 10551b50247aSChris Wilson 10561b50247aSChris Wilson capture_bo(err++, obj); 10571b50247aSChris Wilson if (++i == count) 10581b50247aSChris Wilson break; 1059c724e8a9SChris Wilson } 1060c724e8a9SChris Wilson 1061c724e8a9SChris Wilson return i; 1062c724e8a9SChris Wilson } 1063c724e8a9SChris Wilson 1064748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1065748ebc60SChris Wilson struct drm_i915_error_state *error) 1066748ebc60SChris Wilson { 1067748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1068748ebc60SChris Wilson int i; 1069748ebc60SChris Wilson 1070748ebc60SChris Wilson /* Fences */ 1071748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1072775d17b6SDaniel Vetter case 7: 1073748ebc60SChris Wilson case 6: 1074748ebc60SChris Wilson for (i = 0; i < 16; i++) 1075748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1076748ebc60SChris Wilson break; 1077748ebc60SChris Wilson case 5: 1078748ebc60SChris Wilson case 4: 1079748ebc60SChris Wilson for (i = 0; i < 16; i++) 1080748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1081748ebc60SChris Wilson break; 1082748ebc60SChris Wilson case 3: 1083748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1084748ebc60SChris Wilson for (i = 0; i < 8; i++) 1085748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1086748ebc60SChris Wilson case 2: 1087748ebc60SChris Wilson for (i = 0; i < 8; i++) 1088748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1089748ebc60SChris Wilson break; 1090748ebc60SChris Wilson 1091748ebc60SChris Wilson } 1092748ebc60SChris Wilson } 1093748ebc60SChris Wilson 1094bcfb2e28SChris Wilson static struct drm_i915_error_object * 1095bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1096bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1097bcfb2e28SChris Wilson { 1098bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1099bcfb2e28SChris Wilson u32 seqno; 1100bcfb2e28SChris Wilson 1101bcfb2e28SChris Wilson if (!ring->get_seqno) 1102bcfb2e28SChris Wilson return NULL; 1103bcfb2e28SChris Wilson 1104b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1105bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1106bcfb2e28SChris Wilson if (obj->ring != ring) 1107bcfb2e28SChris Wilson continue; 1108bcfb2e28SChris Wilson 11090201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1110bcfb2e28SChris Wilson continue; 1111bcfb2e28SChris Wilson 1112bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1113bcfb2e28SChris Wilson continue; 1114bcfb2e28SChris Wilson 1115bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1116bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1117bcfb2e28SChris Wilson */ 1118bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1119bcfb2e28SChris Wilson } 1120bcfb2e28SChris Wilson 1121bcfb2e28SChris Wilson return NULL; 1122bcfb2e28SChris Wilson } 1123bcfb2e28SChris Wilson 1124d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1125d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1126d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1127d27b1e0eSDaniel Vetter { 1128d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1129d27b1e0eSDaniel Vetter 113033f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 113112f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 113233f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 11337e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 11347e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 11357e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 11367e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1137df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1138df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 113933f3f518SDaniel Vetter } 1140c1cd90edSDaniel Vetter 1141d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 11429d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1143d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1144d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1145d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1146c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1147050ee91fSBen Widawsky if (ring->id == RCS) 1148d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1149d27b1e0eSDaniel Vetter } else { 11509d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1151d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1152d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1153d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1154d27b1e0eSDaniel Vetter } 1155d27b1e0eSDaniel Vetter 11569574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1157c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1158b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1159d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1160c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1161c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 11627e3b8737SDaniel Vetter 11637e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 11647e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1165d27b1e0eSDaniel Vetter } 1166d27b1e0eSDaniel Vetter 116752d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 116852d39a21SChris Wilson struct drm_i915_error_state *error) 116952d39a21SChris Wilson { 117052d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1171b4519513SChris Wilson struct intel_ring_buffer *ring; 117252d39a21SChris Wilson struct drm_i915_gem_request *request; 117352d39a21SChris Wilson int i, count; 117452d39a21SChris Wilson 1175b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 117652d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 117752d39a21SChris Wilson 117852d39a21SChris Wilson error->ring[i].batchbuffer = 117952d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 118052d39a21SChris Wilson 118152d39a21SChris Wilson error->ring[i].ringbuffer = 118252d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 118352d39a21SChris Wilson 118452d39a21SChris Wilson count = 0; 118552d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 118652d39a21SChris Wilson count++; 118752d39a21SChris Wilson 118852d39a21SChris Wilson error->ring[i].num_requests = count; 118952d39a21SChris Wilson error->ring[i].requests = 119052d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 119152d39a21SChris Wilson GFP_ATOMIC); 119252d39a21SChris Wilson if (error->ring[i].requests == NULL) { 119352d39a21SChris Wilson error->ring[i].num_requests = 0; 119452d39a21SChris Wilson continue; 119552d39a21SChris Wilson } 119652d39a21SChris Wilson 119752d39a21SChris Wilson count = 0; 119852d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 119952d39a21SChris Wilson struct drm_i915_error_request *erq; 120052d39a21SChris Wilson 120152d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 120252d39a21SChris Wilson erq->seqno = request->seqno; 120352d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1204ee4f42b1SChris Wilson erq->tail = request->tail; 120552d39a21SChris Wilson } 120652d39a21SChris Wilson } 120752d39a21SChris Wilson } 120852d39a21SChris Wilson 12098a905236SJesse Barnes /** 12108a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 12118a905236SJesse Barnes * @dev: drm device 12128a905236SJesse Barnes * 12138a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 12148a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 12158a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 12168a905236SJesse Barnes * to pick up. 12178a905236SJesse Barnes */ 121863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 121963eeaf38SJesse Barnes { 122063eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 122105394f39SChris Wilson struct drm_i915_gem_object *obj; 122263eeaf38SJesse Barnes struct drm_i915_error_state *error; 122363eeaf38SJesse Barnes unsigned long flags; 12249db4a9c7SJesse Barnes int i, pipe; 122563eeaf38SJesse Barnes 122663eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 12279df30794SChris Wilson error = dev_priv->first_error; 12289df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 12299df30794SChris Wilson if (error) 12309df30794SChris Wilson return; 123163eeaf38SJesse Barnes 12329db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 123333f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 123463eeaf38SJesse Barnes if (!error) { 12359df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 12369df30794SChris Wilson return; 123763eeaf38SJesse Barnes } 123863eeaf38SJesse Barnes 1239b6f7833bSChris Wilson DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", 1240b6f7833bSChris Wilson dev->primary->index); 12412fa772f3SChris Wilson 1242742cbee8SDaniel Vetter kref_init(&error->ref); 124363eeaf38SJesse Barnes error->eir = I915_READ(EIR); 124463eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1245b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1246be998e2eSBen Widawsky 1247be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1248be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1249be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1250be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1251be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1252be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1253be998e2eSBen Widawsky else 1254be998e2eSBen Widawsky error->ier = I915_READ(IER); 1255be998e2eSBen Widawsky 12569db4a9c7SJesse Barnes for_each_pipe(pipe) 12579db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1258d27b1e0eSDaniel Vetter 125933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1260f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 126133f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 126233f3f518SDaniel Vetter } 1263add354ddSChris Wilson 126471e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 126571e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 126671e172e8SBen Widawsky 1267050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1268050ee91fSBen Widawsky 1269748ebc60SChris Wilson i915_gem_record_fences(dev, error); 127052d39a21SChris Wilson i915_gem_record_rings(dev, error); 12719df30794SChris Wilson 1272c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 12739df30794SChris Wilson error->active_bo = NULL; 1274c724e8a9SChris Wilson error->pinned_bo = NULL; 12759df30794SChris Wilson 1276bcfb2e28SChris Wilson i = 0; 1277bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1278bcfb2e28SChris Wilson i++; 1279bcfb2e28SChris Wilson error->active_bo_count = i; 12806c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 12811b50247aSChris Wilson if (obj->pin_count) 1282bcfb2e28SChris Wilson i++; 1283bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1284c724e8a9SChris Wilson 12858e934dbfSChris Wilson error->active_bo = NULL; 12868e934dbfSChris Wilson error->pinned_bo = NULL; 1287bcfb2e28SChris Wilson if (i) { 1288bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 12899df30794SChris Wilson GFP_ATOMIC); 1290c724e8a9SChris Wilson if (error->active_bo) 1291c724e8a9SChris Wilson error->pinned_bo = 1292c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 12939df30794SChris Wilson } 1294c724e8a9SChris Wilson 1295c724e8a9SChris Wilson if (error->active_bo) 1296c724e8a9SChris Wilson error->active_bo_count = 12971b50247aSChris Wilson capture_active_bo(error->active_bo, 1298c724e8a9SChris Wilson error->active_bo_count, 1299c724e8a9SChris Wilson &dev_priv->mm.active_list); 1300c724e8a9SChris Wilson 1301c724e8a9SChris Wilson if (error->pinned_bo) 1302c724e8a9SChris Wilson error->pinned_bo_count = 13031b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1304c724e8a9SChris Wilson error->pinned_bo_count, 13056c085a72SChris Wilson &dev_priv->mm.bound_list); 130663eeaf38SJesse Barnes 13078a905236SJesse Barnes do_gettimeofday(&error->time); 13088a905236SJesse Barnes 13096ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1310c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 13116ef3d427SChris Wilson 13129df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 13139df30794SChris Wilson if (dev_priv->first_error == NULL) { 131463eeaf38SJesse Barnes dev_priv->first_error = error; 13159df30794SChris Wilson error = NULL; 13169df30794SChris Wilson } 131763eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 13189df30794SChris Wilson 13199df30794SChris Wilson if (error) 1320742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 13219df30794SChris Wilson } 13229df30794SChris Wilson 13239df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 13249df30794SChris Wilson { 13259df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 13269df30794SChris Wilson struct drm_i915_error_state *error; 13276dc0e816SBen Widawsky unsigned long flags; 13289df30794SChris Wilson 13296dc0e816SBen Widawsky spin_lock_irqsave(&dev_priv->error_lock, flags); 13309df30794SChris Wilson error = dev_priv->first_error; 13319df30794SChris Wilson dev_priv->first_error = NULL; 13326dc0e816SBen Widawsky spin_unlock_irqrestore(&dev_priv->error_lock, flags); 13339df30794SChris Wilson 13349df30794SChris Wilson if (error) 1335742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 133663eeaf38SJesse Barnes } 13373bd3c932SChris Wilson #else 13383bd3c932SChris Wilson #define i915_capture_error_state(x) 13393bd3c932SChris Wilson #endif 134063eeaf38SJesse Barnes 134135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1342c0e09200SDave Airlie { 13438a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1344bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 134563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1346050ee91fSBen Widawsky int pipe, i; 134763eeaf38SJesse Barnes 134835aed2e6SChris Wilson if (!eir) 134935aed2e6SChris Wilson return; 135063eeaf38SJesse Barnes 1351a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 13528a905236SJesse Barnes 1353bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1354bd9854f9SBen Widawsky 13558a905236SJesse Barnes if (IS_G4X(dev)) { 13568a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 13578a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 13588a905236SJesse Barnes 1359a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1360a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1361050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1362050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1363a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1364a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 13658a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 13663143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 13678a905236SJesse Barnes } 13688a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 13698a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1370a70491ccSJoe Perches pr_err("page table error\n"); 1371a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 13728a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13733143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 13748a905236SJesse Barnes } 13758a905236SJesse Barnes } 13768a905236SJesse Barnes 1377a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 137863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 137963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1380a70491ccSJoe Perches pr_err("page table error\n"); 1381a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 138263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 13833143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 138463eeaf38SJesse Barnes } 13858a905236SJesse Barnes } 13868a905236SJesse Barnes 138763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1388a70491ccSJoe Perches pr_err("memory refresh error:\n"); 13899db4a9c7SJesse Barnes for_each_pipe(pipe) 1390a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 13919db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 139263eeaf38SJesse Barnes /* pipestat has already been acked */ 139363eeaf38SJesse Barnes } 139463eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1395a70491ccSJoe Perches pr_err("instruction error\n"); 1396a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1397050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1398050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1399a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 140063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 140163eeaf38SJesse Barnes 1402a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1403a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1404a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 140563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 14063143a2bfSChris Wilson POSTING_READ(IPEIR); 140763eeaf38SJesse Barnes } else { 140863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 140963eeaf38SJesse Barnes 1410a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1411a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1412a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1413a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 141463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 14153143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 141663eeaf38SJesse Barnes } 141763eeaf38SJesse Barnes } 141863eeaf38SJesse Barnes 141963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 14203143a2bfSChris Wilson POSTING_READ(EIR); 142163eeaf38SJesse Barnes eir = I915_READ(EIR); 142263eeaf38SJesse Barnes if (eir) { 142363eeaf38SJesse Barnes /* 142463eeaf38SJesse Barnes * some errors might have become stuck, 142563eeaf38SJesse Barnes * mask them. 142663eeaf38SJesse Barnes */ 142763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 142863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 142963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 143063eeaf38SJesse Barnes } 143135aed2e6SChris Wilson } 143235aed2e6SChris Wilson 143335aed2e6SChris Wilson /** 143435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 143535aed2e6SChris Wilson * @dev: drm device 143635aed2e6SChris Wilson * 143735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 143835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 143935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 144035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 144135aed2e6SChris Wilson * of a ring dump etc.). 144235aed2e6SChris Wilson */ 1443527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 144435aed2e6SChris Wilson { 144535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1446b4519513SChris Wilson struct intel_ring_buffer *ring; 1447b4519513SChris Wilson int i; 144835aed2e6SChris Wilson 144935aed2e6SChris Wilson i915_capture_error_state(dev); 145035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 14518a905236SJesse Barnes 1452ba1234d1SBen Gamari if (wedged) { 145330dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1454ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1455ba1234d1SBen Gamari 145611ed50ecSBen Gamari /* 145711ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 145811ed50ecSBen Gamari */ 1459b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1460b4519513SChris Wilson wake_up_all(&ring->irq_queue); 146111ed50ecSBen Gamari } 146211ed50ecSBen Gamari 14639c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 14648a905236SJesse Barnes } 14658a905236SJesse Barnes 14664e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 14674e5359cdSSimon Farnsworth { 14684e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 14694e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 14704e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 147105394f39SChris Wilson struct drm_i915_gem_object *obj; 14724e5359cdSSimon Farnsworth struct intel_unpin_work *work; 14734e5359cdSSimon Farnsworth unsigned long flags; 14744e5359cdSSimon Farnsworth bool stall_detected; 14754e5359cdSSimon Farnsworth 14764e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 14774e5359cdSSimon Farnsworth if (intel_crtc == NULL) 14784e5359cdSSimon Farnsworth return; 14794e5359cdSSimon Farnsworth 14804e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 14814e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 14824e5359cdSSimon Farnsworth 14834e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 14844e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 14854e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 14864e5359cdSSimon Farnsworth return; 14874e5359cdSSimon Farnsworth } 14884e5359cdSSimon Farnsworth 14894e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 149005394f39SChris Wilson obj = work->pending_flip_obj; 1491a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 14929db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1493446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1494446f2545SArmin Reese obj->gtt_offset; 14954e5359cdSSimon Farnsworth } else { 14969db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 149705394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 149801f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 14994e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 15004e5359cdSSimon Farnsworth } 15014e5359cdSSimon Farnsworth 15024e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 15034e5359cdSSimon Farnsworth 15044e5359cdSSimon Farnsworth if (stall_detected) { 15054e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 15064e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 15074e5359cdSSimon Farnsworth } 15084e5359cdSSimon Farnsworth } 15094e5359cdSSimon Farnsworth 151042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 151142f52ef8SKeith Packard * we use as a pipe index 151242f52ef8SKeith Packard */ 1513f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 15140a3e67a4SJesse Barnes { 15150a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1516e9d21d7fSKeith Packard unsigned long irqflags; 151771e0ffa5SJesse Barnes 15185eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 151971e0ffa5SJesse Barnes return -EINVAL; 15200a3e67a4SJesse Barnes 15211ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1522f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 15237c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15247c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15250a3e67a4SJesse Barnes else 15267c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15277c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 15288692d00eSChris Wilson 15298692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 15308692d00eSChris Wilson if (dev_priv->info->gen == 3) 15316b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 15321ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15338692d00eSChris Wilson 15340a3e67a4SJesse Barnes return 0; 15350a3e67a4SJesse Barnes } 15360a3e67a4SJesse Barnes 1537f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1538f796cf8fSJesse Barnes { 1539f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1540f796cf8fSJesse Barnes unsigned long irqflags; 1541f796cf8fSJesse Barnes 1542f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1543f796cf8fSJesse Barnes return -EINVAL; 1544f796cf8fSJesse Barnes 1545f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1546f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1547f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1548f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1549f796cf8fSJesse Barnes 1550f796cf8fSJesse Barnes return 0; 1551f796cf8fSJesse Barnes } 1552f796cf8fSJesse Barnes 1553f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1554b1f14ad0SJesse Barnes { 1555b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1556b1f14ad0SJesse Barnes unsigned long irqflags; 1557b1f14ad0SJesse Barnes 1558b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1559b1f14ad0SJesse Barnes return -EINVAL; 1560b1f14ad0SJesse Barnes 1561b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1562b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1563b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1564b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1565b1f14ad0SJesse Barnes 1566b1f14ad0SJesse Barnes return 0; 1567b1f14ad0SJesse Barnes } 1568b1f14ad0SJesse Barnes 15697e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 15707e231dbeSJesse Barnes { 15717e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15727e231dbeSJesse Barnes unsigned long irqflags; 157331acc7f5SJesse Barnes u32 imr; 15747e231dbeSJesse Barnes 15757e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 15767e231dbeSJesse Barnes return -EINVAL; 15777e231dbeSJesse Barnes 15787e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 15797e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 158031acc7f5SJesse Barnes if (pipe == 0) 15817e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 158231acc7f5SJesse Barnes else 15837e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 15847e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 158531acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 158631acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 15877e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 15887e231dbeSJesse Barnes 15897e231dbeSJesse Barnes return 0; 15907e231dbeSJesse Barnes } 15917e231dbeSJesse Barnes 159242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 159342f52ef8SKeith Packard * we use as a pipe index 159442f52ef8SKeith Packard */ 1595f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 15960a3e67a4SJesse Barnes { 15970a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1598e9d21d7fSKeith Packard unsigned long irqflags; 15990a3e67a4SJesse Barnes 16001ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 16018692d00eSChris Wilson if (dev_priv->info->gen == 3) 16026b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 16038692d00eSChris Wilson 16047c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 16057c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 16067c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16071ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16080a3e67a4SJesse Barnes } 16090a3e67a4SJesse Barnes 1610f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1611f796cf8fSJesse Barnes { 1612f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1613f796cf8fSJesse Barnes unsigned long irqflags; 1614f796cf8fSJesse Barnes 1615f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1616f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1617f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1618f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1619f796cf8fSJesse Barnes } 1620f796cf8fSJesse Barnes 1621f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1622b1f14ad0SJesse Barnes { 1623b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1624b1f14ad0SJesse Barnes unsigned long irqflags; 1625b1f14ad0SJesse Barnes 1626b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1627b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1628b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1629b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1630b1f14ad0SJesse Barnes } 1631b1f14ad0SJesse Barnes 16327e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 16337e231dbeSJesse Barnes { 16347e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16357e231dbeSJesse Barnes unsigned long irqflags; 163631acc7f5SJesse Barnes u32 imr; 16377e231dbeSJesse Barnes 16387e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 163931acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 164031acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 16417e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 164231acc7f5SJesse Barnes if (pipe == 0) 16437e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 164431acc7f5SJesse Barnes else 16457e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 16467e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 16477e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16487e231dbeSJesse Barnes } 16497e231dbeSJesse Barnes 1650893eead0SChris Wilson static u32 1651893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1652852835f3SZou Nan hai { 1653893eead0SChris Wilson return list_entry(ring->request_list.prev, 1654893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1655893eead0SChris Wilson } 1656893eead0SChris Wilson 1657893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1658893eead0SChris Wilson { 1659893eead0SChris Wilson if (list_empty(&ring->request_list) || 1660b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1661b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1662893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 16639574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 16649574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 16659574b3feSBen Widawsky ring->name); 1666893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1667893eead0SChris Wilson *err = true; 1668893eead0SChris Wilson } 1669893eead0SChris Wilson return true; 1670893eead0SChris Wilson } 1671893eead0SChris Wilson return false; 1672f65d9421SBen Gamari } 1673f65d9421SBen Gamari 16741ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 16751ec14ad3SChris Wilson { 16761ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 16771ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 16781ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 16791ec14ad3SChris Wilson if (tmp & RING_WAIT) { 16801ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 16811ec14ad3SChris Wilson ring->name); 16821ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 16831ec14ad3SChris Wilson return true; 16841ec14ad3SChris Wilson } 16851ec14ad3SChris Wilson return false; 16861ec14ad3SChris Wilson } 16871ec14ad3SChris Wilson 1688d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1689d1e61e7fSChris Wilson { 1690d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1691d1e61e7fSChris Wilson 1692d1e61e7fSChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1693b4519513SChris Wilson bool hung = true; 1694b4519513SChris Wilson 1695d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1696d1e61e7fSChris Wilson i915_handle_error(dev, true); 1697d1e61e7fSChris Wilson 1698d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1699b4519513SChris Wilson struct intel_ring_buffer *ring; 1700b4519513SChris Wilson int i; 1701b4519513SChris Wilson 1702d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1703d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1704d1e61e7fSChris Wilson * and break the hang. This should work on 1705d1e61e7fSChris Wilson * all but the second generation chipsets. 1706d1e61e7fSChris Wilson */ 1707b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1708b4519513SChris Wilson hung &= !kick_ring(ring); 1709d1e61e7fSChris Wilson } 1710d1e61e7fSChris Wilson 1711b4519513SChris Wilson return hung; 1712d1e61e7fSChris Wilson } 1713d1e61e7fSChris Wilson 1714d1e61e7fSChris Wilson return false; 1715d1e61e7fSChris Wilson } 1716d1e61e7fSChris Wilson 1717f65d9421SBen Gamari /** 1718f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1719f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1720f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1721f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1722f65d9421SBen Gamari */ 1723f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1724f65d9421SBen Gamari { 1725f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1726f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1727bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1728b4519513SChris Wilson struct intel_ring_buffer *ring; 1729b4519513SChris Wilson bool err = false, idle; 1730b4519513SChris Wilson int i; 1731893eead0SChris Wilson 17323e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 17333e0dc6b0SBen Widawsky return; 17343e0dc6b0SBen Widawsky 1735b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1736b4519513SChris Wilson idle = true; 1737b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1738b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1739b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1740b4519513SChris Wilson } 1741b4519513SChris Wilson 1742893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1743b4519513SChris Wilson if (idle) { 1744d1e61e7fSChris Wilson if (err) { 1745d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1746d1e61e7fSChris Wilson return; 1747d1e61e7fSChris Wilson 1748893eead0SChris Wilson goto repeat; 1749d1e61e7fSChris Wilson } 1750d1e61e7fSChris Wilson 1751d1e61e7fSChris Wilson dev_priv->hangcheck_count = 0; 1752893eead0SChris Wilson return; 1753893eead0SChris Wilson } 1754f65d9421SBen Gamari 1755bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1756b4519513SChris Wilson if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && 1757050ee91fSBen Widawsky memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) { 1758d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1759f65d9421SBen Gamari return; 1760cbb465e7SChris Wilson } else { 1761cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1762cbb465e7SChris Wilson 1763b4519513SChris Wilson memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); 1764050ee91fSBen Widawsky memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone)); 1765cbb465e7SChris Wilson } 1766f65d9421SBen Gamari 1767893eead0SChris Wilson repeat: 1768f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1769b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1770cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 1771f65d9421SBen Gamari } 1772f65d9421SBen Gamari 1773c0e09200SDave Airlie /* drm_dma.h hooks 1774c0e09200SDave Airlie */ 1775f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1776036a4a7dSZhenyu Wang { 1777036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1778036a4a7dSZhenyu Wang 17794697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 17804697995bSJesse Barnes 1781036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1782bdfcdb63SDaniel Vetter 1783036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1784036a4a7dSZhenyu Wang 1785036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1786036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 17873143a2bfSChris Wilson POSTING_READ(DEIER); 1788036a4a7dSZhenyu Wang 1789036a4a7dSZhenyu Wang /* and GT */ 1790036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1791036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 17923143a2bfSChris Wilson POSTING_READ(GTIER); 1793c650156aSZhenyu Wang 1794c650156aSZhenyu Wang /* south display irq */ 1795c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1796c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 17973143a2bfSChris Wilson POSTING_READ(SDEIER); 1798036a4a7dSZhenyu Wang } 1799036a4a7dSZhenyu Wang 18007e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 18017e231dbeSJesse Barnes { 18027e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18037e231dbeSJesse Barnes int pipe; 18047e231dbeSJesse Barnes 18057e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 18067e231dbeSJesse Barnes 18077e231dbeSJesse Barnes /* VLV magic */ 18087e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 18097e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 18107e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 18117e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 18127e231dbeSJesse Barnes 18137e231dbeSJesse Barnes /* and GT */ 18147e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18157e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18167e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 18177e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 18187e231dbeSJesse Barnes POSTING_READ(GTIER); 18197e231dbeSJesse Barnes 18207e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 18217e231dbeSJesse Barnes 18227e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 18237e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 18247e231dbeSJesse Barnes for_each_pipe(pipe) 18257e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 18267e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 18277e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 18287e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 18297e231dbeSJesse Barnes POSTING_READ(VLV_IER); 18307e231dbeSJesse Barnes } 18317e231dbeSJesse Barnes 18327fe0b973SKeith Packard /* 18337fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 18347fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 18357fe0b973SKeith Packard * 18367fe0b973SKeith Packard * This register is the same on all known PCH chips. 18377fe0b973SKeith Packard */ 18387fe0b973SKeith Packard 18397fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 18407fe0b973SKeith Packard { 18417fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18427fe0b973SKeith Packard u32 hotplug; 18437fe0b973SKeith Packard 18447fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 18457fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 18467fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 18477fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 18487fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 18497fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 18507fe0b973SKeith Packard } 18517fe0b973SKeith Packard 1852f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1853036a4a7dSZhenyu Wang { 1854036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1855036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1856013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1857013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 18581ec14ad3SChris Wilson u32 render_irqs; 18592d7b8366SYuanhan Liu u32 hotplug_mask; 1860036a4a7dSZhenyu Wang 18611ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1862036a4a7dSZhenyu Wang 1863036a4a7dSZhenyu Wang /* should always can generate irq */ 1864036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 18651ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 18661ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 18673143a2bfSChris Wilson POSTING_READ(DEIER); 1868036a4a7dSZhenyu Wang 18691ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1870036a4a7dSZhenyu Wang 1871036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 18721ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1873881f47b6SXiang, Haihao 18741ec14ad3SChris Wilson if (IS_GEN6(dev)) 18751ec14ad3SChris Wilson render_irqs = 18761ec14ad3SChris Wilson GT_USER_INTERRUPT | 1877e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1878e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 18791ec14ad3SChris Wilson else 18801ec14ad3SChris Wilson render_irqs = 188188f23b8fSChris Wilson GT_USER_INTERRUPT | 1882c6df541cSChris Wilson GT_PIPE_NOTIFY | 18831ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 18841ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 18853143a2bfSChris Wilson POSTING_READ(GTIER); 1886036a4a7dSZhenyu Wang 18872d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 18889035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 18899035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 18909035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 1891*515ac2bbSDaniel Vetter SDE_PORTD_HOTPLUG_CPT | 1892*515ac2bbSDaniel Vetter SDE_GMBUS_CPT); 18932d7b8366SYuanhan Liu } else { 18949035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 18959035a97aSChris Wilson SDE_PORTB_HOTPLUG | 18969035a97aSChris Wilson SDE_PORTC_HOTPLUG | 18979035a97aSChris Wilson SDE_PORTD_HOTPLUG | 1898*515ac2bbSDaniel Vetter SDE_GMBUS | 18999035a97aSChris Wilson SDE_AUX_MASK); 19002d7b8366SYuanhan Liu } 19012d7b8366SYuanhan Liu 19021ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1903c650156aSZhenyu Wang 1904c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 19051ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 19061ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 19073143a2bfSChris Wilson POSTING_READ(SDEIER); 1908c650156aSZhenyu Wang 19097fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19107fe0b973SKeith Packard 1911f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1912f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1913f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1914f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1915f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1916f97108d1SJesse Barnes } 1917f97108d1SJesse Barnes 1918036a4a7dSZhenyu Wang return 0; 1919036a4a7dSZhenyu Wang } 1920036a4a7dSZhenyu Wang 1921f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 1922b1f14ad0SJesse Barnes { 1923b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1924b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 1925b615b57aSChris Wilson u32 display_mask = 1926b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 1927b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 1928b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 1929b615b57aSChris Wilson DE_PLANEA_FLIP_DONE_IVB; 1930b1f14ad0SJesse Barnes u32 render_irqs; 1931b1f14ad0SJesse Barnes u32 hotplug_mask; 1932b1f14ad0SJesse Barnes 1933b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 1934b1f14ad0SJesse Barnes 1935b1f14ad0SJesse Barnes /* should always can generate irq */ 1936b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 1937b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 1938b615b57aSChris Wilson I915_WRITE(DEIER, 1939b615b57aSChris Wilson display_mask | 1940b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 1941b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 1942b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 1943b1f14ad0SJesse Barnes POSTING_READ(DEIER); 1944b1f14ad0SJesse Barnes 194515b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1946b1f14ad0SJesse Barnes 1947b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 1948b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1949b1f14ad0SJesse Barnes 1950e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 195115b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 1952b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 1953b1f14ad0SJesse Barnes POSTING_READ(GTIER); 1954b1f14ad0SJesse Barnes 1955b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 1956b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 1957b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 1958*515ac2bbSDaniel Vetter SDE_PORTD_HOTPLUG_CPT | 1959*515ac2bbSDaniel Vetter SDE_GMBUS_CPT); 1960b1f14ad0SJesse Barnes dev_priv->pch_irq_mask = ~hotplug_mask; 1961b1f14ad0SJesse Barnes 1962b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1963b1f14ad0SJesse Barnes I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 1964b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 1965b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 1966b1f14ad0SJesse Barnes 19677fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19687fe0b973SKeith Packard 1969b1f14ad0SJesse Barnes return 0; 1970b1f14ad0SJesse Barnes } 1971b1f14ad0SJesse Barnes 19727e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 19737e231dbeSJesse Barnes { 19747e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19757e231dbeSJesse Barnes u32 enable_mask; 19767e231dbeSJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 197731acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 19783bcedbe5SJesse Barnes u32 render_irqs; 19797e231dbeSJesse Barnes u16 msid; 19807e231dbeSJesse Barnes 19817e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 198231acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 198331acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 198431acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 19857e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19867e231dbeSJesse Barnes 198731acc7f5SJesse Barnes /* 198831acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 198931acc7f5SJesse Barnes * toggle them based on usage. 199031acc7f5SJesse Barnes */ 199131acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 199231acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 199331acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 19947e231dbeSJesse Barnes 19957e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 19967e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 19977e231dbeSJesse Barnes 19987e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 19997e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 20007e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 20017e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 20027e231dbeSJesse Barnes msid |= (1<<14); 20037e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 20047e231dbeSJesse Barnes 20057e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 20067e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 20077e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20087e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 20097e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 20107e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20117e231dbeSJesse Barnes 201231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2013*515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 201431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 201531acc7f5SJesse Barnes 20167e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20177e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20187e231dbeSJesse Barnes 201931acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 202031acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 20213bcedbe5SJesse Barnes 20223bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 20233bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 20243bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 20257e231dbeSJesse Barnes POSTING_READ(GTIER); 20267e231dbeSJesse Barnes 20277e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 20287e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 20297e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 20307e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 20317e231dbeSJesse Barnes #endif 20327e231dbeSJesse Barnes 20337e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 20347e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 20357e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 20367e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 20377e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 20387e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 20397e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 20407e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 2041ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 20427e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2043ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 20447e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 20457e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 20467e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 20477e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 20487e231dbeSJesse Barnes } 20497e231dbeSJesse Barnes 20507e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 20517e231dbeSJesse Barnes 20527e231dbeSJesse Barnes return 0; 20537e231dbeSJesse Barnes } 20547e231dbeSJesse Barnes 20557e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 20567e231dbeSJesse Barnes { 20577e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20587e231dbeSJesse Barnes int pipe; 20597e231dbeSJesse Barnes 20607e231dbeSJesse Barnes if (!dev_priv) 20617e231dbeSJesse Barnes return; 20627e231dbeSJesse Barnes 20637e231dbeSJesse Barnes for_each_pipe(pipe) 20647e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20657e231dbeSJesse Barnes 20667e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 20677e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 20687e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 20697e231dbeSJesse Barnes for_each_pipe(pipe) 20707e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 20717e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20727e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 20737e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 20747e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20757e231dbeSJesse Barnes } 20767e231dbeSJesse Barnes 2077f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2078036a4a7dSZhenyu Wang { 2079036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20804697995bSJesse Barnes 20814697995bSJesse Barnes if (!dev_priv) 20824697995bSJesse Barnes return; 20834697995bSJesse Barnes 2084036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2085036a4a7dSZhenyu Wang 2086036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2087036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2088036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2089036a4a7dSZhenyu Wang 2090036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2091036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2092036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2093192aac1fSKeith Packard 2094192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2095192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2096192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2097036a4a7dSZhenyu Wang } 2098036a4a7dSZhenyu Wang 2099c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2100c2798b19SChris Wilson { 2101c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2102c2798b19SChris Wilson int pipe; 2103c2798b19SChris Wilson 2104c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2105c2798b19SChris Wilson 2106c2798b19SChris Wilson for_each_pipe(pipe) 2107c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2108c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2109c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2110c2798b19SChris Wilson POSTING_READ16(IER); 2111c2798b19SChris Wilson } 2112c2798b19SChris Wilson 2113c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2114c2798b19SChris Wilson { 2115c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2116c2798b19SChris Wilson 2117c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2118c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2119c2798b19SChris Wilson 2120c2798b19SChris Wilson I915_WRITE16(EMR, 2121c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2122c2798b19SChris Wilson 2123c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2124c2798b19SChris Wilson dev_priv->irq_mask = 2125c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2126c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2127c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2128c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2129c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2130c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2131c2798b19SChris Wilson 2132c2798b19SChris Wilson I915_WRITE16(IER, 2133c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2134c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2135c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2136c2798b19SChris Wilson I915_USER_INTERRUPT); 2137c2798b19SChris Wilson POSTING_READ16(IER); 2138c2798b19SChris Wilson 2139c2798b19SChris Wilson return 0; 2140c2798b19SChris Wilson } 2141c2798b19SChris Wilson 2142ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2143c2798b19SChris Wilson { 2144c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2145c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2146c2798b19SChris Wilson u16 iir, new_iir; 2147c2798b19SChris Wilson u32 pipe_stats[2]; 2148c2798b19SChris Wilson unsigned long irqflags; 2149c2798b19SChris Wilson int irq_received; 2150c2798b19SChris Wilson int pipe; 2151c2798b19SChris Wilson u16 flip_mask = 2152c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2153c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2154c2798b19SChris Wilson 2155c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2156c2798b19SChris Wilson 2157c2798b19SChris Wilson iir = I915_READ16(IIR); 2158c2798b19SChris Wilson if (iir == 0) 2159c2798b19SChris Wilson return IRQ_NONE; 2160c2798b19SChris Wilson 2161c2798b19SChris Wilson while (iir & ~flip_mask) { 2162c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2163c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2164c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2165c2798b19SChris Wilson * interrupts (for non-MSI). 2166c2798b19SChris Wilson */ 2167c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2168c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2169c2798b19SChris Wilson i915_handle_error(dev, false); 2170c2798b19SChris Wilson 2171c2798b19SChris Wilson for_each_pipe(pipe) { 2172c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2173c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2174c2798b19SChris Wilson 2175c2798b19SChris Wilson /* 2176c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2177c2798b19SChris Wilson */ 2178c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2179c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2180c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2181c2798b19SChris Wilson pipe_name(pipe)); 2182c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2183c2798b19SChris Wilson irq_received = 1; 2184c2798b19SChris Wilson } 2185c2798b19SChris Wilson } 2186c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2187c2798b19SChris Wilson 2188c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2189c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2190c2798b19SChris Wilson 2191d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2192c2798b19SChris Wilson 2193c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2194c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2195c2798b19SChris Wilson 2196c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2197c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2198c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2199c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2200c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2201c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2202c2798b19SChris Wilson } 2203c2798b19SChris Wilson } 2204c2798b19SChris Wilson 2205c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2206c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2207c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2208c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2209c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2210c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2211c2798b19SChris Wilson } 2212c2798b19SChris Wilson } 2213c2798b19SChris Wilson 2214c2798b19SChris Wilson iir = new_iir; 2215c2798b19SChris Wilson } 2216c2798b19SChris Wilson 2217c2798b19SChris Wilson return IRQ_HANDLED; 2218c2798b19SChris Wilson } 2219c2798b19SChris Wilson 2220c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2221c2798b19SChris Wilson { 2222c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2223c2798b19SChris Wilson int pipe; 2224c2798b19SChris Wilson 2225c2798b19SChris Wilson for_each_pipe(pipe) { 2226c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2227c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2228c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2229c2798b19SChris Wilson } 2230c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2231c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2232c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2233c2798b19SChris Wilson } 2234c2798b19SChris Wilson 2235a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2236a266c7d5SChris Wilson { 2237a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2238a266c7d5SChris Wilson int pipe; 2239a266c7d5SChris Wilson 2240a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2241a266c7d5SChris Wilson 2242a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2243a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2244a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2245a266c7d5SChris Wilson } 2246a266c7d5SChris Wilson 224700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2248a266c7d5SChris Wilson for_each_pipe(pipe) 2249a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2250a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2251a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2252a266c7d5SChris Wilson POSTING_READ(IER); 2253a266c7d5SChris Wilson } 2254a266c7d5SChris Wilson 2255a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2256a266c7d5SChris Wilson { 2257a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 225838bde180SChris Wilson u32 enable_mask; 2259a266c7d5SChris Wilson 2260a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2261a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2262a266c7d5SChris Wilson 226338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 226438bde180SChris Wilson 226538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 226638bde180SChris Wilson dev_priv->irq_mask = 226738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 226838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 226938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 227038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 227138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 227238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 227338bde180SChris Wilson 227438bde180SChris Wilson enable_mask = 227538bde180SChris Wilson I915_ASLE_INTERRUPT | 227638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 227738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 227838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 227938bde180SChris Wilson I915_USER_INTERRUPT; 228038bde180SChris Wilson 2281a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2282a266c7d5SChris Wilson /* Enable in IER... */ 2283a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2284a266c7d5SChris Wilson /* and unmask in IMR */ 2285a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2286a266c7d5SChris Wilson } 2287a266c7d5SChris Wilson 2288a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2289a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2290a266c7d5SChris Wilson POSTING_READ(IER); 2291a266c7d5SChris Wilson 2292a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2293a266c7d5SChris Wilson u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2294a266c7d5SChris Wilson 2295a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2296a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2297a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2298a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2299a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2300a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2301084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2302a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2303084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2304a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2305a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2306a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2307a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2308a266c7d5SChris Wilson } 2309a266c7d5SChris Wilson 2310a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2311a266c7d5SChris Wilson 2312a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2313a266c7d5SChris Wilson } 2314a266c7d5SChris Wilson 2315a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2316a266c7d5SChris Wilson 2317a266c7d5SChris Wilson return 0; 2318a266c7d5SChris Wilson } 2319a266c7d5SChris Wilson 2320ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2321a266c7d5SChris Wilson { 2322a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2323a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 23248291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2325a266c7d5SChris Wilson unsigned long irqflags; 232638bde180SChris Wilson u32 flip_mask = 232738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 232838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 232938bde180SChris Wilson u32 flip[2] = { 233038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 233138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 233238bde180SChris Wilson }; 233338bde180SChris Wilson int pipe, ret = IRQ_NONE; 2334a266c7d5SChris Wilson 2335a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2336a266c7d5SChris Wilson 2337a266c7d5SChris Wilson iir = I915_READ(IIR); 233838bde180SChris Wilson do { 233938bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 23408291ee90SChris Wilson bool blc_event = false; 2341a266c7d5SChris Wilson 2342a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2343a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2344a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2345a266c7d5SChris Wilson * interrupts (for non-MSI). 2346a266c7d5SChris Wilson */ 2347a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2348a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2349a266c7d5SChris Wilson i915_handle_error(dev, false); 2350a266c7d5SChris Wilson 2351a266c7d5SChris Wilson for_each_pipe(pipe) { 2352a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2353a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2354a266c7d5SChris Wilson 235538bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2356a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2357a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2358a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2359a266c7d5SChris Wilson pipe_name(pipe)); 2360a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 236138bde180SChris Wilson irq_received = true; 2362a266c7d5SChris Wilson } 2363a266c7d5SChris Wilson } 2364a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2365a266c7d5SChris Wilson 2366a266c7d5SChris Wilson if (!irq_received) 2367a266c7d5SChris Wilson break; 2368a266c7d5SChris Wilson 2369a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2370a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2371a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2372a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2373a266c7d5SChris Wilson 2374a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2375a266c7d5SChris Wilson hotplug_status); 2376a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2377a266c7d5SChris Wilson queue_work(dev_priv->wq, 2378a266c7d5SChris Wilson &dev_priv->hotplug_work); 2379a266c7d5SChris Wilson 2380a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 238138bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2382a266c7d5SChris Wilson } 2383a266c7d5SChris Wilson 238438bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2385a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2386a266c7d5SChris Wilson 2387a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2388a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2389a266c7d5SChris Wilson 2390a266c7d5SChris Wilson for_each_pipe(pipe) { 239138bde180SChris Wilson int plane = pipe; 239238bde180SChris Wilson if (IS_MOBILE(dev)) 239338bde180SChris Wilson plane = !plane; 23948291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2395a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 239638bde180SChris Wilson if (iir & flip[plane]) { 239738bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2398a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 239938bde180SChris Wilson flip_mask &= ~flip[plane]; 240038bde180SChris Wilson } 2401a266c7d5SChris Wilson } 2402a266c7d5SChris Wilson 2403a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2404a266c7d5SChris Wilson blc_event = true; 2405a266c7d5SChris Wilson } 2406a266c7d5SChris Wilson 2407a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2408a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2409a266c7d5SChris Wilson 2410a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2411a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2412a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2413a266c7d5SChris Wilson * we would never get another interrupt. 2414a266c7d5SChris Wilson * 2415a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2416a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2417a266c7d5SChris Wilson * another one. 2418a266c7d5SChris Wilson * 2419a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2420a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2421a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2422a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2423a266c7d5SChris Wilson * stray interrupts. 2424a266c7d5SChris Wilson */ 242538bde180SChris Wilson ret = IRQ_HANDLED; 2426a266c7d5SChris Wilson iir = new_iir; 242738bde180SChris Wilson } while (iir & ~flip_mask); 2428a266c7d5SChris Wilson 2429d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 24308291ee90SChris Wilson 2431a266c7d5SChris Wilson return ret; 2432a266c7d5SChris Wilson } 2433a266c7d5SChris Wilson 2434a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2435a266c7d5SChris Wilson { 2436a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2437a266c7d5SChris Wilson int pipe; 2438a266c7d5SChris Wilson 2439a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2440a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2441a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2442a266c7d5SChris Wilson } 2443a266c7d5SChris Wilson 244400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 244555b39755SChris Wilson for_each_pipe(pipe) { 244655b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2447a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 244855b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 244955b39755SChris Wilson } 2450a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2451a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2452a266c7d5SChris Wilson 2453a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2454a266c7d5SChris Wilson } 2455a266c7d5SChris Wilson 2456a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2457a266c7d5SChris Wilson { 2458a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2459a266c7d5SChris Wilson int pipe; 2460a266c7d5SChris Wilson 2461a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2462a266c7d5SChris Wilson 2463a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2464a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2465a266c7d5SChris Wilson 2466a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2467a266c7d5SChris Wilson for_each_pipe(pipe) 2468a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2469a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2470a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2471a266c7d5SChris Wilson POSTING_READ(IER); 2472a266c7d5SChris Wilson } 2473a266c7d5SChris Wilson 2474a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2475a266c7d5SChris Wilson { 2476a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2477adca4730SChris Wilson u32 hotplug_en; 2478bbba0a97SChris Wilson u32 enable_mask; 2479a266c7d5SChris Wilson u32 error_mask; 2480a266c7d5SChris Wilson 2481a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2482bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2483adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2484bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2485bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2486bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2487bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2488bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2489bbba0a97SChris Wilson 2490bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2491bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2492bbba0a97SChris Wilson 2493bbba0a97SChris Wilson if (IS_G4X(dev)) 2494bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2495a266c7d5SChris Wilson 2496a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2497a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2498*515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2499a266c7d5SChris Wilson 2500a266c7d5SChris Wilson /* 2501a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2502a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2503a266c7d5SChris Wilson */ 2504a266c7d5SChris Wilson if (IS_G4X(dev)) { 2505a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2506a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2507a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2508a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2509a266c7d5SChris Wilson } else { 2510a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2511a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2512a266c7d5SChris Wilson } 2513a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2514a266c7d5SChris Wilson 2515a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2516a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2517a266c7d5SChris Wilson POSTING_READ(IER); 2518a266c7d5SChris Wilson 2519adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2520adca4730SChris Wilson hotplug_en = 0; 2521a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2522a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2523a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2524a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2525a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2526a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2527084b612eSChris Wilson if (IS_G4X(dev)) { 2528084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2529a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2530084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2531a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2532084b612eSChris Wilson } else { 2533084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2534084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2535084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2536084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2537084b612eSChris Wilson } 2538a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2539a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2540a266c7d5SChris Wilson 2541a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2542a266c7d5SChris Wilson to generate a spurious hotplug event about three 2543a266c7d5SChris Wilson seconds later. So just do it once. 2544a266c7d5SChris Wilson */ 2545a266c7d5SChris Wilson if (IS_G4X(dev)) 2546a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2547a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2548a266c7d5SChris Wilson } 2549a266c7d5SChris Wilson 2550a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2551a266c7d5SChris Wilson 2552a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2553a266c7d5SChris Wilson 2554a266c7d5SChris Wilson intel_opregion_enable_asle(dev); 2555a266c7d5SChris Wilson 2556a266c7d5SChris Wilson return 0; 2557a266c7d5SChris Wilson } 2558a266c7d5SChris Wilson 2559ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2560a266c7d5SChris Wilson { 2561a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2562a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2563a266c7d5SChris Wilson u32 iir, new_iir; 2564a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2565a266c7d5SChris Wilson unsigned long irqflags; 2566a266c7d5SChris Wilson int irq_received; 2567a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2568a266c7d5SChris Wilson 2569a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2570a266c7d5SChris Wilson 2571a266c7d5SChris Wilson iir = I915_READ(IIR); 2572a266c7d5SChris Wilson 2573a266c7d5SChris Wilson for (;;) { 25742c8ba29fSChris Wilson bool blc_event = false; 25752c8ba29fSChris Wilson 2576a266c7d5SChris Wilson irq_received = iir != 0; 2577a266c7d5SChris Wilson 2578a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2579a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2580a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2581a266c7d5SChris Wilson * interrupts (for non-MSI). 2582a266c7d5SChris Wilson */ 2583a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2584a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2585a266c7d5SChris Wilson i915_handle_error(dev, false); 2586a266c7d5SChris Wilson 2587a266c7d5SChris Wilson for_each_pipe(pipe) { 2588a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2589a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2590a266c7d5SChris Wilson 2591a266c7d5SChris Wilson /* 2592a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2593a266c7d5SChris Wilson */ 2594a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2595a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2596a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2597a266c7d5SChris Wilson pipe_name(pipe)); 2598a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2599a266c7d5SChris Wilson irq_received = 1; 2600a266c7d5SChris Wilson } 2601a266c7d5SChris Wilson } 2602a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2603a266c7d5SChris Wilson 2604a266c7d5SChris Wilson if (!irq_received) 2605a266c7d5SChris Wilson break; 2606a266c7d5SChris Wilson 2607a266c7d5SChris Wilson ret = IRQ_HANDLED; 2608a266c7d5SChris Wilson 2609a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2610adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2611a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2612a266c7d5SChris Wilson 2613a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2614a266c7d5SChris Wilson hotplug_status); 2615a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2616a266c7d5SChris Wilson queue_work(dev_priv->wq, 2617a266c7d5SChris Wilson &dev_priv->hotplug_work); 2618a266c7d5SChris Wilson 2619a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2620a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2621a266c7d5SChris Wilson } 2622a266c7d5SChris Wilson 2623a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2624a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2625a266c7d5SChris Wilson 2626a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2627a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2628a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2629a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2630a266c7d5SChris Wilson 26314f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2632a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2633a266c7d5SChris Wilson 26344f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2635a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2636a266c7d5SChris Wilson 2637a266c7d5SChris Wilson for_each_pipe(pipe) { 26382c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2639a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2640a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2641a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2642a266c7d5SChris Wilson } 2643a266c7d5SChris Wilson 2644a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2645a266c7d5SChris Wilson blc_event = true; 2646a266c7d5SChris Wilson } 2647a266c7d5SChris Wilson 2648a266c7d5SChris Wilson 2649a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2650a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2651a266c7d5SChris Wilson 2652*515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2653*515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2654*515ac2bbSDaniel Vetter 2655a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2656a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2657a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2658a266c7d5SChris Wilson * we would never get another interrupt. 2659a266c7d5SChris Wilson * 2660a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2661a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2662a266c7d5SChris Wilson * another one. 2663a266c7d5SChris Wilson * 2664a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2665a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2666a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2667a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2668a266c7d5SChris Wilson * stray interrupts. 2669a266c7d5SChris Wilson */ 2670a266c7d5SChris Wilson iir = new_iir; 2671a266c7d5SChris Wilson } 2672a266c7d5SChris Wilson 2673d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 26742c8ba29fSChris Wilson 2675a266c7d5SChris Wilson return ret; 2676a266c7d5SChris Wilson } 2677a266c7d5SChris Wilson 2678a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2679a266c7d5SChris Wilson { 2680a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2681a266c7d5SChris Wilson int pipe; 2682a266c7d5SChris Wilson 2683a266c7d5SChris Wilson if (!dev_priv) 2684a266c7d5SChris Wilson return; 2685a266c7d5SChris Wilson 2686a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2687a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2688a266c7d5SChris Wilson 2689a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2690a266c7d5SChris Wilson for_each_pipe(pipe) 2691a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2692a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2693a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2694a266c7d5SChris Wilson 2695a266c7d5SChris Wilson for_each_pipe(pipe) 2696a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2697a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2698a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2699a266c7d5SChris Wilson } 2700a266c7d5SChris Wilson 2701f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2702f71d4af4SJesse Barnes { 27038b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 27048b2e326dSChris Wilson 27058b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 27068b2e326dSChris Wilson INIT_WORK(&dev_priv->error_work, i915_error_work_func); 2707c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 2708a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 27098b2e326dSChris Wilson 271061bac78eSDaniel Vetter setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed, 271161bac78eSDaniel Vetter (unsigned long) dev); 271261bac78eSDaniel Vetter 2713f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2714f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 27157d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2716f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2717f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2718f71d4af4SJesse Barnes } 2719f71d4af4SJesse Barnes 2720c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2721f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2722c3613de9SKeith Packard else 2723c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2724f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2725f71d4af4SJesse Barnes 27267e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 27277e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 27287e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 27297e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 27307e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 27317e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 27327e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 27334a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 2734f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2735f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2736f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2737f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2738f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2739f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2740f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2741f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2742f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2743f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2744f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2745f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2746f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2747f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2748f71d4af4SJesse Barnes } else { 2749c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2750c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2751c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2752c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2753c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2754a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 2755a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2756a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2757a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2758a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 2759c2798b19SChris Wilson } else { 2760a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2761a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2762a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2763a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 2764c2798b19SChris Wilson } 2765f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2766f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2767f71d4af4SJesse Barnes } 2768f71d4af4SJesse Barnes } 2769