1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 855c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 865c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 875c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 885c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 895c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 905c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 915c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 925c502442SPaulo Zanoni } while (0) 935c502442SPaulo Zanoni 94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 95a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 965c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 97a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 985c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1005c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1015c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 102a9d356a6SPaulo Zanoni } while (0) 103a9d356a6SPaulo Zanoni 104337ba017SPaulo Zanoni /* 105337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 106337ba017SPaulo Zanoni */ 107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 108337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 109337ba017SPaulo Zanoni if (val) { \ 110337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 111337ba017SPaulo Zanoni (reg), val); \ 112337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 113337ba017SPaulo Zanoni POSTING_READ(reg); \ 114337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 115337ba017SPaulo Zanoni POSTING_READ(reg); \ 116337ba017SPaulo Zanoni } \ 117337ba017SPaulo Zanoni } while (0) 118337ba017SPaulo Zanoni 11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 120337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12135079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 12235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 12335079899SPaulo Zanoni POSTING_READ(GEN8_##type##_IER(which)); \ 12435079899SPaulo Zanoni } while (0) 12535079899SPaulo Zanoni 12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 127337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 12835079899SPaulo Zanoni I915_WRITE(type##IMR, (imr_val)); \ 12935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 13035079899SPaulo Zanoni POSTING_READ(type##IER); \ 13135079899SPaulo Zanoni } while (0) 13235079899SPaulo Zanoni 133036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 134995b6762SChris Wilson static void 1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 136036a4a7dSZhenyu Wang { 1374bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1384bc9d430SDaniel Vetter 1399df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 140c67a470bSPaulo Zanoni return; 141c67a470bSPaulo Zanoni 1421ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1431ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1453143a2bfSChris Wilson POSTING_READ(DEIMR); 146036a4a7dSZhenyu Wang } 147036a4a7dSZhenyu Wang } 148036a4a7dSZhenyu Wang 1490ff9800aSPaulo Zanoni static void 1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 151036a4a7dSZhenyu Wang { 1524bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1534bc9d430SDaniel Vetter 15406ffc778SPaulo Zanoni if (WARN_ON(!intel_irqs_enabled(dev_priv))) 155c67a470bSPaulo Zanoni return; 156c67a470bSPaulo Zanoni 1571ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1581ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1591ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1603143a2bfSChris Wilson POSTING_READ(DEIMR); 161036a4a7dSZhenyu Wang } 162036a4a7dSZhenyu Wang } 163036a4a7dSZhenyu Wang 16443eaea13SPaulo Zanoni /** 16543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 16643eaea13SPaulo Zanoni * @dev_priv: driver private 16743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 16843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 16943eaea13SPaulo Zanoni */ 17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 17143eaea13SPaulo Zanoni uint32_t interrupt_mask, 17243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 17343eaea13SPaulo Zanoni { 17443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 17543eaea13SPaulo Zanoni 1769df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 177c67a470bSPaulo Zanoni return; 178c67a470bSPaulo Zanoni 17943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 18043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 18143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 18243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 18343eaea13SPaulo Zanoni } 18443eaea13SPaulo Zanoni 185480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 18643eaea13SPaulo Zanoni { 18743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 18843eaea13SPaulo Zanoni } 18943eaea13SPaulo Zanoni 190480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19143eaea13SPaulo Zanoni { 19243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195edbfdb45SPaulo Zanoni /** 196edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 197edbfdb45SPaulo Zanoni * @dev_priv: driver private 198edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 199edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 200edbfdb45SPaulo Zanoni */ 201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 202edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 203edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 204edbfdb45SPaulo Zanoni { 205605cd25bSPaulo Zanoni uint32_t new_val; 206edbfdb45SPaulo Zanoni 207edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 208edbfdb45SPaulo Zanoni 2099df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 210c67a470bSPaulo Zanoni return; 211c67a470bSPaulo Zanoni 212605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 213f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 214f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 215f52ecbcfSPaulo Zanoni 216605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 217605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 218605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 219edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 220edbfdb45SPaulo Zanoni } 221f52ecbcfSPaulo Zanoni } 222edbfdb45SPaulo Zanoni 223480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 224edbfdb45SPaulo Zanoni { 225edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 226edbfdb45SPaulo Zanoni } 227edbfdb45SPaulo Zanoni 228480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 229edbfdb45SPaulo Zanoni { 230edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 231edbfdb45SPaulo Zanoni } 232edbfdb45SPaulo Zanoni 2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2348664281bSPaulo Zanoni { 2358664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2368664281bSPaulo Zanoni struct intel_crtc *crtc; 2378664281bSPaulo Zanoni enum pipe pipe; 2388664281bSPaulo Zanoni 2394bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2404bc9d430SDaniel Vetter 241055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2428664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2438664281bSPaulo Zanoni 2448664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2458664281bSPaulo Zanoni return false; 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni return true; 2498664281bSPaulo Zanoni } 2508664281bSPaulo Zanoni 2510961021aSBen Widawsky /** 2520961021aSBen Widawsky * bdw_update_pm_irq - update GT interrupt 2 2530961021aSBen Widawsky * @dev_priv: driver private 2540961021aSBen Widawsky * @interrupt_mask: mask of interrupt bits to update 2550961021aSBen Widawsky * @enabled_irq_mask: mask of interrupt bits to enable 2560961021aSBen Widawsky * 2570961021aSBen Widawsky * Copied from the snb function, updated with relevant register offsets 2580961021aSBen Widawsky */ 2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv, 2600961021aSBen Widawsky uint32_t interrupt_mask, 2610961021aSBen Widawsky uint32_t enabled_irq_mask) 2620961021aSBen Widawsky { 2630961021aSBen Widawsky uint32_t new_val; 2640961021aSBen Widawsky 2650961021aSBen Widawsky assert_spin_locked(&dev_priv->irq_lock); 2660961021aSBen Widawsky 2679df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 2680961021aSBen Widawsky return; 2690961021aSBen Widawsky 2700961021aSBen Widawsky new_val = dev_priv->pm_irq_mask; 2710961021aSBen Widawsky new_val &= ~interrupt_mask; 2720961021aSBen Widawsky new_val |= (~enabled_irq_mask & interrupt_mask); 2730961021aSBen Widawsky 2740961021aSBen Widawsky if (new_val != dev_priv->pm_irq_mask) { 2750961021aSBen Widawsky dev_priv->pm_irq_mask = new_val; 2760961021aSBen Widawsky I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask); 2770961021aSBen Widawsky POSTING_READ(GEN8_GT_IMR(2)); 2780961021aSBen Widawsky } 2790961021aSBen Widawsky } 2800961021aSBen Widawsky 281480c8033SDaniel Vetter void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 2820961021aSBen Widawsky { 2830961021aSBen Widawsky bdw_update_pm_irq(dev_priv, mask, mask); 2840961021aSBen Widawsky } 2850961021aSBen Widawsky 286480c8033SDaniel Vetter void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 2870961021aSBen Widawsky { 2880961021aSBen Widawsky bdw_update_pm_irq(dev_priv, mask, 0); 2890961021aSBen Widawsky } 2900961021aSBen Widawsky 2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2928664281bSPaulo Zanoni { 2938664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2948664281bSPaulo Zanoni enum pipe pipe; 2958664281bSPaulo Zanoni struct intel_crtc *crtc; 2968664281bSPaulo Zanoni 297fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 298fee884edSDaniel Vetter 299055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3008664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 3018664281bSPaulo Zanoni 3028664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 3038664281bSPaulo Zanoni return false; 3048664281bSPaulo Zanoni } 3058664281bSPaulo Zanoni 3068664281bSPaulo Zanoni return true; 3078664281bSPaulo Zanoni } 3088664281bSPaulo Zanoni 30956b80e1fSVille Syrjälä void i9xx_check_fifo_underruns(struct drm_device *dev) 31056b80e1fSVille Syrjälä { 31156b80e1fSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 31256b80e1fSVille Syrjälä struct intel_crtc *crtc; 31356b80e1fSVille Syrjälä unsigned long flags; 31456b80e1fSVille Syrjälä 31556b80e1fSVille Syrjälä spin_lock_irqsave(&dev_priv->irq_lock, flags); 31656b80e1fSVille Syrjälä 31756b80e1fSVille Syrjälä for_each_intel_crtc(dev, crtc) { 31856b80e1fSVille Syrjälä u32 reg = PIPESTAT(crtc->pipe); 31956b80e1fSVille Syrjälä u32 pipestat; 32056b80e1fSVille Syrjälä 32156b80e1fSVille Syrjälä if (crtc->cpu_fifo_underrun_disabled) 32256b80e1fSVille Syrjälä continue; 32356b80e1fSVille Syrjälä 32456b80e1fSVille Syrjälä pipestat = I915_READ(reg) & 0xffff0000; 32556b80e1fSVille Syrjälä if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0) 32656b80e1fSVille Syrjälä continue; 32756b80e1fSVille Syrjälä 32856b80e1fSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 32956b80e1fSVille Syrjälä POSTING_READ(reg); 33056b80e1fSVille Syrjälä 33156b80e1fSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe)); 33256b80e1fSVille Syrjälä } 33356b80e1fSVille Syrjälä 33456b80e1fSVille Syrjälä spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 33556b80e1fSVille Syrjälä } 33656b80e1fSVille Syrjälä 337e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev, 3382ae2a50cSDaniel Vetter enum pipe pipe, 3392ae2a50cSDaniel Vetter bool enable, bool old) 3402d9d2b0bSVille Syrjälä { 3412d9d2b0bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3422d9d2b0bSVille Syrjälä u32 reg = PIPESTAT(pipe); 343e69abff0SVille Syrjälä u32 pipestat = I915_READ(reg) & 0xffff0000; 3442d9d2b0bSVille Syrjälä 3452d9d2b0bSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 3462d9d2b0bSVille Syrjälä 347e69abff0SVille Syrjälä if (enable) { 3482d9d2b0bSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 3492d9d2b0bSVille Syrjälä POSTING_READ(reg); 350e69abff0SVille Syrjälä } else { 3512ae2a50cSDaniel Vetter if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS) 352e69abff0SVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 353e69abff0SVille Syrjälä } 3542d9d2b0bSVille Syrjälä } 3552d9d2b0bSVille Syrjälä 3568664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 3578664281bSPaulo Zanoni enum pipe pipe, bool enable) 3588664281bSPaulo Zanoni { 3598664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3608664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 3618664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 3628664281bSPaulo Zanoni 3638664281bSPaulo Zanoni if (enable) 3648664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 3658664281bSPaulo Zanoni else 3668664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 3678664281bSPaulo Zanoni } 3688664281bSPaulo Zanoni 3698664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 3702ae2a50cSDaniel Vetter enum pipe pipe, 3712ae2a50cSDaniel Vetter bool enable, bool old) 3728664281bSPaulo Zanoni { 3738664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3748664281bSPaulo Zanoni if (enable) { 3757336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 3767336df65SDaniel Vetter 3778664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 3788664281bSPaulo Zanoni return; 3798664281bSPaulo Zanoni 3808664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 3818664281bSPaulo Zanoni } else { 3828664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 3837336df65SDaniel Vetter 3842ae2a50cSDaniel Vetter if (old && 3852ae2a50cSDaniel Vetter I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) { 386823c6909SVille Syrjälä DRM_ERROR("uncleared fifo underrun on pipe %c\n", 3877336df65SDaniel Vetter pipe_name(pipe)); 3887336df65SDaniel Vetter } 3898664281bSPaulo Zanoni } 3908664281bSPaulo Zanoni } 3918664281bSPaulo Zanoni 39238d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 39338d83c96SDaniel Vetter enum pipe pipe, bool enable) 39438d83c96SDaniel Vetter { 39538d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 39638d83c96SDaniel Vetter 39738d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 39838d83c96SDaniel Vetter 39938d83c96SDaniel Vetter if (enable) 40038d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 40138d83c96SDaniel Vetter else 40238d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 40338d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 40438d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 40538d83c96SDaniel Vetter } 40638d83c96SDaniel Vetter 407fee884edSDaniel Vetter /** 408fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 409fee884edSDaniel Vetter * @dev_priv: driver private 410fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 411fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 412fee884edSDaniel Vetter */ 413fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 414fee884edSDaniel Vetter uint32_t interrupt_mask, 415fee884edSDaniel Vetter uint32_t enabled_irq_mask) 416fee884edSDaniel Vetter { 417fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 418fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 419fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 420fee884edSDaniel Vetter 421fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 422fee884edSDaniel Vetter 4239df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 424c67a470bSPaulo Zanoni return; 425c67a470bSPaulo Zanoni 426fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 427fee884edSDaniel Vetter POSTING_READ(SDEIMR); 428fee884edSDaniel Vetter } 429fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 430fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 431fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 432fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 433fee884edSDaniel Vetter 434de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 435de28075dSDaniel Vetter enum transcoder pch_transcoder, 4368664281bSPaulo Zanoni bool enable) 4378664281bSPaulo Zanoni { 4388664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 439de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 440de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 4418664281bSPaulo Zanoni 4428664281bSPaulo Zanoni if (enable) 443fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 4448664281bSPaulo Zanoni else 445fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 4468664281bSPaulo Zanoni } 4478664281bSPaulo Zanoni 4488664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 4498664281bSPaulo Zanoni enum transcoder pch_transcoder, 4502ae2a50cSDaniel Vetter bool enable, bool old) 4518664281bSPaulo Zanoni { 4528664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4538664281bSPaulo Zanoni 4548664281bSPaulo Zanoni if (enable) { 4551dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 4561dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 4571dd246fbSDaniel Vetter 4588664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 4598664281bSPaulo Zanoni return; 4608664281bSPaulo Zanoni 461fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 4628664281bSPaulo Zanoni } else { 463fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 4641dd246fbSDaniel Vetter 4652ae2a50cSDaniel Vetter if (old && I915_READ(SERR_INT) & 4662ae2a50cSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) { 467823c6909SVille Syrjälä DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n", 4681dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 4691dd246fbSDaniel Vetter } 4708664281bSPaulo Zanoni } 4718664281bSPaulo Zanoni } 4728664281bSPaulo Zanoni 4738664281bSPaulo Zanoni /** 4748664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 4758664281bSPaulo Zanoni * @dev: drm device 4768664281bSPaulo Zanoni * @pipe: pipe 4778664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4788664281bSPaulo Zanoni * 4798664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 4808664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 4818664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 4828664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 4838664281bSPaulo Zanoni * bit for all the pipes. 4848664281bSPaulo Zanoni * 4858664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4868664281bSPaulo Zanoni */ 487c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 4888664281bSPaulo Zanoni enum pipe pipe, bool enable) 4898664281bSPaulo Zanoni { 4908664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4918664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 4928664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4932ae2a50cSDaniel Vetter bool old; 4948664281bSPaulo Zanoni 49577961eb9SImre Deak assert_spin_locked(&dev_priv->irq_lock); 49677961eb9SImre Deak 4972ae2a50cSDaniel Vetter old = !intel_crtc->cpu_fifo_underrun_disabled; 4988664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 4998664281bSPaulo Zanoni 500a3ed6aadSVille Syrjälä if (HAS_GMCH_DISPLAY(dev)) 5012ae2a50cSDaniel Vetter i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old); 5022d9d2b0bSVille Syrjälä else if (IS_GEN5(dev) || IS_GEN6(dev)) 5038664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 5048664281bSPaulo Zanoni else if (IS_GEN7(dev)) 5052ae2a50cSDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old); 50638d83c96SDaniel Vetter else if (IS_GEN8(dev)) 50738d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 5088664281bSPaulo Zanoni 5092ae2a50cSDaniel Vetter return old; 510f88d42f1SImre Deak } 511f88d42f1SImre Deak 512f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 513f88d42f1SImre Deak enum pipe pipe, bool enable) 514f88d42f1SImre Deak { 515f88d42f1SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 516f88d42f1SImre Deak unsigned long flags; 517f88d42f1SImre Deak bool ret; 518f88d42f1SImre Deak 519f88d42f1SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, flags); 520f88d42f1SImre Deak ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable); 5218664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 522f88d42f1SImre Deak 5238664281bSPaulo Zanoni return ret; 5248664281bSPaulo Zanoni } 5258664281bSPaulo Zanoni 52691d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev, 52791d181ddSImre Deak enum pipe pipe) 52891d181ddSImre Deak { 52991d181ddSImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 53091d181ddSImre Deak struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 53191d181ddSImre Deak struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 53291d181ddSImre Deak 53391d181ddSImre Deak return !intel_crtc->cpu_fifo_underrun_disabled; 53491d181ddSImre Deak } 53591d181ddSImre Deak 5368664281bSPaulo Zanoni /** 5378664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 5388664281bSPaulo Zanoni * @dev: drm device 5398664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 5408664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 5418664281bSPaulo Zanoni * 5428664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 5438664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 5448664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 5458664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 5468664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 5478664281bSPaulo Zanoni * 5488664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 5498664281bSPaulo Zanoni */ 5508664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 5518664281bSPaulo Zanoni enum transcoder pch_transcoder, 5528664281bSPaulo Zanoni bool enable) 5538664281bSPaulo Zanoni { 5548664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 555de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 556de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 5578664281bSPaulo Zanoni unsigned long flags; 5582ae2a50cSDaniel Vetter bool old; 5598664281bSPaulo Zanoni 560de28075dSDaniel Vetter /* 561de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 562de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 563de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 564de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 565de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 566de28075dSDaniel Vetter * crtc on LPT won't cause issues. 567de28075dSDaniel Vetter */ 5688664281bSPaulo Zanoni 5698664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 5708664281bSPaulo Zanoni 5712ae2a50cSDaniel Vetter old = !intel_crtc->pch_fifo_underrun_disabled; 5728664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 5738664281bSPaulo Zanoni 5748664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 575de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 5768664281bSPaulo Zanoni else 5772ae2a50cSDaniel Vetter cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old); 5788664281bSPaulo Zanoni 5798664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 5802ae2a50cSDaniel Vetter return old; 5818664281bSPaulo Zanoni } 5828664281bSPaulo Zanoni 5838664281bSPaulo Zanoni 584b5ea642aSDaniel Vetter static void 585755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 586755e9019SImre Deak u32 enable_mask, u32 status_mask) 5877c463586SKeith Packard { 5889db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 589755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5907c463586SKeith Packard 591b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 592d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 593b79480baSDaniel Vetter 59404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 59504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 59604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 59704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 598755e9019SImre Deak return; 599755e9019SImre Deak 600755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 60146c06a30SVille Syrjälä return; 60246c06a30SVille Syrjälä 60391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 60491d181ddSImre Deak 6057c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 606755e9019SImre Deak pipestat |= enable_mask | status_mask; 60746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 6083143a2bfSChris Wilson POSTING_READ(reg); 6097c463586SKeith Packard } 6107c463586SKeith Packard 611b5ea642aSDaniel Vetter static void 612755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 613755e9019SImre Deak u32 enable_mask, u32 status_mask) 6147c463586SKeith Packard { 6159db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 616755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 6177c463586SKeith Packard 618b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 619d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 620b79480baSDaniel Vetter 62104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 62204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 62304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 62404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 62546c06a30SVille Syrjälä return; 62646c06a30SVille Syrjälä 627755e9019SImre Deak if ((pipestat & enable_mask) == 0) 628755e9019SImre Deak return; 629755e9019SImre Deak 63091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 63191d181ddSImre Deak 632755e9019SImre Deak pipestat &= ~enable_mask; 63346c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 6343143a2bfSChris Wilson POSTING_READ(reg); 6357c463586SKeith Packard } 6367c463586SKeith Packard 63710c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 63810c59c51SImre Deak { 63910c59c51SImre Deak u32 enable_mask = status_mask << 16; 64010c59c51SImre Deak 64110c59c51SImre Deak /* 642724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 643724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 64410c59c51SImre Deak */ 64510c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 64610c59c51SImre Deak return 0; 647724a6905SVille Syrjälä /* 648724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 649724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 650724a6905SVille Syrjälä */ 651724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 652724a6905SVille Syrjälä return 0; 65310c59c51SImre Deak 65410c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 65510c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 65610c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 65710c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 65810c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 65910c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 66010c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 66110c59c51SImre Deak 66210c59c51SImre Deak return enable_mask; 66310c59c51SImre Deak } 66410c59c51SImre Deak 665755e9019SImre Deak void 666755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 667755e9019SImre Deak u32 status_mask) 668755e9019SImre Deak { 669755e9019SImre Deak u32 enable_mask; 670755e9019SImre Deak 67110c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 67210c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 67310c59c51SImre Deak status_mask); 67410c59c51SImre Deak else 675755e9019SImre Deak enable_mask = status_mask << 16; 676755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 677755e9019SImre Deak } 678755e9019SImre Deak 679755e9019SImre Deak void 680755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 681755e9019SImre Deak u32 status_mask) 682755e9019SImre Deak { 683755e9019SImre Deak u32 enable_mask; 684755e9019SImre Deak 68510c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 68610c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 68710c59c51SImre Deak status_mask); 68810c59c51SImre Deak else 689755e9019SImre Deak enable_mask = status_mask << 16; 690755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 691755e9019SImre Deak } 692755e9019SImre Deak 693c0e09200SDave Airlie /** 694f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 69501c66889SZhao Yakui */ 696f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 69701c66889SZhao Yakui { 6982d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6991ec14ad3SChris Wilson unsigned long irqflags; 7001ec14ad3SChris Wilson 701f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 702f49e38ddSJani Nikula return; 703f49e38ddSJani Nikula 7041ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 70501c66889SZhao Yakui 706755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 707a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 7083b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 709755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 7101ec14ad3SChris Wilson 7111ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 71201c66889SZhao Yakui } 71301c66889SZhao Yakui 71401c66889SZhao Yakui /** 7150a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 7160a3e67a4SJesse Barnes * @dev: DRM device 7170a3e67a4SJesse Barnes * @pipe: pipe to check 7180a3e67a4SJesse Barnes * 7190a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 7200a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 7210a3e67a4SJesse Barnes * before reading such registers if unsure. 7220a3e67a4SJesse Barnes */ 7230a3e67a4SJesse Barnes static int 7240a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 7250a3e67a4SJesse Barnes { 7262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 727702e7a56SPaulo Zanoni 728a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 729a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 730a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 731a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 73271f8ba6bSPaulo Zanoni 733a01025afSDaniel Vetter return intel_crtc->active; 734a01025afSDaniel Vetter } else { 735a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 736a01025afSDaniel Vetter } 7370a3e67a4SJesse Barnes } 7380a3e67a4SJesse Barnes 739f75f3746SVille Syrjälä /* 740f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 741f75f3746SVille Syrjälä * around the vertical blanking period. 742f75f3746SVille Syrjälä * 743f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 744f75f3746SVille Syrjälä * vblank_start >= 3 745f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 746f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 747f75f3746SVille Syrjälä * vtotal = vblank_start + 3 748f75f3746SVille Syrjälä * 749f75f3746SVille Syrjälä * start of vblank: 750f75f3746SVille Syrjälä * latch double buffered registers 751f75f3746SVille Syrjälä * increment frame counter (ctg+) 752f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 753f75f3746SVille Syrjälä * | 754f75f3746SVille Syrjälä * | frame start: 755f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 756f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 757f75f3746SVille Syrjälä * | | 758f75f3746SVille Syrjälä * | | start of vsync: 759f75f3746SVille Syrjälä * | | generate vsync interrupt 760f75f3746SVille Syrjälä * | | | 761f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 762f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 763f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 764f75f3746SVille Syrjälä * | | <----vs-----> | 765f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 766f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 767f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 768f75f3746SVille Syrjälä * | | | 769f75f3746SVille Syrjälä * last visible pixel first visible pixel 770f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 771f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 772f75f3746SVille Syrjälä * 773f75f3746SVille Syrjälä * x = horizontal active 774f75f3746SVille Syrjälä * _ = horizontal blanking 775f75f3746SVille Syrjälä * hs = horizontal sync 776f75f3746SVille Syrjälä * va = vertical active 777f75f3746SVille Syrjälä * vb = vertical blanking 778f75f3746SVille Syrjälä * vs = vertical sync 779f75f3746SVille Syrjälä * vbs = vblank_start (number) 780f75f3746SVille Syrjälä * 781f75f3746SVille Syrjälä * Summary: 782f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 783f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 784f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 785f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 786f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 787f75f3746SVille Syrjälä */ 788f75f3746SVille Syrjälä 7894cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 7904cdb83ecSVille Syrjälä { 7914cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 7924cdb83ecSVille Syrjälä return 0; 7934cdb83ecSVille Syrjälä } 7944cdb83ecSVille Syrjälä 79542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 79642f52ef8SKeith Packard * we use as a pipe index 79742f52ef8SKeith Packard */ 798f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 7990a3e67a4SJesse Barnes { 8002d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 8010a3e67a4SJesse Barnes unsigned long high_frame; 8020a3e67a4SJesse Barnes unsigned long low_frame; 8030b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 8040a3e67a4SJesse Barnes 8050a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 80644d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 8079db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8080a3e67a4SJesse Barnes return 0; 8090a3e67a4SJesse Barnes } 8100a3e67a4SJesse Barnes 811391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 812391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 813391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 814391f75e2SVille Syrjälä const struct drm_display_mode *mode = 815391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 816391f75e2SVille Syrjälä 8170b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 8180b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 8190b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 8200b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 8210b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 822391f75e2SVille Syrjälä } else { 823a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 824391f75e2SVille Syrjälä 825391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 8260b2a8e09SVille Syrjälä hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1; 827391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 8280b2a8e09SVille Syrjälä if ((I915_READ(PIPECONF(cpu_transcoder)) & 8290b2a8e09SVille Syrjälä PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE) 8300b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 831391f75e2SVille Syrjälä } 832391f75e2SVille Syrjälä 8330b2a8e09SVille Syrjälä /* Convert to pixel count */ 8340b2a8e09SVille Syrjälä vbl_start *= htotal; 8350b2a8e09SVille Syrjälä 8360b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 8370b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 8380b2a8e09SVille Syrjälä 8399db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 8409db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 8415eddb70bSChris Wilson 8420a3e67a4SJesse Barnes /* 8430a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 8440a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 8450a3e67a4SJesse Barnes * register. 8460a3e67a4SJesse Barnes */ 8470a3e67a4SJesse Barnes do { 8485eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 849391f75e2SVille Syrjälä low = I915_READ(low_frame); 8505eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 8510a3e67a4SJesse Barnes } while (high1 != high2); 8520a3e67a4SJesse Barnes 8535eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 854391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 8555eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 856391f75e2SVille Syrjälä 857391f75e2SVille Syrjälä /* 858391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 859391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 860391f75e2SVille Syrjälä * counter against vblank start. 861391f75e2SVille Syrjälä */ 862edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 8630a3e67a4SJesse Barnes } 8640a3e67a4SJesse Barnes 865f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 8669880b7a5SJesse Barnes { 8672d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 8689db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 8699880b7a5SJesse Barnes 8709880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 87144d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 8729db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8739880b7a5SJesse Barnes return 0; 8749880b7a5SJesse Barnes } 8759880b7a5SJesse Barnes 8769880b7a5SJesse Barnes return I915_READ(reg); 8779880b7a5SJesse Barnes } 8789880b7a5SJesse Barnes 879ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 880ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 881ad3543edSMario Kleiner 882a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 883a225f079SVille Syrjälä { 884a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 885a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 886a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 887a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 88880715b2fSVille Syrjälä int position, vtotal; 889a225f079SVille Syrjälä 89080715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 891a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 892a225f079SVille Syrjälä vtotal /= 2; 893a225f079SVille Syrjälä 894a225f079SVille Syrjälä if (IS_GEN2(dev)) 895a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 896a225f079SVille Syrjälä else 897a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 898a225f079SVille Syrjälä 899a225f079SVille Syrjälä /* 90080715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 90180715b2fSVille Syrjälä * scanline_offset adjustment. 902a225f079SVille Syrjälä */ 90380715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 904a225f079SVille Syrjälä } 905a225f079SVille Syrjälä 906f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 907abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 908abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 9090af7e4dfSMario Kleiner { 910c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 911c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 912c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 913c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 9143aa18df8SVille Syrjälä int position; 91578e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 9160af7e4dfSMario Kleiner bool in_vbl = true; 9170af7e4dfSMario Kleiner int ret = 0; 918ad3543edSMario Kleiner unsigned long irqflags; 9190af7e4dfSMario Kleiner 920c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 9210af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 9229db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 9230af7e4dfSMario Kleiner return 0; 9240af7e4dfSMario Kleiner } 9250af7e4dfSMario Kleiner 926c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 92778e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 928c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 929c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 930c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 9310af7e4dfSMario Kleiner 932d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 933d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 934d31faf65SVille Syrjälä vbl_end /= 2; 935d31faf65SVille Syrjälä vtotal /= 2; 936d31faf65SVille Syrjälä } 937d31faf65SVille Syrjälä 938c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 939c2baf4b7SVille Syrjälä 940ad3543edSMario Kleiner /* 941ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 942ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 943ad3543edSMario Kleiner * following code must not block on uncore.lock. 944ad3543edSMario Kleiner */ 945ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 946ad3543edSMario Kleiner 947ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 948ad3543edSMario Kleiner 949ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 950ad3543edSMario Kleiner if (stime) 951ad3543edSMario Kleiner *stime = ktime_get(); 952ad3543edSMario Kleiner 9537c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 9540af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9550af7e4dfSMario Kleiner * scanout position from Display scan line register. 9560af7e4dfSMario Kleiner */ 957a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 9580af7e4dfSMario Kleiner } else { 9590af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9600af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9610af7e4dfSMario Kleiner * scanout position. 9620af7e4dfSMario Kleiner */ 963ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9640af7e4dfSMario Kleiner 9653aa18df8SVille Syrjälä /* convert to pixel counts */ 9663aa18df8SVille Syrjälä vbl_start *= htotal; 9673aa18df8SVille Syrjälä vbl_end *= htotal; 9683aa18df8SVille Syrjälä vtotal *= htotal; 96978e8fc6bSVille Syrjälä 97078e8fc6bSVille Syrjälä /* 9717e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9727e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9737e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9747e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9757e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9767e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9777e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9787e78f1cbSVille Syrjälä */ 9797e78f1cbSVille Syrjälä if (position >= vtotal) 9807e78f1cbSVille Syrjälä position = vtotal - 1; 9817e78f1cbSVille Syrjälä 9827e78f1cbSVille Syrjälä /* 98378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 98478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 98578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 98678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 98778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 98878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 98978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 99078e8fc6bSVille Syrjälä */ 99178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9923aa18df8SVille Syrjälä } 9933aa18df8SVille Syrjälä 994ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 995ad3543edSMario Kleiner if (etime) 996ad3543edSMario Kleiner *etime = ktime_get(); 997ad3543edSMario Kleiner 998ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 999ad3543edSMario Kleiner 1000ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1001ad3543edSMario Kleiner 10023aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 10033aa18df8SVille Syrjälä 10043aa18df8SVille Syrjälä /* 10053aa18df8SVille Syrjälä * While in vblank, position will be negative 10063aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 10073aa18df8SVille Syrjälä * vblank, position will be positive counting 10083aa18df8SVille Syrjälä * up since vbl_end. 10093aa18df8SVille Syrjälä */ 10103aa18df8SVille Syrjälä if (position >= vbl_start) 10113aa18df8SVille Syrjälä position -= vbl_end; 10123aa18df8SVille Syrjälä else 10133aa18df8SVille Syrjälä position += vtotal - vbl_end; 10143aa18df8SVille Syrjälä 10157c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 10163aa18df8SVille Syrjälä *vpos = position; 10173aa18df8SVille Syrjälä *hpos = 0; 10183aa18df8SVille Syrjälä } else { 10190af7e4dfSMario Kleiner *vpos = position / htotal; 10200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 10210af7e4dfSMario Kleiner } 10220af7e4dfSMario Kleiner 10230af7e4dfSMario Kleiner /* In vblank? */ 10240af7e4dfSMario Kleiner if (in_vbl) 10253d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 10260af7e4dfSMario Kleiner 10270af7e4dfSMario Kleiner return ret; 10280af7e4dfSMario Kleiner } 10290af7e4dfSMario Kleiner 1030a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 1031a225f079SVille Syrjälä { 1032a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 1033a225f079SVille Syrjälä unsigned long irqflags; 1034a225f079SVille Syrjälä int position; 1035a225f079SVille Syrjälä 1036a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 1037a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 1038a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 1039a225f079SVille Syrjälä 1040a225f079SVille Syrjälä return position; 1041a225f079SVille Syrjälä } 1042a225f079SVille Syrjälä 1043f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 10440af7e4dfSMario Kleiner int *max_error, 10450af7e4dfSMario Kleiner struct timeval *vblank_time, 10460af7e4dfSMario Kleiner unsigned flags) 10470af7e4dfSMario Kleiner { 10484041b853SChris Wilson struct drm_crtc *crtc; 10490af7e4dfSMario Kleiner 10507eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 10514041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 10520af7e4dfSMario Kleiner return -EINVAL; 10530af7e4dfSMario Kleiner } 10540af7e4dfSMario Kleiner 10550af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 10564041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 10574041b853SChris Wilson if (crtc == NULL) { 10584041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 10594041b853SChris Wilson return -EINVAL; 10604041b853SChris Wilson } 10614041b853SChris Wilson 10624041b853SChris Wilson if (!crtc->enabled) { 10634041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 10644041b853SChris Wilson return -EBUSY; 10654041b853SChris Wilson } 10660af7e4dfSMario Kleiner 10670af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 10684041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 10694041b853SChris Wilson vblank_time, flags, 10707da903efSVille Syrjälä crtc, 10717da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 10720af7e4dfSMario Kleiner } 10730af7e4dfSMario Kleiner 107467c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 107567c347ffSJani Nikula struct drm_connector *connector) 1076321a1b30SEgbert Eich { 1077321a1b30SEgbert Eich enum drm_connector_status old_status; 1078321a1b30SEgbert Eich 1079321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 1080321a1b30SEgbert Eich old_status = connector->status; 1081321a1b30SEgbert Eich 1082321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 108367c347ffSJani Nikula if (old_status == connector->status) 108467c347ffSJani Nikula return false; 108567c347ffSJani Nikula 108667c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 1087321a1b30SEgbert Eich connector->base.id, 1088c23cc417SJani Nikula connector->name, 108967c347ffSJani Nikula drm_get_connector_status_name(old_status), 109067c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 109167c347ffSJani Nikula 109267c347ffSJani Nikula return true; 1093321a1b30SEgbert Eich } 1094321a1b30SEgbert Eich 109513cf5504SDave Airlie static void i915_digport_work_func(struct work_struct *work) 109613cf5504SDave Airlie { 109713cf5504SDave Airlie struct drm_i915_private *dev_priv = 109813cf5504SDave Airlie container_of(work, struct drm_i915_private, dig_port_work); 109913cf5504SDave Airlie u32 long_port_mask, short_port_mask; 110013cf5504SDave Airlie struct intel_digital_port *intel_dig_port; 110113cf5504SDave Airlie int i, ret; 110213cf5504SDave Airlie u32 old_bits = 0; 110313cf5504SDave Airlie 1104*4cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 110513cf5504SDave Airlie long_port_mask = dev_priv->long_hpd_port_mask; 110613cf5504SDave Airlie dev_priv->long_hpd_port_mask = 0; 110713cf5504SDave Airlie short_port_mask = dev_priv->short_hpd_port_mask; 110813cf5504SDave Airlie dev_priv->short_hpd_port_mask = 0; 1109*4cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 111013cf5504SDave Airlie 111113cf5504SDave Airlie for (i = 0; i < I915_MAX_PORTS; i++) { 111213cf5504SDave Airlie bool valid = false; 111313cf5504SDave Airlie bool long_hpd = false; 111413cf5504SDave Airlie intel_dig_port = dev_priv->hpd_irq_port[i]; 111513cf5504SDave Airlie if (!intel_dig_port || !intel_dig_port->hpd_pulse) 111613cf5504SDave Airlie continue; 111713cf5504SDave Airlie 111813cf5504SDave Airlie if (long_port_mask & (1 << i)) { 111913cf5504SDave Airlie valid = true; 112013cf5504SDave Airlie long_hpd = true; 112113cf5504SDave Airlie } else if (short_port_mask & (1 << i)) 112213cf5504SDave Airlie valid = true; 112313cf5504SDave Airlie 112413cf5504SDave Airlie if (valid) { 112513cf5504SDave Airlie ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd); 112613cf5504SDave Airlie if (ret == true) { 112713cf5504SDave Airlie /* if we get true fallback to old school hpd */ 112813cf5504SDave Airlie old_bits |= (1 << intel_dig_port->base.hpd_pin); 112913cf5504SDave Airlie } 113013cf5504SDave Airlie } 113113cf5504SDave Airlie } 113213cf5504SDave Airlie 113313cf5504SDave Airlie if (old_bits) { 1134*4cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 113513cf5504SDave Airlie dev_priv->hpd_event_bits |= old_bits; 1136*4cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 113713cf5504SDave Airlie schedule_work(&dev_priv->hotplug_work); 113813cf5504SDave Airlie } 113913cf5504SDave Airlie } 114013cf5504SDave Airlie 11415ca58282SJesse Barnes /* 11425ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 11435ca58282SJesse Barnes */ 1144ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 1145ac4c16c5SEgbert Eich 11465ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 11475ca58282SJesse Barnes { 11482d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11492d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 11505ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 1151c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 1152cd569aedSEgbert Eich struct intel_connector *intel_connector; 1153cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 1154cd569aedSEgbert Eich struct drm_connector *connector; 1155cd569aedSEgbert Eich bool hpd_disabled = false; 1156321a1b30SEgbert Eich bool changed = false; 1157142e2398SEgbert Eich u32 hpd_event_bits; 11585ca58282SJesse Barnes 1159a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 1160e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 1161e67189abSJesse Barnes 1162*4cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1163142e2398SEgbert Eich 1164142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 1165142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 1166cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 1167cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 116836cd7444SDave Airlie if (!intel_connector->encoder) 116936cd7444SDave Airlie continue; 1170cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 1171cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 1172cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 1173cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 1174cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 1175cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 1176c23cc417SJani Nikula connector->name); 1177cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 1178cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 1179cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 1180cd569aedSEgbert Eich hpd_disabled = true; 1181cd569aedSEgbert Eich } 1182142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1183142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 1184c23cc417SJani Nikula connector->name, intel_encoder->hpd_pin); 1185142e2398SEgbert Eich } 1186cd569aedSEgbert Eich } 1187cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 1188cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 1189cd569aedSEgbert Eich * some connectors */ 1190ac4c16c5SEgbert Eich if (hpd_disabled) { 1191cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 11926323751dSImre Deak mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work, 11936323751dSImre Deak msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 1194ac4c16c5SEgbert Eich } 1195cd569aedSEgbert Eich 1196*4cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 1197cd569aedSEgbert Eich 1198321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 1199321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 120036cd7444SDave Airlie if (!intel_connector->encoder) 120136cd7444SDave Airlie continue; 1202321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 1203321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1204cd569aedSEgbert Eich if (intel_encoder->hot_plug) 1205cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 1206321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 1207321a1b30SEgbert Eich changed = true; 1208321a1b30SEgbert Eich } 1209321a1b30SEgbert Eich } 121040ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 121140ee3381SKeith Packard 1212321a1b30SEgbert Eich if (changed) 1213321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 12145ca58282SJesse Barnes } 12155ca58282SJesse Barnes 1216d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 1217f97108d1SJesse Barnes { 12182d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1219b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 12209270388eSDaniel Vetter u8 new_delay; 12219270388eSDaniel Vetter 1222d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1223f97108d1SJesse Barnes 122473edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 122573edd18fSDaniel Vetter 122620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 12279270388eSDaniel Vetter 12287648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1229b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1230b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1231f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1232f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1233f97108d1SJesse Barnes 1234f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1235b5b72e89SMatthew Garrett if (busy_up > max_avg) { 123620e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 123720e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 123820e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 123920e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1240b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 124120e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 124220e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 124320e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 124420e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1245f97108d1SJesse Barnes } 1246f97108d1SJesse Barnes 12477648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 124820e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1249f97108d1SJesse Barnes 1250d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 12519270388eSDaniel Vetter 1252f97108d1SJesse Barnes return; 1253f97108d1SJesse Barnes } 1254f97108d1SJesse Barnes 1255549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1256a4872ba6SOscar Mateo struct intel_engine_cs *ring) 1257549f7365SChris Wilson { 125893b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1259475553deSChris Wilson return; 1260475553deSChris Wilson 1261814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 12629862e600SChris Wilson 126384c33a64SSourab Gupta if (drm_core_check_feature(dev, DRIVER_MODESET)) 126484c33a64SSourab Gupta intel_notify_mmio_flip(ring); 126584c33a64SSourab Gupta 1266549f7365SChris Wilson wake_up_all(&ring->irq_queue); 126710cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 1268549f7365SChris Wilson } 1269549f7365SChris Wilson 127031685c25SDeepak S static u32 vlv_c0_residency(struct drm_i915_private *dev_priv, 1271bf225f20SChris Wilson struct intel_rps_ei *rps_ei) 127231685c25SDeepak S { 127331685c25SDeepak S u32 cz_ts, cz_freq_khz; 127431685c25SDeepak S u32 render_count, media_count; 127531685c25SDeepak S u32 elapsed_render, elapsed_media, elapsed_time; 127631685c25SDeepak S u32 residency = 0; 127731685c25SDeepak S 127831685c25SDeepak S cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 127931685c25SDeepak S cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4); 128031685c25SDeepak S 128131685c25SDeepak S render_count = I915_READ(VLV_RENDER_C0_COUNT_REG); 128231685c25SDeepak S media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG); 128331685c25SDeepak S 1284bf225f20SChris Wilson if (rps_ei->cz_clock == 0) { 1285bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 1286bf225f20SChris Wilson rps_ei->render_c0 = render_count; 1287bf225f20SChris Wilson rps_ei->media_c0 = media_count; 128831685c25SDeepak S 128931685c25SDeepak S return dev_priv->rps.cur_freq; 129031685c25SDeepak S } 129131685c25SDeepak S 1292bf225f20SChris Wilson elapsed_time = cz_ts - rps_ei->cz_clock; 1293bf225f20SChris Wilson rps_ei->cz_clock = cz_ts; 129431685c25SDeepak S 1295bf225f20SChris Wilson elapsed_render = render_count - rps_ei->render_c0; 1296bf225f20SChris Wilson rps_ei->render_c0 = render_count; 129731685c25SDeepak S 1298bf225f20SChris Wilson elapsed_media = media_count - rps_ei->media_c0; 1299bf225f20SChris Wilson rps_ei->media_c0 = media_count; 130031685c25SDeepak S 130131685c25SDeepak S /* Convert all the counters into common unit of milli sec */ 130231685c25SDeepak S elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC; 130331685c25SDeepak S elapsed_render /= cz_freq_khz; 130431685c25SDeepak S elapsed_media /= cz_freq_khz; 130531685c25SDeepak S 130631685c25SDeepak S /* 130731685c25SDeepak S * Calculate overall C0 residency percentage 130831685c25SDeepak S * only if elapsed time is non zero 130931685c25SDeepak S */ 131031685c25SDeepak S if (elapsed_time) { 131131685c25SDeepak S residency = 131231685c25SDeepak S ((max(elapsed_render, elapsed_media) * 100) 131331685c25SDeepak S / elapsed_time); 131431685c25SDeepak S } 131531685c25SDeepak S 131631685c25SDeepak S return residency; 131731685c25SDeepak S } 131831685c25SDeepak S 131931685c25SDeepak S /** 132031685c25SDeepak S * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU 132131685c25SDeepak S * busy-ness calculated from C0 counters of render & media power wells 132231685c25SDeepak S * @dev_priv: DRM device private 132331685c25SDeepak S * 132431685c25SDeepak S */ 13254fa79042SDamien Lespiau static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv) 132631685c25SDeepak S { 132731685c25SDeepak S u32 residency_C0_up = 0, residency_C0_down = 0; 13284fa79042SDamien Lespiau int new_delay, adj; 132931685c25SDeepak S 133031685c25SDeepak S dev_priv->rps.ei_interrupt_count++; 133131685c25SDeepak S 133231685c25SDeepak S WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); 133331685c25SDeepak S 133431685c25SDeepak S 1335bf225f20SChris Wilson if (dev_priv->rps.up_ei.cz_clock == 0) { 1336bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei); 1337bf225f20SChris Wilson vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei); 133831685c25SDeepak S return dev_priv->rps.cur_freq; 133931685c25SDeepak S } 134031685c25SDeepak S 134131685c25SDeepak S 134231685c25SDeepak S /* 134331685c25SDeepak S * To down throttle, C0 residency should be less than down threshold 134431685c25SDeepak S * for continous EI intervals. So calculate down EI counters 134531685c25SDeepak S * once in VLV_INT_COUNT_FOR_DOWN_EI 134631685c25SDeepak S */ 134731685c25SDeepak S if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) { 134831685c25SDeepak S 134931685c25SDeepak S dev_priv->rps.ei_interrupt_count = 0; 135031685c25SDeepak S 135131685c25SDeepak S residency_C0_down = vlv_c0_residency(dev_priv, 1352bf225f20SChris Wilson &dev_priv->rps.down_ei); 135331685c25SDeepak S } else { 135431685c25SDeepak S residency_C0_up = vlv_c0_residency(dev_priv, 1355bf225f20SChris Wilson &dev_priv->rps.up_ei); 135631685c25SDeepak S } 135731685c25SDeepak S 135831685c25SDeepak S new_delay = dev_priv->rps.cur_freq; 135931685c25SDeepak S 136031685c25SDeepak S adj = dev_priv->rps.last_adj; 136131685c25SDeepak S /* C0 residency is greater than UP threshold. Increase Frequency */ 136231685c25SDeepak S if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) { 136331685c25SDeepak S if (adj > 0) 136431685c25SDeepak S adj *= 2; 136531685c25SDeepak S else 136631685c25SDeepak S adj = 1; 136731685c25SDeepak S 136831685c25SDeepak S if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit) 136931685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 137031685c25SDeepak S 137131685c25SDeepak S /* 137231685c25SDeepak S * For better performance, jump directly 137331685c25SDeepak S * to RPe if we're below it. 137431685c25SDeepak S */ 137531685c25SDeepak S if (new_delay < dev_priv->rps.efficient_freq) 137631685c25SDeepak S new_delay = dev_priv->rps.efficient_freq; 137731685c25SDeepak S 137831685c25SDeepak S } else if (!dev_priv->rps.ei_interrupt_count && 137931685c25SDeepak S (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) { 138031685c25SDeepak S if (adj < 0) 138131685c25SDeepak S adj *= 2; 138231685c25SDeepak S else 138331685c25SDeepak S adj = -1; 138431685c25SDeepak S /* 138531685c25SDeepak S * This means, C0 residency is less than down threshold over 138631685c25SDeepak S * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq 138731685c25SDeepak S */ 138831685c25SDeepak S if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit) 138931685c25SDeepak S new_delay = dev_priv->rps.cur_freq + adj; 139031685c25SDeepak S } 139131685c25SDeepak S 139231685c25SDeepak S return new_delay; 139331685c25SDeepak S } 139431685c25SDeepak S 13954912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 13963b8d8d91SJesse Barnes { 13972d1013ddSJani Nikula struct drm_i915_private *dev_priv = 13982d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1399edbfdb45SPaulo Zanoni u32 pm_iir; 1400dd75fdc8SChris Wilson int new_delay, adj; 14013b8d8d91SJesse Barnes 140259cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1403c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1404c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 14056af257cdSDamien Lespiau if (INTEL_INFO(dev_priv->dev)->gen >= 8) 1406480c8033SDaniel Vetter gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 14070961021aSBen Widawsky else { 14080961021aSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer */ 1409480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 14100961021aSBen Widawsky } 141159cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 14124912d041SBen Widawsky 141360611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1414a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 141560611c13SPaulo Zanoni 1416a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 14173b8d8d91SJesse Barnes return; 14183b8d8d91SJesse Barnes 14194fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 14207b9e0ae6SChris Wilson 1421dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 14227425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1423dd75fdc8SChris Wilson if (adj > 0) 1424dd75fdc8SChris Wilson adj *= 2; 142513a5660cSDeepak S else { 142613a5660cSDeepak S /* CHV needs even encode values */ 142713a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1; 142813a5660cSDeepak S } 1429b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 14307425034aSVille Syrjälä 14317425034aSVille Syrjälä /* 14327425034aSVille Syrjälä * For better performance, jump directly 14337425034aSVille Syrjälä * to RPe if we're below it. 14347425034aSVille Syrjälä */ 1435b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1436b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1437dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1438b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1439b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1440dd75fdc8SChris Wilson else 1441b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1442dd75fdc8SChris Wilson adj = 0; 144331685c25SDeepak S } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 144431685c25SDeepak S new_delay = vlv_calc_delay_from_C0_counters(dev_priv); 1445dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1446dd75fdc8SChris Wilson if (adj < 0) 1447dd75fdc8SChris Wilson adj *= 2; 144813a5660cSDeepak S else { 144913a5660cSDeepak S /* CHV needs even encode values */ 145013a5660cSDeepak S adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1; 145113a5660cSDeepak S } 1452b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1453dd75fdc8SChris Wilson } else { /* unknown event */ 1454b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1455dd75fdc8SChris Wilson } 14563b8d8d91SJesse Barnes 145779249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 145879249636SBen Widawsky * interrupt 145979249636SBen Widawsky */ 14601272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1461b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1462b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 146327544369SDeepak S 1464b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1465dd75fdc8SChris Wilson 14660a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 14670a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 14680a073b84SJesse Barnes else 14694912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 14703b8d8d91SJesse Barnes 14714fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 14723b8d8d91SJesse Barnes } 14733b8d8d91SJesse Barnes 1474e3689190SBen Widawsky 1475e3689190SBen Widawsky /** 1476e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1477e3689190SBen Widawsky * occurred. 1478e3689190SBen Widawsky * @work: workqueue struct 1479e3689190SBen Widawsky * 1480e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1481e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1482e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1483e3689190SBen Widawsky */ 1484e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1485e3689190SBen Widawsky { 14862d1013ddSJani Nikula struct drm_i915_private *dev_priv = 14872d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1488e3689190SBen Widawsky u32 error_status, row, bank, subbank; 148935a85ac6SBen Widawsky char *parity_event[6]; 1490e3689190SBen Widawsky uint32_t misccpctl; 149135a85ac6SBen Widawsky uint8_t slice = 0; 1492e3689190SBen Widawsky 1493e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1494e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1495e3689190SBen Widawsky * any time we access those registers. 1496e3689190SBen Widawsky */ 1497e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1498e3689190SBen Widawsky 149935a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 150035a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 150135a85ac6SBen Widawsky goto out; 150235a85ac6SBen Widawsky 1503e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1504e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1505e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1506e3689190SBen Widawsky 150735a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 150835a85ac6SBen Widawsky u32 reg; 150935a85ac6SBen Widawsky 151035a85ac6SBen Widawsky slice--; 151135a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 151235a85ac6SBen Widawsky break; 151335a85ac6SBen Widawsky 151435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 151535a85ac6SBen Widawsky 151635a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 151735a85ac6SBen Widawsky 151835a85ac6SBen Widawsky error_status = I915_READ(reg); 1519e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1520e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1521e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1522e3689190SBen Widawsky 152335a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 152435a85ac6SBen Widawsky POSTING_READ(reg); 1525e3689190SBen Widawsky 1526cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1527e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1528e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1529e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 153035a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 153135a85ac6SBen Widawsky parity_event[5] = NULL; 1532e3689190SBen Widawsky 15335bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1534e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1535e3689190SBen Widawsky 153635a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 153735a85ac6SBen Widawsky slice, row, bank, subbank); 1538e3689190SBen Widawsky 153935a85ac6SBen Widawsky kfree(parity_event[4]); 1540e3689190SBen Widawsky kfree(parity_event[3]); 1541e3689190SBen Widawsky kfree(parity_event[2]); 1542e3689190SBen Widawsky kfree(parity_event[1]); 1543e3689190SBen Widawsky } 1544e3689190SBen Widawsky 154535a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 154635a85ac6SBen Widawsky 154735a85ac6SBen Widawsky out: 154835a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 1549*4cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1550480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 1551*4cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 155235a85ac6SBen Widawsky 155335a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 155435a85ac6SBen Widawsky } 155535a85ac6SBen Widawsky 155635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1557e3689190SBen Widawsky { 15582d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1559e3689190SBen Widawsky 1560040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1561e3689190SBen Widawsky return; 1562e3689190SBen Widawsky 1563d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1564480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1565d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1566e3689190SBen Widawsky 156735a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 156835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 156935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 157035a85ac6SBen Widawsky 157135a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 157235a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 157335a85ac6SBen Widawsky 1574a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1575e3689190SBen Widawsky } 1576e3689190SBen Widawsky 1577f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1578f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1579f1af8fc1SPaulo Zanoni u32 gt_iir) 1580f1af8fc1SPaulo Zanoni { 1581f1af8fc1SPaulo Zanoni if (gt_iir & 1582f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1583f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1584f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1585f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1586f1af8fc1SPaulo Zanoni } 1587f1af8fc1SPaulo Zanoni 1588e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1589e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1590e7b4c6b1SDaniel Vetter u32 gt_iir) 1591e7b4c6b1SDaniel Vetter { 1592e7b4c6b1SDaniel Vetter 1593cc609d5dSBen Widawsky if (gt_iir & 1594cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1595e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1596cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1597e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1598cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1599e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1600e7b4c6b1SDaniel Vetter 1601cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1602cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1603cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 160458174462SMika Kuoppala i915_handle_error(dev, false, "GT error interrupt 0x%08x", 160558174462SMika Kuoppala gt_iir); 1606e7b4c6b1SDaniel Vetter } 1607e3689190SBen Widawsky 160835a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 160935a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1610e7b4c6b1SDaniel Vetter } 1611e7b4c6b1SDaniel Vetter 16120961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 16130961021aSBen Widawsky { 16140961021aSBen Widawsky if ((pm_iir & dev_priv->pm_rps_events) == 0) 16150961021aSBen Widawsky return; 16160961021aSBen Widawsky 16170961021aSBen Widawsky spin_lock(&dev_priv->irq_lock); 16180961021aSBen Widawsky dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1619480c8033SDaniel Vetter gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 16200961021aSBen Widawsky spin_unlock(&dev_priv->irq_lock); 16210961021aSBen Widawsky 16220961021aSBen Widawsky queue_work(dev_priv->wq, &dev_priv->rps.work); 16230961021aSBen Widawsky } 16240961021aSBen Widawsky 1625abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1626abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1627abd58f01SBen Widawsky u32 master_ctl) 1628abd58f01SBen Widawsky { 1629e981e7b1SThomas Daniel struct intel_engine_cs *ring; 1630abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1631abd58f01SBen Widawsky uint32_t tmp = 0; 1632abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1633abd58f01SBen Widawsky 1634abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1635abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1636abd58f01SBen Widawsky if (tmp) { 163738cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(0), tmp); 1638abd58f01SBen Widawsky ret = IRQ_HANDLED; 1639e981e7b1SThomas Daniel 1640abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1641e981e7b1SThomas Daniel ring = &dev_priv->ring[RCS]; 1642abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1643e981e7b1SThomas Daniel notify_ring(dev, ring); 1644e981e7b1SThomas Daniel if (rcs & GT_CONTEXT_SWITCH_INTERRUPT) 1645e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1646e981e7b1SThomas Daniel 1647e981e7b1SThomas Daniel bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1648e981e7b1SThomas Daniel ring = &dev_priv->ring[BCS]; 1649abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1650e981e7b1SThomas Daniel notify_ring(dev, ring); 1651e981e7b1SThomas Daniel if (bcs & GT_CONTEXT_SWITCH_INTERRUPT) 1652e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1653abd58f01SBen Widawsky } else 1654abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1655abd58f01SBen Widawsky } 1656abd58f01SBen Widawsky 165785f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1658abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1659abd58f01SBen Widawsky if (tmp) { 166038cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(1), tmp); 1661abd58f01SBen Widawsky ret = IRQ_HANDLED; 1662e981e7b1SThomas Daniel 1663abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1664e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS]; 1665abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1666e981e7b1SThomas Daniel notify_ring(dev, ring); 166773d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1668e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1669e981e7b1SThomas Daniel 167085f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 1671e981e7b1SThomas Daniel ring = &dev_priv->ring[VCS2]; 167285f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 1673e981e7b1SThomas Daniel notify_ring(dev, ring); 167473d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1675e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1676abd58f01SBen Widawsky } else 1677abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1678abd58f01SBen Widawsky } 1679abd58f01SBen Widawsky 16800961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 16810961021aSBen Widawsky tmp = I915_READ(GEN8_GT_IIR(2)); 16820961021aSBen Widawsky if (tmp & dev_priv->pm_rps_events) { 16830961021aSBen Widawsky I915_WRITE(GEN8_GT_IIR(2), 16840961021aSBen Widawsky tmp & dev_priv->pm_rps_events); 168538cc46d7SOscar Mateo ret = IRQ_HANDLED; 168638cc46d7SOscar Mateo gen8_rps_irq_handler(dev_priv, tmp); 16870961021aSBen Widawsky } else 16880961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 16890961021aSBen Widawsky } 16900961021aSBen Widawsky 1691abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1692abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1693abd58f01SBen Widawsky if (tmp) { 169438cc46d7SOscar Mateo I915_WRITE(GEN8_GT_IIR(3), tmp); 1695abd58f01SBen Widawsky ret = IRQ_HANDLED; 1696e981e7b1SThomas Daniel 1697abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1698e981e7b1SThomas Daniel ring = &dev_priv->ring[VECS]; 1699abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1700e981e7b1SThomas Daniel notify_ring(dev, ring); 170173d477f6SOscar Mateo if (vcs & GT_CONTEXT_SWITCH_INTERRUPT) 1702e981e7b1SThomas Daniel intel_execlists_handle_ctx_events(ring); 1703abd58f01SBen Widawsky } else 1704abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1705abd58f01SBen Widawsky } 1706abd58f01SBen Widawsky 1707abd58f01SBen Widawsky return ret; 1708abd58f01SBen Widawsky } 1709abd58f01SBen Widawsky 1710b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1711b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1712b543fb04SEgbert Eich 171313cf5504SDave Airlie static int ilk_port_to_hotplug_shift(enum port port) 171413cf5504SDave Airlie { 171513cf5504SDave Airlie switch (port) { 171613cf5504SDave Airlie case PORT_A: 171713cf5504SDave Airlie case PORT_E: 171813cf5504SDave Airlie default: 171913cf5504SDave Airlie return -1; 172013cf5504SDave Airlie case PORT_B: 172113cf5504SDave Airlie return 0; 172213cf5504SDave Airlie case PORT_C: 172313cf5504SDave Airlie return 8; 172413cf5504SDave Airlie case PORT_D: 172513cf5504SDave Airlie return 16; 172613cf5504SDave Airlie } 172713cf5504SDave Airlie } 172813cf5504SDave Airlie 172913cf5504SDave Airlie static int g4x_port_to_hotplug_shift(enum port port) 173013cf5504SDave Airlie { 173113cf5504SDave Airlie switch (port) { 173213cf5504SDave Airlie case PORT_A: 173313cf5504SDave Airlie case PORT_E: 173413cf5504SDave Airlie default: 173513cf5504SDave Airlie return -1; 173613cf5504SDave Airlie case PORT_B: 173713cf5504SDave Airlie return 17; 173813cf5504SDave Airlie case PORT_C: 173913cf5504SDave Airlie return 19; 174013cf5504SDave Airlie case PORT_D: 174113cf5504SDave Airlie return 21; 174213cf5504SDave Airlie } 174313cf5504SDave Airlie } 174413cf5504SDave Airlie 174513cf5504SDave Airlie static inline enum port get_port_from_pin(enum hpd_pin pin) 174613cf5504SDave Airlie { 174713cf5504SDave Airlie switch (pin) { 174813cf5504SDave Airlie case HPD_PORT_B: 174913cf5504SDave Airlie return PORT_B; 175013cf5504SDave Airlie case HPD_PORT_C: 175113cf5504SDave Airlie return PORT_C; 175213cf5504SDave Airlie case HPD_PORT_D: 175313cf5504SDave Airlie return PORT_D; 175413cf5504SDave Airlie default: 175513cf5504SDave Airlie return PORT_A; /* no hpd */ 175613cf5504SDave Airlie } 175713cf5504SDave Airlie } 175813cf5504SDave Airlie 175910a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1760b543fb04SEgbert Eich u32 hotplug_trigger, 176113cf5504SDave Airlie u32 dig_hotplug_reg, 1762b543fb04SEgbert Eich const u32 *hpd) 1763b543fb04SEgbert Eich { 17642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1765b543fb04SEgbert Eich int i; 176613cf5504SDave Airlie enum port port; 176710a504deSDaniel Vetter bool storm_detected = false; 176813cf5504SDave Airlie bool queue_dig = false, queue_hp = false; 176913cf5504SDave Airlie u32 dig_shift; 177013cf5504SDave Airlie u32 dig_port_mask = 0; 1771b543fb04SEgbert Eich 177291d131d2SDaniel Vetter if (!hotplug_trigger) 177391d131d2SDaniel Vetter return; 177491d131d2SDaniel Vetter 177513cf5504SDave Airlie DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n", 177613cf5504SDave Airlie hotplug_trigger, dig_hotplug_reg); 1777cc9bd499SImre Deak 1778b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1779b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 178013cf5504SDave Airlie if (!(hpd[i] & hotplug_trigger)) 178113cf5504SDave Airlie continue; 1782821450c6SEgbert Eich 178313cf5504SDave Airlie port = get_port_from_pin(i); 178413cf5504SDave Airlie if (port && dev_priv->hpd_irq_port[port]) { 178513cf5504SDave Airlie bool long_hpd; 178613cf5504SDave Airlie 178713cf5504SDave Airlie if (IS_G4X(dev)) { 178813cf5504SDave Airlie dig_shift = g4x_port_to_hotplug_shift(port); 178913cf5504SDave Airlie long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 179013cf5504SDave Airlie } else { 179113cf5504SDave Airlie dig_shift = ilk_port_to_hotplug_shift(port); 179213cf5504SDave Airlie long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT; 179313cf5504SDave Airlie } 179413cf5504SDave Airlie 179526fbb774SVille Syrjälä DRM_DEBUG_DRIVER("digital hpd port %c - %s\n", 179626fbb774SVille Syrjälä port_name(port), 179726fbb774SVille Syrjälä long_hpd ? "long" : "short"); 179813cf5504SDave Airlie /* for long HPD pulses we want to have the digital queue happen, 179913cf5504SDave Airlie but we still want HPD storm detection to function. */ 180013cf5504SDave Airlie if (long_hpd) { 180113cf5504SDave Airlie dev_priv->long_hpd_port_mask |= (1 << port); 180213cf5504SDave Airlie dig_port_mask |= hpd[i]; 180313cf5504SDave Airlie } else { 180413cf5504SDave Airlie /* for short HPD just trigger the digital queue */ 180513cf5504SDave Airlie dev_priv->short_hpd_port_mask |= (1 << port); 180613cf5504SDave Airlie hotplug_trigger &= ~hpd[i]; 180713cf5504SDave Airlie } 180813cf5504SDave Airlie queue_dig = true; 180913cf5504SDave Airlie } 181013cf5504SDave Airlie } 181113cf5504SDave Airlie 181213cf5504SDave Airlie for (i = 1; i < HPD_NUM_PINS; i++) { 18133ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 18143ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 18153ff04a16SDaniel Vetter /* 18163ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 18173ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 18183ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 18193ff04a16SDaniel Vetter * interrupts on saner platforms. 18203ff04a16SDaniel Vetter */ 18213ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1822cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1823cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1824b8f102e8SEgbert Eich 18253ff04a16SDaniel Vetter continue; 18263ff04a16SDaniel Vetter } 18273ff04a16SDaniel Vetter 1828b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1829b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1830b543fb04SEgbert Eich continue; 1831b543fb04SEgbert Eich 183213cf5504SDave Airlie if (!(dig_port_mask & hpd[i])) { 1833bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 183413cf5504SDave Airlie queue_hp = true; 183513cf5504SDave Airlie } 183613cf5504SDave Airlie 1837b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1838b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1839b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1840b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1841b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1842b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1843b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1844b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1845142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1846b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 184710a504deSDaniel Vetter storm_detected = true; 1848b543fb04SEgbert Eich } else { 1849b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1850b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1851b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1852b543fb04SEgbert Eich } 1853b543fb04SEgbert Eich } 1854b543fb04SEgbert Eich 185510a504deSDaniel Vetter if (storm_detected) 185610a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1857b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 18585876fa0dSDaniel Vetter 1859645416f5SDaniel Vetter /* 1860645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1861645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1862645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1863645416f5SDaniel Vetter * deadlock. 1864645416f5SDaniel Vetter */ 186513cf5504SDave Airlie if (queue_dig) 18660e32b39cSDave Airlie queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work); 186713cf5504SDave Airlie if (queue_hp) 1868645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1869b543fb04SEgbert Eich } 1870b543fb04SEgbert Eich 1871515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1872515ac2bbSDaniel Vetter { 18732d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 187428c70f16SDaniel Vetter 187528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1876515ac2bbSDaniel Vetter } 1877515ac2bbSDaniel Vetter 1878ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1879ce99c256SDaniel Vetter { 18802d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 18819ee32feaSDaniel Vetter 18829ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1883ce99c256SDaniel Vetter } 1884ce99c256SDaniel Vetter 18858bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1886277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1887eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1888eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 18898bc5e955SDaniel Vetter uint32_t crc4) 18908bf1e9f1SShuang He { 18918bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 18928bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 18938bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1894ac2300d4SDamien Lespiau int head, tail; 1895b2c88f5bSDamien Lespiau 1896d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1897d538bbdfSDamien Lespiau 18980c912c79SDamien Lespiau if (!pipe_crc->entries) { 1899d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 19000c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 19010c912c79SDamien Lespiau return; 19020c912c79SDamien Lespiau } 19030c912c79SDamien Lespiau 1904d538bbdfSDamien Lespiau head = pipe_crc->head; 1905d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1906b2c88f5bSDamien Lespiau 1907b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1908d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1909b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1910b2c88f5bSDamien Lespiau return; 1911b2c88f5bSDamien Lespiau } 1912b2c88f5bSDamien Lespiau 1913b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 19148bf1e9f1SShuang He 19158bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1916eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1917eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1918eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1919eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1920eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1921b2c88f5bSDamien Lespiau 1922b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1923d538bbdfSDamien Lespiau pipe_crc->head = head; 1924d538bbdfSDamien Lespiau 1925d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 192607144428SDamien Lespiau 192707144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 19288bf1e9f1SShuang He } 1929277de95eSDaniel Vetter #else 1930277de95eSDaniel Vetter static inline void 1931277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1932277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1933277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1934277de95eSDaniel Vetter uint32_t crc4) {} 1935277de95eSDaniel Vetter #endif 1936eba94eb9SDaniel Vetter 1937277de95eSDaniel Vetter 1938277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 19395a69b89fSDaniel Vetter { 19405a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 19415a69b89fSDaniel Vetter 1942277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 19435a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 19445a69b89fSDaniel Vetter 0, 0, 0, 0); 19455a69b89fSDaniel Vetter } 19465a69b89fSDaniel Vetter 1947277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1948eba94eb9SDaniel Vetter { 1949eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1950eba94eb9SDaniel Vetter 1951277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1952eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1953eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1954eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1955eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 19568bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1957eba94eb9SDaniel Vetter } 19585b3a856bSDaniel Vetter 1959277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 19605b3a856bSDaniel Vetter { 19615b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 19620b5c5ed0SDaniel Vetter uint32_t res1, res2; 19630b5c5ed0SDaniel Vetter 19640b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 19650b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 19660b5c5ed0SDaniel Vetter else 19670b5c5ed0SDaniel Vetter res1 = 0; 19680b5c5ed0SDaniel Vetter 19690b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 19700b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 19710b5c5ed0SDaniel Vetter else 19720b5c5ed0SDaniel Vetter res2 = 0; 19735b3a856bSDaniel Vetter 1974277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 19750b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 19760b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 19770b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 19780b5c5ed0SDaniel Vetter res1, res2); 19795b3a856bSDaniel Vetter } 19808bf1e9f1SShuang He 1981c76bb61aSDaisy Sun void gen8_flip_interrupt(struct drm_device *dev) 1982c76bb61aSDaisy Sun { 1983c76bb61aSDaisy Sun struct drm_i915_private *dev_priv = dev->dev_private; 1984c76bb61aSDaisy Sun 1985c76bb61aSDaisy Sun if (!dev_priv->rps.is_bdw_sw_turbo) 1986c76bb61aSDaisy Sun return; 1987c76bb61aSDaisy Sun 1988c76bb61aSDaisy Sun if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) { 1989c76bb61aSDaisy Sun mod_timer(&dev_priv->rps.sw_turbo.flip_timer, 1990c76bb61aSDaisy Sun usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies); 1991c76bb61aSDaisy Sun } 1992c76bb61aSDaisy Sun else { 1993c76bb61aSDaisy Sun dev_priv->rps.sw_turbo.flip_timer.expires = 1994c76bb61aSDaisy Sun usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies; 1995c76bb61aSDaisy Sun add_timer(&dev_priv->rps.sw_turbo.flip_timer); 1996c76bb61aSDaisy Sun atomic_set(&dev_priv->rps.sw_turbo.flip_received, true); 1997c76bb61aSDaisy Sun } 1998c76bb61aSDaisy Sun 1999c76bb61aSDaisy Sun bdw_software_turbo(dev); 2000c76bb61aSDaisy Sun } 2001c76bb61aSDaisy Sun 20021403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 20031403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 20041403c0d4SPaulo Zanoni * the work queue. */ 20051403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 2006baf02a1fSBen Widawsky { 2007a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 200859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 2009a6706b45SDeepak S dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 2010480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 201159cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 20122adbee62SDaniel Vetter 20132adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 201441a05a3aSDaniel Vetter } 2015baf02a1fSBen Widawsky 20161403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 201712638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 201812638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 201912638c57SBen Widawsky 202012638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 202158174462SMika Kuoppala i915_handle_error(dev_priv->dev, false, 202258174462SMika Kuoppala "VEBOX CS error interrupt 0x%08x", 202358174462SMika Kuoppala pm_iir); 202412638c57SBen Widawsky } 202512638c57SBen Widawsky } 20261403c0d4SPaulo Zanoni } 2027baf02a1fSBen Widawsky 20288d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 20298d7849dbSVille Syrjälä { 20308d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 20318d7849dbSVille Syrjälä return false; 20328d7849dbSVille Syrjälä 20338d7849dbSVille Syrjälä return true; 20348d7849dbSVille Syrjälä } 20358d7849dbSVille Syrjälä 2036c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 20377e231dbeSJesse Barnes { 2038c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 203991d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 20407e231dbeSJesse Barnes int pipe; 20417e231dbeSJesse Barnes 204258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 2043055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 204491d181ddSImre Deak int reg; 2045bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 204691d181ddSImre Deak 2047bbb5eebfSDaniel Vetter /* 2048bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 2049bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 2050bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 2051bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 2052bbb5eebfSDaniel Vetter * handle. 2053bbb5eebfSDaniel Vetter */ 2054bbb5eebfSDaniel Vetter mask = 0; 2055bbb5eebfSDaniel Vetter if (__cpu_fifo_underrun_reporting_enabled(dev, pipe)) 2056bbb5eebfSDaniel Vetter mask |= PIPE_FIFO_UNDERRUN_STATUS; 2057bbb5eebfSDaniel Vetter 2058bbb5eebfSDaniel Vetter switch (pipe) { 2059bbb5eebfSDaniel Vetter case PIPE_A: 2060bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 2061bbb5eebfSDaniel Vetter break; 2062bbb5eebfSDaniel Vetter case PIPE_B: 2063bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 2064bbb5eebfSDaniel Vetter break; 20653278f67fSVille Syrjälä case PIPE_C: 20663278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 20673278f67fSVille Syrjälä break; 2068bbb5eebfSDaniel Vetter } 2069bbb5eebfSDaniel Vetter if (iir & iir_bit) 2070bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 2071bbb5eebfSDaniel Vetter 2072bbb5eebfSDaniel Vetter if (!mask) 207391d181ddSImre Deak continue; 207491d181ddSImre Deak 207591d181ddSImre Deak reg = PIPESTAT(pipe); 2076bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 2077bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 20787e231dbeSJesse Barnes 20797e231dbeSJesse Barnes /* 20807e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 20817e231dbeSJesse Barnes */ 208291d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 208391d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 20847e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 20857e231dbeSJesse Barnes } 208658ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 20877e231dbeSJesse Barnes 2088055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2089d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2090d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2091d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 209231acc7f5SJesse Barnes 2093579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 209431acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 209531acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 209631acc7f5SJesse Barnes } 20974356d586SDaniel Vetter 20984356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 2099277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21002d9d2b0bSVille Syrjälä 21012d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 21022d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 2103fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 210431acc7f5SJesse Barnes } 210531acc7f5SJesse Barnes 2106c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2107c1874ed7SImre Deak gmbus_irq_handler(dev); 2108c1874ed7SImre Deak } 2109c1874ed7SImre Deak 211016c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 211116c6c56bSVille Syrjälä { 211216c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 211316c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 211416c6c56bSVille Syrjälä 21153ff60f89SOscar Mateo if (hotplug_status) { 21163ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 21173ff60f89SOscar Mateo /* 21183ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 21193ff60f89SOscar Mateo * may miss hotplug events. 21203ff60f89SOscar Mateo */ 21213ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 21223ff60f89SOscar Mateo 212316c6c56bSVille Syrjälä if (IS_G4X(dev)) { 212416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 212516c6c56bSVille Syrjälä 212613cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x); 212716c6c56bSVille Syrjälä } else { 212816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 212916c6c56bSVille Syrjälä 213013cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915); 213116c6c56bSVille Syrjälä } 213216c6c56bSVille Syrjälä 213316c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 213416c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 213516c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 21363ff60f89SOscar Mateo } 213716c6c56bSVille Syrjälä } 213816c6c56bSVille Syrjälä 2139c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 2140c1874ed7SImre Deak { 214145a83f84SDaniel Vetter struct drm_device *dev = arg; 21422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2143c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 2144c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 2145c1874ed7SImre Deak 2146c1874ed7SImre Deak while (true) { 21473ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 21483ff60f89SOscar Mateo 2149c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 21503ff60f89SOscar Mateo if (gt_iir) 21513ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 21523ff60f89SOscar Mateo 2153c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 21543ff60f89SOscar Mateo if (pm_iir) 21553ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 21563ff60f89SOscar Mateo 21573ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 21583ff60f89SOscar Mateo if (iir) { 21593ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 21603ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 21613ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 21623ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 21633ff60f89SOscar Mateo } 2164c1874ed7SImre Deak 2165c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 2166c1874ed7SImre Deak goto out; 2167c1874ed7SImre Deak 2168c1874ed7SImre Deak ret = IRQ_HANDLED; 2169c1874ed7SImre Deak 21703ff60f89SOscar Mateo if (gt_iir) 2171c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 217260611c13SPaulo Zanoni if (pm_iir) 2173d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 21743ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 21753ff60f89SOscar Mateo * signalled in iir */ 21763ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 21777e231dbeSJesse Barnes } 21787e231dbeSJesse Barnes 21797e231dbeSJesse Barnes out: 21807e231dbeSJesse Barnes return ret; 21817e231dbeSJesse Barnes } 21827e231dbeSJesse Barnes 218343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 218443f328d7SVille Syrjälä { 218545a83f84SDaniel Vetter struct drm_device *dev = arg; 218643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 218743f328d7SVille Syrjälä u32 master_ctl, iir; 218843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 218943f328d7SVille Syrjälä 21908e5fd599SVille Syrjälä for (;;) { 21918e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 21923278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 21933278f67fSVille Syrjälä 21943278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 21958e5fd599SVille Syrjälä break; 219643f328d7SVille Syrjälä 219727b6c122SOscar Mateo ret = IRQ_HANDLED; 219827b6c122SOscar Mateo 219943f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 220043f328d7SVille Syrjälä 220127b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 220227b6c122SOscar Mateo 220327b6c122SOscar Mateo if (iir) { 220427b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 220527b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 220627b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 220727b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 220827b6c122SOscar Mateo } 220927b6c122SOscar Mateo 22103278f67fSVille Syrjälä gen8_gt_irq_handler(dev, dev_priv, master_ctl); 221143f328d7SVille Syrjälä 221227b6c122SOscar Mateo /* Call regardless, as some status bits might not be 221327b6c122SOscar Mateo * signalled in iir */ 22143278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 221543f328d7SVille Syrjälä 221643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 221743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 22188e5fd599SVille Syrjälä } 22193278f67fSVille Syrjälä 222043f328d7SVille Syrjälä return ret; 222143f328d7SVille Syrjälä } 222243f328d7SVille Syrjälä 222323e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 2224776ad806SJesse Barnes { 22252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 22269db4a9c7SJesse Barnes int pipe; 2227b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 222813cf5504SDave Airlie u32 dig_hotplug_reg; 2229776ad806SJesse Barnes 223013cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 223113cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 223213cf5504SDave Airlie 223313cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx); 223491d131d2SDaniel Vetter 2235cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2236cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2237776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2238cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2239cfc33bf7SVille Syrjälä port_name(port)); 2240cfc33bf7SVille Syrjälä } 2241776ad806SJesse Barnes 2242ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 2243ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 2244ce99c256SDaniel Vetter 2245776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 2246515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2247776ad806SJesse Barnes 2248776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2249776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2250776ad806SJesse Barnes 2251776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2252776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2253776ad806SJesse Barnes 2254776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2255776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2256776ad806SJesse Barnes 22579db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2258055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 22599db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 22609db4a9c7SJesse Barnes pipe_name(pipe), 22619db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2262776ad806SJesse Barnes 2263776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2264776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2265776ad806SJesse Barnes 2266776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2267776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2268776ad806SJesse Barnes 2269776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 22708664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 22718664281bSPaulo Zanoni false)) 2272fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 22738664281bSPaulo Zanoni 22748664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 22758664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 22768664281bSPaulo Zanoni false)) 2277fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 22788664281bSPaulo Zanoni } 22798664281bSPaulo Zanoni 22808664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 22818664281bSPaulo Zanoni { 22828664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 22838664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 22845a69b89fSDaniel Vetter enum pipe pipe; 22858664281bSPaulo Zanoni 2286de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2287de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2288de032bf4SPaulo Zanoni 2289055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22905a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 22915a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 22925a69b89fSDaniel Vetter false)) 2293fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 22945a69b89fSDaniel Vetter pipe_name(pipe)); 22955a69b89fSDaniel Vetter } 22968664281bSPaulo Zanoni 22975a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 22985a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 2299277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 23005a69b89fSDaniel Vetter else 2301277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23025a69b89fSDaniel Vetter } 23035a69b89fSDaniel Vetter } 23048bf1e9f1SShuang He 23058664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 23068664281bSPaulo Zanoni } 23078664281bSPaulo Zanoni 23088664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 23098664281bSPaulo Zanoni { 23108664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 23118664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 23128664281bSPaulo Zanoni 2313de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2314de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2315de032bf4SPaulo Zanoni 23168664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 23178664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 23188664281bSPaulo Zanoni false)) 2319fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 23208664281bSPaulo Zanoni 23218664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 23228664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 23238664281bSPaulo Zanoni false)) 2324fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 23258664281bSPaulo Zanoni 23268664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 23278664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 23288664281bSPaulo Zanoni false)) 2329fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder C FIFO underrun\n"); 23308664281bSPaulo Zanoni 23318664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2332776ad806SJesse Barnes } 2333776ad806SJesse Barnes 233423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 233523e81d69SAdam Jackson { 23362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 233723e81d69SAdam Jackson int pipe; 2338b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 233913cf5504SDave Airlie u32 dig_hotplug_reg; 234023e81d69SAdam Jackson 234113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 234213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 234313cf5504SDave Airlie 234413cf5504SDave Airlie intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt); 234591d131d2SDaniel Vetter 2346cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2347cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 234823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2349cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2350cfc33bf7SVille Syrjälä port_name(port)); 2351cfc33bf7SVille Syrjälä } 235223e81d69SAdam Jackson 235323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2354ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 235523e81d69SAdam Jackson 235623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2357515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 235823e81d69SAdam Jackson 235923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 236023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 236123e81d69SAdam Jackson 236223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 236323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 236423e81d69SAdam Jackson 236523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2366055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 236723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 236823e81d69SAdam Jackson pipe_name(pipe), 236923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 23708664281bSPaulo Zanoni 23718664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 23728664281bSPaulo Zanoni cpt_serr_int_handler(dev); 237323e81d69SAdam Jackson } 237423e81d69SAdam Jackson 2375c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 2376c008bc6eSPaulo Zanoni { 2377c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 237840da17c2SDaniel Vetter enum pipe pipe; 2379c008bc6eSPaulo Zanoni 2380c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2381c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2382c008bc6eSPaulo Zanoni 2383c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2384c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2385c008bc6eSPaulo Zanoni 2386c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2387c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2388c008bc6eSPaulo Zanoni 2389055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2390d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2391d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2392d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2393c008bc6eSPaulo Zanoni 239440da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 239540da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 2396fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 239740da17c2SDaniel Vetter pipe_name(pipe)); 2398c008bc6eSPaulo Zanoni 239940da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 240040da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 24015b3a856bSDaniel Vetter 240240da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 240340da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 240440da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 240540da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2406c008bc6eSPaulo Zanoni } 2407c008bc6eSPaulo Zanoni } 2408c008bc6eSPaulo Zanoni 2409c008bc6eSPaulo Zanoni /* check event from PCH */ 2410c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2411c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2412c008bc6eSPaulo Zanoni 2413c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2414c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2415c008bc6eSPaulo Zanoni else 2416c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2417c008bc6eSPaulo Zanoni 2418c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2419c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2420c008bc6eSPaulo Zanoni } 2421c008bc6eSPaulo Zanoni 2422c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2423c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2424c008bc6eSPaulo Zanoni } 2425c008bc6eSPaulo Zanoni 24269719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 24279719fb98SPaulo Zanoni { 24289719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 242907d27e20SDamien Lespiau enum pipe pipe; 24309719fb98SPaulo Zanoni 24319719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 24329719fb98SPaulo Zanoni ivb_err_int_handler(dev); 24339719fb98SPaulo Zanoni 24349719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 24359719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 24369719fb98SPaulo Zanoni 24379719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 24389719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 24399719fb98SPaulo Zanoni 2440055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2441d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2442d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2443d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 244440da17c2SDaniel Vetter 244540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 244607d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 244707d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 244807d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 24499719fb98SPaulo Zanoni } 24509719fb98SPaulo Zanoni } 24519719fb98SPaulo Zanoni 24529719fb98SPaulo Zanoni /* check event from PCH */ 24539719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 24549719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 24559719fb98SPaulo Zanoni 24569719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 24579719fb98SPaulo Zanoni 24589719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 24599719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 24609719fb98SPaulo Zanoni } 24619719fb98SPaulo Zanoni } 24629719fb98SPaulo Zanoni 246372c90f62SOscar Mateo /* 246472c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 246572c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 246672c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 246772c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 246872c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 246972c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 247072c90f62SOscar Mateo */ 2471f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2472b1f14ad0SJesse Barnes { 247345a83f84SDaniel Vetter struct drm_device *dev = arg; 24742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2475f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 24760e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2477b1f14ad0SJesse Barnes 24788664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 24798664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2480907b28c5SChris Wilson intel_uncore_check_errors(dev); 24818664281bSPaulo Zanoni 2482b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2483b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2484b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 248523a78516SPaulo Zanoni POSTING_READ(DEIER); 24860e43406bSChris Wilson 248744498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 248844498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 248944498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 249044498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 249144498aeaSPaulo Zanoni * due to its back queue). */ 2492ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 249344498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 249444498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 249544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2496ab5c608bSBen Widawsky } 249744498aeaSPaulo Zanoni 249872c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 249972c90f62SOscar Mateo 25000e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 25010e43406bSChris Wilson if (gt_iir) { 250272c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 250372c90f62SOscar Mateo ret = IRQ_HANDLED; 2504d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 25050e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2506d8fc8a47SPaulo Zanoni else 2507d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 25080e43406bSChris Wilson } 2509b1f14ad0SJesse Barnes 2510b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 25110e43406bSChris Wilson if (de_iir) { 251272c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 251372c90f62SOscar Mateo ret = IRQ_HANDLED; 2514f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 25159719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2516f1af8fc1SPaulo Zanoni else 2517f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 25180e43406bSChris Wilson } 25190e43406bSChris Wilson 2520f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2521f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 25220e43406bSChris Wilson if (pm_iir) { 2523b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 25240e43406bSChris Wilson ret = IRQ_HANDLED; 252572c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 25260e43406bSChris Wilson } 2527f1af8fc1SPaulo Zanoni } 2528b1f14ad0SJesse Barnes 2529b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2530b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2531ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 253244498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 253344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2534ab5c608bSBen Widawsky } 2535b1f14ad0SJesse Barnes 2536b1f14ad0SJesse Barnes return ret; 2537b1f14ad0SJesse Barnes } 2538b1f14ad0SJesse Barnes 2539abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2540abd58f01SBen Widawsky { 2541abd58f01SBen Widawsky struct drm_device *dev = arg; 2542abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2543abd58f01SBen Widawsky u32 master_ctl; 2544abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2545abd58f01SBen Widawsky uint32_t tmp = 0; 2546c42664ccSDaniel Vetter enum pipe pipe; 2547abd58f01SBen Widawsky 2548abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2549abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2550abd58f01SBen Widawsky if (!master_ctl) 2551abd58f01SBen Widawsky return IRQ_NONE; 2552abd58f01SBen Widawsky 2553abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2554abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2555abd58f01SBen Widawsky 255638cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 255738cc46d7SOscar Mateo 2558abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2559abd58f01SBen Widawsky 2560abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2561abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2562abd58f01SBen Widawsky if (tmp) { 2563abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2564abd58f01SBen Widawsky ret = IRQ_HANDLED; 256538cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 256638cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 256738cc46d7SOscar Mateo else 256838cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2569abd58f01SBen Widawsky } 257038cc46d7SOscar Mateo else 257138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2572abd58f01SBen Widawsky } 2573abd58f01SBen Widawsky 25746d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 25756d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 25766d766f02SDaniel Vetter if (tmp) { 25776d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 25786d766f02SDaniel Vetter ret = IRQ_HANDLED; 257938cc46d7SOscar Mateo if (tmp & GEN8_AUX_CHANNEL_A) 258038cc46d7SOscar Mateo dp_aux_irq_handler(dev); 258138cc46d7SOscar Mateo else 258238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 25836d766f02SDaniel Vetter } 258438cc46d7SOscar Mateo else 258538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 25866d766f02SDaniel Vetter } 25876d766f02SDaniel Vetter 2588055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2589abd58f01SBen Widawsky uint32_t pipe_iir; 2590abd58f01SBen Widawsky 2591c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2592c42664ccSDaniel Vetter continue; 2593c42664ccSDaniel Vetter 2594abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 259538cc46d7SOscar Mateo if (pipe_iir) { 259638cc46d7SOscar Mateo ret = IRQ_HANDLED; 259738cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2598d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2599d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2600d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2601abd58f01SBen Widawsky 2602d0e1f1cbSDamien Lespiau if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) { 2603abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2604abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2605abd58f01SBen Widawsky } 2606abd58f01SBen Widawsky 26070fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 26080fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 26090fbe7870SDaniel Vetter 261038d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 261138d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 261238d83c96SDaniel Vetter false)) 2613fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 261438d83c96SDaniel Vetter pipe_name(pipe)); 261538d83c96SDaniel Vetter } 261638d83c96SDaniel Vetter 261730100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 261830100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 261930100f2bSDaniel Vetter pipe_name(pipe), 262030100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 262130100f2bSDaniel Vetter } 2622c42664ccSDaniel Vetter } else 2623abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2624abd58f01SBen Widawsky } 2625abd58f01SBen Widawsky 262692d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 262792d03a80SDaniel Vetter /* 262892d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 262992d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 263092d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 263192d03a80SDaniel Vetter */ 263292d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 263392d03a80SDaniel Vetter if (pch_iir) { 263492d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 263592d03a80SDaniel Vetter ret = IRQ_HANDLED; 263638cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 263738cc46d7SOscar Mateo } else 263838cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (SDE)!\n"); 263938cc46d7SOscar Mateo 264092d03a80SDaniel Vetter } 264192d03a80SDaniel Vetter 2642abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2643abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2644abd58f01SBen Widawsky 2645abd58f01SBen Widawsky return ret; 2646abd58f01SBen Widawsky } 2647abd58f01SBen Widawsky 264817e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 264917e1df07SDaniel Vetter bool reset_completed) 265017e1df07SDaniel Vetter { 2651a4872ba6SOscar Mateo struct intel_engine_cs *ring; 265217e1df07SDaniel Vetter int i; 265317e1df07SDaniel Vetter 265417e1df07SDaniel Vetter /* 265517e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 265617e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 265717e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 265817e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 265917e1df07SDaniel Vetter */ 266017e1df07SDaniel Vetter 266117e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 266217e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 266317e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 266417e1df07SDaniel Vetter 266517e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 266617e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 266717e1df07SDaniel Vetter 266817e1df07SDaniel Vetter /* 266917e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 267017e1df07SDaniel Vetter * reset state is cleared. 267117e1df07SDaniel Vetter */ 267217e1df07SDaniel Vetter if (reset_completed) 267317e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 267417e1df07SDaniel Vetter } 267517e1df07SDaniel Vetter 26768a905236SJesse Barnes /** 26778a905236SJesse Barnes * i915_error_work_func - do process context error handling work 26788a905236SJesse Barnes * @work: work struct 26798a905236SJesse Barnes * 26808a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 26818a905236SJesse Barnes * was detected. 26828a905236SJesse Barnes */ 26838a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 26848a905236SJesse Barnes { 26851f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 26861f83fee0SDaniel Vetter work); 26872d1013ddSJani Nikula struct drm_i915_private *dev_priv = 26882d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 26898a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2690cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2691cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2692cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 269317e1df07SDaniel Vetter int ret; 26948a905236SJesse Barnes 26955bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 26968a905236SJesse Barnes 26977db0ba24SDaniel Vetter /* 26987db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 26997db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 27007db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 27017db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 27027db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 27037db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 27047db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 27057db0ba24SDaniel Vetter * work we don't need to worry about any other races. 27067db0ba24SDaniel Vetter */ 27077db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 270844d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 27095bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 27107db0ba24SDaniel Vetter reset_event); 27111f83fee0SDaniel Vetter 271217e1df07SDaniel Vetter /* 2713f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2714f454c694SImre Deak * reference held, for example because there is a pending GPU 2715f454c694SImre Deak * request that won't finish until the reset is done. This 2716f454c694SImre Deak * isn't the case at least when we get here by doing a 2717f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2718f454c694SImre Deak */ 2719f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2720f454c694SImre Deak /* 272117e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 272217e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 272317e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 272417e1df07SDaniel Vetter * deadlocks with the reset work. 272517e1df07SDaniel Vetter */ 2726f69061beSDaniel Vetter ret = i915_reset(dev); 2727f69061beSDaniel Vetter 272817e1df07SDaniel Vetter intel_display_handle_reset(dev); 272917e1df07SDaniel Vetter 2730f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2731f454c694SImre Deak 2732f69061beSDaniel Vetter if (ret == 0) { 2733f69061beSDaniel Vetter /* 2734f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2735f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2736f69061beSDaniel Vetter * complete. 2737f69061beSDaniel Vetter * 2738f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2739f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2740f69061beSDaniel Vetter * updates before 2741f69061beSDaniel Vetter * the counter increment. 2742f69061beSDaniel Vetter */ 27434e857c58SPeter Zijlstra smp_mb__before_atomic(); 2744f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2745f69061beSDaniel Vetter 27465bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2747f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 27481f83fee0SDaniel Vetter } else { 27492ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2750f316a42cSBen Gamari } 27511f83fee0SDaniel Vetter 275217e1df07SDaniel Vetter /* 275317e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 275417e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 275517e1df07SDaniel Vetter */ 275617e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2757f316a42cSBen Gamari } 27588a905236SJesse Barnes } 27598a905236SJesse Barnes 276035aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2761c0e09200SDave Airlie { 27628a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2763bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 276463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2765050ee91fSBen Widawsky int pipe, i; 276663eeaf38SJesse Barnes 276735aed2e6SChris Wilson if (!eir) 276835aed2e6SChris Wilson return; 276963eeaf38SJesse Barnes 2770a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 27718a905236SJesse Barnes 2772bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2773bd9854f9SBen Widawsky 27748a905236SJesse Barnes if (IS_G4X(dev)) { 27758a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 27768a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 27778a905236SJesse Barnes 2778a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2779a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2780050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2781050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2782a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2783a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 27848a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 27853143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 27868a905236SJesse Barnes } 27878a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 27888a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2789a70491ccSJoe Perches pr_err("page table error\n"); 2790a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 27918a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 27923143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 27938a905236SJesse Barnes } 27948a905236SJesse Barnes } 27958a905236SJesse Barnes 2796a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 279763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 279863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2799a70491ccSJoe Perches pr_err("page table error\n"); 2800a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 280163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 28023143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 280363eeaf38SJesse Barnes } 28048a905236SJesse Barnes } 28058a905236SJesse Barnes 280663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2807a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2808055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2809a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 28109db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 281163eeaf38SJesse Barnes /* pipestat has already been acked */ 281263eeaf38SJesse Barnes } 281363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2814a70491ccSJoe Perches pr_err("instruction error\n"); 2815a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2816050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2817050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2818a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 281963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 282063eeaf38SJesse Barnes 2821a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2822a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2823a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 282463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 28253143a2bfSChris Wilson POSTING_READ(IPEIR); 282663eeaf38SJesse Barnes } else { 282763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 282863eeaf38SJesse Barnes 2829a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2830a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2831a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2832a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 283363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 28343143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 283563eeaf38SJesse Barnes } 283663eeaf38SJesse Barnes } 283763eeaf38SJesse Barnes 283863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 28393143a2bfSChris Wilson POSTING_READ(EIR); 284063eeaf38SJesse Barnes eir = I915_READ(EIR); 284163eeaf38SJesse Barnes if (eir) { 284263eeaf38SJesse Barnes /* 284363eeaf38SJesse Barnes * some errors might have become stuck, 284463eeaf38SJesse Barnes * mask them. 284563eeaf38SJesse Barnes */ 284663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 284763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 284863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 284963eeaf38SJesse Barnes } 285035aed2e6SChris Wilson } 285135aed2e6SChris Wilson 285235aed2e6SChris Wilson /** 285335aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 285435aed2e6SChris Wilson * @dev: drm device 285535aed2e6SChris Wilson * 285635aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 285735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 285835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 285935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 286035aed2e6SChris Wilson * of a ring dump etc.). 286135aed2e6SChris Wilson */ 286258174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 286358174462SMika Kuoppala const char *fmt, ...) 286435aed2e6SChris Wilson { 286535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 286658174462SMika Kuoppala va_list args; 286758174462SMika Kuoppala char error_msg[80]; 286835aed2e6SChris Wilson 286958174462SMika Kuoppala va_start(args, fmt); 287058174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 287158174462SMika Kuoppala va_end(args); 287258174462SMika Kuoppala 287358174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 287435aed2e6SChris Wilson i915_report_and_clear_eir(dev); 28758a905236SJesse Barnes 2876ba1234d1SBen Gamari if (wedged) { 2877f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2878f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2879ba1234d1SBen Gamari 288011ed50ecSBen Gamari /* 288117e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 288217e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 288317e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 288417e1df07SDaniel Vetter * processes will see a reset in progress and back off, 288517e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 288617e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 288717e1df07SDaniel Vetter * that the reset work needs to acquire. 288817e1df07SDaniel Vetter * 288917e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 289017e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 289117e1df07SDaniel Vetter * counter atomic_t. 289211ed50ecSBen Gamari */ 289317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 289411ed50ecSBen Gamari } 289511ed50ecSBen Gamari 2896122f46baSDaniel Vetter /* 2897122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2898122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2899122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2900122f46baSDaniel Vetter * code will deadlock. 2901122f46baSDaniel Vetter */ 2902122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 29038a905236SJesse Barnes } 29048a905236SJesse Barnes 290542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 290642f52ef8SKeith Packard * we use as a pipe index 290742f52ef8SKeith Packard */ 2908f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 29090a3e67a4SJesse Barnes { 29102d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2911e9d21d7fSKeith Packard unsigned long irqflags; 291271e0ffa5SJesse Barnes 29135eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 291471e0ffa5SJesse Barnes return -EINVAL; 29150a3e67a4SJesse Barnes 29161ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2917f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 29187c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2919755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29200a3e67a4SJesse Barnes else 29217c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2922755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 29231ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29248692d00eSChris Wilson 29250a3e67a4SJesse Barnes return 0; 29260a3e67a4SJesse Barnes } 29270a3e67a4SJesse Barnes 2928f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2929f796cf8fSJesse Barnes { 29302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2931f796cf8fSJesse Barnes unsigned long irqflags; 2932b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 293340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2934f796cf8fSJesse Barnes 2935f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2936f796cf8fSJesse Barnes return -EINVAL; 2937f796cf8fSJesse Barnes 2938f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2939b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2940b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2941b1f14ad0SJesse Barnes 2942b1f14ad0SJesse Barnes return 0; 2943b1f14ad0SJesse Barnes } 2944b1f14ad0SJesse Barnes 29457e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 29467e231dbeSJesse Barnes { 29472d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 29487e231dbeSJesse Barnes unsigned long irqflags; 29497e231dbeSJesse Barnes 29507e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 29517e231dbeSJesse Barnes return -EINVAL; 29527e231dbeSJesse Barnes 29537e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 295431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2955755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29567e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29577e231dbeSJesse Barnes 29587e231dbeSJesse Barnes return 0; 29597e231dbeSJesse Barnes } 29607e231dbeSJesse Barnes 2961abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2962abd58f01SBen Widawsky { 2963abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2964abd58f01SBen Widawsky unsigned long irqflags; 2965abd58f01SBen Widawsky 2966abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2967abd58f01SBen Widawsky return -EINVAL; 2968abd58f01SBen Widawsky 2969abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29707167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 29717167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2972abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2973abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2974abd58f01SBen Widawsky return 0; 2975abd58f01SBen Widawsky } 2976abd58f01SBen Widawsky 297742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 297842f52ef8SKeith Packard * we use as a pipe index 297942f52ef8SKeith Packard */ 2980f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 29810a3e67a4SJesse Barnes { 29822d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2983e9d21d7fSKeith Packard unsigned long irqflags; 29840a3e67a4SJesse Barnes 29851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29867c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2987755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2988755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29891ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29900a3e67a4SJesse Barnes } 29910a3e67a4SJesse Barnes 2992f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2993f796cf8fSJesse Barnes { 29942d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2995f796cf8fSJesse Barnes unsigned long irqflags; 2996b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 299740da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2998f796cf8fSJesse Barnes 2999f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3000b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 3001b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3002b1f14ad0SJesse Barnes } 3003b1f14ad0SJesse Barnes 30047e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 30057e231dbeSJesse Barnes { 30062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30077e231dbeSJesse Barnes unsigned long irqflags; 30087e231dbeSJesse Barnes 30097e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 301031acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 3011755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 30127e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 30137e231dbeSJesse Barnes } 30147e231dbeSJesse Barnes 3015abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 3016abd58f01SBen Widawsky { 3017abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3018abd58f01SBen Widawsky unsigned long irqflags; 3019abd58f01SBen Widawsky 3020abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 3021abd58f01SBen Widawsky return; 3022abd58f01SBen Widawsky 3023abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 30247167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 30257167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 3026abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 3027abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3028abd58f01SBen Widawsky } 3029abd58f01SBen Widawsky 3030893eead0SChris Wilson static u32 3031a4872ba6SOscar Mateo ring_last_seqno(struct intel_engine_cs *ring) 3032852835f3SZou Nan hai { 3033893eead0SChris Wilson return list_entry(ring->request_list.prev, 3034893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 3035893eead0SChris Wilson } 3036893eead0SChris Wilson 30379107e9d2SChris Wilson static bool 3038a4872ba6SOscar Mateo ring_idle(struct intel_engine_cs *ring, u32 seqno) 3039893eead0SChris Wilson { 30409107e9d2SChris Wilson return (list_empty(&ring->request_list) || 30419107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 3042f65d9421SBen Gamari } 3043f65d9421SBen Gamari 3044a028c4b0SDaniel Vetter static bool 3045a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 3046a028c4b0SDaniel Vetter { 3047a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 3048a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 3049a028c4b0SDaniel Vetter } else { 3050a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 3051a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 3052a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 3053a028c4b0SDaniel Vetter } 3054a028c4b0SDaniel Vetter } 3055a028c4b0SDaniel Vetter 3056a4872ba6SOscar Mateo static struct intel_engine_cs * 3057a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 3058921d42eaSDaniel Vetter { 3059921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 3060a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 3061921d42eaSDaniel Vetter int i; 3062921d42eaSDaniel Vetter 3063921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 3064a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 3065a6cdb93aSRodrigo Vivi if (ring == signaller) 3066a6cdb93aSRodrigo Vivi continue; 3067a6cdb93aSRodrigo Vivi 3068a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 3069a6cdb93aSRodrigo Vivi return signaller; 3070a6cdb93aSRodrigo Vivi } 3071921d42eaSDaniel Vetter } else { 3072921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 3073921d42eaSDaniel Vetter 3074921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 3075921d42eaSDaniel Vetter if(ring == signaller) 3076921d42eaSDaniel Vetter continue; 3077921d42eaSDaniel Vetter 3078ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 3079921d42eaSDaniel Vetter return signaller; 3080921d42eaSDaniel Vetter } 3081921d42eaSDaniel Vetter } 3082921d42eaSDaniel Vetter 3083a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 3084a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 3085921d42eaSDaniel Vetter 3086921d42eaSDaniel Vetter return NULL; 3087921d42eaSDaniel Vetter } 3088921d42eaSDaniel Vetter 3089a4872ba6SOscar Mateo static struct intel_engine_cs * 3090a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 3091a24a11e6SChris Wilson { 3092a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 309388fe429dSDaniel Vetter u32 cmd, ipehr, head; 3094a6cdb93aSRodrigo Vivi u64 offset = 0; 3095a6cdb93aSRodrigo Vivi int i, backwards; 3096a24a11e6SChris Wilson 3097a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 3098a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 30996274f212SChris Wilson return NULL; 3100a24a11e6SChris Wilson 310188fe429dSDaniel Vetter /* 310288fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 310388fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 3104a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 3105a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 310688fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 310788fe429dSDaniel Vetter * ringbuffer itself. 3108a24a11e6SChris Wilson */ 310988fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 3110a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 311188fe429dSDaniel Vetter 3112a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 311388fe429dSDaniel Vetter /* 311488fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 311588fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 311688fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 311788fe429dSDaniel Vetter */ 3118ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 311988fe429dSDaniel Vetter 312088fe429dSDaniel Vetter /* This here seems to blow up */ 3121ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 3122a24a11e6SChris Wilson if (cmd == ipehr) 3123a24a11e6SChris Wilson break; 3124a24a11e6SChris Wilson 312588fe429dSDaniel Vetter head -= 4; 312688fe429dSDaniel Vetter } 3127a24a11e6SChris Wilson 312888fe429dSDaniel Vetter if (!i) 312988fe429dSDaniel Vetter return NULL; 313088fe429dSDaniel Vetter 3131ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 3132a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 3133a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 3134a6cdb93aSRodrigo Vivi offset <<= 32; 3135a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 3136a6cdb93aSRodrigo Vivi } 3137a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 3138a24a11e6SChris Wilson } 3139a24a11e6SChris Wilson 3140a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 31416274f212SChris Wilson { 31426274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 3143a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 3144a0d036b0SChris Wilson u32 seqno; 31456274f212SChris Wilson 31464be17381SChris Wilson ring->hangcheck.deadlock++; 31476274f212SChris Wilson 31486274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 31494be17381SChris Wilson if (signaller == NULL) 31504be17381SChris Wilson return -1; 31514be17381SChris Wilson 31524be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 31534be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 31546274f212SChris Wilson return -1; 31556274f212SChris Wilson 31564be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 31574be17381SChris Wilson return 1; 31584be17381SChris Wilson 3159a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 3160a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 3161a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 31624be17381SChris Wilson return -1; 31634be17381SChris Wilson 31644be17381SChris Wilson return 0; 31656274f212SChris Wilson } 31666274f212SChris Wilson 31676274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 31686274f212SChris Wilson { 3169a4872ba6SOscar Mateo struct intel_engine_cs *ring; 31706274f212SChris Wilson int i; 31716274f212SChris Wilson 31726274f212SChris Wilson for_each_ring(ring, dev_priv, i) 31734be17381SChris Wilson ring->hangcheck.deadlock = 0; 31746274f212SChris Wilson } 31756274f212SChris Wilson 3176ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 3177a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 31781ec14ad3SChris Wilson { 31791ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 31801ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 31819107e9d2SChris Wilson u32 tmp; 31829107e9d2SChris Wilson 3183f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 3184f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 3185f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 3186f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3187f260fe7bSMika Kuoppala } 3188f260fe7bSMika Kuoppala 3189f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 3190f260fe7bSMika Kuoppala } 31916274f212SChris Wilson 31929107e9d2SChris Wilson if (IS_GEN2(dev)) 3193f2f4d82fSJani Nikula return HANGCHECK_HUNG; 31949107e9d2SChris Wilson 31959107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 31969107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 31979107e9d2SChris Wilson * and break the hang. This should work on 31989107e9d2SChris Wilson * all but the second generation chipsets. 31999107e9d2SChris Wilson */ 32009107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 32011ec14ad3SChris Wilson if (tmp & RING_WAIT) { 320258174462SMika Kuoppala i915_handle_error(dev, false, 320358174462SMika Kuoppala "Kicking stuck wait on %s", 32041ec14ad3SChris Wilson ring->name); 32051ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 3206f2f4d82fSJani Nikula return HANGCHECK_KICK; 32071ec14ad3SChris Wilson } 3208a24a11e6SChris Wilson 32096274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 32106274f212SChris Wilson switch (semaphore_passed(ring)) { 32116274f212SChris Wilson default: 3212f2f4d82fSJani Nikula return HANGCHECK_HUNG; 32136274f212SChris Wilson case 1: 321458174462SMika Kuoppala i915_handle_error(dev, false, 321558174462SMika Kuoppala "Kicking stuck semaphore on %s", 3216a24a11e6SChris Wilson ring->name); 3217a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 3218f2f4d82fSJani Nikula return HANGCHECK_KICK; 32196274f212SChris Wilson case 0: 3220f2f4d82fSJani Nikula return HANGCHECK_WAIT; 32216274f212SChris Wilson } 32229107e9d2SChris Wilson } 32239107e9d2SChris Wilson 3224f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3225a24a11e6SChris Wilson } 3226d1e61e7fSChris Wilson 3227f65d9421SBen Gamari /** 3228f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 322905407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 323005407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 323105407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 323205407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 323305407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3234f65d9421SBen Gamari */ 3235a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 3236f65d9421SBen Gamari { 3237f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 32382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3239a4872ba6SOscar Mateo struct intel_engine_cs *ring; 3240b4519513SChris Wilson int i; 324105407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 32429107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 32439107e9d2SChris Wilson #define BUSY 1 32449107e9d2SChris Wilson #define KICK 5 32459107e9d2SChris Wilson #define HUNG 20 3246893eead0SChris Wilson 3247d330a953SJani Nikula if (!i915.enable_hangcheck) 32483e0dc6b0SBen Widawsky return; 32493e0dc6b0SBen Widawsky 3250b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 325150877445SChris Wilson u64 acthd; 325250877445SChris Wilson u32 seqno; 32539107e9d2SChris Wilson bool busy = true; 3254b4519513SChris Wilson 32556274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 32566274f212SChris Wilson 325705407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 325805407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 325905407ff8SMika Kuoppala 326005407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 32619107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 3262da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 3263da661464SMika Kuoppala 32649107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 32659107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 3266094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 3267f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 32689107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 32699107e9d2SChris Wilson ring->name); 3270f4adcd24SDaniel Vetter else 3271f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 3272f4adcd24SDaniel Vetter ring->name); 32739107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3274094f9a54SChris Wilson } 3275094f9a54SChris Wilson /* Safeguard against driver failure */ 3276094f9a54SChris Wilson ring->hangcheck.score += BUSY; 32779107e9d2SChris Wilson } else 32789107e9d2SChris Wilson busy = false; 327905407ff8SMika Kuoppala } else { 32806274f212SChris Wilson /* We always increment the hangcheck score 32816274f212SChris Wilson * if the ring is busy and still processing 32826274f212SChris Wilson * the same request, so that no single request 32836274f212SChris Wilson * can run indefinitely (such as a chain of 32846274f212SChris Wilson * batches). The only time we do not increment 32856274f212SChris Wilson * the hangcheck score on this ring, if this 32866274f212SChris Wilson * ring is in a legitimate wait for another 32876274f212SChris Wilson * ring. In that case the waiting ring is a 32886274f212SChris Wilson * victim and we want to be sure we catch the 32896274f212SChris Wilson * right culprit. Then every time we do kick 32906274f212SChris Wilson * the ring, add a small increment to the 32916274f212SChris Wilson * score so that we can catch a batch that is 32926274f212SChris Wilson * being repeatedly kicked and so responsible 32936274f212SChris Wilson * for stalling the machine. 32949107e9d2SChris Wilson */ 3295ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3296ad8beaeaSMika Kuoppala acthd); 3297ad8beaeaSMika Kuoppala 3298ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3299da661464SMika Kuoppala case HANGCHECK_IDLE: 3300f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3301f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3302f260fe7bSMika Kuoppala break; 3303f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3304ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 33056274f212SChris Wilson break; 3306f2f4d82fSJani Nikula case HANGCHECK_KICK: 3307ea04cb31SJani Nikula ring->hangcheck.score += KICK; 33086274f212SChris Wilson break; 3309f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3310ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 33116274f212SChris Wilson stuck[i] = true; 33126274f212SChris Wilson break; 33136274f212SChris Wilson } 331405407ff8SMika Kuoppala } 33159107e9d2SChris Wilson } else { 3316da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3317da661464SMika Kuoppala 33189107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 33199107e9d2SChris Wilson * attempts across multiple batches. 33209107e9d2SChris Wilson */ 33219107e9d2SChris Wilson if (ring->hangcheck.score > 0) 33229107e9d2SChris Wilson ring->hangcheck.score--; 3323f260fe7bSMika Kuoppala 3324f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3325cbb465e7SChris Wilson } 3326f65d9421SBen Gamari 332705407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 332805407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 33299107e9d2SChris Wilson busy_count += busy; 333005407ff8SMika Kuoppala } 333105407ff8SMika Kuoppala 333205407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3333b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3334b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 333505407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3336a43adf07SChris Wilson ring->name); 3337a43adf07SChris Wilson rings_hung++; 333805407ff8SMika Kuoppala } 333905407ff8SMika Kuoppala } 334005407ff8SMika Kuoppala 334105407ff8SMika Kuoppala if (rings_hung) 334258174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 334305407ff8SMika Kuoppala 334405407ff8SMika Kuoppala if (busy_count) 334505407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 334605407ff8SMika Kuoppala * being added */ 334710cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 334810cd45b6SMika Kuoppala } 334910cd45b6SMika Kuoppala 335010cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 335110cd45b6SMika Kuoppala { 335210cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 3353d330a953SJani Nikula if (!i915.enable_hangcheck) 335410cd45b6SMika Kuoppala return; 335510cd45b6SMika Kuoppala 335699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 335710cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3358f65d9421SBen Gamari } 3359f65d9421SBen Gamari 33601c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 336191738a95SPaulo Zanoni { 336291738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 336391738a95SPaulo Zanoni 336491738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 336591738a95SPaulo Zanoni return; 336691738a95SPaulo Zanoni 3367f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3368105b122eSPaulo Zanoni 3369105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3370105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3371622364b6SPaulo Zanoni } 3372105b122eSPaulo Zanoni 337391738a95SPaulo Zanoni /* 3374622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3375622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3376622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3377622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3378622364b6SPaulo Zanoni * 3379622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 338091738a95SPaulo Zanoni */ 3381622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3382622364b6SPaulo Zanoni { 3383622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3384622364b6SPaulo Zanoni 3385622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3386622364b6SPaulo Zanoni return; 3387622364b6SPaulo Zanoni 3388622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 338991738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 339091738a95SPaulo Zanoni POSTING_READ(SDEIER); 339191738a95SPaulo Zanoni } 339291738a95SPaulo Zanoni 33937c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3394d18ea1b5SDaniel Vetter { 3395d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3396d18ea1b5SDaniel Vetter 3397f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3398a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3399f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3400d18ea1b5SDaniel Vetter } 3401d18ea1b5SDaniel Vetter 3402c0e09200SDave Airlie /* drm_dma.h hooks 3403c0e09200SDave Airlie */ 3404be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3405036a4a7dSZhenyu Wang { 34062d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3407036a4a7dSZhenyu Wang 34080c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3409bdfcdb63SDaniel Vetter 3410f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3411c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3412c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3413036a4a7dSZhenyu Wang 34147c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3415c650156aSZhenyu Wang 34161c69eb42SPaulo Zanoni ibx_irq_reset(dev); 34177d99163dSBen Widawsky } 34187d99163dSBen Widawsky 34197e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 34207e231dbeSJesse Barnes { 34212d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34227e231dbeSJesse Barnes int pipe; 34237e231dbeSJesse Barnes 34247e231dbeSJesse Barnes /* VLV magic */ 34257e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 34267e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 34277e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 34287e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 34297e231dbeSJesse Barnes 34307e231dbeSJesse Barnes /* and GT */ 34317e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 34327e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 3433d18ea1b5SDaniel Vetter 34347c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 34357e231dbeSJesse Barnes 34367e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 34377e231dbeSJesse Barnes 34387e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 34397e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3440055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 34417e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 34427e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 34437e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 34447e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 34457e231dbeSJesse Barnes POSTING_READ(VLV_IER); 34467e231dbeSJesse Barnes } 34477e231dbeSJesse Barnes 3448d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3449d6e3cca3SDaniel Vetter { 3450d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3451d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3452d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3453d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3454d6e3cca3SDaniel Vetter } 3455d6e3cca3SDaniel Vetter 3456823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3457abd58f01SBen Widawsky { 3458abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3459abd58f01SBen Widawsky int pipe; 3460abd58f01SBen Widawsky 3461abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3462abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3463abd58f01SBen Widawsky 3464d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3465abd58f01SBen Widawsky 3466055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3467813bde43SPaulo Zanoni if (intel_display_power_enabled(dev_priv, 3468813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3469f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3470abd58f01SBen Widawsky 3471f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3472f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3473f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3474abd58f01SBen Widawsky 34751c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3476abd58f01SBen Widawsky } 3477abd58f01SBen Widawsky 3478d49bdb0eSPaulo Zanoni void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv) 3479d49bdb0eSPaulo Zanoni { 3480d49bdb0eSPaulo Zanoni unsigned long irqflags; 3481d49bdb0eSPaulo Zanoni 3482d49bdb0eSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3483d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B], 3484d49bdb0eSPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B]); 3485d49bdb0eSPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C], 3486d49bdb0eSPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C]); 3487d49bdb0eSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3488d49bdb0eSPaulo Zanoni } 3489d49bdb0eSPaulo Zanoni 349043f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 349143f328d7SVille Syrjälä { 349243f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 349343f328d7SVille Syrjälä int pipe; 349443f328d7SVille Syrjälä 349543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 349643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 349743f328d7SVille Syrjälä 3498d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 349943f328d7SVille Syrjälä 350043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 350143f328d7SVille Syrjälä 350243f328d7SVille Syrjälä POSTING_READ(GEN8_PCU_IIR); 350343f328d7SVille Syrjälä 350443f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 350543f328d7SVille Syrjälä 350643f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 350743f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 350843f328d7SVille Syrjälä 3509055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 351043f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 351143f328d7SVille Syrjälä 351243f328d7SVille Syrjälä I915_WRITE(VLV_IMR, 0xffffffff); 351343f328d7SVille Syrjälä I915_WRITE(VLV_IER, 0x0); 351443f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 351543f328d7SVille Syrjälä POSTING_READ(VLV_IIR); 351643f328d7SVille Syrjälä } 351743f328d7SVille Syrjälä 351882a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 351982a28bcfSDaniel Vetter { 35202d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 352182a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3522fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 352382a28bcfSDaniel Vetter 352482a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3525fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 3526b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3527cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3528fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 352982a28bcfSDaniel Vetter } else { 3530fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 3531b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 3532cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3533fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 353482a28bcfSDaniel Vetter } 353582a28bcfSDaniel Vetter 3536fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 353782a28bcfSDaniel Vetter 35387fe0b973SKeith Packard /* 35397fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 35407fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 35417fe0b973SKeith Packard * 35427fe0b973SKeith Packard * This register is the same on all known PCH chips. 35437fe0b973SKeith Packard */ 35447fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 35457fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 35467fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 35477fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 35487fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 35497fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35507fe0b973SKeith Packard } 35517fe0b973SKeith Packard 3552d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3553d46da437SPaulo Zanoni { 35542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 355582a28bcfSDaniel Vetter u32 mask; 3556d46da437SPaulo Zanoni 3557692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3558692a04cfSDaniel Vetter return; 3559692a04cfSDaniel Vetter 3560105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 35615c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3562105b122eSPaulo Zanoni else 35635c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35648664281bSPaulo Zanoni 3565337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3566d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3567d46da437SPaulo Zanoni } 3568d46da437SPaulo Zanoni 35690a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 35700a9a8c91SDaniel Vetter { 35710a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 35720a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 35730a9a8c91SDaniel Vetter 35740a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 35750a9a8c91SDaniel Vetter 35760a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3577040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 35780a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 357935a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 358035a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 35810a9a8c91SDaniel Vetter } 35820a9a8c91SDaniel Vetter 35830a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 35840a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 35850a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 35860a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 35870a9a8c91SDaniel Vetter } else { 35880a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 35890a9a8c91SDaniel Vetter } 35900a9a8c91SDaniel Vetter 359135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 35920a9a8c91SDaniel Vetter 35930a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3594a6706b45SDeepak S pm_irqs |= dev_priv->pm_rps_events; 35950a9a8c91SDaniel Vetter 35960a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 35970a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 35980a9a8c91SDaniel Vetter 3599605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 360035079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36010a9a8c91SDaniel Vetter } 36020a9a8c91SDaniel Vetter } 36030a9a8c91SDaniel Vetter 3604f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3605036a4a7dSZhenyu Wang { 36064bc9d430SDaniel Vetter unsigned long irqflags; 36072d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36088e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36098e76f8dcSPaulo Zanoni 36108e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36118e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36128e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36138e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36145c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36158e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 36165c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 36178e76f8dcSPaulo Zanoni } else { 36188e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3619ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36205b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36215b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 36225b3a856bSDaniel Vetter DE_POISON); 36235c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 36245c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 36258e76f8dcSPaulo Zanoni } 3626036a4a7dSZhenyu Wang 36271ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3628036a4a7dSZhenyu Wang 36290c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 36300c841212SPaulo Zanoni 3631622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3632622364b6SPaulo Zanoni 363335079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3634036a4a7dSZhenyu Wang 36350a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3636036a4a7dSZhenyu Wang 3637d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 36387fe0b973SKeith Packard 3639f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 36406005ce42SDaniel Vetter /* Enable PCU event interrupts 36416005ce42SDaniel Vetter * 36426005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36434bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36444bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 36454bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3646f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 36474bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3648f97108d1SJesse Barnes } 3649f97108d1SJesse Barnes 3650036a4a7dSZhenyu Wang return 0; 3651036a4a7dSZhenyu Wang } 3652036a4a7dSZhenyu Wang 3653f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3654f8b79e58SImre Deak { 3655f8b79e58SImre Deak u32 pipestat_mask; 3656f8b79e58SImre Deak u32 iir_mask; 3657f8b79e58SImre Deak 3658f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3659f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3660f8b79e58SImre Deak 3661f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3662f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3663f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3664f8b79e58SImre Deak 3665f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3666f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3667f8b79e58SImre Deak 3668f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3669f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3670f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3671f8b79e58SImre Deak 3672f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3673f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3674f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3675f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3676f8b79e58SImre Deak 3677f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3678f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3679f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3680f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3681f8b79e58SImre Deak POSTING_READ(VLV_IER); 3682f8b79e58SImre Deak } 3683f8b79e58SImre Deak 3684f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3685f8b79e58SImre Deak { 3686f8b79e58SImre Deak u32 pipestat_mask; 3687f8b79e58SImre Deak u32 iir_mask; 3688f8b79e58SImre Deak 3689f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3690f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 36916c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3692f8b79e58SImre Deak 3693f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3694f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3695f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3696f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3697f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3698f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3699f8b79e58SImre Deak 3700f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3701f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3702f8b79e58SImre Deak 3703f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3704f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3705f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3706f8b79e58SImre Deak 3707f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3708f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3709f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3710f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3711f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3712f8b79e58SImre Deak } 3713f8b79e58SImre Deak 3714f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3715f8b79e58SImre Deak { 3716f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3717f8b79e58SImre Deak 3718f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3719f8b79e58SImre Deak return; 3720f8b79e58SImre Deak 3721f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3722f8b79e58SImre Deak 3723950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3724f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3725f8b79e58SImre Deak } 3726f8b79e58SImre Deak 3727f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3728f8b79e58SImre Deak { 3729f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3730f8b79e58SImre Deak 3731f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3732f8b79e58SImre Deak return; 3733f8b79e58SImre Deak 3734f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3735f8b79e58SImre Deak 3736950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3737f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3738f8b79e58SImre Deak } 3739f8b79e58SImre Deak 37407e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 37417e231dbeSJesse Barnes { 37422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3743b79480baSDaniel Vetter unsigned long irqflags; 37447e231dbeSJesse Barnes 3745f8b79e58SImre Deak dev_priv->irq_mask = ~0; 37467e231dbeSJesse Barnes 374720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 374820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 374920afbda2SDaniel Vetter 37507e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3751f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 37527e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 37537e231dbeSJesse Barnes POSTING_READ(VLV_IER); 37547e231dbeSJesse Barnes 3755b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3756b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3757b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3758f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3759f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3760b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 376131acc7f5SJesse Barnes 37627e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 37637e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 37647e231dbeSJesse Barnes 37650a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37667e231dbeSJesse Barnes 37677e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 37687e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 37697e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 37707e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 37717e231dbeSJesse Barnes #endif 37727e231dbeSJesse Barnes 37737e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 377420afbda2SDaniel Vetter 377520afbda2SDaniel Vetter return 0; 377620afbda2SDaniel Vetter } 377720afbda2SDaniel Vetter 3778abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3779abd58f01SBen Widawsky { 3780abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3781abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3782abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 378373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3784abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 378573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 378673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3787abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 378973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 379073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3791abd58f01SBen Widawsky 0, 379273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 379373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3794abd58f01SBen Widawsky }; 3795abd58f01SBen Widawsky 37960961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 37979a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37989a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 37999a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events); 38009a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3801abd58f01SBen Widawsky } 3802abd58f01SBen Widawsky 3803abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3804abd58f01SBen Widawsky { 3805d0e1f1cbSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE | 38060fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 380730100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 38085c673b60SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 38095c673b60SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN; 3810abd58f01SBen Widawsky int pipe; 381113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 381213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 381313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3814abd58f01SBen Widawsky 3815055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3816813bde43SPaulo Zanoni if (intel_display_power_enabled(dev_priv, 3817813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3818813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3819813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 382035079899SPaulo Zanoni de_pipe_enables); 3821abd58f01SBen Widawsky 382235079899SPaulo Zanoni GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A); 3823abd58f01SBen Widawsky } 3824abd58f01SBen Widawsky 3825abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3826abd58f01SBen Widawsky { 3827abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3828abd58f01SBen Widawsky 3829622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3830622364b6SPaulo Zanoni 3831abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3832abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3833abd58f01SBen Widawsky 3834abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3835abd58f01SBen Widawsky 3836abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3837abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3838abd58f01SBen Widawsky 3839abd58f01SBen Widawsky return 0; 3840abd58f01SBen Widawsky } 3841abd58f01SBen Widawsky 384243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 384343f328d7SVille Syrjälä { 384443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 384543f328d7SVille Syrjälä u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT | 384643f328d7SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 384743f328d7SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 38483278f67fSVille Syrjälä I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 38493278f67fSVille Syrjälä u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV | 38503278f67fSVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 385143f328d7SVille Syrjälä unsigned long irqflags; 385243f328d7SVille Syrjälä int pipe; 385343f328d7SVille Syrjälä 385443f328d7SVille Syrjälä /* 385543f328d7SVille Syrjälä * Leave vblank interrupts masked initially. enable/disable will 385643f328d7SVille Syrjälä * toggle them based on usage. 385743f328d7SVille Syrjälä */ 38583278f67fSVille Syrjälä dev_priv->irq_mask = ~enable_mask; 385943f328d7SVille Syrjälä 3860055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 386143f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 386243f328d7SVille Syrjälä 386343f328d7SVille Syrjälä spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 38643278f67fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3865055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 386643f328d7SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_enable); 386743f328d7SVille Syrjälä spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 386843f328d7SVille Syrjälä 386943f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 387043f328d7SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 387143f328d7SVille Syrjälä I915_WRITE(VLV_IER, enable_mask); 387243f328d7SVille Syrjälä 387343f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 387443f328d7SVille Syrjälä 387543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 387643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 387743f328d7SVille Syrjälä 387843f328d7SVille Syrjälä return 0; 387943f328d7SVille Syrjälä } 388043f328d7SVille Syrjälä 3881abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3882abd58f01SBen Widawsky { 3883abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3884abd58f01SBen Widawsky 3885abd58f01SBen Widawsky if (!dev_priv) 3886abd58f01SBen Widawsky return; 3887abd58f01SBen Widawsky 3888823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3889abd58f01SBen Widawsky } 3890abd58f01SBen Widawsky 38917e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38927e231dbeSJesse Barnes { 38932d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3894f8b79e58SImre Deak unsigned long irqflags; 38957e231dbeSJesse Barnes int pipe; 38967e231dbeSJesse Barnes 38977e231dbeSJesse Barnes if (!dev_priv) 38987e231dbeSJesse Barnes return; 38997e231dbeSJesse Barnes 3900843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3901843d0e7dSImre Deak 3902055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 39037e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 39047e231dbeSJesse Barnes 39057e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 39067e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 39077e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3908f8b79e58SImre Deak 3909f8b79e58SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3910f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3911f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3912f8b79e58SImre Deak spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3913f8b79e58SImre Deak 3914f8b79e58SImre Deak dev_priv->irq_mask = 0; 3915f8b79e58SImre Deak 39167e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 39177e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 39187e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 39197e231dbeSJesse Barnes POSTING_READ(VLV_IER); 39207e231dbeSJesse Barnes } 39217e231dbeSJesse Barnes 392243f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 392343f328d7SVille Syrjälä { 392443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 392543f328d7SVille Syrjälä int pipe; 392643f328d7SVille Syrjälä 392743f328d7SVille Syrjälä if (!dev_priv) 392843f328d7SVille Syrjälä return; 392943f328d7SVille Syrjälä 393043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 393143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 393243f328d7SVille Syrjälä 393343f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which) \ 393443f328d7SVille Syrjälä do { \ 393543f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 393643f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IER(which), 0); \ 393743f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 393843f328d7SVille Syrjälä POSTING_READ(GEN8_##type##_IIR(which)); \ 393943f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 394043f328d7SVille Syrjälä } while (0) 394143f328d7SVille Syrjälä 394243f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type) \ 394343f328d7SVille Syrjälä do { \ 394443f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 394543f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IER, 0); \ 394643f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 394743f328d7SVille Syrjälä POSTING_READ(GEN8_##type##_IIR); \ 394843f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 394943f328d7SVille Syrjälä } while (0) 395043f328d7SVille Syrjälä 395143f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 0); 395243f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 1); 395343f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 2); 395443f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 3); 395543f328d7SVille Syrjälä 395643f328d7SVille Syrjälä GEN8_IRQ_FINI(PCU); 395743f328d7SVille Syrjälä 395843f328d7SVille Syrjälä #undef GEN8_IRQ_FINI 395943f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX 396043f328d7SVille Syrjälä 396143f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 396243f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 396343f328d7SVille Syrjälä 3964055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 396543f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 396643f328d7SVille Syrjälä 396743f328d7SVille Syrjälä I915_WRITE(VLV_IMR, 0xffffffff); 396843f328d7SVille Syrjälä I915_WRITE(VLV_IER, 0x0); 396943f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 397043f328d7SVille Syrjälä POSTING_READ(VLV_IIR); 397143f328d7SVille Syrjälä } 397243f328d7SVille Syrjälä 3973f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3974036a4a7dSZhenyu Wang { 39752d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 39764697995bSJesse Barnes 39774697995bSJesse Barnes if (!dev_priv) 39784697995bSJesse Barnes return; 39794697995bSJesse Barnes 3980be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3981036a4a7dSZhenyu Wang } 3982036a4a7dSZhenyu Wang 3983c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3984c2798b19SChris Wilson { 39852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3986c2798b19SChris Wilson int pipe; 3987c2798b19SChris Wilson 3988055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3989c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3990c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3991c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3992c2798b19SChris Wilson POSTING_READ16(IER); 3993c2798b19SChris Wilson } 3994c2798b19SChris Wilson 3995c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3996c2798b19SChris Wilson { 39972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3998379ef82dSDaniel Vetter unsigned long irqflags; 3999c2798b19SChris Wilson 4000c2798b19SChris Wilson I915_WRITE16(EMR, 4001c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 4002c2798b19SChris Wilson 4003c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 4004c2798b19SChris Wilson dev_priv->irq_mask = 4005c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4006c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4007c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4008c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4009c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4010c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 4011c2798b19SChris Wilson 4012c2798b19SChris Wilson I915_WRITE16(IER, 4013c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4014c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4015c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 4016c2798b19SChris Wilson I915_USER_INTERRUPT); 4017c2798b19SChris Wilson POSTING_READ16(IER); 4018c2798b19SChris Wilson 4019379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4020379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4021379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4022755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4023755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4024379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4025379ef82dSDaniel Vetter 4026c2798b19SChris Wilson return 0; 4027c2798b19SChris Wilson } 4028c2798b19SChris Wilson 402990a72f87SVille Syrjälä /* 403090a72f87SVille Syrjälä * Returns true when a page flip has completed. 403190a72f87SVille Syrjälä */ 403290a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 40331f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 403490a72f87SVille Syrjälä { 40352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 40361f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 403790a72f87SVille Syrjälä 40388d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 403990a72f87SVille Syrjälä return false; 404090a72f87SVille Syrjälä 404190a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4042d6bbafa1SChris Wilson goto check_page_flip; 404390a72f87SVille Syrjälä 40441f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 404590a72f87SVille Syrjälä 404690a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 404790a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 404890a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 404990a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 405090a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 405190a72f87SVille Syrjälä */ 405290a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 4053d6bbafa1SChris Wilson goto check_page_flip; 405490a72f87SVille Syrjälä 405590a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 405690a72f87SVille Syrjälä return true; 4057d6bbafa1SChris Wilson 4058d6bbafa1SChris Wilson check_page_flip: 4059d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4060d6bbafa1SChris Wilson return false; 406190a72f87SVille Syrjälä } 406290a72f87SVille Syrjälä 4063ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4064c2798b19SChris Wilson { 406545a83f84SDaniel Vetter struct drm_device *dev = arg; 40662d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4067c2798b19SChris Wilson u16 iir, new_iir; 4068c2798b19SChris Wilson u32 pipe_stats[2]; 4069c2798b19SChris Wilson unsigned long irqflags; 4070c2798b19SChris Wilson int pipe; 4071c2798b19SChris Wilson u16 flip_mask = 4072c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4073c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4074c2798b19SChris Wilson 4075c2798b19SChris Wilson iir = I915_READ16(IIR); 4076c2798b19SChris Wilson if (iir == 0) 4077c2798b19SChris Wilson return IRQ_NONE; 4078c2798b19SChris Wilson 4079c2798b19SChris Wilson while (iir & ~flip_mask) { 4080c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4081c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 4082c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 4083c2798b19SChris Wilson * interrupts (for non-MSI). 4084c2798b19SChris Wilson */ 4085c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4086c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 408758174462SMika Kuoppala i915_handle_error(dev, false, 408858174462SMika Kuoppala "Command parser error, iir 0x%08x", 408958174462SMika Kuoppala iir); 4090c2798b19SChris Wilson 4091055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4092c2798b19SChris Wilson int reg = PIPESTAT(pipe); 4093c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4094c2798b19SChris Wilson 4095c2798b19SChris Wilson /* 4096c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 4097c2798b19SChris Wilson */ 40982d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 4099c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4100c2798b19SChris Wilson } 4101c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4102c2798b19SChris Wilson 4103c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4104c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4105c2798b19SChris Wilson 4106d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 4107c2798b19SChris Wilson 4108c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 4109c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4110c2798b19SChris Wilson 4111055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41121f1c2e24SVille Syrjälä int plane = pipe; 41133a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 41141f1c2e24SVille Syrjälä plane = !plane; 41151f1c2e24SVille Syrjälä 41164356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 41171f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 41181f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4119c2798b19SChris Wilson 41204356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4121277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 41222d9d2b0bSVille Syrjälä 41232d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 41242d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 4125fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 41264356d586SDaniel Vetter } 4127c2798b19SChris Wilson 4128c2798b19SChris Wilson iir = new_iir; 4129c2798b19SChris Wilson } 4130c2798b19SChris Wilson 4131c2798b19SChris Wilson return IRQ_HANDLED; 4132c2798b19SChris Wilson } 4133c2798b19SChris Wilson 4134c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4135c2798b19SChris Wilson { 41362d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4137c2798b19SChris Wilson int pipe; 4138c2798b19SChris Wilson 4139055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4140c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4141c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4142c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4143c2798b19SChris Wilson } 4144c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4145c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4146c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4147c2798b19SChris Wilson } 4148c2798b19SChris Wilson 4149a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4150a266c7d5SChris Wilson { 41512d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4152a266c7d5SChris Wilson int pipe; 4153a266c7d5SChris Wilson 4154a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4155a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4156a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4157a266c7d5SChris Wilson } 4158a266c7d5SChris Wilson 415900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4160055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4161a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4162a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4163a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4164a266c7d5SChris Wilson POSTING_READ(IER); 4165a266c7d5SChris Wilson } 4166a266c7d5SChris Wilson 4167a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4168a266c7d5SChris Wilson { 41692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 417038bde180SChris Wilson u32 enable_mask; 4171379ef82dSDaniel Vetter unsigned long irqflags; 4172a266c7d5SChris Wilson 417338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 417438bde180SChris Wilson 417538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 417638bde180SChris Wilson dev_priv->irq_mask = 417738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 417838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 417938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 418038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 418138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 418238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 418338bde180SChris Wilson 418438bde180SChris Wilson enable_mask = 418538bde180SChris Wilson I915_ASLE_INTERRUPT | 418638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 418738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 418838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 418938bde180SChris Wilson I915_USER_INTERRUPT; 419038bde180SChris Wilson 4191a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 419220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 419320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 419420afbda2SDaniel Vetter 4195a266c7d5SChris Wilson /* Enable in IER... */ 4196a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4197a266c7d5SChris Wilson /* and unmask in IMR */ 4198a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4199a266c7d5SChris Wilson } 4200a266c7d5SChris Wilson 4201a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4202a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4203a266c7d5SChris Wilson POSTING_READ(IER); 4204a266c7d5SChris Wilson 4205f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 420620afbda2SDaniel Vetter 4207379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4208379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4209379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4210755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4211755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4212379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4213379ef82dSDaniel Vetter 421420afbda2SDaniel Vetter return 0; 421520afbda2SDaniel Vetter } 421620afbda2SDaniel Vetter 421790a72f87SVille Syrjälä /* 421890a72f87SVille Syrjälä * Returns true when a page flip has completed. 421990a72f87SVille Syrjälä */ 422090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 422190a72f87SVille Syrjälä int plane, int pipe, u32 iir) 422290a72f87SVille Syrjälä { 42232d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 422490a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 422590a72f87SVille Syrjälä 42268d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 422790a72f87SVille Syrjälä return false; 422890a72f87SVille Syrjälä 422990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4230d6bbafa1SChris Wilson goto check_page_flip; 423190a72f87SVille Syrjälä 423290a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 423390a72f87SVille Syrjälä 423490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 423590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 423690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 423790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 423890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 423990a72f87SVille Syrjälä */ 424090a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 4241d6bbafa1SChris Wilson goto check_page_flip; 424290a72f87SVille Syrjälä 424390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 424490a72f87SVille Syrjälä return true; 4245d6bbafa1SChris Wilson 4246d6bbafa1SChris Wilson check_page_flip: 4247d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4248d6bbafa1SChris Wilson return false; 424990a72f87SVille Syrjälä } 425090a72f87SVille Syrjälä 4251ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4252a266c7d5SChris Wilson { 425345a83f84SDaniel Vetter struct drm_device *dev = arg; 42542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 42558291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 4256a266c7d5SChris Wilson unsigned long irqflags; 425738bde180SChris Wilson u32 flip_mask = 425838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 425938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 426038bde180SChris Wilson int pipe, ret = IRQ_NONE; 4261a266c7d5SChris Wilson 4262a266c7d5SChris Wilson iir = I915_READ(IIR); 426338bde180SChris Wilson do { 426438bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 42658291ee90SChris Wilson bool blc_event = false; 4266a266c7d5SChris Wilson 4267a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4268a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4269a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4270a266c7d5SChris Wilson * interrupts (for non-MSI). 4271a266c7d5SChris Wilson */ 4272a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4273a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 427458174462SMika Kuoppala i915_handle_error(dev, false, 427558174462SMika Kuoppala "Command parser error, iir 0x%08x", 427658174462SMika Kuoppala iir); 4277a266c7d5SChris Wilson 4278055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4279a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4280a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4281a266c7d5SChris Wilson 428238bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4283a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4284a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 428538bde180SChris Wilson irq_received = true; 4286a266c7d5SChris Wilson } 4287a266c7d5SChris Wilson } 4288a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4289a266c7d5SChris Wilson 4290a266c7d5SChris Wilson if (!irq_received) 4291a266c7d5SChris Wilson break; 4292a266c7d5SChris Wilson 4293a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 429416c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 429516c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 429616c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4297a266c7d5SChris Wilson 429838bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4299a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4300a266c7d5SChris Wilson 4301a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4302a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4303a266c7d5SChris Wilson 4304055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 430538bde180SChris Wilson int plane = pipe; 43063a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 430738bde180SChris Wilson plane = !plane; 43085e2032d4SVille Syrjälä 430990a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 431090a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 431190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4312a266c7d5SChris Wilson 4313a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4314a266c7d5SChris Wilson blc_event = true; 43154356d586SDaniel Vetter 43164356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4317277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 43182d9d2b0bSVille Syrjälä 43192d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 43202d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 4321fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 4322a266c7d5SChris Wilson } 4323a266c7d5SChris Wilson 4324a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4325a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4326a266c7d5SChris Wilson 4327a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4328a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4329a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4330a266c7d5SChris Wilson * we would never get another interrupt. 4331a266c7d5SChris Wilson * 4332a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4333a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4334a266c7d5SChris Wilson * another one. 4335a266c7d5SChris Wilson * 4336a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4337a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4338a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4339a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4340a266c7d5SChris Wilson * stray interrupts. 4341a266c7d5SChris Wilson */ 434238bde180SChris Wilson ret = IRQ_HANDLED; 4343a266c7d5SChris Wilson iir = new_iir; 434438bde180SChris Wilson } while (iir & ~flip_mask); 4345a266c7d5SChris Wilson 4346d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 43478291ee90SChris Wilson 4348a266c7d5SChris Wilson return ret; 4349a266c7d5SChris Wilson } 4350a266c7d5SChris Wilson 4351a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4352a266c7d5SChris Wilson { 43532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4354a266c7d5SChris Wilson int pipe; 4355a266c7d5SChris Wilson 4356a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 4357a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4358a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4359a266c7d5SChris Wilson } 4360a266c7d5SChris Wilson 436100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4362055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 436355b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4364a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 436555b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 436655b39755SChris Wilson } 4367a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4368a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4369a266c7d5SChris Wilson 4370a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4371a266c7d5SChris Wilson } 4372a266c7d5SChris Wilson 4373a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4374a266c7d5SChris Wilson { 43752d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4376a266c7d5SChris Wilson int pipe; 4377a266c7d5SChris Wilson 4378a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4379a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4380a266c7d5SChris Wilson 4381a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4382055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4383a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4384a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4385a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4386a266c7d5SChris Wilson POSTING_READ(IER); 4387a266c7d5SChris Wilson } 4388a266c7d5SChris Wilson 4389a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4390a266c7d5SChris Wilson { 43912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4392bbba0a97SChris Wilson u32 enable_mask; 4393a266c7d5SChris Wilson u32 error_mask; 4394b79480baSDaniel Vetter unsigned long irqflags; 4395a266c7d5SChris Wilson 4396a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4397bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4398adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4399bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4400bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4401bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4402bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4403bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4404bbba0a97SChris Wilson 4405bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 440621ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 440721ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4408bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4409bbba0a97SChris Wilson 4410bbba0a97SChris Wilson if (IS_G4X(dev)) 4411bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4412a266c7d5SChris Wilson 4413b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4414b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4415b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4416755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4417755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4418755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4419b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4420a266c7d5SChris Wilson 4421a266c7d5SChris Wilson /* 4422a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4423a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4424a266c7d5SChris Wilson */ 4425a266c7d5SChris Wilson if (IS_G4X(dev)) { 4426a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4427a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4428a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4429a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4430a266c7d5SChris Wilson } else { 4431a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4432a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4433a266c7d5SChris Wilson } 4434a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4435a266c7d5SChris Wilson 4436a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4437a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4438a266c7d5SChris Wilson POSTING_READ(IER); 4439a266c7d5SChris Wilson 444020afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 444120afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 444220afbda2SDaniel Vetter 4443f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 444420afbda2SDaniel Vetter 444520afbda2SDaniel Vetter return 0; 444620afbda2SDaniel Vetter } 444720afbda2SDaniel Vetter 4448bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 444920afbda2SDaniel Vetter { 44502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4451cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 445220afbda2SDaniel Vetter u32 hotplug_en; 445320afbda2SDaniel Vetter 4454b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4455b5ea2d56SDaniel Vetter 4456bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4457bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4458bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4459adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4460e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4461b2784e15SDamien Lespiau for_each_intel_encoder(dev, intel_encoder) 4462cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4463cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4464a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4465a266c7d5SChris Wilson to generate a spurious hotplug event about three 4466a266c7d5SChris Wilson seconds later. So just do it once. 4467a266c7d5SChris Wilson */ 4468a266c7d5SChris Wilson if (IS_G4X(dev)) 4469a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 447085fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4471a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4472a266c7d5SChris Wilson 4473a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4474a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4475a266c7d5SChris Wilson } 4476bac56d5bSEgbert Eich } 4477a266c7d5SChris Wilson 4478ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4479a266c7d5SChris Wilson { 448045a83f84SDaniel Vetter struct drm_device *dev = arg; 44812d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4482a266c7d5SChris Wilson u32 iir, new_iir; 4483a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4484a266c7d5SChris Wilson unsigned long irqflags; 4485a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 448621ad8330SVille Syrjälä u32 flip_mask = 448721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 448821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4489a266c7d5SChris Wilson 4490a266c7d5SChris Wilson iir = I915_READ(IIR); 4491a266c7d5SChris Wilson 4492a266c7d5SChris Wilson for (;;) { 4493501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 44942c8ba29fSChris Wilson bool blc_event = false; 44952c8ba29fSChris Wilson 4496a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4497a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4498a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4499a266c7d5SChris Wilson * interrupts (for non-MSI). 4500a266c7d5SChris Wilson */ 4501a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4502a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 450358174462SMika Kuoppala i915_handle_error(dev, false, 450458174462SMika Kuoppala "Command parser error, iir 0x%08x", 450558174462SMika Kuoppala iir); 4506a266c7d5SChris Wilson 4507055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4508a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4509a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4510a266c7d5SChris Wilson 4511a266c7d5SChris Wilson /* 4512a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4513a266c7d5SChris Wilson */ 4514a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4515a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4516501e01d7SVille Syrjälä irq_received = true; 4517a266c7d5SChris Wilson } 4518a266c7d5SChris Wilson } 4519a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4520a266c7d5SChris Wilson 4521a266c7d5SChris Wilson if (!irq_received) 4522a266c7d5SChris Wilson break; 4523a266c7d5SChris Wilson 4524a266c7d5SChris Wilson ret = IRQ_HANDLED; 4525a266c7d5SChris Wilson 4526a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 452716c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 452816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4529a266c7d5SChris Wilson 453021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4531a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4532a266c7d5SChris Wilson 4533a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4534a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4535a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4536a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4537a266c7d5SChris Wilson 4538055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 45392c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 454090a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 454190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4542a266c7d5SChris Wilson 4543a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4544a266c7d5SChris Wilson blc_event = true; 45454356d586SDaniel Vetter 45464356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4547277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4548a266c7d5SChris Wilson 45492d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 45502d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 4551fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 45522d9d2b0bSVille Syrjälä } 4553a266c7d5SChris Wilson 4554a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4555a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4556a266c7d5SChris Wilson 4557515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4558515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4559515ac2bbSDaniel Vetter 4560a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4561a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4562a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4563a266c7d5SChris Wilson * we would never get another interrupt. 4564a266c7d5SChris Wilson * 4565a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4566a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4567a266c7d5SChris Wilson * another one. 4568a266c7d5SChris Wilson * 4569a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4570a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4571a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4572a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4573a266c7d5SChris Wilson * stray interrupts. 4574a266c7d5SChris Wilson */ 4575a266c7d5SChris Wilson iir = new_iir; 4576a266c7d5SChris Wilson } 4577a266c7d5SChris Wilson 4578d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 45792c8ba29fSChris Wilson 4580a266c7d5SChris Wilson return ret; 4581a266c7d5SChris Wilson } 4582a266c7d5SChris Wilson 4583a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4584a266c7d5SChris Wilson { 45852d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4586a266c7d5SChris Wilson int pipe; 4587a266c7d5SChris Wilson 4588a266c7d5SChris Wilson if (!dev_priv) 4589a266c7d5SChris Wilson return; 4590a266c7d5SChris Wilson 4591a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4592a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4593a266c7d5SChris Wilson 4594a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4595055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4596a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4597a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4598a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4599a266c7d5SChris Wilson 4600055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4601a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4602a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4603a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4604a266c7d5SChris Wilson } 4605a266c7d5SChris Wilson 4606*4cb21832SDaniel Vetter static void intel_hpd_irq_reenable_work(struct work_struct *work) 4607ac4c16c5SEgbert Eich { 46086323751dSImre Deak struct drm_i915_private *dev_priv = 46096323751dSImre Deak container_of(work, typeof(*dev_priv), 46106323751dSImre Deak hotplug_reenable_work.work); 4611ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4612ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4613ac4c16c5SEgbert Eich int i; 4614ac4c16c5SEgbert Eich 46156323751dSImre Deak intel_runtime_pm_get(dev_priv); 46166323751dSImre Deak 4617*4cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4618ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4619ac4c16c5SEgbert Eich struct drm_connector *connector; 4620ac4c16c5SEgbert Eich 4621ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4622ac4c16c5SEgbert Eich continue; 4623ac4c16c5SEgbert Eich 4624ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4625ac4c16c5SEgbert Eich 4626ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4627ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4628ac4c16c5SEgbert Eich 4629ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4630ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4631ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4632c23cc417SJani Nikula connector->name); 4633ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4634ac4c16c5SEgbert Eich if (!connector->polled) 4635ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4636ac4c16c5SEgbert Eich } 4637ac4c16c5SEgbert Eich } 4638ac4c16c5SEgbert Eich } 4639ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4640ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 4641*4cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 46426323751dSImre Deak 46436323751dSImre Deak intel_runtime_pm_put(dev_priv); 4644ac4c16c5SEgbert Eich } 4645ac4c16c5SEgbert Eich 4646f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 4647f71d4af4SJesse Barnes { 46488b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 46498b2e326dSChris Wilson 46508b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 465113cf5504SDave Airlie INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func); 465299584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4653c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4654a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 46558b2e326dSChris Wilson 4656a6706b45SDeepak S /* Let's track the enabled rps events */ 46576c65a587SVille Syrjälä if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) 46586c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 465931685c25SDeepak S dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED; 466031685c25SDeepak S else 4661a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4662a6706b45SDeepak S 466399584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 466499584db3SDaniel Vetter i915_hangcheck_elapsed, 466561bac78eSDaniel Vetter (unsigned long) dev); 46666323751dSImre Deak INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work, 4667*4cb21832SDaniel Vetter intel_hpd_irq_reenable_work); 466861bac78eSDaniel Vetter 466997a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 46709ee32feaSDaniel Vetter 467195f25bedSJesse Barnes /* Haven't installed the IRQ handler yet */ 467295f25bedSJesse Barnes dev_priv->pm._irqs_disabled = true; 467395f25bedSJesse Barnes 46744cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 46754cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 46764cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 46774cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 4678f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4679f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4680391f75e2SVille Syrjälä } else { 4681391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4682391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4683f71d4af4SJesse Barnes } 4684f71d4af4SJesse Barnes 468521da2700SVille Syrjälä /* 468621da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 468721da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 468821da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 468921da2700SVille Syrjälä */ 469021da2700SVille Syrjälä if (!IS_GEN2(dev)) 469121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 469221da2700SVille Syrjälä 4693c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4694f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4695f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4696c2baf4b7SVille Syrjälä } 4697f71d4af4SJesse Barnes 469843f328d7SVille Syrjälä if (IS_CHERRYVIEW(dev)) { 469943f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 470043f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 470143f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 470243f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 470343f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 470443f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 470543f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 470643f328d7SVille Syrjälä } else if (IS_VALLEYVIEW(dev)) { 47077e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 47087e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 47097e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 47107e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 47117e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 47127e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4713fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4714abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 4715abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4716723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4717abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4718abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4719abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4720abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4721abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4722f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4723f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4724723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4725f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4726f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4727f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4728f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 472982a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4730f71d4af4SJesse Barnes } else { 4731c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 4732c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4733c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4734c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4735c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4736a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 4737a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4738a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4739a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4740a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 474120afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4742c2798b19SChris Wilson } else { 4743a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4744a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4745a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4746a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4747bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4748c2798b19SChris Wilson } 4749f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4750f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4751f71d4af4SJesse Barnes } 4752f71d4af4SJesse Barnes } 475320afbda2SDaniel Vetter 475420afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 475520afbda2SDaniel Vetter { 475620afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 4757821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4758821450c6SEgbert Eich struct drm_connector *connector; 4759b5ea2d56SDaniel Vetter unsigned long irqflags; 4760821450c6SEgbert Eich int i; 476120afbda2SDaniel Vetter 4762821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4763821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4764821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4765821450c6SEgbert Eich } 4766821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4767821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4768821450c6SEgbert Eich connector->polled = intel_connector->polled; 47690e32b39cSDave Airlie if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 47700e32b39cSDave Airlie connector->polled = DRM_CONNECTOR_POLL_HPD; 47710e32b39cSDave Airlie if (intel_connector->mst_port) 4772821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4773821450c6SEgbert Eich } 4774b5ea2d56SDaniel Vetter 4775b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4776b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4777b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 477820afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 477920afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4780b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 478120afbda2SDaniel Vetter } 4782c67a470bSPaulo Zanoni 47835d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */ 4784730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev) 4785c67a470bSPaulo Zanoni { 4786c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4787c67a470bSPaulo Zanoni 4788730488b2SPaulo Zanoni dev->driver->irq_uninstall(dev); 47899df7575fSJesse Barnes dev_priv->pm._irqs_disabled = true; 4790c67a470bSPaulo Zanoni } 4791c67a470bSPaulo Zanoni 47925d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */ 4793730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev) 4794c67a470bSPaulo Zanoni { 4795c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4796c67a470bSPaulo Zanoni 47979df7575fSJesse Barnes dev_priv->pm._irqs_disabled = false; 4798730488b2SPaulo Zanoni dev->driver->irq_preinstall(dev); 4799730488b2SPaulo Zanoni dev->driver->irq_postinstall(dev); 4800c67a470bSPaulo Zanoni } 4801