1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 37760285e7SDavid Howells #include <drm/i915_drm.h> 3855367a27SJani Nikula 391d455f8dSJani Nikula #include "display/intel_display_types.h" 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma /* BXT hpd list */ 129e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1307f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 131e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 132e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 133e0a20ad7SShashank Sharma }; 134e0a20ad7SShashank Sharma 135b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 136b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 138b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 139b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 140121e758eSDhinakaran Pandiyan }; 141121e758eSDhinakaran Pandiyan 14248ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14348ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14748ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 14848ef15d3SJosé Roberto de Souza [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG 14948ef15d3SJosé Roberto de Souza }; 15048ef15d3SJosé Roberto de Souza 15131604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 152b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 153b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 154b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 155b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 156b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 157b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15831604222SAnusha Srivatsa }; 15931604222SAnusha Srivatsa 16052dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 161b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 162b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 163b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 164b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 165b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 166b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 167b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 168b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 169b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 17052dfdba0SLucas De Marchi }; 17152dfdba0SLucas De Marchi 172cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 17368eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 17468eb49b1SPaulo Zanoni { 17565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 17665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 17768eb49b1SPaulo Zanoni 17865f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 17968eb49b1SPaulo Zanoni 1805c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18165f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18365f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18568eb49b1SPaulo Zanoni } 1865c502442SPaulo Zanoni 187cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 18868eb49b1SPaulo Zanoni { 18965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 191a9d356a6SPaulo Zanoni 19265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 19368eb49b1SPaulo Zanoni 19468eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 19565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19968eb49b1SPaulo Zanoni } 20068eb49b1SPaulo Zanoni 201337ba017SPaulo Zanoni /* 202337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 203337ba017SPaulo Zanoni */ 20465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 205b51a2842SVille Syrjälä { 20665f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 207b51a2842SVille Syrjälä 208b51a2842SVille Syrjälä if (val == 0) 209b51a2842SVille Syrjälä return; 210b51a2842SVille Syrjälä 211b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 212f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 21365f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 21565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 217b51a2842SVille Syrjälä } 218337ba017SPaulo Zanoni 21965f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 220e9e9848aSVille Syrjälä { 22165f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 222e9e9848aSVille Syrjälä 223e9e9848aSVille Syrjälä if (val == 0) 224e9e9848aSVille Syrjälä return; 225e9e9848aSVille Syrjälä 226e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2279d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 22865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 232e9e9848aSVille Syrjälä } 233e9e9848aSVille Syrjälä 234cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 23568eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 23668eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 23768eb49b1SPaulo Zanoni i915_reg_t iir) 23868eb49b1SPaulo Zanoni { 23965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24035079899SPaulo Zanoni 24165f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 24265f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 24365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 24468eb49b1SPaulo Zanoni } 24535079899SPaulo Zanoni 246cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2472918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 24868eb49b1SPaulo Zanoni { 24965f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25068eb49b1SPaulo Zanoni 25165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 25265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 25365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 25468eb49b1SPaulo Zanoni } 25568eb49b1SPaulo Zanoni 2560706f17cSEgbert Eich /* For display hotplug interrupt */ 2570706f17cSEgbert Eich static inline void 2580706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 259a9c287c9SJani Nikula u32 mask, 260a9c287c9SJani Nikula u32 bits) 2610706f17cSEgbert Eich { 262a9c287c9SJani Nikula u32 val; 2630706f17cSEgbert Eich 26467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 2650706f17cSEgbert Eich WARN_ON(bits & ~mask); 2660706f17cSEgbert Eich 2670706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2680706f17cSEgbert Eich val &= ~mask; 2690706f17cSEgbert Eich val |= bits; 2700706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2710706f17cSEgbert Eich } 2720706f17cSEgbert Eich 2730706f17cSEgbert Eich /** 2740706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2750706f17cSEgbert Eich * @dev_priv: driver private 2760706f17cSEgbert Eich * @mask: bits to update 2770706f17cSEgbert Eich * @bits: bits to enable 2780706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2790706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2800706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2810706f17cSEgbert Eich * function is usually not called from a context where the lock is 2820706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2830706f17cSEgbert Eich * version is also available. 2840706f17cSEgbert Eich */ 2850706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 286a9c287c9SJani Nikula u32 mask, 287a9c287c9SJani Nikula u32 bits) 2880706f17cSEgbert Eich { 2890706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2900706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2910706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2920706f17cSEgbert Eich } 2930706f17cSEgbert Eich 294d9dc34f1SVille Syrjälä /** 295d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 296d9dc34f1SVille Syrjälä * @dev_priv: driver private 297d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 298d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 299d9dc34f1SVille Syrjälä */ 300fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 301a9c287c9SJani Nikula u32 interrupt_mask, 302a9c287c9SJani Nikula u32 enabled_irq_mask) 303036a4a7dSZhenyu Wang { 304a9c287c9SJani Nikula u32 new_val; 305d9dc34f1SVille Syrjälä 30667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3074bc9d430SDaniel Vetter 308d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 309d9dc34f1SVille Syrjälä 3109df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 311c67a470bSPaulo Zanoni return; 312c67a470bSPaulo Zanoni 313d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 314d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 315d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 316d9dc34f1SVille Syrjälä 317d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 318d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3191ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3203143a2bfSChris Wilson POSTING_READ(DEIMR); 321036a4a7dSZhenyu Wang } 322036a4a7dSZhenyu Wang } 323036a4a7dSZhenyu Wang 3240961021aSBen Widawsky /** 3253a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3263a3b3c7dSVille Syrjälä * @dev_priv: driver private 3273a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3283a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3293a3b3c7dSVille Syrjälä */ 3303a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 331a9c287c9SJani Nikula u32 interrupt_mask, 332a9c287c9SJani Nikula u32 enabled_irq_mask) 3333a3b3c7dSVille Syrjälä { 334a9c287c9SJani Nikula u32 new_val; 335a9c287c9SJani Nikula u32 old_val; 3363a3b3c7dSVille Syrjälä 33767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3383a3b3c7dSVille Syrjälä 3393a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 3403a3b3c7dSVille Syrjälä 3413a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3423a3b3c7dSVille Syrjälä return; 3433a3b3c7dSVille Syrjälä 3443a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3453a3b3c7dSVille Syrjälä 3463a3b3c7dSVille Syrjälä new_val = old_val; 3473a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3483a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3493a3b3c7dSVille Syrjälä 3503a3b3c7dSVille Syrjälä if (new_val != old_val) { 3513a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3523a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3533a3b3c7dSVille Syrjälä } 3543a3b3c7dSVille Syrjälä } 3553a3b3c7dSVille Syrjälä 3563a3b3c7dSVille Syrjälä /** 357013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 358013d3752SVille Syrjälä * @dev_priv: driver private 359013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 360013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 361013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 362013d3752SVille Syrjälä */ 363013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 364013d3752SVille Syrjälä enum pipe pipe, 365a9c287c9SJani Nikula u32 interrupt_mask, 366a9c287c9SJani Nikula u32 enabled_irq_mask) 367013d3752SVille Syrjälä { 368a9c287c9SJani Nikula u32 new_val; 369013d3752SVille Syrjälä 37067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 371013d3752SVille Syrjälä 372013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 373013d3752SVille Syrjälä 374013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 375013d3752SVille Syrjälä return; 376013d3752SVille Syrjälä 377013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 378013d3752SVille Syrjälä new_val &= ~interrupt_mask; 379013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 380013d3752SVille Syrjälä 381013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 382013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 383013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 384013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 385013d3752SVille Syrjälä } 386013d3752SVille Syrjälä } 387013d3752SVille Syrjälä 388013d3752SVille Syrjälä /** 389fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 390fee884edSDaniel Vetter * @dev_priv: driver private 391fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 392fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 393fee884edSDaniel Vetter */ 39447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 395a9c287c9SJani Nikula u32 interrupt_mask, 396a9c287c9SJani Nikula u32 enabled_irq_mask) 397fee884edSDaniel Vetter { 398a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 399fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 400fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 401fee884edSDaniel Vetter 40215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 40315a17aaeSDaniel Vetter 40467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 405fee884edSDaniel Vetter 4069df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 407c67a470bSPaulo Zanoni return; 408c67a470bSPaulo Zanoni 409fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 410fee884edSDaniel Vetter POSTING_READ(SDEIMR); 411fee884edSDaniel Vetter } 4128664281bSPaulo Zanoni 4136b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4146b12ca56SVille Syrjälä enum pipe pipe) 4157c463586SKeith Packard { 4166b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 41710c59c51SImre Deak u32 enable_mask = status_mask << 16; 41810c59c51SImre Deak 4196b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4206b12ca56SVille Syrjälä 4216b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4226b12ca56SVille Syrjälä goto out; 4236b12ca56SVille Syrjälä 42410c59c51SImre Deak /* 425724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 426724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 42710c59c51SImre Deak */ 42810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 42910c59c51SImre Deak return 0; 430724a6905SVille Syrjälä /* 431724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 432724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 433724a6905SVille Syrjälä */ 434724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 435724a6905SVille Syrjälä return 0; 43610c59c51SImre Deak 43710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 43810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 43910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44410c59c51SImre Deak 4456b12ca56SVille Syrjälä out: 4466b12ca56SVille Syrjälä WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4476b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4486b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4496b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4506b12ca56SVille Syrjälä 45110c59c51SImre Deak return enable_mask; 45210c59c51SImre Deak } 45310c59c51SImre Deak 4546b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4556b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 456755e9019SImre Deak { 4576b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 458755e9019SImre Deak u32 enable_mask; 459755e9019SImre Deak 4606b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 4616b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4626b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4636b12ca56SVille Syrjälä 4646b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4656b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 4666b12ca56SVille Syrjälä 4676b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 4686b12ca56SVille Syrjälä return; 4696b12ca56SVille Syrjälä 4706b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 4716b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4726b12ca56SVille Syrjälä 4736b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4746b12ca56SVille Syrjälä POSTING_READ(reg); 475755e9019SImre Deak } 476755e9019SImre Deak 4776b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 4786b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 479755e9019SImre Deak { 4806b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 481755e9019SImre Deak u32 enable_mask; 482755e9019SImre Deak 4836b12ca56SVille Syrjälä WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK, 4846b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4856b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4866b12ca56SVille Syrjälä 4876b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4886b12ca56SVille Syrjälä WARN_ON(!intel_irqs_enabled(dev_priv)); 4896b12ca56SVille Syrjälä 4906b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 4916b12ca56SVille Syrjälä return; 4926b12ca56SVille Syrjälä 4936b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 4946b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4956b12ca56SVille Syrjälä 4966b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4976b12ca56SVille Syrjälä POSTING_READ(reg); 498755e9019SImre Deak } 499755e9019SImre Deak 500f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 501f3e30485SVille Syrjälä { 502f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 503f3e30485SVille Syrjälä return false; 504f3e30485SVille Syrjälä 505f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 506f3e30485SVille Syrjälä } 507f3e30485SVille Syrjälä 508c0e09200SDave Airlie /** 509f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 51014bb2c11STvrtko Ursulin * @dev_priv: i915 device private 51101c66889SZhao Yakui */ 51291d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 51301c66889SZhao Yakui { 514f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 515f49e38ddSJani Nikula return; 516f49e38ddSJani Nikula 51713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 51801c66889SZhao Yakui 519755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 52091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5213b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 522755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5231ec14ad3SChris Wilson 52413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 52501c66889SZhao Yakui } 52601c66889SZhao Yakui 527f75f3746SVille Syrjälä /* 528f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 529f75f3746SVille Syrjälä * around the vertical blanking period. 530f75f3746SVille Syrjälä * 531f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 532f75f3746SVille Syrjälä * vblank_start >= 3 533f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 534f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 535f75f3746SVille Syrjälä * vtotal = vblank_start + 3 536f75f3746SVille Syrjälä * 537f75f3746SVille Syrjälä * start of vblank: 538f75f3746SVille Syrjälä * latch double buffered registers 539f75f3746SVille Syrjälä * increment frame counter (ctg+) 540f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 541f75f3746SVille Syrjälä * | 542f75f3746SVille Syrjälä * | frame start: 543f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 544f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 545f75f3746SVille Syrjälä * | | 546f75f3746SVille Syrjälä * | | start of vsync: 547f75f3746SVille Syrjälä * | | generate vsync interrupt 548f75f3746SVille Syrjälä * | | | 549f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 550f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 551f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 552f75f3746SVille Syrjälä * | | <----vs-----> | 553f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 554f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 555f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 556f75f3746SVille Syrjälä * | | | 557f75f3746SVille Syrjälä * last visible pixel first visible pixel 558f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 559f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 560f75f3746SVille Syrjälä * 561f75f3746SVille Syrjälä * x = horizontal active 562f75f3746SVille Syrjälä * _ = horizontal blanking 563f75f3746SVille Syrjälä * hs = horizontal sync 564f75f3746SVille Syrjälä * va = vertical active 565f75f3746SVille Syrjälä * vb = vertical blanking 566f75f3746SVille Syrjälä * vs = vertical sync 567f75f3746SVille Syrjälä * vbs = vblank_start (number) 568f75f3746SVille Syrjälä * 569f75f3746SVille Syrjälä * Summary: 570f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 571f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 572f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 573f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 574f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 575f75f3746SVille Syrjälä */ 576f75f3746SVille Syrjälä 57742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 57842f52ef8SKeith Packard * we use as a pipe index 57942f52ef8SKeith Packard */ 58008fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 5810a3e67a4SJesse Barnes { 58208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 58308fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 58432db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 58508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 586f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 5870b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 588694e409dSVille Syrjälä unsigned long irqflags; 589391f75e2SVille Syrjälä 59032db0b65SVille Syrjälä /* 59132db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 59232db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 59332db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 59432db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 59532db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 59632db0b65SVille Syrjälä * is still in a working state. However the core vblank code 59732db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 59832db0b65SVille Syrjälä * when we've told it that we don't have a working frame 59932db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 60032db0b65SVille Syrjälä */ 60132db0b65SVille Syrjälä if (!vblank->max_vblank_count) 60232db0b65SVille Syrjälä return 0; 60332db0b65SVille Syrjälä 6040b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6050b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6060b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6070b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6080b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 609391f75e2SVille Syrjälä 6100b2a8e09SVille Syrjälä /* Convert to pixel count */ 6110b2a8e09SVille Syrjälä vbl_start *= htotal; 6120b2a8e09SVille Syrjälä 6130b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6140b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6150b2a8e09SVille Syrjälä 6169db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6179db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6185eddb70bSChris Wilson 619694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 620694e409dSVille Syrjälä 6210a3e67a4SJesse Barnes /* 6220a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6230a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6240a3e67a4SJesse Barnes * register. 6250a3e67a4SJesse Barnes */ 6260a3e67a4SJesse Barnes do { 627694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 628694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 629694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 6300a3e67a4SJesse Barnes } while (high1 != high2); 6310a3e67a4SJesse Barnes 632694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 633694e409dSVille Syrjälä 6345eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 635391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6365eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 637391f75e2SVille Syrjälä 638391f75e2SVille Syrjälä /* 639391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 640391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 641391f75e2SVille Syrjälä * counter against vblank start. 642391f75e2SVille Syrjälä */ 643edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6440a3e67a4SJesse Barnes } 6450a3e67a4SJesse Barnes 64608fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6479880b7a5SJesse Barnes { 64808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 64908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6509880b7a5SJesse Barnes 651649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6529880b7a5SJesse Barnes } 6539880b7a5SJesse Barnes 654aec0246fSUma Shankar /* 655aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 656aec0246fSUma Shankar * scanline register will not work to get the scanline, 657aec0246fSUma Shankar * since the timings are driven from the PORT or issues 658aec0246fSUma Shankar * with scanline register updates. 659aec0246fSUma Shankar * This function will use Framestamp and current 660aec0246fSUma Shankar * timestamp registers to calculate the scanline. 661aec0246fSUma Shankar */ 662aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 663aec0246fSUma Shankar { 664aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 665aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 666aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 667aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 668aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 669aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 670aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 671aec0246fSUma Shankar u32 clock = mode->crtc_clock; 672aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 673aec0246fSUma Shankar 674aec0246fSUma Shankar /* 675aec0246fSUma Shankar * To avoid the race condition where we might cross into the 676aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 677aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 678aec0246fSUma Shankar * during the same frame. 679aec0246fSUma Shankar */ 680aec0246fSUma Shankar do { 681aec0246fSUma Shankar /* 682aec0246fSUma Shankar * This field provides read back of the display 683aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 684aec0246fSUma Shankar * is sampled at every start of vertical blank. 685aec0246fSUma Shankar */ 686aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 687aec0246fSUma Shankar 688aec0246fSUma Shankar /* 689aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 690aec0246fSUma Shankar * time stamp value. 691aec0246fSUma Shankar */ 692aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 693aec0246fSUma Shankar 694aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 695aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 696aec0246fSUma Shankar 697aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 698aec0246fSUma Shankar clock), 1000 * htotal); 699aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 700aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 701aec0246fSUma Shankar 702aec0246fSUma Shankar return scanline; 703aec0246fSUma Shankar } 704aec0246fSUma Shankar 70575aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 706a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 707a225f079SVille Syrjälä { 708a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 709fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7105caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7115caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 712a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 71380715b2fSVille Syrjälä int position, vtotal; 714a225f079SVille Syrjälä 71572259536SVille Syrjälä if (!crtc->active) 71672259536SVille Syrjälä return -1; 71772259536SVille Syrjälä 7185caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7195caa0feaSDaniel Vetter mode = &vblank->hwmode; 7205caa0feaSDaniel Vetter 721aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 722aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 723aec0246fSUma Shankar 72480715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 725a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 726a225f079SVille Syrjälä vtotal /= 2; 727a225f079SVille Syrjälä 728cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 72975aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 730a225f079SVille Syrjälä else 73175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 732a225f079SVille Syrjälä 733a225f079SVille Syrjälä /* 73441b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 73541b578fbSJesse Barnes * read it just before the start of vblank. So try it again 73641b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 73741b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 73841b578fbSJesse Barnes * 73941b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 74041b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 74141b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 74241b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 74341b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 74441b578fbSJesse Barnes */ 74591d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 74641b578fbSJesse Barnes int i, temp; 74741b578fbSJesse Barnes 74841b578fbSJesse Barnes for (i = 0; i < 100; i++) { 74941b578fbSJesse Barnes udelay(1); 750707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 75141b578fbSJesse Barnes if (temp != position) { 75241b578fbSJesse Barnes position = temp; 75341b578fbSJesse Barnes break; 75441b578fbSJesse Barnes } 75541b578fbSJesse Barnes } 75641b578fbSJesse Barnes } 75741b578fbSJesse Barnes 75841b578fbSJesse Barnes /* 75980715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 76080715b2fSVille Syrjälä * scanline_offset adjustment. 761a225f079SVille Syrjälä */ 76280715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 763a225f079SVille Syrjälä } 764a225f079SVille Syrjälä 765*4bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 766*4bbffbf3SThomas Zimmermann bool in_vblank_irq, 767*4bbffbf3SThomas Zimmermann int *vpos, int *hpos, 7683bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7693bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7700af7e4dfSMario Kleiner { 771*4bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 773*4bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 774e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 7753aa18df8SVille Syrjälä int position; 77678e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 777ad3543edSMario Kleiner unsigned long irqflags; 7788a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 7798a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 7808a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 7810af7e4dfSMario Kleiner 782fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 7830af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7849db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7851bf6ad62SDaniel Vetter return false; 7860af7e4dfSMario Kleiner } 7870af7e4dfSMario Kleiner 788c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 78978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 790c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 791c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 792c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7930af7e4dfSMario Kleiner 794d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 795d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 796d31faf65SVille Syrjälä vbl_end /= 2; 797d31faf65SVille Syrjälä vtotal /= 2; 798d31faf65SVille Syrjälä } 799d31faf65SVille Syrjälä 800ad3543edSMario Kleiner /* 801ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 802ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 803ad3543edSMario Kleiner * following code must not block on uncore.lock. 804ad3543edSMario Kleiner */ 805ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 806ad3543edSMario Kleiner 807ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 808ad3543edSMario Kleiner 809ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 810ad3543edSMario Kleiner if (stime) 811ad3543edSMario Kleiner *stime = ktime_get(); 812ad3543edSMario Kleiner 8138a920e24SVille Syrjälä if (use_scanline_counter) { 8140af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8150af7e4dfSMario Kleiner * scanout position from Display scan line register. 8160af7e4dfSMario Kleiner */ 817e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8180af7e4dfSMario Kleiner } else { 8190af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8200af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8210af7e4dfSMario Kleiner * scanout position. 8220af7e4dfSMario Kleiner */ 82375aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8240af7e4dfSMario Kleiner 8253aa18df8SVille Syrjälä /* convert to pixel counts */ 8263aa18df8SVille Syrjälä vbl_start *= htotal; 8273aa18df8SVille Syrjälä vbl_end *= htotal; 8283aa18df8SVille Syrjälä vtotal *= htotal; 82978e8fc6bSVille Syrjälä 83078e8fc6bSVille Syrjälä /* 8317e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8327e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8337e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8347e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8357e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8367e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8377e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8387e78f1cbSVille Syrjälä */ 8397e78f1cbSVille Syrjälä if (position >= vtotal) 8407e78f1cbSVille Syrjälä position = vtotal - 1; 8417e78f1cbSVille Syrjälä 8427e78f1cbSVille Syrjälä /* 84378e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 84478e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 84578e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 84678e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 84778e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 84878e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 84978e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85078e8fc6bSVille Syrjälä */ 85178e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8523aa18df8SVille Syrjälä } 8533aa18df8SVille Syrjälä 854ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 855ad3543edSMario Kleiner if (etime) 856ad3543edSMario Kleiner *etime = ktime_get(); 857ad3543edSMario Kleiner 858ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 859ad3543edSMario Kleiner 860ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 861ad3543edSMario Kleiner 8623aa18df8SVille Syrjälä /* 8633aa18df8SVille Syrjälä * While in vblank, position will be negative 8643aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8653aa18df8SVille Syrjälä * vblank, position will be positive counting 8663aa18df8SVille Syrjälä * up since vbl_end. 8673aa18df8SVille Syrjälä */ 8683aa18df8SVille Syrjälä if (position >= vbl_start) 8693aa18df8SVille Syrjälä position -= vbl_end; 8703aa18df8SVille Syrjälä else 8713aa18df8SVille Syrjälä position += vtotal - vbl_end; 8723aa18df8SVille Syrjälä 8738a920e24SVille Syrjälä if (use_scanline_counter) { 8743aa18df8SVille Syrjälä *vpos = position; 8753aa18df8SVille Syrjälä *hpos = 0; 8763aa18df8SVille Syrjälä } else { 8770af7e4dfSMario Kleiner *vpos = position / htotal; 8780af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8790af7e4dfSMario Kleiner } 8800af7e4dfSMario Kleiner 8811bf6ad62SDaniel Vetter return true; 8820af7e4dfSMario Kleiner } 8830af7e4dfSMario Kleiner 884*4bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 885*4bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 886*4bbffbf3SThomas Zimmermann { 887*4bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 888*4bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 889*4bbffbf3SThomas Zimmermann i915_get_crtc_scanoutpos, NULL); 890*4bbffbf3SThomas Zimmermann } 891*4bbffbf3SThomas Zimmermann 892a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 893a225f079SVille Syrjälä { 894fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 895a225f079SVille Syrjälä unsigned long irqflags; 896a225f079SVille Syrjälä int position; 897a225f079SVille Syrjälä 898a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 899a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 900a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 901a225f079SVille Syrjälä 902a225f079SVille Syrjälä return position; 903a225f079SVille Syrjälä } 904a225f079SVille Syrjälä 905e3689190SBen Widawsky /** 906e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 907e3689190SBen Widawsky * occurred. 908e3689190SBen Widawsky * @work: workqueue struct 909e3689190SBen Widawsky * 910e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 911e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 912e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 913e3689190SBen Widawsky */ 914e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 915e3689190SBen Widawsky { 9162d1013ddSJani Nikula struct drm_i915_private *dev_priv = 917cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 918cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 919e3689190SBen Widawsky u32 error_status, row, bank, subbank; 92035a85ac6SBen Widawsky char *parity_event[6]; 921a9c287c9SJani Nikula u32 misccpctl; 922a9c287c9SJani Nikula u8 slice = 0; 923e3689190SBen Widawsky 924e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 925e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 926e3689190SBen Widawsky * any time we access those registers. 927e3689190SBen Widawsky */ 92891c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 929e3689190SBen Widawsky 93035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 93135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 93235a85ac6SBen Widawsky goto out; 93335a85ac6SBen Widawsky 934e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 935e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 936e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 937e3689190SBen Widawsky 93835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 939f0f59a00SVille Syrjälä i915_reg_t reg; 94035a85ac6SBen Widawsky 94135a85ac6SBen Widawsky slice--; 9422d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 94335a85ac6SBen Widawsky break; 94435a85ac6SBen Widawsky 94535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 94635a85ac6SBen Widawsky 9476fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 94835a85ac6SBen Widawsky 94935a85ac6SBen Widawsky error_status = I915_READ(reg); 950e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 951e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 952e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 953e3689190SBen Widawsky 95435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 95535a85ac6SBen Widawsky POSTING_READ(reg); 956e3689190SBen Widawsky 957cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 958e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 959e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 960e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 96135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 96235a85ac6SBen Widawsky parity_event[5] = NULL; 963e3689190SBen Widawsky 96491c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 965e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 966e3689190SBen Widawsky 96735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 96835a85ac6SBen Widawsky slice, row, bank, subbank); 969e3689190SBen Widawsky 97035a85ac6SBen Widawsky kfree(parity_event[4]); 971e3689190SBen Widawsky kfree(parity_event[3]); 972e3689190SBen Widawsky kfree(parity_event[2]); 973e3689190SBen Widawsky kfree(parity_event[1]); 974e3689190SBen Widawsky } 975e3689190SBen Widawsky 97635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 97735a85ac6SBen Widawsky 97835a85ac6SBen Widawsky out: 97935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 980cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 981cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 982cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 98335a85ac6SBen Widawsky 98491c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 98535a85ac6SBen Widawsky } 98635a85ac6SBen Widawsky 987af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 988121e758eSDhinakaran Pandiyan { 989af92058fSVille Syrjälä switch (pin) { 990af92058fSVille Syrjälä case HPD_PORT_C: 991121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 992af92058fSVille Syrjälä case HPD_PORT_D: 993121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 994af92058fSVille Syrjälä case HPD_PORT_E: 995121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 996af92058fSVille Syrjälä case HPD_PORT_F: 997121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 998121e758eSDhinakaran Pandiyan default: 999121e758eSDhinakaran Pandiyan return false; 1000121e758eSDhinakaran Pandiyan } 1001121e758eSDhinakaran Pandiyan } 1002121e758eSDhinakaran Pandiyan 100348ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 100448ef15d3SJosé Roberto de Souza { 100548ef15d3SJosé Roberto de Souza switch (pin) { 100648ef15d3SJosé Roberto de Souza case HPD_PORT_D: 100748ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 100848ef15d3SJosé Roberto de Souza case HPD_PORT_E: 100948ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 101048ef15d3SJosé Roberto de Souza case HPD_PORT_F: 101148ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 101248ef15d3SJosé Roberto de Souza case HPD_PORT_G: 101348ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 101448ef15d3SJosé Roberto de Souza case HPD_PORT_H: 101548ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 101648ef15d3SJosé Roberto de Souza case HPD_PORT_I: 101748ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 101848ef15d3SJosé Roberto de Souza default: 101948ef15d3SJosé Roberto de Souza return false; 102048ef15d3SJosé Roberto de Souza } 102148ef15d3SJosé Roberto de Souza } 102248ef15d3SJosé Roberto de Souza 1023af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 102463c88d22SImre Deak { 1025af92058fSVille Syrjälä switch (pin) { 1026af92058fSVille Syrjälä case HPD_PORT_A: 1027195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1028af92058fSVille Syrjälä case HPD_PORT_B: 102963c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1030af92058fSVille Syrjälä case HPD_PORT_C: 103163c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 103263c88d22SImre Deak default: 103363c88d22SImre Deak return false; 103463c88d22SImre Deak } 103563c88d22SImre Deak } 103663c88d22SImre Deak 1037af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 103831604222SAnusha Srivatsa { 1039af92058fSVille Syrjälä switch (pin) { 1040af92058fSVille Syrjälä case HPD_PORT_A: 1041ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1042af92058fSVille Syrjälä case HPD_PORT_B: 1043ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10448ef7e340SMatt Roper case HPD_PORT_C: 1045ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 104631604222SAnusha Srivatsa default: 104731604222SAnusha Srivatsa return false; 104831604222SAnusha Srivatsa } 104931604222SAnusha Srivatsa } 105031604222SAnusha Srivatsa 1051af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105231604222SAnusha Srivatsa { 1053af92058fSVille Syrjälä switch (pin) { 1054af92058fSVille Syrjälä case HPD_PORT_C: 105531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1056af92058fSVille Syrjälä case HPD_PORT_D: 105731604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1058af92058fSVille Syrjälä case HPD_PORT_E: 105931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1060af92058fSVille Syrjälä case HPD_PORT_F: 106131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 106231604222SAnusha Srivatsa default: 106331604222SAnusha Srivatsa return false; 106431604222SAnusha Srivatsa } 106531604222SAnusha Srivatsa } 106631604222SAnusha Srivatsa 106752dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106852dfdba0SLucas De Marchi { 106952dfdba0SLucas De Marchi switch (pin) { 107052dfdba0SLucas De Marchi case HPD_PORT_D: 107152dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 107252dfdba0SLucas De Marchi case HPD_PORT_E: 107352dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 107452dfdba0SLucas De Marchi case HPD_PORT_F: 107552dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 107652dfdba0SLucas De Marchi case HPD_PORT_G: 107752dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 107852dfdba0SLucas De Marchi case HPD_PORT_H: 107952dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 108052dfdba0SLucas De Marchi case HPD_PORT_I: 108152dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 108252dfdba0SLucas De Marchi default: 108352dfdba0SLucas De Marchi return false; 108452dfdba0SLucas De Marchi } 108552dfdba0SLucas De Marchi } 108652dfdba0SLucas De Marchi 1087af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10886dbf30ceSVille Syrjälä { 1089af92058fSVille Syrjälä switch (pin) { 1090af92058fSVille Syrjälä case HPD_PORT_E: 10916dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 10926dbf30ceSVille Syrjälä default: 10936dbf30ceSVille Syrjälä return false; 10946dbf30ceSVille Syrjälä } 10956dbf30ceSVille Syrjälä } 10966dbf30ceSVille Syrjälä 1097af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109874c0b395SVille Syrjälä { 1099af92058fSVille Syrjälä switch (pin) { 1100af92058fSVille Syrjälä case HPD_PORT_A: 110174c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1102af92058fSVille Syrjälä case HPD_PORT_B: 110374c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1104af92058fSVille Syrjälä case HPD_PORT_C: 110574c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1106af92058fSVille Syrjälä case HPD_PORT_D: 110774c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 110874c0b395SVille Syrjälä default: 110974c0b395SVille Syrjälä return false; 111074c0b395SVille Syrjälä } 111174c0b395SVille Syrjälä } 111274c0b395SVille Syrjälä 1113af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1114e4ce95aaSVille Syrjälä { 1115af92058fSVille Syrjälä switch (pin) { 1116af92058fSVille Syrjälä case HPD_PORT_A: 1117e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1118e4ce95aaSVille Syrjälä default: 1119e4ce95aaSVille Syrjälä return false; 1120e4ce95aaSVille Syrjälä } 1121e4ce95aaSVille Syrjälä } 1122e4ce95aaSVille Syrjälä 1123af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112413cf5504SDave Airlie { 1125af92058fSVille Syrjälä switch (pin) { 1126af92058fSVille Syrjälä case HPD_PORT_B: 1127676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1128af92058fSVille Syrjälä case HPD_PORT_C: 1129676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1130af92058fSVille Syrjälä case HPD_PORT_D: 1131676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1132676574dfSJani Nikula default: 1133676574dfSJani Nikula return false; 113413cf5504SDave Airlie } 113513cf5504SDave Airlie } 113613cf5504SDave Airlie 1137af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113813cf5504SDave Airlie { 1139af92058fSVille Syrjälä switch (pin) { 1140af92058fSVille Syrjälä case HPD_PORT_B: 1141676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1142af92058fSVille Syrjälä case HPD_PORT_C: 1143676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1144af92058fSVille Syrjälä case HPD_PORT_D: 1145676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1146676574dfSJani Nikula default: 1147676574dfSJani Nikula return false; 114813cf5504SDave Airlie } 114913cf5504SDave Airlie } 115013cf5504SDave Airlie 115142db67d6SVille Syrjälä /* 115242db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 115342db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 115442db67d6SVille Syrjälä * hotplug detection results from several registers. 115542db67d6SVille Syrjälä * 115642db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 115742db67d6SVille Syrjälä */ 1158cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1159cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11608c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1161fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1162af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1163676574dfSJani Nikula { 1164e9be2850SVille Syrjälä enum hpd_pin pin; 1165676574dfSJani Nikula 116652dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 116752dfdba0SLucas De Marchi 1168e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1169e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11708c841e57SJani Nikula continue; 11718c841e57SJani Nikula 1172e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1173676574dfSJani Nikula 1174af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1175e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1176676574dfSJani Nikula } 1177676574dfSJani Nikula 1178f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1179f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1180676574dfSJani Nikula 1181676574dfSJani Nikula } 1182676574dfSJani Nikula 118391d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1184515ac2bbSDaniel Vetter { 118528c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1186515ac2bbSDaniel Vetter } 1187515ac2bbSDaniel Vetter 118891d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1189ce99c256SDaniel Vetter { 11909ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1191ce99c256SDaniel Vetter } 1192ce99c256SDaniel Vetter 11938bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 119491d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 119591d14251STvrtko Ursulin enum pipe pipe, 1196a9c287c9SJani Nikula u32 crc0, u32 crc1, 1197a9c287c9SJani Nikula u32 crc2, u32 crc3, 1198a9c287c9SJani Nikula u32 crc4) 11998bf1e9f1SShuang He { 12008bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 12018c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 12025cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12035cee6c45SVille Syrjälä 12045cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1205b2c88f5bSDamien Lespiau 1206d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12078c6b709dSTomeu Vizoso /* 12088c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12098c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12108c6b709dSTomeu Vizoso * out the buggy result. 12118c6b709dSTomeu Vizoso * 1212163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12138c6b709dSTomeu Vizoso * don't trust that one either. 12148c6b709dSTomeu Vizoso */ 1215033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1216163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12178c6b709dSTomeu Vizoso pipe_crc->skipped++; 12188c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12198c6b709dSTomeu Vizoso return; 12208c6b709dSTomeu Vizoso } 12218c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12226cc42152SMaarten Lankhorst 1223246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1224ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1225246ee524STomeu Vizoso crcs); 12268c6b709dSTomeu Vizoso } 1227277de95eSDaniel Vetter #else 1228277de95eSDaniel Vetter static inline void 122991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 123091d14251STvrtko Ursulin enum pipe pipe, 1231a9c287c9SJani Nikula u32 crc0, u32 crc1, 1232a9c287c9SJani Nikula u32 crc2, u32 crc3, 1233a9c287c9SJani Nikula u32 crc4) {} 1234277de95eSDaniel Vetter #endif 1235eba94eb9SDaniel Vetter 1236277de95eSDaniel Vetter 123791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 123891d14251STvrtko Ursulin enum pipe pipe) 12395a69b89fSDaniel Vetter { 124091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12415a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12425a69b89fSDaniel Vetter 0, 0, 0, 0); 12435a69b89fSDaniel Vetter } 12445a69b89fSDaniel Vetter 124591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124691d14251STvrtko Ursulin enum pipe pipe) 1247eba94eb9SDaniel Vetter { 124891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1249eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1250eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1251eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1252eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12538bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1254eba94eb9SDaniel Vetter } 12555b3a856bSDaniel Vetter 125691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125791d14251STvrtko Ursulin enum pipe pipe) 12585b3a856bSDaniel Vetter { 1259a9c287c9SJani Nikula u32 res1, res2; 12600b5c5ed0SDaniel Vetter 126191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12620b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12630b5c5ed0SDaniel Vetter else 12640b5c5ed0SDaniel Vetter res1 = 0; 12650b5c5ed0SDaniel Vetter 126691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12670b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12680b5c5ed0SDaniel Vetter else 12690b5c5ed0SDaniel Vetter res2 = 0; 12705b3a856bSDaniel Vetter 127191d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12720b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12730b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12740b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12750b5c5ed0SDaniel Vetter res1, res2); 12765b3a856bSDaniel Vetter } 12778bf1e9f1SShuang He 127844d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 127944d9241eSVille Syrjälä { 128044d9241eSVille Syrjälä enum pipe pipe; 128144d9241eSVille Syrjälä 128244d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 128344d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 128444d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 128544d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 128644d9241eSVille Syrjälä 128744d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 128844d9241eSVille Syrjälä } 128944d9241eSVille Syrjälä } 129044d9241eSVille Syrjälä 1291eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 129291d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 12937e231dbeSJesse Barnes { 1294d048a268SVille Syrjälä enum pipe pipe; 12957e231dbeSJesse Barnes 129658ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 12971ca993d2SVille Syrjälä 12981ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 12991ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13001ca993d2SVille Syrjälä return; 13011ca993d2SVille Syrjälä } 13021ca993d2SVille Syrjälä 1303055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1304f0f59a00SVille Syrjälä i915_reg_t reg; 13056b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 130691d181ddSImre Deak 1307bbb5eebfSDaniel Vetter /* 1308bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1309bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1310bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1311bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1312bbb5eebfSDaniel Vetter * handle. 1313bbb5eebfSDaniel Vetter */ 13140f239f4cSDaniel Vetter 13150f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13166b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1317bbb5eebfSDaniel Vetter 1318bbb5eebfSDaniel Vetter switch (pipe) { 1319d048a268SVille Syrjälä default: 1320bbb5eebfSDaniel Vetter case PIPE_A: 1321bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1322bbb5eebfSDaniel Vetter break; 1323bbb5eebfSDaniel Vetter case PIPE_B: 1324bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1325bbb5eebfSDaniel Vetter break; 13263278f67fSVille Syrjälä case PIPE_C: 13273278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13283278f67fSVille Syrjälä break; 1329bbb5eebfSDaniel Vetter } 1330bbb5eebfSDaniel Vetter if (iir & iir_bit) 13316b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1332bbb5eebfSDaniel Vetter 13336b12ca56SVille Syrjälä if (!status_mask) 133491d181ddSImre Deak continue; 133591d181ddSImre Deak 133691d181ddSImre Deak reg = PIPESTAT(pipe); 13376b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13386b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13397e231dbeSJesse Barnes 13407e231dbeSJesse Barnes /* 13417e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1342132c27c9SVille Syrjälä * 1343132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1344132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1345132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1346132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1347132c27c9SVille Syrjälä * an interrupt is still pending. 13487e231dbeSJesse Barnes */ 1349132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1350132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1351132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1352132c27c9SVille Syrjälä } 13537e231dbeSJesse Barnes } 135458ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13552ecb8ca4SVille Syrjälä } 13562ecb8ca4SVille Syrjälä 1357eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1358eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1359eb64343cSVille Syrjälä { 1360eb64343cSVille Syrjälä enum pipe pipe; 1361eb64343cSVille Syrjälä 1362eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1363eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1364eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1365eb64343cSVille Syrjälä 1366eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1367eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1368eb64343cSVille Syrjälä 1369eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1370eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1371eb64343cSVille Syrjälä } 1372eb64343cSVille Syrjälä } 1373eb64343cSVille Syrjälä 1374eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1375eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1376eb64343cSVille Syrjälä { 1377eb64343cSVille Syrjälä bool blc_event = false; 1378eb64343cSVille Syrjälä enum pipe pipe; 1379eb64343cSVille Syrjälä 1380eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1381eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1382eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1383eb64343cSVille Syrjälä 1384eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1385eb64343cSVille Syrjälä blc_event = true; 1386eb64343cSVille Syrjälä 1387eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1388eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1389eb64343cSVille Syrjälä 1390eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1391eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1392eb64343cSVille Syrjälä } 1393eb64343cSVille Syrjälä 1394eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1395eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1396eb64343cSVille Syrjälä } 1397eb64343cSVille Syrjälä 1398eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1399eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1400eb64343cSVille Syrjälä { 1401eb64343cSVille Syrjälä bool blc_event = false; 1402eb64343cSVille Syrjälä enum pipe pipe; 1403eb64343cSVille Syrjälä 1404eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1405eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1406eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1407eb64343cSVille Syrjälä 1408eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1409eb64343cSVille Syrjälä blc_event = true; 1410eb64343cSVille Syrjälä 1411eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1412eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1413eb64343cSVille Syrjälä 1414eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1415eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1416eb64343cSVille Syrjälä } 1417eb64343cSVille Syrjälä 1418eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1419eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1420eb64343cSVille Syrjälä 1421eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1422eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1423eb64343cSVille Syrjälä } 1424eb64343cSVille Syrjälä 142591d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14262ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14272ecb8ca4SVille Syrjälä { 14282ecb8ca4SVille Syrjälä enum pipe pipe; 14297e231dbeSJesse Barnes 1430055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1431fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1432fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 14334356d586SDaniel Vetter 14344356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 143591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14362d9d2b0bSVille Syrjälä 14371f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14381f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 143931acc7f5SJesse Barnes } 144031acc7f5SJesse Barnes 1441c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 144291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1443c1874ed7SImre Deak } 1444c1874ed7SImre Deak 14451ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 144616c6c56bSVille Syrjälä { 14470ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14480ba7c51aSVille Syrjälä int i; 144916c6c56bSVille Syrjälä 14500ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14510ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14520ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14530ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14540ba7c51aSVille Syrjälä else 14550ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14560ba7c51aSVille Syrjälä 14570ba7c51aSVille Syrjälä /* 14580ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14590ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14600ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14610ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14620ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14630ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14640ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14650ba7c51aSVille Syrjälä */ 14660ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14670ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14680ba7c51aSVille Syrjälä 14690ba7c51aSVille Syrjälä if (tmp == 0) 14700ba7c51aSVille Syrjälä return hotplug_status; 14710ba7c51aSVille Syrjälä 14720ba7c51aSVille Syrjälä hotplug_status |= tmp; 14733ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14740ba7c51aSVille Syrjälä } 14750ba7c51aSVille Syrjälä 14760ba7c51aSVille Syrjälä WARN_ONCE(1, 14770ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14780ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14791ae3c34cSVille Syrjälä 14801ae3c34cSVille Syrjälä return hotplug_status; 14811ae3c34cSVille Syrjälä } 14821ae3c34cSVille Syrjälä 148391d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 14841ae3c34cSVille Syrjälä u32 hotplug_status) 14851ae3c34cSVille Syrjälä { 14861ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 14873ff60f89SOscar Mateo 148891d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 148991d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 149016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 149116c6c56bSVille Syrjälä 149258f2cf24SVille Syrjälä if (hotplug_trigger) { 1493cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1494cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1495cf53902fSRodrigo Vivi hpd_status_g4x, 1496fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 149758f2cf24SVille Syrjälä 149891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 149958f2cf24SVille Syrjälä } 1500369712e8SJani Nikula 1501369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 150291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 150316c6c56bSVille Syrjälä } else { 150416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 150516c6c56bSVille Syrjälä 150658f2cf24SVille Syrjälä if (hotplug_trigger) { 1507cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1508cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1509cf53902fSRodrigo Vivi hpd_status_i915, 1510fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 151191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 151216c6c56bSVille Syrjälä } 15133ff60f89SOscar Mateo } 151458f2cf24SVille Syrjälä } 151516c6c56bSVille Syrjälä 1516c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1517c1874ed7SImre Deak { 1518b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1519c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1520c1874ed7SImre Deak 15212dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15222dd2a883SImre Deak return IRQ_NONE; 15232dd2a883SImre Deak 15241f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15259102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15261f814dacSImre Deak 15271e1cace9SVille Syrjälä do { 15286e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15292ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15301ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1531a5e485a9SVille Syrjälä u32 ier = 0; 15323ff60f89SOscar Mateo 1533c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1534c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15353ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1536c1874ed7SImre Deak 1537c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15381e1cace9SVille Syrjälä break; 1539c1874ed7SImre Deak 1540c1874ed7SImre Deak ret = IRQ_HANDLED; 1541c1874ed7SImre Deak 1542a5e485a9SVille Syrjälä /* 1543a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1544a5e485a9SVille Syrjälä * 1545a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1546a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1547a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1548a5e485a9SVille Syrjälä * 1549a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1550a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1551a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1552a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1553a5e485a9SVille Syrjälä * bits this time around. 1554a5e485a9SVille Syrjälä */ 15554a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1556a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1557a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15584a0a0202SVille Syrjälä 15594a0a0202SVille Syrjälä if (gt_iir) 15604a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15614a0a0202SVille Syrjälä if (pm_iir) 15624a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15634a0a0202SVille Syrjälä 15647ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15651ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15667ce4d1f2SVille Syrjälä 15673ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15683ff60f89SOscar Mateo * signalled in iir */ 1569eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15707ce4d1f2SVille Syrjälä 1571eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1572eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1573eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1574eef57324SJerome Anand 15757ce4d1f2SVille Syrjälä /* 15767ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15777ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15787ce4d1f2SVille Syrjälä */ 15797ce4d1f2SVille Syrjälä if (iir) 15807ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 15814a0a0202SVille Syrjälä 1582a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 15834a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 15841ae3c34cSVille Syrjälä 158552894874SVille Syrjälä if (gt_iir) 1586cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 158752894874SVille Syrjälä if (pm_iir) 15883e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 158952894874SVille Syrjälä 15901ae3c34cSVille Syrjälä if (hotplug_status) 159191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 15922ecb8ca4SVille Syrjälä 159391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 15941e1cace9SVille Syrjälä } while (0); 15957e231dbeSJesse Barnes 15969102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15971f814dacSImre Deak 15987e231dbeSJesse Barnes return ret; 15997e231dbeSJesse Barnes } 16007e231dbeSJesse Barnes 160143f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 160243f328d7SVille Syrjälä { 1603b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 160443f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 160543f328d7SVille Syrjälä 16062dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16072dd2a883SImre Deak return IRQ_NONE; 16082dd2a883SImre Deak 16091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16109102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16111f814dacSImre Deak 1612579de73bSChris Wilson do { 16136e814800SVille Syrjälä u32 master_ctl, iir; 16142ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16151ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1616f0fd96f5SChris Wilson u32 gt_iir[4]; 1617a5e485a9SVille Syrjälä u32 ier = 0; 1618a5e485a9SVille Syrjälä 16198e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16203278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16213278f67fSVille Syrjälä 16223278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16238e5fd599SVille Syrjälä break; 162443f328d7SVille Syrjälä 162527b6c122SOscar Mateo ret = IRQ_HANDLED; 162627b6c122SOscar Mateo 1627a5e485a9SVille Syrjälä /* 1628a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1629a5e485a9SVille Syrjälä * 1630a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1631a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1632a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1633a5e485a9SVille Syrjälä * 1634a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1635a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1636a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1637a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1638a5e485a9SVille Syrjälä * bits this time around. 1639a5e485a9SVille Syrjälä */ 164043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1641a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1642a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 164343f328d7SVille Syrjälä 1644cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 164527b6c122SOscar Mateo 164627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16471ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 164843f328d7SVille Syrjälä 164927b6c122SOscar Mateo /* Call regardless, as some status bits might not be 165027b6c122SOscar Mateo * signalled in iir */ 1651eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 165243f328d7SVille Syrjälä 1653eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1654eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1655eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1656eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1657eef57324SJerome Anand 16587ce4d1f2SVille Syrjälä /* 16597ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16607ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16617ce4d1f2SVille Syrjälä */ 16627ce4d1f2SVille Syrjälä if (iir) 16637ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16647ce4d1f2SVille Syrjälä 1665a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1666e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16671ae3c34cSVille Syrjälä 1668cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 1669e30e251aSVille Syrjälä 16701ae3c34cSVille Syrjälä if (hotplug_status) 167191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16722ecb8ca4SVille Syrjälä 167391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1674579de73bSChris Wilson } while (0); 16753278f67fSVille Syrjälä 16769102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16771f814dacSImre Deak 167843f328d7SVille Syrjälä return ret; 167943f328d7SVille Syrjälä } 168043f328d7SVille Syrjälä 168191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 168291d14251STvrtko Ursulin u32 hotplug_trigger, 168340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1684776ad806SJesse Barnes { 168542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1686776ad806SJesse Barnes 16876a39d7c9SJani Nikula /* 16886a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 16896a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 16906a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 16916a39d7c9SJani Nikula * errors. 16926a39d7c9SJani Nikula */ 169313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 16946a39d7c9SJani Nikula if (!hotplug_trigger) { 16956a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 16966a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 16976a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 16986a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 16996a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17006a39d7c9SJani Nikula } 17016a39d7c9SJani Nikula 170213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 17036a39d7c9SJani Nikula if (!hotplug_trigger) 17046a39d7c9SJani Nikula return; 170513cf5504SDave Airlie 1706cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 170740e56410SVille Syrjälä dig_hotplug_reg, hpd, 1708fd63e2a9SImre Deak pch_port_hotplug_long_detect); 170940e56410SVille Syrjälä 171091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1711aaf5ec2eSSonika Jindal } 171291d131d2SDaniel Vetter 171391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 171440e56410SVille Syrjälä { 1715d048a268SVille Syrjälä enum pipe pipe; 171640e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 171740e56410SVille Syrjälä 171891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 171940e56410SVille Syrjälä 1720cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1721cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1722776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1723cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1724cfc33bf7SVille Syrjälä port_name(port)); 1725cfc33bf7SVille Syrjälä } 1726776ad806SJesse Barnes 1727ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 172891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1729ce99c256SDaniel Vetter 1730776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 173191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1732776ad806SJesse Barnes 1733776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1734776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1735776ad806SJesse Barnes 1736776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1737776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1738776ad806SJesse Barnes 1739776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1740776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1741776ad806SJesse Barnes 17429db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1743055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 17449db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 17459db4a9c7SJesse Barnes pipe_name(pipe), 17469db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1747776ad806SJesse Barnes 1748776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1749776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1750776ad806SJesse Barnes 1751776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1752776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1753776ad806SJesse Barnes 1754776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1755a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17568664281bSPaulo Zanoni 17578664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1758a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17598664281bSPaulo Zanoni } 17608664281bSPaulo Zanoni 176191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17628664281bSPaulo Zanoni { 17638664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17645a69b89fSDaniel Vetter enum pipe pipe; 17658664281bSPaulo Zanoni 1766de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1767de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1768de032bf4SPaulo Zanoni 1769055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17701f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17711f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17728664281bSPaulo Zanoni 17735a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 177491d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 177591d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17765a69b89fSDaniel Vetter else 177791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17785a69b89fSDaniel Vetter } 17795a69b89fSDaniel Vetter } 17808bf1e9f1SShuang He 17818664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17828664281bSPaulo Zanoni } 17838664281bSPaulo Zanoni 178491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 17858664281bSPaulo Zanoni { 17868664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 178745c1cd87SMika Kahola enum pipe pipe; 17888664281bSPaulo Zanoni 1789de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1790de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1791de032bf4SPaulo Zanoni 179245c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 179345c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 179445c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 17958664281bSPaulo Zanoni 17968664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1797776ad806SJesse Barnes } 1798776ad806SJesse Barnes 179991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 180023e81d69SAdam Jackson { 1801d048a268SVille Syrjälä enum pipe pipe; 18026dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1803aaf5ec2eSSonika Jindal 180491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 180591d131d2SDaniel Vetter 1806cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1807cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 180823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1809cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1810cfc33bf7SVille Syrjälä port_name(port)); 1811cfc33bf7SVille Syrjälä } 181223e81d69SAdam Jackson 181323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 181491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 181523e81d69SAdam Jackson 181623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 181791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 181823e81d69SAdam Jackson 181923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 182023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 182123e81d69SAdam Jackson 182223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 182323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 182423e81d69SAdam Jackson 182523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 1826055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 182723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 182823e81d69SAdam Jackson pipe_name(pipe), 182923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 18308664281bSPaulo Zanoni 18318664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 183291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 183323e81d69SAdam Jackson } 183423e81d69SAdam Jackson 183558676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 183631604222SAnusha Srivatsa { 183758676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 183831604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 183958676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 184058676af6SLucas De Marchi const u32 *pins; 184131604222SAnusha Srivatsa 184258676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 184358676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 184458676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 184558676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 184658676af6SLucas De Marchi pins = hpd_tgp; 1847943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1848943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1849943682e3SMatt Roper tc_hotplug_trigger = 0; 1850943682e3SMatt Roper pins = hpd_tgp; 185158676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 185253448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 185353448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1854fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 1855d09ad3e7SMatt Roper pins = hpd_icp; 18568ef7e340SMatt Roper } else { 1857943682e3SMatt Roper WARN(!HAS_PCH_ICP(dev_priv), 1858943682e3SMatt Roper "Unrecognized PCH type 0x%x\n", INTEL_PCH_TYPE(dev_priv)); 1859943682e3SMatt Roper 18608ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18618ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 186258676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 186358676af6SLucas De Marchi pins = hpd_icp; 18648ef7e340SMatt Roper } 18658ef7e340SMatt Roper 186631604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 186731604222SAnusha Srivatsa u32 dig_hotplug_reg; 186831604222SAnusha Srivatsa 186931604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 187031604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 187131604222SAnusha Srivatsa 187231604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 187331604222SAnusha Srivatsa ddi_hotplug_trigger, 1874c6f7acb8SMatt Roper dig_hotplug_reg, pins, 187531604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 187631604222SAnusha Srivatsa } 187731604222SAnusha Srivatsa 187831604222SAnusha Srivatsa if (tc_hotplug_trigger) { 187931604222SAnusha Srivatsa u32 dig_hotplug_reg; 188031604222SAnusha Srivatsa 188131604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 188231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 188331604222SAnusha Srivatsa 188431604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 188531604222SAnusha Srivatsa tc_hotplug_trigger, 1886c6f7acb8SMatt Roper dig_hotplug_reg, pins, 188758676af6SLucas De Marchi tc_port_hotplug_long_detect); 188852dfdba0SLucas De Marchi } 188952dfdba0SLucas De Marchi 189052dfdba0SLucas De Marchi if (pin_mask) 189152dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 189252dfdba0SLucas De Marchi 189352dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 189452dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 189552dfdba0SLucas De Marchi } 189652dfdba0SLucas De Marchi 189791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 18986dbf30ceSVille Syrjälä { 18996dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19006dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19016dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19026dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19036dbf30ceSVille Syrjälä 19046dbf30ceSVille Syrjälä if (hotplug_trigger) { 19056dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19066dbf30ceSVille Syrjälä 19076dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19086dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19096dbf30ceSVille Syrjälä 1910cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1911cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 191274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19136dbf30ceSVille Syrjälä } 19146dbf30ceSVille Syrjälä 19156dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19166dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19176dbf30ceSVille Syrjälä 19186dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19196dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19206dbf30ceSVille Syrjälä 1921cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1922cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 19236dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19246dbf30ceSVille Syrjälä } 19256dbf30ceSVille Syrjälä 19266dbf30ceSVille Syrjälä if (pin_mask) 192791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19286dbf30ceSVille Syrjälä 19296dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 193091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19316dbf30ceSVille Syrjälä } 19326dbf30ceSVille Syrjälä 193391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 193491d14251STvrtko Ursulin u32 hotplug_trigger, 193540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1936c008bc6eSPaulo Zanoni { 1937e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1938e4ce95aaSVille Syrjälä 1939e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1940e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1941e4ce95aaSVille Syrjälä 1942cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 194340e56410SVille Syrjälä dig_hotplug_reg, hpd, 1944e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 194540e56410SVille Syrjälä 194691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1947e4ce95aaSVille Syrjälä } 1948c008bc6eSPaulo Zanoni 194991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 195091d14251STvrtko Ursulin u32 de_iir) 195140e56410SVille Syrjälä { 195240e56410SVille Syrjälä enum pipe pipe; 195340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 195440e56410SVille Syrjälä 195540e56410SVille Syrjälä if (hotplug_trigger) 195691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 195740e56410SVille Syrjälä 1958c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 195991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1960c008bc6eSPaulo Zanoni 1961c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 196291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1963c008bc6eSPaulo Zanoni 1964c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1965c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1966c008bc6eSPaulo Zanoni 1967055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1968fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1969fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 1970c008bc6eSPaulo Zanoni 197140da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19721f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1973c008bc6eSPaulo Zanoni 197440da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 197591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1976c008bc6eSPaulo Zanoni } 1977c008bc6eSPaulo Zanoni 1978c008bc6eSPaulo Zanoni /* check event from PCH */ 1979c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1980c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1981c008bc6eSPaulo Zanoni 198291d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 198391d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 1984c008bc6eSPaulo Zanoni else 198591d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 1986c008bc6eSPaulo Zanoni 1987c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1988c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1989c008bc6eSPaulo Zanoni } 1990c008bc6eSPaulo Zanoni 1991cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 19923e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 1993c008bc6eSPaulo Zanoni } 1994c008bc6eSPaulo Zanoni 199591d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 199691d14251STvrtko Ursulin u32 de_iir) 19979719fb98SPaulo Zanoni { 199807d27e20SDamien Lespiau enum pipe pipe; 199923bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 200023bb4cb5SVille Syrjälä 200140e56410SVille Syrjälä if (hotplug_trigger) 200291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 20039719fb98SPaulo Zanoni 20049719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 200591d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20069719fb98SPaulo Zanoni 200754fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 200854fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 200954fd3149SDhinakaran Pandiyan 201054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 201154fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 201254fd3149SDhinakaran Pandiyan } 2013fc340442SDaniel Vetter 20149719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 201591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20169719fb98SPaulo Zanoni 20179719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 201891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20199719fb98SPaulo Zanoni 2020055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2021fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2022fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20239719fb98SPaulo Zanoni } 20249719fb98SPaulo Zanoni 20259719fb98SPaulo Zanoni /* check event from PCH */ 202691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20279719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20289719fb98SPaulo Zanoni 202991d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20309719fb98SPaulo Zanoni 20319719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20329719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20339719fb98SPaulo Zanoni } 20349719fb98SPaulo Zanoni } 20359719fb98SPaulo Zanoni 203672c90f62SOscar Mateo /* 203772c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 203872c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 203972c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 204072c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 204172c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 204272c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 204372c90f62SOscar Mateo */ 2044f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2045b1f14ad0SJesse Barnes { 2046b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2047f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20480e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2049b1f14ad0SJesse Barnes 20502dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20512dd2a883SImre Deak return IRQ_NONE; 20522dd2a883SImre Deak 20531f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20549102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20551f814dacSImre Deak 2056b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2057b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2058b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20590e43406bSChris Wilson 206044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 206144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 206244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 206344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 206444498aeaSPaulo Zanoni * due to its back queue). */ 206591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 206644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 206744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2068ab5c608bSBen Widawsky } 206944498aeaSPaulo Zanoni 207072c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 207172c90f62SOscar Mateo 20720e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20730e43406bSChris Wilson if (gt_iir) { 207472c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 207572c90f62SOscar Mateo ret = IRQ_HANDLED; 207691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2077cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2078d8fc8a47SPaulo Zanoni else 2079cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 20800e43406bSChris Wilson } 2081b1f14ad0SJesse Barnes 2082b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 20830e43406bSChris Wilson if (de_iir) { 208472c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 208572c90f62SOscar Mateo ret = IRQ_HANDLED; 208691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 208791d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2088f1af8fc1SPaulo Zanoni else 208991d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 20900e43406bSChris Wilson } 20910e43406bSChris Wilson 209291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2093f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 20940e43406bSChris Wilson if (pm_iir) { 2095b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 20960e43406bSChris Wilson ret = IRQ_HANDLED; 20973e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 20980e43406bSChris Wilson } 2099f1af8fc1SPaulo Zanoni } 2100b1f14ad0SJesse Barnes 2101b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 210274093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 210344498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2104b1f14ad0SJesse Barnes 21051f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21069102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21071f814dacSImre Deak 2108b1f14ad0SJesse Barnes return ret; 2109b1f14ad0SJesse Barnes } 2110b1f14ad0SJesse Barnes 211191d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 211291d14251STvrtko Ursulin u32 hotplug_trigger, 211340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2114d04a492dSShashank Sharma { 2115cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2116d04a492dSShashank Sharma 2117a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2118a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2119d04a492dSShashank Sharma 2120cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 212140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2122cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 212340e56410SVille Syrjälä 212491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2125d04a492dSShashank Sharma } 2126d04a492dSShashank Sharma 2127121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2128121e758eSDhinakaran Pandiyan { 2129121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2130b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2131b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 213248ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 213348ef15d3SJosé Roberto de Souza const u32 *hpd; 213448ef15d3SJosé Roberto de Souza 213548ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 213648ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 213748ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 213848ef15d3SJosé Roberto de Souza } else { 213948ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 214048ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 214148ef15d3SJosé Roberto de Souza } 2142121e758eSDhinakaran Pandiyan 2143121e758eSDhinakaran Pandiyan if (trigger_tc) { 2144b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2145b796b971SDhinakaran Pandiyan 2146121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2147121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2148121e758eSDhinakaran Pandiyan 2149121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 215048ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2151121e758eSDhinakaran Pandiyan } 2152b796b971SDhinakaran Pandiyan 2153b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2154b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2155b796b971SDhinakaran Pandiyan 2156b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2157b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2158b796b971SDhinakaran Pandiyan 2159b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 216048ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2161b796b971SDhinakaran Pandiyan } 2162b796b971SDhinakaran Pandiyan 2163b796b971SDhinakaran Pandiyan if (pin_mask) 2164b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2165b796b971SDhinakaran Pandiyan else 2166b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2167121e758eSDhinakaran Pandiyan } 2168121e758eSDhinakaran Pandiyan 21699d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21709d17210fSLucas De Marchi { 217155523360SLucas De Marchi u32 mask; 21729d17210fSLucas De Marchi 217355523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 217455523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 217555523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2176e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2177e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2178e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2179e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2180e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2181e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2182e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2183e5df52dcSMatt Roper 218455523360SLucas De Marchi 218555523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21869d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 21879d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 21889d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 21899d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 21909d17210fSLucas De Marchi 219155523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 21929d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 21939d17210fSLucas De Marchi 219455523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 219555523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 21969d17210fSLucas De Marchi 21979d17210fSLucas De Marchi return mask; 21989d17210fSLucas De Marchi } 21999d17210fSLucas De Marchi 22005270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22015270130dSVille Syrjälä { 2202d506a65dSMatt Roper if (INTEL_GEN(dev_priv) >= 11) 2203d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2204d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22055270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22065270130dSVille Syrjälä else 22075270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22085270130dSVille Syrjälä } 22095270130dSVille Syrjälä 221046c63d24SJosé Roberto de Souza static void 221146c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2212abd58f01SBen Widawsky { 2213e04f7eceSVille Syrjälä bool found = false; 2214e04f7eceSVille Syrjälä 2215e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 221691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2217e04f7eceSVille Syrjälä found = true; 2218e04f7eceSVille Syrjälä } 2219e04f7eceSVille Syrjälä 2220e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22218241cfbeSJosé Roberto de Souza u32 psr_iir; 22228241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22238241cfbeSJosé Roberto de Souza 22248241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22258241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22268241cfbeSJosé Roberto de Souza else 22278241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22288241cfbeSJosé Roberto de Souza 22298241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22308241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22318241cfbeSJosé Roberto de Souza 22328241cfbeSJosé Roberto de Souza if (psr_iir) 22338241cfbeSJosé Roberto de Souza found = true; 223454fd3149SDhinakaran Pandiyan 223554fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2236e04f7eceSVille Syrjälä } 2237e04f7eceSVille Syrjälä 2238e04f7eceSVille Syrjälä if (!found) 223938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2240abd58f01SBen Widawsky } 224146c63d24SJosé Roberto de Souza 224246c63d24SJosé Roberto de Souza static irqreturn_t 224346c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 224446c63d24SJosé Roberto de Souza { 224546c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 224646c63d24SJosé Roberto de Souza u32 iir; 224746c63d24SJosé Roberto de Souza enum pipe pipe; 224846c63d24SJosé Roberto de Souza 224946c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 225046c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 225146c63d24SJosé Roberto de Souza if (iir) { 225246c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 225346c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 225446c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 225546c63d24SJosé Roberto de Souza } else { 225638cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2257abd58f01SBen Widawsky } 225846c63d24SJosé Roberto de Souza } 2259abd58f01SBen Widawsky 2260121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2261121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2262121e758eSDhinakaran Pandiyan if (iir) { 2263121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2264121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2265121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2266121e758eSDhinakaran Pandiyan } else { 2267121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2268121e758eSDhinakaran Pandiyan } 2269121e758eSDhinakaran Pandiyan } 2270121e758eSDhinakaran Pandiyan 22716d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2272e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2273e32192e1STvrtko Ursulin if (iir) { 2274e32192e1STvrtko Ursulin u32 tmp_mask; 2275d04a492dSShashank Sharma bool found = false; 2276cebd87a0SVille Syrjälä 2277e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22786d766f02SDaniel Vetter ret = IRQ_HANDLED; 227988e04703SJesse Barnes 22809d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 228191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2282d04a492dSShashank Sharma found = true; 2283d04a492dSShashank Sharma } 2284d04a492dSShashank Sharma 2285cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2286e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2287e32192e1STvrtko Ursulin if (tmp_mask) { 228891d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 228991d14251STvrtko Ursulin hpd_bxt); 2290d04a492dSShashank Sharma found = true; 2291d04a492dSShashank Sharma } 2292e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2293e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2294e32192e1STvrtko Ursulin if (tmp_mask) { 229591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 229691d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2297e32192e1STvrtko Ursulin found = true; 2298e32192e1STvrtko Ursulin } 2299e32192e1STvrtko Ursulin } 2300d04a492dSShashank Sharma 2301cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 230291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23039e63743eSShashank Sharma found = true; 23049e63743eSShashank Sharma } 23059e63743eSShashank Sharma 2306d04a492dSShashank Sharma if (!found) 230738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23086d766f02SDaniel Vetter } 230938cc46d7SOscar Mateo else 231038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23116d766f02SDaniel Vetter } 23126d766f02SDaniel Vetter 2313055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2314fd3a4024SDaniel Vetter u32 fault_errors; 2315abd58f01SBen Widawsky 2316c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2317c42664ccSDaniel Vetter continue; 2318c42664ccSDaniel Vetter 2319e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2320e32192e1STvrtko Ursulin if (!iir) { 2321e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2322e32192e1STvrtko Ursulin continue; 2323e32192e1STvrtko Ursulin } 2324770de83dSDamien Lespiau 2325e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2326e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2327e32192e1STvrtko Ursulin 2328fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2329fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2330abd58f01SBen Widawsky 2331e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 233291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23330fbe7870SDaniel Vetter 2334e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2335e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 233638d83c96SDaniel Vetter 23375270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2338770de83dSDamien Lespiau if (fault_errors) 23391353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 234030100f2bSDaniel Vetter pipe_name(pipe), 2341e32192e1STvrtko Ursulin fault_errors); 2342abd58f01SBen Widawsky } 2343abd58f01SBen Widawsky 234491d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2345266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 234692d03a80SDaniel Vetter /* 234792d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 234892d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 234992d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 235092d03a80SDaniel Vetter */ 2351e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2352e32192e1STvrtko Ursulin if (iir) { 2353e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 235492d03a80SDaniel Vetter ret = IRQ_HANDLED; 23556dbf30ceSVille Syrjälä 235658676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 235758676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2358c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 235991d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23606dbf30ceSVille Syrjälä else 236191d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23622dfb0b81SJani Nikula } else { 23632dfb0b81SJani Nikula /* 23642dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23652dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23662dfb0b81SJani Nikula */ 23672dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 23682dfb0b81SJani Nikula } 236992d03a80SDaniel Vetter } 237092d03a80SDaniel Vetter 2371f11a0f46STvrtko Ursulin return ret; 2372f11a0f46STvrtko Ursulin } 2373f11a0f46STvrtko Ursulin 23744376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23754376b9c9SMika Kuoppala { 23764376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 23774376b9c9SMika Kuoppala 23784376b9c9SMika Kuoppala /* 23794376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 23804376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 23814376b9c9SMika Kuoppala * New indications can and will light up during processing, 23824376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 23834376b9c9SMika Kuoppala */ 23844376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 23854376b9c9SMika Kuoppala } 23864376b9c9SMika Kuoppala 23874376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 23884376b9c9SMika Kuoppala { 23894376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23904376b9c9SMika Kuoppala } 23914376b9c9SMika Kuoppala 2392f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2393f11a0f46STvrtko Ursulin { 2394b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 239525286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2396f11a0f46STvrtko Ursulin u32 master_ctl; 2397f0fd96f5SChris Wilson u32 gt_iir[4]; 2398f11a0f46STvrtko Ursulin 2399f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2400f11a0f46STvrtko Ursulin return IRQ_NONE; 2401f11a0f46STvrtko Ursulin 24024376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 24034376b9c9SMika Kuoppala if (!master_ctl) { 24044376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2405f11a0f46STvrtko Ursulin return IRQ_NONE; 24064376b9c9SMika Kuoppala } 2407f11a0f46STvrtko Ursulin 2408f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2409cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 2410f0fd96f5SChris Wilson 2411f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2412f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24139102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 241455ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24159102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2416f0fd96f5SChris Wilson } 2417f11a0f46STvrtko Ursulin 24184376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2419abd58f01SBen Widawsky 2420cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 24211f814dacSImre Deak 242255ef72f2SChris Wilson return IRQ_HANDLED; 2423abd58f01SBen Widawsky } 2424abd58f01SBen Widawsky 242551951ae7SMika Kuoppala static u32 24269b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2427df0d28c1SDhinakaran Pandiyan { 24289b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24297a909383SChris Wilson u32 iir; 2430df0d28c1SDhinakaran Pandiyan 2431df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24327a909383SChris Wilson return 0; 2433df0d28c1SDhinakaran Pandiyan 24347a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24357a909383SChris Wilson if (likely(iir)) 24367a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24377a909383SChris Wilson 24387a909383SChris Wilson return iir; 2439df0d28c1SDhinakaran Pandiyan } 2440df0d28c1SDhinakaran Pandiyan 2441df0d28c1SDhinakaran Pandiyan static void 24429b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2443df0d28c1SDhinakaran Pandiyan { 2444df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24459b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2446df0d28c1SDhinakaran Pandiyan } 2447df0d28c1SDhinakaran Pandiyan 244881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 244981067b71SMika Kuoppala { 245081067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 245181067b71SMika Kuoppala 245281067b71SMika Kuoppala /* 245381067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 245481067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 245581067b71SMika Kuoppala * New indications can and will light up during processing, 245681067b71SMika Kuoppala * and will generate new interrupt after enabling master. 245781067b71SMika Kuoppala */ 245881067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 245981067b71SMika Kuoppala } 246081067b71SMika Kuoppala 246181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 246281067b71SMika Kuoppala { 246381067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 246481067b71SMika Kuoppala } 246581067b71SMika Kuoppala 2466a3265d85SMatt Roper static void 2467a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2468a3265d85SMatt Roper { 2469a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2470a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2471a3265d85SMatt Roper 2472a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2473a3265d85SMatt Roper /* 2474a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2475a3265d85SMatt Roper * for the display related bits. 2476a3265d85SMatt Roper */ 2477a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2478a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2479a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2480a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2481a3265d85SMatt Roper 2482a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2483a3265d85SMatt Roper } 2484a3265d85SMatt Roper 24857be8782aSLucas De Marchi static __always_inline irqreturn_t 24867be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 24877be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 24887be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 248951951ae7SMika Kuoppala { 249025286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 24919b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 249251951ae7SMika Kuoppala u32 master_ctl; 2493df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 249451951ae7SMika Kuoppala 249551951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 249651951ae7SMika Kuoppala return IRQ_NONE; 249751951ae7SMika Kuoppala 24987be8782aSLucas De Marchi master_ctl = intr_disable(regs); 249981067b71SMika Kuoppala if (!master_ctl) { 25007be8782aSLucas De Marchi intr_enable(regs); 250151951ae7SMika Kuoppala return IRQ_NONE; 250281067b71SMika Kuoppala } 250351951ae7SMika Kuoppala 250451951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 25059b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 250651951ae7SMika Kuoppala 250751951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2508a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2509a3265d85SMatt Roper gen11_display_irq_handler(i915); 251051951ae7SMika Kuoppala 25119b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2512df0d28c1SDhinakaran Pandiyan 25137be8782aSLucas De Marchi intr_enable(regs); 251451951ae7SMika Kuoppala 25159b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2516df0d28c1SDhinakaran Pandiyan 251751951ae7SMika Kuoppala return IRQ_HANDLED; 251851951ae7SMika Kuoppala } 251951951ae7SMika Kuoppala 25207be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25217be8782aSLucas De Marchi { 25227be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25237be8782aSLucas De Marchi gen11_master_intr_disable, 25247be8782aSLucas De Marchi gen11_master_intr_enable); 25257be8782aSLucas De Marchi } 25267be8782aSLucas De Marchi 252742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 252842f52ef8SKeith Packard * we use as a pipe index 252942f52ef8SKeith Packard */ 253008fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25310a3e67a4SJesse Barnes { 253208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 253308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2534e9d21d7fSKeith Packard unsigned long irqflags; 253571e0ffa5SJesse Barnes 25361ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 253786e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 253886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 253986e83e35SChris Wilson 254086e83e35SChris Wilson return 0; 254186e83e35SChris Wilson } 254286e83e35SChris Wilson 25437d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2544d938da6bSVille Syrjälä { 254508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2546d938da6bSVille Syrjälä 25477d423af9SVille Syrjälä /* 25487d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25497d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25507d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25517d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25527d423af9SVille Syrjälä */ 25537d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25547d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2555d938da6bSVille Syrjälä 255608fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2557d938da6bSVille Syrjälä } 2558d938da6bSVille Syrjälä 255908fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 256086e83e35SChris Wilson { 256108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 256208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 256386e83e35SChris Wilson unsigned long irqflags; 256486e83e35SChris Wilson 256586e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25667c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2567755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25681ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25698692d00eSChris Wilson 25700a3e67a4SJesse Barnes return 0; 25710a3e67a4SJesse Barnes } 25720a3e67a4SJesse Barnes 257308fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2574f796cf8fSJesse Barnes { 257508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 257608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2577f796cf8fSJesse Barnes unsigned long irqflags; 2578a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 257986e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2580f796cf8fSJesse Barnes 2581f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2582fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2583b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2584b1f14ad0SJesse Barnes 25852e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 25862e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 25872e8bf223SDhinakaran Pandiyan */ 25882e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 258908fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 25902e8bf223SDhinakaran Pandiyan 2591b1f14ad0SJesse Barnes return 0; 2592b1f14ad0SJesse Barnes } 2593b1f14ad0SJesse Barnes 259408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2595abd58f01SBen Widawsky { 259608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 259708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2598abd58f01SBen Widawsky unsigned long irqflags; 2599abd58f01SBen Widawsky 2600abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2601013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2602abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2603013d3752SVille Syrjälä 26042e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26052e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26062e8bf223SDhinakaran Pandiyan */ 26072e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 260808fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26092e8bf223SDhinakaran Pandiyan 2610abd58f01SBen Widawsky return 0; 2611abd58f01SBen Widawsky } 2612abd58f01SBen Widawsky 261342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 261442f52ef8SKeith Packard * we use as a pipe index 261542f52ef8SKeith Packard */ 261608fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 261786e83e35SChris Wilson { 261808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 261908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 262086e83e35SChris Wilson unsigned long irqflags; 262186e83e35SChris Wilson 262286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 262386e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 262486e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 262586e83e35SChris Wilson } 262686e83e35SChris Wilson 26277d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2628d938da6bSVille Syrjälä { 262908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2630d938da6bSVille Syrjälä 263108fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2632d938da6bSVille Syrjälä 26337d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26347d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2635d938da6bSVille Syrjälä } 2636d938da6bSVille Syrjälä 263708fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26380a3e67a4SJesse Barnes { 263908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 264008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2641e9d21d7fSKeith Packard unsigned long irqflags; 26420a3e67a4SJesse Barnes 26431ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26447c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2645755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26461ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26470a3e67a4SJesse Barnes } 26480a3e67a4SJesse Barnes 264908fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2650f796cf8fSJesse Barnes { 265108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 265208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2653f796cf8fSJesse Barnes unsigned long irqflags; 2654a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 265586e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2656f796cf8fSJesse Barnes 2657f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2658fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2659b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2660b1f14ad0SJesse Barnes } 2661b1f14ad0SJesse Barnes 266208fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2663abd58f01SBen Widawsky { 266408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2666abd58f01SBen Widawsky unsigned long irqflags; 2667abd58f01SBen Widawsky 2668abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2669013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2670abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2671abd58f01SBen Widawsky } 2672abd58f01SBen Widawsky 2673b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 267491738a95SPaulo Zanoni { 2675b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2676b16b2a2fSPaulo Zanoni 26776e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 267891738a95SPaulo Zanoni return; 267991738a95SPaulo Zanoni 2680b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2681105b122eSPaulo Zanoni 26826e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2683105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2684622364b6SPaulo Zanoni } 2685105b122eSPaulo Zanoni 268691738a95SPaulo Zanoni /* 2687622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2688622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2689622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2690622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2691622364b6SPaulo Zanoni * 2692622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 269391738a95SPaulo Zanoni */ 2694b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2695622364b6SPaulo Zanoni { 26966e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2697622364b6SPaulo Zanoni return; 2698622364b6SPaulo Zanoni 2699622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 270091738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 270191738a95SPaulo Zanoni POSTING_READ(SDEIER); 270291738a95SPaulo Zanoni } 270391738a95SPaulo Zanoni 270470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 270570591a41SVille Syrjälä { 2706b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2707b16b2a2fSPaulo Zanoni 270871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2709f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 271071b8b41dSVille Syrjälä else 2711f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 271271b8b41dSVille Syrjälä 2713ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2714f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 271570591a41SVille Syrjälä 271644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 271770591a41SVille Syrjälä 2718b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27198bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 272070591a41SVille Syrjälä } 272170591a41SVille Syrjälä 27228bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27238bb61306SVille Syrjälä { 2724b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2725b16b2a2fSPaulo Zanoni 27268bb61306SVille Syrjälä u32 pipestat_mask; 27279ab981f2SVille Syrjälä u32 enable_mask; 27288bb61306SVille Syrjälä enum pipe pipe; 27298bb61306SVille Syrjälä 2730842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27318bb61306SVille Syrjälä 27328bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27338bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27348bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27358bb61306SVille Syrjälä 27369ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27378bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2738ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2739ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2740ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2741ebf5f921SVille Syrjälä 27428bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2743ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2744ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27456b7eafc1SVille Syrjälä 27468bd099a7SChris Wilson WARN_ON(dev_priv->irq_mask != ~0u); 27476b7eafc1SVille Syrjälä 27489ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27498bb61306SVille Syrjälä 2750b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27518bb61306SVille Syrjälä } 27528bb61306SVille Syrjälä 27538bb61306SVille Syrjälä /* drm_dma.h hooks 27548bb61306SVille Syrjälä */ 2755b318b824SVille Syrjälä static void ironlake_irq_reset(struct drm_i915_private *dev_priv) 27568bb61306SVille Syrjälä { 2757b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27588bb61306SVille Syrjälä 2759b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2760cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2761f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 27628bb61306SVille Syrjälä 2763fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2764f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2765f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2766fc340442SDaniel Vetter } 2767fc340442SDaniel Vetter 2768cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27698bb61306SVille Syrjälä 2770b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 27718bb61306SVille Syrjälä } 27728bb61306SVille Syrjälä 2773b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 27747e231dbeSJesse Barnes { 277534c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 277634c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 277734c7b8a7SVille Syrjälä 2778cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27797e231dbeSJesse Barnes 2780ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 27819918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 278270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2783ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 27847e231dbeSJesse Barnes } 27857e231dbeSJesse Barnes 2786b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2787abd58f01SBen Widawsky { 2788b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2789d048a268SVille Syrjälä enum pipe pipe; 2790abd58f01SBen Widawsky 279125286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2792abd58f01SBen Widawsky 2793cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2794abd58f01SBen Widawsky 2795f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2796f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2797e04f7eceSVille Syrjälä 2798055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2799f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2800813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2801b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2802abd58f01SBen Widawsky 2803b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2804b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2805b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2806abd58f01SBen Widawsky 28076e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2808b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2809abd58f01SBen Widawsky } 2810abd58f01SBen Widawsky 2811a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 281251951ae7SMika Kuoppala { 2813b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2814d048a268SVille Syrjälä enum pipe pipe; 281551951ae7SMika Kuoppala 2816f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 281751951ae7SMika Kuoppala 28188241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28198241cfbeSJosé Roberto de Souza enum transcoder trans; 28208241cfbeSJosé Roberto de Souza 28218241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 28228241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28238241cfbeSJosé Roberto de Souza 28248241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28258241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28268241cfbeSJosé Roberto de Souza continue; 28278241cfbeSJosé Roberto de Souza 28288241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28298241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28308241cfbeSJosé Roberto de Souza } 28318241cfbeSJosé Roberto de Souza } else { 2832f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2833f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28348241cfbeSJosé Roberto de Souza } 283562819dfdSJosé Roberto de Souza 283651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 283751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 283851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2839b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 284051951ae7SMika Kuoppala 2841b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2842b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2843b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 284431604222SAnusha Srivatsa 284529b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2846b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 284751951ae7SMika Kuoppala } 284851951ae7SMika Kuoppala 2849a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2850a3265d85SMatt Roper { 2851a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2852a3265d85SMatt Roper 2853a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2854a3265d85SMatt Roper 2855a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2856a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2857a3265d85SMatt Roper 2858a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2859a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2860a3265d85SMatt Roper } 2861a3265d85SMatt Roper 28624c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2863001bd2cbSImre Deak u8 pipe_mask) 2864d49bdb0eSPaulo Zanoni { 2865b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2866b16b2a2fSPaulo Zanoni 2867a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 28686831f3e3SVille Syrjälä enum pipe pipe; 2869d49bdb0eSPaulo Zanoni 287013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 28719dfe2e3aSImre Deak 28729dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28739dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28749dfe2e3aSImre Deak return; 28759dfe2e3aSImre Deak } 28769dfe2e3aSImre Deak 28776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2878b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 28796831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 28806831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 28819dfe2e3aSImre Deak 288213321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2883d49bdb0eSPaulo Zanoni } 2884d49bdb0eSPaulo Zanoni 2885aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2886001bd2cbSImre Deak u8 pipe_mask) 2887aae8ba84SVille Syrjälä { 2888b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 28896831f3e3SVille Syrjälä enum pipe pipe; 28906831f3e3SVille Syrjälä 2891aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28929dfe2e3aSImre Deak 28939dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28949dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28959dfe2e3aSImre Deak return; 28969dfe2e3aSImre Deak } 28979dfe2e3aSImre Deak 28986831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2899b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 29009dfe2e3aSImre Deak 2901aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2902aae8ba84SVille Syrjälä 2903aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2904315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2905aae8ba84SVille Syrjälä } 2906aae8ba84SVille Syrjälä 2907b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 290843f328d7SVille Syrjälä { 2909b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 291043f328d7SVille Syrjälä 291143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 291243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 291343f328d7SVille Syrjälä 2914cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 291543f328d7SVille Syrjälä 2916b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 291743f328d7SVille Syrjälä 2918ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29199918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 292070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2921ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 292243f328d7SVille Syrjälä } 292343f328d7SVille Syrjälä 292491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 292587a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 292687a02106SVille Syrjälä { 292787a02106SVille Syrjälä struct intel_encoder *encoder; 292887a02106SVille Syrjälä u32 enabled_irqs = 0; 292987a02106SVille Syrjälä 293091c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 293187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 293287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 293387a02106SVille Syrjälä 293487a02106SVille Syrjälä return enabled_irqs; 293587a02106SVille Syrjälä } 293687a02106SVille Syrjälä 29371a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 29381a56b1a2SImre Deak { 29391a56b1a2SImre Deak u32 hotplug; 29401a56b1a2SImre Deak 29411a56b1a2SImre Deak /* 29421a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 29431a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 29441a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 29451a56b1a2SImre Deak */ 29461a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 29471a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 29481a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 29491a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 29501a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29511a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29521a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29531a56b1a2SImre Deak /* 29541a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 29551a56b1a2SImre Deak * HPD must be enabled in both north and south. 29561a56b1a2SImre Deak */ 29571a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 29581a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 29591a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29601a56b1a2SImre Deak } 29611a56b1a2SImre Deak 296291d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 296382a28bcfSDaniel Vetter { 29641a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 296582a28bcfSDaniel Vetter 296691d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 2967fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 296891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 296982a28bcfSDaniel Vetter } else { 2970fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 297191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 297282a28bcfSDaniel Vetter } 297382a28bcfSDaniel Vetter 2974fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 297582a28bcfSDaniel Vetter 29761a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 29776dbf30ceSVille Syrjälä } 297826951cafSXiong Zhang 297952dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 298052dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 298152dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 298231604222SAnusha Srivatsa { 298331604222SAnusha Srivatsa u32 hotplug; 298431604222SAnusha Srivatsa 298531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 298652dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 298731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 298831604222SAnusha Srivatsa 29898ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 299031604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 299152dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 299231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 299331604222SAnusha Srivatsa } 29948ef7e340SMatt Roper } 299531604222SAnusha Srivatsa 299640e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 299740e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 299840e98130SLucas De Marchi u32 ddi_enable_mask, u32 tc_enable_mask, 299940e98130SLucas De Marchi const u32 *pins) 300031604222SAnusha Srivatsa { 300131604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 300231604222SAnusha Srivatsa 300340e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 300440e98130SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins); 300531604222SAnusha Srivatsa 3006f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3007f49108d0SMatt Roper 300831604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 300931604222SAnusha Srivatsa 301040e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 301152dfdba0SLucas De Marchi } 301252dfdba0SLucas De Marchi 301340e98130SLucas De Marchi /* 301440e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 301540e98130SLucas De Marchi * equivalent of SDE. 301640e98130SLucas De Marchi */ 30178ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30188ef7e340SMatt Roper { 301940e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 302053448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 302153448aedSVivek Kasireddy ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1), 3022d09ad3e7SMatt Roper hpd_icp); 302331604222SAnusha Srivatsa } 302431604222SAnusha Srivatsa 3025943682e3SMatt Roper /* 3026943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3027943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3028943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3029943682e3SMatt Roper */ 3030943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3031943682e3SMatt Roper { 3032943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3033943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 3034943682e3SMatt Roper TGP_DDI_HPD_ENABLE_MASK, 0, 3035943682e3SMatt Roper hpd_tgp); 3036943682e3SMatt Roper } 3037943682e3SMatt Roper 3038121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3039121e758eSDhinakaran Pandiyan { 3040121e758eSDhinakaran Pandiyan u32 hotplug; 3041121e758eSDhinakaran Pandiyan 3042121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3043121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3044121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3045121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3046121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3047121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3048b796b971SDhinakaran Pandiyan 3049b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3050b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3051b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3052b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3053b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3054b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3055121e758eSDhinakaran Pandiyan } 3056121e758eSDhinakaran Pandiyan 3057121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3058121e758eSDhinakaran Pandiyan { 3059121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 306048ef15d3SJosé Roberto de Souza const u32 *hpd; 3061121e758eSDhinakaran Pandiyan u32 val; 3062121e758eSDhinakaran Pandiyan 306348ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 306448ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3065b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3066121e758eSDhinakaran Pandiyan 3067121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3068121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3069121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3070121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3071121e758eSDhinakaran Pandiyan 3072121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 307331604222SAnusha Srivatsa 307452dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 307540e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 307640e98130SLucas De Marchi TGP_DDI_HPD_ENABLE_MASK, 307740e98130SLucas De Marchi TGP_TC_HPD_ENABLE_MASK, hpd_tgp); 307852dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 307940e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 308040e98130SLucas De Marchi ICP_DDI_HPD_ENABLE_MASK, 308140e98130SLucas De Marchi ICP_TC_HPD_ENABLE_MASK, hpd_icp); 3082121e758eSDhinakaran Pandiyan } 3083121e758eSDhinakaran Pandiyan 30842a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 30852a57d9ccSImre Deak { 30863b92e263SRodrigo Vivi u32 val, hotplug; 30873b92e263SRodrigo Vivi 30883b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 30893b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 30903b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 30913b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 30923b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 30933b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 30943b92e263SRodrigo Vivi } 30952a57d9ccSImre Deak 30962a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 30972a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 30982a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 30992a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31002a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 31012a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 31022a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31032a57d9ccSImre Deak 31042a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31052a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31062a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31072a57d9ccSImre Deak } 31082a57d9ccSImre Deak 310991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31106dbf30ceSVille Syrjälä { 31112a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31126dbf30ceSVille Syrjälä 3113f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3114f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3115f49108d0SMatt Roper 31166dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 311791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31186dbf30ceSVille Syrjälä 31196dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31206dbf30ceSVille Syrjälä 31212a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 312226951cafSXiong Zhang } 31237fe0b973SKeith Packard 31241a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31251a56b1a2SImre Deak { 31261a56b1a2SImre Deak u32 hotplug; 31271a56b1a2SImre Deak 31281a56b1a2SImre Deak /* 31291a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31301a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31311a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31321a56b1a2SImre Deak */ 31331a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31341a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31351a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31361a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31371a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31381a56b1a2SImre Deak } 31391a56b1a2SImre Deak 314091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3141e4ce95aaSVille Syrjälä { 31421a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3143e4ce95aaSVille Syrjälä 314491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31453a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 314691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31473a3b3c7dSVille Syrjälä 31483a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 314991d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 315023bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 315191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31523a3b3c7dSVille Syrjälä 31533a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 315423bb4cb5SVille Syrjälä } else { 3155e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 315691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3157e4ce95aaSVille Syrjälä 3158e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31593a3b3c7dSVille Syrjälä } 3160e4ce95aaSVille Syrjälä 31611a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3162e4ce95aaSVille Syrjälä 316391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3164e4ce95aaSVille Syrjälä } 3165e4ce95aaSVille Syrjälä 31662a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 31672a57d9ccSImre Deak u32 enabled_irqs) 3168e0a20ad7SShashank Sharma { 31692a57d9ccSImre Deak u32 hotplug; 3170e0a20ad7SShashank Sharma 3171a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31722a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31732a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31742a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3175d252bf68SShubhangi Shrivastava 3176d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3177d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3178d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3179d252bf68SShubhangi Shrivastava 3180d252bf68SShubhangi Shrivastava /* 3181d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3182d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3183d252bf68SShubhangi Shrivastava */ 3184d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3185d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3186d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3187d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3188d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3189d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3190d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3191d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3192d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3193d252bf68SShubhangi Shrivastava 3194a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3195e0a20ad7SShashank Sharma } 3196e0a20ad7SShashank Sharma 31972a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31982a57d9ccSImre Deak { 31992a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 32002a57d9ccSImre Deak } 32012a57d9ccSImre Deak 32022a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 32032a57d9ccSImre Deak { 32042a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32052a57d9ccSImre Deak 32062a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32072a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32082a57d9ccSImre Deak 32092a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32102a57d9ccSImre Deak 32112a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32122a57d9ccSImre Deak } 32132a57d9ccSImre Deak 3214b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3215d46da437SPaulo Zanoni { 321682a28bcfSDaniel Vetter u32 mask; 3217d46da437SPaulo Zanoni 32186e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3219692a04cfSDaniel Vetter return; 3220692a04cfSDaniel Vetter 32216e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32225c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32234ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32245c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32254ebc6509SDhinakaran Pandiyan else 32264ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32278664281bSPaulo Zanoni 322865f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3229d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32302a57d9ccSImre Deak 32312a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32322a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32331a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32342a57d9ccSImre Deak else 32352a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3236d46da437SPaulo Zanoni } 3237d46da437SPaulo Zanoni 3238b318b824SVille Syrjälä static void ironlake_irq_postinstall(struct drm_i915_private *dev_priv) 3239036a4a7dSZhenyu Wang { 3240b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32418e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32428e76f8dcSPaulo Zanoni 3243b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32448e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3245842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32468e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 324723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 324823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32498e76f8dcSPaulo Zanoni } else { 32508e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3251842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3252842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3253e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3254e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3255e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32568e76f8dcSPaulo Zanoni } 3257036a4a7dSZhenyu Wang 3258fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3259b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3260fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3261fc340442SDaniel Vetter } 3262fc340442SDaniel Vetter 32631ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3264036a4a7dSZhenyu Wang 3265b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3266622364b6SPaulo Zanoni 3267b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3268b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3269036a4a7dSZhenyu Wang 3270cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3271036a4a7dSZhenyu Wang 32721a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 32731a56b1a2SImre Deak 3274b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 32757fe0b973SKeith Packard 327650a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 32776005ce42SDaniel Vetter /* Enable PCU event interrupts 32786005ce42SDaniel Vetter * 32796005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32804bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32814bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3282d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3283fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3284d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3285f97108d1SJesse Barnes } 3286036a4a7dSZhenyu Wang } 3287036a4a7dSZhenyu Wang 3288f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3289f8b79e58SImre Deak { 329067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3291f8b79e58SImre Deak 3292f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3293f8b79e58SImre Deak return; 3294f8b79e58SImre Deak 3295f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3296f8b79e58SImre Deak 3297d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3298d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3299ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3300f8b79e58SImre Deak } 3301d6c69803SVille Syrjälä } 3302f8b79e58SImre Deak 3303f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3304f8b79e58SImre Deak { 330567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3306f8b79e58SImre Deak 3307f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3308f8b79e58SImre Deak return; 3309f8b79e58SImre Deak 3310f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3311f8b79e58SImre Deak 3312950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3313ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3314f8b79e58SImre Deak } 3315f8b79e58SImre Deak 33160e6c9a9eSVille Syrjälä 3317b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33180e6c9a9eSVille Syrjälä { 3319cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33207e231dbeSJesse Barnes 3321ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3323ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3324ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3325ad22d106SVille Syrjälä 33267e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 332734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 332820afbda2SDaniel Vetter } 332920afbda2SDaniel Vetter 3330abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3331abd58f01SBen Widawsky { 3332b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3333b16b2a2fSPaulo Zanoni 3334a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3335a9c287c9SJani Nikula u32 de_pipe_enables; 33363a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33373a3b3c7dSVille Syrjälä u32 de_port_enables; 3338df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 33393a3b3c7dSVille Syrjälä enum pipe pipe; 3340770de83dSDamien Lespiau 3341df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3342df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3343df0d28c1SDhinakaran Pandiyan 3344bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3345842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33463a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 334788e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3348cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 33493a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33503a3b3c7dSVille Syrjälä } else { 3351842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33523a3b3c7dSVille Syrjälä } 3353770de83dSDamien Lespiau 3354bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3355bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3356bb187e93SJames Ausmus 33579bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3358a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3359a324fcacSRodrigo Vivi 3360770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3361770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3362770de83dSDamien Lespiau 33633a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3364cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3365a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3366a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33673a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33683a3b3c7dSVille Syrjälä 33698241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 33708241cfbeSJosé Roberto de Souza enum transcoder trans; 33718241cfbeSJosé Roberto de Souza 33728241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 33738241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 33748241cfbeSJosé Roberto de Souza 33758241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 33768241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 33778241cfbeSJosé Roberto de Souza continue; 33788241cfbeSJosé Roberto de Souza 33798241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 33808241cfbeSJosé Roberto de Souza } 33818241cfbeSJosé Roberto de Souza } else { 3382b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 33838241cfbeSJosé Roberto de Souza } 3384e04f7eceSVille Syrjälä 33850a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 33860a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3387abd58f01SBen Widawsky 3388f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3389813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3390b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3391813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 339235079899SPaulo Zanoni de_pipe_enables); 33930a195c02SMika Kahola } 3394abd58f01SBen Widawsky 3395b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3396b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 33972a57d9ccSImre Deak 3398121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3399121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3400b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3401b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3402121e758eSDhinakaran Pandiyan 3403b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3404b16b2a2fSPaulo Zanoni de_hpd_enables); 3405121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3406121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34072a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3408121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34091a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3410abd58f01SBen Widawsky } 3411121e758eSDhinakaran Pandiyan } 3412abd58f01SBen Widawsky 3413b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3414abd58f01SBen Widawsky { 34156e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3416b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3417622364b6SPaulo Zanoni 3418cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3419abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3420abd58f01SBen Widawsky 34216e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3422b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3423abd58f01SBen Widawsky 342425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3425abd58f01SBen Widawsky } 3426abd58f01SBen Widawsky 3427b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 342831604222SAnusha Srivatsa { 342931604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 343031604222SAnusha Srivatsa 343131604222SAnusha Srivatsa WARN_ON(I915_READ(SDEIER) != 0); 343231604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 343331604222SAnusha Srivatsa POSTING_READ(SDEIER); 343431604222SAnusha Srivatsa 343565f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 343631604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 343731604222SAnusha Srivatsa 343852dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 343952dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 344052dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3441e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 34428ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3443e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3444e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3445e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 344652dfdba0SLucas De Marchi else 344752dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 344852dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 344931604222SAnusha Srivatsa } 345031604222SAnusha Srivatsa 3451b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 345251951ae7SMika Kuoppala { 3453b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3454df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 345551951ae7SMika Kuoppala 345629b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3457b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 345831604222SAnusha Srivatsa 34599b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 346051951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 346151951ae7SMika Kuoppala 3462b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3463df0d28c1SDhinakaran Pandiyan 346451951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 346551951ae7SMika Kuoppala 34669b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3467c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 346851951ae7SMika Kuoppala } 346951951ae7SMika Kuoppala 3470b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 347143f328d7SVille Syrjälä { 3472cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 347343f328d7SVille Syrjälä 3474ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34759918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3476ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3477ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3478ad22d106SVille Syrjälä 3479e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 348043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 348143f328d7SVille Syrjälä } 348243f328d7SVille Syrjälä 3483b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3484c2798b19SChris Wilson { 3485b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3486c2798b19SChris Wilson 348744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 348844d9241eSVille Syrjälä 3489b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3490c2798b19SChris Wilson } 3491c2798b19SChris Wilson 3492b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3493c2798b19SChris Wilson { 3494b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3495e9e9848aSVille Syrjälä u16 enable_mask; 3496c2798b19SChris Wilson 34974f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 34984f5fd91fSTvrtko Ursulin EMR, 34994f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3500045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3501c2798b19SChris Wilson 3502c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3503c2798b19SChris Wilson dev_priv->irq_mask = 3504c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 350516659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 350616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3507c2798b19SChris Wilson 3508e9e9848aSVille Syrjälä enable_mask = 3509c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3510c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 351116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3512e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3513e9e9848aSVille Syrjälä 3514b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3515c2798b19SChris Wilson 3516379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3517379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3518d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3519755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3520755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3521d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3522c2798b19SChris Wilson } 3523c2798b19SChris Wilson 35244f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 352578c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 352678c357ddSVille Syrjälä { 35274f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 352878c357ddSVille Syrjälä u16 emr; 352978c357ddSVille Syrjälä 35304f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 353178c357ddSVille Syrjälä 353278c357ddSVille Syrjälä if (*eir) 35334f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 353478c357ddSVille Syrjälä 35354f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 353678c357ddSVille Syrjälä if (*eir_stuck == 0) 353778c357ddSVille Syrjälä return; 353878c357ddSVille Syrjälä 353978c357ddSVille Syrjälä /* 354078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 354178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 354278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 354378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 354478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 354578c357ddSVille Syrjälä * cleared except by handling the underlying error 354678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 354778c357ddSVille Syrjälä * remains set. 354878c357ddSVille Syrjälä */ 35494f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35504f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 35514f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 355278c357ddSVille Syrjälä } 355378c357ddSVille Syrjälä 355478c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 355578c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 355678c357ddSVille Syrjälä { 355778c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 355878c357ddSVille Syrjälä 355978c357ddSVille Syrjälä if (eir_stuck) 356078c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 356178c357ddSVille Syrjälä } 356278c357ddSVille Syrjälä 356378c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 356478c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 356578c357ddSVille Syrjälä { 356678c357ddSVille Syrjälä u32 emr; 356778c357ddSVille Syrjälä 356878c357ddSVille Syrjälä *eir = I915_READ(EIR); 356978c357ddSVille Syrjälä 357078c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 357178c357ddSVille Syrjälä 357278c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 357378c357ddSVille Syrjälä if (*eir_stuck == 0) 357478c357ddSVille Syrjälä return; 357578c357ddSVille Syrjälä 357678c357ddSVille Syrjälä /* 357778c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 357878c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 357978c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 358078c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 358178c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 358278c357ddSVille Syrjälä * cleared except by handling the underlying error 358378c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 358478c357ddSVille Syrjälä * remains set. 358578c357ddSVille Syrjälä */ 358678c357ddSVille Syrjälä emr = I915_READ(EMR); 358778c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 358878c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 358978c357ddSVille Syrjälä } 359078c357ddSVille Syrjälä 359178c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 359278c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 359378c357ddSVille Syrjälä { 359478c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 359578c357ddSVille Syrjälä 359678c357ddSVille Syrjälä if (eir_stuck) 359778c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 359878c357ddSVille Syrjälä } 359978c357ddSVille Syrjälä 3600ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3601c2798b19SChris Wilson { 3602b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3603af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3604c2798b19SChris Wilson 36052dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36062dd2a883SImre Deak return IRQ_NONE; 36072dd2a883SImre Deak 36081f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36099102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36101f814dacSImre Deak 3611af722d28SVille Syrjälä do { 3612af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 361378c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3614af722d28SVille Syrjälä u16 iir; 3615af722d28SVille Syrjälä 36164f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3617c2798b19SChris Wilson if (iir == 0) 3618af722d28SVille Syrjälä break; 3619c2798b19SChris Wilson 3620af722d28SVille Syrjälä ret = IRQ_HANDLED; 3621c2798b19SChris Wilson 3622eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3623eb64343cSVille Syrjälä * signalled in iir */ 3624eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3625c2798b19SChris Wilson 362678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 362778c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 362878c357ddSVille Syrjälä 36294f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3630c2798b19SChris Wilson 3631c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 363254400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3633c2798b19SChris Wilson 363478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 363578c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3636af722d28SVille Syrjälä 3637eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3638af722d28SVille Syrjälä } while (0); 3639c2798b19SChris Wilson 36409102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36411f814dacSImre Deak 36421f814dacSImre Deak return ret; 3643c2798b19SChris Wilson } 3644c2798b19SChris Wilson 3645b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3646a266c7d5SChris Wilson { 3647b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3648a266c7d5SChris Wilson 364956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36500706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3651a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3652a266c7d5SChris Wilson } 3653a266c7d5SChris Wilson 365444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 365544d9241eSVille Syrjälä 3656b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3657a266c7d5SChris Wilson } 3658a266c7d5SChris Wilson 3659b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3660a266c7d5SChris Wilson { 3661b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 366238bde180SChris Wilson u32 enable_mask; 3663a266c7d5SChris Wilson 3664045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3665045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 366638bde180SChris Wilson 366738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 366838bde180SChris Wilson dev_priv->irq_mask = 366938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 367038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 367116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 367216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 367338bde180SChris Wilson 367438bde180SChris Wilson enable_mask = 367538bde180SChris Wilson I915_ASLE_INTERRUPT | 367638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 367738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 367816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 367938bde180SChris Wilson I915_USER_INTERRUPT; 368038bde180SChris Wilson 368156b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3682a266c7d5SChris Wilson /* Enable in IER... */ 3683a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3684a266c7d5SChris Wilson /* and unmask in IMR */ 3685a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3686a266c7d5SChris Wilson } 3687a266c7d5SChris Wilson 3688b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3689a266c7d5SChris Wilson 3690379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3691379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3692d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3693755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3694755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3695d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3696379ef82dSDaniel Vetter 3697c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 369820afbda2SDaniel Vetter } 369920afbda2SDaniel Vetter 3700ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3701a266c7d5SChris Wilson { 3702b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3703af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3704a266c7d5SChris Wilson 37052dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37062dd2a883SImre Deak return IRQ_NONE; 37072dd2a883SImre Deak 37081f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37099102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37101f814dacSImre Deak 371138bde180SChris Wilson do { 3712eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 371378c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3714af722d28SVille Syrjälä u32 hotplug_status = 0; 3715af722d28SVille Syrjälä u32 iir; 3716a266c7d5SChris Wilson 37179d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3718af722d28SVille Syrjälä if (iir == 0) 3719af722d28SVille Syrjälä break; 3720af722d28SVille Syrjälä 3721af722d28SVille Syrjälä ret = IRQ_HANDLED; 3722af722d28SVille Syrjälä 3723af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3724af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3725af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3726a266c7d5SChris Wilson 3727eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3728eb64343cSVille Syrjälä * signalled in iir */ 3729eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3730a266c7d5SChris Wilson 373178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 373278c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 373378c357ddSVille Syrjälä 37349d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3735a266c7d5SChris Wilson 3736a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 373754400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3738a266c7d5SChris Wilson 373978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 374078c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3741a266c7d5SChris Wilson 3742af722d28SVille Syrjälä if (hotplug_status) 3743af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3744af722d28SVille Syrjälä 3745af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3746af722d28SVille Syrjälä } while (0); 3747a266c7d5SChris Wilson 37489102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37491f814dacSImre Deak 3750a266c7d5SChris Wilson return ret; 3751a266c7d5SChris Wilson } 3752a266c7d5SChris Wilson 3753b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3754a266c7d5SChris Wilson { 3755b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3756a266c7d5SChris Wilson 37570706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3758a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3759a266c7d5SChris Wilson 376044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 376144d9241eSVille Syrjälä 3762b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3763a266c7d5SChris Wilson } 3764a266c7d5SChris Wilson 3765b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3766a266c7d5SChris Wilson { 3767b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3768bbba0a97SChris Wilson u32 enable_mask; 3769a266c7d5SChris Wilson u32 error_mask; 3770a266c7d5SChris Wilson 3771045cebd2SVille Syrjälä /* 3772045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3773045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3774045cebd2SVille Syrjälä */ 3775045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3776045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3777045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3778045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3779045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3780045cebd2SVille Syrjälä } else { 3781045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3782045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3783045cebd2SVille Syrjälä } 3784045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3785045cebd2SVille Syrjälä 3786a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3787c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3788c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3789adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3790bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3791bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379278c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3793bbba0a97SChris Wilson 3794c30bb1fdSVille Syrjälä enable_mask = 3795c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3796c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3797c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3798c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379978c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3800c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3801bbba0a97SChris Wilson 380291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3803bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3804a266c7d5SChris Wilson 3805b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3806c30bb1fdSVille Syrjälä 3807b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3808b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3809d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3810755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3811755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3812755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3813d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3814a266c7d5SChris Wilson 381591d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 381620afbda2SDaniel Vetter } 381720afbda2SDaniel Vetter 381891d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 381920afbda2SDaniel Vetter { 382020afbda2SDaniel Vetter u32 hotplug_en; 382120afbda2SDaniel Vetter 382267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3823b5ea2d56SDaniel Vetter 3824adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3825e5868a31SEgbert Eich /* enable bits are the same for all generations */ 382691d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3827a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3828a266c7d5SChris Wilson to generate a spurious hotplug event about three 3829a266c7d5SChris Wilson seconds later. So just do it once. 3830a266c7d5SChris Wilson */ 383191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3832a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3833a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3834a266c7d5SChris Wilson 3835a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38360706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3837f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3838f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3839f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38400706f17cSEgbert Eich hotplug_en); 3841a266c7d5SChris Wilson } 3842a266c7d5SChris Wilson 3843ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3844a266c7d5SChris Wilson { 3845b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3846af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3847a266c7d5SChris Wilson 38482dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38492dd2a883SImre Deak return IRQ_NONE; 38502dd2a883SImre Deak 38511f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38529102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38531f814dacSImre Deak 3854af722d28SVille Syrjälä do { 3855eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 385678c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3857af722d28SVille Syrjälä u32 hotplug_status = 0; 3858af722d28SVille Syrjälä u32 iir; 38592c8ba29fSChris Wilson 38609d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3861af722d28SVille Syrjälä if (iir == 0) 3862af722d28SVille Syrjälä break; 3863af722d28SVille Syrjälä 3864af722d28SVille Syrjälä ret = IRQ_HANDLED; 3865af722d28SVille Syrjälä 3866af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3867af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3868a266c7d5SChris Wilson 3869eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3870eb64343cSVille Syrjälä * signalled in iir */ 3871eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3872a266c7d5SChris Wilson 387378c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 387478c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 387578c357ddSVille Syrjälä 38769d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3877a266c7d5SChris Wilson 3878a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 387954400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3880af722d28SVille Syrjälä 3881a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 388254400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]); 3883a266c7d5SChris Wilson 388478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3886515ac2bbSDaniel Vetter 3887af722d28SVille Syrjälä if (hotplug_status) 3888af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3889af722d28SVille Syrjälä 3890af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3891af722d28SVille Syrjälä } while (0); 3892a266c7d5SChris Wilson 38939102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38941f814dacSImre Deak 3895a266c7d5SChris Wilson return ret; 3896a266c7d5SChris Wilson } 3897a266c7d5SChris Wilson 3898fca52a55SDaniel Vetter /** 3899fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3900fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3901fca52a55SDaniel Vetter * 3902fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3903fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3904fca52a55SDaniel Vetter */ 3905b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3906f71d4af4SJesse Barnes { 390791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3908cefcff8fSJoonas Lahtinen int i; 39098b2e326dSChris Wilson 391077913b39SJani Nikula intel_hpd_init_work(dev_priv); 391177913b39SJani Nikula 3912a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 3913cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3914cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39158b2e326dSChris Wilson 3916633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3917702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39182239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 391926705e20SSagar Arun Kamble 392021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 392121da2700SVille Syrjälä 3922262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3923262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3924262fd485SChris Wilson * special care to avoid writing any of the display block registers 3925262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3926262fd485SChris Wilson * in this case to the runtime pm. 3927262fd485SChris Wilson */ 3928262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3929262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3930262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3931262fd485SChris Wilson 3932317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39339a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39349a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39359a64c650SLyude Paul * sideband messaging with MST. 39369a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39379a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39389a64c650SLyude Paul */ 39399a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3940317eaa95SLyude 3941b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3942b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 394343f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3944b318b824SVille Syrjälä } else { 3945943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3946943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 3947943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 39488ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 39498ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 3950121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 3951b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 3952e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 3953c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 39546dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 39556dbf30ceSVille Syrjälä else 39563a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 3957f71d4af4SJesse Barnes } 3958f71d4af4SJesse Barnes } 395920afbda2SDaniel Vetter 3960fca52a55SDaniel Vetter /** 3961cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 3962cefcff8fSJoonas Lahtinen * @i915: i915 device instance 3963cefcff8fSJoonas Lahtinen * 3964cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 3965cefcff8fSJoonas Lahtinen */ 3966cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 3967cefcff8fSJoonas Lahtinen { 3968cefcff8fSJoonas Lahtinen int i; 3969cefcff8fSJoonas Lahtinen 3970cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3971cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 3972cefcff8fSJoonas Lahtinen } 3973cefcff8fSJoonas Lahtinen 3974b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 3975b318b824SVille Syrjälä { 3976b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3977b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3978b318b824SVille Syrjälä return cherryview_irq_handler; 3979b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3980b318b824SVille Syrjälä return valleyview_irq_handler; 3981b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 3982b318b824SVille Syrjälä return i965_irq_handler; 3983b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 3984b318b824SVille Syrjälä return i915_irq_handler; 3985b318b824SVille Syrjälä else 3986b318b824SVille Syrjälä return i8xx_irq_handler; 3987b318b824SVille Syrjälä } else { 3988b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 3989b318b824SVille Syrjälä return gen11_irq_handler; 3990b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 3991b318b824SVille Syrjälä return gen8_irq_handler; 3992b318b824SVille Syrjälä else 3993b318b824SVille Syrjälä return ironlake_irq_handler; 3994b318b824SVille Syrjälä } 3995b318b824SVille Syrjälä } 3996b318b824SVille Syrjälä 3997b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 3998b318b824SVille Syrjälä { 3999b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4000b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4001b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4002b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4003b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4004b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4005b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4006b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4007b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4008b318b824SVille Syrjälä else 4009b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4010b318b824SVille Syrjälä } else { 4011b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4012b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4013b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4014b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4015b318b824SVille Syrjälä else 4016b318b824SVille Syrjälä ironlake_irq_reset(dev_priv); 4017b318b824SVille Syrjälä } 4018b318b824SVille Syrjälä } 4019b318b824SVille Syrjälä 4020b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4021b318b824SVille Syrjälä { 4022b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4023b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4024b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4025b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4026b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4027b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4028b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4029b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4030b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4031b318b824SVille Syrjälä else 4032b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4033b318b824SVille Syrjälä } else { 4034b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4035b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4036b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4037b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4038b318b824SVille Syrjälä else 4039b318b824SVille Syrjälä ironlake_irq_postinstall(dev_priv); 4040b318b824SVille Syrjälä } 4041b318b824SVille Syrjälä } 4042b318b824SVille Syrjälä 4043cefcff8fSJoonas Lahtinen /** 4044fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4045fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4046fca52a55SDaniel Vetter * 4047fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4048fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4049fca52a55SDaniel Vetter * 4050fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4051fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4052fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4053fca52a55SDaniel Vetter */ 40542aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 40552aeb7d3aSDaniel Vetter { 4056b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4057b318b824SVille Syrjälä int ret; 4058b318b824SVille Syrjälä 40592aeb7d3aSDaniel Vetter /* 40602aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 40612aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 40622aeb7d3aSDaniel Vetter * special cases in our ordering checks. 40632aeb7d3aSDaniel Vetter */ 4064ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 40652aeb7d3aSDaniel Vetter 4066b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4067b318b824SVille Syrjälä 4068b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4069b318b824SVille Syrjälä 4070b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4071b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4072b318b824SVille Syrjälä if (ret < 0) { 4073b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4074b318b824SVille Syrjälä return ret; 4075b318b824SVille Syrjälä } 4076b318b824SVille Syrjälä 4077b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4078b318b824SVille Syrjälä 4079b318b824SVille Syrjälä return ret; 40802aeb7d3aSDaniel Vetter } 40812aeb7d3aSDaniel Vetter 4082fca52a55SDaniel Vetter /** 4083fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4084fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4085fca52a55SDaniel Vetter * 4086fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4087fca52a55SDaniel Vetter * resources acquired in the init functions. 4088fca52a55SDaniel Vetter */ 40892aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 40902aeb7d3aSDaniel Vetter { 4091b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4092b318b824SVille Syrjälä 4093b318b824SVille Syrjälä /* 4094789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4095789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4096789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4097789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4098b318b824SVille Syrjälä */ 4099b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4100b318b824SVille Syrjälä return; 4101b318b824SVille Syrjälä 4102b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4103b318b824SVille Syrjälä 4104b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4105b318b824SVille Syrjälä 4106b318b824SVille Syrjälä free_irq(irq, dev_priv); 4107b318b824SVille Syrjälä 41082aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4109ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41102aeb7d3aSDaniel Vetter } 41112aeb7d3aSDaniel Vetter 4112fca52a55SDaniel Vetter /** 4113fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4114fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4115fca52a55SDaniel Vetter * 4116fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4117fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4118fca52a55SDaniel Vetter */ 4119b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4120c67a470bSPaulo Zanoni { 4121b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4122ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4123315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4124c67a470bSPaulo Zanoni } 4125c67a470bSPaulo Zanoni 4126fca52a55SDaniel Vetter /** 4127fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4128fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4129fca52a55SDaniel Vetter * 4130fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4131fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4132fca52a55SDaniel Vetter */ 4133b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4134c67a470bSPaulo Zanoni { 4135ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4136b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4137b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4138c67a470bSPaulo Zanoni } 4139d64575eeSJani Nikula 4140d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4141d64575eeSJani Nikula { 4142d64575eeSJani Nikula /* 4143d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4144d64575eeSJani Nikula * this is the only thing we need to check. 4145d64575eeSJani Nikula */ 4146d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4147d64575eeSJani Nikula } 4148d64575eeSJani Nikula 4149d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4150d64575eeSJani Nikula { 4151d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4152d64575eeSJani Nikula } 4153