1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 37760285e7SDavid Howells #include <drm/i915_drm.h> 3855367a27SJani Nikula 391d455f8dSJani Nikula #include "display/intel_display_types.h" 40df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 41df0566a6SJani Nikula #include "display/intel_hotplug.h" 42df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 43df0566a6SJani Nikula #include "display/intel_psr.h" 44df0566a6SJani Nikula 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 6448ef15d3SJosé Roberto de Souza 65e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 66e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 67e4ce95aaSVille Syrjälä }; 68e4ce95aaSVille Syrjälä 6923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7123bb4cb5SVille Syrjälä }; 7223bb4cb5SVille Syrjälä 733a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 743a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 753a3b3c7dSVille Syrjälä }; 763a3b3c7dSVille Syrjälä 777c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 78e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 79e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 80e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 81e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 83e5868a31SEgbert Eich }; 84e5868a31SEgbert Eich 857c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 86e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 88e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 89e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 9326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 9926951cafSXiong Zhang }; 10026951cafSXiong Zhang 1017c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 102e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 103e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 104e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 108e5868a31SEgbert Eich }; 109e5868a31SEgbert Eich 1107c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 111e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 112e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 113e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 114e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 115e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 116e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 117e5868a31SEgbert Eich }; 118e5868a31SEgbert Eich 1194bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 120e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 121e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 122e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 123e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 124e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 125e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 126e5868a31SEgbert Eich }; 127e5868a31SEgbert Eich 128e0a20ad7SShashank Sharma /* BXT hpd list */ 129e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1307f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 131e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 132e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 133e0a20ad7SShashank Sharma }; 134e0a20ad7SShashank Sharma 135b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 136b796b971SDhinakaran Pandiyan [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 137b796b971SDhinakaran Pandiyan [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 138b796b971SDhinakaran Pandiyan [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 139b796b971SDhinakaran Pandiyan [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG 140121e758eSDhinakaran Pandiyan }; 141121e758eSDhinakaran Pandiyan 14248ef15d3SJosé Roberto de Souza static const u32 hpd_gen12[HPD_NUM_PINS] = { 14348ef15d3SJosé Roberto de Souza [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG, 14448ef15d3SJosé Roberto de Souza [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG, 14548ef15d3SJosé Roberto de Souza [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG, 14648ef15d3SJosé Roberto de Souza [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG, 14748ef15d3SJosé Roberto de Souza [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG, 14848ef15d3SJosé Roberto de Souza [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG 14948ef15d3SJosé Roberto de Souza }; 15048ef15d3SJosé Roberto de Souza 15131604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 152b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 153b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 154b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 155b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 156b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 157b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 15831604222SAnusha Srivatsa }; 15931604222SAnusha Srivatsa 16052dfdba0SLucas De Marchi static const u32 hpd_tgp[HPD_NUM_PINS] = { 161b32821c0SLucas De Marchi [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A), 162b32821c0SLucas De Marchi [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B), 163b32821c0SLucas De Marchi [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C), 164b32821c0SLucas De Marchi [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1), 165b32821c0SLucas De Marchi [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2), 166b32821c0SLucas De Marchi [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3), 167b32821c0SLucas De Marchi [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4), 168b32821c0SLucas De Marchi [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5), 169b32821c0SLucas De Marchi [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6), 17052dfdba0SLucas De Marchi }; 17152dfdba0SLucas De Marchi 172cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 17368eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 17468eb49b1SPaulo Zanoni { 17565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 17665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 17768eb49b1SPaulo Zanoni 17865f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 17968eb49b1SPaulo Zanoni 1805c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 18165f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18365f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 18465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 18568eb49b1SPaulo Zanoni } 1865c502442SPaulo Zanoni 187cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 18868eb49b1SPaulo Zanoni { 18965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 19065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 191a9d356a6SPaulo Zanoni 19265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 19368eb49b1SPaulo Zanoni 19468eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 19565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 19865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 19968eb49b1SPaulo Zanoni } 20068eb49b1SPaulo Zanoni 201337ba017SPaulo Zanoni /* 202337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 203337ba017SPaulo Zanoni */ 20465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 205b51a2842SVille Syrjälä { 20665f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 207b51a2842SVille Syrjälä 208b51a2842SVille Syrjälä if (val == 0) 209b51a2842SVille Syrjälä return; 210b51a2842SVille Syrjälä 211b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 212f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 21365f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 21565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 21665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 217b51a2842SVille Syrjälä } 218337ba017SPaulo Zanoni 21965f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 220e9e9848aSVille Syrjälä { 22165f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 222e9e9848aSVille Syrjälä 223e9e9848aSVille Syrjälä if (val == 0) 224e9e9848aSVille Syrjälä return; 225e9e9848aSVille Syrjälä 226e9e9848aSVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 2279d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 22865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 22965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 23065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 232e9e9848aSVille Syrjälä } 233e9e9848aSVille Syrjälä 234cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 23568eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 23668eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 23768eb49b1SPaulo Zanoni i915_reg_t iir) 23868eb49b1SPaulo Zanoni { 23965f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 24035079899SPaulo Zanoni 24165f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 24265f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 24365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 24468eb49b1SPaulo Zanoni } 24535079899SPaulo Zanoni 246cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2472918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 24868eb49b1SPaulo Zanoni { 24965f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 25068eb49b1SPaulo Zanoni 25165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 25265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 25365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 25468eb49b1SPaulo Zanoni } 25568eb49b1SPaulo Zanoni 2560706f17cSEgbert Eich /* For display hotplug interrupt */ 2570706f17cSEgbert Eich static inline void 2580706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 259a9c287c9SJani Nikula u32 mask, 260a9c287c9SJani Nikula u32 bits) 2610706f17cSEgbert Eich { 262a9c287c9SJani Nikula u32 val; 2630706f17cSEgbert Eich 26467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 265*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 2660706f17cSEgbert Eich 2670706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 2680706f17cSEgbert Eich val &= ~mask; 2690706f17cSEgbert Eich val |= bits; 2700706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 2710706f17cSEgbert Eich } 2720706f17cSEgbert Eich 2730706f17cSEgbert Eich /** 2740706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 2750706f17cSEgbert Eich * @dev_priv: driver private 2760706f17cSEgbert Eich * @mask: bits to update 2770706f17cSEgbert Eich * @bits: bits to enable 2780706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 2790706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 2800706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2810706f17cSEgbert Eich * function is usually not called from a context where the lock is 2820706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2830706f17cSEgbert Eich * version is also available. 2840706f17cSEgbert Eich */ 2850706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 286a9c287c9SJani Nikula u32 mask, 287a9c287c9SJani Nikula u32 bits) 2880706f17cSEgbert Eich { 2890706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2900706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2910706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2920706f17cSEgbert Eich } 2930706f17cSEgbert Eich 294d9dc34f1SVille Syrjälä /** 295d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 296d9dc34f1SVille Syrjälä * @dev_priv: driver private 297d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 298d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 299d9dc34f1SVille Syrjälä */ 300fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 301a9c287c9SJani Nikula u32 interrupt_mask, 302a9c287c9SJani Nikula u32 enabled_irq_mask) 303036a4a7dSZhenyu Wang { 304a9c287c9SJani Nikula u32 new_val; 305d9dc34f1SVille Syrjälä 30667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3074bc9d430SDaniel Vetter 308*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 309d9dc34f1SVille Syrjälä 310*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 311c67a470bSPaulo Zanoni return; 312c67a470bSPaulo Zanoni 313d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 314d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 315d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 316d9dc34f1SVille Syrjälä 317d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 318d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3191ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 3203143a2bfSChris Wilson POSTING_READ(DEIMR); 321036a4a7dSZhenyu Wang } 322036a4a7dSZhenyu Wang } 323036a4a7dSZhenyu Wang 3240961021aSBen Widawsky /** 3253a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3263a3b3c7dSVille Syrjälä * @dev_priv: driver private 3273a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3283a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3293a3b3c7dSVille Syrjälä */ 3303a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 331a9c287c9SJani Nikula u32 interrupt_mask, 332a9c287c9SJani Nikula u32 enabled_irq_mask) 3333a3b3c7dSVille Syrjälä { 334a9c287c9SJani Nikula u32 new_val; 335a9c287c9SJani Nikula u32 old_val; 3363a3b3c7dSVille Syrjälä 33767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3383a3b3c7dSVille Syrjälä 339*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3403a3b3c7dSVille Syrjälä 341*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3423a3b3c7dSVille Syrjälä return; 3433a3b3c7dSVille Syrjälä 3443a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 3453a3b3c7dSVille Syrjälä 3463a3b3c7dSVille Syrjälä new_val = old_val; 3473a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3483a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3493a3b3c7dSVille Syrjälä 3503a3b3c7dSVille Syrjälä if (new_val != old_val) { 3513a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 3523a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 3533a3b3c7dSVille Syrjälä } 3543a3b3c7dSVille Syrjälä } 3553a3b3c7dSVille Syrjälä 3563a3b3c7dSVille Syrjälä /** 357013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 358013d3752SVille Syrjälä * @dev_priv: driver private 359013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 360013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 361013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 362013d3752SVille Syrjälä */ 363013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 364013d3752SVille Syrjälä enum pipe pipe, 365a9c287c9SJani Nikula u32 interrupt_mask, 366a9c287c9SJani Nikula u32 enabled_irq_mask) 367013d3752SVille Syrjälä { 368a9c287c9SJani Nikula u32 new_val; 369013d3752SVille Syrjälä 37067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 371013d3752SVille Syrjälä 372*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 373013d3752SVille Syrjälä 374*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 375013d3752SVille Syrjälä return; 376013d3752SVille Syrjälä 377013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 378013d3752SVille Syrjälä new_val &= ~interrupt_mask; 379013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 380013d3752SVille Syrjälä 381013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 382013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 383013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 384013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 385013d3752SVille Syrjälä } 386013d3752SVille Syrjälä } 387013d3752SVille Syrjälä 388013d3752SVille Syrjälä /** 389fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 390fee884edSDaniel Vetter * @dev_priv: driver private 391fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 392fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 393fee884edSDaniel Vetter */ 39447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 395a9c287c9SJani Nikula u32 interrupt_mask, 396a9c287c9SJani Nikula u32 enabled_irq_mask) 397fee884edSDaniel Vetter { 398a9c287c9SJani Nikula u32 sdeimr = I915_READ(SDEIMR); 399fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 400fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 401fee884edSDaniel Vetter 402*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 40315a17aaeSDaniel Vetter 40467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 405fee884edSDaniel Vetter 406*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 407c67a470bSPaulo Zanoni return; 408c67a470bSPaulo Zanoni 409fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 410fee884edSDaniel Vetter POSTING_READ(SDEIMR); 411fee884edSDaniel Vetter } 4128664281bSPaulo Zanoni 4136b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4146b12ca56SVille Syrjälä enum pipe pipe) 4157c463586SKeith Packard { 4166b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 41710c59c51SImre Deak u32 enable_mask = status_mask << 16; 41810c59c51SImre Deak 4196b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4206b12ca56SVille Syrjälä 4216b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4226b12ca56SVille Syrjälä goto out; 4236b12ca56SVille Syrjälä 42410c59c51SImre Deak /* 425724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 426724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 42710c59c51SImre Deak */ 428*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 429*48a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 43010c59c51SImre Deak return 0; 431724a6905SVille Syrjälä /* 432724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 433724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 434724a6905SVille Syrjälä */ 435*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 436*48a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 437724a6905SVille Syrjälä return 0; 43810c59c51SImre Deak 43910c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 44010c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 44110c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 44210c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 44310c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 44410c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 44510c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 44610c59c51SImre Deak 4476b12ca56SVille Syrjälä out: 448*48a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 449*48a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4506b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4516b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4526b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4536b12ca56SVille Syrjälä 45410c59c51SImre Deak return enable_mask; 45510c59c51SImre Deak } 45610c59c51SImre Deak 4576b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 4586b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 459755e9019SImre Deak { 4606b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 461755e9019SImre Deak u32 enable_mask; 462755e9019SImre Deak 463*48a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4646b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4656b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4666b12ca56SVille Syrjälä 4676b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 468*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4696b12ca56SVille Syrjälä 4706b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 4716b12ca56SVille Syrjälä return; 4726b12ca56SVille Syrjälä 4736b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 4746b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4756b12ca56SVille Syrjälä 4766b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 4776b12ca56SVille Syrjälä POSTING_READ(reg); 478755e9019SImre Deak } 479755e9019SImre Deak 4806b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 4816b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 482755e9019SImre Deak { 4836b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 484755e9019SImre Deak u32 enable_mask; 485755e9019SImre Deak 486*48a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 4876b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 4886b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 4896b12ca56SVille Syrjälä 4906b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 491*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 4926b12ca56SVille Syrjälä 4936b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 4946b12ca56SVille Syrjälä return; 4956b12ca56SVille Syrjälä 4966b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 4976b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 4986b12ca56SVille Syrjälä 4996b12ca56SVille Syrjälä I915_WRITE(reg, enable_mask | status_mask); 5006b12ca56SVille Syrjälä POSTING_READ(reg); 501755e9019SImre Deak } 502755e9019SImre Deak 503f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 504f3e30485SVille Syrjälä { 505f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 506f3e30485SVille Syrjälä return false; 507f3e30485SVille Syrjälä 508f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 509f3e30485SVille Syrjälä } 510f3e30485SVille Syrjälä 511c0e09200SDave Airlie /** 512f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 51314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 51401c66889SZhao Yakui */ 51591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 51601c66889SZhao Yakui { 517f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 518f49e38ddSJani Nikula return; 519f49e38ddSJani Nikula 52013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 52101c66889SZhao Yakui 522755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 52391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5243b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 525755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5261ec14ad3SChris Wilson 52713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 52801c66889SZhao Yakui } 52901c66889SZhao Yakui 530f75f3746SVille Syrjälä /* 531f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 532f75f3746SVille Syrjälä * around the vertical blanking period. 533f75f3746SVille Syrjälä * 534f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 535f75f3746SVille Syrjälä * vblank_start >= 3 536f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 537f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 538f75f3746SVille Syrjälä * vtotal = vblank_start + 3 539f75f3746SVille Syrjälä * 540f75f3746SVille Syrjälä * start of vblank: 541f75f3746SVille Syrjälä * latch double buffered registers 542f75f3746SVille Syrjälä * increment frame counter (ctg+) 543f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 544f75f3746SVille Syrjälä * | 545f75f3746SVille Syrjälä * | frame start: 546f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 547f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 548f75f3746SVille Syrjälä * | | 549f75f3746SVille Syrjälä * | | start of vsync: 550f75f3746SVille Syrjälä * | | generate vsync interrupt 551f75f3746SVille Syrjälä * | | | 552f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 553f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 554f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 555f75f3746SVille Syrjälä * | | <----vs-----> | 556f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 557f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 558f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 559f75f3746SVille Syrjälä * | | | 560f75f3746SVille Syrjälä * last visible pixel first visible pixel 561f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 562f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 563f75f3746SVille Syrjälä * 564f75f3746SVille Syrjälä * x = horizontal active 565f75f3746SVille Syrjälä * _ = horizontal blanking 566f75f3746SVille Syrjälä * hs = horizontal sync 567f75f3746SVille Syrjälä * va = vertical active 568f75f3746SVille Syrjälä * vb = vertical blanking 569f75f3746SVille Syrjälä * vs = vertical sync 570f75f3746SVille Syrjälä * vbs = vblank_start (number) 571f75f3746SVille Syrjälä * 572f75f3746SVille Syrjälä * Summary: 573f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 574f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 575f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 576f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 577f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 578f75f3746SVille Syrjälä */ 579f75f3746SVille Syrjälä 58042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 58142f52ef8SKeith Packard * we use as a pipe index 58242f52ef8SKeith Packard */ 58308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 5840a3e67a4SJesse Barnes { 58508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 58608fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 58732db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 58808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 589f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 5900b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 591694e409dSVille Syrjälä unsigned long irqflags; 592391f75e2SVille Syrjälä 59332db0b65SVille Syrjälä /* 59432db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 59532db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 59632db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 59732db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 59832db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 59932db0b65SVille Syrjälä * is still in a working state. However the core vblank code 60032db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 60132db0b65SVille Syrjälä * when we've told it that we don't have a working frame 60232db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 60332db0b65SVille Syrjälä */ 60432db0b65SVille Syrjälä if (!vblank->max_vblank_count) 60532db0b65SVille Syrjälä return 0; 60632db0b65SVille Syrjälä 6070b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6080b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6090b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6100b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6110b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 612391f75e2SVille Syrjälä 6130b2a8e09SVille Syrjälä /* Convert to pixel count */ 6140b2a8e09SVille Syrjälä vbl_start *= htotal; 6150b2a8e09SVille Syrjälä 6160b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6170b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6180b2a8e09SVille Syrjälä 6199db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6209db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6215eddb70bSChris Wilson 622694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 623694e409dSVille Syrjälä 6240a3e67a4SJesse Barnes /* 6250a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6260a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6270a3e67a4SJesse Barnes * register. 6280a3e67a4SJesse Barnes */ 6290a3e67a4SJesse Barnes do { 630694e409dSVille Syrjälä high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 631694e409dSVille Syrjälä low = I915_READ_FW(low_frame); 632694e409dSVille Syrjälä high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK; 6330a3e67a4SJesse Barnes } while (high1 != high2); 6340a3e67a4SJesse Barnes 635694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 636694e409dSVille Syrjälä 6375eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 638391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6395eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 640391f75e2SVille Syrjälä 641391f75e2SVille Syrjälä /* 642391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 643391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 644391f75e2SVille Syrjälä * counter against vblank start. 645391f75e2SVille Syrjälä */ 646edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6470a3e67a4SJesse Barnes } 6480a3e67a4SJesse Barnes 64908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6509880b7a5SJesse Barnes { 65108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 65208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6539880b7a5SJesse Barnes 654649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 6559880b7a5SJesse Barnes } 6569880b7a5SJesse Barnes 657aec0246fSUma Shankar /* 658aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 659aec0246fSUma Shankar * scanline register will not work to get the scanline, 660aec0246fSUma Shankar * since the timings are driven from the PORT or issues 661aec0246fSUma Shankar * with scanline register updates. 662aec0246fSUma Shankar * This function will use Framestamp and current 663aec0246fSUma Shankar * timestamp registers to calculate the scanline. 664aec0246fSUma Shankar */ 665aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 666aec0246fSUma Shankar { 667aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 668aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 669aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 670aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 671aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 672aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 673aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 674aec0246fSUma Shankar u32 clock = mode->crtc_clock; 675aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 676aec0246fSUma Shankar 677aec0246fSUma Shankar /* 678aec0246fSUma Shankar * To avoid the race condition where we might cross into the 679aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 680aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 681aec0246fSUma Shankar * during the same frame. 682aec0246fSUma Shankar */ 683aec0246fSUma Shankar do { 684aec0246fSUma Shankar /* 685aec0246fSUma Shankar * This field provides read back of the display 686aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 687aec0246fSUma Shankar * is sampled at every start of vertical blank. 688aec0246fSUma Shankar */ 689aec0246fSUma Shankar scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 690aec0246fSUma Shankar 691aec0246fSUma Shankar /* 692aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 693aec0246fSUma Shankar * time stamp value. 694aec0246fSUma Shankar */ 695aec0246fSUma Shankar scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR); 696aec0246fSUma Shankar 697aec0246fSUma Shankar scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe)); 698aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 699aec0246fSUma Shankar 700aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 701aec0246fSUma Shankar clock), 1000 * htotal); 702aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 703aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 704aec0246fSUma Shankar 705aec0246fSUma Shankar return scanline; 706aec0246fSUma Shankar } 707aec0246fSUma Shankar 70875aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 709a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 710a225f079SVille Syrjälä { 711a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 712fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7135caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7145caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 715a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 71680715b2fSVille Syrjälä int position, vtotal; 717a225f079SVille Syrjälä 71872259536SVille Syrjälä if (!crtc->active) 71972259536SVille Syrjälä return -1; 72072259536SVille Syrjälä 7215caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7225caa0feaSDaniel Vetter mode = &vblank->hwmode; 7235caa0feaSDaniel Vetter 724aec0246fSUma Shankar if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 725aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 726aec0246fSUma Shankar 72780715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 728a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 729a225f079SVille Syrjälä vtotal /= 2; 730a225f079SVille Syrjälä 731cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 73275aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 733a225f079SVille Syrjälä else 73475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 735a225f079SVille Syrjälä 736a225f079SVille Syrjälä /* 73741b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 73841b578fbSJesse Barnes * read it just before the start of vblank. So try it again 73941b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 74041b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 74141b578fbSJesse Barnes * 74241b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 74341b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 74441b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 74541b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 74641b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 74741b578fbSJesse Barnes */ 74891d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 74941b578fbSJesse Barnes int i, temp; 75041b578fbSJesse Barnes 75141b578fbSJesse Barnes for (i = 0; i < 100; i++) { 75241b578fbSJesse Barnes udelay(1); 753707bdd3fSVille Syrjälä temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 75441b578fbSJesse Barnes if (temp != position) { 75541b578fbSJesse Barnes position = temp; 75641b578fbSJesse Barnes break; 75741b578fbSJesse Barnes } 75841b578fbSJesse Barnes } 75941b578fbSJesse Barnes } 76041b578fbSJesse Barnes 76141b578fbSJesse Barnes /* 76280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 76380715b2fSVille Syrjälä * scanline_offset adjustment. 764a225f079SVille Syrjälä */ 76580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 766a225f079SVille Syrjälä } 767a225f079SVille Syrjälä 768e8edae54SVille Syrjälä bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int index, 7691bf6ad62SDaniel Vetter bool in_vblank_irq, int *vpos, int *hpos, 7703bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7713bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7720af7e4dfSMario Kleiner { 773fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 774e8edae54SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(drm_crtc_from_index(dev, index)); 775e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 7763aa18df8SVille Syrjälä int position; 77778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 778ad3543edSMario Kleiner unsigned long irqflags; 7798a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 7808a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 7818a920e24SVille Syrjälä mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 7820af7e4dfSMario Kleiner 783*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 7840af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7859db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7861bf6ad62SDaniel Vetter return false; 7870af7e4dfSMario Kleiner } 7880af7e4dfSMario Kleiner 789c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 79078e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 791c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 792c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 793c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7940af7e4dfSMario Kleiner 795d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 796d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 797d31faf65SVille Syrjälä vbl_end /= 2; 798d31faf65SVille Syrjälä vtotal /= 2; 799d31faf65SVille Syrjälä } 800d31faf65SVille Syrjälä 801ad3543edSMario Kleiner /* 802ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 803ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 804ad3543edSMario Kleiner * following code must not block on uncore.lock. 805ad3543edSMario Kleiner */ 806ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 807ad3543edSMario Kleiner 808ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 809ad3543edSMario Kleiner 810ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 811ad3543edSMario Kleiner if (stime) 812ad3543edSMario Kleiner *stime = ktime_get(); 813ad3543edSMario Kleiner 8148a920e24SVille Syrjälä if (use_scanline_counter) { 8150af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8160af7e4dfSMario Kleiner * scanout position from Display scan line register. 8170af7e4dfSMario Kleiner */ 818e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8190af7e4dfSMario Kleiner } else { 8200af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8210af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8220af7e4dfSMario Kleiner * scanout position. 8230af7e4dfSMario Kleiner */ 82475aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8250af7e4dfSMario Kleiner 8263aa18df8SVille Syrjälä /* convert to pixel counts */ 8273aa18df8SVille Syrjälä vbl_start *= htotal; 8283aa18df8SVille Syrjälä vbl_end *= htotal; 8293aa18df8SVille Syrjälä vtotal *= htotal; 83078e8fc6bSVille Syrjälä 83178e8fc6bSVille Syrjälä /* 8327e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8337e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8347e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8357e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8367e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8377e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8387e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8397e78f1cbSVille Syrjälä */ 8407e78f1cbSVille Syrjälä if (position >= vtotal) 8417e78f1cbSVille Syrjälä position = vtotal - 1; 8427e78f1cbSVille Syrjälä 8437e78f1cbSVille Syrjälä /* 84478e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 84578e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 84678e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 84778e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 84878e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 84978e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85078e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85178e8fc6bSVille Syrjälä */ 85278e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8533aa18df8SVille Syrjälä } 8543aa18df8SVille Syrjälä 855ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 856ad3543edSMario Kleiner if (etime) 857ad3543edSMario Kleiner *etime = ktime_get(); 858ad3543edSMario Kleiner 859ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 860ad3543edSMario Kleiner 861ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 862ad3543edSMario Kleiner 8633aa18df8SVille Syrjälä /* 8643aa18df8SVille Syrjälä * While in vblank, position will be negative 8653aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8663aa18df8SVille Syrjälä * vblank, position will be positive counting 8673aa18df8SVille Syrjälä * up since vbl_end. 8683aa18df8SVille Syrjälä */ 8693aa18df8SVille Syrjälä if (position >= vbl_start) 8703aa18df8SVille Syrjälä position -= vbl_end; 8713aa18df8SVille Syrjälä else 8723aa18df8SVille Syrjälä position += vtotal - vbl_end; 8733aa18df8SVille Syrjälä 8748a920e24SVille Syrjälä if (use_scanline_counter) { 8753aa18df8SVille Syrjälä *vpos = position; 8763aa18df8SVille Syrjälä *hpos = 0; 8773aa18df8SVille Syrjälä } else { 8780af7e4dfSMario Kleiner *vpos = position / htotal; 8790af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8800af7e4dfSMario Kleiner } 8810af7e4dfSMario Kleiner 8821bf6ad62SDaniel Vetter return true; 8830af7e4dfSMario Kleiner } 8840af7e4dfSMario Kleiner 885a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 886a225f079SVille Syrjälä { 887fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 888a225f079SVille Syrjälä unsigned long irqflags; 889a225f079SVille Syrjälä int position; 890a225f079SVille Syrjälä 891a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 892a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 893a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 894a225f079SVille Syrjälä 895a225f079SVille Syrjälä return position; 896a225f079SVille Syrjälä } 897a225f079SVille Syrjälä 898e3689190SBen Widawsky /** 89974bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 900e3689190SBen Widawsky * occurred. 901e3689190SBen Widawsky * @work: workqueue struct 902e3689190SBen Widawsky * 903e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 904e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 905e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 906e3689190SBen Widawsky */ 90774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 908e3689190SBen Widawsky { 9092d1013ddSJani Nikula struct drm_i915_private *dev_priv = 910cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 911cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 912e3689190SBen Widawsky u32 error_status, row, bank, subbank; 91335a85ac6SBen Widawsky char *parity_event[6]; 914a9c287c9SJani Nikula u32 misccpctl; 915a9c287c9SJani Nikula u8 slice = 0; 916e3689190SBen Widawsky 917e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 918e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 919e3689190SBen Widawsky * any time we access those registers. 920e3689190SBen Widawsky */ 92191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 922e3689190SBen Widawsky 92335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 924*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 92535a85ac6SBen Widawsky goto out; 92635a85ac6SBen Widawsky 927e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 928e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 929e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 930e3689190SBen Widawsky 93135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 932f0f59a00SVille Syrjälä i915_reg_t reg; 93335a85ac6SBen Widawsky 93435a85ac6SBen Widawsky slice--; 935*48a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 936*48a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 93735a85ac6SBen Widawsky break; 93835a85ac6SBen Widawsky 93935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 94035a85ac6SBen Widawsky 9416fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 94235a85ac6SBen Widawsky 94335a85ac6SBen Widawsky error_status = I915_READ(reg); 944e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 945e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 946e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 947e3689190SBen Widawsky 94835a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 94935a85ac6SBen Widawsky POSTING_READ(reg); 950e3689190SBen Widawsky 951cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 952e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 953e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 954e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 95535a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 95635a85ac6SBen Widawsky parity_event[5] = NULL; 957e3689190SBen Widawsky 95891c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 959e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 960e3689190SBen Widawsky 96135a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 96235a85ac6SBen Widawsky slice, row, bank, subbank); 963e3689190SBen Widawsky 96435a85ac6SBen Widawsky kfree(parity_event[4]); 965e3689190SBen Widawsky kfree(parity_event[3]); 966e3689190SBen Widawsky kfree(parity_event[2]); 967e3689190SBen Widawsky kfree(parity_event[1]); 968e3689190SBen Widawsky } 969e3689190SBen Widawsky 97035a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 97135a85ac6SBen Widawsky 97235a85ac6SBen Widawsky out: 973*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 974cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 975cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 976cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 97735a85ac6SBen Widawsky 97891c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 97935a85ac6SBen Widawsky } 98035a85ac6SBen Widawsky 981af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 982121e758eSDhinakaran Pandiyan { 983af92058fSVille Syrjälä switch (pin) { 984af92058fSVille Syrjälä case HPD_PORT_C: 985121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 986af92058fSVille Syrjälä case HPD_PORT_D: 987121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 988af92058fSVille Syrjälä case HPD_PORT_E: 989121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 990af92058fSVille Syrjälä case HPD_PORT_F: 991121e758eSDhinakaran Pandiyan return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 992121e758eSDhinakaran Pandiyan default: 993121e758eSDhinakaran Pandiyan return false; 994121e758eSDhinakaran Pandiyan } 995121e758eSDhinakaran Pandiyan } 996121e758eSDhinakaran Pandiyan 99748ef15d3SJosé Roberto de Souza static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 99848ef15d3SJosé Roberto de Souza { 99948ef15d3SJosé Roberto de Souza switch (pin) { 100048ef15d3SJosé Roberto de Souza case HPD_PORT_D: 100148ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1); 100248ef15d3SJosé Roberto de Souza case HPD_PORT_E: 100348ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2); 100448ef15d3SJosé Roberto de Souza case HPD_PORT_F: 100548ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3); 100648ef15d3SJosé Roberto de Souza case HPD_PORT_G: 100748ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4); 100848ef15d3SJosé Roberto de Souza case HPD_PORT_H: 100948ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5); 101048ef15d3SJosé Roberto de Souza case HPD_PORT_I: 101148ef15d3SJosé Roberto de Souza return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6); 101248ef15d3SJosé Roberto de Souza default: 101348ef15d3SJosé Roberto de Souza return false; 101448ef15d3SJosé Roberto de Souza } 101548ef15d3SJosé Roberto de Souza } 101648ef15d3SJosé Roberto de Souza 1017af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 101863c88d22SImre Deak { 1019af92058fSVille Syrjälä switch (pin) { 1020af92058fSVille Syrjälä case HPD_PORT_A: 1021195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1022af92058fSVille Syrjälä case HPD_PORT_B: 102363c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1024af92058fSVille Syrjälä case HPD_PORT_C: 102563c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 102663c88d22SImre Deak default: 102763c88d22SImre Deak return false; 102863c88d22SImre Deak } 102963c88d22SImre Deak } 103063c88d22SImre Deak 1031af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 103231604222SAnusha Srivatsa { 1033af92058fSVille Syrjälä switch (pin) { 1034af92058fSVille Syrjälä case HPD_PORT_A: 1035ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A); 1036af92058fSVille Syrjälä case HPD_PORT_B: 1037ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B); 10388ef7e340SMatt Roper case HPD_PORT_C: 1039ed3126faSLucas De Marchi return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C); 104031604222SAnusha Srivatsa default: 104131604222SAnusha Srivatsa return false; 104231604222SAnusha Srivatsa } 104331604222SAnusha Srivatsa } 104431604222SAnusha Srivatsa 1045af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 104631604222SAnusha Srivatsa { 1047af92058fSVille Syrjälä switch (pin) { 1048af92058fSVille Syrjälä case HPD_PORT_C: 104931604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 1050af92058fSVille Syrjälä case HPD_PORT_D: 105131604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 1052af92058fSVille Syrjälä case HPD_PORT_E: 105331604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 1054af92058fSVille Syrjälä case HPD_PORT_F: 105531604222SAnusha Srivatsa return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 105631604222SAnusha Srivatsa default: 105731604222SAnusha Srivatsa return false; 105831604222SAnusha Srivatsa } 105931604222SAnusha Srivatsa } 106031604222SAnusha Srivatsa 106152dfdba0SLucas De Marchi static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 106252dfdba0SLucas De Marchi { 106352dfdba0SLucas De Marchi switch (pin) { 106452dfdba0SLucas De Marchi case HPD_PORT_D: 106552dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1); 106652dfdba0SLucas De Marchi case HPD_PORT_E: 106752dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2); 106852dfdba0SLucas De Marchi case HPD_PORT_F: 106952dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3); 107052dfdba0SLucas De Marchi case HPD_PORT_G: 107152dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4); 107252dfdba0SLucas De Marchi case HPD_PORT_H: 107352dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5); 107452dfdba0SLucas De Marchi case HPD_PORT_I: 107552dfdba0SLucas De Marchi return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6); 107652dfdba0SLucas De Marchi default: 107752dfdba0SLucas De Marchi return false; 107852dfdba0SLucas De Marchi } 107952dfdba0SLucas De Marchi } 108052dfdba0SLucas De Marchi 1081af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 10826dbf30ceSVille Syrjälä { 1083af92058fSVille Syrjälä switch (pin) { 1084af92058fSVille Syrjälä case HPD_PORT_E: 10856dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 10866dbf30ceSVille Syrjälä default: 10876dbf30ceSVille Syrjälä return false; 10886dbf30ceSVille Syrjälä } 10896dbf30ceSVille Syrjälä } 10906dbf30ceSVille Syrjälä 1091af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109274c0b395SVille Syrjälä { 1093af92058fSVille Syrjälä switch (pin) { 1094af92058fSVille Syrjälä case HPD_PORT_A: 109574c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1096af92058fSVille Syrjälä case HPD_PORT_B: 109774c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1098af92058fSVille Syrjälä case HPD_PORT_C: 109974c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1100af92058fSVille Syrjälä case HPD_PORT_D: 110174c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 110274c0b395SVille Syrjälä default: 110374c0b395SVille Syrjälä return false; 110474c0b395SVille Syrjälä } 110574c0b395SVille Syrjälä } 110674c0b395SVille Syrjälä 1107af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1108e4ce95aaSVille Syrjälä { 1109af92058fSVille Syrjälä switch (pin) { 1110af92058fSVille Syrjälä case HPD_PORT_A: 1111e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1112e4ce95aaSVille Syrjälä default: 1113e4ce95aaSVille Syrjälä return false; 1114e4ce95aaSVille Syrjälä } 1115e4ce95aaSVille Syrjälä } 1116e4ce95aaSVille Syrjälä 1117af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 111813cf5504SDave Airlie { 1119af92058fSVille Syrjälä switch (pin) { 1120af92058fSVille Syrjälä case HPD_PORT_B: 1121676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1122af92058fSVille Syrjälä case HPD_PORT_C: 1123676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1124af92058fSVille Syrjälä case HPD_PORT_D: 1125676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1126676574dfSJani Nikula default: 1127676574dfSJani Nikula return false; 112813cf5504SDave Airlie } 112913cf5504SDave Airlie } 113013cf5504SDave Airlie 1131af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113213cf5504SDave Airlie { 1133af92058fSVille Syrjälä switch (pin) { 1134af92058fSVille Syrjälä case HPD_PORT_B: 1135676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1136af92058fSVille Syrjälä case HPD_PORT_C: 1137676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1138af92058fSVille Syrjälä case HPD_PORT_D: 1139676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1140676574dfSJani Nikula default: 1141676574dfSJani Nikula return false; 114213cf5504SDave Airlie } 114313cf5504SDave Airlie } 114413cf5504SDave Airlie 114542db67d6SVille Syrjälä /* 114642db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 114742db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 114842db67d6SVille Syrjälä * hotplug detection results from several registers. 114942db67d6SVille Syrjälä * 115042db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 115142db67d6SVille Syrjälä */ 1152cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1153cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11548c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1155fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1156af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1157676574dfSJani Nikula { 1158e9be2850SVille Syrjälä enum hpd_pin pin; 1159676574dfSJani Nikula 116052dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 116152dfdba0SLucas De Marchi 1162e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1163e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11648c841e57SJani Nikula continue; 11658c841e57SJani Nikula 1166e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1167676574dfSJani Nikula 1168af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1169e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1170676574dfSJani Nikula } 1171676574dfSJani Nikula 1172f88f0478SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1173f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1174676574dfSJani Nikula 1175676574dfSJani Nikula } 1176676574dfSJani Nikula 117791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1178515ac2bbSDaniel Vetter { 117928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1180515ac2bbSDaniel Vetter } 1181515ac2bbSDaniel Vetter 118291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1183ce99c256SDaniel Vetter { 11849ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1185ce99c256SDaniel Vetter } 1186ce99c256SDaniel Vetter 11878bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 118891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 118991d14251STvrtko Ursulin enum pipe pipe, 1190a9c287c9SJani Nikula u32 crc0, u32 crc1, 1191a9c287c9SJani Nikula u32 crc2, u32 crc3, 1192a9c287c9SJani Nikula u32 crc4) 11938bf1e9f1SShuang He { 11948bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 11958c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 11965cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 11975cee6c45SVille Syrjälä 11985cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1199b2c88f5bSDamien Lespiau 1200d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12018c6b709dSTomeu Vizoso /* 12028c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12038c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12048c6b709dSTomeu Vizoso * out the buggy result. 12058c6b709dSTomeu Vizoso * 1206163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12078c6b709dSTomeu Vizoso * don't trust that one either. 12088c6b709dSTomeu Vizoso */ 1209033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1210163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12118c6b709dSTomeu Vizoso pipe_crc->skipped++; 12128c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12138c6b709dSTomeu Vizoso return; 12148c6b709dSTomeu Vizoso } 12158c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12166cc42152SMaarten Lankhorst 1217246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1218ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1219246ee524STomeu Vizoso crcs); 12208c6b709dSTomeu Vizoso } 1221277de95eSDaniel Vetter #else 1222277de95eSDaniel Vetter static inline void 122391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 122491d14251STvrtko Ursulin enum pipe pipe, 1225a9c287c9SJani Nikula u32 crc0, u32 crc1, 1226a9c287c9SJani Nikula u32 crc2, u32 crc3, 1227a9c287c9SJani Nikula u32 crc4) {} 1228277de95eSDaniel Vetter #endif 1229eba94eb9SDaniel Vetter 1230277de95eSDaniel Vetter 123191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 123291d14251STvrtko Ursulin enum pipe pipe) 12335a69b89fSDaniel Vetter { 123491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12355a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 12365a69b89fSDaniel Vetter 0, 0, 0, 0); 12375a69b89fSDaniel Vetter } 12385a69b89fSDaniel Vetter 123991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124091d14251STvrtko Ursulin enum pipe pipe) 1241eba94eb9SDaniel Vetter { 124291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1243eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1244eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1245eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1246eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 12478bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1248eba94eb9SDaniel Vetter } 12495b3a856bSDaniel Vetter 125091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 125191d14251STvrtko Ursulin enum pipe pipe) 12525b3a856bSDaniel Vetter { 1253a9c287c9SJani Nikula u32 res1, res2; 12540b5c5ed0SDaniel Vetter 125591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 12560b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 12570b5c5ed0SDaniel Vetter else 12580b5c5ed0SDaniel Vetter res1 = 0; 12590b5c5ed0SDaniel Vetter 126091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 12610b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 12620b5c5ed0SDaniel Vetter else 12630b5c5ed0SDaniel Vetter res2 = 0; 12645b3a856bSDaniel Vetter 126591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 12660b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 12670b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 12680b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 12690b5c5ed0SDaniel Vetter res1, res2); 12705b3a856bSDaniel Vetter } 12718bf1e9f1SShuang He 127244d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 127344d9241eSVille Syrjälä { 127444d9241eSVille Syrjälä enum pipe pipe; 127544d9241eSVille Syrjälä 127644d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 127744d9241eSVille Syrjälä I915_WRITE(PIPESTAT(pipe), 127844d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 127944d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 128044d9241eSVille Syrjälä 128144d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 128244d9241eSVille Syrjälä } 128344d9241eSVille Syrjälä } 128444d9241eSVille Syrjälä 1285eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 128691d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 12877e231dbeSJesse Barnes { 1288d048a268SVille Syrjälä enum pipe pipe; 12897e231dbeSJesse Barnes 129058ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 12911ca993d2SVille Syrjälä 12921ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 12931ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 12941ca993d2SVille Syrjälä return; 12951ca993d2SVille Syrjälä } 12961ca993d2SVille Syrjälä 1297055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1298f0f59a00SVille Syrjälä i915_reg_t reg; 12996b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 130091d181ddSImre Deak 1301bbb5eebfSDaniel Vetter /* 1302bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1303bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1304bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1305bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1306bbb5eebfSDaniel Vetter * handle. 1307bbb5eebfSDaniel Vetter */ 13080f239f4cSDaniel Vetter 13090f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13106b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1311bbb5eebfSDaniel Vetter 1312bbb5eebfSDaniel Vetter switch (pipe) { 1313d048a268SVille Syrjälä default: 1314bbb5eebfSDaniel Vetter case PIPE_A: 1315bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1316bbb5eebfSDaniel Vetter break; 1317bbb5eebfSDaniel Vetter case PIPE_B: 1318bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1319bbb5eebfSDaniel Vetter break; 13203278f67fSVille Syrjälä case PIPE_C: 13213278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13223278f67fSVille Syrjälä break; 1323bbb5eebfSDaniel Vetter } 1324bbb5eebfSDaniel Vetter if (iir & iir_bit) 13256b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1326bbb5eebfSDaniel Vetter 13276b12ca56SVille Syrjälä if (!status_mask) 132891d181ddSImre Deak continue; 132991d181ddSImre Deak 133091d181ddSImre Deak reg = PIPESTAT(pipe); 13316b12ca56SVille Syrjälä pipe_stats[pipe] = I915_READ(reg) & status_mask; 13326b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 13337e231dbeSJesse Barnes 13347e231dbeSJesse Barnes /* 13357e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1336132c27c9SVille Syrjälä * 1337132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1338132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1339132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1340132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1341132c27c9SVille Syrjälä * an interrupt is still pending. 13427e231dbeSJesse Barnes */ 1343132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 1344132c27c9SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1345132c27c9SVille Syrjälä I915_WRITE(reg, enable_mask); 1346132c27c9SVille Syrjälä } 13477e231dbeSJesse Barnes } 134858ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 13492ecb8ca4SVille Syrjälä } 13502ecb8ca4SVille Syrjälä 1351eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1352eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1353eb64343cSVille Syrjälä { 1354eb64343cSVille Syrjälä enum pipe pipe; 1355eb64343cSVille Syrjälä 1356eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1357eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1358eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1359eb64343cSVille Syrjälä 1360eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1361eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1362eb64343cSVille Syrjälä 1363eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1364eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1365eb64343cSVille Syrjälä } 1366eb64343cSVille Syrjälä } 1367eb64343cSVille Syrjälä 1368eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1369eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1370eb64343cSVille Syrjälä { 1371eb64343cSVille Syrjälä bool blc_event = false; 1372eb64343cSVille Syrjälä enum pipe pipe; 1373eb64343cSVille Syrjälä 1374eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1375eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1376eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1377eb64343cSVille Syrjälä 1378eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1379eb64343cSVille Syrjälä blc_event = true; 1380eb64343cSVille Syrjälä 1381eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1382eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1383eb64343cSVille Syrjälä 1384eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1385eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1386eb64343cSVille Syrjälä } 1387eb64343cSVille Syrjälä 1388eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1389eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1390eb64343cSVille Syrjälä } 1391eb64343cSVille Syrjälä 1392eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1393eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1394eb64343cSVille Syrjälä { 1395eb64343cSVille Syrjälä bool blc_event = false; 1396eb64343cSVille Syrjälä enum pipe pipe; 1397eb64343cSVille Syrjälä 1398eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1399eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1400eb64343cSVille Syrjälä drm_handle_vblank(&dev_priv->drm, pipe); 1401eb64343cSVille Syrjälä 1402eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1403eb64343cSVille Syrjälä blc_event = true; 1404eb64343cSVille Syrjälä 1405eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1406eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1407eb64343cSVille Syrjälä 1408eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1409eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1410eb64343cSVille Syrjälä } 1411eb64343cSVille Syrjälä 1412eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1413eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1414eb64343cSVille Syrjälä 1415eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1416eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1417eb64343cSVille Syrjälä } 1418eb64343cSVille Syrjälä 141991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14202ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14212ecb8ca4SVille Syrjälä { 14222ecb8ca4SVille Syrjälä enum pipe pipe; 14237e231dbeSJesse Barnes 1424055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1425fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1426fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 14274356d586SDaniel Vetter 14284356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 142991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 14302d9d2b0bSVille Syrjälä 14311f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 14321f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 143331acc7f5SJesse Barnes } 143431acc7f5SJesse Barnes 1435c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 143691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1437c1874ed7SImre Deak } 1438c1874ed7SImre Deak 14391ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 144016c6c56bSVille Syrjälä { 14410ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 14420ba7c51aSVille Syrjälä int i; 144316c6c56bSVille Syrjälä 14440ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 14450ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 14460ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 14470ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 14480ba7c51aSVille Syrjälä else 14490ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 14500ba7c51aSVille Syrjälä 14510ba7c51aSVille Syrjälä /* 14520ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 14530ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 14540ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 14550ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 14560ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 14570ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 14580ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 14590ba7c51aSVille Syrjälä */ 14600ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 14610ba7c51aSVille Syrjälä u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask; 14620ba7c51aSVille Syrjälä 14630ba7c51aSVille Syrjälä if (tmp == 0) 14640ba7c51aSVille Syrjälä return hotplug_status; 14650ba7c51aSVille Syrjälä 14660ba7c51aSVille Syrjälä hotplug_status |= tmp; 14673ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 14680ba7c51aSVille Syrjälä } 14690ba7c51aSVille Syrjälä 1470*48a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 14710ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 14720ba7c51aSVille Syrjälä I915_READ(PORT_HOTPLUG_STAT)); 14731ae3c34cSVille Syrjälä 14741ae3c34cSVille Syrjälä return hotplug_status; 14751ae3c34cSVille Syrjälä } 14761ae3c34cSVille Syrjälä 147791d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 14781ae3c34cSVille Syrjälä u32 hotplug_status) 14791ae3c34cSVille Syrjälä { 14801ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 14813ff60f89SOscar Mateo 148291d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 148391d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 148416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 148516c6c56bSVille Syrjälä 148658f2cf24SVille Syrjälä if (hotplug_trigger) { 1487cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1488cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1489cf53902fSRodrigo Vivi hpd_status_g4x, 1490fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 149158f2cf24SVille Syrjälä 149291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 149358f2cf24SVille Syrjälä } 1494369712e8SJani Nikula 1495369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 149691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 149716c6c56bSVille Syrjälä } else { 149816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 149916c6c56bSVille Syrjälä 150058f2cf24SVille Syrjälä if (hotplug_trigger) { 1501cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1502cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 1503cf53902fSRodrigo Vivi hpd_status_i915, 1504fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 150591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 150616c6c56bSVille Syrjälä } 15073ff60f89SOscar Mateo } 150858f2cf24SVille Syrjälä } 150916c6c56bSVille Syrjälä 1510c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1511c1874ed7SImre Deak { 1512b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1513c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1514c1874ed7SImre Deak 15152dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15162dd2a883SImre Deak return IRQ_NONE; 15172dd2a883SImre Deak 15181f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15199102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15201f814dacSImre Deak 15211e1cace9SVille Syrjälä do { 15226e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15232ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15241ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1525a5e485a9SVille Syrjälä u32 ier = 0; 15263ff60f89SOscar Mateo 1527c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1528c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 15293ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1530c1874ed7SImre Deak 1531c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 15321e1cace9SVille Syrjälä break; 1533c1874ed7SImre Deak 1534c1874ed7SImre Deak ret = IRQ_HANDLED; 1535c1874ed7SImre Deak 1536a5e485a9SVille Syrjälä /* 1537a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1538a5e485a9SVille Syrjälä * 1539a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1540a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1541a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1542a5e485a9SVille Syrjälä * 1543a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1544a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1545a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1546a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1547a5e485a9SVille Syrjälä * bits this time around. 1548a5e485a9SVille Syrjälä */ 15494a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1550a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1551a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 15524a0a0202SVille Syrjälä 15534a0a0202SVille Syrjälä if (gt_iir) 15544a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 15554a0a0202SVille Syrjälä if (pm_iir) 15564a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 15574a0a0202SVille Syrjälä 15587ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 15591ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 15607ce4d1f2SVille Syrjälä 15613ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 15623ff60f89SOscar Mateo * signalled in iir */ 1563eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 15647ce4d1f2SVille Syrjälä 1565eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1566eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1567eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1568eef57324SJerome Anand 15697ce4d1f2SVille Syrjälä /* 15707ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 15717ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 15727ce4d1f2SVille Syrjälä */ 15737ce4d1f2SVille Syrjälä if (iir) 15747ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 15754a0a0202SVille Syrjälä 1576a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 15774a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 15781ae3c34cSVille Syrjälä 157952894874SVille Syrjälä if (gt_iir) 1580cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 158152894874SVille Syrjälä if (pm_iir) 15823e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 158352894874SVille Syrjälä 15841ae3c34cSVille Syrjälä if (hotplug_status) 158591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 15862ecb8ca4SVille Syrjälä 158791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 15881e1cace9SVille Syrjälä } while (0); 15897e231dbeSJesse Barnes 15909102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15911f814dacSImre Deak 15927e231dbeSJesse Barnes return ret; 15937e231dbeSJesse Barnes } 15947e231dbeSJesse Barnes 159543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 159643f328d7SVille Syrjälä { 1597b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 159843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 159943f328d7SVille Syrjälä 16002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16012dd2a883SImre Deak return IRQ_NONE; 16022dd2a883SImre Deak 16031f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16049102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16051f814dacSImre Deak 1606579de73bSChris Wilson do { 16076e814800SVille Syrjälä u32 master_ctl, iir; 16082ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16091ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1610f0fd96f5SChris Wilson u32 gt_iir[4]; 1611a5e485a9SVille Syrjälä u32 ier = 0; 1612a5e485a9SVille Syrjälä 16138e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16143278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 16153278f67fSVille Syrjälä 16163278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16178e5fd599SVille Syrjälä break; 161843f328d7SVille Syrjälä 161927b6c122SOscar Mateo ret = IRQ_HANDLED; 162027b6c122SOscar Mateo 1621a5e485a9SVille Syrjälä /* 1622a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1623a5e485a9SVille Syrjälä * 1624a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1625a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1626a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1627a5e485a9SVille Syrjälä * 1628a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1629a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1630a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1631a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1632a5e485a9SVille Syrjälä * bits this time around. 1633a5e485a9SVille Syrjälä */ 163443f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1635a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1636a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 163743f328d7SVille Syrjälä 1638cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 163927b6c122SOscar Mateo 164027b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 16411ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 164243f328d7SVille Syrjälä 164327b6c122SOscar Mateo /* Call regardless, as some status bits might not be 164427b6c122SOscar Mateo * signalled in iir */ 1645eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 164643f328d7SVille Syrjälä 1647eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1648eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1649eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1650eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1651eef57324SJerome Anand 16527ce4d1f2SVille Syrjälä /* 16537ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16547ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16557ce4d1f2SVille Syrjälä */ 16567ce4d1f2SVille Syrjälä if (iir) 16577ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 16587ce4d1f2SVille Syrjälä 1659a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1660e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 16611ae3c34cSVille Syrjälä 1662cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 1663e30e251aSVille Syrjälä 16641ae3c34cSVille Syrjälä if (hotplug_status) 166591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16662ecb8ca4SVille Syrjälä 166791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1668579de73bSChris Wilson } while (0); 16693278f67fSVille Syrjälä 16709102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16711f814dacSImre Deak 167243f328d7SVille Syrjälä return ret; 167343f328d7SVille Syrjälä } 167443f328d7SVille Syrjälä 167591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 167691d14251STvrtko Ursulin u32 hotplug_trigger, 167740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1678776ad806SJesse Barnes { 167942db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1680776ad806SJesse Barnes 16816a39d7c9SJani Nikula /* 16826a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 16836a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 16846a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 16856a39d7c9SJani Nikula * errors. 16866a39d7c9SJani Nikula */ 168713cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 16886a39d7c9SJani Nikula if (!hotplug_trigger) { 16896a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 16906a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 16916a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 16926a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 16936a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 16946a39d7c9SJani Nikula } 16956a39d7c9SJani Nikula 169613cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 16976a39d7c9SJani Nikula if (!hotplug_trigger) 16986a39d7c9SJani Nikula return; 169913cf5504SDave Airlie 1700cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 170140e56410SVille Syrjälä dig_hotplug_reg, hpd, 1702fd63e2a9SImre Deak pch_port_hotplug_long_detect); 170340e56410SVille Syrjälä 170491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1705aaf5ec2eSSonika Jindal } 170691d131d2SDaniel Vetter 170791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 170840e56410SVille Syrjälä { 1709d048a268SVille Syrjälä enum pipe pipe; 171040e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 171140e56410SVille Syrjälä 171291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 171340e56410SVille Syrjälä 1714cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1715cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1716776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1717cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1718cfc33bf7SVille Syrjälä port_name(port)); 1719cfc33bf7SVille Syrjälä } 1720776ad806SJesse Barnes 1721ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 172291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1723ce99c256SDaniel Vetter 1724776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 172591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1726776ad806SJesse Barnes 1727776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1728776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1729776ad806SJesse Barnes 1730776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1731776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1732776ad806SJesse Barnes 1733776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1734776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1735776ad806SJesse Barnes 17369db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1737055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 17389db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 17399db4a9c7SJesse Barnes pipe_name(pipe), 17409db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1741776ad806SJesse Barnes 1742776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1743776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1744776ad806SJesse Barnes 1745776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1746776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1747776ad806SJesse Barnes 1748776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1749a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 17508664281bSPaulo Zanoni 17518664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1752a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 17538664281bSPaulo Zanoni } 17548664281bSPaulo Zanoni 175591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 17568664281bSPaulo Zanoni { 17578664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 17585a69b89fSDaniel Vetter enum pipe pipe; 17598664281bSPaulo Zanoni 1760de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1761de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1762de032bf4SPaulo Zanoni 1763055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17641f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 17651f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 17668664281bSPaulo Zanoni 17675a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 176891d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 176991d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 17705a69b89fSDaniel Vetter else 177191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 17725a69b89fSDaniel Vetter } 17735a69b89fSDaniel Vetter } 17748bf1e9f1SShuang He 17758664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 17768664281bSPaulo Zanoni } 17778664281bSPaulo Zanoni 177891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 17798664281bSPaulo Zanoni { 17808664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 178145c1cd87SMika Kahola enum pipe pipe; 17828664281bSPaulo Zanoni 1783de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1784de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1785de032bf4SPaulo Zanoni 178645c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 178745c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 178845c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 17898664281bSPaulo Zanoni 17908664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1791776ad806SJesse Barnes } 1792776ad806SJesse Barnes 179391d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 179423e81d69SAdam Jackson { 1795d048a268SVille Syrjälä enum pipe pipe; 17966dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1797aaf5ec2eSSonika Jindal 179891d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 179991d131d2SDaniel Vetter 1800cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1801cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 180223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1803cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1804cfc33bf7SVille Syrjälä port_name(port)); 1805cfc33bf7SVille Syrjälä } 180623e81d69SAdam Jackson 180723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 180891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 180923e81d69SAdam Jackson 181023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 181191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 181223e81d69SAdam Jackson 181323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 181423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 181523e81d69SAdam Jackson 181623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 181723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 181823e81d69SAdam Jackson 181923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 1820055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 182123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 182223e81d69SAdam Jackson pipe_name(pipe), 182323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 18248664281bSPaulo Zanoni 18258664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 182691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 182723e81d69SAdam Jackson } 182823e81d69SAdam Jackson 182958676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 183031604222SAnusha Srivatsa { 183158676af6SLucas De Marchi u32 ddi_hotplug_trigger, tc_hotplug_trigger; 183231604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 183358676af6SLucas De Marchi bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val); 183458676af6SLucas De Marchi const u32 *pins; 183531604222SAnusha Srivatsa 183658676af6SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) { 183758676af6SLucas De Marchi ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 183858676af6SLucas De Marchi tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP; 183958676af6SLucas De Marchi tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect; 184058676af6SLucas De Marchi pins = hpd_tgp; 1841943682e3SMatt Roper } else if (HAS_PCH_JSP(dev_priv)) { 1842943682e3SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP; 1843943682e3SMatt Roper tc_hotplug_trigger = 0; 1844943682e3SMatt Roper pins = hpd_tgp; 184558676af6SLucas De Marchi } else if (HAS_PCH_MCC(dev_priv)) { 184653448aedSVivek Kasireddy ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 184753448aedSVivek Kasireddy tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1); 1848fcb9bba4SMatt Roper tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 1849d09ad3e7SMatt Roper pins = hpd_icp; 18508ef7e340SMatt Roper } else { 1851*48a1b8d4SPankaj Bharadiya drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv), 1852*48a1b8d4SPankaj Bharadiya "Unrecognized PCH type 0x%x\n", 1853*48a1b8d4SPankaj Bharadiya INTEL_PCH_TYPE(dev_priv)); 1854943682e3SMatt Roper 18558ef7e340SMatt Roper ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP; 18568ef7e340SMatt Roper tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP; 185758676af6SLucas De Marchi tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect; 185858676af6SLucas De Marchi pins = hpd_icp; 18598ef7e340SMatt Roper } 18608ef7e340SMatt Roper 186131604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 186231604222SAnusha Srivatsa u32 dig_hotplug_reg; 186331604222SAnusha Srivatsa 186431604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI); 186531604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg); 186631604222SAnusha Srivatsa 186731604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 186831604222SAnusha Srivatsa ddi_hotplug_trigger, 1869c6f7acb8SMatt Roper dig_hotplug_reg, pins, 187031604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 187131604222SAnusha Srivatsa } 187231604222SAnusha Srivatsa 187331604222SAnusha Srivatsa if (tc_hotplug_trigger) { 187431604222SAnusha Srivatsa u32 dig_hotplug_reg; 187531604222SAnusha Srivatsa 187631604222SAnusha Srivatsa dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC); 187731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg); 187831604222SAnusha Srivatsa 187931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 188031604222SAnusha Srivatsa tc_hotplug_trigger, 1881c6f7acb8SMatt Roper dig_hotplug_reg, pins, 188258676af6SLucas De Marchi tc_port_hotplug_long_detect); 188352dfdba0SLucas De Marchi } 188452dfdba0SLucas De Marchi 188552dfdba0SLucas De Marchi if (pin_mask) 188652dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 188752dfdba0SLucas De Marchi 188852dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 188952dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 189052dfdba0SLucas De Marchi } 189152dfdba0SLucas De Marchi 189291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 18936dbf30ceSVille Syrjälä { 18946dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 18956dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 18966dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 18976dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18986dbf30ceSVille Syrjälä 18996dbf30ceSVille Syrjälä if (hotplug_trigger) { 19006dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19016dbf30ceSVille Syrjälä 19026dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19036dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19046dbf30ceSVille Syrjälä 1905cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1906cf53902fSRodrigo Vivi hotplug_trigger, dig_hotplug_reg, hpd_spt, 190774c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19086dbf30ceSVille Syrjälä } 19096dbf30ceSVille Syrjälä 19106dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19116dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19126dbf30ceSVille Syrjälä 19136dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 19146dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19156dbf30ceSVille Syrjälä 1916cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1917cf53902fSRodrigo Vivi hotplug2_trigger, dig_hotplug_reg, hpd_spt, 19186dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19196dbf30ceSVille Syrjälä } 19206dbf30ceSVille Syrjälä 19216dbf30ceSVille Syrjälä if (pin_mask) 192291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19236dbf30ceSVille Syrjälä 19246dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 192591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19266dbf30ceSVille Syrjälä } 19276dbf30ceSVille Syrjälä 192891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 192991d14251STvrtko Ursulin u32 hotplug_trigger, 193040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1931c008bc6eSPaulo Zanoni { 1932e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1933e4ce95aaSVille Syrjälä 1934e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 1935e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1936e4ce95aaSVille Syrjälä 1937cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 193840e56410SVille Syrjälä dig_hotplug_reg, hpd, 1939e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 194040e56410SVille Syrjälä 194191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1942e4ce95aaSVille Syrjälä } 1943c008bc6eSPaulo Zanoni 194491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 194591d14251STvrtko Ursulin u32 de_iir) 194640e56410SVille Syrjälä { 194740e56410SVille Syrjälä enum pipe pipe; 194840e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 194940e56410SVille Syrjälä 195040e56410SVille Syrjälä if (hotplug_trigger) 195191d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 195240e56410SVille Syrjälä 1953c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 195491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1955c008bc6eSPaulo Zanoni 1956c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 195791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 1958c008bc6eSPaulo Zanoni 1959c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1960c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1961c008bc6eSPaulo Zanoni 1962055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1963fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 1964fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 1965c008bc6eSPaulo Zanoni 196640da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 19671f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1968c008bc6eSPaulo Zanoni 196940da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 197091d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1971c008bc6eSPaulo Zanoni } 1972c008bc6eSPaulo Zanoni 1973c008bc6eSPaulo Zanoni /* check event from PCH */ 1974c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1975c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1976c008bc6eSPaulo Zanoni 197791d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 197891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 1979c008bc6eSPaulo Zanoni else 198091d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 1981c008bc6eSPaulo Zanoni 1982c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1983c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1984c008bc6eSPaulo Zanoni } 1985c008bc6eSPaulo Zanoni 1986cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 19873e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 1988c008bc6eSPaulo Zanoni } 1989c008bc6eSPaulo Zanoni 199091d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 199191d14251STvrtko Ursulin u32 de_iir) 19929719fb98SPaulo Zanoni { 199307d27e20SDamien Lespiau enum pipe pipe; 199423bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 199523bb4cb5SVille Syrjälä 199640e56410SVille Syrjälä if (hotplug_trigger) 199791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 19989719fb98SPaulo Zanoni 19999719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 200091d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20019719fb98SPaulo Zanoni 200254fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 200354fd3149SDhinakaran Pandiyan u32 psr_iir = I915_READ(EDP_PSR_IIR); 200454fd3149SDhinakaran Pandiyan 200554fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 200654fd3149SDhinakaran Pandiyan I915_WRITE(EDP_PSR_IIR, psr_iir); 200754fd3149SDhinakaran Pandiyan } 2008fc340442SDaniel Vetter 20099719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 201091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20119719fb98SPaulo Zanoni 20129719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 201391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20149719fb98SPaulo Zanoni 2015055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2016fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2017fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 20189719fb98SPaulo Zanoni } 20199719fb98SPaulo Zanoni 20209719fb98SPaulo Zanoni /* check event from PCH */ 202191d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20229719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20239719fb98SPaulo Zanoni 202491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20259719fb98SPaulo Zanoni 20269719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20279719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20289719fb98SPaulo Zanoni } 20299719fb98SPaulo Zanoni } 20309719fb98SPaulo Zanoni 203172c90f62SOscar Mateo /* 203272c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 203372c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 203472c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 203572c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 203672c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 203772c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 203872c90f62SOscar Mateo */ 20399eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2040b1f14ad0SJesse Barnes { 2041b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 2042f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20430e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2044b1f14ad0SJesse Barnes 20452dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 20462dd2a883SImre Deak return IRQ_NONE; 20472dd2a883SImre Deak 20481f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 20499102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 20501f814dacSImre Deak 2051b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2052b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2053b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20540e43406bSChris Wilson 205544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 205644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 205744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 205844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 205944498aeaSPaulo Zanoni * due to its back queue). */ 206091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 206144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 206244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 2063ab5c608bSBen Widawsky } 206444498aeaSPaulo Zanoni 206572c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 206672c90f62SOscar Mateo 20670e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20680e43406bSChris Wilson if (gt_iir) { 206972c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 207072c90f62SOscar Mateo ret = IRQ_HANDLED; 207191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2072cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 2073d8fc8a47SPaulo Zanoni else 2074cf1c97dcSAndi Shyti gen5_gt_irq_handler(&dev_priv->gt, gt_iir); 20750e43406bSChris Wilson } 2076b1f14ad0SJesse Barnes 2077b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 20780e43406bSChris Wilson if (de_iir) { 207972c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 208072c90f62SOscar Mateo ret = IRQ_HANDLED; 208191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 208291d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2083f1af8fc1SPaulo Zanoni else 208491d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 20850e43406bSChris Wilson } 20860e43406bSChris Wilson 208791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2088f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 20890e43406bSChris Wilson if (pm_iir) { 2090b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 20910e43406bSChris Wilson ret = IRQ_HANDLED; 20923e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 20930e43406bSChris Wilson } 2094f1af8fc1SPaulo Zanoni } 2095b1f14ad0SJesse Barnes 2096b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 209774093f3eSChris Wilson if (!HAS_PCH_NOP(dev_priv)) 209844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 2099b1f14ad0SJesse Barnes 21001f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21019102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 21021f814dacSImre Deak 2103b1f14ad0SJesse Barnes return ret; 2104b1f14ad0SJesse Barnes } 2105b1f14ad0SJesse Barnes 210691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 210791d14251STvrtko Ursulin u32 hotplug_trigger, 210840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2109d04a492dSShashank Sharma { 2110cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2111d04a492dSShashank Sharma 2112a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2113a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2114d04a492dSShashank Sharma 2115cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger, 211640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2117cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 211840e56410SVille Syrjälä 211991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2120d04a492dSShashank Sharma } 2121d04a492dSShashank Sharma 2122121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2123121e758eSDhinakaran Pandiyan { 2124121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2125b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2126b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 212748ef15d3SJosé Roberto de Souza long_pulse_detect_func long_pulse_detect; 212848ef15d3SJosé Roberto de Souza const u32 *hpd; 212948ef15d3SJosé Roberto de Souza 213048ef15d3SJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 213148ef15d3SJosé Roberto de Souza long_pulse_detect = gen12_port_hotplug_long_detect; 213248ef15d3SJosé Roberto de Souza hpd = hpd_gen12; 213348ef15d3SJosé Roberto de Souza } else { 213448ef15d3SJosé Roberto de Souza long_pulse_detect = gen11_port_hotplug_long_detect; 213548ef15d3SJosé Roberto de Souza hpd = hpd_gen11; 213648ef15d3SJosé Roberto de Souza } 2137121e758eSDhinakaran Pandiyan 2138121e758eSDhinakaran Pandiyan if (trigger_tc) { 2139b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2140b796b971SDhinakaran Pandiyan 2141121e758eSDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL); 2142121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2143121e758eSDhinakaran Pandiyan 2144121e758eSDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc, 214548ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2146121e758eSDhinakaran Pandiyan } 2147b796b971SDhinakaran Pandiyan 2148b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2149b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2150b796b971SDhinakaran Pandiyan 2151b796b971SDhinakaran Pandiyan dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL); 2152b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2153b796b971SDhinakaran Pandiyan 2154b796b971SDhinakaran Pandiyan intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt, 215548ef15d3SJosé Roberto de Souza dig_hotplug_reg, hpd, long_pulse_detect); 2156b796b971SDhinakaran Pandiyan } 2157b796b971SDhinakaran Pandiyan 2158b796b971SDhinakaran Pandiyan if (pin_mask) 2159b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2160b796b971SDhinakaran Pandiyan else 2161b796b971SDhinakaran Pandiyan DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir); 2162121e758eSDhinakaran Pandiyan } 2163121e758eSDhinakaran Pandiyan 21649d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 21659d17210fSLucas De Marchi { 216655523360SLucas De Marchi u32 mask; 21679d17210fSLucas De Marchi 216855523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 216955523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 217055523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2171e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2172e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2173e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2174e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2175e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2176e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2177e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2178e5df52dcSMatt Roper 217955523360SLucas De Marchi 218055523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 21819d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 21829d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 21839d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 21849d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 21859d17210fSLucas De Marchi 218655523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 21879d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 21889d17210fSLucas De Marchi 218955523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 219055523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 21919d17210fSLucas De Marchi 21929d17210fSLucas De Marchi return mask; 21939d17210fSLucas De Marchi } 21949d17210fSLucas De Marchi 21955270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 21965270130dSVille Syrjälä { 2197d506a65dSMatt Roper if (INTEL_GEN(dev_priv) >= 11) 2198d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2199d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22005270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22015270130dSVille Syrjälä else 22025270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22035270130dSVille Syrjälä } 22045270130dSVille Syrjälä 220546c63d24SJosé Roberto de Souza static void 220646c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2207abd58f01SBen Widawsky { 2208e04f7eceSVille Syrjälä bool found = false; 2209e04f7eceSVille Syrjälä 2210e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 221191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2212e04f7eceSVille Syrjälä found = true; 2213e04f7eceSVille Syrjälä } 2214e04f7eceSVille Syrjälä 2215e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22168241cfbeSJosé Roberto de Souza u32 psr_iir; 22178241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22188241cfbeSJosé Roberto de Souza 22198241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22208241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22218241cfbeSJosé Roberto de Souza else 22228241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22238241cfbeSJosé Roberto de Souza 22248241cfbeSJosé Roberto de Souza psr_iir = I915_READ(iir_reg); 22258241cfbeSJosé Roberto de Souza I915_WRITE(iir_reg, psr_iir); 22268241cfbeSJosé Roberto de Souza 22278241cfbeSJosé Roberto de Souza if (psr_iir) 22288241cfbeSJosé Roberto de Souza found = true; 222954fd3149SDhinakaran Pandiyan 223054fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2231e04f7eceSVille Syrjälä } 2232e04f7eceSVille Syrjälä 2233e04f7eceSVille Syrjälä if (!found) 223438cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2235abd58f01SBen Widawsky } 223646c63d24SJosé Roberto de Souza 223746c63d24SJosé Roberto de Souza static irqreturn_t 223846c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 223946c63d24SJosé Roberto de Souza { 224046c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 224146c63d24SJosé Roberto de Souza u32 iir; 224246c63d24SJosé Roberto de Souza enum pipe pipe; 224346c63d24SJosé Roberto de Souza 224446c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 224546c63d24SJosé Roberto de Souza iir = I915_READ(GEN8_DE_MISC_IIR); 224646c63d24SJosé Roberto de Souza if (iir) { 224746c63d24SJosé Roberto de Souza I915_WRITE(GEN8_DE_MISC_IIR, iir); 224846c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 224946c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 225046c63d24SJosé Roberto de Souza } else { 225138cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2252abd58f01SBen Widawsky } 225346c63d24SJosé Roberto de Souza } 2254abd58f01SBen Widawsky 2255121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 2256121e758eSDhinakaran Pandiyan iir = I915_READ(GEN11_DE_HPD_IIR); 2257121e758eSDhinakaran Pandiyan if (iir) { 2258121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IIR, iir); 2259121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2260121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2261121e758eSDhinakaran Pandiyan } else { 2262121e758eSDhinakaran Pandiyan DRM_ERROR("The master control interrupt lied, (DE HPD)!\n"); 2263121e758eSDhinakaran Pandiyan } 2264121e758eSDhinakaran Pandiyan } 2265121e758eSDhinakaran Pandiyan 22666d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2267e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2268e32192e1STvrtko Ursulin if (iir) { 2269e32192e1STvrtko Ursulin u32 tmp_mask; 2270d04a492dSShashank Sharma bool found = false; 2271cebd87a0SVille Syrjälä 2272e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 22736d766f02SDaniel Vetter ret = IRQ_HANDLED; 227488e04703SJesse Barnes 22759d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 227691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2277d04a492dSShashank Sharma found = true; 2278d04a492dSShashank Sharma } 2279d04a492dSShashank Sharma 2280cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 2281e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2282e32192e1STvrtko Ursulin if (tmp_mask) { 228391d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 228491d14251STvrtko Ursulin hpd_bxt); 2285d04a492dSShashank Sharma found = true; 2286d04a492dSShashank Sharma } 2287e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2288e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2289e32192e1STvrtko Ursulin if (tmp_mask) { 229091d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 229191d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2292e32192e1STvrtko Ursulin found = true; 2293e32192e1STvrtko Ursulin } 2294e32192e1STvrtko Ursulin } 2295d04a492dSShashank Sharma 2296cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 229791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 22989e63743eSShashank Sharma found = true; 22999e63743eSShashank Sharma } 23009e63743eSShashank Sharma 2301d04a492dSShashank Sharma if (!found) 230238cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23036d766f02SDaniel Vetter } 230438cc46d7SOscar Mateo else 230538cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23066d766f02SDaniel Vetter } 23076d766f02SDaniel Vetter 2308055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2309fd3a4024SDaniel Vetter u32 fault_errors; 2310abd58f01SBen Widawsky 2311c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2312c42664ccSDaniel Vetter continue; 2313c42664ccSDaniel Vetter 2314e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2315e32192e1STvrtko Ursulin if (!iir) { 2316e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2317e32192e1STvrtko Ursulin continue; 2318e32192e1STvrtko Ursulin } 2319770de83dSDamien Lespiau 2320e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2321e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2322e32192e1STvrtko Ursulin 2323fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2324fd3a4024SDaniel Vetter drm_handle_vblank(&dev_priv->drm, pipe); 2325abd58f01SBen Widawsky 2326e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 232791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23280fbe7870SDaniel Vetter 2329e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2330e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 233138d83c96SDaniel Vetter 23325270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2333770de83dSDamien Lespiau if (fault_errors) 23341353ec38STvrtko Ursulin DRM_ERROR("Fault errors on pipe %c: 0x%08x\n", 233530100f2bSDaniel Vetter pipe_name(pipe), 2336e32192e1STvrtko Ursulin fault_errors); 2337abd58f01SBen Widawsky } 2338abd58f01SBen Widawsky 233991d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2340266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 234192d03a80SDaniel Vetter /* 234292d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 234392d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 234492d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 234592d03a80SDaniel Vetter */ 2346e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2347e32192e1STvrtko Ursulin if (iir) { 2348e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 234992d03a80SDaniel Vetter ret = IRQ_HANDLED; 23506dbf30ceSVille Syrjälä 235158676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 235258676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2353c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 235491d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 23556dbf30ceSVille Syrjälä else 235691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 23572dfb0b81SJani Nikula } else { 23582dfb0b81SJani Nikula /* 23592dfb0b81SJani Nikula * Like on previous PCH there seems to be something 23602dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 23612dfb0b81SJani Nikula */ 23622dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 23632dfb0b81SJani Nikula } 236492d03a80SDaniel Vetter } 236592d03a80SDaniel Vetter 2366f11a0f46STvrtko Ursulin return ret; 2367f11a0f46STvrtko Ursulin } 2368f11a0f46STvrtko Ursulin 23694376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 23704376b9c9SMika Kuoppala { 23714376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 23724376b9c9SMika Kuoppala 23734376b9c9SMika Kuoppala /* 23744376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 23754376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 23764376b9c9SMika Kuoppala * New indications can and will light up during processing, 23774376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 23784376b9c9SMika Kuoppala */ 23794376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 23804376b9c9SMika Kuoppala } 23814376b9c9SMika Kuoppala 23824376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 23834376b9c9SMika Kuoppala { 23844376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 23854376b9c9SMika Kuoppala } 23864376b9c9SMika Kuoppala 2387f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2388f11a0f46STvrtko Ursulin { 2389b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 239025286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2391f11a0f46STvrtko Ursulin u32 master_ctl; 2392f0fd96f5SChris Wilson u32 gt_iir[4]; 2393f11a0f46STvrtko Ursulin 2394f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2395f11a0f46STvrtko Ursulin return IRQ_NONE; 2396f11a0f46STvrtko Ursulin 23974376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 23984376b9c9SMika Kuoppala if (!master_ctl) { 23994376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2400f11a0f46STvrtko Ursulin return IRQ_NONE; 24014376b9c9SMika Kuoppala } 2402f11a0f46STvrtko Ursulin 2403f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2404cf1c97dcSAndi Shyti gen8_gt_irq_ack(&dev_priv->gt, master_ctl, gt_iir); 2405f0fd96f5SChris Wilson 2406f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2407f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 24089102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 240955ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 24109102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2411f0fd96f5SChris Wilson } 2412f11a0f46STvrtko Ursulin 24134376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2414abd58f01SBen Widawsky 2415cf1c97dcSAndi Shyti gen8_gt_irq_handler(&dev_priv->gt, master_ctl, gt_iir); 24161f814dacSImre Deak 241755ef72f2SChris Wilson return IRQ_HANDLED; 2418abd58f01SBen Widawsky } 2419abd58f01SBen Widawsky 242051951ae7SMika Kuoppala static u32 24219b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2422df0d28c1SDhinakaran Pandiyan { 24239b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 24247a909383SChris Wilson u32 iir; 2425df0d28c1SDhinakaran Pandiyan 2426df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 24277a909383SChris Wilson return 0; 2428df0d28c1SDhinakaran Pandiyan 24297a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 24307a909383SChris Wilson if (likely(iir)) 24317a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 24327a909383SChris Wilson 24337a909383SChris Wilson return iir; 2434df0d28c1SDhinakaran Pandiyan } 2435df0d28c1SDhinakaran Pandiyan 2436df0d28c1SDhinakaran Pandiyan static void 24379b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2438df0d28c1SDhinakaran Pandiyan { 2439df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 24409b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2441df0d28c1SDhinakaran Pandiyan } 2442df0d28c1SDhinakaran Pandiyan 244381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 244481067b71SMika Kuoppala { 244581067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 244681067b71SMika Kuoppala 244781067b71SMika Kuoppala /* 244881067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 244981067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 245081067b71SMika Kuoppala * New indications can and will light up during processing, 245181067b71SMika Kuoppala * and will generate new interrupt after enabling master. 245281067b71SMika Kuoppala */ 245381067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 245481067b71SMika Kuoppala } 245581067b71SMika Kuoppala 245681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 245781067b71SMika Kuoppala { 245881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 245981067b71SMika Kuoppala } 246081067b71SMika Kuoppala 2461a3265d85SMatt Roper static void 2462a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2463a3265d85SMatt Roper { 2464a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2465a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2466a3265d85SMatt Roper 2467a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2468a3265d85SMatt Roper /* 2469a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2470a3265d85SMatt Roper * for the display related bits. 2471a3265d85SMatt Roper */ 2472a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2473a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2474a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2475a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2476a3265d85SMatt Roper 2477a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2478a3265d85SMatt Roper } 2479a3265d85SMatt Roper 24807be8782aSLucas De Marchi static __always_inline irqreturn_t 24817be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 24827be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 24837be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 248451951ae7SMika Kuoppala { 248525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 24869b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 248751951ae7SMika Kuoppala u32 master_ctl; 2488df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 248951951ae7SMika Kuoppala 249051951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 249151951ae7SMika Kuoppala return IRQ_NONE; 249251951ae7SMika Kuoppala 24937be8782aSLucas De Marchi master_ctl = intr_disable(regs); 249481067b71SMika Kuoppala if (!master_ctl) { 24957be8782aSLucas De Marchi intr_enable(regs); 249651951ae7SMika Kuoppala return IRQ_NONE; 249781067b71SMika Kuoppala } 249851951ae7SMika Kuoppala 249951951ae7SMika Kuoppala /* Find, clear, then process each source of interrupt. */ 25009b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 250151951ae7SMika Kuoppala 250251951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2503a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2504a3265d85SMatt Roper gen11_display_irq_handler(i915); 250551951ae7SMika Kuoppala 25069b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2507df0d28c1SDhinakaran Pandiyan 25087be8782aSLucas De Marchi intr_enable(regs); 250951951ae7SMika Kuoppala 25109b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2511df0d28c1SDhinakaran Pandiyan 251251951ae7SMika Kuoppala return IRQ_HANDLED; 251351951ae7SMika Kuoppala } 251451951ae7SMika Kuoppala 25157be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 25167be8782aSLucas De Marchi { 25177be8782aSLucas De Marchi return __gen11_irq_handler(arg, 25187be8782aSLucas De Marchi gen11_master_intr_disable, 25197be8782aSLucas De Marchi gen11_master_intr_enable); 25207be8782aSLucas De Marchi } 25217be8782aSLucas De Marchi 252242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 252342f52ef8SKeith Packard * we use as a pipe index 252442f52ef8SKeith Packard */ 252508fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 25260a3e67a4SJesse Barnes { 252708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 252808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2529e9d21d7fSKeith Packard unsigned long irqflags; 253071e0ffa5SJesse Barnes 25311ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 253286e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 253386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 253486e83e35SChris Wilson 253586e83e35SChris Wilson return 0; 253686e83e35SChris Wilson } 253786e83e35SChris Wilson 25387d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2539d938da6bSVille Syrjälä { 254008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2541d938da6bSVille Syrjälä 25427d423af9SVille Syrjälä /* 25437d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 25447d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 25457d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 25467d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 25477d423af9SVille Syrjälä */ 25487d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 25497d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2550d938da6bSVille Syrjälä 255108fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2552d938da6bSVille Syrjälä } 2553d938da6bSVille Syrjälä 255408fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 255586e83e35SChris Wilson { 255608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 255708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 255886e83e35SChris Wilson unsigned long irqflags; 255986e83e35SChris Wilson 256086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25617c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2562755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25631ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25648692d00eSChris Wilson 25650a3e67a4SJesse Barnes return 0; 25660a3e67a4SJesse Barnes } 25670a3e67a4SJesse Barnes 256808fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2569f796cf8fSJesse Barnes { 257008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 257108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2572f796cf8fSJesse Barnes unsigned long irqflags; 2573a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 257486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2575f796cf8fSJesse Barnes 2576f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2577fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2578b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2579b1f14ad0SJesse Barnes 25802e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 25812e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 25822e8bf223SDhinakaran Pandiyan */ 25832e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 258408fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 25852e8bf223SDhinakaran Pandiyan 2586b1f14ad0SJesse Barnes return 0; 2587b1f14ad0SJesse Barnes } 2588b1f14ad0SJesse Barnes 258908fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2590abd58f01SBen Widawsky { 259108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 259208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2593abd58f01SBen Widawsky unsigned long irqflags; 2594abd58f01SBen Widawsky 2595abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2596013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2597abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2598013d3752SVille Syrjälä 25992e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 26002e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 26012e8bf223SDhinakaran Pandiyan */ 26022e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 260308fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 26042e8bf223SDhinakaran Pandiyan 2605abd58f01SBen Widawsky return 0; 2606abd58f01SBen Widawsky } 2607abd58f01SBen Widawsky 260842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 260942f52ef8SKeith Packard * we use as a pipe index 261042f52ef8SKeith Packard */ 261108fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 261286e83e35SChris Wilson { 261308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 261408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 261586e83e35SChris Wilson unsigned long irqflags; 261686e83e35SChris Wilson 261786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 261886e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 261986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 262086e83e35SChris Wilson } 262186e83e35SChris Wilson 26227d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2623d938da6bSVille Syrjälä { 262408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2625d938da6bSVille Syrjälä 262608fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2627d938da6bSVille Syrjälä 26287d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 26297d423af9SVille Syrjälä I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2630d938da6bSVille Syrjälä } 2631d938da6bSVille Syrjälä 263208fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 26330a3e67a4SJesse Barnes { 263408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 263508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2636e9d21d7fSKeith Packard unsigned long irqflags; 26370a3e67a4SJesse Barnes 26381ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26397c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2640755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26411ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26420a3e67a4SJesse Barnes } 26430a3e67a4SJesse Barnes 264408fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2645f796cf8fSJesse Barnes { 264608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 264708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2648f796cf8fSJesse Barnes unsigned long irqflags; 2649a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 265086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2651f796cf8fSJesse Barnes 2652f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2653fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2654b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2655b1f14ad0SJesse Barnes } 2656b1f14ad0SJesse Barnes 265708fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2658abd58f01SBen Widawsky { 265908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 266008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2661abd58f01SBen Widawsky unsigned long irqflags; 2662abd58f01SBen Widawsky 2663abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2664013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2665abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2666abd58f01SBen Widawsky } 2667abd58f01SBen Widawsky 2668b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 266991738a95SPaulo Zanoni { 2670b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2671b16b2a2fSPaulo Zanoni 26726e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 267391738a95SPaulo Zanoni return; 267491738a95SPaulo Zanoni 2675b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2676105b122eSPaulo Zanoni 26776e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 2678105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2679622364b6SPaulo Zanoni } 2680105b122eSPaulo Zanoni 268191738a95SPaulo Zanoni /* 2682622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2683622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2684622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2685622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2686622364b6SPaulo Zanoni * 2687622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 268891738a95SPaulo Zanoni */ 2689b318b824SVille Syrjälä static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv) 2690622364b6SPaulo Zanoni { 26916e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 2692622364b6SPaulo Zanoni return; 2693622364b6SPaulo Zanoni 2694*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 269591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 269691738a95SPaulo Zanoni POSTING_READ(SDEIER); 269791738a95SPaulo Zanoni } 269891738a95SPaulo Zanoni 269970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 270070591a41SVille Syrjälä { 2701b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2702b16b2a2fSPaulo Zanoni 270371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2704f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 270571b8b41dSVille Syrjälä else 2706f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 270771b8b41dSVille Syrjälä 2708ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 2709f0818984STvrtko Ursulin intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 271070591a41SVille Syrjälä 271144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 271270591a41SVille Syrjälä 2713b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 27148bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 271570591a41SVille Syrjälä } 271670591a41SVille Syrjälä 27178bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 27188bb61306SVille Syrjälä { 2719b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2720b16b2a2fSPaulo Zanoni 27218bb61306SVille Syrjälä u32 pipestat_mask; 27229ab981f2SVille Syrjälä u32 enable_mask; 27238bb61306SVille Syrjälä enum pipe pipe; 27248bb61306SVille Syrjälä 2725842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 27268bb61306SVille Syrjälä 27278bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 27288bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 27298bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 27308bb61306SVille Syrjälä 27319ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 27328bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2733ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2734ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2735ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2736ebf5f921SVille Syrjälä 27378bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2738ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2739ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 27406b7eafc1SVille Syrjälä 2741*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 27426b7eafc1SVille Syrjälä 27439ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 27448bb61306SVille Syrjälä 2745b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 27468bb61306SVille Syrjälä } 27478bb61306SVille Syrjälä 27488bb61306SVille Syrjälä /* drm_dma.h hooks 27498bb61306SVille Syrjälä */ 27509eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 27518bb61306SVille Syrjälä { 2752b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 27538bb61306SVille Syrjälä 2754b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2755cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2756f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 27578bb61306SVille Syrjälä 2758fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2759f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2760f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2761fc340442SDaniel Vetter } 2762fc340442SDaniel Vetter 2763cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27648bb61306SVille Syrjälä 2765b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 27668bb61306SVille Syrjälä } 27678bb61306SVille Syrjälä 2768b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 27697e231dbeSJesse Barnes { 277034c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 277134c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 277234c7b8a7SVille Syrjälä 2773cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 27747e231dbeSJesse Barnes 2775ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 27769918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 277770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2778ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 27797e231dbeSJesse Barnes } 27807e231dbeSJesse Barnes 2781b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2782abd58f01SBen Widawsky { 2783b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2784d048a268SVille Syrjälä enum pipe pipe; 2785abd58f01SBen Widawsky 278625286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2787abd58f01SBen Widawsky 2788cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2789abd58f01SBen Widawsky 2790f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2791f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2792e04f7eceSVille Syrjälä 2793055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2794f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2795813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2796b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 2797abd58f01SBen Widawsky 2798b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2799b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2800b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2801abd58f01SBen Widawsky 28026e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 2803b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 2804abd58f01SBen Widawsky } 2805abd58f01SBen Widawsky 2806a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 280751951ae7SMika Kuoppala { 2808b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2809d048a268SVille Syrjälä enum pipe pipe; 281051951ae7SMika Kuoppala 2811f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 281251951ae7SMika Kuoppala 28138241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 28148241cfbeSJosé Roberto de Souza enum transcoder trans; 28158241cfbeSJosé Roberto de Souza 28168241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 28178241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 28188241cfbeSJosé Roberto de Souza 28198241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 28208241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 28218241cfbeSJosé Roberto de Souza continue; 28228241cfbeSJosé Roberto de Souza 28238241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 28248241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 28258241cfbeSJosé Roberto de Souza } 28268241cfbeSJosé Roberto de Souza } else { 2827f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2828f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 28298241cfbeSJosé Roberto de Souza } 283062819dfdSJosé Roberto de Souza 283151951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 283251951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 283351951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 2834b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 283551951ae7SMika Kuoppala 2836b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 2837b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 2838b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 283931604222SAnusha Srivatsa 284029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2841b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 284251951ae7SMika Kuoppala } 284351951ae7SMika Kuoppala 2844a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 2845a3265d85SMatt Roper { 2846a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 2847a3265d85SMatt Roper 2848a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 2849a3265d85SMatt Roper 2850a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 2851a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 2852a3265d85SMatt Roper 2853a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 2854a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 2855a3265d85SMatt Roper } 2856a3265d85SMatt Roper 28574c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 2858001bd2cbSImre Deak u8 pipe_mask) 2859d49bdb0eSPaulo Zanoni { 2860b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2861b16b2a2fSPaulo Zanoni 2862a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 28636831f3e3SVille Syrjälä enum pipe pipe; 2864d49bdb0eSPaulo Zanoni 286513321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 28669dfe2e3aSImre Deak 28679dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28689dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28699dfe2e3aSImre Deak return; 28709dfe2e3aSImre Deak } 28719dfe2e3aSImre Deak 28726831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2873b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 28746831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 28756831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 28769dfe2e3aSImre Deak 287713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 2878d49bdb0eSPaulo Zanoni } 2879d49bdb0eSPaulo Zanoni 2880aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 2881001bd2cbSImre Deak u8 pipe_mask) 2882aae8ba84SVille Syrjälä { 2883b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 28846831f3e3SVille Syrjälä enum pipe pipe; 28856831f3e3SVille Syrjälä 2886aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 28879dfe2e3aSImre Deak 28889dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 28899dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 28909dfe2e3aSImre Deak return; 28919dfe2e3aSImre Deak } 28929dfe2e3aSImre Deak 28936831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 2894b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 28959dfe2e3aSImre Deak 2896aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 2897aae8ba84SVille Syrjälä 2898aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 2899315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 2900aae8ba84SVille Syrjälä } 2901aae8ba84SVille Syrjälä 2902b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 290343f328d7SVille Syrjälä { 2904b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 290543f328d7SVille Syrjälä 290643f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 290743f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 290843f328d7SVille Syrjälä 2909cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 291043f328d7SVille Syrjälä 2911b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 291243f328d7SVille Syrjälä 2913ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 291570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2916ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 291743f328d7SVille Syrjälä } 291843f328d7SVille Syrjälä 291991d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 292087a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 292187a02106SVille Syrjälä { 292287a02106SVille Syrjälä struct intel_encoder *encoder; 292387a02106SVille Syrjälä u32 enabled_irqs = 0; 292487a02106SVille Syrjälä 292591c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 292687a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 292787a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 292887a02106SVille Syrjälä 292987a02106SVille Syrjälä return enabled_irqs; 293087a02106SVille Syrjälä } 293187a02106SVille Syrjälä 29321a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 29331a56b1a2SImre Deak { 29341a56b1a2SImre Deak u32 hotplug; 29351a56b1a2SImre Deak 29361a56b1a2SImre Deak /* 29371a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 29381a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 29391a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 29401a56b1a2SImre Deak */ 29411a56b1a2SImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 29421a56b1a2SImre Deak hotplug &= ~(PORTB_PULSE_DURATION_MASK | 29431a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 29441a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 29451a56b1a2SImre Deak hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 29461a56b1a2SImre Deak hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 29471a56b1a2SImre Deak hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 29481a56b1a2SImre Deak /* 29491a56b1a2SImre Deak * When CPU and PCH are on the same package, port A 29501a56b1a2SImre Deak * HPD must be enabled in both north and south. 29511a56b1a2SImre Deak */ 29521a56b1a2SImre Deak if (HAS_PCH_LPT_LP(dev_priv)) 29531a56b1a2SImre Deak hotplug |= PORTA_HOTPLUG_ENABLE; 29541a56b1a2SImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 29551a56b1a2SImre Deak } 29561a56b1a2SImre Deak 295791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 295882a28bcfSDaniel Vetter { 29591a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 296082a28bcfSDaniel Vetter 296191d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 2962fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 296391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 296482a28bcfSDaniel Vetter } else { 2965fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 296691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 296782a28bcfSDaniel Vetter } 296882a28bcfSDaniel Vetter 2969fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 297082a28bcfSDaniel Vetter 29711a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 29726dbf30ceSVille Syrjälä } 297326951cafSXiong Zhang 297452dfdba0SLucas De Marchi static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv, 297552dfdba0SLucas De Marchi u32 ddi_hotplug_enable_mask, 297652dfdba0SLucas De Marchi u32 tc_hotplug_enable_mask) 297731604222SAnusha Srivatsa { 297831604222SAnusha Srivatsa u32 hotplug; 297931604222SAnusha Srivatsa 298031604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_DDI); 298152dfdba0SLucas De Marchi hotplug |= ddi_hotplug_enable_mask; 298231604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_DDI, hotplug); 298331604222SAnusha Srivatsa 29848ef7e340SMatt Roper if (tc_hotplug_enable_mask) { 298531604222SAnusha Srivatsa hotplug = I915_READ(SHOTPLUG_CTL_TC); 298652dfdba0SLucas De Marchi hotplug |= tc_hotplug_enable_mask; 298731604222SAnusha Srivatsa I915_WRITE(SHOTPLUG_CTL_TC, hotplug); 298831604222SAnusha Srivatsa } 29898ef7e340SMatt Roper } 299031604222SAnusha Srivatsa 299140e98130SLucas De Marchi static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv, 299240e98130SLucas De Marchi u32 sde_ddi_mask, u32 sde_tc_mask, 299340e98130SLucas De Marchi u32 ddi_enable_mask, u32 tc_enable_mask, 299440e98130SLucas De Marchi const u32 *pins) 299531604222SAnusha Srivatsa { 299631604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 299731604222SAnusha Srivatsa 299840e98130SLucas De Marchi hotplug_irqs = sde_ddi_mask | sde_tc_mask; 299940e98130SLucas De Marchi enabled_irqs = intel_hpd_enabled_irqs(dev_priv, pins); 300031604222SAnusha Srivatsa 3001f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3002f49108d0SMatt Roper 300331604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 300431604222SAnusha Srivatsa 300540e98130SLucas De Marchi icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask); 300652dfdba0SLucas De Marchi } 300752dfdba0SLucas De Marchi 300840e98130SLucas De Marchi /* 300940e98130SLucas De Marchi * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the 301040e98130SLucas De Marchi * equivalent of SDE. 301140e98130SLucas De Marchi */ 30128ef7e340SMatt Roper static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv) 30138ef7e340SMatt Roper { 301440e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, 301553448aedSVivek Kasireddy SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1), 301653448aedSVivek Kasireddy ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1), 3017d09ad3e7SMatt Roper hpd_icp); 301831604222SAnusha Srivatsa } 301931604222SAnusha Srivatsa 3020943682e3SMatt Roper /* 3021943682e3SMatt Roper * JSP behaves exactly the same as MCC above except that port C is mapped to 3022943682e3SMatt Roper * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's 3023943682e3SMatt Roper * masks & tables rather than ICP's masks & tables. 3024943682e3SMatt Roper */ 3025943682e3SMatt Roper static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv) 3026943682e3SMatt Roper { 3027943682e3SMatt Roper icp_hpd_irq_setup(dev_priv, 3028943682e3SMatt Roper SDE_DDI_MASK_TGP, 0, 3029943682e3SMatt Roper TGP_DDI_HPD_ENABLE_MASK, 0, 3030943682e3SMatt Roper hpd_tgp); 3031943682e3SMatt Roper } 3032943682e3SMatt Roper 3033121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv) 3034121e758eSDhinakaran Pandiyan { 3035121e758eSDhinakaran Pandiyan u32 hotplug; 3036121e758eSDhinakaran Pandiyan 3037121e758eSDhinakaran Pandiyan hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL); 3038121e758eSDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3039121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3040121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3041121e758eSDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3042121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug); 3043b796b971SDhinakaran Pandiyan 3044b796b971SDhinakaran Pandiyan hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL); 3045b796b971SDhinakaran Pandiyan hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) | 3046b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) | 3047b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) | 3048b796b971SDhinakaran Pandiyan GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4); 3049b796b971SDhinakaran Pandiyan I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug); 3050121e758eSDhinakaran Pandiyan } 3051121e758eSDhinakaran Pandiyan 3052121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3053121e758eSDhinakaran Pandiyan { 3054121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 305548ef15d3SJosé Roberto de Souza const u32 *hpd; 3056121e758eSDhinakaran Pandiyan u32 val; 3057121e758eSDhinakaran Pandiyan 305848ef15d3SJosé Roberto de Souza hpd = INTEL_GEN(dev_priv) >= 12 ? hpd_gen12 : hpd_gen11; 305948ef15d3SJosé Roberto de Souza enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd); 3060b796b971SDhinakaran Pandiyan hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK; 3061121e758eSDhinakaran Pandiyan 3062121e758eSDhinakaran Pandiyan val = I915_READ(GEN11_DE_HPD_IMR); 3063121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3064121e758eSDhinakaran Pandiyan I915_WRITE(GEN11_DE_HPD_IMR, val); 3065121e758eSDhinakaran Pandiyan POSTING_READ(GEN11_DE_HPD_IMR); 3066121e758eSDhinakaran Pandiyan 3067121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 306831604222SAnusha Srivatsa 306952dfdba0SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP) 307040e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP, 307140e98130SLucas De Marchi TGP_DDI_HPD_ENABLE_MASK, 307240e98130SLucas De Marchi TGP_TC_HPD_ENABLE_MASK, hpd_tgp); 307352dfdba0SLucas De Marchi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 307440e98130SLucas De Marchi icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP, 307540e98130SLucas De Marchi ICP_DDI_HPD_ENABLE_MASK, 307640e98130SLucas De Marchi ICP_TC_HPD_ENABLE_MASK, hpd_icp); 3077121e758eSDhinakaran Pandiyan } 3078121e758eSDhinakaran Pandiyan 30792a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 30802a57d9ccSImre Deak { 30813b92e263SRodrigo Vivi u32 val, hotplug; 30823b92e263SRodrigo Vivi 30833b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 30843b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 30853b92e263SRodrigo Vivi val = I915_READ(SOUTH_CHICKEN1); 30863b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 30873b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 30883b92e263SRodrigo Vivi I915_WRITE(SOUTH_CHICKEN1, val); 30893b92e263SRodrigo Vivi } 30902a57d9ccSImre Deak 30912a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 30922a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG); 30932a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 30942a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 30952a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 30962a57d9ccSImre Deak PORTD_HOTPLUG_ENABLE; 30972a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 30982a57d9ccSImre Deak 30992a57d9ccSImre Deak hotplug = I915_READ(PCH_PORT_HOTPLUG2); 31002a57d9ccSImre Deak hotplug |= PORTE_HOTPLUG_ENABLE; 31012a57d9ccSImre Deak I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 31022a57d9ccSImre Deak } 31032a57d9ccSImre Deak 310491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31056dbf30ceSVille Syrjälä { 31062a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 31076dbf30ceSVille Syrjälä 3108f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 3109f49108d0SMatt Roper I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3110f49108d0SMatt Roper 31116dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 311291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 31136dbf30ceSVille Syrjälä 31146dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 31156dbf30ceSVille Syrjälä 31162a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 311726951cafSXiong Zhang } 31187fe0b973SKeith Packard 31191a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 31201a56b1a2SImre Deak { 31211a56b1a2SImre Deak u32 hotplug; 31221a56b1a2SImre Deak 31231a56b1a2SImre Deak /* 31241a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 31251a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 31261a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 31271a56b1a2SImre Deak */ 31281a56b1a2SImre Deak hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 31291a56b1a2SImre Deak hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 31301a56b1a2SImre Deak hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | 31311a56b1a2SImre Deak DIGITAL_PORTA_PULSE_DURATION_2ms; 31321a56b1a2SImre Deak I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 31331a56b1a2SImre Deak } 31341a56b1a2SImre Deak 313591d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3136e4ce95aaSVille Syrjälä { 31371a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3138e4ce95aaSVille Syrjälä 313991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 31403a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 314191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 31423a3b3c7dSVille Syrjälä 31433a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 314491d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 314523bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 314691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 31473a3b3c7dSVille Syrjälä 31483a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 314923bb4cb5SVille Syrjälä } else { 3150e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 315191d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3152e4ce95aaSVille Syrjälä 3153e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 31543a3b3c7dSVille Syrjälä } 3155e4ce95aaSVille Syrjälä 31561a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3157e4ce95aaSVille Syrjälä 315891d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3159e4ce95aaSVille Syrjälä } 3160e4ce95aaSVille Syrjälä 31612a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv, 31622a57d9ccSImre Deak u32 enabled_irqs) 3163e0a20ad7SShashank Sharma { 31642a57d9ccSImre Deak u32 hotplug; 3165e0a20ad7SShashank Sharma 3166a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 31672a57d9ccSImre Deak hotplug |= PORTA_HOTPLUG_ENABLE | 31682a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 31692a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE; 3170d252bf68SShubhangi Shrivastava 3171d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3172d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3173d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3174d252bf68SShubhangi Shrivastava 3175d252bf68SShubhangi Shrivastava /* 3176d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3177d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3178d252bf68SShubhangi Shrivastava */ 3179d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3180d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3181d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3182d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3183d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3184d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3185d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3186d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3187d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3188d252bf68SShubhangi Shrivastava 3189a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3190e0a20ad7SShashank Sharma } 3191e0a20ad7SShashank Sharma 31922a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 31932a57d9ccSImre Deak { 31942a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK); 31952a57d9ccSImre Deak } 31962a57d9ccSImre Deak 31972a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 31982a57d9ccSImre Deak { 31992a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 32002a57d9ccSImre Deak 32012a57d9ccSImre Deak enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 32022a57d9ccSImre Deak hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 32032a57d9ccSImre Deak 32042a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 32052a57d9ccSImre Deak 32062a57d9ccSImre Deak __bxt_hpd_detection_setup(dev_priv, enabled_irqs); 32072a57d9ccSImre Deak } 32082a57d9ccSImre Deak 3209b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3210d46da437SPaulo Zanoni { 321182a28bcfSDaniel Vetter u32 mask; 3212d46da437SPaulo Zanoni 32136e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3214692a04cfSDaniel Vetter return; 3215692a04cfSDaniel Vetter 32166e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 32175c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 32184ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 32195c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 32204ebc6509SDhinakaran Pandiyan else 32214ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 32228664281bSPaulo Zanoni 322365f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 3224d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 32252a57d9ccSImre Deak 32262a57d9ccSImre Deak if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) || 32272a57d9ccSImre Deak HAS_PCH_LPT(dev_priv)) 32281a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32292a57d9ccSImre Deak else 32302a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 3231d46da437SPaulo Zanoni } 3232d46da437SPaulo Zanoni 32339eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3234036a4a7dSZhenyu Wang { 3235b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32368e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 32378e76f8dcSPaulo Zanoni 3238b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 32398e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3240842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 32418e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 324223bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 324323bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 32448e76f8dcSPaulo Zanoni } else { 32458e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3246842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3247842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3248e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3249e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3250e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 32518e76f8dcSPaulo Zanoni } 3252036a4a7dSZhenyu Wang 3253fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3254b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3255fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3256fc340442SDaniel Vetter } 3257fc340442SDaniel Vetter 32581ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3259036a4a7dSZhenyu Wang 3260b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3261622364b6SPaulo Zanoni 3262b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3263b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3264036a4a7dSZhenyu Wang 3265cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 3266036a4a7dSZhenyu Wang 32671a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 32681a56b1a2SImre Deak 3269b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 32707fe0b973SKeith Packard 327150a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 32726005ce42SDaniel Vetter /* Enable PCU event interrupts 32736005ce42SDaniel Vetter * 32746005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32754bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32764bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3277d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3278fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3279d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3280f97108d1SJesse Barnes } 3281036a4a7dSZhenyu Wang } 3282036a4a7dSZhenyu Wang 3283f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3284f8b79e58SImre Deak { 328567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3286f8b79e58SImre Deak 3287f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3288f8b79e58SImre Deak return; 3289f8b79e58SImre Deak 3290f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3291f8b79e58SImre Deak 3292d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3293d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3294ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3295f8b79e58SImre Deak } 3296d6c69803SVille Syrjälä } 3297f8b79e58SImre Deak 3298f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3299f8b79e58SImre Deak { 330067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3301f8b79e58SImre Deak 3302f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3303f8b79e58SImre Deak return; 3304f8b79e58SImre Deak 3305f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3306f8b79e58SImre Deak 3307950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3308ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3309f8b79e58SImre Deak } 3310f8b79e58SImre Deak 33110e6c9a9eSVille Syrjälä 3312b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 33130e6c9a9eSVille Syrjälä { 3314cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 33157e231dbeSJesse Barnes 3316ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33179918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3318ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3319ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3320ad22d106SVille Syrjälä 33217e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 332234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 332320afbda2SDaniel Vetter } 332420afbda2SDaniel Vetter 3325abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3326abd58f01SBen Widawsky { 3327b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3328b16b2a2fSPaulo Zanoni 3329a9c287c9SJani Nikula u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3330a9c287c9SJani Nikula u32 de_pipe_enables; 33313a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 33323a3b3c7dSVille Syrjälä u32 de_port_enables; 3333df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 33343a3b3c7dSVille Syrjälä enum pipe pipe; 3335770de83dSDamien Lespiau 3336df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3337df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3338df0d28c1SDhinakaran Pandiyan 3339bca2bf2aSPandiyan, Dhinakaran if (INTEL_GEN(dev_priv) >= 9) { 3340842ebf7aSVille Syrjälä de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 33413a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 334288e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 3343cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 33443a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 33453a3b3c7dSVille Syrjälä } else { 3346842ebf7aSVille Syrjälä de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33473a3b3c7dSVille Syrjälä } 3348770de83dSDamien Lespiau 3349bb187e93SJames Ausmus if (INTEL_GEN(dev_priv) >= 11) 3350bb187e93SJames Ausmus de_port_masked |= ICL_AUX_CHANNEL_E; 3351bb187e93SJames Ausmus 33529bb635d9SDhinakaran Pandiyan if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11) 3353a324fcacSRodrigo Vivi de_port_masked |= CNL_AUX_CHANNEL_F; 3354a324fcacSRodrigo Vivi 3355770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3356770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3357770de83dSDamien Lespiau 33583a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3359cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3360a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3361a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 33623a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 33633a3b3c7dSVille Syrjälä 33648241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 33658241cfbeSJosé Roberto de Souza enum transcoder trans; 33668241cfbeSJosé Roberto de Souza 33678241cfbeSJosé Roberto de Souza for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) { 33688241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 33698241cfbeSJosé Roberto de Souza 33708241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 33718241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 33728241cfbeSJosé Roberto de Souza continue; 33738241cfbeSJosé Roberto de Souza 33748241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 33758241cfbeSJosé Roberto de Souza } 33768241cfbeSJosé Roberto de Souza } else { 3377b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 33788241cfbeSJosé Roberto de Souza } 3379e04f7eceSVille Syrjälä 33800a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 33810a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3382abd58f01SBen Widawsky 3383f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3384813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3385b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3386813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 338735079899SPaulo Zanoni de_pipe_enables); 33880a195c02SMika Kahola } 3389abd58f01SBen Widawsky 3390b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3391b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 33922a57d9ccSImre Deak 3393121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3394121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3395b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3396b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3397121e758eSDhinakaran Pandiyan 3398b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3399b16b2a2fSPaulo Zanoni de_hpd_enables); 3400121e758eSDhinakaran Pandiyan gen11_hpd_detection_setup(dev_priv); 3401121e758eSDhinakaran Pandiyan } else if (IS_GEN9_LP(dev_priv)) { 34022a57d9ccSImre Deak bxt_hpd_detection_setup(dev_priv); 3403121e758eSDhinakaran Pandiyan } else if (IS_BROADWELL(dev_priv)) { 34041a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3405abd58f01SBen Widawsky } 3406121e758eSDhinakaran Pandiyan } 3407abd58f01SBen Widawsky 3408b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3409abd58f01SBen Widawsky { 34106e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3411b318b824SVille Syrjälä ibx_irq_pre_postinstall(dev_priv); 3412622364b6SPaulo Zanoni 3413cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3414abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3415abd58f01SBen Widawsky 34166e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3417b318b824SVille Syrjälä ibx_irq_postinstall(dev_priv); 3418abd58f01SBen Widawsky 341925286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3420abd58f01SBen Widawsky } 3421abd58f01SBen Widawsky 3422b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 342331604222SAnusha Srivatsa { 342431604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 342531604222SAnusha Srivatsa 3426*48a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0); 342731604222SAnusha Srivatsa I915_WRITE(SDEIER, 0xffffffff); 342831604222SAnusha Srivatsa POSTING_READ(SDEIER); 342931604222SAnusha Srivatsa 343065f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR); 343131604222SAnusha Srivatsa I915_WRITE(SDEIMR, ~mask); 343231604222SAnusha Srivatsa 343352dfdba0SLucas De Marchi if (HAS_PCH_TGP(dev_priv)) 343452dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 343552dfdba0SLucas De Marchi TGP_TC_HPD_ENABLE_MASK); 3436e83c4673SVivek Kasireddy else if (HAS_PCH_JSP(dev_priv)) 34378ef7e340SMatt Roper icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0); 3438e83c4673SVivek Kasireddy else if (HAS_PCH_MCC(dev_priv)) 3439e83c4673SVivek Kasireddy icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 3440e83c4673SVivek Kasireddy ICP_TC_HPD_ENABLE(PORT_TC1)); 344152dfdba0SLucas De Marchi else 344252dfdba0SLucas De Marchi icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK, 344352dfdba0SLucas De Marchi ICP_TC_HPD_ENABLE_MASK); 344431604222SAnusha Srivatsa } 344531604222SAnusha Srivatsa 3446b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 344751951ae7SMika Kuoppala { 3448b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3449df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 345051951ae7SMika Kuoppala 345129b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3452b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 345331604222SAnusha Srivatsa 34549b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 345551951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 345651951ae7SMika Kuoppala 3457b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3458df0d28c1SDhinakaran Pandiyan 345951951ae7SMika Kuoppala I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 346051951ae7SMika Kuoppala 34619b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 3462c25f0c6aSDaniele Ceraolo Spurio POSTING_READ(GEN11_GFX_MSTR_IRQ); 346351951ae7SMika Kuoppala } 346451951ae7SMika Kuoppala 3465b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 346643f328d7SVille Syrjälä { 3467cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 346843f328d7SVille Syrjälä 3469ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34709918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3471ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3472ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3473ad22d106SVille Syrjälä 3474e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 347543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 347643f328d7SVille Syrjälä } 347743f328d7SVille Syrjälä 3478b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3479c2798b19SChris Wilson { 3480b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3481c2798b19SChris Wilson 348244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 348344d9241eSVille Syrjälä 3484b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3485c2798b19SChris Wilson } 3486c2798b19SChris Wilson 3487b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3488c2798b19SChris Wilson { 3489b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3490e9e9848aSVille Syrjälä u16 enable_mask; 3491c2798b19SChris Wilson 34924f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 34934f5fd91fSTvrtko Ursulin EMR, 34944f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3495045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3496c2798b19SChris Wilson 3497c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3498c2798b19SChris Wilson dev_priv->irq_mask = 3499c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 350016659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 350116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3502c2798b19SChris Wilson 3503e9e9848aSVille Syrjälä enable_mask = 3504c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3505c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 350616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3507e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3508e9e9848aSVille Syrjälä 3509b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3510c2798b19SChris Wilson 3511379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3512379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3513d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3514755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3515755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3516d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3517c2798b19SChris Wilson } 3518c2798b19SChris Wilson 35194f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 352078c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 352178c357ddSVille Syrjälä { 35224f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 352378c357ddSVille Syrjälä u16 emr; 352478c357ddSVille Syrjälä 35254f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 352678c357ddSVille Syrjälä 352778c357ddSVille Syrjälä if (*eir) 35284f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 352978c357ddSVille Syrjälä 35304f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 353178c357ddSVille Syrjälä if (*eir_stuck == 0) 353278c357ddSVille Syrjälä return; 353378c357ddSVille Syrjälä 353478c357ddSVille Syrjälä /* 353578c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 353678c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 353778c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 353878c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 353978c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 354078c357ddSVille Syrjälä * cleared except by handling the underlying error 354178c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 354278c357ddSVille Syrjälä * remains set. 354378c357ddSVille Syrjälä */ 35444f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 35454f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 35464f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 354778c357ddSVille Syrjälä } 354878c357ddSVille Syrjälä 354978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 355078c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 355178c357ddSVille Syrjälä { 355278c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 355378c357ddSVille Syrjälä 355478c357ddSVille Syrjälä if (eir_stuck) 355578c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck); 355678c357ddSVille Syrjälä } 355778c357ddSVille Syrjälä 355878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 355978c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 356078c357ddSVille Syrjälä { 356178c357ddSVille Syrjälä u32 emr; 356278c357ddSVille Syrjälä 356378c357ddSVille Syrjälä *eir = I915_READ(EIR); 356478c357ddSVille Syrjälä 356578c357ddSVille Syrjälä I915_WRITE(EIR, *eir); 356678c357ddSVille Syrjälä 356778c357ddSVille Syrjälä *eir_stuck = I915_READ(EIR); 356878c357ddSVille Syrjälä if (*eir_stuck == 0) 356978c357ddSVille Syrjälä return; 357078c357ddSVille Syrjälä 357178c357ddSVille Syrjälä /* 357278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 357378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 357478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 357578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 357678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 357778c357ddSVille Syrjälä * cleared except by handling the underlying error 357878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 357978c357ddSVille Syrjälä * remains set. 358078c357ddSVille Syrjälä */ 358178c357ddSVille Syrjälä emr = I915_READ(EMR); 358278c357ddSVille Syrjälä I915_WRITE(EMR, 0xffffffff); 358378c357ddSVille Syrjälä I915_WRITE(EMR, emr | *eir_stuck); 358478c357ddSVille Syrjälä } 358578c357ddSVille Syrjälä 358678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 358778c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 358878c357ddSVille Syrjälä { 358978c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 359078c357ddSVille Syrjälä 359178c357ddSVille Syrjälä if (eir_stuck) 359278c357ddSVille Syrjälä DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck); 359378c357ddSVille Syrjälä } 359478c357ddSVille Syrjälä 3595ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3596c2798b19SChris Wilson { 3597b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3598af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3599c2798b19SChris Wilson 36002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 36012dd2a883SImre Deak return IRQ_NONE; 36022dd2a883SImre Deak 36031f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 36049102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36051f814dacSImre Deak 3606af722d28SVille Syrjälä do { 3607af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 360878c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3609af722d28SVille Syrjälä u16 iir; 3610af722d28SVille Syrjälä 36114f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3612c2798b19SChris Wilson if (iir == 0) 3613af722d28SVille Syrjälä break; 3614c2798b19SChris Wilson 3615af722d28SVille Syrjälä ret = IRQ_HANDLED; 3616c2798b19SChris Wilson 3617eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3618eb64343cSVille Syrjälä * signalled in iir */ 3619eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3620c2798b19SChris Wilson 362178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 362278c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 362378c357ddSVille Syrjälä 36244f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3625c2798b19SChris Wilson 3626c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 362754400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3628c2798b19SChris Wilson 362978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 363078c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3631af722d28SVille Syrjälä 3632eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3633af722d28SVille Syrjälä } while (0); 3634c2798b19SChris Wilson 36359102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 36361f814dacSImre Deak 36371f814dacSImre Deak return ret; 3638c2798b19SChris Wilson } 3639c2798b19SChris Wilson 3640b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3641a266c7d5SChris Wilson { 3642b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3643a266c7d5SChris Wilson 364456b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 36450706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3646a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3647a266c7d5SChris Wilson } 3648a266c7d5SChris Wilson 364944d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 365044d9241eSVille Syrjälä 3651b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3652a266c7d5SChris Wilson } 3653a266c7d5SChris Wilson 3654b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3655a266c7d5SChris Wilson { 3656b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 365738bde180SChris Wilson u32 enable_mask; 3658a266c7d5SChris Wilson 3659045cebd2SVille Syrjälä I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | 3660045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 366138bde180SChris Wilson 366238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 366338bde180SChris Wilson dev_priv->irq_mask = 366438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 366538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 366616659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 366716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 366838bde180SChris Wilson 366938bde180SChris Wilson enable_mask = 367038bde180SChris Wilson I915_ASLE_INTERRUPT | 367138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 367238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 367316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 367438bde180SChris Wilson I915_USER_INTERRUPT; 367538bde180SChris Wilson 367656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3677a266c7d5SChris Wilson /* Enable in IER... */ 3678a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3679a266c7d5SChris Wilson /* and unmask in IMR */ 3680a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3681a266c7d5SChris Wilson } 3682a266c7d5SChris Wilson 3683b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3684a266c7d5SChris Wilson 3685379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3686379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3687d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3688755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3689755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3690d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3691379ef82dSDaniel Vetter 3692c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 369320afbda2SDaniel Vetter } 369420afbda2SDaniel Vetter 3695ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3696a266c7d5SChris Wilson { 3697b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3698af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3699a266c7d5SChris Wilson 37002dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 37012dd2a883SImre Deak return IRQ_NONE; 37022dd2a883SImre Deak 37031f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 37049102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37051f814dacSImre Deak 370638bde180SChris Wilson do { 3707eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 370878c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3709af722d28SVille Syrjälä u32 hotplug_status = 0; 3710af722d28SVille Syrjälä u32 iir; 3711a266c7d5SChris Wilson 37129d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3713af722d28SVille Syrjälä if (iir == 0) 3714af722d28SVille Syrjälä break; 3715af722d28SVille Syrjälä 3716af722d28SVille Syrjälä ret = IRQ_HANDLED; 3717af722d28SVille Syrjälä 3718af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 3719af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 3720af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3721a266c7d5SChris Wilson 3722eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3723eb64343cSVille Syrjälä * signalled in iir */ 3724eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3725a266c7d5SChris Wilson 372678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 372778c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 372878c357ddSVille Syrjälä 37299d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3730a266c7d5SChris Wilson 3731a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 373254400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3733a266c7d5SChris Wilson 373478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 373578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3736a266c7d5SChris Wilson 3737af722d28SVille Syrjälä if (hotplug_status) 3738af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3739af722d28SVille Syrjälä 3740af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3741af722d28SVille Syrjälä } while (0); 3742a266c7d5SChris Wilson 37439102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 37441f814dacSImre Deak 3745a266c7d5SChris Wilson return ret; 3746a266c7d5SChris Wilson } 3747a266c7d5SChris Wilson 3748b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 3749a266c7d5SChris Wilson { 3750b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3751a266c7d5SChris Wilson 37520706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 3753a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3754a266c7d5SChris Wilson 375544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 375644d9241eSVille Syrjälä 3757b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3758a266c7d5SChris Wilson } 3759a266c7d5SChris Wilson 3760b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 3761a266c7d5SChris Wilson { 3762b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3763bbba0a97SChris Wilson u32 enable_mask; 3764a266c7d5SChris Wilson u32 error_mask; 3765a266c7d5SChris Wilson 3766045cebd2SVille Syrjälä /* 3767045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 3768045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 3769045cebd2SVille Syrjälä */ 3770045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 3771045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 3772045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 3773045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 3774045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3775045cebd2SVille Syrjälä } else { 3776045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 3777045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 3778045cebd2SVille Syrjälä } 3779045cebd2SVille Syrjälä I915_WRITE(EMR, error_mask); 3780045cebd2SVille Syrjälä 3781a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3782c30bb1fdSVille Syrjälä dev_priv->irq_mask = 3783c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 3784adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3785bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3786bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378778c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3788bbba0a97SChris Wilson 3789c30bb1fdSVille Syrjälä enable_mask = 3790c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 3791c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 3792c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3793c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379478c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3795c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 3796bbba0a97SChris Wilson 379791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3798bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3799a266c7d5SChris Wilson 3800b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3801c30bb1fdSVille Syrjälä 3802b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3803b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3804d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3805755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3806755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3807755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3808d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3809a266c7d5SChris Wilson 381091d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 381120afbda2SDaniel Vetter } 381220afbda2SDaniel Vetter 381391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 381420afbda2SDaniel Vetter { 381520afbda2SDaniel Vetter u32 hotplug_en; 381620afbda2SDaniel Vetter 381767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3818b5ea2d56SDaniel Vetter 3819adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 3820e5868a31SEgbert Eich /* enable bits are the same for all generations */ 382191d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 3822a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 3823a266c7d5SChris Wilson to generate a spurious hotplug event about three 3824a266c7d5SChris Wilson seconds later. So just do it once. 3825a266c7d5SChris Wilson */ 382691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 3827a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 3828a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 3829a266c7d5SChris Wilson 3830a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 38310706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 3832f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 3833f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 3834f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 38350706f17cSEgbert Eich hotplug_en); 3836a266c7d5SChris Wilson } 3837a266c7d5SChris Wilson 3838ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 3839a266c7d5SChris Wilson { 3840b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3841af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3842a266c7d5SChris Wilson 38432dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38442dd2a883SImre Deak return IRQ_NONE; 38452dd2a883SImre Deak 38461f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38479102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38481f814dacSImre Deak 3849af722d28SVille Syrjälä do { 3850eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 385178c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3852af722d28SVille Syrjälä u32 hotplug_status = 0; 3853af722d28SVille Syrjälä u32 iir; 38542c8ba29fSChris Wilson 38559d9523d8SPaulo Zanoni iir = I915_READ(GEN2_IIR); 3856af722d28SVille Syrjälä if (iir == 0) 3857af722d28SVille Syrjälä break; 3858af722d28SVille Syrjälä 3859af722d28SVille Syrjälä ret = IRQ_HANDLED; 3860af722d28SVille Syrjälä 3861af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 3862af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 3863a266c7d5SChris Wilson 3864eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3865eb64343cSVille Syrjälä * signalled in iir */ 3866eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3867a266c7d5SChris Wilson 386878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 386978c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 387078c357ddSVille Syrjälä 38719d9523d8SPaulo Zanoni I915_WRITE(GEN2_IIR, iir); 3872a266c7d5SChris Wilson 3873a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 387454400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[RCS0]); 3875af722d28SVille Syrjälä 3876a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 387754400257SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->engine[VCS0]); 3878a266c7d5SChris Wilson 387978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 388078c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 3881515ac2bbSDaniel Vetter 3882af722d28SVille Syrjälä if (hotplug_status) 3883af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 3884af722d28SVille Syrjälä 3885af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3886af722d28SVille Syrjälä } while (0); 3887a266c7d5SChris Wilson 38889102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38891f814dacSImre Deak 3890a266c7d5SChris Wilson return ret; 3891a266c7d5SChris Wilson } 3892a266c7d5SChris Wilson 3893fca52a55SDaniel Vetter /** 3894fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 3895fca52a55SDaniel Vetter * @dev_priv: i915 device instance 3896fca52a55SDaniel Vetter * 3897fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 3898fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 3899fca52a55SDaniel Vetter */ 3900b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 3901f71d4af4SJesse Barnes { 390291c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 3903cefcff8fSJoonas Lahtinen int i; 39048b2e326dSChris Wilson 390577913b39SJani Nikula intel_hpd_init_work(dev_priv); 390677913b39SJani Nikula 390774bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 3908cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3909cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 39108b2e326dSChris Wilson 3911633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 3912702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 39132239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 391426705e20SSagar Arun Kamble 391521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 391621da2700SVille Syrjälä 3917262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 3918262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 3919262fd485SChris Wilson * special care to avoid writing any of the display block registers 3920262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 3921262fd485SChris Wilson * in this case to the runtime pm. 3922262fd485SChris Wilson */ 3923262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 3924262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 3925262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 3926262fd485SChris Wilson 3927317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 39289a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 39299a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 39309a64c650SLyude Paul * sideband messaging with MST. 39319a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 39329a64c650SLyude Paul * short pulses, as seen on some G4x systems. 39339a64c650SLyude Paul */ 39349a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 3935317eaa95SLyude 3936b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3937b318b824SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 393843f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 3939b318b824SVille Syrjälä } else { 3940943682e3SMatt Roper if (HAS_PCH_JSP(dev_priv)) 3941943682e3SMatt Roper dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup; 3942943682e3SMatt Roper else if (HAS_PCH_MCC(dev_priv)) 39438ef7e340SMatt Roper dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup; 39448ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 3945121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 3946b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 3947e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 3948c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 39496dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 39506dbf30ceSVille Syrjälä else 39513a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 3952f71d4af4SJesse Barnes } 3953f71d4af4SJesse Barnes } 395420afbda2SDaniel Vetter 3955fca52a55SDaniel Vetter /** 3956cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 3957cefcff8fSJoonas Lahtinen * @i915: i915 device instance 3958cefcff8fSJoonas Lahtinen * 3959cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 3960cefcff8fSJoonas Lahtinen */ 3961cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 3962cefcff8fSJoonas Lahtinen { 3963cefcff8fSJoonas Lahtinen int i; 3964cefcff8fSJoonas Lahtinen 3965cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 3966cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 3967cefcff8fSJoonas Lahtinen } 3968cefcff8fSJoonas Lahtinen 3969b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 3970b318b824SVille Syrjälä { 3971b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3972b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3973b318b824SVille Syrjälä return cherryview_irq_handler; 3974b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3975b318b824SVille Syrjälä return valleyview_irq_handler; 3976b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 3977b318b824SVille Syrjälä return i965_irq_handler; 3978b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 3979b318b824SVille Syrjälä return i915_irq_handler; 3980b318b824SVille Syrjälä else 3981b318b824SVille Syrjälä return i8xx_irq_handler; 3982b318b824SVille Syrjälä } else { 3983b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 3984b318b824SVille Syrjälä return gen11_irq_handler; 3985b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 3986b318b824SVille Syrjälä return gen8_irq_handler; 3987b318b824SVille Syrjälä else 39889eae5e27SLucas De Marchi return ilk_irq_handler; 3989b318b824SVille Syrjälä } 3990b318b824SVille Syrjälä } 3991b318b824SVille Syrjälä 3992b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 3993b318b824SVille Syrjälä { 3994b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 3995b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3996b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 3997b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 3998b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 3999b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4000b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4001b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4002b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4003b318b824SVille Syrjälä else 4004b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4005b318b824SVille Syrjälä } else { 4006b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4007b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4008b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4009b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4010b318b824SVille Syrjälä else 40119eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4012b318b824SVille Syrjälä } 4013b318b824SVille Syrjälä } 4014b318b824SVille Syrjälä 4015b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4016b318b824SVille Syrjälä { 4017b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4018b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4019b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4020b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4021b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4022b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4023b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4024b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4025b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4026b318b824SVille Syrjälä else 4027b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4028b318b824SVille Syrjälä } else { 4029b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4030b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4031b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4032b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4033b318b824SVille Syrjälä else 40349eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4035b318b824SVille Syrjälä } 4036b318b824SVille Syrjälä } 4037b318b824SVille Syrjälä 4038cefcff8fSJoonas Lahtinen /** 4039fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4040fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4041fca52a55SDaniel Vetter * 4042fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4043fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4044fca52a55SDaniel Vetter * 4045fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4046fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4047fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4048fca52a55SDaniel Vetter */ 40492aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 40502aeb7d3aSDaniel Vetter { 4051b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4052b318b824SVille Syrjälä int ret; 4053b318b824SVille Syrjälä 40542aeb7d3aSDaniel Vetter /* 40552aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 40562aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 40572aeb7d3aSDaniel Vetter * special cases in our ordering checks. 40582aeb7d3aSDaniel Vetter */ 4059ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 40602aeb7d3aSDaniel Vetter 4061b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4062b318b824SVille Syrjälä 4063b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4064b318b824SVille Syrjälä 4065b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4066b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4067b318b824SVille Syrjälä if (ret < 0) { 4068b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4069b318b824SVille Syrjälä return ret; 4070b318b824SVille Syrjälä } 4071b318b824SVille Syrjälä 4072b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4073b318b824SVille Syrjälä 4074b318b824SVille Syrjälä return ret; 40752aeb7d3aSDaniel Vetter } 40762aeb7d3aSDaniel Vetter 4077fca52a55SDaniel Vetter /** 4078fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4079fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4080fca52a55SDaniel Vetter * 4081fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4082fca52a55SDaniel Vetter * resources acquired in the init functions. 4083fca52a55SDaniel Vetter */ 40842aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 40852aeb7d3aSDaniel Vetter { 4086b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4087b318b824SVille Syrjälä 4088b318b824SVille Syrjälä /* 4089789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4090789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4091789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4092789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4093b318b824SVille Syrjälä */ 4094b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4095b318b824SVille Syrjälä return; 4096b318b824SVille Syrjälä 4097b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4098b318b824SVille Syrjälä 4099b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4100b318b824SVille Syrjälä 4101b318b824SVille Syrjälä free_irq(irq, dev_priv); 4102b318b824SVille Syrjälä 41032aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4104ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 41052aeb7d3aSDaniel Vetter } 41062aeb7d3aSDaniel Vetter 4107fca52a55SDaniel Vetter /** 4108fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4109fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4110fca52a55SDaniel Vetter * 4111fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4112fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4113fca52a55SDaniel Vetter */ 4114b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4115c67a470bSPaulo Zanoni { 4116b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4117ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4118315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4119c67a470bSPaulo Zanoni } 4120c67a470bSPaulo Zanoni 4121fca52a55SDaniel Vetter /** 4122fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4123fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4124fca52a55SDaniel Vetter * 4125fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4126fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4127fca52a55SDaniel Vetter */ 4128b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4129c67a470bSPaulo Zanoni { 4130ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4131b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4132b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4133c67a470bSPaulo Zanoni } 4134d64575eeSJani Nikula 4135d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4136d64575eeSJani Nikula { 4137d64575eeSJani Nikula /* 4138d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4139d64575eeSJani Nikula * this is the only thing we need to check. 4140d64575eeSJani Nikula */ 4141d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4142d64575eeSJani Nikula } 4143d64575eeSJani Nikula 4144d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4145d64575eeSJani Nikula { 4146d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4147d64575eeSJani Nikula } 4148