1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 67036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 68995b6762SChris Wilson static void 69f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 70036a4a7dSZhenyu Wang { 711ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 721ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 731ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 743143a2bfSChris Wilson POSTING_READ(DEIMR); 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang } 77036a4a7dSZhenyu Wang 78036a4a7dSZhenyu Wang static inline void 79f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 80036a4a7dSZhenyu Wang { 811ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 821ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 831ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 843143a2bfSChris Wilson POSTING_READ(DEIMR); 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang } 87036a4a7dSZhenyu Wang 887c463586SKeith Packard static inline u32 897c463586SKeith Packard i915_pipestat(int pipe) 907c463586SKeith Packard { 917c463586SKeith Packard if (pipe == 0) 927c463586SKeith Packard return PIPEASTAT; 937c463586SKeith Packard if (pipe == 1) 947c463586SKeith Packard return PIPEBSTAT; 959c84ba4eSAndrew Morton BUG(); 967c463586SKeith Packard } 977c463586SKeith Packard 987c463586SKeith Packard void 997c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1007c463586SKeith Packard { 1017c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1027c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1037c463586SKeith Packard 1047c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1057c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1067c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1073143a2bfSChris Wilson POSTING_READ(reg); 1087c463586SKeith Packard } 1097c463586SKeith Packard } 1107c463586SKeith Packard 1117c463586SKeith Packard void 1127c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1137c463586SKeith Packard { 1147c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1157c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1167c463586SKeith Packard 1177c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1187c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1193143a2bfSChris Wilson POSTING_READ(reg); 1207c463586SKeith Packard } 1217c463586SKeith Packard } 1227c463586SKeith Packard 123c0e09200SDave Airlie /** 12401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 12501c66889SZhao Yakui */ 12601c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 12701c66889SZhao Yakui { 1281ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1291ec14ad3SChris Wilson unsigned long irqflags; 1301ec14ad3SChris Wilson 1311ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 13201c66889SZhao Yakui 133c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 134f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 135edcb49caSZhao Yakui else { 13601c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 137d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 138a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 139edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 140d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 141edcb49caSZhao Yakui } 1421ec14ad3SChris Wilson 1431ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 14401c66889SZhao Yakui } 14501c66889SZhao Yakui 14601c66889SZhao Yakui /** 1470a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1480a3e67a4SJesse Barnes * @dev: DRM device 1490a3e67a4SJesse Barnes * @pipe: pipe to check 1500a3e67a4SJesse Barnes * 1510a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1520a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1530a3e67a4SJesse Barnes * before reading such registers if unsure. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes static int 1560a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1570a3e67a4SJesse Barnes { 1580a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1595eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1600a3e67a4SJesse Barnes } 1610a3e67a4SJesse Barnes 16242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 16342f52ef8SKeith Packard * we use as a pipe index 16442f52ef8SKeith Packard */ 16542f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1660a3e67a4SJesse Barnes { 1670a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1680a3e67a4SJesse Barnes unsigned long high_frame; 1690a3e67a4SJesse Barnes unsigned long low_frame; 1705eddb70bSChris Wilson u32 high1, high2, low; 1710a3e67a4SJesse Barnes 1720a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 17444d98a61SZhao Yakui "pipe %d\n", pipe); 1750a3e67a4SJesse Barnes return 0; 1760a3e67a4SJesse Barnes } 1770a3e67a4SJesse Barnes 1785eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 1795eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 1805eddb70bSChris Wilson 1810a3e67a4SJesse Barnes /* 1820a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1830a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1840a3e67a4SJesse Barnes * register. 1850a3e67a4SJesse Barnes */ 1860a3e67a4SJesse Barnes do { 1875eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1885eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1895eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1900a3e67a4SJesse Barnes } while (high1 != high2); 1910a3e67a4SJesse Barnes 1925eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1935eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1945eddb70bSChris Wilson return (high1 << 8) | low; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 1979880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1989880b7a5SJesse Barnes { 1999880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2009880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2019880b7a5SJesse Barnes 2029880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20444d98a61SZhao Yakui "pipe %d\n", pipe); 2059880b7a5SJesse Barnes return 0; 2069880b7a5SJesse Barnes } 2079880b7a5SJesse Barnes 2089880b7a5SJesse Barnes return I915_READ(reg); 2099880b7a5SJesse Barnes } 2109880b7a5SJesse Barnes 2110af7e4dfSMario Kleiner int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 2120af7e4dfSMario Kleiner int *vpos, int *hpos) 2130af7e4dfSMario Kleiner { 2140af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2150af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 2160af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 2170af7e4dfSMario Kleiner bool in_vbl = true; 2180af7e4dfSMario Kleiner int ret = 0; 2190af7e4dfSMario Kleiner 2200af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 2210af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 2220af7e4dfSMario Kleiner "pipe %d\n", pipe); 2230af7e4dfSMario Kleiner return 0; 2240af7e4dfSMario Kleiner } 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Get vtotal. */ 2270af7e4dfSMario Kleiner vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff); 2280af7e4dfSMario Kleiner 2290af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2300af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2310af7e4dfSMario Kleiner * scanout position from Display scan line register. 2320af7e4dfSMario Kleiner */ 2330af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2340af7e4dfSMario Kleiner 2350af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2360af7e4dfSMario Kleiner * horizontal scanout position. 2370af7e4dfSMario Kleiner */ 2380af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2390af7e4dfSMario Kleiner *hpos = 0; 2400af7e4dfSMario Kleiner } else { 2410af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2420af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2430af7e4dfSMario Kleiner * scanout position. 2440af7e4dfSMario Kleiner */ 2450af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2460af7e4dfSMario Kleiner 2470af7e4dfSMario Kleiner htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff); 2480af7e4dfSMario Kleiner *vpos = position / htotal; 2490af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2500af7e4dfSMario Kleiner } 2510af7e4dfSMario Kleiner 2520af7e4dfSMario Kleiner /* Query vblank area. */ 2530af7e4dfSMario Kleiner vbl = I915_READ(VBLANK(pipe)); 2540af7e4dfSMario Kleiner 2550af7e4dfSMario Kleiner /* Test position against vblank region. */ 2560af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2570af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2580af7e4dfSMario Kleiner 2590af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2600af7e4dfSMario Kleiner in_vbl = false; 2610af7e4dfSMario Kleiner 2620af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2630af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2640af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2650af7e4dfSMario Kleiner 2660af7e4dfSMario Kleiner /* Readouts valid? */ 2670af7e4dfSMario Kleiner if (vbl > 0) 2680af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2690af7e4dfSMario Kleiner 2700af7e4dfSMario Kleiner /* In vblank? */ 2710af7e4dfSMario Kleiner if (in_vbl) 2720af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2730af7e4dfSMario Kleiner 2740af7e4dfSMario Kleiner return ret; 2750af7e4dfSMario Kleiner } 2760af7e4dfSMario Kleiner 2770af7e4dfSMario Kleiner int i915_get_vblank_timestamp(struct drm_device *dev, int crtc, 2780af7e4dfSMario Kleiner int *max_error, 2790af7e4dfSMario Kleiner struct timeval *vblank_time, 2800af7e4dfSMario Kleiner unsigned flags) 2810af7e4dfSMario Kleiner { 2820af7e4dfSMario Kleiner struct drm_crtc *drmcrtc; 2830af7e4dfSMario Kleiner 2840af7e4dfSMario Kleiner if (crtc < 0 || crtc >= dev->num_crtcs) { 2850af7e4dfSMario Kleiner DRM_ERROR("Invalid crtc %d\n", crtc); 2860af7e4dfSMario Kleiner return -EINVAL; 2870af7e4dfSMario Kleiner } 2880af7e4dfSMario Kleiner 2890af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2900af7e4dfSMario Kleiner drmcrtc = intel_get_crtc_for_pipe(dev, crtc); 2910af7e4dfSMario Kleiner 2920af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2930af7e4dfSMario Kleiner return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error, 2940af7e4dfSMario Kleiner vblank_time, flags, drmcrtc); 2950af7e4dfSMario Kleiner } 2960af7e4dfSMario Kleiner 2975ca58282SJesse Barnes /* 2985ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2995ca58282SJesse Barnes */ 3005ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 3015ca58282SJesse Barnes { 3025ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3035ca58282SJesse Barnes hotplug_work); 3045ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 305c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 3064ef69c7aSChris Wilson struct intel_encoder *encoder; 3075ca58282SJesse Barnes 3084ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 3094ef69c7aSChris Wilson if (encoder->hot_plug) 3104ef69c7aSChris Wilson encoder->hot_plug(encoder); 311c31c4ba3SKeith Packard 3125ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 313eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3145ca58282SJesse Barnes } 3155ca58282SJesse Barnes 316f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 317f97108d1SJesse Barnes { 318f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 319b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 320f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 321f97108d1SJesse Barnes 3227648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 323b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 324b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 325f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 326f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 327f97108d1SJesse Barnes 328f97108d1SJesse Barnes /* Handle RCS change request from hw */ 329b5b72e89SMatthew Garrett if (busy_up > max_avg) { 330f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 331f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 332f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 333f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 334b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 335f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 336f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 337f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 338f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 339f97108d1SJesse Barnes } 340f97108d1SJesse Barnes 3417648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 342f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 343f97108d1SJesse Barnes 344f97108d1SJesse Barnes return; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 347549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 348549f7365SChris Wilson struct intel_ring_buffer *ring) 349549f7365SChris Wilson { 350549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 351*475553deSChris Wilson u32 seqno; 3529862e600SChris Wilson 353*475553deSChris Wilson if (ring->obj == NULL) 354*475553deSChris Wilson return; 355*475553deSChris Wilson 356*475553deSChris Wilson seqno = ring->get_seqno(ring); 357549f7365SChris Wilson trace_i915_gem_request_complete(dev, seqno); 3589862e600SChris Wilson 3599862e600SChris Wilson ring->irq_seqno = seqno; 360549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3619862e600SChris Wilson 362549f7365SChris Wilson dev_priv->hangcheck_count = 0; 363549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 364549f7365SChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 365549f7365SChris Wilson } 366549f7365SChris Wilson 3673b8d8d91SJesse Barnes static void gen6_pm_irq_handler(struct drm_device *dev) 3683b8d8d91SJesse Barnes { 3693b8d8d91SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 3703b8d8d91SJesse Barnes u8 new_delay = dev_priv->cur_delay; 3713b8d8d91SJesse Barnes u32 pm_iir; 3723b8d8d91SJesse Barnes 3733b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 3743b8d8d91SJesse Barnes if (!pm_iir) 3753b8d8d91SJesse Barnes return; 3763b8d8d91SJesse Barnes 3773b8d8d91SJesse Barnes if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 3783b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 3793b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay + 1; 3803b8d8d91SJesse Barnes if (new_delay > dev_priv->max_delay) 3813b8d8d91SJesse Barnes new_delay = dev_priv->max_delay; 3823b8d8d91SJesse Barnes } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) { 3833b8d8d91SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 3843b8d8d91SJesse Barnes new_delay = dev_priv->cur_delay - 1; 3853b8d8d91SJesse Barnes if (new_delay < dev_priv->min_delay) { 3863b8d8d91SJesse Barnes new_delay = dev_priv->min_delay; 3873b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3883b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) | 3893b8d8d91SJesse Barnes ((new_delay << 16) & 0x3f0000)); 3903b8d8d91SJesse Barnes } else { 3913b8d8d91SJesse Barnes /* Make sure we continue to get down interrupts 3923b8d8d91SJesse Barnes * until we hit the minimum frequency */ 3933b8d8d91SJesse Barnes I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, 3943b8d8d91SJesse Barnes I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000); 3953b8d8d91SJesse Barnes } 3963b8d8d91SJesse Barnes 3973b8d8d91SJesse Barnes } 3983b8d8d91SJesse Barnes 3993b8d8d91SJesse Barnes gen6_set_rps(dev, new_delay); 4003b8d8d91SJesse Barnes dev_priv->cur_delay = new_delay; 4013b8d8d91SJesse Barnes 4023b8d8d91SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 4033b8d8d91SJesse Barnes } 4043b8d8d91SJesse Barnes 405776ad806SJesse Barnes static void pch_irq_handler(struct drm_device *dev) 406776ad806SJesse Barnes { 407776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 408776ad806SJesse Barnes u32 pch_iir; 409776ad806SJesse Barnes 410776ad806SJesse Barnes pch_iir = I915_READ(SDEIIR); 411776ad806SJesse Barnes 412776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 413776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 414776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 415776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 416776ad806SJesse Barnes 417776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 418776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); 419776ad806SJesse Barnes 420776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 421776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 422776ad806SJesse Barnes 423776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 424776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 425776ad806SJesse Barnes 426776ad806SJesse Barnes if (pch_iir & SDE_POISON) 427776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 428776ad806SJesse Barnes 429776ad806SJesse Barnes if (pch_iir & SDE_FDI_MASK) { 430776ad806SJesse Barnes u32 fdia, fdib; 431776ad806SJesse Barnes 432776ad806SJesse Barnes fdia = I915_READ(FDI_RXA_IIR); 433776ad806SJesse Barnes fdib = I915_READ(FDI_RXB_IIR); 434776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH FDI RX interrupt; FDI RXA IIR: 0x%08x, FDI RXB IIR: 0x%08x\n", fdia, fdib); 435776ad806SJesse Barnes } 436776ad806SJesse Barnes 437776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 438776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 439776ad806SJesse Barnes 440776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 441776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 442776ad806SJesse Barnes 443776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 444776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 445776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 446776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 447776ad806SJesse Barnes } 448776ad806SJesse Barnes 449995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 450036a4a7dSZhenyu Wang { 451036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 452036a4a7dSZhenyu Wang int ret = IRQ_NONE; 4533b8d8d91SJesse Barnes u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir; 4542d7b8366SYuanhan Liu u32 hotplug_mask; 455036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 456881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 457881f47b6SXiang, Haihao 458881f47b6SXiang, Haihao if (IS_GEN6(dev)) 459881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 460036a4a7dSZhenyu Wang 4612d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 4622d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 4632d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 4643143a2bfSChris Wilson POSTING_READ(DEIER); 4652d109a84SZou, Nanhai 466036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 467036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 468c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 4693b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 470036a4a7dSZhenyu Wang 4713b8d8d91SJesse Barnes if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && 4723b8d8d91SJesse Barnes (!IS_GEN6(dev) || pm_iir == 0)) 473c7c85101SZou Nan hai goto done; 474036a4a7dSZhenyu Wang 4752d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 4762d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 4772d7b8366SYuanhan Liu else 4782d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 4792d7b8366SYuanhan Liu 480036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 481036a4a7dSZhenyu Wang 482036a4a7dSZhenyu Wang if (dev->primary->master) { 483036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 484036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 485036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 486036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 487036a4a7dSZhenyu Wang } 488036a4a7dSZhenyu Wang 489c6df541cSChris Wilson if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 4901ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 491881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 4921ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4931ec14ad3SChris Wilson if (gt_iir & GT_BLT_USER_INTERRUPT) 4941ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[BCS]); 495036a4a7dSZhenyu Wang 49601c66889SZhao Yakui if (de_iir & DE_GSE) 4973b617967SChris Wilson intel_opregion_gse_intr(dev); 49801c66889SZhao Yakui 499f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 500013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 5012bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 502013d5aa2SJesse Barnes } 503013d5aa2SJesse Barnes 504f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 505f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 5062bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 507013d5aa2SJesse Barnes } 508c062df61SLi Peng 509f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 510f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 511f072d2e7SZhenyu Wang 512f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 513f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 514f072d2e7SZhenyu Wang 515c650156aSZhenyu Wang /* check event from PCH */ 516776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 517776ad806SJesse Barnes if (pch_iir & hotplug_mask) 518c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 519776ad806SJesse Barnes pch_irq_handler(dev); 520776ad806SJesse Barnes } 521c650156aSZhenyu Wang 522f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 5237648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 524f97108d1SJesse Barnes i915_handle_rps_change(dev); 525f97108d1SJesse Barnes } 526f97108d1SJesse Barnes 5273b8d8d91SJesse Barnes if (IS_GEN6(dev)) 5283b8d8d91SJesse Barnes gen6_pm_irq_handler(dev); 5293b8d8d91SJesse Barnes 530c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 531c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 532c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 533c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 534036a4a7dSZhenyu Wang 535c7c85101SZou Nan hai done: 5362d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 5373143a2bfSChris Wilson POSTING_READ(DEIER); 5382d109a84SZou, Nanhai 539036a4a7dSZhenyu Wang return ret; 540036a4a7dSZhenyu Wang } 541036a4a7dSZhenyu Wang 5428a905236SJesse Barnes /** 5438a905236SJesse Barnes * i915_error_work_func - do process context error handling work 5448a905236SJesse Barnes * @work: work struct 5458a905236SJesse Barnes * 5468a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 5478a905236SJesse Barnes * was detected. 5488a905236SJesse Barnes */ 5498a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 5508a905236SJesse Barnes { 5518a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 5528a905236SJesse Barnes error_work); 5538a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 554f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 555f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 556f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 5578a905236SJesse Barnes 558f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 5598a905236SJesse Barnes 560ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 56144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 562f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 563f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 564ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 565f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 566f316a42cSBen Gamari } 56730dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 568f316a42cSBen Gamari } 5698a905236SJesse Barnes } 5708a905236SJesse Barnes 5713bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 5729df30794SChris Wilson static struct drm_i915_error_object * 573bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 57405394f39SChris Wilson struct drm_i915_gem_object *src) 5759df30794SChris Wilson { 5769df30794SChris Wilson struct drm_i915_error_object *dst; 5779df30794SChris Wilson int page, page_count; 578e56660ddSChris Wilson u32 reloc_offset; 5799df30794SChris Wilson 58005394f39SChris Wilson if (src == NULL || src->pages == NULL) 5819df30794SChris Wilson return NULL; 5829df30794SChris Wilson 58305394f39SChris Wilson page_count = src->base.size / PAGE_SIZE; 5849df30794SChris Wilson 5859df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 5869df30794SChris Wilson if (dst == NULL) 5879df30794SChris Wilson return NULL; 5889df30794SChris Wilson 58905394f39SChris Wilson reloc_offset = src->gtt_offset; 5909df30794SChris Wilson for (page = 0; page < page_count; page++) { 591788885aeSAndrew Morton unsigned long flags; 592e56660ddSChris Wilson void __iomem *s; 593e56660ddSChris Wilson void *d; 594788885aeSAndrew Morton 595e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 5969df30794SChris Wilson if (d == NULL) 5979df30794SChris Wilson goto unwind; 598e56660ddSChris Wilson 599788885aeSAndrew Morton local_irq_save(flags); 600e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 6013e4d3af5SPeter Zijlstra reloc_offset); 602e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 6033e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 604788885aeSAndrew Morton local_irq_restore(flags); 605e56660ddSChris Wilson 6069df30794SChris Wilson dst->pages[page] = d; 607e56660ddSChris Wilson 608e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 6099df30794SChris Wilson } 6109df30794SChris Wilson dst->page_count = page_count; 61105394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 6129df30794SChris Wilson 6139df30794SChris Wilson return dst; 6149df30794SChris Wilson 6159df30794SChris Wilson unwind: 6169df30794SChris Wilson while (page--) 6179df30794SChris Wilson kfree(dst->pages[page]); 6189df30794SChris Wilson kfree(dst); 6199df30794SChris Wilson return NULL; 6209df30794SChris Wilson } 6219df30794SChris Wilson 6229df30794SChris Wilson static void 6239df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 6249df30794SChris Wilson { 6259df30794SChris Wilson int page; 6269df30794SChris Wilson 6279df30794SChris Wilson if (obj == NULL) 6289df30794SChris Wilson return; 6299df30794SChris Wilson 6309df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 6319df30794SChris Wilson kfree(obj->pages[page]); 6329df30794SChris Wilson 6339df30794SChris Wilson kfree(obj); 6349df30794SChris Wilson } 6359df30794SChris Wilson 6369df30794SChris Wilson static void 6379df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 6389df30794SChris Wilson struct drm_i915_error_state *error) 6399df30794SChris Wilson { 6409df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 6419df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 6429df30794SChris Wilson i915_error_object_free(error->ringbuffer); 6439df30794SChris Wilson kfree(error->active_bo); 6446ef3d427SChris Wilson kfree(error->overlay); 6459df30794SChris Wilson kfree(error); 6469df30794SChris Wilson } 6479df30794SChris Wilson 648c724e8a9SChris Wilson static u32 capture_bo_list(struct drm_i915_error_buffer *err, 649c724e8a9SChris Wilson int count, 650c724e8a9SChris Wilson struct list_head *head) 651c724e8a9SChris Wilson { 652c724e8a9SChris Wilson struct drm_i915_gem_object *obj; 653c724e8a9SChris Wilson int i = 0; 654c724e8a9SChris Wilson 655c724e8a9SChris Wilson list_for_each_entry(obj, head, mm_list) { 656c724e8a9SChris Wilson err->size = obj->base.size; 657c724e8a9SChris Wilson err->name = obj->base.name; 658c724e8a9SChris Wilson err->seqno = obj->last_rendering_seqno; 659c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 660c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 661c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 662c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 663c724e8a9SChris Wilson err->pinned = 0; 664c724e8a9SChris Wilson if (obj->pin_count > 0) 665c724e8a9SChris Wilson err->pinned = 1; 666c724e8a9SChris Wilson if (obj->user_pin_count > 0) 667c724e8a9SChris Wilson err->pinned = -1; 668c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 669c724e8a9SChris Wilson err->dirty = obj->dirty; 670c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 6713685092bSChris Wilson err->ring = obj->ring ? obj->ring->id : 0; 672a779e5abSChris Wilson err->agp_type = obj->agp_type == AGP_USER_CACHED_MEMORY; 673c724e8a9SChris Wilson 674c724e8a9SChris Wilson if (++i == count) 675c724e8a9SChris Wilson break; 676c724e8a9SChris Wilson 677c724e8a9SChris Wilson err++; 678c724e8a9SChris Wilson } 679c724e8a9SChris Wilson 680c724e8a9SChris Wilson return i; 681c724e8a9SChris Wilson } 682c724e8a9SChris Wilson 683748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 684748ebc60SChris Wilson struct drm_i915_error_state *error) 685748ebc60SChris Wilson { 686748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 687748ebc60SChris Wilson int i; 688748ebc60SChris Wilson 689748ebc60SChris Wilson /* Fences */ 690748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 691748ebc60SChris Wilson case 6: 692748ebc60SChris Wilson for (i = 0; i < 16; i++) 693748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 694748ebc60SChris Wilson break; 695748ebc60SChris Wilson case 5: 696748ebc60SChris Wilson case 4: 697748ebc60SChris Wilson for (i = 0; i < 16; i++) 698748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 699748ebc60SChris Wilson break; 700748ebc60SChris Wilson case 3: 701748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 702748ebc60SChris Wilson for (i = 0; i < 8; i++) 703748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 704748ebc60SChris Wilson case 2: 705748ebc60SChris Wilson for (i = 0; i < 8; i++) 706748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 707748ebc60SChris Wilson break; 708748ebc60SChris Wilson 709748ebc60SChris Wilson } 710748ebc60SChris Wilson } 711748ebc60SChris Wilson 712bcfb2e28SChris Wilson static struct drm_i915_error_object * 713bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 714bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 715bcfb2e28SChris Wilson { 716bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 717bcfb2e28SChris Wilson u32 seqno; 718bcfb2e28SChris Wilson 719bcfb2e28SChris Wilson if (!ring->get_seqno) 720bcfb2e28SChris Wilson return NULL; 721bcfb2e28SChris Wilson 722bcfb2e28SChris Wilson seqno = ring->get_seqno(ring); 723bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 724bcfb2e28SChris Wilson if (obj->ring != ring) 725bcfb2e28SChris Wilson continue; 726bcfb2e28SChris Wilson 727c37d9a5dSChris Wilson if (i915_seqno_passed(seqno, obj->last_rendering_seqno)) 728bcfb2e28SChris Wilson continue; 729bcfb2e28SChris Wilson 730bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 731bcfb2e28SChris Wilson continue; 732bcfb2e28SChris Wilson 733bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 734bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 735bcfb2e28SChris Wilson */ 736bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 737bcfb2e28SChris Wilson } 738bcfb2e28SChris Wilson 739bcfb2e28SChris Wilson return NULL; 740bcfb2e28SChris Wilson } 741bcfb2e28SChris Wilson 7428a905236SJesse Barnes /** 7438a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 7448a905236SJesse Barnes * @dev: drm device 7458a905236SJesse Barnes * 7468a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 7478a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 7488a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 7498a905236SJesse Barnes * to pick up. 7508a905236SJesse Barnes */ 75163eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 75263eeaf38SJesse Barnes { 75363eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 75405394f39SChris Wilson struct drm_i915_gem_object *obj; 75563eeaf38SJesse Barnes struct drm_i915_error_state *error; 75663eeaf38SJesse Barnes unsigned long flags; 757bcfb2e28SChris Wilson int i; 75863eeaf38SJesse Barnes 75963eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 7609df30794SChris Wilson error = dev_priv->first_error; 7619df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7629df30794SChris Wilson if (error) 7639df30794SChris Wilson return; 76463eeaf38SJesse Barnes 76563eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 76663eeaf38SJesse Barnes if (!error) { 7679df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 7689df30794SChris Wilson return; 76963eeaf38SJesse Barnes } 77063eeaf38SJesse Barnes 7712fa772f3SChris Wilson DRM_DEBUG_DRIVER("generating error event\n"); 7722fa772f3SChris Wilson 7731ec14ad3SChris Wilson error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]); 77463eeaf38SJesse Barnes error->eir = I915_READ(EIR); 77563eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 77663eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 77763eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 77863eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 779f406839fSChris Wilson error->error = 0; 780f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 6) { 781f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 782add354ddSChris Wilson 7831d8f38f4SChris Wilson error->bcs_acthd = I915_READ(BCS_ACTHD); 7841d8f38f4SChris Wilson error->bcs_ipehr = I915_READ(BCS_IPEHR); 7851d8f38f4SChris Wilson error->bcs_ipeir = I915_READ(BCS_IPEIR); 7861d8f38f4SChris Wilson error->bcs_instdone = I915_READ(BCS_INSTDONE); 7871d8f38f4SChris Wilson error->bcs_seqno = 0; 7881ec14ad3SChris Wilson if (dev_priv->ring[BCS].get_seqno) 7891ec14ad3SChris Wilson error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]); 790add354ddSChris Wilson 791add354ddSChris Wilson error->vcs_acthd = I915_READ(VCS_ACTHD); 792add354ddSChris Wilson error->vcs_ipehr = I915_READ(VCS_IPEHR); 793add354ddSChris Wilson error->vcs_ipeir = I915_READ(VCS_IPEIR); 794add354ddSChris Wilson error->vcs_instdone = I915_READ(VCS_INSTDONE); 795add354ddSChris Wilson error->vcs_seqno = 0; 7961ec14ad3SChris Wilson if (dev_priv->ring[VCS].get_seqno) 7971ec14ad3SChris Wilson error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]); 798f406839fSChris Wilson } 799f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 80063eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 80163eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 80263eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 80363eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 80463eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 80563eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 8069df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 807f406839fSChris Wilson } else { 808f406839fSChris Wilson error->ipeir = I915_READ(IPEIR); 809f406839fSChris Wilson error->ipehr = I915_READ(IPEHR); 810f406839fSChris Wilson error->instdone = I915_READ(INSTDONE); 811f406839fSChris Wilson error->acthd = I915_READ(ACTHD); 812f406839fSChris Wilson error->bbaddr = 0; 8139df30794SChris Wilson } 814748ebc60SChris Wilson i915_gem_record_fences(dev, error); 8159df30794SChris Wilson 816bcfb2e28SChris Wilson /* Record the active batchbuffers */ 817bcfb2e28SChris Wilson for (i = 0; i < I915_NUM_RINGS; i++) 818bcfb2e28SChris Wilson error->batchbuffer[i] = 819bcfb2e28SChris Wilson i915_error_first_batchbuffer(dev_priv, 820bcfb2e28SChris Wilson &dev_priv->ring[i]); 8219df30794SChris Wilson 8229df30794SChris Wilson /* Record the ringbuffer */ 823bcfb2e28SChris Wilson error->ringbuffer = i915_error_object_create(dev_priv, 8241ec14ad3SChris Wilson dev_priv->ring[RCS].obj); 8259df30794SChris Wilson 826c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 8279df30794SChris Wilson error->active_bo = NULL; 828c724e8a9SChris Wilson error->pinned_bo = NULL; 8299df30794SChris Wilson 830bcfb2e28SChris Wilson i = 0; 831bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 832bcfb2e28SChris Wilson i++; 833bcfb2e28SChris Wilson error->active_bo_count = i; 83405394f39SChris Wilson list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list) 835bcfb2e28SChris Wilson i++; 836bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 837c724e8a9SChris Wilson 838bcfb2e28SChris Wilson if (i) { 839bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 8409df30794SChris Wilson GFP_ATOMIC); 841c724e8a9SChris Wilson if (error->active_bo) 842c724e8a9SChris Wilson error->pinned_bo = 843c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 8449df30794SChris Wilson } 845c724e8a9SChris Wilson 846c724e8a9SChris Wilson if (error->active_bo) 847c724e8a9SChris Wilson error->active_bo_count = 848c724e8a9SChris Wilson capture_bo_list(error->active_bo, 849c724e8a9SChris Wilson error->active_bo_count, 850c724e8a9SChris Wilson &dev_priv->mm.active_list); 851c724e8a9SChris Wilson 852c724e8a9SChris Wilson if (error->pinned_bo) 853c724e8a9SChris Wilson error->pinned_bo_count = 854c724e8a9SChris Wilson capture_bo_list(error->pinned_bo, 855c724e8a9SChris Wilson error->pinned_bo_count, 856c724e8a9SChris Wilson &dev_priv->mm.pinned_list); 85763eeaf38SJesse Barnes 8588a905236SJesse Barnes do_gettimeofday(&error->time); 8598a905236SJesse Barnes 8606ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 861c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 8626ef3d427SChris Wilson 8639df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 8649df30794SChris Wilson if (dev_priv->first_error == NULL) { 86563eeaf38SJesse Barnes dev_priv->first_error = error; 8669df30794SChris Wilson error = NULL; 8679df30794SChris Wilson } 86863eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 8699df30794SChris Wilson 8709df30794SChris Wilson if (error) 8719df30794SChris Wilson i915_error_state_free(dev, error); 8729df30794SChris Wilson } 8739df30794SChris Wilson 8749df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 8759df30794SChris Wilson { 8769df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 8779df30794SChris Wilson struct drm_i915_error_state *error; 8789df30794SChris Wilson 8799df30794SChris Wilson spin_lock(&dev_priv->error_lock); 8809df30794SChris Wilson error = dev_priv->first_error; 8819df30794SChris Wilson dev_priv->first_error = NULL; 8829df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 8839df30794SChris Wilson 8849df30794SChris Wilson if (error) 8859df30794SChris Wilson i915_error_state_free(dev, error); 88663eeaf38SJesse Barnes } 8873bd3c932SChris Wilson #else 8883bd3c932SChris Wilson #define i915_capture_error_state(x) 8893bd3c932SChris Wilson #endif 89063eeaf38SJesse Barnes 89135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 892c0e09200SDave Airlie { 8938a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 89463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 89563eeaf38SJesse Barnes 89635aed2e6SChris Wilson if (!eir) 89735aed2e6SChris Wilson return; 89863eeaf38SJesse Barnes 89963eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 90063eeaf38SJesse Barnes eir); 9018a905236SJesse Barnes 9028a905236SJesse Barnes if (IS_G4X(dev)) { 9038a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 9048a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 9058a905236SJesse Barnes 9068a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 9078a905236SJesse Barnes I915_READ(IPEIR_I965)); 9088a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 9098a905236SJesse Barnes I915_READ(IPEHR_I965)); 9108a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 9118a905236SJesse Barnes I915_READ(INSTDONE_I965)); 9128a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 9138a905236SJesse Barnes I915_READ(INSTPS)); 9148a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 9158a905236SJesse Barnes I915_READ(INSTDONE1)); 9168a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 9178a905236SJesse Barnes I915_READ(ACTHD_I965)); 9188a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 9193143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 9208a905236SJesse Barnes } 9218a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 9228a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 9238a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 9248a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 9258a905236SJesse Barnes pgtbl_err); 9268a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 9273143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 9288a905236SJesse Barnes } 9298a905236SJesse Barnes } 9308a905236SJesse Barnes 931a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 93263eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 93363eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 93463eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 93563eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 93663eeaf38SJesse Barnes pgtbl_err); 93763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 9383143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 93963eeaf38SJesse Barnes } 9408a905236SJesse Barnes } 9418a905236SJesse Barnes 94263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 94335aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 94435aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 94535aed2e6SChris Wilson 94663eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 94763eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 94863eeaf38SJesse Barnes pipea_stats); 94963eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 95063eeaf38SJesse Barnes pipeb_stats); 95163eeaf38SJesse Barnes /* pipestat has already been acked */ 95263eeaf38SJesse Barnes } 95363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 95463eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 95563eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 95663eeaf38SJesse Barnes I915_READ(INSTPM)); 957a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 95863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 95963eeaf38SJesse Barnes 96063eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 96163eeaf38SJesse Barnes I915_READ(IPEIR)); 96263eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 96363eeaf38SJesse Barnes I915_READ(IPEHR)); 96463eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 96563eeaf38SJesse Barnes I915_READ(INSTDONE)); 96663eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 96763eeaf38SJesse Barnes I915_READ(ACTHD)); 96863eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 9693143a2bfSChris Wilson POSTING_READ(IPEIR); 97063eeaf38SJesse Barnes } else { 97163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 97263eeaf38SJesse Barnes 97363eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 97463eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 97563eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 97663eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 97763eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 97863eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 97963eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 98063eeaf38SJesse Barnes I915_READ(INSTPS)); 98163eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 98263eeaf38SJesse Barnes I915_READ(INSTDONE1)); 98363eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 98463eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 98563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 9863143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 98763eeaf38SJesse Barnes } 98863eeaf38SJesse Barnes } 98963eeaf38SJesse Barnes 99063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 9913143a2bfSChris Wilson POSTING_READ(EIR); 99263eeaf38SJesse Barnes eir = I915_READ(EIR); 99363eeaf38SJesse Barnes if (eir) { 99463eeaf38SJesse Barnes /* 99563eeaf38SJesse Barnes * some errors might have become stuck, 99663eeaf38SJesse Barnes * mask them. 99763eeaf38SJesse Barnes */ 99863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 99963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 100063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 100163eeaf38SJesse Barnes } 100235aed2e6SChris Wilson } 100335aed2e6SChris Wilson 100435aed2e6SChris Wilson /** 100535aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 100635aed2e6SChris Wilson * @dev: drm device 100735aed2e6SChris Wilson * 100835aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 100935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 101035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 101135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 101235aed2e6SChris Wilson * of a ring dump etc.). 101335aed2e6SChris Wilson */ 1014527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 101535aed2e6SChris Wilson { 101635aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 101735aed2e6SChris Wilson 101835aed2e6SChris Wilson i915_capture_error_state(dev); 101935aed2e6SChris Wilson i915_report_and_clear_eir(dev); 10208a905236SJesse Barnes 1021ba1234d1SBen Gamari if (wedged) { 102230dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 1023ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 1024ba1234d1SBen Gamari 102511ed50ecSBen Gamari /* 102611ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 102711ed50ecSBen Gamari */ 10281ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[RCS].irq_queue); 1029f787a5f5SChris Wilson if (HAS_BSD(dev)) 10301ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[VCS].irq_queue); 1031549f7365SChris Wilson if (HAS_BLT(dev)) 10321ec14ad3SChris Wilson wake_up_all(&dev_priv->ring[BCS].irq_queue); 103311ed50ecSBen Gamari } 103411ed50ecSBen Gamari 10359c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 10368a905236SJesse Barnes } 10378a905236SJesse Barnes 10384e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 10394e5359cdSSimon Farnsworth { 10404e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 10414e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 10424e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 104305394f39SChris Wilson struct drm_i915_gem_object *obj; 10444e5359cdSSimon Farnsworth struct intel_unpin_work *work; 10454e5359cdSSimon Farnsworth unsigned long flags; 10464e5359cdSSimon Farnsworth bool stall_detected; 10474e5359cdSSimon Farnsworth 10484e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 10494e5359cdSSimon Farnsworth if (intel_crtc == NULL) 10504e5359cdSSimon Farnsworth return; 10514e5359cdSSimon Farnsworth 10524e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 10534e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 10544e5359cdSSimon Farnsworth 10554e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 10564e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 10574e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 10584e5359cdSSimon Farnsworth return; 10594e5359cdSSimon Farnsworth } 10604e5359cdSSimon Farnsworth 10614e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 106205394f39SChris Wilson obj = work->pending_flip_obj; 1063a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 10644e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 106505394f39SChris Wilson stall_detected = I915_READ(dspsurf) == obj->gtt_offset; 10664e5359cdSSimon Farnsworth } else { 10674e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 106805394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 10694e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 10704e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 10714e5359cdSSimon Farnsworth } 10724e5359cdSSimon Farnsworth 10734e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 10744e5359cdSSimon Farnsworth 10754e5359cdSSimon Farnsworth if (stall_detected) { 10764e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 10774e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 10784e5359cdSSimon Farnsworth } 10794e5359cdSSimon Farnsworth } 10804e5359cdSSimon Farnsworth 10818a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 10828a905236SJesse Barnes { 10838a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 10848a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 10858a905236SJesse Barnes struct drm_i915_master_private *master_priv; 10868a905236SJesse Barnes u32 iir, new_iir; 10878a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 10888a905236SJesse Barnes u32 vblank_status; 10898a905236SJesse Barnes int vblank = 0; 10908a905236SJesse Barnes unsigned long irqflags; 10918a905236SJesse Barnes int irq_received; 10928a905236SJesse Barnes int ret = IRQ_NONE; 10938a905236SJesse Barnes 10948a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 10958a905236SJesse Barnes 1096bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1097f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 10988a905236SJesse Barnes 10998a905236SJesse Barnes iir = I915_READ(IIR); 11008a905236SJesse Barnes 1101a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 1102d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 1103e25e6601SJesse Barnes else 1104d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 11058a905236SJesse Barnes 11068a905236SJesse Barnes for (;;) { 11078a905236SJesse Barnes irq_received = iir != 0; 11088a905236SJesse Barnes 11098a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 11108a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 11118a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 11128a905236SJesse Barnes * interrupts (for non-MSI). 11138a905236SJesse Barnes */ 11141ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 11158a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 11168a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 11178a905236SJesse Barnes 11188a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 1119ba1234d1SBen Gamari i915_handle_error(dev, false); 11208a905236SJesse Barnes 11218a905236SJesse Barnes /* 11228a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 11238a905236SJesse Barnes */ 11248a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 11258a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 112644d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 11278a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 11288a905236SJesse Barnes irq_received = 1; 11298a905236SJesse Barnes } 11308a905236SJesse Barnes 11318a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 11328a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 113344d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 11348a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 11358a905236SJesse Barnes irq_received = 1; 11368a905236SJesse Barnes } 11371ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11388a905236SJesse Barnes 11398a905236SJesse Barnes if (!irq_received) 11408a905236SJesse Barnes break; 11418a905236SJesse Barnes 11428a905236SJesse Barnes ret = IRQ_HANDLED; 11438a905236SJesse Barnes 11448a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 11458a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 11468a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 11478a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 11488a905236SJesse Barnes 114944d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 11508a905236SJesse Barnes hotplug_status); 11518a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 11529c9fe1f8SEric Anholt queue_work(dev_priv->wq, 11539c9fe1f8SEric Anholt &dev_priv->hotplug_work); 11548a905236SJesse Barnes 11558a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 11568a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 115763eeaf38SJesse Barnes } 115863eeaf38SJesse Barnes 1159673a394bSEric Anholt I915_WRITE(IIR, iir); 1160cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 11617c463586SKeith Packard 11627c1c2871SDave Airlie if (dev->primary->master) { 11637c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 11647c1c2871SDave Airlie if (master_priv->sarea_priv) 11657c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1166c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 11677c1c2871SDave Airlie } 11680a3e67a4SJesse Barnes 1169549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 11701ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 11711ec14ad3SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 11721ec14ad3SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 1173d1b851fcSZou Nan hai 11741afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 11756b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 11761afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11771afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 11781afe3e9dSJesse Barnes } 11796b95a207SKristian Høgsberg 11801afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 118170565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 11821afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 11831afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 11841afe3e9dSJesse Barnes } 11856b95a207SKristian Høgsberg 118605eff845SKeith Packard if (pipea_stats & vblank_status) { 11877c463586SKeith Packard vblank++; 11887c463586SKeith Packard drm_handle_vblank(dev, 0); 11894e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11904e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 11916b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 11927c463586SKeith Packard } 11934e5359cdSSimon Farnsworth } 11947c463586SKeith Packard 119505eff845SKeith Packard if (pipeb_stats & vblank_status) { 11967c463586SKeith Packard vblank++; 11977c463586SKeith Packard drm_handle_vblank(dev, 1); 11984e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 11994e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 12006b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 12017c463586SKeith Packard } 12024e5359cdSSimon Farnsworth } 12037c463586SKeith Packard 1204d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1205d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 12067c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 12073b617967SChris Wilson intel_opregion_asle_intr(dev); 12080a3e67a4SJesse Barnes 1209cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1210cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1211cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1212cdfbc41fSEric Anholt * we would never get another interrupt. 1213cdfbc41fSEric Anholt * 1214cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1215cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1216cdfbc41fSEric Anholt * another one. 1217cdfbc41fSEric Anholt * 1218cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1219cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1220cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1221cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1222cdfbc41fSEric Anholt * stray interrupts. 1223cdfbc41fSEric Anholt */ 1224cdfbc41fSEric Anholt iir = new_iir; 122505eff845SKeith Packard } 1226cdfbc41fSEric Anholt 122705eff845SKeith Packard return ret; 1228c0e09200SDave Airlie } 1229c0e09200SDave Airlie 1230c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1231c0e09200SDave Airlie { 1232c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 12337c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1234c0e09200SDave Airlie 1235c0e09200SDave Airlie i915_kernel_lost_context(dev); 1236c0e09200SDave Airlie 123744d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1238c0e09200SDave Airlie 1239c99b058fSKristian Høgsberg dev_priv->counter++; 1240c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1241c99b058fSKristian Høgsberg dev_priv->counter = 1; 12427c1c2871SDave Airlie if (master_priv->sarea_priv) 12437c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1244c0e09200SDave Airlie 1245e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1246585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 12470baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1248c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1249585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1250c0e09200SDave Airlie ADVANCE_LP_RING(); 1251e1f99ce6SChris Wilson } 1252c0e09200SDave Airlie 1253c0e09200SDave Airlie return dev_priv->counter; 1254c0e09200SDave Airlie } 1255c0e09200SDave Airlie 12569d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 12579d34e5dbSChris Wilson { 12589d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12591ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 12609d34e5dbSChris Wilson 1261b13c2b96SChris Wilson if (dev_priv->trace_irq_seqno == 0 && 1262b13c2b96SChris Wilson ring->irq_get(ring)) 12639d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 12649d34e5dbSChris Wilson } 12659d34e5dbSChris Wilson 1266c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1267c0e09200SDave Airlie { 1268c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 12697c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1270c0e09200SDave Airlie int ret = 0; 12711ec14ad3SChris Wilson struct intel_ring_buffer *ring = LP_RING(dev_priv); 1272c0e09200SDave Airlie 127344d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1274c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1275c0e09200SDave Airlie 1276ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 12777c1c2871SDave Airlie if (master_priv->sarea_priv) 12787c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1279c0e09200SDave Airlie return 0; 1280ed4cb414SEric Anholt } 1281c0e09200SDave Airlie 12827c1c2871SDave Airlie if (master_priv->sarea_priv) 12837c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1284c0e09200SDave Airlie 1285b13c2b96SChris Wilson ret = -ENODEV; 1286b13c2b96SChris Wilson if (ring->irq_get(ring)) { 12871ec14ad3SChris Wilson DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ, 1288c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 12891ec14ad3SChris Wilson ring->irq_put(ring); 1290b13c2b96SChris Wilson } 1291c0e09200SDave Airlie 1292c0e09200SDave Airlie if (ret == -EBUSY) { 1293c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1294c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1295c0e09200SDave Airlie } 1296c0e09200SDave Airlie 1297c0e09200SDave Airlie return ret; 1298c0e09200SDave Airlie } 1299c0e09200SDave Airlie 1300c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1301c0e09200SDave Airlie */ 1302c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1303c0e09200SDave Airlie struct drm_file *file_priv) 1304c0e09200SDave Airlie { 1305c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1306c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1307c0e09200SDave Airlie int result; 1308c0e09200SDave Airlie 13091ec14ad3SChris Wilson if (!dev_priv || !LP_RING(dev_priv)->virtual_start) { 1310c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1311c0e09200SDave Airlie return -EINVAL; 1312c0e09200SDave Airlie } 1313299eb93cSEric Anholt 1314299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1315299eb93cSEric Anholt 1316546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1317c0e09200SDave Airlie result = i915_emit_irq(dev); 1318546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1319c0e09200SDave Airlie 1320c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1321c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1322c0e09200SDave Airlie return -EFAULT; 1323c0e09200SDave Airlie } 1324c0e09200SDave Airlie 1325c0e09200SDave Airlie return 0; 1326c0e09200SDave Airlie } 1327c0e09200SDave Airlie 1328c0e09200SDave Airlie /* Doesn't need the hardware lock. 1329c0e09200SDave Airlie */ 1330c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1331c0e09200SDave Airlie struct drm_file *file_priv) 1332c0e09200SDave Airlie { 1333c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1334c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1335c0e09200SDave Airlie 1336c0e09200SDave Airlie if (!dev_priv) { 1337c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1338c0e09200SDave Airlie return -EINVAL; 1339c0e09200SDave Airlie } 1340c0e09200SDave Airlie 1341c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1342c0e09200SDave Airlie } 1343c0e09200SDave Airlie 134442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 134542f52ef8SKeith Packard * we use as a pipe index 134642f52ef8SKeith Packard */ 134742f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 13480a3e67a4SJesse Barnes { 13490a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1350e9d21d7fSKeith Packard unsigned long irqflags; 135171e0ffa5SJesse Barnes 13525eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 135371e0ffa5SJesse Barnes return -EINVAL; 13540a3e67a4SJesse Barnes 13551ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1356bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1357c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1358c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1359a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 13607c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13617c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13620a3e67a4SJesse Barnes else 13637c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 13647c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 13651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13660a3e67a4SJesse Barnes return 0; 13670a3e67a4SJesse Barnes } 13680a3e67a4SJesse Barnes 136942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 137042f52ef8SKeith Packard * we use as a pipe index 137142f52ef8SKeith Packard */ 137242f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 13730a3e67a4SJesse Barnes { 13740a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1375e9d21d7fSKeith Packard unsigned long irqflags; 13760a3e67a4SJesse Barnes 13771ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1378bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1379c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1380c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1381c062df61SLi Peng else 13827c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 13837c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 13847c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 13851ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 13860a3e67a4SJesse Barnes } 13870a3e67a4SJesse Barnes 138879e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 138979e53945SJesse Barnes { 139079e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1391e170b030SZhenyu Wang 1392bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 13933b617967SChris Wilson intel_opregion_enable_asle(dev); 139479e53945SJesse Barnes dev_priv->irq_enabled = 1; 139579e53945SJesse Barnes } 139679e53945SJesse Barnes 139779e53945SJesse Barnes 1398c0e09200SDave Airlie /* Set the vblank monitor pipe 1399c0e09200SDave Airlie */ 1400c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1401c0e09200SDave Airlie struct drm_file *file_priv) 1402c0e09200SDave Airlie { 1403c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1404c0e09200SDave Airlie 1405c0e09200SDave Airlie if (!dev_priv) { 1406c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1407c0e09200SDave Airlie return -EINVAL; 1408c0e09200SDave Airlie } 1409c0e09200SDave Airlie 1410c0e09200SDave Airlie return 0; 1411c0e09200SDave Airlie } 1412c0e09200SDave Airlie 1413c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1414c0e09200SDave Airlie struct drm_file *file_priv) 1415c0e09200SDave Airlie { 1416c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1417c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1418c0e09200SDave Airlie 1419c0e09200SDave Airlie if (!dev_priv) { 1420c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1421c0e09200SDave Airlie return -EINVAL; 1422c0e09200SDave Airlie } 1423c0e09200SDave Airlie 14240a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1425c0e09200SDave Airlie 1426c0e09200SDave Airlie return 0; 1427c0e09200SDave Airlie } 1428c0e09200SDave Airlie 1429c0e09200SDave Airlie /** 1430c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1431c0e09200SDave Airlie */ 1432c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1433c0e09200SDave Airlie struct drm_file *file_priv) 1434c0e09200SDave Airlie { 1435bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1436bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1437bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1438bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1439bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1440bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1441bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1442bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1443bd95e0a4SEric Anholt * 1444bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1445bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1446bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1447bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 14480a3e67a4SJesse Barnes */ 1449c0e09200SDave Airlie return -EINVAL; 1450c0e09200SDave Airlie } 1451c0e09200SDave Airlie 1452893eead0SChris Wilson static u32 1453893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1454852835f3SZou Nan hai { 1455893eead0SChris Wilson return list_entry(ring->request_list.prev, 1456893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1457893eead0SChris Wilson } 1458893eead0SChris Wilson 1459893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1460893eead0SChris Wilson { 1461893eead0SChris Wilson if (list_empty(&ring->request_list) || 1462893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1463893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1464b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1465893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1466893eead0SChris Wilson ring->name, 1467b2223497SChris Wilson ring->waiting_seqno, 1468893eead0SChris Wilson ring->get_seqno(ring)); 1469893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1470893eead0SChris Wilson *err = true; 1471893eead0SChris Wilson } 1472893eead0SChris Wilson return true; 1473893eead0SChris Wilson } 1474893eead0SChris Wilson return false; 1475f65d9421SBen Gamari } 1476f65d9421SBen Gamari 14771ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 14781ec14ad3SChris Wilson { 14791ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 14801ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 14811ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 14821ec14ad3SChris Wilson if (tmp & RING_WAIT) { 14831ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 14841ec14ad3SChris Wilson ring->name); 14851ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 14861ec14ad3SChris Wilson return true; 14871ec14ad3SChris Wilson } 14881ec14ad3SChris Wilson if (IS_GEN6(dev) && 14891ec14ad3SChris Wilson (tmp & RING_WAIT_SEMAPHORE)) { 14901ec14ad3SChris Wilson DRM_ERROR("Kicking stuck semaphore on %s\n", 14911ec14ad3SChris Wilson ring->name); 14921ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 14931ec14ad3SChris Wilson return true; 14941ec14ad3SChris Wilson } 14951ec14ad3SChris Wilson return false; 14961ec14ad3SChris Wilson } 14971ec14ad3SChris Wilson 1498f65d9421SBen Gamari /** 1499f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1500f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1501f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1502f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1503f65d9421SBen Gamari */ 1504f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1505f65d9421SBen Gamari { 1506f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1507f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1508cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1509893eead0SChris Wilson bool err = false; 1510893eead0SChris Wilson 1511893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 15121ec14ad3SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) && 15131ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) && 15141ec14ad3SChris Wilson i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) { 1515893eead0SChris Wilson dev_priv->hangcheck_count = 0; 1516893eead0SChris Wilson if (err) 1517893eead0SChris Wilson goto repeat; 1518893eead0SChris Wilson return; 1519893eead0SChris Wilson } 1520f65d9421SBen Gamari 1521a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1522f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1523cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1524cbb465e7SChris Wilson instdone1 = 0; 1525cbb465e7SChris Wilson } else { 1526f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1527cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1528cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1529cbb465e7SChris Wilson } 1530f65d9421SBen Gamari 1531cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1532cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1533cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1534cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1535f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 15368c80b59bSChris Wilson 15378c80b59bSChris Wilson if (!IS_GEN2(dev)) { 15388c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 15398c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 15408c80b59bSChris Wilson * and break the hang. This should work on 15418c80b59bSChris Wilson * all but the second generation chipsets. 15428c80b59bSChris Wilson */ 15431ec14ad3SChris Wilson 15441ec14ad3SChris Wilson if (kick_ring(&dev_priv->ring[RCS])) 1545893eead0SChris Wilson goto repeat; 15461ec14ad3SChris Wilson 15471ec14ad3SChris Wilson if (HAS_BSD(dev) && 15481ec14ad3SChris Wilson kick_ring(&dev_priv->ring[VCS])) 15491ec14ad3SChris Wilson goto repeat; 15501ec14ad3SChris Wilson 15511ec14ad3SChris Wilson if (HAS_BLT(dev) && 15521ec14ad3SChris Wilson kick_ring(&dev_priv->ring[BCS])) 15531ec14ad3SChris Wilson goto repeat; 15548c80b59bSChris Wilson } 15558c80b59bSChris Wilson 1556ba1234d1SBen Gamari i915_handle_error(dev, true); 1557f65d9421SBen Gamari return; 1558f65d9421SBen Gamari } 1559cbb465e7SChris Wilson } else { 1560cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1561cbb465e7SChris Wilson 1562cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1563cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1564cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1565cbb465e7SChris Wilson } 1566f65d9421SBen Gamari 1567893eead0SChris Wilson repeat: 1568f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1569b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1570b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1571f65d9421SBen Gamari } 1572f65d9421SBen Gamari 1573c0e09200SDave Airlie /* drm_dma.h hooks 1574c0e09200SDave Airlie */ 1575f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1576036a4a7dSZhenyu Wang { 1577036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1578036a4a7dSZhenyu Wang 1579036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1580036a4a7dSZhenyu Wang 1581036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1582036a4a7dSZhenyu Wang 1583036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1584036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 15853143a2bfSChris Wilson POSTING_READ(DEIER); 1586036a4a7dSZhenyu Wang 1587036a4a7dSZhenyu Wang /* and GT */ 1588036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1589036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 15903143a2bfSChris Wilson POSTING_READ(GTIER); 1591c650156aSZhenyu Wang 1592c650156aSZhenyu Wang /* south display irq */ 1593c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1594c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 15953143a2bfSChris Wilson POSTING_READ(SDEIER); 1596036a4a7dSZhenyu Wang } 1597036a4a7dSZhenyu Wang 1598f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1599036a4a7dSZhenyu Wang { 1600036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1601036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1602013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1603013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 16041ec14ad3SChris Wilson u32 render_irqs; 16052d7b8366SYuanhan Liu u32 hotplug_mask; 1606036a4a7dSZhenyu Wang 16071ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1608036a4a7dSZhenyu Wang 1609036a4a7dSZhenyu Wang /* should always can generate irq */ 1610036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 16111ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 16121ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 16133143a2bfSChris Wilson POSTING_READ(DEIER); 1614036a4a7dSZhenyu Wang 16151ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1616036a4a7dSZhenyu Wang 1617036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 16181ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1619881f47b6SXiang, Haihao 16201ec14ad3SChris Wilson if (IS_GEN6(dev)) 16211ec14ad3SChris Wilson render_irqs = 16221ec14ad3SChris Wilson GT_USER_INTERRUPT | 16231ec14ad3SChris Wilson GT_GEN6_BSD_USER_INTERRUPT | 16241ec14ad3SChris Wilson GT_BLT_USER_INTERRUPT; 16251ec14ad3SChris Wilson else 16261ec14ad3SChris Wilson render_irqs = 162788f23b8fSChris Wilson GT_USER_INTERRUPT | 1628c6df541cSChris Wilson GT_PIPE_NOTIFY | 16291ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 16301ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 16313143a2bfSChris Wilson POSTING_READ(GTIER); 1632036a4a7dSZhenyu Wang 16332d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 16342d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT | 16352d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ; 16362d7b8366SYuanhan Liu } else { 16372d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 16382d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1639776ad806SJesse Barnes hotplug_mask |= SDE_AUX_MASK | SDE_FDI_MASK | SDE_TRANS_MASK; 1640776ad806SJesse Barnes I915_WRITE(FDI_RXA_IMR, 0); 1641776ad806SJesse Barnes I915_WRITE(FDI_RXB_IMR, 0); 16422d7b8366SYuanhan Liu } 16432d7b8366SYuanhan Liu 16441ec14ad3SChris Wilson dev_priv->pch_irq_mask = ~hotplug_mask; 1645c650156aSZhenyu Wang 1646c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 16471ec14ad3SChris Wilson I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); 16481ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 16493143a2bfSChris Wilson POSTING_READ(SDEIER); 1650c650156aSZhenyu Wang 1651f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1652f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1653f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1654f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1655f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1656f97108d1SJesse Barnes } 1657f97108d1SJesse Barnes 1658036a4a7dSZhenyu Wang return 0; 1659036a4a7dSZhenyu Wang } 1660036a4a7dSZhenyu Wang 1661c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1662c0e09200SDave Airlie { 1663c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1664c0e09200SDave Airlie 166579e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 166679e53945SJesse Barnes 1667036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 16688a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1669036a4a7dSZhenyu Wang 1670bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1671f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1672036a4a7dSZhenyu Wang return; 1673036a4a7dSZhenyu Wang } 1674036a4a7dSZhenyu Wang 16755ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16765ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16775ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16785ca58282SJesse Barnes } 16795ca58282SJesse Barnes 16800a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 16817c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16827c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16830a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1684ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 16853143a2bfSChris Wilson POSTING_READ(IER); 1686c0e09200SDave Airlie } 1687c0e09200SDave Airlie 1688b01f2c3aSJesse Barnes /* 1689b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1690b01f2c3aSJesse Barnes * enabled correctly. 1691b01f2c3aSJesse Barnes */ 16920a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1693c0e09200SDave Airlie { 1694c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16955ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 169663eeaf38SJesse Barnes u32 error_mask; 16970a3e67a4SJesse Barnes 16981ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue); 1699d1b851fcSZou Nan hai if (HAS_BSD(dev)) 17001ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue); 1701549f7365SChris Wilson if (HAS_BLT(dev)) 17021ec14ad3SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue); 1703d1b851fcSZou Nan hai 17040a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1705ed4cb414SEric Anholt 1706bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1707f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1708036a4a7dSZhenyu Wang 17097c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 17101ec14ad3SChris Wilson dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX; 17118ee1c3dbSMatthew Garrett 17127c463586SKeith Packard dev_priv->pipestat[0] = 0; 17137c463586SKeith Packard dev_priv->pipestat[1] = 0; 17147c463586SKeith Packard 17155ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1716c496fa1fSAdam Jackson /* Enable in IER... */ 1717c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1718c496fa1fSAdam Jackson /* and unmask in IMR */ 17191ec14ad3SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 1720c496fa1fSAdam Jackson } 1721c496fa1fSAdam Jackson 1722c496fa1fSAdam Jackson /* 1723c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1724c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1725c496fa1fSAdam Jackson */ 1726c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1727c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1728c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1729c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1730c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1731c496fa1fSAdam Jackson } else { 1732c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1733c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1734c496fa1fSAdam Jackson } 1735c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1736c496fa1fSAdam Jackson 17371ec14ad3SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 1738c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 17393143a2bfSChris Wilson POSTING_READ(IER); 1740c496fa1fSAdam Jackson 1741c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 17425ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 17435ca58282SJesse Barnes 1744b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1745b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1746b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1747b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1748b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1749b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1750b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1751b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1752b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1753b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1754b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 17552d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1756b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 17572d1c9752SAndy Lutomirski 17582d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 17592d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 17602d1c9752SAndy Lutomirski seconds later. So just do it once. 17612d1c9752SAndy Lutomirski */ 17622d1c9752SAndy Lutomirski if (IS_G4X(dev)) 17632d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 17642d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 17652d1c9752SAndy Lutomirski } 17662d1c9752SAndy Lutomirski 1767b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1768b01f2c3aSJesse Barnes 17695ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 17705ca58282SJesse Barnes } 17715ca58282SJesse Barnes 17723b617967SChris Wilson intel_opregion_enable_asle(dev); 17730a3e67a4SJesse Barnes 17740a3e67a4SJesse Barnes return 0; 1775c0e09200SDave Airlie } 1776c0e09200SDave Airlie 1777f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1778036a4a7dSZhenyu Wang { 1779036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1780036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1781036a4a7dSZhenyu Wang 1782036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1783036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1784036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1785036a4a7dSZhenyu Wang 1786036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1787036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1788036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1789036a4a7dSZhenyu Wang } 1790036a4a7dSZhenyu Wang 1791c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1792c0e09200SDave Airlie { 1793c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1794c0e09200SDave Airlie 1795c0e09200SDave Airlie if (!dev_priv) 1796c0e09200SDave Airlie return; 1797c0e09200SDave Airlie 17980a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 17990a3e67a4SJesse Barnes 1800bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1801f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1802036a4a7dSZhenyu Wang return; 1803036a4a7dSZhenyu Wang } 1804036a4a7dSZhenyu Wang 18055ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 18065ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 18075ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 18085ca58282SJesse Barnes } 18095ca58282SJesse Barnes 18100a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 18117c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 18127c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 18130a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1814ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1815c0e09200SDave Airlie 18167c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 18177c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 18187c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1819c0e09200SDave Airlie } 1820