1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 40995b6762SChris Wilson static void 41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 42036a4a7dSZhenyu Wang { 431ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 441ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 451ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 463143a2bfSChris Wilson POSTING_READ(DEIMR); 47036a4a7dSZhenyu Wang } 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang 50036a4a7dSZhenyu Wang static inline void 51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 52036a4a7dSZhenyu Wang { 531ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 541ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 563143a2bfSChris Wilson POSTING_READ(DEIMR); 57036a4a7dSZhenyu Wang } 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang 607c463586SKeith Packard void 617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 627c463586SKeith Packard { 637c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 657c463586SKeith Packard 667c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 677c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 687c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 693143a2bfSChris Wilson POSTING_READ(reg); 707c463586SKeith Packard } 717c463586SKeith Packard } 727c463586SKeith Packard 737c463586SKeith Packard void 747c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 757c463586SKeith Packard { 767c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 779db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 787c463586SKeith Packard 797c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 807c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 813143a2bfSChris Wilson POSTING_READ(reg); 827c463586SKeith Packard } 837c463586SKeith Packard } 847c463586SKeith Packard 85c0e09200SDave Airlie /** 8601c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8701c66889SZhao Yakui */ 8801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 8901c66889SZhao Yakui { 901ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 911ec14ad3SChris Wilson unsigned long irqflags; 921ec14ad3SChris Wilson 937e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 947e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 957e231dbeSJesse Barnes return; 967e231dbeSJesse Barnes 971ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9801c66889SZhao Yakui 99c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 100f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 101edcb49caSZhao Yakui else { 10201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 103d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 104a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 105edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 106d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 107edcb49caSZhao Yakui } 1081ec14ad3SChris Wilson 1091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11001c66889SZhao Yakui } 11101c66889SZhao Yakui 11201c66889SZhao Yakui /** 1130a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1140a3e67a4SJesse Barnes * @dev: DRM device 1150a3e67a4SJesse Barnes * @pipe: pipe to check 1160a3e67a4SJesse Barnes * 1170a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1180a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1190a3e67a4SJesse Barnes * before reading such registers if unsure. 1200a3e67a4SJesse Barnes */ 1210a3e67a4SJesse Barnes static int 1220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1230a3e67a4SJesse Barnes { 1240a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 125702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 126702e7a56SPaulo Zanoni pipe); 127702e7a56SPaulo Zanoni 128702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1290a3e67a4SJesse Barnes } 1300a3e67a4SJesse Barnes 13142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13242f52ef8SKeith Packard * we use as a pipe index 13342f52ef8SKeith Packard */ 134f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1350a3e67a4SJesse Barnes { 1360a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1370a3e67a4SJesse Barnes unsigned long high_frame; 1380a3e67a4SJesse Barnes unsigned long low_frame; 1395eddb70bSChris Wilson u32 high1, high2, low; 1400a3e67a4SJesse Barnes 1410a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1439db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1440a3e67a4SJesse Barnes return 0; 1450a3e67a4SJesse Barnes } 1460a3e67a4SJesse Barnes 1479db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1489db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1495eddb70bSChris Wilson 1500a3e67a4SJesse Barnes /* 1510a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1520a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1530a3e67a4SJesse Barnes * register. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes do { 1565eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1575eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1585eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1590a3e67a4SJesse Barnes } while (high1 != high2); 1600a3e67a4SJesse Barnes 1615eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1635eddb70bSChris Wilson return (high1 << 8) | low; 1640a3e67a4SJesse Barnes } 1650a3e67a4SJesse Barnes 166f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1679880b7a5SJesse Barnes { 1689880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1699db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1709880b7a5SJesse Barnes 1719880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1739db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1749880b7a5SJesse Barnes return 0; 1759880b7a5SJesse Barnes } 1769880b7a5SJesse Barnes 1779880b7a5SJesse Barnes return I915_READ(reg); 1789880b7a5SJesse Barnes } 1799880b7a5SJesse Barnes 180f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1810af7e4dfSMario Kleiner int *vpos, int *hpos) 1820af7e4dfSMario Kleiner { 1830af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1840af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1850af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1860af7e4dfSMario Kleiner bool in_vbl = true; 1870af7e4dfSMario Kleiner int ret = 0; 188fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 189fe2b8f9dSPaulo Zanoni pipe); 1900af7e4dfSMario Kleiner 1910af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1920af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1939db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1940af7e4dfSMario Kleiner return 0; 1950af7e4dfSMario Kleiner } 1960af7e4dfSMario Kleiner 1970af7e4dfSMario Kleiner /* Get vtotal. */ 198fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 1990af7e4dfSMario Kleiner 2000af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2010af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2020af7e4dfSMario Kleiner * scanout position from Display scan line register. 2030af7e4dfSMario Kleiner */ 2040af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2050af7e4dfSMario Kleiner 2060af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2070af7e4dfSMario Kleiner * horizontal scanout position. 2080af7e4dfSMario Kleiner */ 2090af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2100af7e4dfSMario Kleiner *hpos = 0; 2110af7e4dfSMario Kleiner } else { 2120af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2130af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2140af7e4dfSMario Kleiner * scanout position. 2150af7e4dfSMario Kleiner */ 2160af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2170af7e4dfSMario Kleiner 218fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2190af7e4dfSMario Kleiner *vpos = position / htotal; 2200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2210af7e4dfSMario Kleiner } 2220af7e4dfSMario Kleiner 2230af7e4dfSMario Kleiner /* Query vblank area. */ 224fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Test position against vblank region. */ 2270af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2280af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2290af7e4dfSMario Kleiner 2300af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2310af7e4dfSMario Kleiner in_vbl = false; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2340af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2350af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* Readouts valid? */ 2380af7e4dfSMario Kleiner if (vbl > 0) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner /* In vblank? */ 2420af7e4dfSMario Kleiner if (in_vbl) 2430af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2440af7e4dfSMario Kleiner 2450af7e4dfSMario Kleiner return ret; 2460af7e4dfSMario Kleiner } 2470af7e4dfSMario Kleiner 248f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2490af7e4dfSMario Kleiner int *max_error, 2500af7e4dfSMario Kleiner struct timeval *vblank_time, 2510af7e4dfSMario Kleiner unsigned flags) 2520af7e4dfSMario Kleiner { 2534041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2544041b853SChris Wilson struct drm_crtc *crtc; 2550af7e4dfSMario Kleiner 2564041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2574041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2580af7e4dfSMario Kleiner return -EINVAL; 2590af7e4dfSMario Kleiner } 2600af7e4dfSMario Kleiner 2610af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2624041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2634041b853SChris Wilson if (crtc == NULL) { 2644041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2654041b853SChris Wilson return -EINVAL; 2664041b853SChris Wilson } 2674041b853SChris Wilson 2684041b853SChris Wilson if (!crtc->enabled) { 2694041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2704041b853SChris Wilson return -EBUSY; 2714041b853SChris Wilson } 2720af7e4dfSMario Kleiner 2730af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2744041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2754041b853SChris Wilson vblank_time, flags, 2764041b853SChris Wilson crtc); 2770af7e4dfSMario Kleiner } 2780af7e4dfSMario Kleiner 2795ca58282SJesse Barnes /* 2805ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2815ca58282SJesse Barnes */ 2825ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2835ca58282SJesse Barnes { 2845ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2855ca58282SJesse Barnes hotplug_work); 2865ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 287c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2884ef69c7aSChris Wilson struct intel_encoder *encoder; 2895ca58282SJesse Barnes 29052d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 29152d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 29252d7ecedSDaniel Vetter return; 29352d7ecedSDaniel Vetter 294a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 295e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 296e67189abSJesse Barnes 2974ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2984ef69c7aSChris Wilson if (encoder->hot_plug) 2994ef69c7aSChris Wilson encoder->hot_plug(encoder); 300c31c4ba3SKeith Packard 30140ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 30240ee3381SKeith Packard 3035ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 304eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3055ca58282SJesse Barnes } 3065ca58282SJesse Barnes 30773edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 308f97108d1SJesse Barnes { 309f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 310b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3119270388eSDaniel Vetter u8 new_delay; 3129270388eSDaniel Vetter unsigned long flags; 3139270388eSDaniel Vetter 3149270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 315f97108d1SJesse Barnes 31673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31773edd18fSDaniel Vetter 31820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3199270388eSDaniel Vetter 3207648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 321b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 322b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 323f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 324f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 325f97108d1SJesse Barnes 326f97108d1SJesse Barnes /* Handle RCS change request from hw */ 327b5b72e89SMatthew Garrett if (busy_up > max_avg) { 32820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 32920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 33020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 33120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 332b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 33320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 33420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 33520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 33620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 337f97108d1SJesse Barnes } 338f97108d1SJesse Barnes 3397648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 34020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 341f97108d1SJesse Barnes 3429270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3439270388eSDaniel Vetter 344f97108d1SJesse Barnes return; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 347549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 348549f7365SChris Wilson struct intel_ring_buffer *ring) 349549f7365SChris Wilson { 350549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3519862e600SChris Wilson 352475553deSChris Wilson if (ring->obj == NULL) 353475553deSChris Wilson return; 354475553deSChris Wilson 355b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 3569862e600SChris Wilson 357549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3583e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 35999584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 36099584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 361cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3623e0dc6b0SBen Widawsky } 363549f7365SChris Wilson } 364549f7365SChris Wilson 3654912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3663b8d8d91SJesse Barnes { 3674912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 368c6a828d3SDaniel Vetter rps.work); 3694912d041SBen Widawsky u32 pm_iir, pm_imr; 3707b9e0ae6SChris Wilson u8 new_delay; 3713b8d8d91SJesse Barnes 372c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 373c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 374c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3754912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 376a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 377c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3784912d041SBen Widawsky 3797b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3803b8d8d91SJesse Barnes return; 3813b8d8d91SJesse Barnes 3824fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3837b9e0ae6SChris Wilson 3847b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 385c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3867b9e0ae6SChris Wilson else 387c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3883b8d8d91SJesse Barnes 38979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 39079249636SBen Widawsky * interrupt 39179249636SBen Widawsky */ 39279249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 39379249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 3944912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 39579249636SBen Widawsky } 3963b8d8d91SJesse Barnes 3974fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 3983b8d8d91SJesse Barnes } 3993b8d8d91SJesse Barnes 400e3689190SBen Widawsky 401e3689190SBen Widawsky /** 402e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 403e3689190SBen Widawsky * occurred. 404e3689190SBen Widawsky * @work: workqueue struct 405e3689190SBen Widawsky * 406e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 407e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 408e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 409e3689190SBen Widawsky */ 410e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 411e3689190SBen Widawsky { 412e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 413a4da4fa4SDaniel Vetter l3_parity.error_work); 414e3689190SBen Widawsky u32 error_status, row, bank, subbank; 415e3689190SBen Widawsky char *parity_event[5]; 416e3689190SBen Widawsky uint32_t misccpctl; 417e3689190SBen Widawsky unsigned long flags; 418e3689190SBen Widawsky 419e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 420e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 421e3689190SBen Widawsky * any time we access those registers. 422e3689190SBen Widawsky */ 423e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 424e3689190SBen Widawsky 425e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 426e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 427e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 428e3689190SBen Widawsky 429e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 430e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 431e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 432e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 433e3689190SBen Widawsky 434e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 435e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 436e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 437e3689190SBen Widawsky 438e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 439e3689190SBen Widawsky 440e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 441e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 442e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 443e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 444e3689190SBen Widawsky 445e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 446e3689190SBen Widawsky 447e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 448e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 449e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 450e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 451e3689190SBen Widawsky parity_event[4] = NULL; 452e3689190SBen Widawsky 453e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 454e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 455e3689190SBen Widawsky 456e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 457e3689190SBen Widawsky row, bank, subbank); 458e3689190SBen Widawsky 459e3689190SBen Widawsky kfree(parity_event[3]); 460e3689190SBen Widawsky kfree(parity_event[2]); 461e3689190SBen Widawsky kfree(parity_event[1]); 462e3689190SBen Widawsky } 463e3689190SBen Widawsky 464d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 465e3689190SBen Widawsky { 466e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 467e3689190SBen Widawsky unsigned long flags; 468e3689190SBen Widawsky 469e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 470e3689190SBen Widawsky return; 471e3689190SBen Widawsky 472e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 473e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 474e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 475e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 476e3689190SBen Widawsky 477a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 478e3689190SBen Widawsky } 479e3689190SBen Widawsky 480e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 481e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 482e7b4c6b1SDaniel Vetter u32 gt_iir) 483e7b4c6b1SDaniel Vetter { 484e7b4c6b1SDaniel Vetter 485e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 486e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 487e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 488e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 489e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 490e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 491e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 492e7b4c6b1SDaniel Vetter 493e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 494e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 495e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 496e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 497e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 498e7b4c6b1SDaniel Vetter } 499e3689190SBen Widawsky 500e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 501e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 502e7b4c6b1SDaniel Vetter } 503e7b4c6b1SDaniel Vetter 504fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 505fc6826d1SChris Wilson u32 pm_iir) 506fc6826d1SChris Wilson { 507fc6826d1SChris Wilson unsigned long flags; 508fc6826d1SChris Wilson 509fc6826d1SChris Wilson /* 510fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 511fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 512fc6826d1SChris Wilson * displays a case where we've unsafely cleared 513c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 514fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 515fc6826d1SChris Wilson * 516c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 517fc6826d1SChris Wilson */ 518fc6826d1SChris Wilson 519c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 520c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 521c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 522fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 523c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 524fc6826d1SChris Wilson 525c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 526fc6826d1SChris Wilson } 527fc6826d1SChris Wilson 528515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 529515ac2bbSDaniel Vetter { 53028c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 53128c70f16SDaniel Vetter 53228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 533515ac2bbSDaniel Vetter } 534515ac2bbSDaniel Vetter 535ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 536ce99c256SDaniel Vetter { 5379ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 5389ee32feaSDaniel Vetter 5399ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 540ce99c256SDaniel Vetter } 541ce99c256SDaniel Vetter 542ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 5437e231dbeSJesse Barnes { 5447e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5457e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5467e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5477e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5487e231dbeSJesse Barnes unsigned long irqflags; 5497e231dbeSJesse Barnes int pipe; 5507e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5517e231dbeSJesse Barnes 5527e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5537e231dbeSJesse Barnes 5547e231dbeSJesse Barnes while (true) { 5557e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5567e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5577e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5587e231dbeSJesse Barnes 5597e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5607e231dbeSJesse Barnes goto out; 5617e231dbeSJesse Barnes 5627e231dbeSJesse Barnes ret = IRQ_HANDLED; 5637e231dbeSJesse Barnes 564e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5657e231dbeSJesse Barnes 5667e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5677e231dbeSJesse Barnes for_each_pipe(pipe) { 5687e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5697e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5707e231dbeSJesse Barnes 5717e231dbeSJesse Barnes /* 5727e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5737e231dbeSJesse Barnes */ 5747e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5757e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5767e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5777e231dbeSJesse Barnes pipe_name(pipe)); 5787e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5797e231dbeSJesse Barnes } 5807e231dbeSJesse Barnes } 5817e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5827e231dbeSJesse Barnes 58331acc7f5SJesse Barnes for_each_pipe(pipe) { 58431acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 58531acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 58631acc7f5SJesse Barnes 58731acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 58831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 58931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 59031acc7f5SJesse Barnes } 59131acc7f5SJesse Barnes } 59231acc7f5SJesse Barnes 5937e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5947e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5957e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5967e231dbeSJesse Barnes 5977e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5987e231dbeSJesse Barnes hotplug_status); 5997e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 6007e231dbeSJesse Barnes queue_work(dev_priv->wq, 6017e231dbeSJesse Barnes &dev_priv->hotplug_work); 6027e231dbeSJesse Barnes 6037e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 6047e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 6057e231dbeSJesse Barnes } 6067e231dbeSJesse Barnes 607515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 608515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 6097e231dbeSJesse Barnes 610fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 611fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 6127e231dbeSJesse Barnes 6137e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 6147e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 6157e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 6167e231dbeSJesse Barnes } 6177e231dbeSJesse Barnes 6187e231dbeSJesse Barnes out: 6197e231dbeSJesse Barnes return ret; 6207e231dbeSJesse Barnes } 6217e231dbeSJesse Barnes 62223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 623776ad806SJesse Barnes { 624776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6259db4a9c7SJesse Barnes int pipe; 626776ad806SJesse Barnes 62776e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK) 62876e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 62976e43830SDaniel Vetter 630776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 631776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 632776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 633776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 634776ad806SJesse Barnes 635ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 636ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 637ce99c256SDaniel Vetter 638776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 639515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 640776ad806SJesse Barnes 641776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 642776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 643776ad806SJesse Barnes 644776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 645776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 646776ad806SJesse Barnes 647776ad806SJesse Barnes if (pch_iir & SDE_POISON) 648776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 649776ad806SJesse Barnes 6509db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6519db4a9c7SJesse Barnes for_each_pipe(pipe) 6529db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6539db4a9c7SJesse Barnes pipe_name(pipe), 6549db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 655776ad806SJesse Barnes 656776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 657776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 658776ad806SJesse Barnes 659776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 660776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 661776ad806SJesse Barnes 662776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 663776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 664776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 665776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 666776ad806SJesse Barnes } 667776ad806SJesse Barnes 66823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 66923e81d69SAdam Jackson { 67023e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 67123e81d69SAdam Jackson int pipe; 67223e81d69SAdam Jackson 67376e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK_CPT) 67476e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 67576e43830SDaniel Vetter 67623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 67723e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 67823e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 67923e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 68023e81d69SAdam Jackson 68123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 682ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 68323e81d69SAdam Jackson 68423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 685515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 68623e81d69SAdam Jackson 68723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 68823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 68923e81d69SAdam Jackson 69023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 69123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 69223e81d69SAdam Jackson 69323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 69423e81d69SAdam Jackson for_each_pipe(pipe) 69523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 69623e81d69SAdam Jackson pipe_name(pipe), 69723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 69823e81d69SAdam Jackson } 69923e81d69SAdam Jackson 700ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 701b1f14ad0SJesse Barnes { 702b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 703b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 704*44498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 7050e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 7060e43406bSChris Wilson int i; 707b1f14ad0SJesse Barnes 708b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 709b1f14ad0SJesse Barnes 710b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 711b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 712b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7130e43406bSChris Wilson 714*44498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 715*44498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 716*44498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 717*44498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 718*44498aeaSPaulo Zanoni * due to its back queue). */ 719*44498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 720*44498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 721*44498aeaSPaulo Zanoni POSTING_READ(SDEIER); 722*44498aeaSPaulo Zanoni 7230e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 7240e43406bSChris Wilson if (gt_iir) { 7250e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 7260e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 7270e43406bSChris Wilson ret = IRQ_HANDLED; 7280e43406bSChris Wilson } 729b1f14ad0SJesse Barnes 730b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 7310e43406bSChris Wilson if (de_iir) { 732ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 733ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 734ce99c256SDaniel Vetter 735b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 736b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 737b1f14ad0SJesse Barnes 7380e43406bSChris Wilson for (i = 0; i < 3; i++) { 73974d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 74074d44445SDaniel Vetter drm_handle_vblank(dev, i); 7410e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 7420e43406bSChris Wilson intel_prepare_page_flip(dev, i); 7430e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 744b1f14ad0SJesse Barnes } 745b1f14ad0SJesse Barnes } 746b1f14ad0SJesse Barnes 747b1f14ad0SJesse Barnes /* check event from PCH */ 748b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7490e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7500e43406bSChris Wilson 75123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7520e43406bSChris Wilson 7530e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7540e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 755b1f14ad0SJesse Barnes } 756b1f14ad0SJesse Barnes 7570e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7580e43406bSChris Wilson ret = IRQ_HANDLED; 7590e43406bSChris Wilson } 7600e43406bSChris Wilson 7610e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7620e43406bSChris Wilson if (pm_iir) { 763fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 764fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 765b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7660e43406bSChris Wilson ret = IRQ_HANDLED; 7670e43406bSChris Wilson } 768b1f14ad0SJesse Barnes 769b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 770b1f14ad0SJesse Barnes POSTING_READ(DEIER); 771*44498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 772*44498aeaSPaulo Zanoni POSTING_READ(SDEIER); 773b1f14ad0SJesse Barnes 774b1f14ad0SJesse Barnes return ret; 775b1f14ad0SJesse Barnes } 776b1f14ad0SJesse Barnes 777e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 778e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 779e7b4c6b1SDaniel Vetter u32 gt_iir) 780e7b4c6b1SDaniel Vetter { 781e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 782e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 783e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 784e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 785e7b4c6b1SDaniel Vetter } 786e7b4c6b1SDaniel Vetter 787ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 788036a4a7dSZhenyu Wang { 7894697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 790036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 791036a4a7dSZhenyu Wang int ret = IRQ_NONE; 792*44498aeaSPaulo Zanoni u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier; 793881f47b6SXiang, Haihao 7944697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7954697995bSJesse Barnes 7962d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7972d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7982d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7993143a2bfSChris Wilson POSTING_READ(DEIER); 8002d109a84SZou, Nanhai 801*44498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 802*44498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 803*44498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 804*44498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 805*44498aeaSPaulo Zanoni * due to its back queue). */ 806*44498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 807*44498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 808*44498aeaSPaulo Zanoni POSTING_READ(SDEIER); 809*44498aeaSPaulo Zanoni 810036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 811036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 8123b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 813036a4a7dSZhenyu Wang 814acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 815c7c85101SZou Nan hai goto done; 816036a4a7dSZhenyu Wang 817036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 818036a4a7dSZhenyu Wang 819e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 820e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 821e7b4c6b1SDaniel Vetter else 822e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 823036a4a7dSZhenyu Wang 824ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 825ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 826ce99c256SDaniel Vetter 82701c66889SZhao Yakui if (de_iir & DE_GSE) 8283b617967SChris Wilson intel_opregion_gse_intr(dev); 82901c66889SZhao Yakui 83074d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 83174d44445SDaniel Vetter drm_handle_vblank(dev, 0); 83274d44445SDaniel Vetter 83374d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 83474d44445SDaniel Vetter drm_handle_vblank(dev, 1); 83574d44445SDaniel Vetter 836f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 837013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 8382bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 839013d5aa2SJesse Barnes } 840013d5aa2SJesse Barnes 841f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 842f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 8432bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 844013d5aa2SJesse Barnes } 845c062df61SLi Peng 846c650156aSZhenyu Wang /* check event from PCH */ 847776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 848acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 849acd15b6cSDaniel Vetter 85023e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 85123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 85223e81d69SAdam Jackson else 85323e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 854acd15b6cSDaniel Vetter 855acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 856acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 857776ad806SJesse Barnes } 858c650156aSZhenyu Wang 85973edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 86073edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 861f97108d1SJesse Barnes 862fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 863fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8643b8d8d91SJesse Barnes 865c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 866c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8674912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 868036a4a7dSZhenyu Wang 869c7c85101SZou Nan hai done: 8702d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8713143a2bfSChris Wilson POSTING_READ(DEIER); 872*44498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 873*44498aeaSPaulo Zanoni POSTING_READ(SDEIER); 8742d109a84SZou, Nanhai 875036a4a7dSZhenyu Wang return ret; 876036a4a7dSZhenyu Wang } 877036a4a7dSZhenyu Wang 8788a905236SJesse Barnes /** 8798a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8808a905236SJesse Barnes * @work: work struct 8818a905236SJesse Barnes * 8828a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8838a905236SJesse Barnes * was detected. 8848a905236SJesse Barnes */ 8858a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8868a905236SJesse Barnes { 8871f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 8881f83fee0SDaniel Vetter work); 8891f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 8901f83fee0SDaniel Vetter gpu_error); 8918a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 892f69061beSDaniel Vetter struct intel_ring_buffer *ring; 893f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 894f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 895f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 896f69061beSDaniel Vetter int i, ret; 8978a905236SJesse Barnes 898f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8998a905236SJesse Barnes 9007db0ba24SDaniel Vetter /* 9017db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 9027db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 9037db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 9047db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 9057db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 9067db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 9077db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 9087db0ba24SDaniel Vetter * work we don't need to worry about any other races. 9097db0ba24SDaniel Vetter */ 9107db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 91144d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 9127db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 9137db0ba24SDaniel Vetter reset_event); 9141f83fee0SDaniel Vetter 915f69061beSDaniel Vetter ret = i915_reset(dev); 916f69061beSDaniel Vetter 917f69061beSDaniel Vetter if (ret == 0) { 918f69061beSDaniel Vetter /* 919f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 920f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 921f69061beSDaniel Vetter * complete. 922f69061beSDaniel Vetter * 923f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 924f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 925f69061beSDaniel Vetter * updates before 926f69061beSDaniel Vetter * the counter increment. 927f69061beSDaniel Vetter */ 928f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 929f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 930f69061beSDaniel Vetter 931f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 932f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 9331f83fee0SDaniel Vetter } else { 9341f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 935f316a42cSBen Gamari } 9361f83fee0SDaniel Vetter 937f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 938f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 939f69061beSDaniel Vetter 9401f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 941f316a42cSBen Gamari } 9428a905236SJesse Barnes } 9438a905236SJesse Barnes 94485f9e50dSDaniel Vetter /* NB: please notice the memset */ 94585f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 94685f9e50dSDaniel Vetter uint32_t *instdone) 94785f9e50dSDaniel Vetter { 94885f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 94985f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 95085f9e50dSDaniel Vetter 95185f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 95285f9e50dSDaniel Vetter case 2: 95385f9e50dSDaniel Vetter case 3: 95485f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 95585f9e50dSDaniel Vetter break; 95685f9e50dSDaniel Vetter case 4: 95785f9e50dSDaniel Vetter case 5: 95885f9e50dSDaniel Vetter case 6: 95985f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 96085f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 96185f9e50dSDaniel Vetter break; 96285f9e50dSDaniel Vetter default: 96385f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 96485f9e50dSDaniel Vetter case 7: 96585f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 96685f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 96785f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 96885f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 96985f9e50dSDaniel Vetter break; 97085f9e50dSDaniel Vetter } 97185f9e50dSDaniel Vetter } 97285f9e50dSDaniel Vetter 9733bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 9749df30794SChris Wilson static struct drm_i915_error_object * 975bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 97605394f39SChris Wilson struct drm_i915_gem_object *src) 9779df30794SChris Wilson { 9789df30794SChris Wilson struct drm_i915_error_object *dst; 9799da3da66SChris Wilson int i, count; 980e56660ddSChris Wilson u32 reloc_offset; 9819df30794SChris Wilson 98205394f39SChris Wilson if (src == NULL || src->pages == NULL) 9839df30794SChris Wilson return NULL; 9849df30794SChris Wilson 9859da3da66SChris Wilson count = src->base.size / PAGE_SIZE; 9869df30794SChris Wilson 9879da3da66SChris Wilson dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); 9889df30794SChris Wilson if (dst == NULL) 9899df30794SChris Wilson return NULL; 9909df30794SChris Wilson 99105394f39SChris Wilson reloc_offset = src->gtt_offset; 9929da3da66SChris Wilson for (i = 0; i < count; i++) { 993788885aeSAndrew Morton unsigned long flags; 994e56660ddSChris Wilson void *d; 995788885aeSAndrew Morton 996e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 9979df30794SChris Wilson if (d == NULL) 9989df30794SChris Wilson goto unwind; 999e56660ddSChris Wilson 1000788885aeSAndrew Morton local_irq_save(flags); 10015d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 100274898d7eSDaniel Vetter src->has_global_gtt_mapping) { 1003172975aaSChris Wilson void __iomem *s; 1004172975aaSChris Wilson 1005172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 1006172975aaSChris Wilson * It's part of the error state, and this hopefully 1007172975aaSChris Wilson * captures what the GPU read. 1008172975aaSChris Wilson */ 1009172975aaSChris Wilson 10105d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 10113e4d3af5SPeter Zijlstra reloc_offset); 1012e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 10133e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 1014960e3564SChris Wilson } else if (src->stolen) { 1015960e3564SChris Wilson unsigned long offset; 1016960e3564SChris Wilson 1017960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 1018960e3564SChris Wilson offset += src->stolen->start; 1019960e3564SChris Wilson offset += i << PAGE_SHIFT; 1020960e3564SChris Wilson 10211a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1022172975aaSChris Wilson } else { 10239da3da66SChris Wilson struct page *page; 1024172975aaSChris Wilson void *s; 1025172975aaSChris Wilson 10269da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1027172975aaSChris Wilson 10289da3da66SChris Wilson drm_clflush_pages(&page, 1); 10299da3da66SChris Wilson 10309da3da66SChris Wilson s = kmap_atomic(page); 1031172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1032172975aaSChris Wilson kunmap_atomic(s); 1033172975aaSChris Wilson 10349da3da66SChris Wilson drm_clflush_pages(&page, 1); 1035172975aaSChris Wilson } 1036788885aeSAndrew Morton local_irq_restore(flags); 1037e56660ddSChris Wilson 10389da3da66SChris Wilson dst->pages[i] = d; 1039e56660ddSChris Wilson 1040e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 10419df30794SChris Wilson } 10429da3da66SChris Wilson dst->page_count = count; 104305394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 10449df30794SChris Wilson 10459df30794SChris Wilson return dst; 10469df30794SChris Wilson 10479df30794SChris Wilson unwind: 10489da3da66SChris Wilson while (i--) 10499da3da66SChris Wilson kfree(dst->pages[i]); 10509df30794SChris Wilson kfree(dst); 10519df30794SChris Wilson return NULL; 10529df30794SChris Wilson } 10539df30794SChris Wilson 10549df30794SChris Wilson static void 10559df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 10569df30794SChris Wilson { 10579df30794SChris Wilson int page; 10589df30794SChris Wilson 10599df30794SChris Wilson if (obj == NULL) 10609df30794SChris Wilson return; 10619df30794SChris Wilson 10629df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 10639df30794SChris Wilson kfree(obj->pages[page]); 10649df30794SChris Wilson 10659df30794SChris Wilson kfree(obj); 10669df30794SChris Wilson } 10679df30794SChris Wilson 1068742cbee8SDaniel Vetter void 1069742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 10709df30794SChris Wilson { 1071742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1072742cbee8SDaniel Vetter typeof(*error), ref); 1073e2f973d5SChris Wilson int i; 1074e2f973d5SChris Wilson 107552d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 107652d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 107752d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 107852d39a21SChris Wilson kfree(error->ring[i].requests); 107952d39a21SChris Wilson } 1080e2f973d5SChris Wilson 10819df30794SChris Wilson kfree(error->active_bo); 10826ef3d427SChris Wilson kfree(error->overlay); 10839df30794SChris Wilson kfree(error); 10849df30794SChris Wilson } 10851b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 10861b50247aSChris Wilson struct drm_i915_gem_object *obj) 1087c724e8a9SChris Wilson { 1088c724e8a9SChris Wilson err->size = obj->base.size; 1089c724e8a9SChris Wilson err->name = obj->base.name; 10900201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 10910201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1092c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1093c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1094c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1095c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1096c724e8a9SChris Wilson err->pinned = 0; 1097c724e8a9SChris Wilson if (obj->pin_count > 0) 1098c724e8a9SChris Wilson err->pinned = 1; 1099c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1100c724e8a9SChris Wilson err->pinned = -1; 1101c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1102c724e8a9SChris Wilson err->dirty = obj->dirty; 1103c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 110496154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 110593dfb40cSChris Wilson err->cache_level = obj->cache_level; 11061b50247aSChris Wilson } 1107c724e8a9SChris Wilson 11081b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 11091b50247aSChris Wilson int count, struct list_head *head) 11101b50247aSChris Wilson { 11111b50247aSChris Wilson struct drm_i915_gem_object *obj; 11121b50247aSChris Wilson int i = 0; 11131b50247aSChris Wilson 11141b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 11151b50247aSChris Wilson capture_bo(err++, obj); 1116c724e8a9SChris Wilson if (++i == count) 1117c724e8a9SChris Wilson break; 11181b50247aSChris Wilson } 1119c724e8a9SChris Wilson 11201b50247aSChris Wilson return i; 11211b50247aSChris Wilson } 11221b50247aSChris Wilson 11231b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 11241b50247aSChris Wilson int count, struct list_head *head) 11251b50247aSChris Wilson { 11261b50247aSChris Wilson struct drm_i915_gem_object *obj; 11271b50247aSChris Wilson int i = 0; 11281b50247aSChris Wilson 11291b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 11301b50247aSChris Wilson if (obj->pin_count == 0) 11311b50247aSChris Wilson continue; 11321b50247aSChris Wilson 11331b50247aSChris Wilson capture_bo(err++, obj); 11341b50247aSChris Wilson if (++i == count) 11351b50247aSChris Wilson break; 1136c724e8a9SChris Wilson } 1137c724e8a9SChris Wilson 1138c724e8a9SChris Wilson return i; 1139c724e8a9SChris Wilson } 1140c724e8a9SChris Wilson 1141748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1142748ebc60SChris Wilson struct drm_i915_error_state *error) 1143748ebc60SChris Wilson { 1144748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1145748ebc60SChris Wilson int i; 1146748ebc60SChris Wilson 1147748ebc60SChris Wilson /* Fences */ 1148748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1149775d17b6SDaniel Vetter case 7: 1150748ebc60SChris Wilson case 6: 1151748ebc60SChris Wilson for (i = 0; i < 16; i++) 1152748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1153748ebc60SChris Wilson break; 1154748ebc60SChris Wilson case 5: 1155748ebc60SChris Wilson case 4: 1156748ebc60SChris Wilson for (i = 0; i < 16; i++) 1157748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1158748ebc60SChris Wilson break; 1159748ebc60SChris Wilson case 3: 1160748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1161748ebc60SChris Wilson for (i = 0; i < 8; i++) 1162748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1163748ebc60SChris Wilson case 2: 1164748ebc60SChris Wilson for (i = 0; i < 8; i++) 1165748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1166748ebc60SChris Wilson break; 1167748ebc60SChris Wilson 11687dbf9d6eSBen Widawsky default: 11697dbf9d6eSBen Widawsky BUG(); 1170748ebc60SChris Wilson } 1171748ebc60SChris Wilson } 1172748ebc60SChris Wilson 1173bcfb2e28SChris Wilson static struct drm_i915_error_object * 1174bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1175bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1176bcfb2e28SChris Wilson { 1177bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1178bcfb2e28SChris Wilson u32 seqno; 1179bcfb2e28SChris Wilson 1180bcfb2e28SChris Wilson if (!ring->get_seqno) 1181bcfb2e28SChris Wilson return NULL; 1182bcfb2e28SChris Wilson 1183b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1184b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1185b45305fcSDaniel Vetter 1186b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1187b45305fcSDaniel Vetter return NULL; 1188b45305fcSDaniel Vetter 1189b45305fcSDaniel Vetter obj = ring->private; 1190b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1191b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1192b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1193b45305fcSDaniel Vetter } 1194b45305fcSDaniel Vetter 1195b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1196bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1197bcfb2e28SChris Wilson if (obj->ring != ring) 1198bcfb2e28SChris Wilson continue; 1199bcfb2e28SChris Wilson 12000201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1201bcfb2e28SChris Wilson continue; 1202bcfb2e28SChris Wilson 1203bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1204bcfb2e28SChris Wilson continue; 1205bcfb2e28SChris Wilson 1206bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1207bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1208bcfb2e28SChris Wilson */ 1209bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1210bcfb2e28SChris Wilson } 1211bcfb2e28SChris Wilson 1212bcfb2e28SChris Wilson return NULL; 1213bcfb2e28SChris Wilson } 1214bcfb2e28SChris Wilson 1215d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1216d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1217d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1218d27b1e0eSDaniel Vetter { 1219d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1220d27b1e0eSDaniel Vetter 122133f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 122212f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 122333f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 12247e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 12257e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 12267e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 12277e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1228df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1229df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 123033f3f518SDaniel Vetter } 1231c1cd90edSDaniel Vetter 1232d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 12339d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1234d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1235d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1236d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1237c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1238050ee91fSBen Widawsky if (ring->id == RCS) 1239d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1240d27b1e0eSDaniel Vetter } else { 12419d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1242d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1243d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1244d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1245d27b1e0eSDaniel Vetter } 1246d27b1e0eSDaniel Vetter 12479574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1248c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1249b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1250d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1251c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1252c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 12530f3b6849SChris Wilson error->ctl[ring->id] = I915_READ_CTL(ring); 12547e3b8737SDaniel Vetter 12557e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 12567e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1257d27b1e0eSDaniel Vetter } 1258d27b1e0eSDaniel Vetter 125952d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 126052d39a21SChris Wilson struct drm_i915_error_state *error) 126152d39a21SChris Wilson { 126252d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1263b4519513SChris Wilson struct intel_ring_buffer *ring; 126452d39a21SChris Wilson struct drm_i915_gem_request *request; 126552d39a21SChris Wilson int i, count; 126652d39a21SChris Wilson 1267b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 126852d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 126952d39a21SChris Wilson 127052d39a21SChris Wilson error->ring[i].batchbuffer = 127152d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 127252d39a21SChris Wilson 127352d39a21SChris Wilson error->ring[i].ringbuffer = 127452d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 127552d39a21SChris Wilson 127652d39a21SChris Wilson count = 0; 127752d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 127852d39a21SChris Wilson count++; 127952d39a21SChris Wilson 128052d39a21SChris Wilson error->ring[i].num_requests = count; 128152d39a21SChris Wilson error->ring[i].requests = 128252d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 128352d39a21SChris Wilson GFP_ATOMIC); 128452d39a21SChris Wilson if (error->ring[i].requests == NULL) { 128552d39a21SChris Wilson error->ring[i].num_requests = 0; 128652d39a21SChris Wilson continue; 128752d39a21SChris Wilson } 128852d39a21SChris Wilson 128952d39a21SChris Wilson count = 0; 129052d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 129152d39a21SChris Wilson struct drm_i915_error_request *erq; 129252d39a21SChris Wilson 129352d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 129452d39a21SChris Wilson erq->seqno = request->seqno; 129552d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1296ee4f42b1SChris Wilson erq->tail = request->tail; 129752d39a21SChris Wilson } 129852d39a21SChris Wilson } 129952d39a21SChris Wilson } 130052d39a21SChris Wilson 13018a905236SJesse Barnes /** 13028a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 13038a905236SJesse Barnes * @dev: drm device 13048a905236SJesse Barnes * 13058a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 13068a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 13078a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 13088a905236SJesse Barnes * to pick up. 13098a905236SJesse Barnes */ 131063eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 131163eeaf38SJesse Barnes { 131263eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 131305394f39SChris Wilson struct drm_i915_gem_object *obj; 131463eeaf38SJesse Barnes struct drm_i915_error_state *error; 131563eeaf38SJesse Barnes unsigned long flags; 13169db4a9c7SJesse Barnes int i, pipe; 131763eeaf38SJesse Barnes 131899584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 131999584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 132099584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 13219df30794SChris Wilson if (error) 13229df30794SChris Wilson return; 132363eeaf38SJesse Barnes 13249db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 132533f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 132663eeaf38SJesse Barnes if (!error) { 13279df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 13289df30794SChris Wilson return; 132963eeaf38SJesse Barnes } 133063eeaf38SJesse Barnes 13312f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in" 13322f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1333b6f7833bSChris Wilson dev->primary->index); 13342fa772f3SChris Wilson 1335742cbee8SDaniel Vetter kref_init(&error->ref); 133663eeaf38SJesse Barnes error->eir = I915_READ(EIR); 133763eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1338b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1339be998e2eSBen Widawsky 1340be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1341be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1342be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1343be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1344be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1345be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1346be998e2eSBen Widawsky else 1347be998e2eSBen Widawsky error->ier = I915_READ(IER); 1348be998e2eSBen Widawsky 13490f3b6849SChris Wilson if (INTEL_INFO(dev)->gen >= 6) 13500f3b6849SChris Wilson error->derrmr = I915_READ(DERRMR); 13510f3b6849SChris Wilson 13520f3b6849SChris Wilson if (IS_VALLEYVIEW(dev)) 13530f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_VLV); 13540f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen >= 7) 13550f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE_MT); 13560f3b6849SChris Wilson else if (INTEL_INFO(dev)->gen == 6) 13570f3b6849SChris Wilson error->forcewake = I915_READ(FORCEWAKE); 13580f3b6849SChris Wilson 13599db4a9c7SJesse Barnes for_each_pipe(pipe) 13609db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1361d27b1e0eSDaniel Vetter 136233f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1363f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 136433f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 136533f3f518SDaniel Vetter } 1366add354ddSChris Wilson 136771e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 136871e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 136971e172e8SBen Widawsky 1370050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1371050ee91fSBen Widawsky 1372748ebc60SChris Wilson i915_gem_record_fences(dev, error); 137352d39a21SChris Wilson i915_gem_record_rings(dev, error); 13749df30794SChris Wilson 1375c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 13769df30794SChris Wilson error->active_bo = NULL; 1377c724e8a9SChris Wilson error->pinned_bo = NULL; 13789df30794SChris Wilson 1379bcfb2e28SChris Wilson i = 0; 1380bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1381bcfb2e28SChris Wilson i++; 1382bcfb2e28SChris Wilson error->active_bo_count = i; 13836c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 13841b50247aSChris Wilson if (obj->pin_count) 1385bcfb2e28SChris Wilson i++; 1386bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1387c724e8a9SChris Wilson 13888e934dbfSChris Wilson error->active_bo = NULL; 13898e934dbfSChris Wilson error->pinned_bo = NULL; 1390bcfb2e28SChris Wilson if (i) { 1391bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 13929df30794SChris Wilson GFP_ATOMIC); 1393c724e8a9SChris Wilson if (error->active_bo) 1394c724e8a9SChris Wilson error->pinned_bo = 1395c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 13969df30794SChris Wilson } 1397c724e8a9SChris Wilson 1398c724e8a9SChris Wilson if (error->active_bo) 1399c724e8a9SChris Wilson error->active_bo_count = 14001b50247aSChris Wilson capture_active_bo(error->active_bo, 1401c724e8a9SChris Wilson error->active_bo_count, 1402c724e8a9SChris Wilson &dev_priv->mm.active_list); 1403c724e8a9SChris Wilson 1404c724e8a9SChris Wilson if (error->pinned_bo) 1405c724e8a9SChris Wilson error->pinned_bo_count = 14061b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1407c724e8a9SChris Wilson error->pinned_bo_count, 14086c085a72SChris Wilson &dev_priv->mm.bound_list); 140963eeaf38SJesse Barnes 14108a905236SJesse Barnes do_gettimeofday(&error->time); 14118a905236SJesse Barnes 14126ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1413c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 14146ef3d427SChris Wilson 141599584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 141699584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 141799584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 14189df30794SChris Wilson error = NULL; 14199df30794SChris Wilson } 142099584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 14219df30794SChris Wilson 14229df30794SChris Wilson if (error) 1423742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 14249df30794SChris Wilson } 14259df30794SChris Wilson 14269df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 14279df30794SChris Wilson { 14289df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 14299df30794SChris Wilson struct drm_i915_error_state *error; 14306dc0e816SBen Widawsky unsigned long flags; 14319df30794SChris Wilson 143299584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 143399584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 143499584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 143599584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 14369df30794SChris Wilson 14379df30794SChris Wilson if (error) 1438742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 143963eeaf38SJesse Barnes } 14403bd3c932SChris Wilson #else 14413bd3c932SChris Wilson #define i915_capture_error_state(x) 14423bd3c932SChris Wilson #endif 144363eeaf38SJesse Barnes 144435aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1445c0e09200SDave Airlie { 14468a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1447bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 144863eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1449050ee91fSBen Widawsky int pipe, i; 145063eeaf38SJesse Barnes 145135aed2e6SChris Wilson if (!eir) 145235aed2e6SChris Wilson return; 145363eeaf38SJesse Barnes 1454a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 14558a905236SJesse Barnes 1456bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1457bd9854f9SBen Widawsky 14588a905236SJesse Barnes if (IS_G4X(dev)) { 14598a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 14608a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 14618a905236SJesse Barnes 1462a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1463a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1464050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1465050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1466a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1467a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 14688a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 14693143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 14708a905236SJesse Barnes } 14718a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 14728a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1473a70491ccSJoe Perches pr_err("page table error\n"); 1474a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 14758a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 14763143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 14778a905236SJesse Barnes } 14788a905236SJesse Barnes } 14798a905236SJesse Barnes 1480a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 148163eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 148263eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1483a70491ccSJoe Perches pr_err("page table error\n"); 1484a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 148563eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 14863143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 148763eeaf38SJesse Barnes } 14888a905236SJesse Barnes } 14898a905236SJesse Barnes 149063eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1491a70491ccSJoe Perches pr_err("memory refresh error:\n"); 14929db4a9c7SJesse Barnes for_each_pipe(pipe) 1493a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 14949db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 149563eeaf38SJesse Barnes /* pipestat has already been acked */ 149663eeaf38SJesse Barnes } 149763eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1498a70491ccSJoe Perches pr_err("instruction error\n"); 1499a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1500050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1501050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1502a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 150363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 150463eeaf38SJesse Barnes 1505a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1506a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1507a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 150863eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 15093143a2bfSChris Wilson POSTING_READ(IPEIR); 151063eeaf38SJesse Barnes } else { 151163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 151263eeaf38SJesse Barnes 1513a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1514a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1515a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1516a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 151763eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 15183143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 151963eeaf38SJesse Barnes } 152063eeaf38SJesse Barnes } 152163eeaf38SJesse Barnes 152263eeaf38SJesse Barnes I915_WRITE(EIR, eir); 15233143a2bfSChris Wilson POSTING_READ(EIR); 152463eeaf38SJesse Barnes eir = I915_READ(EIR); 152563eeaf38SJesse Barnes if (eir) { 152663eeaf38SJesse Barnes /* 152763eeaf38SJesse Barnes * some errors might have become stuck, 152863eeaf38SJesse Barnes * mask them. 152963eeaf38SJesse Barnes */ 153063eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 153163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 153263eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 153363eeaf38SJesse Barnes } 153435aed2e6SChris Wilson } 153535aed2e6SChris Wilson 153635aed2e6SChris Wilson /** 153735aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 153835aed2e6SChris Wilson * @dev: drm device 153935aed2e6SChris Wilson * 154035aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 154135aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 154235aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 154335aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 154435aed2e6SChris Wilson * of a ring dump etc.). 154535aed2e6SChris Wilson */ 1546527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 154735aed2e6SChris Wilson { 154835aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1549b4519513SChris Wilson struct intel_ring_buffer *ring; 1550b4519513SChris Wilson int i; 155135aed2e6SChris Wilson 155235aed2e6SChris Wilson i915_capture_error_state(dev); 155335aed2e6SChris Wilson i915_report_and_clear_eir(dev); 15548a905236SJesse Barnes 1555ba1234d1SBen Gamari if (wedged) { 1556f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1557f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1558ba1234d1SBen Gamari 155911ed50ecSBen Gamari /* 15601f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 15611f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 156211ed50ecSBen Gamari */ 1563b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1564b4519513SChris Wilson wake_up_all(&ring->irq_queue); 156511ed50ecSBen Gamari } 156611ed50ecSBen Gamari 156799584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 15688a905236SJesse Barnes } 15698a905236SJesse Barnes 15704e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 15714e5359cdSSimon Farnsworth { 15724e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 15734e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 15744e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 157505394f39SChris Wilson struct drm_i915_gem_object *obj; 15764e5359cdSSimon Farnsworth struct intel_unpin_work *work; 15774e5359cdSSimon Farnsworth unsigned long flags; 15784e5359cdSSimon Farnsworth bool stall_detected; 15794e5359cdSSimon Farnsworth 15804e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 15814e5359cdSSimon Farnsworth if (intel_crtc == NULL) 15824e5359cdSSimon Farnsworth return; 15834e5359cdSSimon Farnsworth 15844e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 15854e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 15864e5359cdSSimon Farnsworth 1587e7d841caSChris Wilson if (work == NULL || 1588e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1589e7d841caSChris Wilson !work->enable_stall_check) { 15904e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 15914e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 15924e5359cdSSimon Farnsworth return; 15934e5359cdSSimon Farnsworth } 15944e5359cdSSimon Farnsworth 15954e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 159605394f39SChris Wilson obj = work->pending_flip_obj; 1597a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 15989db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1599446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1600446f2545SArmin Reese obj->gtt_offset; 16014e5359cdSSimon Farnsworth } else { 16029db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 160305394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 160401f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 16054e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 16064e5359cdSSimon Farnsworth } 16074e5359cdSSimon Farnsworth 16084e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 16094e5359cdSSimon Farnsworth 16104e5359cdSSimon Farnsworth if (stall_detected) { 16114e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 16124e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 16134e5359cdSSimon Farnsworth } 16144e5359cdSSimon Farnsworth } 16154e5359cdSSimon Farnsworth 161642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 161742f52ef8SKeith Packard * we use as a pipe index 161842f52ef8SKeith Packard */ 1619f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 16200a3e67a4SJesse Barnes { 16210a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1622e9d21d7fSKeith Packard unsigned long irqflags; 162371e0ffa5SJesse Barnes 16245eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 162571e0ffa5SJesse Barnes return -EINVAL; 16260a3e67a4SJesse Barnes 16271ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1628f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 16297c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16307c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16310a3e67a4SJesse Barnes else 16327c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16337c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 16348692d00eSChris Wilson 16358692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 16368692d00eSChris Wilson if (dev_priv->info->gen == 3) 16376b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 16381ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16398692d00eSChris Wilson 16400a3e67a4SJesse Barnes return 0; 16410a3e67a4SJesse Barnes } 16420a3e67a4SJesse Barnes 1643f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1644f796cf8fSJesse Barnes { 1645f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1646f796cf8fSJesse Barnes unsigned long irqflags; 1647f796cf8fSJesse Barnes 1648f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1649f796cf8fSJesse Barnes return -EINVAL; 1650f796cf8fSJesse Barnes 1651f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1652f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1653f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1654f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1655f796cf8fSJesse Barnes 1656f796cf8fSJesse Barnes return 0; 1657f796cf8fSJesse Barnes } 1658f796cf8fSJesse Barnes 1659f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1660b1f14ad0SJesse Barnes { 1661b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1662b1f14ad0SJesse Barnes unsigned long irqflags; 1663b1f14ad0SJesse Barnes 1664b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1665b1f14ad0SJesse Barnes return -EINVAL; 1666b1f14ad0SJesse Barnes 1667b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1668b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1669b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1670b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1671b1f14ad0SJesse Barnes 1672b1f14ad0SJesse Barnes return 0; 1673b1f14ad0SJesse Barnes } 1674b1f14ad0SJesse Barnes 16757e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 16767e231dbeSJesse Barnes { 16777e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16787e231dbeSJesse Barnes unsigned long irqflags; 167931acc7f5SJesse Barnes u32 imr; 16807e231dbeSJesse Barnes 16817e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 16827e231dbeSJesse Barnes return -EINVAL; 16837e231dbeSJesse Barnes 16847e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 16857e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 168631acc7f5SJesse Barnes if (pipe == 0) 16877e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 168831acc7f5SJesse Barnes else 16897e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 16907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 169131acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 169231acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 16937e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16947e231dbeSJesse Barnes 16957e231dbeSJesse Barnes return 0; 16967e231dbeSJesse Barnes } 16977e231dbeSJesse Barnes 169842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 169942f52ef8SKeith Packard * we use as a pipe index 170042f52ef8SKeith Packard */ 1701f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 17020a3e67a4SJesse Barnes { 17030a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1704e9d21d7fSKeith Packard unsigned long irqflags; 17050a3e67a4SJesse Barnes 17061ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 17078692d00eSChris Wilson if (dev_priv->info->gen == 3) 17086b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 17098692d00eSChris Wilson 17107c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 17117c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 17127c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 17131ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17140a3e67a4SJesse Barnes } 17150a3e67a4SJesse Barnes 1716f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1717f796cf8fSJesse Barnes { 1718f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1719f796cf8fSJesse Barnes unsigned long irqflags; 1720f796cf8fSJesse Barnes 1721f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1722f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1723f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1724f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1725f796cf8fSJesse Barnes } 1726f796cf8fSJesse Barnes 1727f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1728b1f14ad0SJesse Barnes { 1729b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1730b1f14ad0SJesse Barnes unsigned long irqflags; 1731b1f14ad0SJesse Barnes 1732b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1733b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1734b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1735b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1736b1f14ad0SJesse Barnes } 1737b1f14ad0SJesse Barnes 17387e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 17397e231dbeSJesse Barnes { 17407e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17417e231dbeSJesse Barnes unsigned long irqflags; 174231acc7f5SJesse Barnes u32 imr; 17437e231dbeSJesse Barnes 17447e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 174531acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 174631acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17477e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 174831acc7f5SJesse Barnes if (pipe == 0) 17497e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 175031acc7f5SJesse Barnes else 17517e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17527e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 17537e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17547e231dbeSJesse Barnes } 17557e231dbeSJesse Barnes 1756893eead0SChris Wilson static u32 1757893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1758852835f3SZou Nan hai { 1759893eead0SChris Wilson return list_entry(ring->request_list.prev, 1760893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1761893eead0SChris Wilson } 1762893eead0SChris Wilson 1763893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1764893eead0SChris Wilson { 1765893eead0SChris Wilson if (list_empty(&ring->request_list) || 1766b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1767b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1768893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 17699574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 17709574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 17719574b3feSBen Widawsky ring->name); 1772893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1773893eead0SChris Wilson *err = true; 1774893eead0SChris Wilson } 1775893eead0SChris Wilson return true; 1776893eead0SChris Wilson } 1777893eead0SChris Wilson return false; 1778f65d9421SBen Gamari } 1779f65d9421SBen Gamari 17801ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 17811ec14ad3SChris Wilson { 17821ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 17831ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 17841ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 17851ec14ad3SChris Wilson if (tmp & RING_WAIT) { 17861ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 17871ec14ad3SChris Wilson ring->name); 17881ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 17891ec14ad3SChris Wilson return true; 17901ec14ad3SChris Wilson } 17911ec14ad3SChris Wilson return false; 17921ec14ad3SChris Wilson } 17931ec14ad3SChris Wilson 1794d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1795d1e61e7fSChris Wilson { 1796d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1797d1e61e7fSChris Wilson 179899584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 1799b4519513SChris Wilson bool hung = true; 1800b4519513SChris Wilson 1801d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1802d1e61e7fSChris Wilson i915_handle_error(dev, true); 1803d1e61e7fSChris Wilson 1804d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1805b4519513SChris Wilson struct intel_ring_buffer *ring; 1806b4519513SChris Wilson int i; 1807b4519513SChris Wilson 1808d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1809d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1810d1e61e7fSChris Wilson * and break the hang. This should work on 1811d1e61e7fSChris Wilson * all but the second generation chipsets. 1812d1e61e7fSChris Wilson */ 1813b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1814b4519513SChris Wilson hung &= !kick_ring(ring); 1815d1e61e7fSChris Wilson } 1816d1e61e7fSChris Wilson 1817b4519513SChris Wilson return hung; 1818d1e61e7fSChris Wilson } 1819d1e61e7fSChris Wilson 1820d1e61e7fSChris Wilson return false; 1821d1e61e7fSChris Wilson } 1822d1e61e7fSChris Wilson 1823f65d9421SBen Gamari /** 1824f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1825f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1826f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1827f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1828f65d9421SBen Gamari */ 1829f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1830f65d9421SBen Gamari { 1831f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1832f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1833bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1834b4519513SChris Wilson struct intel_ring_buffer *ring; 1835b4519513SChris Wilson bool err = false, idle; 1836b4519513SChris Wilson int i; 1837893eead0SChris Wilson 18383e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 18393e0dc6b0SBen Widawsky return; 18403e0dc6b0SBen Widawsky 1841b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1842b4519513SChris Wilson idle = true; 1843b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1844b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1845b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1846b4519513SChris Wilson } 1847b4519513SChris Wilson 1848893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1849b4519513SChris Wilson if (idle) { 1850d1e61e7fSChris Wilson if (err) { 1851d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1852d1e61e7fSChris Wilson return; 1853d1e61e7fSChris Wilson 1854893eead0SChris Wilson goto repeat; 1855d1e61e7fSChris Wilson } 1856d1e61e7fSChris Wilson 185799584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1858893eead0SChris Wilson return; 1859893eead0SChris Wilson } 1860f65d9421SBen Gamari 1861bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 186299584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 186399584db3SDaniel Vetter sizeof(acthd)) == 0 && 186499584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 186599584db3SDaniel Vetter sizeof(instdone)) == 0) { 1866d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1867f65d9421SBen Gamari return; 1868cbb465e7SChris Wilson } else { 186999584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1870cbb465e7SChris Wilson 187199584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 187299584db3SDaniel Vetter sizeof(acthd)); 187399584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 187499584db3SDaniel Vetter sizeof(instdone)); 1875cbb465e7SChris Wilson } 1876f65d9421SBen Gamari 1877893eead0SChris Wilson repeat: 1878f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 187999584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 1880cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 1881f65d9421SBen Gamari } 1882f65d9421SBen Gamari 1883c0e09200SDave Airlie /* drm_dma.h hooks 1884c0e09200SDave Airlie */ 1885f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1886036a4a7dSZhenyu Wang { 1887036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1888036a4a7dSZhenyu Wang 18894697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 18904697995bSJesse Barnes 1891036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1892bdfcdb63SDaniel Vetter 1893036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1894036a4a7dSZhenyu Wang 1895036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1896036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 18973143a2bfSChris Wilson POSTING_READ(DEIER); 1898036a4a7dSZhenyu Wang 1899036a4a7dSZhenyu Wang /* and GT */ 1900036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1901036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 19023143a2bfSChris Wilson POSTING_READ(GTIER); 1903c650156aSZhenyu Wang 1904c650156aSZhenyu Wang /* south display irq */ 1905c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1906c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 19073143a2bfSChris Wilson POSTING_READ(SDEIER); 1908036a4a7dSZhenyu Wang } 1909036a4a7dSZhenyu Wang 19107e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 19117e231dbeSJesse Barnes { 19127e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19137e231dbeSJesse Barnes int pipe; 19147e231dbeSJesse Barnes 19157e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 19167e231dbeSJesse Barnes 19177e231dbeSJesse Barnes /* VLV magic */ 19187e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 19197e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 19207e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 19217e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 19227e231dbeSJesse Barnes 19237e231dbeSJesse Barnes /* and GT */ 19247e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 19257e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 19267e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 19277e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 19287e231dbeSJesse Barnes POSTING_READ(GTIER); 19297e231dbeSJesse Barnes 19307e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 19317e231dbeSJesse Barnes 19327e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19337e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19347e231dbeSJesse Barnes for_each_pipe(pipe) 19357e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19367e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19377e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 19387e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 19397e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19407e231dbeSJesse Barnes } 19417e231dbeSJesse Barnes 19427fe0b973SKeith Packard /* 19437fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 19447fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 19457fe0b973SKeith Packard * 19467fe0b973SKeith Packard * This register is the same on all known PCH chips. 19477fe0b973SKeith Packard */ 19487fe0b973SKeith Packard 1949d46da437SPaulo Zanoni static void ibx_enable_hotplug(struct drm_device *dev) 19507fe0b973SKeith Packard { 19517fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19527fe0b973SKeith Packard u32 hotplug; 19537fe0b973SKeith Packard 19547fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 19557fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 19567fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 19577fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 19587fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 19597fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 19607fe0b973SKeith Packard } 19617fe0b973SKeith Packard 1962d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 1963d46da437SPaulo Zanoni { 1964d46da437SPaulo Zanoni drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1965d46da437SPaulo Zanoni u32 mask; 1966d46da437SPaulo Zanoni 1967d46da437SPaulo Zanoni if (HAS_PCH_IBX(dev)) 1968d46da437SPaulo Zanoni mask = SDE_HOTPLUG_MASK | 1969d46da437SPaulo Zanoni SDE_GMBUS | 1970d46da437SPaulo Zanoni SDE_AUX_MASK; 1971d46da437SPaulo Zanoni else 1972d46da437SPaulo Zanoni mask = SDE_HOTPLUG_MASK_CPT | 1973d46da437SPaulo Zanoni SDE_GMBUS_CPT | 1974d46da437SPaulo Zanoni SDE_AUX_MASK_CPT; 1975d46da437SPaulo Zanoni 1976d46da437SPaulo Zanoni I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1977d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 1978d46da437SPaulo Zanoni I915_WRITE(SDEIER, mask); 1979d46da437SPaulo Zanoni POSTING_READ(SDEIER); 1980d46da437SPaulo Zanoni 1981d46da437SPaulo Zanoni ibx_enable_hotplug(dev); 1982d46da437SPaulo Zanoni } 1983d46da437SPaulo Zanoni 1984f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1985036a4a7dSZhenyu Wang { 1986036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1987036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1988013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1989ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 1990ce99c256SDaniel Vetter DE_AUX_CHANNEL_A; 19911ec14ad3SChris Wilson u32 render_irqs; 1992036a4a7dSZhenyu Wang 19931ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1994036a4a7dSZhenyu Wang 1995036a4a7dSZhenyu Wang /* should always can generate irq */ 1996036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 19971ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 19981ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 19993143a2bfSChris Wilson POSTING_READ(DEIER); 2000036a4a7dSZhenyu Wang 20011ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 2002036a4a7dSZhenyu Wang 2003036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 20041ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2005881f47b6SXiang, Haihao 20061ec14ad3SChris Wilson if (IS_GEN6(dev)) 20071ec14ad3SChris Wilson render_irqs = 20081ec14ad3SChris Wilson GT_USER_INTERRUPT | 2009e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 2010e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 20111ec14ad3SChris Wilson else 20121ec14ad3SChris Wilson render_irqs = 201388f23b8fSChris Wilson GT_USER_INTERRUPT | 2014c6df541cSChris Wilson GT_PIPE_NOTIFY | 20151ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 20161ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 20173143a2bfSChris Wilson POSTING_READ(GTIER); 2018036a4a7dSZhenyu Wang 2019d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 20207fe0b973SKeith Packard 2021f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 2022f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 2023f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 2024f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 2025f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 2026f97108d1SJesse Barnes } 2027f97108d1SJesse Barnes 2028036a4a7dSZhenyu Wang return 0; 2029036a4a7dSZhenyu Wang } 2030036a4a7dSZhenyu Wang 2031f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2032b1f14ad0SJesse Barnes { 2033b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2034b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2035b615b57aSChris Wilson u32 display_mask = 2036b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2037b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2038b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2039ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 2040ce99c256SDaniel Vetter DE_AUX_CHANNEL_A_IVB; 2041b1f14ad0SJesse Barnes u32 render_irqs; 2042b1f14ad0SJesse Barnes 2043b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2044b1f14ad0SJesse Barnes 2045b1f14ad0SJesse Barnes /* should always can generate irq */ 2046b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2047b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2048b615b57aSChris Wilson I915_WRITE(DEIER, 2049b615b57aSChris Wilson display_mask | 2050b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2051b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2052b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2053b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2054b1f14ad0SJesse Barnes 205515b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2056b1f14ad0SJesse Barnes 2057b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2058b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2059b1f14ad0SJesse Barnes 2060e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 206115b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2062b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2063b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2064b1f14ad0SJesse Barnes 2065d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 20667fe0b973SKeith Packard 2067b1f14ad0SJesse Barnes return 0; 2068b1f14ad0SJesse Barnes } 2069b1f14ad0SJesse Barnes 20707e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 20717e231dbeSJesse Barnes { 20727e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20737e231dbeSJesse Barnes u32 enable_mask; 207431acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 20753bcedbe5SJesse Barnes u32 render_irqs; 20767e231dbeSJesse Barnes u16 msid; 20777e231dbeSJesse Barnes 20787e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 207931acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 208031acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 208131acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 20827e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 20837e231dbeSJesse Barnes 208431acc7f5SJesse Barnes /* 208531acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 208631acc7f5SJesse Barnes * toggle them based on usage. 208731acc7f5SJesse Barnes */ 208831acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 208931acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 209031acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 20917e231dbeSJesse Barnes 20927e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 20937e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 20947e231dbeSJesse Barnes 20957e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 20967e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 20977e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 20987e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 20997e231dbeSJesse Barnes msid |= (1<<14); 21007e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 21017e231dbeSJesse Barnes 210220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 210320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 210420afbda2SDaniel Vetter 21057e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 21067e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 21077e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21087e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 21097e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 21107e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21117e231dbeSJesse Barnes 211231acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2113515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 211431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 211531acc7f5SJesse Barnes 21167e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21177e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21187e231dbeSJesse Barnes 211931acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 212031acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 21213bcedbe5SJesse Barnes 21223bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 21233bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 21243bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 21257e231dbeSJesse Barnes POSTING_READ(GTIER); 21267e231dbeSJesse Barnes 21277e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 21287e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 21297e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 21307e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 21317e231dbeSJesse Barnes #endif 21327e231dbeSJesse Barnes 21337e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 213420afbda2SDaniel Vetter 213520afbda2SDaniel Vetter return 0; 213620afbda2SDaniel Vetter } 213720afbda2SDaniel Vetter 213820afbda2SDaniel Vetter static void valleyview_hpd_irq_setup(struct drm_device *dev) 213920afbda2SDaniel Vetter { 214020afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 214120afbda2SDaniel Vetter u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 214220afbda2SDaniel Vetter 21437e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 214426739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) 214526739f12SDaniel Vetter hotplug_en |= PORTB_HOTPLUG_INT_EN; 214626739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) 214726739f12SDaniel Vetter hotplug_en |= PORTC_HOTPLUG_INT_EN; 214826739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) 214926739f12SDaniel Vetter hotplug_en |= PORTD_HOTPLUG_INT_EN; 2150ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 21517e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2152ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 21537e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 21547e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 21557e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 21567e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 21577e231dbeSJesse Barnes } 21587e231dbeSJesse Barnes 21597e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 21607e231dbeSJesse Barnes } 21617e231dbeSJesse Barnes 21627e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 21637e231dbeSJesse Barnes { 21647e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21657e231dbeSJesse Barnes int pipe; 21667e231dbeSJesse Barnes 21677e231dbeSJesse Barnes if (!dev_priv) 21687e231dbeSJesse Barnes return; 21697e231dbeSJesse Barnes 21707e231dbeSJesse Barnes for_each_pipe(pipe) 21717e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21727e231dbeSJesse Barnes 21737e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 21747e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 21757e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 21767e231dbeSJesse Barnes for_each_pipe(pipe) 21777e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21787e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21797e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 21807e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 21817e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21827e231dbeSJesse Barnes } 21837e231dbeSJesse Barnes 2184f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2185036a4a7dSZhenyu Wang { 2186036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21874697995bSJesse Barnes 21884697995bSJesse Barnes if (!dev_priv) 21894697995bSJesse Barnes return; 21904697995bSJesse Barnes 2191036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2192036a4a7dSZhenyu Wang 2193036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2194036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2195036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2196036a4a7dSZhenyu Wang 2197036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2198036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2199036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2200192aac1fSKeith Packard 2201192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2202192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2203192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2204036a4a7dSZhenyu Wang } 2205036a4a7dSZhenyu Wang 2206c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2207c2798b19SChris Wilson { 2208c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2209c2798b19SChris Wilson int pipe; 2210c2798b19SChris Wilson 2211c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2212c2798b19SChris Wilson 2213c2798b19SChris Wilson for_each_pipe(pipe) 2214c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2215c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2216c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2217c2798b19SChris Wilson POSTING_READ16(IER); 2218c2798b19SChris Wilson } 2219c2798b19SChris Wilson 2220c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2221c2798b19SChris Wilson { 2222c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2223c2798b19SChris Wilson 2224c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2225c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2226c2798b19SChris Wilson 2227c2798b19SChris Wilson I915_WRITE16(EMR, 2228c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2229c2798b19SChris Wilson 2230c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2231c2798b19SChris Wilson dev_priv->irq_mask = 2232c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2233c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2234c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2235c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2236c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2237c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2238c2798b19SChris Wilson 2239c2798b19SChris Wilson I915_WRITE16(IER, 2240c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2241c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2242c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2243c2798b19SChris Wilson I915_USER_INTERRUPT); 2244c2798b19SChris Wilson POSTING_READ16(IER); 2245c2798b19SChris Wilson 2246c2798b19SChris Wilson return 0; 2247c2798b19SChris Wilson } 2248c2798b19SChris Wilson 2249ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2250c2798b19SChris Wilson { 2251c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2252c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2253c2798b19SChris Wilson u16 iir, new_iir; 2254c2798b19SChris Wilson u32 pipe_stats[2]; 2255c2798b19SChris Wilson unsigned long irqflags; 2256c2798b19SChris Wilson int irq_received; 2257c2798b19SChris Wilson int pipe; 2258c2798b19SChris Wilson u16 flip_mask = 2259c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2260c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2261c2798b19SChris Wilson 2262c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2263c2798b19SChris Wilson 2264c2798b19SChris Wilson iir = I915_READ16(IIR); 2265c2798b19SChris Wilson if (iir == 0) 2266c2798b19SChris Wilson return IRQ_NONE; 2267c2798b19SChris Wilson 2268c2798b19SChris Wilson while (iir & ~flip_mask) { 2269c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2270c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2271c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2272c2798b19SChris Wilson * interrupts (for non-MSI). 2273c2798b19SChris Wilson */ 2274c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2275c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2276c2798b19SChris Wilson i915_handle_error(dev, false); 2277c2798b19SChris Wilson 2278c2798b19SChris Wilson for_each_pipe(pipe) { 2279c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2280c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2281c2798b19SChris Wilson 2282c2798b19SChris Wilson /* 2283c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2284c2798b19SChris Wilson */ 2285c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2286c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2287c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2288c2798b19SChris Wilson pipe_name(pipe)); 2289c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2290c2798b19SChris Wilson irq_received = 1; 2291c2798b19SChris Wilson } 2292c2798b19SChris Wilson } 2293c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2294c2798b19SChris Wilson 2295c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2296c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2297c2798b19SChris Wilson 2298d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2299c2798b19SChris Wilson 2300c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2301c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2302c2798b19SChris Wilson 2303c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2304c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2305c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2306c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2307c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2308c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2309c2798b19SChris Wilson } 2310c2798b19SChris Wilson } 2311c2798b19SChris Wilson 2312c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2313c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2314c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2315c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2316c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2317c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2318c2798b19SChris Wilson } 2319c2798b19SChris Wilson } 2320c2798b19SChris Wilson 2321c2798b19SChris Wilson iir = new_iir; 2322c2798b19SChris Wilson } 2323c2798b19SChris Wilson 2324c2798b19SChris Wilson return IRQ_HANDLED; 2325c2798b19SChris Wilson } 2326c2798b19SChris Wilson 2327c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2328c2798b19SChris Wilson { 2329c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2330c2798b19SChris Wilson int pipe; 2331c2798b19SChris Wilson 2332c2798b19SChris Wilson for_each_pipe(pipe) { 2333c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2334c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2335c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2336c2798b19SChris Wilson } 2337c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2338c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2339c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2340c2798b19SChris Wilson } 2341c2798b19SChris Wilson 2342a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2343a266c7d5SChris Wilson { 2344a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2345a266c7d5SChris Wilson int pipe; 2346a266c7d5SChris Wilson 2347a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2348a266c7d5SChris Wilson 2349a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2350a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2351a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2352a266c7d5SChris Wilson } 2353a266c7d5SChris Wilson 235400d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2355a266c7d5SChris Wilson for_each_pipe(pipe) 2356a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2357a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2358a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2359a266c7d5SChris Wilson POSTING_READ(IER); 2360a266c7d5SChris Wilson } 2361a266c7d5SChris Wilson 2362a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2363a266c7d5SChris Wilson { 2364a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 236538bde180SChris Wilson u32 enable_mask; 2366a266c7d5SChris Wilson 2367a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2368a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2369a266c7d5SChris Wilson 237038bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 237138bde180SChris Wilson 237238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 237338bde180SChris Wilson dev_priv->irq_mask = 237438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 237538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 237638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 237738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 237838bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 237938bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 238038bde180SChris Wilson 238138bde180SChris Wilson enable_mask = 238238bde180SChris Wilson I915_ASLE_INTERRUPT | 238338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 238438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 238538bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 238638bde180SChris Wilson I915_USER_INTERRUPT; 238738bde180SChris Wilson 2388a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 238920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 239020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 239120afbda2SDaniel Vetter 2392a266c7d5SChris Wilson /* Enable in IER... */ 2393a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2394a266c7d5SChris Wilson /* and unmask in IMR */ 2395a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2396a266c7d5SChris Wilson } 2397a266c7d5SChris Wilson 2398a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2399a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2400a266c7d5SChris Wilson POSTING_READ(IER); 2401a266c7d5SChris Wilson 240220afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 240320afbda2SDaniel Vetter 240420afbda2SDaniel Vetter return 0; 240520afbda2SDaniel Vetter } 240620afbda2SDaniel Vetter 240720afbda2SDaniel Vetter static void i915_hpd_irq_setup(struct drm_device *dev) 240820afbda2SDaniel Vetter { 240920afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 241020afbda2SDaniel Vetter u32 hotplug_en; 241120afbda2SDaniel Vetter 2412a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 241320afbda2SDaniel Vetter hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2414a266c7d5SChris Wilson 241526739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) 241626739f12SDaniel Vetter hotplug_en |= PORTB_HOTPLUG_INT_EN; 241726739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) 241826739f12SDaniel Vetter hotplug_en |= PORTC_HOTPLUG_INT_EN; 241926739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) 242026739f12SDaniel Vetter hotplug_en |= PORTD_HOTPLUG_INT_EN; 2421084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2422a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2423084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2424a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2425a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2426a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2427a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2428a266c7d5SChris Wilson } 2429a266c7d5SChris Wilson 2430a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2431a266c7d5SChris Wilson 2432a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2433a266c7d5SChris Wilson } 2434a266c7d5SChris Wilson } 2435a266c7d5SChris Wilson 2436ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2437a266c7d5SChris Wilson { 2438a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2439a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24408291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2441a266c7d5SChris Wilson unsigned long irqflags; 244238bde180SChris Wilson u32 flip_mask = 244338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 244438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 244538bde180SChris Wilson u32 flip[2] = { 244638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 244738bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 244838bde180SChris Wilson }; 244938bde180SChris Wilson int pipe, ret = IRQ_NONE; 2450a266c7d5SChris Wilson 2451a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2452a266c7d5SChris Wilson 2453a266c7d5SChris Wilson iir = I915_READ(IIR); 245438bde180SChris Wilson do { 245538bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 24568291ee90SChris Wilson bool blc_event = false; 2457a266c7d5SChris Wilson 2458a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2459a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2460a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2461a266c7d5SChris Wilson * interrupts (for non-MSI). 2462a266c7d5SChris Wilson */ 2463a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2464a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2465a266c7d5SChris Wilson i915_handle_error(dev, false); 2466a266c7d5SChris Wilson 2467a266c7d5SChris Wilson for_each_pipe(pipe) { 2468a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2469a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2470a266c7d5SChris Wilson 247138bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2472a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2473a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2474a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2475a266c7d5SChris Wilson pipe_name(pipe)); 2476a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 247738bde180SChris Wilson irq_received = true; 2478a266c7d5SChris Wilson } 2479a266c7d5SChris Wilson } 2480a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2481a266c7d5SChris Wilson 2482a266c7d5SChris Wilson if (!irq_received) 2483a266c7d5SChris Wilson break; 2484a266c7d5SChris Wilson 2485a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2486a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2487a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2488a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2489a266c7d5SChris Wilson 2490a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2491a266c7d5SChris Wilson hotplug_status); 2492a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2493a266c7d5SChris Wilson queue_work(dev_priv->wq, 2494a266c7d5SChris Wilson &dev_priv->hotplug_work); 2495a266c7d5SChris Wilson 2496a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 249738bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2498a266c7d5SChris Wilson } 2499a266c7d5SChris Wilson 250038bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2501a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2502a266c7d5SChris Wilson 2503a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2504a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2505a266c7d5SChris Wilson 2506a266c7d5SChris Wilson for_each_pipe(pipe) { 250738bde180SChris Wilson int plane = pipe; 250838bde180SChris Wilson if (IS_MOBILE(dev)) 250938bde180SChris Wilson plane = !plane; 25108291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2511a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 251238bde180SChris Wilson if (iir & flip[plane]) { 251338bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2514a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 251538bde180SChris Wilson flip_mask &= ~flip[plane]; 251638bde180SChris Wilson } 2517a266c7d5SChris Wilson } 2518a266c7d5SChris Wilson 2519a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2520a266c7d5SChris Wilson blc_event = true; 2521a266c7d5SChris Wilson } 2522a266c7d5SChris Wilson 2523a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2524a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2525a266c7d5SChris Wilson 2526a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2527a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2528a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2529a266c7d5SChris Wilson * we would never get another interrupt. 2530a266c7d5SChris Wilson * 2531a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2532a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2533a266c7d5SChris Wilson * another one. 2534a266c7d5SChris Wilson * 2535a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2536a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2537a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2538a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2539a266c7d5SChris Wilson * stray interrupts. 2540a266c7d5SChris Wilson */ 254138bde180SChris Wilson ret = IRQ_HANDLED; 2542a266c7d5SChris Wilson iir = new_iir; 254338bde180SChris Wilson } while (iir & ~flip_mask); 2544a266c7d5SChris Wilson 2545d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 25468291ee90SChris Wilson 2547a266c7d5SChris Wilson return ret; 2548a266c7d5SChris Wilson } 2549a266c7d5SChris Wilson 2550a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2551a266c7d5SChris Wilson { 2552a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2553a266c7d5SChris Wilson int pipe; 2554a266c7d5SChris Wilson 2555a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2556a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2557a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2558a266c7d5SChris Wilson } 2559a266c7d5SChris Wilson 256000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 256155b39755SChris Wilson for_each_pipe(pipe) { 256255b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2563a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 256455b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 256555b39755SChris Wilson } 2566a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2567a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2568a266c7d5SChris Wilson 2569a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2570a266c7d5SChris Wilson } 2571a266c7d5SChris Wilson 2572a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2573a266c7d5SChris Wilson { 2574a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2575a266c7d5SChris Wilson int pipe; 2576a266c7d5SChris Wilson 2577a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2578a266c7d5SChris Wilson 2579a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2580a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2581a266c7d5SChris Wilson 2582a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2583a266c7d5SChris Wilson for_each_pipe(pipe) 2584a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2585a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2586a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2587a266c7d5SChris Wilson POSTING_READ(IER); 2588a266c7d5SChris Wilson } 2589a266c7d5SChris Wilson 2590a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2591a266c7d5SChris Wilson { 2592a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2593bbba0a97SChris Wilson u32 enable_mask; 2594a266c7d5SChris Wilson u32 error_mask; 2595a266c7d5SChris Wilson 2596a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2597bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2598adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2599bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2600bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2601bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2602bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2603bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2604bbba0a97SChris Wilson 2605bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2606bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2607bbba0a97SChris Wilson 2608bbba0a97SChris Wilson if (IS_G4X(dev)) 2609bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2610a266c7d5SChris Wilson 2611a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2612a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2613515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2614a266c7d5SChris Wilson 2615a266c7d5SChris Wilson /* 2616a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2617a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2618a266c7d5SChris Wilson */ 2619a266c7d5SChris Wilson if (IS_G4X(dev)) { 2620a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2621a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2622a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2623a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2624a266c7d5SChris Wilson } else { 2625a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2626a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2627a266c7d5SChris Wilson } 2628a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2629a266c7d5SChris Wilson 2630a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2631a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2632a266c7d5SChris Wilson POSTING_READ(IER); 2633a266c7d5SChris Wilson 263420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 263520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 263620afbda2SDaniel Vetter 263720afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 263820afbda2SDaniel Vetter 263920afbda2SDaniel Vetter return 0; 264020afbda2SDaniel Vetter } 264120afbda2SDaniel Vetter 264220afbda2SDaniel Vetter static void i965_hpd_irq_setup(struct drm_device *dev) 264320afbda2SDaniel Vetter { 264420afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 264520afbda2SDaniel Vetter u32 hotplug_en; 264620afbda2SDaniel Vetter 2647adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2648adca4730SChris Wilson hotplug_en = 0; 264926739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS) 265026739f12SDaniel Vetter hotplug_en |= PORTB_HOTPLUG_INT_EN; 265126739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS) 265226739f12SDaniel Vetter hotplug_en |= PORTC_HOTPLUG_INT_EN; 265326739f12SDaniel Vetter if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS) 265426739f12SDaniel Vetter hotplug_en |= PORTD_HOTPLUG_INT_EN; 2655084b612eSChris Wilson if (IS_G4X(dev)) { 2656084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2657a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2658084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2659a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2660084b612eSChris Wilson } else { 2661084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2662084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2663084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2664084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2665084b612eSChris Wilson } 2666a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2667a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2668a266c7d5SChris Wilson 2669a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2670a266c7d5SChris Wilson to generate a spurious hotplug event about three 2671a266c7d5SChris Wilson seconds later. So just do it once. 2672a266c7d5SChris Wilson */ 2673a266c7d5SChris Wilson if (IS_G4X(dev)) 2674a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2675a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2676a266c7d5SChris Wilson } 2677a266c7d5SChris Wilson 2678a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2679a266c7d5SChris Wilson 2680a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2681a266c7d5SChris Wilson } 2682a266c7d5SChris Wilson 2683ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2684a266c7d5SChris Wilson { 2685a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2686a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2687a266c7d5SChris Wilson u32 iir, new_iir; 2688a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2689a266c7d5SChris Wilson unsigned long irqflags; 2690a266c7d5SChris Wilson int irq_received; 2691a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2692a266c7d5SChris Wilson 2693a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2694a266c7d5SChris Wilson 2695a266c7d5SChris Wilson iir = I915_READ(IIR); 2696a266c7d5SChris Wilson 2697a266c7d5SChris Wilson for (;;) { 26982c8ba29fSChris Wilson bool blc_event = false; 26992c8ba29fSChris Wilson 2700a266c7d5SChris Wilson irq_received = iir != 0; 2701a266c7d5SChris Wilson 2702a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2703a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2704a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2705a266c7d5SChris Wilson * interrupts (for non-MSI). 2706a266c7d5SChris Wilson */ 2707a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2708a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2709a266c7d5SChris Wilson i915_handle_error(dev, false); 2710a266c7d5SChris Wilson 2711a266c7d5SChris Wilson for_each_pipe(pipe) { 2712a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2713a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2714a266c7d5SChris Wilson 2715a266c7d5SChris Wilson /* 2716a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2717a266c7d5SChris Wilson */ 2718a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2719a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2720a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2721a266c7d5SChris Wilson pipe_name(pipe)); 2722a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2723a266c7d5SChris Wilson irq_received = 1; 2724a266c7d5SChris Wilson } 2725a266c7d5SChris Wilson } 2726a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2727a266c7d5SChris Wilson 2728a266c7d5SChris Wilson if (!irq_received) 2729a266c7d5SChris Wilson break; 2730a266c7d5SChris Wilson 2731a266c7d5SChris Wilson ret = IRQ_HANDLED; 2732a266c7d5SChris Wilson 2733a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2734adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2735a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2736a266c7d5SChris Wilson 2737a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2738a266c7d5SChris Wilson hotplug_status); 2739a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2740a266c7d5SChris Wilson queue_work(dev_priv->wq, 2741a266c7d5SChris Wilson &dev_priv->hotplug_work); 2742a266c7d5SChris Wilson 2743a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2744a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2745a266c7d5SChris Wilson } 2746a266c7d5SChris Wilson 2747a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2748a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2749a266c7d5SChris Wilson 2750a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2751a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2752a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2753a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2754a266c7d5SChris Wilson 27554f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2756a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2757a266c7d5SChris Wilson 27584f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2759a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2760a266c7d5SChris Wilson 2761a266c7d5SChris Wilson for_each_pipe(pipe) { 27622c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2763a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2764a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2765a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2766a266c7d5SChris Wilson } 2767a266c7d5SChris Wilson 2768a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2769a266c7d5SChris Wilson blc_event = true; 2770a266c7d5SChris Wilson } 2771a266c7d5SChris Wilson 2772a266c7d5SChris Wilson 2773a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2774a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2775a266c7d5SChris Wilson 2776515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2777515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2778515ac2bbSDaniel Vetter 2779a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2780a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2781a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2782a266c7d5SChris Wilson * we would never get another interrupt. 2783a266c7d5SChris Wilson * 2784a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2785a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2786a266c7d5SChris Wilson * another one. 2787a266c7d5SChris Wilson * 2788a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2789a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2790a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2791a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2792a266c7d5SChris Wilson * stray interrupts. 2793a266c7d5SChris Wilson */ 2794a266c7d5SChris Wilson iir = new_iir; 2795a266c7d5SChris Wilson } 2796a266c7d5SChris Wilson 2797d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 27982c8ba29fSChris Wilson 2799a266c7d5SChris Wilson return ret; 2800a266c7d5SChris Wilson } 2801a266c7d5SChris Wilson 2802a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2803a266c7d5SChris Wilson { 2804a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2805a266c7d5SChris Wilson int pipe; 2806a266c7d5SChris Wilson 2807a266c7d5SChris Wilson if (!dev_priv) 2808a266c7d5SChris Wilson return; 2809a266c7d5SChris Wilson 2810a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2811a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2812a266c7d5SChris Wilson 2813a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2814a266c7d5SChris Wilson for_each_pipe(pipe) 2815a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2816a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2817a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2818a266c7d5SChris Wilson 2819a266c7d5SChris Wilson for_each_pipe(pipe) 2820a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2821a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2822a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2823a266c7d5SChris Wilson } 2824a266c7d5SChris Wilson 2825f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2826f71d4af4SJesse Barnes { 28278b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 28288b2e326dSChris Wilson 28298b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 283099584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 2831c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 2832a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 28338b2e326dSChris Wilson 283499584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 283599584db3SDaniel Vetter i915_hangcheck_elapsed, 283661bac78eSDaniel Vetter (unsigned long) dev); 283761bac78eSDaniel Vetter 283897a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 28399ee32feaSDaniel Vetter 2840f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2841f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 28427d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2843f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2844f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2845f71d4af4SJesse Barnes } 2846f71d4af4SJesse Barnes 2847c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2848f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2849c3613de9SKeith Packard else 2850c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2851f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2852f71d4af4SJesse Barnes 28537e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 28547e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 28557e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 28567e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 28577e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 28587e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 28597e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 286020afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup; 28614a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 2862f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2863f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2864f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2865f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2866f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2867f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2868f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2869f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2870f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2871f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2872f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2873f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2874f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2875f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2876f71d4af4SJesse Barnes } else { 2877c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2878c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2879c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2880c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2881c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2882a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 2883a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2884a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2885a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2886a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 288720afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 2888c2798b19SChris Wilson } else { 2889a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2890a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2891a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2892a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 289320afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup; 2894c2798b19SChris Wilson } 2895f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2896f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2897f71d4af4SJesse Barnes } 2898f71d4af4SJesse Barnes } 289920afbda2SDaniel Vetter 290020afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 290120afbda2SDaniel Vetter { 290220afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 290320afbda2SDaniel Vetter 290420afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 290520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 290620afbda2SDaniel Vetter } 2907