xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 440e2b3d8051017ff934ccd8c0688d623add86e0)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
3255367a27SJani Nikula #include <linux/cpuidle.h>
3355367a27SJani Nikula #include <linux/slab.h>
3455367a27SJani Nikula #include <linux/sysrq.h>
3555367a27SJani Nikula 
36fcd70cd3SDaniel Vetter #include <drm/drm_drv.h>
3755367a27SJani Nikula #include <drm/drm_irq.h>
38760285e7SDavid Howells #include <drm/i915_drm.h>
3955367a27SJani Nikula 
40c0e09200SDave Airlie #include "i915_drv.h"
41*440e2b3dSJani Nikula #include "i915_irq.h"
421c5d22f7SChris Wilson #include "i915_trace.h"
4379e53945SJesse Barnes #include "intel_drv.h"
448834e365SJani Nikula #include "intel_fifo_underrun.h"
4555367a27SJani Nikula #include "intel_psr.h"
46c0e09200SDave Airlie 
47fca52a55SDaniel Vetter /**
48fca52a55SDaniel Vetter  * DOC: interrupt handling
49fca52a55SDaniel Vetter  *
50fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
51fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
52fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
53fca52a55SDaniel Vetter  */
54fca52a55SDaniel Vetter 
55e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
56e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
57e4ce95aaSVille Syrjälä };
58e4ce95aaSVille Syrjälä 
5923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
6023bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
6123bb4cb5SVille Syrjälä };
6223bb4cb5SVille Syrjälä 
633a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
643a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
653a3b3c7dSVille Syrjälä };
663a3b3c7dSVille Syrjälä 
677c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
68e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
69e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
70e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
71e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
72e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
73e5868a31SEgbert Eich };
74e5868a31SEgbert Eich 
757c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
76e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7773c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
8326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
8474c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
8526951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
8626951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8726951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8826951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8926951cafSXiong Zhang };
9026951cafSXiong Zhang 
917c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
92e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
93e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
94e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
95e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
96e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
97e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
98e5868a31SEgbert Eich };
99e5868a31SEgbert Eich 
1007c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
101e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
102e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
103e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
104e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
105e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
106e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
107e5868a31SEgbert Eich };
108e5868a31SEgbert Eich 
1094bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
110e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
111e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
112e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
113e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
114e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
115e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
116e5868a31SEgbert Eich };
117e5868a31SEgbert Eich 
118e0a20ad7SShashank Sharma /* BXT hpd list */
119e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1207f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
121e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
122e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
123e0a20ad7SShashank Sharma };
124e0a20ad7SShashank Sharma 
125b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
126b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
127b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
128b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
129b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
130121e758eSDhinakaran Pandiyan };
131121e758eSDhinakaran Pandiyan 
13231604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
13331604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
13431604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
13531604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
13631604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
13731604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
13831604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
13931604222SAnusha Srivatsa };
14031604222SAnusha Srivatsa 
14165f42cdcSPaulo Zanoni static void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
14268eb49b1SPaulo Zanoni 			   i915_reg_t iir, i915_reg_t ier)
14368eb49b1SPaulo Zanoni {
14465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, 0xffffffff);
14565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
14668eb49b1SPaulo Zanoni 
14765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, 0);
14868eb49b1SPaulo Zanoni 
1495c502442SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
15065f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15165f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15265f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, iir, 0xffffffff);
15365f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, iir);
15468eb49b1SPaulo Zanoni }
1555c502442SPaulo Zanoni 
15665f42cdcSPaulo Zanoni static void gen2_irq_reset(struct intel_uncore *uncore)
15768eb49b1SPaulo Zanoni {
15865f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
15965f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
160a9d356a6SPaulo Zanoni 
16165f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, 0);
16268eb49b1SPaulo Zanoni 
16368eb49b1SPaulo Zanoni 	/* IIR can theoretically queue up two events. Be paranoid. */
16465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
16565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
16665f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
16765f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
16868eb49b1SPaulo Zanoni }
16968eb49b1SPaulo Zanoni 
170b16b2a2fSPaulo Zanoni #define GEN8_IRQ_RESET_NDX(uncore, type, which) \
17168eb49b1SPaulo Zanoni ({ \
17268eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
173b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), GEN8_##type##_IMR(which_), \
17468eb49b1SPaulo Zanoni 		       GEN8_##type##_IIR(which_), GEN8_##type##_IER(which_)); \
17568eb49b1SPaulo Zanoni })
17668eb49b1SPaulo Zanoni 
177b16b2a2fSPaulo Zanoni #define GEN3_IRQ_RESET(uncore, type) \
178b16b2a2fSPaulo Zanoni 	gen3_irq_reset((uncore), type##IMR, type##IIR, type##IER)
17968eb49b1SPaulo Zanoni 
180b16b2a2fSPaulo Zanoni #define GEN2_IRQ_RESET(uncore) \
181b16b2a2fSPaulo Zanoni 	gen2_irq_reset(uncore)
182e9e9848aSVille Syrjälä 
183337ba017SPaulo Zanoni /*
184337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
185337ba017SPaulo Zanoni  */
18665f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
187b51a2842SVille Syrjälä {
18865f42cdcSPaulo Zanoni 	u32 val = intel_uncore_read(uncore, reg);
189b51a2842SVille Syrjälä 
190b51a2842SVille Syrjälä 	if (val == 0)
191b51a2842SVille Syrjälä 		return;
192b51a2842SVille Syrjälä 
193b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
194f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
19565f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
19665f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
19765f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, reg, 0xffffffff);
19865f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, reg);
199b51a2842SVille Syrjälä }
200337ba017SPaulo Zanoni 
20165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
202e9e9848aSVille Syrjälä {
20365f42cdcSPaulo Zanoni 	u16 val = intel_uncore_read16(uncore, GEN2_IIR);
204e9e9848aSVille Syrjälä 
205e9e9848aSVille Syrjälä 	if (val == 0)
206e9e9848aSVille Syrjälä 		return;
207e9e9848aSVille Syrjälä 
208e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
2099d9523d8SPaulo Zanoni 	     i915_mmio_reg_offset(GEN2_IIR), val);
21065f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21165f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
21265f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
21365f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IIR);
214e9e9848aSVille Syrjälä }
215e9e9848aSVille Syrjälä 
21665f42cdcSPaulo Zanoni static void gen3_irq_init(struct intel_uncore *uncore,
21768eb49b1SPaulo Zanoni 			  i915_reg_t imr, u32 imr_val,
21868eb49b1SPaulo Zanoni 			  i915_reg_t ier, u32 ier_val,
21968eb49b1SPaulo Zanoni 			  i915_reg_t iir)
22068eb49b1SPaulo Zanoni {
22165f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, iir);
22235079899SPaulo Zanoni 
22365f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, ier, ier_val);
22465f42cdcSPaulo Zanoni 	intel_uncore_write(uncore, imr, imr_val);
22565f42cdcSPaulo Zanoni 	intel_uncore_posting_read(uncore, imr);
22668eb49b1SPaulo Zanoni }
22735079899SPaulo Zanoni 
22865f42cdcSPaulo Zanoni static void gen2_irq_init(struct intel_uncore *uncore,
2292918c3caSPaulo Zanoni 			  u32 imr_val, u32 ier_val)
23068eb49b1SPaulo Zanoni {
23165f42cdcSPaulo Zanoni 	gen2_assert_iir_is_zero(uncore);
23268eb49b1SPaulo Zanoni 
23365f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IER, ier_val);
23465f42cdcSPaulo Zanoni 	intel_uncore_write16(uncore, GEN2_IMR, imr_val);
23565f42cdcSPaulo Zanoni 	intel_uncore_posting_read16(uncore, GEN2_IMR);
23668eb49b1SPaulo Zanoni }
23768eb49b1SPaulo Zanoni 
238b16b2a2fSPaulo Zanoni #define GEN8_IRQ_INIT_NDX(uncore, type, which, imr_val, ier_val) \
23968eb49b1SPaulo Zanoni ({ \
24068eb49b1SPaulo Zanoni 	unsigned int which_ = which; \
241b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
24268eb49b1SPaulo Zanoni 		      GEN8_##type##_IMR(which_), imr_val, \
24368eb49b1SPaulo Zanoni 		      GEN8_##type##_IER(which_), ier_val, \
24468eb49b1SPaulo Zanoni 		      GEN8_##type##_IIR(which_)); \
24568eb49b1SPaulo Zanoni })
24668eb49b1SPaulo Zanoni 
247b16b2a2fSPaulo Zanoni #define GEN3_IRQ_INIT(uncore, type, imr_val, ier_val) \
248b16b2a2fSPaulo Zanoni 	gen3_irq_init((uncore), \
24968eb49b1SPaulo Zanoni 		      type##IMR, imr_val, \
25068eb49b1SPaulo Zanoni 		      type##IER, ier_val, \
25168eb49b1SPaulo Zanoni 		      type##IIR)
25268eb49b1SPaulo Zanoni 
253b16b2a2fSPaulo Zanoni #define GEN2_IRQ_INIT(uncore, imr_val, ier_val) \
254b16b2a2fSPaulo Zanoni 	gen2_irq_init((uncore), imr_val, ier_val)
255e9e9848aSVille Syrjälä 
256c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
25726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
258c9a9a268SImre Deak 
2590706f17cSEgbert Eich /* For display hotplug interrupt */
2600706f17cSEgbert Eich static inline void
2610706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
262a9c287c9SJani Nikula 				     u32 mask,
263a9c287c9SJani Nikula 				     u32 bits)
2640706f17cSEgbert Eich {
265a9c287c9SJani Nikula 	u32 val;
2660706f17cSEgbert Eich 
26767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2680706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2690706f17cSEgbert Eich 
2700706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2710706f17cSEgbert Eich 	val &= ~mask;
2720706f17cSEgbert Eich 	val |= bits;
2730706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2740706f17cSEgbert Eich }
2750706f17cSEgbert Eich 
2760706f17cSEgbert Eich /**
2770706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2780706f17cSEgbert Eich  * @dev_priv: driver private
2790706f17cSEgbert Eich  * @mask: bits to update
2800706f17cSEgbert Eich  * @bits: bits to enable
2810706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2820706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2830706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2840706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2850706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2860706f17cSEgbert Eich  * version is also available.
2870706f17cSEgbert Eich  */
2880706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
289a9c287c9SJani Nikula 				   u32 mask,
290a9c287c9SJani Nikula 				   u32 bits)
2910706f17cSEgbert Eich {
2920706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2930706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2940706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2950706f17cSEgbert Eich }
2960706f17cSEgbert Eich 
29796606f3bSOscar Mateo static u32
29896606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
29996606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
30096606f3bSOscar Mateo 
30160a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
30296606f3bSOscar Mateo 				const unsigned int bank,
30396606f3bSOscar Mateo 				const unsigned int bit)
30496606f3bSOscar Mateo {
30525286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
30696606f3bSOscar Mateo 	u32 dw;
30796606f3bSOscar Mateo 
30896606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
30996606f3bSOscar Mateo 
31096606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
31196606f3bSOscar Mateo 	if (dw & BIT(bit)) {
31296606f3bSOscar Mateo 		/*
31396606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
31496606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
31596606f3bSOscar Mateo 		 */
31696606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
31796606f3bSOscar Mateo 
31896606f3bSOscar Mateo 		/*
31996606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
32096606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
32196606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
32296606f3bSOscar Mateo 		 * everybody.
32396606f3bSOscar Mateo 		 */
32496606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
32596606f3bSOscar Mateo 
32696606f3bSOscar Mateo 		return true;
32796606f3bSOscar Mateo 	}
32896606f3bSOscar Mateo 
32996606f3bSOscar Mateo 	return false;
33096606f3bSOscar Mateo }
33196606f3bSOscar Mateo 
332d9dc34f1SVille Syrjälä /**
333d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
334d9dc34f1SVille Syrjälä  * @dev_priv: driver private
335d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
336d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
337d9dc34f1SVille Syrjälä  */
338fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
339a9c287c9SJani Nikula 			    u32 interrupt_mask,
340a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
341036a4a7dSZhenyu Wang {
342a9c287c9SJani Nikula 	u32 new_val;
343d9dc34f1SVille Syrjälä 
34467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3454bc9d430SDaniel Vetter 
346d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
347d9dc34f1SVille Syrjälä 
3489df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
349c67a470bSPaulo Zanoni 		return;
350c67a470bSPaulo Zanoni 
351d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
352d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
353d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
354d9dc34f1SVille Syrjälä 
355d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
356d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3571ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3583143a2bfSChris Wilson 		POSTING_READ(DEIMR);
359036a4a7dSZhenyu Wang 	}
360036a4a7dSZhenyu Wang }
361036a4a7dSZhenyu Wang 
36243eaea13SPaulo Zanoni /**
36343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
36443eaea13SPaulo Zanoni  * @dev_priv: driver private
36543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
36643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
36743eaea13SPaulo Zanoni  */
36843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
369a9c287c9SJani Nikula 			      u32 interrupt_mask,
370a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
37143eaea13SPaulo Zanoni {
37267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
37343eaea13SPaulo Zanoni 
37415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
37515a17aaeSDaniel Vetter 
3769df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
377c67a470bSPaulo Zanoni 		return;
378c67a470bSPaulo Zanoni 
37943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
38043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
38143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
38243eaea13SPaulo Zanoni }
38343eaea13SPaulo Zanoni 
384a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
38543eaea13SPaulo Zanoni {
38643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
38731bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
38843eaea13SPaulo Zanoni }
38943eaea13SPaulo Zanoni 
390a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
39143eaea13SPaulo Zanoni {
39243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
39343eaea13SPaulo Zanoni }
39443eaea13SPaulo Zanoni 
395f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
396b900b949SImre Deak {
397d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
398d02b98b8SOscar Mateo 
399bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
400b900b949SImre Deak }
401b900b949SImre Deak 
402917dc6b5SMika Kuoppala static void write_pm_imr(struct drm_i915_private *dev_priv)
403a72fbc3aSImre Deak {
404917dc6b5SMika Kuoppala 	i915_reg_t reg;
405917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_imr;
406917dc6b5SMika Kuoppala 
407917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
408917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_MASK;
409917dc6b5SMika Kuoppala 		/* pm is in upper half */
410917dc6b5SMika Kuoppala 		mask = mask << 16;
411917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
412917dc6b5SMika Kuoppala 		reg = GEN8_GT_IMR(2);
413917dc6b5SMika Kuoppala 	} else {
414917dc6b5SMika Kuoppala 		reg = GEN6_PMIMR;
415a72fbc3aSImre Deak 	}
416a72fbc3aSImre Deak 
417917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
418917dc6b5SMika Kuoppala 	POSTING_READ(reg);
419917dc6b5SMika Kuoppala }
420917dc6b5SMika Kuoppala 
421917dc6b5SMika Kuoppala static void write_pm_ier(struct drm_i915_private *dev_priv)
422b900b949SImre Deak {
423917dc6b5SMika Kuoppala 	i915_reg_t reg;
424917dc6b5SMika Kuoppala 	u32 mask = dev_priv->pm_ier;
425917dc6b5SMika Kuoppala 
426917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) >= 11) {
427917dc6b5SMika Kuoppala 		reg = GEN11_GPM_WGBOXPERF_INTR_ENABLE;
428917dc6b5SMika Kuoppala 		/* pm is in upper half */
429917dc6b5SMika Kuoppala 		mask = mask << 16;
430917dc6b5SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 8) {
431917dc6b5SMika Kuoppala 		reg = GEN8_GT_IER(2);
432917dc6b5SMika Kuoppala 	} else {
433917dc6b5SMika Kuoppala 		reg = GEN6_PMIER;
434917dc6b5SMika Kuoppala 	}
435917dc6b5SMika Kuoppala 
436917dc6b5SMika Kuoppala 	I915_WRITE(reg, mask);
437b900b949SImre Deak }
438b900b949SImre Deak 
439edbfdb45SPaulo Zanoni /**
440edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
441edbfdb45SPaulo Zanoni  * @dev_priv: driver private
442edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
443edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
444edbfdb45SPaulo Zanoni  */
445edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
446a9c287c9SJani Nikula 			      u32 interrupt_mask,
447a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
448edbfdb45SPaulo Zanoni {
449a9c287c9SJani Nikula 	u32 new_val;
450edbfdb45SPaulo Zanoni 
45115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
45215a17aaeSDaniel Vetter 
45367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
454edbfdb45SPaulo Zanoni 
455f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
456f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
457f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
458f52ecbcfSPaulo Zanoni 
459f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
460f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
461917dc6b5SMika Kuoppala 		write_pm_imr(dev_priv);
462edbfdb45SPaulo Zanoni 	}
463f52ecbcfSPaulo Zanoni }
464edbfdb45SPaulo Zanoni 
465f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
466edbfdb45SPaulo Zanoni {
4679939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4689939fba2SImre Deak 		return;
4699939fba2SImre Deak 
470edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
471edbfdb45SPaulo Zanoni }
472edbfdb45SPaulo Zanoni 
473f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4749939fba2SImre Deak {
4759939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4769939fba2SImre Deak }
4779939fba2SImre Deak 
478f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
479edbfdb45SPaulo Zanoni {
4809939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4819939fba2SImre Deak 		return;
4829939fba2SImre Deak 
483f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
484f4e9af4fSAkash Goel }
485f4e9af4fSAkash Goel 
4863814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
487f4e9af4fSAkash Goel {
488f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
489f4e9af4fSAkash Goel 
49067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
491f4e9af4fSAkash Goel 
492f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
493f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
494f4e9af4fSAkash Goel 	POSTING_READ(reg);
495f4e9af4fSAkash Goel }
496f4e9af4fSAkash Goel 
4973814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
498f4e9af4fSAkash Goel {
49967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
500f4e9af4fSAkash Goel 
501f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
502917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
503f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
504f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
505f4e9af4fSAkash Goel }
506f4e9af4fSAkash Goel 
5073814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
508f4e9af4fSAkash Goel {
50967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
510f4e9af4fSAkash Goel 
511f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
512f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
513917dc6b5SMika Kuoppala 	write_pm_ier(dev_priv);
514f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
515edbfdb45SPaulo Zanoni }
516edbfdb45SPaulo Zanoni 
517d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
518d02b98b8SOscar Mateo {
519d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
520d02b98b8SOscar Mateo 
52196606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
52296606f3bSOscar Mateo 		;
523d02b98b8SOscar Mateo 
524d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
525d02b98b8SOscar Mateo 
526d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
527d02b98b8SOscar Mateo }
528d02b98b8SOscar Mateo 
529dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
5303cc134e3SImre Deak {
5313cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
5324668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
533562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
5343cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
5353cc134e3SImre Deak }
5363cc134e3SImre Deak 
53791d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
538b900b949SImre Deak {
539562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
540562d9baeSSagar Arun Kamble 
541562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
542f2a91d1aSChris Wilson 		return;
543f2a91d1aSChris Wilson 
544b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
545562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
54696606f3bSOscar Mateo 
547d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
54896606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
549d02b98b8SOscar Mateo 	else
550c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
55196606f3bSOscar Mateo 
552562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
553b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
55478e68d36SImre Deak 
555b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
556b900b949SImre Deak }
557b900b949SImre Deak 
55891d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
559b900b949SImre Deak {
560562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
561562d9baeSSagar Arun Kamble 
562562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
563f2a91d1aSChris Wilson 		return;
564f2a91d1aSChris Wilson 
565d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
566562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5679939fba2SImre Deak 
568b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5699939fba2SImre Deak 
5704668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
57158072ccbSImre Deak 
57258072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
57391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
574c33d247dSChris Wilson 
575c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5763814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
577c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
578c33d247dSChris Wilson 	 * state of the worker can be discarded.
579c33d247dSChris Wilson 	 */
580562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
581d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
582d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
583d02b98b8SOscar Mateo 	else
584c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
585b900b949SImre Deak }
586b900b949SImre Deak 
58726705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
58826705e20SSagar Arun Kamble {
5891be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5901be333d3SSagar Arun Kamble 
59126705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
59226705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
59326705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
59426705e20SSagar Arun Kamble }
59526705e20SSagar Arun Kamble 
59626705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
59726705e20SSagar Arun Kamble {
5981be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5991be333d3SSagar Arun Kamble 
60026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
60126705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
60226705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
60326705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
60426705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
60526705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
60626705e20SSagar Arun Kamble 	}
60726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
60826705e20SSagar Arun Kamble }
60926705e20SSagar Arun Kamble 
61026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
61126705e20SSagar Arun Kamble {
6121be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
6131be333d3SSagar Arun Kamble 
61426705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
61526705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
61626705e20SSagar Arun Kamble 
61726705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
61826705e20SSagar Arun Kamble 
61926705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
62026705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
62126705e20SSagar Arun Kamble 
62226705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
62326705e20SSagar Arun Kamble }
62426705e20SSagar Arun Kamble 
6250961021aSBen Widawsky /**
6263a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
6273a3b3c7dSVille Syrjälä  * @dev_priv: driver private
6283a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
6293a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
6303a3b3c7dSVille Syrjälä  */
6313a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
632a9c287c9SJani Nikula 				u32 interrupt_mask,
633a9c287c9SJani Nikula 				u32 enabled_irq_mask)
6343a3b3c7dSVille Syrjälä {
635a9c287c9SJani Nikula 	u32 new_val;
636a9c287c9SJani Nikula 	u32 old_val;
6373a3b3c7dSVille Syrjälä 
63867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
6393a3b3c7dSVille Syrjälä 
6403a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
6413a3b3c7dSVille Syrjälä 
6423a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
6433a3b3c7dSVille Syrjälä 		return;
6443a3b3c7dSVille Syrjälä 
6453a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
6463a3b3c7dSVille Syrjälä 
6473a3b3c7dSVille Syrjälä 	new_val = old_val;
6483a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
6493a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
6503a3b3c7dSVille Syrjälä 
6513a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6523a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6533a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6543a3b3c7dSVille Syrjälä 	}
6553a3b3c7dSVille Syrjälä }
6563a3b3c7dSVille Syrjälä 
6573a3b3c7dSVille Syrjälä /**
658013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
659013d3752SVille Syrjälä  * @dev_priv: driver private
660013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
661013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
662013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
663013d3752SVille Syrjälä  */
664013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
665013d3752SVille Syrjälä 			 enum pipe pipe,
666a9c287c9SJani Nikula 			 u32 interrupt_mask,
667a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
668013d3752SVille Syrjälä {
669a9c287c9SJani Nikula 	u32 new_val;
670013d3752SVille Syrjälä 
67167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
672013d3752SVille Syrjälä 
673013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
674013d3752SVille Syrjälä 
675013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
676013d3752SVille Syrjälä 		return;
677013d3752SVille Syrjälä 
678013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
679013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
680013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
681013d3752SVille Syrjälä 
682013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
683013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
684013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
685013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
686013d3752SVille Syrjälä 	}
687013d3752SVille Syrjälä }
688013d3752SVille Syrjälä 
689013d3752SVille Syrjälä /**
690fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
691fee884edSDaniel Vetter  * @dev_priv: driver private
692fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
693fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
694fee884edSDaniel Vetter  */
69547339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
696a9c287c9SJani Nikula 				  u32 interrupt_mask,
697a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
698fee884edSDaniel Vetter {
699a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
700fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
701fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
702fee884edSDaniel Vetter 
70315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
70415a17aaeSDaniel Vetter 
70567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
706fee884edSDaniel Vetter 
7079df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
708c67a470bSPaulo Zanoni 		return;
709c67a470bSPaulo Zanoni 
710fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
711fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
712fee884edSDaniel Vetter }
7138664281bSPaulo Zanoni 
7146b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
7156b12ca56SVille Syrjälä 			      enum pipe pipe)
7167c463586SKeith Packard {
7176b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
71810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
71910c59c51SImre Deak 
7206b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7216b12ca56SVille Syrjälä 
7226b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
7236b12ca56SVille Syrjälä 		goto out;
7246b12ca56SVille Syrjälä 
72510c59c51SImre Deak 	/*
726724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
727724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
72810c59c51SImre Deak 	 */
72910c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
73010c59c51SImre Deak 		return 0;
731724a6905SVille Syrjälä 	/*
732724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
733724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
734724a6905SVille Syrjälä 	 */
735724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
736724a6905SVille Syrjälä 		return 0;
73710c59c51SImre Deak 
73810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
73910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
74010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
74110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
74210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
74310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
74410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
74510c59c51SImre Deak 
7466b12ca56SVille Syrjälä out:
7476b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
7486b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
7496b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
7506b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
7516b12ca56SVille Syrjälä 
75210c59c51SImre Deak 	return enable_mask;
75310c59c51SImre Deak }
75410c59c51SImre Deak 
7556b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7566b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
757755e9019SImre Deak {
7586b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
759755e9019SImre Deak 	u32 enable_mask;
760755e9019SImre Deak 
7616b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7626b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7636b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7646b12ca56SVille Syrjälä 
7656b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7666b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7676b12ca56SVille Syrjälä 
7686b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7696b12ca56SVille Syrjälä 		return;
7706b12ca56SVille Syrjälä 
7716b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7726b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7736b12ca56SVille Syrjälä 
7746b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7756b12ca56SVille Syrjälä 	POSTING_READ(reg);
776755e9019SImre Deak }
777755e9019SImre Deak 
7786b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7796b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
780755e9019SImre Deak {
7816b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
782755e9019SImre Deak 	u32 enable_mask;
783755e9019SImre Deak 
7846b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7856b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7866b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7876b12ca56SVille Syrjälä 
7886b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7896b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7906b12ca56SVille Syrjälä 
7916b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7926b12ca56SVille Syrjälä 		return;
7936b12ca56SVille Syrjälä 
7946b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
7956b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7966b12ca56SVille Syrjälä 
7976b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7986b12ca56SVille Syrjälä 	POSTING_READ(reg);
799755e9019SImre Deak }
800755e9019SImre Deak 
801f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv)
802f3e30485SVille Syrjälä {
803f3e30485SVille Syrjälä 	if (!dev_priv->opregion.asle)
804f3e30485SVille Syrjälä 		return false;
805f3e30485SVille Syrjälä 
806f3e30485SVille Syrjälä 	return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
807f3e30485SVille Syrjälä }
808f3e30485SVille Syrjälä 
809c0e09200SDave Airlie /**
810f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
81114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
81201c66889SZhao Yakui  */
81391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
81401c66889SZhao Yakui {
815f3e30485SVille Syrjälä 	if (!i915_has_asle(dev_priv))
816f49e38ddSJani Nikula 		return;
817f49e38ddSJani Nikula 
81813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
81901c66889SZhao Yakui 
820755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
82191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
8223b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
823755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
8241ec14ad3SChris Wilson 
82513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
82601c66889SZhao Yakui }
82701c66889SZhao Yakui 
828f75f3746SVille Syrjälä /*
829f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
830f75f3746SVille Syrjälä  * around the vertical blanking period.
831f75f3746SVille Syrjälä  *
832f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
833f75f3746SVille Syrjälä  *  vblank_start >= 3
834f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
835f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
836f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
837f75f3746SVille Syrjälä  *
838f75f3746SVille Syrjälä  *           start of vblank:
839f75f3746SVille Syrjälä  *           latch double buffered registers
840f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
841f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
842f75f3746SVille Syrjälä  *           |
843f75f3746SVille Syrjälä  *           |          frame start:
844f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
845f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
846f75f3746SVille Syrjälä  *           |          |
847f75f3746SVille Syrjälä  *           |          |  start of vsync:
848f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
849f75f3746SVille Syrjälä  *           |          |  |
850f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
851f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
852f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
853f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
854f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
855f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
856f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
857f75f3746SVille Syrjälä  *       |          |                                         |
858f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
859f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
860f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
861f75f3746SVille Syrjälä  *
862f75f3746SVille Syrjälä  * x  = horizontal active
863f75f3746SVille Syrjälä  * _  = horizontal blanking
864f75f3746SVille Syrjälä  * hs = horizontal sync
865f75f3746SVille Syrjälä  * va = vertical active
866f75f3746SVille Syrjälä  * vb = vertical blanking
867f75f3746SVille Syrjälä  * vs = vertical sync
868f75f3746SVille Syrjälä  * vbs = vblank_start (number)
869f75f3746SVille Syrjälä  *
870f75f3746SVille Syrjälä  * Summary:
871f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
872f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
873f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
874f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
875f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
876f75f3746SVille Syrjälä  */
877f75f3746SVille Syrjälä 
87842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
87942f52ef8SKeith Packard  * we use as a pipe index
88042f52ef8SKeith Packard  */
88188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8820a3e67a4SJesse Barnes {
883fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
88432db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
88532db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
886f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8870b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
888694e409dSVille Syrjälä 	unsigned long irqflags;
889391f75e2SVille Syrjälä 
89032db0b65SVille Syrjälä 	/*
89132db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
89232db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
89332db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
89432db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
89532db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
89632db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
89732db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
89832db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
89932db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
90032db0b65SVille Syrjälä 	 */
90132db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
90232db0b65SVille Syrjälä 		return 0;
90332db0b65SVille Syrjälä 
9040b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
9050b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
9060b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
9070b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
9080b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
909391f75e2SVille Syrjälä 
9100b2a8e09SVille Syrjälä 	/* Convert to pixel count */
9110b2a8e09SVille Syrjälä 	vbl_start *= htotal;
9120b2a8e09SVille Syrjälä 
9130b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
9140b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
9150b2a8e09SVille Syrjälä 
9169db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
9179db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
9185eddb70bSChris Wilson 
919694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
920694e409dSVille Syrjälä 
9210a3e67a4SJesse Barnes 	/*
9220a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
9230a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
9240a3e67a4SJesse Barnes 	 * register.
9250a3e67a4SJesse Barnes 	 */
9260a3e67a4SJesse Barnes 	do {
927694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
928694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
929694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
9300a3e67a4SJesse Barnes 	} while (high1 != high2);
9310a3e67a4SJesse Barnes 
932694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
933694e409dSVille Syrjälä 
9345eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
935391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
9365eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
937391f75e2SVille Syrjälä 
938391f75e2SVille Syrjälä 	/*
939391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
940391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
941391f75e2SVille Syrjälä 	 * counter against vblank start.
942391f75e2SVille Syrjälä 	 */
943edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
9440a3e67a4SJesse Barnes }
9450a3e67a4SJesse Barnes 
946974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
9479880b7a5SJesse Barnes {
948fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9499880b7a5SJesse Barnes 
950649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
9519880b7a5SJesse Barnes }
9529880b7a5SJesse Barnes 
953aec0246fSUma Shankar /*
954aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
955aec0246fSUma Shankar  * scanline register will not work to get the scanline,
956aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
957aec0246fSUma Shankar  * with scanline register updates.
958aec0246fSUma Shankar  * This function will use Framestamp and current
959aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
960aec0246fSUma Shankar  */
961aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
962aec0246fSUma Shankar {
963aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
964aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
965aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
966aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
967aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
968aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
969aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
970aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
971aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
972aec0246fSUma Shankar 
973aec0246fSUma Shankar 	/*
974aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
975aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
976aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
977aec0246fSUma Shankar 	 * during the same frame.
978aec0246fSUma Shankar 	 */
979aec0246fSUma Shankar 	do {
980aec0246fSUma Shankar 		/*
981aec0246fSUma Shankar 		 * This field provides read back of the display
982aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
983aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
984aec0246fSUma Shankar 		 */
985aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
986aec0246fSUma Shankar 
987aec0246fSUma Shankar 		/*
988aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
989aec0246fSUma Shankar 		 * time stamp value.
990aec0246fSUma Shankar 		 */
991aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
992aec0246fSUma Shankar 
993aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
994aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
995aec0246fSUma Shankar 
996aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
997aec0246fSUma Shankar 					clock), 1000 * htotal);
998aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
999aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
1000aec0246fSUma Shankar 
1001aec0246fSUma Shankar 	return scanline;
1002aec0246fSUma Shankar }
1003aec0246fSUma Shankar 
100475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
1005a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
1006a225f079SVille Syrjälä {
1007a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
1008fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
10095caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
10105caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
1011a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
101280715b2fSVille Syrjälä 	int position, vtotal;
1013a225f079SVille Syrjälä 
101472259536SVille Syrjälä 	if (!crtc->active)
101572259536SVille Syrjälä 		return -1;
101672259536SVille Syrjälä 
10175caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
10185caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
10195caa0feaSDaniel Vetter 
1020aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
1021aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
1022aec0246fSUma Shankar 
102380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
1024a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1025a225f079SVille Syrjälä 		vtotal /= 2;
1026a225f079SVille Syrjälä 
1027cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
102875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
1029a225f079SVille Syrjälä 	else
103075aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
1031a225f079SVille Syrjälä 
1032a225f079SVille Syrjälä 	/*
103341b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
103441b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
103541b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
103641b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
103741b578fbSJesse Barnes 	 *
103841b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
103941b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
104041b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
104141b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
104241b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
104341b578fbSJesse Barnes 	 */
104491d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
104541b578fbSJesse Barnes 		int i, temp;
104641b578fbSJesse Barnes 
104741b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
104841b578fbSJesse Barnes 			udelay(1);
1049707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
105041b578fbSJesse Barnes 			if (temp != position) {
105141b578fbSJesse Barnes 				position = temp;
105241b578fbSJesse Barnes 				break;
105341b578fbSJesse Barnes 			}
105441b578fbSJesse Barnes 		}
105541b578fbSJesse Barnes 	}
105641b578fbSJesse Barnes 
105741b578fbSJesse Barnes 	/*
105880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
105980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1060a225f079SVille Syrjälä 	 */
106180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1062a225f079SVille Syrjälä }
1063a225f079SVille Syrjälä 
10641bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
10651bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
10663bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
10673bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
10680af7e4dfSMario Kleiner {
1069fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
107098187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
107198187836SVille Syrjälä 								pipe);
10723aa18df8SVille Syrjälä 	int position;
107378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1074ad3543edSMario Kleiner 	unsigned long irqflags;
10758a920e24SVille Syrjälä 	bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
10768a920e24SVille Syrjälä 		IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
10778a920e24SVille Syrjälä 		mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
10780af7e4dfSMario Kleiner 
1079fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10800af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10819db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10821bf6ad62SDaniel Vetter 		return false;
10830af7e4dfSMario Kleiner 	}
10840af7e4dfSMario Kleiner 
1085c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
108678e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1087c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1088c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1089c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10900af7e4dfSMario Kleiner 
1091d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1092d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1093d31faf65SVille Syrjälä 		vbl_end /= 2;
1094d31faf65SVille Syrjälä 		vtotal /= 2;
1095d31faf65SVille Syrjälä 	}
1096d31faf65SVille Syrjälä 
1097ad3543edSMario Kleiner 	/*
1098ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1099ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1100ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1101ad3543edSMario Kleiner 	 */
1102ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1103ad3543edSMario Kleiner 
1104ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1105ad3543edSMario Kleiner 
1106ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1107ad3543edSMario Kleiner 	if (stime)
1108ad3543edSMario Kleiner 		*stime = ktime_get();
1109ad3543edSMario Kleiner 
11108a920e24SVille Syrjälä 	if (use_scanline_counter) {
11110af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
11120af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
11130af7e4dfSMario Kleiner 		 */
1114a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
11150af7e4dfSMario Kleiner 	} else {
11160af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
11170af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
11180af7e4dfSMario Kleiner 		 * scanout position.
11190af7e4dfSMario Kleiner 		 */
112075aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
11210af7e4dfSMario Kleiner 
11223aa18df8SVille Syrjälä 		/* convert to pixel counts */
11233aa18df8SVille Syrjälä 		vbl_start *= htotal;
11243aa18df8SVille Syrjälä 		vbl_end *= htotal;
11253aa18df8SVille Syrjälä 		vtotal *= htotal;
112678e8fc6bSVille Syrjälä 
112778e8fc6bSVille Syrjälä 		/*
11287e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
11297e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
11307e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
11317e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
11327e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
11337e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
11347e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
11357e78f1cbSVille Syrjälä 		 */
11367e78f1cbSVille Syrjälä 		if (position >= vtotal)
11377e78f1cbSVille Syrjälä 			position = vtotal - 1;
11387e78f1cbSVille Syrjälä 
11397e78f1cbSVille Syrjälä 		/*
114078e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
114178e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
114278e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
114378e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
114478e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
114578e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
114678e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
114778e8fc6bSVille Syrjälä 		 */
114878e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
11493aa18df8SVille Syrjälä 	}
11503aa18df8SVille Syrjälä 
1151ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1152ad3543edSMario Kleiner 	if (etime)
1153ad3543edSMario Kleiner 		*etime = ktime_get();
1154ad3543edSMario Kleiner 
1155ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1156ad3543edSMario Kleiner 
1157ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1158ad3543edSMario Kleiner 
11593aa18df8SVille Syrjälä 	/*
11603aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
11613aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
11623aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
11633aa18df8SVille Syrjälä 	 * up since vbl_end.
11643aa18df8SVille Syrjälä 	 */
11653aa18df8SVille Syrjälä 	if (position >= vbl_start)
11663aa18df8SVille Syrjälä 		position -= vbl_end;
11673aa18df8SVille Syrjälä 	else
11683aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
11693aa18df8SVille Syrjälä 
11708a920e24SVille Syrjälä 	if (use_scanline_counter) {
11713aa18df8SVille Syrjälä 		*vpos = position;
11723aa18df8SVille Syrjälä 		*hpos = 0;
11733aa18df8SVille Syrjälä 	} else {
11740af7e4dfSMario Kleiner 		*vpos = position / htotal;
11750af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
11760af7e4dfSMario Kleiner 	}
11770af7e4dfSMario Kleiner 
11781bf6ad62SDaniel Vetter 	return true;
11790af7e4dfSMario Kleiner }
11800af7e4dfSMario Kleiner 
1181a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1182a225f079SVille Syrjälä {
1183fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1184a225f079SVille Syrjälä 	unsigned long irqflags;
1185a225f079SVille Syrjälä 	int position;
1186a225f079SVille Syrjälä 
1187a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1188a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1189a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1190a225f079SVille Syrjälä 
1191a225f079SVille Syrjälä 	return position;
1192a225f079SVille Syrjälä }
1193a225f079SVille Syrjälä 
119491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1195f97108d1SJesse Barnes {
1196b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11979270388eSDaniel Vetter 	u8 new_delay;
11989270388eSDaniel Vetter 
1199d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1200f97108d1SJesse Barnes 
120173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
120273edd18fSDaniel Vetter 
120320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
12049270388eSDaniel Vetter 
12057648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1206b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1207b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1208f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1209f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1210f97108d1SJesse Barnes 
1211f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1212b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
121320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
121420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
121520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
121620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1217b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
121820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
121920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
122020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
122120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1222f97108d1SJesse Barnes 	}
1223f97108d1SJesse Barnes 
122491d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
122520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1226f97108d1SJesse Barnes 
1227d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
12289270388eSDaniel Vetter 
1229f97108d1SJesse Barnes 	return;
1230f97108d1SJesse Barnes }
1231f97108d1SJesse Barnes 
123243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
123343cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
123431685c25SDeepak S {
1235679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
123643cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
123743cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
123831685c25SDeepak S }
123931685c25SDeepak S 
124043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
124143cf3bf0SChris Wilson {
1242562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
124343cf3bf0SChris Wilson }
124443cf3bf0SChris Wilson 
124543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
124643cf3bf0SChris Wilson {
1247562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1248562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
124943cf3bf0SChris Wilson 	struct intel_rps_ei now;
125043cf3bf0SChris Wilson 	u32 events = 0;
125143cf3bf0SChris Wilson 
1252e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
125343cf3bf0SChris Wilson 		return 0;
125443cf3bf0SChris Wilson 
125543cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
125631685c25SDeepak S 
1257679cb6c1SMika Kuoppala 	if (prev->ktime) {
1258e0e8c7cbSChris Wilson 		u64 time, c0;
1259569884e3SChris Wilson 		u32 render, media;
1260e0e8c7cbSChris Wilson 
1261679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12628f68d591SChris Wilson 
1263e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1264e0e8c7cbSChris Wilson 
1265e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1266e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1267e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1268e0e8c7cbSChris Wilson 		 * into our activity counter.
1269e0e8c7cbSChris Wilson 		 */
1270569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1271569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1272569884e3SChris Wilson 		c0 = max(render, media);
12736b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1274e0e8c7cbSChris Wilson 
127560548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1276e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
127760548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1278e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
127931685c25SDeepak S 	}
128031685c25SDeepak S 
1281562d9baeSSagar Arun Kamble 	rps->ei = now;
128243cf3bf0SChris Wilson 	return events;
128331685c25SDeepak S }
128431685c25SDeepak S 
12854912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12863b8d8d91SJesse Barnes {
12872d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1288562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1289562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12907c0a16adSChris Wilson 	bool client_boost = false;
12918d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12927c0a16adSChris Wilson 	u32 pm_iir = 0;
12933b8d8d91SJesse Barnes 
129459cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1295562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1296562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1297562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1298d4d70aa5SImre Deak 	}
129959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
13004912d041SBen Widawsky 
130160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1302a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13038d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13047c0a16adSChris Wilson 		goto out;
13053b8d8d91SJesse Barnes 
1306ebb5eb7dSChris Wilson 	mutex_lock(&rps->lock);
13077b9e0ae6SChris Wilson 
130843cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
130943cf3bf0SChris Wilson 
1310562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1311562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1312562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1313562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13147b92c1bdSChris Wilson 	if (client_boost)
1315562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1316562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1317562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13188d3afd7dSChris Wilson 		adj = 0;
13198d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1320dd75fdc8SChris Wilson 		if (adj > 0)
1321dd75fdc8SChris Wilson 			adj *= 2;
1322edcf284bSChris Wilson 		else /* CHV needs even encode values */
1323edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13247e79a683SSagar Arun Kamble 
1325562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13267e79a683SSagar Arun Kamble 			adj = 0;
13277b92c1bdSChris Wilson 	} else if (client_boost) {
1328f5a4c67dSChris Wilson 		adj = 0;
1329dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1330562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1331562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1332562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1333562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1334dd75fdc8SChris Wilson 		adj = 0;
1335dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1336dd75fdc8SChris Wilson 		if (adj < 0)
1337dd75fdc8SChris Wilson 			adj *= 2;
1338edcf284bSChris Wilson 		else /* CHV needs even encode values */
1339edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13407e79a683SSagar Arun Kamble 
1341562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13427e79a683SSagar Arun Kamble 			adj = 0;
1343dd75fdc8SChris Wilson 	} else { /* unknown event */
1344edcf284bSChris Wilson 		adj = 0;
1345dd75fdc8SChris Wilson 	}
13463b8d8d91SJesse Barnes 
1347562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1348edcf284bSChris Wilson 
13492a8862d2SChris Wilson 	/*
13502a8862d2SChris Wilson 	 * Limit deboosting and boosting to keep ourselves at the extremes
13512a8862d2SChris Wilson 	 * when in the respective power modes (i.e. slowly decrease frequencies
13522a8862d2SChris Wilson 	 * while in the HIGH_POWER zone and slowly increase frequencies while
13532a8862d2SChris Wilson 	 * in the LOW_POWER zone). On idle, we will hit the timeout and drop
13542a8862d2SChris Wilson 	 * to the next level quickly, and conversely if busy we expect to
13552a8862d2SChris Wilson 	 * hit a waitboost and rapidly switch into max power.
13562a8862d2SChris Wilson 	 */
13572a8862d2SChris Wilson 	if ((adj < 0 && rps->power.mode == HIGH_POWER) ||
13582a8862d2SChris Wilson 	    (adj > 0 && rps->power.mode == LOW_POWER))
13592a8862d2SChris Wilson 		rps->last_adj = 0;
13602a8862d2SChris Wilson 
136179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
136279249636SBen Widawsky 	 * interrupt
136379249636SBen Widawsky 	 */
1364edcf284bSChris Wilson 	new_delay += adj;
13658d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
136627544369SDeepak S 
13679fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13689fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1369562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13709fcee2f7SChris Wilson 	}
13713b8d8d91SJesse Barnes 
1372ebb5eb7dSChris Wilson 	mutex_unlock(&rps->lock);
13737c0a16adSChris Wilson 
13747c0a16adSChris Wilson out:
13757c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13767c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1377562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13787c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13797c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13803b8d8d91SJesse Barnes }
13813b8d8d91SJesse Barnes 
1382e3689190SBen Widawsky 
1383e3689190SBen Widawsky /**
1384e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1385e3689190SBen Widawsky  * occurred.
1386e3689190SBen Widawsky  * @work: workqueue struct
1387e3689190SBen Widawsky  *
1388e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1389e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1390e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1391e3689190SBen Widawsky  */
1392e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1393e3689190SBen Widawsky {
13942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1395cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1396e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
139735a85ac6SBen Widawsky 	char *parity_event[6];
1398a9c287c9SJani Nikula 	u32 misccpctl;
1399a9c287c9SJani Nikula 	u8 slice = 0;
1400e3689190SBen Widawsky 
1401e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1402e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1403e3689190SBen Widawsky 	 * any time we access those registers.
1404e3689190SBen Widawsky 	 */
140591c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1406e3689190SBen Widawsky 
140735a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
140835a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
140935a85ac6SBen Widawsky 		goto out;
141035a85ac6SBen Widawsky 
1411e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1412e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1413e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1414e3689190SBen Widawsky 
141535a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1416f0f59a00SVille Syrjälä 		i915_reg_t reg;
141735a85ac6SBen Widawsky 
141835a85ac6SBen Widawsky 		slice--;
14192d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
142035a85ac6SBen Widawsky 			break;
142135a85ac6SBen Widawsky 
142235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
142335a85ac6SBen Widawsky 
14246fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
142535a85ac6SBen Widawsky 
142635a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1427e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1428e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1429e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1430e3689190SBen Widawsky 
143135a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
143235a85ac6SBen Widawsky 		POSTING_READ(reg);
1433e3689190SBen Widawsky 
1434cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1435e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1436e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1437e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
143835a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
143935a85ac6SBen Widawsky 		parity_event[5] = NULL;
1440e3689190SBen Widawsky 
144191c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1442e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1443e3689190SBen Widawsky 
144435a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
144535a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1446e3689190SBen Widawsky 
144735a85ac6SBen Widawsky 		kfree(parity_event[4]);
1448e3689190SBen Widawsky 		kfree(parity_event[3]);
1449e3689190SBen Widawsky 		kfree(parity_event[2]);
1450e3689190SBen Widawsky 		kfree(parity_event[1]);
1451e3689190SBen Widawsky 	}
1452e3689190SBen Widawsky 
145335a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
145435a85ac6SBen Widawsky 
145535a85ac6SBen Widawsky out:
145635a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14574cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14582d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14594cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
146035a85ac6SBen Widawsky 
146191c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
146235a85ac6SBen Widawsky }
146335a85ac6SBen Widawsky 
1464261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1465261e40b8SVille Syrjälä 					       u32 iir)
1466e3689190SBen Widawsky {
1467261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1468e3689190SBen Widawsky 		return;
1469e3689190SBen Widawsky 
1470d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1471261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1472d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1473e3689190SBen Widawsky 
1474261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
147535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
147635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
147735a85ac6SBen Widawsky 
147835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
147935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
148035a85ac6SBen Widawsky 
1481a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1482e3689190SBen Widawsky }
1483e3689190SBen Widawsky 
1484261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1485f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1486f1af8fc1SPaulo Zanoni {
1487f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14888a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1489f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14908a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1491f1af8fc1SPaulo Zanoni }
1492f1af8fc1SPaulo Zanoni 
1493261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1494e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1495e7b4c6b1SDaniel Vetter {
1496f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14978a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
1498cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
14998a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
1500cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
15018a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[BCS0]);
1502e7b4c6b1SDaniel Vetter 
1503cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1504cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1505aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1506aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1507e3689190SBen Widawsky 
1508261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1509261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1510e7b4c6b1SDaniel Vetter }
1511e7b4c6b1SDaniel Vetter 
15125d3d69d5SChris Wilson static void
151351f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1514fbcc1a0cSNick Hoath {
151531de7350SChris Wilson 	bool tasklet = false;
1516f747026cSChris Wilson 
1517fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15188ea397faSChris Wilson 		tasklet = true;
151931de7350SChris Wilson 
152051f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
152152c0fdb2SChris Wilson 		intel_engine_breadcrumbs_irq(engine);
15224c6ce5c9SChris Wilson 		tasklet |= intel_engine_needs_breadcrumb_tasklet(engine);
152331de7350SChris Wilson 	}
152431de7350SChris Wilson 
152531de7350SChris Wilson 	if (tasklet)
1526fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1527fbcc1a0cSNick Hoath }
1528fbcc1a0cSNick Hoath 
15292e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
153055ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1531abd58f01SBen Widawsky {
153225286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
15332e4a5b25SChris Wilson 
1534f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1535f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
15368a68d464SChris Wilson 		      GEN8_GT_VCS0_IRQ | \
1537f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1538f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1539f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1540f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1541f0fd96f5SChris Wilson 
1542abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15432e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15442e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15452e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1546abd58f01SBen Widawsky 	}
1547abd58f01SBen Widawsky 
15488a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15492e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15502e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15512e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
155274cdb337SChris Wilson 	}
155374cdb337SChris Wilson 
155426705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15552e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1556f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1557f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
15580961021aSBen Widawsky 	}
15592e4a5b25SChris Wilson 
15602e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15612e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15622e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15632e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
156455ef72f2SChris Wilson 	}
1565abd58f01SBen Widawsky }
1566abd58f01SBen Widawsky 
15672e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1568f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1569e30e251aSVille Syrjälä {
1570f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15718a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS0],
157251f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15738a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS0],
157451f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1575e30e251aSVille Syrjälä 	}
1576e30e251aSVille Syrjälä 
15778a68d464SChris Wilson 	if (master_ctl & (GEN8_GT_VCS0_IRQ | GEN8_GT_VCS1_IRQ)) {
15788a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS0],
15798a68d464SChris Wilson 				    gt_iir[1] >> GEN8_VCS0_IRQ_SHIFT);
15808a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS1],
158151f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
1582e30e251aSVille Syrjälä 	}
1583e30e251aSVille Syrjälä 
1584f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15858a68d464SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS0],
158651f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1587f0fd96f5SChris Wilson 	}
1588e30e251aSVille Syrjälä 
1589f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15902e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15912e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1592e30e251aSVille Syrjälä 	}
1593f0fd96f5SChris Wilson }
1594e30e251aSVille Syrjälä 
1595af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1596121e758eSDhinakaran Pandiyan {
1597af92058fSVille Syrjälä 	switch (pin) {
1598af92058fSVille Syrjälä 	case HPD_PORT_C:
1599121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1600af92058fSVille Syrjälä 	case HPD_PORT_D:
1601121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1602af92058fSVille Syrjälä 	case HPD_PORT_E:
1603121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1604af92058fSVille Syrjälä 	case HPD_PORT_F:
1605121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1606121e758eSDhinakaran Pandiyan 	default:
1607121e758eSDhinakaran Pandiyan 		return false;
1608121e758eSDhinakaran Pandiyan 	}
1609121e758eSDhinakaran Pandiyan }
1610121e758eSDhinakaran Pandiyan 
1611af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
161263c88d22SImre Deak {
1613af92058fSVille Syrjälä 	switch (pin) {
1614af92058fSVille Syrjälä 	case HPD_PORT_A:
1615195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1616af92058fSVille Syrjälä 	case HPD_PORT_B:
161763c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1618af92058fSVille Syrjälä 	case HPD_PORT_C:
161963c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
162063c88d22SImre Deak 	default:
162163c88d22SImre Deak 		return false;
162263c88d22SImre Deak 	}
162363c88d22SImre Deak }
162463c88d22SImre Deak 
1625af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
162631604222SAnusha Srivatsa {
1627af92058fSVille Syrjälä 	switch (pin) {
1628af92058fSVille Syrjälä 	case HPD_PORT_A:
162931604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1630af92058fSVille Syrjälä 	case HPD_PORT_B:
163131604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
163231604222SAnusha Srivatsa 	default:
163331604222SAnusha Srivatsa 		return false;
163431604222SAnusha Srivatsa 	}
163531604222SAnusha Srivatsa }
163631604222SAnusha Srivatsa 
1637af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
163831604222SAnusha Srivatsa {
1639af92058fSVille Syrjälä 	switch (pin) {
1640af92058fSVille Syrjälä 	case HPD_PORT_C:
164131604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1642af92058fSVille Syrjälä 	case HPD_PORT_D:
164331604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1644af92058fSVille Syrjälä 	case HPD_PORT_E:
164531604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1646af92058fSVille Syrjälä 	case HPD_PORT_F:
164731604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
164831604222SAnusha Srivatsa 	default:
164931604222SAnusha Srivatsa 		return false;
165031604222SAnusha Srivatsa 	}
165131604222SAnusha Srivatsa }
165231604222SAnusha Srivatsa 
1653af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16546dbf30ceSVille Syrjälä {
1655af92058fSVille Syrjälä 	switch (pin) {
1656af92058fSVille Syrjälä 	case HPD_PORT_E:
16576dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16586dbf30ceSVille Syrjälä 	default:
16596dbf30ceSVille Syrjälä 		return false;
16606dbf30ceSVille Syrjälä 	}
16616dbf30ceSVille Syrjälä }
16626dbf30ceSVille Syrjälä 
1663af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
166474c0b395SVille Syrjälä {
1665af92058fSVille Syrjälä 	switch (pin) {
1666af92058fSVille Syrjälä 	case HPD_PORT_A:
166774c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1668af92058fSVille Syrjälä 	case HPD_PORT_B:
166974c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1670af92058fSVille Syrjälä 	case HPD_PORT_C:
167174c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1672af92058fSVille Syrjälä 	case HPD_PORT_D:
167374c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
167474c0b395SVille Syrjälä 	default:
167574c0b395SVille Syrjälä 		return false;
167674c0b395SVille Syrjälä 	}
167774c0b395SVille Syrjälä }
167874c0b395SVille Syrjälä 
1679af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1680e4ce95aaSVille Syrjälä {
1681af92058fSVille Syrjälä 	switch (pin) {
1682af92058fSVille Syrjälä 	case HPD_PORT_A:
1683e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1684e4ce95aaSVille Syrjälä 	default:
1685e4ce95aaSVille Syrjälä 		return false;
1686e4ce95aaSVille Syrjälä 	}
1687e4ce95aaSVille Syrjälä }
1688e4ce95aaSVille Syrjälä 
1689af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169013cf5504SDave Airlie {
1691af92058fSVille Syrjälä 	switch (pin) {
1692af92058fSVille Syrjälä 	case HPD_PORT_B:
1693676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1694af92058fSVille Syrjälä 	case HPD_PORT_C:
1695676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1696af92058fSVille Syrjälä 	case HPD_PORT_D:
1697676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1698676574dfSJani Nikula 	default:
1699676574dfSJani Nikula 		return false;
170013cf5504SDave Airlie 	}
170113cf5504SDave Airlie }
170213cf5504SDave Airlie 
1703af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
170413cf5504SDave Airlie {
1705af92058fSVille Syrjälä 	switch (pin) {
1706af92058fSVille Syrjälä 	case HPD_PORT_B:
1707676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1708af92058fSVille Syrjälä 	case HPD_PORT_C:
1709676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1710af92058fSVille Syrjälä 	case HPD_PORT_D:
1711676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1712676574dfSJani Nikula 	default:
1713676574dfSJani Nikula 		return false;
171413cf5504SDave Airlie 	}
171513cf5504SDave Airlie }
171613cf5504SDave Airlie 
171742db67d6SVille Syrjälä /*
171842db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
171942db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
172042db67d6SVille Syrjälä  * hotplug detection results from several registers.
172142db67d6SVille Syrjälä  *
172242db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
172342db67d6SVille Syrjälä  */
1724cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1725cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17268c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1727fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1728af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1729676574dfSJani Nikula {
1730e9be2850SVille Syrjälä 	enum hpd_pin pin;
1731676574dfSJani Nikula 
1732e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1733e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17348c841e57SJani Nikula 			continue;
17358c841e57SJani Nikula 
1736e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1737676574dfSJani Nikula 
1738af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1739e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1740676574dfSJani Nikula 	}
1741676574dfSJani Nikula 
1742f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1743f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1744676574dfSJani Nikula 
1745676574dfSJani Nikula }
1746676574dfSJani Nikula 
174791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1748515ac2bbSDaniel Vetter {
174928c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1750515ac2bbSDaniel Vetter }
1751515ac2bbSDaniel Vetter 
175291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1753ce99c256SDaniel Vetter {
17549ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1755ce99c256SDaniel Vetter }
1756ce99c256SDaniel Vetter 
17578bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
175891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
175991d14251STvrtko Ursulin 					 enum pipe pipe,
1760a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1761a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1762a9c287c9SJani Nikula 					 u32 crc4)
17638bf1e9f1SShuang He {
17648bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17658c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
17665cee6c45SVille Syrjälä 	u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
17675cee6c45SVille Syrjälä 
17685cee6c45SVille Syrjälä 	trace_intel_pipe_crc(crtc, crcs);
1769b2c88f5bSDamien Lespiau 
1770d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
17718c6b709dSTomeu Vizoso 	/*
17728c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
17738c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
17748c6b709dSTomeu Vizoso 	 * out the buggy result.
17758c6b709dSTomeu Vizoso 	 *
1776163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
17778c6b709dSTomeu Vizoso 	 * don't trust that one either.
17788c6b709dSTomeu Vizoso 	 */
1779033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1780163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17818c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
17828c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17838c6b709dSTomeu Vizoso 		return;
17848c6b709dSTomeu Vizoso 	}
17858c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
17866cc42152SMaarten Lankhorst 
1787246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1788ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1789246ee524STomeu Vizoso 				crcs);
17908c6b709dSTomeu Vizoso }
1791277de95eSDaniel Vetter #else
1792277de95eSDaniel Vetter static inline void
179391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
179491d14251STvrtko Ursulin 			     enum pipe pipe,
1795a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1796a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1797a9c287c9SJani Nikula 			     u32 crc4) {}
1798277de95eSDaniel Vetter #endif
1799eba94eb9SDaniel Vetter 
1800277de95eSDaniel Vetter 
180191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180291d14251STvrtko Ursulin 				     enum pipe pipe)
18035a69b89fSDaniel Vetter {
180491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18055a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18065a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18075a69b89fSDaniel Vetter }
18085a69b89fSDaniel Vetter 
180991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181091d14251STvrtko Ursulin 				     enum pipe pipe)
1811eba94eb9SDaniel Vetter {
181291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1813eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1814eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1815eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1816eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18178bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1818eba94eb9SDaniel Vetter }
18195b3a856bSDaniel Vetter 
182091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
182191d14251STvrtko Ursulin 				      enum pipe pipe)
18225b3a856bSDaniel Vetter {
1823a9c287c9SJani Nikula 	u32 res1, res2;
18240b5c5ed0SDaniel Vetter 
182591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18260b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18270b5c5ed0SDaniel Vetter 	else
18280b5c5ed0SDaniel Vetter 		res1 = 0;
18290b5c5ed0SDaniel Vetter 
183091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18310b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18320b5c5ed0SDaniel Vetter 	else
18330b5c5ed0SDaniel Vetter 		res2 = 0;
18345b3a856bSDaniel Vetter 
183591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18360b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18370b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18380b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18390b5c5ed0SDaniel Vetter 				     res1, res2);
18405b3a856bSDaniel Vetter }
18418bf1e9f1SShuang He 
18421403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18431403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18441403c0d4SPaulo Zanoni  * the work queue. */
1845a087bafeSMika Kuoppala static void gen11_rps_irq_handler(struct drm_i915_private *i915, u32 pm_iir)
1846a087bafeSMika Kuoppala {
1847a087bafeSMika Kuoppala 	struct intel_rps *rps = &i915->gt_pm.rps;
1848a087bafeSMika Kuoppala 	const u32 events = i915->pm_rps_events & pm_iir;
1849a087bafeSMika Kuoppala 
1850a087bafeSMika Kuoppala 	lockdep_assert_held(&i915->irq_lock);
1851a087bafeSMika Kuoppala 
1852a087bafeSMika Kuoppala 	if (unlikely(!events))
1853a087bafeSMika Kuoppala 		return;
1854a087bafeSMika Kuoppala 
1855a087bafeSMika Kuoppala 	gen6_mask_pm_irq(i915, events);
1856a087bafeSMika Kuoppala 
1857a087bafeSMika Kuoppala 	if (!rps->interrupts_enabled)
1858a087bafeSMika Kuoppala 		return;
1859a087bafeSMika Kuoppala 
1860a087bafeSMika Kuoppala 	rps->pm_iir |= events;
1861a087bafeSMika Kuoppala 	schedule_work(&rps->work);
1862a087bafeSMika Kuoppala }
1863a087bafeSMika Kuoppala 
18641403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1865baf02a1fSBen Widawsky {
1866562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1867562d9baeSSagar Arun Kamble 
1868a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
186959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1870f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1871562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1872562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1873562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
187441a05a3aSDaniel Vetter 		}
1875d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1876d4d70aa5SImre Deak 	}
1877baf02a1fSBen Widawsky 
1878bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1879c9a9a268SImre Deak 		return;
1880c9a9a268SImre Deak 
188112638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18828a68d464SChris Wilson 		intel_engine_breadcrumbs_irq(dev_priv->engine[VECS0]);
188312638c57SBen Widawsky 
1884aaecdf61SDaniel Vetter 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1885aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
188612638c57SBen Widawsky }
1887baf02a1fSBen Widawsky 
188826705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
188926705e20SSagar Arun Kamble {
189093bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
189193bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
189226705e20SSagar Arun Kamble }
189326705e20SSagar Arun Kamble 
189444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
189544d9241eSVille Syrjälä {
189644d9241eSVille Syrjälä 	enum pipe pipe;
189744d9241eSVille Syrjälä 
189844d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
189944d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
190044d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
190144d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
190244d9241eSVille Syrjälä 
190344d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
190444d9241eSVille Syrjälä 	}
190544d9241eSVille Syrjälä }
190644d9241eSVille Syrjälä 
1907eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
190891d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
19097e231dbeSJesse Barnes {
19107e231dbeSJesse Barnes 	int pipe;
19117e231dbeSJesse Barnes 
191258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
19131ca993d2SVille Syrjälä 
19141ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
19151ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
19161ca993d2SVille Syrjälä 		return;
19171ca993d2SVille Syrjälä 	}
19181ca993d2SVille Syrjälä 
1919055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1920f0f59a00SVille Syrjälä 		i915_reg_t reg;
19216b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
192291d181ddSImre Deak 
1923bbb5eebfSDaniel Vetter 		/*
1924bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1925bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1926bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1927bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1928bbb5eebfSDaniel Vetter 		 * handle.
1929bbb5eebfSDaniel Vetter 		 */
19300f239f4cSDaniel Vetter 
19310f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19326b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1933bbb5eebfSDaniel Vetter 
1934bbb5eebfSDaniel Vetter 		switch (pipe) {
1935bbb5eebfSDaniel Vetter 		case PIPE_A:
1936bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1937bbb5eebfSDaniel Vetter 			break;
1938bbb5eebfSDaniel Vetter 		case PIPE_B:
1939bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1940bbb5eebfSDaniel Vetter 			break;
19413278f67fSVille Syrjälä 		case PIPE_C:
19423278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19433278f67fSVille Syrjälä 			break;
1944bbb5eebfSDaniel Vetter 		}
1945bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19466b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1947bbb5eebfSDaniel Vetter 
19486b12ca56SVille Syrjälä 		if (!status_mask)
194991d181ddSImre Deak 			continue;
195091d181ddSImre Deak 
195191d181ddSImre Deak 		reg = PIPESTAT(pipe);
19526b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19536b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19547e231dbeSJesse Barnes 
19557e231dbeSJesse Barnes 		/*
19567e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1957132c27c9SVille Syrjälä 		 *
1958132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1959132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1960132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1961132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1962132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19637e231dbeSJesse Barnes 		 */
1964132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1965132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1966132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1967132c27c9SVille Syrjälä 		}
19687e231dbeSJesse Barnes 	}
196958ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19702ecb8ca4SVille Syrjälä }
19712ecb8ca4SVille Syrjälä 
1972eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1973eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1974eb64343cSVille Syrjälä {
1975eb64343cSVille Syrjälä 	enum pipe pipe;
1976eb64343cSVille Syrjälä 
1977eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1978eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1979eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1980eb64343cSVille Syrjälä 
1981eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1982eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1983eb64343cSVille Syrjälä 
1984eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1985eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1986eb64343cSVille Syrjälä 	}
1987eb64343cSVille Syrjälä }
1988eb64343cSVille Syrjälä 
1989eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1990eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1991eb64343cSVille Syrjälä {
1992eb64343cSVille Syrjälä 	bool blc_event = false;
1993eb64343cSVille Syrjälä 	enum pipe pipe;
1994eb64343cSVille Syrjälä 
1995eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1996eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1997eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1998eb64343cSVille Syrjälä 
1999eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2000eb64343cSVille Syrjälä 			blc_event = true;
2001eb64343cSVille Syrjälä 
2002eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2003eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2004eb64343cSVille Syrjälä 
2005eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2006eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2007eb64343cSVille Syrjälä 	}
2008eb64343cSVille Syrjälä 
2009eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2010eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2011eb64343cSVille Syrjälä }
2012eb64343cSVille Syrjälä 
2013eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2014eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2015eb64343cSVille Syrjälä {
2016eb64343cSVille Syrjälä 	bool blc_event = false;
2017eb64343cSVille Syrjälä 	enum pipe pipe;
2018eb64343cSVille Syrjälä 
2019eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2020eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2021eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2022eb64343cSVille Syrjälä 
2023eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2024eb64343cSVille Syrjälä 			blc_event = true;
2025eb64343cSVille Syrjälä 
2026eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2027eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2028eb64343cSVille Syrjälä 
2029eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2030eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2031eb64343cSVille Syrjälä 	}
2032eb64343cSVille Syrjälä 
2033eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2034eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2035eb64343cSVille Syrjälä 
2036eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2037eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2038eb64343cSVille Syrjälä }
2039eb64343cSVille Syrjälä 
204091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20412ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20422ecb8ca4SVille Syrjälä {
20432ecb8ca4SVille Syrjälä 	enum pipe pipe;
20447e231dbeSJesse Barnes 
2045055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2046fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2047fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20484356d586SDaniel Vetter 
20494356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
205091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20512d9d2b0bSVille Syrjälä 
20521f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20531f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
205431acc7f5SJesse Barnes 	}
205531acc7f5SJesse Barnes 
2056c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
205791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2058c1874ed7SImre Deak }
2059c1874ed7SImre Deak 
20601ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
206116c6c56bSVille Syrjälä {
20620ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
20630ba7c51aSVille Syrjälä 	int i;
206416c6c56bSVille Syrjälä 
20650ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
20660ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
20670ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
20680ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
20690ba7c51aSVille Syrjälä 	else
20700ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
20710ba7c51aSVille Syrjälä 
20720ba7c51aSVille Syrjälä 	/*
20730ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
20740ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
20750ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
20760ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
20770ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
20780ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
20790ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
20800ba7c51aSVille Syrjälä 	 */
20810ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
20820ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
20830ba7c51aSVille Syrjälä 
20840ba7c51aSVille Syrjälä 		if (tmp == 0)
20850ba7c51aSVille Syrjälä 			return hotplug_status;
20860ba7c51aSVille Syrjälä 
20870ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
20883ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20890ba7c51aSVille Syrjälä 	}
20900ba7c51aSVille Syrjälä 
20910ba7c51aSVille Syrjälä 	WARN_ONCE(1,
20920ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
20930ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
20941ae3c34cSVille Syrjälä 
20951ae3c34cSVille Syrjälä 	return hotplug_status;
20961ae3c34cSVille Syrjälä }
20971ae3c34cSVille Syrjälä 
209891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
20991ae3c34cSVille Syrjälä 				 u32 hotplug_status)
21001ae3c34cSVille Syrjälä {
21011ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21023ff60f89SOscar Mateo 
210391d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
210491d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
210516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
210616c6c56bSVille Syrjälä 
210758f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2108cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2109cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2110cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2111fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
211258f2cf24SVille Syrjälä 
211391d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
211458f2cf24SVille Syrjälä 		}
2115369712e8SJani Nikula 
2116369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
211791d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
211816c6c56bSVille Syrjälä 	} else {
211916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
212016c6c56bSVille Syrjälä 
212158f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2122cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2123cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2124cf53902fSRodrigo Vivi 					   hpd_status_i915,
2125fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
212691d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
212716c6c56bSVille Syrjälä 		}
21283ff60f89SOscar Mateo 	}
212958f2cf24SVille Syrjälä }
213016c6c56bSVille Syrjälä 
2131c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2132c1874ed7SImre Deak {
213345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2134fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2135c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2136c1874ed7SImre Deak 
21372dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21382dd2a883SImre Deak 		return IRQ_NONE;
21392dd2a883SImre Deak 
21401f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21411f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21421f814dacSImre Deak 
21431e1cace9SVille Syrjälä 	do {
21446e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21452ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21461ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2147a5e485a9SVille Syrjälä 		u32 ier = 0;
21483ff60f89SOscar Mateo 
2149c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2150c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21513ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2152c1874ed7SImre Deak 
2153c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21541e1cace9SVille Syrjälä 			break;
2155c1874ed7SImre Deak 
2156c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2157c1874ed7SImre Deak 
2158a5e485a9SVille Syrjälä 		/*
2159a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2160a5e485a9SVille Syrjälä 		 *
2161a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2162a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2163a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2164a5e485a9SVille Syrjälä 		 *
2165a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2166a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2167a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2168a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2169a5e485a9SVille Syrjälä 		 * bits this time around.
2170a5e485a9SVille Syrjälä 		 */
21714a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2172a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2173a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21744a0a0202SVille Syrjälä 
21754a0a0202SVille Syrjälä 		if (gt_iir)
21764a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21774a0a0202SVille Syrjälä 		if (pm_iir)
21784a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21794a0a0202SVille Syrjälä 
21807ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21811ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21827ce4d1f2SVille Syrjälä 
21833ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21843ff60f89SOscar Mateo 		 * signalled in iir */
2185eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21867ce4d1f2SVille Syrjälä 
2187eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2188eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2189eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2190eef57324SJerome Anand 
21917ce4d1f2SVille Syrjälä 		/*
21927ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21937ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21947ce4d1f2SVille Syrjälä 		 */
21957ce4d1f2SVille Syrjälä 		if (iir)
21967ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21974a0a0202SVille Syrjälä 
2198a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
21994a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
22001ae3c34cSVille Syrjälä 
220152894874SVille Syrjälä 		if (gt_iir)
2202261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
220352894874SVille Syrjälä 		if (pm_iir)
220452894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
220552894874SVille Syrjälä 
22061ae3c34cSVille Syrjälä 		if (hotplug_status)
220791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22082ecb8ca4SVille Syrjälä 
220991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
22101e1cace9SVille Syrjälä 	} while (0);
22117e231dbeSJesse Barnes 
22121f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22131f814dacSImre Deak 
22147e231dbeSJesse Barnes 	return ret;
22157e231dbeSJesse Barnes }
22167e231dbeSJesse Barnes 
221743f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
221843f328d7SVille Syrjälä {
221945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2220fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
222143f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
222243f328d7SVille Syrjälä 
22232dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22242dd2a883SImre Deak 		return IRQ_NONE;
22252dd2a883SImre Deak 
22261f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22271f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22281f814dacSImre Deak 
2229579de73bSChris Wilson 	do {
22306e814800SVille Syrjälä 		u32 master_ctl, iir;
22312ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22321ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2233f0fd96f5SChris Wilson 		u32 gt_iir[4];
2234a5e485a9SVille Syrjälä 		u32 ier = 0;
2235a5e485a9SVille Syrjälä 
22368e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22373278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22383278f67fSVille Syrjälä 
22393278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22408e5fd599SVille Syrjälä 			break;
224143f328d7SVille Syrjälä 
224227b6c122SOscar Mateo 		ret = IRQ_HANDLED;
224327b6c122SOscar Mateo 
2244a5e485a9SVille Syrjälä 		/*
2245a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2246a5e485a9SVille Syrjälä 		 *
2247a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2248a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2249a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2250a5e485a9SVille Syrjälä 		 *
2251a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2252a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2253a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2254a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2255a5e485a9SVille Syrjälä 		 * bits this time around.
2256a5e485a9SVille Syrjälä 		 */
225743f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2258a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2259a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
226043f328d7SVille Syrjälä 
2261e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
226227b6c122SOscar Mateo 
226327b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22641ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
226543f328d7SVille Syrjälä 
226627b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
226727b6c122SOscar Mateo 		 * signalled in iir */
2268eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
226943f328d7SVille Syrjälä 
2270eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2271eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2272eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2273eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2274eef57324SJerome Anand 
22757ce4d1f2SVille Syrjälä 		/*
22767ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22777ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22787ce4d1f2SVille Syrjälä 		 */
22797ce4d1f2SVille Syrjälä 		if (iir)
22807ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22817ce4d1f2SVille Syrjälä 
2282a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2283e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
22841ae3c34cSVille Syrjälä 
2285f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2286e30e251aSVille Syrjälä 
22871ae3c34cSVille Syrjälä 		if (hotplug_status)
228891d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22892ecb8ca4SVille Syrjälä 
229091d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2291579de73bSChris Wilson 	} while (0);
22923278f67fSVille Syrjälä 
22931f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22941f814dacSImre Deak 
229543f328d7SVille Syrjälä 	return ret;
229643f328d7SVille Syrjälä }
229743f328d7SVille Syrjälä 
229891d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
229991d14251STvrtko Ursulin 				u32 hotplug_trigger,
230040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2301776ad806SJesse Barnes {
230242db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2303776ad806SJesse Barnes 
23046a39d7c9SJani Nikula 	/*
23056a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
23066a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
23076a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
23086a39d7c9SJani Nikula 	 * errors.
23096a39d7c9SJani Nikula 	 */
231013cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
23116a39d7c9SJani Nikula 	if (!hotplug_trigger) {
23126a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
23136a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
23146a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
23156a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
23166a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
23176a39d7c9SJani Nikula 	}
23186a39d7c9SJani Nikula 
231913cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23206a39d7c9SJani Nikula 	if (!hotplug_trigger)
23216a39d7c9SJani Nikula 		return;
232213cf5504SDave Airlie 
2323cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
232440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2325fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
232640e56410SVille Syrjälä 
232791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2328aaf5ec2eSSonika Jindal }
232991d131d2SDaniel Vetter 
233091d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
233140e56410SVille Syrjälä {
233240e56410SVille Syrjälä 	int pipe;
233340e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
233440e56410SVille Syrjälä 
233591d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
233640e56410SVille Syrjälä 
2337cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2338cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2339776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2340cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2341cfc33bf7SVille Syrjälä 				 port_name(port));
2342cfc33bf7SVille Syrjälä 	}
2343776ad806SJesse Barnes 
2344ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
234591d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2346ce99c256SDaniel Vetter 
2347776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
234891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2349776ad806SJesse Barnes 
2350776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2351776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2352776ad806SJesse Barnes 
2353776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2354776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2355776ad806SJesse Barnes 
2356776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2357776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2358776ad806SJesse Barnes 
23599db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2360055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23619db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23629db4a9c7SJesse Barnes 					 pipe_name(pipe),
23639db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2364776ad806SJesse Barnes 
2365776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2366776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2367776ad806SJesse Barnes 
2368776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2369776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2370776ad806SJesse Barnes 
2371776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2372a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23738664281bSPaulo Zanoni 
23748664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2375a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23768664281bSPaulo Zanoni }
23778664281bSPaulo Zanoni 
237891d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23798664281bSPaulo Zanoni {
23808664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23815a69b89fSDaniel Vetter 	enum pipe pipe;
23828664281bSPaulo Zanoni 
2383de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2384de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2385de032bf4SPaulo Zanoni 
2386055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23871f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23881f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23898664281bSPaulo Zanoni 
23905a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
239191d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
239291d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23935a69b89fSDaniel Vetter 			else
239491d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
23955a69b89fSDaniel Vetter 		}
23965a69b89fSDaniel Vetter 	}
23978bf1e9f1SShuang He 
23988664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
23998664281bSPaulo Zanoni }
24008664281bSPaulo Zanoni 
240191d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
24028664281bSPaulo Zanoni {
24038664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
240445c1cd87SMika Kahola 	enum pipe pipe;
24058664281bSPaulo Zanoni 
2406de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2407de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2408de032bf4SPaulo Zanoni 
240945c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
241045c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
241145c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
24128664281bSPaulo Zanoni 
24138664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2414776ad806SJesse Barnes }
2415776ad806SJesse Barnes 
241691d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
241723e81d69SAdam Jackson {
241823e81d69SAdam Jackson 	int pipe;
24196dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2420aaf5ec2eSSonika Jindal 
242191d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
242291d131d2SDaniel Vetter 
2423cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2424cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
242523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2426cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2427cfc33bf7SVille Syrjälä 				 port_name(port));
2428cfc33bf7SVille Syrjälä 	}
242923e81d69SAdam Jackson 
243023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
243191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
243223e81d69SAdam Jackson 
243323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
243491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
243523e81d69SAdam Jackson 
243623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
243723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
243823e81d69SAdam Jackson 
243923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
244023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
244123e81d69SAdam Jackson 
244223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2443055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
244423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
244523e81d69SAdam Jackson 					 pipe_name(pipe),
244623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24478664281bSPaulo Zanoni 
24488664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
244991d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
245023e81d69SAdam Jackson }
245123e81d69SAdam Jackson 
245231604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
245331604222SAnusha Srivatsa {
245431604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
245531604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
245631604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
245731604222SAnusha Srivatsa 
245831604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
245931604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
246031604222SAnusha Srivatsa 
246131604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
246231604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
246331604222SAnusha Srivatsa 
246431604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
246531604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
246631604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
246731604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
246831604222SAnusha Srivatsa 	}
246931604222SAnusha Srivatsa 
247031604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
247131604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
247231604222SAnusha Srivatsa 
247331604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
247431604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
247531604222SAnusha Srivatsa 
247631604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
247731604222SAnusha Srivatsa 				   tc_hotplug_trigger,
247831604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
247931604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
248031604222SAnusha Srivatsa 	}
248131604222SAnusha Srivatsa 
248231604222SAnusha Srivatsa 	if (pin_mask)
248331604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
248431604222SAnusha Srivatsa 
248531604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
248631604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
248731604222SAnusha Srivatsa }
248831604222SAnusha Srivatsa 
248991d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24906dbf30ceSVille Syrjälä {
24916dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24926dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24936dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
24946dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
24956dbf30ceSVille Syrjälä 
24966dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
24976dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24986dbf30ceSVille Syrjälä 
24996dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
25006dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
25016dbf30ceSVille Syrjälä 
2502cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2503cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
250474c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
25056dbf30ceSVille Syrjälä 	}
25066dbf30ceSVille Syrjälä 
25076dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
25086dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
25096dbf30ceSVille Syrjälä 
25106dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
25116dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
25126dbf30ceSVille Syrjälä 
2513cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2514cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
25156dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
25166dbf30ceSVille Syrjälä 	}
25176dbf30ceSVille Syrjälä 
25186dbf30ceSVille Syrjälä 	if (pin_mask)
251991d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
25206dbf30ceSVille Syrjälä 
25216dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
252291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
25236dbf30ceSVille Syrjälä }
25246dbf30ceSVille Syrjälä 
252591d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
252691d14251STvrtko Ursulin 				u32 hotplug_trigger,
252740e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2528c008bc6eSPaulo Zanoni {
2529e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2530e4ce95aaSVille Syrjälä 
2531e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2532e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2533e4ce95aaSVille Syrjälä 
2534cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
253540e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2536e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
253740e56410SVille Syrjälä 
253891d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2539e4ce95aaSVille Syrjälä }
2540c008bc6eSPaulo Zanoni 
254191d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
254291d14251STvrtko Ursulin 				    u32 de_iir)
254340e56410SVille Syrjälä {
254440e56410SVille Syrjälä 	enum pipe pipe;
254540e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
254640e56410SVille Syrjälä 
254740e56410SVille Syrjälä 	if (hotplug_trigger)
254891d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
254940e56410SVille Syrjälä 
2550c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
255191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2552c008bc6eSPaulo Zanoni 
2553c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
255491d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2555c008bc6eSPaulo Zanoni 
2556c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2557c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2558c008bc6eSPaulo Zanoni 
2559055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2560fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2561fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2562c008bc6eSPaulo Zanoni 
256340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25641f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2565c008bc6eSPaulo Zanoni 
256640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
256791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2568c008bc6eSPaulo Zanoni 	}
2569c008bc6eSPaulo Zanoni 
2570c008bc6eSPaulo Zanoni 	/* check event from PCH */
2571c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2572c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2573c008bc6eSPaulo Zanoni 
257491d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
257591d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2576c008bc6eSPaulo Zanoni 		else
257791d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2578c008bc6eSPaulo Zanoni 
2579c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2580c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2581c008bc6eSPaulo Zanoni 	}
2582c008bc6eSPaulo Zanoni 
2583cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
258491d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2585c008bc6eSPaulo Zanoni }
2586c008bc6eSPaulo Zanoni 
258791d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
258891d14251STvrtko Ursulin 				    u32 de_iir)
25899719fb98SPaulo Zanoni {
259007d27e20SDamien Lespiau 	enum pipe pipe;
259123bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
259223bb4cb5SVille Syrjälä 
259340e56410SVille Syrjälä 	if (hotplug_trigger)
259491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
25959719fb98SPaulo Zanoni 
25969719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
259791d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
25989719fb98SPaulo Zanoni 
259954fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
260054fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
260154fd3149SDhinakaran Pandiyan 
260254fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
260354fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
260454fd3149SDhinakaran Pandiyan 	}
2605fc340442SDaniel Vetter 
26069719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
260791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
26089719fb98SPaulo Zanoni 
26099719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
261091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
26119719fb98SPaulo Zanoni 
2612055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2613fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2614fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
26159719fb98SPaulo Zanoni 	}
26169719fb98SPaulo Zanoni 
26179719fb98SPaulo Zanoni 	/* check event from PCH */
261891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
26199719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
26209719fb98SPaulo Zanoni 
262191d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
26229719fb98SPaulo Zanoni 
26239719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
26249719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
26259719fb98SPaulo Zanoni 	}
26269719fb98SPaulo Zanoni }
26279719fb98SPaulo Zanoni 
262872c90f62SOscar Mateo /*
262972c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
263072c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
263172c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
263272c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
263372c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
263472c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
263572c90f62SOscar Mateo  */
2636f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2637b1f14ad0SJesse Barnes {
263845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2639fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2640f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26410e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2642b1f14ad0SJesse Barnes 
26432dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26442dd2a883SImre Deak 		return IRQ_NONE;
26452dd2a883SImre Deak 
26461f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26471f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26481f814dacSImre Deak 
2649b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2650b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2651b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
26520e43406bSChris Wilson 
265344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
265444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
265544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
265644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
265744498aeaSPaulo Zanoni 	 * due to its back queue). */
265891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
265944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
266044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2661ab5c608bSBen Widawsky 	}
266244498aeaSPaulo Zanoni 
266372c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
266472c90f62SOscar Mateo 
26650e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26660e43406bSChris Wilson 	if (gt_iir) {
266772c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
266872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
266991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2670261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2671d8fc8a47SPaulo Zanoni 		else
2672261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26730e43406bSChris Wilson 	}
2674b1f14ad0SJesse Barnes 
2675b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26760e43406bSChris Wilson 	if (de_iir) {
267772c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
267872c90f62SOscar Mateo 		ret = IRQ_HANDLED;
267991d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
268091d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2681f1af8fc1SPaulo Zanoni 		else
268291d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26830e43406bSChris Wilson 	}
26840e43406bSChris Wilson 
268591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2686f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26870e43406bSChris Wilson 		if (pm_iir) {
2688b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26890e43406bSChris Wilson 			ret = IRQ_HANDLED;
269072c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26910e43406bSChris Wilson 		}
2692f1af8fc1SPaulo Zanoni 	}
2693b1f14ad0SJesse Barnes 
2694b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
269574093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
269644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2697b1f14ad0SJesse Barnes 
26981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26991f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
27001f814dacSImre Deak 
2701b1f14ad0SJesse Barnes 	return ret;
2702b1f14ad0SJesse Barnes }
2703b1f14ad0SJesse Barnes 
270491d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
270591d14251STvrtko Ursulin 				u32 hotplug_trigger,
270640e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2707d04a492dSShashank Sharma {
2708cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2709d04a492dSShashank Sharma 
2710a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2711a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2712d04a492dSShashank Sharma 
2713cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
271440e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2715cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
271640e56410SVille Syrjälä 
271791d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2718d04a492dSShashank Sharma }
2719d04a492dSShashank Sharma 
2720121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2721121e758eSDhinakaran Pandiyan {
2722121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2723b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2724b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2725121e758eSDhinakaran Pandiyan 
2726121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2727b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2728b796b971SDhinakaran Pandiyan 
2729121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2730121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2731121e758eSDhinakaran Pandiyan 
2732121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2733b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2734121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2735121e758eSDhinakaran Pandiyan 	}
2736b796b971SDhinakaran Pandiyan 
2737b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2738b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2739b796b971SDhinakaran Pandiyan 
2740b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2741b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2742b796b971SDhinakaran Pandiyan 
2743b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2744b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2745b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2746b796b971SDhinakaran Pandiyan 	}
2747b796b971SDhinakaran Pandiyan 
2748b796b971SDhinakaran Pandiyan 	if (pin_mask)
2749b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2750b796b971SDhinakaran Pandiyan 	else
2751b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2752121e758eSDhinakaran Pandiyan }
2753121e758eSDhinakaran Pandiyan 
27549d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
27559d17210fSLucas De Marchi {
27569d17210fSLucas De Marchi 	u32 mask = GEN8_AUX_CHANNEL_A;
27579d17210fSLucas De Marchi 
27589d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 9)
27599d17210fSLucas De Marchi 		mask |= GEN9_AUX_CHANNEL_B |
27609d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_C |
27619d17210fSLucas De Marchi 			GEN9_AUX_CHANNEL_D;
27629d17210fSLucas De Marchi 
27639d17210fSLucas De Marchi 	if (IS_CNL_WITH_PORT_F(dev_priv))
27649d17210fSLucas De Marchi 		mask |= CNL_AUX_CHANNEL_F;
27659d17210fSLucas De Marchi 
27669d17210fSLucas De Marchi 	if (INTEL_GEN(dev_priv) >= 11)
27679d17210fSLucas De Marchi 		mask |= ICL_AUX_CHANNEL_E |
27689d17210fSLucas De Marchi 			CNL_AUX_CHANNEL_F;
27699d17210fSLucas De Marchi 
27709d17210fSLucas De Marchi 	return mask;
27719d17210fSLucas De Marchi }
27729d17210fSLucas De Marchi 
2773f11a0f46STvrtko Ursulin static irqreturn_t
2774f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2775abd58f01SBen Widawsky {
2776abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2777f11a0f46STvrtko Ursulin 	u32 iir;
2778c42664ccSDaniel Vetter 	enum pipe pipe;
277988e04703SJesse Barnes 
2780abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2781e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2782e32192e1STvrtko Ursulin 		if (iir) {
2783e04f7eceSVille Syrjälä 			bool found = false;
2784e04f7eceSVille Syrjälä 
2785e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2786abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2787e04f7eceSVille Syrjälä 
2788e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
278991d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2790e04f7eceSVille Syrjälä 				found = true;
2791e04f7eceSVille Syrjälä 			}
2792e04f7eceSVille Syrjälä 
2793e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
279454fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
279554fd3149SDhinakaran Pandiyan 
279654fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
279754fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2798e04f7eceSVille Syrjälä 				found = true;
2799e04f7eceSVille Syrjälä 			}
2800e04f7eceSVille Syrjälä 
2801e04f7eceSVille Syrjälä 			if (!found)
280238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2803abd58f01SBen Widawsky 		}
280438cc46d7SOscar Mateo 		else
280538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2806abd58f01SBen Widawsky 	}
2807abd58f01SBen Widawsky 
2808121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2809121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2810121e758eSDhinakaran Pandiyan 		if (iir) {
2811121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2812121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2813121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2814121e758eSDhinakaran Pandiyan 		} else {
2815121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2816121e758eSDhinakaran Pandiyan 		}
2817121e758eSDhinakaran Pandiyan 	}
2818121e758eSDhinakaran Pandiyan 
28196d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2820e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2821e32192e1STvrtko Ursulin 		if (iir) {
2822e32192e1STvrtko Ursulin 			u32 tmp_mask;
2823d04a492dSShashank Sharma 			bool found = false;
2824cebd87a0SVille Syrjälä 
2825e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
28266d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
282788e04703SJesse Barnes 
28289d17210fSLucas De Marchi 			if (iir & gen8_de_port_aux_mask(dev_priv)) {
282991d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2830d04a492dSShashank Sharma 				found = true;
2831d04a492dSShashank Sharma 			}
2832d04a492dSShashank Sharma 
2833cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2834e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2835e32192e1STvrtko Ursulin 				if (tmp_mask) {
283691d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
283791d14251STvrtko Ursulin 							    hpd_bxt);
2838d04a492dSShashank Sharma 					found = true;
2839d04a492dSShashank Sharma 				}
2840e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2841e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2842e32192e1STvrtko Ursulin 				if (tmp_mask) {
284391d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
284491d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2845e32192e1STvrtko Ursulin 					found = true;
2846e32192e1STvrtko Ursulin 				}
2847e32192e1STvrtko Ursulin 			}
2848d04a492dSShashank Sharma 
2849cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
285091d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28519e63743eSShashank Sharma 				found = true;
28529e63743eSShashank Sharma 			}
28539e63743eSShashank Sharma 
2854d04a492dSShashank Sharma 			if (!found)
285538cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28566d766f02SDaniel Vetter 		}
285738cc46d7SOscar Mateo 		else
285838cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28596d766f02SDaniel Vetter 	}
28606d766f02SDaniel Vetter 
2861055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2862fd3a4024SDaniel Vetter 		u32 fault_errors;
2863abd58f01SBen Widawsky 
2864c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2865c42664ccSDaniel Vetter 			continue;
2866c42664ccSDaniel Vetter 
2867e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2868e32192e1STvrtko Ursulin 		if (!iir) {
2869e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2870e32192e1STvrtko Ursulin 			continue;
2871e32192e1STvrtko Ursulin 		}
2872770de83dSDamien Lespiau 
2873e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2874e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2875e32192e1STvrtko Ursulin 
2876fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2877fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2878abd58f01SBen Widawsky 
2879e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
288091d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28810fbe7870SDaniel Vetter 
2882e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2883e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
288438d83c96SDaniel Vetter 
2885e32192e1STvrtko Ursulin 		fault_errors = iir;
2886bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2887e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2888770de83dSDamien Lespiau 		else
2889e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2890770de83dSDamien Lespiau 
2891770de83dSDamien Lespiau 		if (fault_errors)
28921353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
289330100f2bSDaniel Vetter 				  pipe_name(pipe),
2894e32192e1STvrtko Ursulin 				  fault_errors);
2895abd58f01SBen Widawsky 	}
2896abd58f01SBen Widawsky 
289791d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2898266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
289992d03a80SDaniel Vetter 		/*
290092d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
290192d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
290292d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
290392d03a80SDaniel Vetter 		 */
2904e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2905e32192e1STvrtko Ursulin 		if (iir) {
2906e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
290792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
29086dbf30ceSVille Syrjälä 
290929b43ae2SRodrigo Vivi 			if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
291031604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
2911c6c30b91SRodrigo Vivi 			else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
291291d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
29136dbf30ceSVille Syrjälä 			else
291491d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
29152dfb0b81SJani Nikula 		} else {
29162dfb0b81SJani Nikula 			/*
29172dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
29182dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
29192dfb0b81SJani Nikula 			 */
29202dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
29212dfb0b81SJani Nikula 		}
292292d03a80SDaniel Vetter 	}
292392d03a80SDaniel Vetter 
2924f11a0f46STvrtko Ursulin 	return ret;
2925f11a0f46STvrtko Ursulin }
2926f11a0f46STvrtko Ursulin 
29274376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
29284376b9c9SMika Kuoppala {
29294376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
29304376b9c9SMika Kuoppala 
29314376b9c9SMika Kuoppala 	/*
29324376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29334376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29344376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29354376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29364376b9c9SMika Kuoppala 	 */
29374376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29384376b9c9SMika Kuoppala }
29394376b9c9SMika Kuoppala 
29404376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29414376b9c9SMika Kuoppala {
29424376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29434376b9c9SMika Kuoppala }
29444376b9c9SMika Kuoppala 
2945f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2946f11a0f46STvrtko Ursulin {
2947f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
294825286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
2949f11a0f46STvrtko Ursulin 	u32 master_ctl;
2950f0fd96f5SChris Wilson 	u32 gt_iir[4];
2951f11a0f46STvrtko Ursulin 
2952f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2953f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2954f11a0f46STvrtko Ursulin 
29554376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
29564376b9c9SMika Kuoppala 	if (!master_ctl) {
29574376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2958f11a0f46STvrtko Ursulin 		return IRQ_NONE;
29594376b9c9SMika Kuoppala 	}
2960f11a0f46STvrtko Ursulin 
2961f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
296255ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2963f0fd96f5SChris Wilson 
2964f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2965f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2966f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
296755ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2968f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2969f0fd96f5SChris Wilson 	}
2970f11a0f46STvrtko Ursulin 
29714376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2972abd58f01SBen Widawsky 
2973f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29741f814dacSImre Deak 
297555ef72f2SChris Wilson 	return IRQ_HANDLED;
2976abd58f01SBen Widawsky }
2977abd58f01SBen Widawsky 
297851951ae7SMika Kuoppala static u32
2979f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
298051951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
298151951ae7SMika Kuoppala {
298225286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
298351951ae7SMika Kuoppala 	u32 timeout_ts;
298451951ae7SMika Kuoppala 	u32 ident;
298551951ae7SMika Kuoppala 
298696606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
298796606f3bSOscar Mateo 
298851951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
298951951ae7SMika Kuoppala 
299051951ae7SMika Kuoppala 	/*
299151951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
299251951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
299351951ae7SMika Kuoppala 	 */
299451951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
299551951ae7SMika Kuoppala 	do {
299651951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
299751951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
299851951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
299951951ae7SMika Kuoppala 
300051951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
300151951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
300251951ae7SMika Kuoppala 			  bank, bit, ident);
300351951ae7SMika Kuoppala 		return 0;
300451951ae7SMika Kuoppala 	}
300551951ae7SMika Kuoppala 
300651951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
300751951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
300851951ae7SMika Kuoppala 
3009f744dbc2SMika Kuoppala 	return ident;
3010f744dbc2SMika Kuoppala }
3011f744dbc2SMika Kuoppala 
3012f744dbc2SMika Kuoppala static void
3013f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
3014f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
3015f744dbc2SMika Kuoppala {
3016d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
3017a087bafeSMika Kuoppala 		return gen11_rps_irq_handler(i915, iir);
3018d02b98b8SOscar Mateo 
3019f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3020f744dbc2SMika Kuoppala 		  instance, iir);
3021f744dbc2SMika Kuoppala }
3022f744dbc2SMika Kuoppala 
3023f744dbc2SMika Kuoppala static void
3024f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
3025f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
3026f744dbc2SMika Kuoppala {
3027f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3028f744dbc2SMika Kuoppala 
3029f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3030f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3031f744dbc2SMika Kuoppala 	else
3032f744dbc2SMika Kuoppala 		engine = NULL;
3033f744dbc2SMika Kuoppala 
3034f744dbc2SMika Kuoppala 	if (likely(engine))
3035f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3036f744dbc2SMika Kuoppala 
3037f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3038f744dbc2SMika Kuoppala 		  class, instance);
3039f744dbc2SMika Kuoppala }
3040f744dbc2SMika Kuoppala 
3041f744dbc2SMika Kuoppala static void
3042f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3043f744dbc2SMika Kuoppala 			  const u32 identity)
3044f744dbc2SMika Kuoppala {
3045f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3046f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3047f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3048f744dbc2SMika Kuoppala 
3049f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3050f744dbc2SMika Kuoppala 		return;
3051f744dbc2SMika Kuoppala 
3052f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3053f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3054f744dbc2SMika Kuoppala 
3055f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3056f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3057f744dbc2SMika Kuoppala 
3058f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3059f744dbc2SMika Kuoppala 		  class, instance, intr);
306051951ae7SMika Kuoppala }
306151951ae7SMika Kuoppala 
306251951ae7SMika Kuoppala static void
306396606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
306496606f3bSOscar Mateo 		      const unsigned int bank)
306551951ae7SMika Kuoppala {
306625286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
306751951ae7SMika Kuoppala 	unsigned long intr_dw;
306851951ae7SMika Kuoppala 	unsigned int bit;
306951951ae7SMika Kuoppala 
307096606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
307151951ae7SMika Kuoppala 
307251951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
307351951ae7SMika Kuoppala 
307451951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
30758455dad7SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915, bank, bit);
307651951ae7SMika Kuoppala 
3077f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
307851951ae7SMika Kuoppala 	}
307951951ae7SMika Kuoppala 
308051951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
308151951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
308251951ae7SMika Kuoppala }
308396606f3bSOscar Mateo 
308496606f3bSOscar Mateo static void
308596606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
308696606f3bSOscar Mateo 		     const u32 master_ctl)
308796606f3bSOscar Mateo {
308896606f3bSOscar Mateo 	unsigned int bank;
308996606f3bSOscar Mateo 
309096606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
309196606f3bSOscar Mateo 
309296606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
309396606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
309496606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
309596606f3bSOscar Mateo 	}
309696606f3bSOscar Mateo 
309796606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
309851951ae7SMika Kuoppala }
309951951ae7SMika Kuoppala 
31007a909383SChris Wilson static u32
31017a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3102df0d28c1SDhinakaran Pandiyan {
310325286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = dev_priv->uncore.regs;
31047a909383SChris Wilson 	u32 iir;
3105df0d28c1SDhinakaran Pandiyan 
3106df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
31077a909383SChris Wilson 		return 0;
3108df0d28c1SDhinakaran Pandiyan 
31097a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
31107a909383SChris Wilson 	if (likely(iir))
31117a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
31127a909383SChris Wilson 
31137a909383SChris Wilson 	return iir;
3114df0d28c1SDhinakaran Pandiyan }
3115df0d28c1SDhinakaran Pandiyan 
3116df0d28c1SDhinakaran Pandiyan static void
31177a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3118df0d28c1SDhinakaran Pandiyan {
3119df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3120df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3121df0d28c1SDhinakaran Pandiyan }
3122df0d28c1SDhinakaran Pandiyan 
312381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
312481067b71SMika Kuoppala {
312581067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
312681067b71SMika Kuoppala 
312781067b71SMika Kuoppala 	/*
312881067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
312981067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
313081067b71SMika Kuoppala 	 * New indications can and will light up during processing,
313181067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
313281067b71SMika Kuoppala 	 */
313381067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
313481067b71SMika Kuoppala }
313581067b71SMika Kuoppala 
313681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
313781067b71SMika Kuoppala {
313881067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
313981067b71SMika Kuoppala }
314081067b71SMika Kuoppala 
314151951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
314251951ae7SMika Kuoppala {
314351951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
314425286aacSDaniele Ceraolo Spurio 	void __iomem * const regs = i915->uncore.regs;
314551951ae7SMika Kuoppala 	u32 master_ctl;
3146df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
314751951ae7SMika Kuoppala 
314851951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
314951951ae7SMika Kuoppala 		return IRQ_NONE;
315051951ae7SMika Kuoppala 
315181067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
315281067b71SMika Kuoppala 	if (!master_ctl) {
315381067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
315451951ae7SMika Kuoppala 		return IRQ_NONE;
315581067b71SMika Kuoppala 	}
315651951ae7SMika Kuoppala 
315751951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
315851951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
315951951ae7SMika Kuoppala 
316051951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
316151951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
316251951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
316351951ae7SMika Kuoppala 
316451951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
316551951ae7SMika Kuoppala 		/*
316651951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
316751951ae7SMika Kuoppala 		 * for the display related bits.
316851951ae7SMika Kuoppala 		 */
316951951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
317051951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
317151951ae7SMika Kuoppala 	}
317251951ae7SMika Kuoppala 
31737a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3174df0d28c1SDhinakaran Pandiyan 
317581067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
317651951ae7SMika Kuoppala 
31777a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3178df0d28c1SDhinakaran Pandiyan 
317951951ae7SMika Kuoppala 	return IRQ_HANDLED;
318051951ae7SMika Kuoppala }
318151951ae7SMika Kuoppala 
318242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
318342f52ef8SKeith Packard  * we use as a pipe index
318442f52ef8SKeith Packard  */
318586e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
31860a3e67a4SJesse Barnes {
3187fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3188e9d21d7fSKeith Packard 	unsigned long irqflags;
318971e0ffa5SJesse Barnes 
31901ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
319186e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
319286e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
319386e83e35SChris Wilson 
319486e83e35SChris Wilson 	return 0;
319586e83e35SChris Wilson }
319686e83e35SChris Wilson 
3197d938da6bSVille Syrjälä static int i945gm_enable_vblank(struct drm_device *dev, unsigned int pipe)
3198d938da6bSVille Syrjälä {
3199d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3200d938da6bSVille Syrjälä 
3201d938da6bSVille Syrjälä 	if (dev_priv->i945gm_vblank.enabled++ == 0)
3202d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3203d938da6bSVille Syrjälä 
3204d938da6bSVille Syrjälä 	return i8xx_enable_vblank(dev, pipe);
3205d938da6bSVille Syrjälä }
3206d938da6bSVille Syrjälä 
320786e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
320886e83e35SChris Wilson {
320986e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
321086e83e35SChris Wilson 	unsigned long irqflags;
321186e83e35SChris Wilson 
321286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32137c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3214755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
32151ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32168692d00eSChris Wilson 
32170a3e67a4SJesse Barnes 	return 0;
32180a3e67a4SJesse Barnes }
32190a3e67a4SJesse Barnes 
322088e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3221f796cf8fSJesse Barnes {
3222fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3223f796cf8fSJesse Barnes 	unsigned long irqflags;
3224a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
322586e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3226f796cf8fSJesse Barnes 
3227f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3228fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3229b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3230b1f14ad0SJesse Barnes 
32312e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
32322e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
32332e8bf223SDhinakaran Pandiyan 	 */
32342e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32352e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32362e8bf223SDhinakaran Pandiyan 
3237b1f14ad0SJesse Barnes 	return 0;
3238b1f14ad0SJesse Barnes }
3239b1f14ad0SJesse Barnes 
324088e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3241abd58f01SBen Widawsky {
3242fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3243abd58f01SBen Widawsky 	unsigned long irqflags;
3244abd58f01SBen Widawsky 
3245abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3246013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3247abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3248013d3752SVille Syrjälä 
32492e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
32502e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
32512e8bf223SDhinakaran Pandiyan 	 */
32522e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32532e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32542e8bf223SDhinakaran Pandiyan 
3255abd58f01SBen Widawsky 	return 0;
3256abd58f01SBen Widawsky }
3257abd58f01SBen Widawsky 
325842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
325942f52ef8SKeith Packard  * we use as a pipe index
326042f52ef8SKeith Packard  */
326186e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
326286e83e35SChris Wilson {
326386e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
326486e83e35SChris Wilson 	unsigned long irqflags;
326586e83e35SChris Wilson 
326686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
326786e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
326886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
326986e83e35SChris Wilson }
327086e83e35SChris Wilson 
3271d938da6bSVille Syrjälä static void i945gm_disable_vblank(struct drm_device *dev, unsigned int pipe)
3272d938da6bSVille Syrjälä {
3273d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv = to_i915(dev);
3274d938da6bSVille Syrjälä 
3275d938da6bSVille Syrjälä 	i8xx_disable_vblank(dev, pipe);
3276d938da6bSVille Syrjälä 
3277d938da6bSVille Syrjälä 	if (--dev_priv->i945gm_vblank.enabled == 0)
3278d938da6bSVille Syrjälä 		schedule_work(&dev_priv->i945gm_vblank.work);
3279d938da6bSVille Syrjälä }
3280d938da6bSVille Syrjälä 
328186e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
32820a3e67a4SJesse Barnes {
3283fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3284e9d21d7fSKeith Packard 	unsigned long irqflags;
32850a3e67a4SJesse Barnes 
32861ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32877c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3288755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
32891ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32900a3e67a4SJesse Barnes }
32910a3e67a4SJesse Barnes 
329288e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3293f796cf8fSJesse Barnes {
3294fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3295f796cf8fSJesse Barnes 	unsigned long irqflags;
3296a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
329786e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3298f796cf8fSJesse Barnes 
3299f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3300fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3301b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3302b1f14ad0SJesse Barnes }
3303b1f14ad0SJesse Barnes 
330488e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3305abd58f01SBen Widawsky {
3306fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3307abd58f01SBen Widawsky 	unsigned long irqflags;
3308abd58f01SBen Widawsky 
3309abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3310013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3311abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3312abd58f01SBen Widawsky }
3313abd58f01SBen Widawsky 
3314d938da6bSVille Syrjälä static void i945gm_vblank_work_func(struct work_struct *work)
3315d938da6bSVille Syrjälä {
3316d938da6bSVille Syrjälä 	struct drm_i915_private *dev_priv =
3317d938da6bSVille Syrjälä 		container_of(work, struct drm_i915_private, i945gm_vblank.work);
3318d938da6bSVille Syrjälä 
3319d938da6bSVille Syrjälä 	/*
3320d938da6bSVille Syrjälä 	 * Vblank interrupts fail to wake up the device from C3,
3321d938da6bSVille Syrjälä 	 * hence we want to prevent C3 usage while vblank interrupts
3322d938da6bSVille Syrjälä 	 * are enabled.
3323d938da6bSVille Syrjälä 	 */
3324d938da6bSVille Syrjälä 	pm_qos_update_request(&dev_priv->i945gm_vblank.pm_qos,
3325d938da6bSVille Syrjälä 			      READ_ONCE(dev_priv->i945gm_vblank.enabled) ?
3326d938da6bSVille Syrjälä 			      dev_priv->i945gm_vblank.c3_disable_latency :
3327d938da6bSVille Syrjälä 			      PM_QOS_DEFAULT_VALUE);
3328d938da6bSVille Syrjälä }
3329d938da6bSVille Syrjälä 
3330d938da6bSVille Syrjälä static int cstate_disable_latency(const char *name)
3331d938da6bSVille Syrjälä {
3332d938da6bSVille Syrjälä 	const struct cpuidle_driver *drv;
3333d938da6bSVille Syrjälä 	int i;
3334d938da6bSVille Syrjälä 
3335d938da6bSVille Syrjälä 	drv = cpuidle_get_driver();
3336d938da6bSVille Syrjälä 	if (!drv)
3337d938da6bSVille Syrjälä 		return 0;
3338d938da6bSVille Syrjälä 
3339d938da6bSVille Syrjälä 	for (i = 0; i < drv->state_count; i++) {
3340d938da6bSVille Syrjälä 		const struct cpuidle_state *state = &drv->states[i];
3341d938da6bSVille Syrjälä 
3342d938da6bSVille Syrjälä 		if (!strcmp(state->name, name))
3343d938da6bSVille Syrjälä 			return state->exit_latency ?
3344d938da6bSVille Syrjälä 				state->exit_latency - 1 : 0;
3345d938da6bSVille Syrjälä 	}
3346d938da6bSVille Syrjälä 
3347d938da6bSVille Syrjälä 	return 0;
3348d938da6bSVille Syrjälä }
3349d938da6bSVille Syrjälä 
3350d938da6bSVille Syrjälä static void i945gm_vblank_work_init(struct drm_i915_private *dev_priv)
3351d938da6bSVille Syrjälä {
3352d938da6bSVille Syrjälä 	INIT_WORK(&dev_priv->i945gm_vblank.work,
3353d938da6bSVille Syrjälä 		  i945gm_vblank_work_func);
3354d938da6bSVille Syrjälä 
3355d938da6bSVille Syrjälä 	dev_priv->i945gm_vblank.c3_disable_latency =
3356d938da6bSVille Syrjälä 		cstate_disable_latency("C3");
3357d938da6bSVille Syrjälä 	pm_qos_add_request(&dev_priv->i945gm_vblank.pm_qos,
3358d938da6bSVille Syrjälä 			   PM_QOS_CPU_DMA_LATENCY,
3359d938da6bSVille Syrjälä 			   PM_QOS_DEFAULT_VALUE);
3360d938da6bSVille Syrjälä }
3361d938da6bSVille Syrjälä 
3362d938da6bSVille Syrjälä static void i945gm_vblank_work_fini(struct drm_i915_private *dev_priv)
3363d938da6bSVille Syrjälä {
3364d938da6bSVille Syrjälä 	cancel_work_sync(&dev_priv->i945gm_vblank.work);
3365d938da6bSVille Syrjälä 	pm_qos_remove_request(&dev_priv->i945gm_vblank.pm_qos);
3366d938da6bSVille Syrjälä }
3367d938da6bSVille Syrjälä 
3368b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
336991738a95SPaulo Zanoni {
3370b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3371b16b2a2fSPaulo Zanoni 
33726e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
337391738a95SPaulo Zanoni 		return;
337491738a95SPaulo Zanoni 
3375b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, SDE);
3376105b122eSPaulo Zanoni 
33776e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3378105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3379622364b6SPaulo Zanoni }
3380105b122eSPaulo Zanoni 
338191738a95SPaulo Zanoni /*
3382622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3383622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3384622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3385622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3386622364b6SPaulo Zanoni  *
3387622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
338891738a95SPaulo Zanoni  */
3389622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3390622364b6SPaulo Zanoni {
3391fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3392622364b6SPaulo Zanoni 
33936e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3394622364b6SPaulo Zanoni 		return;
3395622364b6SPaulo Zanoni 
3396622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
339791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
339891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
339991738a95SPaulo Zanoni }
340091738a95SPaulo Zanoni 
3401b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3402d18ea1b5SDaniel Vetter {
3403b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3404b16b2a2fSPaulo Zanoni 
3405b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GT);
3406b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
3407b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, GEN6_PM);
3408d18ea1b5SDaniel Vetter }
3409d18ea1b5SDaniel Vetter 
341070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
341170591a41SVille Syrjälä {
3412b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3413b16b2a2fSPaulo Zanoni 
341471b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
341571b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
341671b8b41dSVille Syrjälä 	else
341771b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
341871b8b41dSVille Syrjälä 
3419ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
342070591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
342170591a41SVille Syrjälä 
342244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
342370591a41SVille Syrjälä 
3424b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, VLV_);
34258bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
342670591a41SVille Syrjälä }
342770591a41SVille Syrjälä 
34288bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
34298bb61306SVille Syrjälä {
3430b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3431b16b2a2fSPaulo Zanoni 
34328bb61306SVille Syrjälä 	u32 pipestat_mask;
34339ab981f2SVille Syrjälä 	u32 enable_mask;
34348bb61306SVille Syrjälä 	enum pipe pipe;
34358bb61306SVille Syrjälä 
3436842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
34378bb61306SVille Syrjälä 
34388bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
34398bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
34408bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
34418bb61306SVille Syrjälä 
34429ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
34438bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3444ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3445ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3446ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3447ebf5f921SVille Syrjälä 
34488bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3449ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3450ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
34516b7eafc1SVille Syrjälä 
34528bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
34536b7eafc1SVille Syrjälä 
34549ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
34558bb61306SVille Syrjälä 
3456b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
34578bb61306SVille Syrjälä }
34588bb61306SVille Syrjälä 
34598bb61306SVille Syrjälä /* drm_dma.h hooks
34608bb61306SVille Syrjälä */
34618bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
34628bb61306SVille Syrjälä {
3463fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3464b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
34658bb61306SVille Syrjälä 
3466b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, DE);
3467cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
34688bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
34698bb61306SVille Syrjälä 
3470fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3471fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3472fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3473fc340442SDaniel Vetter 	}
3474fc340442SDaniel Vetter 
3475b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34768bb61306SVille Syrjälä 
3477b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
34788bb61306SVille Syrjälä }
34798bb61306SVille Syrjälä 
34806bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
34817e231dbeSJesse Barnes {
3482fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34837e231dbeSJesse Barnes 
348434c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
348534c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
348634c7b8a7SVille Syrjälä 
3487b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
34887e231dbeSJesse Barnes 
3489ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34909918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
349170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3492ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34937e231dbeSJesse Barnes }
34947e231dbeSJesse Barnes 
3495d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3496d6e3cca3SDaniel Vetter {
3497b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3498b16b2a2fSPaulo Zanoni 
3499b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 0);
3500b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 1);
3501b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 2);
3502b16b2a2fSPaulo Zanoni 	GEN8_IRQ_RESET_NDX(uncore, GT, 3);
3503d6e3cca3SDaniel Vetter }
3504d6e3cca3SDaniel Vetter 
3505823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3506abd58f01SBen Widawsky {
3507fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3508b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3509abd58f01SBen Widawsky 	int pipe;
3510abd58f01SBen Widawsky 
351125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_disable(dev_priv->uncore.regs);
3512abd58f01SBen Widawsky 
3513d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3514abd58f01SBen Widawsky 
3515e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3516e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3517e04f7eceSVille Syrjälä 
3518055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3519f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3520813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3521b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
3522abd58f01SBen Widawsky 
3523b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3524b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3525b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
3526abd58f01SBen Widawsky 
35276e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3528b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3529abd58f01SBen Widawsky }
3530abd58f01SBen Widawsky 
353151951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
353251951ae7SMika Kuoppala {
353351951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
353451951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
353551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
353651951ae7SMika Kuoppala 
353751951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
353851951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
353951951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
354051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
354151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
354251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3543d02b98b8SOscar Mateo 
3544d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3545d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
354651951ae7SMika Kuoppala }
354751951ae7SMika Kuoppala 
354851951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
354951951ae7SMika Kuoppala {
355051951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
3551b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
355251951ae7SMika Kuoppala 	int pipe;
355351951ae7SMika Kuoppala 
355425286aacSDaniele Ceraolo Spurio 	gen11_master_intr_disable(dev_priv->uncore.regs);
355551951ae7SMika Kuoppala 
355651951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
355751951ae7SMika Kuoppala 
355851951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
355951951ae7SMika Kuoppala 
356062819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
356162819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
356262819dfdSJosé Roberto de Souza 
356351951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
356451951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
356551951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
3566b16b2a2fSPaulo Zanoni 			GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
356751951ae7SMika Kuoppala 
3568b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
3569b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
3570b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
3571b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
3572b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
357331604222SAnusha Srivatsa 
357429b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3575b16b2a2fSPaulo Zanoni 		GEN3_IRQ_RESET(uncore, SDE);
357651951ae7SMika Kuoppala }
357751951ae7SMika Kuoppala 
35784c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3579001bd2cbSImre Deak 				     u8 pipe_mask)
3580d49bdb0eSPaulo Zanoni {
3581b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
3582b16b2a2fSPaulo Zanoni 
3583a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
35846831f3e3SVille Syrjälä 	enum pipe pipe;
3585d49bdb0eSPaulo Zanoni 
358613321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
35879dfe2e3aSImre Deak 
35889dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
35899dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
35909dfe2e3aSImre Deak 		return;
35919dfe2e3aSImre Deak 	}
35929dfe2e3aSImre Deak 
35936831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3594b16b2a2fSPaulo Zanoni 		GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
35956831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
35966831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
35979dfe2e3aSImre Deak 
359813321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3599d49bdb0eSPaulo Zanoni }
3600d49bdb0eSPaulo Zanoni 
3601aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3602001bd2cbSImre Deak 				     u8 pipe_mask)
3603aae8ba84SVille Syrjälä {
3604b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
36056831f3e3SVille Syrjälä 	enum pipe pipe;
36066831f3e3SVille Syrjälä 
3607aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36089dfe2e3aSImre Deak 
36099dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36109dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36119dfe2e3aSImre Deak 		return;
36129dfe2e3aSImre Deak 	}
36139dfe2e3aSImre Deak 
36146831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3615b16b2a2fSPaulo Zanoni 		GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
36169dfe2e3aSImre Deak 
3617aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3618aae8ba84SVille Syrjälä 
3619aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
362091c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3621aae8ba84SVille Syrjälä }
3622aae8ba84SVille Syrjälä 
36236bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
362443f328d7SVille Syrjälä {
3625fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3626b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
362743f328d7SVille Syrjälä 
362843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
362943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
363043f328d7SVille Syrjälä 
3631d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
363243f328d7SVille Syrjälä 
3633b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN8_PCU_);
363443f328d7SVille Syrjälä 
3635ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36369918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
363770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3638ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
363943f328d7SVille Syrjälä }
364043f328d7SVille Syrjälä 
364191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
364287a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
364387a02106SVille Syrjälä {
364487a02106SVille Syrjälä 	struct intel_encoder *encoder;
364587a02106SVille Syrjälä 	u32 enabled_irqs = 0;
364687a02106SVille Syrjälä 
364791c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
364887a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
364987a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
365087a02106SVille Syrjälä 
365187a02106SVille Syrjälä 	return enabled_irqs;
365287a02106SVille Syrjälä }
365387a02106SVille Syrjälä 
36541a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
36551a56b1a2SImre Deak {
36561a56b1a2SImre Deak 	u32 hotplug;
36571a56b1a2SImre Deak 
36581a56b1a2SImre Deak 	/*
36591a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
36601a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
36611a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
36621a56b1a2SImre Deak 	 */
36631a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
36641a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
36651a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
36661a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
36671a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
36681a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
36691a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
36701a56b1a2SImre Deak 	/*
36711a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
36721a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
36731a56b1a2SImre Deak 	 */
36741a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
36751a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
36761a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
36771a56b1a2SImre Deak }
36781a56b1a2SImre Deak 
367991d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
368082a28bcfSDaniel Vetter {
36811a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
368282a28bcfSDaniel Vetter 
368391d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3684fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
368591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
368682a28bcfSDaniel Vetter 	} else {
3687fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
368891d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
368982a28bcfSDaniel Vetter 	}
369082a28bcfSDaniel Vetter 
3691fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
369282a28bcfSDaniel Vetter 
36931a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
36946dbf30ceSVille Syrjälä }
369526951cafSXiong Zhang 
369631604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
369731604222SAnusha Srivatsa {
369831604222SAnusha Srivatsa 	u32 hotplug;
369931604222SAnusha Srivatsa 
370031604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
370131604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
370231604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
370331604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
370431604222SAnusha Srivatsa 
370531604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
370631604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
370731604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
370831604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
370931604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
371031604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
371131604222SAnusha Srivatsa }
371231604222SAnusha Srivatsa 
371331604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
371431604222SAnusha Srivatsa {
371531604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
371631604222SAnusha Srivatsa 
371731604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
371831604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
371931604222SAnusha Srivatsa 
372031604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
372131604222SAnusha Srivatsa 
372231604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
372331604222SAnusha Srivatsa }
372431604222SAnusha Srivatsa 
3725121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3726121e758eSDhinakaran Pandiyan {
3727121e758eSDhinakaran Pandiyan 	u32 hotplug;
3728121e758eSDhinakaran Pandiyan 
3729121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3730121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3731121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3732121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3733121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3734121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3735b796b971SDhinakaran Pandiyan 
3736b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3737b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3738b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3739b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3740b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3741b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3742121e758eSDhinakaran Pandiyan }
3743121e758eSDhinakaran Pandiyan 
3744121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3745121e758eSDhinakaran Pandiyan {
3746121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3747121e758eSDhinakaran Pandiyan 	u32 val;
3748121e758eSDhinakaran Pandiyan 
3749b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3750b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3751121e758eSDhinakaran Pandiyan 
3752121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3753121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3754121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3755121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3756121e758eSDhinakaran Pandiyan 
3757121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
375831604222SAnusha Srivatsa 
375929b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
376031604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3761121e758eSDhinakaran Pandiyan }
3762121e758eSDhinakaran Pandiyan 
37632a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
37642a57d9ccSImre Deak {
37653b92e263SRodrigo Vivi 	u32 val, hotplug;
37663b92e263SRodrigo Vivi 
37673b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
37683b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
37693b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
37703b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
37713b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
37723b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
37733b92e263SRodrigo Vivi 	}
37742a57d9ccSImre Deak 
37752a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
37762a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37772a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
37782a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
37792a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
37802a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
37812a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
37822a57d9ccSImre Deak 
37832a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
37842a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
37852a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
37862a57d9ccSImre Deak }
37872a57d9ccSImre Deak 
378891d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
37896dbf30ceSVille Syrjälä {
37902a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
37916dbf30ceSVille Syrjälä 
37926dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
379391d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
37946dbf30ceSVille Syrjälä 
37956dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
37966dbf30ceSVille Syrjälä 
37972a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
379826951cafSXiong Zhang }
37997fe0b973SKeith Packard 
38001a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
38011a56b1a2SImre Deak {
38021a56b1a2SImre Deak 	u32 hotplug;
38031a56b1a2SImre Deak 
38041a56b1a2SImre Deak 	/*
38051a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
38061a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
38071a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
38081a56b1a2SImre Deak 	 */
38091a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
38101a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
38111a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
38121a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
38131a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
38141a56b1a2SImre Deak }
38151a56b1a2SImre Deak 
381691d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3817e4ce95aaSVille Syrjälä {
38181a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3819e4ce95aaSVille Syrjälä 
382091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
38213a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
382291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
38233a3b3c7dSVille Syrjälä 
38243a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
382591d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
382623bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
382791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
38283a3b3c7dSVille Syrjälä 
38293a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
383023bb4cb5SVille Syrjälä 	} else {
3831e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
383291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3833e4ce95aaSVille Syrjälä 
3834e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
38353a3b3c7dSVille Syrjälä 	}
3836e4ce95aaSVille Syrjälä 
38371a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3838e4ce95aaSVille Syrjälä 
383991d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3840e4ce95aaSVille Syrjälä }
3841e4ce95aaSVille Syrjälä 
38422a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
38432a57d9ccSImre Deak 				      u32 enabled_irqs)
3844e0a20ad7SShashank Sharma {
38452a57d9ccSImre Deak 	u32 hotplug;
3846e0a20ad7SShashank Sharma 
3847a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38482a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
38492a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
38502a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3851d252bf68SShubhangi Shrivastava 
3852d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3853d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3854d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3855d252bf68SShubhangi Shrivastava 
3856d252bf68SShubhangi Shrivastava 	/*
3857d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3858d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3859d252bf68SShubhangi Shrivastava 	 */
3860d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3861d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3862d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3863d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3864d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3865d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3866d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3867d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3868d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3869d252bf68SShubhangi Shrivastava 
3870a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3871e0a20ad7SShashank Sharma }
3872e0a20ad7SShashank Sharma 
38732a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
38742a57d9ccSImre Deak {
38752a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
38762a57d9ccSImre Deak }
38772a57d9ccSImre Deak 
38782a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
38792a57d9ccSImre Deak {
38802a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
38812a57d9ccSImre Deak 
38822a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
38832a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
38842a57d9ccSImre Deak 
38852a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
38862a57d9ccSImre Deak 
38872a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
38882a57d9ccSImre Deak }
38892a57d9ccSImre Deak 
3890d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3891d46da437SPaulo Zanoni {
3892fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
389382a28bcfSDaniel Vetter 	u32 mask;
3894d46da437SPaulo Zanoni 
38956e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3896692a04cfSDaniel Vetter 		return;
3897692a04cfSDaniel Vetter 
38986e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
38995c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
39004ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
39015c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
39024ebc6509SDhinakaran Pandiyan 	else
39034ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
39048664281bSPaulo Zanoni 
390565f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3906d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
39072a57d9ccSImre Deak 
39082a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
39092a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
39101a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
39112a57d9ccSImre Deak 	else
39122a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3913d46da437SPaulo Zanoni }
3914d46da437SPaulo Zanoni 
39150a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
39160a9a8c91SDaniel Vetter {
3917fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3918b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
39190a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
39200a9a8c91SDaniel Vetter 
39210a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
39220a9a8c91SDaniel Vetter 
39230a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
39243c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
39250a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3926772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3927772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
39280a9a8c91SDaniel Vetter 	}
39290a9a8c91SDaniel Vetter 
39300a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3931cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3932f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
39330a9a8c91SDaniel Vetter 	} else {
39340a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
39350a9a8c91SDaniel Vetter 	}
39360a9a8c91SDaniel Vetter 
3937b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GT, dev_priv->gt_irq_mask, gt_irqs);
39380a9a8c91SDaniel Vetter 
3939b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
394078e68d36SImre Deak 		/*
394178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
394278e68d36SImre Deak 		 * itself is enabled/disabled.
394378e68d36SImre Deak 		 */
39448a68d464SChris Wilson 		if (HAS_ENGINE(dev_priv, VECS0)) {
39450a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3946f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3947f4e9af4fSAkash Goel 		}
39480a9a8c91SDaniel Vetter 
3949f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3950b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN6_PM, dev_priv->pm_imr, pm_irqs);
39510a9a8c91SDaniel Vetter 	}
39520a9a8c91SDaniel Vetter }
39530a9a8c91SDaniel Vetter 
3954f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3955036a4a7dSZhenyu Wang {
3956fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3957b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
39588e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
39598e76f8dcSPaulo Zanoni 
3960b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
39618e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3962842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
39638e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
396423bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
396523bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
39668e76f8dcSPaulo Zanoni 	} else {
39678e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3968842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3969842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3970e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3971e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3972e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
39738e76f8dcSPaulo Zanoni 	}
3974036a4a7dSZhenyu Wang 
3975fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3976b16b2a2fSPaulo Zanoni 		gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
39771aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3978fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3979fc340442SDaniel Vetter 	}
3980fc340442SDaniel Vetter 
39811ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3982036a4a7dSZhenyu Wang 
3983622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3984622364b6SPaulo Zanoni 
3985b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3986b16b2a2fSPaulo Zanoni 		      display_mask | extra_mask);
3987036a4a7dSZhenyu Wang 
39880a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3989036a4a7dSZhenyu Wang 
39901a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
39911a56b1a2SImre Deak 
3992d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
39937fe0b973SKeith Packard 
399450a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
39956005ce42SDaniel Vetter 		/* Enable PCU event interrupts
39966005ce42SDaniel Vetter 		 *
39976005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
39984bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
39994bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4000d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4001fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4002d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4003f97108d1SJesse Barnes 	}
4004f97108d1SJesse Barnes 
4005036a4a7dSZhenyu Wang 	return 0;
4006036a4a7dSZhenyu Wang }
4007036a4a7dSZhenyu Wang 
4008f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4009f8b79e58SImre Deak {
401067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4011f8b79e58SImre Deak 
4012f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4013f8b79e58SImre Deak 		return;
4014f8b79e58SImre Deak 
4015f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4016f8b79e58SImre Deak 
4017d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4018d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4019ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4020f8b79e58SImre Deak 	}
4021d6c69803SVille Syrjälä }
4022f8b79e58SImre Deak 
4023f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4024f8b79e58SImre Deak {
402567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4026f8b79e58SImre Deak 
4027f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4028f8b79e58SImre Deak 		return;
4029f8b79e58SImre Deak 
4030f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4031f8b79e58SImre Deak 
4032950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4033ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4034f8b79e58SImre Deak }
4035f8b79e58SImre Deak 
40360e6c9a9eSVille Syrjälä 
40370e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
40380e6c9a9eSVille Syrjälä {
4039fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40400e6c9a9eSVille Syrjälä 
40410a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
40427e231dbeSJesse Barnes 
4043ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
40449918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4045ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4046ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4047ad22d106SVille Syrjälä 
40487e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
404934c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
405020afbda2SDaniel Vetter 
405120afbda2SDaniel Vetter 	return 0;
405220afbda2SDaniel Vetter }
405320afbda2SDaniel Vetter 
4054abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
4055abd58f01SBen Widawsky {
4056b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4057b16b2a2fSPaulo Zanoni 
4058abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4059a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
40608a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
406173d477f6SOscar Mateo 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
406273d477f6SOscar Mateo 		 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
40638a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT),
40648a68d464SChris Wilson 
40658a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
40668a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS0_IRQ_SHIFT |
4067abd58f01SBen Widawsky 		 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
40688a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT),
40698a68d464SChris Wilson 
4070abd58f01SBen Widawsky 		0,
40718a68d464SChris Wilson 
40728a68d464SChris Wilson 		(GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
40738a68d464SChris Wilson 		 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT)
4074abd58f01SBen Widawsky 	};
4075abd58f01SBen Widawsky 
4076f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
4077f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4078b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
4079b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
408078e68d36SImre Deak 	/*
408178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
408226705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
408378e68d36SImre Deak 	 */
4084b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
4085b16b2a2fSPaulo Zanoni 	GEN8_IRQ_INIT_NDX(uncore, GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4086abd58f01SBen Widawsky }
4087abd58f01SBen Widawsky 
4088abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4089abd58f01SBen Widawsky {
4090b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4091b16b2a2fSPaulo Zanoni 
4092a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4093a9c287c9SJani Nikula 	u32 de_pipe_enables;
40943a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
40953a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4096df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
40973a3b3c7dSVille Syrjälä 	enum pipe pipe;
4098770de83dSDamien Lespiau 
4099df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4100df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4101df0d28c1SDhinakaran Pandiyan 
4102bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4103842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
41043a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
410588e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4106cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
41073a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
41083a3b3c7dSVille Syrjälä 	} else {
4109842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
41103a3b3c7dSVille Syrjälä 	}
4111770de83dSDamien Lespiau 
4112bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4113bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4114bb187e93SJames Ausmus 
41159bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4116a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4117a324fcacSRodrigo Vivi 
4118770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4119770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4120770de83dSDamien Lespiau 
41213a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4122cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4123a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4124a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
41253a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
41263a3b3c7dSVille Syrjälä 
4127b16b2a2fSPaulo Zanoni 	gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
412854fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4129e04f7eceSVille Syrjälä 
41300a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
41310a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4132abd58f01SBen Widawsky 
4133f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4134813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4135b16b2a2fSPaulo Zanoni 			GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
4136813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
413735079899SPaulo Zanoni 					  de_pipe_enables);
41380a195c02SMika Kahola 	}
4139abd58f01SBen Widawsky 
4140b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
4141b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
41422a57d9ccSImre Deak 
4143121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4144121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4145b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4146b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4147121e758eSDhinakaran Pandiyan 
4148b16b2a2fSPaulo Zanoni 		GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
4149b16b2a2fSPaulo Zanoni 			      de_hpd_enables);
4150121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4151121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
41522a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4153121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
41541a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4155abd58f01SBen Widawsky 	}
4156121e758eSDhinakaran Pandiyan }
4157abd58f01SBen Widawsky 
4158abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4159abd58f01SBen Widawsky {
4160fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4161abd58f01SBen Widawsky 
41626e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4163622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4164622364b6SPaulo Zanoni 
4165abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4166abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4167abd58f01SBen Widawsky 
41686e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4169abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4170abd58f01SBen Widawsky 
417125286aacSDaniele Ceraolo Spurio 	gen8_master_intr_enable(dev_priv->uncore.regs);
4172abd58f01SBen Widawsky 
4173abd58f01SBen Widawsky 	return 0;
4174abd58f01SBen Widawsky }
4175abd58f01SBen Widawsky 
417651951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
417751951ae7SMika Kuoppala {
417851951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
417951951ae7SMika Kuoppala 
418051951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
418151951ae7SMika Kuoppala 
418251951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
418351951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
418451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
418551951ae7SMika Kuoppala 
418651951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
418751951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
418851951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
418951951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
419051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
419151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
419251951ae7SMika Kuoppala 
4193d02b98b8SOscar Mateo 	/*
4194d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4195d02b98b8SOscar Mateo 	 * is enabled/disabled.
4196d02b98b8SOscar Mateo 	 */
4197d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4198d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4199d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4200d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
420151951ae7SMika Kuoppala }
420251951ae7SMika Kuoppala 
420331604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
420431604222SAnusha Srivatsa {
420531604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
420631604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
420731604222SAnusha Srivatsa 
420831604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
420931604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
421031604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
421131604222SAnusha Srivatsa 
421265f42cdcSPaulo Zanoni 	gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
421331604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
421431604222SAnusha Srivatsa 
421531604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
421631604222SAnusha Srivatsa }
421731604222SAnusha Srivatsa 
421851951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
421951951ae7SMika Kuoppala {
422051951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4221b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4222df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
422351951ae7SMika Kuoppala 
422429b43ae2SRodrigo Vivi 	if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
422531604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
422631604222SAnusha Srivatsa 
422751951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
422851951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
422951951ae7SMika Kuoppala 
4230b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4231df0d28c1SDhinakaran Pandiyan 
423251951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
423351951ae7SMika Kuoppala 
423425286aacSDaniele Ceraolo Spurio 	gen11_master_intr_enable(dev_priv->uncore.regs);
4235c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
423651951ae7SMika Kuoppala 
423751951ae7SMika Kuoppala 	return 0;
423851951ae7SMika Kuoppala }
423951951ae7SMika Kuoppala 
424043f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
424143f328d7SVille Syrjälä {
4242fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
424343f328d7SVille Syrjälä 
424443f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
424543f328d7SVille Syrjälä 
4246ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
42479918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4248ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4249ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4250ad22d106SVille Syrjälä 
4251e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
425243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
425343f328d7SVille Syrjälä 
425443f328d7SVille Syrjälä 	return 0;
425543f328d7SVille Syrjälä }
425643f328d7SVille Syrjälä 
42576bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4258c2798b19SChris Wilson {
4259fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4260b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4261c2798b19SChris Wilson 
426244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
426344d9241eSVille Syrjälä 
4264b16b2a2fSPaulo Zanoni 	GEN2_IRQ_RESET(uncore);
4265c2798b19SChris Wilson }
4266c2798b19SChris Wilson 
4267c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4268c2798b19SChris Wilson {
4269fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4270b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4271e9e9848aSVille Syrjälä 	u16 enable_mask;
4272c2798b19SChris Wilson 
4273045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4274045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4275c2798b19SChris Wilson 
4276c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4277c2798b19SChris Wilson 	dev_priv->irq_mask =
4278c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
427916659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
428016659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4281c2798b19SChris Wilson 
4282e9e9848aSVille Syrjälä 	enable_mask =
4283c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4284c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
428516659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4286e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4287e9e9848aSVille Syrjälä 
4288b16b2a2fSPaulo Zanoni 	GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
4289c2798b19SChris Wilson 
4290379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4291379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4292d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4293755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4294755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4295d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4296379ef82dSDaniel Vetter 
4297c2798b19SChris Wilson 	return 0;
4298c2798b19SChris Wilson }
4299c2798b19SChris Wilson 
430078c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
430178c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
430278c357ddSVille Syrjälä {
430378c357ddSVille Syrjälä 	u16 emr;
430478c357ddSVille Syrjälä 
430578c357ddSVille Syrjälä 	*eir = I915_READ16(EIR);
430678c357ddSVille Syrjälä 
430778c357ddSVille Syrjälä 	if (*eir)
430878c357ddSVille Syrjälä 		I915_WRITE16(EIR, *eir);
430978c357ddSVille Syrjälä 
431078c357ddSVille Syrjälä 	*eir_stuck = I915_READ16(EIR);
431178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
431278c357ddSVille Syrjälä 		return;
431378c357ddSVille Syrjälä 
431478c357ddSVille Syrjälä 	/*
431578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
431678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
431778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
431878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
431978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
432078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
432178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
432278c357ddSVille Syrjälä 	 * remains set.
432378c357ddSVille Syrjälä 	 */
432478c357ddSVille Syrjälä 	emr = I915_READ16(EMR);
432578c357ddSVille Syrjälä 	I915_WRITE16(EMR, 0xffff);
432678c357ddSVille Syrjälä 	I915_WRITE16(EMR, emr | *eir_stuck);
432778c357ddSVille Syrjälä }
432878c357ddSVille Syrjälä 
432978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
433078c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
433178c357ddSVille Syrjälä {
433278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
433378c357ddSVille Syrjälä 
433478c357ddSVille Syrjälä 	if (eir_stuck)
433578c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
433678c357ddSVille Syrjälä }
433778c357ddSVille Syrjälä 
433878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
433978c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
434078c357ddSVille Syrjälä {
434178c357ddSVille Syrjälä 	u32 emr;
434278c357ddSVille Syrjälä 
434378c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
434478c357ddSVille Syrjälä 
434578c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
434678c357ddSVille Syrjälä 
434778c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
434878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
434978c357ddSVille Syrjälä 		return;
435078c357ddSVille Syrjälä 
435178c357ddSVille Syrjälä 	/*
435278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
435378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
435478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
435578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
435678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
435778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
435878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
435978c357ddSVille Syrjälä 	 * remains set.
436078c357ddSVille Syrjälä 	 */
436178c357ddSVille Syrjälä 	emr = I915_READ(EMR);
436278c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
436378c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
436478c357ddSVille Syrjälä }
436578c357ddSVille Syrjälä 
436678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
436778c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
436878c357ddSVille Syrjälä {
436978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
437078c357ddSVille Syrjälä 
437178c357ddSVille Syrjälä 	if (eir_stuck)
437278c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
437378c357ddSVille Syrjälä }
437478c357ddSVille Syrjälä 
4375ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4376c2798b19SChris Wilson {
437745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4378fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4379af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4380c2798b19SChris Wilson 
43812dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43822dd2a883SImre Deak 		return IRQ_NONE;
43832dd2a883SImre Deak 
43841f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43851f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43861f814dacSImre Deak 
4387af722d28SVille Syrjälä 	do {
4388af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
438978c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4390af722d28SVille Syrjälä 		u16 iir;
4391af722d28SVille Syrjälä 
43929d9523d8SPaulo Zanoni 		iir = I915_READ16(GEN2_IIR);
4393c2798b19SChris Wilson 		if (iir == 0)
4394af722d28SVille Syrjälä 			break;
4395c2798b19SChris Wilson 
4396af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4397c2798b19SChris Wilson 
4398eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4399eb64343cSVille Syrjälä 		 * signalled in iir */
4400eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4401c2798b19SChris Wilson 
440278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
440378c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
440478c357ddSVille Syrjälä 
44059d9523d8SPaulo Zanoni 		I915_WRITE16(GEN2_IIR, iir);
4406c2798b19SChris Wilson 
4407c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44088a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4409c2798b19SChris Wilson 
441078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
441178c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4412af722d28SVille Syrjälä 
4413eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4414af722d28SVille Syrjälä 	} while (0);
4415c2798b19SChris Wilson 
44161f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
44171f814dacSImre Deak 
44181f814dacSImre Deak 	return ret;
4419c2798b19SChris Wilson }
4420c2798b19SChris Wilson 
44216bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4422a266c7d5SChris Wilson {
4423fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4424b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4425a266c7d5SChris Wilson 
442656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
44270706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4428a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4429a266c7d5SChris Wilson 	}
4430a266c7d5SChris Wilson 
443144d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
443244d9241eSVille Syrjälä 
4433b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4434a266c7d5SChris Wilson }
4435a266c7d5SChris Wilson 
4436a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4437a266c7d5SChris Wilson {
4438fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4439b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
444038bde180SChris Wilson 	u32 enable_mask;
4441a266c7d5SChris Wilson 
4442045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4443045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
444438bde180SChris Wilson 
444538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
444638bde180SChris Wilson 	dev_priv->irq_mask =
444738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
444838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
444916659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445016659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
445138bde180SChris Wilson 
445238bde180SChris Wilson 	enable_mask =
445338bde180SChris Wilson 		I915_ASLE_INTERRUPT |
445438bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
445538bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445616659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
445738bde180SChris Wilson 		I915_USER_INTERRUPT;
445838bde180SChris Wilson 
445956b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4460a266c7d5SChris Wilson 		/* Enable in IER... */
4461a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4462a266c7d5SChris Wilson 		/* and unmask in IMR */
4463a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4464a266c7d5SChris Wilson 	}
4465a266c7d5SChris Wilson 
4466b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4467a266c7d5SChris Wilson 
4468379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4469379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4470d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4471755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4472755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4473d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4474379ef82dSDaniel Vetter 
4475c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4476c30bb1fdSVille Syrjälä 
447720afbda2SDaniel Vetter 	return 0;
447820afbda2SDaniel Vetter }
447920afbda2SDaniel Vetter 
4480ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4481a266c7d5SChris Wilson {
448245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4483fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4484af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4485a266c7d5SChris Wilson 
44862dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44872dd2a883SImre Deak 		return IRQ_NONE;
44882dd2a883SImre Deak 
44891f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44901f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44911f814dacSImre Deak 
449238bde180SChris Wilson 	do {
4493eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
449478c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4495af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4496af722d28SVille Syrjälä 		u32 iir;
4497a266c7d5SChris Wilson 
44989d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4499af722d28SVille Syrjälä 		if (iir == 0)
4500af722d28SVille Syrjälä 			break;
4501af722d28SVille Syrjälä 
4502af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4503af722d28SVille Syrjälä 
4504af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4505af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4506af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4507a266c7d5SChris Wilson 
4508eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4509eb64343cSVille Syrjälä 		 * signalled in iir */
4510eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4511a266c7d5SChris Wilson 
451278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
451378c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
451478c357ddSVille Syrjälä 
45159d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4516a266c7d5SChris Wilson 
4517a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45188a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4519a266c7d5SChris Wilson 
452078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
452178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4522a266c7d5SChris Wilson 
4523af722d28SVille Syrjälä 		if (hotplug_status)
4524af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4525af722d28SVille Syrjälä 
4526af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4527af722d28SVille Syrjälä 	} while (0);
4528a266c7d5SChris Wilson 
45291f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45301f814dacSImre Deak 
4531a266c7d5SChris Wilson 	return ret;
4532a266c7d5SChris Wilson }
4533a266c7d5SChris Wilson 
45346bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4535a266c7d5SChris Wilson {
4536fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4537b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4538a266c7d5SChris Wilson 
45390706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4540a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4541a266c7d5SChris Wilson 
454244d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
454344d9241eSVille Syrjälä 
4544b16b2a2fSPaulo Zanoni 	GEN3_IRQ_RESET(uncore, GEN2_);
4545a266c7d5SChris Wilson }
4546a266c7d5SChris Wilson 
4547a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4548a266c7d5SChris Wilson {
4549fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4550b16b2a2fSPaulo Zanoni 	struct intel_uncore *uncore = &dev_priv->uncore;
4551bbba0a97SChris Wilson 	u32 enable_mask;
4552a266c7d5SChris Wilson 	u32 error_mask;
4553a266c7d5SChris Wilson 
4554045cebd2SVille Syrjälä 	/*
4555045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4556045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4557045cebd2SVille Syrjälä 	 */
4558045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4559045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4560045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4561045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4562045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4563045cebd2SVille Syrjälä 	} else {
4564045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4565045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4566045cebd2SVille Syrjälä 	}
4567045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4568045cebd2SVille Syrjälä 
4569a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4570c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4571c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4572adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4573bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4574bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
457578c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4576bbba0a97SChris Wilson 
4577c30bb1fdSVille Syrjälä 	enable_mask =
4578c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4579c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4580c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4581c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
458278c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4583c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4584bbba0a97SChris Wilson 
458591d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4586bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4587a266c7d5SChris Wilson 
4588b16b2a2fSPaulo Zanoni 	GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
4589c30bb1fdSVille Syrjälä 
4590b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4591b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4592d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4593755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4594755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4595755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4596d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4597a266c7d5SChris Wilson 
459891d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
459920afbda2SDaniel Vetter 
460020afbda2SDaniel Vetter 	return 0;
460120afbda2SDaniel Vetter }
460220afbda2SDaniel Vetter 
460391d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
460420afbda2SDaniel Vetter {
460520afbda2SDaniel Vetter 	u32 hotplug_en;
460620afbda2SDaniel Vetter 
460767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4608b5ea2d56SDaniel Vetter 
4609adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4610e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
461191d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4612a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4613a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4614a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4615a266c7d5SChris Wilson 	*/
461691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4617a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4618a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4619a266c7d5SChris Wilson 
4620a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
46210706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4622f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4623f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4624f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
46250706f17cSEgbert Eich 					     hotplug_en);
4626a266c7d5SChris Wilson }
4627a266c7d5SChris Wilson 
4628ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4629a266c7d5SChris Wilson {
463045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4631fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4632af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4633a266c7d5SChris Wilson 
46342dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46352dd2a883SImre Deak 		return IRQ_NONE;
46362dd2a883SImre Deak 
46371f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46381f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
46391f814dacSImre Deak 
4640af722d28SVille Syrjälä 	do {
4641eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
464278c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4643af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4644af722d28SVille Syrjälä 		u32 iir;
46452c8ba29fSChris Wilson 
46469d9523d8SPaulo Zanoni 		iir = I915_READ(GEN2_IIR);
4647af722d28SVille Syrjälä 		if (iir == 0)
4648af722d28SVille Syrjälä 			break;
4649af722d28SVille Syrjälä 
4650af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4651af722d28SVille Syrjälä 
4652af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4653af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4654a266c7d5SChris Wilson 
4655eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4656eb64343cSVille Syrjälä 		 * signalled in iir */
4657eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4658a266c7d5SChris Wilson 
465978c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
466078c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
466178c357ddSVille Syrjälä 
46629d9523d8SPaulo Zanoni 		I915_WRITE(GEN2_IIR, iir);
4663a266c7d5SChris Wilson 
4664a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46658a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[RCS0]);
4666af722d28SVille Syrjälä 
4667a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
46688a68d464SChris Wilson 			intel_engine_breadcrumbs_irq(dev_priv->engine[VCS0]);
4669a266c7d5SChris Wilson 
467078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
467178c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4672515ac2bbSDaniel Vetter 
4673af722d28SVille Syrjälä 		if (hotplug_status)
4674af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4675af722d28SVille Syrjälä 
4676af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4677af722d28SVille Syrjälä 	} while (0);
4678a266c7d5SChris Wilson 
46791f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
46801f814dacSImre Deak 
4681a266c7d5SChris Wilson 	return ret;
4682a266c7d5SChris Wilson }
4683a266c7d5SChris Wilson 
4684fca52a55SDaniel Vetter /**
4685fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4686fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4687fca52a55SDaniel Vetter  *
4688fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4689fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4690fca52a55SDaniel Vetter  */
4691b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4692f71d4af4SJesse Barnes {
469391c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4694562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4695cefcff8fSJoonas Lahtinen 	int i;
46968b2e326dSChris Wilson 
4697d938da6bSVille Syrjälä 	if (IS_I945GM(dev_priv))
4698d938da6bSVille Syrjälä 		i945gm_vblank_work_init(dev_priv);
4699d938da6bSVille Syrjälä 
470077913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
470177913b39SJani Nikula 
4702562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4703cefcff8fSJoonas Lahtinen 
4704a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4705cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4706cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
47078b2e326dSChris Wilson 
47084805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
470926705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
471026705e20SSagar Arun Kamble 
4711a6706b45SDeepak S 	/* Let's track the enabled rps events */
4712666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
47136c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4714e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
471531685c25SDeepak S 	else
47164668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
47174668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
47184668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4719a6706b45SDeepak S 
4720917dc6b5SMika Kuoppala 	/* We share the register with other engine */
4721917dc6b5SMika Kuoppala 	if (INTEL_GEN(dev_priv) > 9)
4722917dc6b5SMika Kuoppala 		GEM_WARN_ON(dev_priv->pm_rps_events & 0xffff0000);
4723917dc6b5SMika Kuoppala 
4724562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
47251800ad25SSagar Arun Kamble 
47261800ad25SSagar Arun Kamble 	/*
4727acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
47281800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
47291800ad25SSagar Arun Kamble 	 *
47301800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
47311800ad25SSagar Arun Kamble 	 */
4732bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4733562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
47341800ad25SSagar Arun Kamble 
4735bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4736562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
47371800ad25SSagar Arun Kamble 
473832db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4739fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
474032db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4741391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4742f71d4af4SJesse Barnes 
474321da2700SVille Syrjälä 	dev->vblank_disable_immediate = true;
474421da2700SVille Syrjälä 
4745262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4746262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4747262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4748262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4749262fd485SChris Wilson 	 * in this case to the runtime pm.
4750262fd485SChris Wilson 	 */
4751262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4752262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4753262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4754262fd485SChris Wilson 
4755317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
47569a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
47579a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
47589a64c650SLyude Paul 	 * sideband messaging with MST.
47599a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
47609a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
47619a64c650SLyude Paul 	 */
47629a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4763317eaa95SLyude 
47641bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4765f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4766f71d4af4SJesse Barnes 
4767b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
476843f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
47696bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
477043f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
47716bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
477286e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
477386e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
477443f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4775b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
47767e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
47776bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
47787e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
47796bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
478086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
478186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4782fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
478351951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
478451951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
478551951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
478651951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
478751951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
478851951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
478951951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4790121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4791bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4792abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4793723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4794abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
47956bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4796abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4797abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4798cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4799e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4800c6c30b91SRodrigo Vivi 		else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
48016dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
48026dbf30ceSVille Syrjälä 		else
48033a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
48046e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4805f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4806723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4807f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
48086bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4809f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4810f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4811e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4812f71d4af4SJesse Barnes 	} else {
4813cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
48146bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4815c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4816c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
48176bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
481886e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
481986e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4820d938da6bSVille Syrjälä 		} else if (IS_I945GM(dev_priv)) {
4821d938da6bSVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4822d938da6bSVille Syrjälä 			dev->driver->irq_postinstall = i915_irq_postinstall;
4823d938da6bSVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4824d938da6bSVille Syrjälä 			dev->driver->irq_handler = i915_irq_handler;
4825d938da6bSVille Syrjälä 			dev->driver->enable_vblank = i945gm_enable_vblank;
4826d938da6bSVille Syrjälä 			dev->driver->disable_vblank = i945gm_disable_vblank;
4827cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
48286bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4829a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
48306bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4831a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
483286e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
483386e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4834c2798b19SChris Wilson 		} else {
48356bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4836a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
48376bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4838a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
483986e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
484086e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4841c2798b19SChris Wilson 		}
4842778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4843778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4844f71d4af4SJesse Barnes 	}
4845f71d4af4SJesse Barnes }
484620afbda2SDaniel Vetter 
4847fca52a55SDaniel Vetter /**
4848cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4849cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4850cefcff8fSJoonas Lahtinen  *
4851cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4852cefcff8fSJoonas Lahtinen  */
4853cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4854cefcff8fSJoonas Lahtinen {
4855cefcff8fSJoonas Lahtinen 	int i;
4856cefcff8fSJoonas Lahtinen 
4857d938da6bSVille Syrjälä 	if (IS_I945GM(i915))
4858d938da6bSVille Syrjälä 		i945gm_vblank_work_fini(i915);
4859d938da6bSVille Syrjälä 
4860cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4861cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4862cefcff8fSJoonas Lahtinen }
4863cefcff8fSJoonas Lahtinen 
4864cefcff8fSJoonas Lahtinen /**
4865fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4866fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4867fca52a55SDaniel Vetter  *
4868fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4869fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4870fca52a55SDaniel Vetter  *
4871fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4872fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4873fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4874fca52a55SDaniel Vetter  */
48752aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
48762aeb7d3aSDaniel Vetter {
48772aeb7d3aSDaniel Vetter 	/*
48782aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
48792aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
48802aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
48812aeb7d3aSDaniel Vetter 	 */
4882ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
48832aeb7d3aSDaniel Vetter 
488491c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
48852aeb7d3aSDaniel Vetter }
48862aeb7d3aSDaniel Vetter 
4887fca52a55SDaniel Vetter /**
4888fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4889fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4890fca52a55SDaniel Vetter  *
4891fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4892fca52a55SDaniel Vetter  * resources acquired in the init functions.
4893fca52a55SDaniel Vetter  */
48942aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
48952aeb7d3aSDaniel Vetter {
489691c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
48972aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4898ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
48992aeb7d3aSDaniel Vetter }
49002aeb7d3aSDaniel Vetter 
4901fca52a55SDaniel Vetter /**
4902fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4903fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4904fca52a55SDaniel Vetter  *
4905fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4906fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4907fca52a55SDaniel Vetter  */
4908b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4909c67a470bSPaulo Zanoni {
491091c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4911ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
491291c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4913c67a470bSPaulo Zanoni }
4914c67a470bSPaulo Zanoni 
4915fca52a55SDaniel Vetter /**
4916fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4917fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4918fca52a55SDaniel Vetter  *
4919fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4920fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4921fca52a55SDaniel Vetter  */
4922b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4923c67a470bSPaulo Zanoni {
4924ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
492591c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
492691c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4927c67a470bSPaulo Zanoni }
4928