1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40e5868a31SEgbert Eich static const u32 hpd_ibx[] = { 41e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 42e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 43e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 44e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 45e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 46e5868a31SEgbert Eich }; 47e5868a31SEgbert Eich 48e5868a31SEgbert Eich static const u32 hpd_cpt[] = { 49e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 5073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 51e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 52e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 53e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 54e5868a31SEgbert Eich }; 55e5868a31SEgbert Eich 56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = { 57e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 58e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 59e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 60e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 61e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 62e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 63e5868a31SEgbert Eich }; 64e5868a31SEgbert Eich 65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = { 66e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 67e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 68e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 69e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 70e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 71e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 72e5868a31SEgbert Eich }; 73e5868a31SEgbert Eich 74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */ 75e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 76e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 77e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 78e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 79e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 80e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 81e5868a31SEgbert Eich }; 82e5868a31SEgbert Eich 835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 855c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 865c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 875c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 885c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 895c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 905c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 915c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 925c502442SPaulo Zanoni } while (0) 935c502442SPaulo Zanoni 94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 95a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 965c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 97a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 985c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 995c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1005c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1015c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 102a9d356a6SPaulo Zanoni } while (0) 103a9d356a6SPaulo Zanoni 104337ba017SPaulo Zanoni /* 105337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 106337ba017SPaulo Zanoni */ 107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \ 108337ba017SPaulo Zanoni u32 val = I915_READ(reg); \ 109337ba017SPaulo Zanoni if (val) { \ 110337ba017SPaulo Zanoni WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \ 111337ba017SPaulo Zanoni (reg), val); \ 112337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 113337ba017SPaulo Zanoni POSTING_READ(reg); \ 114337ba017SPaulo Zanoni I915_WRITE((reg), 0xffffffff); \ 115337ba017SPaulo Zanoni POSTING_READ(reg); \ 116337ba017SPaulo Zanoni } \ 117337ba017SPaulo Zanoni } while (0) 118337ba017SPaulo Zanoni 11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 120337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \ 12135079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 12235079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 12335079899SPaulo Zanoni POSTING_READ(GEN8_##type##_IER(which)); \ 12435079899SPaulo Zanoni } while (0) 12535079899SPaulo Zanoni 12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 127337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \ 12835079899SPaulo Zanoni I915_WRITE(type##IMR, (imr_val)); \ 12935079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 13035079899SPaulo Zanoni POSTING_READ(type##IER); \ 13135079899SPaulo Zanoni } while (0) 13235079899SPaulo Zanoni 133036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 134995b6762SChris Wilson static void 1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 136036a4a7dSZhenyu Wang { 1374bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1384bc9d430SDaniel Vetter 139730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 140c67a470bSPaulo Zanoni return; 141c67a470bSPaulo Zanoni 1421ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 1431ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 1441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1453143a2bfSChris Wilson POSTING_READ(DEIMR); 146036a4a7dSZhenyu Wang } 147036a4a7dSZhenyu Wang } 148036a4a7dSZhenyu Wang 1490ff9800aSPaulo Zanoni static void 1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask) 151036a4a7dSZhenyu Wang { 1524bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 1534bc9d430SDaniel Vetter 154730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 155c67a470bSPaulo Zanoni return; 156c67a470bSPaulo Zanoni 1571ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 1581ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 1591ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 1603143a2bfSChris Wilson POSTING_READ(DEIMR); 161036a4a7dSZhenyu Wang } 162036a4a7dSZhenyu Wang } 163036a4a7dSZhenyu Wang 16443eaea13SPaulo Zanoni /** 16543eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 16643eaea13SPaulo Zanoni * @dev_priv: driver private 16743eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 16843eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 16943eaea13SPaulo Zanoni */ 17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 17143eaea13SPaulo Zanoni uint32_t interrupt_mask, 17243eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 17343eaea13SPaulo Zanoni { 17443eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 17543eaea13SPaulo Zanoni 176730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 177c67a470bSPaulo Zanoni return; 178c67a470bSPaulo Zanoni 17943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 18043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 18143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 18243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 18343eaea13SPaulo Zanoni } 18443eaea13SPaulo Zanoni 18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 18643eaea13SPaulo Zanoni { 18743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 18843eaea13SPaulo Zanoni } 18943eaea13SPaulo Zanoni 19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 19143eaea13SPaulo Zanoni { 19243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 19343eaea13SPaulo Zanoni } 19443eaea13SPaulo Zanoni 195edbfdb45SPaulo Zanoni /** 196edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 197edbfdb45SPaulo Zanoni * @dev_priv: driver private 198edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 199edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 200edbfdb45SPaulo Zanoni */ 201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 202edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 203edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 204edbfdb45SPaulo Zanoni { 205605cd25bSPaulo Zanoni uint32_t new_val; 206edbfdb45SPaulo Zanoni 207edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 208edbfdb45SPaulo Zanoni 209730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 210c67a470bSPaulo Zanoni return; 211c67a470bSPaulo Zanoni 212605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 213f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 214f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 215f52ecbcfSPaulo Zanoni 216605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 217605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 218605cd25bSPaulo Zanoni I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask); 219edbfdb45SPaulo Zanoni POSTING_READ(GEN6_PMIMR); 220edbfdb45SPaulo Zanoni } 221f52ecbcfSPaulo Zanoni } 222edbfdb45SPaulo Zanoni 223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 224edbfdb45SPaulo Zanoni { 225edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 226edbfdb45SPaulo Zanoni } 227edbfdb45SPaulo Zanoni 228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 229edbfdb45SPaulo Zanoni { 230edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, 0); 231edbfdb45SPaulo Zanoni } 232edbfdb45SPaulo Zanoni 2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev) 2348664281bSPaulo Zanoni { 2358664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2368664281bSPaulo Zanoni struct intel_crtc *crtc; 2378664281bSPaulo Zanoni enum pipe pipe; 2388664281bSPaulo Zanoni 2394bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2404bc9d430SDaniel Vetter 2418664281bSPaulo Zanoni for_each_pipe(pipe) { 2428664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2438664281bSPaulo Zanoni 2448664281bSPaulo Zanoni if (crtc->cpu_fifo_underrun_disabled) 2458664281bSPaulo Zanoni return false; 2468664281bSPaulo Zanoni } 2478664281bSPaulo Zanoni 2488664281bSPaulo Zanoni return true; 2498664281bSPaulo Zanoni } 2508664281bSPaulo Zanoni 2518664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev) 2528664281bSPaulo Zanoni { 2538664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2548664281bSPaulo Zanoni enum pipe pipe; 2558664281bSPaulo Zanoni struct intel_crtc *crtc; 2568664281bSPaulo Zanoni 257fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 258fee884edSDaniel Vetter 2598664281bSPaulo Zanoni for_each_pipe(pipe) { 2608664281bSPaulo Zanoni crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 2618664281bSPaulo Zanoni 2628664281bSPaulo Zanoni if (crtc->pch_fifo_underrun_disabled) 2638664281bSPaulo Zanoni return false; 2648664281bSPaulo Zanoni } 2658664281bSPaulo Zanoni 2668664281bSPaulo Zanoni return true; 2678664281bSPaulo Zanoni } 2688664281bSPaulo Zanoni 2692d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe) 2702d9d2b0bSVille Syrjälä { 2712d9d2b0bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 2722d9d2b0bSVille Syrjälä u32 reg = PIPESTAT(pipe); 2732d9d2b0bSVille Syrjälä u32 pipestat = I915_READ(reg) & 0x7fff0000; 2742d9d2b0bSVille Syrjälä 2752d9d2b0bSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 2762d9d2b0bSVille Syrjälä 2772d9d2b0bSVille Syrjälä I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS); 2782d9d2b0bSVille Syrjälä POSTING_READ(reg); 2792d9d2b0bSVille Syrjälä } 2802d9d2b0bSVille Syrjälä 2818664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev, 2828664281bSPaulo Zanoni enum pipe pipe, bool enable) 2838664281bSPaulo Zanoni { 2848664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2858664281bSPaulo Zanoni uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN : 2868664281bSPaulo Zanoni DE_PIPEB_FIFO_UNDERRUN; 2878664281bSPaulo Zanoni 2888664281bSPaulo Zanoni if (enable) 2898664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2908664281bSPaulo Zanoni else 2918664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2928664281bSPaulo Zanoni } 2938664281bSPaulo Zanoni 2948664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev, 2957336df65SDaniel Vetter enum pipe pipe, bool enable) 2968664281bSPaulo Zanoni { 2978664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2988664281bSPaulo Zanoni if (enable) { 2997336df65SDaniel Vetter I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe)); 3007336df65SDaniel Vetter 3018664281bSPaulo Zanoni if (!ivb_can_enable_err_int(dev)) 3028664281bSPaulo Zanoni return; 3038664281bSPaulo Zanoni 3048664281bSPaulo Zanoni ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB); 3058664281bSPaulo Zanoni } else { 3067336df65SDaniel Vetter bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB); 3077336df65SDaniel Vetter 3087336df65SDaniel Vetter /* Change the state _after_ we've read out the current one. */ 3098664281bSPaulo Zanoni ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB); 3107336df65SDaniel Vetter 3117336df65SDaniel Vetter if (!was_enabled && 3127336df65SDaniel Vetter (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) { 3137336df65SDaniel Vetter DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n", 3147336df65SDaniel Vetter pipe_name(pipe)); 3157336df65SDaniel Vetter } 3168664281bSPaulo Zanoni } 3178664281bSPaulo Zanoni } 3188664281bSPaulo Zanoni 31938d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev, 32038d83c96SDaniel Vetter enum pipe pipe, bool enable) 32138d83c96SDaniel Vetter { 32238d83c96SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 32338d83c96SDaniel Vetter 32438d83c96SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 32538d83c96SDaniel Vetter 32638d83c96SDaniel Vetter if (enable) 32738d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN; 32838d83c96SDaniel Vetter else 32938d83c96SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN; 33038d83c96SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 33138d83c96SDaniel Vetter POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 33238d83c96SDaniel Vetter } 33338d83c96SDaniel Vetter 334fee884edSDaniel Vetter /** 335fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 336fee884edSDaniel Vetter * @dev_priv: driver private 337fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 338fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 339fee884edSDaniel Vetter */ 340fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 341fee884edSDaniel Vetter uint32_t interrupt_mask, 342fee884edSDaniel Vetter uint32_t enabled_irq_mask) 343fee884edSDaniel Vetter { 344fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 345fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 346fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 347fee884edSDaniel Vetter 348fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 349fee884edSDaniel Vetter 350730488b2SPaulo Zanoni if (WARN_ON(dev_priv->pm.irqs_disabled)) 351c67a470bSPaulo Zanoni return; 352c67a470bSPaulo Zanoni 353fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 354fee884edSDaniel Vetter POSTING_READ(SDEIMR); 355fee884edSDaniel Vetter } 356fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \ 357fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), (bits)) 358fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \ 359fee884edSDaniel Vetter ibx_display_interrupt_update((dev_priv), (bits), 0) 360fee884edSDaniel Vetter 361de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev, 362de28075dSDaniel Vetter enum transcoder pch_transcoder, 3638664281bSPaulo Zanoni bool enable) 3648664281bSPaulo Zanoni { 3658664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 366de28075dSDaniel Vetter uint32_t bit = (pch_transcoder == TRANSCODER_A) ? 367de28075dSDaniel Vetter SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER; 3688664281bSPaulo Zanoni 3698664281bSPaulo Zanoni if (enable) 370fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, bit); 3718664281bSPaulo Zanoni else 372fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, bit); 3738664281bSPaulo Zanoni } 3748664281bSPaulo Zanoni 3758664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev, 3768664281bSPaulo Zanoni enum transcoder pch_transcoder, 3778664281bSPaulo Zanoni bool enable) 3788664281bSPaulo Zanoni { 3798664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3808664281bSPaulo Zanoni 3818664281bSPaulo Zanoni if (enable) { 3821dd246fbSDaniel Vetter I915_WRITE(SERR_INT, 3831dd246fbSDaniel Vetter SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)); 3841dd246fbSDaniel Vetter 3858664281bSPaulo Zanoni if (!cpt_can_enable_serr_int(dev)) 3868664281bSPaulo Zanoni return; 3878664281bSPaulo Zanoni 388fee884edSDaniel Vetter ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3898664281bSPaulo Zanoni } else { 3901dd246fbSDaniel Vetter uint32_t tmp = I915_READ(SERR_INT); 3911dd246fbSDaniel Vetter bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT); 3921dd246fbSDaniel Vetter 3931dd246fbSDaniel Vetter /* Change the state _after_ we've read out the current one. */ 394fee884edSDaniel Vetter ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT); 3951dd246fbSDaniel Vetter 3961dd246fbSDaniel Vetter if (!was_enabled && 3971dd246fbSDaniel Vetter (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) { 3981dd246fbSDaniel Vetter DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n", 3991dd246fbSDaniel Vetter transcoder_name(pch_transcoder)); 4001dd246fbSDaniel Vetter } 4018664281bSPaulo Zanoni } 4028664281bSPaulo Zanoni } 4038664281bSPaulo Zanoni 4048664281bSPaulo Zanoni /** 4058664281bSPaulo Zanoni * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages 4068664281bSPaulo Zanoni * @dev: drm device 4078664281bSPaulo Zanoni * @pipe: pipe 4088664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4098664281bSPaulo Zanoni * 4108664281bSPaulo Zanoni * This function makes us disable or enable CPU fifo underruns for a specific 4118664281bSPaulo Zanoni * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun 4128664281bSPaulo Zanoni * reporting for one pipe may also disable all the other CPU error interruts for 4138664281bSPaulo Zanoni * the other pipes, due to the fact that there's just one interrupt mask/enable 4148664281bSPaulo Zanoni * bit for all the pipes. 4158664281bSPaulo Zanoni * 4168664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4178664281bSPaulo Zanoni */ 418f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 4198664281bSPaulo Zanoni enum pipe pipe, bool enable) 4208664281bSPaulo Zanoni { 4218664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4228664281bSPaulo Zanoni struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 4238664281bSPaulo Zanoni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4248664281bSPaulo Zanoni bool ret; 4258664281bSPaulo Zanoni 42677961eb9SImre Deak assert_spin_locked(&dev_priv->irq_lock); 42777961eb9SImre Deak 4288664281bSPaulo Zanoni ret = !intel_crtc->cpu_fifo_underrun_disabled; 4298664281bSPaulo Zanoni 4308664281bSPaulo Zanoni if (enable == ret) 4318664281bSPaulo Zanoni goto done; 4328664281bSPaulo Zanoni 4338664281bSPaulo Zanoni intel_crtc->cpu_fifo_underrun_disabled = !enable; 4348664281bSPaulo Zanoni 4352d9d2b0bSVille Syrjälä if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))) 4362d9d2b0bSVille Syrjälä i9xx_clear_fifo_underrun(dev, pipe); 4372d9d2b0bSVille Syrjälä else if (IS_GEN5(dev) || IS_GEN6(dev)) 4388664281bSPaulo Zanoni ironlake_set_fifo_underrun_reporting(dev, pipe, enable); 4398664281bSPaulo Zanoni else if (IS_GEN7(dev)) 4407336df65SDaniel Vetter ivybridge_set_fifo_underrun_reporting(dev, pipe, enable); 44138d83c96SDaniel Vetter else if (IS_GEN8(dev)) 44238d83c96SDaniel Vetter broadwell_set_fifo_underrun_reporting(dev, pipe, enable); 4438664281bSPaulo Zanoni 4448664281bSPaulo Zanoni done: 445f88d42f1SImre Deak return ret; 446f88d42f1SImre Deak } 447f88d42f1SImre Deak 448f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev, 449f88d42f1SImre Deak enum pipe pipe, bool enable) 450f88d42f1SImre Deak { 451f88d42f1SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 452f88d42f1SImre Deak unsigned long flags; 453f88d42f1SImre Deak bool ret; 454f88d42f1SImre Deak 455f88d42f1SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, flags); 456f88d42f1SImre Deak ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable); 4578664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 458f88d42f1SImre Deak 4598664281bSPaulo Zanoni return ret; 4608664281bSPaulo Zanoni } 4618664281bSPaulo Zanoni 46291d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev, 46391d181ddSImre Deak enum pipe pipe) 46491d181ddSImre Deak { 46591d181ddSImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 46691d181ddSImre Deak struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 46791d181ddSImre Deak struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 46891d181ddSImre Deak 46991d181ddSImre Deak return !intel_crtc->cpu_fifo_underrun_disabled; 47091d181ddSImre Deak } 47191d181ddSImre Deak 4728664281bSPaulo Zanoni /** 4738664281bSPaulo Zanoni * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages 4748664281bSPaulo Zanoni * @dev: drm device 4758664281bSPaulo Zanoni * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older) 4768664281bSPaulo Zanoni * @enable: true if we want to report FIFO underrun errors, false otherwise 4778664281bSPaulo Zanoni * 4788664281bSPaulo Zanoni * This function makes us disable or enable PCH fifo underruns for a specific 4798664281bSPaulo Zanoni * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO 4808664281bSPaulo Zanoni * underrun reporting for one transcoder may also disable all the other PCH 4818664281bSPaulo Zanoni * error interruts for the other transcoders, due to the fact that there's just 4828664281bSPaulo Zanoni * one interrupt mask/enable bit for all the transcoders. 4838664281bSPaulo Zanoni * 4848664281bSPaulo Zanoni * Returns the previous state of underrun reporting. 4858664281bSPaulo Zanoni */ 4868664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev, 4878664281bSPaulo Zanoni enum transcoder pch_transcoder, 4888664281bSPaulo Zanoni bool enable) 4898664281bSPaulo Zanoni { 4908664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 491de28075dSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder]; 492de28075dSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 4938664281bSPaulo Zanoni unsigned long flags; 4948664281bSPaulo Zanoni bool ret; 4958664281bSPaulo Zanoni 496de28075dSDaniel Vetter /* 497de28075dSDaniel Vetter * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT 498de28075dSDaniel Vetter * has only one pch transcoder A that all pipes can use. To avoid racy 499de28075dSDaniel Vetter * pch transcoder -> pipe lookups from interrupt code simply store the 500de28075dSDaniel Vetter * underrun statistics in crtc A. Since we never expose this anywhere 501de28075dSDaniel Vetter * nor use it outside of the fifo underrun code here using the "wrong" 502de28075dSDaniel Vetter * crtc on LPT won't cause issues. 503de28075dSDaniel Vetter */ 5048664281bSPaulo Zanoni 5058664281bSPaulo Zanoni spin_lock_irqsave(&dev_priv->irq_lock, flags); 5068664281bSPaulo Zanoni 5078664281bSPaulo Zanoni ret = !intel_crtc->pch_fifo_underrun_disabled; 5088664281bSPaulo Zanoni 5098664281bSPaulo Zanoni if (enable == ret) 5108664281bSPaulo Zanoni goto done; 5118664281bSPaulo Zanoni 5128664281bSPaulo Zanoni intel_crtc->pch_fifo_underrun_disabled = !enable; 5138664281bSPaulo Zanoni 5148664281bSPaulo Zanoni if (HAS_PCH_IBX(dev)) 515de28075dSDaniel Vetter ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 5168664281bSPaulo Zanoni else 5178664281bSPaulo Zanoni cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable); 5188664281bSPaulo Zanoni 5198664281bSPaulo Zanoni done: 5208664281bSPaulo Zanoni spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 5218664281bSPaulo Zanoni return ret; 5228664281bSPaulo Zanoni } 5238664281bSPaulo Zanoni 5248664281bSPaulo Zanoni 525b5ea642aSDaniel Vetter static void 526755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 527755e9019SImre Deak u32 enable_mask, u32 status_mask) 5287c463586SKeith Packard { 5299db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 530755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5317c463586SKeith Packard 532b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 533b79480baSDaniel Vetter 53404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 53504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 53604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 53704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 538755e9019SImre Deak return; 539755e9019SImre Deak 540755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 54146c06a30SVille Syrjälä return; 54246c06a30SVille Syrjälä 54391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 54491d181ddSImre Deak 5457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 546755e9019SImre Deak pipestat |= enable_mask | status_mask; 54746c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5483143a2bfSChris Wilson POSTING_READ(reg); 5497c463586SKeith Packard } 5507c463586SKeith Packard 551b5ea642aSDaniel Vetter static void 552755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 553755e9019SImre Deak u32 enable_mask, u32 status_mask) 5547c463586SKeith Packard { 5559db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 556755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5577c463586SKeith Packard 558b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 559b79480baSDaniel Vetter 56004feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 56104feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 56204feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 56304feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 56446c06a30SVille Syrjälä return; 56546c06a30SVille Syrjälä 566755e9019SImre Deak if ((pipestat & enable_mask) == 0) 567755e9019SImre Deak return; 568755e9019SImre Deak 56991d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 57091d181ddSImre Deak 571755e9019SImre Deak pipestat &= ~enable_mask; 57246c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5733143a2bfSChris Wilson POSTING_READ(reg); 5747c463586SKeith Packard } 5757c463586SKeith Packard 57610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 57710c59c51SImre Deak { 57810c59c51SImre Deak u32 enable_mask = status_mask << 16; 57910c59c51SImre Deak 58010c59c51SImre Deak /* 58110c59c51SImre Deak * On pipe A we don't support the PSR interrupt yet, on pipe B the 58210c59c51SImre Deak * same bit MBZ. 58310c59c51SImre Deak */ 58410c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 58510c59c51SImre Deak return 0; 58610c59c51SImre Deak 58710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 58810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 58910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 59010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 59110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 59210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 59310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 59410c59c51SImre Deak 59510c59c51SImre Deak return enable_mask; 59610c59c51SImre Deak } 59710c59c51SImre Deak 598755e9019SImre Deak void 599755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 600755e9019SImre Deak u32 status_mask) 601755e9019SImre Deak { 602755e9019SImre Deak u32 enable_mask; 603755e9019SImre Deak 60410c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 60510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 60610c59c51SImre Deak status_mask); 60710c59c51SImre Deak else 608755e9019SImre Deak enable_mask = status_mask << 16; 609755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 610755e9019SImre Deak } 611755e9019SImre Deak 612755e9019SImre Deak void 613755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 614755e9019SImre Deak u32 status_mask) 615755e9019SImre Deak { 616755e9019SImre Deak u32 enable_mask; 617755e9019SImre Deak 61810c59c51SImre Deak if (IS_VALLEYVIEW(dev_priv->dev)) 61910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 62010c59c51SImre Deak status_mask); 62110c59c51SImre Deak else 622755e9019SImre Deak enable_mask = status_mask << 16; 623755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 624755e9019SImre Deak } 625755e9019SImre Deak 626c0e09200SDave Airlie /** 627f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 62801c66889SZhao Yakui */ 629f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 63001c66889SZhao Yakui { 6312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6321ec14ad3SChris Wilson unsigned long irqflags; 6331ec14ad3SChris Wilson 634f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 635f49e38ddSJani Nikula return; 636f49e38ddSJani Nikula 6371ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 63801c66889SZhao Yakui 639755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 640a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6413b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 642755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6431ec14ad3SChris Wilson 6441ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 64501c66889SZhao Yakui } 64601c66889SZhao Yakui 64701c66889SZhao Yakui /** 6480a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 6490a3e67a4SJesse Barnes * @dev: DRM device 6500a3e67a4SJesse Barnes * @pipe: pipe to check 6510a3e67a4SJesse Barnes * 6520a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 6530a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 6540a3e67a4SJesse Barnes * before reading such registers if unsure. 6550a3e67a4SJesse Barnes */ 6560a3e67a4SJesse Barnes static int 6570a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 6580a3e67a4SJesse Barnes { 6592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 660702e7a56SPaulo Zanoni 661a01025afSDaniel Vetter if (drm_core_check_feature(dev, DRIVER_MODESET)) { 662a01025afSDaniel Vetter /* Locking is horribly broken here, but whatever. */ 663a01025afSDaniel Vetter struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 664a01025afSDaniel Vetter struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 66571f8ba6bSPaulo Zanoni 666a01025afSDaniel Vetter return intel_crtc->active; 667a01025afSDaniel Vetter } else { 668a01025afSDaniel Vetter return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 669a01025afSDaniel Vetter } 6700a3e67a4SJesse Barnes } 6710a3e67a4SJesse Barnes 6724cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe) 6734cdb83ecSVille Syrjälä { 6744cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6754cdb83ecSVille Syrjälä return 0; 6764cdb83ecSVille Syrjälä } 6774cdb83ecSVille Syrjälä 67842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 67942f52ef8SKeith Packard * we use as a pipe index 68042f52ef8SKeith Packard */ 681f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 6820a3e67a4SJesse Barnes { 6832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6840a3e67a4SJesse Barnes unsigned long high_frame; 6850a3e67a4SJesse Barnes unsigned long low_frame; 686391f75e2SVille Syrjälä u32 high1, high2, low, pixel, vbl_start; 6870a3e67a4SJesse Barnes 6880a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 68944d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 6909db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 6910a3e67a4SJesse Barnes return 0; 6920a3e67a4SJesse Barnes } 6930a3e67a4SJesse Barnes 694391f75e2SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 695391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 696391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 697391f75e2SVille Syrjälä const struct drm_display_mode *mode = 698391f75e2SVille Syrjälä &intel_crtc->config.adjusted_mode; 699391f75e2SVille Syrjälä 700391f75e2SVille Syrjälä vbl_start = mode->crtc_vblank_start * mode->crtc_htotal; 701391f75e2SVille Syrjälä } else { 702a2d213ddSDaniel Vetter enum transcoder cpu_transcoder = (enum transcoder) pipe; 703391f75e2SVille Syrjälä u32 htotal; 704391f75e2SVille Syrjälä 705391f75e2SVille Syrjälä htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1; 706391f75e2SVille Syrjälä vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1; 707391f75e2SVille Syrjälä 708391f75e2SVille Syrjälä vbl_start *= htotal; 709391f75e2SVille Syrjälä } 710391f75e2SVille Syrjälä 7119db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7129db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7135eddb70bSChris Wilson 7140a3e67a4SJesse Barnes /* 7150a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7160a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7170a3e67a4SJesse Barnes * register. 7180a3e67a4SJesse Barnes */ 7190a3e67a4SJesse Barnes do { 7205eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 721391f75e2SVille Syrjälä low = I915_READ(low_frame); 7225eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7230a3e67a4SJesse Barnes } while (high1 != high2); 7240a3e67a4SJesse Barnes 7255eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 726391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7275eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 728391f75e2SVille Syrjälä 729391f75e2SVille Syrjälä /* 730391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 731391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 732391f75e2SVille Syrjälä * counter against vblank start. 733391f75e2SVille Syrjälä */ 734edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7350a3e67a4SJesse Barnes } 7360a3e67a4SJesse Barnes 737f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 7389880b7a5SJesse Barnes { 7392d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7409db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 7419880b7a5SJesse Barnes 7429880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 74344d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 7449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7459880b7a5SJesse Barnes return 0; 7469880b7a5SJesse Barnes } 7479880b7a5SJesse Barnes 7489880b7a5SJesse Barnes return I915_READ(reg); 7499880b7a5SJesse Barnes } 7509880b7a5SJesse Barnes 751ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */ 752ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__)) 753ad3543edSMario Kleiner 754a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 755a225f079SVille Syrjälä { 756a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 757a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 758a225f079SVille Syrjälä const struct drm_display_mode *mode = &crtc->config.adjusted_mode; 759a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 760a225f079SVille Syrjälä int vtotal = mode->crtc_vtotal; 761a225f079SVille Syrjälä int position; 762a225f079SVille Syrjälä 763a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 764a225f079SVille Syrjälä vtotal /= 2; 765a225f079SVille Syrjälä 766a225f079SVille Syrjälä if (IS_GEN2(dev)) 767a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 768a225f079SVille Syrjälä else 769a225f079SVille Syrjälä position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 770a225f079SVille Syrjälä 771a225f079SVille Syrjälä /* 772a225f079SVille Syrjälä * Scanline counter increments at leading edge of hsync, and 773a225f079SVille Syrjälä * it starts counting from vtotal-1 on the first active line. 774a225f079SVille Syrjälä * That means the scanline counter value is always one less 775a225f079SVille Syrjälä * than what we would expect. Ie. just after start of vblank, 776a225f079SVille Syrjälä * which also occurs at start of hsync (on the last active line), 777a225f079SVille Syrjälä * the scanline counter will read vblank_start-1. 778a225f079SVille Syrjälä */ 779a225f079SVille Syrjälä return (position + 1) % vtotal; 780a225f079SVille Syrjälä } 781a225f079SVille Syrjälä 782f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 783abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 784abca9e45SVille Syrjälä ktime_t *stime, ktime_t *etime) 7850af7e4dfSMario Kleiner { 786c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 787c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 788c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 789c2baf4b7SVille Syrjälä const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode; 7903aa18df8SVille Syrjälä int position; 79178e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 7920af7e4dfSMario Kleiner bool in_vbl = true; 7930af7e4dfSMario Kleiner int ret = 0; 794ad3543edSMario Kleiner unsigned long irqflags; 7950af7e4dfSMario Kleiner 796c2baf4b7SVille Syrjälä if (!intel_crtc->active) { 7970af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7989db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7990af7e4dfSMario Kleiner return 0; 8000af7e4dfSMario Kleiner } 8010af7e4dfSMario Kleiner 802c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 80378e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 804c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 805c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 806c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8070af7e4dfSMario Kleiner 808d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 809d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 810d31faf65SVille Syrjälä vbl_end /= 2; 811d31faf65SVille Syrjälä vtotal /= 2; 812d31faf65SVille Syrjälä } 813d31faf65SVille Syrjälä 814c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 815c2baf4b7SVille Syrjälä 816ad3543edSMario Kleiner /* 817ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 818ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 819ad3543edSMario Kleiner * following code must not block on uncore.lock. 820ad3543edSMario Kleiner */ 821ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 822ad3543edSMario Kleiner 823ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 824ad3543edSMario Kleiner 825ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 826ad3543edSMario Kleiner if (stime) 827ad3543edSMario Kleiner *stime = ktime_get(); 828ad3543edSMario Kleiner 8297c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8300af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8310af7e4dfSMario Kleiner * scanout position from Display scan line register. 8320af7e4dfSMario Kleiner */ 833a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8340af7e4dfSMario Kleiner } else { 8350af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8360af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8370af7e4dfSMario Kleiner * scanout position. 8380af7e4dfSMario Kleiner */ 839ad3543edSMario Kleiner position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8400af7e4dfSMario Kleiner 8413aa18df8SVille Syrjälä /* convert to pixel counts */ 8423aa18df8SVille Syrjälä vbl_start *= htotal; 8433aa18df8SVille Syrjälä vbl_end *= htotal; 8443aa18df8SVille Syrjälä vtotal *= htotal; 84578e8fc6bSVille Syrjälä 84678e8fc6bSVille Syrjälä /* 84778e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 84878e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 84978e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 85078e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 85178e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 85278e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85378e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85478e8fc6bSVille Syrjälä */ 85578e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8563aa18df8SVille Syrjälä } 8573aa18df8SVille Syrjälä 858ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 859ad3543edSMario Kleiner if (etime) 860ad3543edSMario Kleiner *etime = ktime_get(); 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 863ad3543edSMario Kleiner 864ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 865ad3543edSMario Kleiner 8663aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8673aa18df8SVille Syrjälä 8683aa18df8SVille Syrjälä /* 8693aa18df8SVille Syrjälä * While in vblank, position will be negative 8703aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8713aa18df8SVille Syrjälä * vblank, position will be positive counting 8723aa18df8SVille Syrjälä * up since vbl_end. 8733aa18df8SVille Syrjälä */ 8743aa18df8SVille Syrjälä if (position >= vbl_start) 8753aa18df8SVille Syrjälä position -= vbl_end; 8763aa18df8SVille Syrjälä else 8773aa18df8SVille Syrjälä position += vtotal - vbl_end; 8783aa18df8SVille Syrjälä 8797c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8803aa18df8SVille Syrjälä *vpos = position; 8813aa18df8SVille Syrjälä *hpos = 0; 8823aa18df8SVille Syrjälä } else { 8830af7e4dfSMario Kleiner *vpos = position / htotal; 8840af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8850af7e4dfSMario Kleiner } 8860af7e4dfSMario Kleiner 8870af7e4dfSMario Kleiner /* In vblank? */ 8880af7e4dfSMario Kleiner if (in_vbl) 8890af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 8900af7e4dfSMario Kleiner 8910af7e4dfSMario Kleiner return ret; 8920af7e4dfSMario Kleiner } 8930af7e4dfSMario Kleiner 894a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 895a225f079SVille Syrjälä { 896a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 897a225f079SVille Syrjälä unsigned long irqflags; 898a225f079SVille Syrjälä int position; 899a225f079SVille Syrjälä 900a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 901a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 902a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 903a225f079SVille Syrjälä 904a225f079SVille Syrjälä return position; 905a225f079SVille Syrjälä } 906a225f079SVille Syrjälä 907f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 9080af7e4dfSMario Kleiner int *max_error, 9090af7e4dfSMario Kleiner struct timeval *vblank_time, 9100af7e4dfSMario Kleiner unsigned flags) 9110af7e4dfSMario Kleiner { 9124041b853SChris Wilson struct drm_crtc *crtc; 9130af7e4dfSMario Kleiner 9147eb552aeSBen Widawsky if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) { 9154041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9160af7e4dfSMario Kleiner return -EINVAL; 9170af7e4dfSMario Kleiner } 9180af7e4dfSMario Kleiner 9190af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9204041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9214041b853SChris Wilson if (crtc == NULL) { 9224041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 9234041b853SChris Wilson return -EINVAL; 9244041b853SChris Wilson } 9254041b853SChris Wilson 9264041b853SChris Wilson if (!crtc->enabled) { 9274041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 9284041b853SChris Wilson return -EBUSY; 9294041b853SChris Wilson } 9300af7e4dfSMario Kleiner 9310af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9324041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9334041b853SChris Wilson vblank_time, flags, 9347da903efSVille Syrjälä crtc, 9357da903efSVille Syrjälä &to_intel_crtc(crtc)->config.adjusted_mode); 9360af7e4dfSMario Kleiner } 9370af7e4dfSMario Kleiner 93867c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev, 93967c347ffSJani Nikula struct drm_connector *connector) 940321a1b30SEgbert Eich { 941321a1b30SEgbert Eich enum drm_connector_status old_status; 942321a1b30SEgbert Eich 943321a1b30SEgbert Eich WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); 944321a1b30SEgbert Eich old_status = connector->status; 945321a1b30SEgbert Eich 946321a1b30SEgbert Eich connector->status = connector->funcs->detect(connector, false); 94767c347ffSJani Nikula if (old_status == connector->status) 94867c347ffSJani Nikula return false; 94967c347ffSJani Nikula 95067c347ffSJani Nikula DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n", 951321a1b30SEgbert Eich connector->base.id, 952321a1b30SEgbert Eich drm_get_connector_name(connector), 95367c347ffSJani Nikula drm_get_connector_status_name(old_status), 95467c347ffSJani Nikula drm_get_connector_status_name(connector->status)); 95567c347ffSJani Nikula 95667c347ffSJani Nikula return true; 957321a1b30SEgbert Eich } 958321a1b30SEgbert Eich 9595ca58282SJesse Barnes /* 9605ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 9615ca58282SJesse Barnes */ 962ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000) 963ac4c16c5SEgbert Eich 9645ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 9655ca58282SJesse Barnes { 9662d1013ddSJani Nikula struct drm_i915_private *dev_priv = 9672d1013ddSJani Nikula container_of(work, struct drm_i915_private, hotplug_work); 9685ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 969c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 970cd569aedSEgbert Eich struct intel_connector *intel_connector; 971cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 972cd569aedSEgbert Eich struct drm_connector *connector; 973cd569aedSEgbert Eich unsigned long irqflags; 974cd569aedSEgbert Eich bool hpd_disabled = false; 975321a1b30SEgbert Eich bool changed = false; 976142e2398SEgbert Eich u32 hpd_event_bits; 9775ca58282SJesse Barnes 97852d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 97952d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 98052d7ecedSDaniel Vetter return; 98152d7ecedSDaniel Vetter 982a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 983e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 984e67189abSJesse Barnes 985cd569aedSEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 986142e2398SEgbert Eich 987142e2398SEgbert Eich hpd_event_bits = dev_priv->hpd_event_bits; 988142e2398SEgbert Eich dev_priv->hpd_event_bits = 0; 989cd569aedSEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 990cd569aedSEgbert Eich intel_connector = to_intel_connector(connector); 991cd569aedSEgbert Eich intel_encoder = intel_connector->encoder; 992cd569aedSEgbert Eich if (intel_encoder->hpd_pin > HPD_NONE && 993cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED && 994cd569aedSEgbert Eich connector->polled == DRM_CONNECTOR_POLL_HPD) { 995cd569aedSEgbert Eich DRM_INFO("HPD interrupt storm detected on connector %s: " 996cd569aedSEgbert Eich "switching from hotplug detection to polling\n", 997cd569aedSEgbert Eich drm_get_connector_name(connector)); 998cd569aedSEgbert Eich dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED; 999cd569aedSEgbert Eich connector->polled = DRM_CONNECTOR_POLL_CONNECT 1000cd569aedSEgbert Eich | DRM_CONNECTOR_POLL_DISCONNECT; 1001cd569aedSEgbert Eich hpd_disabled = true; 1002cd569aedSEgbert Eich } 1003142e2398SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1004142e2398SEgbert Eich DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n", 1005142e2398SEgbert Eich drm_get_connector_name(connector), intel_encoder->hpd_pin); 1006142e2398SEgbert Eich } 1007cd569aedSEgbert Eich } 1008cd569aedSEgbert Eich /* if there were no outputs to poll, poll was disabled, 1009cd569aedSEgbert Eich * therefore make sure it's enabled when disabling HPD on 1010cd569aedSEgbert Eich * some connectors */ 1011ac4c16c5SEgbert Eich if (hpd_disabled) { 1012cd569aedSEgbert Eich drm_kms_helper_poll_enable(dev); 1013ac4c16c5SEgbert Eich mod_timer(&dev_priv->hotplug_reenable_timer, 1014ac4c16c5SEgbert Eich jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY)); 1015ac4c16c5SEgbert Eich } 1016cd569aedSEgbert Eich 1017cd569aedSEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1018cd569aedSEgbert Eich 1019321a1b30SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 1020321a1b30SEgbert Eich intel_connector = to_intel_connector(connector); 1021321a1b30SEgbert Eich intel_encoder = intel_connector->encoder; 1022321a1b30SEgbert Eich if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) { 1023cd569aedSEgbert Eich if (intel_encoder->hot_plug) 1024cd569aedSEgbert Eich intel_encoder->hot_plug(intel_encoder); 1025321a1b30SEgbert Eich if (intel_hpd_irq_event(dev, connector)) 1026321a1b30SEgbert Eich changed = true; 1027321a1b30SEgbert Eich } 1028321a1b30SEgbert Eich } 102940ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 103040ee3381SKeith Packard 1031321a1b30SEgbert Eich if (changed) 1032321a1b30SEgbert Eich drm_kms_helper_hotplug_event(dev); 10335ca58282SJesse Barnes } 10345ca58282SJesse Barnes 10353ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv) 10363ca1ccedSVille Syrjälä { 10373ca1ccedSVille Syrjälä del_timer_sync(&dev_priv->hotplug_reenable_timer); 10383ca1ccedSVille Syrjälä } 10393ca1ccedSVille Syrjälä 1040d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 1041f97108d1SJesse Barnes { 10422d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1043b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 10449270388eSDaniel Vetter u8 new_delay; 10459270388eSDaniel Vetter 1046d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1047f97108d1SJesse Barnes 104873edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 104973edd18fSDaniel Vetter 105020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10519270388eSDaniel Vetter 10527648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1053b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1054b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1055f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1056f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1057f97108d1SJesse Barnes 1058f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1059b5b72e89SMatthew Garrett if (busy_up > max_avg) { 106020e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 106120e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 106220e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 106320e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1064b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 106520e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 106620e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 106720e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 106820e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1069f97108d1SJesse Barnes } 1070f97108d1SJesse Barnes 10717648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 107220e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1073f97108d1SJesse Barnes 1074d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10759270388eSDaniel Vetter 1076f97108d1SJesse Barnes return; 1077f97108d1SJesse Barnes } 1078f97108d1SJesse Barnes 1079549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 1080549f7365SChris Wilson struct intel_ring_buffer *ring) 1081549f7365SChris Wilson { 1082475553deSChris Wilson if (ring->obj == NULL) 1083475553deSChris Wilson return; 1084475553deSChris Wilson 1085814e9b57SChris Wilson trace_i915_gem_request_complete(ring); 10869862e600SChris Wilson 1087549f7365SChris Wilson wake_up_all(&ring->irq_queue); 108810cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 1089549f7365SChris Wilson } 1090549f7365SChris Wilson 10914912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10923b8d8d91SJesse Barnes { 10932d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10942d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 1095edbfdb45SPaulo Zanoni u32 pm_iir; 1096dd75fdc8SChris Wilson int new_delay, adj; 10973b8d8d91SJesse Barnes 109859cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1099c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1100c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 11014848405cSBen Widawsky /* Make sure not to corrupt PMIMR state used by ringbuffer code */ 1102a6706b45SDeepak S snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 110359cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11044912d041SBen Widawsky 110560611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1106a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 110760611c13SPaulo Zanoni 1108a6706b45SDeepak S if ((pm_iir & dev_priv->pm_rps_events) == 0) 11093b8d8d91SJesse Barnes return; 11103b8d8d91SJesse Barnes 11114fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11127b9e0ae6SChris Wilson 1113dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 11147425034aSVille Syrjälä if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1115dd75fdc8SChris Wilson if (adj > 0) 1116dd75fdc8SChris Wilson adj *= 2; 1117dd75fdc8SChris Wilson else 1118dd75fdc8SChris Wilson adj = 1; 1119b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 11207425034aSVille Syrjälä 11217425034aSVille Syrjälä /* 11227425034aSVille Syrjälä * For better performance, jump directly 11237425034aSVille Syrjälä * to RPe if we're below it. 11247425034aSVille Syrjälä */ 1125b39fb297SBen Widawsky if (new_delay < dev_priv->rps.efficient_freq) 1126b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1127dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1128b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1129b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1130dd75fdc8SChris Wilson else 1131b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1132dd75fdc8SChris Wilson adj = 0; 1133dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1134dd75fdc8SChris Wilson if (adj < 0) 1135dd75fdc8SChris Wilson adj *= 2; 1136dd75fdc8SChris Wilson else 1137dd75fdc8SChris Wilson adj = -1; 1138b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq + adj; 1139dd75fdc8SChris Wilson } else { /* unknown event */ 1140b39fb297SBen Widawsky new_delay = dev_priv->rps.cur_freq; 1141dd75fdc8SChris Wilson } 11423b8d8d91SJesse Barnes 114379249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114479249636SBen Widawsky * interrupt 114579249636SBen Widawsky */ 11461272e7b8SVille Syrjälä new_delay = clamp_t(int, new_delay, 1147b39fb297SBen Widawsky dev_priv->rps.min_freq_softlimit, 1148b39fb297SBen Widawsky dev_priv->rps.max_freq_softlimit); 114927544369SDeepak S 1150b39fb297SBen Widawsky dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq; 1151dd75fdc8SChris Wilson 11520a073b84SJesse Barnes if (IS_VALLEYVIEW(dev_priv->dev)) 11530a073b84SJesse Barnes valleyview_set_rps(dev_priv->dev, new_delay); 11540a073b84SJesse Barnes else 11554912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 11563b8d8d91SJesse Barnes 11574fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11583b8d8d91SJesse Barnes } 11593b8d8d91SJesse Barnes 1160e3689190SBen Widawsky 1161e3689190SBen Widawsky /** 1162e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1163e3689190SBen Widawsky * occurred. 1164e3689190SBen Widawsky * @work: workqueue struct 1165e3689190SBen Widawsky * 1166e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1167e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1168e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1169e3689190SBen Widawsky */ 1170e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1171e3689190SBen Widawsky { 11722d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11732d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1174e3689190SBen Widawsky u32 error_status, row, bank, subbank; 117535a85ac6SBen Widawsky char *parity_event[6]; 1176e3689190SBen Widawsky uint32_t misccpctl; 1177e3689190SBen Widawsky unsigned long flags; 117835a85ac6SBen Widawsky uint8_t slice = 0; 1179e3689190SBen Widawsky 1180e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1181e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1182e3689190SBen Widawsky * any time we access those registers. 1183e3689190SBen Widawsky */ 1184e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1185e3689190SBen Widawsky 118635a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 118735a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118835a85ac6SBen Widawsky goto out; 118935a85ac6SBen Widawsky 1190e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1191e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1192e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1193e3689190SBen Widawsky 119435a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 119535a85ac6SBen Widawsky u32 reg; 119635a85ac6SBen Widawsky 119735a85ac6SBen Widawsky slice--; 119835a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 119935a85ac6SBen Widawsky break; 120035a85ac6SBen Widawsky 120135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 120235a85ac6SBen Widawsky 120335a85ac6SBen Widawsky reg = GEN7_L3CDERRST1 + (slice * 0x200); 120435a85ac6SBen Widawsky 120535a85ac6SBen Widawsky error_status = I915_READ(reg); 1206e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1207e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1208e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1209e3689190SBen Widawsky 121035a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 121135a85ac6SBen Widawsky POSTING_READ(reg); 1212e3689190SBen Widawsky 1213cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1214e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1215e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1216e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 121735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121835a85ac6SBen Widawsky parity_event[5] = NULL; 1219e3689190SBen Widawsky 12205bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1221e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1222e3689190SBen Widawsky 122335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 122435a85ac6SBen Widawsky slice, row, bank, subbank); 1225e3689190SBen Widawsky 122635a85ac6SBen Widawsky kfree(parity_event[4]); 1227e3689190SBen Widawsky kfree(parity_event[3]); 1228e3689190SBen Widawsky kfree(parity_event[2]); 1229e3689190SBen Widawsky kfree(parity_event[1]); 1230e3689190SBen Widawsky } 1231e3689190SBen Widawsky 123235a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 123335a85ac6SBen Widawsky 123435a85ac6SBen Widawsky out: 123535a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 123635a85ac6SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 123735a85ac6SBen Widawsky ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 123835a85ac6SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 123935a85ac6SBen Widawsky 124035a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 124135a85ac6SBen Widawsky } 124235a85ac6SBen Widawsky 124335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1244e3689190SBen Widawsky { 12452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1246e3689190SBen Widawsky 1247040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1248e3689190SBen Widawsky return; 1249e3689190SBen Widawsky 1250d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 125135a85ac6SBen Widawsky ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1252d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1253e3689190SBen Widawsky 125435a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 125535a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 125635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 126035a85ac6SBen Widawsky 1261a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1262e3689190SBen Widawsky } 1263e3689190SBen Widawsky 1264f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1265f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1266f1af8fc1SPaulo Zanoni u32 gt_iir) 1267f1af8fc1SPaulo Zanoni { 1268f1af8fc1SPaulo Zanoni if (gt_iir & 1269f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1270f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[RCS]); 1271f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 1272f1af8fc1SPaulo Zanoni notify_ring(dev, &dev_priv->ring[VCS]); 1273f1af8fc1SPaulo Zanoni } 1274f1af8fc1SPaulo Zanoni 1275e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1276e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1277e7b4c6b1SDaniel Vetter u32 gt_iir) 1278e7b4c6b1SDaniel Vetter { 1279e7b4c6b1SDaniel Vetter 1280cc609d5dSBen Widawsky if (gt_iir & 1281cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 1282e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 1283cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 1284e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 1285cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 1286e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 1287e7b4c6b1SDaniel Vetter 1288cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1289cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1290cc609d5dSBen Widawsky GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) { 129158174462SMika Kuoppala i915_handle_error(dev, false, "GT error interrupt 0x%08x", 129258174462SMika Kuoppala gt_iir); 1293e7b4c6b1SDaniel Vetter } 1294e3689190SBen Widawsky 129535a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 129635a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1297e7b4c6b1SDaniel Vetter } 1298e7b4c6b1SDaniel Vetter 1299abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev, 1300abd58f01SBen Widawsky struct drm_i915_private *dev_priv, 1301abd58f01SBen Widawsky u32 master_ctl) 1302abd58f01SBen Widawsky { 1303abd58f01SBen Widawsky u32 rcs, bcs, vcs; 1304abd58f01SBen Widawsky uint32_t tmp = 0; 1305abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1306abd58f01SBen Widawsky 1307abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1308abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(0)); 1309abd58f01SBen Widawsky if (tmp) { 1310abd58f01SBen Widawsky ret = IRQ_HANDLED; 1311abd58f01SBen Widawsky rcs = tmp >> GEN8_RCS_IRQ_SHIFT; 1312abd58f01SBen Widawsky bcs = tmp >> GEN8_BCS_IRQ_SHIFT; 1313abd58f01SBen Widawsky if (rcs & GT_RENDER_USER_INTERRUPT) 1314abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[RCS]); 1315abd58f01SBen Widawsky if (bcs & GT_RENDER_USER_INTERRUPT) 1316abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[BCS]); 1317abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(0), tmp); 1318abd58f01SBen Widawsky } else 1319abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1320abd58f01SBen Widawsky } 1321abd58f01SBen Widawsky 132285f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1323abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(1)); 1324abd58f01SBen Widawsky if (tmp) { 1325abd58f01SBen Widawsky ret = IRQ_HANDLED; 1326abd58f01SBen Widawsky vcs = tmp >> GEN8_VCS1_IRQ_SHIFT; 1327abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1328abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VCS]); 132985f9b5f9SZhao Yakui vcs = tmp >> GEN8_VCS2_IRQ_SHIFT; 133085f9b5f9SZhao Yakui if (vcs & GT_RENDER_USER_INTERRUPT) 133185f9b5f9SZhao Yakui notify_ring(dev, &dev_priv->ring[VCS2]); 1332abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(1), tmp); 1333abd58f01SBen Widawsky } else 1334abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1335abd58f01SBen Widawsky } 1336abd58f01SBen Widawsky 1337abd58f01SBen Widawsky if (master_ctl & GEN8_GT_VECS_IRQ) { 1338abd58f01SBen Widawsky tmp = I915_READ(GEN8_GT_IIR(3)); 1339abd58f01SBen Widawsky if (tmp) { 1340abd58f01SBen Widawsky ret = IRQ_HANDLED; 1341abd58f01SBen Widawsky vcs = tmp >> GEN8_VECS_IRQ_SHIFT; 1342abd58f01SBen Widawsky if (vcs & GT_RENDER_USER_INTERRUPT) 1343abd58f01SBen Widawsky notify_ring(dev, &dev_priv->ring[VECS]); 1344abd58f01SBen Widawsky I915_WRITE(GEN8_GT_IIR(3), tmp); 1345abd58f01SBen Widawsky } else 1346abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT3)!\n"); 1347abd58f01SBen Widawsky } 1348abd58f01SBen Widawsky 1349abd58f01SBen Widawsky return ret; 1350abd58f01SBen Widawsky } 1351abd58f01SBen Widawsky 1352b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000 1353b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5 1354b543fb04SEgbert Eich 135510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev, 1356b543fb04SEgbert Eich u32 hotplug_trigger, 1357b543fb04SEgbert Eich const u32 *hpd) 1358b543fb04SEgbert Eich { 13592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1360b543fb04SEgbert Eich int i; 136110a504deSDaniel Vetter bool storm_detected = false; 1362b543fb04SEgbert Eich 136391d131d2SDaniel Vetter if (!hotplug_trigger) 136491d131d2SDaniel Vetter return; 136591d131d2SDaniel Vetter 1366cc9bd499SImre Deak DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 1367cc9bd499SImre Deak hotplug_trigger); 1368cc9bd499SImre Deak 1369b5ea2d56SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1370b543fb04SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 1371821450c6SEgbert Eich 13723ff04a16SDaniel Vetter if (hpd[i] & hotplug_trigger && 13733ff04a16SDaniel Vetter dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) { 13743ff04a16SDaniel Vetter /* 13753ff04a16SDaniel Vetter * On GMCH platforms the interrupt mask bits only 13763ff04a16SDaniel Vetter * prevent irq generation, not the setting of the 13773ff04a16SDaniel Vetter * hotplug bits itself. So only WARN about unexpected 13783ff04a16SDaniel Vetter * interrupts on saner platforms. 13793ff04a16SDaniel Vetter */ 13803ff04a16SDaniel Vetter WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev), 1381cba1c073SChris Wilson "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n", 1382cba1c073SChris Wilson hotplug_trigger, i, hpd[i]); 1383b8f102e8SEgbert Eich 13843ff04a16SDaniel Vetter continue; 13853ff04a16SDaniel Vetter } 13863ff04a16SDaniel Vetter 1387b543fb04SEgbert Eich if (!(hpd[i] & hotplug_trigger) || 1388b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED) 1389b543fb04SEgbert Eich continue; 1390b543fb04SEgbert Eich 1391bc5ead8cSJani Nikula dev_priv->hpd_event_bits |= (1 << i); 1392b543fb04SEgbert Eich if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies, 1393b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies 1394b543fb04SEgbert Eich + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) { 1395b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies; 1396b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 1397b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i); 1398b543fb04SEgbert Eich } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) { 1399b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED; 1400142e2398SEgbert Eich dev_priv->hpd_event_bits &= ~(1 << i); 1401b543fb04SEgbert Eich DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i); 140210a504deSDaniel Vetter storm_detected = true; 1403b543fb04SEgbert Eich } else { 1404b543fb04SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt++; 1405b8f102e8SEgbert Eich DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i, 1406b8f102e8SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt); 1407b543fb04SEgbert Eich } 1408b543fb04SEgbert Eich } 1409b543fb04SEgbert Eich 141010a504deSDaniel Vetter if (storm_detected) 141110a504deSDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 1412b5ea2d56SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 14135876fa0dSDaniel Vetter 1414645416f5SDaniel Vetter /* 1415645416f5SDaniel Vetter * Our hotplug handler can grab modeset locks (by calling down into the 1416645416f5SDaniel Vetter * fb helpers). Hence it must not be run on our own dev-priv->wq work 1417645416f5SDaniel Vetter * queue for otherwise the flush_work in the pageflip code will 1418645416f5SDaniel Vetter * deadlock. 1419645416f5SDaniel Vetter */ 1420645416f5SDaniel Vetter schedule_work(&dev_priv->hotplug_work); 1421b543fb04SEgbert Eich } 1422b543fb04SEgbert Eich 1423515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1424515ac2bbSDaniel Vetter { 14252d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 142628c70f16SDaniel Vetter 142728c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1428515ac2bbSDaniel Vetter } 1429515ac2bbSDaniel Vetter 1430ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1431ce99c256SDaniel Vetter { 14322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 14339ee32feaSDaniel Vetter 14349ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1435ce99c256SDaniel Vetter } 1436ce99c256SDaniel Vetter 14378bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1438277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1439eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1440eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 14418bc5e955SDaniel Vetter uint32_t crc4) 14428bf1e9f1SShuang He { 14438bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 14448bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 14458bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1446ac2300d4SDamien Lespiau int head, tail; 1447b2c88f5bSDamien Lespiau 1448d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1449d538bbdfSDamien Lespiau 14500c912c79SDamien Lespiau if (!pipe_crc->entries) { 1451d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 14520c912c79SDamien Lespiau DRM_ERROR("spurious interrupt\n"); 14530c912c79SDamien Lespiau return; 14540c912c79SDamien Lespiau } 14550c912c79SDamien Lespiau 1456d538bbdfSDamien Lespiau head = pipe_crc->head; 1457d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1458b2c88f5bSDamien Lespiau 1459b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1460d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1461b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1462b2c88f5bSDamien Lespiau return; 1463b2c88f5bSDamien Lespiau } 1464b2c88f5bSDamien Lespiau 1465b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 14668bf1e9f1SShuang He 14678bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1468eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1469eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1470eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1471eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1472eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1473b2c88f5bSDamien Lespiau 1474b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1475d538bbdfSDamien Lespiau pipe_crc->head = head; 1476d538bbdfSDamien Lespiau 1477d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 147807144428SDamien Lespiau 147907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 14808bf1e9f1SShuang He } 1481277de95eSDaniel Vetter #else 1482277de95eSDaniel Vetter static inline void 1483277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1484277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1485277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1486277de95eSDaniel Vetter uint32_t crc4) {} 1487277de95eSDaniel Vetter #endif 1488eba94eb9SDaniel Vetter 1489277de95eSDaniel Vetter 1490277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 14915a69b89fSDaniel Vetter { 14925a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 14935a69b89fSDaniel Vetter 1494277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 14955a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 14965a69b89fSDaniel Vetter 0, 0, 0, 0); 14975a69b89fSDaniel Vetter } 14985a69b89fSDaniel Vetter 1499277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1500eba94eb9SDaniel Vetter { 1501eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1502eba94eb9SDaniel Vetter 1503277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1504eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1505eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1506eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1507eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15088bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1509eba94eb9SDaniel Vetter } 15105b3a856bSDaniel Vetter 1511277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15125b3a856bSDaniel Vetter { 15135b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15140b5c5ed0SDaniel Vetter uint32_t res1, res2; 15150b5c5ed0SDaniel Vetter 15160b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15170b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15180b5c5ed0SDaniel Vetter else 15190b5c5ed0SDaniel Vetter res1 = 0; 15200b5c5ed0SDaniel Vetter 15210b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 15220b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15230b5c5ed0SDaniel Vetter else 15240b5c5ed0SDaniel Vetter res2 = 0; 15255b3a856bSDaniel Vetter 1526277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15270b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15280b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15290b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15300b5c5ed0SDaniel Vetter res1, res2); 15315b3a856bSDaniel Vetter } 15328bf1e9f1SShuang He 15331403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15341403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15351403c0d4SPaulo Zanoni * the work queue. */ 15361403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1537baf02a1fSBen Widawsky { 1538a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 153959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1540a6706b45SDeepak S dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1541a6706b45SDeepak S snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 154259cdb63dSDaniel Vetter spin_unlock(&dev_priv->irq_lock); 15432adbee62SDaniel Vetter 15442adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 154541a05a3aSDaniel Vetter } 1546baf02a1fSBen Widawsky 15471403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 154812638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 154912638c57SBen Widawsky notify_ring(dev_priv->dev, &dev_priv->ring[VECS]); 155012638c57SBen Widawsky 155112638c57SBen Widawsky if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) { 155258174462SMika Kuoppala i915_handle_error(dev_priv->dev, false, 155358174462SMika Kuoppala "VEBOX CS error interrupt 0x%08x", 155458174462SMika Kuoppala pm_iir); 155512638c57SBen Widawsky } 155612638c57SBen Widawsky } 15571403c0d4SPaulo Zanoni } 1558baf02a1fSBen Widawsky 15598d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 15608d7849dbSVille Syrjälä { 15618d7849dbSVille Syrjälä struct intel_crtc *crtc; 15628d7849dbSVille Syrjälä 15638d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 15648d7849dbSVille Syrjälä return false; 15658d7849dbSVille Syrjälä 15668d7849dbSVille Syrjälä crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe)); 15678d7849dbSVille Syrjälä wake_up(&crtc->vbl_wait); 15688d7849dbSVille Syrjälä 15698d7849dbSVille Syrjälä return true; 15708d7849dbSVille Syrjälä } 15718d7849dbSVille Syrjälä 1572c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 15737e231dbeSJesse Barnes { 1574c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 157591d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 15767e231dbeSJesse Barnes int pipe; 15777e231dbeSJesse Barnes 157858ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 15797e231dbeSJesse Barnes for_each_pipe(pipe) { 158091d181ddSImre Deak int reg; 1581bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 158291d181ddSImre Deak 1583bbb5eebfSDaniel Vetter /* 1584bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1585bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1586bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1587bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1588bbb5eebfSDaniel Vetter * handle. 1589bbb5eebfSDaniel Vetter */ 1590bbb5eebfSDaniel Vetter mask = 0; 1591bbb5eebfSDaniel Vetter if (__cpu_fifo_underrun_reporting_enabled(dev, pipe)) 1592bbb5eebfSDaniel Vetter mask |= PIPE_FIFO_UNDERRUN_STATUS; 1593bbb5eebfSDaniel Vetter 1594bbb5eebfSDaniel Vetter switch (pipe) { 1595bbb5eebfSDaniel Vetter case PIPE_A: 1596bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1597bbb5eebfSDaniel Vetter break; 1598bbb5eebfSDaniel Vetter case PIPE_B: 1599bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1600bbb5eebfSDaniel Vetter break; 1601bbb5eebfSDaniel Vetter } 1602bbb5eebfSDaniel Vetter if (iir & iir_bit) 1603bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1604bbb5eebfSDaniel Vetter 1605bbb5eebfSDaniel Vetter if (!mask) 160691d181ddSImre Deak continue; 160791d181ddSImre Deak 160891d181ddSImre Deak reg = PIPESTAT(pipe); 1609bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1610bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16117e231dbeSJesse Barnes 16127e231dbeSJesse Barnes /* 16137e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16147e231dbeSJesse Barnes */ 161591d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 161691d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16177e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16187e231dbeSJesse Barnes } 161958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16207e231dbeSJesse Barnes 162131acc7f5SJesse Barnes for_each_pipe(pipe) { 16227b5562d4SJesse Barnes if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 16238d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 162431acc7f5SJesse Barnes 1625579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 162631acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 162731acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 162831acc7f5SJesse Barnes } 16294356d586SDaniel Vetter 16304356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1631277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 16322d9d2b0bSVille Syrjälä 16332d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 16342d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1635fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 163631acc7f5SJesse Barnes } 163731acc7f5SJesse Barnes 1638c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1639c1874ed7SImre Deak gmbus_irq_handler(dev); 1640c1874ed7SImre Deak } 1641c1874ed7SImre Deak 164216c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 164316c6c56bSVille Syrjälä { 164416c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 164516c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 164616c6c56bSVille Syrjälä 164716c6c56bSVille Syrjälä if (IS_G4X(dev)) { 164816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 164916c6c56bSVille Syrjälä 165016c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x); 165116c6c56bSVille Syrjälä } else { 165216c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 165316c6c56bSVille Syrjälä 165416c6c56bSVille Syrjälä intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915); 165516c6c56bSVille Syrjälä } 165616c6c56bSVille Syrjälä 165716c6c56bSVille Syrjälä if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && 165816c6c56bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 165916c6c56bSVille Syrjälä dp_aux_irq_handler(dev); 166016c6c56bSVille Syrjälä 166116c6c56bSVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 166216c6c56bSVille Syrjälä /* 166316c6c56bSVille Syrjälä * Make sure hotplug status is cleared before we clear IIR, or else we 166416c6c56bSVille Syrjälä * may miss hotplug events. 166516c6c56bSVille Syrjälä */ 166616c6c56bSVille Syrjälä POSTING_READ(PORT_HOTPLUG_STAT); 166716c6c56bSVille Syrjälä } 166816c6c56bSVille Syrjälä 1669c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1670c1874ed7SImre Deak { 1671c1874ed7SImre Deak struct drm_device *dev = (struct drm_device *) arg; 16722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1673c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1674c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1675c1874ed7SImre Deak 1676c1874ed7SImre Deak while (true) { 1677c1874ed7SImre Deak iir = I915_READ(VLV_IIR); 1678c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1679c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 1680c1874ed7SImre Deak 1681c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1682c1874ed7SImre Deak goto out; 1683c1874ed7SImre Deak 1684c1874ed7SImre Deak ret = IRQ_HANDLED; 1685c1874ed7SImre Deak 1686c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 1687c1874ed7SImre Deak 1688c1874ed7SImre Deak valleyview_pipestat_irq_handler(dev, iir); 1689c1874ed7SImre Deak 16907e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 169116c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 169216c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 16937e231dbeSJesse Barnes 169460611c13SPaulo Zanoni if (pm_iir) 1695d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 16967e231dbeSJesse Barnes 16977e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 16987e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 16997e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 17007e231dbeSJesse Barnes } 17017e231dbeSJesse Barnes 17027e231dbeSJesse Barnes out: 17037e231dbeSJesse Barnes return ret; 17047e231dbeSJesse Barnes } 17057e231dbeSJesse Barnes 1706*43f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 1707*43f328d7SVille Syrjälä { 1708*43f328d7SVille Syrjälä struct drm_device *dev = (struct drm_device *) arg; 1709*43f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 1710*43f328d7SVille Syrjälä u32 master_ctl, iir; 1711*43f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 1712*43f328d7SVille Syrjälä unsigned int pipes = 0; 1713*43f328d7SVille Syrjälä 1714*43f328d7SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ); 1715*43f328d7SVille Syrjälä 1716*43f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1717*43f328d7SVille Syrjälä 1718*43f328d7SVille Syrjälä ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 1719*43f328d7SVille Syrjälä 1720*43f328d7SVille Syrjälä iir = I915_READ(VLV_IIR); 1721*43f328d7SVille Syrjälä 1722*43f328d7SVille Syrjälä if (iir & (I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT)) 1723*43f328d7SVille Syrjälä pipes |= 1 << 0; 1724*43f328d7SVille Syrjälä if (iir & (I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)) 1725*43f328d7SVille Syrjälä pipes |= 1 << 1; 1726*43f328d7SVille Syrjälä if (iir & (I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT | I915_DISPLAY_PIPE_C_EVENT_INTERRUPT)) 1727*43f328d7SVille Syrjälä pipes |= 1 << 2; 1728*43f328d7SVille Syrjälä 1729*43f328d7SVille Syrjälä if (pipes) { 1730*43f328d7SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 1731*43f328d7SVille Syrjälä unsigned long irqflags; 1732*43f328d7SVille Syrjälä int pipe; 1733*43f328d7SVille Syrjälä 1734*43f328d7SVille Syrjälä spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1735*43f328d7SVille Syrjälä for_each_pipe(pipe) { 1736*43f328d7SVille Syrjälä unsigned int reg; 1737*43f328d7SVille Syrjälä 1738*43f328d7SVille Syrjälä if (!(pipes & (1 << pipe))) 1739*43f328d7SVille Syrjälä continue; 1740*43f328d7SVille Syrjälä 1741*43f328d7SVille Syrjälä reg = PIPESTAT(pipe); 1742*43f328d7SVille Syrjälä pipe_stats[pipe] = I915_READ(reg); 1743*43f328d7SVille Syrjälä 1744*43f328d7SVille Syrjälä /* 1745*43f328d7SVille Syrjälä * Clear the PIPE*STAT regs before the IIR 1746*43f328d7SVille Syrjälä */ 1747*43f328d7SVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) { 1748*43f328d7SVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1749*43f328d7SVille Syrjälä DRM_DEBUG_DRIVER("pipe %c underrun\n", 1750*43f328d7SVille Syrjälä pipe_name(pipe)); 1751*43f328d7SVille Syrjälä I915_WRITE(reg, pipe_stats[pipe]); 1752*43f328d7SVille Syrjälä } 1753*43f328d7SVille Syrjälä } 1754*43f328d7SVille Syrjälä spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1755*43f328d7SVille Syrjälä 1756*43f328d7SVille Syrjälä for_each_pipe(pipe) { 1757*43f328d7SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1758*43f328d7SVille Syrjälä drm_handle_vblank(dev, pipe); 1759*43f328d7SVille Syrjälä 1760*43f328d7SVille Syrjälä if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 1761*43f328d7SVille Syrjälä intel_prepare_page_flip(dev, pipe); 1762*43f328d7SVille Syrjälä intel_finish_page_flip(dev, pipe); 1763*43f328d7SVille Syrjälä } 1764*43f328d7SVille Syrjälä } 1765*43f328d7SVille Syrjälä 1766*43f328d7SVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1767*43f328d7SVille Syrjälä gmbus_irq_handler(dev); 1768*43f328d7SVille Syrjälä 1769*43f328d7SVille Syrjälä ret = IRQ_HANDLED; 1770*43f328d7SVille Syrjälä } 1771*43f328d7SVille Syrjälä 1772*43f328d7SVille Syrjälä /* Consume port. Then clear IIR or we'll miss events */ 1773*43f328d7SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 1774*43f328d7SVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 1775*43f328d7SVille Syrjälä 1776*43f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 1777*43f328d7SVille Syrjälä 1778*43f328d7SVille Syrjälä DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 1779*43f328d7SVille Syrjälä hotplug_status); 1780*43f328d7SVille Syrjälä if (hotplug_status & HOTPLUG_INT_STATUS_I915) 1781*43f328d7SVille Syrjälä queue_work(dev_priv->wq, 1782*43f328d7SVille Syrjälä &dev_priv->hotplug_work); 1783*43f328d7SVille Syrjälä 1784*43f328d7SVille Syrjälä ret = IRQ_HANDLED; 1785*43f328d7SVille Syrjälä } 1786*43f328d7SVille Syrjälä 1787*43f328d7SVille Syrjälä I915_WRITE(VLV_IIR, iir); 1788*43f328d7SVille Syrjälä 1789*43f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 1790*43f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 1791*43f328d7SVille Syrjälä 1792*43f328d7SVille Syrjälä return ret; 1793*43f328d7SVille Syrjälä } 1794*43f328d7SVille Syrjälä 179523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 1796776ad806SJesse Barnes { 17972d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 17989db4a9c7SJesse Barnes int pipe; 1799b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 1800776ad806SJesse Barnes 180110a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 180291d131d2SDaniel Vetter 1803cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1804cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1805776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1806cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1807cfc33bf7SVille Syrjälä port_name(port)); 1808cfc33bf7SVille Syrjälä } 1809776ad806SJesse Barnes 1810ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1811ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1812ce99c256SDaniel Vetter 1813776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1814515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1815776ad806SJesse Barnes 1816776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1817776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1818776ad806SJesse Barnes 1819776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1820776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1821776ad806SJesse Barnes 1822776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1823776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1824776ad806SJesse Barnes 18259db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 18269db4a9c7SJesse Barnes for_each_pipe(pipe) 18279db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 18289db4a9c7SJesse Barnes pipe_name(pipe), 18299db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1830776ad806SJesse Barnes 1831776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1832776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1833776ad806SJesse Barnes 1834776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1835776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1836776ad806SJesse Barnes 1837776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 18388664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 18398664281bSPaulo Zanoni false)) 1840fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 18418664281bSPaulo Zanoni 18428664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 18438664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 18448664281bSPaulo Zanoni false)) 1845fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 18468664281bSPaulo Zanoni } 18478664281bSPaulo Zanoni 18488664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 18498664281bSPaulo Zanoni { 18508664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 18518664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 18525a69b89fSDaniel Vetter enum pipe pipe; 18538664281bSPaulo Zanoni 1854de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1855de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1856de032bf4SPaulo Zanoni 18575a69b89fSDaniel Vetter for_each_pipe(pipe) { 18585a69b89fSDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) { 18595a69b89fSDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 18605a69b89fSDaniel Vetter false)) 1861fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 18625a69b89fSDaniel Vetter pipe_name(pipe)); 18635a69b89fSDaniel Vetter } 18648664281bSPaulo Zanoni 18655a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 18665a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1867277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 18685a69b89fSDaniel Vetter else 1869277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 18705a69b89fSDaniel Vetter } 18715a69b89fSDaniel Vetter } 18728bf1e9f1SShuang He 18738664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 18748664281bSPaulo Zanoni } 18758664281bSPaulo Zanoni 18768664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 18778664281bSPaulo Zanoni { 18788664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 18798664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 18808664281bSPaulo Zanoni 1881de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1882de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1883de032bf4SPaulo Zanoni 18848664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 18858664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, 18868664281bSPaulo Zanoni false)) 1887fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder A FIFO underrun\n"); 18888664281bSPaulo Zanoni 18898664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 18908664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B, 18918664281bSPaulo Zanoni false)) 1892fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder B FIFO underrun\n"); 18938664281bSPaulo Zanoni 18948664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 18958664281bSPaulo Zanoni if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C, 18968664281bSPaulo Zanoni false)) 1897fc2c807bSVille Syrjälä DRM_ERROR("PCH transcoder C FIFO underrun\n"); 18988664281bSPaulo Zanoni 18998664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1900776ad806SJesse Barnes } 1901776ad806SJesse Barnes 190223e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 190323e81d69SAdam Jackson { 19042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 190523e81d69SAdam Jackson int pipe; 1906b543fb04SEgbert Eich u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 190723e81d69SAdam Jackson 190810a504deSDaniel Vetter intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 190991d131d2SDaniel Vetter 1910cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1911cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 191223e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1913cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1914cfc33bf7SVille Syrjälä port_name(port)); 1915cfc33bf7SVille Syrjälä } 191623e81d69SAdam Jackson 191723e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 1918ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 191923e81d69SAdam Jackson 192023e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 1921515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 192223e81d69SAdam Jackson 192323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 192423e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 192523e81d69SAdam Jackson 192623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 192723e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 192823e81d69SAdam Jackson 192923e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 193023e81d69SAdam Jackson for_each_pipe(pipe) 193123e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 193223e81d69SAdam Jackson pipe_name(pipe), 193323e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 19348664281bSPaulo Zanoni 19358664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 19368664281bSPaulo Zanoni cpt_serr_int_handler(dev); 193723e81d69SAdam Jackson } 193823e81d69SAdam Jackson 1939c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 1940c008bc6eSPaulo Zanoni { 1941c008bc6eSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 194240da17c2SDaniel Vetter enum pipe pipe; 1943c008bc6eSPaulo Zanoni 1944c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 1945c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 1946c008bc6eSPaulo Zanoni 1947c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 1948c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 1949c008bc6eSPaulo Zanoni 1950c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 1951c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1952c008bc6eSPaulo Zanoni 195340da17c2SDaniel Vetter for_each_pipe(pipe) { 195440da17c2SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 19558d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 1956c008bc6eSPaulo Zanoni 195740da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 195840da17c2SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 1959fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 196040da17c2SDaniel Vetter pipe_name(pipe)); 1961c008bc6eSPaulo Zanoni 196240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 196340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 19645b3a856bSDaniel Vetter 196540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 196640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 196740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 196840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 1969c008bc6eSPaulo Zanoni } 1970c008bc6eSPaulo Zanoni } 1971c008bc6eSPaulo Zanoni 1972c008bc6eSPaulo Zanoni /* check event from PCH */ 1973c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 1974c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 1975c008bc6eSPaulo Zanoni 1976c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 1977c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 1978c008bc6eSPaulo Zanoni else 1979c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 1980c008bc6eSPaulo Zanoni 1981c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 1982c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 1983c008bc6eSPaulo Zanoni } 1984c008bc6eSPaulo Zanoni 1985c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 1986c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 1987c008bc6eSPaulo Zanoni } 1988c008bc6eSPaulo Zanoni 19899719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 19909719fb98SPaulo Zanoni { 19919719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 199207d27e20SDamien Lespiau enum pipe pipe; 19939719fb98SPaulo Zanoni 19949719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 19959719fb98SPaulo Zanoni ivb_err_int_handler(dev); 19969719fb98SPaulo Zanoni 19979719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 19989719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 19999719fb98SPaulo Zanoni 20009719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 20019719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 20029719fb98SPaulo Zanoni 200307d27e20SDamien Lespiau for_each_pipe(pipe) { 200407d27e20SDamien Lespiau if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 20058d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 200640da17c2SDaniel Vetter 200740da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 200807d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 200907d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 201007d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 20119719fb98SPaulo Zanoni } 20129719fb98SPaulo Zanoni } 20139719fb98SPaulo Zanoni 20149719fb98SPaulo Zanoni /* check event from PCH */ 20159719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 20169719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 20179719fb98SPaulo Zanoni 20189719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 20199719fb98SPaulo Zanoni 20209719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20219719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 20229719fb98SPaulo Zanoni } 20239719fb98SPaulo Zanoni } 20249719fb98SPaulo Zanoni 2025f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2026b1f14ad0SJesse Barnes { 2027b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 20282d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2029f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20300e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2031b1f14ad0SJesse Barnes 20328664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 20338664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2034907b28c5SChris Wilson intel_uncore_check_errors(dev); 20358664281bSPaulo Zanoni 2036b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2037b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2038b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 203923a78516SPaulo Zanoni POSTING_READ(DEIER); 20400e43406bSChris Wilson 204144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 204244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 204344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 204444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 204544498aeaSPaulo Zanoni * due to its back queue). */ 2046ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 204744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 204844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 204944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2050ab5c608bSBen Widawsky } 205144498aeaSPaulo Zanoni 20520e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 20530e43406bSChris Wilson if (gt_iir) { 2054d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 20550e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2056d8fc8a47SPaulo Zanoni else 2057d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 20580e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 20590e43406bSChris Wilson ret = IRQ_HANDLED; 20600e43406bSChris Wilson } 2061b1f14ad0SJesse Barnes 2062b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 20630e43406bSChris Wilson if (de_iir) { 2064f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 20659719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2066f1af8fc1SPaulo Zanoni else 2067f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 20680e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 20690e43406bSChris Wilson ret = IRQ_HANDLED; 20700e43406bSChris Wilson } 20710e43406bSChris Wilson 2072f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2073f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 20740e43406bSChris Wilson if (pm_iir) { 2075d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 2076b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 20770e43406bSChris Wilson ret = IRQ_HANDLED; 20780e43406bSChris Wilson } 2079f1af8fc1SPaulo Zanoni } 2080b1f14ad0SJesse Barnes 2081b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2082b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2083ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 208444498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 208544498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2086ab5c608bSBen Widawsky } 2087b1f14ad0SJesse Barnes 2088b1f14ad0SJesse Barnes return ret; 2089b1f14ad0SJesse Barnes } 2090b1f14ad0SJesse Barnes 2091abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2092abd58f01SBen Widawsky { 2093abd58f01SBen Widawsky struct drm_device *dev = arg; 2094abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2095abd58f01SBen Widawsky u32 master_ctl; 2096abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2097abd58f01SBen Widawsky uint32_t tmp = 0; 2098c42664ccSDaniel Vetter enum pipe pipe; 2099abd58f01SBen Widawsky 2100abd58f01SBen Widawsky master_ctl = I915_READ(GEN8_MASTER_IRQ); 2101abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2102abd58f01SBen Widawsky if (!master_ctl) 2103abd58f01SBen Widawsky return IRQ_NONE; 2104abd58f01SBen Widawsky 2105abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 2106abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2107abd58f01SBen Widawsky 2108abd58f01SBen Widawsky ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl); 2109abd58f01SBen Widawsky 2110abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2111abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2112abd58f01SBen Widawsky if (tmp & GEN8_DE_MISC_GSE) 2113abd58f01SBen Widawsky intel_opregion_asle_intr(dev); 2114abd58f01SBen Widawsky else if (tmp) 2115abd58f01SBen Widawsky DRM_ERROR("Unexpected DE Misc interrupt\n"); 2116abd58f01SBen Widawsky else 2117abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2118abd58f01SBen Widawsky 2119abd58f01SBen Widawsky if (tmp) { 2120abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2121abd58f01SBen Widawsky ret = IRQ_HANDLED; 2122abd58f01SBen Widawsky } 2123abd58f01SBen Widawsky } 2124abd58f01SBen Widawsky 21256d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 21266d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 21276d766f02SDaniel Vetter if (tmp & GEN8_AUX_CHANNEL_A) 21286d766f02SDaniel Vetter dp_aux_irq_handler(dev); 21296d766f02SDaniel Vetter else if (tmp) 21306d766f02SDaniel Vetter DRM_ERROR("Unexpected DE Port interrupt\n"); 21316d766f02SDaniel Vetter else 21326d766f02SDaniel Vetter DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 21336d766f02SDaniel Vetter 21346d766f02SDaniel Vetter if (tmp) { 21356d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 21366d766f02SDaniel Vetter ret = IRQ_HANDLED; 21376d766f02SDaniel Vetter } 21386d766f02SDaniel Vetter } 21396d766f02SDaniel Vetter 2140abd58f01SBen Widawsky for_each_pipe(pipe) { 2141abd58f01SBen Widawsky uint32_t pipe_iir; 2142abd58f01SBen Widawsky 2143c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2144c42664ccSDaniel Vetter continue; 2145c42664ccSDaniel Vetter 2146abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2147abd58f01SBen Widawsky if (pipe_iir & GEN8_PIPE_VBLANK) 21488d7849dbSVille Syrjälä intel_pipe_handle_vblank(dev, pipe); 2149abd58f01SBen Widawsky 2150d0e1f1cbSDamien Lespiau if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) { 2151abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2152abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2153abd58f01SBen Widawsky } 2154abd58f01SBen Widawsky 21550fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 21560fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 21570fbe7870SDaniel Vetter 215838d83c96SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) { 215938d83c96SDaniel Vetter if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, 216038d83c96SDaniel Vetter false)) 2161fc2c807bSVille Syrjälä DRM_ERROR("Pipe %c FIFO underrun\n", 216238d83c96SDaniel Vetter pipe_name(pipe)); 216338d83c96SDaniel Vetter } 216438d83c96SDaniel Vetter 216530100f2bSDaniel Vetter if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) { 216630100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 216730100f2bSDaniel Vetter pipe_name(pipe), 216830100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 216930100f2bSDaniel Vetter } 2170abd58f01SBen Widawsky 2171abd58f01SBen Widawsky if (pipe_iir) { 2172abd58f01SBen Widawsky ret = IRQ_HANDLED; 2173abd58f01SBen Widawsky I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2174c42664ccSDaniel Vetter } else 2175abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2176abd58f01SBen Widawsky } 2177abd58f01SBen Widawsky 217892d03a80SDaniel Vetter if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) { 217992d03a80SDaniel Vetter /* 218092d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 218192d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 218292d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 218392d03a80SDaniel Vetter */ 218492d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 218592d03a80SDaniel Vetter 218692d03a80SDaniel Vetter cpt_irq_handler(dev, pch_iir); 218792d03a80SDaniel Vetter 218892d03a80SDaniel Vetter if (pch_iir) { 218992d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 219092d03a80SDaniel Vetter ret = IRQ_HANDLED; 219192d03a80SDaniel Vetter } 219292d03a80SDaniel Vetter } 219392d03a80SDaniel Vetter 2194abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2195abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 2196abd58f01SBen Widawsky 2197abd58f01SBen Widawsky return ret; 2198abd58f01SBen Widawsky } 2199abd58f01SBen Widawsky 220017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 220117e1df07SDaniel Vetter bool reset_completed) 220217e1df07SDaniel Vetter { 220317e1df07SDaniel Vetter struct intel_ring_buffer *ring; 220417e1df07SDaniel Vetter int i; 220517e1df07SDaniel Vetter 220617e1df07SDaniel Vetter /* 220717e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 220817e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 220917e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 221017e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 221117e1df07SDaniel Vetter */ 221217e1df07SDaniel Vetter 221317e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 221417e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 221517e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 221617e1df07SDaniel Vetter 221717e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 221817e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 221917e1df07SDaniel Vetter 222017e1df07SDaniel Vetter /* 222117e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 222217e1df07SDaniel Vetter * reset state is cleared. 222317e1df07SDaniel Vetter */ 222417e1df07SDaniel Vetter if (reset_completed) 222517e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 222617e1df07SDaniel Vetter } 222717e1df07SDaniel Vetter 22288a905236SJesse Barnes /** 22298a905236SJesse Barnes * i915_error_work_func - do process context error handling work 22308a905236SJesse Barnes * @work: work struct 22318a905236SJesse Barnes * 22328a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 22338a905236SJesse Barnes * was detected. 22348a905236SJesse Barnes */ 22358a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 22368a905236SJesse Barnes { 22371f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 22381f83fee0SDaniel Vetter work); 22392d1013ddSJani Nikula struct drm_i915_private *dev_priv = 22402d1013ddSJani Nikula container_of(error, struct drm_i915_private, gpu_error); 22418a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 2242cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2243cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2244cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 224517e1df07SDaniel Vetter int ret; 22468a905236SJesse Barnes 22475bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 22488a905236SJesse Barnes 22497db0ba24SDaniel Vetter /* 22507db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 22517db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 22527db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 22537db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 22547db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 22557db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 22567db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 22577db0ba24SDaniel Vetter * work we don't need to worry about any other races. 22587db0ba24SDaniel Vetter */ 22597db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 226044d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 22615bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 22627db0ba24SDaniel Vetter reset_event); 22631f83fee0SDaniel Vetter 226417e1df07SDaniel Vetter /* 2265f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2266f454c694SImre Deak * reference held, for example because there is a pending GPU 2267f454c694SImre Deak * request that won't finish until the reset is done. This 2268f454c694SImre Deak * isn't the case at least when we get here by doing a 2269f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2270f454c694SImre Deak */ 2271f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2272f454c694SImre Deak /* 227317e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 227417e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 227517e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 227617e1df07SDaniel Vetter * deadlocks with the reset work. 227717e1df07SDaniel Vetter */ 2278f69061beSDaniel Vetter ret = i915_reset(dev); 2279f69061beSDaniel Vetter 228017e1df07SDaniel Vetter intel_display_handle_reset(dev); 228117e1df07SDaniel Vetter 2282f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2283f454c694SImre Deak 2284f69061beSDaniel Vetter if (ret == 0) { 2285f69061beSDaniel Vetter /* 2286f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2287f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2288f69061beSDaniel Vetter * complete. 2289f69061beSDaniel Vetter * 2290f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2291f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2292f69061beSDaniel Vetter * updates before 2293f69061beSDaniel Vetter * the counter increment. 2294f69061beSDaniel Vetter */ 2295f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 2296f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2297f69061beSDaniel Vetter 22985bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2299f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 23001f83fee0SDaniel Vetter } else { 23012ac0f450SMika Kuoppala atomic_set_mask(I915_WEDGED, &error->reset_counter); 2302f316a42cSBen Gamari } 23031f83fee0SDaniel Vetter 230417e1df07SDaniel Vetter /* 230517e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 230617e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 230717e1df07SDaniel Vetter */ 230817e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2309f316a42cSBen Gamari } 23108a905236SJesse Barnes } 23118a905236SJesse Barnes 231235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2313c0e09200SDave Airlie { 23148a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2315bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 231663eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2317050ee91fSBen Widawsky int pipe, i; 231863eeaf38SJesse Barnes 231935aed2e6SChris Wilson if (!eir) 232035aed2e6SChris Wilson return; 232163eeaf38SJesse Barnes 2322a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 23238a905236SJesse Barnes 2324bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2325bd9854f9SBen Widawsky 23268a905236SJesse Barnes if (IS_G4X(dev)) { 23278a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 23288a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 23298a905236SJesse Barnes 2330a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2331a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2332050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2333050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2334a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2335a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 23368a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 23373143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 23388a905236SJesse Barnes } 23398a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 23408a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2341a70491ccSJoe Perches pr_err("page table error\n"); 2342a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 23438a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 23443143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 23458a905236SJesse Barnes } 23468a905236SJesse Barnes } 23478a905236SJesse Barnes 2348a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 234963eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 235063eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2351a70491ccSJoe Perches pr_err("page table error\n"); 2352a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 235363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 23543143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 235563eeaf38SJesse Barnes } 23568a905236SJesse Barnes } 23578a905236SJesse Barnes 235863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2359a70491ccSJoe Perches pr_err("memory refresh error:\n"); 23609db4a9c7SJesse Barnes for_each_pipe(pipe) 2361a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 23629db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 236363eeaf38SJesse Barnes /* pipestat has already been acked */ 236463eeaf38SJesse Barnes } 236563eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2366a70491ccSJoe Perches pr_err("instruction error\n"); 2367a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2368050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2369050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2370a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 237163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 237263eeaf38SJesse Barnes 2373a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2374a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2375a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 237663eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 23773143a2bfSChris Wilson POSTING_READ(IPEIR); 237863eeaf38SJesse Barnes } else { 237963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 238063eeaf38SJesse Barnes 2381a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2382a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2383a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2384a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 238563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 23863143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 238763eeaf38SJesse Barnes } 238863eeaf38SJesse Barnes } 238963eeaf38SJesse Barnes 239063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 23913143a2bfSChris Wilson POSTING_READ(EIR); 239263eeaf38SJesse Barnes eir = I915_READ(EIR); 239363eeaf38SJesse Barnes if (eir) { 239463eeaf38SJesse Barnes /* 239563eeaf38SJesse Barnes * some errors might have become stuck, 239663eeaf38SJesse Barnes * mask them. 239763eeaf38SJesse Barnes */ 239863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 239963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 240063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 240163eeaf38SJesse Barnes } 240235aed2e6SChris Wilson } 240335aed2e6SChris Wilson 240435aed2e6SChris Wilson /** 240535aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 240635aed2e6SChris Wilson * @dev: drm device 240735aed2e6SChris Wilson * 240835aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 240935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 241035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 241135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 241235aed2e6SChris Wilson * of a ring dump etc.). 241335aed2e6SChris Wilson */ 241458174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 241558174462SMika Kuoppala const char *fmt, ...) 241635aed2e6SChris Wilson { 241735aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 241858174462SMika Kuoppala va_list args; 241958174462SMika Kuoppala char error_msg[80]; 242035aed2e6SChris Wilson 242158174462SMika Kuoppala va_start(args, fmt); 242258174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 242358174462SMika Kuoppala va_end(args); 242458174462SMika Kuoppala 242558174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 242635aed2e6SChris Wilson i915_report_and_clear_eir(dev); 24278a905236SJesse Barnes 2428ba1234d1SBen Gamari if (wedged) { 2429f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 2430f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2431ba1234d1SBen Gamari 243211ed50ecSBen Gamari /* 243317e1df07SDaniel Vetter * Wakeup waiting processes so that the reset work function 243417e1df07SDaniel Vetter * i915_error_work_func doesn't deadlock trying to grab various 243517e1df07SDaniel Vetter * locks. By bumping the reset counter first, the woken 243617e1df07SDaniel Vetter * processes will see a reset in progress and back off, 243717e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 243817e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 243917e1df07SDaniel Vetter * that the reset work needs to acquire. 244017e1df07SDaniel Vetter * 244117e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 244217e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 244317e1df07SDaniel Vetter * counter atomic_t. 244411ed50ecSBen Gamari */ 244517e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 244611ed50ecSBen Gamari } 244711ed50ecSBen Gamari 2448122f46baSDaniel Vetter /* 2449122f46baSDaniel Vetter * Our reset work can grab modeset locks (since it needs to reset the 2450122f46baSDaniel Vetter * state of outstanding pagelips). Hence it must not be run on our own 2451122f46baSDaniel Vetter * dev-priv->wq work queue for otherwise the flush_work in the pageflip 2452122f46baSDaniel Vetter * code will deadlock. 2453122f46baSDaniel Vetter */ 2454122f46baSDaniel Vetter schedule_work(&dev_priv->gpu_error.work); 24558a905236SJesse Barnes } 24568a905236SJesse Barnes 245721ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe) 24584e5359cdSSimon Farnsworth { 24592d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 24604e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 24614e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 246205394f39SChris Wilson struct drm_i915_gem_object *obj; 24634e5359cdSSimon Farnsworth struct intel_unpin_work *work; 24644e5359cdSSimon Farnsworth unsigned long flags; 24654e5359cdSSimon Farnsworth bool stall_detected; 24664e5359cdSSimon Farnsworth 24674e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 24684e5359cdSSimon Farnsworth if (intel_crtc == NULL) 24694e5359cdSSimon Farnsworth return; 24704e5359cdSSimon Farnsworth 24714e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 24724e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 24734e5359cdSSimon Farnsworth 2474e7d841caSChris Wilson if (work == NULL || 2475e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 2476e7d841caSChris Wilson !work->enable_stall_check) { 24774e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 24784e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 24794e5359cdSSimon Farnsworth return; 24804e5359cdSSimon Farnsworth } 24814e5359cdSSimon Farnsworth 24824e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 248305394f39SChris Wilson obj = work->pending_flip_obj; 2484a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 24859db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 2486446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 2487f343c5f6SBen Widawsky i915_gem_obj_ggtt_offset(obj); 24884e5359cdSSimon Farnsworth } else { 24899db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 2490f343c5f6SBen Widawsky stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) + 2491f4510a27SMatt Roper crtc->y * crtc->primary->fb->pitches[0] + 2492f4510a27SMatt Roper crtc->x * crtc->primary->fb->bits_per_pixel/8); 24934e5359cdSSimon Farnsworth } 24944e5359cdSSimon Farnsworth 24954e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 24964e5359cdSSimon Farnsworth 24974e5359cdSSimon Farnsworth if (stall_detected) { 24984e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 24994e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 25004e5359cdSSimon Farnsworth } 25014e5359cdSSimon Farnsworth } 25024e5359cdSSimon Farnsworth 250342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 250442f52ef8SKeith Packard * we use as a pipe index 250542f52ef8SKeith Packard */ 2506f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 25070a3e67a4SJesse Barnes { 25082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2509e9d21d7fSKeith Packard unsigned long irqflags; 251071e0ffa5SJesse Barnes 25115eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 251271e0ffa5SJesse Barnes return -EINVAL; 25130a3e67a4SJesse Barnes 25141ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2515f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 25167c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2517755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25180a3e67a4SJesse Barnes else 25197c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2520755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 25218692d00eSChris Wilson 25228692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 25233d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 25246b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 25251ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25268692d00eSChris Wilson 25270a3e67a4SJesse Barnes return 0; 25280a3e67a4SJesse Barnes } 25290a3e67a4SJesse Barnes 2530f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 2531f796cf8fSJesse Barnes { 25322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2533f796cf8fSJesse Barnes unsigned long irqflags; 2534b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 253540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2536f796cf8fSJesse Barnes 2537f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 2538f796cf8fSJesse Barnes return -EINVAL; 2539f796cf8fSJesse Barnes 2540f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2541b518421fSPaulo Zanoni ironlake_enable_display_irq(dev_priv, bit); 2542b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2543b1f14ad0SJesse Barnes 2544b1f14ad0SJesse Barnes return 0; 2545b1f14ad0SJesse Barnes } 2546b1f14ad0SJesse Barnes 25477e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 25487e231dbeSJesse Barnes { 25492d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 25507e231dbeSJesse Barnes unsigned long irqflags; 25517e231dbeSJesse Barnes 25527e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 25537e231dbeSJesse Barnes return -EINVAL; 25547e231dbeSJesse Barnes 25557e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 255631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2557755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25587e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25597e231dbeSJesse Barnes 25607e231dbeSJesse Barnes return 0; 25617e231dbeSJesse Barnes } 25627e231dbeSJesse Barnes 2563abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe) 2564abd58f01SBen Widawsky { 2565abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2566abd58f01SBen Widawsky unsigned long irqflags; 2567abd58f01SBen Widawsky 2568abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2569abd58f01SBen Widawsky return -EINVAL; 2570abd58f01SBen Widawsky 2571abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25727167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK; 25737167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2574abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2575abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2576abd58f01SBen Widawsky return 0; 2577abd58f01SBen Widawsky } 2578abd58f01SBen Widawsky 257942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 258042f52ef8SKeith Packard * we use as a pipe index 258142f52ef8SKeith Packard */ 2582f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 25830a3e67a4SJesse Barnes { 25842d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2585e9d21d7fSKeith Packard unsigned long irqflags; 25860a3e67a4SJesse Barnes 25871ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 25883d13ef2eSDamien Lespiau if (INTEL_INFO(dev)->gen == 3) 25896b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 25908692d00eSChris Wilson 25917c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2592755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2593755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 25941ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 25950a3e67a4SJesse Barnes } 25960a3e67a4SJesse Barnes 2597f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 2598f796cf8fSJesse Barnes { 25992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2600f796cf8fSJesse Barnes unsigned long irqflags; 2601b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 260240da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2603f796cf8fSJesse Barnes 2604f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2605b518421fSPaulo Zanoni ironlake_disable_display_irq(dev_priv, bit); 2606b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2607b1f14ad0SJesse Barnes } 2608b1f14ad0SJesse Barnes 26097e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 26107e231dbeSJesse Barnes { 26112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 26127e231dbeSJesse Barnes unsigned long irqflags; 26137e231dbeSJesse Barnes 26147e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 261531acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2616755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26177e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 26187e231dbeSJesse Barnes } 26197e231dbeSJesse Barnes 2620abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe) 2621abd58f01SBen Widawsky { 2622abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2623abd58f01SBen Widawsky unsigned long irqflags; 2624abd58f01SBen Widawsky 2625abd58f01SBen Widawsky if (!i915_pipe_enabled(dev, pipe)) 2626abd58f01SBen Widawsky return; 2627abd58f01SBen Widawsky 2628abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 26297167d7c6SDaniel Vetter dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK; 26307167d7c6SDaniel Vetter I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 2631abd58f01SBen Widawsky POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 2632abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2633abd58f01SBen Widawsky } 2634abd58f01SBen Widawsky 2635893eead0SChris Wilson static u32 2636893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 2637852835f3SZou Nan hai { 2638893eead0SChris Wilson return list_entry(ring->request_list.prev, 2639893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 2640893eead0SChris Wilson } 2641893eead0SChris Wilson 26429107e9d2SChris Wilson static bool 26439107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno) 2644893eead0SChris Wilson { 26459107e9d2SChris Wilson return (list_empty(&ring->request_list) || 26469107e9d2SChris Wilson i915_seqno_passed(seqno, ring_last_seqno(ring))); 2647f65d9421SBen Gamari } 2648f65d9421SBen Gamari 2649a028c4b0SDaniel Vetter static bool 2650a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2651a028c4b0SDaniel Vetter { 2652a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2653a028c4b0SDaniel Vetter /* 2654a028c4b0SDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2655a028c4b0SDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2656a028c4b0SDaniel Vetter * we merge that code. 2657a028c4b0SDaniel Vetter */ 2658a028c4b0SDaniel Vetter return false; 2659a028c4b0SDaniel Vetter } else { 2660a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2661a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2662a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2663a028c4b0SDaniel Vetter } 2664a028c4b0SDaniel Vetter } 2665a028c4b0SDaniel Vetter 26666274f212SChris Wilson static struct intel_ring_buffer * 2667921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr) 2668921d42eaSDaniel Vetter { 2669921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2670921d42eaSDaniel Vetter struct intel_ring_buffer *signaller; 2671921d42eaSDaniel Vetter int i; 2672921d42eaSDaniel Vetter 2673921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2674921d42eaSDaniel Vetter /* 2675921d42eaSDaniel Vetter * FIXME: gen8 semaphore support - currently we don't emit 2676921d42eaSDaniel Vetter * semaphores on bdw anyway, but this needs to be addressed when 2677921d42eaSDaniel Vetter * we merge that code. 2678921d42eaSDaniel Vetter */ 2679921d42eaSDaniel Vetter return NULL; 2680921d42eaSDaniel Vetter } else { 2681921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2682921d42eaSDaniel Vetter 2683921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2684921d42eaSDaniel Vetter if(ring == signaller) 2685921d42eaSDaniel Vetter continue; 2686921d42eaSDaniel Vetter 2687ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2688921d42eaSDaniel Vetter return signaller; 2689921d42eaSDaniel Vetter } 2690921d42eaSDaniel Vetter } 2691921d42eaSDaniel Vetter 2692921d42eaSDaniel Vetter DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n", 2693921d42eaSDaniel Vetter ring->id, ipehr); 2694921d42eaSDaniel Vetter 2695921d42eaSDaniel Vetter return NULL; 2696921d42eaSDaniel Vetter } 2697921d42eaSDaniel Vetter 26986274f212SChris Wilson static struct intel_ring_buffer * 26996274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno) 2700a24a11e6SChris Wilson { 2701a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 270288fe429dSDaniel Vetter u32 cmd, ipehr, head; 270388fe429dSDaniel Vetter int i; 2704a24a11e6SChris Wilson 2705a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2706a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 27076274f212SChris Wilson return NULL; 2708a24a11e6SChris Wilson 270988fe429dSDaniel Vetter /* 271088fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 271188fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 271288fe429dSDaniel Vetter * dwords. Note that we don't care about ACTHD here since that might 271388fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 271488fe429dSDaniel Vetter * ringbuffer itself. 2715a24a11e6SChris Wilson */ 271688fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 271788fe429dSDaniel Vetter 271888fe429dSDaniel Vetter for (i = 4; i; --i) { 271988fe429dSDaniel Vetter /* 272088fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 272188fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 272288fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 272388fe429dSDaniel Vetter */ 272488fe429dSDaniel Vetter head &= ring->size - 1; 272588fe429dSDaniel Vetter 272688fe429dSDaniel Vetter /* This here seems to blow up */ 272788fe429dSDaniel Vetter cmd = ioread32(ring->virtual_start + head); 2728a24a11e6SChris Wilson if (cmd == ipehr) 2729a24a11e6SChris Wilson break; 2730a24a11e6SChris Wilson 273188fe429dSDaniel Vetter head -= 4; 273288fe429dSDaniel Vetter } 2733a24a11e6SChris Wilson 273488fe429dSDaniel Vetter if (!i) 273588fe429dSDaniel Vetter return NULL; 273688fe429dSDaniel Vetter 273788fe429dSDaniel Vetter *seqno = ioread32(ring->virtual_start + head + 4) + 1; 2738921d42eaSDaniel Vetter return semaphore_wait_to_signaller_ring(ring, ipehr); 2739a24a11e6SChris Wilson } 2740a24a11e6SChris Wilson 27416274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring) 27426274f212SChris Wilson { 27436274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 27446274f212SChris Wilson struct intel_ring_buffer *signaller; 27456274f212SChris Wilson u32 seqno, ctl; 27466274f212SChris Wilson 27476274f212SChris Wilson ring->hangcheck.deadlock = true; 27486274f212SChris Wilson 27496274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 27506274f212SChris Wilson if (signaller == NULL || signaller->hangcheck.deadlock) 27516274f212SChris Wilson return -1; 27526274f212SChris Wilson 27536274f212SChris Wilson /* cursory check for an unkickable deadlock */ 27546274f212SChris Wilson ctl = I915_READ_CTL(signaller); 27556274f212SChris Wilson if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0) 27566274f212SChris Wilson return -1; 27576274f212SChris Wilson 27586274f212SChris Wilson return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno); 27596274f212SChris Wilson } 27606274f212SChris Wilson 27616274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 27626274f212SChris Wilson { 27636274f212SChris Wilson struct intel_ring_buffer *ring; 27646274f212SChris Wilson int i; 27656274f212SChris Wilson 27666274f212SChris Wilson for_each_ring(ring, dev_priv, i) 27676274f212SChris Wilson ring->hangcheck.deadlock = false; 27686274f212SChris Wilson } 27696274f212SChris Wilson 2770ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 277150877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd) 27721ec14ad3SChris Wilson { 27731ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 27741ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 27759107e9d2SChris Wilson u32 tmp; 27769107e9d2SChris Wilson 27776274f212SChris Wilson if (ring->hangcheck.acthd != acthd) 2778f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 27796274f212SChris Wilson 27809107e9d2SChris Wilson if (IS_GEN2(dev)) 2781f2f4d82fSJani Nikula return HANGCHECK_HUNG; 27829107e9d2SChris Wilson 27839107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 27849107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 27859107e9d2SChris Wilson * and break the hang. This should work on 27869107e9d2SChris Wilson * all but the second generation chipsets. 27879107e9d2SChris Wilson */ 27889107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 27891ec14ad3SChris Wilson if (tmp & RING_WAIT) { 279058174462SMika Kuoppala i915_handle_error(dev, false, 279158174462SMika Kuoppala "Kicking stuck wait on %s", 27921ec14ad3SChris Wilson ring->name); 27931ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2794f2f4d82fSJani Nikula return HANGCHECK_KICK; 27951ec14ad3SChris Wilson } 2796a24a11e6SChris Wilson 27976274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 27986274f212SChris Wilson switch (semaphore_passed(ring)) { 27996274f212SChris Wilson default: 2800f2f4d82fSJani Nikula return HANGCHECK_HUNG; 28016274f212SChris Wilson case 1: 280258174462SMika Kuoppala i915_handle_error(dev, false, 280358174462SMika Kuoppala "Kicking stuck semaphore on %s", 2804a24a11e6SChris Wilson ring->name); 2805a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2806f2f4d82fSJani Nikula return HANGCHECK_KICK; 28076274f212SChris Wilson case 0: 2808f2f4d82fSJani Nikula return HANGCHECK_WAIT; 28096274f212SChris Wilson } 28109107e9d2SChris Wilson } 28119107e9d2SChris Wilson 2812f2f4d82fSJani Nikula return HANGCHECK_HUNG; 2813a24a11e6SChris Wilson } 2814d1e61e7fSChris Wilson 2815f65d9421SBen Gamari /** 2816f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 281705407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 281805407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 281905407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 282005407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 282105407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 2822f65d9421SBen Gamari */ 2823a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data) 2824f65d9421SBen Gamari { 2825f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 28262d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2827b4519513SChris Wilson struct intel_ring_buffer *ring; 2828b4519513SChris Wilson int i; 282905407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 28309107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 28319107e9d2SChris Wilson #define BUSY 1 28329107e9d2SChris Wilson #define KICK 5 28339107e9d2SChris Wilson #define HUNG 20 2834893eead0SChris Wilson 2835d330a953SJani Nikula if (!i915.enable_hangcheck) 28363e0dc6b0SBen Widawsky return; 28373e0dc6b0SBen Widawsky 2838b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 283950877445SChris Wilson u64 acthd; 284050877445SChris Wilson u32 seqno; 28419107e9d2SChris Wilson bool busy = true; 2842b4519513SChris Wilson 28436274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 28446274f212SChris Wilson 284505407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 284605407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 284705407ff8SMika Kuoppala 284805407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 28499107e9d2SChris Wilson if (ring_idle(ring, seqno)) { 2850da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 2851da661464SMika Kuoppala 28529107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 28539107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 2854094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 2855f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 28569107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 28579107e9d2SChris Wilson ring->name); 2858f4adcd24SDaniel Vetter else 2859f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 2860f4adcd24SDaniel Vetter ring->name); 28619107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 2862094f9a54SChris Wilson } 2863094f9a54SChris Wilson /* Safeguard against driver failure */ 2864094f9a54SChris Wilson ring->hangcheck.score += BUSY; 28659107e9d2SChris Wilson } else 28669107e9d2SChris Wilson busy = false; 286705407ff8SMika Kuoppala } else { 28686274f212SChris Wilson /* We always increment the hangcheck score 28696274f212SChris Wilson * if the ring is busy and still processing 28706274f212SChris Wilson * the same request, so that no single request 28716274f212SChris Wilson * can run indefinitely (such as a chain of 28726274f212SChris Wilson * batches). The only time we do not increment 28736274f212SChris Wilson * the hangcheck score on this ring, if this 28746274f212SChris Wilson * ring is in a legitimate wait for another 28756274f212SChris Wilson * ring. In that case the waiting ring is a 28766274f212SChris Wilson * victim and we want to be sure we catch the 28776274f212SChris Wilson * right culprit. Then every time we do kick 28786274f212SChris Wilson * the ring, add a small increment to the 28796274f212SChris Wilson * score so that we can catch a batch that is 28806274f212SChris Wilson * being repeatedly kicked and so responsible 28816274f212SChris Wilson * for stalling the machine. 28829107e9d2SChris Wilson */ 2883ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 2884ad8beaeaSMika Kuoppala acthd); 2885ad8beaeaSMika Kuoppala 2886ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 2887da661464SMika Kuoppala case HANGCHECK_IDLE: 2888f2f4d82fSJani Nikula case HANGCHECK_WAIT: 28896274f212SChris Wilson break; 2890f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 2891ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 28926274f212SChris Wilson break; 2893f2f4d82fSJani Nikula case HANGCHECK_KICK: 2894ea04cb31SJani Nikula ring->hangcheck.score += KICK; 28956274f212SChris Wilson break; 2896f2f4d82fSJani Nikula case HANGCHECK_HUNG: 2897ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 28986274f212SChris Wilson stuck[i] = true; 28996274f212SChris Wilson break; 29006274f212SChris Wilson } 290105407ff8SMika Kuoppala } 29029107e9d2SChris Wilson } else { 2903da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 2904da661464SMika Kuoppala 29059107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 29069107e9d2SChris Wilson * attempts across multiple batches. 29079107e9d2SChris Wilson */ 29089107e9d2SChris Wilson if (ring->hangcheck.score > 0) 29099107e9d2SChris Wilson ring->hangcheck.score--; 2910cbb465e7SChris Wilson } 2911f65d9421SBen Gamari 291205407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 291305407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 29149107e9d2SChris Wilson busy_count += busy; 291505407ff8SMika Kuoppala } 291605407ff8SMika Kuoppala 291705407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 2918b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 2919b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 292005407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 2921a43adf07SChris Wilson ring->name); 2922a43adf07SChris Wilson rings_hung++; 292305407ff8SMika Kuoppala } 292405407ff8SMika Kuoppala } 292505407ff8SMika Kuoppala 292605407ff8SMika Kuoppala if (rings_hung) 292758174462SMika Kuoppala return i915_handle_error(dev, true, "Ring hung"); 292805407ff8SMika Kuoppala 292905407ff8SMika Kuoppala if (busy_count) 293005407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 293105407ff8SMika Kuoppala * being added */ 293210cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 293310cd45b6SMika Kuoppala } 293410cd45b6SMika Kuoppala 293510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 293610cd45b6SMika Kuoppala { 293710cd45b6SMika Kuoppala struct drm_i915_private *dev_priv = dev->dev_private; 2938d330a953SJani Nikula if (!i915.enable_hangcheck) 293910cd45b6SMika Kuoppala return; 294010cd45b6SMika Kuoppala 294199584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 294210cd45b6SMika Kuoppala round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 2943f65d9421SBen Gamari } 2944f65d9421SBen Gamari 29451c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 294691738a95SPaulo Zanoni { 294791738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 294891738a95SPaulo Zanoni 294991738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 295091738a95SPaulo Zanoni return; 295191738a95SPaulo Zanoni 2952f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 2953105b122eSPaulo Zanoni 2954105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 2955105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 2956622364b6SPaulo Zanoni } 2957105b122eSPaulo Zanoni 295891738a95SPaulo Zanoni /* 2959622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 2960622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 2961622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 2962622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 2963622364b6SPaulo Zanoni * 2964622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 296591738a95SPaulo Zanoni */ 2966622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 2967622364b6SPaulo Zanoni { 2968622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 2969622364b6SPaulo Zanoni 2970622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 2971622364b6SPaulo Zanoni return; 2972622364b6SPaulo Zanoni 2973622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 297491738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 297591738a95SPaulo Zanoni POSTING_READ(SDEIER); 297691738a95SPaulo Zanoni } 297791738a95SPaulo Zanoni 29787c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 2979d18ea1b5SDaniel Vetter { 2980d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 2981d18ea1b5SDaniel Vetter 2982f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 2983a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 2984f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 2985d18ea1b5SDaniel Vetter } 2986d18ea1b5SDaniel Vetter 2987c0e09200SDave Airlie /* drm_dma.h hooks 2988c0e09200SDave Airlie */ 2989be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 2990036a4a7dSZhenyu Wang { 29912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2992036a4a7dSZhenyu Wang 29930c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 2994bdfcdb63SDaniel Vetter 2995f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 2996c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 2997c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 2998036a4a7dSZhenyu Wang 29997c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3000c650156aSZhenyu Wang 30011c69eb42SPaulo Zanoni ibx_irq_reset(dev); 30027d99163dSBen Widawsky } 30037d99163dSBen Widawsky 3004be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev) 3005be30b29fSPaulo Zanoni { 3006be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 30077d99163dSBen Widawsky } 30087d99163dSBen Widawsky 30097e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 30107e231dbeSJesse Barnes { 30112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 30127e231dbeSJesse Barnes int pipe; 30137e231dbeSJesse Barnes 30147e231dbeSJesse Barnes /* VLV magic */ 30157e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 30167e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 30177e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 30187e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 30197e231dbeSJesse Barnes 30207e231dbeSJesse Barnes /* and GT */ 30217e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 30227e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 3023d18ea1b5SDaniel Vetter 30247c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 30257e231dbeSJesse Barnes 30267e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 30277e231dbeSJesse Barnes 30287e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 30297e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 30307e231dbeSJesse Barnes for_each_pipe(pipe) 30317e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 30327e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 30337e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 30347e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 30357e231dbeSJesse Barnes POSTING_READ(VLV_IER); 30367e231dbeSJesse Barnes } 30377e231dbeSJesse Barnes 3038823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3039abd58f01SBen Widawsky { 3040abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3041abd58f01SBen Widawsky int pipe; 3042abd58f01SBen Widawsky 3043abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3044abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3045abd58f01SBen Widawsky 3046f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 0); 3047f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 1); 3048f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 2); 3049f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(GT, 3); 3050abd58f01SBen Widawsky 3051823f6b38SPaulo Zanoni for_each_pipe(pipe) 3052f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3053abd58f01SBen Widawsky 3054f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3055f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3056f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3057abd58f01SBen Widawsky 30581c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3059abd58f01SBen Widawsky } 3060abd58f01SBen Widawsky 3061823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev) 3062823f6b38SPaulo Zanoni { 3063823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3064abd58f01SBen Widawsky } 3065abd58f01SBen Widawsky 3066*43f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 3067*43f328d7SVille Syrjälä { 3068*43f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3069*43f328d7SVille Syrjälä int pipe; 3070*43f328d7SVille Syrjälä 3071*43f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 3072*43f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 3073*43f328d7SVille Syrjälä 3074*43f328d7SVille Syrjälä GEN8_IRQ_RESET_NDX(GT, 0); 3075*43f328d7SVille Syrjälä GEN8_IRQ_RESET_NDX(GT, 1); 3076*43f328d7SVille Syrjälä GEN8_IRQ_RESET_NDX(GT, 2); 3077*43f328d7SVille Syrjälä GEN8_IRQ_RESET_NDX(GT, 3); 3078*43f328d7SVille Syrjälä 3079*43f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 3080*43f328d7SVille Syrjälä 3081*43f328d7SVille Syrjälä POSTING_READ(GEN8_PCU_IIR); 3082*43f328d7SVille Syrjälä 3083*43f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 3084*43f328d7SVille Syrjälä 3085*43f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 3086*43f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3087*43f328d7SVille Syrjälä 3088*43f328d7SVille Syrjälä for_each_pipe(pipe) 3089*43f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 3090*43f328d7SVille Syrjälä 3091*43f328d7SVille Syrjälä I915_WRITE(VLV_IMR, 0xffffffff); 3092*43f328d7SVille Syrjälä I915_WRITE(VLV_IER, 0x0); 3093*43f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 3094*43f328d7SVille Syrjälä POSTING_READ(VLV_IIR); 3095*43f328d7SVille Syrjälä } 3096*43f328d7SVille Syrjälä 309782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 309882a28bcfSDaniel Vetter { 30992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 310082a28bcfSDaniel Vetter struct drm_mode_config *mode_config = &dev->mode_config; 310182a28bcfSDaniel Vetter struct intel_encoder *intel_encoder; 3102fee884edSDaniel Vetter u32 hotplug_irqs, hotplug, enabled_irqs = 0; 310382a28bcfSDaniel Vetter 310482a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3105fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 310682a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3107cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3108fee884edSDaniel Vetter enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin]; 310982a28bcfSDaniel Vetter } else { 3110fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 311182a28bcfSDaniel Vetter list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 3112cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 3113fee884edSDaniel Vetter enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin]; 311482a28bcfSDaniel Vetter } 311582a28bcfSDaniel Vetter 3116fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 311782a28bcfSDaniel Vetter 31187fe0b973SKeith Packard /* 31197fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 31207fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 31217fe0b973SKeith Packard * 31227fe0b973SKeith Packard * This register is the same on all known PCH chips. 31237fe0b973SKeith Packard */ 31247fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 31257fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 31267fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 31277fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 31287fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 31297fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 31307fe0b973SKeith Packard } 31317fe0b973SKeith Packard 3132d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3133d46da437SPaulo Zanoni { 31342d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 313582a28bcfSDaniel Vetter u32 mask; 3136d46da437SPaulo Zanoni 3137692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3138692a04cfSDaniel Vetter return; 3139692a04cfSDaniel Vetter 3140105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 31415c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3142105b122eSPaulo Zanoni else 31435c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 31448664281bSPaulo Zanoni 3145337ba017SPaulo Zanoni GEN5_ASSERT_IIR_IS_ZERO(SDEIIR); 3146d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3147d46da437SPaulo Zanoni } 3148d46da437SPaulo Zanoni 31490a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 31500a9a8c91SDaniel Vetter { 31510a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 31520a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 31530a9a8c91SDaniel Vetter 31540a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 31550a9a8c91SDaniel Vetter 31560a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3157040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 31580a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 315935a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 316035a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 31610a9a8c91SDaniel Vetter } 31620a9a8c91SDaniel Vetter 31630a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 31640a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 31650a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 31660a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 31670a9a8c91SDaniel Vetter } else { 31680a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 31690a9a8c91SDaniel Vetter } 31700a9a8c91SDaniel Vetter 317135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 31720a9a8c91SDaniel Vetter 31730a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 3174a6706b45SDeepak S pm_irqs |= dev_priv->pm_rps_events; 31750a9a8c91SDaniel Vetter 31760a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 31770a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 31780a9a8c91SDaniel Vetter 3179605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 318035079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 31810a9a8c91SDaniel Vetter } 31820a9a8c91SDaniel Vetter } 31830a9a8c91SDaniel Vetter 3184f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3185036a4a7dSZhenyu Wang { 31864bc9d430SDaniel Vetter unsigned long irqflags; 31872d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 31888e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 31898e76f8dcSPaulo Zanoni 31908e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 31918e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 31928e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 31938e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 31945c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 31958e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 31965c673b60SDaniel Vetter DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB); 31978e76f8dcSPaulo Zanoni } else { 31988e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3199ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 32005b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 32015b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 32025b3a856bSDaniel Vetter DE_POISON); 32035c673b60SDaniel Vetter extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 32045c673b60SDaniel Vetter DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN; 32058e76f8dcSPaulo Zanoni } 3206036a4a7dSZhenyu Wang 32071ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3208036a4a7dSZhenyu Wang 32090c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 32100c841212SPaulo Zanoni 3211622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3212622364b6SPaulo Zanoni 321335079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3214036a4a7dSZhenyu Wang 32150a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3216036a4a7dSZhenyu Wang 3217d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 32187fe0b973SKeith Packard 3219f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 32206005ce42SDaniel Vetter /* Enable PCU event interrupts 32216005ce42SDaniel Vetter * 32226005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 32234bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 32244bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 32254bc9d430SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3226f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 32274bc9d430SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3228f97108d1SJesse Barnes } 3229f97108d1SJesse Barnes 3230036a4a7dSZhenyu Wang return 0; 3231036a4a7dSZhenyu Wang } 3232036a4a7dSZhenyu Wang 3233f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3234f8b79e58SImre Deak { 3235f8b79e58SImre Deak u32 pipestat_mask; 3236f8b79e58SImre Deak u32 iir_mask; 3237f8b79e58SImre Deak 3238f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3239f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3240f8b79e58SImre Deak 3241f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3242f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3243f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3244f8b79e58SImre Deak 3245f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3246f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3247f8b79e58SImre Deak 3248f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3249f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3250f8b79e58SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3251f8b79e58SImre Deak 3252f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3253f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3254f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3255f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3256f8b79e58SImre Deak 3257f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3258f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3259f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3260f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3261f8b79e58SImre Deak POSTING_READ(VLV_IER); 3262f8b79e58SImre Deak } 3263f8b79e58SImre Deak 3264f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3265f8b79e58SImre Deak { 3266f8b79e58SImre Deak u32 pipestat_mask; 3267f8b79e58SImre Deak u32 iir_mask; 3268f8b79e58SImre Deak 3269f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3270f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 32716c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3272f8b79e58SImre Deak 3273f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3274f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3275f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3276f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3277f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3278f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3279f8b79e58SImre Deak 3280f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3281f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3282f8b79e58SImre Deak 3283f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask | 3284f8b79e58SImre Deak PIPE_GMBUS_INTERRUPT_STATUS); 3285f8b79e58SImre Deak i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask); 3286f8b79e58SImre Deak 3287f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3288f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3289f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask); 3290f8b79e58SImre Deak I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask); 3291f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3292f8b79e58SImre Deak } 3293f8b79e58SImre Deak 3294f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3295f8b79e58SImre Deak { 3296f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3297f8b79e58SImre Deak 3298f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3299f8b79e58SImre Deak return; 3300f8b79e58SImre Deak 3301f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3302f8b79e58SImre Deak 3303f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3304f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3305f8b79e58SImre Deak } 3306f8b79e58SImre Deak 3307f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3308f8b79e58SImre Deak { 3309f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3310f8b79e58SImre Deak 3311f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3312f8b79e58SImre Deak return; 3313f8b79e58SImre Deak 3314f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3315f8b79e58SImre Deak 3316f8b79e58SImre Deak if (dev_priv->dev->irq_enabled) 3317f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3318f8b79e58SImre Deak } 3319f8b79e58SImre Deak 33207e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 33217e231dbeSJesse Barnes { 33222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3323b79480baSDaniel Vetter unsigned long irqflags; 33247e231dbeSJesse Barnes 3325f8b79e58SImre Deak dev_priv->irq_mask = ~0; 33267e231dbeSJesse Barnes 332720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 332820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 332920afbda2SDaniel Vetter 33307e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3331f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 33327e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 33337e231dbeSJesse Barnes POSTING_READ(VLV_IER); 33347e231dbeSJesse Barnes 3335b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3336b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3337b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3338f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3339f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3340b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 334131acc7f5SJesse Barnes 33427e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 33437e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 33447e231dbeSJesse Barnes 33450a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 33467e231dbeSJesse Barnes 33477e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 33487e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 33497e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 33507e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 33517e231dbeSJesse Barnes #endif 33527e231dbeSJesse Barnes 33537e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 335420afbda2SDaniel Vetter 335520afbda2SDaniel Vetter return 0; 335620afbda2SDaniel Vetter } 335720afbda2SDaniel Vetter 3358abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3359abd58f01SBen Widawsky { 3360abd58f01SBen Widawsky int i; 3361abd58f01SBen Widawsky 3362abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3363abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3364abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3365abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 3366abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3367abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 3368abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3369abd58f01SBen Widawsky 0, 3370abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3371abd58f01SBen Widawsky }; 3372abd58f01SBen Widawsky 3373337ba017SPaulo Zanoni for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) 337435079899SPaulo Zanoni GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]); 3375abd58f01SBen Widawsky } 3376abd58f01SBen Widawsky 3377abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3378abd58f01SBen Widawsky { 3379abd58f01SBen Widawsky struct drm_device *dev = dev_priv->dev; 3380d0e1f1cbSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE | 33810fbe7870SDaniel Vetter GEN8_PIPE_CDCLK_CRC_DONE | 338230100f2bSDaniel Vetter GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 33835c673b60SDaniel Vetter uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 33845c673b60SDaniel Vetter GEN8_PIPE_FIFO_UNDERRUN; 3385abd58f01SBen Widawsky int pipe; 338613b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 338713b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 338813b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3389abd58f01SBen Widawsky 3390337ba017SPaulo Zanoni for_each_pipe(pipe) 339135079899SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe], 339235079899SPaulo Zanoni de_pipe_enables); 3393abd58f01SBen Widawsky 339435079899SPaulo Zanoni GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A); 3395abd58f01SBen Widawsky } 3396abd58f01SBen Widawsky 3397abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3398abd58f01SBen Widawsky { 3399abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3400abd58f01SBen Widawsky 3401622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3402622364b6SPaulo Zanoni 3403abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3404abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3405abd58f01SBen Widawsky 3406abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3407abd58f01SBen Widawsky 3408abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3409abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3410abd58f01SBen Widawsky 3411abd58f01SBen Widawsky return 0; 3412abd58f01SBen Widawsky } 3413abd58f01SBen Widawsky 3414*43f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 3415*43f328d7SVille Syrjälä { 3416*43f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3417*43f328d7SVille Syrjälä u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT | 3418*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3419*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 3420*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3421*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | 3422*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3423*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT; 3424*43f328d7SVille Syrjälä u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 3425*43f328d7SVille Syrjälä unsigned long irqflags; 3426*43f328d7SVille Syrjälä int pipe; 3427*43f328d7SVille Syrjälä 3428*43f328d7SVille Syrjälä /* 3429*43f328d7SVille Syrjälä * Leave vblank interrupts masked initially. enable/disable will 3430*43f328d7SVille Syrjälä * toggle them based on usage. 3431*43f328d7SVille Syrjälä */ 3432*43f328d7SVille Syrjälä dev_priv->irq_mask = ~enable_mask | 3433*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 3434*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT | 3435*43f328d7SVille Syrjälä I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT; 3436*43f328d7SVille Syrjälä 3437*43f328d7SVille Syrjälä for_each_pipe(pipe) 3438*43f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 3439*43f328d7SVille Syrjälä 3440*43f328d7SVille Syrjälä spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3441*43f328d7SVille Syrjälä i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 3442*43f328d7SVille Syrjälä for_each_pipe(pipe) 3443*43f328d7SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_enable); 3444*43f328d7SVille Syrjälä spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3445*43f328d7SVille Syrjälä 3446*43f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 3447*43f328d7SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 3448*43f328d7SVille Syrjälä I915_WRITE(VLV_IER, enable_mask); 3449*43f328d7SVille Syrjälä 3450*43f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 3451*43f328d7SVille Syrjälä 3452*43f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 3453*43f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 3454*43f328d7SVille Syrjälä 3455*43f328d7SVille Syrjälä return 0; 3456*43f328d7SVille Syrjälä } 3457*43f328d7SVille Syrjälä 3458abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3459abd58f01SBen Widawsky { 3460abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3461abd58f01SBen Widawsky 3462abd58f01SBen Widawsky if (!dev_priv) 3463abd58f01SBen Widawsky return; 3464abd58f01SBen Widawsky 3465d4eb6b10SPaulo Zanoni intel_hpd_irq_uninstall(dev_priv); 3466abd58f01SBen Widawsky 3467823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3468abd58f01SBen Widawsky } 3469abd58f01SBen Widawsky 34707e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 34717e231dbeSJesse Barnes { 34722d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3473f8b79e58SImre Deak unsigned long irqflags; 34747e231dbeSJesse Barnes int pipe; 34757e231dbeSJesse Barnes 34767e231dbeSJesse Barnes if (!dev_priv) 34777e231dbeSJesse Barnes return; 34787e231dbeSJesse Barnes 3479843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3480843d0e7dSImre Deak 34813ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3482ac4c16c5SEgbert Eich 34837e231dbeSJesse Barnes for_each_pipe(pipe) 34847e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 34857e231dbeSJesse Barnes 34867e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 34877e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 34887e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3489f8b79e58SImre Deak 3490f8b79e58SImre Deak spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3491f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3492f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3493f8b79e58SImre Deak spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3494f8b79e58SImre Deak 3495f8b79e58SImre Deak dev_priv->irq_mask = 0; 3496f8b79e58SImre Deak 34977e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 34987e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 34997e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 35007e231dbeSJesse Barnes POSTING_READ(VLV_IER); 35017e231dbeSJesse Barnes } 35027e231dbeSJesse Barnes 3503*43f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 3504*43f328d7SVille Syrjälä { 3505*43f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3506*43f328d7SVille Syrjälä int pipe; 3507*43f328d7SVille Syrjälä 3508*43f328d7SVille Syrjälä if (!dev_priv) 3509*43f328d7SVille Syrjälä return; 3510*43f328d7SVille Syrjälä 3511*43f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 3512*43f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 3513*43f328d7SVille Syrjälä 3514*43f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which) \ 3515*43f328d7SVille Syrjälä do { \ 3516*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 3517*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IER(which), 0); \ 3518*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3519*43f328d7SVille Syrjälä POSTING_READ(GEN8_##type##_IIR(which)); \ 3520*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 3521*43f328d7SVille Syrjälä } while (0) 3522*43f328d7SVille Syrjälä 3523*43f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type) \ 3524*43f328d7SVille Syrjälä do { \ 3525*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \ 3526*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IER, 0); \ 3527*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3528*43f328d7SVille Syrjälä POSTING_READ(GEN8_##type##_IIR); \ 3529*43f328d7SVille Syrjälä I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \ 3530*43f328d7SVille Syrjälä } while (0) 3531*43f328d7SVille Syrjälä 3532*43f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 0); 3533*43f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 1); 3534*43f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 2); 3535*43f328d7SVille Syrjälä GEN8_IRQ_FINI_NDX(GT, 3); 3536*43f328d7SVille Syrjälä 3537*43f328d7SVille Syrjälä GEN8_IRQ_FINI(PCU); 3538*43f328d7SVille Syrjälä 3539*43f328d7SVille Syrjälä #undef GEN8_IRQ_FINI 3540*43f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX 3541*43f328d7SVille Syrjälä 3542*43f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_EN, 0); 3543*43f328d7SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3544*43f328d7SVille Syrjälä 3545*43f328d7SVille Syrjälä for_each_pipe(pipe) 3546*43f328d7SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 3547*43f328d7SVille Syrjälä 3548*43f328d7SVille Syrjälä I915_WRITE(VLV_IMR, 0xffffffff); 3549*43f328d7SVille Syrjälä I915_WRITE(VLV_IER, 0x0); 3550*43f328d7SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 3551*43f328d7SVille Syrjälä POSTING_READ(VLV_IIR); 3552*43f328d7SVille Syrjälä } 3553*43f328d7SVille Syrjälä 3554f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3555036a4a7dSZhenyu Wang { 35562d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 35574697995bSJesse Barnes 35584697995bSJesse Barnes if (!dev_priv) 35594697995bSJesse Barnes return; 35604697995bSJesse Barnes 35613ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3562ac4c16c5SEgbert Eich 3563be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3564036a4a7dSZhenyu Wang } 3565036a4a7dSZhenyu Wang 3566c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3567c2798b19SChris Wilson { 35682d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3569c2798b19SChris Wilson int pipe; 3570c2798b19SChris Wilson 3571c2798b19SChris Wilson for_each_pipe(pipe) 3572c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3573c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3574c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3575c2798b19SChris Wilson POSTING_READ16(IER); 3576c2798b19SChris Wilson } 3577c2798b19SChris Wilson 3578c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3579c2798b19SChris Wilson { 35802d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3581379ef82dSDaniel Vetter unsigned long irqflags; 3582c2798b19SChris Wilson 3583c2798b19SChris Wilson I915_WRITE16(EMR, 3584c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3585c2798b19SChris Wilson 3586c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3587c2798b19SChris Wilson dev_priv->irq_mask = 3588c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3589c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3590c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3591c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3592c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3593c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3594c2798b19SChris Wilson 3595c2798b19SChris Wilson I915_WRITE16(IER, 3596c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3597c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3598c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 3599c2798b19SChris Wilson I915_USER_INTERRUPT); 3600c2798b19SChris Wilson POSTING_READ16(IER); 3601c2798b19SChris Wilson 3602379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3603379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3604379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3605755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3606755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3607379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3608379ef82dSDaniel Vetter 3609c2798b19SChris Wilson return 0; 3610c2798b19SChris Wilson } 3611c2798b19SChris Wilson 361290a72f87SVille Syrjälä /* 361390a72f87SVille Syrjälä * Returns true when a page flip has completed. 361490a72f87SVille Syrjälä */ 361590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 36161f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 361790a72f87SVille Syrjälä { 36182d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 36191f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 362090a72f87SVille Syrjälä 36218d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 362290a72f87SVille Syrjälä return false; 362390a72f87SVille Syrjälä 362490a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 362590a72f87SVille Syrjälä return false; 362690a72f87SVille Syrjälä 36271f1c2e24SVille Syrjälä intel_prepare_page_flip(dev, plane); 362890a72f87SVille Syrjälä 362990a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 363090a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 363190a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 363290a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 363390a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 363490a72f87SVille Syrjälä */ 363590a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 363690a72f87SVille Syrjälä return false; 363790a72f87SVille Syrjälä 363890a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 363990a72f87SVille Syrjälä 364090a72f87SVille Syrjälä return true; 364190a72f87SVille Syrjälä } 364290a72f87SVille Syrjälä 3643ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3644c2798b19SChris Wilson { 3645c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 36462d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3647c2798b19SChris Wilson u16 iir, new_iir; 3648c2798b19SChris Wilson u32 pipe_stats[2]; 3649c2798b19SChris Wilson unsigned long irqflags; 3650c2798b19SChris Wilson int pipe; 3651c2798b19SChris Wilson u16 flip_mask = 3652c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3653c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 3654c2798b19SChris Wilson 3655c2798b19SChris Wilson iir = I915_READ16(IIR); 3656c2798b19SChris Wilson if (iir == 0) 3657c2798b19SChris Wilson return IRQ_NONE; 3658c2798b19SChris Wilson 3659c2798b19SChris Wilson while (iir & ~flip_mask) { 3660c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3661c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3662c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3663c2798b19SChris Wilson * interrupts (for non-MSI). 3664c2798b19SChris Wilson */ 3665c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3666c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 366758174462SMika Kuoppala i915_handle_error(dev, false, 366858174462SMika Kuoppala "Command parser error, iir 0x%08x", 366958174462SMika Kuoppala iir); 3670c2798b19SChris Wilson 3671c2798b19SChris Wilson for_each_pipe(pipe) { 3672c2798b19SChris Wilson int reg = PIPESTAT(pipe); 3673c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3674c2798b19SChris Wilson 3675c2798b19SChris Wilson /* 3676c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3677c2798b19SChris Wilson */ 36782d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3679c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3680c2798b19SChris Wilson } 3681c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3682c2798b19SChris Wilson 3683c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3684c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3685c2798b19SChris Wilson 3686d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 3687c2798b19SChris Wilson 3688c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 3689c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3690c2798b19SChris Wilson 36914356d586SDaniel Vetter for_each_pipe(pipe) { 36921f1c2e24SVille Syrjälä int plane = pipe; 36933a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 36941f1c2e24SVille Syrjälä plane = !plane; 36951f1c2e24SVille Syrjälä 36964356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 36971f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 36981f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3699c2798b19SChris Wilson 37004356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3701277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 37022d9d2b0bSVille Syrjälä 37032d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 37042d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3705fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 37064356d586SDaniel Vetter } 3707c2798b19SChris Wilson 3708c2798b19SChris Wilson iir = new_iir; 3709c2798b19SChris Wilson } 3710c2798b19SChris Wilson 3711c2798b19SChris Wilson return IRQ_HANDLED; 3712c2798b19SChris Wilson } 3713c2798b19SChris Wilson 3714c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3715c2798b19SChris Wilson { 37162d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3717c2798b19SChris Wilson int pipe; 3718c2798b19SChris Wilson 3719c2798b19SChris Wilson for_each_pipe(pipe) { 3720c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 3721c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3722c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 3723c2798b19SChris Wilson } 3724c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3725c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3726c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 3727c2798b19SChris Wilson } 3728c2798b19SChris Wilson 3729a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 3730a266c7d5SChris Wilson { 37312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3732a266c7d5SChris Wilson int pipe; 3733a266c7d5SChris Wilson 3734a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3735a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3736a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3737a266c7d5SChris Wilson } 3738a266c7d5SChris Wilson 373900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 3740a266c7d5SChris Wilson for_each_pipe(pipe) 3741a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3742a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3743a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3744a266c7d5SChris Wilson POSTING_READ(IER); 3745a266c7d5SChris Wilson } 3746a266c7d5SChris Wilson 3747a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 3748a266c7d5SChris Wilson { 37492d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 375038bde180SChris Wilson u32 enable_mask; 3751379ef82dSDaniel Vetter unsigned long irqflags; 3752a266c7d5SChris Wilson 375338bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 375438bde180SChris Wilson 375538bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 375638bde180SChris Wilson dev_priv->irq_mask = 375738bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 375838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 375938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 376038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 376138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 376238bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 376338bde180SChris Wilson 376438bde180SChris Wilson enable_mask = 376538bde180SChris Wilson I915_ASLE_INTERRUPT | 376638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 376738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 376838bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 376938bde180SChris Wilson I915_USER_INTERRUPT; 377038bde180SChris Wilson 3771a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 377220afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 377320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 377420afbda2SDaniel Vetter 3775a266c7d5SChris Wilson /* Enable in IER... */ 3776a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3777a266c7d5SChris Wilson /* and unmask in IMR */ 3778a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3779a266c7d5SChris Wilson } 3780a266c7d5SChris Wilson 3781a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 3782a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 3783a266c7d5SChris Wilson POSTING_READ(IER); 3784a266c7d5SChris Wilson 3785f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 378620afbda2SDaniel Vetter 3787379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3788379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3789379ef82dSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3790755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3791755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3792379ef82dSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3793379ef82dSDaniel Vetter 379420afbda2SDaniel Vetter return 0; 379520afbda2SDaniel Vetter } 379620afbda2SDaniel Vetter 379790a72f87SVille Syrjälä /* 379890a72f87SVille Syrjälä * Returns true when a page flip has completed. 379990a72f87SVille Syrjälä */ 380090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 380190a72f87SVille Syrjälä int plane, int pipe, u32 iir) 380290a72f87SVille Syrjälä { 38032d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 380490a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 380590a72f87SVille Syrjälä 38068d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 380790a72f87SVille Syrjälä return false; 380890a72f87SVille Syrjälä 380990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 381090a72f87SVille Syrjälä return false; 381190a72f87SVille Syrjälä 381290a72f87SVille Syrjälä intel_prepare_page_flip(dev, plane); 381390a72f87SVille Syrjälä 381490a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 381590a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 381690a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 381790a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 381890a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 381990a72f87SVille Syrjälä */ 382090a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 382190a72f87SVille Syrjälä return false; 382290a72f87SVille Syrjälä 382390a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 382490a72f87SVille Syrjälä 382590a72f87SVille Syrjälä return true; 382690a72f87SVille Syrjälä } 382790a72f87SVille Syrjälä 3828ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3829a266c7d5SChris Wilson { 3830a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 38312d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38328291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 3833a266c7d5SChris Wilson unsigned long irqflags; 383438bde180SChris Wilson u32 flip_mask = 383538bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 383638bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 383738bde180SChris Wilson int pipe, ret = IRQ_NONE; 3838a266c7d5SChris Wilson 3839a266c7d5SChris Wilson iir = I915_READ(IIR); 384038bde180SChris Wilson do { 384138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 38428291ee90SChris Wilson bool blc_event = false; 3843a266c7d5SChris Wilson 3844a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3845a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 3846a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 3847a266c7d5SChris Wilson * interrupts (for non-MSI). 3848a266c7d5SChris Wilson */ 3849a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3850a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 385158174462SMika Kuoppala i915_handle_error(dev, false, 385258174462SMika Kuoppala "Command parser error, iir 0x%08x", 385358174462SMika Kuoppala iir); 3854a266c7d5SChris Wilson 3855a266c7d5SChris Wilson for_each_pipe(pipe) { 3856a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 3857a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3858a266c7d5SChris Wilson 385938bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 3860a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 3861a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 386238bde180SChris Wilson irq_received = true; 3863a266c7d5SChris Wilson } 3864a266c7d5SChris Wilson } 3865a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3866a266c7d5SChris Wilson 3867a266c7d5SChris Wilson if (!irq_received) 3868a266c7d5SChris Wilson break; 3869a266c7d5SChris Wilson 3870a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 387116c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 387216c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 387316c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 3874a266c7d5SChris Wilson 387538bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 3876a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 3877a266c7d5SChris Wilson 3878a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 3879a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 3880a266c7d5SChris Wilson 3881a266c7d5SChris Wilson for_each_pipe(pipe) { 388238bde180SChris Wilson int plane = pipe; 38833a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 388438bde180SChris Wilson plane = !plane; 38855e2032d4SVille Syrjälä 388690a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 388790a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 388890a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3889a266c7d5SChris Wilson 3890a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 3891a266c7d5SChris Wilson blc_event = true; 38924356d586SDaniel Vetter 38934356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3894277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 38952d9d2b0bSVille Syrjälä 38962d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 38972d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 3898fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 3899a266c7d5SChris Wilson } 3900a266c7d5SChris Wilson 3901a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 3902a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 3903a266c7d5SChris Wilson 3904a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 3905a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 3906a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 3907a266c7d5SChris Wilson * we would never get another interrupt. 3908a266c7d5SChris Wilson * 3909a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 3910a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 3911a266c7d5SChris Wilson * another one. 3912a266c7d5SChris Wilson * 3913a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 3914a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 3915a266c7d5SChris Wilson * the posting read. This should be rare enough to never 3916a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 3917a266c7d5SChris Wilson * stray interrupts. 3918a266c7d5SChris Wilson */ 391938bde180SChris Wilson ret = IRQ_HANDLED; 3920a266c7d5SChris Wilson iir = new_iir; 392138bde180SChris Wilson } while (iir & ~flip_mask); 3922a266c7d5SChris Wilson 3923d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 39248291ee90SChris Wilson 3925a266c7d5SChris Wilson return ret; 3926a266c7d5SChris Wilson } 3927a266c7d5SChris Wilson 3928a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 3929a266c7d5SChris Wilson { 39302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3931a266c7d5SChris Wilson int pipe; 3932a266c7d5SChris Wilson 39333ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 3934ac4c16c5SEgbert Eich 3935a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 3936a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3937a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3938a266c7d5SChris Wilson } 3939a266c7d5SChris Wilson 394000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 394155b39755SChris Wilson for_each_pipe(pipe) { 394255b39755SChris Wilson /* Clear enable bits; then clear status bits */ 3943a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 394455b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 394555b39755SChris Wilson } 3946a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3947a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3948a266c7d5SChris Wilson 3949a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 3950a266c7d5SChris Wilson } 3951a266c7d5SChris Wilson 3952a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 3953a266c7d5SChris Wilson { 39542d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3955a266c7d5SChris Wilson int pipe; 3956a266c7d5SChris Wilson 3957a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 3958a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 3959a266c7d5SChris Wilson 3960a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 3961a266c7d5SChris Wilson for_each_pipe(pipe) 3962a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3963a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 3964a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 3965a266c7d5SChris Wilson POSTING_READ(IER); 3966a266c7d5SChris Wilson } 3967a266c7d5SChris Wilson 3968a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 3969a266c7d5SChris Wilson { 39702d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3971bbba0a97SChris Wilson u32 enable_mask; 3972a266c7d5SChris Wilson u32 error_mask; 3973b79480baSDaniel Vetter unsigned long irqflags; 3974a266c7d5SChris Wilson 3975a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 3976bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 3977adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 3978bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3979bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3980bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3981bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 3982bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 3983bbba0a97SChris Wilson 3984bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 398521ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 398621ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3987bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 3988bbba0a97SChris Wilson 3989bbba0a97SChris Wilson if (IS_G4X(dev)) 3990bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 3991a266c7d5SChris Wilson 3992b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3993b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3994b79480baSDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 3995755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3996755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3997755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3998b79480baSDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 3999a266c7d5SChris Wilson 4000a266c7d5SChris Wilson /* 4001a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4002a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4003a266c7d5SChris Wilson */ 4004a266c7d5SChris Wilson if (IS_G4X(dev)) { 4005a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4006a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4007a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4008a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4009a266c7d5SChris Wilson } else { 4010a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4011a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4012a266c7d5SChris Wilson } 4013a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4014a266c7d5SChris Wilson 4015a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4016a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4017a266c7d5SChris Wilson POSTING_READ(IER); 4018a266c7d5SChris Wilson 401920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 402020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 402120afbda2SDaniel Vetter 4022f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 402320afbda2SDaniel Vetter 402420afbda2SDaniel Vetter return 0; 402520afbda2SDaniel Vetter } 402620afbda2SDaniel Vetter 4027bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 402820afbda2SDaniel Vetter { 40292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4030e5868a31SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4031cd569aedSEgbert Eich struct intel_encoder *intel_encoder; 403220afbda2SDaniel Vetter u32 hotplug_en; 403320afbda2SDaniel Vetter 4034b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4035b5ea2d56SDaniel Vetter 4036bac56d5bSEgbert Eich if (I915_HAS_HOTPLUG(dev)) { 4037bac56d5bSEgbert Eich hotplug_en = I915_READ(PORT_HOTPLUG_EN); 4038bac56d5bSEgbert Eich hotplug_en &= ~HOTPLUG_INT_EN_MASK; 4039adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4040e5868a31SEgbert Eich /* enable bits are the same for all generations */ 4041cd569aedSEgbert Eich list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head) 4042cd569aedSEgbert Eich if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED) 4043cd569aedSEgbert Eich hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin]; 4044a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4045a266c7d5SChris Wilson to generate a spurious hotplug event about three 4046a266c7d5SChris Wilson seconds later. So just do it once. 4047a266c7d5SChris Wilson */ 4048a266c7d5SChris Wilson if (IS_G4X(dev)) 4049a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 405085fc95baSDaniel Vetter hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK; 4051a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4052a266c7d5SChris Wilson 4053a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 4054a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 4055a266c7d5SChris Wilson } 4056bac56d5bSEgbert Eich } 4057a266c7d5SChris Wilson 4058ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4059a266c7d5SChris Wilson { 4060a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 40612d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4062a266c7d5SChris Wilson u32 iir, new_iir; 4063a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4064a266c7d5SChris Wilson unsigned long irqflags; 4065a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 406621ad8330SVille Syrjälä u32 flip_mask = 406721ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 406821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4069a266c7d5SChris Wilson 4070a266c7d5SChris Wilson iir = I915_READ(IIR); 4071a266c7d5SChris Wilson 4072a266c7d5SChris Wilson for (;;) { 4073501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 40742c8ba29fSChris Wilson bool blc_event = false; 40752c8ba29fSChris Wilson 4076a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4077a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4078a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4079a266c7d5SChris Wilson * interrupts (for non-MSI). 4080a266c7d5SChris Wilson */ 4081a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4082a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 408358174462SMika Kuoppala i915_handle_error(dev, false, 408458174462SMika Kuoppala "Command parser error, iir 0x%08x", 408558174462SMika Kuoppala iir); 4086a266c7d5SChris Wilson 4087a266c7d5SChris Wilson for_each_pipe(pipe) { 4088a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 4089a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4090a266c7d5SChris Wilson 4091a266c7d5SChris Wilson /* 4092a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4093a266c7d5SChris Wilson */ 4094a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4095a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4096501e01d7SVille Syrjälä irq_received = true; 4097a266c7d5SChris Wilson } 4098a266c7d5SChris Wilson } 4099a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4100a266c7d5SChris Wilson 4101a266c7d5SChris Wilson if (!irq_received) 4102a266c7d5SChris Wilson break; 4103a266c7d5SChris Wilson 4104a266c7d5SChris Wilson ret = IRQ_HANDLED; 4105a266c7d5SChris Wilson 4106a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 410716c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 410816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4109a266c7d5SChris Wilson 411021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4111a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4112a266c7d5SChris Wilson 4113a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 4114a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 4115a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 4116a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 4117a266c7d5SChris Wilson 4118a266c7d5SChris Wilson for_each_pipe(pipe) { 41192c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 412090a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 412190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4122a266c7d5SChris Wilson 4123a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4124a266c7d5SChris Wilson blc_event = true; 41254356d586SDaniel Vetter 41264356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4127277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4128a266c7d5SChris Wilson 41292d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS && 41302d9d2b0bSVille Syrjälä intel_set_cpu_fifo_underrun_reporting(dev, pipe, false)) 4131fc2c807bSVille Syrjälä DRM_ERROR("pipe %c underrun\n", pipe_name(pipe)); 41322d9d2b0bSVille Syrjälä } 4133a266c7d5SChris Wilson 4134a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4135a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4136a266c7d5SChris Wilson 4137515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4138515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4139515ac2bbSDaniel Vetter 4140a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4141a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4142a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4143a266c7d5SChris Wilson * we would never get another interrupt. 4144a266c7d5SChris Wilson * 4145a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4146a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4147a266c7d5SChris Wilson * another one. 4148a266c7d5SChris Wilson * 4149a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4150a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4151a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4152a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4153a266c7d5SChris Wilson * stray interrupts. 4154a266c7d5SChris Wilson */ 4155a266c7d5SChris Wilson iir = new_iir; 4156a266c7d5SChris Wilson } 4157a266c7d5SChris Wilson 4158d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 41592c8ba29fSChris Wilson 4160a266c7d5SChris Wilson return ret; 4161a266c7d5SChris Wilson } 4162a266c7d5SChris Wilson 4163a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4164a266c7d5SChris Wilson { 41652d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4166a266c7d5SChris Wilson int pipe; 4167a266c7d5SChris Wilson 4168a266c7d5SChris Wilson if (!dev_priv) 4169a266c7d5SChris Wilson return; 4170a266c7d5SChris Wilson 41713ca1ccedSVille Syrjälä intel_hpd_irq_uninstall(dev_priv); 4172ac4c16c5SEgbert Eich 4173a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 4174a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4175a266c7d5SChris Wilson 4176a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4177a266c7d5SChris Wilson for_each_pipe(pipe) 4178a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4179a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4180a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4181a266c7d5SChris Wilson 4182a266c7d5SChris Wilson for_each_pipe(pipe) 4183a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4184a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4185a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4186a266c7d5SChris Wilson } 4187a266c7d5SChris Wilson 41883ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data) 4189ac4c16c5SEgbert Eich { 41902d1013ddSJani Nikula struct drm_i915_private *dev_priv = (struct drm_i915_private *)data; 4191ac4c16c5SEgbert Eich struct drm_device *dev = dev_priv->dev; 4192ac4c16c5SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4193ac4c16c5SEgbert Eich unsigned long irqflags; 4194ac4c16c5SEgbert Eich int i; 4195ac4c16c5SEgbert Eich 4196ac4c16c5SEgbert Eich spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 4197ac4c16c5SEgbert Eich for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) { 4198ac4c16c5SEgbert Eich struct drm_connector *connector; 4199ac4c16c5SEgbert Eich 4200ac4c16c5SEgbert Eich if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED) 4201ac4c16c5SEgbert Eich continue; 4202ac4c16c5SEgbert Eich 4203ac4c16c5SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4204ac4c16c5SEgbert Eich 4205ac4c16c5SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4206ac4c16c5SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4207ac4c16c5SEgbert Eich 4208ac4c16c5SEgbert Eich if (intel_connector->encoder->hpd_pin == i) { 4209ac4c16c5SEgbert Eich if (connector->polled != intel_connector->polled) 4210ac4c16c5SEgbert Eich DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n", 4211ac4c16c5SEgbert Eich drm_get_connector_name(connector)); 4212ac4c16c5SEgbert Eich connector->polled = intel_connector->polled; 4213ac4c16c5SEgbert Eich if (!connector->polled) 4214ac4c16c5SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4215ac4c16c5SEgbert Eich } 4216ac4c16c5SEgbert Eich } 4217ac4c16c5SEgbert Eich } 4218ac4c16c5SEgbert Eich if (dev_priv->display.hpd_irq_setup) 4219ac4c16c5SEgbert Eich dev_priv->display.hpd_irq_setup(dev); 4220ac4c16c5SEgbert Eich spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 4221ac4c16c5SEgbert Eich } 4222ac4c16c5SEgbert Eich 4223f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 4224f71d4af4SJesse Barnes { 42258b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 42268b2e326dSChris Wilson 42278b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 422899584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 4229c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4230a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 42318b2e326dSChris Wilson 4232a6706b45SDeepak S /* Let's track the enabled rps events */ 4233a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4234a6706b45SDeepak S 423599584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 423699584db3SDaniel Vetter i915_hangcheck_elapsed, 423761bac78eSDaniel Vetter (unsigned long) dev); 42383ca1ccedSVille Syrjälä setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable, 4239ac4c16c5SEgbert Eich (unsigned long) dev_priv); 424061bac78eSDaniel Vetter 424197a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 42429ee32feaSDaniel Vetter 42434cdb83ecSVille Syrjälä if (IS_GEN2(dev)) { 42444cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 42454cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 42464cdb83ecSVille Syrjälä } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 4247f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4248f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 4249391f75e2SVille Syrjälä } else { 4250391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4251391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4252f71d4af4SJesse Barnes } 4253f71d4af4SJesse Barnes 4254c2baf4b7SVille Syrjälä if (drm_core_check_feature(dev, DRIVER_MODESET)) { 4255f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4256f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4257c2baf4b7SVille Syrjälä } 4258f71d4af4SJesse Barnes 4259*43f328d7SVille Syrjälä if (IS_CHERRYVIEW(dev)) { 4260*43f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 4261*43f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 4262*43f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 4263*43f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 4264*43f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 4265*43f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 4266*43f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4267*43f328d7SVille Syrjälä } else if (IS_VALLEYVIEW(dev)) { 42687e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 42697e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 42707e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 42717e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 42727e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 42737e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4274fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4275abd58f01SBen Widawsky } else if (IS_GEN8(dev)) { 4276abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4277abd58f01SBen Widawsky dev->driver->irq_preinstall = gen8_irq_preinstall; 4278abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4279abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4280abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4281abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4282abd58f01SBen Widawsky dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4283f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4284f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4285f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 4286f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4287f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4288f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4289f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 429082a28bcfSDaniel Vetter dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup; 4291f71d4af4SJesse Barnes } else { 4292c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 4293c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4294c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4295c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4296c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4297a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 4298a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4299a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4300a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4301a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 430220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4303c2798b19SChris Wilson } else { 4304a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4305a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4306a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4307a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4308bac56d5bSEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4309c2798b19SChris Wilson } 4310f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4311f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4312f71d4af4SJesse Barnes } 4313f71d4af4SJesse Barnes } 431420afbda2SDaniel Vetter 431520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 431620afbda2SDaniel Vetter { 431720afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 4318821450c6SEgbert Eich struct drm_mode_config *mode_config = &dev->mode_config; 4319821450c6SEgbert Eich struct drm_connector *connector; 4320b5ea2d56SDaniel Vetter unsigned long irqflags; 4321821450c6SEgbert Eich int i; 432220afbda2SDaniel Vetter 4323821450c6SEgbert Eich for (i = 1; i < HPD_NUM_PINS; i++) { 4324821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_cnt = 0; 4325821450c6SEgbert Eich dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED; 4326821450c6SEgbert Eich } 4327821450c6SEgbert Eich list_for_each_entry(connector, &mode_config->connector_list, head) { 4328821450c6SEgbert Eich struct intel_connector *intel_connector = to_intel_connector(connector); 4329821450c6SEgbert Eich connector->polled = intel_connector->polled; 4330821450c6SEgbert Eich if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE) 4331821450c6SEgbert Eich connector->polled = DRM_CONNECTOR_POLL_HPD; 4332821450c6SEgbert Eich } 4333b5ea2d56SDaniel Vetter 4334b5ea2d56SDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4335b5ea2d56SDaniel Vetter * just to make the assert_spin_locked checks happy. */ 4336b5ea2d56SDaniel Vetter spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 433720afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 433820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 4339b5ea2d56SDaniel Vetter spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 434020afbda2SDaniel Vetter } 4341c67a470bSPaulo Zanoni 43425d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */ 4343730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev) 4344c67a470bSPaulo Zanoni { 4345c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4346c67a470bSPaulo Zanoni 4347730488b2SPaulo Zanoni dev->driver->irq_uninstall(dev); 43485d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = true; 4349c67a470bSPaulo Zanoni } 4350c67a470bSPaulo Zanoni 43515d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */ 4352730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev) 4353c67a470bSPaulo Zanoni { 4354c67a470bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 4355c67a470bSPaulo Zanoni 43565d584b2eSPaulo Zanoni dev_priv->pm.irqs_disabled = false; 4357730488b2SPaulo Zanoni dev->driver->irq_preinstall(dev); 4358730488b2SPaulo Zanoni dev->driver->irq_postinstall(dev); 4359c67a470bSPaulo Zanoni } 4360