xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 43eaea131823c5ca13d03364e61bd15f0b22a0f7)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82036a4a7dSZhenyu Wang /* For display hotplug interrupt */
83995b6762SChris Wilson static void
84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85036a4a7dSZhenyu Wang {
864bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
874bc9d430SDaniel Vetter 
881ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
891ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
901ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
913143a2bfSChris Wilson 		POSTING_READ(DEIMR);
92036a4a7dSZhenyu Wang 	}
93036a4a7dSZhenyu Wang }
94036a4a7dSZhenyu Wang 
950ff9800aSPaulo Zanoni static void
96f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
97036a4a7dSZhenyu Wang {
984bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
994bc9d430SDaniel Vetter 
1001ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1011ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1021ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1033143a2bfSChris Wilson 		POSTING_READ(DEIMR);
104036a4a7dSZhenyu Wang 	}
105036a4a7dSZhenyu Wang }
106036a4a7dSZhenyu Wang 
107*43eaea13SPaulo Zanoni /**
108*43eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
109*43eaea13SPaulo Zanoni  * @dev_priv: driver private
110*43eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
111*43eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
112*43eaea13SPaulo Zanoni  */
113*43eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
114*43eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
115*43eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
116*43eaea13SPaulo Zanoni {
117*43eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
118*43eaea13SPaulo Zanoni 
119*43eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
120*43eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
121*43eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
122*43eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
123*43eaea13SPaulo Zanoni }
124*43eaea13SPaulo Zanoni 
125*43eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
126*43eaea13SPaulo Zanoni {
127*43eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
128*43eaea13SPaulo Zanoni }
129*43eaea13SPaulo Zanoni 
130*43eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
131*43eaea13SPaulo Zanoni {
132*43eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
133*43eaea13SPaulo Zanoni }
134*43eaea13SPaulo Zanoni 
1358664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1368664281bSPaulo Zanoni {
1378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1388664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1398664281bSPaulo Zanoni 	enum pipe pipe;
1408664281bSPaulo Zanoni 
1414bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1424bc9d430SDaniel Vetter 
1438664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1448664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1458664281bSPaulo Zanoni 
1468664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
1478664281bSPaulo Zanoni 			return false;
1488664281bSPaulo Zanoni 	}
1498664281bSPaulo Zanoni 
1508664281bSPaulo Zanoni 	return true;
1518664281bSPaulo Zanoni }
1528664281bSPaulo Zanoni 
1538664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
1548664281bSPaulo Zanoni {
1558664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1568664281bSPaulo Zanoni 	enum pipe pipe;
1578664281bSPaulo Zanoni 	struct intel_crtc *crtc;
1588664281bSPaulo Zanoni 
159fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
160fee884edSDaniel Vetter 
1618664281bSPaulo Zanoni 	for_each_pipe(pipe) {
1628664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
1638664281bSPaulo Zanoni 
1648664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
1658664281bSPaulo Zanoni 			return false;
1668664281bSPaulo Zanoni 	}
1678664281bSPaulo Zanoni 
1688664281bSPaulo Zanoni 	return true;
1698664281bSPaulo Zanoni }
1708664281bSPaulo Zanoni 
1718664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
1728664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
1738664281bSPaulo Zanoni {
1748664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1758664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
1768664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
1778664281bSPaulo Zanoni 
1788664281bSPaulo Zanoni 	if (enable)
1798664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
1808664281bSPaulo Zanoni 	else
1818664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
1828664281bSPaulo Zanoni }
1838664281bSPaulo Zanoni 
1848664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
1857336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
1868664281bSPaulo Zanoni {
1878664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1888664281bSPaulo Zanoni 	if (enable) {
1897336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
1907336df65SDaniel Vetter 
1918664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
1928664281bSPaulo Zanoni 			return;
1938664281bSPaulo Zanoni 
1948664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1958664281bSPaulo Zanoni 	} else {
1967336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
1977336df65SDaniel Vetter 
1987336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
1998664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2007336df65SDaniel Vetter 
2017336df65SDaniel Vetter 		if (!was_enabled &&
2027336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2037336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2047336df65SDaniel Vetter 				      pipe_name(pipe));
2057336df65SDaniel Vetter 		}
2068664281bSPaulo Zanoni 	}
2078664281bSPaulo Zanoni }
2088664281bSPaulo Zanoni 
209fee884edSDaniel Vetter /**
210fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
211fee884edSDaniel Vetter  * @dev_priv: driver private
212fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
213fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
214fee884edSDaniel Vetter  */
215fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
216fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
217fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
218fee884edSDaniel Vetter {
219fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
220fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
221fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
222fee884edSDaniel Vetter 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
225fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
226fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
227fee884edSDaniel Vetter }
228fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
229fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
230fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
231fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
232fee884edSDaniel Vetter 
233de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
234de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
2358664281bSPaulo Zanoni 					    bool enable)
2368664281bSPaulo Zanoni {
2378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
238de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
239de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
2408664281bSPaulo Zanoni 
2418664281bSPaulo Zanoni 	if (enable)
242fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
2438664281bSPaulo Zanoni 	else
244fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
2458664281bSPaulo Zanoni }
2468664281bSPaulo Zanoni 
2478664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
2488664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
2498664281bSPaulo Zanoni 					    bool enable)
2508664281bSPaulo Zanoni {
2518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2528664281bSPaulo Zanoni 
2538664281bSPaulo Zanoni 	if (enable) {
2541dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
2551dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
2561dd246fbSDaniel Vetter 
2578664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
2588664281bSPaulo Zanoni 			return;
2598664281bSPaulo Zanoni 
260fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
2618664281bSPaulo Zanoni 	} else {
2621dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
2631dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
2641dd246fbSDaniel Vetter 
2651dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
266fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
2671dd246fbSDaniel Vetter 
2681dd246fbSDaniel Vetter 		if (!was_enabled &&
2691dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
2701dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
2711dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
2721dd246fbSDaniel Vetter 		}
2738664281bSPaulo Zanoni 	}
2748664281bSPaulo Zanoni }
2758664281bSPaulo Zanoni 
2768664281bSPaulo Zanoni /**
2778664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
2788664281bSPaulo Zanoni  * @dev: drm device
2798664281bSPaulo Zanoni  * @pipe: pipe
2808664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
2818664281bSPaulo Zanoni  *
2828664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
2838664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
2848664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
2858664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
2868664281bSPaulo Zanoni  * bit for all the pipes.
2878664281bSPaulo Zanoni  *
2888664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
2898664281bSPaulo Zanoni  */
2908664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
2918664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2958664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2968664281bSPaulo Zanoni 	unsigned long flags;
2978664281bSPaulo Zanoni 	bool ret;
2988664281bSPaulo Zanoni 
2998664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3008664281bSPaulo Zanoni 
3018664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3028664281bSPaulo Zanoni 
3038664281bSPaulo Zanoni 	if (enable == ret)
3048664281bSPaulo Zanoni 		goto done;
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3078664281bSPaulo Zanoni 
3088664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3098664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3108664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3117336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
3128664281bSPaulo Zanoni 
3138664281bSPaulo Zanoni done:
3148664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3158664281bSPaulo Zanoni 	return ret;
3168664281bSPaulo Zanoni }
3178664281bSPaulo Zanoni 
3188664281bSPaulo Zanoni /**
3198664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
3208664281bSPaulo Zanoni  * @dev: drm device
3218664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
3228664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3238664281bSPaulo Zanoni  *
3248664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
3258664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
3268664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
3278664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
3288664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
3298664281bSPaulo Zanoni  *
3308664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3318664281bSPaulo Zanoni  */
3328664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
3338664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
3348664281bSPaulo Zanoni 					   bool enable)
3358664281bSPaulo Zanoni {
3368664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
337de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
338de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3398664281bSPaulo Zanoni 	unsigned long flags;
3408664281bSPaulo Zanoni 	bool ret;
3418664281bSPaulo Zanoni 
342de28075dSDaniel Vetter 	/*
343de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
344de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
345de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
346de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
347de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
348de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
349de28075dSDaniel Vetter 	 */
3508664281bSPaulo Zanoni 
3518664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3528664281bSPaulo Zanoni 
3538664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
3548664281bSPaulo Zanoni 
3558664281bSPaulo Zanoni 	if (enable == ret)
3568664281bSPaulo Zanoni 		goto done;
3578664281bSPaulo Zanoni 
3588664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
3598664281bSPaulo Zanoni 
3608664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
361de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3628664281bSPaulo Zanoni 	else
3638664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
3648664281bSPaulo Zanoni 
3658664281bSPaulo Zanoni done:
3668664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3678664281bSPaulo Zanoni 	return ret;
3688664281bSPaulo Zanoni }
3698664281bSPaulo Zanoni 
3708664281bSPaulo Zanoni 
3717c463586SKeith Packard void
3727c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3737c463586SKeith Packard {
3749db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
37546c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3767c463586SKeith Packard 
377b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
378b79480baSDaniel Vetter 
37946c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
38046c06a30SVille Syrjälä 		return;
38146c06a30SVille Syrjälä 
3827c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
38346c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
38446c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
3853143a2bfSChris Wilson 	POSTING_READ(reg);
3867c463586SKeith Packard }
3877c463586SKeith Packard 
3887c463586SKeith Packard void
3897c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
3907c463586SKeith Packard {
3919db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
39246c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3937c463586SKeith Packard 
394b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
395b79480baSDaniel Vetter 
39646c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
39746c06a30SVille Syrjälä 		return;
39846c06a30SVille Syrjälä 
39946c06a30SVille Syrjälä 	pipestat &= ~mask;
40046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4013143a2bfSChris Wilson 	POSTING_READ(reg);
4027c463586SKeith Packard }
4037c463586SKeith Packard 
404c0e09200SDave Airlie /**
405f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
40601c66889SZhao Yakui  */
407f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
40801c66889SZhao Yakui {
4091ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4101ec14ad3SChris Wilson 	unsigned long irqflags;
4111ec14ad3SChris Wilson 
412f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
413f49e38ddSJani Nikula 		return;
414f49e38ddSJani Nikula 
4151ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
41601c66889SZhao Yakui 
417f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
418a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
419f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
4201ec14ad3SChris Wilson 
4211ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
42201c66889SZhao Yakui }
42301c66889SZhao Yakui 
42401c66889SZhao Yakui /**
4250a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4260a3e67a4SJesse Barnes  * @dev: DRM device
4270a3e67a4SJesse Barnes  * @pipe: pipe to check
4280a3e67a4SJesse Barnes  *
4290a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
4300a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
4310a3e67a4SJesse Barnes  * before reading such registers if unsure.
4320a3e67a4SJesse Barnes  */
4330a3e67a4SJesse Barnes static int
4340a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
4350a3e67a4SJesse Barnes {
4360a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
437702e7a56SPaulo Zanoni 
438a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
439a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
440a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
441a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
44271f8ba6bSPaulo Zanoni 
443a01025afSDaniel Vetter 		return intel_crtc->active;
444a01025afSDaniel Vetter 	} else {
445a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
446a01025afSDaniel Vetter 	}
4470a3e67a4SJesse Barnes }
4480a3e67a4SJesse Barnes 
44942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
45042f52ef8SKeith Packard  * we use as a pipe index
45142f52ef8SKeith Packard  */
452f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
4530a3e67a4SJesse Barnes {
4540a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4550a3e67a4SJesse Barnes 	unsigned long high_frame;
4560a3e67a4SJesse Barnes 	unsigned long low_frame;
4575eddb70bSChris Wilson 	u32 high1, high2, low;
4580a3e67a4SJesse Barnes 
4590a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
46044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4619db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
4620a3e67a4SJesse Barnes 		return 0;
4630a3e67a4SJesse Barnes 	}
4640a3e67a4SJesse Barnes 
4659db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
4669db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
4675eddb70bSChris Wilson 
4680a3e67a4SJesse Barnes 	/*
4690a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
4700a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
4710a3e67a4SJesse Barnes 	 * register.
4720a3e67a4SJesse Barnes 	 */
4730a3e67a4SJesse Barnes 	do {
4745eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4755eddb70bSChris Wilson 		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
4765eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
4770a3e67a4SJesse Barnes 	} while (high1 != high2);
4780a3e67a4SJesse Barnes 
4795eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
4805eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
4815eddb70bSChris Wilson 	return (high1 << 8) | low;
4820a3e67a4SJesse Barnes }
4830a3e67a4SJesse Barnes 
484f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
4859880b7a5SJesse Barnes {
4869880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4879db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
4889880b7a5SJesse Barnes 
4899880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
49044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
4919db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
4929880b7a5SJesse Barnes 		return 0;
4939880b7a5SJesse Barnes 	}
4949880b7a5SJesse Barnes 
4959880b7a5SJesse Barnes 	return I915_READ(reg);
4969880b7a5SJesse Barnes }
4979880b7a5SJesse Barnes 
498f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
4990af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
5000af7e4dfSMario Kleiner {
5010af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5020af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
5030af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
5040af7e4dfSMario Kleiner 	bool in_vbl = true;
5050af7e4dfSMario Kleiner 	int ret = 0;
506fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
507fe2b8f9dSPaulo Zanoni 								      pipe);
5080af7e4dfSMario Kleiner 
5090af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
5100af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
5119db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5120af7e4dfSMario Kleiner 		return 0;
5130af7e4dfSMario Kleiner 	}
5140af7e4dfSMario Kleiner 
5150af7e4dfSMario Kleiner 	/* Get vtotal. */
516fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
5170af7e4dfSMario Kleiner 
5180af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
5190af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
5200af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
5210af7e4dfSMario Kleiner 		 */
5220af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
5230af7e4dfSMario Kleiner 
5240af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
5250af7e4dfSMario Kleiner 		 * horizontal scanout position.
5260af7e4dfSMario Kleiner 		 */
5270af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
5280af7e4dfSMario Kleiner 		*hpos = 0;
5290af7e4dfSMario Kleiner 	} else {
5300af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
5310af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
5320af7e4dfSMario Kleiner 		 * scanout position.
5330af7e4dfSMario Kleiner 		 */
5340af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
5350af7e4dfSMario Kleiner 
536fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
5370af7e4dfSMario Kleiner 		*vpos = position / htotal;
5380af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
5390af7e4dfSMario Kleiner 	}
5400af7e4dfSMario Kleiner 
5410af7e4dfSMario Kleiner 	/* Query vblank area. */
542fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
5430af7e4dfSMario Kleiner 
5440af7e4dfSMario Kleiner 	/* Test position against vblank region. */
5450af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
5460af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
5470af7e4dfSMario Kleiner 
5480af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
5490af7e4dfSMario Kleiner 		in_vbl = false;
5500af7e4dfSMario Kleiner 
5510af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
5520af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
5530af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
5540af7e4dfSMario Kleiner 
5550af7e4dfSMario Kleiner 	/* Readouts valid? */
5560af7e4dfSMario Kleiner 	if (vbl > 0)
5570af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
5580af7e4dfSMario Kleiner 
5590af7e4dfSMario Kleiner 	/* In vblank? */
5600af7e4dfSMario Kleiner 	if (in_vbl)
5610af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
5620af7e4dfSMario Kleiner 
5630af7e4dfSMario Kleiner 	return ret;
5640af7e4dfSMario Kleiner }
5650af7e4dfSMario Kleiner 
566f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
5670af7e4dfSMario Kleiner 			      int *max_error,
5680af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
5690af7e4dfSMario Kleiner 			      unsigned flags)
5700af7e4dfSMario Kleiner {
5714041b853SChris Wilson 	struct drm_crtc *crtc;
5720af7e4dfSMario Kleiner 
5737eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
5744041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5750af7e4dfSMario Kleiner 		return -EINVAL;
5760af7e4dfSMario Kleiner 	}
5770af7e4dfSMario Kleiner 
5780af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
5794041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
5804041b853SChris Wilson 	if (crtc == NULL) {
5814041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
5824041b853SChris Wilson 		return -EINVAL;
5834041b853SChris Wilson 	}
5844041b853SChris Wilson 
5854041b853SChris Wilson 	if (!crtc->enabled) {
5864041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
5874041b853SChris Wilson 		return -EBUSY;
5884041b853SChris Wilson 	}
5890af7e4dfSMario Kleiner 
5900af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
5914041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
5924041b853SChris Wilson 						     vblank_time, flags,
5934041b853SChris Wilson 						     crtc);
5940af7e4dfSMario Kleiner }
5950af7e4dfSMario Kleiner 
596321a1b30SEgbert Eich static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
597321a1b30SEgbert Eich {
598321a1b30SEgbert Eich 	enum drm_connector_status old_status;
599321a1b30SEgbert Eich 
600321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
601321a1b30SEgbert Eich 	old_status = connector->status;
602321a1b30SEgbert Eich 
603321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
604321a1b30SEgbert Eich 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
605321a1b30SEgbert Eich 		      connector->base.id,
606321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
607321a1b30SEgbert Eich 		      old_status, connector->status);
608321a1b30SEgbert Eich 	return (old_status != connector->status);
609321a1b30SEgbert Eich }
610321a1b30SEgbert Eich 
6115ca58282SJesse Barnes /*
6125ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
6135ca58282SJesse Barnes  */
614ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
615ac4c16c5SEgbert Eich 
6165ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
6175ca58282SJesse Barnes {
6185ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6195ca58282SJesse Barnes 						    hotplug_work);
6205ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
621c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
622cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
623cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
624cd569aedSEgbert Eich 	struct drm_connector *connector;
625cd569aedSEgbert Eich 	unsigned long irqflags;
626cd569aedSEgbert Eich 	bool hpd_disabled = false;
627321a1b30SEgbert Eich 	bool changed = false;
628142e2398SEgbert Eich 	u32 hpd_event_bits;
6295ca58282SJesse Barnes 
63052d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
63152d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
63252d7ecedSDaniel Vetter 		return;
63352d7ecedSDaniel Vetter 
634a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
635e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
636e67189abSJesse Barnes 
637cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
638142e2398SEgbert Eich 
639142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
640142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
641cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
642cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
643cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
644cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
645cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
646cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
647cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
648cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
649cd569aedSEgbert Eich 				drm_get_connector_name(connector));
650cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
651cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
652cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
653cd569aedSEgbert Eich 			hpd_disabled = true;
654cd569aedSEgbert Eich 		}
655142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
656142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
657142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
658142e2398SEgbert Eich 		}
659cd569aedSEgbert Eich 	}
660cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
661cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
662cd569aedSEgbert Eich 	  * some connectors */
663ac4c16c5SEgbert Eich 	if (hpd_disabled) {
664cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
665ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
666ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
667ac4c16c5SEgbert Eich 	}
668cd569aedSEgbert Eich 
669cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
670cd569aedSEgbert Eich 
671321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
672321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
673321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
674321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
675cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
676cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
677321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
678321a1b30SEgbert Eich 				changed = true;
679321a1b30SEgbert Eich 		}
680321a1b30SEgbert Eich 	}
68140ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
68240ee3381SKeith Packard 
683321a1b30SEgbert Eich 	if (changed)
684321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
6855ca58282SJesse Barnes }
6865ca58282SJesse Barnes 
687d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
688f97108d1SJesse Barnes {
689f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
690b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
6919270388eSDaniel Vetter 	u8 new_delay;
6929270388eSDaniel Vetter 
693d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
694f97108d1SJesse Barnes 
69573edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
69673edd18fSDaniel Vetter 
69720e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
6989270388eSDaniel Vetter 
6997648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
700b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
701b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
702f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
703f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
704f97108d1SJesse Barnes 
705f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
706b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
70720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
70820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
70920e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
71020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
711b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
71220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
71320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
71420e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
71520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
716f97108d1SJesse Barnes 	}
717f97108d1SJesse Barnes 
7187648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
71920e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
720f97108d1SJesse Barnes 
721d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
7229270388eSDaniel Vetter 
723f97108d1SJesse Barnes 	return;
724f97108d1SJesse Barnes }
725f97108d1SJesse Barnes 
726549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
727549f7365SChris Wilson 			struct intel_ring_buffer *ring)
728549f7365SChris Wilson {
729475553deSChris Wilson 	if (ring->obj == NULL)
730475553deSChris Wilson 		return;
731475553deSChris Wilson 
732b2eadbc8SChris Wilson 	trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
7339862e600SChris Wilson 
734549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
73510cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
736549f7365SChris Wilson }
737549f7365SChris Wilson 
7384912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
7393b8d8d91SJesse Barnes {
7404912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
741c6a828d3SDaniel Vetter 						    rps.work);
7424912d041SBen Widawsky 	u32 pm_iir, pm_imr;
7437b9e0ae6SChris Wilson 	u8 new_delay;
7443b8d8d91SJesse Barnes 
74559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
746c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
747c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
7484912d041SBen Widawsky 	pm_imr = I915_READ(GEN6_PMIMR);
7494848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
7504848405cSBen Widawsky 	I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
75159cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
7524912d041SBen Widawsky 
7534848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
7543b8d8d91SJesse Barnes 		return;
7553b8d8d91SJesse Barnes 
7564fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
7577b9e0ae6SChris Wilson 
7587425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
759c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay + 1;
7607425034aSVille Syrjälä 
7617425034aSVille Syrjälä 		/*
7627425034aSVille Syrjälä 		 * For better performance, jump directly
7637425034aSVille Syrjälä 		 * to RPe if we're below it.
7647425034aSVille Syrjälä 		 */
7657425034aSVille Syrjälä 		if (IS_VALLEYVIEW(dev_priv->dev) &&
7667425034aSVille Syrjälä 		    dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
7677425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
7687425034aSVille Syrjälä 	} else
769c6a828d3SDaniel Vetter 		new_delay = dev_priv->rps.cur_delay - 1;
7703b8d8d91SJesse Barnes 
77179249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
77279249636SBen Widawsky 	 * interrupt
77379249636SBen Widawsky 	 */
774d8289c9eSVille Syrjälä 	if (new_delay >= dev_priv->rps.min_delay &&
775d8289c9eSVille Syrjälä 	    new_delay <= dev_priv->rps.max_delay) {
7760a073b84SJesse Barnes 		if (IS_VALLEYVIEW(dev_priv->dev))
7770a073b84SJesse Barnes 			valleyview_set_rps(dev_priv->dev, new_delay);
7780a073b84SJesse Barnes 		else
7794912d041SBen Widawsky 			gen6_set_rps(dev_priv->dev, new_delay);
78079249636SBen Widawsky 	}
7813b8d8d91SJesse Barnes 
78252ceb908SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev)) {
78352ceb908SJesse Barnes 		/*
78452ceb908SJesse Barnes 		 * On VLV, when we enter RC6 we may not be at the minimum
78552ceb908SJesse Barnes 		 * voltage level, so arm a timer to check.  It should only
78652ceb908SJesse Barnes 		 * fire when there's activity or once after we've entered
78752ceb908SJesse Barnes 		 * RC6, and then won't be re-armed until the next RPS interrupt.
78852ceb908SJesse Barnes 		 */
78952ceb908SJesse Barnes 		mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
79052ceb908SJesse Barnes 				 msecs_to_jiffies(100));
79152ceb908SJesse Barnes 	}
79252ceb908SJesse Barnes 
7934fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
7943b8d8d91SJesse Barnes }
7953b8d8d91SJesse Barnes 
796e3689190SBen Widawsky 
797e3689190SBen Widawsky /**
798e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
799e3689190SBen Widawsky  * occurred.
800e3689190SBen Widawsky  * @work: workqueue struct
801e3689190SBen Widawsky  *
802e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
803e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
804e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
805e3689190SBen Widawsky  */
806e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
807e3689190SBen Widawsky {
808e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
809a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
810e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
811e3689190SBen Widawsky 	char *parity_event[5];
812e3689190SBen Widawsky 	uint32_t misccpctl;
813e3689190SBen Widawsky 	unsigned long flags;
814e3689190SBen Widawsky 
815e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
816e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
817e3689190SBen Widawsky 	 * any time we access those registers.
818e3689190SBen Widawsky 	 */
819e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
820e3689190SBen Widawsky 
821e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
822e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
823e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
824e3689190SBen Widawsky 
825e3689190SBen Widawsky 	error_status = I915_READ(GEN7_L3CDERRST1);
826e3689190SBen Widawsky 	row = GEN7_PARITY_ERROR_ROW(error_status);
827e3689190SBen Widawsky 	bank = GEN7_PARITY_ERROR_BANK(error_status);
828e3689190SBen Widawsky 	subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
829e3689190SBen Widawsky 
830e3689190SBen Widawsky 	I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
831e3689190SBen Widawsky 				    GEN7_L3CDERRST1_ENABLE);
832e3689190SBen Widawsky 	POSTING_READ(GEN7_L3CDERRST1);
833e3689190SBen Widawsky 
834e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
835e3689190SBen Widawsky 
836e3689190SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
837*43eaea13SPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
838e3689190SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
839e3689190SBen Widawsky 
840e3689190SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
841e3689190SBen Widawsky 
842cce723edSBen Widawsky 	parity_event[0] = I915_L3_PARITY_UEVENT "=1";
843e3689190SBen Widawsky 	parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
844e3689190SBen Widawsky 	parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
845e3689190SBen Widawsky 	parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
846e3689190SBen Widawsky 	parity_event[4] = NULL;
847e3689190SBen Widawsky 
848e3689190SBen Widawsky 	kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
849e3689190SBen Widawsky 			   KOBJ_CHANGE, parity_event);
850e3689190SBen Widawsky 
851e3689190SBen Widawsky 	DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
852e3689190SBen Widawsky 		  row, bank, subbank);
853e3689190SBen Widawsky 
854e3689190SBen Widawsky 	kfree(parity_event[3]);
855e3689190SBen Widawsky 	kfree(parity_event[2]);
856e3689190SBen Widawsky 	kfree(parity_event[1]);
857e3689190SBen Widawsky }
858e3689190SBen Widawsky 
859d0ecd7e2SDaniel Vetter static void ivybridge_parity_error_irq_handler(struct drm_device *dev)
860e3689190SBen Widawsky {
861e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
862e3689190SBen Widawsky 
863e1ef7cc2SBen Widawsky 	if (!HAS_L3_GPU_CACHE(dev))
864e3689190SBen Widawsky 		return;
865e3689190SBen Widawsky 
866d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
867*43eaea13SPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
868d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
869e3689190SBen Widawsky 
870a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
871e3689190SBen Widawsky }
872e3689190SBen Widawsky 
873f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
874f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
875f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
876f1af8fc1SPaulo Zanoni {
877f1af8fc1SPaulo Zanoni 	if (gt_iir &
878f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
879f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
880f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
881f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
882f1af8fc1SPaulo Zanoni }
883f1af8fc1SPaulo Zanoni 
884e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
885e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
886e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
887e7b4c6b1SDaniel Vetter {
888e7b4c6b1SDaniel Vetter 
889cc609d5dSBen Widawsky 	if (gt_iir &
890cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
891e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
892cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
893e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
894cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
895e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
896e7b4c6b1SDaniel Vetter 
897cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
898cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
899cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
900e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
901e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
902e7b4c6b1SDaniel Vetter 	}
903e3689190SBen Widawsky 
904cc609d5dSBen Widawsky 	if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
905d0ecd7e2SDaniel Vetter 		ivybridge_parity_error_irq_handler(dev);
906e7b4c6b1SDaniel Vetter }
907e7b4c6b1SDaniel Vetter 
908baf02a1fSBen Widawsky /* Legacy way of handling PM interrupts */
909d0ecd7e2SDaniel Vetter static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv,
910fc6826d1SChris Wilson 				 u32 pm_iir)
911fc6826d1SChris Wilson {
912fc6826d1SChris Wilson 	/*
913fc6826d1SChris Wilson 	 * IIR bits should never already be set because IMR should
914fc6826d1SChris Wilson 	 * prevent an interrupt from being shown in IIR. The warning
915fc6826d1SChris Wilson 	 * displays a case where we've unsafely cleared
916c6a828d3SDaniel Vetter 	 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
917fc6826d1SChris Wilson 	 * type is not a problem, it displays a problem in the logic.
918fc6826d1SChris Wilson 	 *
919c6a828d3SDaniel Vetter 	 * The mask bit in IMR is cleared by dev_priv->rps.work.
920fc6826d1SChris Wilson 	 */
921fc6826d1SChris Wilson 
92259cdb63dSDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
923c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir |= pm_iir;
924c6a828d3SDaniel Vetter 	I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
925fc6826d1SChris Wilson 	POSTING_READ(GEN6_PMIMR);
92659cdb63dSDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
927fc6826d1SChris Wilson 
928c6a828d3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->rps.work);
929fc6826d1SChris Wilson }
930fc6826d1SChris Wilson 
931b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
932b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
933b543fb04SEgbert Eich 
93410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
935b543fb04SEgbert Eich 					 u32 hotplug_trigger,
936b543fb04SEgbert Eich 					 const u32 *hpd)
937b543fb04SEgbert Eich {
938b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
939b543fb04SEgbert Eich 	int i;
94010a504deSDaniel Vetter 	bool storm_detected = false;
941b543fb04SEgbert Eich 
94291d131d2SDaniel Vetter 	if (!hotplug_trigger)
94391d131d2SDaniel Vetter 		return;
94491d131d2SDaniel Vetter 
945b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
946b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
947821450c6SEgbert Eich 
948b8f102e8SEgbert Eich 		WARN(((hpd[i] & hotplug_trigger) &&
949b8f102e8SEgbert Eich 		      dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
950b8f102e8SEgbert Eich 		     "Received HPD interrupt although disabled\n");
951b8f102e8SEgbert Eich 
952b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
953b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
954b543fb04SEgbert Eich 			continue;
955b543fb04SEgbert Eich 
956bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
957b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
958b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
959b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
960b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
961b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
962b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
963b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
964b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
965142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
966b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
96710a504deSDaniel Vetter 			storm_detected = true;
968b543fb04SEgbert Eich 		} else {
969b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
970b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
971b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
972b543fb04SEgbert Eich 		}
973b543fb04SEgbert Eich 	}
974b543fb04SEgbert Eich 
97510a504deSDaniel Vetter 	if (storm_detected)
97610a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
977b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
9785876fa0dSDaniel Vetter 
9795876fa0dSDaniel Vetter 	queue_work(dev_priv->wq,
9805876fa0dSDaniel Vetter 		   &dev_priv->hotplug_work);
981b543fb04SEgbert Eich }
982b543fb04SEgbert Eich 
983515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
984515ac2bbSDaniel Vetter {
98528c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
98628c70f16SDaniel Vetter 
98728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
988515ac2bbSDaniel Vetter }
989515ac2bbSDaniel Vetter 
990ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
991ce99c256SDaniel Vetter {
9929ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
9939ee32feaSDaniel Vetter 
9949ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
995ce99c256SDaniel Vetter }
996ce99c256SDaniel Vetter 
997d0ecd7e2SDaniel Vetter /* Unlike gen6_rps_irq_handler() from which this function is originally derived,
998baf02a1fSBen Widawsky  * we must be able to deal with other PM interrupts. This is complicated because
999baf02a1fSBen Widawsky  * of the way in which we use the masks to defer the RPS work (which for
1000baf02a1fSBen Widawsky  * posterity is necessary because of forcewake).
1001baf02a1fSBen Widawsky  */
1002baf02a1fSBen Widawsky static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
1003baf02a1fSBen Widawsky 			       u32 pm_iir)
1004baf02a1fSBen Widawsky {
100541a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
100659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
10074848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
1008baf02a1fSBen Widawsky 		I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
1009baf02a1fSBen Widawsky 		/* never want to mask useful interrupts. (also posting read) */
10104848405cSBen Widawsky 		WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
101159cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
10122adbee62SDaniel Vetter 
10132adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
101441a05a3aSDaniel Vetter 	}
1015baf02a1fSBen Widawsky 
101612638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_USER_INTERRUPT)
101712638c57SBen Widawsky 		notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
101812638c57SBen Widawsky 
101912638c57SBen Widawsky 	if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
102012638c57SBen Widawsky 		DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
102112638c57SBen Widawsky 		i915_handle_error(dev_priv->dev, false);
102212638c57SBen Widawsky 	}
102312638c57SBen Widawsky }
1024baf02a1fSBen Widawsky 
1025ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
10267e231dbeSJesse Barnes {
10277e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
10287e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
10297e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
10307e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
10317e231dbeSJesse Barnes 	unsigned long irqflags;
10327e231dbeSJesse Barnes 	int pipe;
10337e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
10347e231dbeSJesse Barnes 
10357e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
10367e231dbeSJesse Barnes 
10377e231dbeSJesse Barnes 	while (true) {
10387e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
10397e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
10407e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
10417e231dbeSJesse Barnes 
10427e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
10437e231dbeSJesse Barnes 			goto out;
10447e231dbeSJesse Barnes 
10457e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
10467e231dbeSJesse Barnes 
1047e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
10487e231dbeSJesse Barnes 
10497e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
10507e231dbeSJesse Barnes 		for_each_pipe(pipe) {
10517e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
10527e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
10537e231dbeSJesse Barnes 
10547e231dbeSJesse Barnes 			/*
10557e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
10567e231dbeSJesse Barnes 			 */
10577e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
10587e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
10597e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
10607e231dbeSJesse Barnes 							 pipe_name(pipe));
10617e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
10627e231dbeSJesse Barnes 			}
10637e231dbeSJesse Barnes 		}
10647e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
10657e231dbeSJesse Barnes 
106631acc7f5SJesse Barnes 		for_each_pipe(pipe) {
106731acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
106831acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
106931acc7f5SJesse Barnes 
107031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
107131acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
107231acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
107331acc7f5SJesse Barnes 			}
107431acc7f5SJesse Barnes 		}
107531acc7f5SJesse Barnes 
10767e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
10777e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
10787e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1079b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
10807e231dbeSJesse Barnes 
10817e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
10827e231dbeSJesse Barnes 					 hotplug_status);
108391d131d2SDaniel Vetter 
108410a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
108591d131d2SDaniel Vetter 
10867e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
10877e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
10887e231dbeSJesse Barnes 		}
10897e231dbeSJesse Barnes 
1090515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1091515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
10927e231dbeSJesse Barnes 
10934848405cSBen Widawsky 		if (pm_iir & GEN6_PM_RPS_EVENTS)
1094d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
10957e231dbeSJesse Barnes 
10967e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
10977e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
10987e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
10997e231dbeSJesse Barnes 	}
11007e231dbeSJesse Barnes 
11017e231dbeSJesse Barnes out:
11027e231dbeSJesse Barnes 	return ret;
11037e231dbeSJesse Barnes }
11047e231dbeSJesse Barnes 
110523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1106776ad806SJesse Barnes {
1107776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11089db4a9c7SJesse Barnes 	int pipe;
1109b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1110776ad806SJesse Barnes 
111110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
111291d131d2SDaniel Vetter 
1113cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1114cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1115776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1116cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1117cfc33bf7SVille Syrjälä 				 port_name(port));
1118cfc33bf7SVille Syrjälä 	}
1119776ad806SJesse Barnes 
1120ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1121ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1122ce99c256SDaniel Vetter 
1123776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1124515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1125776ad806SJesse Barnes 
1126776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1127776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1128776ad806SJesse Barnes 
1129776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1130776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1131776ad806SJesse Barnes 
1132776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1133776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1134776ad806SJesse Barnes 
11359db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
11369db4a9c7SJesse Barnes 		for_each_pipe(pipe)
11379db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
11389db4a9c7SJesse Barnes 					 pipe_name(pipe),
11399db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1140776ad806SJesse Barnes 
1141776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1142776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1143776ad806SJesse Barnes 
1144776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1145776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1146776ad806SJesse Barnes 
1147776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
11488664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11498664281bSPaulo Zanoni 							  false))
11508664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11518664281bSPaulo Zanoni 
11528664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
11538664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11548664281bSPaulo Zanoni 							  false))
11558664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11568664281bSPaulo Zanoni }
11578664281bSPaulo Zanoni 
11588664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
11598664281bSPaulo Zanoni {
11608664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11618664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
11628664281bSPaulo Zanoni 
1163de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1164de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1165de032bf4SPaulo Zanoni 
11668664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
11678664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
11688664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
11698664281bSPaulo Zanoni 
11708664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
11718664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
11728664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
11738664281bSPaulo Zanoni 
11748664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
11758664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
11768664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
11778664281bSPaulo Zanoni 
11788664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
11798664281bSPaulo Zanoni }
11808664281bSPaulo Zanoni 
11818664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
11828664281bSPaulo Zanoni {
11838664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
11848664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
11858664281bSPaulo Zanoni 
1186de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1187de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1188de032bf4SPaulo Zanoni 
11898664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
11908664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
11918664281bSPaulo Zanoni 							  false))
11928664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
11938664281bSPaulo Zanoni 
11948664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
11958664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
11968664281bSPaulo Zanoni 							  false))
11978664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
11988664281bSPaulo Zanoni 
11998664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
12008664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
12018664281bSPaulo Zanoni 							  false))
12028664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
12038664281bSPaulo Zanoni 
12048664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1205776ad806SJesse Barnes }
1206776ad806SJesse Barnes 
120723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
120823e81d69SAdam Jackson {
120923e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
121023e81d69SAdam Jackson 	int pipe;
1211b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
121223e81d69SAdam Jackson 
121310a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
121491d131d2SDaniel Vetter 
1215cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1216cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
121723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1218cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1219cfc33bf7SVille Syrjälä 				 port_name(port));
1220cfc33bf7SVille Syrjälä 	}
122123e81d69SAdam Jackson 
122223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1223ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
122423e81d69SAdam Jackson 
122523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1226515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
122723e81d69SAdam Jackson 
122823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
122923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
123023e81d69SAdam Jackson 
123123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
123223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
123323e81d69SAdam Jackson 
123423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
123523e81d69SAdam Jackson 		for_each_pipe(pipe)
123623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
123723e81d69SAdam Jackson 					 pipe_name(pipe),
123823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
12398664281bSPaulo Zanoni 
12408664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
12418664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
124223e81d69SAdam Jackson }
124323e81d69SAdam Jackson 
1244c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1245c008bc6eSPaulo Zanoni {
1246c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1247c008bc6eSPaulo Zanoni 
1248c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1249c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1250c008bc6eSPaulo Zanoni 
1251c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1252c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1253c008bc6eSPaulo Zanoni 
1254c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_VBLANK)
1255c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 0);
1256c008bc6eSPaulo Zanoni 
1257c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_VBLANK)
1258c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 1);
1259c008bc6eSPaulo Zanoni 
1260c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1261c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1262c008bc6eSPaulo Zanoni 
1263c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1264c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1265c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1266c008bc6eSPaulo Zanoni 
1267c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1268c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1269c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1270c008bc6eSPaulo Zanoni 
1271c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1272c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 0);
1273c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 0);
1274c008bc6eSPaulo Zanoni 	}
1275c008bc6eSPaulo Zanoni 
1276c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1277c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 1);
1278c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 1);
1279c008bc6eSPaulo Zanoni 	}
1280c008bc6eSPaulo Zanoni 
1281c008bc6eSPaulo Zanoni 	/* check event from PCH */
1282c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1283c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1284c008bc6eSPaulo Zanoni 
1285c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1286c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1287c008bc6eSPaulo Zanoni 		else
1288c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1289c008bc6eSPaulo Zanoni 
1290c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1291c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1292c008bc6eSPaulo Zanoni 	}
1293c008bc6eSPaulo Zanoni 
1294c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1295c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1296c008bc6eSPaulo Zanoni }
1297c008bc6eSPaulo Zanoni 
12989719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
12999719fb98SPaulo Zanoni {
13009719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
13019719fb98SPaulo Zanoni 	int i;
13029719fb98SPaulo Zanoni 
13039719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
13049719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
13059719fb98SPaulo Zanoni 
13069719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
13079719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
13089719fb98SPaulo Zanoni 
13099719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
13109719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
13119719fb98SPaulo Zanoni 
13129719fb98SPaulo Zanoni 	for (i = 0; i < 3; i++) {
13139719fb98SPaulo Zanoni 		if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
13149719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
13159719fb98SPaulo Zanoni 		if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
13169719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
13179719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
13189719fb98SPaulo Zanoni 		}
13199719fb98SPaulo Zanoni 	}
13209719fb98SPaulo Zanoni 
13219719fb98SPaulo Zanoni 	/* check event from PCH */
13229719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
13239719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
13249719fb98SPaulo Zanoni 
13259719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
13269719fb98SPaulo Zanoni 
13279719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
13289719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
13299719fb98SPaulo Zanoni 	}
13309719fb98SPaulo Zanoni }
13319719fb98SPaulo Zanoni 
1332f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1333b1f14ad0SJesse Barnes {
1334b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1335b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1336f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
13370e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1338b1f14ad0SJesse Barnes 
1339b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1340b1f14ad0SJesse Barnes 
13418664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
13428664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1343907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
13448664281bSPaulo Zanoni 
1345b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1346b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1347b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
134823a78516SPaulo Zanoni 	POSTING_READ(DEIER);
13490e43406bSChris Wilson 
135044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
135144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
135244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
135344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
135444498aeaSPaulo Zanoni 	 * due to its back queue). */
1355ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
135644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
135744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
135844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1359ab5c608bSBen Widawsky 	}
136044498aeaSPaulo Zanoni 
13618664281bSPaulo Zanoni 	/* On Haswell, also mask ERR_INT because we don't want to risk
13628664281bSPaulo Zanoni 	 * generating "unclaimed register" interrupts from inside the interrupt
13638664281bSPaulo Zanoni 	 * handler. */
13644bc9d430SDaniel Vetter 	if (IS_HASWELL(dev)) {
13654bc9d430SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
13668664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
13674bc9d430SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
13684bc9d430SDaniel Vetter 	}
13698664281bSPaulo Zanoni 
13700e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
13710e43406bSChris Wilson 	if (gt_iir) {
1372d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
13730e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1374d8fc8a47SPaulo Zanoni 		else
1375d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
13760e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
13770e43406bSChris Wilson 		ret = IRQ_HANDLED;
13780e43406bSChris Wilson 	}
1379b1f14ad0SJesse Barnes 
1380b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
13810e43406bSChris Wilson 	if (de_iir) {
1382f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
13839719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1384f1af8fc1SPaulo Zanoni 		else
1385f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
13860e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
13870e43406bSChris Wilson 		ret = IRQ_HANDLED;
13880e43406bSChris Wilson 	}
13890e43406bSChris Wilson 
1390f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1391f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
13920e43406bSChris Wilson 		if (pm_iir) {
1393baf02a1fSBen Widawsky 			if (IS_HASWELL(dev))
1394baf02a1fSBen Widawsky 				hsw_pm_irq_handler(dev_priv, pm_iir);
13954848405cSBen Widawsky 			else if (pm_iir & GEN6_PM_RPS_EVENTS)
1396d0ecd7e2SDaniel Vetter 				gen6_rps_irq_handler(dev_priv, pm_iir);
1397b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
13980e43406bSChris Wilson 			ret = IRQ_HANDLED;
13990e43406bSChris Wilson 		}
1400f1af8fc1SPaulo Zanoni 	}
1401b1f14ad0SJesse Barnes 
14024bc9d430SDaniel Vetter 	if (IS_HASWELL(dev)) {
14034bc9d430SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
14044bc9d430SDaniel Vetter 		if (ivb_can_enable_err_int(dev))
14058664281bSPaulo Zanoni 			ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
14064bc9d430SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
14074bc9d430SDaniel Vetter 	}
14088664281bSPaulo Zanoni 
1409b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1410b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1411ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
141244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
141344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1414ab5c608bSBen Widawsky 	}
1415b1f14ad0SJesse Barnes 
1416b1f14ad0SJesse Barnes 	return ret;
1417b1f14ad0SJesse Barnes }
1418b1f14ad0SJesse Barnes 
14198a905236SJesse Barnes /**
14208a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
14218a905236SJesse Barnes  * @work: work struct
14228a905236SJesse Barnes  *
14238a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
14248a905236SJesse Barnes  * was detected.
14258a905236SJesse Barnes  */
14268a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
14278a905236SJesse Barnes {
14281f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
14291f83fee0SDaniel Vetter 						    work);
14301f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
14311f83fee0SDaniel Vetter 						    gpu_error);
14328a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1433f69061beSDaniel Vetter 	struct intel_ring_buffer *ring;
1434cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1435cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1436cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
1437f69061beSDaniel Vetter 	int i, ret;
14388a905236SJesse Barnes 
1439f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
14408a905236SJesse Barnes 
14417db0ba24SDaniel Vetter 	/*
14427db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
14437db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
14447db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
14457db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
14467db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
14477db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
14487db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
14497db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
14507db0ba24SDaniel Vetter 	 */
14517db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
145244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
14537db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
14547db0ba24SDaniel Vetter 				   reset_event);
14551f83fee0SDaniel Vetter 
1456f69061beSDaniel Vetter 		ret = i915_reset(dev);
1457f69061beSDaniel Vetter 
1458f69061beSDaniel Vetter 		if (ret == 0) {
1459f69061beSDaniel Vetter 			/*
1460f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1461f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1462f69061beSDaniel Vetter 			 * complete.
1463f69061beSDaniel Vetter 			 *
1464f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1465f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1466f69061beSDaniel Vetter 			 * updates before
1467f69061beSDaniel Vetter 			 * the counter increment.
1468f69061beSDaniel Vetter 			 */
1469f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1470f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1471f69061beSDaniel Vetter 
1472f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1473f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
14741f83fee0SDaniel Vetter 		} else {
14751f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1476f316a42cSBen Gamari 		}
14771f83fee0SDaniel Vetter 
1478f69061beSDaniel Vetter 		for_each_ring(ring, dev_priv, i)
1479f69061beSDaniel Vetter 			wake_up_all(&ring->irq_queue);
1480f69061beSDaniel Vetter 
148196a02917SVille Syrjälä 		intel_display_handle_reset(dev);
148296a02917SVille Syrjälä 
14831f83fee0SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
1484f316a42cSBen Gamari 	}
14858a905236SJesse Barnes }
14868a905236SJesse Barnes 
148735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1488c0e09200SDave Airlie {
14898a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1490bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
149163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1492050ee91fSBen Widawsky 	int pipe, i;
149363eeaf38SJesse Barnes 
149435aed2e6SChris Wilson 	if (!eir)
149535aed2e6SChris Wilson 		return;
149663eeaf38SJesse Barnes 
1497a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
14988a905236SJesse Barnes 
1499bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1500bd9854f9SBen Widawsky 
15018a905236SJesse Barnes 	if (IS_G4X(dev)) {
15028a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
15038a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
15048a905236SJesse Barnes 
1505a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1506a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1507050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1508050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1509a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1510a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
15118a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
15123143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
15138a905236SJesse Barnes 		}
15148a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
15158a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1516a70491ccSJoe Perches 			pr_err("page table error\n");
1517a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
15188a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
15193143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
15208a905236SJesse Barnes 		}
15218a905236SJesse Barnes 	}
15228a905236SJesse Barnes 
1523a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
152463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
152563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1526a70491ccSJoe Perches 			pr_err("page table error\n");
1527a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
152863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
15293143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
153063eeaf38SJesse Barnes 		}
15318a905236SJesse Barnes 	}
15328a905236SJesse Barnes 
153363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1534a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
15359db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1536a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
15379db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
153863eeaf38SJesse Barnes 		/* pipestat has already been acked */
153963eeaf38SJesse Barnes 	}
154063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1541a70491ccSJoe Perches 		pr_err("instruction error\n");
1542a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1543050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1544050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1545a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
154663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
154763eeaf38SJesse Barnes 
1548a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1549a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1550a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
155163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
15523143a2bfSChris Wilson 			POSTING_READ(IPEIR);
155363eeaf38SJesse Barnes 		} else {
155463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
155563eeaf38SJesse Barnes 
1556a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1557a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1558a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1559a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
156063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
15613143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
156263eeaf38SJesse Barnes 		}
156363eeaf38SJesse Barnes 	}
156463eeaf38SJesse Barnes 
156563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
15663143a2bfSChris Wilson 	POSTING_READ(EIR);
156763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
156863eeaf38SJesse Barnes 	if (eir) {
156963eeaf38SJesse Barnes 		/*
157063eeaf38SJesse Barnes 		 * some errors might have become stuck,
157163eeaf38SJesse Barnes 		 * mask them.
157263eeaf38SJesse Barnes 		 */
157363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
157463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
157563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
157663eeaf38SJesse Barnes 	}
157735aed2e6SChris Wilson }
157835aed2e6SChris Wilson 
157935aed2e6SChris Wilson /**
158035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
158135aed2e6SChris Wilson  * @dev: drm device
158235aed2e6SChris Wilson  *
158335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
158435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
158535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
158635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
158735aed2e6SChris Wilson  * of a ring dump etc.).
158835aed2e6SChris Wilson  */
1589527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
159035aed2e6SChris Wilson {
159135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
1592b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1593b4519513SChris Wilson 	int i;
159435aed2e6SChris Wilson 
159535aed2e6SChris Wilson 	i915_capture_error_state(dev);
159635aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
15978a905236SJesse Barnes 
1598ba1234d1SBen Gamari 	if (wedged) {
1599f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1600f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1601ba1234d1SBen Gamari 
160211ed50ecSBen Gamari 		/*
16031f83fee0SDaniel Vetter 		 * Wakeup waiting processes so that the reset work item
16041f83fee0SDaniel Vetter 		 * doesn't deadlock trying to grab various locks.
160511ed50ecSBen Gamari 		 */
1606b4519513SChris Wilson 		for_each_ring(ring, dev_priv, i)
1607b4519513SChris Wilson 			wake_up_all(&ring->irq_queue);
160811ed50ecSBen Gamari 	}
160911ed50ecSBen Gamari 
161099584db3SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
16118a905236SJesse Barnes }
16128a905236SJesse Barnes 
161321ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
16144e5359cdSSimon Farnsworth {
16154e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
16164e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
16174e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
161805394f39SChris Wilson 	struct drm_i915_gem_object *obj;
16194e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
16204e5359cdSSimon Farnsworth 	unsigned long flags;
16214e5359cdSSimon Farnsworth 	bool stall_detected;
16224e5359cdSSimon Farnsworth 
16234e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
16244e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
16254e5359cdSSimon Farnsworth 		return;
16264e5359cdSSimon Farnsworth 
16274e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
16284e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
16294e5359cdSSimon Farnsworth 
1630e7d841caSChris Wilson 	if (work == NULL ||
1631e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1632e7d841caSChris Wilson 	    !work->enable_stall_check) {
16334e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
16344e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
16354e5359cdSSimon Farnsworth 		return;
16364e5359cdSSimon Farnsworth 	}
16374e5359cdSSimon Farnsworth 
16384e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
163905394f39SChris Wilson 	obj = work->pending_flip_obj;
1640a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
16419db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1642446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1643f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
16444e5359cdSSimon Farnsworth 	} else {
16459db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
1646f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
164701f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
16484e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
16494e5359cdSSimon Farnsworth 	}
16504e5359cdSSimon Farnsworth 
16514e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
16524e5359cdSSimon Farnsworth 
16534e5359cdSSimon Farnsworth 	if (stall_detected) {
16544e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
16554e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
16564e5359cdSSimon Farnsworth 	}
16574e5359cdSSimon Farnsworth }
16584e5359cdSSimon Farnsworth 
165942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
166042f52ef8SKeith Packard  * we use as a pipe index
166142f52ef8SKeith Packard  */
1662f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
16630a3e67a4SJesse Barnes {
16640a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1665e9d21d7fSKeith Packard 	unsigned long irqflags;
166671e0ffa5SJesse Barnes 
16675eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
166871e0ffa5SJesse Barnes 		return -EINVAL;
16690a3e67a4SJesse Barnes 
16701ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1671f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
16727c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16737c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
16740a3e67a4SJesse Barnes 	else
16757c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
16767c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
16778692d00eSChris Wilson 
16788692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
16798692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
16806b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
16811ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
16828692d00eSChris Wilson 
16830a3e67a4SJesse Barnes 	return 0;
16840a3e67a4SJesse Barnes }
16850a3e67a4SJesse Barnes 
1686f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1687f796cf8fSJesse Barnes {
1688f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1689f796cf8fSJesse Barnes 	unsigned long irqflags;
1690b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1691b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1692f796cf8fSJesse Barnes 
1693f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1694f796cf8fSJesse Barnes 		return -EINVAL;
1695f796cf8fSJesse Barnes 
1696f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1697b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
1698b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1699b1f14ad0SJesse Barnes 
1700b1f14ad0SJesse Barnes 	return 0;
1701b1f14ad0SJesse Barnes }
1702b1f14ad0SJesse Barnes 
17037e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
17047e231dbeSJesse Barnes {
17057e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17067e231dbeSJesse Barnes 	unsigned long irqflags;
170731acc7f5SJesse Barnes 	u32 imr;
17087e231dbeSJesse Barnes 
17097e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
17107e231dbeSJesse Barnes 		return -EINVAL;
17117e231dbeSJesse Barnes 
17127e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17137e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
171431acc7f5SJesse Barnes 	if (pipe == 0)
17157e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
171631acc7f5SJesse Barnes 	else
17177e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17187e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
171931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
172031acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
17217e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17227e231dbeSJesse Barnes 
17237e231dbeSJesse Barnes 	return 0;
17247e231dbeSJesse Barnes }
17257e231dbeSJesse Barnes 
172642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
172742f52ef8SKeith Packard  * we use as a pipe index
172842f52ef8SKeith Packard  */
1729f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
17300a3e67a4SJesse Barnes {
17310a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1732e9d21d7fSKeith Packard 	unsigned long irqflags;
17330a3e67a4SJesse Barnes 
17341ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
17358692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
17366b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
17378692d00eSChris Wilson 
17387c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
17397c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
17407c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17411ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17420a3e67a4SJesse Barnes }
17430a3e67a4SJesse Barnes 
1744f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1745f796cf8fSJesse Barnes {
1746f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1747f796cf8fSJesse Barnes 	unsigned long irqflags;
1748b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1749b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1750f796cf8fSJesse Barnes 
1751f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1752b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
1753b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1754b1f14ad0SJesse Barnes }
1755b1f14ad0SJesse Barnes 
17567e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
17577e231dbeSJesse Barnes {
17587e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
17597e231dbeSJesse Barnes 	unsigned long irqflags;
176031acc7f5SJesse Barnes 	u32 imr;
17617e231dbeSJesse Barnes 
17627e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
176331acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
176431acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
17657e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
176631acc7f5SJesse Barnes 	if (pipe == 0)
17677e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
176831acc7f5SJesse Barnes 	else
17697e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
17707e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
17717e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
17727e231dbeSJesse Barnes }
17737e231dbeSJesse Barnes 
1774893eead0SChris Wilson static u32
1775893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1776852835f3SZou Nan hai {
1777893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1778893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1779893eead0SChris Wilson }
1780893eead0SChris Wilson 
17819107e9d2SChris Wilson static bool
17829107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
1783893eead0SChris Wilson {
17849107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
17859107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
1786f65d9421SBen Gamari }
1787f65d9421SBen Gamari 
17886274f212SChris Wilson static struct intel_ring_buffer *
17896274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
1790a24a11e6SChris Wilson {
1791a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
17926274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
1793a24a11e6SChris Wilson 
1794a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1795a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1796a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
17976274f212SChris Wilson 		return NULL;
1798a24a11e6SChris Wilson 
1799a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1800a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1801a24a11e6SChris Wilson 	 */
18026274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1803a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1804a24a11e6SChris Wilson 	do {
1805a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1806a24a11e6SChris Wilson 		if (cmd == ipehr)
1807a24a11e6SChris Wilson 			break;
1808a24a11e6SChris Wilson 
1809a24a11e6SChris Wilson 		acthd -= 4;
1810a24a11e6SChris Wilson 		if (acthd < acthd_min)
18116274f212SChris Wilson 			return NULL;
1812a24a11e6SChris Wilson 	} while (1);
1813a24a11e6SChris Wilson 
18146274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
18156274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1816a24a11e6SChris Wilson }
1817a24a11e6SChris Wilson 
18186274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
18196274f212SChris Wilson {
18206274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
18216274f212SChris Wilson 	struct intel_ring_buffer *signaller;
18226274f212SChris Wilson 	u32 seqno, ctl;
18236274f212SChris Wilson 
18246274f212SChris Wilson 	ring->hangcheck.deadlock = true;
18256274f212SChris Wilson 
18266274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
18276274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
18286274f212SChris Wilson 		return -1;
18296274f212SChris Wilson 
18306274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
18316274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
18326274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
18336274f212SChris Wilson 		return -1;
18346274f212SChris Wilson 
18356274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
18366274f212SChris Wilson }
18376274f212SChris Wilson 
18386274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
18396274f212SChris Wilson {
18406274f212SChris Wilson 	struct intel_ring_buffer *ring;
18416274f212SChris Wilson 	int i;
18426274f212SChris Wilson 
18436274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
18446274f212SChris Wilson 		ring->hangcheck.deadlock = false;
18456274f212SChris Wilson }
18466274f212SChris Wilson 
1847ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
1848ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
18491ec14ad3SChris Wilson {
18501ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
18511ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
18529107e9d2SChris Wilson 	u32 tmp;
18539107e9d2SChris Wilson 
18546274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
1855f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
18566274f212SChris Wilson 
18579107e9d2SChris Wilson 	if (IS_GEN2(dev))
1858f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
18599107e9d2SChris Wilson 
18609107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
18619107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
18629107e9d2SChris Wilson 	 * and break the hang. This should work on
18639107e9d2SChris Wilson 	 * all but the second generation chipsets.
18649107e9d2SChris Wilson 	 */
18659107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
18661ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
18671ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
18681ec14ad3SChris Wilson 			  ring->name);
18691ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
1870f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
18711ec14ad3SChris Wilson 	}
1872a24a11e6SChris Wilson 
18736274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
18746274f212SChris Wilson 		switch (semaphore_passed(ring)) {
18756274f212SChris Wilson 		default:
1876f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
18776274f212SChris Wilson 		case 1:
1878a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
1879a24a11e6SChris Wilson 				  ring->name);
1880a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
1881f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
18826274f212SChris Wilson 		case 0:
1883f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
18846274f212SChris Wilson 		}
18859107e9d2SChris Wilson 	}
18869107e9d2SChris Wilson 
1887f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
1888a24a11e6SChris Wilson }
1889d1e61e7fSChris Wilson 
1890f65d9421SBen Gamari /**
1891f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
189205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
189305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
189405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
189505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
189605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
1897f65d9421SBen Gamari  */
1898a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
1899f65d9421SBen Gamari {
1900f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
1901f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
1902b4519513SChris Wilson 	struct intel_ring_buffer *ring;
1903b4519513SChris Wilson 	int i;
190405407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
19059107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
19069107e9d2SChris Wilson #define BUSY 1
19079107e9d2SChris Wilson #define KICK 5
19089107e9d2SChris Wilson #define HUNG 20
19099107e9d2SChris Wilson #define FIRE 30
1910893eead0SChris Wilson 
19113e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
19123e0dc6b0SBen Widawsky 		return;
19133e0dc6b0SBen Widawsky 
1914b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
191505407ff8SMika Kuoppala 		u32 seqno, acthd;
19169107e9d2SChris Wilson 		bool busy = true;
1917b4519513SChris Wilson 
19186274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
19196274f212SChris Wilson 
192005407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
192105407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
192205407ff8SMika Kuoppala 
192305407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
19249107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
19259107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
19269107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
19279107e9d2SChris Wilson 					DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
19289107e9d2SChris Wilson 						  ring->name);
19299107e9d2SChris Wilson 					wake_up_all(&ring->irq_queue);
19309107e9d2SChris Wilson 					ring->hangcheck.score += HUNG;
19319107e9d2SChris Wilson 				} else
19329107e9d2SChris Wilson 					busy = false;
193305407ff8SMika Kuoppala 			} else {
19346274f212SChris Wilson 				/* We always increment the hangcheck score
19356274f212SChris Wilson 				 * if the ring is busy and still processing
19366274f212SChris Wilson 				 * the same request, so that no single request
19376274f212SChris Wilson 				 * can run indefinitely (such as a chain of
19386274f212SChris Wilson 				 * batches). The only time we do not increment
19396274f212SChris Wilson 				 * the hangcheck score on this ring, if this
19406274f212SChris Wilson 				 * ring is in a legitimate wait for another
19416274f212SChris Wilson 				 * ring. In that case the waiting ring is a
19426274f212SChris Wilson 				 * victim and we want to be sure we catch the
19436274f212SChris Wilson 				 * right culprit. Then every time we do kick
19446274f212SChris Wilson 				 * the ring, add a small increment to the
19456274f212SChris Wilson 				 * score so that we can catch a batch that is
19466274f212SChris Wilson 				 * being repeatedly kicked and so responsible
19476274f212SChris Wilson 				 * for stalling the machine.
19489107e9d2SChris Wilson 				 */
1949ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
1950ad8beaeaSMika Kuoppala 								    acthd);
1951ad8beaeaSMika Kuoppala 
1952ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
1953f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
19546274f212SChris Wilson 					break;
1955f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
1956ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
19576274f212SChris Wilson 					break;
1958f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
1959ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
19606274f212SChris Wilson 					break;
1961f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
1962ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
19636274f212SChris Wilson 					stuck[i] = true;
19646274f212SChris Wilson 					break;
19656274f212SChris Wilson 				}
196605407ff8SMika Kuoppala 			}
19679107e9d2SChris Wilson 		} else {
19689107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
19699107e9d2SChris Wilson 			 * attempts across multiple batches.
19709107e9d2SChris Wilson 			 */
19719107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
19729107e9d2SChris Wilson 				ring->hangcheck.score--;
1973cbb465e7SChris Wilson 		}
1974f65d9421SBen Gamari 
197505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
197605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
19779107e9d2SChris Wilson 		busy_count += busy;
197805407ff8SMika Kuoppala 	}
197905407ff8SMika Kuoppala 
198005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
19819107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
1982acd78c11SBen Widawsky 			DRM_ERROR("%s on %s\n",
198305407ff8SMika Kuoppala 				  stuck[i] ? "stuck" : "no progress",
1984a43adf07SChris Wilson 				  ring->name);
1985a43adf07SChris Wilson 			rings_hung++;
198605407ff8SMika Kuoppala 		}
198705407ff8SMika Kuoppala 	}
198805407ff8SMika Kuoppala 
198905407ff8SMika Kuoppala 	if (rings_hung)
199005407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
199105407ff8SMika Kuoppala 
199205407ff8SMika Kuoppala 	if (busy_count)
199305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
199405407ff8SMika Kuoppala 		 * being added */
199510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
199610cd45b6SMika Kuoppala }
199710cd45b6SMika Kuoppala 
199810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
199910cd45b6SMika Kuoppala {
200010cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
200110cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
200210cd45b6SMika Kuoppala 		return;
200310cd45b6SMika Kuoppala 
200499584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
200510cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2006f65d9421SBen Gamari }
2007f65d9421SBen Gamari 
200891738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
200991738a95SPaulo Zanoni {
201091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
201191738a95SPaulo Zanoni 
201291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
201391738a95SPaulo Zanoni 		return;
201491738a95SPaulo Zanoni 
201591738a95SPaulo Zanoni 	/* south display irq */
201691738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
201791738a95SPaulo Zanoni 	/*
201891738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
201991738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
202091738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
202191738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
202291738a95SPaulo Zanoni 	 */
202391738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
202491738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
202591738a95SPaulo Zanoni }
202691738a95SPaulo Zanoni 
2027d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2028d18ea1b5SDaniel Vetter {
2029d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2030d18ea1b5SDaniel Vetter 
2031d18ea1b5SDaniel Vetter 	/* and GT */
2032d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2033d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2034d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2035d18ea1b5SDaniel Vetter 
2036d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2037d18ea1b5SDaniel Vetter 		/* and PM */
2038d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2039d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2040d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2041d18ea1b5SDaniel Vetter 	}
2042d18ea1b5SDaniel Vetter }
2043d18ea1b5SDaniel Vetter 
2044c0e09200SDave Airlie /* drm_dma.h hooks
2045c0e09200SDave Airlie */
2046f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2047036a4a7dSZhenyu Wang {
2048036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2049036a4a7dSZhenyu Wang 
20504697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
20514697995bSJesse Barnes 
2052036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2053bdfcdb63SDaniel Vetter 
2054036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2055036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
20563143a2bfSChris Wilson 	POSTING_READ(DEIER);
2057036a4a7dSZhenyu Wang 
2058d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2059c650156aSZhenyu Wang 
206091738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
20617d99163dSBen Widawsky }
20627d99163dSBen Widawsky 
20637e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
20647e231dbeSJesse Barnes {
20657e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
20667e231dbeSJesse Barnes 	int pipe;
20677e231dbeSJesse Barnes 
20687e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
20697e231dbeSJesse Barnes 
20707e231dbeSJesse Barnes 	/* VLV magic */
20717e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
20727e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
20737e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
20747e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
20757e231dbeSJesse Barnes 
20767e231dbeSJesse Barnes 	/* and GT */
20777e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
20787e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2079d18ea1b5SDaniel Vetter 
2080d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
20817e231dbeSJesse Barnes 
20827e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
20837e231dbeSJesse Barnes 
20847e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
20857e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
20867e231dbeSJesse Barnes 	for_each_pipe(pipe)
20877e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
20887e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
20897e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
20907e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
20917e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
20927e231dbeSJesse Barnes }
20937e231dbeSJesse Barnes 
209482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
209582a28bcfSDaniel Vetter {
209682a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
209782a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
209882a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2099fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
210082a28bcfSDaniel Vetter 
210182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2102fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
210382a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2104cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2105fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
210682a28bcfSDaniel Vetter 	} else {
2107fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
210882a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2109cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2110fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
211182a28bcfSDaniel Vetter 	}
211282a28bcfSDaniel Vetter 
2113fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
211482a28bcfSDaniel Vetter 
21157fe0b973SKeith Packard 	/*
21167fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
21177fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
21187fe0b973SKeith Packard 	 *
21197fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
21207fe0b973SKeith Packard 	 */
21217fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
21227fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
21237fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
21247fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
21257fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
21267fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
21277fe0b973SKeith Packard }
21287fe0b973SKeith Packard 
2129d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2130d46da437SPaulo Zanoni {
2131d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
213282a28bcfSDaniel Vetter 	u32 mask;
2133d46da437SPaulo Zanoni 
2134692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2135692a04cfSDaniel Vetter 		return;
2136692a04cfSDaniel Vetter 
21378664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
21388664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2139de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
21408664281bSPaulo Zanoni 	} else {
21418664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
21428664281bSPaulo Zanoni 
21438664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
21448664281bSPaulo Zanoni 	}
2145ab5c608bSBen Widawsky 
2146d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2147d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2148d46da437SPaulo Zanoni }
2149d46da437SPaulo Zanoni 
21500a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
21510a9a8c91SDaniel Vetter {
21520a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
21530a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
21540a9a8c91SDaniel Vetter 
21550a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
21560a9a8c91SDaniel Vetter 
21570a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
21580a9a8c91SDaniel Vetter 	if (HAS_L3_GPU_CACHE(dev)) {
21590a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
21600a9a8c91SDaniel Vetter 		dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
21610a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
21620a9a8c91SDaniel Vetter 	}
21630a9a8c91SDaniel Vetter 
21640a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
21650a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
21660a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
21670a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
21680a9a8c91SDaniel Vetter 	} else {
21690a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
21700a9a8c91SDaniel Vetter 	}
21710a9a8c91SDaniel Vetter 
21720a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
21730a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
21740a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
21750a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
21760a9a8c91SDaniel Vetter 
21770a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
21780a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
21790a9a8c91SDaniel Vetter 
21800a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
21810a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
21820a9a8c91SDaniel Vetter 
21830a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
21840a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
21850a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
21860a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
21870a9a8c91SDaniel Vetter 	}
21880a9a8c91SDaniel Vetter }
21890a9a8c91SDaniel Vetter 
2190f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2191036a4a7dSZhenyu Wang {
21924bc9d430SDaniel Vetter 	unsigned long irqflags;
2193036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21948e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
21958e76f8dcSPaulo Zanoni 
21968e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
21978e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
21988e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
21998e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
22008e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
22018e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
22028e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
22038e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
22048e76f8dcSPaulo Zanoni 
22058e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
22068e76f8dcSPaulo Zanoni 	} else {
22078e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2208ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
22098664281bSPaulo Zanoni 				DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
22108e76f8dcSPaulo Zanoni 				DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
22118e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
22128e76f8dcSPaulo Zanoni 	}
2213036a4a7dSZhenyu Wang 
22141ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2215036a4a7dSZhenyu Wang 
2216036a4a7dSZhenyu Wang 	/* should always can generate irq */
2217036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
22181ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
22198e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
22203143a2bfSChris Wilson 	POSTING_READ(DEIER);
2221036a4a7dSZhenyu Wang 
22220a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2223036a4a7dSZhenyu Wang 
2224d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
22257fe0b973SKeith Packard 
2226f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
22276005ce42SDaniel Vetter 		/* Enable PCU event interrupts
22286005ce42SDaniel Vetter 		 *
22296005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
22304bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
22314bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
22324bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2233f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
22344bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2235f97108d1SJesse Barnes 	}
2236f97108d1SJesse Barnes 
2237036a4a7dSZhenyu Wang 	return 0;
2238036a4a7dSZhenyu Wang }
2239036a4a7dSZhenyu Wang 
22407e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
22417e231dbeSJesse Barnes {
22427e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22437e231dbeSJesse Barnes 	u32 enable_mask;
224431acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2245b79480baSDaniel Vetter 	unsigned long irqflags;
22467e231dbeSJesse Barnes 
22477e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
224831acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
224931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
225031acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
22517e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22527e231dbeSJesse Barnes 
225331acc7f5SJesse Barnes 	/*
225431acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
225531acc7f5SJesse Barnes 	 * toggle them based on usage.
225631acc7f5SJesse Barnes 	 */
225731acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
225831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
225931acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22607e231dbeSJesse Barnes 
226120afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
226220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
226320afbda2SDaniel Vetter 
22647e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
22657e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
22667e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22677e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
22687e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
22697e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22707e231dbeSJesse Barnes 
2271b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2272b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2273b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
227431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2275515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
227631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2277b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
227831acc7f5SJesse Barnes 
22797e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22807e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22817e231dbeSJesse Barnes 
22820a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
22837e231dbeSJesse Barnes 
22847e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
22857e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
22867e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
22877e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
22887e231dbeSJesse Barnes #endif
22897e231dbeSJesse Barnes 
22907e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
229120afbda2SDaniel Vetter 
229220afbda2SDaniel Vetter 	return 0;
229320afbda2SDaniel Vetter }
229420afbda2SDaniel Vetter 
22957e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
22967e231dbeSJesse Barnes {
22977e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22987e231dbeSJesse Barnes 	int pipe;
22997e231dbeSJesse Barnes 
23007e231dbeSJesse Barnes 	if (!dev_priv)
23017e231dbeSJesse Barnes 		return;
23027e231dbeSJesse Barnes 
2303ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2304ac4c16c5SEgbert Eich 
23057e231dbeSJesse Barnes 	for_each_pipe(pipe)
23067e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23077e231dbeSJesse Barnes 
23087e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
23097e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
23107e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
23117e231dbeSJesse Barnes 	for_each_pipe(pipe)
23127e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
23137e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
23147e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
23157e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
23167e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
23177e231dbeSJesse Barnes }
23187e231dbeSJesse Barnes 
2319f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2320036a4a7dSZhenyu Wang {
2321036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23224697995bSJesse Barnes 
23234697995bSJesse Barnes 	if (!dev_priv)
23244697995bSJesse Barnes 		return;
23254697995bSJesse Barnes 
2326ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2327ac4c16c5SEgbert Eich 
2328036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2329036a4a7dSZhenyu Wang 
2330036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2331036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2332036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
23338664281bSPaulo Zanoni 	if (IS_GEN7(dev))
23348664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2335036a4a7dSZhenyu Wang 
2336036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2337036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2338036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2339192aac1fSKeith Packard 
2340ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2341ab5c608bSBen Widawsky 		return;
2342ab5c608bSBen Widawsky 
2343192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2344192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2345192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
23468664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
23478664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2348036a4a7dSZhenyu Wang }
2349036a4a7dSZhenyu Wang 
2350c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2351c2798b19SChris Wilson {
2352c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2353c2798b19SChris Wilson 	int pipe;
2354c2798b19SChris Wilson 
2355c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2356c2798b19SChris Wilson 
2357c2798b19SChris Wilson 	for_each_pipe(pipe)
2358c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2359c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2360c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2361c2798b19SChris Wilson 	POSTING_READ16(IER);
2362c2798b19SChris Wilson }
2363c2798b19SChris Wilson 
2364c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2365c2798b19SChris Wilson {
2366c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2367c2798b19SChris Wilson 
2368c2798b19SChris Wilson 	I915_WRITE16(EMR,
2369c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2370c2798b19SChris Wilson 
2371c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2372c2798b19SChris Wilson 	dev_priv->irq_mask =
2373c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2374c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2375c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2376c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2377c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2378c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2379c2798b19SChris Wilson 
2380c2798b19SChris Wilson 	I915_WRITE16(IER,
2381c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2382c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2383c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2384c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2385c2798b19SChris Wilson 	POSTING_READ16(IER);
2386c2798b19SChris Wilson 
2387c2798b19SChris Wilson 	return 0;
2388c2798b19SChris Wilson }
2389c2798b19SChris Wilson 
239090a72f87SVille Syrjälä /*
239190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
239290a72f87SVille Syrjälä  */
239390a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
239490a72f87SVille Syrjälä 			       int pipe, u16 iir)
239590a72f87SVille Syrjälä {
239690a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
239790a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
239890a72f87SVille Syrjälä 
239990a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
240090a72f87SVille Syrjälä 		return false;
240190a72f87SVille Syrjälä 
240290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
240390a72f87SVille Syrjälä 		return false;
240490a72f87SVille Syrjälä 
240590a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
240690a72f87SVille Syrjälä 
240790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
240890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
240990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
241090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
241190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
241290a72f87SVille Syrjälä 	 */
241390a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
241490a72f87SVille Syrjälä 		return false;
241590a72f87SVille Syrjälä 
241690a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
241790a72f87SVille Syrjälä 
241890a72f87SVille Syrjälä 	return true;
241990a72f87SVille Syrjälä }
242090a72f87SVille Syrjälä 
2421ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2422c2798b19SChris Wilson {
2423c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2424c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2425c2798b19SChris Wilson 	u16 iir, new_iir;
2426c2798b19SChris Wilson 	u32 pipe_stats[2];
2427c2798b19SChris Wilson 	unsigned long irqflags;
2428c2798b19SChris Wilson 	int pipe;
2429c2798b19SChris Wilson 	u16 flip_mask =
2430c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2431c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2432c2798b19SChris Wilson 
2433c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2434c2798b19SChris Wilson 
2435c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2436c2798b19SChris Wilson 	if (iir == 0)
2437c2798b19SChris Wilson 		return IRQ_NONE;
2438c2798b19SChris Wilson 
2439c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2440c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2441c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2442c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2443c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2444c2798b19SChris Wilson 		 */
2445c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2446c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2447c2798b19SChris Wilson 			i915_handle_error(dev, false);
2448c2798b19SChris Wilson 
2449c2798b19SChris Wilson 		for_each_pipe(pipe) {
2450c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2451c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2452c2798b19SChris Wilson 
2453c2798b19SChris Wilson 			/*
2454c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2455c2798b19SChris Wilson 			 */
2456c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2457c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2458c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2459c2798b19SChris Wilson 							 pipe_name(pipe));
2460c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2461c2798b19SChris Wilson 			}
2462c2798b19SChris Wilson 		}
2463c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2464c2798b19SChris Wilson 
2465c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2466c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2467c2798b19SChris Wilson 
2468d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2469c2798b19SChris Wilson 
2470c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2471c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2472c2798b19SChris Wilson 
2473c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
247490a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
247590a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2476c2798b19SChris Wilson 
2477c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
247890a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
247990a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2480c2798b19SChris Wilson 
2481c2798b19SChris Wilson 		iir = new_iir;
2482c2798b19SChris Wilson 	}
2483c2798b19SChris Wilson 
2484c2798b19SChris Wilson 	return IRQ_HANDLED;
2485c2798b19SChris Wilson }
2486c2798b19SChris Wilson 
2487c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2488c2798b19SChris Wilson {
2489c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2490c2798b19SChris Wilson 	int pipe;
2491c2798b19SChris Wilson 
2492c2798b19SChris Wilson 	for_each_pipe(pipe) {
2493c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2494c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2495c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2496c2798b19SChris Wilson 	}
2497c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2498c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2499c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2500c2798b19SChris Wilson }
2501c2798b19SChris Wilson 
2502a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2503a266c7d5SChris Wilson {
2504a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2505a266c7d5SChris Wilson 	int pipe;
2506a266c7d5SChris Wilson 
2507a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2508a266c7d5SChris Wilson 
2509a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2510a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2511a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2512a266c7d5SChris Wilson 	}
2513a266c7d5SChris Wilson 
251400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2515a266c7d5SChris Wilson 	for_each_pipe(pipe)
2516a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2517a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2518a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2519a266c7d5SChris Wilson 	POSTING_READ(IER);
2520a266c7d5SChris Wilson }
2521a266c7d5SChris Wilson 
2522a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2523a266c7d5SChris Wilson {
2524a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
252538bde180SChris Wilson 	u32 enable_mask;
2526a266c7d5SChris Wilson 
252738bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
252838bde180SChris Wilson 
252938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
253038bde180SChris Wilson 	dev_priv->irq_mask =
253138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
253238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
253338bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
253438bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
253538bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
253638bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
253738bde180SChris Wilson 
253838bde180SChris Wilson 	enable_mask =
253938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
254038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
254138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
254238bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
254338bde180SChris Wilson 		I915_USER_INTERRUPT;
254438bde180SChris Wilson 
2545a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
254620afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
254720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
254820afbda2SDaniel Vetter 
2549a266c7d5SChris Wilson 		/* Enable in IER... */
2550a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2551a266c7d5SChris Wilson 		/* and unmask in IMR */
2552a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2553a266c7d5SChris Wilson 	}
2554a266c7d5SChris Wilson 
2555a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2556a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2557a266c7d5SChris Wilson 	POSTING_READ(IER);
2558a266c7d5SChris Wilson 
2559f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
256020afbda2SDaniel Vetter 
256120afbda2SDaniel Vetter 	return 0;
256220afbda2SDaniel Vetter }
256320afbda2SDaniel Vetter 
256490a72f87SVille Syrjälä /*
256590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
256690a72f87SVille Syrjälä  */
256790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
256890a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
256990a72f87SVille Syrjälä {
257090a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
257190a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
257290a72f87SVille Syrjälä 
257390a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
257490a72f87SVille Syrjälä 		return false;
257590a72f87SVille Syrjälä 
257690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
257790a72f87SVille Syrjälä 		return false;
257890a72f87SVille Syrjälä 
257990a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
258090a72f87SVille Syrjälä 
258190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
258290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
258390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
258490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
258590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
258690a72f87SVille Syrjälä 	 */
258790a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
258890a72f87SVille Syrjälä 		return false;
258990a72f87SVille Syrjälä 
259090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
259190a72f87SVille Syrjälä 
259290a72f87SVille Syrjälä 	return true;
259390a72f87SVille Syrjälä }
259490a72f87SVille Syrjälä 
2595ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2596a266c7d5SChris Wilson {
2597a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2598a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25998291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2600a266c7d5SChris Wilson 	unsigned long irqflags;
260138bde180SChris Wilson 	u32 flip_mask =
260238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
260338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
260438bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2605a266c7d5SChris Wilson 
2606a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2607a266c7d5SChris Wilson 
2608a266c7d5SChris Wilson 	iir = I915_READ(IIR);
260938bde180SChris Wilson 	do {
261038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
26118291ee90SChris Wilson 		bool blc_event = false;
2612a266c7d5SChris Wilson 
2613a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2614a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2615a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2616a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2617a266c7d5SChris Wilson 		 */
2618a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2619a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2620a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2621a266c7d5SChris Wilson 
2622a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2623a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2624a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2625a266c7d5SChris Wilson 
262638bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2627a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2628a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2629a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2630a266c7d5SChris Wilson 							 pipe_name(pipe));
2631a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
263238bde180SChris Wilson 				irq_received = true;
2633a266c7d5SChris Wilson 			}
2634a266c7d5SChris Wilson 		}
2635a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2636a266c7d5SChris Wilson 
2637a266c7d5SChris Wilson 		if (!irq_received)
2638a266c7d5SChris Wilson 			break;
2639a266c7d5SChris Wilson 
2640a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2641a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2642a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2643a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2644b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2645a266c7d5SChris Wilson 
2646a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2647a266c7d5SChris Wilson 				  hotplug_status);
264891d131d2SDaniel Vetter 
264910a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
265091d131d2SDaniel Vetter 
2651a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
265238bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2653a266c7d5SChris Wilson 		}
2654a266c7d5SChris Wilson 
265538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2656a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2657a266c7d5SChris Wilson 
2658a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2659a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2660a266c7d5SChris Wilson 
2661a266c7d5SChris Wilson 		for_each_pipe(pipe) {
266238bde180SChris Wilson 			int plane = pipe;
266338bde180SChris Wilson 			if (IS_MOBILE(dev))
266438bde180SChris Wilson 				plane = !plane;
26655e2032d4SVille Syrjälä 
266690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
266790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
266890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2669a266c7d5SChris Wilson 
2670a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2671a266c7d5SChris Wilson 				blc_event = true;
2672a266c7d5SChris Wilson 		}
2673a266c7d5SChris Wilson 
2674a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2675a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2676a266c7d5SChris Wilson 
2677a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2678a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2679a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2680a266c7d5SChris Wilson 		 * we would never get another interrupt.
2681a266c7d5SChris Wilson 		 *
2682a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2683a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2684a266c7d5SChris Wilson 		 * another one.
2685a266c7d5SChris Wilson 		 *
2686a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2687a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2688a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2689a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2690a266c7d5SChris Wilson 		 * stray interrupts.
2691a266c7d5SChris Wilson 		 */
269238bde180SChris Wilson 		ret = IRQ_HANDLED;
2693a266c7d5SChris Wilson 		iir = new_iir;
269438bde180SChris Wilson 	} while (iir & ~flip_mask);
2695a266c7d5SChris Wilson 
2696d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
26978291ee90SChris Wilson 
2698a266c7d5SChris Wilson 	return ret;
2699a266c7d5SChris Wilson }
2700a266c7d5SChris Wilson 
2701a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2702a266c7d5SChris Wilson {
2703a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2704a266c7d5SChris Wilson 	int pipe;
2705a266c7d5SChris Wilson 
2706ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2707ac4c16c5SEgbert Eich 
2708a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2709a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2710a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2711a266c7d5SChris Wilson 	}
2712a266c7d5SChris Wilson 
271300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
271455b39755SChris Wilson 	for_each_pipe(pipe) {
271555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2716a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
271755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
271855b39755SChris Wilson 	}
2719a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2720a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2721a266c7d5SChris Wilson 
2722a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2723a266c7d5SChris Wilson }
2724a266c7d5SChris Wilson 
2725a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2726a266c7d5SChris Wilson {
2727a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2728a266c7d5SChris Wilson 	int pipe;
2729a266c7d5SChris Wilson 
2730a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2731a266c7d5SChris Wilson 
2732a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2733a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2734a266c7d5SChris Wilson 
2735a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2736a266c7d5SChris Wilson 	for_each_pipe(pipe)
2737a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2738a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2739a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2740a266c7d5SChris Wilson 	POSTING_READ(IER);
2741a266c7d5SChris Wilson }
2742a266c7d5SChris Wilson 
2743a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2744a266c7d5SChris Wilson {
2745a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2746bbba0a97SChris Wilson 	u32 enable_mask;
2747a266c7d5SChris Wilson 	u32 error_mask;
2748b79480baSDaniel Vetter 	unsigned long irqflags;
2749a266c7d5SChris Wilson 
2750a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2751bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2752adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2753bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2754bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2755bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2756bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2757bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2758bbba0a97SChris Wilson 
2759bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
276021ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
276121ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2762bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2763bbba0a97SChris Wilson 
2764bbba0a97SChris Wilson 	if (IS_G4X(dev))
2765bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2766a266c7d5SChris Wilson 
2767b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2768b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2769b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2770515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2771b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2772a266c7d5SChris Wilson 
2773a266c7d5SChris Wilson 	/*
2774a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2775a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2776a266c7d5SChris Wilson 	 */
2777a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2778a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2779a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2780a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2781a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2782a266c7d5SChris Wilson 	} else {
2783a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2784a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2785a266c7d5SChris Wilson 	}
2786a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2787a266c7d5SChris Wilson 
2788a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2789a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2790a266c7d5SChris Wilson 	POSTING_READ(IER);
2791a266c7d5SChris Wilson 
279220afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
279320afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
279420afbda2SDaniel Vetter 
2795f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
279620afbda2SDaniel Vetter 
279720afbda2SDaniel Vetter 	return 0;
279820afbda2SDaniel Vetter }
279920afbda2SDaniel Vetter 
2800bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
280120afbda2SDaniel Vetter {
280220afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2803e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2804cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
280520afbda2SDaniel Vetter 	u32 hotplug_en;
280620afbda2SDaniel Vetter 
2807b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2808b5ea2d56SDaniel Vetter 
2809bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
2810bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2811bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2812adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
2813e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
2814cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2815cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2816cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2817a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2818a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2819a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2820a266c7d5SChris Wilson 		*/
2821a266c7d5SChris Wilson 		if (IS_G4X(dev))
2822a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
282385fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2824a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2825a266c7d5SChris Wilson 
2826a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2827a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2828a266c7d5SChris Wilson 	}
2829bac56d5bSEgbert Eich }
2830a266c7d5SChris Wilson 
2831ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2832a266c7d5SChris Wilson {
2833a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2834a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2835a266c7d5SChris Wilson 	u32 iir, new_iir;
2836a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2837a266c7d5SChris Wilson 	unsigned long irqflags;
2838a266c7d5SChris Wilson 	int irq_received;
2839a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
284021ad8330SVille Syrjälä 	u32 flip_mask =
284121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
284221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2843a266c7d5SChris Wilson 
2844a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2845a266c7d5SChris Wilson 
2846a266c7d5SChris Wilson 	iir = I915_READ(IIR);
2847a266c7d5SChris Wilson 
2848a266c7d5SChris Wilson 	for (;;) {
28492c8ba29fSChris Wilson 		bool blc_event = false;
28502c8ba29fSChris Wilson 
285121ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
2852a266c7d5SChris Wilson 
2853a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2854a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2855a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2856a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2857a266c7d5SChris Wilson 		 */
2858a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2859a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2860a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2861a266c7d5SChris Wilson 
2862a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2863a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2864a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2865a266c7d5SChris Wilson 
2866a266c7d5SChris Wilson 			/*
2867a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2868a266c7d5SChris Wilson 			 */
2869a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2870a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2871a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2872a266c7d5SChris Wilson 							 pipe_name(pipe));
2873a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2874a266c7d5SChris Wilson 				irq_received = 1;
2875a266c7d5SChris Wilson 			}
2876a266c7d5SChris Wilson 		}
2877a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2878a266c7d5SChris Wilson 
2879a266c7d5SChris Wilson 		if (!irq_received)
2880a266c7d5SChris Wilson 			break;
2881a266c7d5SChris Wilson 
2882a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
2883a266c7d5SChris Wilson 
2884a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2885adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
2886a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2887b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
2888b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
28894f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
2890a266c7d5SChris Wilson 
2891a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2892a266c7d5SChris Wilson 				  hotplug_status);
289391d131d2SDaniel Vetter 
289410a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
289510a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
289691d131d2SDaniel Vetter 
2897a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2898a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
2899a266c7d5SChris Wilson 		}
2900a266c7d5SChris Wilson 
290121ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
2902a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2903a266c7d5SChris Wilson 
2904a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2905a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2906a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
2907a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
2908a266c7d5SChris Wilson 
2909a266c7d5SChris Wilson 		for_each_pipe(pipe) {
29102c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
291190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
291290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
2913a266c7d5SChris Wilson 
2914a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2915a266c7d5SChris Wilson 				blc_event = true;
2916a266c7d5SChris Wilson 		}
2917a266c7d5SChris Wilson 
2918a266c7d5SChris Wilson 
2919a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2920a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2921a266c7d5SChris Wilson 
2922515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2923515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
2924515ac2bbSDaniel Vetter 
2925a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2926a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2927a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2928a266c7d5SChris Wilson 		 * we would never get another interrupt.
2929a266c7d5SChris Wilson 		 *
2930a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2931a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2932a266c7d5SChris Wilson 		 * another one.
2933a266c7d5SChris Wilson 		 *
2934a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2935a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2936a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2937a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2938a266c7d5SChris Wilson 		 * stray interrupts.
2939a266c7d5SChris Wilson 		 */
2940a266c7d5SChris Wilson 		iir = new_iir;
2941a266c7d5SChris Wilson 	}
2942a266c7d5SChris Wilson 
2943d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
29442c8ba29fSChris Wilson 
2945a266c7d5SChris Wilson 	return ret;
2946a266c7d5SChris Wilson }
2947a266c7d5SChris Wilson 
2948a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
2949a266c7d5SChris Wilson {
2950a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2951a266c7d5SChris Wilson 	int pipe;
2952a266c7d5SChris Wilson 
2953a266c7d5SChris Wilson 	if (!dev_priv)
2954a266c7d5SChris Wilson 		return;
2955a266c7d5SChris Wilson 
2956ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2957ac4c16c5SEgbert Eich 
2958a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2959a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2960a266c7d5SChris Wilson 
2961a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
2962a266c7d5SChris Wilson 	for_each_pipe(pipe)
2963a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2964a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2965a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2966a266c7d5SChris Wilson 
2967a266c7d5SChris Wilson 	for_each_pipe(pipe)
2968a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
2969a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2970a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2971a266c7d5SChris Wilson }
2972a266c7d5SChris Wilson 
2973ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
2974ac4c16c5SEgbert Eich {
2975ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
2976ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
2977ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2978ac4c16c5SEgbert Eich 	unsigned long irqflags;
2979ac4c16c5SEgbert Eich 	int i;
2980ac4c16c5SEgbert Eich 
2981ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2982ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
2983ac4c16c5SEgbert Eich 		struct drm_connector *connector;
2984ac4c16c5SEgbert Eich 
2985ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
2986ac4c16c5SEgbert Eich 			continue;
2987ac4c16c5SEgbert Eich 
2988ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
2989ac4c16c5SEgbert Eich 
2990ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
2991ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
2992ac4c16c5SEgbert Eich 
2993ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
2994ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
2995ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
2996ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
2997ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
2998ac4c16c5SEgbert Eich 				if (!connector->polled)
2999ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3000ac4c16c5SEgbert Eich 			}
3001ac4c16c5SEgbert Eich 		}
3002ac4c16c5SEgbert Eich 	}
3003ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3004ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3005ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3006ac4c16c5SEgbert Eich }
3007ac4c16c5SEgbert Eich 
3008f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3009f71d4af4SJesse Barnes {
30108b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
30118b2e326dSChris Wilson 
30128b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
301399584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3014c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3015a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
30168b2e326dSChris Wilson 
301799584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
301899584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
301961bac78eSDaniel Vetter 		    (unsigned long) dev);
3020ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3021ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
302261bac78eSDaniel Vetter 
302397a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
30249ee32feaSDaniel Vetter 
3025f71d4af4SJesse Barnes 	dev->driver->get_vblank_counter = i915_get_vblank_counter;
3026f71d4af4SJesse Barnes 	dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
30277d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3028f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3029f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3030f71d4af4SJesse Barnes 	}
3031f71d4af4SJesse Barnes 
3032c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3033f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3034c3613de9SKeith Packard 	else
3035c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3036f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3037f71d4af4SJesse Barnes 
30387e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
30397e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
30407e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
30417e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
30427e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
30437e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
30447e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3045fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3046f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3047f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3048f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3049f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3050f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3051f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3052f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
305382a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3054f71d4af4SJesse Barnes 	} else {
3055c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3056c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3057c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3058c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3059c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3060a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3061a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3062a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3063a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3064a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
306520afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3066c2798b19SChris Wilson 		} else {
3067a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3068a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3069a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3070a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3071bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3072c2798b19SChris Wilson 		}
3073f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3074f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3075f71d4af4SJesse Barnes 	}
3076f71d4af4SJesse Barnes }
307720afbda2SDaniel Vetter 
307820afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
307920afbda2SDaniel Vetter {
308020afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3081821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3082821450c6SEgbert Eich 	struct drm_connector *connector;
3083b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3084821450c6SEgbert Eich 	int i;
308520afbda2SDaniel Vetter 
3086821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3087821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3088821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3089821450c6SEgbert Eich 	}
3090821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3091821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3092821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3093821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3094821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3095821450c6SEgbert Eich 	}
3096b5ea2d56SDaniel Vetter 
3097b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3098b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3099b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
310020afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
310120afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3102b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
310320afbda2SDaniel Vetter }
3104