1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 6348ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 642ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 652ea63927SVille Syrjälä enum hpd_pin pin); 6648ef15d3SJosé Roberto de Souza 67e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 68e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 69e4ce95aaSVille Syrjälä }; 70e4ce95aaSVille Syrjälä 7123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 7223bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 7323bb4cb5SVille Syrjälä }; 7423bb4cb5SVille Syrjälä 753a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 76e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 773a3b3c7dSVille Syrjälä }; 783a3b3c7dSVille Syrjälä 797c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 80e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 81e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 82e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 83e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 847203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 85e5868a31SEgbert Eich }; 86e5868a31SEgbert Eich 877c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 88e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 8973c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 90e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 91e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 927203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 93e5868a31SEgbert Eich }; 94e5868a31SEgbert Eich 9526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 9674c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 9726951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 9826951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 9926951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1007203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 10126951cafSXiong Zhang }; 10226951cafSXiong Zhang 1037c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 104e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 105e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 106e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 107e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 108e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1097203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 110e5868a31SEgbert Eich }; 111e5868a31SEgbert Eich 1127c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 113e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 114e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 115e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 116e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 117e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1187203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 119e5868a31SEgbert Eich }; 120e5868a31SEgbert Eich 1214bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 122e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 123e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 124e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 125e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 126e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1277203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 128e5868a31SEgbert Eich }; 129e5868a31SEgbert Eich 130e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 131e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 132e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 133e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 134e0a20ad7SShashank Sharma }; 135e0a20ad7SShashank Sharma 136b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1375b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1385b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1395b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1405b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1415b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1425b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 14348ef15d3SJosé Roberto de Souza }; 14448ef15d3SJosé Roberto de Souza 14531604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1465f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1475f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1485f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 14997011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 15097011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 15197011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 15297011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 15397011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 15497011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 15552dfdba0SLucas De Marchi }; 15652dfdba0SLucas De Marchi 157229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1585f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1595f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1605f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1615f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 162229f31e2SLucas De Marchi }; 163229f31e2SLucas De Marchi 1640398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1650398993bSVille Syrjälä { 1660398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1670398993bSVille Syrjälä 1680398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1690398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1700398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1710398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1720398993bSVille Syrjälä else 1730398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1740398993bSVille Syrjälä return; 1750398993bSVille Syrjälä } 1760398993bSVille Syrjälä 177da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1780398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1790398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1800398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1810398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 1820398993bSVille Syrjälä hpd->hpd = hpd_bdw; 1830398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 1840398993bSVille Syrjälä hpd->hpd = hpd_ivb; 1850398993bSVille Syrjälä else 1860398993bSVille Syrjälä hpd->hpd = hpd_ilk; 1870398993bSVille Syrjälä 188229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 189229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 1900398993bSVille Syrjälä return; 1910398993bSVille Syrjälä 192229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 193229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 194229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 195da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 1960398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 1970398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 1980398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 1990398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2000398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2010398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2020398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2030398993bSVille Syrjälä else 2040398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2050398993bSVille Syrjälä } 2060398993bSVille Syrjälä 207aca9310aSAnshuman Gupta static void 208aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 209aca9310aSAnshuman Gupta { 210aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 211aca9310aSAnshuman Gupta 212aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 213aca9310aSAnshuman Gupta } 214aca9310aSAnshuman Gupta 215cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 21668eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 21768eb49b1SPaulo Zanoni { 21865f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 21965f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 22068eb49b1SPaulo Zanoni 22165f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 22268eb49b1SPaulo Zanoni 2235c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 22465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22665f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 22765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 22868eb49b1SPaulo Zanoni } 2295c502442SPaulo Zanoni 230cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 23168eb49b1SPaulo Zanoni { 23265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 23365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 234a9d356a6SPaulo Zanoni 23565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 23668eb49b1SPaulo Zanoni 23768eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 23865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 23965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 24165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 24268eb49b1SPaulo Zanoni } 24368eb49b1SPaulo Zanoni 244337ba017SPaulo Zanoni /* 245337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 246337ba017SPaulo Zanoni */ 24765f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 248b51a2842SVille Syrjälä { 24965f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 250b51a2842SVille Syrjälä 251b51a2842SVille Syrjälä if (val == 0) 252b51a2842SVille Syrjälä return; 253b51a2842SVille Syrjälä 254a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 255a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 256f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 25765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 25865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 25965f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 26065f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 261b51a2842SVille Syrjälä } 262337ba017SPaulo Zanoni 26365f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 264e9e9848aSVille Syrjälä { 26565f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 266e9e9848aSVille Syrjälä 267e9e9848aSVille Syrjälä if (val == 0) 268e9e9848aSVille Syrjälä return; 269e9e9848aSVille Syrjälä 270a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 271a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2729d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 27365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 27565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 27665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 277e9e9848aSVille Syrjälä } 278e9e9848aSVille Syrjälä 279cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 28068eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 28168eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 28268eb49b1SPaulo Zanoni i915_reg_t iir) 28368eb49b1SPaulo Zanoni { 28465f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 28535079899SPaulo Zanoni 28665f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 28765f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 28865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 28968eb49b1SPaulo Zanoni } 29035079899SPaulo Zanoni 291cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 2922918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 29368eb49b1SPaulo Zanoni { 29465f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 29568eb49b1SPaulo Zanoni 29665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 29765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 29865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 29968eb49b1SPaulo Zanoni } 30068eb49b1SPaulo Zanoni 3010706f17cSEgbert Eich /* For display hotplug interrupt */ 3020706f17cSEgbert Eich static inline void 3030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 304a9c287c9SJani Nikula u32 mask, 305a9c287c9SJani Nikula u32 bits) 3060706f17cSEgbert Eich { 307a9c287c9SJani Nikula u32 val; 3080706f17cSEgbert Eich 30967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 31048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3110706f17cSEgbert Eich 3122939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN); 3130706f17cSEgbert Eich val &= ~mask; 3140706f17cSEgbert Eich val |= bits; 3152939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val); 3160706f17cSEgbert Eich } 3170706f17cSEgbert Eich 3180706f17cSEgbert Eich /** 3190706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3200706f17cSEgbert Eich * @dev_priv: driver private 3210706f17cSEgbert Eich * @mask: bits to update 3220706f17cSEgbert Eich * @bits: bits to enable 3230706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3240706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3250706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3260706f17cSEgbert Eich * function is usually not called from a context where the lock is 3270706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3280706f17cSEgbert Eich * version is also available. 3290706f17cSEgbert Eich */ 3300706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 331a9c287c9SJani Nikula u32 mask, 332a9c287c9SJani Nikula u32 bits) 3330706f17cSEgbert Eich { 3340706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3350706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3360706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3370706f17cSEgbert Eich } 3380706f17cSEgbert Eich 339d9dc34f1SVille Syrjälä /** 340d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 341d9dc34f1SVille Syrjälä * @dev_priv: driver private 342d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 343d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 344d9dc34f1SVille Syrjälä */ 345fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 346a9c287c9SJani Nikula u32 interrupt_mask, 347a9c287c9SJani Nikula u32 enabled_irq_mask) 348036a4a7dSZhenyu Wang { 349a9c287c9SJani Nikula u32 new_val; 350d9dc34f1SVille Syrjälä 35167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 35248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 353d9dc34f1SVille Syrjälä 354d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 355d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 356d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 357d9dc34f1SVille Syrjälä 358e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 359e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 360d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3612939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 3622939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 363036a4a7dSZhenyu Wang } 364036a4a7dSZhenyu Wang } 365036a4a7dSZhenyu Wang 3660961021aSBen Widawsky /** 3673a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3683a3b3c7dSVille Syrjälä * @dev_priv: driver private 3693a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3703a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3713a3b3c7dSVille Syrjälä */ 3723a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 373a9c287c9SJani Nikula u32 interrupt_mask, 374a9c287c9SJani Nikula u32 enabled_irq_mask) 3753a3b3c7dSVille Syrjälä { 376a9c287c9SJani Nikula u32 new_val; 377a9c287c9SJani Nikula u32 old_val; 3783a3b3c7dSVille Syrjälä 37967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3803a3b3c7dSVille Syrjälä 38148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3823a3b3c7dSVille Syrjälä 38348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 3843a3b3c7dSVille Syrjälä return; 3853a3b3c7dSVille Syrjälä 3862939eb06SJani Nikula old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 3873a3b3c7dSVille Syrjälä 3883a3b3c7dSVille Syrjälä new_val = old_val; 3893a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 3903a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 3913a3b3c7dSVille Syrjälä 3923a3b3c7dSVille Syrjälä if (new_val != old_val) { 3932939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 3942939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 3953a3b3c7dSVille Syrjälä } 3963a3b3c7dSVille Syrjälä } 3973a3b3c7dSVille Syrjälä 3983a3b3c7dSVille Syrjälä /** 399013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 400013d3752SVille Syrjälä * @dev_priv: driver private 401013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 402013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 403013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 404013d3752SVille Syrjälä */ 405013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 406013d3752SVille Syrjälä enum pipe pipe, 407a9c287c9SJani Nikula u32 interrupt_mask, 408a9c287c9SJani Nikula u32 enabled_irq_mask) 409013d3752SVille Syrjälä { 410a9c287c9SJani Nikula u32 new_val; 411013d3752SVille Syrjälä 41267520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 413013d3752SVille Syrjälä 41448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 415013d3752SVille Syrjälä 41648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 417013d3752SVille Syrjälä return; 418013d3752SVille Syrjälä 419013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 420013d3752SVille Syrjälä new_val &= ~interrupt_mask; 421013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 422013d3752SVille Syrjälä 423013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 424013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 4252939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 4262939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 427013d3752SVille Syrjälä } 428013d3752SVille Syrjälä } 429013d3752SVille Syrjälä 430013d3752SVille Syrjälä /** 431fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 432fee884edSDaniel Vetter * @dev_priv: driver private 433fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 434fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 435fee884edSDaniel Vetter */ 43647339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 437a9c287c9SJani Nikula u32 interrupt_mask, 438a9c287c9SJani Nikula u32 enabled_irq_mask) 439fee884edSDaniel Vetter { 4402939eb06SJani Nikula u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 441fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 442fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 443fee884edSDaniel Vetter 44448a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 44515a17aaeSDaniel Vetter 44667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 447fee884edSDaniel Vetter 44848a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 449c67a470bSPaulo Zanoni return; 450c67a470bSPaulo Zanoni 4512939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 4522939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 453fee884edSDaniel Vetter } 4548664281bSPaulo Zanoni 4556b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4566b12ca56SVille Syrjälä enum pipe pipe) 4577c463586SKeith Packard { 4586b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 45910c59c51SImre Deak u32 enable_mask = status_mask << 16; 46010c59c51SImre Deak 4616b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4626b12ca56SVille Syrjälä 4636b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4646b12ca56SVille Syrjälä goto out; 4656b12ca56SVille Syrjälä 46610c59c51SImre Deak /* 467724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 468724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 46910c59c51SImre Deak */ 47048a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47148a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 47210c59c51SImre Deak return 0; 473724a6905SVille Syrjälä /* 474724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 475724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 476724a6905SVille Syrjälä */ 47748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 47848a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 479724a6905SVille Syrjälä return 0; 48010c59c51SImre Deak 48110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 48210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 48310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 48410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 48510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 48610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 48710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 48810c59c51SImre Deak 4896b12ca56SVille Syrjälä out: 49048a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 49148a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 4926b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 4936b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 4946b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 4956b12ca56SVille Syrjälä 49610c59c51SImre Deak return enable_mask; 49710c59c51SImre Deak } 49810c59c51SImre Deak 4996b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5006b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 501755e9019SImre Deak { 5026b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 503755e9019SImre Deak u32 enable_mask; 504755e9019SImre Deak 50548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5066b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5076b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5086b12ca56SVille Syrjälä 5096b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 51048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5116b12ca56SVille Syrjälä 5126b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5136b12ca56SVille Syrjälä return; 5146b12ca56SVille Syrjälä 5156b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5166b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5176b12ca56SVille Syrjälä 5182939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5192939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 520755e9019SImre Deak } 521755e9019SImre Deak 5226b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5236b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 524755e9019SImre Deak { 5256b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 526755e9019SImre Deak u32 enable_mask; 527755e9019SImre Deak 52848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5296b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5306b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5316b12ca56SVille Syrjälä 5326b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 53348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5346b12ca56SVille Syrjälä 5356b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5366b12ca56SVille Syrjälä return; 5376b12ca56SVille Syrjälä 5386b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5396b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5406b12ca56SVille Syrjälä 5412939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5422939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 543755e9019SImre Deak } 544755e9019SImre Deak 545f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 546f3e30485SVille Syrjälä { 547f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 548f3e30485SVille Syrjälä return false; 549f3e30485SVille Syrjälä 550f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 551f3e30485SVille Syrjälä } 552f3e30485SVille Syrjälä 553c0e09200SDave Airlie /** 554f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 55514bb2c11STvrtko Ursulin * @dev_priv: i915 device private 55601c66889SZhao Yakui */ 55791d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 55801c66889SZhao Yakui { 559f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 560f49e38ddSJani Nikula return; 561f49e38ddSJani Nikula 56213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 56301c66889SZhao Yakui 564755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 56591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5663b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 567755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5681ec14ad3SChris Wilson 56913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 57001c66889SZhao Yakui } 57101c66889SZhao Yakui 572f75f3746SVille Syrjälä /* 573f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 574f75f3746SVille Syrjälä * around the vertical blanking period. 575f75f3746SVille Syrjälä * 576f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 577f75f3746SVille Syrjälä * vblank_start >= 3 578f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 579f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 580f75f3746SVille Syrjälä * vtotal = vblank_start + 3 581f75f3746SVille Syrjälä * 582f75f3746SVille Syrjälä * start of vblank: 583f75f3746SVille Syrjälä * latch double buffered registers 584f75f3746SVille Syrjälä * increment frame counter (ctg+) 585f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 586f75f3746SVille Syrjälä * | 587f75f3746SVille Syrjälä * | frame start: 588f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 589f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 590f75f3746SVille Syrjälä * | | 591f75f3746SVille Syrjälä * | | start of vsync: 592f75f3746SVille Syrjälä * | | generate vsync interrupt 593f75f3746SVille Syrjälä * | | | 594f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 595f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 596f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 597f75f3746SVille Syrjälä * | | <----vs-----> | 598f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 599f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 600f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 601f75f3746SVille Syrjälä * | | | 602f75f3746SVille Syrjälä * last visible pixel first visible pixel 603f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 604f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 605f75f3746SVille Syrjälä * 606f75f3746SVille Syrjälä * x = horizontal active 607f75f3746SVille Syrjälä * _ = horizontal blanking 608f75f3746SVille Syrjälä * hs = horizontal sync 609f75f3746SVille Syrjälä * va = vertical active 610f75f3746SVille Syrjälä * vb = vertical blanking 611f75f3746SVille Syrjälä * vs = vertical sync 612f75f3746SVille Syrjälä * vbs = vblank_start (number) 613f75f3746SVille Syrjälä * 614f75f3746SVille Syrjälä * Summary: 615f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 616f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 617f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 618f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 619f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 620f75f3746SVille Syrjälä */ 621f75f3746SVille Syrjälä 62242f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 62342f52ef8SKeith Packard * we use as a pipe index 62442f52ef8SKeith Packard */ 62508fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6260a3e67a4SJesse Barnes { 62708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 62808fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 62932db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 63008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 631f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6320b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 633694e409dSVille Syrjälä unsigned long irqflags; 634391f75e2SVille Syrjälä 63532db0b65SVille Syrjälä /* 63632db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 63732db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 63832db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 63932db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 64032db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 64132db0b65SVille Syrjälä * is still in a working state. However the core vblank code 64232db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 64332db0b65SVille Syrjälä * when we've told it that we don't have a working frame 64432db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 64532db0b65SVille Syrjälä */ 64632db0b65SVille Syrjälä if (!vblank->max_vblank_count) 64732db0b65SVille Syrjälä return 0; 64832db0b65SVille Syrjälä 6490b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6500b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6510b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6520b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6530b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 654391f75e2SVille Syrjälä 6550b2a8e09SVille Syrjälä /* Convert to pixel count */ 6560b2a8e09SVille Syrjälä vbl_start *= htotal; 6570b2a8e09SVille Syrjälä 6580b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6590b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6600b2a8e09SVille Syrjälä 6619db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6629db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6635eddb70bSChris Wilson 664694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 665694e409dSVille Syrjälä 6660a3e67a4SJesse Barnes /* 6670a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6680a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6690a3e67a4SJesse Barnes * register. 6700a3e67a4SJesse Barnes */ 6710a3e67a4SJesse Barnes do { 6728cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6738cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6748cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6750a3e67a4SJesse Barnes } while (high1 != high2); 6760a3e67a4SJesse Barnes 677694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 678694e409dSVille Syrjälä 6795eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 680391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6815eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 682391f75e2SVille Syrjälä 683391f75e2SVille Syrjälä /* 684391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 685391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 686391f75e2SVille Syrjälä * counter against vblank start. 687391f75e2SVille Syrjälä */ 688edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 6890a3e67a4SJesse Barnes } 6900a3e67a4SJesse Barnes 69108fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 6929880b7a5SJesse Barnes { 69308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 69433267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 69508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 6969880b7a5SJesse Barnes 69733267703SVandita Kulkarni if (!vblank->max_vblank_count) 69833267703SVandita Kulkarni return 0; 69933267703SVandita Kulkarni 7002939eb06SJani Nikula return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 7019880b7a5SJesse Barnes } 7029880b7a5SJesse Barnes 703aec0246fSUma Shankar /* 704aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 705aec0246fSUma Shankar * scanline register will not work to get the scanline, 706aec0246fSUma Shankar * since the timings are driven from the PORT or issues 707aec0246fSUma Shankar * with scanline register updates. 708aec0246fSUma Shankar * This function will use Framestamp and current 709aec0246fSUma Shankar * timestamp registers to calculate the scanline. 710aec0246fSUma Shankar */ 711aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 712aec0246fSUma Shankar { 713aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 714aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 715aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 716aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 717aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 718aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 719aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 720aec0246fSUma Shankar u32 clock = mode->crtc_clock; 721aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 722aec0246fSUma Shankar 723aec0246fSUma Shankar /* 724aec0246fSUma Shankar * To avoid the race condition where we might cross into the 725aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 726aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 727aec0246fSUma Shankar * during the same frame. 728aec0246fSUma Shankar */ 729aec0246fSUma Shankar do { 730aec0246fSUma Shankar /* 731aec0246fSUma Shankar * This field provides read back of the display 732aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 733aec0246fSUma Shankar * is sampled at every start of vertical blank. 734aec0246fSUma Shankar */ 7358cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7368cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 737aec0246fSUma Shankar 738aec0246fSUma Shankar /* 739aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 740aec0246fSUma Shankar * time stamp value. 741aec0246fSUma Shankar */ 7428cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 743aec0246fSUma Shankar 7448cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7458cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 746aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 747aec0246fSUma Shankar 748aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 749aec0246fSUma Shankar clock), 1000 * htotal); 750aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 751aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 752aec0246fSUma Shankar 753aec0246fSUma Shankar return scanline; 754aec0246fSUma Shankar } 755aec0246fSUma Shankar 7568cbda6b2SJani Nikula /* 7578cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7588cbda6b2SJani Nikula * forcewake etc. 7598cbda6b2SJani Nikula */ 760a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 761a225f079SVille Syrjälä { 762a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 763fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7645caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7655caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 766a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 76780715b2fSVille Syrjälä int position, vtotal; 768a225f079SVille Syrjälä 76972259536SVille Syrjälä if (!crtc->active) 77072259536SVille Syrjälä return -1; 77172259536SVille Syrjälä 7725caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7735caa0feaSDaniel Vetter mode = &vblank->hwmode; 7745caa0feaSDaniel Vetter 775af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 776aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 777aec0246fSUma Shankar 77880715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 779a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 780a225f079SVille Syrjälä vtotal /= 2; 781a225f079SVille Syrjälä 782cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 7838cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 784a225f079SVille Syrjälä else 7858cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 786a225f079SVille Syrjälä 787a225f079SVille Syrjälä /* 78841b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 78941b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79041b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79141b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 79241b578fbSJesse Barnes * 79341b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 79441b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 79541b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 79641b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 79741b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 79841b578fbSJesse Barnes */ 79991d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80041b578fbSJesse Barnes int i, temp; 80141b578fbSJesse Barnes 80241b578fbSJesse Barnes for (i = 0; i < 100; i++) { 80341b578fbSJesse Barnes udelay(1); 8048cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 80541b578fbSJesse Barnes if (temp != position) { 80641b578fbSJesse Barnes position = temp; 80741b578fbSJesse Barnes break; 80841b578fbSJesse Barnes } 80941b578fbSJesse Barnes } 81041b578fbSJesse Barnes } 81141b578fbSJesse Barnes 81241b578fbSJesse Barnes /* 81380715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 81480715b2fSVille Syrjälä * scanline_offset adjustment. 815a225f079SVille Syrjälä */ 81680715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 817a225f079SVille Syrjälä } 818a225f079SVille Syrjälä 8194bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8204bbffbf3SThomas Zimmermann bool in_vblank_irq, 8214bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8223bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8233bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8240af7e4dfSMario Kleiner { 8254bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 826fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8274bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 828e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8293aa18df8SVille Syrjälä int position; 83078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 831ad3543edSMario Kleiner unsigned long irqflags; 8328a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8338a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 834af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8350af7e4dfSMario Kleiner 83648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 83700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 83800376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8399db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8401bf6ad62SDaniel Vetter return false; 8410af7e4dfSMario Kleiner } 8420af7e4dfSMario Kleiner 843c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 845c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 846c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 847c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8480af7e4dfSMario Kleiner 849d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 850d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 851d31faf65SVille Syrjälä vbl_end /= 2; 852d31faf65SVille Syrjälä vtotal /= 2; 853d31faf65SVille Syrjälä } 854d31faf65SVille Syrjälä 855ad3543edSMario Kleiner /* 856ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 857ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 858ad3543edSMario Kleiner * following code must not block on uncore.lock. 859ad3543edSMario Kleiner */ 860ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 861ad3543edSMario Kleiner 862ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 863ad3543edSMario Kleiner 864ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 865ad3543edSMario Kleiner if (stime) 866ad3543edSMario Kleiner *stime = ktime_get(); 867ad3543edSMario Kleiner 8688a920e24SVille Syrjälä if (use_scanline_counter) { 8690af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8700af7e4dfSMario Kleiner * scanout position from Display scan line register. 8710af7e4dfSMario Kleiner */ 872e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8730af7e4dfSMario Kleiner } else { 8740af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8750af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8760af7e4dfSMario Kleiner * scanout position. 8770af7e4dfSMario Kleiner */ 8788cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8790af7e4dfSMario Kleiner 8803aa18df8SVille Syrjälä /* convert to pixel counts */ 8813aa18df8SVille Syrjälä vbl_start *= htotal; 8823aa18df8SVille Syrjälä vbl_end *= htotal; 8833aa18df8SVille Syrjälä vtotal *= htotal; 88478e8fc6bSVille Syrjälä 88578e8fc6bSVille Syrjälä /* 8867e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8877e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8887e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8897e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8907e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8917e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8927e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8937e78f1cbSVille Syrjälä */ 8947e78f1cbSVille Syrjälä if (position >= vtotal) 8957e78f1cbSVille Syrjälä position = vtotal - 1; 8967e78f1cbSVille Syrjälä 8977e78f1cbSVille Syrjälä /* 89878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 89978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 90378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 90478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 90578e8fc6bSVille Syrjälä */ 90678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9073aa18df8SVille Syrjälä } 9083aa18df8SVille Syrjälä 909ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 910ad3543edSMario Kleiner if (etime) 911ad3543edSMario Kleiner *etime = ktime_get(); 912ad3543edSMario Kleiner 913ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 914ad3543edSMario Kleiner 915ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 916ad3543edSMario Kleiner 9173aa18df8SVille Syrjälä /* 9183aa18df8SVille Syrjälä * While in vblank, position will be negative 9193aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9203aa18df8SVille Syrjälä * vblank, position will be positive counting 9213aa18df8SVille Syrjälä * up since vbl_end. 9223aa18df8SVille Syrjälä */ 9233aa18df8SVille Syrjälä if (position >= vbl_start) 9243aa18df8SVille Syrjälä position -= vbl_end; 9253aa18df8SVille Syrjälä else 9263aa18df8SVille Syrjälä position += vtotal - vbl_end; 9273aa18df8SVille Syrjälä 9288a920e24SVille Syrjälä if (use_scanline_counter) { 9293aa18df8SVille Syrjälä *vpos = position; 9303aa18df8SVille Syrjälä *hpos = 0; 9313aa18df8SVille Syrjälä } else { 9320af7e4dfSMario Kleiner *vpos = position / htotal; 9330af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9340af7e4dfSMario Kleiner } 9350af7e4dfSMario Kleiner 9361bf6ad62SDaniel Vetter return true; 9370af7e4dfSMario Kleiner } 9380af7e4dfSMario Kleiner 9394bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9404bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9414bbffbf3SThomas Zimmermann { 9424bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9434bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 94448e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9454bbffbf3SThomas Zimmermann } 9464bbffbf3SThomas Zimmermann 947a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 948a225f079SVille Syrjälä { 949fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 950a225f079SVille Syrjälä unsigned long irqflags; 951a225f079SVille Syrjälä int position; 952a225f079SVille Syrjälä 953a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 954a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 955a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 956a225f079SVille Syrjälä 957a225f079SVille Syrjälä return position; 958a225f079SVille Syrjälä } 959a225f079SVille Syrjälä 960e3689190SBen Widawsky /** 96174bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 962e3689190SBen Widawsky * occurred. 963e3689190SBen Widawsky * @work: workqueue struct 964e3689190SBen Widawsky * 965e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 966e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 967e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 968e3689190SBen Widawsky */ 96974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 970e3689190SBen Widawsky { 9712d1013ddSJani Nikula struct drm_i915_private *dev_priv = 972cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 973cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 974e3689190SBen Widawsky u32 error_status, row, bank, subbank; 97535a85ac6SBen Widawsky char *parity_event[6]; 976a9c287c9SJani Nikula u32 misccpctl; 977a9c287c9SJani Nikula u8 slice = 0; 978e3689190SBen Widawsky 979e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 980e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 981e3689190SBen Widawsky * any time we access those registers. 982e3689190SBen Widawsky */ 98391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 984e3689190SBen Widawsky 98535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 98648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 98735a85ac6SBen Widawsky goto out; 98835a85ac6SBen Widawsky 9892939eb06SJani Nikula misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL); 9902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 9912939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 992e3689190SBen Widawsky 99335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 994f0f59a00SVille Syrjälä i915_reg_t reg; 99535a85ac6SBen Widawsky 99635a85ac6SBen Widawsky slice--; 99748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 99848a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 99935a85ac6SBen Widawsky break; 100035a85ac6SBen Widawsky 100135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 100235a85ac6SBen Widawsky 10036fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 100435a85ac6SBen Widawsky 10052939eb06SJani Nikula error_status = intel_uncore_read(&dev_priv->uncore, reg); 1006e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1007e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1008e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1009e3689190SBen Widawsky 10102939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 10112939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 1012e3689190SBen Widawsky 1013cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1014e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1015e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1016e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 101735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 101835a85ac6SBen Widawsky parity_event[5] = NULL; 1019e3689190SBen Widawsky 102091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1021e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1022e3689190SBen Widawsky 102335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 102435a85ac6SBen Widawsky slice, row, bank, subbank); 1025e3689190SBen Widawsky 102635a85ac6SBen Widawsky kfree(parity_event[4]); 1027e3689190SBen Widawsky kfree(parity_event[3]); 1028e3689190SBen Widawsky kfree(parity_event[2]); 1029e3689190SBen Widawsky kfree(parity_event[1]); 1030e3689190SBen Widawsky } 1031e3689190SBen Widawsky 10322939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 103335a85ac6SBen Widawsky 103435a85ac6SBen Widawsky out: 103548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1036cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1037cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1038cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 103935a85ac6SBen Widawsky 104091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 104135a85ac6SBen Widawsky } 104235a85ac6SBen Widawsky 1043af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1044121e758eSDhinakaran Pandiyan { 1045af92058fSVille Syrjälä switch (pin) { 1046da51e4baSVille Syrjälä case HPD_PORT_TC1: 1047da51e4baSVille Syrjälä case HPD_PORT_TC2: 1048da51e4baSVille Syrjälä case HPD_PORT_TC3: 1049da51e4baSVille Syrjälä case HPD_PORT_TC4: 1050da51e4baSVille Syrjälä case HPD_PORT_TC5: 1051da51e4baSVille Syrjälä case HPD_PORT_TC6: 1052*4294fa5fSVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 105348ef15d3SJosé Roberto de Souza default: 105448ef15d3SJosé Roberto de Souza return false; 105548ef15d3SJosé Roberto de Souza } 105648ef15d3SJosé Roberto de Souza } 105748ef15d3SJosé Roberto de Souza 1058af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 105963c88d22SImre Deak { 1060af92058fSVille Syrjälä switch (pin) { 1061af92058fSVille Syrjälä case HPD_PORT_A: 1062195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1063af92058fSVille Syrjälä case HPD_PORT_B: 106463c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1065af92058fSVille Syrjälä case HPD_PORT_C: 106663c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 106763c88d22SImre Deak default: 106863c88d22SImre Deak return false; 106963c88d22SImre Deak } 107063c88d22SImre Deak } 107163c88d22SImre Deak 1072af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107331604222SAnusha Srivatsa { 1074af92058fSVille Syrjälä switch (pin) { 1075af92058fSVille Syrjälä case HPD_PORT_A: 1076af92058fSVille Syrjälä case HPD_PORT_B: 10778ef7e340SMatt Roper case HPD_PORT_C: 1078229f31e2SLucas De Marchi case HPD_PORT_D: 1079*4294fa5fSVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 108031604222SAnusha Srivatsa default: 108131604222SAnusha Srivatsa return false; 108231604222SAnusha Srivatsa } 108331604222SAnusha Srivatsa } 108431604222SAnusha Srivatsa 1085af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 108631604222SAnusha Srivatsa { 1087af92058fSVille Syrjälä switch (pin) { 1088da51e4baSVille Syrjälä case HPD_PORT_TC1: 1089da51e4baSVille Syrjälä case HPD_PORT_TC2: 1090da51e4baSVille Syrjälä case HPD_PORT_TC3: 1091da51e4baSVille Syrjälä case HPD_PORT_TC4: 1092da51e4baSVille Syrjälä case HPD_PORT_TC5: 1093da51e4baSVille Syrjälä case HPD_PORT_TC6: 1094*4294fa5fSVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(pin); 109552dfdba0SLucas De Marchi default: 109652dfdba0SLucas De Marchi return false; 109752dfdba0SLucas De Marchi } 109852dfdba0SLucas De Marchi } 109952dfdba0SLucas De Marchi 1100af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11016dbf30ceSVille Syrjälä { 1102af92058fSVille Syrjälä switch (pin) { 1103af92058fSVille Syrjälä case HPD_PORT_E: 11046dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11056dbf30ceSVille Syrjälä default: 11066dbf30ceSVille Syrjälä return false; 11076dbf30ceSVille Syrjälä } 11086dbf30ceSVille Syrjälä } 11096dbf30ceSVille Syrjälä 1110af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 111174c0b395SVille Syrjälä { 1112af92058fSVille Syrjälä switch (pin) { 1113af92058fSVille Syrjälä case HPD_PORT_A: 111474c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1115af92058fSVille Syrjälä case HPD_PORT_B: 111674c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1117af92058fSVille Syrjälä case HPD_PORT_C: 111874c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1119af92058fSVille Syrjälä case HPD_PORT_D: 112074c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 112174c0b395SVille Syrjälä default: 112274c0b395SVille Syrjälä return false; 112374c0b395SVille Syrjälä } 112474c0b395SVille Syrjälä } 112574c0b395SVille Syrjälä 1126af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1127e4ce95aaSVille Syrjälä { 1128af92058fSVille Syrjälä switch (pin) { 1129af92058fSVille Syrjälä case HPD_PORT_A: 1130e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1131e4ce95aaSVille Syrjälä default: 1132e4ce95aaSVille Syrjälä return false; 1133e4ce95aaSVille Syrjälä } 1134e4ce95aaSVille Syrjälä } 1135e4ce95aaSVille Syrjälä 1136af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 113713cf5504SDave Airlie { 1138af92058fSVille Syrjälä switch (pin) { 1139af92058fSVille Syrjälä case HPD_PORT_B: 1140676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1141af92058fSVille Syrjälä case HPD_PORT_C: 1142676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1143af92058fSVille Syrjälä case HPD_PORT_D: 1144676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1145676574dfSJani Nikula default: 1146676574dfSJani Nikula return false; 114713cf5504SDave Airlie } 114813cf5504SDave Airlie } 114913cf5504SDave Airlie 1150af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115113cf5504SDave Airlie { 1152af92058fSVille Syrjälä switch (pin) { 1153af92058fSVille Syrjälä case HPD_PORT_B: 1154676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1155af92058fSVille Syrjälä case HPD_PORT_C: 1156676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1157af92058fSVille Syrjälä case HPD_PORT_D: 1158676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1159676574dfSJani Nikula default: 1160676574dfSJani Nikula return false; 116113cf5504SDave Airlie } 116213cf5504SDave Airlie } 116313cf5504SDave Airlie 116442db67d6SVille Syrjälä /* 116542db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 116642db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 116742db67d6SVille Syrjälä * hotplug detection results from several registers. 116842db67d6SVille Syrjälä * 116942db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 117042db67d6SVille Syrjälä */ 1171cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1172cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11738c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1174fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1175af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1176676574dfSJani Nikula { 1177e9be2850SVille Syrjälä enum hpd_pin pin; 1178676574dfSJani Nikula 117952dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 118052dfdba0SLucas De Marchi 1181e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1182e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 11838c841e57SJani Nikula continue; 11848c841e57SJani Nikula 1185e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1186676574dfSJani Nikula 1187af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1188e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1189676574dfSJani Nikula } 1190676574dfSJani Nikula 119100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 119200376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1193f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1194676574dfSJani Nikula 1195676574dfSJani Nikula } 1196676574dfSJani Nikula 1197a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1198a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1199a0e066b8SVille Syrjälä { 1200a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1201a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1202a0e066b8SVille Syrjälä 1203a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1204a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1205a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1206a0e066b8SVille Syrjälä 1207a0e066b8SVille Syrjälä return enabled_irqs; 1208a0e066b8SVille Syrjälä } 1209a0e066b8SVille Syrjälä 1210a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1211a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1212a0e066b8SVille Syrjälä { 1213a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1214a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1215a0e066b8SVille Syrjälä 1216a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1217a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1218a0e066b8SVille Syrjälä 1219a0e066b8SVille Syrjälä return hotplug_irqs; 1220a0e066b8SVille Syrjälä } 1221a0e066b8SVille Syrjälä 12222ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12232ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12242ea63927SVille Syrjälä { 12252ea63927SVille Syrjälä struct intel_encoder *encoder; 12262ea63927SVille Syrjälä u32 hotplug = 0; 12272ea63927SVille Syrjälä 12282ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 12292ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 12302ea63927SVille Syrjälä 12312ea63927SVille Syrjälä return hotplug; 12322ea63927SVille Syrjälä } 12332ea63927SVille Syrjälä 123491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1235515ac2bbSDaniel Vetter { 123628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1237515ac2bbSDaniel Vetter } 1238515ac2bbSDaniel Vetter 123991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1240ce99c256SDaniel Vetter { 12419ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1242ce99c256SDaniel Vetter } 1243ce99c256SDaniel Vetter 12448bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 124591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 124691d14251STvrtko Ursulin enum pipe pipe, 1247a9c287c9SJani Nikula u32 crc0, u32 crc1, 1248a9c287c9SJani Nikula u32 crc2, u32 crc3, 1249a9c287c9SJani Nikula u32 crc4) 12508bf1e9f1SShuang He { 12518c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 125200535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12535cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12545cee6c45SVille Syrjälä 12555cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1256b2c88f5bSDamien Lespiau 1257d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12588c6b709dSTomeu Vizoso /* 12598c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12608c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12618c6b709dSTomeu Vizoso * out the buggy result. 12628c6b709dSTomeu Vizoso * 1263163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12648c6b709dSTomeu Vizoso * don't trust that one either. 12658c6b709dSTomeu Vizoso */ 1266033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1267163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12688c6b709dSTomeu Vizoso pipe_crc->skipped++; 12698c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12708c6b709dSTomeu Vizoso return; 12718c6b709dSTomeu Vizoso } 12728c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12736cc42152SMaarten Lankhorst 1274246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1275ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1276246ee524STomeu Vizoso crcs); 12778c6b709dSTomeu Vizoso } 1278277de95eSDaniel Vetter #else 1279277de95eSDaniel Vetter static inline void 128091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128191d14251STvrtko Ursulin enum pipe pipe, 1282a9c287c9SJani Nikula u32 crc0, u32 crc1, 1283a9c287c9SJani Nikula u32 crc2, u32 crc3, 1284a9c287c9SJani Nikula u32 crc4) {} 1285277de95eSDaniel Vetter #endif 1286eba94eb9SDaniel Vetter 12871288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 12881288f9b0SKarthik B S enum pipe pipe) 12891288f9b0SKarthik B S { 12901288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 12911288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 12921288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 12931288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 12941288f9b0SKarthik B S unsigned long irqflags; 12951288f9b0SKarthik B S 12961288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 12971288f9b0SKarthik B S 12981288f9b0SKarthik B S crtc_state->event = NULL; 12991288f9b0SKarthik B S 13001288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13011288f9b0SKarthik B S 13021288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13031288f9b0SKarthik B S } 1304277de95eSDaniel Vetter 130591d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 130691d14251STvrtko Ursulin enum pipe pipe) 13075a69b89fSDaniel Vetter { 130891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13092939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13105a69b89fSDaniel Vetter 0, 0, 0, 0); 13115a69b89fSDaniel Vetter } 13125a69b89fSDaniel Vetter 131391d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 131491d14251STvrtko Ursulin enum pipe pipe) 1315eba94eb9SDaniel Vetter { 131691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13172939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13182939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 13192939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 13202939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 13212939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1322eba94eb9SDaniel Vetter } 13235b3a856bSDaniel Vetter 132491d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 132591d14251STvrtko Ursulin enum pipe pipe) 13265b3a856bSDaniel Vetter { 1327a9c287c9SJani Nikula u32 res1, res2; 13280b5c5ed0SDaniel Vetter 132991d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13302939eb06SJani Nikula res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 13310b5c5ed0SDaniel Vetter else 13320b5c5ed0SDaniel Vetter res1 = 0; 13330b5c5ed0SDaniel Vetter 133491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13352939eb06SJani Nikula res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 13360b5c5ed0SDaniel Vetter else 13370b5c5ed0SDaniel Vetter res2 = 0; 13385b3a856bSDaniel Vetter 133991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13402939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 13412939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 13422939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 13430b5c5ed0SDaniel Vetter res1, res2); 13445b3a856bSDaniel Vetter } 13458bf1e9f1SShuang He 134644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 134744d9241eSVille Syrjälä { 134844d9241eSVille Syrjälä enum pipe pipe; 134944d9241eSVille Syrjälä 135044d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 13512939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 135244d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 135344d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 135444d9241eSVille Syrjälä 135544d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 135644d9241eSVille Syrjälä } 135744d9241eSVille Syrjälä } 135844d9241eSVille Syrjälä 1359eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 136091d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13617e231dbeSJesse Barnes { 1362d048a268SVille Syrjälä enum pipe pipe; 13637e231dbeSJesse Barnes 136458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13651ca993d2SVille Syrjälä 13661ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13671ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13681ca993d2SVille Syrjälä return; 13691ca993d2SVille Syrjälä } 13701ca993d2SVille Syrjälä 1371055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1372f0f59a00SVille Syrjälä i915_reg_t reg; 13736b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 137491d181ddSImre Deak 1375bbb5eebfSDaniel Vetter /* 1376bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1377bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1378bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1379bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1380bbb5eebfSDaniel Vetter * handle. 1381bbb5eebfSDaniel Vetter */ 13820f239f4cSDaniel Vetter 13830f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 13846b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1385bbb5eebfSDaniel Vetter 1386bbb5eebfSDaniel Vetter switch (pipe) { 1387d048a268SVille Syrjälä default: 1388bbb5eebfSDaniel Vetter case PIPE_A: 1389bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1390bbb5eebfSDaniel Vetter break; 1391bbb5eebfSDaniel Vetter case PIPE_B: 1392bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1393bbb5eebfSDaniel Vetter break; 13943278f67fSVille Syrjälä case PIPE_C: 13953278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 13963278f67fSVille Syrjälä break; 1397bbb5eebfSDaniel Vetter } 1398bbb5eebfSDaniel Vetter if (iir & iir_bit) 13996b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1400bbb5eebfSDaniel Vetter 14016b12ca56SVille Syrjälä if (!status_mask) 140291d181ddSImre Deak continue; 140391d181ddSImre Deak 140491d181ddSImre Deak reg = PIPESTAT(pipe); 14052939eb06SJani Nikula pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 14066b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14077e231dbeSJesse Barnes 14087e231dbeSJesse Barnes /* 14097e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1410132c27c9SVille Syrjälä * 1411132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1412132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1413132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1414132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1415132c27c9SVille Syrjälä * an interrupt is still pending. 14167e231dbeSJesse Barnes */ 1417132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 14182939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 14192939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1420132c27c9SVille Syrjälä } 14217e231dbeSJesse Barnes } 142258ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14232ecb8ca4SVille Syrjälä } 14242ecb8ca4SVille Syrjälä 1425eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1426eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1427eb64343cSVille Syrjälä { 1428eb64343cSVille Syrjälä enum pipe pipe; 1429eb64343cSVille Syrjälä 1430eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1431eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1432aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1433eb64343cSVille Syrjälä 1434eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1435eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1436eb64343cSVille Syrjälä 1437eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1438eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1439eb64343cSVille Syrjälä } 1440eb64343cSVille Syrjälä } 1441eb64343cSVille Syrjälä 1442eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1443eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1444eb64343cSVille Syrjälä { 1445eb64343cSVille Syrjälä bool blc_event = false; 1446eb64343cSVille Syrjälä enum pipe pipe; 1447eb64343cSVille Syrjälä 1448eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1449eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1450aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1451eb64343cSVille Syrjälä 1452eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1453eb64343cSVille Syrjälä blc_event = true; 1454eb64343cSVille Syrjälä 1455eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1456eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1457eb64343cSVille Syrjälä 1458eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1459eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1460eb64343cSVille Syrjälä } 1461eb64343cSVille Syrjälä 1462eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1463eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1464eb64343cSVille Syrjälä } 1465eb64343cSVille Syrjälä 1466eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1467eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1468eb64343cSVille Syrjälä { 1469eb64343cSVille Syrjälä bool blc_event = false; 1470eb64343cSVille Syrjälä enum pipe pipe; 1471eb64343cSVille Syrjälä 1472eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1473eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1474aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1475eb64343cSVille Syrjälä 1476eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1477eb64343cSVille Syrjälä blc_event = true; 1478eb64343cSVille Syrjälä 1479eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1480eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1481eb64343cSVille Syrjälä 1482eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1483eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1484eb64343cSVille Syrjälä } 1485eb64343cSVille Syrjälä 1486eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1487eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1488eb64343cSVille Syrjälä 1489eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1490eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1491eb64343cSVille Syrjälä } 1492eb64343cSVille Syrjälä 149391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 14942ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 14952ecb8ca4SVille Syrjälä { 14962ecb8ca4SVille Syrjälä enum pipe pipe; 14977e231dbeSJesse Barnes 1498055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1499fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1500aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15014356d586SDaniel Vetter 15024356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 150391d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15042d9d2b0bSVille Syrjälä 15051f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15061f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 150731acc7f5SJesse Barnes } 150831acc7f5SJesse Barnes 1509c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 151091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1511c1874ed7SImre Deak } 1512c1874ed7SImre Deak 15131ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 151416c6c56bSVille Syrjälä { 15150ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15160ba7c51aSVille Syrjälä int i; 151716c6c56bSVille Syrjälä 15180ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15190ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15200ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15210ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15220ba7c51aSVille Syrjälä else 15230ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15240ba7c51aSVille Syrjälä 15250ba7c51aSVille Syrjälä /* 15260ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15270ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15280ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15290ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15300ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15310ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15320ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15330ba7c51aSVille Syrjälä */ 15340ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15352939eb06SJani Nikula u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 15360ba7c51aSVille Syrjälä 15370ba7c51aSVille Syrjälä if (tmp == 0) 15380ba7c51aSVille Syrjälä return hotplug_status; 15390ba7c51aSVille Syrjälä 15400ba7c51aSVille Syrjälä hotplug_status |= tmp; 15412939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 15420ba7c51aSVille Syrjälä } 15430ba7c51aSVille Syrjälä 154448a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15450ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15462939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 15471ae3c34cSVille Syrjälä 15481ae3c34cSVille Syrjälä return hotplug_status; 15491ae3c34cSVille Syrjälä } 15501ae3c34cSVille Syrjälä 155191d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15521ae3c34cSVille Syrjälä u32 hotplug_status) 15531ae3c34cSVille Syrjälä { 15541ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15550398993bSVille Syrjälä u32 hotplug_trigger; 15563ff60f89SOscar Mateo 15570398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15580398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15590398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15600398993bSVille Syrjälä else 15610398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 156216c6c56bSVille Syrjälä 156358f2cf24SVille Syrjälä if (hotplug_trigger) { 1564cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1565cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15660398993bSVille Syrjälä dev_priv->hotplug.hpd, 1567fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 156858f2cf24SVille Syrjälä 156991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 157058f2cf24SVille Syrjälä } 1571369712e8SJani Nikula 15720398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15730398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15740398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 157591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 157658f2cf24SVille Syrjälä } 157716c6c56bSVille Syrjälä 1578c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1579c1874ed7SImre Deak { 1580b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1581c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1582c1874ed7SImre Deak 15832dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 15842dd2a883SImre Deak return IRQ_NONE; 15852dd2a883SImre Deak 15861f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 15879102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 15881f814dacSImre Deak 15891e1cace9SVille Syrjälä do { 15906e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 15912ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 15921ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1593a5e485a9SVille Syrjälä u32 ier = 0; 15943ff60f89SOscar Mateo 15952939eb06SJani Nikula gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 15962939eb06SJani Nikula pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 15972939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1598c1874ed7SImre Deak 1599c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16001e1cace9SVille Syrjälä break; 1601c1874ed7SImre Deak 1602c1874ed7SImre Deak ret = IRQ_HANDLED; 1603c1874ed7SImre Deak 1604a5e485a9SVille Syrjälä /* 1605a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1606a5e485a9SVille Syrjälä * 1607a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1608a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1609a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1610a5e485a9SVille Syrjälä * 1611a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1612a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1613a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1614a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1615a5e485a9SVille Syrjälä * bits this time around. 1616a5e485a9SVille Syrjälä */ 16172939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 16182939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 16192939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 16204a0a0202SVille Syrjälä 16214a0a0202SVille Syrjälä if (gt_iir) 16222939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 16234a0a0202SVille Syrjälä if (pm_iir) 16242939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 16254a0a0202SVille Syrjälä 16267ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16271ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16287ce4d1f2SVille Syrjälä 16293ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16303ff60f89SOscar Mateo * signalled in iir */ 1631eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16327ce4d1f2SVille Syrjälä 1633eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1634eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1635eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1636eef57324SJerome Anand 16377ce4d1f2SVille Syrjälä /* 16387ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16397ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16407ce4d1f2SVille Syrjälä */ 16417ce4d1f2SVille Syrjälä if (iir) 16422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 16434a0a0202SVille Syrjälä 16442939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 16452939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16461ae3c34cSVille Syrjälä 164752894874SVille Syrjälä if (gt_iir) 1648cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 164952894874SVille Syrjälä if (pm_iir) 16503e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 165152894874SVille Syrjälä 16521ae3c34cSVille Syrjälä if (hotplug_status) 165391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16542ecb8ca4SVille Syrjälä 165591d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16561e1cace9SVille Syrjälä } while (0); 16577e231dbeSJesse Barnes 16589102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16591f814dacSImre Deak 16607e231dbeSJesse Barnes return ret; 16617e231dbeSJesse Barnes } 16627e231dbeSJesse Barnes 166343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 166443f328d7SVille Syrjälä { 1665b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 166643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 166743f328d7SVille Syrjälä 16682dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16692dd2a883SImre Deak return IRQ_NONE; 16702dd2a883SImre Deak 16711f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16729102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16731f814dacSImre Deak 1674579de73bSChris Wilson do { 16756e814800SVille Syrjälä u32 master_ctl, iir; 16762ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16771ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1678a5e485a9SVille Syrjälä u32 ier = 0; 1679a5e485a9SVille Syrjälä 16802939eb06SJani Nikula master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 16812939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 16823278f67fSVille Syrjälä 16833278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 16848e5fd599SVille Syrjälä break; 168543f328d7SVille Syrjälä 168627b6c122SOscar Mateo ret = IRQ_HANDLED; 168727b6c122SOscar Mateo 1688a5e485a9SVille Syrjälä /* 1689a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1690a5e485a9SVille Syrjälä * 1691a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1692a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1693a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1694a5e485a9SVille Syrjälä * 1695a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1696a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1697a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1698a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1699a5e485a9SVille Syrjälä * bits this time around. 1700a5e485a9SVille Syrjälä */ 17012939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 17022939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 17032939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 170443f328d7SVille Syrjälä 17056cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 170627b6c122SOscar Mateo 170727b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17081ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 170943f328d7SVille Syrjälä 171027b6c122SOscar Mateo /* Call regardless, as some status bits might not be 171127b6c122SOscar Mateo * signalled in iir */ 1712eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 171343f328d7SVille Syrjälä 1714eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1715eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1716eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1717eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1718eef57324SJerome Anand 17197ce4d1f2SVille Syrjälä /* 17207ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17217ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17227ce4d1f2SVille Syrjälä */ 17237ce4d1f2SVille Syrjälä if (iir) 17242939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17257ce4d1f2SVille Syrjälä 17262939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17272939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17281ae3c34cSVille Syrjälä 17291ae3c34cSVille Syrjälä if (hotplug_status) 173091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17312ecb8ca4SVille Syrjälä 173291d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1733579de73bSChris Wilson } while (0); 17343278f67fSVille Syrjälä 17359102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17361f814dacSImre Deak 173743f328d7SVille Syrjälä return ret; 173843f328d7SVille Syrjälä } 173943f328d7SVille Syrjälä 174091d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17410398993bSVille Syrjälä u32 hotplug_trigger) 1742776ad806SJesse Barnes { 174342db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1744776ad806SJesse Barnes 17456a39d7c9SJani Nikula /* 17466a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17476a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17486a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17496a39d7c9SJani Nikula * errors. 17506a39d7c9SJani Nikula */ 17512939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 17526a39d7c9SJani Nikula if (!hotplug_trigger) { 17536a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17546a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17556a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17566a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17576a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17586a39d7c9SJani Nikula } 17596a39d7c9SJani Nikula 17602939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 17616a39d7c9SJani Nikula if (!hotplug_trigger) 17626a39d7c9SJani Nikula return; 176313cf5504SDave Airlie 17640398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17650398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17660398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1767fd63e2a9SImre Deak pch_port_hotplug_long_detect); 176840e56410SVille Syrjälä 176991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1770aaf5ec2eSSonika Jindal } 177191d131d2SDaniel Vetter 177291d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 177340e56410SVille Syrjälä { 1774d048a268SVille Syrjälä enum pipe pipe; 177540e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 177640e56410SVille Syrjälä 17770398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 177840e56410SVille Syrjälä 1779cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1780cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1781776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 178200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1783cfc33bf7SVille Syrjälä port_name(port)); 1784cfc33bf7SVille Syrjälä } 1785776ad806SJesse Barnes 1786ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 178791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1788ce99c256SDaniel Vetter 1789776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 179091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1791776ad806SJesse Barnes 1792776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 179300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1794776ad806SJesse Barnes 1795776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 179600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1797776ad806SJesse Barnes 1798776ad806SJesse Barnes if (pch_iir & SDE_POISON) 179900376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1800776ad806SJesse Barnes 1801b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1802055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 180300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18049db4a9c7SJesse Barnes pipe_name(pipe), 18052939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1806b8b65ccdSAnshuman Gupta } 1807776ad806SJesse Barnes 1808776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 180900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1810776ad806SJesse Barnes 1811776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 181200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 181300376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1814776ad806SJesse Barnes 1815776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1816a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18178664281bSPaulo Zanoni 18188664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1819a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18208664281bSPaulo Zanoni } 18218664281bSPaulo Zanoni 182291d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18238664281bSPaulo Zanoni { 18242939eb06SJani Nikula u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 18255a69b89fSDaniel Vetter enum pipe pipe; 18268664281bSPaulo Zanoni 1827de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 182800376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1829de032bf4SPaulo Zanoni 1830055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18311f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18321f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18338664281bSPaulo Zanoni 18345a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 183591d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 183691d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18375a69b89fSDaniel Vetter else 183891d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18395a69b89fSDaniel Vetter } 18405a69b89fSDaniel Vetter } 18418bf1e9f1SShuang He 18422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 18438664281bSPaulo Zanoni } 18448664281bSPaulo Zanoni 184591d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18468664281bSPaulo Zanoni { 18472939eb06SJani Nikula u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 184845c1cd87SMika Kahola enum pipe pipe; 18498664281bSPaulo Zanoni 1850de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 185100376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1852de032bf4SPaulo Zanoni 185345c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 185445c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 185545c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18568664281bSPaulo Zanoni 18572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1858776ad806SJesse Barnes } 1859776ad806SJesse Barnes 186091d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 186123e81d69SAdam Jackson { 1862d048a268SVille Syrjälä enum pipe pipe; 18636dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1864aaf5ec2eSSonika Jindal 18650398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 186691d131d2SDaniel Vetter 1867cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1868cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 186923e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 187000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1871cfc33bf7SVille Syrjälä port_name(port)); 1872cfc33bf7SVille Syrjälä } 187323e81d69SAdam Jackson 187423e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 187591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 187623e81d69SAdam Jackson 187723e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 187891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 187923e81d69SAdam Jackson 188023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 188100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 188223e81d69SAdam Jackson 188323e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 188400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 188523e81d69SAdam Jackson 1886b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1887055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 188800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 188923e81d69SAdam Jackson pipe_name(pipe), 18902939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1891b8b65ccdSAnshuman Gupta } 18928664281bSPaulo Zanoni 18938664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 189491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 189523e81d69SAdam Jackson } 189623e81d69SAdam Jackson 189758676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 189831604222SAnusha Srivatsa { 1899e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1900e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 190131604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 190231604222SAnusha Srivatsa 190331604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 190431604222SAnusha Srivatsa u32 dig_hotplug_reg; 190531604222SAnusha Srivatsa 19062939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 19072939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg); 190831604222SAnusha Srivatsa 190931604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19100398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19110398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 191231604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 191331604222SAnusha Srivatsa } 191431604222SAnusha Srivatsa 191531604222SAnusha Srivatsa if (tc_hotplug_trigger) { 191631604222SAnusha Srivatsa u32 dig_hotplug_reg; 191731604222SAnusha Srivatsa 19182939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 19192939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg); 192031604222SAnusha Srivatsa 192131604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19220398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19230398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1924da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 192552dfdba0SLucas De Marchi } 192652dfdba0SLucas De Marchi 192752dfdba0SLucas De Marchi if (pin_mask) 192852dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 192952dfdba0SLucas De Marchi 193052dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 193152dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 193252dfdba0SLucas De Marchi } 193352dfdba0SLucas De Marchi 193491d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19356dbf30ceSVille Syrjälä { 19366dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19376dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19386dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19396dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19406dbf30ceSVille Syrjälä 19416dbf30ceSVille Syrjälä if (hotplug_trigger) { 19426dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19436dbf30ceSVille Syrjälä 19442939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 19452939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 19466dbf30ceSVille Syrjälä 1947cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19480398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19490398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 195074c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19516dbf30ceSVille Syrjälä } 19526dbf30ceSVille Syrjälä 19536dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19546dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19556dbf30ceSVille Syrjälä 19562939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 19572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19586dbf30ceSVille Syrjälä 1959cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19600398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19610398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19626dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19636dbf30ceSVille Syrjälä } 19646dbf30ceSVille Syrjälä 19656dbf30ceSVille Syrjälä if (pin_mask) 196691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19676dbf30ceSVille Syrjälä 19686dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 196991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19706dbf30ceSVille Syrjälä } 19716dbf30ceSVille Syrjälä 197291d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19730398993bSVille Syrjälä u32 hotplug_trigger) 1974c008bc6eSPaulo Zanoni { 1975e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1976e4ce95aaSVille Syrjälä 19772939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 19782939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 1979e4ce95aaSVille Syrjälä 19800398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19810398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19820398993bSVille Syrjälä dev_priv->hotplug.hpd, 1983e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 198440e56410SVille Syrjälä 198591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1986e4ce95aaSVille Syrjälä } 1987c008bc6eSPaulo Zanoni 198891d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 198991d14251STvrtko Ursulin u32 de_iir) 199040e56410SVille Syrjälä { 199140e56410SVille Syrjälä enum pipe pipe; 199240e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 199340e56410SVille Syrjälä 199440e56410SVille Syrjälä if (hotplug_trigger) 19950398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 199640e56410SVille Syrjälä 1997c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 199891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1999c008bc6eSPaulo Zanoni 2000c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 200191d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2002c008bc6eSPaulo Zanoni 2003c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 200400376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2005c008bc6eSPaulo Zanoni 2006055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2007fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2008aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2009c008bc6eSPaulo Zanoni 201040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20111f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2012c008bc6eSPaulo Zanoni 201340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 201491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2015c008bc6eSPaulo Zanoni } 2016c008bc6eSPaulo Zanoni 2017c008bc6eSPaulo Zanoni /* check event from PCH */ 2018c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 20192939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2020c008bc6eSPaulo Zanoni 202191d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 202291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2023c008bc6eSPaulo Zanoni else 202491d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2025c008bc6eSPaulo Zanoni 2026c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 20272939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2028c008bc6eSPaulo Zanoni } 2029c008bc6eSPaulo Zanoni 2030cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20313e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2032c008bc6eSPaulo Zanoni } 2033c008bc6eSPaulo Zanoni 203491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 203591d14251STvrtko Ursulin u32 de_iir) 20369719fb98SPaulo Zanoni { 203707d27e20SDamien Lespiau enum pipe pipe; 203823bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 203923bb4cb5SVille Syrjälä 204040e56410SVille Syrjälä if (hotplug_trigger) 20410398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20429719fb98SPaulo Zanoni 20439719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 204491d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20459719fb98SPaulo Zanoni 204654fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 20472939eb06SJani Nikula u32 psr_iir = intel_uncore_read(&dev_priv->uncore, EDP_PSR_IIR); 204854fd3149SDhinakaran Pandiyan 204954fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 20502939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EDP_PSR_IIR, psr_iir); 205154fd3149SDhinakaran Pandiyan } 2052fc340442SDaniel Vetter 20539719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 205491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20559719fb98SPaulo Zanoni 20569719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 205791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20589719fb98SPaulo Zanoni 2059055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2060fd3a4024SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe))) 2061aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20629719fb98SPaulo Zanoni } 20639719fb98SPaulo Zanoni 20649719fb98SPaulo Zanoni /* check event from PCH */ 206591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20662939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 20679719fb98SPaulo Zanoni 206891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20699719fb98SPaulo Zanoni 20709719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20712939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 20729719fb98SPaulo Zanoni } 20739719fb98SPaulo Zanoni } 20749719fb98SPaulo Zanoni 207572c90f62SOscar Mateo /* 207672c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 207772c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 207872c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 207972c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 208072c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 208172c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 208272c90f62SOscar Mateo */ 20839eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2084b1f14ad0SJesse Barnes { 2085c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2086c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2087f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 20880e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2089b1f14ad0SJesse Barnes 2090c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 20912dd2a883SImre Deak return IRQ_NONE; 20922dd2a883SImre Deak 20931f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2094c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 20951f814dacSImre Deak 2096b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2097c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2098c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 20990e43406bSChris Wilson 210044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 210144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 210244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 210344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 210444498aeaSPaulo Zanoni * due to its back queue). */ 2105c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2106c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2107c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2108ab5c608bSBen Widawsky } 210944498aeaSPaulo Zanoni 211072c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 211172c90f62SOscar Mateo 2112c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21130e43406bSChris Wilson if (gt_iir) { 2114c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2115c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2116c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2117d8fc8a47SPaulo Zanoni else 2118c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2119c48a798aSChris Wilson ret = IRQ_HANDLED; 21200e43406bSChris Wilson } 2121b1f14ad0SJesse Barnes 2122c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21230e43406bSChris Wilson if (de_iir) { 2124c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2125c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2126c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2127f1af8fc1SPaulo Zanoni else 2128c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21290e43406bSChris Wilson ret = IRQ_HANDLED; 2130c48a798aSChris Wilson } 2131c48a798aSChris Wilson 2132c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2133c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2134c48a798aSChris Wilson if (pm_iir) { 2135c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2136c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2137c48a798aSChris Wilson ret = IRQ_HANDLED; 21380e43406bSChris Wilson } 2139f1af8fc1SPaulo Zanoni } 2140b1f14ad0SJesse Barnes 2141c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2142c48a798aSChris Wilson if (sde_ier) 2143c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2144b1f14ad0SJesse Barnes 21451f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2146c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21471f814dacSImre Deak 2148b1f14ad0SJesse Barnes return ret; 2149b1f14ad0SJesse Barnes } 2150b1f14ad0SJesse Barnes 215191d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21520398993bSVille Syrjälä u32 hotplug_trigger) 2153d04a492dSShashank Sharma { 2154cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2155d04a492dSShashank Sharma 21562939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 21572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 2158d04a492dSShashank Sharma 21590398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21600398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21610398993bSVille Syrjälä dev_priv->hotplug.hpd, 2162cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 216340e56410SVille Syrjälä 216491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2165d04a492dSShashank Sharma } 2166d04a492dSShashank Sharma 2167121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2168121e758eSDhinakaran Pandiyan { 2169121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2170b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2171b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2172121e758eSDhinakaran Pandiyan 2173121e758eSDhinakaran Pandiyan if (trigger_tc) { 2174b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2175b796b971SDhinakaran Pandiyan 21762939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 21772939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2178121e758eSDhinakaran Pandiyan 21790398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21800398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 21810398993bSVille Syrjälä dev_priv->hotplug.hpd, 2182da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2183121e758eSDhinakaran Pandiyan } 2184b796b971SDhinakaran Pandiyan 2185b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2186b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2187b796b971SDhinakaran Pandiyan 21882939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 21892939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2190b796b971SDhinakaran Pandiyan 21910398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21920398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 21930398993bSVille Syrjälä dev_priv->hotplug.hpd, 2194da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2195b796b971SDhinakaran Pandiyan } 2196b796b971SDhinakaran Pandiyan 2197b796b971SDhinakaran Pandiyan if (pin_mask) 2198b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2199b796b971SDhinakaran Pandiyan else 220000376ccfSWambui Karuga drm_err(&dev_priv->drm, 220100376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2202121e758eSDhinakaran Pandiyan } 2203121e758eSDhinakaran Pandiyan 22049d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22059d17210fSLucas De Marchi { 220655523360SLucas De Marchi u32 mask; 22079d17210fSLucas De Marchi 220855523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 220955523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 221055523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2211e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2212e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2213e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2214e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2215e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2216e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2217e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2218e5df52dcSMatt Roper 221955523360SLucas De Marchi 222055523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22219d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22229d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22239d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22249d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22259d17210fSLucas De Marchi 222655523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22279d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22289d17210fSLucas De Marchi 222955523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 223055523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22319d17210fSLucas De Marchi 22329d17210fSLucas De Marchi return mask; 22339d17210fSLucas De Marchi } 22349d17210fSLucas De Marchi 22355270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22365270130dSVille Syrjälä { 223799e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 223899e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 223999e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2240d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2241d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22425270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22435270130dSVille Syrjälä else 22445270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22455270130dSVille Syrjälä } 22465270130dSVille Syrjälä 224746c63d24SJosé Roberto de Souza static void 224846c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2249abd58f01SBen Widawsky { 2250e04f7eceSVille Syrjälä bool found = false; 2251e04f7eceSVille Syrjälä 2252e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 225391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2254e04f7eceSVille Syrjälä found = true; 2255e04f7eceSVille Syrjälä } 2256e04f7eceSVille Syrjälä 2257e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22588241cfbeSJosé Roberto de Souza u32 psr_iir; 22598241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22608241cfbeSJosé Roberto de Souza 22618241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22628241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22638241cfbeSJosé Roberto de Souza else 22648241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22658241cfbeSJosé Roberto de Souza 22662939eb06SJani Nikula psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg); 22672939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir); 22688241cfbeSJosé Roberto de Souza 22698241cfbeSJosé Roberto de Souza if (psr_iir) 22708241cfbeSJosé Roberto de Souza found = true; 227154fd3149SDhinakaran Pandiyan 227254fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2273e04f7eceSVille Syrjälä } 2274e04f7eceSVille Syrjälä 2275e04f7eceSVille Syrjälä if (!found) 227600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2277abd58f01SBen Widawsky } 227846c63d24SJosé Roberto de Souza 227900acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 228000acb329SVandita Kulkarni u32 te_trigger) 228100acb329SVandita Kulkarni { 228200acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 228300acb329SVandita Kulkarni enum transcoder dsi_trans; 228400acb329SVandita Kulkarni enum port port; 228500acb329SVandita Kulkarni u32 val, tmp; 228600acb329SVandita Kulkarni 228700acb329SVandita Kulkarni /* 228800acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 228900acb329SVandita Kulkarni * this is to check if dual link is enabled 229000acb329SVandita Kulkarni */ 22912939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 229200acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 229300acb329SVandita Kulkarni 229400acb329SVandita Kulkarni /* 229500acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 229600acb329SVandita Kulkarni * transcoder registers 229700acb329SVandita Kulkarni */ 229800acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 229900acb329SVandita Kulkarni PORT_A : PORT_B; 230000acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 230100acb329SVandita Kulkarni 230200acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 23032939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 230400acb329SVandita Kulkarni val = val & OP_MODE_MASK; 230500acb329SVandita Kulkarni 230600acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 230700acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 230800acb329SVandita Kulkarni return; 230900acb329SVandita Kulkarni } 231000acb329SVandita Kulkarni 231100acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 23122939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 231300acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 231400acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 231500acb329SVandita Kulkarni pipe = PIPE_A; 231600acb329SVandita Kulkarni break; 231700acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 231800acb329SVandita Kulkarni pipe = PIPE_B; 231900acb329SVandita Kulkarni break; 232000acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 232100acb329SVandita Kulkarni pipe = PIPE_C; 232200acb329SVandita Kulkarni break; 232300acb329SVandita Kulkarni default: 232400acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 232500acb329SVandita Kulkarni return; 232600acb329SVandita Kulkarni } 232700acb329SVandita Kulkarni 232800acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 232900acb329SVandita Kulkarni 233000acb329SVandita Kulkarni /* clear TE in dsi IIR */ 233100acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 23322939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 23332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 233400acb329SVandita Kulkarni } 233500acb329SVandita Kulkarni 233646c63d24SJosé Roberto de Souza static irqreturn_t 233746c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 233846c63d24SJosé Roberto de Souza { 233946c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 234046c63d24SJosé Roberto de Souza u32 iir; 234146c63d24SJosé Roberto de Souza enum pipe pipe; 234246c63d24SJosé Roberto de Souza 234346c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 23442939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 234546c63d24SJosé Roberto de Souza if (iir) { 23462939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 234746c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 234846c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 234946c63d24SJosé Roberto de Souza } else { 235000376ccfSWambui Karuga drm_err(&dev_priv->drm, 235100376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2352abd58f01SBen Widawsky } 235346c63d24SJosé Roberto de Souza } 2354abd58f01SBen Widawsky 2355121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 23562939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2357121e758eSDhinakaran Pandiyan if (iir) { 23582939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2359121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2360121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2361121e758eSDhinakaran Pandiyan } else { 236200376ccfSWambui Karuga drm_err(&dev_priv->drm, 236300376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2364121e758eSDhinakaran Pandiyan } 2365121e758eSDhinakaran Pandiyan } 2366121e758eSDhinakaran Pandiyan 23676d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 23682939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2369e32192e1STvrtko Ursulin if (iir) { 2370d04a492dSShashank Sharma bool found = false; 2371cebd87a0SVille Syrjälä 23722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 23736d766f02SDaniel Vetter ret = IRQ_HANDLED; 237488e04703SJesse Barnes 23759d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 237691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2377d04a492dSShashank Sharma found = true; 2378d04a492dSShashank Sharma } 2379d04a492dSShashank Sharma 2380cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 23819a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 23829a55a620SVille Syrjälä 23839a55a620SVille Syrjälä if (hotplug_trigger) { 23849a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2385d04a492dSShashank Sharma found = true; 2386d04a492dSShashank Sharma } 2387e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 23889a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 23899a55a620SVille Syrjälä 23909a55a620SVille Syrjälä if (hotplug_trigger) { 23919a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2392e32192e1STvrtko Ursulin found = true; 2393e32192e1STvrtko Ursulin } 2394e32192e1STvrtko Ursulin } 2395d04a492dSShashank Sharma 2396cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 239791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23989e63743eSShashank Sharma found = true; 23999e63743eSShashank Sharma } 24009e63743eSShashank Sharma 240100acb329SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 24029a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 24039a55a620SVille Syrjälä 24049a55a620SVille Syrjälä if (te_trigger) { 24059a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 240600acb329SVandita Kulkarni found = true; 240700acb329SVandita Kulkarni } 240800acb329SVandita Kulkarni } 240900acb329SVandita Kulkarni 2410d04a492dSShashank Sharma if (!found) 241100376ccfSWambui Karuga drm_err(&dev_priv->drm, 241200376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 24136d766f02SDaniel Vetter } 241438cc46d7SOscar Mateo else 241500376ccfSWambui Karuga drm_err(&dev_priv->drm, 241600376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 24176d766f02SDaniel Vetter } 24186d766f02SDaniel Vetter 2419055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2420fd3a4024SDaniel Vetter u32 fault_errors; 2421abd58f01SBen Widawsky 2422c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2423c42664ccSDaniel Vetter continue; 2424c42664ccSDaniel Vetter 24252939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2426e32192e1STvrtko Ursulin if (!iir) { 242700376ccfSWambui Karuga drm_err(&dev_priv->drm, 242800376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2429e32192e1STvrtko Ursulin continue; 2430e32192e1STvrtko Ursulin } 2431770de83dSDamien Lespiau 2432e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 24332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2434e32192e1STvrtko Ursulin 2435fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2436aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2437abd58f01SBen Widawsky 24381288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 24391288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 24401288f9b0SKarthik B S 2441e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 244291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24430fbe7870SDaniel Vetter 2444e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2445e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 244638d83c96SDaniel Vetter 24475270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2448770de83dSDamien Lespiau if (fault_errors) 244900376ccfSWambui Karuga drm_err(&dev_priv->drm, 245000376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 245130100f2bSDaniel Vetter pipe_name(pipe), 2452e32192e1STvrtko Ursulin fault_errors); 2453abd58f01SBen Widawsky } 2454abd58f01SBen Widawsky 245591d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2456266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 245792d03a80SDaniel Vetter /* 245892d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 245992d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 246092d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 246192d03a80SDaniel Vetter */ 24622939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2463e32192e1STvrtko Ursulin if (iir) { 24642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 246592d03a80SDaniel Vetter ret = IRQ_HANDLED; 24666dbf30ceSVille Syrjälä 246758676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 246858676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2469c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 247091d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24716dbf30ceSVille Syrjälä else 247291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24732dfb0b81SJani Nikula } else { 24742dfb0b81SJani Nikula /* 24752dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24762dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24772dfb0b81SJani Nikula */ 247800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 247900376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 24802dfb0b81SJani Nikula } 248192d03a80SDaniel Vetter } 248292d03a80SDaniel Vetter 2483f11a0f46STvrtko Ursulin return ret; 2484f11a0f46STvrtko Ursulin } 2485f11a0f46STvrtko Ursulin 24864376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 24874376b9c9SMika Kuoppala { 24884376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 24894376b9c9SMika Kuoppala 24904376b9c9SMika Kuoppala /* 24914376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 24924376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 24934376b9c9SMika Kuoppala * New indications can and will light up during processing, 24944376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 24954376b9c9SMika Kuoppala */ 24964376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 24974376b9c9SMika Kuoppala } 24984376b9c9SMika Kuoppala 24994376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 25004376b9c9SMika Kuoppala { 25014376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 25024376b9c9SMika Kuoppala } 25034376b9c9SMika Kuoppala 2504f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2505f11a0f46STvrtko Ursulin { 2506b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 250725286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2508f11a0f46STvrtko Ursulin u32 master_ctl; 2509f11a0f46STvrtko Ursulin 2510f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2511f11a0f46STvrtko Ursulin return IRQ_NONE; 2512f11a0f46STvrtko Ursulin 25134376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 25144376b9c9SMika Kuoppala if (!master_ctl) { 25154376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2516f11a0f46STvrtko Ursulin return IRQ_NONE; 25174376b9c9SMika Kuoppala } 2518f11a0f46STvrtko Ursulin 25196cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25206cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2521f0fd96f5SChris Wilson 2522f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2523f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 25249102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 252555ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 25269102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2527f0fd96f5SChris Wilson } 2528f11a0f46STvrtko Ursulin 25294376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2530abd58f01SBen Widawsky 253155ef72f2SChris Wilson return IRQ_HANDLED; 2532abd58f01SBen Widawsky } 2533abd58f01SBen Widawsky 253451951ae7SMika Kuoppala static u32 25359b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2536df0d28c1SDhinakaran Pandiyan { 25379b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 25387a909383SChris Wilson u32 iir; 2539df0d28c1SDhinakaran Pandiyan 2540df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 25417a909383SChris Wilson return 0; 2542df0d28c1SDhinakaran Pandiyan 25437a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 25447a909383SChris Wilson if (likely(iir)) 25457a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 25467a909383SChris Wilson 25477a909383SChris Wilson return iir; 2548df0d28c1SDhinakaran Pandiyan } 2549df0d28c1SDhinakaran Pandiyan 2550df0d28c1SDhinakaran Pandiyan static void 25519b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2552df0d28c1SDhinakaran Pandiyan { 2553df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25549b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2555df0d28c1SDhinakaran Pandiyan } 2556df0d28c1SDhinakaran Pandiyan 255781067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 255881067b71SMika Kuoppala { 255981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 256081067b71SMika Kuoppala 256181067b71SMika Kuoppala /* 256281067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 256381067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 256481067b71SMika Kuoppala * New indications can and will light up during processing, 256581067b71SMika Kuoppala * and will generate new interrupt after enabling master. 256681067b71SMika Kuoppala */ 256781067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 256881067b71SMika Kuoppala } 256981067b71SMika Kuoppala 257081067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 257181067b71SMika Kuoppala { 257281067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 257381067b71SMika Kuoppala } 257481067b71SMika Kuoppala 2575a3265d85SMatt Roper static void 2576a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2577a3265d85SMatt Roper { 2578a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2579a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2580a3265d85SMatt Roper 2581a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2582a3265d85SMatt Roper /* 2583a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2584a3265d85SMatt Roper * for the display related bits. 2585a3265d85SMatt Roper */ 2586a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2587a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2588a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2589a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2590a3265d85SMatt Roper 2591a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2592a3265d85SMatt Roper } 2593a3265d85SMatt Roper 25947be8782aSLucas De Marchi static __always_inline irqreturn_t 25957be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 25967be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 25977be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 259851951ae7SMika Kuoppala { 259925286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 26009b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 260151951ae7SMika Kuoppala u32 master_ctl; 2602df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 260351951ae7SMika Kuoppala 260451951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 260551951ae7SMika Kuoppala return IRQ_NONE; 260651951ae7SMika Kuoppala 26077be8782aSLucas De Marchi master_ctl = intr_disable(regs); 260881067b71SMika Kuoppala if (!master_ctl) { 26097be8782aSLucas De Marchi intr_enable(regs); 261051951ae7SMika Kuoppala return IRQ_NONE; 261181067b71SMika Kuoppala } 261251951ae7SMika Kuoppala 26136cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26149b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 261551951ae7SMika Kuoppala 261651951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2617a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2618a3265d85SMatt Roper gen11_display_irq_handler(i915); 261951951ae7SMika Kuoppala 26209b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2621df0d28c1SDhinakaran Pandiyan 26227be8782aSLucas De Marchi intr_enable(regs); 262351951ae7SMika Kuoppala 26249b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2625df0d28c1SDhinakaran Pandiyan 262651951ae7SMika Kuoppala return IRQ_HANDLED; 262751951ae7SMika Kuoppala } 262851951ae7SMika Kuoppala 26297be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 26307be8782aSLucas De Marchi { 26317be8782aSLucas De Marchi return __gen11_irq_handler(arg, 26327be8782aSLucas De Marchi gen11_master_intr_disable, 26337be8782aSLucas De Marchi gen11_master_intr_enable); 26347be8782aSLucas De Marchi } 26357be8782aSLucas De Marchi 263697b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 263797b492f5SLucas De Marchi { 263897b492f5SLucas De Marchi u32 val; 263997b492f5SLucas De Marchi 264097b492f5SLucas De Marchi /* First disable interrupts */ 264197b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 264297b492f5SLucas De Marchi 264397b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 264497b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 264597b492f5SLucas De Marchi if (unlikely(!val)) 264697b492f5SLucas De Marchi return 0; 264797b492f5SLucas De Marchi 264897b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 264997b492f5SLucas De Marchi 265097b492f5SLucas De Marchi /* 265197b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 265297b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 265397b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 265497b492f5SLucas De Marchi */ 265597b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 265697b492f5SLucas De Marchi if (unlikely(!val)) 265797b492f5SLucas De Marchi return 0; 265897b492f5SLucas De Marchi 265997b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 266097b492f5SLucas De Marchi 266197b492f5SLucas De Marchi return val; 266297b492f5SLucas De Marchi } 266397b492f5SLucas De Marchi 266497b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 266597b492f5SLucas De Marchi { 266697b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 266797b492f5SLucas De Marchi } 266897b492f5SLucas De Marchi 266997b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 267097b492f5SLucas De Marchi { 267197b492f5SLucas De Marchi return __gen11_irq_handler(arg, 267297b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 267397b492f5SLucas De Marchi dg1_master_intr_enable); 267497b492f5SLucas De Marchi } 267597b492f5SLucas De Marchi 267642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 267742f52ef8SKeith Packard * we use as a pipe index 267842f52ef8SKeith Packard */ 267908fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 26800a3e67a4SJesse Barnes { 268108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 268208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2683e9d21d7fSKeith Packard unsigned long irqflags; 268471e0ffa5SJesse Barnes 26851ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 268686e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 268786e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 268886e83e35SChris Wilson 268986e83e35SChris Wilson return 0; 269086e83e35SChris Wilson } 269186e83e35SChris Wilson 26927d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2693d938da6bSVille Syrjälä { 269408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2695d938da6bSVille Syrjälä 26967d423af9SVille Syrjälä /* 26977d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 26987d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 26997d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 27007d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 27017d423af9SVille Syrjälä */ 27027d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 27032939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2704d938da6bSVille Syrjälä 270508fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2706d938da6bSVille Syrjälä } 2707d938da6bSVille Syrjälä 270808fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 270986e83e35SChris Wilson { 271008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 271108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 271286e83e35SChris Wilson unsigned long irqflags; 271386e83e35SChris Wilson 271486e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27157c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2716755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27171ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27188692d00eSChris Wilson 27190a3e67a4SJesse Barnes return 0; 27200a3e67a4SJesse Barnes } 27210a3e67a4SJesse Barnes 272208fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2723f796cf8fSJesse Barnes { 272408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 272508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2726f796cf8fSJesse Barnes unsigned long irqflags; 2727a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 272886e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2729f796cf8fSJesse Barnes 2730f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2731fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2732b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2733b1f14ad0SJesse Barnes 27342e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 27352e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 27362e8bf223SDhinakaran Pandiyan */ 27372e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 273808fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27392e8bf223SDhinakaran Pandiyan 2740b1f14ad0SJesse Barnes return 0; 2741b1f14ad0SJesse Barnes } 2742b1f14ad0SJesse Barnes 27439c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 27449c9e97c4SVandita Kulkarni bool enable) 27459c9e97c4SVandita Kulkarni { 27469c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 27479c9e97c4SVandita Kulkarni enum port port; 27489c9e97c4SVandita Kulkarni u32 tmp; 27499c9e97c4SVandita Kulkarni 27509c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 27519c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 27529c9e97c4SVandita Kulkarni return false; 27539c9e97c4SVandita Kulkarni 27549c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 27559c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 27569c9e97c4SVandita Kulkarni port = PORT_B; 27579c9e97c4SVandita Kulkarni else 27589c9e97c4SVandita Kulkarni port = PORT_A; 27599c9e97c4SVandita Kulkarni 27602939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port)); 27619c9e97c4SVandita Kulkarni if (enable) 27629c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 27639c9e97c4SVandita Kulkarni else 27649c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 27659c9e97c4SVandita Kulkarni 27662939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp); 27679c9e97c4SVandita Kulkarni 27682939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 27692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 27709c9e97c4SVandita Kulkarni 27719c9e97c4SVandita Kulkarni return true; 27729c9e97c4SVandita Kulkarni } 27739c9e97c4SVandita Kulkarni 277408fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2775abd58f01SBen Widawsky { 277608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 27779c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 27789c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2779abd58f01SBen Widawsky unsigned long irqflags; 2780abd58f01SBen Widawsky 27819c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 27829c9e97c4SVandita Kulkarni return 0; 27839c9e97c4SVandita Kulkarni 2784abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2785013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2786abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2787013d3752SVille Syrjälä 27882e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 27892e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 27902e8bf223SDhinakaran Pandiyan */ 27912e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 279208fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27932e8bf223SDhinakaran Pandiyan 2794abd58f01SBen Widawsky return 0; 2795abd58f01SBen Widawsky } 2796abd58f01SBen Widawsky 27971288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 27981288f9b0SKarthik B S { 27991288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28001288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28011288f9b0SKarthik B S unsigned long irqflags; 28021288f9b0SKarthik B S 28031288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28041288f9b0SKarthik B S 28051288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28061288f9b0SKarthik B S 28071288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28081288f9b0SKarthik B S } 28091288f9b0SKarthik B S 281042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 281142f52ef8SKeith Packard * we use as a pipe index 281242f52ef8SKeith Packard */ 281308fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 281486e83e35SChris Wilson { 281508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 281608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 281786e83e35SChris Wilson unsigned long irqflags; 281886e83e35SChris Wilson 281986e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 282086e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 282186e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 282286e83e35SChris Wilson } 282386e83e35SChris Wilson 28247d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2825d938da6bSVille Syrjälä { 282608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2827d938da6bSVille Syrjälä 282808fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2829d938da6bSVille Syrjälä 28307d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 28312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2832d938da6bSVille Syrjälä } 2833d938da6bSVille Syrjälä 283408fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 28350a3e67a4SJesse Barnes { 283608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 283708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2838e9d21d7fSKeith Packard unsigned long irqflags; 28390a3e67a4SJesse Barnes 28401ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28417c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2842755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28431ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28440a3e67a4SJesse Barnes } 28450a3e67a4SJesse Barnes 284608fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2847f796cf8fSJesse Barnes { 284808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 284908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2850f796cf8fSJesse Barnes unsigned long irqflags; 2851a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 285286e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2853f796cf8fSJesse Barnes 2854f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2855fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2856b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2857b1f14ad0SJesse Barnes } 2858b1f14ad0SJesse Barnes 285908fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2860abd58f01SBen Widawsky { 286108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28629c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28639c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2864abd58f01SBen Widawsky unsigned long irqflags; 2865abd58f01SBen Widawsky 28669c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 28679c9e97c4SVandita Kulkarni return; 28689c9e97c4SVandita Kulkarni 2869abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2870013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2871abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2872abd58f01SBen Widawsky } 2873abd58f01SBen Widawsky 28741288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 28751288f9b0SKarthik B S { 28761288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28771288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28781288f9b0SKarthik B S unsigned long irqflags; 28791288f9b0SKarthik B S 28801288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28811288f9b0SKarthik B S 28821288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28831288f9b0SKarthik B S 28841288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28851288f9b0SKarthik B S } 28861288f9b0SKarthik B S 2887b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 288891738a95SPaulo Zanoni { 2889b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2890b16b2a2fSPaulo Zanoni 28916e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 289291738a95SPaulo Zanoni return; 289391738a95SPaulo Zanoni 2894b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2895105b122eSPaulo Zanoni 28966e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 28972939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 2898622364b6SPaulo Zanoni } 2899105b122eSPaulo Zanoni 290070591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 290170591a41SVille Syrjälä { 2902b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2903b16b2a2fSPaulo Zanoni 290471b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2905f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 290671b8b41dSVille Syrjälä else 2907f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 290871b8b41dSVille Syrjälä 2909ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 29102939eb06SJani Nikula intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 291170591a41SVille Syrjälä 291244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 291370591a41SVille Syrjälä 2914b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 29158bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 291670591a41SVille Syrjälä } 291770591a41SVille Syrjälä 29188bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29198bb61306SVille Syrjälä { 2920b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2921b16b2a2fSPaulo Zanoni 29228bb61306SVille Syrjälä u32 pipestat_mask; 29239ab981f2SVille Syrjälä u32 enable_mask; 29248bb61306SVille Syrjälä enum pipe pipe; 29258bb61306SVille Syrjälä 2926842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 29278bb61306SVille Syrjälä 29288bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29298bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29308bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29318bb61306SVille Syrjälä 29329ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29338bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2934ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2935ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2936ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2937ebf5f921SVille Syrjälä 29388bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2939ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2940ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 29416b7eafc1SVille Syrjälä 294248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 29436b7eafc1SVille Syrjälä 29449ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29458bb61306SVille Syrjälä 2946b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 29478bb61306SVille Syrjälä } 29488bb61306SVille Syrjälä 29498bb61306SVille Syrjälä /* drm_dma.h hooks 29508bb61306SVille Syrjälä */ 29519eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 29528bb61306SVille Syrjälä { 2953b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29548bb61306SVille Syrjälä 2955b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2956e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 2957e44adb5dSChris Wilson 2958cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2959f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 29608bb61306SVille Syrjälä 2961fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2962f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2963f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2964fc340442SDaniel Vetter } 2965fc340442SDaniel Vetter 2966cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29678bb61306SVille Syrjälä 2968b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29698bb61306SVille Syrjälä } 29708bb61306SVille Syrjälä 2971b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 29727e231dbeSJesse Barnes { 29732939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 29742939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 297534c7b8a7SVille Syrjälä 2976cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29777e231dbeSJesse Barnes 2978ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 29799918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 298070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 2981ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 29827e231dbeSJesse Barnes } 29837e231dbeSJesse Barnes 2984b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 2985abd58f01SBen Widawsky { 2986b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2987d048a268SVille Syrjälä enum pipe pipe; 2988abd58f01SBen Widawsky 298925286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 2990abd58f01SBen Widawsky 2991cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 2992abd58f01SBen Widawsky 2993f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2994f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2995e04f7eceSVille Syrjälä 2996055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2997f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 2998813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 2999b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3000abd58f01SBen Widawsky 3001b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3002b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3003b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3004abd58f01SBen Widawsky 30056e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3006b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3007abd58f01SBen Widawsky } 3008abd58f01SBen Widawsky 3009a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 301051951ae7SMika Kuoppala { 3011b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3012d048a268SVille Syrjälä enum pipe pipe; 3013562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3014562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 301551951ae7SMika Kuoppala 3016f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 301751951ae7SMika Kuoppala 30188241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 30198241cfbeSJosé Roberto de Souza enum transcoder trans; 30208241cfbeSJosé Roberto de Souza 3021562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 30228241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 30238241cfbeSJosé Roberto de Souza 30248241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 30258241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 30268241cfbeSJosé Roberto de Souza continue; 30278241cfbeSJosé Roberto de Souza 30288241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 30298241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 30308241cfbeSJosé Roberto de Souza } 30318241cfbeSJosé Roberto de Souza } else { 3032f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3033f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 30348241cfbeSJosé Roberto de Souza } 303562819dfdSJosé Roberto de Souza 303651951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 303751951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 303851951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3039b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 304051951ae7SMika Kuoppala 3041b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3042b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3043b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 304431604222SAnusha Srivatsa 304529b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3046b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 30479b2383a7SMatt Roper 3048b896898cSBob Paauwe /* Wa_14010685332:cnp/cmp,tgp,adp */ 3049b896898cSBob Paauwe if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || 3050b896898cSBob Paauwe (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && 3051b896898cSBob Paauwe INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) { 30529b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30539b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 30549b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30559b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 30569b2383a7SMatt Roper } 305751951ae7SMika Kuoppala } 305851951ae7SMika Kuoppala 3059a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3060a3265d85SMatt Roper { 3061a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3062a3265d85SMatt Roper 306397b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 306497b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 306597b492f5SLucas De Marchi else 3066a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3067a3265d85SMatt Roper 3068a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3069a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3070a3265d85SMatt Roper 3071a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3072a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3073a3265d85SMatt Roper } 3074a3265d85SMatt Roper 30754c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3076001bd2cbSImre Deak u8 pipe_mask) 3077d49bdb0eSPaulo Zanoni { 3078b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3079b16b2a2fSPaulo Zanoni 3080a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 30816831f3e3SVille Syrjälä enum pipe pipe; 3082d49bdb0eSPaulo Zanoni 30831288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 30841288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 30851288f9b0SKarthik B S 308613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 30879dfe2e3aSImre Deak 30889dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 30899dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 30909dfe2e3aSImre Deak return; 30919dfe2e3aSImre Deak } 30929dfe2e3aSImre Deak 30936831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3094b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 30956831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 30966831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 30979dfe2e3aSImre Deak 309813321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3099d49bdb0eSPaulo Zanoni } 3100d49bdb0eSPaulo Zanoni 3101aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3102001bd2cbSImre Deak u8 pipe_mask) 3103aae8ba84SVille Syrjälä { 3104b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31056831f3e3SVille Syrjälä enum pipe pipe; 31066831f3e3SVille Syrjälä 3107aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31089dfe2e3aSImre Deak 31099dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31109dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31119dfe2e3aSImre Deak return; 31129dfe2e3aSImre Deak } 31139dfe2e3aSImre Deak 31146831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3115b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 31169dfe2e3aSImre Deak 3117aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3118aae8ba84SVille Syrjälä 3119aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3120315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3121aae8ba84SVille Syrjälä } 3122aae8ba84SVille Syrjälä 3123b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 312443f328d7SVille Syrjälä { 3125b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 312643f328d7SVille Syrjälä 31272939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 31282939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 312943f328d7SVille Syrjälä 3130cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 313143f328d7SVille Syrjälä 3132b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 313343f328d7SVille Syrjälä 3134ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31359918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 313670591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3137ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 313843f328d7SVille Syrjälä } 313943f328d7SVille Syrjälä 31402ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 31412ea63927SVille Syrjälä enum hpd_pin pin) 31422ea63927SVille Syrjälä { 31432ea63927SVille Syrjälä switch (pin) { 31442ea63927SVille Syrjälä case HPD_PORT_A: 31452ea63927SVille Syrjälä /* 31462ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 31472ea63927SVille Syrjälä * HPD must be enabled in both north and south. 31482ea63927SVille Syrjälä */ 31492ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 31502ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 31512ea63927SVille Syrjälä case HPD_PORT_B: 31522ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 31532ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 31542ea63927SVille Syrjälä case HPD_PORT_C: 31552ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 31562ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 31572ea63927SVille Syrjälä case HPD_PORT_D: 31582ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 31592ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 31602ea63927SVille Syrjälä default: 31612ea63927SVille Syrjälä return 0; 31622ea63927SVille Syrjälä } 31632ea63927SVille Syrjälä } 31642ea63927SVille Syrjälä 31651a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31661a56b1a2SImre Deak { 31671a56b1a2SImre Deak u32 hotplug; 31681a56b1a2SImre Deak 31691a56b1a2SImre Deak /* 31701a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31711a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 31721a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 31731a56b1a2SImre Deak */ 31742939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 31752ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 31762ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 31772ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 31782ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 31792ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 31801a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 31811a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 31822ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 31832939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 31841a56b1a2SImre Deak } 31851a56b1a2SImre Deak 318691d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 318782a28bcfSDaniel Vetter { 31881a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 318982a28bcfSDaniel Vetter 31900398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 31916d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 319282a28bcfSDaniel Vetter 3193fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 319482a28bcfSDaniel Vetter 31951a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 31966dbf30ceSVille Syrjälä } 319726951cafSXiong Zhang 31982ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 31992ea63927SVille Syrjälä enum hpd_pin pin) 32002ea63927SVille Syrjälä { 32012ea63927SVille Syrjälä switch (pin) { 32022ea63927SVille Syrjälä case HPD_PORT_A: 32032ea63927SVille Syrjälä case HPD_PORT_B: 32042ea63927SVille Syrjälä case HPD_PORT_C: 32052ea63927SVille Syrjälä case HPD_PORT_D: 32062ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 32072ea63927SVille Syrjälä default: 32082ea63927SVille Syrjälä return 0; 32092ea63927SVille Syrjälä } 32102ea63927SVille Syrjälä } 32112ea63927SVille Syrjälä 32122ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 32132ea63927SVille Syrjälä enum hpd_pin pin) 32142ea63927SVille Syrjälä { 32152ea63927SVille Syrjälä switch (pin) { 32162ea63927SVille Syrjälä case HPD_PORT_TC1: 32172ea63927SVille Syrjälä case HPD_PORT_TC2: 32182ea63927SVille Syrjälä case HPD_PORT_TC3: 32192ea63927SVille Syrjälä case HPD_PORT_TC4: 32202ea63927SVille Syrjälä case HPD_PORT_TC5: 32212ea63927SVille Syrjälä case HPD_PORT_TC6: 32222ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 32232ea63927SVille Syrjälä default: 32242ea63927SVille Syrjälä return 0; 32252ea63927SVille Syrjälä } 32262ea63927SVille Syrjälä } 32272ea63927SVille Syrjälä 32282ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 322931604222SAnusha Srivatsa { 323031604222SAnusha Srivatsa u32 hotplug; 323131604222SAnusha Srivatsa 32322939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 32332ea63927SVille Syrjälä hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 32342ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 32352ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 32362ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 32372ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 32382939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug); 323931604222SAnusha Srivatsa } 3240815f4ef2SVille Syrjälä 32412ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3242815f4ef2SVille Syrjälä { 3243815f4ef2SVille Syrjälä u32 hotplug; 3244815f4ef2SVille Syrjälä 32452939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 32462ea63927SVille Syrjälä hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 32472ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 32482ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 32492ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 32502ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 32512ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 32522ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 32532939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug); 32548ef7e340SMatt Roper } 325531604222SAnusha Srivatsa 32562ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 325731604222SAnusha Srivatsa { 325831604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 325931604222SAnusha Srivatsa 32600398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32616d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 326231604222SAnusha Srivatsa 3263f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 32642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3265f49108d0SMatt Roper 326631604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 326731604222SAnusha Srivatsa 32682ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 32692ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 327052dfdba0SLucas De Marchi } 327152dfdba0SLucas De Marchi 32722ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 32732ea63927SVille Syrjälä enum hpd_pin pin) 32748ef7e340SMatt Roper { 32752ea63927SVille Syrjälä switch (pin) { 32762ea63927SVille Syrjälä case HPD_PORT_TC1: 32772ea63927SVille Syrjälä case HPD_PORT_TC2: 32782ea63927SVille Syrjälä case HPD_PORT_TC3: 32792ea63927SVille Syrjälä case HPD_PORT_TC4: 32802ea63927SVille Syrjälä case HPD_PORT_TC5: 32812ea63927SVille Syrjälä case HPD_PORT_TC6: 32822ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 32832ea63927SVille Syrjälä default: 32842ea63927SVille Syrjälä return 0; 328531604222SAnusha Srivatsa } 3286943682e3SMatt Roper } 3287943682e3SMatt Roper 3288229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3289229f31e2SLucas De Marchi { 3290b18c1eb9SClinton A Taylor u32 val; 3291b18c1eb9SClinton A Taylor 32922939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3293b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3294b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3295b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3296b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 32972939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3298b18c1eb9SClinton A Taylor 32992ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3300229f31e2SLucas De Marchi } 3301229f31e2SLucas De Marchi 330252c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3303121e758eSDhinakaran Pandiyan { 3304121e758eSDhinakaran Pandiyan u32 hotplug; 3305121e758eSDhinakaran Pandiyan 33062939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 33072ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33085b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33095b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33105b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33115b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33122ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33132ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 33142939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug); 331552c7f5f1SVille Syrjälä } 331652c7f5f1SVille Syrjälä 331752c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 331852c7f5f1SVille Syrjälä { 331952c7f5f1SVille Syrjälä u32 hotplug; 3320b796b971SDhinakaran Pandiyan 33212939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 33222ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33235b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33245b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33255b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33265b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33272ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33282ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 33292939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug); 3330121e758eSDhinakaran Pandiyan } 3331121e758eSDhinakaran Pandiyan 3332121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3333121e758eSDhinakaran Pandiyan { 3334121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3335121e758eSDhinakaran Pandiyan u32 val; 3336121e758eSDhinakaran Pandiyan 33370398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33386d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3339121e758eSDhinakaran Pandiyan 33402939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3341121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3342587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 33432939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val); 33442939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3345121e758eSDhinakaran Pandiyan 334652c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 334752c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 334831604222SAnusha Srivatsa 33492ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 33502ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 33512ea63927SVille Syrjälä } 33522ea63927SVille Syrjälä 33532ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 33542ea63927SVille Syrjälä enum hpd_pin pin) 33552ea63927SVille Syrjälä { 33562ea63927SVille Syrjälä switch (pin) { 33572ea63927SVille Syrjälä case HPD_PORT_A: 33582ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 33592ea63927SVille Syrjälä case HPD_PORT_B: 33602ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 33612ea63927SVille Syrjälä case HPD_PORT_C: 33622ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 33632ea63927SVille Syrjälä case HPD_PORT_D: 33642ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 33652ea63927SVille Syrjälä default: 33662ea63927SVille Syrjälä return 0; 33672ea63927SVille Syrjälä } 33682ea63927SVille Syrjälä } 33692ea63927SVille Syrjälä 33702ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 33712ea63927SVille Syrjälä enum hpd_pin pin) 33722ea63927SVille Syrjälä { 33732ea63927SVille Syrjälä switch (pin) { 33742ea63927SVille Syrjälä case HPD_PORT_E: 33752ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 33762ea63927SVille Syrjälä default: 33772ea63927SVille Syrjälä return 0; 33782ea63927SVille Syrjälä } 3379121e758eSDhinakaran Pandiyan } 3380121e758eSDhinakaran Pandiyan 33812a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 33822a57d9ccSImre Deak { 33833b92e263SRodrigo Vivi u32 val, hotplug; 33843b92e263SRodrigo Vivi 33853b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 33863b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 33872939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 33883b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 33893b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 33902939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 33913b92e263SRodrigo Vivi } 33922a57d9ccSImre Deak 33932a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 33942939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 33952ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 33962a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 33972a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 33982ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE); 33992ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 34002939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 34012a57d9ccSImre Deak 34022939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 34032ea63927SVille Syrjälä hotplug &= ~PORTE_HOTPLUG_ENABLE; 34042ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 34052939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug); 34062a57d9ccSImre Deak } 34072a57d9ccSImre Deak 340891d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34096dbf30ceSVille Syrjälä { 34102a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34116dbf30ceSVille Syrjälä 3412f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 34132939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3414f49108d0SMatt Roper 34150398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34166d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34176dbf30ceSVille Syrjälä 34186dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34196dbf30ceSVille Syrjälä 34202a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 342126951cafSXiong Zhang } 34227fe0b973SKeith Packard 34232ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 34242ea63927SVille Syrjälä enum hpd_pin pin) 34252ea63927SVille Syrjälä { 34262ea63927SVille Syrjälä switch (pin) { 34272ea63927SVille Syrjälä case HPD_PORT_A: 34282ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 34292ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 34302ea63927SVille Syrjälä default: 34312ea63927SVille Syrjälä return 0; 34322ea63927SVille Syrjälä } 34332ea63927SVille Syrjälä } 34342ea63927SVille Syrjälä 34351a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 34361a56b1a2SImre Deak { 34371a56b1a2SImre Deak u32 hotplug; 34381a56b1a2SImre Deak 34391a56b1a2SImre Deak /* 34401a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 34411a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 34421a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 34431a56b1a2SImre Deak */ 34442939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 34452ea63927SVille Syrjälä hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 34462ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_MASK); 34472ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 34482939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 34491a56b1a2SImre Deak } 34501a56b1a2SImre Deak 345191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3452e4ce95aaSVille Syrjälä { 34531a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3454e4ce95aaSVille Syrjälä 34550398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34566d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 34573a3b3c7dSVille Syrjälä 34586d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 34593a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34606d3144ebSVille Syrjälä else 34613a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3462e4ce95aaSVille Syrjälä 34631a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3464e4ce95aaSVille Syrjälä 346591d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3466e4ce95aaSVille Syrjälä } 3467e4ce95aaSVille Syrjälä 34682ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 34692ea63927SVille Syrjälä enum hpd_pin pin) 34702ea63927SVille Syrjälä { 34712ea63927SVille Syrjälä u32 hotplug; 34722ea63927SVille Syrjälä 34732ea63927SVille Syrjälä switch (pin) { 34742ea63927SVille Syrjälä case HPD_PORT_A: 34752ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 34762ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 34772ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 34782ea63927SVille Syrjälä return hotplug; 34792ea63927SVille Syrjälä case HPD_PORT_B: 34802ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 34812ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 34822ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 34832ea63927SVille Syrjälä return hotplug; 34842ea63927SVille Syrjälä case HPD_PORT_C: 34852ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 34862ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 34872ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 34882ea63927SVille Syrjälä return hotplug; 34892ea63927SVille Syrjälä default: 34902ea63927SVille Syrjälä return 0; 34912ea63927SVille Syrjälä } 34922ea63927SVille Syrjälä } 34932ea63927SVille Syrjälä 34942ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3495e0a20ad7SShashank Sharma { 34962a57d9ccSImre Deak u32 hotplug; 3497e0a20ad7SShashank Sharma 34982939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 34992ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 35002a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35012ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 35022ea63927SVille Syrjälä BXT_DDIA_HPD_INVERT | 35032ea63927SVille Syrjälä BXT_DDIB_HPD_INVERT | 35042ea63927SVille Syrjälä BXT_DDIC_HPD_INVERT); 35052ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 35062939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3507e0a20ad7SShashank Sharma } 3508e0a20ad7SShashank Sharma 35092a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35102a57d9ccSImre Deak { 35112a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35122a57d9ccSImre Deak 35130398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 35146d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 35152a57d9ccSImre Deak 35162a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35172a57d9ccSImre Deak 35182ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 35192a57d9ccSImre Deak } 35202a57d9ccSImre Deak 3521a0a6d8cbSVille Syrjälä /* 3522a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3523a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3524a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3525a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3526a0a6d8cbSVille Syrjälä * 3527a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3528a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3529a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3530a0a6d8cbSVille Syrjälä * interrupts could still race. 3531a0a6d8cbSVille Syrjälä */ 3532b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3533d46da437SPaulo Zanoni { 3534a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 353582a28bcfSDaniel Vetter u32 mask; 3536d46da437SPaulo Zanoni 35376e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3538692a04cfSDaniel Vetter return; 3539692a04cfSDaniel Vetter 35406e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 35415c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 35424ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 35435c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35444ebc6509SDhinakaran Pandiyan else 35454ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 35468664281bSPaulo Zanoni 3547a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3548d46da437SPaulo Zanoni } 3549d46da437SPaulo Zanoni 35509eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3551036a4a7dSZhenyu Wang { 3552b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35538e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 35548e76f8dcSPaulo Zanoni 3555b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 35568e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3557842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 35588e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 355923bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 356023bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 35618e76f8dcSPaulo Zanoni } else { 35628e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3563842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3564842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3565c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3566e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3567e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 35688e76f8dcSPaulo Zanoni } 3569036a4a7dSZhenyu Wang 3570fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3571b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3572fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3573fc340442SDaniel Vetter } 3574fc340442SDaniel Vetter 3575c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3576c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3577c6073d4cSVille Syrjälä 35781ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3579036a4a7dSZhenyu Wang 3580a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3581622364b6SPaulo Zanoni 3582a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3583a9922912SVille Syrjälä 3584b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3585b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3586036a4a7dSZhenyu Wang } 3587036a4a7dSZhenyu Wang 3588f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3589f8b79e58SImre Deak { 359067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3591f8b79e58SImre Deak 3592f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3593f8b79e58SImre Deak return; 3594f8b79e58SImre Deak 3595f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3596f8b79e58SImre Deak 3597d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3598d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3599ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3600f8b79e58SImre Deak } 3601d6c69803SVille Syrjälä } 3602f8b79e58SImre Deak 3603f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3604f8b79e58SImre Deak { 360567520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3606f8b79e58SImre Deak 3607f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3608f8b79e58SImre Deak return; 3609f8b79e58SImre Deak 3610f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3611f8b79e58SImre Deak 3612950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3613ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3614f8b79e58SImre Deak } 3615f8b79e58SImre Deak 36160e6c9a9eSVille Syrjälä 3617b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 36180e6c9a9eSVille Syrjälä { 3619cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 36207e231dbeSJesse Barnes 3621ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36229918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3623ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3624ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3625ad22d106SVille Syrjälä 36262939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 36272939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 362820afbda2SDaniel Vetter } 362920afbda2SDaniel Vetter 3630abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3631abd58f01SBen Widawsky { 3632b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3633b16b2a2fSPaulo Zanoni 3634869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3635869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3636a9c287c9SJani Nikula u32 de_pipe_enables; 3637054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 36383a3b3c7dSVille Syrjälä u32 de_port_enables; 3639df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3640562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3641562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 36423a3b3c7dSVille Syrjälä enum pipe pipe; 3643770de83dSDamien Lespiau 3644df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3645df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3646df0d28c1SDhinakaran Pandiyan 3647cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 36483a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3649a324fcacSRodrigo Vivi 36509c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 36519c9e97c4SVandita Kulkarni enum port port; 36529c9e97c4SVandita Kulkarni 36539c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 36549c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 36559c9e97c4SVandita Kulkarni } 36569c9e97c4SVandita Kulkarni 3657770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3658770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3659770de83dSDamien Lespiau 36601288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 36611288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 36621288f9b0SKarthik B S 36633a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3664cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3665a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3666a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3667e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 36683a3b3c7dSVille Syrjälä 36698241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 36708241cfbeSJosé Roberto de Souza enum transcoder trans; 36718241cfbeSJosé Roberto de Souza 3672562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 36738241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 36748241cfbeSJosé Roberto de Souza 36758241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 36768241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 36778241cfbeSJosé Roberto de Souza continue; 36788241cfbeSJosé Roberto de Souza 36798241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 36808241cfbeSJosé Roberto de Souza } 36818241cfbeSJosé Roberto de Souza } else { 3682b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 36838241cfbeSJosé Roberto de Souza } 3684e04f7eceSVille Syrjälä 36850a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 36860a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3687abd58f01SBen Widawsky 3688f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3689813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3690b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3691813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 369235079899SPaulo Zanoni de_pipe_enables); 36930a195c02SMika Kahola } 3694abd58f01SBen Widawsky 3695b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3696b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 36972a57d9ccSImre Deak 3698121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3699121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3700b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3701b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3702121e758eSDhinakaran Pandiyan 3703b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3704b16b2a2fSPaulo Zanoni de_hpd_enables); 3705abd58f01SBen Widawsky } 3706121e758eSDhinakaran Pandiyan } 3707abd58f01SBen Widawsky 3708b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3709abd58f01SBen Widawsky { 37106e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3711a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3712622364b6SPaulo Zanoni 3713cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3714abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3715abd58f01SBen Widawsky 371625286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3717abd58f01SBen Widawsky } 3718abd58f01SBen Widawsky 3719b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 372031604222SAnusha Srivatsa { 37219696f041SVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 372231604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 372331604222SAnusha Srivatsa 37249696f041SVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 372531604222SAnusha Srivatsa } 372631604222SAnusha Srivatsa 3727b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 372851951ae7SMika Kuoppala { 3729b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3730df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 373151951ae7SMika Kuoppala 373229b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3733b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 373431604222SAnusha Srivatsa 37359b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 373651951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 373751951ae7SMika Kuoppala 3738b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3739df0d28c1SDhinakaran Pandiyan 37402939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 374151951ae7SMika Kuoppala 374297b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 374397b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 37442939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR); 374597b492f5SLucas De Marchi } else { 37469b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 37472939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 374851951ae7SMika Kuoppala } 374997b492f5SLucas De Marchi } 375051951ae7SMika Kuoppala 3751b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 375243f328d7SVille Syrjälä { 3753cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 375443f328d7SVille Syrjälä 3755ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37569918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3757ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3758ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3759ad22d106SVille Syrjälä 37602939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 37612939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 376243f328d7SVille Syrjälä } 376343f328d7SVille Syrjälä 3764b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3765c2798b19SChris Wilson { 3766b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3767c2798b19SChris Wilson 376844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 376944d9241eSVille Syrjälä 3770b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3771e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3772c2798b19SChris Wilson } 3773c2798b19SChris Wilson 3774b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3775c2798b19SChris Wilson { 3776b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3777e9e9848aSVille Syrjälä u16 enable_mask; 3778c2798b19SChris Wilson 37794f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 37804f5fd91fSTvrtko Ursulin EMR, 37814f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3782045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3783c2798b19SChris Wilson 3784c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3785c2798b19SChris Wilson dev_priv->irq_mask = 3786c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 378716659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 378816659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3789c2798b19SChris Wilson 3790e9e9848aSVille Syrjälä enable_mask = 3791c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3792c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 379316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3794e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3795e9e9848aSVille Syrjälä 3796b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3797c2798b19SChris Wilson 3798379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3799379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3800d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3801755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3802755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3803d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3804c2798b19SChris Wilson } 3805c2798b19SChris Wilson 38064f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 380778c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 380878c357ddSVille Syrjälä { 38094f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 381078c357ddSVille Syrjälä u16 emr; 381178c357ddSVille Syrjälä 38124f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 381378c357ddSVille Syrjälä 381478c357ddSVille Syrjälä if (*eir) 38154f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 381678c357ddSVille Syrjälä 38174f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 381878c357ddSVille Syrjälä if (*eir_stuck == 0) 381978c357ddSVille Syrjälä return; 382078c357ddSVille Syrjälä 382178c357ddSVille Syrjälä /* 382278c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 382378c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 382478c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 382578c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 382678c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 382778c357ddSVille Syrjälä * cleared except by handling the underlying error 382878c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 382978c357ddSVille Syrjälä * remains set. 383078c357ddSVille Syrjälä */ 38314f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 38324f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 38334f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 383478c357ddSVille Syrjälä } 383578c357ddSVille Syrjälä 383678c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 383778c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 383878c357ddSVille Syrjälä { 383978c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 384078c357ddSVille Syrjälä 384178c357ddSVille Syrjälä if (eir_stuck) 384200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 384300376ccfSWambui Karuga eir_stuck); 384478c357ddSVille Syrjälä } 384578c357ddSVille Syrjälä 384678c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 384778c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 384878c357ddSVille Syrjälä { 384978c357ddSVille Syrjälä u32 emr; 385078c357ddSVille Syrjälä 38512939eb06SJani Nikula *eir = intel_uncore_read(&dev_priv->uncore, EIR); 385278c357ddSVille Syrjälä 38532939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EIR, *eir); 385478c357ddSVille Syrjälä 38552939eb06SJani Nikula *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 385678c357ddSVille Syrjälä if (*eir_stuck == 0) 385778c357ddSVille Syrjälä return; 385878c357ddSVille Syrjälä 385978c357ddSVille Syrjälä /* 386078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 386178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 386278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 386378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 386478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 386578c357ddSVille Syrjälä * cleared except by handling the underlying error 386678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 386778c357ddSVille Syrjälä * remains set. 386878c357ddSVille Syrjälä */ 38692939eb06SJani Nikula emr = intel_uncore_read(&dev_priv->uncore, EMR); 38702939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff); 38712939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 387278c357ddSVille Syrjälä } 387378c357ddSVille Syrjälä 387478c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 387578c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 387678c357ddSVille Syrjälä { 387778c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 387878c357ddSVille Syrjälä 387978c357ddSVille Syrjälä if (eir_stuck) 388000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 388100376ccfSWambui Karuga eir_stuck); 388278c357ddSVille Syrjälä } 388378c357ddSVille Syrjälä 3884ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3885c2798b19SChris Wilson { 3886b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3887af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3888c2798b19SChris Wilson 38892dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 38902dd2a883SImre Deak return IRQ_NONE; 38912dd2a883SImre Deak 38921f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 38939102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 38941f814dacSImre Deak 3895af722d28SVille Syrjälä do { 3896af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 389778c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3898af722d28SVille Syrjälä u16 iir; 3899af722d28SVille Syrjälä 39004f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3901c2798b19SChris Wilson if (iir == 0) 3902af722d28SVille Syrjälä break; 3903c2798b19SChris Wilson 3904af722d28SVille Syrjälä ret = IRQ_HANDLED; 3905c2798b19SChris Wilson 3906eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3907eb64343cSVille Syrjälä * signalled in iir */ 3908eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3909c2798b19SChris Wilson 391078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 391178c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 391278c357ddSVille Syrjälä 39134f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3914c2798b19SChris Wilson 3915c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 391673c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3917c2798b19SChris Wilson 391878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 391978c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3920af722d28SVille Syrjälä 3921eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3922af722d28SVille Syrjälä } while (0); 3923c2798b19SChris Wilson 39249102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39251f814dacSImre Deak 39261f814dacSImre Deak return ret; 3927c2798b19SChris Wilson } 3928c2798b19SChris Wilson 3929b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3930a266c7d5SChris Wilson { 3931b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3932a266c7d5SChris Wilson 393356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 39340706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 39352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 3936a266c7d5SChris Wilson } 3937a266c7d5SChris Wilson 393844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 393944d9241eSVille Syrjälä 3940b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3941e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3942a266c7d5SChris Wilson } 3943a266c7d5SChris Wilson 3944b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3945a266c7d5SChris Wilson { 3946b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 394738bde180SChris Wilson u32 enable_mask; 3948a266c7d5SChris Wilson 39492939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 3950045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 395138bde180SChris Wilson 395238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 395338bde180SChris Wilson dev_priv->irq_mask = 395438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 395538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 395616659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 395716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 395838bde180SChris Wilson 395938bde180SChris Wilson enable_mask = 396038bde180SChris Wilson I915_ASLE_INTERRUPT | 396138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 396238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 396316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 396438bde180SChris Wilson I915_USER_INTERRUPT; 396538bde180SChris Wilson 396656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3967a266c7d5SChris Wilson /* Enable in IER... */ 3968a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3969a266c7d5SChris Wilson /* and unmask in IMR */ 3970a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 3971a266c7d5SChris Wilson } 3972a266c7d5SChris Wilson 3973b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 3974a266c7d5SChris Wilson 3975379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3976379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3977d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3978755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3979755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3980d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3981379ef82dSDaniel Vetter 3982c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 398320afbda2SDaniel Vetter } 398420afbda2SDaniel Vetter 3985ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 3986a266c7d5SChris Wilson { 3987b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3988af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3989a266c7d5SChris Wilson 39902dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39912dd2a883SImre Deak return IRQ_NONE; 39922dd2a883SImre Deak 39931f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39949102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39951f814dacSImre Deak 399638bde180SChris Wilson do { 3997eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 399878c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 3999af722d28SVille Syrjälä u32 hotplug_status = 0; 4000af722d28SVille Syrjälä u32 iir; 4001a266c7d5SChris Wilson 40022939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4003af722d28SVille Syrjälä if (iir == 0) 4004af722d28SVille Syrjälä break; 4005af722d28SVille Syrjälä 4006af722d28SVille Syrjälä ret = IRQ_HANDLED; 4007af722d28SVille Syrjälä 4008af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4009af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4010af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4011a266c7d5SChris Wilson 4012eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4013eb64343cSVille Syrjälä * signalled in iir */ 4014eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4015a266c7d5SChris Wilson 401678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 401778c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 401878c357ddSVille Syrjälä 40192939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4020a266c7d5SChris Wilson 4021a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 402273c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4023a266c7d5SChris Wilson 402478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 402578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4026a266c7d5SChris Wilson 4027af722d28SVille Syrjälä if (hotplug_status) 4028af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4029af722d28SVille Syrjälä 4030af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4031af722d28SVille Syrjälä } while (0); 4032a266c7d5SChris Wilson 40339102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40341f814dacSImre Deak 4035a266c7d5SChris Wilson return ret; 4036a266c7d5SChris Wilson } 4037a266c7d5SChris Wilson 4038b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4039a266c7d5SChris Wilson { 4040b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4041a266c7d5SChris Wilson 40420706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 40432939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4044a266c7d5SChris Wilson 404544d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 404644d9241eSVille Syrjälä 4047b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4048e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4049a266c7d5SChris Wilson } 4050a266c7d5SChris Wilson 4051b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4052a266c7d5SChris Wilson { 4053b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4054bbba0a97SChris Wilson u32 enable_mask; 4055a266c7d5SChris Wilson u32 error_mask; 4056a266c7d5SChris Wilson 4057045cebd2SVille Syrjälä /* 4058045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4059045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4060045cebd2SVille Syrjälä */ 4061045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4062045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4063045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4064045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4065045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4066045cebd2SVille Syrjälä } else { 4067045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4068045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4069045cebd2SVille Syrjälä } 40702939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, error_mask); 4071045cebd2SVille Syrjälä 4072a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4073c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4074c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4075adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4076bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4077bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 407878c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4079bbba0a97SChris Wilson 4080c30bb1fdSVille Syrjälä enable_mask = 4081c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4082c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4083c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4084c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 408578c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4086c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4087bbba0a97SChris Wilson 408891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4089bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4090a266c7d5SChris Wilson 4091b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4092c30bb1fdSVille Syrjälä 4093b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4094b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4095d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4096755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4097755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4098755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4099d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4100a266c7d5SChris Wilson 410191d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 410220afbda2SDaniel Vetter } 410320afbda2SDaniel Vetter 410491d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 410520afbda2SDaniel Vetter { 410620afbda2SDaniel Vetter u32 hotplug_en; 410720afbda2SDaniel Vetter 410867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4109b5ea2d56SDaniel Vetter 4110adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4111e5868a31SEgbert Eich /* enable bits are the same for all generations */ 411291d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4113a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4114a266c7d5SChris Wilson to generate a spurious hotplug event about three 4115a266c7d5SChris Wilson seconds later. So just do it once. 4116a266c7d5SChris Wilson */ 411791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4118a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4119a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4120a266c7d5SChris Wilson 4121a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 41220706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4123f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4124f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4125f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 41260706f17cSEgbert Eich hotplug_en); 4127a266c7d5SChris Wilson } 4128a266c7d5SChris Wilson 4129ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4130a266c7d5SChris Wilson { 4131b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4132af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4133a266c7d5SChris Wilson 41342dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41352dd2a883SImre Deak return IRQ_NONE; 41362dd2a883SImre Deak 41371f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41389102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41391f814dacSImre Deak 4140af722d28SVille Syrjälä do { 4141eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 414278c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4143af722d28SVille Syrjälä u32 hotplug_status = 0; 4144af722d28SVille Syrjälä u32 iir; 41452c8ba29fSChris Wilson 41462939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4147af722d28SVille Syrjälä if (iir == 0) 4148af722d28SVille Syrjälä break; 4149af722d28SVille Syrjälä 4150af722d28SVille Syrjälä ret = IRQ_HANDLED; 4151af722d28SVille Syrjälä 4152af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4153af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4154a266c7d5SChris Wilson 4155eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4156eb64343cSVille Syrjälä * signalled in iir */ 4157eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4158a266c7d5SChris Wilson 415978c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 416078c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 416178c357ddSVille Syrjälä 41622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4163a266c7d5SChris Wilson 4164a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 416573c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4166af722d28SVille Syrjälä 4167a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 416873c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4169a266c7d5SChris Wilson 417078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 417178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4172515ac2bbSDaniel Vetter 4173af722d28SVille Syrjälä if (hotplug_status) 4174af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4175af722d28SVille Syrjälä 4176af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4177af722d28SVille Syrjälä } while (0); 4178a266c7d5SChris Wilson 41799102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41801f814dacSImre Deak 4181a266c7d5SChris Wilson return ret; 4182a266c7d5SChris Wilson } 4183a266c7d5SChris Wilson 4184fca52a55SDaniel Vetter /** 4185fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4186fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4187fca52a55SDaniel Vetter * 4188fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4189fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4190fca52a55SDaniel Vetter */ 4191b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4192f71d4af4SJesse Barnes { 419391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4194cefcff8fSJoonas Lahtinen int i; 41958b2e326dSChris Wilson 419674bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4197cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4198cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 41998b2e326dSChris Wilson 4200633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4201702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 42022239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 420326705e20SSagar Arun Kamble 42049a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 42059a450b68SLucas De Marchi return; 42069a450b68SLucas De Marchi 420796bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 420896bd87b7SLucas De Marchi 420996bd87b7SLucas De Marchi intel_hpd_init_work(dev_priv); 421096bd87b7SLucas De Marchi 421121da2700SVille Syrjälä dev->vblank_disable_immediate = true; 421221da2700SVille Syrjälä 4213262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4214262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4215262fd485SChris Wilson * special care to avoid writing any of the display block registers 4216262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4217262fd485SChris Wilson * in this case to the runtime pm. 4218262fd485SChris Wilson */ 4219262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4220262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4221262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4222262fd485SChris Wilson 4223317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 42249a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 42259a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 42269a64c650SLyude Paul * sideband messaging with MST. 42279a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 42289a64c650SLyude Paul * short pulses, as seen on some G4x systems. 42299a64c650SLyude Paul */ 42309a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4231317eaa95SLyude 4232e5346a1fSChris Wilson if (HAS_GMCH(dev_priv)) { 4233e5346a1fSChris Wilson if (I915_HAS_HOTPLUG(dev_priv)) 4234e5346a1fSChris Wilson dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4235e5346a1fSChris Wilson } else { 4236229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4237229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 42388ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4239121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4240b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4241e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4242c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 42436dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 42446dbf30ceSVille Syrjälä else 42453a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4246f71d4af4SJesse Barnes } 4247e5346a1fSChris Wilson } 424820afbda2SDaniel Vetter 4249fca52a55SDaniel Vetter /** 4250cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4251cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4252cefcff8fSJoonas Lahtinen * 4253cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4254cefcff8fSJoonas Lahtinen */ 4255cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4256cefcff8fSJoonas Lahtinen { 4257cefcff8fSJoonas Lahtinen int i; 4258cefcff8fSJoonas Lahtinen 4259cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4260cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4261cefcff8fSJoonas Lahtinen } 4262cefcff8fSJoonas Lahtinen 4263b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4264b318b824SVille Syrjälä { 4265b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4266b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4267b318b824SVille Syrjälä return cherryview_irq_handler; 4268b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4269b318b824SVille Syrjälä return valleyview_irq_handler; 4270b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4271b318b824SVille Syrjälä return i965_irq_handler; 4272b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4273b318b824SVille Syrjälä return i915_irq_handler; 4274b318b824SVille Syrjälä else 4275b318b824SVille Syrjälä return i8xx_irq_handler; 4276b318b824SVille Syrjälä } else { 427797b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 427897b492f5SLucas De Marchi return dg1_irq_handler; 4279b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4280b318b824SVille Syrjälä return gen11_irq_handler; 4281b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4282b318b824SVille Syrjälä return gen8_irq_handler; 4283b318b824SVille Syrjälä else 42849eae5e27SLucas De Marchi return ilk_irq_handler; 4285b318b824SVille Syrjälä } 4286b318b824SVille Syrjälä } 4287b318b824SVille Syrjälä 4288b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4289b318b824SVille Syrjälä { 4290b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4291b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4292b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4293b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4294b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4295b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4296b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4297b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4298b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4299b318b824SVille Syrjälä else 4300b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4301b318b824SVille Syrjälä } else { 4302b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4303b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4304b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4305b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4306b318b824SVille Syrjälä else 43079eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4308b318b824SVille Syrjälä } 4309b318b824SVille Syrjälä } 4310b318b824SVille Syrjälä 4311b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4312b318b824SVille Syrjälä { 4313b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4314b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4315b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4316b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4317b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4318b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4319b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4320b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4321b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4322b318b824SVille Syrjälä else 4323b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4324b318b824SVille Syrjälä } else { 4325b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4326b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4327b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4328b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4329b318b824SVille Syrjälä else 43309eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4331b318b824SVille Syrjälä } 4332b318b824SVille Syrjälä } 4333b318b824SVille Syrjälä 4334cefcff8fSJoonas Lahtinen /** 4335fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4336fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4337fca52a55SDaniel Vetter * 4338fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4339fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4340fca52a55SDaniel Vetter * 4341fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4342fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4343fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4344fca52a55SDaniel Vetter */ 43452aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43462aeb7d3aSDaniel Vetter { 4347b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4348b318b824SVille Syrjälä int ret; 4349b318b824SVille Syrjälä 43502aeb7d3aSDaniel Vetter /* 43512aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43522aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43532aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43542aeb7d3aSDaniel Vetter */ 4355ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 43562aeb7d3aSDaniel Vetter 4357b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4358b318b824SVille Syrjälä 4359b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4360b318b824SVille Syrjälä 4361b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4362b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4363b318b824SVille Syrjälä if (ret < 0) { 4364b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4365b318b824SVille Syrjälä return ret; 4366b318b824SVille Syrjälä } 4367b318b824SVille Syrjälä 4368b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4369b318b824SVille Syrjälä 4370b318b824SVille Syrjälä return ret; 43712aeb7d3aSDaniel Vetter } 43722aeb7d3aSDaniel Vetter 4373fca52a55SDaniel Vetter /** 4374fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4375fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4376fca52a55SDaniel Vetter * 4377fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4378fca52a55SDaniel Vetter * resources acquired in the init functions. 4379fca52a55SDaniel Vetter */ 43802aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 43812aeb7d3aSDaniel Vetter { 4382b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4383b318b824SVille Syrjälä 4384b318b824SVille Syrjälä /* 4385789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4386789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4387789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4388789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4389b318b824SVille Syrjälä */ 4390b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4391b318b824SVille Syrjälä return; 4392b318b824SVille Syrjälä 4393b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4394b318b824SVille Syrjälä 4395b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4396b318b824SVille Syrjälä 4397b318b824SVille Syrjälä free_irq(irq, dev_priv); 4398b318b824SVille Syrjälä 43992aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4400ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 44012aeb7d3aSDaniel Vetter } 44022aeb7d3aSDaniel Vetter 4403fca52a55SDaniel Vetter /** 4404fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4405fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4406fca52a55SDaniel Vetter * 4407fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4408fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4409fca52a55SDaniel Vetter */ 4410b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4411c67a470bSPaulo Zanoni { 4412b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4413ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4414315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4415c67a470bSPaulo Zanoni } 4416c67a470bSPaulo Zanoni 4417fca52a55SDaniel Vetter /** 4418fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4419fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4420fca52a55SDaniel Vetter * 4421fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4422fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4423fca52a55SDaniel Vetter */ 4424b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4425c67a470bSPaulo Zanoni { 4426ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4427b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4428b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4429c67a470bSPaulo Zanoni } 4430d64575eeSJani Nikula 4431d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4432d64575eeSJani Nikula { 4433d64575eeSJani Nikula /* 4434d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4435d64575eeSJani Nikula * this is the only thing we need to check. 4436d64575eeSJani Nikula */ 4437d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4438d64575eeSJani Nikula } 4439d64575eeSJani Nikula 4440d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4441d64575eeSJani Nikula { 4442d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4443d64575eeSJani Nikula } 4444