1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni } 26343eaea13SPaulo Zanoni 264480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26543eaea13SPaulo Zanoni { 26643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26731bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 339dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3403cc134e3SImre Deak { 341f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3423cc134e3SImre Deak 3433cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3443cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak POSTING_READ(reg); 347096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3483cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3493cc134e3SImre Deak } 3503cc134e3SImre Deak 35191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 352b900b949SImre Deak { 353b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 354c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 355c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 356d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 35778e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 35878e68d36SImre Deak dev_priv->pm_rps_events); 359b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36078e68d36SImre Deak 361b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 362b900b949SImre Deak } 363b900b949SImre Deak 36459d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36559d02a1fSImre Deak { 3661800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 36759d02a1fSImre Deak } 36859d02a1fSImre Deak 36991d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 370b900b949SImre Deak { 371d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 372d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 3739939fba2SImre Deak 37459d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3759939fba2SImre Deak 3769939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 377b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 378b900b949SImre Deak ~dev_priv->pm_rps_events); 37958072ccbSImre Deak 38058072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 38191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 382c33d247dSChris Wilson 383c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 384c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 385c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 386c33d247dSChris Wilson * state of the worker can be discarded. 387c33d247dSChris Wilson */ 388c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 389c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 390b900b949SImre Deak } 391b900b949SImre Deak 3920961021aSBen Widawsky /** 3933a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3943a3b3c7dSVille Syrjälä * @dev_priv: driver private 3953a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3963a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3973a3b3c7dSVille Syrjälä */ 3983a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 3993a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4003a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4013a3b3c7dSVille Syrjälä { 4023a3b3c7dSVille Syrjälä uint32_t new_val; 4033a3b3c7dSVille Syrjälä uint32_t old_val; 4043a3b3c7dSVille Syrjälä 4053a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4063a3b3c7dSVille Syrjälä 4073a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4083a3b3c7dSVille Syrjälä 4093a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4103a3b3c7dSVille Syrjälä return; 4113a3b3c7dSVille Syrjälä 4123a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4133a3b3c7dSVille Syrjälä 4143a3b3c7dSVille Syrjälä new_val = old_val; 4153a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4163a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4173a3b3c7dSVille Syrjälä 4183a3b3c7dSVille Syrjälä if (new_val != old_val) { 4193a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4203a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4213a3b3c7dSVille Syrjälä } 4223a3b3c7dSVille Syrjälä } 4233a3b3c7dSVille Syrjälä 4243a3b3c7dSVille Syrjälä /** 425013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 426013d3752SVille Syrjälä * @dev_priv: driver private 427013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 428013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 429013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 430013d3752SVille Syrjälä */ 431013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 432013d3752SVille Syrjälä enum pipe pipe, 433013d3752SVille Syrjälä uint32_t interrupt_mask, 434013d3752SVille Syrjälä uint32_t enabled_irq_mask) 435013d3752SVille Syrjälä { 436013d3752SVille Syrjälä uint32_t new_val; 437013d3752SVille Syrjälä 438013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 439013d3752SVille Syrjälä 440013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 441013d3752SVille Syrjälä 442013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 443013d3752SVille Syrjälä return; 444013d3752SVille Syrjälä 445013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 446013d3752SVille Syrjälä new_val &= ~interrupt_mask; 447013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 448013d3752SVille Syrjälä 449013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 450013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 451013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 452013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 453013d3752SVille Syrjälä } 454013d3752SVille Syrjälä } 455013d3752SVille Syrjälä 456013d3752SVille Syrjälä /** 457fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 458fee884edSDaniel Vetter * @dev_priv: driver private 459fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 460fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 461fee884edSDaniel Vetter */ 46247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 463fee884edSDaniel Vetter uint32_t interrupt_mask, 464fee884edSDaniel Vetter uint32_t enabled_irq_mask) 465fee884edSDaniel Vetter { 466fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 467fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 468fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 469fee884edSDaniel Vetter 47015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 47115a17aaeSDaniel Vetter 472fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 473fee884edSDaniel Vetter 4749df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 475c67a470bSPaulo Zanoni return; 476c67a470bSPaulo Zanoni 477fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 478fee884edSDaniel Vetter POSTING_READ(SDEIMR); 479fee884edSDaniel Vetter } 4808664281bSPaulo Zanoni 481b5ea642aSDaniel Vetter static void 482755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 483755e9019SImre Deak u32 enable_mask, u32 status_mask) 4847c463586SKeith Packard { 485f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 486755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4877c463586SKeith Packard 488b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 489d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 490b79480baSDaniel Vetter 49104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 49204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 49304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 49404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 495755e9019SImre Deak return; 496755e9019SImre Deak 497755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 49846c06a30SVille Syrjälä return; 49946c06a30SVille Syrjälä 50091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 50191d181ddSImre Deak 5027c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 503755e9019SImre Deak pipestat |= enable_mask | status_mask; 50446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5053143a2bfSChris Wilson POSTING_READ(reg); 5067c463586SKeith Packard } 5077c463586SKeith Packard 508b5ea642aSDaniel Vetter static void 509755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 510755e9019SImre Deak u32 enable_mask, u32 status_mask) 5117c463586SKeith Packard { 512f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 513755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5147c463586SKeith Packard 515b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 516d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 517b79480baSDaniel Vetter 51804feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 51904feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 52004feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 52104feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 52246c06a30SVille Syrjälä return; 52346c06a30SVille Syrjälä 524755e9019SImre Deak if ((pipestat & enable_mask) == 0) 525755e9019SImre Deak return; 526755e9019SImre Deak 52791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 52891d181ddSImre Deak 529755e9019SImre Deak pipestat &= ~enable_mask; 53046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5313143a2bfSChris Wilson POSTING_READ(reg); 5327c463586SKeith Packard } 5337c463586SKeith Packard 53410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 53510c59c51SImre Deak { 53610c59c51SImre Deak u32 enable_mask = status_mask << 16; 53710c59c51SImre Deak 53810c59c51SImre Deak /* 539724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 540724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 54110c59c51SImre Deak */ 54210c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 54310c59c51SImre Deak return 0; 544724a6905SVille Syrjälä /* 545724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 546724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 547724a6905SVille Syrjälä */ 548724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 549724a6905SVille Syrjälä return 0; 55010c59c51SImre Deak 55110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 55210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 55310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 55410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 55510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 55610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 55710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 55810c59c51SImre Deak 55910c59c51SImre Deak return enable_mask; 56010c59c51SImre Deak } 56110c59c51SImre Deak 562755e9019SImre Deak void 563755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 564755e9019SImre Deak u32 status_mask) 565755e9019SImre Deak { 566755e9019SImre Deak u32 enable_mask; 567755e9019SImre Deak 568666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 56991c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 57010c59c51SImre Deak status_mask); 57110c59c51SImre Deak else 572755e9019SImre Deak enable_mask = status_mask << 16; 573755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 574755e9019SImre Deak } 575755e9019SImre Deak 576755e9019SImre Deak void 577755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 578755e9019SImre Deak u32 status_mask) 579755e9019SImre Deak { 580755e9019SImre Deak u32 enable_mask; 581755e9019SImre Deak 582666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58391c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 58410c59c51SImre Deak status_mask); 58510c59c51SImre Deak else 586755e9019SImre Deak enable_mask = status_mask << 16; 587755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 588755e9019SImre Deak } 589755e9019SImre Deak 590c0e09200SDave Airlie /** 591f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 59214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 59301c66889SZhao Yakui */ 59491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 59501c66889SZhao Yakui { 59691d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 597f49e38ddSJani Nikula return; 598f49e38ddSJani Nikula 59913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 60001c66889SZhao Yakui 601755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 60291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6033b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 604755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6051ec14ad3SChris Wilson 60613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 60701c66889SZhao Yakui } 60801c66889SZhao Yakui 609f75f3746SVille Syrjälä /* 610f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 611f75f3746SVille Syrjälä * around the vertical blanking period. 612f75f3746SVille Syrjälä * 613f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 614f75f3746SVille Syrjälä * vblank_start >= 3 615f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 616f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 617f75f3746SVille Syrjälä * vtotal = vblank_start + 3 618f75f3746SVille Syrjälä * 619f75f3746SVille Syrjälä * start of vblank: 620f75f3746SVille Syrjälä * latch double buffered registers 621f75f3746SVille Syrjälä * increment frame counter (ctg+) 622f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 623f75f3746SVille Syrjälä * | 624f75f3746SVille Syrjälä * | frame start: 625f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 626f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 627f75f3746SVille Syrjälä * | | 628f75f3746SVille Syrjälä * | | start of vsync: 629f75f3746SVille Syrjälä * | | generate vsync interrupt 630f75f3746SVille Syrjälä * | | | 631f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 632f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 633f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 634f75f3746SVille Syrjälä * | | <----vs-----> | 635f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 636f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 637f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 638f75f3746SVille Syrjälä * | | | 639f75f3746SVille Syrjälä * last visible pixel first visible pixel 640f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 641f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 642f75f3746SVille Syrjälä * 643f75f3746SVille Syrjälä * x = horizontal active 644f75f3746SVille Syrjälä * _ = horizontal blanking 645f75f3746SVille Syrjälä * hs = horizontal sync 646f75f3746SVille Syrjälä * va = vertical active 647f75f3746SVille Syrjälä * vb = vertical blanking 648f75f3746SVille Syrjälä * vs = vertical sync 649f75f3746SVille Syrjälä * vbs = vblank_start (number) 650f75f3746SVille Syrjälä * 651f75f3746SVille Syrjälä * Summary: 652f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 653f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 654f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 655f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 656f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 657f75f3746SVille Syrjälä */ 658f75f3746SVille Syrjälä 65942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 66042f52ef8SKeith Packard * we use as a pipe index 66142f52ef8SKeith Packard */ 66288e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6630a3e67a4SJesse Barnes { 664fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 665f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6660b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 667391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 668391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 669fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 670391f75e2SVille Syrjälä 6710b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6720b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6730b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6740b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6750b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 676391f75e2SVille Syrjälä 6770b2a8e09SVille Syrjälä /* Convert to pixel count */ 6780b2a8e09SVille Syrjälä vbl_start *= htotal; 6790b2a8e09SVille Syrjälä 6800b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6810b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6820b2a8e09SVille Syrjälä 6839db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6849db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6855eddb70bSChris Wilson 6860a3e67a4SJesse Barnes /* 6870a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6880a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6890a3e67a4SJesse Barnes * register. 6900a3e67a4SJesse Barnes */ 6910a3e67a4SJesse Barnes do { 6925eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 693391f75e2SVille Syrjälä low = I915_READ(low_frame); 6945eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 6950a3e67a4SJesse Barnes } while (high1 != high2); 6960a3e67a4SJesse Barnes 6975eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 698391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6995eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 700391f75e2SVille Syrjälä 701391f75e2SVille Syrjälä /* 702391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 703391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 704391f75e2SVille Syrjälä * counter against vblank start. 705391f75e2SVille Syrjälä */ 706edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7070a3e67a4SJesse Barnes } 7080a3e67a4SJesse Barnes 709974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7109880b7a5SJesse Barnes { 711fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7129880b7a5SJesse Barnes 713649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7149880b7a5SJesse Barnes } 7159880b7a5SJesse Barnes 71675aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 717a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 718a225f079SVille Syrjälä { 719a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 720fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 721fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 722a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 72380715b2fSVille Syrjälä int position, vtotal; 724a225f079SVille Syrjälä 72580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 726a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 727a225f079SVille Syrjälä vtotal /= 2; 728a225f079SVille Syrjälä 72991d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 73075aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 731a225f079SVille Syrjälä else 73275aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 733a225f079SVille Syrjälä 734a225f079SVille Syrjälä /* 73541b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 73641b578fbSJesse Barnes * read it just before the start of vblank. So try it again 73741b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 73841b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 73941b578fbSJesse Barnes * 74041b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 74141b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 74241b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 74341b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 74441b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 74541b578fbSJesse Barnes */ 74691d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 74741b578fbSJesse Barnes int i, temp; 74841b578fbSJesse Barnes 74941b578fbSJesse Barnes for (i = 0; i < 100; i++) { 75041b578fbSJesse Barnes udelay(1); 75141b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 75241b578fbSJesse Barnes DSL_LINEMASK_GEN3; 75341b578fbSJesse Barnes if (temp != position) { 75441b578fbSJesse Barnes position = temp; 75541b578fbSJesse Barnes break; 75641b578fbSJesse Barnes } 75741b578fbSJesse Barnes } 75841b578fbSJesse Barnes } 75941b578fbSJesse Barnes 76041b578fbSJesse Barnes /* 76180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 76280715b2fSVille Syrjälä * scanline_offset adjustment. 763a225f079SVille Syrjälä */ 76480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 765a225f079SVille Syrjälä } 766a225f079SVille Syrjälä 76788e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 768abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7693bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7703bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7710af7e4dfSMario Kleiner { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 773c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 774c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7753aa18df8SVille Syrjälä int position; 77678e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 7770af7e4dfSMario Kleiner bool in_vbl = true; 7780af7e4dfSMario Kleiner int ret = 0; 779ad3543edSMario Kleiner unsigned long irqflags; 7800af7e4dfSMario Kleiner 781fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 7820af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7839db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7840af7e4dfSMario Kleiner return 0; 7850af7e4dfSMario Kleiner } 7860af7e4dfSMario Kleiner 787c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 78878e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 789c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 790c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 791c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7920af7e4dfSMario Kleiner 793d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 794d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 795d31faf65SVille Syrjälä vbl_end /= 2; 796d31faf65SVille Syrjälä vtotal /= 2; 797d31faf65SVille Syrjälä } 798d31faf65SVille Syrjälä 799c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 800c2baf4b7SVille Syrjälä 801ad3543edSMario Kleiner /* 802ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 803ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 804ad3543edSMario Kleiner * following code must not block on uncore.lock. 805ad3543edSMario Kleiner */ 806ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 807ad3543edSMario Kleiner 808ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 809ad3543edSMario Kleiner 810ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 811ad3543edSMario Kleiner if (stime) 812ad3543edSMario Kleiner *stime = ktime_get(); 813ad3543edSMario Kleiner 81491d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8150af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8160af7e4dfSMario Kleiner * scanout position from Display scan line register. 8170af7e4dfSMario Kleiner */ 818a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8190af7e4dfSMario Kleiner } else { 8200af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8210af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8220af7e4dfSMario Kleiner * scanout position. 8230af7e4dfSMario Kleiner */ 82475aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8250af7e4dfSMario Kleiner 8263aa18df8SVille Syrjälä /* convert to pixel counts */ 8273aa18df8SVille Syrjälä vbl_start *= htotal; 8283aa18df8SVille Syrjälä vbl_end *= htotal; 8293aa18df8SVille Syrjälä vtotal *= htotal; 83078e8fc6bSVille Syrjälä 83178e8fc6bSVille Syrjälä /* 8327e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8337e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8347e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8357e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8367e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8377e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8387e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8397e78f1cbSVille Syrjälä */ 8407e78f1cbSVille Syrjälä if (position >= vtotal) 8417e78f1cbSVille Syrjälä position = vtotal - 1; 8427e78f1cbSVille Syrjälä 8437e78f1cbSVille Syrjälä /* 84478e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 84578e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 84678e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 84778e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 84878e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 84978e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85078e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85178e8fc6bSVille Syrjälä */ 85278e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8533aa18df8SVille Syrjälä } 8543aa18df8SVille Syrjälä 855ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 856ad3543edSMario Kleiner if (etime) 857ad3543edSMario Kleiner *etime = ktime_get(); 858ad3543edSMario Kleiner 859ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 860ad3543edSMario Kleiner 861ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 862ad3543edSMario Kleiner 8633aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8643aa18df8SVille Syrjälä 8653aa18df8SVille Syrjälä /* 8663aa18df8SVille Syrjälä * While in vblank, position will be negative 8673aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8683aa18df8SVille Syrjälä * vblank, position will be positive counting 8693aa18df8SVille Syrjälä * up since vbl_end. 8703aa18df8SVille Syrjälä */ 8713aa18df8SVille Syrjälä if (position >= vbl_start) 8723aa18df8SVille Syrjälä position -= vbl_end; 8733aa18df8SVille Syrjälä else 8743aa18df8SVille Syrjälä position += vtotal - vbl_end; 8753aa18df8SVille Syrjälä 87691d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8773aa18df8SVille Syrjälä *vpos = position; 8783aa18df8SVille Syrjälä *hpos = 0; 8793aa18df8SVille Syrjälä } else { 8800af7e4dfSMario Kleiner *vpos = position / htotal; 8810af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8820af7e4dfSMario Kleiner } 8830af7e4dfSMario Kleiner 8840af7e4dfSMario Kleiner /* In vblank? */ 8850af7e4dfSMario Kleiner if (in_vbl) 8863d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 8870af7e4dfSMario Kleiner 8880af7e4dfSMario Kleiner return ret; 8890af7e4dfSMario Kleiner } 8900af7e4dfSMario Kleiner 891a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 892a225f079SVille Syrjälä { 893fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 894a225f079SVille Syrjälä unsigned long irqflags; 895a225f079SVille Syrjälä int position; 896a225f079SVille Syrjälä 897a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 898a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 899a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 900a225f079SVille Syrjälä 901a225f079SVille Syrjälä return position; 902a225f079SVille Syrjälä } 903a225f079SVille Syrjälä 90488e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9050af7e4dfSMario Kleiner int *max_error, 9060af7e4dfSMario Kleiner struct timeval *vblank_time, 9070af7e4dfSMario Kleiner unsigned flags) 9080af7e4dfSMario Kleiner { 9094041b853SChris Wilson struct drm_crtc *crtc; 9100af7e4dfSMario Kleiner 91188e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 91288e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9130af7e4dfSMario Kleiner return -EINVAL; 9140af7e4dfSMario Kleiner } 9150af7e4dfSMario Kleiner 9160af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9174041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9184041b853SChris Wilson if (crtc == NULL) { 91988e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9204041b853SChris Wilson return -EINVAL; 9214041b853SChris Wilson } 9224041b853SChris Wilson 923fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 92488e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9254041b853SChris Wilson return -EBUSY; 9264041b853SChris Wilson } 9270af7e4dfSMario Kleiner 9280af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9294041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9304041b853SChris Wilson vblank_time, flags, 931fc467a22SMaarten Lankhorst &crtc->hwmode); 9320af7e4dfSMario Kleiner } 9330af7e4dfSMario Kleiner 93491d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 935f97108d1SJesse Barnes { 936b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9379270388eSDaniel Vetter u8 new_delay; 9389270388eSDaniel Vetter 939d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 940f97108d1SJesse Barnes 94173edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 94273edd18fSDaniel Vetter 94320e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9449270388eSDaniel Vetter 9457648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 946b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 947b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 948f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 949f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 950f97108d1SJesse Barnes 951f97108d1SJesse Barnes /* Handle RCS change request from hw */ 952b5b72e89SMatthew Garrett if (busy_up > max_avg) { 95320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 95420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 95520e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 95620e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 957b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 95820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 95920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 96020e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 96120e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 962f97108d1SJesse Barnes } 963f97108d1SJesse Barnes 96491d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 96520e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 966f97108d1SJesse Barnes 967d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9689270388eSDaniel Vetter 969f97108d1SJesse Barnes return; 970f97108d1SJesse Barnes } 971f97108d1SJesse Barnes 9720bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 973549f7365SChris Wilson { 974aca34b6eSChris Wilson smp_store_mb(engine->breadcrumbs.irq_posted, true); 975688e6c72SChris Wilson if (intel_engine_wakeup(engine)) { 9760bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 977aca34b6eSChris Wilson engine->breadcrumbs.irq_wakeups++; 978688e6c72SChris Wilson } 979549f7365SChris Wilson } 980549f7365SChris Wilson 98143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 98243cf3bf0SChris Wilson struct intel_rps_ei *ei) 98331685c25SDeepak S { 98443cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 98543cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 98643cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 98731685c25SDeepak S } 98831685c25SDeepak S 98943cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 99043cf3bf0SChris Wilson const struct intel_rps_ei *old, 99143cf3bf0SChris Wilson const struct intel_rps_ei *now, 99243cf3bf0SChris Wilson int threshold) 99331685c25SDeepak S { 99443cf3bf0SChris Wilson u64 time, c0; 9957bad74d5SVille Syrjälä unsigned int mul = 100; 99631685c25SDeepak S 99743cf3bf0SChris Wilson if (old->cz_clock == 0) 99843cf3bf0SChris Wilson return false; 99931685c25SDeepak S 10007bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10017bad74d5SVille Syrjälä mul <<= 8; 10027bad74d5SVille Syrjälä 100343cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10047bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 100531685c25SDeepak S 100643cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 100743cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 100843cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 100943cf3bf0SChris Wilson */ 101043cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 101143cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10127bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 101331685c25SDeepak S 101443cf3bf0SChris Wilson return c0 >= time; 101531685c25SDeepak S } 101631685c25SDeepak S 101743cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 101843cf3bf0SChris Wilson { 101943cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 102043cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 102143cf3bf0SChris Wilson } 102243cf3bf0SChris Wilson 102343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 102443cf3bf0SChris Wilson { 102543cf3bf0SChris Wilson struct intel_rps_ei now; 102643cf3bf0SChris Wilson u32 events = 0; 102743cf3bf0SChris Wilson 10286f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 102943cf3bf0SChris Wilson return 0; 103043cf3bf0SChris Wilson 103143cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 103243cf3bf0SChris Wilson if (now.cz_clock == 0) 103343cf3bf0SChris Wilson return 0; 103431685c25SDeepak S 103543cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 103643cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 103743cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10388fb55197SChris Wilson dev_priv->rps.down_threshold)) 103943cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 104043cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 104131685c25SDeepak S } 104231685c25SDeepak S 104343cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 104443cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 104543cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10468fb55197SChris Wilson dev_priv->rps.up_threshold)) 104743cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 104843cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 104943cf3bf0SChris Wilson } 105043cf3bf0SChris Wilson 105143cf3bf0SChris Wilson return events; 105231685c25SDeepak S } 105331685c25SDeepak S 1054f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1055f5a4c67dSChris Wilson { 1056e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 1057f5a4c67dSChris Wilson 1058b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 1059688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1060f5a4c67dSChris Wilson return true; 1061f5a4c67dSChris Wilson 1062f5a4c67dSChris Wilson return false; 1063f5a4c67dSChris Wilson } 1064f5a4c67dSChris Wilson 10654912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10663b8d8d91SJesse Barnes { 10672d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10682d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10698d3afd7dSChris Wilson bool client_boost; 10708d3afd7dSChris Wilson int new_delay, adj, min, max; 1071edbfdb45SPaulo Zanoni u32 pm_iir; 10723b8d8d91SJesse Barnes 107359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1074d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1075d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1076d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1077d4d70aa5SImre Deak return; 1078d4d70aa5SImre Deak } 10791f814dacSImre Deak 1080c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1081c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1082a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1083480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 10848d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 10858d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 108659cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10874912d041SBen Widawsky 108860611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1089a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 109060611c13SPaulo Zanoni 10918d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1092c33d247dSChris Wilson return; 10933b8d8d91SJesse Barnes 10944fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 10957b9e0ae6SChris Wilson 109643cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 109743cf3bf0SChris Wilson 1098dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1099edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11008d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11018d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 110229ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 110329ecd78dSChris Wilson max = dev_priv->rps.max_freq; 110429ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 110529ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11068d3afd7dSChris Wilson adj = 0; 11078d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1108dd75fdc8SChris Wilson if (adj > 0) 1109dd75fdc8SChris Wilson adj *= 2; 1110edcf284bSChris Wilson else /* CHV needs even encode values */ 1111edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11127425034aSVille Syrjälä /* 11137425034aSVille Syrjälä * For better performance, jump directly 11147425034aSVille Syrjälä * to RPe if we're below it. 11157425034aSVille Syrjälä */ 1116edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1117b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1118edcf284bSChris Wilson adj = 0; 1119edcf284bSChris Wilson } 112029ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1121f5a4c67dSChris Wilson adj = 0; 1122dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1123b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1124b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1125dd75fdc8SChris Wilson else 1126b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1127dd75fdc8SChris Wilson adj = 0; 1128dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1129dd75fdc8SChris Wilson if (adj < 0) 1130dd75fdc8SChris Wilson adj *= 2; 1131edcf284bSChris Wilson else /* CHV needs even encode values */ 1132edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1133dd75fdc8SChris Wilson } else { /* unknown event */ 1134edcf284bSChris Wilson adj = 0; 1135dd75fdc8SChris Wilson } 11363b8d8d91SJesse Barnes 1137edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1138edcf284bSChris Wilson 113979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114079249636SBen Widawsky * interrupt 114179249636SBen Widawsky */ 1142edcf284bSChris Wilson new_delay += adj; 11438d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 114427544369SDeepak S 1145dc97997aSChris Wilson intel_set_rps(dev_priv, new_delay); 11463b8d8d91SJesse Barnes 11474fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11483b8d8d91SJesse Barnes } 11493b8d8d91SJesse Barnes 1150e3689190SBen Widawsky 1151e3689190SBen Widawsky /** 1152e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1153e3689190SBen Widawsky * occurred. 1154e3689190SBen Widawsky * @work: workqueue struct 1155e3689190SBen Widawsky * 1156e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1157e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1158e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1159e3689190SBen Widawsky */ 1160e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1161e3689190SBen Widawsky { 11622d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11632d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1164e3689190SBen Widawsky u32 error_status, row, bank, subbank; 116535a85ac6SBen Widawsky char *parity_event[6]; 1166e3689190SBen Widawsky uint32_t misccpctl; 116735a85ac6SBen Widawsky uint8_t slice = 0; 1168e3689190SBen Widawsky 1169e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1170e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1171e3689190SBen Widawsky * any time we access those registers. 1172e3689190SBen Widawsky */ 117391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1174e3689190SBen Widawsky 117535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 117635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 117735a85ac6SBen Widawsky goto out; 117835a85ac6SBen Widawsky 1179e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1180e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1181e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1182e3689190SBen Widawsky 118335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1184f0f59a00SVille Syrjälä i915_reg_t reg; 118535a85ac6SBen Widawsky 118635a85ac6SBen Widawsky slice--; 11872d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 118835a85ac6SBen Widawsky break; 118935a85ac6SBen Widawsky 119035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 119135a85ac6SBen Widawsky 11926fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 119335a85ac6SBen Widawsky 119435a85ac6SBen Widawsky error_status = I915_READ(reg); 1195e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1196e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1197e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1198e3689190SBen Widawsky 119935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 120035a85ac6SBen Widawsky POSTING_READ(reg); 1201e3689190SBen Widawsky 1202cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1203e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1204e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1205e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 120635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 120735a85ac6SBen Widawsky parity_event[5] = NULL; 1208e3689190SBen Widawsky 120991c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1210e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1211e3689190SBen Widawsky 121235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 121335a85ac6SBen Widawsky slice, row, bank, subbank); 1214e3689190SBen Widawsky 121535a85ac6SBen Widawsky kfree(parity_event[4]); 1216e3689190SBen Widawsky kfree(parity_event[3]); 1217e3689190SBen Widawsky kfree(parity_event[2]); 1218e3689190SBen Widawsky kfree(parity_event[1]); 1219e3689190SBen Widawsky } 1220e3689190SBen Widawsky 122135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 122235a85ac6SBen Widawsky 122335a85ac6SBen Widawsky out: 122435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12254cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12262d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12274cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 122835a85ac6SBen Widawsky 122991c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 123035a85ac6SBen Widawsky } 123135a85ac6SBen Widawsky 1232261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1233261e40b8SVille Syrjälä u32 iir) 1234e3689190SBen Widawsky { 1235261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1236e3689190SBen Widawsky return; 1237e3689190SBen Widawsky 1238d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1239261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1240d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1241e3689190SBen Widawsky 1242261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 124335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 124435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 124535a85ac6SBen Widawsky 124635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 124735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 124835a85ac6SBen Widawsky 1249a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1250e3689190SBen Widawsky } 1251e3689190SBen Widawsky 1252261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1253f1af8fc1SPaulo Zanoni u32 gt_iir) 1254f1af8fc1SPaulo Zanoni { 1255f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 12564a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1257f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 12584a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1259f1af8fc1SPaulo Zanoni } 1260f1af8fc1SPaulo Zanoni 1261261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1262e7b4c6b1SDaniel Vetter u32 gt_iir) 1263e7b4c6b1SDaniel Vetter { 1264f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 12654a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1266cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 12674a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1268cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 12694a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[BCS]); 1270e7b4c6b1SDaniel Vetter 1271cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1272cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1273aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1274aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1275e3689190SBen Widawsky 1276261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1277261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1278e7b4c6b1SDaniel Vetter } 1279e7b4c6b1SDaniel Vetter 1280fbcc1a0cSNick Hoath static __always_inline void 12810bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1282fbcc1a0cSNick Hoath { 1283fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 12840bc40be8STvrtko Ursulin notify_ring(engine); 1285fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 128627af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1287fbcc1a0cSNick Hoath } 1288fbcc1a0cSNick Hoath 1289e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1290e30e251aSVille Syrjälä u32 master_ctl, 1291e30e251aSVille Syrjälä u32 gt_iir[4]) 1292abd58f01SBen Widawsky { 1293abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1294abd58f01SBen Widawsky 1295abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1296e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1297e30e251aSVille Syrjälä if (gt_iir[0]) { 1298e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1299abd58f01SBen Widawsky ret = IRQ_HANDLED; 1300abd58f01SBen Widawsky } else 1301abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1302abd58f01SBen Widawsky } 1303abd58f01SBen Widawsky 130485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1305e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1306e30e251aSVille Syrjälä if (gt_iir[1]) { 1307e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1308abd58f01SBen Widawsky ret = IRQ_HANDLED; 1309abd58f01SBen Widawsky } else 1310abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1311abd58f01SBen Widawsky } 1312abd58f01SBen Widawsky 131374cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1314e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1315e30e251aSVille Syrjälä if (gt_iir[3]) { 1316e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 131774cdb337SChris Wilson ret = IRQ_HANDLED; 131874cdb337SChris Wilson } else 131974cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 132074cdb337SChris Wilson } 132174cdb337SChris Wilson 13220961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 1323e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 1324e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) { 1325cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 1326e30e251aSVille Syrjälä gt_iir[2] & dev_priv->pm_rps_events); 132738cc46d7SOscar Mateo ret = IRQ_HANDLED; 13280961021aSBen Widawsky } else 13290961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13300961021aSBen Widawsky } 13310961021aSBen Widawsky 1332abd58f01SBen Widawsky return ret; 1333abd58f01SBen Widawsky } 1334abd58f01SBen Widawsky 1335e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1336e30e251aSVille Syrjälä u32 gt_iir[4]) 1337e30e251aSVille Syrjälä { 1338e30e251aSVille Syrjälä if (gt_iir[0]) { 1339e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[RCS], 1340e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 1341e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[BCS], 1342e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1343e30e251aSVille Syrjälä } 1344e30e251aSVille Syrjälä 1345e30e251aSVille Syrjälä if (gt_iir[1]) { 1346e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS], 1347e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 1348e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS2], 1349e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1350e30e251aSVille Syrjälä } 1351e30e251aSVille Syrjälä 1352e30e251aSVille Syrjälä if (gt_iir[3]) 1353e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VECS], 1354e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1355e30e251aSVille Syrjälä 1356e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1357e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 1358e30e251aSVille Syrjälä } 1359e30e251aSVille Syrjälä 136063c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 136163c88d22SImre Deak { 136263c88d22SImre Deak switch (port) { 136363c88d22SImre Deak case PORT_A: 1364195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 136563c88d22SImre Deak case PORT_B: 136663c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 136763c88d22SImre Deak case PORT_C: 136863c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 136963c88d22SImre Deak default: 137063c88d22SImre Deak return false; 137163c88d22SImre Deak } 137263c88d22SImre Deak } 137363c88d22SImre Deak 13746dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 13756dbf30ceSVille Syrjälä { 13766dbf30ceSVille Syrjälä switch (port) { 13776dbf30ceSVille Syrjälä case PORT_E: 13786dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 13796dbf30ceSVille Syrjälä default: 13806dbf30ceSVille Syrjälä return false; 13816dbf30ceSVille Syrjälä } 13826dbf30ceSVille Syrjälä } 13836dbf30ceSVille Syrjälä 138474c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 138574c0b395SVille Syrjälä { 138674c0b395SVille Syrjälä switch (port) { 138774c0b395SVille Syrjälä case PORT_A: 138874c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 138974c0b395SVille Syrjälä case PORT_B: 139074c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 139174c0b395SVille Syrjälä case PORT_C: 139274c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 139374c0b395SVille Syrjälä case PORT_D: 139474c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 139574c0b395SVille Syrjälä default: 139674c0b395SVille Syrjälä return false; 139774c0b395SVille Syrjälä } 139874c0b395SVille Syrjälä } 139974c0b395SVille Syrjälä 1400e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1401e4ce95aaSVille Syrjälä { 1402e4ce95aaSVille Syrjälä switch (port) { 1403e4ce95aaSVille Syrjälä case PORT_A: 1404e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1405e4ce95aaSVille Syrjälä default: 1406e4ce95aaSVille Syrjälä return false; 1407e4ce95aaSVille Syrjälä } 1408e4ce95aaSVille Syrjälä } 1409e4ce95aaSVille Syrjälä 1410676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 141113cf5504SDave Airlie { 141213cf5504SDave Airlie switch (port) { 141313cf5504SDave Airlie case PORT_B: 1414676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 141513cf5504SDave Airlie case PORT_C: 1416676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 141713cf5504SDave Airlie case PORT_D: 1418676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1419676574dfSJani Nikula default: 1420676574dfSJani Nikula return false; 142113cf5504SDave Airlie } 142213cf5504SDave Airlie } 142313cf5504SDave Airlie 1424676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 142513cf5504SDave Airlie { 142613cf5504SDave Airlie switch (port) { 142713cf5504SDave Airlie case PORT_B: 1428676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 142913cf5504SDave Airlie case PORT_C: 1430676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 143113cf5504SDave Airlie case PORT_D: 1432676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1433676574dfSJani Nikula default: 1434676574dfSJani Nikula return false; 143513cf5504SDave Airlie } 143613cf5504SDave Airlie } 143713cf5504SDave Airlie 143842db67d6SVille Syrjälä /* 143942db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 144042db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 144142db67d6SVille Syrjälä * hotplug detection results from several registers. 144242db67d6SVille Syrjälä * 144342db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 144442db67d6SVille Syrjälä */ 1445fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14468c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1447fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1448fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1449676574dfSJani Nikula { 14508c841e57SJani Nikula enum port port; 1451676574dfSJani Nikula int i; 1452676574dfSJani Nikula 1453676574dfSJani Nikula for_each_hpd_pin(i) { 14548c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14558c841e57SJani Nikula continue; 14568c841e57SJani Nikula 1457676574dfSJani Nikula *pin_mask |= BIT(i); 1458676574dfSJani Nikula 1459cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1460cc24fcdcSImre Deak continue; 1461cc24fcdcSImre Deak 1462fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1463676574dfSJani Nikula *long_mask |= BIT(i); 1464676574dfSJani Nikula } 1465676574dfSJani Nikula 1466676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1467676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1468676574dfSJani Nikula 1469676574dfSJani Nikula } 1470676574dfSJani Nikula 147191d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1472515ac2bbSDaniel Vetter { 147328c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1474515ac2bbSDaniel Vetter } 1475515ac2bbSDaniel Vetter 147691d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1477ce99c256SDaniel Vetter { 14789ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1479ce99c256SDaniel Vetter } 1480ce99c256SDaniel Vetter 14818bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 148291d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 148391d14251STvrtko Ursulin enum pipe pipe, 1484eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1485eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 14868bc5e955SDaniel Vetter uint32_t crc4) 14878bf1e9f1SShuang He { 14888bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 14898bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1490ac2300d4SDamien Lespiau int head, tail; 1491b2c88f5bSDamien Lespiau 1492d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1493d538bbdfSDamien Lespiau 14940c912c79SDamien Lespiau if (!pipe_crc->entries) { 1495d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 149634273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 14970c912c79SDamien Lespiau return; 14980c912c79SDamien Lespiau } 14990c912c79SDamien Lespiau 1500d538bbdfSDamien Lespiau head = pipe_crc->head; 1501d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1502b2c88f5bSDamien Lespiau 1503b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1504d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1505b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1506b2c88f5bSDamien Lespiau return; 1507b2c88f5bSDamien Lespiau } 1508b2c88f5bSDamien Lespiau 1509b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15108bf1e9f1SShuang He 151191c8a326SChris Wilson entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm, 151291d14251STvrtko Ursulin pipe); 1513eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1514eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1515eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1516eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1517eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1518b2c88f5bSDamien Lespiau 1519b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1520d538bbdfSDamien Lespiau pipe_crc->head = head; 1521d538bbdfSDamien Lespiau 1522d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 152307144428SDamien Lespiau 152407144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15258bf1e9f1SShuang He } 1526277de95eSDaniel Vetter #else 1527277de95eSDaniel Vetter static inline void 152891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 152991d14251STvrtko Ursulin enum pipe pipe, 1530277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1531277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1532277de95eSDaniel Vetter uint32_t crc4) {} 1533277de95eSDaniel Vetter #endif 1534eba94eb9SDaniel Vetter 1535277de95eSDaniel Vetter 153691d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 153791d14251STvrtko Ursulin enum pipe pipe) 15385a69b89fSDaniel Vetter { 153991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15405a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15415a69b89fSDaniel Vetter 0, 0, 0, 0); 15425a69b89fSDaniel Vetter } 15435a69b89fSDaniel Vetter 154491d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 154591d14251STvrtko Ursulin enum pipe pipe) 1546eba94eb9SDaniel Vetter { 154791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1548eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1549eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1550eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1551eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15528bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1553eba94eb9SDaniel Vetter } 15545b3a856bSDaniel Vetter 155591d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155691d14251STvrtko Ursulin enum pipe pipe) 15575b3a856bSDaniel Vetter { 15580b5c5ed0SDaniel Vetter uint32_t res1, res2; 15590b5c5ed0SDaniel Vetter 156091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 15610b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15620b5c5ed0SDaniel Vetter else 15630b5c5ed0SDaniel Vetter res1 = 0; 15640b5c5ed0SDaniel Vetter 156591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 15660b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15670b5c5ed0SDaniel Vetter else 15680b5c5ed0SDaniel Vetter res2 = 0; 15695b3a856bSDaniel Vetter 157091d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15710b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15720b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15730b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15740b5c5ed0SDaniel Vetter res1, res2); 15755b3a856bSDaniel Vetter } 15768bf1e9f1SShuang He 15771403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15781403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15791403c0d4SPaulo Zanoni * the work queue. */ 15801403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1581baf02a1fSBen Widawsky { 1582a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 158359cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1584480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1585d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1586d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1587c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 158841a05a3aSDaniel Vetter } 1589d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1590d4d70aa5SImre Deak } 1591baf02a1fSBen Widawsky 1592c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1593c9a9a268SImre Deak return; 1594c9a9a268SImre Deak 15952d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 159612638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 15974a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VECS]); 159812638c57SBen Widawsky 1599aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1600aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 160112638c57SBen Widawsky } 16021403c0d4SPaulo Zanoni } 1603baf02a1fSBen Widawsky 16045a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 160591d14251STvrtko Ursulin enum pipe pipe) 16068d7849dbSVille Syrjälä { 16075a21b665SDaniel Vetter bool ret; 16085a21b665SDaniel Vetter 160991c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 16105a21b665SDaniel Vetter if (ret) 161151cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 16125a21b665SDaniel Vetter 16135a21b665SDaniel Vetter return ret; 16148d7849dbSVille Syrjälä } 16158d7849dbSVille Syrjälä 161691d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 161791d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 16187e231dbeSJesse Barnes { 16197e231dbeSJesse Barnes int pipe; 16207e231dbeSJesse Barnes 162158ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 16221ca993d2SVille Syrjälä 16231ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 16241ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 16251ca993d2SVille Syrjälä return; 16261ca993d2SVille Syrjälä } 16271ca993d2SVille Syrjälä 1628055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1629f0f59a00SVille Syrjälä i915_reg_t reg; 1630bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 163191d181ddSImre Deak 1632bbb5eebfSDaniel Vetter /* 1633bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1634bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1635bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1636bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1637bbb5eebfSDaniel Vetter * handle. 1638bbb5eebfSDaniel Vetter */ 16390f239f4cSDaniel Vetter 16400f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16410f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1642bbb5eebfSDaniel Vetter 1643bbb5eebfSDaniel Vetter switch (pipe) { 1644bbb5eebfSDaniel Vetter case PIPE_A: 1645bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1646bbb5eebfSDaniel Vetter break; 1647bbb5eebfSDaniel Vetter case PIPE_B: 1648bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1649bbb5eebfSDaniel Vetter break; 16503278f67fSVille Syrjälä case PIPE_C: 16513278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16523278f67fSVille Syrjälä break; 1653bbb5eebfSDaniel Vetter } 1654bbb5eebfSDaniel Vetter if (iir & iir_bit) 1655bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1656bbb5eebfSDaniel Vetter 1657bbb5eebfSDaniel Vetter if (!mask) 165891d181ddSImre Deak continue; 165991d181ddSImre Deak 166091d181ddSImre Deak reg = PIPESTAT(pipe); 1661bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1662bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16637e231dbeSJesse Barnes 16647e231dbeSJesse Barnes /* 16657e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16667e231dbeSJesse Barnes */ 166791d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 166891d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16697e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16707e231dbeSJesse Barnes } 167158ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16722ecb8ca4SVille Syrjälä } 16732ecb8ca4SVille Syrjälä 167491d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 16752ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 16762ecb8ca4SVille Syrjälä { 16772ecb8ca4SVille Syrjälä enum pipe pipe; 16787e231dbeSJesse Barnes 1679055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 16805a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 16815a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 16825a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 168331acc7f5SJesse Barnes 16845251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 168551cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 16864356d586SDaniel Vetter 16874356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 168891d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 16892d9d2b0bSVille Syrjälä 16901f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 16911f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 169231acc7f5SJesse Barnes } 169331acc7f5SJesse Barnes 1694c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 169591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1696c1874ed7SImre Deak } 1697c1874ed7SImre Deak 16981ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 169916c6c56bSVille Syrjälä { 170016c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 170116c6c56bSVille Syrjälä 17021ae3c34cSVille Syrjälä if (hotplug_status) 17033ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17041ae3c34cSVille Syrjälä 17051ae3c34cSVille Syrjälä return hotplug_status; 17061ae3c34cSVille Syrjälä } 17071ae3c34cSVille Syrjälä 170891d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17091ae3c34cSVille Syrjälä u32 hotplug_status) 17101ae3c34cSVille Syrjälä { 17111ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 17123ff60f89SOscar Mateo 171391d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 171491d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 171516c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 171616c6c56bSVille Syrjälä 171758f2cf24SVille Syrjälä if (hotplug_trigger) { 1718fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1719fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1720fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 172158f2cf24SVille Syrjälä 172291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 172358f2cf24SVille Syrjälä } 1724369712e8SJani Nikula 1725369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 172691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 172716c6c56bSVille Syrjälä } else { 172816c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 172916c6c56bSVille Syrjälä 173058f2cf24SVille Syrjälä if (hotplug_trigger) { 1731fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17324e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1733fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 173491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 173516c6c56bSVille Syrjälä } 17363ff60f89SOscar Mateo } 173758f2cf24SVille Syrjälä } 173816c6c56bSVille Syrjälä 1739c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1740c1874ed7SImre Deak { 174145a83f84SDaniel Vetter struct drm_device *dev = arg; 1742fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1743c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1744c1874ed7SImre Deak 17452dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17462dd2a883SImre Deak return IRQ_NONE; 17472dd2a883SImre Deak 17481f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17491f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17501f814dacSImre Deak 17511e1cace9SVille Syrjälä do { 17526e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 17532ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17541ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1755a5e485a9SVille Syrjälä u32 ier = 0; 17563ff60f89SOscar Mateo 1757c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1758c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17593ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1760c1874ed7SImre Deak 1761c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 17621e1cace9SVille Syrjälä break; 1763c1874ed7SImre Deak 1764c1874ed7SImre Deak ret = IRQ_HANDLED; 1765c1874ed7SImre Deak 1766a5e485a9SVille Syrjälä /* 1767a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1768a5e485a9SVille Syrjälä * 1769a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1770a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1771a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1772a5e485a9SVille Syrjälä * 1773a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1774a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1775a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1776a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1777a5e485a9SVille Syrjälä * bits this time around. 1778a5e485a9SVille Syrjälä */ 17794a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1780a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1781a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 17824a0a0202SVille Syrjälä 17834a0a0202SVille Syrjälä if (gt_iir) 17844a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 17854a0a0202SVille Syrjälä if (pm_iir) 17864a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 17874a0a0202SVille Syrjälä 17887ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 17891ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 17907ce4d1f2SVille Syrjälä 17913ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 17923ff60f89SOscar Mateo * signalled in iir */ 179391d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 17947ce4d1f2SVille Syrjälä 17957ce4d1f2SVille Syrjälä /* 17967ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17977ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17987ce4d1f2SVille Syrjälä */ 17997ce4d1f2SVille Syrjälä if (iir) 18007ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18014a0a0202SVille Syrjälä 1802a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 18034a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18044a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 18051ae3c34cSVille Syrjälä 180652894874SVille Syrjälä if (gt_iir) 1807261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 180852894874SVille Syrjälä if (pm_iir) 180952894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 181052894874SVille Syrjälä 18111ae3c34cSVille Syrjälä if (hotplug_status) 181291d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18132ecb8ca4SVille Syrjälä 181491d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 18151e1cace9SVille Syrjälä } while (0); 18167e231dbeSJesse Barnes 18171f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18181f814dacSImre Deak 18197e231dbeSJesse Barnes return ret; 18207e231dbeSJesse Barnes } 18217e231dbeSJesse Barnes 182243f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 182343f328d7SVille Syrjälä { 182445a83f84SDaniel Vetter struct drm_device *dev = arg; 1825fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 182643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 182743f328d7SVille Syrjälä 18282dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18292dd2a883SImre Deak return IRQ_NONE; 18302dd2a883SImre Deak 18311f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18321f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18331f814dacSImre Deak 1834579de73bSChris Wilson do { 18356e814800SVille Syrjälä u32 master_ctl, iir; 1836e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 18372ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18381ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1839a5e485a9SVille Syrjälä u32 ier = 0; 1840a5e485a9SVille Syrjälä 18418e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18423278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18433278f67fSVille Syrjälä 18443278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18458e5fd599SVille Syrjälä break; 184643f328d7SVille Syrjälä 184727b6c122SOscar Mateo ret = IRQ_HANDLED; 184827b6c122SOscar Mateo 1849a5e485a9SVille Syrjälä /* 1850a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1851a5e485a9SVille Syrjälä * 1852a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1853a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1854a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1855a5e485a9SVille Syrjälä * 1856a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1857a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1858a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1859a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1860a5e485a9SVille Syrjälä * bits this time around. 1861a5e485a9SVille Syrjälä */ 186243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1863a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1864a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 186543f328d7SVille Syrjälä 1866e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 186727b6c122SOscar Mateo 186827b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18691ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 187043f328d7SVille Syrjälä 187127b6c122SOscar Mateo /* Call regardless, as some status bits might not be 187227b6c122SOscar Mateo * signalled in iir */ 187391d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 187443f328d7SVille Syrjälä 18757ce4d1f2SVille Syrjälä /* 18767ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18777ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18787ce4d1f2SVille Syrjälä */ 18797ce4d1f2SVille Syrjälä if (iir) 18807ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18817ce4d1f2SVille Syrjälä 1882a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1883e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 188443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 18851ae3c34cSVille Syrjälä 1886e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 1887e30e251aSVille Syrjälä 18881ae3c34cSVille Syrjälä if (hotplug_status) 188991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18902ecb8ca4SVille Syrjälä 189191d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1892579de73bSChris Wilson } while (0); 18933278f67fSVille Syrjälä 18941f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18951f814dacSImre Deak 189643f328d7SVille Syrjälä return ret; 189743f328d7SVille Syrjälä } 189843f328d7SVille Syrjälä 189991d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 190091d14251STvrtko Ursulin u32 hotplug_trigger, 190140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1902776ad806SJesse Barnes { 190342db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1904776ad806SJesse Barnes 19056a39d7c9SJani Nikula /* 19066a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 19076a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 19086a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 19096a39d7c9SJani Nikula * errors. 19106a39d7c9SJani Nikula */ 191113cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19126a39d7c9SJani Nikula if (!hotplug_trigger) { 19136a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 19146a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 19156a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 19166a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 19176a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 19186a39d7c9SJani Nikula } 19196a39d7c9SJani Nikula 192013cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19216a39d7c9SJani Nikula if (!hotplug_trigger) 19226a39d7c9SJani Nikula return; 192313cf5504SDave Airlie 1924fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 192540e56410SVille Syrjälä dig_hotplug_reg, hpd, 1926fd63e2a9SImre Deak pch_port_hotplug_long_detect); 192740e56410SVille Syrjälä 192891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1929aaf5ec2eSSonika Jindal } 193091d131d2SDaniel Vetter 193191d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 193240e56410SVille Syrjälä { 193340e56410SVille Syrjälä int pipe; 193440e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 193540e56410SVille Syrjälä 193691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 193740e56410SVille Syrjälä 1938cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1939cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1940776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1941cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1942cfc33bf7SVille Syrjälä port_name(port)); 1943cfc33bf7SVille Syrjälä } 1944776ad806SJesse Barnes 1945ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 194691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1947ce99c256SDaniel Vetter 1948776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 194991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1950776ad806SJesse Barnes 1951776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1952776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1953776ad806SJesse Barnes 1954776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1955776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1956776ad806SJesse Barnes 1957776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1958776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1959776ad806SJesse Barnes 19609db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1961055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19629db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19639db4a9c7SJesse Barnes pipe_name(pipe), 19649db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1965776ad806SJesse Barnes 1966776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1967776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1968776ad806SJesse Barnes 1969776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1970776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1971776ad806SJesse Barnes 1972776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19731f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19748664281bSPaulo Zanoni 19758664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19761f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19778664281bSPaulo Zanoni } 19788664281bSPaulo Zanoni 197991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 19808664281bSPaulo Zanoni { 19818664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19825a69b89fSDaniel Vetter enum pipe pipe; 19838664281bSPaulo Zanoni 1984de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1985de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1986de032bf4SPaulo Zanoni 1987055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19881f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19908664281bSPaulo Zanoni 19915a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 199291d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 199391d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 19945a69b89fSDaniel Vetter else 199591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 19965a69b89fSDaniel Vetter } 19975a69b89fSDaniel Vetter } 19988bf1e9f1SShuang He 19998664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20008664281bSPaulo Zanoni } 20018664281bSPaulo Zanoni 200291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 20038664281bSPaulo Zanoni { 20048664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20058664281bSPaulo Zanoni 2006de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2007de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2008de032bf4SPaulo Zanoni 20098664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20101f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20118664281bSPaulo Zanoni 20128664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20131f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20148664281bSPaulo Zanoni 20158664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20161f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20178664281bSPaulo Zanoni 20188664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2019776ad806SJesse Barnes } 2020776ad806SJesse Barnes 202191d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 202223e81d69SAdam Jackson { 202323e81d69SAdam Jackson int pipe; 20246dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2025aaf5ec2eSSonika Jindal 202691d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 202791d131d2SDaniel Vetter 2028cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2029cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 203023e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2031cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2032cfc33bf7SVille Syrjälä port_name(port)); 2033cfc33bf7SVille Syrjälä } 203423e81d69SAdam Jackson 203523e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 203691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 203723e81d69SAdam Jackson 203823e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 203991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 204023e81d69SAdam Jackson 204123e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 204223e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 204323e81d69SAdam Jackson 204423e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 204523e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 204623e81d69SAdam Jackson 204723e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2048055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 204923e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 205023e81d69SAdam Jackson pipe_name(pipe), 205123e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20528664281bSPaulo Zanoni 20538664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 205491d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 205523e81d69SAdam Jackson } 205623e81d69SAdam Jackson 205791d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 20586dbf30ceSVille Syrjälä { 20596dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20606dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20616dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20626dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20636dbf30ceSVille Syrjälä 20646dbf30ceSVille Syrjälä if (hotplug_trigger) { 20656dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20666dbf30ceSVille Syrjälä 20676dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20686dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20696dbf30ceSVille Syrjälä 20706dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 20716dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 207274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20736dbf30ceSVille Syrjälä } 20746dbf30ceSVille Syrjälä 20756dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20766dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20776dbf30ceSVille Syrjälä 20786dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 20796dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20806dbf30ceSVille Syrjälä 20816dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 20826dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 20836dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20846dbf30ceSVille Syrjälä } 20856dbf30ceSVille Syrjälä 20866dbf30ceSVille Syrjälä if (pin_mask) 208791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 20886dbf30ceSVille Syrjälä 20896dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 209091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 20916dbf30ceSVille Syrjälä } 20926dbf30ceSVille Syrjälä 209391d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 209491d14251STvrtko Ursulin u32 hotplug_trigger, 209540e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2096c008bc6eSPaulo Zanoni { 2097e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2098e4ce95aaSVille Syrjälä 2099e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2100e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2101e4ce95aaSVille Syrjälä 2102e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 210340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2104e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 210540e56410SVille Syrjälä 210691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2107e4ce95aaSVille Syrjälä } 2108c008bc6eSPaulo Zanoni 210991d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 211091d14251STvrtko Ursulin u32 de_iir) 211140e56410SVille Syrjälä { 211240e56410SVille Syrjälä enum pipe pipe; 211340e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 211440e56410SVille Syrjälä 211540e56410SVille Syrjälä if (hotplug_trigger) 211691d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 211740e56410SVille Syrjälä 2118c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 211991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2120c008bc6eSPaulo Zanoni 2121c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 212291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2123c008bc6eSPaulo Zanoni 2124c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2125c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2126c008bc6eSPaulo Zanoni 2127055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21285a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 21295a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21305a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2131c008bc6eSPaulo Zanoni 213240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21331f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2134c008bc6eSPaulo Zanoni 213540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 213691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21375b3a856bSDaniel Vetter 213840da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21395251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 214051cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2141c008bc6eSPaulo Zanoni } 2142c008bc6eSPaulo Zanoni 2143c008bc6eSPaulo Zanoni /* check event from PCH */ 2144c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2145c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2146c008bc6eSPaulo Zanoni 214791d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 214891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2149c008bc6eSPaulo Zanoni else 215091d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2151c008bc6eSPaulo Zanoni 2152c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2153c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2154c008bc6eSPaulo Zanoni } 2155c008bc6eSPaulo Zanoni 215691d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 215791d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2158c008bc6eSPaulo Zanoni } 2159c008bc6eSPaulo Zanoni 216091d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 216191d14251STvrtko Ursulin u32 de_iir) 21629719fb98SPaulo Zanoni { 216307d27e20SDamien Lespiau enum pipe pipe; 216423bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 216523bb4cb5SVille Syrjälä 216640e56410SVille Syrjälä if (hotplug_trigger) 216791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 21689719fb98SPaulo Zanoni 21699719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 217091d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 21719719fb98SPaulo Zanoni 21729719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 217391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21749719fb98SPaulo Zanoni 21759719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 217691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21779719fb98SPaulo Zanoni 2178055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21795a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 21805a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21815a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 218240da17c2SDaniel Vetter 218340da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21845251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 218551cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 21869719fb98SPaulo Zanoni } 21879719fb98SPaulo Zanoni 21889719fb98SPaulo Zanoni /* check event from PCH */ 218991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 21909719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21919719fb98SPaulo Zanoni 219291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 21939719fb98SPaulo Zanoni 21949719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21959719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21969719fb98SPaulo Zanoni } 21979719fb98SPaulo Zanoni } 21989719fb98SPaulo Zanoni 219972c90f62SOscar Mateo /* 220072c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 220172c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 220272c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 220372c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 220472c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 220572c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 220672c90f62SOscar Mateo */ 2207f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2208b1f14ad0SJesse Barnes { 220945a83f84SDaniel Vetter struct drm_device *dev = arg; 2210fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2211f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22120e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2213b1f14ad0SJesse Barnes 22142dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22152dd2a883SImre Deak return IRQ_NONE; 22162dd2a883SImre Deak 22171f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22181f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22191f814dacSImre Deak 2220b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2221b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2222b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 222323a78516SPaulo Zanoni POSTING_READ(DEIER); 22240e43406bSChris Wilson 222544498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 222644498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 222744498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 222844498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 222944498aeaSPaulo Zanoni * due to its back queue). */ 223091d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 223144498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 223244498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 223344498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2234ab5c608bSBen Widawsky } 223544498aeaSPaulo Zanoni 223672c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 223772c90f62SOscar Mateo 22380e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22390e43406bSChris Wilson if (gt_iir) { 224072c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 224172c90f62SOscar Mateo ret = IRQ_HANDLED; 224291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2243261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2244d8fc8a47SPaulo Zanoni else 2245261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 22460e43406bSChris Wilson } 2247b1f14ad0SJesse Barnes 2248b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22490e43406bSChris Wilson if (de_iir) { 225072c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 225172c90f62SOscar Mateo ret = IRQ_HANDLED; 225291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 225391d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2254f1af8fc1SPaulo Zanoni else 225591d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 22560e43406bSChris Wilson } 22570e43406bSChris Wilson 225891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2259f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22600e43406bSChris Wilson if (pm_iir) { 2261b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22620e43406bSChris Wilson ret = IRQ_HANDLED; 226372c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22640e43406bSChris Wilson } 2265f1af8fc1SPaulo Zanoni } 2266b1f14ad0SJesse Barnes 2267b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2268b1f14ad0SJesse Barnes POSTING_READ(DEIER); 226991d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 227044498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 227144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2272ab5c608bSBen Widawsky } 2273b1f14ad0SJesse Barnes 22741f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22751f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22761f814dacSImre Deak 2277b1f14ad0SJesse Barnes return ret; 2278b1f14ad0SJesse Barnes } 2279b1f14ad0SJesse Barnes 228091d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 228191d14251STvrtko Ursulin u32 hotplug_trigger, 228240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2283d04a492dSShashank Sharma { 2284cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2285d04a492dSShashank Sharma 2286a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2287a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2288d04a492dSShashank Sharma 2289cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 229040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2291cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 229240e56410SVille Syrjälä 229391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2294d04a492dSShashank Sharma } 2295d04a492dSShashank Sharma 2296f11a0f46STvrtko Ursulin static irqreturn_t 2297f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2298abd58f01SBen Widawsky { 2299abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2300f11a0f46STvrtko Ursulin u32 iir; 2301c42664ccSDaniel Vetter enum pipe pipe; 230288e04703SJesse Barnes 2303abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2304e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2305e32192e1STvrtko Ursulin if (iir) { 2306e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2307abd58f01SBen Widawsky ret = IRQ_HANDLED; 2308e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 230991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 231038cc46d7SOscar Mateo else 231138cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2312abd58f01SBen Widawsky } 231338cc46d7SOscar Mateo else 231438cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2315abd58f01SBen Widawsky } 2316abd58f01SBen Widawsky 23176d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2318e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2319e32192e1STvrtko Ursulin if (iir) { 2320e32192e1STvrtko Ursulin u32 tmp_mask; 2321d04a492dSShashank Sharma bool found = false; 2322cebd87a0SVille Syrjälä 2323e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23246d766f02SDaniel Vetter ret = IRQ_HANDLED; 232588e04703SJesse Barnes 2326e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2327e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2328e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2329e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2330e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2331e32192e1STvrtko Ursulin 2332e32192e1STvrtko Ursulin if (iir & tmp_mask) { 233391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2334d04a492dSShashank Sharma found = true; 2335d04a492dSShashank Sharma } 2336d04a492dSShashank Sharma 2337e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2338e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2339e32192e1STvrtko Ursulin if (tmp_mask) { 234091d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 234191d14251STvrtko Ursulin hpd_bxt); 2342d04a492dSShashank Sharma found = true; 2343d04a492dSShashank Sharma } 2344e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2345e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2346e32192e1STvrtko Ursulin if (tmp_mask) { 234791d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 234891d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2349e32192e1STvrtko Ursulin found = true; 2350e32192e1STvrtko Ursulin } 2351e32192e1STvrtko Ursulin } 2352d04a492dSShashank Sharma 235391d14251STvrtko Ursulin if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 235491d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23559e63743eSShashank Sharma found = true; 23569e63743eSShashank Sharma } 23579e63743eSShashank Sharma 2358d04a492dSShashank Sharma if (!found) 235938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23606d766f02SDaniel Vetter } 236138cc46d7SOscar Mateo else 236238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23636d766f02SDaniel Vetter } 23646d766f02SDaniel Vetter 2365055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2366e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2367abd58f01SBen Widawsky 2368c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2369c42664ccSDaniel Vetter continue; 2370c42664ccSDaniel Vetter 2371e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2372e32192e1STvrtko Ursulin if (!iir) { 2373e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2374e32192e1STvrtko Ursulin continue; 2375e32192e1STvrtko Ursulin } 2376770de83dSDamien Lespiau 2377e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2378e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2379e32192e1STvrtko Ursulin 23805a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 23815a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23825a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2383abd58f01SBen Widawsky 2384e32192e1STvrtko Ursulin flip_done = iir; 2385b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2386e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2387770de83dSDamien Lespiau else 2388e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2389770de83dSDamien Lespiau 23905251f04eSMaarten Lankhorst if (flip_done) 239151cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2392abd58f01SBen Widawsky 2393e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 239491d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 23950fbe7870SDaniel Vetter 2396e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2397e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 239838d83c96SDaniel Vetter 2399e32192e1STvrtko Ursulin fault_errors = iir; 2400b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2401e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2402770de83dSDamien Lespiau else 2403e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2404770de83dSDamien Lespiau 2405770de83dSDamien Lespiau if (fault_errors) 240630100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 240730100f2bSDaniel Vetter pipe_name(pipe), 2408e32192e1STvrtko Ursulin fault_errors); 2409abd58f01SBen Widawsky } 2410abd58f01SBen Widawsky 241191d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2412266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 241392d03a80SDaniel Vetter /* 241492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 241592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 241692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 241792d03a80SDaniel Vetter */ 2418e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2419e32192e1STvrtko Ursulin if (iir) { 2420e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 242192d03a80SDaniel Vetter ret = IRQ_HANDLED; 24226dbf30ceSVille Syrjälä 242322dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 242491d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24256dbf30ceSVille Syrjälä else 242691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24272dfb0b81SJani Nikula } else { 24282dfb0b81SJani Nikula /* 24292dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24302dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24312dfb0b81SJani Nikula */ 24322dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 24332dfb0b81SJani Nikula } 243492d03a80SDaniel Vetter } 243592d03a80SDaniel Vetter 2436f11a0f46STvrtko Ursulin return ret; 2437f11a0f46STvrtko Ursulin } 2438f11a0f46STvrtko Ursulin 2439f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2440f11a0f46STvrtko Ursulin { 2441f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2442fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2443f11a0f46STvrtko Ursulin u32 master_ctl; 2444e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2445f11a0f46STvrtko Ursulin irqreturn_t ret; 2446f11a0f46STvrtko Ursulin 2447f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2448f11a0f46STvrtko Ursulin return IRQ_NONE; 2449f11a0f46STvrtko Ursulin 2450f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2451f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2452f11a0f46STvrtko Ursulin if (!master_ctl) 2453f11a0f46STvrtko Ursulin return IRQ_NONE; 2454f11a0f46STvrtko Ursulin 2455f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2456f11a0f46STvrtko Ursulin 2457f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2458f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2459f11a0f46STvrtko Ursulin 2460f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2461e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2462e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2463f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2464f11a0f46STvrtko Ursulin 2465cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2466cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2467abd58f01SBen Widawsky 24681f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24691f814dacSImre Deak 2470abd58f01SBen Widawsky return ret; 2471abd58f01SBen Widawsky } 2472abd58f01SBen Widawsky 24731f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 247417e1df07SDaniel Vetter { 247517e1df07SDaniel Vetter /* 247617e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 247717e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 247817e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 247917e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 248017e1df07SDaniel Vetter */ 248117e1df07SDaniel Vetter 248217e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 24831f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 248417e1df07SDaniel Vetter 248517e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 248617e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 248717e1df07SDaniel Vetter } 248817e1df07SDaniel Vetter 24898a905236SJesse Barnes /** 2490b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 249114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 24928a905236SJesse Barnes * 24938a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24948a905236SJesse Barnes * was detected. 24958a905236SJesse Barnes */ 2496c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 24978a905236SJesse Barnes { 249891c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2499cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2500cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2501cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 250217e1df07SDaniel Vetter int ret; 25038a905236SJesse Barnes 2504c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 25058a905236SJesse Barnes 25067db0ba24SDaniel Vetter /* 25077db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 25087db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 25097db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 25107db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 25117db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 25127db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 25137db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 25147db0ba24SDaniel Vetter * work we don't need to worry about any other races. 25157db0ba24SDaniel Vetter */ 2516d98c52cfSChris Wilson if (i915_reset_in_progress(&dev_priv->gpu_error)) { 251744d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2518c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 25191f83fee0SDaniel Vetter 252017e1df07SDaniel Vetter /* 2521f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2522f454c694SImre Deak * reference held, for example because there is a pending GPU 2523f454c694SImre Deak * request that won't finish until the reset is done. This 2524f454c694SImre Deak * isn't the case at least when we get here by doing a 2525f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2526f454c694SImre Deak */ 2527f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25287514747dSVille Syrjälä 2529c033666aSChris Wilson intel_prepare_reset(dev_priv); 25307514747dSVille Syrjälä 2531f454c694SImre Deak /* 253217e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 253317e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 253417e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 253517e1df07SDaniel Vetter * deadlocks with the reset work. 253617e1df07SDaniel Vetter */ 2537c033666aSChris Wilson ret = i915_reset(dev_priv); 2538f69061beSDaniel Vetter 2539c033666aSChris Wilson intel_finish_reset(dev_priv); 254017e1df07SDaniel Vetter 2541f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2542f454c694SImre Deak 2543d98c52cfSChris Wilson if (ret == 0) 2544c033666aSChris Wilson kobject_uevent_env(kobj, 2545f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25461f83fee0SDaniel Vetter 254717e1df07SDaniel Vetter /* 254817e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 254917e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 255017e1df07SDaniel Vetter */ 25511f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2552f316a42cSBen Gamari } 25538a905236SJesse Barnes } 25548a905236SJesse Barnes 2555c033666aSChris Wilson static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv) 2556c0e09200SDave Airlie { 2557bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 255863eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2559050ee91fSBen Widawsky int pipe, i; 256063eeaf38SJesse Barnes 256135aed2e6SChris Wilson if (!eir) 256235aed2e6SChris Wilson return; 256363eeaf38SJesse Barnes 2564a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25658a905236SJesse Barnes 2566c033666aSChris Wilson i915_get_extra_instdone(dev_priv, instdone); 2567bd9854f9SBen Widawsky 2568c033666aSChris Wilson if (IS_G4X(dev_priv)) { 25698a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25708a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25718a905236SJesse Barnes 2572a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2573a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2574050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2575050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2576a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2577a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25788a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25793143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25808a905236SJesse Barnes } 25818a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25828a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2583a70491ccSJoe Perches pr_err("page table error\n"); 2584a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25858a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25863143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25878a905236SJesse Barnes } 25888a905236SJesse Barnes } 25898a905236SJesse Barnes 2590c033666aSChris Wilson if (!IS_GEN2(dev_priv)) { 259163eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 259263eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2593a70491ccSJoe Perches pr_err("page table error\n"); 2594a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 259563eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25963143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 259763eeaf38SJesse Barnes } 25988a905236SJesse Barnes } 25998a905236SJesse Barnes 260063eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2601a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2602055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2603a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 26049db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 260563eeaf38SJesse Barnes /* pipestat has already been acked */ 260663eeaf38SJesse Barnes } 260763eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2608a70491ccSJoe Perches pr_err("instruction error\n"); 2609a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2610050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2611050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2612c033666aSChris Wilson if (INTEL_GEN(dev_priv) < 4) { 261363eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 261463eeaf38SJesse Barnes 2615a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2616a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2617a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 261863eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26193143a2bfSChris Wilson POSTING_READ(IPEIR); 262063eeaf38SJesse Barnes } else { 262163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 262263eeaf38SJesse Barnes 2623a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2624a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2625a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2626a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 262763eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26283143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 262963eeaf38SJesse Barnes } 263063eeaf38SJesse Barnes } 263163eeaf38SJesse Barnes 263263eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26333143a2bfSChris Wilson POSTING_READ(EIR); 263463eeaf38SJesse Barnes eir = I915_READ(EIR); 263563eeaf38SJesse Barnes if (eir) { 263663eeaf38SJesse Barnes /* 263763eeaf38SJesse Barnes * some errors might have become stuck, 263863eeaf38SJesse Barnes * mask them. 263963eeaf38SJesse Barnes */ 264063eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 264163eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 264263eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 264363eeaf38SJesse Barnes } 264435aed2e6SChris Wilson } 264535aed2e6SChris Wilson 264635aed2e6SChris Wilson /** 2647b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 264814bb2c11STvrtko Ursulin * @dev_priv: i915 device private 264914b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2650aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 265135aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 265235aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 265335aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 265435aed2e6SChris Wilson * of a ring dump etc.). 265514bb2c11STvrtko Ursulin * @fmt: Error message format string 265635aed2e6SChris Wilson */ 2657c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2658c033666aSChris Wilson u32 engine_mask, 265958174462SMika Kuoppala const char *fmt, ...) 266035aed2e6SChris Wilson { 266158174462SMika Kuoppala va_list args; 266258174462SMika Kuoppala char error_msg[80]; 266335aed2e6SChris Wilson 266458174462SMika Kuoppala va_start(args, fmt); 266558174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 266658174462SMika Kuoppala va_end(args); 266758174462SMika Kuoppala 2668c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2669c033666aSChris Wilson i915_report_and_clear_eir(dev_priv); 26708a905236SJesse Barnes 267114b730fcSarun.siluvery@linux.intel.com if (engine_mask) { 2672805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2673f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2674ba1234d1SBen Gamari 267511ed50ecSBen Gamari /* 2676b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2677b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2678b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 267917e1df07SDaniel Vetter * processes will see a reset in progress and back off, 268017e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 268117e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 268217e1df07SDaniel Vetter * that the reset work needs to acquire. 268317e1df07SDaniel Vetter * 268417e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 268517e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 268617e1df07SDaniel Vetter * counter atomic_t. 268711ed50ecSBen Gamari */ 26881f15b76fSChris Wilson i915_error_wake_up(dev_priv); 268911ed50ecSBen Gamari } 269011ed50ecSBen Gamari 2691c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 26928a905236SJesse Barnes } 26938a905236SJesse Barnes 269442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 269542f52ef8SKeith Packard * we use as a pipe index 269642f52ef8SKeith Packard */ 269788e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 26980a3e67a4SJesse Barnes { 2699fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2700e9d21d7fSKeith Packard unsigned long irqflags; 270171e0ffa5SJesse Barnes 27021ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2703f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 27047c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2705755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27060a3e67a4SJesse Barnes else 27077c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2708755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27108692d00eSChris Wilson 27110a3e67a4SJesse Barnes return 0; 27120a3e67a4SJesse Barnes } 27130a3e67a4SJesse Barnes 271488e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2715f796cf8fSJesse Barnes { 2716fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2717f796cf8fSJesse Barnes unsigned long irqflags; 2718b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 271940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2720f796cf8fSJesse Barnes 2721f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2722fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2723b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2724b1f14ad0SJesse Barnes 2725b1f14ad0SJesse Barnes return 0; 2726b1f14ad0SJesse Barnes } 2727b1f14ad0SJesse Barnes 272888e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27297e231dbeSJesse Barnes { 2730fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 27317e231dbeSJesse Barnes unsigned long irqflags; 27327e231dbeSJesse Barnes 27337e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 273431acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2735755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27367e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27377e231dbeSJesse Barnes 27387e231dbeSJesse Barnes return 0; 27397e231dbeSJesse Barnes } 27407e231dbeSJesse Barnes 274188e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2742abd58f01SBen Widawsky { 2743fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2744abd58f01SBen Widawsky unsigned long irqflags; 2745abd58f01SBen Widawsky 2746abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2747013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2748abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2749013d3752SVille Syrjälä 2750abd58f01SBen Widawsky return 0; 2751abd58f01SBen Widawsky } 2752abd58f01SBen Widawsky 275342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 275442f52ef8SKeith Packard * we use as a pipe index 275542f52ef8SKeith Packard */ 275688e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 27570a3e67a4SJesse Barnes { 2758fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2759e9d21d7fSKeith Packard unsigned long irqflags; 27600a3e67a4SJesse Barnes 27611ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27627c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2763755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2764755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27651ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27660a3e67a4SJesse Barnes } 27670a3e67a4SJesse Barnes 276888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2769f796cf8fSJesse Barnes { 2770fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2771f796cf8fSJesse Barnes unsigned long irqflags; 2772b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 277340da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2774f796cf8fSJesse Barnes 2775f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2776fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2777b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2778b1f14ad0SJesse Barnes } 2779b1f14ad0SJesse Barnes 278088e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 27817e231dbeSJesse Barnes { 2782fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 27837e231dbeSJesse Barnes unsigned long irqflags; 27847e231dbeSJesse Barnes 27857e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 278631acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2787755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27887e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27897e231dbeSJesse Barnes } 27907e231dbeSJesse Barnes 279188e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2792abd58f01SBen Widawsky { 2793fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2794abd58f01SBen Widawsky unsigned long irqflags; 2795abd58f01SBen Widawsky 2796abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2797013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2798abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2799abd58f01SBen Widawsky } 2800abd58f01SBen Widawsky 28019107e9d2SChris Wilson static bool 280231bb59ccSChris Wilson ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr) 2803a028c4b0SDaniel Vetter { 280431bb59ccSChris Wilson if (INTEL_GEN(engine->i915) >= 8) { 2805a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2806a028c4b0SDaniel Vetter } else { 2807a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2808a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2809a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2810a028c4b0SDaniel Vetter } 2811a028c4b0SDaniel Vetter } 2812a028c4b0SDaniel Vetter 2813a4872ba6SOscar Mateo static struct intel_engine_cs * 28140bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28150bc40be8STvrtko Ursulin u64 offset) 2816921d42eaSDaniel Vetter { 2817c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2818a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2819921d42eaSDaniel Vetter 2820c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2821b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28220bc40be8STvrtko Ursulin if (engine == signaller) 2823a6cdb93aSRodrigo Vivi continue; 2824a6cdb93aSRodrigo Vivi 28250bc40be8STvrtko Ursulin if (offset == signaller->semaphore.signal_ggtt[engine->id]) 2826a6cdb93aSRodrigo Vivi return signaller; 2827a6cdb93aSRodrigo Vivi } 2828921d42eaSDaniel Vetter } else { 2829921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2830921d42eaSDaniel Vetter 2831b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28320bc40be8STvrtko Ursulin if(engine == signaller) 2833921d42eaSDaniel Vetter continue; 2834921d42eaSDaniel Vetter 28350bc40be8STvrtko Ursulin if (sync_bits == signaller->semaphore.mbox.wait[engine->id]) 2836921d42eaSDaniel Vetter return signaller; 2837921d42eaSDaniel Vetter } 2838921d42eaSDaniel Vetter } 2839921d42eaSDaniel Vetter 2840a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 28410bc40be8STvrtko Ursulin engine->id, ipehr, offset); 2842921d42eaSDaniel Vetter 2843921d42eaSDaniel Vetter return NULL; 2844921d42eaSDaniel Vetter } 2845921d42eaSDaniel Vetter 2846a4872ba6SOscar Mateo static struct intel_engine_cs * 28470bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2848a24a11e6SChris Wilson { 2849c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2850406ea8d2SChris Wilson void __iomem *vaddr; 285188fe429dSDaniel Vetter u32 cmd, ipehr, head; 2852a6cdb93aSRodrigo Vivi u64 offset = 0; 2853a6cdb93aSRodrigo Vivi int i, backwards; 2854a24a11e6SChris Wilson 2855381e8ae3STomas Elf /* 2856381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2857381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2858381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2859381e8ae3STomas Elf * mode. 2860381e8ae3STomas Elf * 2861381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2862381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2863381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2864381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2865381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2866381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2867381e8ae3STomas Elf * the hang checker to deadlock. 2868381e8ae3STomas Elf * 2869381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2870381e8ae3STomas Elf * current form. Just return NULL and move on. 2871381e8ae3STomas Elf */ 28720bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2873381e8ae3STomas Elf return NULL; 2874381e8ae3STomas Elf 28750bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 287631bb59ccSChris Wilson if (!ipehr_is_semaphore_wait(engine, ipehr)) 28776274f212SChris Wilson return NULL; 2878a24a11e6SChris Wilson 287988fe429dSDaniel Vetter /* 288088fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 288188fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2882a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2883a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 288488fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 288588fe429dSDaniel Vetter * ringbuffer itself. 2886a24a11e6SChris Wilson */ 28870bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 2888c033666aSChris Wilson backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4; 2889f2f0ed71SChris Wilson vaddr = (void __iomem *)engine->buffer->vaddr; 289088fe429dSDaniel Vetter 2891a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 289288fe429dSDaniel Vetter /* 289388fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 289488fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 289588fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 289688fe429dSDaniel Vetter */ 28970bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 289888fe429dSDaniel Vetter 289988fe429dSDaniel Vetter /* This here seems to blow up */ 2900406ea8d2SChris Wilson cmd = ioread32(vaddr + head); 2901a24a11e6SChris Wilson if (cmd == ipehr) 2902a24a11e6SChris Wilson break; 2903a24a11e6SChris Wilson 290488fe429dSDaniel Vetter head -= 4; 290588fe429dSDaniel Vetter } 2906a24a11e6SChris Wilson 290788fe429dSDaniel Vetter if (!i) 290888fe429dSDaniel Vetter return NULL; 290988fe429dSDaniel Vetter 2910406ea8d2SChris Wilson *seqno = ioread32(vaddr + head + 4) + 1; 2911c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2912406ea8d2SChris Wilson offset = ioread32(vaddr + head + 12); 2913a6cdb93aSRodrigo Vivi offset <<= 32; 2914406ea8d2SChris Wilson offset |= ioread32(vaddr + head + 8); 2915a6cdb93aSRodrigo Vivi } 29160bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2917a24a11e6SChris Wilson } 2918a24a11e6SChris Wilson 29190bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29206274f212SChris Wilson { 2921c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2922a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2923a0d036b0SChris Wilson u32 seqno; 29246274f212SChris Wilson 29250bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29266274f212SChris Wilson 29270bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29284be17381SChris Wilson if (signaller == NULL) 29294be17381SChris Wilson return -1; 29304be17381SChris Wilson 29314be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2932666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29336274f212SChris Wilson return -1; 29346274f212SChris Wilson 29351b7744e7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno)) 29364be17381SChris Wilson return 1; 29374be17381SChris Wilson 2938a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2939a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2940a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29414be17381SChris Wilson return -1; 29424be17381SChris Wilson 29434be17381SChris Wilson return 0; 29446274f212SChris Wilson } 29456274f212SChris Wilson 29466274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29476274f212SChris Wilson { 2948e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 29496274f212SChris Wilson 2950b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 2951e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 29526274f212SChris Wilson } 29536274f212SChris Wilson 29540bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 29551ec14ad3SChris Wilson { 295661642ff0SMika Kuoppala u32 instdone[I915_NUM_INSTDONE_REG]; 295761642ff0SMika Kuoppala bool stuck; 295861642ff0SMika Kuoppala int i; 29599107e9d2SChris Wilson 29600bc40be8STvrtko Ursulin if (engine->id != RCS) 296161642ff0SMika Kuoppala return true; 296261642ff0SMika Kuoppala 2963c033666aSChris Wilson i915_get_extra_instdone(engine->i915, instdone); 296461642ff0SMika Kuoppala 296561642ff0SMika Kuoppala /* There might be unstable subunit states even when 296661642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 296761642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 296861642ff0SMika Kuoppala * consider those as progress. 296961642ff0SMika Kuoppala */ 297061642ff0SMika Kuoppala stuck = true; 297161642ff0SMika Kuoppala for (i = 0; i < I915_NUM_INSTDONE_REG; i++) { 29720bc40be8STvrtko Ursulin const u32 tmp = instdone[i] | engine->hangcheck.instdone[i]; 297361642ff0SMika Kuoppala 29740bc40be8STvrtko Ursulin if (tmp != engine->hangcheck.instdone[i]) 297561642ff0SMika Kuoppala stuck = false; 297661642ff0SMika Kuoppala 29770bc40be8STvrtko Ursulin engine->hangcheck.instdone[i] |= tmp; 297861642ff0SMika Kuoppala } 297961642ff0SMika Kuoppala 298061642ff0SMika Kuoppala return stuck; 298161642ff0SMika Kuoppala } 298261642ff0SMika Kuoppala 29837e37f889SChris Wilson static enum intel_engine_hangcheck_action 29840bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 298561642ff0SMika Kuoppala { 29860bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 298761642ff0SMika Kuoppala 298861642ff0SMika Kuoppala /* Clear subunit states on head movement */ 29890bc40be8STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 29900bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 299161642ff0SMika Kuoppala 2992f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2993f260fe7bSMika Kuoppala } 2994f260fe7bSMika Kuoppala 29950bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 299661642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 299761642ff0SMika Kuoppala 299861642ff0SMika Kuoppala return HANGCHECK_HUNG; 299961642ff0SMika Kuoppala } 300061642ff0SMika Kuoppala 30017e37f889SChris Wilson static enum intel_engine_hangcheck_action 30027e37f889SChris Wilson engine_stuck(struct intel_engine_cs *engine, u64 acthd) 300361642ff0SMika Kuoppala { 3004c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 30057e37f889SChris Wilson enum intel_engine_hangcheck_action ha; 300661642ff0SMika Kuoppala u32 tmp; 300761642ff0SMika Kuoppala 30080bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 300961642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 301061642ff0SMika Kuoppala return ha; 301161642ff0SMika Kuoppala 3012c033666aSChris Wilson if (IS_GEN2(dev_priv)) 3013f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30149107e9d2SChris Wilson 30159107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30169107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30179107e9d2SChris Wilson * and break the hang. This should work on 30189107e9d2SChris Wilson * all but the second generation chipsets. 30199107e9d2SChris Wilson */ 30200bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30211ec14ad3SChris Wilson if (tmp & RING_WAIT) { 3022c033666aSChris Wilson i915_handle_error(dev_priv, 0, 302358174462SMika Kuoppala "Kicking stuck wait on %s", 30240bc40be8STvrtko Ursulin engine->name); 30250bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3026f2f4d82fSJani Nikula return HANGCHECK_KICK; 30271ec14ad3SChris Wilson } 3028a24a11e6SChris Wilson 3029c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30300bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30316274f212SChris Wilson default: 3032f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30336274f212SChris Wilson case 1: 3034c033666aSChris Wilson i915_handle_error(dev_priv, 0, 303558174462SMika Kuoppala "Kicking stuck semaphore on %s", 30360bc40be8STvrtko Ursulin engine->name); 30370bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3038f2f4d82fSJani Nikula return HANGCHECK_KICK; 30396274f212SChris Wilson case 0: 3040f2f4d82fSJani Nikula return HANGCHECK_WAIT; 30416274f212SChris Wilson } 30429107e9d2SChris Wilson } 30439107e9d2SChris Wilson 3044f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3045a24a11e6SChris Wilson } 3046d1e61e7fSChris Wilson 3047aca34b6eSChris Wilson static unsigned long kick_waiters(struct intel_engine_cs *engine) 304812471ba8SChris Wilson { 3049c033666aSChris Wilson struct drm_i915_private *i915 = engine->i915; 3050aca34b6eSChris Wilson unsigned long irq_count = READ_ONCE(engine->breadcrumbs.irq_wakeups); 305112471ba8SChris Wilson 3052aca34b6eSChris Wilson if (engine->hangcheck.user_interrupts == irq_count && 305312471ba8SChris Wilson !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) { 3054688e6c72SChris Wilson if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings)) 305512471ba8SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 305612471ba8SChris Wilson engine->name); 3057688e6c72SChris Wilson 3058688e6c72SChris Wilson intel_engine_enable_fake_irq(engine); 305912471ba8SChris Wilson } 306012471ba8SChris Wilson 3061aca34b6eSChris Wilson return irq_count; 306212471ba8SChris Wilson } 3063737b1506SChris Wilson /* 3064f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 306505407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 306605407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 306705407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 306805407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 306905407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3070f65d9421SBen Gamari */ 3071737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3072f65d9421SBen Gamari { 3073737b1506SChris Wilson struct drm_i915_private *dev_priv = 3074737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3075737b1506SChris Wilson gpu_error.hangcheck_work.work); 3076e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 30772b284288SChris Wilson unsigned int hung = 0, stuck = 0; 30782b284288SChris Wilson int busy_count = 0; 30799107e9d2SChris Wilson #define BUSY 1 30809107e9d2SChris Wilson #define KICK 5 30819107e9d2SChris Wilson #define HUNG 20 308224a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3083893eead0SChris Wilson 3084d330a953SJani Nikula if (!i915.enable_hangcheck) 30853e0dc6b0SBen Widawsky return; 30863e0dc6b0SBen Widawsky 3087b1379d49SChris Wilson if (!READ_ONCE(dev_priv->gt.awake)) 308867d97da3SChris Wilson return; 30891f814dacSImre Deak 309075714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 309175714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 309275714940SMika Kuoppala * any invalid access. 309375714940SMika Kuoppala */ 309475714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 309575714940SMika Kuoppala 30962b284288SChris Wilson for_each_engine(engine, dev_priv) { 3097688e6c72SChris Wilson bool busy = intel_engine_has_waiter(engine); 309850877445SChris Wilson u64 acthd; 309950877445SChris Wilson u32 seqno; 310012471ba8SChris Wilson unsigned user_interrupts; 3101b4519513SChris Wilson 31026274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31036274f212SChris Wilson 3104c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3105c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3106c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3107c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3108c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3109c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3110c04e0f3bSChris Wilson */ 3111c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3112c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3113c04e0f3bSChris Wilson 31147e37f889SChris Wilson acthd = intel_engine_get_active_head(engine); 31151b7744e7SChris Wilson seqno = intel_engine_get_seqno(engine); 311605407ff8SMika Kuoppala 311712471ba8SChris Wilson /* Reset stuck interrupts between batch advances */ 311812471ba8SChris Wilson user_interrupts = 0; 311912471ba8SChris Wilson 3120e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 3121dcff85c8SChris Wilson if (!intel_engine_is_active(engine)) { 3122e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 312305535726SChris Wilson if (busy) { 3124094f9a54SChris Wilson /* Safeguard against driver failure */ 312512471ba8SChris Wilson user_interrupts = kick_waiters(engine); 3126e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 312705535726SChris Wilson } 312805407ff8SMika Kuoppala } else { 31296274f212SChris Wilson /* We always increment the hangcheck score 31309930ca1aSChris Wilson * if the engine is busy and still processing 31316274f212SChris Wilson * the same request, so that no single request 31326274f212SChris Wilson * can run indefinitely (such as a chain of 31336274f212SChris Wilson * batches). The only time we do not increment 31346274f212SChris Wilson * the hangcheck score on this ring, if this 31359930ca1aSChris Wilson * engine is in a legitimate wait for another 31369930ca1aSChris Wilson * engine. In that case the waiting engine is a 31376274f212SChris Wilson * victim and we want to be sure we catch the 31386274f212SChris Wilson * right culprit. Then every time we do kick 31396274f212SChris Wilson * the ring, add a small increment to the 31406274f212SChris Wilson * score so that we can catch a batch that is 31416274f212SChris Wilson * being repeatedly kicked and so responsible 31426274f212SChris Wilson * for stalling the machine. 31439107e9d2SChris Wilson */ 31447e37f889SChris Wilson engine->hangcheck.action = 31457e37f889SChris Wilson engine_stuck(engine, acthd); 3146ad8beaeaSMika Kuoppala 3147e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3148da661464SMika Kuoppala case HANGCHECK_IDLE: 3149f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3150f260fe7bSMika Kuoppala break; 315124a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3152e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31536274f212SChris Wilson break; 3154f2f4d82fSJani Nikula case HANGCHECK_KICK: 3155e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 31566274f212SChris Wilson break; 3157f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3158e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 31596274f212SChris Wilson break; 31606274f212SChris Wilson } 316105407ff8SMika Kuoppala } 31622b284288SChris Wilson 31632b284288SChris Wilson if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 31642b284288SChris Wilson hung |= intel_engine_flag(engine); 31652b284288SChris Wilson if (engine->hangcheck.action != HANGCHECK_HUNG) 31662b284288SChris Wilson stuck |= intel_engine_flag(engine); 31672b284288SChris Wilson } 31689107e9d2SChris Wilson } else { 3169e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3170da661464SMika Kuoppala 31719107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 31729107e9d2SChris Wilson * attempts across multiple batches. 31739107e9d2SChris Wilson */ 3174e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3175e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3176e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3177e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3178f260fe7bSMika Kuoppala 317961642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 318012471ba8SChris Wilson acthd = 0; 318161642ff0SMika Kuoppala 3182e2f80391STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 3183e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3184cbb465e7SChris Wilson } 3185f65d9421SBen Gamari 3186e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3187e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 318812471ba8SChris Wilson engine->hangcheck.user_interrupts = user_interrupts; 31899107e9d2SChris Wilson busy_count += busy; 319005407ff8SMika Kuoppala } 319105407ff8SMika Kuoppala 31922b284288SChris Wilson if (hung) { 31932b284288SChris Wilson char msg[80]; 31942b284288SChris Wilson int len; 319505407ff8SMika Kuoppala 31962b284288SChris Wilson /* If some rings hung but others were still busy, only 31972b284288SChris Wilson * blame the hanging rings in the synopsis. 31982b284288SChris Wilson */ 31992b284288SChris Wilson if (stuck != hung) 32002b284288SChris Wilson hung &= ~stuck; 32012b284288SChris Wilson len = scnprintf(msg, sizeof(msg), 32022b284288SChris Wilson "%s on ", stuck == hung ? "No progress" : "Hang"); 32032b284288SChris Wilson for_each_engine_masked(engine, dev_priv, hung) 32042b284288SChris Wilson len += scnprintf(msg + len, sizeof(msg) - len, 32052b284288SChris Wilson "%s, ", engine->name); 32062b284288SChris Wilson msg[len-2] = '\0'; 32072b284288SChris Wilson 32082b284288SChris Wilson return i915_handle_error(dev_priv, hung, msg); 32092b284288SChris Wilson } 321005407ff8SMika Kuoppala 321105535726SChris Wilson /* Reset timer in case GPU hangs without another request being added */ 321205407ff8SMika Kuoppala if (busy_count) 3213c033666aSChris Wilson i915_queue_hangcheck(dev_priv); 321410cd45b6SMika Kuoppala } 321510cd45b6SMika Kuoppala 32161c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 321791738a95SPaulo Zanoni { 3218fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 321991738a95SPaulo Zanoni 322091738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 322191738a95SPaulo Zanoni return; 322291738a95SPaulo Zanoni 3223f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3224105b122eSPaulo Zanoni 3225105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3226105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3227622364b6SPaulo Zanoni } 3228105b122eSPaulo Zanoni 322991738a95SPaulo Zanoni /* 3230622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3231622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3232622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3233622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3234622364b6SPaulo Zanoni * 3235622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 323691738a95SPaulo Zanoni */ 3237622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3238622364b6SPaulo Zanoni { 3239fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3240622364b6SPaulo Zanoni 3241622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3242622364b6SPaulo Zanoni return; 3243622364b6SPaulo Zanoni 3244622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 324591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 324691738a95SPaulo Zanoni POSTING_READ(SDEIER); 324791738a95SPaulo Zanoni } 324891738a95SPaulo Zanoni 32497c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3250d18ea1b5SDaniel Vetter { 3251fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3252d18ea1b5SDaniel Vetter 3253f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3254a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3255f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3256d18ea1b5SDaniel Vetter } 3257d18ea1b5SDaniel Vetter 325870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 325970591a41SVille Syrjälä { 326070591a41SVille Syrjälä enum pipe pipe; 326170591a41SVille Syrjälä 326271b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 326371b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 326471b8b41dSVille Syrjälä else 326571b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 326671b8b41dSVille Syrjälä 3267ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 326870591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 326970591a41SVille Syrjälä 3270ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3271ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3272ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3273ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3274ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3275ad22d106SVille Syrjälä } 327670591a41SVille Syrjälä 327770591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3278ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 327970591a41SVille Syrjälä } 328070591a41SVille Syrjälä 32818bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32828bb61306SVille Syrjälä { 32838bb61306SVille Syrjälä u32 pipestat_mask; 32849ab981f2SVille Syrjälä u32 enable_mask; 32858bb61306SVille Syrjälä enum pipe pipe; 32868bb61306SVille Syrjälä 32878bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 32888bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 32898bb61306SVille Syrjälä 32908bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 32918bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 32928bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 32938bb61306SVille Syrjälä 32949ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 32958bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 32968bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 32978bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 32989ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 32996b7eafc1SVille Syrjälä 33006b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33016b7eafc1SVille Syrjälä 33029ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33038bb61306SVille Syrjälä 33049ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33058bb61306SVille Syrjälä } 33068bb61306SVille Syrjälä 33078bb61306SVille Syrjälä /* drm_dma.h hooks 33088bb61306SVille Syrjälä */ 33098bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33108bb61306SVille Syrjälä { 3311fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33128bb61306SVille Syrjälä 33138bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33148bb61306SVille Syrjälä 33158bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33168bb61306SVille Syrjälä if (IS_GEN7(dev)) 33178bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33188bb61306SVille Syrjälä 33198bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33208bb61306SVille Syrjälä 33218bb61306SVille Syrjälä ibx_irq_reset(dev); 33228bb61306SVille Syrjälä } 33238bb61306SVille Syrjälä 33247e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 33257e231dbeSJesse Barnes { 3326fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33277e231dbeSJesse Barnes 332834c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 332934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 333034c7b8a7SVille Syrjälä 33317c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 33327e231dbeSJesse Barnes 3333ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33349918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 333570591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3336ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33377e231dbeSJesse Barnes } 33387e231dbeSJesse Barnes 3339d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3340d6e3cca3SDaniel Vetter { 3341d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3342d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3343d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3344d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3345d6e3cca3SDaniel Vetter } 3346d6e3cca3SDaniel Vetter 3347823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3348abd58f01SBen Widawsky { 3349fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3350abd58f01SBen Widawsky int pipe; 3351abd58f01SBen Widawsky 3352abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3353abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3354abd58f01SBen Widawsky 3355d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3356abd58f01SBen Widawsky 3357055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3358f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3359813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3360f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3361abd58f01SBen Widawsky 3362f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3363f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3364f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3365abd58f01SBen Widawsky 3366266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 33671c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3368abd58f01SBen Widawsky } 3369abd58f01SBen Widawsky 33704c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 33714c6c03beSDamien Lespiau unsigned int pipe_mask) 3372d49bdb0eSPaulo Zanoni { 33731180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 33746831f3e3SVille Syrjälä enum pipe pipe; 3375d49bdb0eSPaulo Zanoni 337613321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 33776831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 33786831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 33796831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 33806831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 338113321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3382d49bdb0eSPaulo Zanoni } 3383d49bdb0eSPaulo Zanoni 3384aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3385aae8ba84SVille Syrjälä unsigned int pipe_mask) 3386aae8ba84SVille Syrjälä { 33876831f3e3SVille Syrjälä enum pipe pipe; 33886831f3e3SVille Syrjälä 3389aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33906831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 33916831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3392aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3393aae8ba84SVille Syrjälä 3394aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 339591c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3396aae8ba84SVille Syrjälä } 3397aae8ba84SVille Syrjälä 339843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 339943f328d7SVille Syrjälä { 3400fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 340143f328d7SVille Syrjälä 340243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 340343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 340443f328d7SVille Syrjälä 3405d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 340643f328d7SVille Syrjälä 340743f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 340843f328d7SVille Syrjälä 3409ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34109918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 341170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3412ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 341343f328d7SVille Syrjälä } 341443f328d7SVille Syrjälä 341591d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 341687a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 341787a02106SVille Syrjälä { 341887a02106SVille Syrjälä struct intel_encoder *encoder; 341987a02106SVille Syrjälä u32 enabled_irqs = 0; 342087a02106SVille Syrjälä 342191c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 342287a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 342387a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 342487a02106SVille Syrjälä 342587a02106SVille Syrjälä return enabled_irqs; 342687a02106SVille Syrjälä } 342787a02106SVille Syrjälä 342891d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 342982a28bcfSDaniel Vetter { 343087a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 343182a28bcfSDaniel Vetter 343291d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3433fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 343491d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 343582a28bcfSDaniel Vetter } else { 3436fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 343791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 343882a28bcfSDaniel Vetter } 343982a28bcfSDaniel Vetter 3440fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 344182a28bcfSDaniel Vetter 34427fe0b973SKeith Packard /* 34437fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 34446dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 34456dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 34467fe0b973SKeith Packard */ 34477fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 34487fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 34497fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34507fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34517fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34520b2eb33eSVille Syrjälä /* 34530b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 34540b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 34550b2eb33eSVille Syrjälä */ 345691d14251STvrtko Ursulin if (HAS_PCH_LPT_LP(dev_priv)) 34570b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 34587fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34596dbf30ceSVille Syrjälä } 346026951cafSXiong Zhang 346191d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34626dbf30ceSVille Syrjälä { 34636dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 34646dbf30ceSVille Syrjälä 34656dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 346691d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 34676dbf30ceSVille Syrjälä 34686dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34696dbf30ceSVille Syrjälä 34706dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 34716dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 34726dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 347374c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 34746dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34756dbf30ceSVille Syrjälä 347626951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 347726951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 347826951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 347926951cafSXiong Zhang } 34807fe0b973SKeith Packard 348191d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3482e4ce95aaSVille Syrjälä { 3483e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3484e4ce95aaSVille Syrjälä 348591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 34863a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 348791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 34883a3b3c7dSVille Syrjälä 34893a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 349091d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 349123bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 349291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 34933a3b3c7dSVille Syrjälä 34943a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 349523bb4cb5SVille Syrjälä } else { 3496e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 349791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3498e4ce95aaSVille Syrjälä 3499e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35003a3b3c7dSVille Syrjälä } 3501e4ce95aaSVille Syrjälä 3502e4ce95aaSVille Syrjälä /* 3503e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3504e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 350523bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3506e4ce95aaSVille Syrjälä */ 3507e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3508e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3509e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3510e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3511e4ce95aaSVille Syrjälä 351291d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3513e4ce95aaSVille Syrjälä } 3514e4ce95aaSVille Syrjälä 351591d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3516e0a20ad7SShashank Sharma { 3517a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3518e0a20ad7SShashank Sharma 351991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 3520a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3521e0a20ad7SShashank Sharma 3522a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3523e0a20ad7SShashank Sharma 3524a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3525a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3526a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3527d252bf68SShubhangi Shrivastava 3528d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3529d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3530d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3531d252bf68SShubhangi Shrivastava 3532d252bf68SShubhangi Shrivastava /* 3533d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3534d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3535d252bf68SShubhangi Shrivastava */ 3536d252bf68SShubhangi Shrivastava 3537d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3538d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3539d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3540d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3541d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3542d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3543d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3544d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3545d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3546d252bf68SShubhangi Shrivastava 3547a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3548e0a20ad7SShashank Sharma } 3549e0a20ad7SShashank Sharma 3550d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3551d46da437SPaulo Zanoni { 3552fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 355382a28bcfSDaniel Vetter u32 mask; 3554d46da437SPaulo Zanoni 3555692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3556692a04cfSDaniel Vetter return; 3557692a04cfSDaniel Vetter 3558105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 35595c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3560105b122eSPaulo Zanoni else 35615c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35628664281bSPaulo Zanoni 3563b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3564d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3565d46da437SPaulo Zanoni } 3566d46da437SPaulo Zanoni 35670a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 35680a9a8c91SDaniel Vetter { 3569fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35700a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 35710a9a8c91SDaniel Vetter 35720a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 35730a9a8c91SDaniel Vetter 35740a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3575040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 35760a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 357735a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 357835a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 35790a9a8c91SDaniel Vetter } 35800a9a8c91SDaniel Vetter 35810a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 35820a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 3583f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 35840a9a8c91SDaniel Vetter } else { 35850a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 35860a9a8c91SDaniel Vetter } 35870a9a8c91SDaniel Vetter 358835079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 35890a9a8c91SDaniel Vetter 35900a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 359178e68d36SImre Deak /* 359278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 359378e68d36SImre Deak * itself is enabled/disabled. 359478e68d36SImre Deak */ 35950a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 35960a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 35970a9a8c91SDaniel Vetter 3598605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 359935079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36000a9a8c91SDaniel Vetter } 36010a9a8c91SDaniel Vetter } 36020a9a8c91SDaniel Vetter 3603f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3604036a4a7dSZhenyu Wang { 3605fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36068e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36078e76f8dcSPaulo Zanoni 36088e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36098e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36108e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36118e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36125c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36138e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 361423bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 361523bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36168e76f8dcSPaulo Zanoni } else { 36178e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3618ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36195b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36205b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 36215b3a856bSDaniel Vetter DE_POISON); 3622e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3623e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3624e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36258e76f8dcSPaulo Zanoni } 3626036a4a7dSZhenyu Wang 36271ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3628036a4a7dSZhenyu Wang 36290c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 36300c841212SPaulo Zanoni 3631622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3632622364b6SPaulo Zanoni 363335079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3634036a4a7dSZhenyu Wang 36350a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3636036a4a7dSZhenyu Wang 3637d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 36387fe0b973SKeith Packard 3639f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 36406005ce42SDaniel Vetter /* Enable PCU event interrupts 36416005ce42SDaniel Vetter * 36426005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36434bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36444bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3645d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3646fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3647d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3648f97108d1SJesse Barnes } 3649f97108d1SJesse Barnes 3650036a4a7dSZhenyu Wang return 0; 3651036a4a7dSZhenyu Wang } 3652036a4a7dSZhenyu Wang 3653f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3654f8b79e58SImre Deak { 3655f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3656f8b79e58SImre Deak 3657f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3658f8b79e58SImre Deak return; 3659f8b79e58SImre Deak 3660f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3661f8b79e58SImre Deak 3662d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3663d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3664ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3665f8b79e58SImre Deak } 3666d6c69803SVille Syrjälä } 3667f8b79e58SImre Deak 3668f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3669f8b79e58SImre Deak { 3670f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3671f8b79e58SImre Deak 3672f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3673f8b79e58SImre Deak return; 3674f8b79e58SImre Deak 3675f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3676f8b79e58SImre Deak 3677950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3678ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3679f8b79e58SImre Deak } 3680f8b79e58SImre Deak 36810e6c9a9eSVille Syrjälä 36820e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 36830e6c9a9eSVille Syrjälä { 3684fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36850e6c9a9eSVille Syrjälä 36860a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 36877e231dbeSJesse Barnes 3688ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36899918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3690ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3691ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3692ad22d106SVille Syrjälä 36937e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 369434c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 369520afbda2SDaniel Vetter 369620afbda2SDaniel Vetter return 0; 369720afbda2SDaniel Vetter } 369820afbda2SDaniel Vetter 3699abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3700abd58f01SBen Widawsky { 3701abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3702abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3703abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 370473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 370573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 370673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3707abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 370873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 370973d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 371073d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3711abd58f01SBen Widawsky 0, 371273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 371373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3714abd58f01SBen Widawsky }; 3715abd58f01SBen Widawsky 371698735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 371798735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 371898735739STvrtko Ursulin 37190961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 37209a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37219a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 372278e68d36SImre Deak /* 372378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 372478e68d36SImre Deak * is enabled/disabled. 372578e68d36SImre Deak */ 372678e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 37279a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3728abd58f01SBen Widawsky } 3729abd58f01SBen Widawsky 3730abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3731abd58f01SBen Widawsky { 3732770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3733770de83dSDamien Lespiau uint32_t de_pipe_enables; 37343a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37353a3b3c7dSVille Syrjälä u32 de_port_enables; 373611825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 37373a3b3c7dSVille Syrjälä enum pipe pipe; 3738770de83dSDamien Lespiau 3739b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3740770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3741770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37423a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 374388e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 37449e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 37453a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37463a3b3c7dSVille Syrjälä } else { 3747770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3748770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37493a3b3c7dSVille Syrjälä } 3750770de83dSDamien Lespiau 3751770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3752770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3753770de83dSDamien Lespiau 37543a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3755a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3756a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3757a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 37583a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 37593a3b3c7dSVille Syrjälä 376013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 376113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 376213b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3763abd58f01SBen Widawsky 3764055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3765f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3766813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3767813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3768813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 376935079899SPaulo Zanoni de_pipe_enables); 3770abd58f01SBen Widawsky 37713a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 377211825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3773abd58f01SBen Widawsky } 3774abd58f01SBen Widawsky 3775abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3776abd58f01SBen Widawsky { 3777fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3778abd58f01SBen Widawsky 3779266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3780622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3781622364b6SPaulo Zanoni 3782abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3783abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3784abd58f01SBen Widawsky 3785266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3786abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3787abd58f01SBen Widawsky 3788e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3789abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3790abd58f01SBen Widawsky 3791abd58f01SBen Widawsky return 0; 3792abd58f01SBen Widawsky } 3793abd58f01SBen Widawsky 379443f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 379543f328d7SVille Syrjälä { 3796fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 379743f328d7SVille Syrjälä 379843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 379943f328d7SVille Syrjälä 3800ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38019918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3802ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3803ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3804ad22d106SVille Syrjälä 3805e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 380643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 380743f328d7SVille Syrjälä 380843f328d7SVille Syrjälä return 0; 380943f328d7SVille Syrjälä } 381043f328d7SVille Syrjälä 3811abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3812abd58f01SBen Widawsky { 3813fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3814abd58f01SBen Widawsky 3815abd58f01SBen Widawsky if (!dev_priv) 3816abd58f01SBen Widawsky return; 3817abd58f01SBen Widawsky 3818823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3819abd58f01SBen Widawsky } 3820abd58f01SBen Widawsky 38217e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38227e231dbeSJesse Barnes { 3823fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38247e231dbeSJesse Barnes 38257e231dbeSJesse Barnes if (!dev_priv) 38267e231dbeSJesse Barnes return; 38277e231dbeSJesse Barnes 3828843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 382934c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3830843d0e7dSImre Deak 3831893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3832893fce8eSVille Syrjälä 38337e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3834f8b79e58SImre Deak 3835ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38369918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3837ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3838ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 38397e231dbeSJesse Barnes } 38407e231dbeSJesse Barnes 384143f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 384243f328d7SVille Syrjälä { 3843fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 384443f328d7SVille Syrjälä 384543f328d7SVille Syrjälä if (!dev_priv) 384643f328d7SVille Syrjälä return; 384743f328d7SVille Syrjälä 384843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 384943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 385043f328d7SVille Syrjälä 3851a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 385243f328d7SVille Syrjälä 3853a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 385443f328d7SVille Syrjälä 3855ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38569918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3857ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3858ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 385943f328d7SVille Syrjälä } 386043f328d7SVille Syrjälä 3861f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3862036a4a7dSZhenyu Wang { 3863fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38644697995bSJesse Barnes 38654697995bSJesse Barnes if (!dev_priv) 38664697995bSJesse Barnes return; 38674697995bSJesse Barnes 3868be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3869036a4a7dSZhenyu Wang } 3870036a4a7dSZhenyu Wang 3871c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3872c2798b19SChris Wilson { 3873fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3874c2798b19SChris Wilson int pipe; 3875c2798b19SChris Wilson 3876055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3877c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3878c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3879c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3880c2798b19SChris Wilson POSTING_READ16(IER); 3881c2798b19SChris Wilson } 3882c2798b19SChris Wilson 3883c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3884c2798b19SChris Wilson { 3885fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3886c2798b19SChris Wilson 3887c2798b19SChris Wilson I915_WRITE16(EMR, 3888c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3889c2798b19SChris Wilson 3890c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3891c2798b19SChris Wilson dev_priv->irq_mask = 3892c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3893c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3894c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 389537ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3896c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3897c2798b19SChris Wilson 3898c2798b19SChris Wilson I915_WRITE16(IER, 3899c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3900c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3901c2798b19SChris Wilson I915_USER_INTERRUPT); 3902c2798b19SChris Wilson POSTING_READ16(IER); 3903c2798b19SChris Wilson 3904379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3905379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3906d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3907755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3908755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3909d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3910379ef82dSDaniel Vetter 3911c2798b19SChris Wilson return 0; 3912c2798b19SChris Wilson } 3913c2798b19SChris Wilson 39145a21b665SDaniel Vetter /* 39155a21b665SDaniel Vetter * Returns true when a page flip has completed. 39165a21b665SDaniel Vetter */ 39175a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 39185a21b665SDaniel Vetter int plane, int pipe, u32 iir) 39195a21b665SDaniel Vetter { 39205a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 39215a21b665SDaniel Vetter 39225a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 39235a21b665SDaniel Vetter return false; 39245a21b665SDaniel Vetter 39255a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 39265a21b665SDaniel Vetter goto check_page_flip; 39275a21b665SDaniel Vetter 39285a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 39295a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 39305a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 39315a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 39325a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 39335a21b665SDaniel Vetter */ 39345a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 39355a21b665SDaniel Vetter goto check_page_flip; 39365a21b665SDaniel Vetter 39375a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 39385a21b665SDaniel Vetter return true; 39395a21b665SDaniel Vetter 39405a21b665SDaniel Vetter check_page_flip: 39415a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 39425a21b665SDaniel Vetter return false; 39435a21b665SDaniel Vetter } 39445a21b665SDaniel Vetter 3945ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3946c2798b19SChris Wilson { 394745a83f84SDaniel Vetter struct drm_device *dev = arg; 3948fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3949c2798b19SChris Wilson u16 iir, new_iir; 3950c2798b19SChris Wilson u32 pipe_stats[2]; 3951c2798b19SChris Wilson int pipe; 3952c2798b19SChris Wilson u16 flip_mask = 3953c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3954c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 39551f814dacSImre Deak irqreturn_t ret; 3956c2798b19SChris Wilson 39572dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39582dd2a883SImre Deak return IRQ_NONE; 39592dd2a883SImre Deak 39601f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39611f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39621f814dacSImre Deak 39631f814dacSImre Deak ret = IRQ_NONE; 3964c2798b19SChris Wilson iir = I915_READ16(IIR); 3965c2798b19SChris Wilson if (iir == 0) 39661f814dacSImre Deak goto out; 3967c2798b19SChris Wilson 3968c2798b19SChris Wilson while (iir & ~flip_mask) { 3969c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3970c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3971c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3972c2798b19SChris Wilson * interrupts (for non-MSI). 3973c2798b19SChris Wilson */ 3974222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3975c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3976aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3977c2798b19SChris Wilson 3978055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3979f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3980c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3981c2798b19SChris Wilson 3982c2798b19SChris Wilson /* 3983c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3984c2798b19SChris Wilson */ 39852d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3986c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3987c2798b19SChris Wilson } 3988222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3989c2798b19SChris Wilson 3990c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3991c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3992c2798b19SChris Wilson 3993c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 39944a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 3995c2798b19SChris Wilson 3996055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39975a21b665SDaniel Vetter int plane = pipe; 39985a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 39995a21b665SDaniel Vetter plane = !plane; 40005a21b665SDaniel Vetter 40015a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40025a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 40035a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4004c2798b19SChris Wilson 40054356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 400691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 40072d9d2b0bSVille Syrjälä 40081f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40101f7247c0SDaniel Vetter pipe); 40114356d586SDaniel Vetter } 4012c2798b19SChris Wilson 4013c2798b19SChris Wilson iir = new_iir; 4014c2798b19SChris Wilson } 40151f814dacSImre Deak ret = IRQ_HANDLED; 4016c2798b19SChris Wilson 40171f814dacSImre Deak out: 40181f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40191f814dacSImre Deak 40201f814dacSImre Deak return ret; 4021c2798b19SChris Wilson } 4022c2798b19SChris Wilson 4023c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4024c2798b19SChris Wilson { 4025fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4026c2798b19SChris Wilson int pipe; 4027c2798b19SChris Wilson 4028055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4029c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4030c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4031c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4032c2798b19SChris Wilson } 4033c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4034c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4035c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4036c2798b19SChris Wilson } 4037c2798b19SChris Wilson 4038a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4039a266c7d5SChris Wilson { 4040fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4041a266c7d5SChris Wilson int pipe; 4042a266c7d5SChris Wilson 4043a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40440706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4045a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4046a266c7d5SChris Wilson } 4047a266c7d5SChris Wilson 404800d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4049055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4050a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4051a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4052a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4053a266c7d5SChris Wilson POSTING_READ(IER); 4054a266c7d5SChris Wilson } 4055a266c7d5SChris Wilson 4056a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4057a266c7d5SChris Wilson { 4058fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 405938bde180SChris Wilson u32 enable_mask; 4060a266c7d5SChris Wilson 406138bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 406238bde180SChris Wilson 406338bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 406438bde180SChris Wilson dev_priv->irq_mask = 406538bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 406638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 406738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 406838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 406937ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 407038bde180SChris Wilson 407138bde180SChris Wilson enable_mask = 407238bde180SChris Wilson I915_ASLE_INTERRUPT | 407338bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 407438bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 407538bde180SChris Wilson I915_USER_INTERRUPT; 407638bde180SChris Wilson 4077a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40780706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 407920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 408020afbda2SDaniel Vetter 4081a266c7d5SChris Wilson /* Enable in IER... */ 4082a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4083a266c7d5SChris Wilson /* and unmask in IMR */ 4084a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4085a266c7d5SChris Wilson } 4086a266c7d5SChris Wilson 4087a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4088a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4089a266c7d5SChris Wilson POSTING_READ(IER); 4090a266c7d5SChris Wilson 409191d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 409220afbda2SDaniel Vetter 4093379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4094379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4095d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4096755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4097755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4098d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4099379ef82dSDaniel Vetter 410020afbda2SDaniel Vetter return 0; 410120afbda2SDaniel Vetter } 410220afbda2SDaniel Vetter 41035a21b665SDaniel Vetter /* 41045a21b665SDaniel Vetter * Returns true when a page flip has completed. 41055a21b665SDaniel Vetter */ 41065a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 41075a21b665SDaniel Vetter int plane, int pipe, u32 iir) 41085a21b665SDaniel Vetter { 41095a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 41105a21b665SDaniel Vetter 41115a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 41125a21b665SDaniel Vetter return false; 41135a21b665SDaniel Vetter 41145a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 41155a21b665SDaniel Vetter goto check_page_flip; 41165a21b665SDaniel Vetter 41175a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 41185a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 41195a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 41205a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 41215a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 41225a21b665SDaniel Vetter */ 41235a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 41245a21b665SDaniel Vetter goto check_page_flip; 41255a21b665SDaniel Vetter 41265a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 41275a21b665SDaniel Vetter return true; 41285a21b665SDaniel Vetter 41295a21b665SDaniel Vetter check_page_flip: 41305a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 41315a21b665SDaniel Vetter return false; 41325a21b665SDaniel Vetter } 41335a21b665SDaniel Vetter 4134ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4135a266c7d5SChris Wilson { 413645a83f84SDaniel Vetter struct drm_device *dev = arg; 4137fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41388291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 413938bde180SChris Wilson u32 flip_mask = 414038bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 414138bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 414238bde180SChris Wilson int pipe, ret = IRQ_NONE; 4143a266c7d5SChris Wilson 41442dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41452dd2a883SImre Deak return IRQ_NONE; 41462dd2a883SImre Deak 41471f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41481f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41491f814dacSImre Deak 4150a266c7d5SChris Wilson iir = I915_READ(IIR); 415138bde180SChris Wilson do { 415238bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 41538291ee90SChris Wilson bool blc_event = false; 4154a266c7d5SChris Wilson 4155a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4156a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4157a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4158a266c7d5SChris Wilson * interrupts (for non-MSI). 4159a266c7d5SChris Wilson */ 4160222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4161a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4162aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4163a266c7d5SChris Wilson 4164055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4165f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4166a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4167a266c7d5SChris Wilson 416838bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4169a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4170a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 417138bde180SChris Wilson irq_received = true; 4172a266c7d5SChris Wilson } 4173a266c7d5SChris Wilson } 4174222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4175a266c7d5SChris Wilson 4176a266c7d5SChris Wilson if (!irq_received) 4177a266c7d5SChris Wilson break; 4178a266c7d5SChris Wilson 4179a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 418091d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 41811ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 41821ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 41831ae3c34cSVille Syrjälä if (hotplug_status) 418491d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 41851ae3c34cSVille Syrjälä } 4186a266c7d5SChris Wilson 418738bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4188a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4189a266c7d5SChris Wilson 4190a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41914a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4192a266c7d5SChris Wilson 4193055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 41945a21b665SDaniel Vetter int plane = pipe; 41955a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 41965a21b665SDaniel Vetter plane = !plane; 41975a21b665SDaniel Vetter 41985a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 41995a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 42005a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4201a266c7d5SChris Wilson 4202a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4203a266c7d5SChris Wilson blc_event = true; 42044356d586SDaniel Vetter 42054356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 420691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 42072d9d2b0bSVille Syrjälä 42081f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42091f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42101f7247c0SDaniel Vetter pipe); 4211a266c7d5SChris Wilson } 4212a266c7d5SChris Wilson 4213a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 421491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4215a266c7d5SChris Wilson 4216a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4217a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4218a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4219a266c7d5SChris Wilson * we would never get another interrupt. 4220a266c7d5SChris Wilson * 4221a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4222a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4223a266c7d5SChris Wilson * another one. 4224a266c7d5SChris Wilson * 4225a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4226a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4227a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4228a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4229a266c7d5SChris Wilson * stray interrupts. 4230a266c7d5SChris Wilson */ 423138bde180SChris Wilson ret = IRQ_HANDLED; 4232a266c7d5SChris Wilson iir = new_iir; 423338bde180SChris Wilson } while (iir & ~flip_mask); 4234a266c7d5SChris Wilson 42351f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42361f814dacSImre Deak 4237a266c7d5SChris Wilson return ret; 4238a266c7d5SChris Wilson } 4239a266c7d5SChris Wilson 4240a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4241a266c7d5SChris Wilson { 4242fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4243a266c7d5SChris Wilson int pipe; 4244a266c7d5SChris Wilson 4245a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 42460706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4247a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4248a266c7d5SChris Wilson } 4249a266c7d5SChris Wilson 425000d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4251055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 425255b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4253a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 425455b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 425555b39755SChris Wilson } 4256a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4257a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4258a266c7d5SChris Wilson 4259a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4260a266c7d5SChris Wilson } 4261a266c7d5SChris Wilson 4262a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4263a266c7d5SChris Wilson { 4264fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4265a266c7d5SChris Wilson int pipe; 4266a266c7d5SChris Wilson 42670706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4268a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4269a266c7d5SChris Wilson 4270a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4271055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4272a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4273a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4274a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4275a266c7d5SChris Wilson POSTING_READ(IER); 4276a266c7d5SChris Wilson } 4277a266c7d5SChris Wilson 4278a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4279a266c7d5SChris Wilson { 4280fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4281bbba0a97SChris Wilson u32 enable_mask; 4282a266c7d5SChris Wilson u32 error_mask; 4283a266c7d5SChris Wilson 4284a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4285bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4286adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4287bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4288bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4289bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4290bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4291bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4292bbba0a97SChris Wilson 4293bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 429421ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 429521ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4296bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4297bbba0a97SChris Wilson 429891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4299bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4300a266c7d5SChris Wilson 4301b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4302b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4303d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4304755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4305755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4306755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4307d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4308a266c7d5SChris Wilson 4309a266c7d5SChris Wilson /* 4310a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4311a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4312a266c7d5SChris Wilson */ 431391d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4314a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4315a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4316a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4317a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4318a266c7d5SChris Wilson } else { 4319a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4320a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4321a266c7d5SChris Wilson } 4322a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4323a266c7d5SChris Wilson 4324a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4325a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4326a266c7d5SChris Wilson POSTING_READ(IER); 4327a266c7d5SChris Wilson 43280706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 432920afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 433020afbda2SDaniel Vetter 433191d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 433220afbda2SDaniel Vetter 433320afbda2SDaniel Vetter return 0; 433420afbda2SDaniel Vetter } 433520afbda2SDaniel Vetter 433691d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 433720afbda2SDaniel Vetter { 433820afbda2SDaniel Vetter u32 hotplug_en; 433920afbda2SDaniel Vetter 4340b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4341b5ea2d56SDaniel Vetter 4342adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4343e5868a31SEgbert Eich /* enable bits are the same for all generations */ 434491d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4345a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4346a266c7d5SChris Wilson to generate a spurious hotplug event about three 4347a266c7d5SChris Wilson seconds later. So just do it once. 4348a266c7d5SChris Wilson */ 434991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4350a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4351a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4352a266c7d5SChris Wilson 4353a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 43540706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4355f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4356f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4357f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 43580706f17cSEgbert Eich hotplug_en); 4359a266c7d5SChris Wilson } 4360a266c7d5SChris Wilson 4361ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4362a266c7d5SChris Wilson { 436345a83f84SDaniel Vetter struct drm_device *dev = arg; 4364fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4365a266c7d5SChris Wilson u32 iir, new_iir; 4366a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4367a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 436821ad8330SVille Syrjälä u32 flip_mask = 436921ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 437021ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4371a266c7d5SChris Wilson 43722dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43732dd2a883SImre Deak return IRQ_NONE; 43742dd2a883SImre Deak 43751f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43761f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43771f814dacSImre Deak 4378a266c7d5SChris Wilson iir = I915_READ(IIR); 4379a266c7d5SChris Wilson 4380a266c7d5SChris Wilson for (;;) { 4381501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 43822c8ba29fSChris Wilson bool blc_event = false; 43832c8ba29fSChris Wilson 4384a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4385a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4386a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4387a266c7d5SChris Wilson * interrupts (for non-MSI). 4388a266c7d5SChris Wilson */ 4389222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4390a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4391aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4392a266c7d5SChris Wilson 4393055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4394f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4395a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4396a266c7d5SChris Wilson 4397a266c7d5SChris Wilson /* 4398a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4399a266c7d5SChris Wilson */ 4400a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4401a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4402501e01d7SVille Syrjälä irq_received = true; 4403a266c7d5SChris Wilson } 4404a266c7d5SChris Wilson } 4405222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4406a266c7d5SChris Wilson 4407a266c7d5SChris Wilson if (!irq_received) 4408a266c7d5SChris Wilson break; 4409a266c7d5SChris Wilson 4410a266c7d5SChris Wilson ret = IRQ_HANDLED; 4411a266c7d5SChris Wilson 4412a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44131ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44141ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44151ae3c34cSVille Syrjälä if (hotplug_status) 441691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 44171ae3c34cSVille Syrjälä } 4418a266c7d5SChris Wilson 441921ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4420a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4421a266c7d5SChris Wilson 4422a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44234a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4424a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 44254a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 4426a266c7d5SChris Wilson 4427055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 44285a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 44295a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 44305a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4431a266c7d5SChris Wilson 4432a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4433a266c7d5SChris Wilson blc_event = true; 44344356d586SDaniel Vetter 44354356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 443691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4437a266c7d5SChris Wilson 44381f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 44391f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 44402d9d2b0bSVille Syrjälä } 4441a266c7d5SChris Wilson 4442a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 444391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4444a266c7d5SChris Wilson 4445515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 444691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4447515ac2bbSDaniel Vetter 4448a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4449a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4450a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4451a266c7d5SChris Wilson * we would never get another interrupt. 4452a266c7d5SChris Wilson * 4453a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4454a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4455a266c7d5SChris Wilson * another one. 4456a266c7d5SChris Wilson * 4457a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4458a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4459a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4460a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4461a266c7d5SChris Wilson * stray interrupts. 4462a266c7d5SChris Wilson */ 4463a266c7d5SChris Wilson iir = new_iir; 4464a266c7d5SChris Wilson } 4465a266c7d5SChris Wilson 44661f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44671f814dacSImre Deak 4468a266c7d5SChris Wilson return ret; 4469a266c7d5SChris Wilson } 4470a266c7d5SChris Wilson 4471a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4472a266c7d5SChris Wilson { 4473fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4474a266c7d5SChris Wilson int pipe; 4475a266c7d5SChris Wilson 4476a266c7d5SChris Wilson if (!dev_priv) 4477a266c7d5SChris Wilson return; 4478a266c7d5SChris Wilson 44790706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4480a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4481a266c7d5SChris Wilson 4482a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4483055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4484a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4485a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4486a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4487a266c7d5SChris Wilson 4488055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4489a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4490a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4491a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4492a266c7d5SChris Wilson } 4493a266c7d5SChris Wilson 4494fca52a55SDaniel Vetter /** 4495fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4496fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4497fca52a55SDaniel Vetter * 4498fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4499fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4500fca52a55SDaniel Vetter */ 4501b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4502f71d4af4SJesse Barnes { 450391c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 45048b2e326dSChris Wilson 450577913b39SJani Nikula intel_hpd_init_work(dev_priv); 450677913b39SJani Nikula 4507c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4508a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45098b2e326dSChris Wilson 4510a6706b45SDeepak S /* Let's track the enabled rps events */ 4511666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45126c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45136f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 451431685c25SDeepak S else 4515a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4516a6706b45SDeepak S 45171800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 45181800ad25SSagar Arun Kamble 45191800ad25SSagar Arun Kamble /* 45201800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 45211800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 45221800ad25SSagar Arun Kamble * 45231800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 45241800ad25SSagar Arun Kamble */ 45251800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 45261800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 45271800ad25SSagar Arun Kamble 45281800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 45291800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP; 45301800ad25SSagar Arun Kamble 4531737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4532737b1506SChris Wilson i915_hangcheck_elapsed); 453361bac78eSDaniel Vetter 4534b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 4535*4194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 45364cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 4537*4194c088SRodrigo Vivi dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 4538b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4539f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4540fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4541391f75e2SVille Syrjälä } else { 4542391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4543391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4544f71d4af4SJesse Barnes } 4545f71d4af4SJesse Barnes 454621da2700SVille Syrjälä /* 454721da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 454821da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 454921da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 455021da2700SVille Syrjälä */ 4551b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 455221da2700SVille Syrjälä dev->vblank_disable_immediate = true; 455321da2700SVille Syrjälä 4554f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4555f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4556f71d4af4SJesse Barnes 4557b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 455843f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 455943f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 456043f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 456143f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 456243f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 456343f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 456443f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4565b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 45667e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 45677e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 45687e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 45697e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 45707e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 45717e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4572fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4573b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4574abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4575723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4576abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4577abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4578abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4579abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 45806dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4581e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 458222dea0beSRodrigo Vivi else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev)) 45836dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 45846dbf30ceSVille Syrjälä else 45853a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4586f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4587f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4588723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4589f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4590f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4591f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4592f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4593e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4594f71d4af4SJesse Barnes } else { 45957e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4596c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4597c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4598c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4599c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 46007e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4601a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4602a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4603a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4604a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4605c2798b19SChris Wilson } else { 4606a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4607a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4608a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4609a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4610c2798b19SChris Wilson } 4611778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4612778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4613f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4614f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4615f71d4af4SJesse Barnes } 4616f71d4af4SJesse Barnes } 461720afbda2SDaniel Vetter 4618fca52a55SDaniel Vetter /** 4619fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4620fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4621fca52a55SDaniel Vetter * 4622fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4623fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4624fca52a55SDaniel Vetter * 4625fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4626fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4627fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4628fca52a55SDaniel Vetter */ 46292aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46302aeb7d3aSDaniel Vetter { 46312aeb7d3aSDaniel Vetter /* 46322aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46332aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46342aeb7d3aSDaniel Vetter * special cases in our ordering checks. 46352aeb7d3aSDaniel Vetter */ 46362aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 46372aeb7d3aSDaniel Vetter 463891c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 46392aeb7d3aSDaniel Vetter } 46402aeb7d3aSDaniel Vetter 4641fca52a55SDaniel Vetter /** 4642fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4643fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4644fca52a55SDaniel Vetter * 4645fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4646fca52a55SDaniel Vetter * resources acquired in the init functions. 4647fca52a55SDaniel Vetter */ 46482aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 46492aeb7d3aSDaniel Vetter { 465091c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 46512aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 46522aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46532aeb7d3aSDaniel Vetter } 46542aeb7d3aSDaniel Vetter 4655fca52a55SDaniel Vetter /** 4656fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4657fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4658fca52a55SDaniel Vetter * 4659fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4660fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4661fca52a55SDaniel Vetter */ 4662b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4663c67a470bSPaulo Zanoni { 466491c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 46652aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 466691c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4667c67a470bSPaulo Zanoni } 4668c67a470bSPaulo Zanoni 4669fca52a55SDaniel Vetter /** 4670fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4671fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4672fca52a55SDaniel Vetter * 4673fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4674fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4675fca52a55SDaniel Vetter */ 4676b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4677c67a470bSPaulo Zanoni { 46782aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 467991c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 468091c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4681c67a470bSPaulo Zanoni } 4682