1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 174c9a9a268SImre Deak 1750706f17cSEgbert Eich /* For display hotplug interrupt */ 1760706f17cSEgbert Eich static inline void 1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1780706f17cSEgbert Eich uint32_t mask, 1790706f17cSEgbert Eich uint32_t bits) 1800706f17cSEgbert Eich { 1810706f17cSEgbert Eich uint32_t val; 1820706f17cSEgbert Eich 1830706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1840706f17cSEgbert Eich WARN_ON(bits & ~mask); 1850706f17cSEgbert Eich 1860706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1870706f17cSEgbert Eich val &= ~mask; 1880706f17cSEgbert Eich val |= bits; 1890706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1900706f17cSEgbert Eich } 1910706f17cSEgbert Eich 1920706f17cSEgbert Eich /** 1930706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1940706f17cSEgbert Eich * @dev_priv: driver private 1950706f17cSEgbert Eich * @mask: bits to update 1960706f17cSEgbert Eich * @bits: bits to enable 1970706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1980706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1990706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 2000706f17cSEgbert Eich * function is usually not called from a context where the lock is 2010706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2020706f17cSEgbert Eich * version is also available. 2030706f17cSEgbert Eich */ 2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2050706f17cSEgbert Eich uint32_t mask, 2060706f17cSEgbert Eich uint32_t bits) 2070706f17cSEgbert Eich { 2080706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2090706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2100706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2110706f17cSEgbert Eich } 2120706f17cSEgbert Eich 213d9dc34f1SVille Syrjälä /** 214d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 215d9dc34f1SVille Syrjälä * @dev_priv: driver private 216d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 217d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 218d9dc34f1SVille Syrjälä */ 219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 220d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 221d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 222036a4a7dSZhenyu Wang { 223d9dc34f1SVille Syrjälä uint32_t new_val; 224d9dc34f1SVille Syrjälä 2254bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2264bc9d430SDaniel Vetter 227d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 228d9dc34f1SVille Syrjälä 2299df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 230c67a470bSPaulo Zanoni return; 231c67a470bSPaulo Zanoni 232d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 233d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 234d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 235d9dc34f1SVille Syrjälä 236d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 237d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2381ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2393143a2bfSChris Wilson POSTING_READ(DEIMR); 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang } 242036a4a7dSZhenyu Wang 24343eaea13SPaulo Zanoni /** 24443eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24543eaea13SPaulo Zanoni * @dev_priv: driver private 24643eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24743eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24843eaea13SPaulo Zanoni */ 24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 25043eaea13SPaulo Zanoni uint32_t interrupt_mask, 25143eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25243eaea13SPaulo Zanoni { 25343eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25443eaea13SPaulo Zanoni 25515a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25615a17aaeSDaniel Vetter 2579df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 258c67a470bSPaulo Zanoni return; 259c67a470bSPaulo Zanoni 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26143eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26243eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26831bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26943eaea13SPaulo Zanoni } 27043eaea13SPaulo Zanoni 271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27243eaea13SPaulo Zanoni { 27343eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27443eaea13SPaulo Zanoni } 27543eaea13SPaulo Zanoni 276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 277b900b949SImre Deak { 278b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 279b900b949SImre Deak } 280b900b949SImre Deak 281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 282a72fbc3aSImre Deak { 283a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 284a72fbc3aSImre Deak } 285a72fbc3aSImre Deak 286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 287b900b949SImre Deak { 288b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 289b900b949SImre Deak } 290b900b949SImre Deak 291edbfdb45SPaulo Zanoni /** 292edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 293edbfdb45SPaulo Zanoni * @dev_priv: driver private 294edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 295edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 296edbfdb45SPaulo Zanoni */ 297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 298edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 299edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 300edbfdb45SPaulo Zanoni { 301605cd25bSPaulo Zanoni uint32_t new_val; 302edbfdb45SPaulo Zanoni 30315a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30415a17aaeSDaniel Vetter 305edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 306edbfdb45SPaulo Zanoni 307f4e9af4fSAkash Goel new_val = dev_priv->pm_imr; 308f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 309f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 310f52ecbcfSPaulo Zanoni 311f4e9af4fSAkash Goel if (new_val != dev_priv->pm_imr) { 312f4e9af4fSAkash Goel dev_priv->pm_imr = new_val; 313f4e9af4fSAkash Goel I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr); 314a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 315edbfdb45SPaulo Zanoni } 316f52ecbcfSPaulo Zanoni } 317edbfdb45SPaulo Zanoni 318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 319edbfdb45SPaulo Zanoni { 3209939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3219939fba2SImre Deak return; 3229939fba2SImre Deak 323edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 324edbfdb45SPaulo Zanoni } 325edbfdb45SPaulo Zanoni 326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 336f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, mask); 337f4e9af4fSAkash Goel } 338f4e9af4fSAkash Goel 339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask) 340f4e9af4fSAkash Goel { 341f4e9af4fSAkash Goel i915_reg_t reg = gen6_pm_iir(dev_priv); 342f4e9af4fSAkash Goel 343f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 344f4e9af4fSAkash Goel 345f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 346f4e9af4fSAkash Goel I915_WRITE(reg, reset_mask); 347f4e9af4fSAkash Goel POSTING_READ(reg); 348f4e9af4fSAkash Goel } 349f4e9af4fSAkash Goel 350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask) 351f4e9af4fSAkash Goel { 352f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 353f4e9af4fSAkash Goel 354f4e9af4fSAkash Goel dev_priv->pm_ier |= enable_mask; 355f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 356f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, enable_mask); 357f4e9af4fSAkash Goel /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */ 358f4e9af4fSAkash Goel } 359f4e9af4fSAkash Goel 360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask) 361f4e9af4fSAkash Goel { 362f4e9af4fSAkash Goel assert_spin_locked(&dev_priv->irq_lock); 363f4e9af4fSAkash Goel 364f4e9af4fSAkash Goel dev_priv->pm_ier &= ~disable_mask; 365f4e9af4fSAkash Goel __gen6_mask_pm_irq(dev_priv, disable_mask); 366f4e9af4fSAkash Goel I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier); 367f4e9af4fSAkash Goel /* though a barrier is missing here, but don't really need a one */ 368edbfdb45SPaulo Zanoni } 369edbfdb45SPaulo Zanoni 370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3713cc134e3SImre Deak { 3723cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 373f4e9af4fSAkash Goel gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events); 374096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3753cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3763cc134e3SImre Deak } 3773cc134e3SImre Deak 37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 379b900b949SImre Deak { 380f2a91d1aSChris Wilson if (READ_ONCE(dev_priv->rps.interrupts_enabled)) 381f2a91d1aSChris Wilson return; 382f2a91d1aSChris Wilson 383b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 384c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 385c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 386d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 387b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 38878e68d36SImre Deak 389b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 390b900b949SImre Deak } 391b900b949SImre Deak 39259d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 39359d02a1fSImre Deak { 3941800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 39559d02a1fSImre Deak } 39659d02a1fSImre Deak 39791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 398b900b949SImre Deak { 399f2a91d1aSChris Wilson if (!READ_ONCE(dev_priv->rps.interrupts_enabled)) 400f2a91d1aSChris Wilson return; 401f2a91d1aSChris Wilson 402d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 403d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 4049939fba2SImre Deak 405b20e3cfeSDave Gordon I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u)); 4069939fba2SImre Deak 407f4e9af4fSAkash Goel gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 40858072ccbSImre Deak 40958072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 41091c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 411c33d247dSChris Wilson 412c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 413c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 414c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 415c33d247dSChris Wilson * state of the worker can be discarded. 416c33d247dSChris Wilson */ 417c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 418c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 419b900b949SImre Deak } 420b900b949SImre Deak 42126705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv) 42226705e20SSagar Arun Kamble { 42326705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 42426705e20SSagar Arun Kamble gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events); 42526705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 42626705e20SSagar Arun Kamble } 42726705e20SSagar Arun Kamble 42826705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv) 42926705e20SSagar Arun Kamble { 43026705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 43126705e20SSagar Arun Kamble if (!dev_priv->guc.interrupts_enabled) { 43226705e20SSagar Arun Kamble WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & 43326705e20SSagar Arun Kamble dev_priv->pm_guc_events); 43426705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = true; 43526705e20SSagar Arun Kamble gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events); 43626705e20SSagar Arun Kamble } 43726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 43826705e20SSagar Arun Kamble } 43926705e20SSagar Arun Kamble 44026705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv) 44126705e20SSagar Arun Kamble { 44226705e20SSagar Arun Kamble spin_lock_irq(&dev_priv->irq_lock); 44326705e20SSagar Arun Kamble dev_priv->guc.interrupts_enabled = false; 44426705e20SSagar Arun Kamble 44526705e20SSagar Arun Kamble gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events); 44626705e20SSagar Arun Kamble 44726705e20SSagar Arun Kamble spin_unlock_irq(&dev_priv->irq_lock); 44826705e20SSagar Arun Kamble synchronize_irq(dev_priv->drm.irq); 44926705e20SSagar Arun Kamble 45026705e20SSagar Arun Kamble gen9_reset_guc_interrupts(dev_priv); 45126705e20SSagar Arun Kamble } 45226705e20SSagar Arun Kamble 4530961021aSBen Widawsky /** 4543a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4553a3b3c7dSVille Syrjälä * @dev_priv: driver private 4563a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4573a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4583a3b3c7dSVille Syrjälä */ 4593a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4603a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4613a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4623a3b3c7dSVille Syrjälä { 4633a3b3c7dSVille Syrjälä uint32_t new_val; 4643a3b3c7dSVille Syrjälä uint32_t old_val; 4653a3b3c7dSVille Syrjälä 4663a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4673a3b3c7dSVille Syrjälä 4683a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4693a3b3c7dSVille Syrjälä 4703a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4713a3b3c7dSVille Syrjälä return; 4723a3b3c7dSVille Syrjälä 4733a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4743a3b3c7dSVille Syrjälä 4753a3b3c7dSVille Syrjälä new_val = old_val; 4763a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4773a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4783a3b3c7dSVille Syrjälä 4793a3b3c7dSVille Syrjälä if (new_val != old_val) { 4803a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4813a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4823a3b3c7dSVille Syrjälä } 4833a3b3c7dSVille Syrjälä } 4843a3b3c7dSVille Syrjälä 4853a3b3c7dSVille Syrjälä /** 486013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 487013d3752SVille Syrjälä * @dev_priv: driver private 488013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 489013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 490013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 491013d3752SVille Syrjälä */ 492013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 493013d3752SVille Syrjälä enum pipe pipe, 494013d3752SVille Syrjälä uint32_t interrupt_mask, 495013d3752SVille Syrjälä uint32_t enabled_irq_mask) 496013d3752SVille Syrjälä { 497013d3752SVille Syrjälä uint32_t new_val; 498013d3752SVille Syrjälä 499013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 500013d3752SVille Syrjälä 501013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 502013d3752SVille Syrjälä 503013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 504013d3752SVille Syrjälä return; 505013d3752SVille Syrjälä 506013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 507013d3752SVille Syrjälä new_val &= ~interrupt_mask; 508013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 509013d3752SVille Syrjälä 510013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 511013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 512013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 513013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 514013d3752SVille Syrjälä } 515013d3752SVille Syrjälä } 516013d3752SVille Syrjälä 517013d3752SVille Syrjälä /** 518fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 519fee884edSDaniel Vetter * @dev_priv: driver private 520fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 521fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 522fee884edSDaniel Vetter */ 52347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 524fee884edSDaniel Vetter uint32_t interrupt_mask, 525fee884edSDaniel Vetter uint32_t enabled_irq_mask) 526fee884edSDaniel Vetter { 527fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 528fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 529fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 530fee884edSDaniel Vetter 53115a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 53215a17aaeSDaniel Vetter 533fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 534fee884edSDaniel Vetter 5359df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 536c67a470bSPaulo Zanoni return; 537c67a470bSPaulo Zanoni 538fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 539fee884edSDaniel Vetter POSTING_READ(SDEIMR); 540fee884edSDaniel Vetter } 5418664281bSPaulo Zanoni 542b5ea642aSDaniel Vetter static void 543755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 544755e9019SImre Deak u32 enable_mask, u32 status_mask) 5457c463586SKeith Packard { 546f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 547755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5487c463586SKeith Packard 549b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 550d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 551b79480baSDaniel Vetter 55204feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 55304feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 55404feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 55504feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 556755e9019SImre Deak return; 557755e9019SImre Deak 558755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 55946c06a30SVille Syrjälä return; 56046c06a30SVille Syrjälä 56191d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 56291d181ddSImre Deak 5637c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 564755e9019SImre Deak pipestat |= enable_mask | status_mask; 56546c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5663143a2bfSChris Wilson POSTING_READ(reg); 5677c463586SKeith Packard } 5687c463586SKeith Packard 569b5ea642aSDaniel Vetter static void 570755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 571755e9019SImre Deak u32 enable_mask, u32 status_mask) 5727c463586SKeith Packard { 573f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 574755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5757c463586SKeith Packard 576b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 577d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 578b79480baSDaniel Vetter 57904feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 58004feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 58104feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 58204feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 58346c06a30SVille Syrjälä return; 58446c06a30SVille Syrjälä 585755e9019SImre Deak if ((pipestat & enable_mask) == 0) 586755e9019SImre Deak return; 587755e9019SImre Deak 58891d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 58991d181ddSImre Deak 590755e9019SImre Deak pipestat &= ~enable_mask; 59146c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5923143a2bfSChris Wilson POSTING_READ(reg); 5937c463586SKeith Packard } 5947c463586SKeith Packard 59510c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 59610c59c51SImre Deak { 59710c59c51SImre Deak u32 enable_mask = status_mask << 16; 59810c59c51SImre Deak 59910c59c51SImre Deak /* 600724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 601724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 60210c59c51SImre Deak */ 60310c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 60410c59c51SImre Deak return 0; 605724a6905SVille Syrjälä /* 606724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 607724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 608724a6905SVille Syrjälä */ 609724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 610724a6905SVille Syrjälä return 0; 61110c59c51SImre Deak 61210c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 61310c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 61410c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 61510c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 61610c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 61710c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 61810c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 61910c59c51SImre Deak 62010c59c51SImre Deak return enable_mask; 62110c59c51SImre Deak } 62210c59c51SImre Deak 623755e9019SImre Deak void 624755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 625755e9019SImre Deak u32 status_mask) 626755e9019SImre Deak { 627755e9019SImre Deak u32 enable_mask; 628755e9019SImre Deak 629666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 63091c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 63110c59c51SImre Deak status_mask); 63210c59c51SImre Deak else 633755e9019SImre Deak enable_mask = status_mask << 16; 634755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 635755e9019SImre Deak } 636755e9019SImre Deak 637755e9019SImre Deak void 638755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 639755e9019SImre Deak u32 status_mask) 640755e9019SImre Deak { 641755e9019SImre Deak u32 enable_mask; 642755e9019SImre Deak 643666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 64491c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 64510c59c51SImre Deak status_mask); 64610c59c51SImre Deak else 647755e9019SImre Deak enable_mask = status_mask << 16; 648755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 649755e9019SImre Deak } 650755e9019SImre Deak 651c0e09200SDave Airlie /** 652f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 65314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 65401c66889SZhao Yakui */ 65591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 65601c66889SZhao Yakui { 65791d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 658f49e38ddSJani Nikula return; 659f49e38ddSJani Nikula 66013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 66101c66889SZhao Yakui 662755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 66391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6643b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 665755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6661ec14ad3SChris Wilson 66713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 66801c66889SZhao Yakui } 66901c66889SZhao Yakui 670f75f3746SVille Syrjälä /* 671f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 672f75f3746SVille Syrjälä * around the vertical blanking period. 673f75f3746SVille Syrjälä * 674f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 675f75f3746SVille Syrjälä * vblank_start >= 3 676f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 677f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 678f75f3746SVille Syrjälä * vtotal = vblank_start + 3 679f75f3746SVille Syrjälä * 680f75f3746SVille Syrjälä * start of vblank: 681f75f3746SVille Syrjälä * latch double buffered registers 682f75f3746SVille Syrjälä * increment frame counter (ctg+) 683f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 684f75f3746SVille Syrjälä * | 685f75f3746SVille Syrjälä * | frame start: 686f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 687f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 688f75f3746SVille Syrjälä * | | 689f75f3746SVille Syrjälä * | | start of vsync: 690f75f3746SVille Syrjälä * | | generate vsync interrupt 691f75f3746SVille Syrjälä * | | | 692f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 693f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 694f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 695f75f3746SVille Syrjälä * | | <----vs-----> | 696f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 697f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 698f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 699f75f3746SVille Syrjälä * | | | 700f75f3746SVille Syrjälä * last visible pixel first visible pixel 701f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 702f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 703f75f3746SVille Syrjälä * 704f75f3746SVille Syrjälä * x = horizontal active 705f75f3746SVille Syrjälä * _ = horizontal blanking 706f75f3746SVille Syrjälä * hs = horizontal sync 707f75f3746SVille Syrjälä * va = vertical active 708f75f3746SVille Syrjälä * vb = vertical blanking 709f75f3746SVille Syrjälä * vs = vertical sync 710f75f3746SVille Syrjälä * vbs = vblank_start (number) 711f75f3746SVille Syrjälä * 712f75f3746SVille Syrjälä * Summary: 713f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 714f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 715f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 716f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 717f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 718f75f3746SVille Syrjälä */ 719f75f3746SVille Syrjälä 72042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 72142f52ef8SKeith Packard * we use as a pipe index 72242f52ef8SKeith Packard */ 72388e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7240a3e67a4SJesse Barnes { 725fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 726f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 7270b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 728391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 729391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 730fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 731391f75e2SVille Syrjälä 7320b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 7330b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 7340b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 7350b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 7360b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 737391f75e2SVille Syrjälä 7380b2a8e09SVille Syrjälä /* Convert to pixel count */ 7390b2a8e09SVille Syrjälä vbl_start *= htotal; 7400b2a8e09SVille Syrjälä 7410b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7420b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7430b2a8e09SVille Syrjälä 7449db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7459db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7465eddb70bSChris Wilson 7470a3e67a4SJesse Barnes /* 7480a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7490a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7500a3e67a4SJesse Barnes * register. 7510a3e67a4SJesse Barnes */ 7520a3e67a4SJesse Barnes do { 7535eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 754391f75e2SVille Syrjälä low = I915_READ(low_frame); 7555eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7560a3e67a4SJesse Barnes } while (high1 != high2); 7570a3e67a4SJesse Barnes 7585eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 759391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7605eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 761391f75e2SVille Syrjälä 762391f75e2SVille Syrjälä /* 763391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 764391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 765391f75e2SVille Syrjälä * counter against vblank start. 766391f75e2SVille Syrjälä */ 767edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7680a3e67a4SJesse Barnes } 7690a3e67a4SJesse Barnes 770974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7719880b7a5SJesse Barnes { 772fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7739880b7a5SJesse Barnes 774649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7759880b7a5SJesse Barnes } 7769880b7a5SJesse Barnes 77775aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 782fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 783a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78480715b2fSVille Syrjälä int position, vtotal; 785a225f079SVille Syrjälä 78680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 787a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 788a225f079SVille Syrjälä vtotal /= 2; 789a225f079SVille Syrjälä 79091d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 79175aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 792a225f079SVille Syrjälä else 79375aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 794a225f079SVille Syrjälä 795a225f079SVille Syrjälä /* 79641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 79741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 79841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 79941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 80041b578fbSJesse Barnes * 80141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 80241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 80341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 80441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 80541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 80641b578fbSJesse Barnes */ 80791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 80841b578fbSJesse Barnes int i, temp; 80941b578fbSJesse Barnes 81041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 81141b578fbSJesse Barnes udelay(1); 81241b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 81341b578fbSJesse Barnes DSL_LINEMASK_GEN3; 81441b578fbSJesse Barnes if (temp != position) { 81541b578fbSJesse Barnes position = temp; 81641b578fbSJesse Barnes break; 81741b578fbSJesse Barnes } 81841b578fbSJesse Barnes } 81941b578fbSJesse Barnes } 82041b578fbSJesse Barnes 82141b578fbSJesse Barnes /* 82280715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 82380715b2fSVille Syrjälä * scanline_offset adjustment. 824a225f079SVille Syrjälä */ 82580715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 826a225f079SVille Syrjälä } 827a225f079SVille Syrjälä 82888e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 829abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 8303bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8313bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8320af7e4dfSMario Kleiner { 833fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 834c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 835c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 8363aa18df8SVille Syrjälä int position; 83778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8380af7e4dfSMario Kleiner bool in_vbl = true; 8390af7e4dfSMario Kleiner int ret = 0; 840ad3543edSMario Kleiner unsigned long irqflags; 8410af7e4dfSMario Kleiner 842fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8430af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8449db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8450af7e4dfSMario Kleiner return 0; 8460af7e4dfSMario Kleiner } 8470af7e4dfSMario Kleiner 848c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 84978e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 850c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 851c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 852c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8530af7e4dfSMario Kleiner 854d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 855d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 856d31faf65SVille Syrjälä vbl_end /= 2; 857d31faf65SVille Syrjälä vtotal /= 2; 858d31faf65SVille Syrjälä } 859d31faf65SVille Syrjälä 860c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 861c2baf4b7SVille Syrjälä 862ad3543edSMario Kleiner /* 863ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 864ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 865ad3543edSMario Kleiner * following code must not block on uncore.lock. 866ad3543edSMario Kleiner */ 867ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 868ad3543edSMario Kleiner 869ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 870ad3543edSMario Kleiner 871ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 872ad3543edSMario Kleiner if (stime) 873ad3543edSMario Kleiner *stime = ktime_get(); 874ad3543edSMario Kleiner 87591d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8760af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8770af7e4dfSMario Kleiner * scanout position from Display scan line register. 8780af7e4dfSMario Kleiner */ 879a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8800af7e4dfSMario Kleiner } else { 8810af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8820af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8830af7e4dfSMario Kleiner * scanout position. 8840af7e4dfSMario Kleiner */ 88575aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8860af7e4dfSMario Kleiner 8873aa18df8SVille Syrjälä /* convert to pixel counts */ 8883aa18df8SVille Syrjälä vbl_start *= htotal; 8893aa18df8SVille Syrjälä vbl_end *= htotal; 8903aa18df8SVille Syrjälä vtotal *= htotal; 89178e8fc6bSVille Syrjälä 89278e8fc6bSVille Syrjälä /* 8937e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8947e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8957e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8967e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8977e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8987e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8997e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9007e78f1cbSVille Syrjälä */ 9017e78f1cbSVille Syrjälä if (position >= vtotal) 9027e78f1cbSVille Syrjälä position = vtotal - 1; 9037e78f1cbSVille Syrjälä 9047e78f1cbSVille Syrjälä /* 90578e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 90678e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 90778e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 90878e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 90978e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 91078e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 91178e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 91278e8fc6bSVille Syrjälä */ 91378e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9143aa18df8SVille Syrjälä } 9153aa18df8SVille Syrjälä 916ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 917ad3543edSMario Kleiner if (etime) 918ad3543edSMario Kleiner *etime = ktime_get(); 919ad3543edSMario Kleiner 920ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 921ad3543edSMario Kleiner 922ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 923ad3543edSMario Kleiner 9243aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 9253aa18df8SVille Syrjälä 9263aa18df8SVille Syrjälä /* 9273aa18df8SVille Syrjälä * While in vblank, position will be negative 9283aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9293aa18df8SVille Syrjälä * vblank, position will be positive counting 9303aa18df8SVille Syrjälä * up since vbl_end. 9313aa18df8SVille Syrjälä */ 9323aa18df8SVille Syrjälä if (position >= vbl_start) 9333aa18df8SVille Syrjälä position -= vbl_end; 9343aa18df8SVille Syrjälä else 9353aa18df8SVille Syrjälä position += vtotal - vbl_end; 9363aa18df8SVille Syrjälä 93791d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 9383aa18df8SVille Syrjälä *vpos = position; 9393aa18df8SVille Syrjälä *hpos = 0; 9403aa18df8SVille Syrjälä } else { 9410af7e4dfSMario Kleiner *vpos = position / htotal; 9420af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9430af7e4dfSMario Kleiner } 9440af7e4dfSMario Kleiner 9450af7e4dfSMario Kleiner /* In vblank? */ 9460af7e4dfSMario Kleiner if (in_vbl) 9473d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9480af7e4dfSMario Kleiner 9490af7e4dfSMario Kleiner return ret; 9500af7e4dfSMario Kleiner } 9510af7e4dfSMario Kleiner 952a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 953a225f079SVille Syrjälä { 954fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 955a225f079SVille Syrjälä unsigned long irqflags; 956a225f079SVille Syrjälä int position; 957a225f079SVille Syrjälä 958a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 959a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 960a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 961a225f079SVille Syrjälä 962a225f079SVille Syrjälä return position; 963a225f079SVille Syrjälä } 964a225f079SVille Syrjälä 96588e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9660af7e4dfSMario Kleiner int *max_error, 9670af7e4dfSMario Kleiner struct timeval *vblank_time, 9680af7e4dfSMario Kleiner unsigned flags) 9690af7e4dfSMario Kleiner { 9704041b853SChris Wilson struct drm_crtc *crtc; 9710af7e4dfSMario Kleiner 97288e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 97388e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9740af7e4dfSMario Kleiner return -EINVAL; 9750af7e4dfSMario Kleiner } 9760af7e4dfSMario Kleiner 9770af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9784041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9794041b853SChris Wilson if (crtc == NULL) { 98088e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9814041b853SChris Wilson return -EINVAL; 9824041b853SChris Wilson } 9834041b853SChris Wilson 984fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 98588e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9864041b853SChris Wilson return -EBUSY; 9874041b853SChris Wilson } 9880af7e4dfSMario Kleiner 9890af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9904041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9914041b853SChris Wilson vblank_time, flags, 992fc467a22SMaarten Lankhorst &crtc->hwmode); 9930af7e4dfSMario Kleiner } 9940af7e4dfSMario Kleiner 99591d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 996f97108d1SJesse Barnes { 997b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9989270388eSDaniel Vetter u8 new_delay; 9999270388eSDaniel Vetter 1000d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 1001f97108d1SJesse Barnes 100273edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 100373edd18fSDaniel Vetter 100420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 10059270388eSDaniel Vetter 10067648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 1007b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 1008b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 1009f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 1010f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 1011f97108d1SJesse Barnes 1012f97108d1SJesse Barnes /* Handle RCS change request from hw */ 1013b5b72e89SMatthew Garrett if (busy_up > max_avg) { 101420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 101520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 101620e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 101720e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 1018b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 101920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 102020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 102120e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 102220e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 1023f97108d1SJesse Barnes } 1024f97108d1SJesse Barnes 102591d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 102620e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 1027f97108d1SJesse Barnes 1028d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 10299270388eSDaniel Vetter 1030f97108d1SJesse Barnes return; 1031f97108d1SJesse Barnes } 1032f97108d1SJesse Barnes 10330bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 1034549f7365SChris Wilson { 1035aca34b6eSChris Wilson smp_store_mb(engine->breadcrumbs.irq_posted, true); 103683348ba8SChris Wilson if (intel_engine_wakeup(engine)) 10370bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 1038549f7365SChris Wilson } 1039549f7365SChris Wilson 104043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 104143cf3bf0SChris Wilson struct intel_rps_ei *ei) 104231685c25SDeepak S { 104343cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 104443cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 104543cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 104631685c25SDeepak S } 104731685c25SDeepak S 104843cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 104943cf3bf0SChris Wilson const struct intel_rps_ei *old, 105043cf3bf0SChris Wilson const struct intel_rps_ei *now, 105143cf3bf0SChris Wilson int threshold) 105231685c25SDeepak S { 105343cf3bf0SChris Wilson u64 time, c0; 10547bad74d5SVille Syrjälä unsigned int mul = 100; 105531685c25SDeepak S 105643cf3bf0SChris Wilson if (old->cz_clock == 0) 105743cf3bf0SChris Wilson return false; 105831685c25SDeepak S 10597bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10607bad74d5SVille Syrjälä mul <<= 8; 10617bad74d5SVille Syrjälä 106243cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10637bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 106431685c25SDeepak S 106543cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 106643cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 106743cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 106843cf3bf0SChris Wilson */ 106943cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 107043cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10717bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 107231685c25SDeepak S 107343cf3bf0SChris Wilson return c0 >= time; 107431685c25SDeepak S } 107531685c25SDeepak S 107643cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 107743cf3bf0SChris Wilson { 107843cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 107943cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 108043cf3bf0SChris Wilson } 108143cf3bf0SChris Wilson 108243cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 108343cf3bf0SChris Wilson { 108443cf3bf0SChris Wilson struct intel_rps_ei now; 108543cf3bf0SChris Wilson u32 events = 0; 108643cf3bf0SChris Wilson 10876f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 108843cf3bf0SChris Wilson return 0; 108943cf3bf0SChris Wilson 109043cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 109143cf3bf0SChris Wilson if (now.cz_clock == 0) 109243cf3bf0SChris Wilson return 0; 109331685c25SDeepak S 109443cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 109543cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 109643cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10978fb55197SChris Wilson dev_priv->rps.down_threshold)) 109843cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 109943cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 110031685c25SDeepak S } 110131685c25SDeepak S 110243cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 110343cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 110443cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 11058fb55197SChris Wilson dev_priv->rps.up_threshold)) 110643cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 110743cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 110843cf3bf0SChris Wilson } 110943cf3bf0SChris Wilson 111043cf3bf0SChris Wilson return events; 111131685c25SDeepak S } 111231685c25SDeepak S 1113f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1114f5a4c67dSChris Wilson { 1115e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 11163b3f1650SAkash Goel enum intel_engine_id id; 1117f5a4c67dSChris Wilson 11183b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 1119688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1120f5a4c67dSChris Wilson return true; 1121f5a4c67dSChris Wilson 1122f5a4c67dSChris Wilson return false; 1123f5a4c67dSChris Wilson } 1124f5a4c67dSChris Wilson 11254912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 11263b8d8d91SJesse Barnes { 11272d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11282d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 11298d3afd7dSChris Wilson bool client_boost; 11308d3afd7dSChris Wilson int new_delay, adj, min, max; 1131edbfdb45SPaulo Zanoni u32 pm_iir; 11323b8d8d91SJesse Barnes 113359cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1134d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1135d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1136d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1137d4d70aa5SImre Deak return; 1138d4d70aa5SImre Deak } 11391f814dacSImre Deak 1140c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1141c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1142a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1143f4e9af4fSAkash Goel gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events); 11448d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11458d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 114659cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11474912d041SBen Widawsky 114860611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1149a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 115060611c13SPaulo Zanoni 11518d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1152c33d247dSChris Wilson return; 11533b8d8d91SJesse Barnes 11544fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11557b9e0ae6SChris Wilson 115643cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 115743cf3bf0SChris Wilson 1158dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1159edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11608d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11618d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 116229ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 116329ecd78dSChris Wilson max = dev_priv->rps.max_freq; 116429ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 116529ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11668d3afd7dSChris Wilson adj = 0; 11678d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1168dd75fdc8SChris Wilson if (adj > 0) 1169dd75fdc8SChris Wilson adj *= 2; 1170edcf284bSChris Wilson else /* CHV needs even encode values */ 1171edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11727425034aSVille Syrjälä /* 11737425034aSVille Syrjälä * For better performance, jump directly 11747425034aSVille Syrjälä * to RPe if we're below it. 11757425034aSVille Syrjälä */ 1176edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1177b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1178edcf284bSChris Wilson adj = 0; 1179edcf284bSChris Wilson } 118029ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1181f5a4c67dSChris Wilson adj = 0; 1182dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1183b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1184b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1185dd75fdc8SChris Wilson else 1186b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1187dd75fdc8SChris Wilson adj = 0; 1188dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1189dd75fdc8SChris Wilson if (adj < 0) 1190dd75fdc8SChris Wilson adj *= 2; 1191edcf284bSChris Wilson else /* CHV needs even encode values */ 1192edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1193dd75fdc8SChris Wilson } else { /* unknown event */ 1194edcf284bSChris Wilson adj = 0; 1195dd75fdc8SChris Wilson } 11963b8d8d91SJesse Barnes 1197edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1198edcf284bSChris Wilson 119979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 120079249636SBen Widawsky * interrupt 120179249636SBen Widawsky */ 1202edcf284bSChris Wilson new_delay += adj; 12038d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 120427544369SDeepak S 1205dc97997aSChris Wilson intel_set_rps(dev_priv, new_delay); 12063b8d8d91SJesse Barnes 12074fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 12083b8d8d91SJesse Barnes } 12093b8d8d91SJesse Barnes 1210e3689190SBen Widawsky 1211e3689190SBen Widawsky /** 1212e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1213e3689190SBen Widawsky * occurred. 1214e3689190SBen Widawsky * @work: workqueue struct 1215e3689190SBen Widawsky * 1216e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1217e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1218e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1219e3689190SBen Widawsky */ 1220e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1221e3689190SBen Widawsky { 12222d1013ddSJani Nikula struct drm_i915_private *dev_priv = 12232d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1224e3689190SBen Widawsky u32 error_status, row, bank, subbank; 122535a85ac6SBen Widawsky char *parity_event[6]; 1226e3689190SBen Widawsky uint32_t misccpctl; 122735a85ac6SBen Widawsky uint8_t slice = 0; 1228e3689190SBen Widawsky 1229e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1230e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1231e3689190SBen Widawsky * any time we access those registers. 1232e3689190SBen Widawsky */ 123391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1234e3689190SBen Widawsky 123535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 123635a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 123735a85ac6SBen Widawsky goto out; 123835a85ac6SBen Widawsky 1239e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1240e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1241e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1242e3689190SBen Widawsky 124335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1244f0f59a00SVille Syrjälä i915_reg_t reg; 124535a85ac6SBen Widawsky 124635a85ac6SBen Widawsky slice--; 12472d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 124835a85ac6SBen Widawsky break; 124935a85ac6SBen Widawsky 125035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 125135a85ac6SBen Widawsky 12526fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 125335a85ac6SBen Widawsky 125435a85ac6SBen Widawsky error_status = I915_READ(reg); 1255e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1256e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1257e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1258e3689190SBen Widawsky 125935a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 126035a85ac6SBen Widawsky POSTING_READ(reg); 1261e3689190SBen Widawsky 1262cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1263e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1264e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1265e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 126635a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 126735a85ac6SBen Widawsky parity_event[5] = NULL; 1268e3689190SBen Widawsky 126991c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1270e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1271e3689190SBen Widawsky 127235a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 127335a85ac6SBen Widawsky slice, row, bank, subbank); 1274e3689190SBen Widawsky 127535a85ac6SBen Widawsky kfree(parity_event[4]); 1276e3689190SBen Widawsky kfree(parity_event[3]); 1277e3689190SBen Widawsky kfree(parity_event[2]); 1278e3689190SBen Widawsky kfree(parity_event[1]); 1279e3689190SBen Widawsky } 1280e3689190SBen Widawsky 128135a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 128235a85ac6SBen Widawsky 128335a85ac6SBen Widawsky out: 128435a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12854cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12862d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12874cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 128835a85ac6SBen Widawsky 128991c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 129035a85ac6SBen Widawsky } 129135a85ac6SBen Widawsky 1292261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1293261e40b8SVille Syrjälä u32 iir) 1294e3689190SBen Widawsky { 1295261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1296e3689190SBen Widawsky return; 1297e3689190SBen Widawsky 1298d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1299261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1300d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1301e3689190SBen Widawsky 1302261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 130335a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 130435a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 130535a85ac6SBen Widawsky 130635a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 130735a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 130835a85ac6SBen Widawsky 1309a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1310e3689190SBen Widawsky } 1311e3689190SBen Widawsky 1312261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1313f1af8fc1SPaulo Zanoni u32 gt_iir) 1314f1af8fc1SPaulo Zanoni { 1315f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13163b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1317f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 13183b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1319f1af8fc1SPaulo Zanoni } 1320f1af8fc1SPaulo Zanoni 1321261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1322e7b4c6b1SDaniel Vetter u32 gt_iir) 1323e7b4c6b1SDaniel Vetter { 1324f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 13253b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 1326cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 13273b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 1328cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 13293b3f1650SAkash Goel notify_ring(dev_priv->engine[BCS]); 1330e7b4c6b1SDaniel Vetter 1331cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1332cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1333aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1334aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1335e3689190SBen Widawsky 1336261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1337261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1338e7b4c6b1SDaniel Vetter } 1339e7b4c6b1SDaniel Vetter 1340fbcc1a0cSNick Hoath static __always_inline void 13410bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1342fbcc1a0cSNick Hoath { 1343fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 13440bc40be8STvrtko Ursulin notify_ring(engine); 1345fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 134627af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1347fbcc1a0cSNick Hoath } 1348fbcc1a0cSNick Hoath 1349e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1350e30e251aSVille Syrjälä u32 master_ctl, 1351e30e251aSVille Syrjälä u32 gt_iir[4]) 1352abd58f01SBen Widawsky { 1353abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1354abd58f01SBen Widawsky 1355abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1356e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1357e30e251aSVille Syrjälä if (gt_iir[0]) { 1358e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1359abd58f01SBen Widawsky ret = IRQ_HANDLED; 1360abd58f01SBen Widawsky } else 1361abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1362abd58f01SBen Widawsky } 1363abd58f01SBen Widawsky 136485f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1365e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1366e30e251aSVille Syrjälä if (gt_iir[1]) { 1367e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1368abd58f01SBen Widawsky ret = IRQ_HANDLED; 1369abd58f01SBen Widawsky } else 1370abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1371abd58f01SBen Widawsky } 1372abd58f01SBen Widawsky 137374cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1374e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1375e30e251aSVille Syrjälä if (gt_iir[3]) { 1376e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 137774cdb337SChris Wilson ret = IRQ_HANDLED; 137874cdb337SChris Wilson } else 137974cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 138074cdb337SChris Wilson } 138174cdb337SChris Wilson 138226705e20SSagar Arun Kamble if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) { 1383e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 138426705e20SSagar Arun Kamble if (gt_iir[2] & (dev_priv->pm_rps_events | 138526705e20SSagar Arun Kamble dev_priv->pm_guc_events)) { 1386cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 138726705e20SSagar Arun Kamble gt_iir[2] & (dev_priv->pm_rps_events | 138826705e20SSagar Arun Kamble dev_priv->pm_guc_events)); 138938cc46d7SOscar Mateo ret = IRQ_HANDLED; 13900961021aSBen Widawsky } else 13910961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13920961021aSBen Widawsky } 13930961021aSBen Widawsky 1394abd58f01SBen Widawsky return ret; 1395abd58f01SBen Widawsky } 1396abd58f01SBen Widawsky 1397e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1398e30e251aSVille Syrjälä u32 gt_iir[4]) 1399e30e251aSVille Syrjälä { 1400e30e251aSVille Syrjälä if (gt_iir[0]) { 14013b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[RCS], 1402e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 14033b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[BCS], 1404e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1405e30e251aSVille Syrjälä } 1406e30e251aSVille Syrjälä 1407e30e251aSVille Syrjälä if (gt_iir[1]) { 14083b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS], 1409e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 14103b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VCS2], 1411e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1412e30e251aSVille Syrjälä } 1413e30e251aSVille Syrjälä 1414e30e251aSVille Syrjälä if (gt_iir[3]) 14153b3f1650SAkash Goel gen8_cs_irq_handler(dev_priv->engine[VECS], 1416e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1417e30e251aSVille Syrjälä 1418e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1419e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 142026705e20SSagar Arun Kamble 142126705e20SSagar Arun Kamble if (gt_iir[2] & dev_priv->pm_guc_events) 142226705e20SSagar Arun Kamble gen9_guc_irq_handler(dev_priv, gt_iir[2]); 1423e30e251aSVille Syrjälä } 1424e30e251aSVille Syrjälä 142563c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 142663c88d22SImre Deak { 142763c88d22SImre Deak switch (port) { 142863c88d22SImre Deak case PORT_A: 1429195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 143063c88d22SImre Deak case PORT_B: 143163c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 143263c88d22SImre Deak case PORT_C: 143363c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 143463c88d22SImre Deak default: 143563c88d22SImre Deak return false; 143663c88d22SImre Deak } 143763c88d22SImre Deak } 143863c88d22SImre Deak 14396dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14406dbf30ceSVille Syrjälä { 14416dbf30ceSVille Syrjälä switch (port) { 14426dbf30ceSVille Syrjälä case PORT_E: 14436dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14446dbf30ceSVille Syrjälä default: 14456dbf30ceSVille Syrjälä return false; 14466dbf30ceSVille Syrjälä } 14476dbf30ceSVille Syrjälä } 14486dbf30ceSVille Syrjälä 144974c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 145074c0b395SVille Syrjälä { 145174c0b395SVille Syrjälä switch (port) { 145274c0b395SVille Syrjälä case PORT_A: 145374c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 145474c0b395SVille Syrjälä case PORT_B: 145574c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 145674c0b395SVille Syrjälä case PORT_C: 145774c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 145874c0b395SVille Syrjälä case PORT_D: 145974c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 146074c0b395SVille Syrjälä default: 146174c0b395SVille Syrjälä return false; 146274c0b395SVille Syrjälä } 146374c0b395SVille Syrjälä } 146474c0b395SVille Syrjälä 1465e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1466e4ce95aaSVille Syrjälä { 1467e4ce95aaSVille Syrjälä switch (port) { 1468e4ce95aaSVille Syrjälä case PORT_A: 1469e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1470e4ce95aaSVille Syrjälä default: 1471e4ce95aaSVille Syrjälä return false; 1472e4ce95aaSVille Syrjälä } 1473e4ce95aaSVille Syrjälä } 1474e4ce95aaSVille Syrjälä 1475676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 147613cf5504SDave Airlie { 147713cf5504SDave Airlie switch (port) { 147813cf5504SDave Airlie case PORT_B: 1479676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 148013cf5504SDave Airlie case PORT_C: 1481676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 148213cf5504SDave Airlie case PORT_D: 1483676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1484676574dfSJani Nikula default: 1485676574dfSJani Nikula return false; 148613cf5504SDave Airlie } 148713cf5504SDave Airlie } 148813cf5504SDave Airlie 1489676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 149013cf5504SDave Airlie { 149113cf5504SDave Airlie switch (port) { 149213cf5504SDave Airlie case PORT_B: 1493676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 149413cf5504SDave Airlie case PORT_C: 1495676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 149613cf5504SDave Airlie case PORT_D: 1497676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1498676574dfSJani Nikula default: 1499676574dfSJani Nikula return false; 150013cf5504SDave Airlie } 150113cf5504SDave Airlie } 150213cf5504SDave Airlie 150342db67d6SVille Syrjälä /* 150442db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 150542db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 150642db67d6SVille Syrjälä * hotplug detection results from several registers. 150742db67d6SVille Syrjälä * 150842db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 150942db67d6SVille Syrjälä */ 1510fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 15118c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1512fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1513fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1514676574dfSJani Nikula { 15158c841e57SJani Nikula enum port port; 1516676574dfSJani Nikula int i; 1517676574dfSJani Nikula 1518676574dfSJani Nikula for_each_hpd_pin(i) { 15198c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 15208c841e57SJani Nikula continue; 15218c841e57SJani Nikula 1522676574dfSJani Nikula *pin_mask |= BIT(i); 1523676574dfSJani Nikula 1524cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1525cc24fcdcSImre Deak continue; 1526cc24fcdcSImre Deak 1527fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1528676574dfSJani Nikula *long_mask |= BIT(i); 1529676574dfSJani Nikula } 1530676574dfSJani Nikula 1531676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1532676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1533676574dfSJani Nikula 1534676574dfSJani Nikula } 1535676574dfSJani Nikula 153691d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1537515ac2bbSDaniel Vetter { 153828c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1539515ac2bbSDaniel Vetter } 1540515ac2bbSDaniel Vetter 154191d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1542ce99c256SDaniel Vetter { 15439ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1544ce99c256SDaniel Vetter } 1545ce99c256SDaniel Vetter 15468bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 154791d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 154891d14251STvrtko Ursulin enum pipe pipe, 1549eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1550eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15518bc5e955SDaniel Vetter uint32_t crc4) 15528bf1e9f1SShuang He { 15538bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15548bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1555ac2300d4SDamien Lespiau int head, tail; 1556b2c88f5bSDamien Lespiau 1557d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1558d538bbdfSDamien Lespiau 15590c912c79SDamien Lespiau if (!pipe_crc->entries) { 1560d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 156134273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15620c912c79SDamien Lespiau return; 15630c912c79SDamien Lespiau } 15640c912c79SDamien Lespiau 1565d538bbdfSDamien Lespiau head = pipe_crc->head; 1566d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1567b2c88f5bSDamien Lespiau 1568b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1569d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1570b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1571b2c88f5bSDamien Lespiau return; 1572b2c88f5bSDamien Lespiau } 1573b2c88f5bSDamien Lespiau 1574b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15758bf1e9f1SShuang He 157691c8a326SChris Wilson entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm, 157791d14251STvrtko Ursulin pipe); 1578eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1579eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1580eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1581eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1582eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1583b2c88f5bSDamien Lespiau 1584b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1585d538bbdfSDamien Lespiau pipe_crc->head = head; 1586d538bbdfSDamien Lespiau 1587d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 158807144428SDamien Lespiau 158907144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15908bf1e9f1SShuang He } 1591277de95eSDaniel Vetter #else 1592277de95eSDaniel Vetter static inline void 159391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 159491d14251STvrtko Ursulin enum pipe pipe, 1595277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1596277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1597277de95eSDaniel Vetter uint32_t crc4) {} 1598277de95eSDaniel Vetter #endif 1599eba94eb9SDaniel Vetter 1600277de95eSDaniel Vetter 160191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 160291d14251STvrtko Ursulin enum pipe pipe) 16035a69b89fSDaniel Vetter { 160491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16055a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 16065a69b89fSDaniel Vetter 0, 0, 0, 0); 16075a69b89fSDaniel Vetter } 16085a69b89fSDaniel Vetter 160991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 161091d14251STvrtko Ursulin enum pipe pipe) 1611eba94eb9SDaniel Vetter { 161291d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1613eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1614eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1615eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1616eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 16178bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1618eba94eb9SDaniel Vetter } 16195b3a856bSDaniel Vetter 162091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 162191d14251STvrtko Ursulin enum pipe pipe) 16225b3a856bSDaniel Vetter { 16230b5c5ed0SDaniel Vetter uint32_t res1, res2; 16240b5c5ed0SDaniel Vetter 162591d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 16260b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 16270b5c5ed0SDaniel Vetter else 16280b5c5ed0SDaniel Vetter res1 = 0; 16290b5c5ed0SDaniel Vetter 163091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 16310b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16320b5c5ed0SDaniel Vetter else 16330b5c5ed0SDaniel Vetter res2 = 0; 16345b3a856bSDaniel Vetter 163591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 16360b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16370b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16380b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16390b5c5ed0SDaniel Vetter res1, res2); 16405b3a856bSDaniel Vetter } 16418bf1e9f1SShuang He 16421403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16431403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16441403c0d4SPaulo Zanoni * the work queue. */ 16451403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1646baf02a1fSBen Widawsky { 1647a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 164859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1649f4e9af4fSAkash Goel gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1650d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1651d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1652c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 165341a05a3aSDaniel Vetter } 1654d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1655d4d70aa5SImre Deak } 1656baf02a1fSBen Widawsky 1657c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1658c9a9a268SImre Deak return; 1659c9a9a268SImre Deak 16602d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 166112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16623b3f1650SAkash Goel notify_ring(dev_priv->engine[VECS]); 166312638c57SBen Widawsky 1664aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1665aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 166612638c57SBen Widawsky } 16671403c0d4SPaulo Zanoni } 1668baf02a1fSBen Widawsky 166926705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir) 167026705e20SSagar Arun Kamble { 167126705e20SSagar Arun Kamble if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) { 1672*4100b2abSSagar Arun Kamble /* Sample the log buffer flush related bits & clear them out now 1673*4100b2abSSagar Arun Kamble * itself from the message identity register to minimize the 1674*4100b2abSSagar Arun Kamble * probability of losing a flush interrupt, when there are back 1675*4100b2abSSagar Arun Kamble * to back flush interrupts. 1676*4100b2abSSagar Arun Kamble * There can be a new flush interrupt, for different log buffer 1677*4100b2abSSagar Arun Kamble * type (like for ISR), whilst Host is handling one (for DPC). 1678*4100b2abSSagar Arun Kamble * Since same bit is used in message register for ISR & DPC, it 1679*4100b2abSSagar Arun Kamble * could happen that GuC sets the bit for 2nd interrupt but Host 1680*4100b2abSSagar Arun Kamble * clears out the bit on handling the 1st interrupt. 1681*4100b2abSSagar Arun Kamble */ 1682*4100b2abSSagar Arun Kamble u32 msg, flush; 1683*4100b2abSSagar Arun Kamble 1684*4100b2abSSagar Arun Kamble msg = I915_READ(SOFT_SCRATCH(15)); 1685*4100b2abSSagar Arun Kamble flush = msg & (GUC2HOST_MSG_CRASH_DUMP_POSTED | 1686*4100b2abSSagar Arun Kamble GUC2HOST_MSG_FLUSH_LOG_BUFFER); 1687*4100b2abSSagar Arun Kamble if (flush) { 1688*4100b2abSSagar Arun Kamble /* Clear the message bits that are handled */ 1689*4100b2abSSagar Arun Kamble I915_WRITE(SOFT_SCRATCH(15), msg & ~flush); 1690*4100b2abSSagar Arun Kamble 1691*4100b2abSSagar Arun Kamble /* Handle flush interrupt in bottom half */ 1692*4100b2abSSagar Arun Kamble queue_work(dev_priv->guc.log.flush_wq, 1693*4100b2abSSagar Arun Kamble &dev_priv->guc.log.flush_work); 1694*4100b2abSSagar Arun Kamble } else { 1695*4100b2abSSagar Arun Kamble /* Not clearing of unhandled event bits won't result in 1696*4100b2abSSagar Arun Kamble * re-triggering of the interrupt. 1697*4100b2abSSagar Arun Kamble */ 1698*4100b2abSSagar Arun Kamble } 169926705e20SSagar Arun Kamble } 170026705e20SSagar Arun Kamble } 170126705e20SSagar Arun Kamble 17025a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 170391d14251STvrtko Ursulin enum pipe pipe) 17048d7849dbSVille Syrjälä { 17055a21b665SDaniel Vetter bool ret; 17065a21b665SDaniel Vetter 170791c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 17085a21b665SDaniel Vetter if (ret) 170951cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 17105a21b665SDaniel Vetter 17115a21b665SDaniel Vetter return ret; 17128d7849dbSVille Syrjälä } 17138d7849dbSVille Syrjälä 171491d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 171591d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 17167e231dbeSJesse Barnes { 17177e231dbeSJesse Barnes int pipe; 17187e231dbeSJesse Barnes 171958ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 17201ca993d2SVille Syrjälä 17211ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 17221ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 17231ca993d2SVille Syrjälä return; 17241ca993d2SVille Syrjälä } 17251ca993d2SVille Syrjälä 1726055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1727f0f59a00SVille Syrjälä i915_reg_t reg; 1728bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 172991d181ddSImre Deak 1730bbb5eebfSDaniel Vetter /* 1731bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1732bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1733bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1734bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1735bbb5eebfSDaniel Vetter * handle. 1736bbb5eebfSDaniel Vetter */ 17370f239f4cSDaniel Vetter 17380f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 17390f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1740bbb5eebfSDaniel Vetter 1741bbb5eebfSDaniel Vetter switch (pipe) { 1742bbb5eebfSDaniel Vetter case PIPE_A: 1743bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1744bbb5eebfSDaniel Vetter break; 1745bbb5eebfSDaniel Vetter case PIPE_B: 1746bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1747bbb5eebfSDaniel Vetter break; 17483278f67fSVille Syrjälä case PIPE_C: 17493278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 17503278f67fSVille Syrjälä break; 1751bbb5eebfSDaniel Vetter } 1752bbb5eebfSDaniel Vetter if (iir & iir_bit) 1753bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1754bbb5eebfSDaniel Vetter 1755bbb5eebfSDaniel Vetter if (!mask) 175691d181ddSImre Deak continue; 175791d181ddSImre Deak 175891d181ddSImre Deak reg = PIPESTAT(pipe); 1759bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1760bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 17617e231dbeSJesse Barnes 17627e231dbeSJesse Barnes /* 17637e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 17647e231dbeSJesse Barnes */ 176591d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 176691d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 17677e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 17687e231dbeSJesse Barnes } 176958ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 17702ecb8ca4SVille Syrjälä } 17712ecb8ca4SVille Syrjälä 177291d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 17732ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 17742ecb8ca4SVille Syrjälä { 17752ecb8ca4SVille Syrjälä enum pipe pipe; 17767e231dbeSJesse Barnes 1777055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 17785a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 17795a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 17805a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 178131acc7f5SJesse Barnes 17825251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 178351cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 17844356d586SDaniel Vetter 17854356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 178691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 17872d9d2b0bSVille Syrjälä 17881f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17891f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 179031acc7f5SJesse Barnes } 179131acc7f5SJesse Barnes 1792c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 179391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1794c1874ed7SImre Deak } 1795c1874ed7SImre Deak 17961ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 179716c6c56bSVille Syrjälä { 179816c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 179916c6c56bSVille Syrjälä 18001ae3c34cSVille Syrjälä if (hotplug_status) 18013ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 18021ae3c34cSVille Syrjälä 18031ae3c34cSVille Syrjälä return hotplug_status; 18041ae3c34cSVille Syrjälä } 18051ae3c34cSVille Syrjälä 180691d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 18071ae3c34cSVille Syrjälä u32 hotplug_status) 18081ae3c34cSVille Syrjälä { 18091ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 18103ff60f89SOscar Mateo 181191d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 181291d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 181316c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 181416c6c56bSVille Syrjälä 181558f2cf24SVille Syrjälä if (hotplug_trigger) { 1816fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1817fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1818fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 181958f2cf24SVille Syrjälä 182091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 182158f2cf24SVille Syrjälä } 1822369712e8SJani Nikula 1823369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 182491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 182516c6c56bSVille Syrjälä } else { 182616c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 182716c6c56bSVille Syrjälä 182858f2cf24SVille Syrjälä if (hotplug_trigger) { 1829fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 18304e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1831fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 183291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 183316c6c56bSVille Syrjälä } 18343ff60f89SOscar Mateo } 183558f2cf24SVille Syrjälä } 183616c6c56bSVille Syrjälä 1837c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1838c1874ed7SImre Deak { 183945a83f84SDaniel Vetter struct drm_device *dev = arg; 1840fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1841c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1842c1874ed7SImre Deak 18432dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18442dd2a883SImre Deak return IRQ_NONE; 18452dd2a883SImre Deak 18461f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18471f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18481f814dacSImre Deak 18491e1cace9SVille Syrjälä do { 18506e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 18512ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18521ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1853a5e485a9SVille Syrjälä u32 ier = 0; 18543ff60f89SOscar Mateo 1855c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1856c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 18573ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1858c1874ed7SImre Deak 1859c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 18601e1cace9SVille Syrjälä break; 1861c1874ed7SImre Deak 1862c1874ed7SImre Deak ret = IRQ_HANDLED; 1863c1874ed7SImre Deak 1864a5e485a9SVille Syrjälä /* 1865a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1866a5e485a9SVille Syrjälä * 1867a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1868a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1869a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1870a5e485a9SVille Syrjälä * 1871a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1872a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1873a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1874a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1875a5e485a9SVille Syrjälä * bits this time around. 1876a5e485a9SVille Syrjälä */ 18774a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1878a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1879a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 18804a0a0202SVille Syrjälä 18814a0a0202SVille Syrjälä if (gt_iir) 18824a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 18834a0a0202SVille Syrjälä if (pm_iir) 18844a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 18854a0a0202SVille Syrjälä 18867ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 18871ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 18887ce4d1f2SVille Syrjälä 18893ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18903ff60f89SOscar Mateo * signalled in iir */ 189191d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 18927ce4d1f2SVille Syrjälä 18937ce4d1f2SVille Syrjälä /* 18947ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18957ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18967ce4d1f2SVille Syrjälä */ 18977ce4d1f2SVille Syrjälä if (iir) 18987ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18994a0a0202SVille Syrjälä 1900a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 19014a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 19024a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 19031ae3c34cSVille Syrjälä 190452894874SVille Syrjälä if (gt_iir) 1905261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 190652894874SVille Syrjälä if (pm_iir) 190752894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 190852894874SVille Syrjälä 19091ae3c34cSVille Syrjälä if (hotplug_status) 191091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19112ecb8ca4SVille Syrjälä 191291d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 19131e1cace9SVille Syrjälä } while (0); 19147e231dbeSJesse Barnes 19151f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19161f814dacSImre Deak 19177e231dbeSJesse Barnes return ret; 19187e231dbeSJesse Barnes } 19197e231dbeSJesse Barnes 192043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 192143f328d7SVille Syrjälä { 192245a83f84SDaniel Vetter struct drm_device *dev = arg; 1923fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 192443f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 192543f328d7SVille Syrjälä 19262dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 19272dd2a883SImre Deak return IRQ_NONE; 19282dd2a883SImre Deak 19291f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 19301f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 19311f814dacSImre Deak 1932579de73bSChris Wilson do { 19336e814800SVille Syrjälä u32 master_ctl, iir; 1934e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 19352ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 19361ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1937a5e485a9SVille Syrjälä u32 ier = 0; 1938a5e485a9SVille Syrjälä 19398e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 19403278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 19413278f67fSVille Syrjälä 19423278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 19438e5fd599SVille Syrjälä break; 194443f328d7SVille Syrjälä 194527b6c122SOscar Mateo ret = IRQ_HANDLED; 194627b6c122SOscar Mateo 1947a5e485a9SVille Syrjälä /* 1948a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1949a5e485a9SVille Syrjälä * 1950a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1951a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1952a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1953a5e485a9SVille Syrjälä * 1954a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1955a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1956a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1957a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1958a5e485a9SVille Syrjälä * bits this time around. 1959a5e485a9SVille Syrjälä */ 196043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1961a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1962a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 196343f328d7SVille Syrjälä 1964e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 196527b6c122SOscar Mateo 196627b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 19671ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 196843f328d7SVille Syrjälä 196927b6c122SOscar Mateo /* Call regardless, as some status bits might not be 197027b6c122SOscar Mateo * signalled in iir */ 197191d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 197243f328d7SVille Syrjälä 19737ce4d1f2SVille Syrjälä /* 19747ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 19757ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 19767ce4d1f2SVille Syrjälä */ 19777ce4d1f2SVille Syrjälä if (iir) 19787ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 19797ce4d1f2SVille Syrjälä 1980a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1981e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 198243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 19831ae3c34cSVille Syrjälä 1984e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 1985e30e251aSVille Syrjälä 19861ae3c34cSVille Syrjälä if (hotplug_status) 198791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 19882ecb8ca4SVille Syrjälä 198991d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1990579de73bSChris Wilson } while (0); 19913278f67fSVille Syrjälä 19921f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19931f814dacSImre Deak 199443f328d7SVille Syrjälä return ret; 199543f328d7SVille Syrjälä } 199643f328d7SVille Syrjälä 199791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 199891d14251STvrtko Ursulin u32 hotplug_trigger, 199940e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2000776ad806SJesse Barnes { 200142db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2002776ad806SJesse Barnes 20036a39d7c9SJani Nikula /* 20046a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 20056a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 20066a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 20076a39d7c9SJani Nikula * errors. 20086a39d7c9SJani Nikula */ 200913cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20106a39d7c9SJani Nikula if (!hotplug_trigger) { 20116a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 20126a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 20136a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 20146a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 20156a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 20166a39d7c9SJani Nikula } 20176a39d7c9SJani Nikula 201813cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20196a39d7c9SJani Nikula if (!hotplug_trigger) 20206a39d7c9SJani Nikula return; 202113cf5504SDave Airlie 2022fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 202340e56410SVille Syrjälä dig_hotplug_reg, hpd, 2024fd63e2a9SImre Deak pch_port_hotplug_long_detect); 202540e56410SVille Syrjälä 202691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2027aaf5ec2eSSonika Jindal } 202891d131d2SDaniel Vetter 202991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 203040e56410SVille Syrjälä { 203140e56410SVille Syrjälä int pipe; 203240e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 203340e56410SVille Syrjälä 203491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 203540e56410SVille Syrjälä 2036cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 2037cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 2038776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 2039cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 2040cfc33bf7SVille Syrjälä port_name(port)); 2041cfc33bf7SVille Syrjälä } 2042776ad806SJesse Barnes 2043ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 204491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2045ce99c256SDaniel Vetter 2046776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 204791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 2048776ad806SJesse Barnes 2049776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 2050776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 2051776ad806SJesse Barnes 2052776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 2053776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 2054776ad806SJesse Barnes 2055776ad806SJesse Barnes if (pch_iir & SDE_POISON) 2056776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 2057776ad806SJesse Barnes 20589db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 2059055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 20609db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 20619db4a9c7SJesse Barnes pipe_name(pipe), 20629db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 2063776ad806SJesse Barnes 2064776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 2065776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 2066776ad806SJesse Barnes 2067776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 2068776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 2069776ad806SJesse Barnes 2070776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 20711f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20728664281bSPaulo Zanoni 20738664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 20741f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20758664281bSPaulo Zanoni } 20768664281bSPaulo Zanoni 207791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 20788664281bSPaulo Zanoni { 20798664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 20805a69b89fSDaniel Vetter enum pipe pipe; 20818664281bSPaulo Zanoni 2082de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 2083de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2084de032bf4SPaulo Zanoni 2085055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 20861f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 20871f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 20888664281bSPaulo Zanoni 20895a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 209091d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 209191d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 20925a69b89fSDaniel Vetter else 209391d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 20945a69b89fSDaniel Vetter } 20955a69b89fSDaniel Vetter } 20968bf1e9f1SShuang He 20978664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20988664281bSPaulo Zanoni } 20998664281bSPaulo Zanoni 210091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 21018664281bSPaulo Zanoni { 21028664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 21038664281bSPaulo Zanoni 2104de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2105de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2106de032bf4SPaulo Zanoni 21078664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 21081f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 21098664281bSPaulo Zanoni 21108664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 21111f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 21128664281bSPaulo Zanoni 21138664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 21141f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 21158664281bSPaulo Zanoni 21168664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2117776ad806SJesse Barnes } 2118776ad806SJesse Barnes 211991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 212023e81d69SAdam Jackson { 212123e81d69SAdam Jackson int pipe; 21226dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2123aaf5ec2eSSonika Jindal 212491d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 212591d131d2SDaniel Vetter 2126cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2127cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 212823e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2129cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2130cfc33bf7SVille Syrjälä port_name(port)); 2131cfc33bf7SVille Syrjälä } 213223e81d69SAdam Jackson 213323e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 213491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 213523e81d69SAdam Jackson 213623e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 213791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 213823e81d69SAdam Jackson 213923e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 214023e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 214123e81d69SAdam Jackson 214223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 214323e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 214423e81d69SAdam Jackson 214523e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2146055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 214723e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 214823e81d69SAdam Jackson pipe_name(pipe), 214923e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 21508664281bSPaulo Zanoni 21518664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 215291d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 215323e81d69SAdam Jackson } 215423e81d69SAdam Jackson 215591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 21566dbf30ceSVille Syrjälä { 21576dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 21586dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 21596dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 21606dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 21616dbf30ceSVille Syrjälä 21626dbf30ceSVille Syrjälä if (hotplug_trigger) { 21636dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21646dbf30ceSVille Syrjälä 21656dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 21666dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 21676dbf30ceSVille Syrjälä 21686dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 21696dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 217074c0b395SVille Syrjälä spt_port_hotplug_long_detect); 21716dbf30ceSVille Syrjälä } 21726dbf30ceSVille Syrjälä 21736dbf30ceSVille Syrjälä if (hotplug2_trigger) { 21746dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 21756dbf30ceSVille Syrjälä 21766dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 21776dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 21786dbf30ceSVille Syrjälä 21796dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 21806dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 21816dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 21826dbf30ceSVille Syrjälä } 21836dbf30ceSVille Syrjälä 21846dbf30ceSVille Syrjälä if (pin_mask) 218591d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 21866dbf30ceSVille Syrjälä 21876dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 218891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 21896dbf30ceSVille Syrjälä } 21906dbf30ceSVille Syrjälä 219191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 219291d14251STvrtko Ursulin u32 hotplug_trigger, 219340e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2194c008bc6eSPaulo Zanoni { 2195e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2196e4ce95aaSVille Syrjälä 2197e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2198e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2199e4ce95aaSVille Syrjälä 2200e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 220140e56410SVille Syrjälä dig_hotplug_reg, hpd, 2202e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 220340e56410SVille Syrjälä 220491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2205e4ce95aaSVille Syrjälä } 2206c008bc6eSPaulo Zanoni 220791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 220891d14251STvrtko Ursulin u32 de_iir) 220940e56410SVille Syrjälä { 221040e56410SVille Syrjälä enum pipe pipe; 221140e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 221240e56410SVille Syrjälä 221340e56410SVille Syrjälä if (hotplug_trigger) 221491d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 221540e56410SVille Syrjälä 2216c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 221791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2218c008bc6eSPaulo Zanoni 2219c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 222091d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2221c008bc6eSPaulo Zanoni 2222c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2223c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2224c008bc6eSPaulo Zanoni 2225055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22265a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 22275a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22285a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2229c008bc6eSPaulo Zanoni 223040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 22311f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2232c008bc6eSPaulo Zanoni 223340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 223491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 22355b3a856bSDaniel Vetter 223640da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22375251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 223851cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2239c008bc6eSPaulo Zanoni } 2240c008bc6eSPaulo Zanoni 2241c008bc6eSPaulo Zanoni /* check event from PCH */ 2242c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2243c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2244c008bc6eSPaulo Zanoni 224591d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 224691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2247c008bc6eSPaulo Zanoni else 224891d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2249c008bc6eSPaulo Zanoni 2250c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2251c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2252c008bc6eSPaulo Zanoni } 2253c008bc6eSPaulo Zanoni 225491d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 225591d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2256c008bc6eSPaulo Zanoni } 2257c008bc6eSPaulo Zanoni 225891d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 225991d14251STvrtko Ursulin u32 de_iir) 22609719fb98SPaulo Zanoni { 226107d27e20SDamien Lespiau enum pipe pipe; 226223bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 226323bb4cb5SVille Syrjälä 226440e56410SVille Syrjälä if (hotplug_trigger) 226591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 22669719fb98SPaulo Zanoni 22679719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 226891d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 22699719fb98SPaulo Zanoni 22709719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 227191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 22729719fb98SPaulo Zanoni 22739719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 227491d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 22759719fb98SPaulo Zanoni 2276055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 22775a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 22785a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 22795a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 228040da17c2SDaniel Vetter 228140da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 22825251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 228351cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 22849719fb98SPaulo Zanoni } 22859719fb98SPaulo Zanoni 22869719fb98SPaulo Zanoni /* check event from PCH */ 228791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 22889719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 22899719fb98SPaulo Zanoni 229091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 22919719fb98SPaulo Zanoni 22929719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22939719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22949719fb98SPaulo Zanoni } 22959719fb98SPaulo Zanoni } 22969719fb98SPaulo Zanoni 229772c90f62SOscar Mateo /* 229872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 229972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 230072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 230172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 230272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 230372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 230472c90f62SOscar Mateo */ 2305f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2306b1f14ad0SJesse Barnes { 230745a83f84SDaniel Vetter struct drm_device *dev = arg; 2308fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2309f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 23100e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2311b1f14ad0SJesse Barnes 23122dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 23132dd2a883SImre Deak return IRQ_NONE; 23142dd2a883SImre Deak 23151f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23161f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 23171f814dacSImre Deak 2318b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2319b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2320b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 232123a78516SPaulo Zanoni POSTING_READ(DEIER); 23220e43406bSChris Wilson 232344498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 232444498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 232544498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 232644498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 232744498aeaSPaulo Zanoni * due to its back queue). */ 232891d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 232944498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 233044498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 233144498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2332ab5c608bSBen Widawsky } 233344498aeaSPaulo Zanoni 233472c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 233572c90f62SOscar Mateo 23360e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 23370e43406bSChris Wilson if (gt_iir) { 233872c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 233972c90f62SOscar Mateo ret = IRQ_HANDLED; 234091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2341261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2342d8fc8a47SPaulo Zanoni else 2343261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 23440e43406bSChris Wilson } 2345b1f14ad0SJesse Barnes 2346b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 23470e43406bSChris Wilson if (de_iir) { 234872c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 234972c90f62SOscar Mateo ret = IRQ_HANDLED; 235091d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 235191d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2352f1af8fc1SPaulo Zanoni else 235391d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 23540e43406bSChris Wilson } 23550e43406bSChris Wilson 235691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2357f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 23580e43406bSChris Wilson if (pm_iir) { 2359b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 23600e43406bSChris Wilson ret = IRQ_HANDLED; 236172c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 23620e43406bSChris Wilson } 2363f1af8fc1SPaulo Zanoni } 2364b1f14ad0SJesse Barnes 2365b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2366b1f14ad0SJesse Barnes POSTING_READ(DEIER); 236791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 236844498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 236944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2370ab5c608bSBen Widawsky } 2371b1f14ad0SJesse Barnes 23721f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 23731f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 23741f814dacSImre Deak 2375b1f14ad0SJesse Barnes return ret; 2376b1f14ad0SJesse Barnes } 2377b1f14ad0SJesse Barnes 237891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 237991d14251STvrtko Ursulin u32 hotplug_trigger, 238040e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2381d04a492dSShashank Sharma { 2382cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2383d04a492dSShashank Sharma 2384a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2385a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2386d04a492dSShashank Sharma 2387cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 238840e56410SVille Syrjälä dig_hotplug_reg, hpd, 2389cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 239040e56410SVille Syrjälä 239191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2392d04a492dSShashank Sharma } 2393d04a492dSShashank Sharma 2394f11a0f46STvrtko Ursulin static irqreturn_t 2395f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2396abd58f01SBen Widawsky { 2397abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2398f11a0f46STvrtko Ursulin u32 iir; 2399c42664ccSDaniel Vetter enum pipe pipe; 240088e04703SJesse Barnes 2401abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2402e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2403e32192e1STvrtko Ursulin if (iir) { 2404e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2405abd58f01SBen Widawsky ret = IRQ_HANDLED; 2406e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 240791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 240838cc46d7SOscar Mateo else 240938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2410abd58f01SBen Widawsky } 241138cc46d7SOscar Mateo else 241238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2413abd58f01SBen Widawsky } 2414abd58f01SBen Widawsky 24156d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2416e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2417e32192e1STvrtko Ursulin if (iir) { 2418e32192e1STvrtko Ursulin u32 tmp_mask; 2419d04a492dSShashank Sharma bool found = false; 2420cebd87a0SVille Syrjälä 2421e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 24226d766f02SDaniel Vetter ret = IRQ_HANDLED; 242388e04703SJesse Barnes 2424e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2425e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2426e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2427e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2428e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2429e32192e1STvrtko Ursulin 2430e32192e1STvrtko Ursulin if (iir & tmp_mask) { 243191d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2432d04a492dSShashank Sharma found = true; 2433d04a492dSShashank Sharma } 2434d04a492dSShashank Sharma 2435e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2436e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2437e32192e1STvrtko Ursulin if (tmp_mask) { 243891d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 243991d14251STvrtko Ursulin hpd_bxt); 2440d04a492dSShashank Sharma found = true; 2441d04a492dSShashank Sharma } 2442e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2443e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2444e32192e1STvrtko Ursulin if (tmp_mask) { 244591d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 244691d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2447e32192e1STvrtko Ursulin found = true; 2448e32192e1STvrtko Ursulin } 2449e32192e1STvrtko Ursulin } 2450d04a492dSShashank Sharma 245191d14251STvrtko Ursulin if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 245291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24539e63743eSShashank Sharma found = true; 24549e63743eSShashank Sharma } 24559e63743eSShashank Sharma 2456d04a492dSShashank Sharma if (!found) 245738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 24586d766f02SDaniel Vetter } 245938cc46d7SOscar Mateo else 246038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 24616d766f02SDaniel Vetter } 24626d766f02SDaniel Vetter 2463055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2464e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2465abd58f01SBen Widawsky 2466c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2467c42664ccSDaniel Vetter continue; 2468c42664ccSDaniel Vetter 2469e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2470e32192e1STvrtko Ursulin if (!iir) { 2471e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2472e32192e1STvrtko Ursulin continue; 2473e32192e1STvrtko Ursulin } 2474770de83dSDamien Lespiau 2475e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2476e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2477e32192e1STvrtko Ursulin 24785a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 24795a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 24805a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2481abd58f01SBen Widawsky 2482e32192e1STvrtko Ursulin flip_done = iir; 2483b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2484e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2485770de83dSDamien Lespiau else 2486e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2487770de83dSDamien Lespiau 24885251f04eSMaarten Lankhorst if (flip_done) 248951cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2490abd58f01SBen Widawsky 2491e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 249291d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24930fbe7870SDaniel Vetter 2494e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2495e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 249638d83c96SDaniel Vetter 2497e32192e1STvrtko Ursulin fault_errors = iir; 2498b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2499e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2500770de83dSDamien Lespiau else 2501e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2502770de83dSDamien Lespiau 2503770de83dSDamien Lespiau if (fault_errors) 250430100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 250530100f2bSDaniel Vetter pipe_name(pipe), 2506e32192e1STvrtko Ursulin fault_errors); 2507abd58f01SBen Widawsky } 2508abd58f01SBen Widawsky 250991d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2510266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 251192d03a80SDaniel Vetter /* 251292d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 251392d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 251492d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 251592d03a80SDaniel Vetter */ 2516e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2517e32192e1STvrtko Ursulin if (iir) { 2518e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 251992d03a80SDaniel Vetter ret = IRQ_HANDLED; 25206dbf30ceSVille Syrjälä 252122dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 252291d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25236dbf30ceSVille Syrjälä else 252491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25252dfb0b81SJani Nikula } else { 25262dfb0b81SJani Nikula /* 25272dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25282dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25292dfb0b81SJani Nikula */ 25302dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 25312dfb0b81SJani Nikula } 253292d03a80SDaniel Vetter } 253392d03a80SDaniel Vetter 2534f11a0f46STvrtko Ursulin return ret; 2535f11a0f46STvrtko Ursulin } 2536f11a0f46STvrtko Ursulin 2537f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2538f11a0f46STvrtko Ursulin { 2539f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2540fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2541f11a0f46STvrtko Ursulin u32 master_ctl; 2542e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2543f11a0f46STvrtko Ursulin irqreturn_t ret; 2544f11a0f46STvrtko Ursulin 2545f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2546f11a0f46STvrtko Ursulin return IRQ_NONE; 2547f11a0f46STvrtko Ursulin 2548f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2549f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2550f11a0f46STvrtko Ursulin if (!master_ctl) 2551f11a0f46STvrtko Ursulin return IRQ_NONE; 2552f11a0f46STvrtko Ursulin 2553f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2554f11a0f46STvrtko Ursulin 2555f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2556f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2557f11a0f46STvrtko Ursulin 2558f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2559e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2560e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2561f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2562f11a0f46STvrtko Ursulin 2563cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2564cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2565abd58f01SBen Widawsky 25661f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 25671f814dacSImre Deak 2568abd58f01SBen Widawsky return ret; 2569abd58f01SBen Widawsky } 2570abd58f01SBen Widawsky 25711f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 257217e1df07SDaniel Vetter { 257317e1df07SDaniel Vetter /* 257417e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 257517e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 257617e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 257717e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 257817e1df07SDaniel Vetter */ 257917e1df07SDaniel Vetter 258017e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 25811f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 258217e1df07SDaniel Vetter 258317e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 258417e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 258517e1df07SDaniel Vetter } 258617e1df07SDaniel Vetter 25878a905236SJesse Barnes /** 2588b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 258914bb2c11STvrtko Ursulin * @dev_priv: i915 device private 25908a905236SJesse Barnes * 25918a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25928a905236SJesse Barnes * was detected. 25938a905236SJesse Barnes */ 2594c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 25958a905236SJesse Barnes { 259691c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2597cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2598cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2599cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 26008a905236SJesse Barnes 2601c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 26028a905236SJesse Barnes 260344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2604c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 26051f83fee0SDaniel Vetter 260617e1df07SDaniel Vetter /* 2607f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2608f454c694SImre Deak * reference held, for example because there is a pending GPU 2609f454c694SImre Deak * request that won't finish until the reset is done. This 2610f454c694SImre Deak * isn't the case at least when we get here by doing a 2611f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2612f454c694SImre Deak */ 2613f454c694SImre Deak intel_runtime_pm_get(dev_priv); 2614c033666aSChris Wilson intel_prepare_reset(dev_priv); 26157514747dSVille Syrjälä 2616780f262aSChris Wilson do { 2617f454c694SImre Deak /* 261817e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 261917e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 262017e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 262117e1df07SDaniel Vetter * deadlocks with the reset work. 262217e1df07SDaniel Vetter */ 2623780f262aSChris Wilson if (mutex_trylock(&dev_priv->drm.struct_mutex)) { 2624780f262aSChris Wilson i915_reset(dev_priv); 2625221fe799SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 2626780f262aSChris Wilson } 2627780f262aSChris Wilson 2628780f262aSChris Wilson /* We need to wait for anyone holding the lock to wakeup */ 2629780f262aSChris Wilson } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags, 2630780f262aSChris Wilson I915_RESET_IN_PROGRESS, 2631780f262aSChris Wilson TASK_UNINTERRUPTIBLE, 2632780f262aSChris Wilson HZ)); 2633f69061beSDaniel Vetter 2634c033666aSChris Wilson intel_finish_reset(dev_priv); 2635f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2636f454c694SImre Deak 2637780f262aSChris Wilson if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags)) 2638c033666aSChris Wilson kobject_uevent_env(kobj, 2639f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 26401f83fee0SDaniel Vetter 264117e1df07SDaniel Vetter /* 264217e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 26438af29b0cSChris Wilson * waiters see the updated value of the dev_priv->gpu_error. 264417e1df07SDaniel Vetter */ 26451f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2646f316a42cSBen Gamari } 26478a905236SJesse Barnes 2648d636951eSBen Widawsky static inline void 2649d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv, 2650d636951eSBen Widawsky struct intel_instdone *instdone) 2651d636951eSBen Widawsky { 2652f9e61372SBen Widawsky int slice; 2653f9e61372SBen Widawsky int subslice; 2654f9e61372SBen Widawsky 2655d636951eSBen Widawsky pr_err(" INSTDONE: 0x%08x\n", instdone->instdone); 2656d636951eSBen Widawsky 2657d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 3) 2658d636951eSBen Widawsky return; 2659d636951eSBen Widawsky 2660d636951eSBen Widawsky pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common); 2661d636951eSBen Widawsky 2662d636951eSBen Widawsky if (INTEL_GEN(dev_priv) <= 6) 2663d636951eSBen Widawsky return; 2664d636951eSBen Widawsky 2665f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2666f9e61372SBen Widawsky pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n", 2667f9e61372SBen Widawsky slice, subslice, instdone->sampler[slice][subslice]); 2668f9e61372SBen Widawsky 2669f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) 2670f9e61372SBen Widawsky pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n", 2671f9e61372SBen Widawsky slice, subslice, instdone->row[slice][subslice]); 2672d636951eSBen Widawsky } 2673d636951eSBen Widawsky 2674eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv) 2675c0e09200SDave Airlie { 2676eaa14c24SChris Wilson u32 eir; 267763eeaf38SJesse Barnes 2678eaa14c24SChris Wilson if (!IS_GEN2(dev_priv)) 2679eaa14c24SChris Wilson I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER)); 268063eeaf38SJesse Barnes 2681eaa14c24SChris Wilson if (INTEL_GEN(dev_priv) < 4) 2682eaa14c24SChris Wilson I915_WRITE(IPEIR, I915_READ(IPEIR)); 2683eaa14c24SChris Wilson else 2684eaa14c24SChris Wilson I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965)); 26858a905236SJesse Barnes 2686eaa14c24SChris Wilson I915_WRITE(EIR, I915_READ(EIR)); 268763eeaf38SJesse Barnes eir = I915_READ(EIR); 268863eeaf38SJesse Barnes if (eir) { 268963eeaf38SJesse Barnes /* 269063eeaf38SJesse Barnes * some errors might have become stuck, 269163eeaf38SJesse Barnes * mask them. 269263eeaf38SJesse Barnes */ 2693eaa14c24SChris Wilson DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir); 269463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 269563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 269663eeaf38SJesse Barnes } 269735aed2e6SChris Wilson } 269835aed2e6SChris Wilson 269935aed2e6SChris Wilson /** 2700b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 270114bb2c11STvrtko Ursulin * @dev_priv: i915 device private 270214b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2703aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 270435aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 270535aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 270635aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 270735aed2e6SChris Wilson * of a ring dump etc.). 270814bb2c11STvrtko Ursulin * @fmt: Error message format string 270935aed2e6SChris Wilson */ 2710c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2711c033666aSChris Wilson u32 engine_mask, 271258174462SMika Kuoppala const char *fmt, ...) 271335aed2e6SChris Wilson { 271458174462SMika Kuoppala va_list args; 271558174462SMika Kuoppala char error_msg[80]; 271635aed2e6SChris Wilson 271758174462SMika Kuoppala va_start(args, fmt); 271858174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 271958174462SMika Kuoppala va_end(args); 272058174462SMika Kuoppala 2721c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2722eaa14c24SChris Wilson i915_clear_error_registers(dev_priv); 27238a905236SJesse Barnes 27248af29b0cSChris Wilson if (!engine_mask) 27258af29b0cSChris Wilson return; 27268af29b0cSChris Wilson 27278af29b0cSChris Wilson if (test_and_set_bit(I915_RESET_IN_PROGRESS, 27288af29b0cSChris Wilson &dev_priv->gpu_error.flags)) 27298af29b0cSChris Wilson return; 2730ba1234d1SBen Gamari 273111ed50ecSBen Gamari /* 2732b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2733b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2734b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 273517e1df07SDaniel Vetter * processes will see a reset in progress and back off, 273617e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 273717e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 273817e1df07SDaniel Vetter * that the reset work needs to acquire. 273917e1df07SDaniel Vetter * 27408af29b0cSChris Wilson * Note: The wake_up also provides a memory barrier to ensure that the 27418af29b0cSChris Wilson * waiters see the updated value of the reset flags. 274211ed50ecSBen Gamari */ 27431f15b76fSChris Wilson i915_error_wake_up(dev_priv); 274411ed50ecSBen Gamari 2745c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 27468a905236SJesse Barnes } 27478a905236SJesse Barnes 274842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 274942f52ef8SKeith Packard * we use as a pipe index 275042f52ef8SKeith Packard */ 275186e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe) 27520a3e67a4SJesse Barnes { 2753fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2754e9d21d7fSKeith Packard unsigned long irqflags; 275571e0ffa5SJesse Barnes 27561ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 275786e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 275886e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 275986e83e35SChris Wilson 276086e83e35SChris Wilson return 0; 276186e83e35SChris Wilson } 276286e83e35SChris Wilson 276386e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe) 276486e83e35SChris Wilson { 276586e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 276686e83e35SChris Wilson unsigned long irqflags; 276786e83e35SChris Wilson 276886e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27697c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2770755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27711ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27728692d00eSChris Wilson 27730a3e67a4SJesse Barnes return 0; 27740a3e67a4SJesse Barnes } 27750a3e67a4SJesse Barnes 277688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2777f796cf8fSJesse Barnes { 2778fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2779f796cf8fSJesse Barnes unsigned long irqflags; 278055b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 278186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2782f796cf8fSJesse Barnes 2783f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2784fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2785b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2786b1f14ad0SJesse Barnes 2787b1f14ad0SJesse Barnes return 0; 2788b1f14ad0SJesse Barnes } 2789b1f14ad0SJesse Barnes 279088e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2791abd58f01SBen Widawsky { 2792fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2793abd58f01SBen Widawsky unsigned long irqflags; 2794abd58f01SBen Widawsky 2795abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2796013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2797abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2798013d3752SVille Syrjälä 2799abd58f01SBen Widawsky return 0; 2800abd58f01SBen Widawsky } 2801abd58f01SBen Widawsky 280242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280342f52ef8SKeith Packard * we use as a pipe index 280442f52ef8SKeith Packard */ 280586e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe) 280686e83e35SChris Wilson { 280786e83e35SChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 280886e83e35SChris Wilson unsigned long irqflags; 280986e83e35SChris Wilson 281086e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 281186e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 281286e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 281386e83e35SChris Wilson } 281486e83e35SChris Wilson 281586e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe) 28160a3e67a4SJesse Barnes { 2817fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2818e9d21d7fSKeith Packard unsigned long irqflags; 28190a3e67a4SJesse Barnes 28201ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28217c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2822755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28231ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28240a3e67a4SJesse Barnes } 28250a3e67a4SJesse Barnes 282688e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2827f796cf8fSJesse Barnes { 2828fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2829f796cf8fSJesse Barnes unsigned long irqflags; 283055b8f2a7STvrtko Ursulin uint32_t bit = INTEL_GEN(dev_priv) >= 7 ? 283186e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2832f796cf8fSJesse Barnes 2833f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2834fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2835b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2836b1f14ad0SJesse Barnes } 2837b1f14ad0SJesse Barnes 283888e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2839abd58f01SBen Widawsky { 2840fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2841abd58f01SBen Widawsky unsigned long irqflags; 2842abd58f01SBen Widawsky 2843abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2844013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2845abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2846abd58f01SBen Widawsky } 2847abd58f01SBen Widawsky 28489107e9d2SChris Wilson static bool 284931bb59ccSChris Wilson ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr) 2850a028c4b0SDaniel Vetter { 285131bb59ccSChris Wilson if (INTEL_GEN(engine->i915) >= 8) { 2852a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2853a028c4b0SDaniel Vetter } else { 2854a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2855a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2856a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2857a028c4b0SDaniel Vetter } 2858a028c4b0SDaniel Vetter } 2859a028c4b0SDaniel Vetter 2860a4872ba6SOscar Mateo static struct intel_engine_cs * 28610bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28620bc40be8STvrtko Ursulin u64 offset) 2863921d42eaSDaniel Vetter { 2864c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2865a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 28663b3f1650SAkash Goel enum intel_engine_id id; 2867921d42eaSDaniel Vetter 2868c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 28693b3f1650SAkash Goel for_each_engine(signaller, dev_priv, id) { 28700bc40be8STvrtko Ursulin if (engine == signaller) 2871a6cdb93aSRodrigo Vivi continue; 2872a6cdb93aSRodrigo Vivi 2873348b9b11SChris Wilson if (offset == signaller->semaphore.signal_ggtt[engine->hw_id]) 2874a6cdb93aSRodrigo Vivi return signaller; 2875a6cdb93aSRodrigo Vivi } 2876921d42eaSDaniel Vetter } else { 2877921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2878921d42eaSDaniel Vetter 28793b3f1650SAkash Goel for_each_engine(signaller, dev_priv, id) { 28800bc40be8STvrtko Ursulin if(engine == signaller) 2881921d42eaSDaniel Vetter continue; 2882921d42eaSDaniel Vetter 2883348b9b11SChris Wilson if (sync_bits == signaller->semaphore.mbox.wait[engine->hw_id]) 2884921d42eaSDaniel Vetter return signaller; 2885921d42eaSDaniel Vetter } 2886921d42eaSDaniel Vetter } 2887921d42eaSDaniel Vetter 2888348b9b11SChris Wilson DRM_DEBUG_DRIVER("No signaller ring found for %s, ipehr 0x%08x, offset 0x%016llx\n", 2889348b9b11SChris Wilson engine->name, ipehr, offset); 2890921d42eaSDaniel Vetter 289180b5bdbdSChris Wilson return ERR_PTR(-ENODEV); 2892921d42eaSDaniel Vetter } 2893921d42eaSDaniel Vetter 2894a4872ba6SOscar Mateo static struct intel_engine_cs * 28950bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2896a24a11e6SChris Wilson { 2897c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2898406ea8d2SChris Wilson void __iomem *vaddr; 289988fe429dSDaniel Vetter u32 cmd, ipehr, head; 2900a6cdb93aSRodrigo Vivi u64 offset = 0; 2901a6cdb93aSRodrigo Vivi int i, backwards; 2902a24a11e6SChris Wilson 2903381e8ae3STomas Elf /* 2904381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2905381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2906381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2907381e8ae3STomas Elf * mode. 2908381e8ae3STomas Elf * 2909381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2910381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2911381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2912381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2913381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2914381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2915381e8ae3STomas Elf * the hang checker to deadlock. 2916381e8ae3STomas Elf * 2917381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2918381e8ae3STomas Elf * current form. Just return NULL and move on. 2919381e8ae3STomas Elf */ 29200bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2921381e8ae3STomas Elf return NULL; 2922381e8ae3STomas Elf 29230bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 292431bb59ccSChris Wilson if (!ipehr_is_semaphore_wait(engine, ipehr)) 29256274f212SChris Wilson return NULL; 2926a24a11e6SChris Wilson 292788fe429dSDaniel Vetter /* 292888fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 292988fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2930a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2931a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 293288fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 293388fe429dSDaniel Vetter * ringbuffer itself. 2934a24a11e6SChris Wilson */ 29350bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 2936c033666aSChris Wilson backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4; 2937f2f0ed71SChris Wilson vaddr = (void __iomem *)engine->buffer->vaddr; 293888fe429dSDaniel Vetter 2939a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 294088fe429dSDaniel Vetter /* 294188fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 294288fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 294388fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 294488fe429dSDaniel Vetter */ 29450bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 294688fe429dSDaniel Vetter 294788fe429dSDaniel Vetter /* This here seems to blow up */ 2948406ea8d2SChris Wilson cmd = ioread32(vaddr + head); 2949a24a11e6SChris Wilson if (cmd == ipehr) 2950a24a11e6SChris Wilson break; 2951a24a11e6SChris Wilson 295288fe429dSDaniel Vetter head -= 4; 295388fe429dSDaniel Vetter } 2954a24a11e6SChris Wilson 295588fe429dSDaniel Vetter if (!i) 295688fe429dSDaniel Vetter return NULL; 295788fe429dSDaniel Vetter 2958406ea8d2SChris Wilson *seqno = ioread32(vaddr + head + 4) + 1; 2959c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2960406ea8d2SChris Wilson offset = ioread32(vaddr + head + 12); 2961a6cdb93aSRodrigo Vivi offset <<= 32; 2962406ea8d2SChris Wilson offset |= ioread32(vaddr + head + 8); 2963a6cdb93aSRodrigo Vivi } 29640bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2965a24a11e6SChris Wilson } 2966a24a11e6SChris Wilson 29670bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29686274f212SChris Wilson { 2969c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2970a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2971a0d036b0SChris Wilson u32 seqno; 29726274f212SChris Wilson 29730bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29746274f212SChris Wilson 29750bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29764be17381SChris Wilson if (signaller == NULL) 29774be17381SChris Wilson return -1; 29784be17381SChris Wilson 297980b5bdbdSChris Wilson if (IS_ERR(signaller)) 298080b5bdbdSChris Wilson return 0; 298180b5bdbdSChris Wilson 29824be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2983666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29846274f212SChris Wilson return -1; 29856274f212SChris Wilson 29861b7744e7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno)) 29874be17381SChris Wilson return 1; 29884be17381SChris Wilson 2989a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2990a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2991a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29924be17381SChris Wilson return -1; 29934be17381SChris Wilson 29944be17381SChris Wilson return 0; 29956274f212SChris Wilson } 29966274f212SChris Wilson 29976274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29986274f212SChris Wilson { 2999e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 30003b3f1650SAkash Goel enum intel_engine_id id; 30016274f212SChris Wilson 30023b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) 3003e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 30046274f212SChris Wilson } 30056274f212SChris Wilson 3006d636951eSBen Widawsky static bool instdone_unchanged(u32 current_instdone, u32 *old_instdone) 3007d636951eSBen Widawsky { 3008d636951eSBen Widawsky u32 tmp = current_instdone | *old_instdone; 3009d636951eSBen Widawsky bool unchanged; 3010d636951eSBen Widawsky 3011d636951eSBen Widawsky unchanged = tmp == *old_instdone; 3012d636951eSBen Widawsky *old_instdone |= tmp; 3013d636951eSBen Widawsky 3014d636951eSBen Widawsky return unchanged; 3015d636951eSBen Widawsky } 3016d636951eSBen Widawsky 30170bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 30181ec14ad3SChris Wilson { 3019d636951eSBen Widawsky struct drm_i915_private *dev_priv = engine->i915; 3020d636951eSBen Widawsky struct intel_instdone instdone; 3021d636951eSBen Widawsky struct intel_instdone *accu_instdone = &engine->hangcheck.instdone; 302261642ff0SMika Kuoppala bool stuck; 3023f9e61372SBen Widawsky int slice; 3024f9e61372SBen Widawsky int subslice; 30259107e9d2SChris Wilson 30260bc40be8STvrtko Ursulin if (engine->id != RCS) 302761642ff0SMika Kuoppala return true; 302861642ff0SMika Kuoppala 30290e704476SChris Wilson intel_engine_get_instdone(engine, &instdone); 303061642ff0SMika Kuoppala 303161642ff0SMika Kuoppala /* There might be unstable subunit states even when 303261642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 303361642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 303461642ff0SMika Kuoppala * consider those as progress. 303561642ff0SMika Kuoppala */ 3036d636951eSBen Widawsky stuck = instdone_unchanged(instdone.instdone, 3037d636951eSBen Widawsky &accu_instdone->instdone); 3038d636951eSBen Widawsky stuck &= instdone_unchanged(instdone.slice_common, 3039d636951eSBen Widawsky &accu_instdone->slice_common); 3040f9e61372SBen Widawsky 3041f9e61372SBen Widawsky for_each_instdone_slice_subslice(dev_priv, slice, subslice) { 3042f9e61372SBen Widawsky stuck &= instdone_unchanged(instdone.sampler[slice][subslice], 3043f9e61372SBen Widawsky &accu_instdone->sampler[slice][subslice]); 3044f9e61372SBen Widawsky stuck &= instdone_unchanged(instdone.row[slice][subslice], 3045f9e61372SBen Widawsky &accu_instdone->row[slice][subslice]); 3046f9e61372SBen Widawsky } 304761642ff0SMika Kuoppala 304861642ff0SMika Kuoppala return stuck; 304961642ff0SMika Kuoppala } 305061642ff0SMika Kuoppala 30517e37f889SChris Wilson static enum intel_engine_hangcheck_action 30520bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 305361642ff0SMika Kuoppala { 30540bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 305561642ff0SMika Kuoppala 305661642ff0SMika Kuoppala /* Clear subunit states on head movement */ 3057d636951eSBen Widawsky memset(&engine->hangcheck.instdone, 0, 30580bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 305961642ff0SMika Kuoppala 3060f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3061f260fe7bSMika Kuoppala } 3062f260fe7bSMika Kuoppala 30630bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 306461642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 306561642ff0SMika Kuoppala 306661642ff0SMika Kuoppala return HANGCHECK_HUNG; 306761642ff0SMika Kuoppala } 306861642ff0SMika Kuoppala 30697e37f889SChris Wilson static enum intel_engine_hangcheck_action 30707e37f889SChris Wilson engine_stuck(struct intel_engine_cs *engine, u64 acthd) 307161642ff0SMika Kuoppala { 3072c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 30737e37f889SChris Wilson enum intel_engine_hangcheck_action ha; 307461642ff0SMika Kuoppala u32 tmp; 307561642ff0SMika Kuoppala 30760bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 307761642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 307861642ff0SMika Kuoppala return ha; 307961642ff0SMika Kuoppala 3080c033666aSChris Wilson if (IS_GEN2(dev_priv)) 3081f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30829107e9d2SChris Wilson 30839107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30849107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30859107e9d2SChris Wilson * and break the hang. This should work on 30869107e9d2SChris Wilson * all but the second generation chipsets. 30879107e9d2SChris Wilson */ 30880bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30891ec14ad3SChris Wilson if (tmp & RING_WAIT) { 3090c033666aSChris Wilson i915_handle_error(dev_priv, 0, 309158174462SMika Kuoppala "Kicking stuck wait on %s", 30920bc40be8STvrtko Ursulin engine->name); 30930bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3094f2f4d82fSJani Nikula return HANGCHECK_KICK; 30951ec14ad3SChris Wilson } 3096a24a11e6SChris Wilson 3097c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30980bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30996274f212SChris Wilson default: 3100f2f4d82fSJani Nikula return HANGCHECK_HUNG; 31016274f212SChris Wilson case 1: 3102c033666aSChris Wilson i915_handle_error(dev_priv, 0, 310358174462SMika Kuoppala "Kicking stuck semaphore on %s", 31040bc40be8STvrtko Ursulin engine->name); 31050bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3106f2f4d82fSJani Nikula return HANGCHECK_KICK; 31076274f212SChris Wilson case 0: 3108f2f4d82fSJani Nikula return HANGCHECK_WAIT; 31096274f212SChris Wilson } 31109107e9d2SChris Wilson } 31119107e9d2SChris Wilson 3112f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3113a24a11e6SChris Wilson } 3114d1e61e7fSChris Wilson 3115737b1506SChris Wilson /* 3116f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 311705407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 311805407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 311905407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 312005407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 312105407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3122f65d9421SBen Gamari */ 3123737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3124f65d9421SBen Gamari { 3125737b1506SChris Wilson struct drm_i915_private *dev_priv = 3126737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3127737b1506SChris Wilson gpu_error.hangcheck_work.work); 3128e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 31293b3f1650SAkash Goel enum intel_engine_id id; 31302b284288SChris Wilson unsigned int hung = 0, stuck = 0; 31312b284288SChris Wilson int busy_count = 0; 31329107e9d2SChris Wilson #define BUSY 1 31339107e9d2SChris Wilson #define KICK 5 31349107e9d2SChris Wilson #define HUNG 20 313524a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3136893eead0SChris Wilson 3137d330a953SJani Nikula if (!i915.enable_hangcheck) 31383e0dc6b0SBen Widawsky return; 31393e0dc6b0SBen Widawsky 3140b1379d49SChris Wilson if (!READ_ONCE(dev_priv->gt.awake)) 314167d97da3SChris Wilson return; 31421f814dacSImre Deak 314375714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 314475714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 314575714940SMika Kuoppala * any invalid access. 314675714940SMika Kuoppala */ 314775714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 314875714940SMika Kuoppala 31493b3f1650SAkash Goel for_each_engine(engine, dev_priv, id) { 3150688e6c72SChris Wilson bool busy = intel_engine_has_waiter(engine); 315150877445SChris Wilson u64 acthd; 315250877445SChris Wilson u32 seqno; 315334730fedSChris Wilson u32 submit; 3154b4519513SChris Wilson 31556274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31566274f212SChris Wilson 3157c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3158c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3159c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3160c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3161c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3162c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3163c04e0f3bSChris Wilson */ 3164c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3165c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3166c04e0f3bSChris Wilson 31677e37f889SChris Wilson acthd = intel_engine_get_active_head(engine); 31681b7744e7SChris Wilson seqno = intel_engine_get_seqno(engine); 316934730fedSChris Wilson submit = READ_ONCE(engine->last_submitted_seqno); 317005407ff8SMika Kuoppala 3171e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 317234730fedSChris Wilson if (i915_seqno_passed(seqno, submit)) { 3173e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 317405407ff8SMika Kuoppala } else { 31756274f212SChris Wilson /* We always increment the hangcheck score 31769930ca1aSChris Wilson * if the engine is busy and still processing 31776274f212SChris Wilson * the same request, so that no single request 31786274f212SChris Wilson * can run indefinitely (such as a chain of 31796274f212SChris Wilson * batches). The only time we do not increment 31806274f212SChris Wilson * the hangcheck score on this ring, if this 31819930ca1aSChris Wilson * engine is in a legitimate wait for another 31829930ca1aSChris Wilson * engine. In that case the waiting engine is a 31836274f212SChris Wilson * victim and we want to be sure we catch the 31846274f212SChris Wilson * right culprit. Then every time we do kick 31856274f212SChris Wilson * the ring, add a small increment to the 31866274f212SChris Wilson * score so that we can catch a batch that is 31876274f212SChris Wilson * being repeatedly kicked and so responsible 31886274f212SChris Wilson * for stalling the machine. 31899107e9d2SChris Wilson */ 31907e37f889SChris Wilson engine->hangcheck.action = 31917e37f889SChris Wilson engine_stuck(engine, acthd); 3192ad8beaeaSMika Kuoppala 3193e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3194da661464SMika Kuoppala case HANGCHECK_IDLE: 3195f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3196f260fe7bSMika Kuoppala break; 319724a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3198e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31996274f212SChris Wilson break; 3200f2f4d82fSJani Nikula case HANGCHECK_KICK: 3201e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 32026274f212SChris Wilson break; 3203f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3204e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 32056274f212SChris Wilson break; 32066274f212SChris Wilson } 320705407ff8SMika Kuoppala } 32082b284288SChris Wilson 32092b284288SChris Wilson if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 32102b284288SChris Wilson hung |= intel_engine_flag(engine); 32112b284288SChris Wilson if (engine->hangcheck.action != HANGCHECK_HUNG) 32122b284288SChris Wilson stuck |= intel_engine_flag(engine); 32132b284288SChris Wilson } 32149107e9d2SChris Wilson } else { 3215e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3216da661464SMika Kuoppala 32179107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 32189107e9d2SChris Wilson * attempts across multiple batches. 32199107e9d2SChris Wilson */ 3220e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3221e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3222e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3223e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3224f260fe7bSMika Kuoppala 322561642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 322612471ba8SChris Wilson acthd = 0; 322761642ff0SMika Kuoppala 3228d636951eSBen Widawsky memset(&engine->hangcheck.instdone, 0, 3229e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3230cbb465e7SChris Wilson } 3231f65d9421SBen Gamari 3232e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3233e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 32349107e9d2SChris Wilson busy_count += busy; 323505407ff8SMika Kuoppala } 323605407ff8SMika Kuoppala 32372b284288SChris Wilson if (hung) { 32382b284288SChris Wilson char msg[80]; 3239bafb0fceSChris Wilson unsigned int tmp; 32402b284288SChris Wilson int len; 324105407ff8SMika Kuoppala 32422b284288SChris Wilson /* If some rings hung but others were still busy, only 32432b284288SChris Wilson * blame the hanging rings in the synopsis. 32442b284288SChris Wilson */ 32452b284288SChris Wilson if (stuck != hung) 32462b284288SChris Wilson hung &= ~stuck; 32472b284288SChris Wilson len = scnprintf(msg, sizeof(msg), 32482b284288SChris Wilson "%s on ", stuck == hung ? "No progress" : "Hang"); 3249bafb0fceSChris Wilson for_each_engine_masked(engine, dev_priv, hung, tmp) 32502b284288SChris Wilson len += scnprintf(msg + len, sizeof(msg) - len, 32512b284288SChris Wilson "%s, ", engine->name); 32522b284288SChris Wilson msg[len-2] = '\0'; 32532b284288SChris Wilson 32542b284288SChris Wilson return i915_handle_error(dev_priv, hung, msg); 32552b284288SChris Wilson } 325605407ff8SMika Kuoppala 325705535726SChris Wilson /* Reset timer in case GPU hangs without another request being added */ 325805407ff8SMika Kuoppala if (busy_count) 3259c033666aSChris Wilson i915_queue_hangcheck(dev_priv); 326010cd45b6SMika Kuoppala } 326110cd45b6SMika Kuoppala 32621c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 326391738a95SPaulo Zanoni { 3264fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 326591738a95SPaulo Zanoni 32666e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 326791738a95SPaulo Zanoni return; 326891738a95SPaulo Zanoni 3269f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3270105b122eSPaulo Zanoni 32716e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 3272105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3273622364b6SPaulo Zanoni } 3274105b122eSPaulo Zanoni 327591738a95SPaulo Zanoni /* 3276622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3277622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3278622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3279622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3280622364b6SPaulo Zanoni * 3281622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 328291738a95SPaulo Zanoni */ 3283622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3284622364b6SPaulo Zanoni { 3285fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3286622364b6SPaulo Zanoni 32876e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3288622364b6SPaulo Zanoni return; 3289622364b6SPaulo Zanoni 3290622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 329191738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 329291738a95SPaulo Zanoni POSTING_READ(SDEIER); 329391738a95SPaulo Zanoni } 329491738a95SPaulo Zanoni 32957c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3296d18ea1b5SDaniel Vetter { 3297fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3298d18ea1b5SDaniel Vetter 3299f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3300a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3301f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3302d18ea1b5SDaniel Vetter } 3303d18ea1b5SDaniel Vetter 330470591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 330570591a41SVille Syrjälä { 330670591a41SVille Syrjälä enum pipe pipe; 330770591a41SVille Syrjälä 330871b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 330971b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 331071b8b41dSVille Syrjälä else 331171b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 331271b8b41dSVille Syrjälä 3313ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 331470591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 331570591a41SVille Syrjälä 3316ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3317ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3318ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3319ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3320ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3321ad22d106SVille Syrjälä } 332270591a41SVille Syrjälä 332370591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3324ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 332570591a41SVille Syrjälä } 332670591a41SVille Syrjälä 33278bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 33288bb61306SVille Syrjälä { 33298bb61306SVille Syrjälä u32 pipestat_mask; 33309ab981f2SVille Syrjälä u32 enable_mask; 33318bb61306SVille Syrjälä enum pipe pipe; 33328bb61306SVille Syrjälä 33338bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 33348bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 33358bb61306SVille Syrjälä 33368bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 33378bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 33388bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 33398bb61306SVille Syrjälä 33409ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 33418bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33428bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 33438bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 33449ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 33456b7eafc1SVille Syrjälä 33466b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33476b7eafc1SVille Syrjälä 33489ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33498bb61306SVille Syrjälä 33509ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33518bb61306SVille Syrjälä } 33528bb61306SVille Syrjälä 33538bb61306SVille Syrjälä /* drm_dma.h hooks 33548bb61306SVille Syrjälä */ 33558bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33568bb61306SVille Syrjälä { 3357fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33588bb61306SVille Syrjälä 33598bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33608bb61306SVille Syrjälä 33618bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33625db94019STvrtko Ursulin if (IS_GEN7(dev_priv)) 33638bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33648bb61306SVille Syrjälä 33658bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33668bb61306SVille Syrjälä 33678bb61306SVille Syrjälä ibx_irq_reset(dev); 33688bb61306SVille Syrjälä } 33698bb61306SVille Syrjälä 33707e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 33717e231dbeSJesse Barnes { 3372fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33737e231dbeSJesse Barnes 337434c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 337534c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 337634c7b8a7SVille Syrjälä 33777c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 33787e231dbeSJesse Barnes 3379ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33809918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 338170591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3382ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33837e231dbeSJesse Barnes } 33847e231dbeSJesse Barnes 3385d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3386d6e3cca3SDaniel Vetter { 3387d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3388d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3389d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3390d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3391d6e3cca3SDaniel Vetter } 3392d6e3cca3SDaniel Vetter 3393823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3394abd58f01SBen Widawsky { 3395fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3396abd58f01SBen Widawsky int pipe; 3397abd58f01SBen Widawsky 3398abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3399abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3400abd58f01SBen Widawsky 3401d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3402abd58f01SBen Widawsky 3403055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3404f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3405813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3406f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3407abd58f01SBen Widawsky 3408f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3409f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3410f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3411abd58f01SBen Widawsky 34126e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 34131c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3414abd58f01SBen Widawsky } 3415abd58f01SBen Widawsky 34164c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 34174c6c03beSDamien Lespiau unsigned int pipe_mask) 3418d49bdb0eSPaulo Zanoni { 34191180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 34206831f3e3SVille Syrjälä enum pipe pipe; 3421d49bdb0eSPaulo Zanoni 342213321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 34236831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34246831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 34256831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 34266831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 342713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3428d49bdb0eSPaulo Zanoni } 3429d49bdb0eSPaulo Zanoni 3430aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3431aae8ba84SVille Syrjälä unsigned int pipe_mask) 3432aae8ba84SVille Syrjälä { 34336831f3e3SVille Syrjälä enum pipe pipe; 34346831f3e3SVille Syrjälä 3435aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34366831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34376831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3438aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3439aae8ba84SVille Syrjälä 3440aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 344191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3442aae8ba84SVille Syrjälä } 3443aae8ba84SVille Syrjälä 344443f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 344543f328d7SVille Syrjälä { 3446fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 344743f328d7SVille Syrjälä 344843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 344943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 345043f328d7SVille Syrjälä 3451d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 345243f328d7SVille Syrjälä 345343f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 345443f328d7SVille Syrjälä 3455ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34569918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 345770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3458ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 345943f328d7SVille Syrjälä } 346043f328d7SVille Syrjälä 346191d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 346287a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 346387a02106SVille Syrjälä { 346487a02106SVille Syrjälä struct intel_encoder *encoder; 346587a02106SVille Syrjälä u32 enabled_irqs = 0; 346687a02106SVille Syrjälä 346791c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 346887a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 346987a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 347087a02106SVille Syrjälä 347187a02106SVille Syrjälä return enabled_irqs; 347287a02106SVille Syrjälä } 347387a02106SVille Syrjälä 347491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 347582a28bcfSDaniel Vetter { 347687a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 347782a28bcfSDaniel Vetter 347891d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3479fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 348091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 348182a28bcfSDaniel Vetter } else { 3482fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 348391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 348482a28bcfSDaniel Vetter } 348582a28bcfSDaniel Vetter 3486fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 348782a28bcfSDaniel Vetter 34887fe0b973SKeith Packard /* 34897fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 34906dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 34916dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 34927fe0b973SKeith Packard */ 34937fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 34947fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 34957fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34967fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34977fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34980b2eb33eSVille Syrjälä /* 34990b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 35000b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 35010b2eb33eSVille Syrjälä */ 350291d14251STvrtko Ursulin if (HAS_PCH_LPT_LP(dev_priv)) 35030b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 35047fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35056dbf30ceSVille Syrjälä } 350626951cafSXiong Zhang 350791d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35086dbf30ceSVille Syrjälä { 35096dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 35106dbf30ceSVille Syrjälä 35116dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 351291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 35136dbf30ceSVille Syrjälä 35146dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35156dbf30ceSVille Syrjälä 35166dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 35176dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 35186dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 351974c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 35206dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 35216dbf30ceSVille Syrjälä 352226951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 352326951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 352426951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 352526951cafSXiong Zhang } 35267fe0b973SKeith Packard 352791d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3528e4ce95aaSVille Syrjälä { 3529e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3530e4ce95aaSVille Syrjälä 353191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 35323a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 353391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35343a3b3c7dSVille Syrjälä 35353a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 353691d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 353723bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 353891d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35393a3b3c7dSVille Syrjälä 35403a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 354123bb4cb5SVille Syrjälä } else { 3542e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 354391d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3544e4ce95aaSVille Syrjälä 3545e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35463a3b3c7dSVille Syrjälä } 3547e4ce95aaSVille Syrjälä 3548e4ce95aaSVille Syrjälä /* 3549e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3550e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 355123bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3552e4ce95aaSVille Syrjälä */ 3553e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3554e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3555e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3556e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3557e4ce95aaSVille Syrjälä 355891d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3559e4ce95aaSVille Syrjälä } 3560e4ce95aaSVille Syrjälä 356191d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3562e0a20ad7SShashank Sharma { 3563a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3564e0a20ad7SShashank Sharma 356591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 3566a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3567e0a20ad7SShashank Sharma 3568a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3569e0a20ad7SShashank Sharma 3570a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3571a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3572a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3573d252bf68SShubhangi Shrivastava 3574d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3575d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3576d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3577d252bf68SShubhangi Shrivastava 3578d252bf68SShubhangi Shrivastava /* 3579d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3580d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3581d252bf68SShubhangi Shrivastava */ 3582d252bf68SShubhangi Shrivastava 3583d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3584d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3585d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3586d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3587d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3588d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3589d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3590d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3591d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3592d252bf68SShubhangi Shrivastava 3593a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3594e0a20ad7SShashank Sharma } 3595e0a20ad7SShashank Sharma 3596d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3597d46da437SPaulo Zanoni { 3598fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 359982a28bcfSDaniel Vetter u32 mask; 3600d46da437SPaulo Zanoni 36016e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3602692a04cfSDaniel Vetter return; 3603692a04cfSDaniel Vetter 36046e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36055c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3606105b122eSPaulo Zanoni else 36075c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36088664281bSPaulo Zanoni 3609b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3610d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3611d46da437SPaulo Zanoni } 3612d46da437SPaulo Zanoni 36130a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 36140a9a8c91SDaniel Vetter { 3615fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36160a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 36170a9a8c91SDaniel Vetter 36180a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 36190a9a8c91SDaniel Vetter 36200a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 36213c9192bcSTvrtko Ursulin if (HAS_L3_DPF(dev_priv)) { 36220a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 3623772c2a51STvrtko Ursulin dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv); 3624772c2a51STvrtko Ursulin gt_irqs |= GT_PARITY_ERROR(dev_priv); 36250a9a8c91SDaniel Vetter } 36260a9a8c91SDaniel Vetter 36270a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 36285db94019STvrtko Ursulin if (IS_GEN5(dev_priv)) { 3629f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 36300a9a8c91SDaniel Vetter } else { 36310a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 36320a9a8c91SDaniel Vetter } 36330a9a8c91SDaniel Vetter 363435079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36350a9a8c91SDaniel Vetter 36360a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 363778e68d36SImre Deak /* 363878e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 363978e68d36SImre Deak * itself is enabled/disabled. 364078e68d36SImre Deak */ 3641f4e9af4fSAkash Goel if (HAS_VEBOX(dev_priv)) { 36420a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 3643f4e9af4fSAkash Goel dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT; 3644f4e9af4fSAkash Goel } 36450a9a8c91SDaniel Vetter 3646f4e9af4fSAkash Goel dev_priv->pm_imr = 0xffffffff; 3647f4e9af4fSAkash Goel GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs); 36480a9a8c91SDaniel Vetter } 36490a9a8c91SDaniel Vetter } 36500a9a8c91SDaniel Vetter 3651f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3652036a4a7dSZhenyu Wang { 3653fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36548e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36558e76f8dcSPaulo Zanoni 36568e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36578e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36588e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36598e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36605c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36618e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 366223bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 366323bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36648e76f8dcSPaulo Zanoni } else { 36658e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3666ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36675b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36685b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 36695b3a856bSDaniel Vetter DE_POISON); 3670e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3671e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3672e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36738e76f8dcSPaulo Zanoni } 3674036a4a7dSZhenyu Wang 36751ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3676036a4a7dSZhenyu Wang 36770c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 36780c841212SPaulo Zanoni 3679622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3680622364b6SPaulo Zanoni 368135079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3682036a4a7dSZhenyu Wang 36830a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3684036a4a7dSZhenyu Wang 3685d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 36867fe0b973SKeith Packard 368750a0bc90STvrtko Ursulin if (IS_IRONLAKE_M(dev_priv)) { 36886005ce42SDaniel Vetter /* Enable PCU event interrupts 36896005ce42SDaniel Vetter * 36906005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36914bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36924bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3693d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3694fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3695d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3696f97108d1SJesse Barnes } 3697f97108d1SJesse Barnes 3698036a4a7dSZhenyu Wang return 0; 3699036a4a7dSZhenyu Wang } 3700036a4a7dSZhenyu Wang 3701f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3702f8b79e58SImre Deak { 3703f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3704f8b79e58SImre Deak 3705f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3706f8b79e58SImre Deak return; 3707f8b79e58SImre Deak 3708f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3709f8b79e58SImre Deak 3710d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3711d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3712ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3713f8b79e58SImre Deak } 3714d6c69803SVille Syrjälä } 3715f8b79e58SImre Deak 3716f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3717f8b79e58SImre Deak { 3718f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3719f8b79e58SImre Deak 3720f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3721f8b79e58SImre Deak return; 3722f8b79e58SImre Deak 3723f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3724f8b79e58SImre Deak 3725950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3726ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3727f8b79e58SImre Deak } 3728f8b79e58SImre Deak 37290e6c9a9eSVille Syrjälä 37300e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 37310e6c9a9eSVille Syrjälä { 3732fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 37330e6c9a9eSVille Syrjälä 37340a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37357e231dbeSJesse Barnes 3736ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37379918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3738ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3739ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3740ad22d106SVille Syrjälä 37417e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 374234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 374320afbda2SDaniel Vetter 374420afbda2SDaniel Vetter return 0; 374520afbda2SDaniel Vetter } 374620afbda2SDaniel Vetter 3747abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3748abd58f01SBen Widawsky { 3749abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3750abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3751abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 375273d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 375373d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 375473d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3755abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 375673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 375773d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 375873d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3759abd58f01SBen Widawsky 0, 376073d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 376173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3762abd58f01SBen Widawsky }; 3763abd58f01SBen Widawsky 376498735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 376598735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 376698735739STvrtko Ursulin 3767f4e9af4fSAkash Goel dev_priv->pm_ier = 0x0; 3768f4e9af4fSAkash Goel dev_priv->pm_imr = ~dev_priv->pm_ier; 37699a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37709a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 377178e68d36SImre Deak /* 377278e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 377326705e20SSagar Arun Kamble * is enabled/disabled. Same wil be the case for GuC interrupts. 377478e68d36SImre Deak */ 3775f4e9af4fSAkash Goel GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier); 37769a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3777abd58f01SBen Widawsky } 3778abd58f01SBen Widawsky 3779abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3780abd58f01SBen Widawsky { 3781770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3782770de83dSDamien Lespiau uint32_t de_pipe_enables; 37833a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37843a3b3c7dSVille Syrjälä u32 de_port_enables; 378511825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 37863a3b3c7dSVille Syrjälä enum pipe pipe; 3787770de83dSDamien Lespiau 3788b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3789770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3790770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37913a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 379288e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 37939e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 37943a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37953a3b3c7dSVille Syrjälä } else { 3796770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3797770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37983a3b3c7dSVille Syrjälä } 3799770de83dSDamien Lespiau 3800770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3801770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3802770de83dSDamien Lespiau 38033a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3804a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3805a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3806a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 38073a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 38083a3b3c7dSVille Syrjälä 380913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 381013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 381113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3812abd58f01SBen Widawsky 3813055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3814f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3815813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3816813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3817813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 381835079899SPaulo Zanoni de_pipe_enables); 3819abd58f01SBen Widawsky 38203a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 382111825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3822abd58f01SBen Widawsky } 3823abd58f01SBen Widawsky 3824abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3825abd58f01SBen Widawsky { 3826fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3827abd58f01SBen Widawsky 38286e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3829622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3830622364b6SPaulo Zanoni 3831abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3832abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3833abd58f01SBen Widawsky 38346e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3835abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3836abd58f01SBen Widawsky 3837e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3838abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3839abd58f01SBen Widawsky 3840abd58f01SBen Widawsky return 0; 3841abd58f01SBen Widawsky } 3842abd58f01SBen Widawsky 384343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 384443f328d7SVille Syrjälä { 3845fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 384643f328d7SVille Syrjälä 384743f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 384843f328d7SVille Syrjälä 3849ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38509918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3851ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3852ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3853ad22d106SVille Syrjälä 3854e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 385543f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 385643f328d7SVille Syrjälä 385743f328d7SVille Syrjälä return 0; 385843f328d7SVille Syrjälä } 385943f328d7SVille Syrjälä 3860abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3861abd58f01SBen Widawsky { 3862fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3863abd58f01SBen Widawsky 3864abd58f01SBen Widawsky if (!dev_priv) 3865abd58f01SBen Widawsky return; 3866abd58f01SBen Widawsky 3867823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3868abd58f01SBen Widawsky } 3869abd58f01SBen Widawsky 38707e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38717e231dbeSJesse Barnes { 3872fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38737e231dbeSJesse Barnes 38747e231dbeSJesse Barnes if (!dev_priv) 38757e231dbeSJesse Barnes return; 38767e231dbeSJesse Barnes 3877843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 387834c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3879843d0e7dSImre Deak 3880893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3881893fce8eSVille Syrjälä 38827e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3883f8b79e58SImre Deak 3884ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38859918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3886ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3887ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 38887e231dbeSJesse Barnes } 38897e231dbeSJesse Barnes 389043f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 389143f328d7SVille Syrjälä { 3892fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 389343f328d7SVille Syrjälä 389443f328d7SVille Syrjälä if (!dev_priv) 389543f328d7SVille Syrjälä return; 389643f328d7SVille Syrjälä 389743f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 389843f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 389943f328d7SVille Syrjälä 3900a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 390143f328d7SVille Syrjälä 3902a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 390343f328d7SVille Syrjälä 3904ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39059918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3906ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3907ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 390843f328d7SVille Syrjälä } 390943f328d7SVille Syrjälä 3910f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3911036a4a7dSZhenyu Wang { 3912fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 39134697995bSJesse Barnes 39144697995bSJesse Barnes if (!dev_priv) 39154697995bSJesse Barnes return; 39164697995bSJesse Barnes 3917be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3918036a4a7dSZhenyu Wang } 3919036a4a7dSZhenyu Wang 3920c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3921c2798b19SChris Wilson { 3922fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3923c2798b19SChris Wilson int pipe; 3924c2798b19SChris Wilson 3925055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3926c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3927c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3928c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3929c2798b19SChris Wilson POSTING_READ16(IER); 3930c2798b19SChris Wilson } 3931c2798b19SChris Wilson 3932c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3933c2798b19SChris Wilson { 3934fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3935c2798b19SChris Wilson 3936c2798b19SChris Wilson I915_WRITE16(EMR, 3937c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3938c2798b19SChris Wilson 3939c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3940c2798b19SChris Wilson dev_priv->irq_mask = 3941c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3942c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3943c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 394437ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3945c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3946c2798b19SChris Wilson 3947c2798b19SChris Wilson I915_WRITE16(IER, 3948c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3949c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3950c2798b19SChris Wilson I915_USER_INTERRUPT); 3951c2798b19SChris Wilson POSTING_READ16(IER); 3952c2798b19SChris Wilson 3953379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3954379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3955d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3956755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3957755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3958d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3959379ef82dSDaniel Vetter 3960c2798b19SChris Wilson return 0; 3961c2798b19SChris Wilson } 3962c2798b19SChris Wilson 39635a21b665SDaniel Vetter /* 39645a21b665SDaniel Vetter * Returns true when a page flip has completed. 39655a21b665SDaniel Vetter */ 39665a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 39675a21b665SDaniel Vetter int plane, int pipe, u32 iir) 39685a21b665SDaniel Vetter { 39695a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 39705a21b665SDaniel Vetter 39715a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 39725a21b665SDaniel Vetter return false; 39735a21b665SDaniel Vetter 39745a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 39755a21b665SDaniel Vetter goto check_page_flip; 39765a21b665SDaniel Vetter 39775a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 39785a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 39795a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 39805a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 39815a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 39825a21b665SDaniel Vetter */ 39835a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 39845a21b665SDaniel Vetter goto check_page_flip; 39855a21b665SDaniel Vetter 39865a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 39875a21b665SDaniel Vetter return true; 39885a21b665SDaniel Vetter 39895a21b665SDaniel Vetter check_page_flip: 39905a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 39915a21b665SDaniel Vetter return false; 39925a21b665SDaniel Vetter } 39935a21b665SDaniel Vetter 3994ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3995c2798b19SChris Wilson { 399645a83f84SDaniel Vetter struct drm_device *dev = arg; 3997fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3998c2798b19SChris Wilson u16 iir, new_iir; 3999c2798b19SChris Wilson u32 pipe_stats[2]; 4000c2798b19SChris Wilson int pipe; 4001c2798b19SChris Wilson u16 flip_mask = 4002c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4003c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 40041f814dacSImre Deak irqreturn_t ret; 4005c2798b19SChris Wilson 40062dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40072dd2a883SImre Deak return IRQ_NONE; 40082dd2a883SImre Deak 40091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40101f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 40111f814dacSImre Deak 40121f814dacSImre Deak ret = IRQ_NONE; 4013c2798b19SChris Wilson iir = I915_READ16(IIR); 4014c2798b19SChris Wilson if (iir == 0) 40151f814dacSImre Deak goto out; 4016c2798b19SChris Wilson 4017c2798b19SChris Wilson while (iir & ~flip_mask) { 4018c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4019c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 4020c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 4021c2798b19SChris Wilson * interrupts (for non-MSI). 4022c2798b19SChris Wilson */ 4023222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4024c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4025aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4026c2798b19SChris Wilson 4027055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4028f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4029c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4030c2798b19SChris Wilson 4031c2798b19SChris Wilson /* 4032c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 4033c2798b19SChris Wilson */ 40342d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 4035c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4036c2798b19SChris Wilson } 4037222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4038c2798b19SChris Wilson 4039c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4040c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4041c2798b19SChris Wilson 4042c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40433b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4044c2798b19SChris Wilson 4045055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40465a21b665SDaniel Vetter int plane = pipe; 40475a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 40485a21b665SDaniel Vetter plane = !plane; 40495a21b665SDaniel Vetter 40505a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40515a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 40525a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4053c2798b19SChris Wilson 40544356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 405591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 40562d9d2b0bSVille Syrjälä 40571f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40581f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40591f7247c0SDaniel Vetter pipe); 40604356d586SDaniel Vetter } 4061c2798b19SChris Wilson 4062c2798b19SChris Wilson iir = new_iir; 4063c2798b19SChris Wilson } 40641f814dacSImre Deak ret = IRQ_HANDLED; 4065c2798b19SChris Wilson 40661f814dacSImre Deak out: 40671f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40681f814dacSImre Deak 40691f814dacSImre Deak return ret; 4070c2798b19SChris Wilson } 4071c2798b19SChris Wilson 4072c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4073c2798b19SChris Wilson { 4074fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4075c2798b19SChris Wilson int pipe; 4076c2798b19SChris Wilson 4077055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4078c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4079c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4080c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4081c2798b19SChris Wilson } 4082c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4083c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4084c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4085c2798b19SChris Wilson } 4086c2798b19SChris Wilson 4087a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4088a266c7d5SChris Wilson { 4089fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4090a266c7d5SChris Wilson int pipe; 4091a266c7d5SChris Wilson 4092a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40930706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4094a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4095a266c7d5SChris Wilson } 4096a266c7d5SChris Wilson 409700d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4098055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4099a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4100a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4101a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4102a266c7d5SChris Wilson POSTING_READ(IER); 4103a266c7d5SChris Wilson } 4104a266c7d5SChris Wilson 4105a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4106a266c7d5SChris Wilson { 4107fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 410838bde180SChris Wilson u32 enable_mask; 4109a266c7d5SChris Wilson 411038bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 411138bde180SChris Wilson 411238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 411338bde180SChris Wilson dev_priv->irq_mask = 411438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 411538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 411638bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 411738bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 411837ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 411938bde180SChris Wilson 412038bde180SChris Wilson enable_mask = 412138bde180SChris Wilson I915_ASLE_INTERRUPT | 412238bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 412338bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 412438bde180SChris Wilson I915_USER_INTERRUPT; 412538bde180SChris Wilson 4126a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 41270706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 412820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 412920afbda2SDaniel Vetter 4130a266c7d5SChris Wilson /* Enable in IER... */ 4131a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4132a266c7d5SChris Wilson /* and unmask in IMR */ 4133a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4134a266c7d5SChris Wilson } 4135a266c7d5SChris Wilson 4136a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4137a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4138a266c7d5SChris Wilson POSTING_READ(IER); 4139a266c7d5SChris Wilson 414091d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 414120afbda2SDaniel Vetter 4142379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4143379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4144d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4145755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4146755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4147d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4148379ef82dSDaniel Vetter 414920afbda2SDaniel Vetter return 0; 415020afbda2SDaniel Vetter } 415120afbda2SDaniel Vetter 41525a21b665SDaniel Vetter /* 41535a21b665SDaniel Vetter * Returns true when a page flip has completed. 41545a21b665SDaniel Vetter */ 41555a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 41565a21b665SDaniel Vetter int plane, int pipe, u32 iir) 41575a21b665SDaniel Vetter { 41585a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 41595a21b665SDaniel Vetter 41605a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 41615a21b665SDaniel Vetter return false; 41625a21b665SDaniel Vetter 41635a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 41645a21b665SDaniel Vetter goto check_page_flip; 41655a21b665SDaniel Vetter 41665a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 41675a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 41685a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 41695a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 41705a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 41715a21b665SDaniel Vetter */ 41725a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 41735a21b665SDaniel Vetter goto check_page_flip; 41745a21b665SDaniel Vetter 41755a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 41765a21b665SDaniel Vetter return true; 41775a21b665SDaniel Vetter 41785a21b665SDaniel Vetter check_page_flip: 41795a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 41805a21b665SDaniel Vetter return false; 41815a21b665SDaniel Vetter } 41825a21b665SDaniel Vetter 4183ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4184a266c7d5SChris Wilson { 418545a83f84SDaniel Vetter struct drm_device *dev = arg; 4186fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41878291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 418838bde180SChris Wilson u32 flip_mask = 418938bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 419038bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 419138bde180SChris Wilson int pipe, ret = IRQ_NONE; 4192a266c7d5SChris Wilson 41932dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41942dd2a883SImre Deak return IRQ_NONE; 41952dd2a883SImre Deak 41961f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41971f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41981f814dacSImre Deak 4199a266c7d5SChris Wilson iir = I915_READ(IIR); 420038bde180SChris Wilson do { 420138bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 42028291ee90SChris Wilson bool blc_event = false; 4203a266c7d5SChris Wilson 4204a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4205a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4206a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4207a266c7d5SChris Wilson * interrupts (for non-MSI). 4208a266c7d5SChris Wilson */ 4209222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4210a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4211aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4212a266c7d5SChris Wilson 4213055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4214f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4215a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4216a266c7d5SChris Wilson 421738bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4218a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4219a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 422038bde180SChris Wilson irq_received = true; 4221a266c7d5SChris Wilson } 4222a266c7d5SChris Wilson } 4223222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4224a266c7d5SChris Wilson 4225a266c7d5SChris Wilson if (!irq_received) 4226a266c7d5SChris Wilson break; 4227a266c7d5SChris Wilson 4228a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 422991d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 42301ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 42311ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 42321ae3c34cSVille Syrjälä if (hotplug_status) 423391d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 42341ae3c34cSVille Syrjälä } 4235a266c7d5SChris Wilson 423638bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4237a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4238a266c7d5SChris Wilson 4239a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42403b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4241a266c7d5SChris Wilson 4242055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42435a21b665SDaniel Vetter int plane = pipe; 42445a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 42455a21b665SDaniel Vetter plane = !plane; 42465a21b665SDaniel Vetter 42475a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 42485a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 42495a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4250a266c7d5SChris Wilson 4251a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4252a266c7d5SChris Wilson blc_event = true; 42534356d586SDaniel Vetter 42544356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 425591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 42562d9d2b0bSVille Syrjälä 42571f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42581f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42591f7247c0SDaniel Vetter pipe); 4260a266c7d5SChris Wilson } 4261a266c7d5SChris Wilson 4262a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 426391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4264a266c7d5SChris Wilson 4265a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4266a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4267a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4268a266c7d5SChris Wilson * we would never get another interrupt. 4269a266c7d5SChris Wilson * 4270a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4271a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4272a266c7d5SChris Wilson * another one. 4273a266c7d5SChris Wilson * 4274a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4275a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4276a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4277a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4278a266c7d5SChris Wilson * stray interrupts. 4279a266c7d5SChris Wilson */ 428038bde180SChris Wilson ret = IRQ_HANDLED; 4281a266c7d5SChris Wilson iir = new_iir; 428238bde180SChris Wilson } while (iir & ~flip_mask); 4283a266c7d5SChris Wilson 42841f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42851f814dacSImre Deak 4286a266c7d5SChris Wilson return ret; 4287a266c7d5SChris Wilson } 4288a266c7d5SChris Wilson 4289a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4290a266c7d5SChris Wilson { 4291fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4292a266c7d5SChris Wilson int pipe; 4293a266c7d5SChris Wilson 4294a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 42950706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4296a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4297a266c7d5SChris Wilson } 4298a266c7d5SChris Wilson 429900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4300055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 430155b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4302a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 430355b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 430455b39755SChris Wilson } 4305a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4306a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4307a266c7d5SChris Wilson 4308a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4309a266c7d5SChris Wilson } 4310a266c7d5SChris Wilson 4311a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4312a266c7d5SChris Wilson { 4313fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4314a266c7d5SChris Wilson int pipe; 4315a266c7d5SChris Wilson 43160706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4317a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4318a266c7d5SChris Wilson 4319a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4320055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4321a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4322a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4323a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4324a266c7d5SChris Wilson POSTING_READ(IER); 4325a266c7d5SChris Wilson } 4326a266c7d5SChris Wilson 4327a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4328a266c7d5SChris Wilson { 4329fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4330bbba0a97SChris Wilson u32 enable_mask; 4331a266c7d5SChris Wilson u32 error_mask; 4332a266c7d5SChris Wilson 4333a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4334bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4335adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4336bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4337bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4338bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4339bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4340bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4341bbba0a97SChris Wilson 4342bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 434321ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 434421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4345bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4346bbba0a97SChris Wilson 434791d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4348bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4349a266c7d5SChris Wilson 4350b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4351b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4352d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4353755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4354755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4355755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4356d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4357a266c7d5SChris Wilson 4358a266c7d5SChris Wilson /* 4359a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4360a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4361a266c7d5SChris Wilson */ 436291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4363a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4364a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4365a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4366a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4367a266c7d5SChris Wilson } else { 4368a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4369a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4370a266c7d5SChris Wilson } 4371a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4372a266c7d5SChris Wilson 4373a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4374a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4375a266c7d5SChris Wilson POSTING_READ(IER); 4376a266c7d5SChris Wilson 43770706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 437820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 437920afbda2SDaniel Vetter 438091d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 438120afbda2SDaniel Vetter 438220afbda2SDaniel Vetter return 0; 438320afbda2SDaniel Vetter } 438420afbda2SDaniel Vetter 438591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 438620afbda2SDaniel Vetter { 438720afbda2SDaniel Vetter u32 hotplug_en; 438820afbda2SDaniel Vetter 4389b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4390b5ea2d56SDaniel Vetter 4391adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4392e5868a31SEgbert Eich /* enable bits are the same for all generations */ 439391d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4394a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4395a266c7d5SChris Wilson to generate a spurious hotplug event about three 4396a266c7d5SChris Wilson seconds later. So just do it once. 4397a266c7d5SChris Wilson */ 439891d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4399a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4400a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4401a266c7d5SChris Wilson 4402a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 44030706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4404f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4405f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4406f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 44070706f17cSEgbert Eich hotplug_en); 4408a266c7d5SChris Wilson } 4409a266c7d5SChris Wilson 4410ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4411a266c7d5SChris Wilson { 441245a83f84SDaniel Vetter struct drm_device *dev = arg; 4413fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4414a266c7d5SChris Wilson u32 iir, new_iir; 4415a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4416a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 441721ad8330SVille Syrjälä u32 flip_mask = 441821ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 441921ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4420a266c7d5SChris Wilson 44212dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 44222dd2a883SImre Deak return IRQ_NONE; 44232dd2a883SImre Deak 44241f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 44251f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 44261f814dacSImre Deak 4427a266c7d5SChris Wilson iir = I915_READ(IIR); 4428a266c7d5SChris Wilson 4429a266c7d5SChris Wilson for (;;) { 4430501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 44312c8ba29fSChris Wilson bool blc_event = false; 44322c8ba29fSChris Wilson 4433a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4434a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4435a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4436a266c7d5SChris Wilson * interrupts (for non-MSI). 4437a266c7d5SChris Wilson */ 4438222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4439a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4440aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4441a266c7d5SChris Wilson 4442055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4443f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4444a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4445a266c7d5SChris Wilson 4446a266c7d5SChris Wilson /* 4447a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4448a266c7d5SChris Wilson */ 4449a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4450a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4451501e01d7SVille Syrjälä irq_received = true; 4452a266c7d5SChris Wilson } 4453a266c7d5SChris Wilson } 4454222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4455a266c7d5SChris Wilson 4456a266c7d5SChris Wilson if (!irq_received) 4457a266c7d5SChris Wilson break; 4458a266c7d5SChris Wilson 4459a266c7d5SChris Wilson ret = IRQ_HANDLED; 4460a266c7d5SChris Wilson 4461a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44621ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44631ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44641ae3c34cSVille Syrjälä if (hotplug_status) 446591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 44661ae3c34cSVille Syrjälä } 4467a266c7d5SChris Wilson 446821ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4469a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4470a266c7d5SChris Wilson 4471a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44723b3f1650SAkash Goel notify_ring(dev_priv->engine[RCS]); 4473a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 44743b3f1650SAkash Goel notify_ring(dev_priv->engine[VCS]); 4475a266c7d5SChris Wilson 4476055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 44775a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 44785a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 44795a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4480a266c7d5SChris Wilson 4481a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4482a266c7d5SChris Wilson blc_event = true; 44834356d586SDaniel Vetter 44844356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 448591d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4486a266c7d5SChris Wilson 44871f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 44881f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 44892d9d2b0bSVille Syrjälä } 4490a266c7d5SChris Wilson 4491a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 449291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4493a266c7d5SChris Wilson 4494515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 449591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4496515ac2bbSDaniel Vetter 4497a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4498a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4499a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4500a266c7d5SChris Wilson * we would never get another interrupt. 4501a266c7d5SChris Wilson * 4502a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4503a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4504a266c7d5SChris Wilson * another one. 4505a266c7d5SChris Wilson * 4506a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4507a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4508a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4509a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4510a266c7d5SChris Wilson * stray interrupts. 4511a266c7d5SChris Wilson */ 4512a266c7d5SChris Wilson iir = new_iir; 4513a266c7d5SChris Wilson } 4514a266c7d5SChris Wilson 45151f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 45161f814dacSImre Deak 4517a266c7d5SChris Wilson return ret; 4518a266c7d5SChris Wilson } 4519a266c7d5SChris Wilson 4520a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4521a266c7d5SChris Wilson { 4522fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4523a266c7d5SChris Wilson int pipe; 4524a266c7d5SChris Wilson 4525a266c7d5SChris Wilson if (!dev_priv) 4526a266c7d5SChris Wilson return; 4527a266c7d5SChris Wilson 45280706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4529a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4530a266c7d5SChris Wilson 4531a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4532055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4533a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4534a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4535a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4536a266c7d5SChris Wilson 4537055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4538a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4539a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4540a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4541a266c7d5SChris Wilson } 4542a266c7d5SChris Wilson 4543fca52a55SDaniel Vetter /** 4544fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4545fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4546fca52a55SDaniel Vetter * 4547fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4548fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4549fca52a55SDaniel Vetter */ 4550b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4551f71d4af4SJesse Barnes { 455291c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 45538b2e326dSChris Wilson 455477913b39SJani Nikula intel_hpd_init_work(dev_priv); 455577913b39SJani Nikula 4556c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4557a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45588b2e326dSChris Wilson 455926705e20SSagar Arun Kamble if (HAS_GUC_SCHED(dev)) 456026705e20SSagar Arun Kamble dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT; 456126705e20SSagar Arun Kamble 4562a6706b45SDeepak S /* Let's track the enabled rps events */ 4563666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45646c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45656f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 456631685c25SDeepak S else 4567a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4568a6706b45SDeepak S 45691800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 45701800ad25SSagar Arun Kamble 45711800ad25SSagar Arun Kamble /* 45721800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 45731800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 45741800ad25SSagar Arun Kamble * 45751800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 45761800ad25SSagar Arun Kamble */ 45771800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 45781800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 45791800ad25SSagar Arun Kamble 45801800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 4581b20e3cfeSDave Gordon dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC; 45821800ad25SSagar Arun Kamble 4583737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4584737b1506SChris Wilson i915_hangcheck_elapsed); 458561bac78eSDaniel Vetter 4586b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 45874194c088SRodrigo Vivi /* Gen2 doesn't have a hardware frame counter */ 45884cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 45894194c088SRodrigo Vivi dev->driver->get_vblank_counter = drm_vblank_no_hw_counter; 4590b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4591f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4592fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4593391f75e2SVille Syrjälä } else { 4594391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4595391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4596f71d4af4SJesse Barnes } 4597f71d4af4SJesse Barnes 459821da2700SVille Syrjälä /* 459921da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 460021da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 460121da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 460221da2700SVille Syrjälä */ 4603b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 460421da2700SVille Syrjälä dev->vblank_disable_immediate = true; 460521da2700SVille Syrjälä 4606f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4607f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4608f71d4af4SJesse Barnes 4609b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 461043f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 461143f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 461243f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 461343f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 461486e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 461586e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 461643f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4617b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 46187e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 46197e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 46207e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 46217e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 462286e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 462386e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4624fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4625b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4626abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4627723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4628abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4629abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4630abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4631abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 4632e2d214aeSTvrtko Ursulin if (IS_BROXTON(dev_priv)) 4633e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 46346e266956STvrtko Ursulin else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 46356dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 46366dbf30ceSVille Syrjälä else 46373a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 46386e266956STvrtko Ursulin } else if (HAS_PCH_SPLIT(dev_priv)) { 4639f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4640723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4641f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4642f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4643f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4644f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4645e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4646f71d4af4SJesse Barnes } else { 46477e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4648c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4649c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4650c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4651c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 465286e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 465386e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 46547e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4655a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4656a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4657a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4658a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 465986e83e35SChris Wilson dev->driver->enable_vblank = i8xx_enable_vblank; 466086e83e35SChris Wilson dev->driver->disable_vblank = i8xx_disable_vblank; 4661c2798b19SChris Wilson } else { 4662a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4663a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4664a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4665a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 466686e83e35SChris Wilson dev->driver->enable_vblank = i965_enable_vblank; 466786e83e35SChris Wilson dev->driver->disable_vblank = i965_disable_vblank; 4668c2798b19SChris Wilson } 4669778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4670778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4671f71d4af4SJesse Barnes } 4672f71d4af4SJesse Barnes } 467320afbda2SDaniel Vetter 4674fca52a55SDaniel Vetter /** 4675fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4676fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4677fca52a55SDaniel Vetter * 4678fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4679fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4680fca52a55SDaniel Vetter * 4681fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4682fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4683fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4684fca52a55SDaniel Vetter */ 46852aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46862aeb7d3aSDaniel Vetter { 46872aeb7d3aSDaniel Vetter /* 46882aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46892aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46902aeb7d3aSDaniel Vetter * special cases in our ordering checks. 46912aeb7d3aSDaniel Vetter */ 46922aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 46932aeb7d3aSDaniel Vetter 469491c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 46952aeb7d3aSDaniel Vetter } 46962aeb7d3aSDaniel Vetter 4697fca52a55SDaniel Vetter /** 4698fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4699fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4700fca52a55SDaniel Vetter * 4701fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4702fca52a55SDaniel Vetter * resources acquired in the init functions. 4703fca52a55SDaniel Vetter */ 47042aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 47052aeb7d3aSDaniel Vetter { 470691c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 47072aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 47082aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 47092aeb7d3aSDaniel Vetter } 47102aeb7d3aSDaniel Vetter 4711fca52a55SDaniel Vetter /** 4712fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4713fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4714fca52a55SDaniel Vetter * 4715fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4716fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4717fca52a55SDaniel Vetter */ 4718b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4719c67a470bSPaulo Zanoni { 472091c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 47212aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 472291c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4723c67a470bSPaulo Zanoni } 4724c67a470bSPaulo Zanoni 4725fca52a55SDaniel Vetter /** 4726fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4727fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4728fca52a55SDaniel Vetter * 4729fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4730fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4731fca52a55SDaniel Vetter */ 4732b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4733c67a470bSPaulo Zanoni { 47342aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 473591c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 473691c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4737c67a470bSPaulo Zanoni } 4738