1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni } 26343eaea13SPaulo Zanoni 264480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26543eaea13SPaulo Zanoni { 26643eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26731bb59ccSChris Wilson POSTING_READ_FW(GTIMR); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 339dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv) 3403cc134e3SImre Deak { 341f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3423cc134e3SImre Deak 3433cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3443cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak POSTING_READ(reg); 347096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3483cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3493cc134e3SImre Deak } 3503cc134e3SImre Deak 35191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv) 352b900b949SImre Deak { 353b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 354c33d247dSChris Wilson WARN_ON_ONCE(dev_priv->rps.pm_iir); 355c33d247dSChris Wilson WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 356d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 35778e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 35878e68d36SImre Deak dev_priv->pm_rps_events); 359b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36078e68d36SImre Deak 361b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 362b900b949SImre Deak } 363b900b949SImre Deak 36459d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36559d02a1fSImre Deak { 3661800ad25SSagar Arun Kamble return (mask & ~dev_priv->rps.pm_intr_keep); 36759d02a1fSImre Deak } 36859d02a1fSImre Deak 36991d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv) 370b900b949SImre Deak { 371d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 372d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 3739939fba2SImre Deak 37459d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3759939fba2SImre Deak 3769939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 377b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 378b900b949SImre Deak ~dev_priv->pm_rps_events); 37958072ccbSImre Deak 38058072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 38191c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 382c33d247dSChris Wilson 383c33d247dSChris Wilson /* Now that we will not be generating any more work, flush any 384c33d247dSChris Wilson * outsanding tasks. As we are called on the RPS idle path, 385c33d247dSChris Wilson * we will reset the GPU to minimum frequencies, so the current 386c33d247dSChris Wilson * state of the worker can be discarded. 387c33d247dSChris Wilson */ 388c33d247dSChris Wilson cancel_work_sync(&dev_priv->rps.work); 389c33d247dSChris Wilson gen6_reset_rps_interrupts(dev_priv); 390b900b949SImre Deak } 391b900b949SImre Deak 3920961021aSBen Widawsky /** 3933a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3943a3b3c7dSVille Syrjälä * @dev_priv: driver private 3953a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3963a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3973a3b3c7dSVille Syrjälä */ 3983a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 3993a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4003a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4013a3b3c7dSVille Syrjälä { 4023a3b3c7dSVille Syrjälä uint32_t new_val; 4033a3b3c7dSVille Syrjälä uint32_t old_val; 4043a3b3c7dSVille Syrjälä 4053a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4063a3b3c7dSVille Syrjälä 4073a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4083a3b3c7dSVille Syrjälä 4093a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4103a3b3c7dSVille Syrjälä return; 4113a3b3c7dSVille Syrjälä 4123a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4133a3b3c7dSVille Syrjälä 4143a3b3c7dSVille Syrjälä new_val = old_val; 4153a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4163a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4173a3b3c7dSVille Syrjälä 4183a3b3c7dSVille Syrjälä if (new_val != old_val) { 4193a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4203a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4213a3b3c7dSVille Syrjälä } 4223a3b3c7dSVille Syrjälä } 4233a3b3c7dSVille Syrjälä 4243a3b3c7dSVille Syrjälä /** 425013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 426013d3752SVille Syrjälä * @dev_priv: driver private 427013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 428013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 429013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 430013d3752SVille Syrjälä */ 431013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 432013d3752SVille Syrjälä enum pipe pipe, 433013d3752SVille Syrjälä uint32_t interrupt_mask, 434013d3752SVille Syrjälä uint32_t enabled_irq_mask) 435013d3752SVille Syrjälä { 436013d3752SVille Syrjälä uint32_t new_val; 437013d3752SVille Syrjälä 438013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 439013d3752SVille Syrjälä 440013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 441013d3752SVille Syrjälä 442013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 443013d3752SVille Syrjälä return; 444013d3752SVille Syrjälä 445013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 446013d3752SVille Syrjälä new_val &= ~interrupt_mask; 447013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 448013d3752SVille Syrjälä 449013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 450013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 451013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 452013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 453013d3752SVille Syrjälä } 454013d3752SVille Syrjälä } 455013d3752SVille Syrjälä 456013d3752SVille Syrjälä /** 457fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 458fee884edSDaniel Vetter * @dev_priv: driver private 459fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 460fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 461fee884edSDaniel Vetter */ 46247339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 463fee884edSDaniel Vetter uint32_t interrupt_mask, 464fee884edSDaniel Vetter uint32_t enabled_irq_mask) 465fee884edSDaniel Vetter { 466fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 467fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 468fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 469fee884edSDaniel Vetter 47015a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 47115a17aaeSDaniel Vetter 472fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 473fee884edSDaniel Vetter 4749df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 475c67a470bSPaulo Zanoni return; 476c67a470bSPaulo Zanoni 477fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 478fee884edSDaniel Vetter POSTING_READ(SDEIMR); 479fee884edSDaniel Vetter } 4808664281bSPaulo Zanoni 481b5ea642aSDaniel Vetter static void 482755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 483755e9019SImre Deak u32 enable_mask, u32 status_mask) 4847c463586SKeith Packard { 485f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 486755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 4877c463586SKeith Packard 488b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 489d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 490b79480baSDaniel Vetter 49104feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 49204feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 49304feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 49404feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 495755e9019SImre Deak return; 496755e9019SImre Deak 497755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 49846c06a30SVille Syrjälä return; 49946c06a30SVille Syrjälä 50091d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 50191d181ddSImre Deak 5027c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 503755e9019SImre Deak pipestat |= enable_mask | status_mask; 50446c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5053143a2bfSChris Wilson POSTING_READ(reg); 5067c463586SKeith Packard } 5077c463586SKeith Packard 508b5ea642aSDaniel Vetter static void 509755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 510755e9019SImre Deak u32 enable_mask, u32 status_mask) 5117c463586SKeith Packard { 512f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 513755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5147c463586SKeith Packard 515b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 516d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 517b79480baSDaniel Vetter 51804feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 51904feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 52004feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 52104feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 52246c06a30SVille Syrjälä return; 52346c06a30SVille Syrjälä 524755e9019SImre Deak if ((pipestat & enable_mask) == 0) 525755e9019SImre Deak return; 526755e9019SImre Deak 52791d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 52891d181ddSImre Deak 529755e9019SImre Deak pipestat &= ~enable_mask; 53046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5313143a2bfSChris Wilson POSTING_READ(reg); 5327c463586SKeith Packard } 5337c463586SKeith Packard 53410c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 53510c59c51SImre Deak { 53610c59c51SImre Deak u32 enable_mask = status_mask << 16; 53710c59c51SImre Deak 53810c59c51SImre Deak /* 539724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 540724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 54110c59c51SImre Deak */ 54210c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 54310c59c51SImre Deak return 0; 544724a6905SVille Syrjälä /* 545724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 546724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 547724a6905SVille Syrjälä */ 548724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 549724a6905SVille Syrjälä return 0; 55010c59c51SImre Deak 55110c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 55210c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 55310c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 55410c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 55510c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 55610c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 55710c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 55810c59c51SImre Deak 55910c59c51SImre Deak return enable_mask; 56010c59c51SImre Deak } 56110c59c51SImre Deak 562755e9019SImre Deak void 563755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 564755e9019SImre Deak u32 status_mask) 565755e9019SImre Deak { 566755e9019SImre Deak u32 enable_mask; 567755e9019SImre Deak 568666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 56991c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 57010c59c51SImre Deak status_mask); 57110c59c51SImre Deak else 572755e9019SImre Deak enable_mask = status_mask << 16; 573755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 574755e9019SImre Deak } 575755e9019SImre Deak 576755e9019SImre Deak void 577755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 578755e9019SImre Deak u32 status_mask) 579755e9019SImre Deak { 580755e9019SImre Deak u32 enable_mask; 581755e9019SImre Deak 582666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58391c8a326SChris Wilson enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm, 58410c59c51SImre Deak status_mask); 58510c59c51SImre Deak else 586755e9019SImre Deak enable_mask = status_mask << 16; 587755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 588755e9019SImre Deak } 589755e9019SImre Deak 590c0e09200SDave Airlie /** 591f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 59214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 59301c66889SZhao Yakui */ 59491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 59501c66889SZhao Yakui { 59691d14251STvrtko Ursulin if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv)) 597f49e38ddSJani Nikula return; 598f49e38ddSJani Nikula 59913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 60001c66889SZhao Yakui 601755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 60291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 6033b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 604755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6051ec14ad3SChris Wilson 60613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 60701c66889SZhao Yakui } 60801c66889SZhao Yakui 609f75f3746SVille Syrjälä /* 610f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 611f75f3746SVille Syrjälä * around the vertical blanking period. 612f75f3746SVille Syrjälä * 613f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 614f75f3746SVille Syrjälä * vblank_start >= 3 615f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 616f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 617f75f3746SVille Syrjälä * vtotal = vblank_start + 3 618f75f3746SVille Syrjälä * 619f75f3746SVille Syrjälä * start of vblank: 620f75f3746SVille Syrjälä * latch double buffered registers 621f75f3746SVille Syrjälä * increment frame counter (ctg+) 622f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 623f75f3746SVille Syrjälä * | 624f75f3746SVille Syrjälä * | frame start: 625f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 626f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 627f75f3746SVille Syrjälä * | | 628f75f3746SVille Syrjälä * | | start of vsync: 629f75f3746SVille Syrjälä * | | generate vsync interrupt 630f75f3746SVille Syrjälä * | | | 631f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 632f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 633f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 634f75f3746SVille Syrjälä * | | <----vs-----> | 635f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 636f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 637f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 638f75f3746SVille Syrjälä * | | | 639f75f3746SVille Syrjälä * last visible pixel first visible pixel 640f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 641f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 642f75f3746SVille Syrjälä * 643f75f3746SVille Syrjälä * x = horizontal active 644f75f3746SVille Syrjälä * _ = horizontal blanking 645f75f3746SVille Syrjälä * hs = horizontal sync 646f75f3746SVille Syrjälä * va = vertical active 647f75f3746SVille Syrjälä * vb = vertical blanking 648f75f3746SVille Syrjälä * vs = vertical sync 649f75f3746SVille Syrjälä * vbs = vblank_start (number) 650f75f3746SVille Syrjälä * 651f75f3746SVille Syrjälä * Summary: 652f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 653f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 654f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 655f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 656f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 657f75f3746SVille Syrjälä */ 658f75f3746SVille Syrjälä 65988e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6604cdb83ecSVille Syrjälä { 6614cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6624cdb83ecSVille Syrjälä return 0; 6634cdb83ecSVille Syrjälä } 6644cdb83ecSVille Syrjälä 66542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 66642f52ef8SKeith Packard * we use as a pipe index 66742f52ef8SKeith Packard */ 66888e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6690a3e67a4SJesse Barnes { 670fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 671f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6720b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 673391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 674391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 675fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 676391f75e2SVille Syrjälä 6770b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6780b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6790b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6800b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6810b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 682391f75e2SVille Syrjälä 6830b2a8e09SVille Syrjälä /* Convert to pixel count */ 6840b2a8e09SVille Syrjälä vbl_start *= htotal; 6850b2a8e09SVille Syrjälä 6860b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6870b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6880b2a8e09SVille Syrjälä 6899db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6909db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6915eddb70bSChris Wilson 6920a3e67a4SJesse Barnes /* 6930a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6940a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6950a3e67a4SJesse Barnes * register. 6960a3e67a4SJesse Barnes */ 6970a3e67a4SJesse Barnes do { 6985eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 699391f75e2SVille Syrjälä low = I915_READ(low_frame); 7005eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7010a3e67a4SJesse Barnes } while (high1 != high2); 7020a3e67a4SJesse Barnes 7035eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 704391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7055eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 706391f75e2SVille Syrjälä 707391f75e2SVille Syrjälä /* 708391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 709391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 710391f75e2SVille Syrjälä * counter against vblank start. 711391f75e2SVille Syrjälä */ 712edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7130a3e67a4SJesse Barnes } 7140a3e67a4SJesse Barnes 715974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7169880b7a5SJesse Barnes { 717fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7189880b7a5SJesse Barnes 719649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7209880b7a5SJesse Barnes } 7219880b7a5SJesse Barnes 72275aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 723a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 724a225f079SVille Syrjälä { 725a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 726fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 727fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 728a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 72980715b2fSVille Syrjälä int position, vtotal; 730a225f079SVille Syrjälä 73180715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 732a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 733a225f079SVille Syrjälä vtotal /= 2; 734a225f079SVille Syrjälä 73591d14251STvrtko Ursulin if (IS_GEN2(dev_priv)) 73675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 737a225f079SVille Syrjälä else 73875aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 739a225f079SVille Syrjälä 740a225f079SVille Syrjälä /* 74141b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 74241b578fbSJesse Barnes * read it just before the start of vblank. So try it again 74341b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 74441b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 74541b578fbSJesse Barnes * 74641b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 74741b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 74841b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 74941b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 75041b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 75141b578fbSJesse Barnes */ 75291d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 75341b578fbSJesse Barnes int i, temp; 75441b578fbSJesse Barnes 75541b578fbSJesse Barnes for (i = 0; i < 100; i++) { 75641b578fbSJesse Barnes udelay(1); 75741b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 75841b578fbSJesse Barnes DSL_LINEMASK_GEN3; 75941b578fbSJesse Barnes if (temp != position) { 76041b578fbSJesse Barnes position = temp; 76141b578fbSJesse Barnes break; 76241b578fbSJesse Barnes } 76341b578fbSJesse Barnes } 76441b578fbSJesse Barnes } 76541b578fbSJesse Barnes 76641b578fbSJesse Barnes /* 76780715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 76880715b2fSVille Syrjälä * scanline_offset adjustment. 769a225f079SVille Syrjälä */ 77080715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 771a225f079SVille Syrjälä } 772a225f079SVille Syrjälä 77388e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 774abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7753bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7763bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7770af7e4dfSMario Kleiner { 778fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 779c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 780c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7813aa18df8SVille Syrjälä int position; 78278e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 7830af7e4dfSMario Kleiner bool in_vbl = true; 7840af7e4dfSMario Kleiner int ret = 0; 785ad3543edSMario Kleiner unsigned long irqflags; 7860af7e4dfSMario Kleiner 787fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 7880af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 7899db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 7900af7e4dfSMario Kleiner return 0; 7910af7e4dfSMario Kleiner } 7920af7e4dfSMario Kleiner 793c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 79478e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 795c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 796c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 797c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 7980af7e4dfSMario Kleiner 799d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 800d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 801d31faf65SVille Syrjälä vbl_end /= 2; 802d31faf65SVille Syrjälä vtotal /= 2; 803d31faf65SVille Syrjälä } 804d31faf65SVille Syrjälä 805c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 806c2baf4b7SVille Syrjälä 807ad3543edSMario Kleiner /* 808ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 809ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 810ad3543edSMario Kleiner * following code must not block on uncore.lock. 811ad3543edSMario Kleiner */ 812ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 813ad3543edSMario Kleiner 814ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 815ad3543edSMario Kleiner 816ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 817ad3543edSMario Kleiner if (stime) 818ad3543edSMario Kleiner *stime = ktime_get(); 819ad3543edSMario Kleiner 82091d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8210af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8220af7e4dfSMario Kleiner * scanout position from Display scan line register. 8230af7e4dfSMario Kleiner */ 824a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8250af7e4dfSMario Kleiner } else { 8260af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8270af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8280af7e4dfSMario Kleiner * scanout position. 8290af7e4dfSMario Kleiner */ 83075aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8310af7e4dfSMario Kleiner 8323aa18df8SVille Syrjälä /* convert to pixel counts */ 8333aa18df8SVille Syrjälä vbl_start *= htotal; 8343aa18df8SVille Syrjälä vbl_end *= htotal; 8353aa18df8SVille Syrjälä vtotal *= htotal; 83678e8fc6bSVille Syrjälä 83778e8fc6bSVille Syrjälä /* 8387e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8397e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8407e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8417e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8427e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8437e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8447e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8457e78f1cbSVille Syrjälä */ 8467e78f1cbSVille Syrjälä if (position >= vtotal) 8477e78f1cbSVille Syrjälä position = vtotal - 1; 8487e78f1cbSVille Syrjälä 8497e78f1cbSVille Syrjälä /* 85078e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 85178e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 85278e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 85378e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 85478e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 85578e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 85678e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 85778e8fc6bSVille Syrjälä */ 85878e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8593aa18df8SVille Syrjälä } 8603aa18df8SVille Syrjälä 861ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 862ad3543edSMario Kleiner if (etime) 863ad3543edSMario Kleiner *etime = ktime_get(); 864ad3543edSMario Kleiner 865ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 866ad3543edSMario Kleiner 867ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 868ad3543edSMario Kleiner 8693aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8703aa18df8SVille Syrjälä 8713aa18df8SVille Syrjälä /* 8723aa18df8SVille Syrjälä * While in vblank, position will be negative 8733aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8743aa18df8SVille Syrjälä * vblank, position will be positive counting 8753aa18df8SVille Syrjälä * up since vbl_end. 8763aa18df8SVille Syrjälä */ 8773aa18df8SVille Syrjälä if (position >= vbl_start) 8783aa18df8SVille Syrjälä position -= vbl_end; 8793aa18df8SVille Syrjälä else 8803aa18df8SVille Syrjälä position += vtotal - vbl_end; 8813aa18df8SVille Syrjälä 88291d14251STvrtko Ursulin if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) { 8833aa18df8SVille Syrjälä *vpos = position; 8843aa18df8SVille Syrjälä *hpos = 0; 8853aa18df8SVille Syrjälä } else { 8860af7e4dfSMario Kleiner *vpos = position / htotal; 8870af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 8880af7e4dfSMario Kleiner } 8890af7e4dfSMario Kleiner 8900af7e4dfSMario Kleiner /* In vblank? */ 8910af7e4dfSMario Kleiner if (in_vbl) 8923d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 8930af7e4dfSMario Kleiner 8940af7e4dfSMario Kleiner return ret; 8950af7e4dfSMario Kleiner } 8960af7e4dfSMario Kleiner 897a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 898a225f079SVille Syrjälä { 899fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 900a225f079SVille Syrjälä unsigned long irqflags; 901a225f079SVille Syrjälä int position; 902a225f079SVille Syrjälä 903a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 904a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 905a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 906a225f079SVille Syrjälä 907a225f079SVille Syrjälä return position; 908a225f079SVille Syrjälä } 909a225f079SVille Syrjälä 91088e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9110af7e4dfSMario Kleiner int *max_error, 9120af7e4dfSMario Kleiner struct timeval *vblank_time, 9130af7e4dfSMario Kleiner unsigned flags) 9140af7e4dfSMario Kleiner { 9154041b853SChris Wilson struct drm_crtc *crtc; 9160af7e4dfSMario Kleiner 91788e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 91888e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9190af7e4dfSMario Kleiner return -EINVAL; 9200af7e4dfSMario Kleiner } 9210af7e4dfSMario Kleiner 9220af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9234041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9244041b853SChris Wilson if (crtc == NULL) { 92588e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9264041b853SChris Wilson return -EINVAL; 9274041b853SChris Wilson } 9284041b853SChris Wilson 929fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 93088e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9314041b853SChris Wilson return -EBUSY; 9324041b853SChris Wilson } 9330af7e4dfSMario Kleiner 9340af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9354041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9364041b853SChris Wilson vblank_time, flags, 937fc467a22SMaarten Lankhorst &crtc->hwmode); 9380af7e4dfSMario Kleiner } 9390af7e4dfSMario Kleiner 94091d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv) 941f97108d1SJesse Barnes { 942b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9439270388eSDaniel Vetter u8 new_delay; 9449270388eSDaniel Vetter 945d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 946f97108d1SJesse Barnes 94773edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 94873edd18fSDaniel Vetter 94920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9509270388eSDaniel Vetter 9517648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 952b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 953b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 954f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 955f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 956f97108d1SJesse Barnes 957f97108d1SJesse Barnes /* Handle RCS change request from hw */ 958b5b72e89SMatthew Garrett if (busy_up > max_avg) { 95920e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 96020e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 96120e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 96220e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 963b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 96420e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 96520e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 96620e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 96720e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 968f97108d1SJesse Barnes } 969f97108d1SJesse Barnes 97091d14251STvrtko Ursulin if (ironlake_set_drps(dev_priv, new_delay)) 97120e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 972f97108d1SJesse Barnes 973d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9749270388eSDaniel Vetter 975f97108d1SJesse Barnes return; 976f97108d1SJesse Barnes } 977f97108d1SJesse Barnes 9780bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine) 979549f7365SChris Wilson { 980aca34b6eSChris Wilson smp_store_mb(engine->breadcrumbs.irq_posted, true); 981688e6c72SChris Wilson if (intel_engine_wakeup(engine)) { 9820bc40be8STvrtko Ursulin trace_i915_gem_request_notify(engine); 983aca34b6eSChris Wilson engine->breadcrumbs.irq_wakeups++; 984688e6c72SChris Wilson } 985549f7365SChris Wilson } 986549f7365SChris Wilson 98743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 98843cf3bf0SChris Wilson struct intel_rps_ei *ei) 98931685c25SDeepak S { 99043cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 99143cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 99243cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 99331685c25SDeepak S } 99431685c25SDeepak S 99543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 99643cf3bf0SChris Wilson const struct intel_rps_ei *old, 99743cf3bf0SChris Wilson const struct intel_rps_ei *now, 99843cf3bf0SChris Wilson int threshold) 99931685c25SDeepak S { 100043cf3bf0SChris Wilson u64 time, c0; 10017bad74d5SVille Syrjälä unsigned int mul = 100; 100231685c25SDeepak S 100343cf3bf0SChris Wilson if (old->cz_clock == 0) 100443cf3bf0SChris Wilson return false; 100531685c25SDeepak S 10067bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10077bad74d5SVille Syrjälä mul <<= 8; 10087bad74d5SVille Syrjälä 100943cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10107bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 101131685c25SDeepak S 101243cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 101343cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 101443cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 101543cf3bf0SChris Wilson */ 101643cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 101743cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10187bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 101931685c25SDeepak S 102043cf3bf0SChris Wilson return c0 >= time; 102131685c25SDeepak S } 102231685c25SDeepak S 102343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 102443cf3bf0SChris Wilson { 102543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 102643cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 102743cf3bf0SChris Wilson } 102843cf3bf0SChris Wilson 102943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 103043cf3bf0SChris Wilson { 103143cf3bf0SChris Wilson struct intel_rps_ei now; 103243cf3bf0SChris Wilson u32 events = 0; 103343cf3bf0SChris Wilson 10346f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 103543cf3bf0SChris Wilson return 0; 103643cf3bf0SChris Wilson 103743cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 103843cf3bf0SChris Wilson if (now.cz_clock == 0) 103943cf3bf0SChris Wilson return 0; 104031685c25SDeepak S 104143cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 104243cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 104343cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10448fb55197SChris Wilson dev_priv->rps.down_threshold)) 104543cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 104643cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 104731685c25SDeepak S } 104831685c25SDeepak S 104943cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 105043cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 105143cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10528fb55197SChris Wilson dev_priv->rps.up_threshold)) 105343cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 105443cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 105543cf3bf0SChris Wilson } 105643cf3bf0SChris Wilson 105743cf3bf0SChris Wilson return events; 105831685c25SDeepak S } 105931685c25SDeepak S 1060f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1061f5a4c67dSChris Wilson { 1062e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 1063f5a4c67dSChris Wilson 1064b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 1065688e6c72SChris Wilson if (intel_engine_has_waiter(engine)) 1066f5a4c67dSChris Wilson return true; 1067f5a4c67dSChris Wilson 1068f5a4c67dSChris Wilson return false; 1069f5a4c67dSChris Wilson } 1070f5a4c67dSChris Wilson 10714912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10723b8d8d91SJesse Barnes { 10732d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10742d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10758d3afd7dSChris Wilson bool client_boost; 10768d3afd7dSChris Wilson int new_delay, adj, min, max; 1077edbfdb45SPaulo Zanoni u32 pm_iir; 10783b8d8d91SJesse Barnes 107959cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1080d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1081d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1082d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1083d4d70aa5SImre Deak return; 1084d4d70aa5SImre Deak } 10851f814dacSImre Deak 1086c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1087c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1088a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1089480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 10908d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 10918d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 109259cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 10934912d041SBen Widawsky 109460611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1095a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 109660611c13SPaulo Zanoni 10978d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 1098c33d247dSChris Wilson return; 10993b8d8d91SJesse Barnes 11004fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11017b9e0ae6SChris Wilson 110243cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 110343cf3bf0SChris Wilson 1104dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1105edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11068d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11078d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 110829ecd78dSChris Wilson if (client_boost || any_waiters(dev_priv)) 110929ecd78dSChris Wilson max = dev_priv->rps.max_freq; 111029ecd78dSChris Wilson if (client_boost && new_delay < dev_priv->rps.boost_freq) { 111129ecd78dSChris Wilson new_delay = dev_priv->rps.boost_freq; 11128d3afd7dSChris Wilson adj = 0; 11138d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1114dd75fdc8SChris Wilson if (adj > 0) 1115dd75fdc8SChris Wilson adj *= 2; 1116edcf284bSChris Wilson else /* CHV needs even encode values */ 1117edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11187425034aSVille Syrjälä /* 11197425034aSVille Syrjälä * For better performance, jump directly 11207425034aSVille Syrjälä * to RPe if we're below it. 11217425034aSVille Syrjälä */ 1122edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1123b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1124edcf284bSChris Wilson adj = 0; 1125edcf284bSChris Wilson } 112629ecd78dSChris Wilson } else if (client_boost || any_waiters(dev_priv)) { 1127f5a4c67dSChris Wilson adj = 0; 1128dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1129b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1130b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1131dd75fdc8SChris Wilson else 1132b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1133dd75fdc8SChris Wilson adj = 0; 1134dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1135dd75fdc8SChris Wilson if (adj < 0) 1136dd75fdc8SChris Wilson adj *= 2; 1137edcf284bSChris Wilson else /* CHV needs even encode values */ 1138edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1139dd75fdc8SChris Wilson } else { /* unknown event */ 1140edcf284bSChris Wilson adj = 0; 1141dd75fdc8SChris Wilson } 11423b8d8d91SJesse Barnes 1143edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1144edcf284bSChris Wilson 114579249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 114679249636SBen Widawsky * interrupt 114779249636SBen Widawsky */ 1148edcf284bSChris Wilson new_delay += adj; 11498d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 115027544369SDeepak S 1151dc97997aSChris Wilson intel_set_rps(dev_priv, new_delay); 11523b8d8d91SJesse Barnes 11534fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11543b8d8d91SJesse Barnes } 11553b8d8d91SJesse Barnes 1156e3689190SBen Widawsky 1157e3689190SBen Widawsky /** 1158e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1159e3689190SBen Widawsky * occurred. 1160e3689190SBen Widawsky * @work: workqueue struct 1161e3689190SBen Widawsky * 1162e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1163e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1164e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1165e3689190SBen Widawsky */ 1166e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1167e3689190SBen Widawsky { 11682d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11692d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1170e3689190SBen Widawsky u32 error_status, row, bank, subbank; 117135a85ac6SBen Widawsky char *parity_event[6]; 1172e3689190SBen Widawsky uint32_t misccpctl; 117335a85ac6SBen Widawsky uint8_t slice = 0; 1174e3689190SBen Widawsky 1175e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1176e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1177e3689190SBen Widawsky * any time we access those registers. 1178e3689190SBen Widawsky */ 117991c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1180e3689190SBen Widawsky 118135a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 118235a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 118335a85ac6SBen Widawsky goto out; 118435a85ac6SBen Widawsky 1185e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1186e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1187e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1188e3689190SBen Widawsky 118935a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1190f0f59a00SVille Syrjälä i915_reg_t reg; 119135a85ac6SBen Widawsky 119235a85ac6SBen Widawsky slice--; 11932d1fe073SJoonas Lahtinen if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv))) 119435a85ac6SBen Widawsky break; 119535a85ac6SBen Widawsky 119635a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 119735a85ac6SBen Widawsky 11986fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 119935a85ac6SBen Widawsky 120035a85ac6SBen Widawsky error_status = I915_READ(reg); 1201e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1202e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1203e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1204e3689190SBen Widawsky 120535a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 120635a85ac6SBen Widawsky POSTING_READ(reg); 1207e3689190SBen Widawsky 1208cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1209e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1210e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1211e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 121235a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 121335a85ac6SBen Widawsky parity_event[5] = NULL; 1214e3689190SBen Widawsky 121591c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1216e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1217e3689190SBen Widawsky 121835a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 121935a85ac6SBen Widawsky slice, row, bank, subbank); 1220e3689190SBen Widawsky 122135a85ac6SBen Widawsky kfree(parity_event[4]); 1222e3689190SBen Widawsky kfree(parity_event[3]); 1223e3689190SBen Widawsky kfree(parity_event[2]); 1224e3689190SBen Widawsky kfree(parity_event[1]); 1225e3689190SBen Widawsky } 1226e3689190SBen Widawsky 122735a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 122835a85ac6SBen Widawsky 122935a85ac6SBen Widawsky out: 123035a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12314cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 12322d1fe073SJoonas Lahtinen gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 12334cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 123435a85ac6SBen Widawsky 123591c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 123635a85ac6SBen Widawsky } 123735a85ac6SBen Widawsky 1238261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv, 1239261e40b8SVille Syrjälä u32 iir) 1240e3689190SBen Widawsky { 1241261e40b8SVille Syrjälä if (!HAS_L3_DPF(dev_priv)) 1242e3689190SBen Widawsky return; 1243e3689190SBen Widawsky 1244d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1245261e40b8SVille Syrjälä gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv)); 1246d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1247e3689190SBen Widawsky 1248261e40b8SVille Syrjälä iir &= GT_PARITY_ERROR(dev_priv); 124935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 125035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 125135a85ac6SBen Widawsky 125235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 125335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 125435a85ac6SBen Widawsky 1255a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1256e3689190SBen Widawsky } 1257e3689190SBen Widawsky 1258261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv, 1259f1af8fc1SPaulo Zanoni u32 gt_iir) 1260f1af8fc1SPaulo Zanoni { 1261f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 12624a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1263f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 12644a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1265f1af8fc1SPaulo Zanoni } 1266f1af8fc1SPaulo Zanoni 1267261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv, 1268e7b4c6b1SDaniel Vetter u32 gt_iir) 1269e7b4c6b1SDaniel Vetter { 1270f8973c21SChris Wilson if (gt_iir & GT_RENDER_USER_INTERRUPT) 12714a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 1272cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 12734a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 1274cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 12754a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[BCS]); 1276e7b4c6b1SDaniel Vetter 1277cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1278cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1279aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1280aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1281e3689190SBen Widawsky 1282261e40b8SVille Syrjälä if (gt_iir & GT_PARITY_ERROR(dev_priv)) 1283261e40b8SVille Syrjälä ivybridge_parity_error_irq_handler(dev_priv, gt_iir); 1284e7b4c6b1SDaniel Vetter } 1285e7b4c6b1SDaniel Vetter 1286fbcc1a0cSNick Hoath static __always_inline void 12870bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift) 1288fbcc1a0cSNick Hoath { 1289fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 12900bc40be8STvrtko Ursulin notify_ring(engine); 1291fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 129227af5eeaSTvrtko Ursulin tasklet_schedule(&engine->irq_tasklet); 1293fbcc1a0cSNick Hoath } 1294fbcc1a0cSNick Hoath 1295e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv, 1296e30e251aSVille Syrjälä u32 master_ctl, 1297e30e251aSVille Syrjälä u32 gt_iir[4]) 1298abd58f01SBen Widawsky { 1299abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1300abd58f01SBen Widawsky 1301abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 1302e30e251aSVille Syrjälä gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0)); 1303e30e251aSVille Syrjälä if (gt_iir[0]) { 1304e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]); 1305abd58f01SBen Widawsky ret = IRQ_HANDLED; 1306abd58f01SBen Widawsky } else 1307abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1308abd58f01SBen Widawsky } 1309abd58f01SBen Widawsky 131085f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 1311e30e251aSVille Syrjälä gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1)); 1312e30e251aSVille Syrjälä if (gt_iir[1]) { 1313e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]); 1314abd58f01SBen Widawsky ret = IRQ_HANDLED; 1315abd58f01SBen Widawsky } else 1316abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1317abd58f01SBen Widawsky } 1318abd58f01SBen Widawsky 131974cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 1320e30e251aSVille Syrjälä gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3)); 1321e30e251aSVille Syrjälä if (gt_iir[3]) { 1322e30e251aSVille Syrjälä I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]); 132374cdb337SChris Wilson ret = IRQ_HANDLED; 132474cdb337SChris Wilson } else 132574cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 132674cdb337SChris Wilson } 132774cdb337SChris Wilson 13280961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 1329e30e251aSVille Syrjälä gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2)); 1330e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) { 1331cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 1332e30e251aSVille Syrjälä gt_iir[2] & dev_priv->pm_rps_events); 133338cc46d7SOscar Mateo ret = IRQ_HANDLED; 13340961021aSBen Widawsky } else 13350961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13360961021aSBen Widawsky } 13370961021aSBen Widawsky 1338abd58f01SBen Widawsky return ret; 1339abd58f01SBen Widawsky } 1340abd58f01SBen Widawsky 1341e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1342e30e251aSVille Syrjälä u32 gt_iir[4]) 1343e30e251aSVille Syrjälä { 1344e30e251aSVille Syrjälä if (gt_iir[0]) { 1345e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[RCS], 1346e30e251aSVille Syrjälä gt_iir[0], GEN8_RCS_IRQ_SHIFT); 1347e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[BCS], 1348e30e251aSVille Syrjälä gt_iir[0], GEN8_BCS_IRQ_SHIFT); 1349e30e251aSVille Syrjälä } 1350e30e251aSVille Syrjälä 1351e30e251aSVille Syrjälä if (gt_iir[1]) { 1352e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS], 1353e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS1_IRQ_SHIFT); 1354e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VCS2], 1355e30e251aSVille Syrjälä gt_iir[1], GEN8_VCS2_IRQ_SHIFT); 1356e30e251aSVille Syrjälä } 1357e30e251aSVille Syrjälä 1358e30e251aSVille Syrjälä if (gt_iir[3]) 1359e30e251aSVille Syrjälä gen8_cs_irq_handler(&dev_priv->engine[VECS], 1360e30e251aSVille Syrjälä gt_iir[3], GEN8_VECS_IRQ_SHIFT); 1361e30e251aSVille Syrjälä 1362e30e251aSVille Syrjälä if (gt_iir[2] & dev_priv->pm_rps_events) 1363e30e251aSVille Syrjälä gen6_rps_irq_handler(dev_priv, gt_iir[2]); 1364e30e251aSVille Syrjälä } 1365e30e251aSVille Syrjälä 136663c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 136763c88d22SImre Deak { 136863c88d22SImre Deak switch (port) { 136963c88d22SImre Deak case PORT_A: 1370195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 137163c88d22SImre Deak case PORT_B: 137263c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 137363c88d22SImre Deak case PORT_C: 137463c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 137563c88d22SImre Deak default: 137663c88d22SImre Deak return false; 137763c88d22SImre Deak } 137863c88d22SImre Deak } 137963c88d22SImre Deak 13806dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 13816dbf30ceSVille Syrjälä { 13826dbf30ceSVille Syrjälä switch (port) { 13836dbf30ceSVille Syrjälä case PORT_E: 13846dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 13856dbf30ceSVille Syrjälä default: 13866dbf30ceSVille Syrjälä return false; 13876dbf30ceSVille Syrjälä } 13886dbf30ceSVille Syrjälä } 13896dbf30ceSVille Syrjälä 139074c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 139174c0b395SVille Syrjälä { 139274c0b395SVille Syrjälä switch (port) { 139374c0b395SVille Syrjälä case PORT_A: 139474c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 139574c0b395SVille Syrjälä case PORT_B: 139674c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 139774c0b395SVille Syrjälä case PORT_C: 139874c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 139974c0b395SVille Syrjälä case PORT_D: 140074c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 140174c0b395SVille Syrjälä default: 140274c0b395SVille Syrjälä return false; 140374c0b395SVille Syrjälä } 140474c0b395SVille Syrjälä } 140574c0b395SVille Syrjälä 1406e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1407e4ce95aaSVille Syrjälä { 1408e4ce95aaSVille Syrjälä switch (port) { 1409e4ce95aaSVille Syrjälä case PORT_A: 1410e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1411e4ce95aaSVille Syrjälä default: 1412e4ce95aaSVille Syrjälä return false; 1413e4ce95aaSVille Syrjälä } 1414e4ce95aaSVille Syrjälä } 1415e4ce95aaSVille Syrjälä 1416676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 141713cf5504SDave Airlie { 141813cf5504SDave Airlie switch (port) { 141913cf5504SDave Airlie case PORT_B: 1420676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 142113cf5504SDave Airlie case PORT_C: 1422676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 142313cf5504SDave Airlie case PORT_D: 1424676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1425676574dfSJani Nikula default: 1426676574dfSJani Nikula return false; 142713cf5504SDave Airlie } 142813cf5504SDave Airlie } 142913cf5504SDave Airlie 1430676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 143113cf5504SDave Airlie { 143213cf5504SDave Airlie switch (port) { 143313cf5504SDave Airlie case PORT_B: 1434676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 143513cf5504SDave Airlie case PORT_C: 1436676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 143713cf5504SDave Airlie case PORT_D: 1438676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1439676574dfSJani Nikula default: 1440676574dfSJani Nikula return false; 144113cf5504SDave Airlie } 144213cf5504SDave Airlie } 144313cf5504SDave Airlie 144442db67d6SVille Syrjälä /* 144542db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 144642db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 144742db67d6SVille Syrjälä * hotplug detection results from several registers. 144842db67d6SVille Syrjälä * 144942db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 145042db67d6SVille Syrjälä */ 1451fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14528c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1453fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1454fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1455676574dfSJani Nikula { 14568c841e57SJani Nikula enum port port; 1457676574dfSJani Nikula int i; 1458676574dfSJani Nikula 1459676574dfSJani Nikula for_each_hpd_pin(i) { 14608c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14618c841e57SJani Nikula continue; 14628c841e57SJani Nikula 1463676574dfSJani Nikula *pin_mask |= BIT(i); 1464676574dfSJani Nikula 1465cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1466cc24fcdcSImre Deak continue; 1467cc24fcdcSImre Deak 1468fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1469676574dfSJani Nikula *long_mask |= BIT(i); 1470676574dfSJani Nikula } 1471676574dfSJani Nikula 1472676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1473676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1474676574dfSJani Nikula 1475676574dfSJani Nikula } 1476676574dfSJani Nikula 147791d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1478515ac2bbSDaniel Vetter { 147928c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1480515ac2bbSDaniel Vetter } 1481515ac2bbSDaniel Vetter 148291d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1483ce99c256SDaniel Vetter { 14849ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1485ce99c256SDaniel Vetter } 1486ce99c256SDaniel Vetter 14878bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 148891d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 148991d14251STvrtko Ursulin enum pipe pipe, 1490eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1491eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 14928bc5e955SDaniel Vetter uint32_t crc4) 14938bf1e9f1SShuang He { 14948bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 14958bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1496ac2300d4SDamien Lespiau int head, tail; 1497b2c88f5bSDamien Lespiau 1498d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1499d538bbdfSDamien Lespiau 15000c912c79SDamien Lespiau if (!pipe_crc->entries) { 1501d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 150234273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15030c912c79SDamien Lespiau return; 15040c912c79SDamien Lespiau } 15050c912c79SDamien Lespiau 1506d538bbdfSDamien Lespiau head = pipe_crc->head; 1507d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1508b2c88f5bSDamien Lespiau 1509b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1510d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1511b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1512b2c88f5bSDamien Lespiau return; 1513b2c88f5bSDamien Lespiau } 1514b2c88f5bSDamien Lespiau 1515b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15168bf1e9f1SShuang He 151791c8a326SChris Wilson entry->frame = dev_priv->drm.driver->get_vblank_counter(&dev_priv->drm, 151891d14251STvrtko Ursulin pipe); 1519eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1520eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1521eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1522eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1523eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1524b2c88f5bSDamien Lespiau 1525b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1526d538bbdfSDamien Lespiau pipe_crc->head = head; 1527d538bbdfSDamien Lespiau 1528d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 152907144428SDamien Lespiau 153007144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15318bf1e9f1SShuang He } 1532277de95eSDaniel Vetter #else 1533277de95eSDaniel Vetter static inline void 153491d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 153591d14251STvrtko Ursulin enum pipe pipe, 1536277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1537277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1538277de95eSDaniel Vetter uint32_t crc4) {} 1539277de95eSDaniel Vetter #endif 1540eba94eb9SDaniel Vetter 1541277de95eSDaniel Vetter 154291d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 154391d14251STvrtko Ursulin enum pipe pipe) 15445a69b89fSDaniel Vetter { 154591d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15465a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15475a69b89fSDaniel Vetter 0, 0, 0, 0); 15485a69b89fSDaniel Vetter } 15495a69b89fSDaniel Vetter 155091d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 155191d14251STvrtko Ursulin enum pipe pipe) 1552eba94eb9SDaniel Vetter { 155391d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 1554eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1555eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1556eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1557eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15588bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1559eba94eb9SDaniel Vetter } 15605b3a856bSDaniel Vetter 156191d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 156291d14251STvrtko Ursulin enum pipe pipe) 15635b3a856bSDaniel Vetter { 15640b5c5ed0SDaniel Vetter uint32_t res1, res2; 15650b5c5ed0SDaniel Vetter 156691d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 15670b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15680b5c5ed0SDaniel Vetter else 15690b5c5ed0SDaniel Vetter res1 = 0; 15700b5c5ed0SDaniel Vetter 157191d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 15720b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 15730b5c5ed0SDaniel Vetter else 15740b5c5ed0SDaniel Vetter res2 = 0; 15755b3a856bSDaniel Vetter 157691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 15770b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 15780b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 15790b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 15800b5c5ed0SDaniel Vetter res1, res2); 15815b3a856bSDaniel Vetter } 15828bf1e9f1SShuang He 15831403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 15841403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 15851403c0d4SPaulo Zanoni * the work queue. */ 15861403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1587baf02a1fSBen Widawsky { 1588a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 158959cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1590480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1591d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1592d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 1593c33d247dSChris Wilson schedule_work(&dev_priv->rps.work); 159441a05a3aSDaniel Vetter } 1595d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1596d4d70aa5SImre Deak } 1597baf02a1fSBen Widawsky 1598c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1599c9a9a268SImre Deak return; 1600c9a9a268SImre Deak 16012d1fe073SJoonas Lahtinen if (HAS_VEBOX(dev_priv)) { 160212638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 16034a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VECS]); 160412638c57SBen Widawsky 1605aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1606aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 160712638c57SBen Widawsky } 16081403c0d4SPaulo Zanoni } 1609baf02a1fSBen Widawsky 16105a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv, 161191d14251STvrtko Ursulin enum pipe pipe) 16128d7849dbSVille Syrjälä { 16135a21b665SDaniel Vetter bool ret; 16145a21b665SDaniel Vetter 161591c8a326SChris Wilson ret = drm_handle_vblank(&dev_priv->drm, pipe); 16165a21b665SDaniel Vetter if (ret) 161751cbaf01SMaarten Lankhorst intel_finish_page_flip_mmio(dev_priv, pipe); 16185a21b665SDaniel Vetter 16195a21b665SDaniel Vetter return ret; 16208d7849dbSVille Syrjälä } 16218d7849dbSVille Syrjälä 162291d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv, 162391d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 16247e231dbeSJesse Barnes { 16257e231dbeSJesse Barnes int pipe; 16267e231dbeSJesse Barnes 162758ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 16281ca993d2SVille Syrjälä 16291ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 16301ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 16311ca993d2SVille Syrjälä return; 16321ca993d2SVille Syrjälä } 16331ca993d2SVille Syrjälä 1634055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1635f0f59a00SVille Syrjälä i915_reg_t reg; 1636bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 163791d181ddSImre Deak 1638bbb5eebfSDaniel Vetter /* 1639bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1640bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1641bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1642bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1643bbb5eebfSDaniel Vetter * handle. 1644bbb5eebfSDaniel Vetter */ 16450f239f4cSDaniel Vetter 16460f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16470f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1648bbb5eebfSDaniel Vetter 1649bbb5eebfSDaniel Vetter switch (pipe) { 1650bbb5eebfSDaniel Vetter case PIPE_A: 1651bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1652bbb5eebfSDaniel Vetter break; 1653bbb5eebfSDaniel Vetter case PIPE_B: 1654bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1655bbb5eebfSDaniel Vetter break; 16563278f67fSVille Syrjälä case PIPE_C: 16573278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16583278f67fSVille Syrjälä break; 1659bbb5eebfSDaniel Vetter } 1660bbb5eebfSDaniel Vetter if (iir & iir_bit) 1661bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1662bbb5eebfSDaniel Vetter 1663bbb5eebfSDaniel Vetter if (!mask) 166491d181ddSImre Deak continue; 166591d181ddSImre Deak 166691d181ddSImre Deak reg = PIPESTAT(pipe); 1667bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1668bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16697e231dbeSJesse Barnes 16707e231dbeSJesse Barnes /* 16717e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16727e231dbeSJesse Barnes */ 167391d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 167491d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16757e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16767e231dbeSJesse Barnes } 167758ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16782ecb8ca4SVille Syrjälä } 16792ecb8ca4SVille Syrjälä 168091d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 16812ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 16822ecb8ca4SVille Syrjälä { 16832ecb8ca4SVille Syrjälä enum pipe pipe; 16847e231dbeSJesse Barnes 1685055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 16865a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 16875a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 16885a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 168931acc7f5SJesse Barnes 16905251f04eSMaarten Lankhorst if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 169151cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 16924356d586SDaniel Vetter 16934356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 169491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 16952d9d2b0bSVille Syrjälä 16961f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 16971f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 169831acc7f5SJesse Barnes } 169931acc7f5SJesse Barnes 1700c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 170191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1702c1874ed7SImre Deak } 1703c1874ed7SImre Deak 17041ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 170516c6c56bSVille Syrjälä { 170616c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 170716c6c56bSVille Syrjälä 17081ae3c34cSVille Syrjälä if (hotplug_status) 17093ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17101ae3c34cSVille Syrjälä 17111ae3c34cSVille Syrjälä return hotplug_status; 17121ae3c34cSVille Syrjälä } 17131ae3c34cSVille Syrjälä 171491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17151ae3c34cSVille Syrjälä u32 hotplug_status) 17161ae3c34cSVille Syrjälä { 17171ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 17183ff60f89SOscar Mateo 171991d14251STvrtko Ursulin if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 172091d14251STvrtko Ursulin IS_CHERRYVIEW(dev_priv)) { 172116c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 172216c6c56bSVille Syrjälä 172358f2cf24SVille Syrjälä if (hotplug_trigger) { 1724fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1725fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1726fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 172758f2cf24SVille Syrjälä 172891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 172958f2cf24SVille Syrjälä } 1730369712e8SJani Nikula 1731369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 173291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 173316c6c56bSVille Syrjälä } else { 173416c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 173516c6c56bSVille Syrjälä 173658f2cf24SVille Syrjälä if (hotplug_trigger) { 1737fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17384e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1739fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 174091d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 174116c6c56bSVille Syrjälä } 17423ff60f89SOscar Mateo } 174358f2cf24SVille Syrjälä } 174416c6c56bSVille Syrjälä 1745c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1746c1874ed7SImre Deak { 174745a83f84SDaniel Vetter struct drm_device *dev = arg; 1748fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 1749c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1750c1874ed7SImre Deak 17512dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17522dd2a883SImre Deak return IRQ_NONE; 17532dd2a883SImre Deak 17541f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17551f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17561f814dacSImre Deak 17571e1cace9SVille Syrjälä do { 17586e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 17592ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17601ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1761a5e485a9SVille Syrjälä u32 ier = 0; 17623ff60f89SOscar Mateo 1763c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 1764c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17653ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 1766c1874ed7SImre Deak 1767c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 17681e1cace9SVille Syrjälä break; 1769c1874ed7SImre Deak 1770c1874ed7SImre Deak ret = IRQ_HANDLED; 1771c1874ed7SImre Deak 1772a5e485a9SVille Syrjälä /* 1773a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1774a5e485a9SVille Syrjälä * 1775a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1776a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1777a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1778a5e485a9SVille Syrjälä * 1779a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1780a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1781a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1782a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1783a5e485a9SVille Syrjälä * bits this time around. 1784a5e485a9SVille Syrjälä */ 17854a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 1786a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1787a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 17884a0a0202SVille Syrjälä 17894a0a0202SVille Syrjälä if (gt_iir) 17904a0a0202SVille Syrjälä I915_WRITE(GTIIR, gt_iir); 17914a0a0202SVille Syrjälä if (pm_iir) 17924a0a0202SVille Syrjälä I915_WRITE(GEN6_PMIIR, pm_iir); 17934a0a0202SVille Syrjälä 17947ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 17951ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 17967ce4d1f2SVille Syrjälä 17973ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 17983ff60f89SOscar Mateo * signalled in iir */ 179991d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 18007ce4d1f2SVille Syrjälä 18017ce4d1f2SVille Syrjälä /* 18027ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18037ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18047ce4d1f2SVille Syrjälä */ 18057ce4d1f2SVille Syrjälä if (iir) 18067ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18074a0a0202SVille Syrjälä 1808a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 18094a0a0202SVille Syrjälä I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 18104a0a0202SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 18111ae3c34cSVille Syrjälä 181252894874SVille Syrjälä if (gt_iir) 1813261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 181452894874SVille Syrjälä if (pm_iir) 181552894874SVille Syrjälä gen6_rps_irq_handler(dev_priv, pm_iir); 181652894874SVille Syrjälä 18171ae3c34cSVille Syrjälä if (hotplug_status) 181891d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18192ecb8ca4SVille Syrjälä 182091d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 18211e1cace9SVille Syrjälä } while (0); 18227e231dbeSJesse Barnes 18231f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18241f814dacSImre Deak 18257e231dbeSJesse Barnes return ret; 18267e231dbeSJesse Barnes } 18277e231dbeSJesse Barnes 182843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 182943f328d7SVille Syrjälä { 183045a83f84SDaniel Vetter struct drm_device *dev = arg; 1831fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 183243f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 183343f328d7SVille Syrjälä 18342dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18352dd2a883SImre Deak return IRQ_NONE; 18362dd2a883SImre Deak 18371f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18381f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18391f814dacSImre Deak 1840579de73bSChris Wilson do { 18416e814800SVille Syrjälä u32 master_ctl, iir; 1842e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 18432ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 18441ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1845a5e485a9SVille Syrjälä u32 ier = 0; 1846a5e485a9SVille Syrjälä 18478e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18483278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18493278f67fSVille Syrjälä 18503278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18518e5fd599SVille Syrjälä break; 185243f328d7SVille Syrjälä 185327b6c122SOscar Mateo ret = IRQ_HANDLED; 185427b6c122SOscar Mateo 1855a5e485a9SVille Syrjälä /* 1856a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1857a5e485a9SVille Syrjälä * 1858a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1859a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1860a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1861a5e485a9SVille Syrjälä * 1862a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1863a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1864a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1865a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1866a5e485a9SVille Syrjälä * bits this time around. 1867a5e485a9SVille Syrjälä */ 186843f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 1869a5e485a9SVille Syrjälä ier = I915_READ(VLV_IER); 1870a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, 0); 187143f328d7SVille Syrjälä 1872e30e251aSVille Syrjälä gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 187327b6c122SOscar Mateo 187427b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 18751ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 187643f328d7SVille Syrjälä 187727b6c122SOscar Mateo /* Call regardless, as some status bits might not be 187827b6c122SOscar Mateo * signalled in iir */ 187991d14251STvrtko Ursulin valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats); 188043f328d7SVille Syrjälä 18817ce4d1f2SVille Syrjälä /* 18827ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 18837ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 18847ce4d1f2SVille Syrjälä */ 18857ce4d1f2SVille Syrjälä if (iir) 18867ce4d1f2SVille Syrjälä I915_WRITE(VLV_IIR, iir); 18877ce4d1f2SVille Syrjälä 1888a5e485a9SVille Syrjälä I915_WRITE(VLV_IER, ier); 1889e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 189043f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 18911ae3c34cSVille Syrjälä 1892e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 1893e30e251aSVille Syrjälä 18941ae3c34cSVille Syrjälä if (hotplug_status) 189591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 18962ecb8ca4SVille Syrjälä 189791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1898579de73bSChris Wilson } while (0); 18993278f67fSVille Syrjälä 19001f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 19011f814dacSImre Deak 190243f328d7SVille Syrjälä return ret; 190343f328d7SVille Syrjälä } 190443f328d7SVille Syrjälä 190591d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 190691d14251STvrtko Ursulin u32 hotplug_trigger, 190740e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1908776ad806SJesse Barnes { 190942db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1910776ad806SJesse Barnes 19116a39d7c9SJani Nikula /* 19126a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 19136a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 19146a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 19156a39d7c9SJani Nikula * errors. 19166a39d7c9SJani Nikula */ 191713cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 19186a39d7c9SJani Nikula if (!hotplug_trigger) { 19196a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 19206a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 19216a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 19226a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 19236a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 19246a39d7c9SJani Nikula } 19256a39d7c9SJani Nikula 192613cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 19276a39d7c9SJani Nikula if (!hotplug_trigger) 19286a39d7c9SJani Nikula return; 192913cf5504SDave Airlie 1930fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 193140e56410SVille Syrjälä dig_hotplug_reg, hpd, 1932fd63e2a9SImre Deak pch_port_hotplug_long_detect); 193340e56410SVille Syrjälä 193491d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1935aaf5ec2eSSonika Jindal } 193691d131d2SDaniel Vetter 193791d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 193840e56410SVille Syrjälä { 193940e56410SVille Syrjälä int pipe; 194040e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 194140e56410SVille Syrjälä 194291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx); 194340e56410SVille Syrjälä 1944cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1945cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1946776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1947cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1948cfc33bf7SVille Syrjälä port_name(port)); 1949cfc33bf7SVille Syrjälä } 1950776ad806SJesse Barnes 1951ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 195291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1953ce99c256SDaniel Vetter 1954776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 195591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1956776ad806SJesse Barnes 1957776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1958776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1959776ad806SJesse Barnes 1960776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1961776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1962776ad806SJesse Barnes 1963776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1964776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1965776ad806SJesse Barnes 19669db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1967055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19689db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19699db4a9c7SJesse Barnes pipe_name(pipe), 19709db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1971776ad806SJesse Barnes 1972776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1973776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1974776ad806SJesse Barnes 1975776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1976776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1977776ad806SJesse Barnes 1978776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19791f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19808664281bSPaulo Zanoni 19818664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19821f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19838664281bSPaulo Zanoni } 19848664281bSPaulo Zanoni 198591d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 19868664281bSPaulo Zanoni { 19878664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19885a69b89fSDaniel Vetter enum pipe pipe; 19898664281bSPaulo Zanoni 1990de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1991de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1992de032bf4SPaulo Zanoni 1993055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19941f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19951f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19968664281bSPaulo Zanoni 19975a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 199891d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 199991d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 20005a69b89fSDaniel Vetter else 200191d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 20025a69b89fSDaniel Vetter } 20035a69b89fSDaniel Vetter } 20048bf1e9f1SShuang He 20058664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 20068664281bSPaulo Zanoni } 20078664281bSPaulo Zanoni 200891d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 20098664281bSPaulo Zanoni { 20108664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 20118664281bSPaulo Zanoni 2012de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 2013de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 2014de032bf4SPaulo Zanoni 20158664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 20161f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 20178664281bSPaulo Zanoni 20188664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 20191f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 20208664281bSPaulo Zanoni 20218664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 20221f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 20238664281bSPaulo Zanoni 20248664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 2025776ad806SJesse Barnes } 2026776ad806SJesse Barnes 202791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 202823e81d69SAdam Jackson { 202923e81d69SAdam Jackson int pipe; 20306dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 2031aaf5ec2eSSonika Jindal 203291d14251STvrtko Ursulin ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt); 203391d131d2SDaniel Vetter 2034cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 2035cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 203623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 2037cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 2038cfc33bf7SVille Syrjälä port_name(port)); 2039cfc33bf7SVille Syrjälä } 204023e81d69SAdam Jackson 204123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 204291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 204323e81d69SAdam Jackson 204423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 204591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 204623e81d69SAdam Jackson 204723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 204823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 204923e81d69SAdam Jackson 205023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 205123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 205223e81d69SAdam Jackson 205323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2054055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 205523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 205623e81d69SAdam Jackson pipe_name(pipe), 205723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20588664281bSPaulo Zanoni 20598664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 206091d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 206123e81d69SAdam Jackson } 206223e81d69SAdam Jackson 206391d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 20646dbf30ceSVille Syrjälä { 20656dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20666dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20676dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20686dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20696dbf30ceSVille Syrjälä 20706dbf30ceSVille Syrjälä if (hotplug_trigger) { 20716dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20726dbf30ceSVille Syrjälä 20736dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20746dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20756dbf30ceSVille Syrjälä 20766dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 20776dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 207874c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20796dbf30ceSVille Syrjälä } 20806dbf30ceSVille Syrjälä 20816dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20826dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20836dbf30ceSVille Syrjälä 20846dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 20856dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20866dbf30ceSVille Syrjälä 20876dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 20886dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 20896dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20906dbf30ceSVille Syrjälä } 20916dbf30ceSVille Syrjälä 20926dbf30ceSVille Syrjälä if (pin_mask) 209391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 20946dbf30ceSVille Syrjälä 20956dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 209691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 20976dbf30ceSVille Syrjälä } 20986dbf30ceSVille Syrjälä 209991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 210091d14251STvrtko Ursulin u32 hotplug_trigger, 210140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2102c008bc6eSPaulo Zanoni { 2103e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2104e4ce95aaSVille Syrjälä 2105e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2106e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2107e4ce95aaSVille Syrjälä 2108e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 210940e56410SVille Syrjälä dig_hotplug_reg, hpd, 2110e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 211140e56410SVille Syrjälä 211291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2113e4ce95aaSVille Syrjälä } 2114c008bc6eSPaulo Zanoni 211591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 211691d14251STvrtko Ursulin u32 de_iir) 211740e56410SVille Syrjälä { 211840e56410SVille Syrjälä enum pipe pipe; 211940e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 212040e56410SVille Syrjälä 212140e56410SVille Syrjälä if (hotplug_trigger) 212291d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk); 212340e56410SVille Syrjälä 2124c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 212591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2126c008bc6eSPaulo Zanoni 2127c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 212891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2129c008bc6eSPaulo Zanoni 2130c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2131c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2132c008bc6eSPaulo Zanoni 2133055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21345a21b665SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe) && 21355a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21365a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2137c008bc6eSPaulo Zanoni 213840da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21391f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2140c008bc6eSPaulo Zanoni 214140da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 214291d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 21435b3a856bSDaniel Vetter 214440da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21455251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 214651cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2147c008bc6eSPaulo Zanoni } 2148c008bc6eSPaulo Zanoni 2149c008bc6eSPaulo Zanoni /* check event from PCH */ 2150c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2151c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2152c008bc6eSPaulo Zanoni 215391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 215491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2155c008bc6eSPaulo Zanoni else 215691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2157c008bc6eSPaulo Zanoni 2158c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2159c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2160c008bc6eSPaulo Zanoni } 2161c008bc6eSPaulo Zanoni 216291d14251STvrtko Ursulin if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT) 216391d14251STvrtko Ursulin ironlake_rps_change_irq_handler(dev_priv); 2164c008bc6eSPaulo Zanoni } 2165c008bc6eSPaulo Zanoni 216691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 216791d14251STvrtko Ursulin u32 de_iir) 21689719fb98SPaulo Zanoni { 216907d27e20SDamien Lespiau enum pipe pipe; 217023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 217123bb4cb5SVille Syrjälä 217240e56410SVille Syrjälä if (hotplug_trigger) 217391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb); 21749719fb98SPaulo Zanoni 21759719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 217691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 21779719fb98SPaulo Zanoni 21789719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 217991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21809719fb98SPaulo Zanoni 21819719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 218291d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21839719fb98SPaulo Zanoni 2184055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 21855a21b665SDaniel Vetter if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 21865a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 21875a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 218840da17c2SDaniel Vetter 218940da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 21905251f04eSMaarten Lankhorst if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 219151cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 21929719fb98SPaulo Zanoni } 21939719fb98SPaulo Zanoni 21949719fb98SPaulo Zanoni /* check event from PCH */ 219591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 21969719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21979719fb98SPaulo Zanoni 219891d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 21999719fb98SPaulo Zanoni 22009719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 22019719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 22029719fb98SPaulo Zanoni } 22039719fb98SPaulo Zanoni } 22049719fb98SPaulo Zanoni 220572c90f62SOscar Mateo /* 220672c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 220772c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 220872c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 220972c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 221072c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 221172c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 221272c90f62SOscar Mateo */ 2213f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2214b1f14ad0SJesse Barnes { 221545a83f84SDaniel Vetter struct drm_device *dev = arg; 2216fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2217f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 22180e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2219b1f14ad0SJesse Barnes 22202dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22212dd2a883SImre Deak return IRQ_NONE; 22222dd2a883SImre Deak 22231f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22241f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22251f814dacSImre Deak 2226b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2227b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2228b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 222923a78516SPaulo Zanoni POSTING_READ(DEIER); 22300e43406bSChris Wilson 223144498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 223244498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 223344498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 223444498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 223544498aeaSPaulo Zanoni * due to its back queue). */ 223691d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 223744498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 223844498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 223944498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2240ab5c608bSBen Widawsky } 224144498aeaSPaulo Zanoni 224272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 224372c90f62SOscar Mateo 22440e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22450e43406bSChris Wilson if (gt_iir) { 224672c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 224772c90f62SOscar Mateo ret = IRQ_HANDLED; 224891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) 2249261e40b8SVille Syrjälä snb_gt_irq_handler(dev_priv, gt_iir); 2250d8fc8a47SPaulo Zanoni else 2251261e40b8SVille Syrjälä ilk_gt_irq_handler(dev_priv, gt_iir); 22520e43406bSChris Wilson } 2253b1f14ad0SJesse Barnes 2254b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22550e43406bSChris Wilson if (de_iir) { 225672c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 225772c90f62SOscar Mateo ret = IRQ_HANDLED; 225891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) 225991d14251STvrtko Ursulin ivb_display_irq_handler(dev_priv, de_iir); 2260f1af8fc1SPaulo Zanoni else 226191d14251STvrtko Ursulin ilk_display_irq_handler(dev_priv, de_iir); 22620e43406bSChris Wilson } 22630e43406bSChris Wilson 226491d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 6) { 2265f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22660e43406bSChris Wilson if (pm_iir) { 2267b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22680e43406bSChris Wilson ret = IRQ_HANDLED; 226972c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22700e43406bSChris Wilson } 2271f1af8fc1SPaulo Zanoni } 2272b1f14ad0SJesse Barnes 2273b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2274b1f14ad0SJesse Barnes POSTING_READ(DEIER); 227591d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv)) { 227644498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 227744498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2278ab5c608bSBen Widawsky } 2279b1f14ad0SJesse Barnes 22801f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22811f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22821f814dacSImre Deak 2283b1f14ad0SJesse Barnes return ret; 2284b1f14ad0SJesse Barnes } 2285b1f14ad0SJesse Barnes 228691d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 228791d14251STvrtko Ursulin u32 hotplug_trigger, 228840e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2289d04a492dSShashank Sharma { 2290cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2291d04a492dSShashank Sharma 2292a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2293a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2294d04a492dSShashank Sharma 2295cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 229640e56410SVille Syrjälä dig_hotplug_reg, hpd, 2297cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 229840e56410SVille Syrjälä 229991d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2300d04a492dSShashank Sharma } 2301d04a492dSShashank Sharma 2302f11a0f46STvrtko Ursulin static irqreturn_t 2303f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 2304abd58f01SBen Widawsky { 2305abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2306f11a0f46STvrtko Ursulin u32 iir; 2307c42664ccSDaniel Vetter enum pipe pipe; 230888e04703SJesse Barnes 2309abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2310e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_MISC_IIR); 2311e32192e1STvrtko Ursulin if (iir) { 2312e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_MISC_IIR, iir); 2313abd58f01SBen Widawsky ret = IRQ_HANDLED; 2314e32192e1STvrtko Ursulin if (iir & GEN8_DE_MISC_GSE) 231591d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 231638cc46d7SOscar Mateo else 231738cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2318abd58f01SBen Widawsky } 231938cc46d7SOscar Mateo else 232038cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2321abd58f01SBen Widawsky } 2322abd58f01SBen Widawsky 23236d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 2324e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PORT_IIR); 2325e32192e1STvrtko Ursulin if (iir) { 2326e32192e1STvrtko Ursulin u32 tmp_mask; 2327d04a492dSShashank Sharma bool found = false; 2328cebd87a0SVille Syrjälä 2329e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PORT_IIR, iir); 23306d766f02SDaniel Vetter ret = IRQ_HANDLED; 233188e04703SJesse Barnes 2332e32192e1STvrtko Ursulin tmp_mask = GEN8_AUX_CHANNEL_A; 2333e32192e1STvrtko Ursulin if (INTEL_INFO(dev_priv)->gen >= 9) 2334e32192e1STvrtko Ursulin tmp_mask |= GEN9_AUX_CHANNEL_B | 2335e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_C | 2336e32192e1STvrtko Ursulin GEN9_AUX_CHANNEL_D; 2337e32192e1STvrtko Ursulin 2338e32192e1STvrtko Ursulin if (iir & tmp_mask) { 233991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2340d04a492dSShashank Sharma found = true; 2341d04a492dSShashank Sharma } 2342d04a492dSShashank Sharma 2343e32192e1STvrtko Ursulin if (IS_BROXTON(dev_priv)) { 2344e32192e1STvrtko Ursulin tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK; 2345e32192e1STvrtko Ursulin if (tmp_mask) { 234691d14251STvrtko Ursulin bxt_hpd_irq_handler(dev_priv, tmp_mask, 234791d14251STvrtko Ursulin hpd_bxt); 2348d04a492dSShashank Sharma found = true; 2349d04a492dSShashank Sharma } 2350e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 2351e32192e1STvrtko Ursulin tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG; 2352e32192e1STvrtko Ursulin if (tmp_mask) { 235391d14251STvrtko Ursulin ilk_hpd_irq_handler(dev_priv, 235491d14251STvrtko Ursulin tmp_mask, hpd_bdw); 2355e32192e1STvrtko Ursulin found = true; 2356e32192e1STvrtko Ursulin } 2357e32192e1STvrtko Ursulin } 2358d04a492dSShashank Sharma 235991d14251STvrtko Ursulin if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 236091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 23619e63743eSShashank Sharma found = true; 23629e63743eSShashank Sharma } 23639e63743eSShashank Sharma 2364d04a492dSShashank Sharma if (!found) 236538cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23666d766f02SDaniel Vetter } 236738cc46d7SOscar Mateo else 236838cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23696d766f02SDaniel Vetter } 23706d766f02SDaniel Vetter 2371055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2372e32192e1STvrtko Ursulin u32 flip_done, fault_errors; 2373abd58f01SBen Widawsky 2374c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2375c42664ccSDaniel Vetter continue; 2376c42664ccSDaniel Vetter 2377e32192e1STvrtko Ursulin iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 2378e32192e1STvrtko Ursulin if (!iir) { 2379e32192e1STvrtko Ursulin DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2380e32192e1STvrtko Ursulin continue; 2381e32192e1STvrtko Ursulin } 2382770de83dSDamien Lespiau 2383e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 2384e32192e1STvrtko Ursulin I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir); 2385e32192e1STvrtko Ursulin 23865a21b665SDaniel Vetter if (iir & GEN8_PIPE_VBLANK && 23875a21b665SDaniel Vetter intel_pipe_handle_vblank(dev_priv, pipe)) 23885a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 2389abd58f01SBen Widawsky 2390e32192e1STvrtko Ursulin flip_done = iir; 2391b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2392e32192e1STvrtko Ursulin flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE; 2393770de83dSDamien Lespiau else 2394e32192e1STvrtko Ursulin flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE; 2395770de83dSDamien Lespiau 23965251f04eSMaarten Lankhorst if (flip_done) 239751cbaf01SMaarten Lankhorst intel_finish_page_flip_cs(dev_priv, pipe); 2398abd58f01SBen Widawsky 2399e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 240091d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24010fbe7870SDaniel Vetter 2402e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2403e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 240438d83c96SDaniel Vetter 2405e32192e1STvrtko Ursulin fault_errors = iir; 2406b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2407e32192e1STvrtko Ursulin fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2408770de83dSDamien Lespiau else 2409e32192e1STvrtko Ursulin fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2410770de83dSDamien Lespiau 2411770de83dSDamien Lespiau if (fault_errors) 241230100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 241330100f2bSDaniel Vetter pipe_name(pipe), 2414e32192e1STvrtko Ursulin fault_errors); 2415abd58f01SBen Widawsky } 2416abd58f01SBen Widawsky 241791d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2418266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 241992d03a80SDaniel Vetter /* 242092d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 242192d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 242292d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 242392d03a80SDaniel Vetter */ 2424e32192e1STvrtko Ursulin iir = I915_READ(SDEIIR); 2425e32192e1STvrtko Ursulin if (iir) { 2426e32192e1STvrtko Ursulin I915_WRITE(SDEIIR, iir); 242792d03a80SDaniel Vetter ret = IRQ_HANDLED; 24286dbf30ceSVille Syrjälä 242922dea0beSRodrigo Vivi if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv)) 243091d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24316dbf30ceSVille Syrjälä else 243291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24332dfb0b81SJani Nikula } else { 24342dfb0b81SJani Nikula /* 24352dfb0b81SJani Nikula * Like on previous PCH there seems to be something 24362dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 24372dfb0b81SJani Nikula */ 24382dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 24392dfb0b81SJani Nikula } 244092d03a80SDaniel Vetter } 244192d03a80SDaniel Vetter 2442f11a0f46STvrtko Ursulin return ret; 2443f11a0f46STvrtko Ursulin } 2444f11a0f46STvrtko Ursulin 2445f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2446f11a0f46STvrtko Ursulin { 2447f11a0f46STvrtko Ursulin struct drm_device *dev = arg; 2448fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2449f11a0f46STvrtko Ursulin u32 master_ctl; 2450e30e251aSVille Syrjälä u32 gt_iir[4] = {}; 2451f11a0f46STvrtko Ursulin irqreturn_t ret; 2452f11a0f46STvrtko Ursulin 2453f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2454f11a0f46STvrtko Ursulin return IRQ_NONE; 2455f11a0f46STvrtko Ursulin 2456f11a0f46STvrtko Ursulin master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2457f11a0f46STvrtko Ursulin master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2458f11a0f46STvrtko Ursulin if (!master_ctl) 2459f11a0f46STvrtko Ursulin return IRQ_NONE; 2460f11a0f46STvrtko Ursulin 2461f11a0f46STvrtko Ursulin I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2462f11a0f46STvrtko Ursulin 2463f11a0f46STvrtko Ursulin /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2464f11a0f46STvrtko Ursulin disable_rpm_wakeref_asserts(dev_priv); 2465f11a0f46STvrtko Ursulin 2466f11a0f46STvrtko Ursulin /* Find, clear, then process each source of interrupt */ 2467e30e251aSVille Syrjälä ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir); 2468e30e251aSVille Syrjälä gen8_gt_irq_handler(dev_priv, gt_iir); 2469f11a0f46STvrtko Ursulin ret |= gen8_de_irq_handler(dev_priv, master_ctl); 2470f11a0f46STvrtko Ursulin 2471cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2472cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2473abd58f01SBen Widawsky 24741f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24751f814dacSImre Deak 2476abd58f01SBen Widawsky return ret; 2477abd58f01SBen Widawsky } 2478abd58f01SBen Widawsky 24791f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv) 248017e1df07SDaniel Vetter { 248117e1df07SDaniel Vetter /* 248217e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 248317e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 248417e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 248517e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 248617e1df07SDaniel Vetter */ 248717e1df07SDaniel Vetter 248817e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 24891f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.wait_queue); 249017e1df07SDaniel Vetter 249117e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 249217e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 249317e1df07SDaniel Vetter } 249417e1df07SDaniel Vetter 24958a905236SJesse Barnes /** 2496b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 249714bb2c11STvrtko Ursulin * @dev_priv: i915 device private 24988a905236SJesse Barnes * 24998a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 25008a905236SJesse Barnes * was detected. 25018a905236SJesse Barnes */ 2502c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv) 25038a905236SJesse Barnes { 250491c8a326SChris Wilson struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj; 2505cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2506cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2507cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 250817e1df07SDaniel Vetter int ret; 25098a905236SJesse Barnes 2510c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, error_event); 25118a905236SJesse Barnes 25127db0ba24SDaniel Vetter /* 25137db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 25147db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 25157db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 25167db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 25177db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 25187db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 25197db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 25207db0ba24SDaniel Vetter * work we don't need to worry about any other races. 25217db0ba24SDaniel Vetter */ 2522d98c52cfSChris Wilson if (i915_reset_in_progress(&dev_priv->gpu_error)) { 252344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 2524c033666aSChris Wilson kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event); 25251f83fee0SDaniel Vetter 252617e1df07SDaniel Vetter /* 2527f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2528f454c694SImre Deak * reference held, for example because there is a pending GPU 2529f454c694SImre Deak * request that won't finish until the reset is done. This 2530f454c694SImre Deak * isn't the case at least when we get here by doing a 2531f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2532f454c694SImre Deak */ 2533f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25347514747dSVille Syrjälä 2535c033666aSChris Wilson intel_prepare_reset(dev_priv); 25367514747dSVille Syrjälä 2537f454c694SImre Deak /* 253817e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 253917e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 254017e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 254117e1df07SDaniel Vetter * deadlocks with the reset work. 254217e1df07SDaniel Vetter */ 2543c033666aSChris Wilson ret = i915_reset(dev_priv); 2544f69061beSDaniel Vetter 2545c033666aSChris Wilson intel_finish_reset(dev_priv); 254617e1df07SDaniel Vetter 2547f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2548f454c694SImre Deak 2549d98c52cfSChris Wilson if (ret == 0) 2550c033666aSChris Wilson kobject_uevent_env(kobj, 2551f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25521f83fee0SDaniel Vetter 255317e1df07SDaniel Vetter /* 255417e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 255517e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 255617e1df07SDaniel Vetter */ 25571f15b76fSChris Wilson wake_up_all(&dev_priv->gpu_error.reset_queue); 2558f316a42cSBen Gamari } 25598a905236SJesse Barnes } 25608a905236SJesse Barnes 2561c033666aSChris Wilson static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv) 2562c0e09200SDave Airlie { 2563bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 256463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2565050ee91fSBen Widawsky int pipe, i; 256663eeaf38SJesse Barnes 256735aed2e6SChris Wilson if (!eir) 256835aed2e6SChris Wilson return; 256963eeaf38SJesse Barnes 2570a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25718a905236SJesse Barnes 2572c033666aSChris Wilson i915_get_extra_instdone(dev_priv, instdone); 2573bd9854f9SBen Widawsky 2574c033666aSChris Wilson if (IS_G4X(dev_priv)) { 25758a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25768a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25778a905236SJesse Barnes 2578a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2579a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2580050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2581050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2582a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2583a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25848a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25853143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25868a905236SJesse Barnes } 25878a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25888a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2589a70491ccSJoe Perches pr_err("page table error\n"); 2590a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25918a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25923143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25938a905236SJesse Barnes } 25948a905236SJesse Barnes } 25958a905236SJesse Barnes 2596c033666aSChris Wilson if (!IS_GEN2(dev_priv)) { 259763eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 259863eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2599a70491ccSJoe Perches pr_err("page table error\n"); 2600a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 260163eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 26023143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 260363eeaf38SJesse Barnes } 26048a905236SJesse Barnes } 26058a905236SJesse Barnes 260663eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2607a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2608055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2609a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 26109db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 261163eeaf38SJesse Barnes /* pipestat has already been acked */ 261263eeaf38SJesse Barnes } 261363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2614a70491ccSJoe Perches pr_err("instruction error\n"); 2615a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2616050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2617050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2618c033666aSChris Wilson if (INTEL_GEN(dev_priv) < 4) { 261963eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 262063eeaf38SJesse Barnes 2621a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2622a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2623a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 262463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26253143a2bfSChris Wilson POSTING_READ(IPEIR); 262663eeaf38SJesse Barnes } else { 262763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 262863eeaf38SJesse Barnes 2629a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2630a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2631a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2632a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 263363eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26343143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 263563eeaf38SJesse Barnes } 263663eeaf38SJesse Barnes } 263763eeaf38SJesse Barnes 263863eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26393143a2bfSChris Wilson POSTING_READ(EIR); 264063eeaf38SJesse Barnes eir = I915_READ(EIR); 264163eeaf38SJesse Barnes if (eir) { 264263eeaf38SJesse Barnes /* 264363eeaf38SJesse Barnes * some errors might have become stuck, 264463eeaf38SJesse Barnes * mask them. 264563eeaf38SJesse Barnes */ 264663eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 264763eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 264863eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 264963eeaf38SJesse Barnes } 265035aed2e6SChris Wilson } 265135aed2e6SChris Wilson 265235aed2e6SChris Wilson /** 2653b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 265414bb2c11STvrtko Ursulin * @dev_priv: i915 device private 265514b730fcSarun.siluvery@linux.intel.com * @engine_mask: mask representing engines that are hung 2656aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 265735aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 265835aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 265935aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 266035aed2e6SChris Wilson * of a ring dump etc.). 266114bb2c11STvrtko Ursulin * @fmt: Error message format string 266235aed2e6SChris Wilson */ 2663c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv, 2664c033666aSChris Wilson u32 engine_mask, 266558174462SMika Kuoppala const char *fmt, ...) 266635aed2e6SChris Wilson { 266758174462SMika Kuoppala va_list args; 266858174462SMika Kuoppala char error_msg[80]; 266935aed2e6SChris Wilson 267058174462SMika Kuoppala va_start(args, fmt); 267158174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 267258174462SMika Kuoppala va_end(args); 267358174462SMika Kuoppala 2674c033666aSChris Wilson i915_capture_error_state(dev_priv, engine_mask, error_msg); 2675c033666aSChris Wilson i915_report_and_clear_eir(dev_priv); 26768a905236SJesse Barnes 267714b730fcSarun.siluvery@linux.intel.com if (engine_mask) { 2678805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2679f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2680ba1234d1SBen Gamari 268111ed50ecSBen Gamari /* 2682b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2683b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2684b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 268517e1df07SDaniel Vetter * processes will see a reset in progress and back off, 268617e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 268717e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 268817e1df07SDaniel Vetter * that the reset work needs to acquire. 268917e1df07SDaniel Vetter * 269017e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 269117e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 269217e1df07SDaniel Vetter * counter atomic_t. 269311ed50ecSBen Gamari */ 26941f15b76fSChris Wilson i915_error_wake_up(dev_priv); 269511ed50ecSBen Gamari } 269611ed50ecSBen Gamari 2697c033666aSChris Wilson i915_reset_and_wakeup(dev_priv); 26988a905236SJesse Barnes } 26998a905236SJesse Barnes 270042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 270142f52ef8SKeith Packard * we use as a pipe index 270242f52ef8SKeith Packard */ 270388e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 27040a3e67a4SJesse Barnes { 2705fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2706e9d21d7fSKeith Packard unsigned long irqflags; 270771e0ffa5SJesse Barnes 27081ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2709f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 27107c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2711755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27120a3e67a4SJesse Barnes else 27137c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2714755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27151ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27168692d00eSChris Wilson 27170a3e67a4SJesse Barnes return 0; 27180a3e67a4SJesse Barnes } 27190a3e67a4SJesse Barnes 272088e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2721f796cf8fSJesse Barnes { 2722fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2723f796cf8fSJesse Barnes unsigned long irqflags; 2724b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 272540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2726f796cf8fSJesse Barnes 2727f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2728fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2729b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2730b1f14ad0SJesse Barnes 2731b1f14ad0SJesse Barnes return 0; 2732b1f14ad0SJesse Barnes } 2733b1f14ad0SJesse Barnes 273488e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27357e231dbeSJesse Barnes { 2736fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 27377e231dbeSJesse Barnes unsigned long irqflags; 27387e231dbeSJesse Barnes 27397e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 274031acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2741755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27427e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27437e231dbeSJesse Barnes 27447e231dbeSJesse Barnes return 0; 27457e231dbeSJesse Barnes } 27467e231dbeSJesse Barnes 274788e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2748abd58f01SBen Widawsky { 2749fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2750abd58f01SBen Widawsky unsigned long irqflags; 2751abd58f01SBen Widawsky 2752abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2753013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2754abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2755013d3752SVille Syrjälä 2756abd58f01SBen Widawsky return 0; 2757abd58f01SBen Widawsky } 2758abd58f01SBen Widawsky 275942f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 276042f52ef8SKeith Packard * we use as a pipe index 276142f52ef8SKeith Packard */ 276288e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 27630a3e67a4SJesse Barnes { 2764fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2765e9d21d7fSKeith Packard unsigned long irqflags; 27660a3e67a4SJesse Barnes 27671ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27687c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2769755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2770755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27711ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27720a3e67a4SJesse Barnes } 27730a3e67a4SJesse Barnes 277488e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2775f796cf8fSJesse Barnes { 2776fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2777f796cf8fSJesse Barnes unsigned long irqflags; 2778b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 277940da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2780f796cf8fSJesse Barnes 2781f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2782fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2783b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2784b1f14ad0SJesse Barnes } 2785b1f14ad0SJesse Barnes 278688e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 27877e231dbeSJesse Barnes { 2788fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 27897e231dbeSJesse Barnes unsigned long irqflags; 27907e231dbeSJesse Barnes 27917e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 279231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2793755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27947e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27957e231dbeSJesse Barnes } 27967e231dbeSJesse Barnes 279788e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2798abd58f01SBen Widawsky { 2799fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 2800abd58f01SBen Widawsky unsigned long irqflags; 2801abd58f01SBen Widawsky 2802abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2803013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2804abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2805abd58f01SBen Widawsky } 2806abd58f01SBen Widawsky 28079107e9d2SChris Wilson static bool 28080bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno) 2809893eead0SChris Wilson { 2810cffa781eSChris Wilson return i915_seqno_passed(seqno, 2811cffa781eSChris Wilson READ_ONCE(engine->last_submitted_seqno)); 2812f65d9421SBen Gamari } 2813f65d9421SBen Gamari 2814a028c4b0SDaniel Vetter static bool 281531bb59ccSChris Wilson ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr) 2816a028c4b0SDaniel Vetter { 281731bb59ccSChris Wilson if (INTEL_GEN(engine->i915) >= 8) { 2818a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2819a028c4b0SDaniel Vetter } else { 2820a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2821a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2822a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2823a028c4b0SDaniel Vetter } 2824a028c4b0SDaniel Vetter } 2825a028c4b0SDaniel Vetter 2826a4872ba6SOscar Mateo static struct intel_engine_cs * 28270bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr, 28280bc40be8STvrtko Ursulin u64 offset) 2829921d42eaSDaniel Vetter { 2830c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2831a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2832921d42eaSDaniel Vetter 2833c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2834b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28350bc40be8STvrtko Ursulin if (engine == signaller) 2836a6cdb93aSRodrigo Vivi continue; 2837a6cdb93aSRodrigo Vivi 28380bc40be8STvrtko Ursulin if (offset == signaller->semaphore.signal_ggtt[engine->id]) 2839a6cdb93aSRodrigo Vivi return signaller; 2840a6cdb93aSRodrigo Vivi } 2841921d42eaSDaniel Vetter } else { 2842921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2843921d42eaSDaniel Vetter 2844b4ac5afcSDave Gordon for_each_engine(signaller, dev_priv) { 28450bc40be8STvrtko Ursulin if(engine == signaller) 2846921d42eaSDaniel Vetter continue; 2847921d42eaSDaniel Vetter 28480bc40be8STvrtko Ursulin if (sync_bits == signaller->semaphore.mbox.wait[engine->id]) 2849921d42eaSDaniel Vetter return signaller; 2850921d42eaSDaniel Vetter } 2851921d42eaSDaniel Vetter } 2852921d42eaSDaniel Vetter 2853a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 28540bc40be8STvrtko Ursulin engine->id, ipehr, offset); 2855921d42eaSDaniel Vetter 2856921d42eaSDaniel Vetter return NULL; 2857921d42eaSDaniel Vetter } 2858921d42eaSDaniel Vetter 2859a4872ba6SOscar Mateo static struct intel_engine_cs * 28600bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno) 2861a24a11e6SChris Wilson { 2862c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2863*406ea8d2SChris Wilson void __iomem *vaddr; 286488fe429dSDaniel Vetter u32 cmd, ipehr, head; 2865a6cdb93aSRodrigo Vivi u64 offset = 0; 2866a6cdb93aSRodrigo Vivi int i, backwards; 2867a24a11e6SChris Wilson 2868381e8ae3STomas Elf /* 2869381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2870381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2871381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2872381e8ae3STomas Elf * mode. 2873381e8ae3STomas Elf * 2874381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2875381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2876381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2877381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2878381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2879381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2880381e8ae3STomas Elf * the hang checker to deadlock. 2881381e8ae3STomas Elf * 2882381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2883381e8ae3STomas Elf * current form. Just return NULL and move on. 2884381e8ae3STomas Elf */ 28850bc40be8STvrtko Ursulin if (engine->buffer == NULL) 2886381e8ae3STomas Elf return NULL; 2887381e8ae3STomas Elf 28880bc40be8STvrtko Ursulin ipehr = I915_READ(RING_IPEHR(engine->mmio_base)); 288931bb59ccSChris Wilson if (!ipehr_is_semaphore_wait(engine, ipehr)) 28906274f212SChris Wilson return NULL; 2891a24a11e6SChris Wilson 289288fe429dSDaniel Vetter /* 289388fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 289488fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2895a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2896a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 289788fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 289888fe429dSDaniel Vetter * ringbuffer itself. 2899a24a11e6SChris Wilson */ 29000bc40be8STvrtko Ursulin head = I915_READ_HEAD(engine) & HEAD_ADDR; 2901c033666aSChris Wilson backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4; 2902*406ea8d2SChris Wilson vaddr = (void __iomem *)engine->buffer->virtual_start; 290388fe429dSDaniel Vetter 2904a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 290588fe429dSDaniel Vetter /* 290688fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 290788fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 290888fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 290988fe429dSDaniel Vetter */ 29100bc40be8STvrtko Ursulin head &= engine->buffer->size - 1; 291188fe429dSDaniel Vetter 291288fe429dSDaniel Vetter /* This here seems to blow up */ 2913*406ea8d2SChris Wilson cmd = ioread32(vaddr + head); 2914a24a11e6SChris Wilson if (cmd == ipehr) 2915a24a11e6SChris Wilson break; 2916a24a11e6SChris Wilson 291788fe429dSDaniel Vetter head -= 4; 291888fe429dSDaniel Vetter } 2919a24a11e6SChris Wilson 292088fe429dSDaniel Vetter if (!i) 292188fe429dSDaniel Vetter return NULL; 292288fe429dSDaniel Vetter 2923*406ea8d2SChris Wilson *seqno = ioread32(vaddr + head + 4) + 1; 2924c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 8) { 2925*406ea8d2SChris Wilson offset = ioread32(vaddr + head + 12); 2926a6cdb93aSRodrigo Vivi offset <<= 32; 2927*406ea8d2SChris Wilson offset |= ioread32(vaddr + head + 8); 2928a6cdb93aSRodrigo Vivi } 29290bc40be8STvrtko Ursulin return semaphore_wait_to_signaller_ring(engine, ipehr, offset); 2930a24a11e6SChris Wilson } 2931a24a11e6SChris Wilson 29320bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine) 29336274f212SChris Wilson { 2934c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 2935a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2936a0d036b0SChris Wilson u32 seqno; 29376274f212SChris Wilson 29380bc40be8STvrtko Ursulin engine->hangcheck.deadlock++; 29396274f212SChris Wilson 29400bc40be8STvrtko Ursulin signaller = semaphore_waits_for(engine, &seqno); 29414be17381SChris Wilson if (signaller == NULL) 29424be17381SChris Wilson return -1; 29434be17381SChris Wilson 29444be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 2945666796daSTvrtko Ursulin if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES) 29466274f212SChris Wilson return -1; 29476274f212SChris Wilson 29481b7744e7SChris Wilson if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno)) 29494be17381SChris Wilson return 1; 29504be17381SChris Wilson 2951a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2952a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2953a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29544be17381SChris Wilson return -1; 29554be17381SChris Wilson 29564be17381SChris Wilson return 0; 29576274f212SChris Wilson } 29586274f212SChris Wilson 29596274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29606274f212SChris Wilson { 2961e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 29626274f212SChris Wilson 2963b4ac5afcSDave Gordon for_each_engine(engine, dev_priv) 2964e2f80391STvrtko Ursulin engine->hangcheck.deadlock = 0; 29656274f212SChris Wilson } 29666274f212SChris Wilson 29670bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine) 29681ec14ad3SChris Wilson { 296961642ff0SMika Kuoppala u32 instdone[I915_NUM_INSTDONE_REG]; 297061642ff0SMika Kuoppala bool stuck; 297161642ff0SMika Kuoppala int i; 29729107e9d2SChris Wilson 29730bc40be8STvrtko Ursulin if (engine->id != RCS) 297461642ff0SMika Kuoppala return true; 297561642ff0SMika Kuoppala 2976c033666aSChris Wilson i915_get_extra_instdone(engine->i915, instdone); 297761642ff0SMika Kuoppala 297861642ff0SMika Kuoppala /* There might be unstable subunit states even when 297961642ff0SMika Kuoppala * actual head is not moving. Filter out the unstable ones by 298061642ff0SMika Kuoppala * accumulating the undone -> done transitions and only 298161642ff0SMika Kuoppala * consider those as progress. 298261642ff0SMika Kuoppala */ 298361642ff0SMika Kuoppala stuck = true; 298461642ff0SMika Kuoppala for (i = 0; i < I915_NUM_INSTDONE_REG; i++) { 29850bc40be8STvrtko Ursulin const u32 tmp = instdone[i] | engine->hangcheck.instdone[i]; 298661642ff0SMika Kuoppala 29870bc40be8STvrtko Ursulin if (tmp != engine->hangcheck.instdone[i]) 298861642ff0SMika Kuoppala stuck = false; 298961642ff0SMika Kuoppala 29900bc40be8STvrtko Ursulin engine->hangcheck.instdone[i] |= tmp; 299161642ff0SMika Kuoppala } 299261642ff0SMika Kuoppala 299361642ff0SMika Kuoppala return stuck; 299461642ff0SMika Kuoppala } 299561642ff0SMika Kuoppala 299661642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 29970bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd) 299861642ff0SMika Kuoppala { 29990bc40be8STvrtko Ursulin if (acthd != engine->hangcheck.acthd) { 300061642ff0SMika Kuoppala 300161642ff0SMika Kuoppala /* Clear subunit states on head movement */ 30020bc40be8STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 30030bc40be8STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 300461642ff0SMika Kuoppala 3005f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 3006f260fe7bSMika Kuoppala } 3007f260fe7bSMika Kuoppala 30080bc40be8STvrtko Ursulin if (!subunits_stuck(engine)) 300961642ff0SMika Kuoppala return HANGCHECK_ACTIVE; 301061642ff0SMika Kuoppala 301161642ff0SMika Kuoppala return HANGCHECK_HUNG; 301261642ff0SMika Kuoppala } 301361642ff0SMika Kuoppala 301461642ff0SMika Kuoppala static enum intel_ring_hangcheck_action 30150bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd) 301661642ff0SMika Kuoppala { 3017c033666aSChris Wilson struct drm_i915_private *dev_priv = engine->i915; 301861642ff0SMika Kuoppala enum intel_ring_hangcheck_action ha; 301961642ff0SMika Kuoppala u32 tmp; 302061642ff0SMika Kuoppala 30210bc40be8STvrtko Ursulin ha = head_stuck(engine, acthd); 302261642ff0SMika Kuoppala if (ha != HANGCHECK_HUNG) 302361642ff0SMika Kuoppala return ha; 302461642ff0SMika Kuoppala 3025c033666aSChris Wilson if (IS_GEN2(dev_priv)) 3026f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30279107e9d2SChris Wilson 30289107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 30299107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 30309107e9d2SChris Wilson * and break the hang. This should work on 30319107e9d2SChris Wilson * all but the second generation chipsets. 30329107e9d2SChris Wilson */ 30330bc40be8STvrtko Ursulin tmp = I915_READ_CTL(engine); 30341ec14ad3SChris Wilson if (tmp & RING_WAIT) { 3035c033666aSChris Wilson i915_handle_error(dev_priv, 0, 303658174462SMika Kuoppala "Kicking stuck wait on %s", 30370bc40be8STvrtko Ursulin engine->name); 30380bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3039f2f4d82fSJani Nikula return HANGCHECK_KICK; 30401ec14ad3SChris Wilson } 3041a24a11e6SChris Wilson 3042c033666aSChris Wilson if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) { 30430bc40be8STvrtko Ursulin switch (semaphore_passed(engine)) { 30446274f212SChris Wilson default: 3045f2f4d82fSJani Nikula return HANGCHECK_HUNG; 30466274f212SChris Wilson case 1: 3047c033666aSChris Wilson i915_handle_error(dev_priv, 0, 304858174462SMika Kuoppala "Kicking stuck semaphore on %s", 30490bc40be8STvrtko Ursulin engine->name); 30500bc40be8STvrtko Ursulin I915_WRITE_CTL(engine, tmp); 3051f2f4d82fSJani Nikula return HANGCHECK_KICK; 30526274f212SChris Wilson case 0: 3053f2f4d82fSJani Nikula return HANGCHECK_WAIT; 30546274f212SChris Wilson } 30559107e9d2SChris Wilson } 30569107e9d2SChris Wilson 3057f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3058a24a11e6SChris Wilson } 3059d1e61e7fSChris Wilson 3060aca34b6eSChris Wilson static unsigned long kick_waiters(struct intel_engine_cs *engine) 306112471ba8SChris Wilson { 3062c033666aSChris Wilson struct drm_i915_private *i915 = engine->i915; 3063aca34b6eSChris Wilson unsigned long irq_count = READ_ONCE(engine->breadcrumbs.irq_wakeups); 306412471ba8SChris Wilson 3065aca34b6eSChris Wilson if (engine->hangcheck.user_interrupts == irq_count && 306612471ba8SChris Wilson !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) { 3067688e6c72SChris Wilson if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings)) 306812471ba8SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 306912471ba8SChris Wilson engine->name); 3070688e6c72SChris Wilson 3071688e6c72SChris Wilson intel_engine_enable_fake_irq(engine); 307212471ba8SChris Wilson } 307312471ba8SChris Wilson 3074aca34b6eSChris Wilson return irq_count; 307512471ba8SChris Wilson } 3076737b1506SChris Wilson /* 3077f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 307805407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 307905407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 308005407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 308105407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 308205407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3083f65d9421SBen Gamari */ 3084737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3085f65d9421SBen Gamari { 3086737b1506SChris Wilson struct drm_i915_private *dev_priv = 3087737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3088737b1506SChris Wilson gpu_error.hangcheck_work.work); 3089e2f80391STvrtko Ursulin struct intel_engine_cs *engine; 30902b284288SChris Wilson unsigned int hung = 0, stuck = 0; 30912b284288SChris Wilson int busy_count = 0; 30929107e9d2SChris Wilson #define BUSY 1 30939107e9d2SChris Wilson #define KICK 5 30949107e9d2SChris Wilson #define HUNG 20 309524a65e62SMika Kuoppala #define ACTIVE_DECAY 15 3096893eead0SChris Wilson 3097d330a953SJani Nikula if (!i915.enable_hangcheck) 30983e0dc6b0SBen Widawsky return; 30993e0dc6b0SBen Widawsky 3100b1379d49SChris Wilson if (!READ_ONCE(dev_priv->gt.awake)) 310167d97da3SChris Wilson return; 31021f814dacSImre Deak 310375714940SMika Kuoppala /* As enabling the GPU requires fairly extensive mmio access, 310475714940SMika Kuoppala * periodically arm the mmio checker to see if we are triggering 310575714940SMika Kuoppala * any invalid access. 310675714940SMika Kuoppala */ 310775714940SMika Kuoppala intel_uncore_arm_unclaimed_mmio_detection(dev_priv); 310875714940SMika Kuoppala 31092b284288SChris Wilson for_each_engine(engine, dev_priv) { 3110688e6c72SChris Wilson bool busy = intel_engine_has_waiter(engine); 311150877445SChris Wilson u64 acthd; 311250877445SChris Wilson u32 seqno; 311312471ba8SChris Wilson unsigned user_interrupts; 3114b4519513SChris Wilson 31156274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 31166274f212SChris Wilson 3117c04e0f3bSChris Wilson /* We don't strictly need an irq-barrier here, as we are not 3118c04e0f3bSChris Wilson * serving an interrupt request, be paranoid in case the 3119c04e0f3bSChris Wilson * barrier has side-effects (such as preventing a broken 3120c04e0f3bSChris Wilson * cacheline snoop) and so be sure that we can see the seqno 3121c04e0f3bSChris Wilson * advance. If the seqno should stick, due to a stale 3122c04e0f3bSChris Wilson * cacheline, we would erroneously declare the GPU hung. 3123c04e0f3bSChris Wilson */ 3124c04e0f3bSChris Wilson if (engine->irq_seqno_barrier) 3125c04e0f3bSChris Wilson engine->irq_seqno_barrier(engine); 3126c04e0f3bSChris Wilson 3127e2f80391STvrtko Ursulin acthd = intel_ring_get_active_head(engine); 31281b7744e7SChris Wilson seqno = intel_engine_get_seqno(engine); 312905407ff8SMika Kuoppala 313012471ba8SChris Wilson /* Reset stuck interrupts between batch advances */ 313112471ba8SChris Wilson user_interrupts = 0; 313212471ba8SChris Wilson 3133e2f80391STvrtko Ursulin if (engine->hangcheck.seqno == seqno) { 3134e2f80391STvrtko Ursulin if (ring_idle(engine, seqno)) { 3135e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_IDLE; 313605535726SChris Wilson if (busy) { 3137094f9a54SChris Wilson /* Safeguard against driver failure */ 313812471ba8SChris Wilson user_interrupts = kick_waiters(engine); 3139e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 314005535726SChris Wilson } 314105407ff8SMika Kuoppala } else { 31426274f212SChris Wilson /* We always increment the hangcheck score 31436274f212SChris Wilson * if the ring is busy and still processing 31446274f212SChris Wilson * the same request, so that no single request 31456274f212SChris Wilson * can run indefinitely (such as a chain of 31466274f212SChris Wilson * batches). The only time we do not increment 31476274f212SChris Wilson * the hangcheck score on this ring, if this 31486274f212SChris Wilson * ring is in a legitimate wait for another 31496274f212SChris Wilson * ring. In that case the waiting ring is a 31506274f212SChris Wilson * victim and we want to be sure we catch the 31516274f212SChris Wilson * right culprit. Then every time we do kick 31526274f212SChris Wilson * the ring, add a small increment to the 31536274f212SChris Wilson * score so that we can catch a batch that is 31546274f212SChris Wilson * being repeatedly kicked and so responsible 31556274f212SChris Wilson * for stalling the machine. 31569107e9d2SChris Wilson */ 3157e2f80391STvrtko Ursulin engine->hangcheck.action = ring_stuck(engine, 3158ad8beaeaSMika Kuoppala acthd); 3159ad8beaeaSMika Kuoppala 3160e2f80391STvrtko Ursulin switch (engine->hangcheck.action) { 3161da661464SMika Kuoppala case HANGCHECK_IDLE: 3162f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3163f260fe7bSMika Kuoppala break; 316424a65e62SMika Kuoppala case HANGCHECK_ACTIVE: 3165e2f80391STvrtko Ursulin engine->hangcheck.score += BUSY; 31666274f212SChris Wilson break; 3167f2f4d82fSJani Nikula case HANGCHECK_KICK: 3168e2f80391STvrtko Ursulin engine->hangcheck.score += KICK; 31696274f212SChris Wilson break; 3170f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3171e2f80391STvrtko Ursulin engine->hangcheck.score += HUNG; 31726274f212SChris Wilson break; 31736274f212SChris Wilson } 317405407ff8SMika Kuoppala } 31752b284288SChris Wilson 31762b284288SChris Wilson if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 31772b284288SChris Wilson hung |= intel_engine_flag(engine); 31782b284288SChris Wilson if (engine->hangcheck.action != HANGCHECK_HUNG) 31792b284288SChris Wilson stuck |= intel_engine_flag(engine); 31802b284288SChris Wilson } 31819107e9d2SChris Wilson } else { 3182e2f80391STvrtko Ursulin engine->hangcheck.action = HANGCHECK_ACTIVE; 3183da661464SMika Kuoppala 31849107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 31859107e9d2SChris Wilson * attempts across multiple batches. 31869107e9d2SChris Wilson */ 3187e2f80391STvrtko Ursulin if (engine->hangcheck.score > 0) 3188e2f80391STvrtko Ursulin engine->hangcheck.score -= ACTIVE_DECAY; 3189e2f80391STvrtko Ursulin if (engine->hangcheck.score < 0) 3190e2f80391STvrtko Ursulin engine->hangcheck.score = 0; 3191f260fe7bSMika Kuoppala 319261642ff0SMika Kuoppala /* Clear head and subunit states on seqno movement */ 319312471ba8SChris Wilson acthd = 0; 319461642ff0SMika Kuoppala 3195e2f80391STvrtko Ursulin memset(engine->hangcheck.instdone, 0, 3196e2f80391STvrtko Ursulin sizeof(engine->hangcheck.instdone)); 3197cbb465e7SChris Wilson } 3198f65d9421SBen Gamari 3199e2f80391STvrtko Ursulin engine->hangcheck.seqno = seqno; 3200e2f80391STvrtko Ursulin engine->hangcheck.acthd = acthd; 320112471ba8SChris Wilson engine->hangcheck.user_interrupts = user_interrupts; 32029107e9d2SChris Wilson busy_count += busy; 320305407ff8SMika Kuoppala } 320405407ff8SMika Kuoppala 32052b284288SChris Wilson if (hung) { 32062b284288SChris Wilson char msg[80]; 32072b284288SChris Wilson int len; 320805407ff8SMika Kuoppala 32092b284288SChris Wilson /* If some rings hung but others were still busy, only 32102b284288SChris Wilson * blame the hanging rings in the synopsis. 32112b284288SChris Wilson */ 32122b284288SChris Wilson if (stuck != hung) 32132b284288SChris Wilson hung &= ~stuck; 32142b284288SChris Wilson len = scnprintf(msg, sizeof(msg), 32152b284288SChris Wilson "%s on ", stuck == hung ? "No progress" : "Hang"); 32162b284288SChris Wilson for_each_engine_masked(engine, dev_priv, hung) 32172b284288SChris Wilson len += scnprintf(msg + len, sizeof(msg) - len, 32182b284288SChris Wilson "%s, ", engine->name); 32192b284288SChris Wilson msg[len-2] = '\0'; 32202b284288SChris Wilson 32212b284288SChris Wilson return i915_handle_error(dev_priv, hung, msg); 32222b284288SChris Wilson } 322305407ff8SMika Kuoppala 322405535726SChris Wilson /* Reset timer in case GPU hangs without another request being added */ 322505407ff8SMika Kuoppala if (busy_count) 3226c033666aSChris Wilson i915_queue_hangcheck(dev_priv); 322710cd45b6SMika Kuoppala } 322810cd45b6SMika Kuoppala 32291c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 323091738a95SPaulo Zanoni { 3231fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 323291738a95SPaulo Zanoni 323391738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 323491738a95SPaulo Zanoni return; 323591738a95SPaulo Zanoni 3236f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3237105b122eSPaulo Zanoni 3238105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3239105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3240622364b6SPaulo Zanoni } 3241105b122eSPaulo Zanoni 324291738a95SPaulo Zanoni /* 3243622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3244622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3245622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3246622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3247622364b6SPaulo Zanoni * 3248622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 324991738a95SPaulo Zanoni */ 3250622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3251622364b6SPaulo Zanoni { 3252fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3253622364b6SPaulo Zanoni 3254622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3255622364b6SPaulo Zanoni return; 3256622364b6SPaulo Zanoni 3257622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 325891738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 325991738a95SPaulo Zanoni POSTING_READ(SDEIER); 326091738a95SPaulo Zanoni } 326191738a95SPaulo Zanoni 32627c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3263d18ea1b5SDaniel Vetter { 3264fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3265d18ea1b5SDaniel Vetter 3266f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3267a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3268f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3269d18ea1b5SDaniel Vetter } 3270d18ea1b5SDaniel Vetter 327170591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 327270591a41SVille Syrjälä { 327370591a41SVille Syrjälä enum pipe pipe; 327470591a41SVille Syrjälä 327571b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 327671b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 327771b8b41dSVille Syrjälä else 327871b8b41dSVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 327971b8b41dSVille Syrjälä 3280ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 328170591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 328270591a41SVille Syrjälä 3283ad22d106SVille Syrjälä for_each_pipe(dev_priv, pipe) { 3284ad22d106SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 3285ad22d106SVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS | 3286ad22d106SVille Syrjälä PIPESTAT_INT_STATUS_MASK); 3287ad22d106SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 3288ad22d106SVille Syrjälä } 328970591a41SVille Syrjälä 329070591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 3291ad22d106SVille Syrjälä dev_priv->irq_mask = ~0; 329270591a41SVille Syrjälä } 329370591a41SVille Syrjälä 32948bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 32958bb61306SVille Syrjälä { 32968bb61306SVille Syrjälä u32 pipestat_mask; 32979ab981f2SVille Syrjälä u32 enable_mask; 32988bb61306SVille Syrjälä enum pipe pipe; 32998bb61306SVille Syrjälä 33008bb61306SVille Syrjälä pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 33018bb61306SVille Syrjälä PIPE_CRC_DONE_INTERRUPT_STATUS; 33028bb61306SVille Syrjälä 33038bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 33048bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 33058bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 33068bb61306SVille Syrjälä 33079ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 33088bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 33098bb61306SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 33108bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 33119ab981f2SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 33126b7eafc1SVille Syrjälä 33136b7eafc1SVille Syrjälä WARN_ON(dev_priv->irq_mask != ~0); 33146b7eafc1SVille Syrjälä 33159ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 33168bb61306SVille Syrjälä 33179ab981f2SVille Syrjälä GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask); 33188bb61306SVille Syrjälä } 33198bb61306SVille Syrjälä 33208bb61306SVille Syrjälä /* drm_dma.h hooks 33218bb61306SVille Syrjälä */ 33228bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev) 33238bb61306SVille Syrjälä { 3324fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33258bb61306SVille Syrjälä 33268bb61306SVille Syrjälä I915_WRITE(HWSTAM, 0xffffffff); 33278bb61306SVille Syrjälä 33288bb61306SVille Syrjälä GEN5_IRQ_RESET(DE); 33298bb61306SVille Syrjälä if (IS_GEN7(dev)) 33308bb61306SVille Syrjälä I915_WRITE(GEN7_ERR_INT, 0xffffffff); 33318bb61306SVille Syrjälä 33328bb61306SVille Syrjälä gen5_gt_irq_reset(dev); 33338bb61306SVille Syrjälä 33348bb61306SVille Syrjälä ibx_irq_reset(dev); 33358bb61306SVille Syrjälä } 33368bb61306SVille Syrjälä 33377e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 33387e231dbeSJesse Barnes { 3339fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 33407e231dbeSJesse Barnes 334134c7b8a7SVille Syrjälä I915_WRITE(VLV_MASTER_IER, 0); 334234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 334334c7b8a7SVille Syrjälä 33447c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 33457e231dbeSJesse Barnes 3346ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 33479918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 334870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3349ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 33507e231dbeSJesse Barnes } 33517e231dbeSJesse Barnes 3352d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3353d6e3cca3SDaniel Vetter { 3354d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3355d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3356d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3357d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3358d6e3cca3SDaniel Vetter } 3359d6e3cca3SDaniel Vetter 3360823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3361abd58f01SBen Widawsky { 3362fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3363abd58f01SBen Widawsky int pipe; 3364abd58f01SBen Widawsky 3365abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3366abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3367abd58f01SBen Widawsky 3368d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3369abd58f01SBen Widawsky 3370055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3371f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3372813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3373f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3374abd58f01SBen Widawsky 3375f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3376f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3377f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3378abd58f01SBen Widawsky 3379266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 33801c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3381abd58f01SBen Widawsky } 3382abd58f01SBen Widawsky 33834c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 33844c6c03beSDamien Lespiau unsigned int pipe_mask) 3385d49bdb0eSPaulo Zanoni { 33861180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 33876831f3e3SVille Syrjälä enum pipe pipe; 3388d49bdb0eSPaulo Zanoni 338913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 33906831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 33916831f3e3SVille Syrjälä GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 33926831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 33936831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 339413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3395d49bdb0eSPaulo Zanoni } 3396d49bdb0eSPaulo Zanoni 3397aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3398aae8ba84SVille Syrjälä unsigned int pipe_mask) 3399aae8ba84SVille Syrjälä { 34006831f3e3SVille Syrjälä enum pipe pipe; 34016831f3e3SVille Syrjälä 3402aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34036831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 34046831f3e3SVille Syrjälä GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3405aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3406aae8ba84SVille Syrjälä 3407aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 340891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 3409aae8ba84SVille Syrjälä } 3410aae8ba84SVille Syrjälä 341143f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 341243f328d7SVille Syrjälä { 3413fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 341443f328d7SVille Syrjälä 341543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 341643f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 341743f328d7SVille Syrjälä 3418d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 341943f328d7SVille Syrjälä 342043f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 342143f328d7SVille Syrjälä 3422ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 34239918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 342470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3425ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 342643f328d7SVille Syrjälä } 342743f328d7SVille Syrjälä 342891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 342987a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 343087a02106SVille Syrjälä { 343187a02106SVille Syrjälä struct intel_encoder *encoder; 343287a02106SVille Syrjälä u32 enabled_irqs = 0; 343387a02106SVille Syrjälä 343491c8a326SChris Wilson for_each_intel_encoder(&dev_priv->drm, encoder) 343587a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 343687a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 343787a02106SVille Syrjälä 343887a02106SVille Syrjälä return enabled_irqs; 343987a02106SVille Syrjälä } 344087a02106SVille Syrjälä 344191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 344282a28bcfSDaniel Vetter { 344387a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 344482a28bcfSDaniel Vetter 344591d14251STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) { 3446fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 344791d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx); 344882a28bcfSDaniel Vetter } else { 3449fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 345091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt); 345182a28bcfSDaniel Vetter } 345282a28bcfSDaniel Vetter 3453fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 345482a28bcfSDaniel Vetter 34557fe0b973SKeith Packard /* 34567fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 34576dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 34586dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 34597fe0b973SKeith Packard */ 34607fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 34617fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 34627fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 34637fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 34647fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 34650b2eb33eSVille Syrjälä /* 34660b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 34670b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 34680b2eb33eSVille Syrjälä */ 346991d14251STvrtko Ursulin if (HAS_PCH_LPT_LP(dev_priv)) 34700b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 34717fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34726dbf30ceSVille Syrjälä } 347326951cafSXiong Zhang 347491d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34756dbf30ceSVille Syrjälä { 34766dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 34776dbf30ceSVille Syrjälä 34786dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 347991d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt); 34806dbf30ceSVille Syrjälä 34816dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34826dbf30ceSVille Syrjälä 34836dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 34846dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 34856dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 348674c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 34876dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 34886dbf30ceSVille Syrjälä 348926951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 349026951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 349126951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 349226951cafSXiong Zhang } 34937fe0b973SKeith Packard 349491d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3495e4ce95aaSVille Syrjälä { 3496e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3497e4ce95aaSVille Syrjälä 349891d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 8) { 34993a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 350091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw); 35013a3b3c7dSVille Syrjälä 35023a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 350391d14251STvrtko Ursulin } else if (INTEL_GEN(dev_priv) >= 7) { 350423bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 350591d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb); 35063a3b3c7dSVille Syrjälä 35073a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 350823bb4cb5SVille Syrjälä } else { 3509e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 351091d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk); 3511e4ce95aaSVille Syrjälä 3512e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 35133a3b3c7dSVille Syrjälä } 3514e4ce95aaSVille Syrjälä 3515e4ce95aaSVille Syrjälä /* 3516e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3517e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 351823bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3519e4ce95aaSVille Syrjälä */ 3520e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3521e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3522e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3523e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3524e4ce95aaSVille Syrjälä 352591d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3526e4ce95aaSVille Syrjälä } 3527e4ce95aaSVille Syrjälä 352891d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 3529e0a20ad7SShashank Sharma { 3530a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3531e0a20ad7SShashank Sharma 353291d14251STvrtko Ursulin enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt); 3533a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3534e0a20ad7SShashank Sharma 3535a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3536e0a20ad7SShashank Sharma 3537a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3538a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3539a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3540d252bf68SShubhangi Shrivastava 3541d252bf68SShubhangi Shrivastava DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n", 3542d252bf68SShubhangi Shrivastava hotplug, enabled_irqs); 3543d252bf68SShubhangi Shrivastava hotplug &= ~BXT_DDI_HPD_INVERT_MASK; 3544d252bf68SShubhangi Shrivastava 3545d252bf68SShubhangi Shrivastava /* 3546d252bf68SShubhangi Shrivastava * For BXT invert bit has to be set based on AOB design 3547d252bf68SShubhangi Shrivastava * for HPD detection logic, update it based on VBT fields. 3548d252bf68SShubhangi Shrivastava */ 3549d252bf68SShubhangi Shrivastava 3550d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) && 3551d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_A)) 3552d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIA_HPD_INVERT; 3553d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) && 3554d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_B)) 3555d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIB_HPD_INVERT; 3556d252bf68SShubhangi Shrivastava if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) && 3557d252bf68SShubhangi Shrivastava intel_bios_is_port_hpd_inverted(dev_priv, PORT_C)) 3558d252bf68SShubhangi Shrivastava hotplug |= BXT_DDIC_HPD_INVERT; 3559d252bf68SShubhangi Shrivastava 3560a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3561e0a20ad7SShashank Sharma } 3562e0a20ad7SShashank Sharma 3563d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3564d46da437SPaulo Zanoni { 3565fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 356682a28bcfSDaniel Vetter u32 mask; 3567d46da437SPaulo Zanoni 3568692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3569692a04cfSDaniel Vetter return; 3570692a04cfSDaniel Vetter 3571105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 35725c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3573105b122eSPaulo Zanoni else 35745c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35758664281bSPaulo Zanoni 3576b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3577d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3578d46da437SPaulo Zanoni } 3579d46da437SPaulo Zanoni 35800a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 35810a9a8c91SDaniel Vetter { 3582fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 35830a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 35840a9a8c91SDaniel Vetter 35850a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 35860a9a8c91SDaniel Vetter 35870a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3588040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 35890a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 359035a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 359135a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 35920a9a8c91SDaniel Vetter } 35930a9a8c91SDaniel Vetter 35940a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 35950a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 3596f8973c21SChris Wilson gt_irqs |= ILK_BSD_USER_INTERRUPT; 35970a9a8c91SDaniel Vetter } else { 35980a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 35990a9a8c91SDaniel Vetter } 36000a9a8c91SDaniel Vetter 360135079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 36020a9a8c91SDaniel Vetter 36030a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 360478e68d36SImre Deak /* 360578e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 360678e68d36SImre Deak * itself is enabled/disabled. 360778e68d36SImre Deak */ 36080a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 36090a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 36100a9a8c91SDaniel Vetter 3611605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 361235079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 36130a9a8c91SDaniel Vetter } 36140a9a8c91SDaniel Vetter } 36150a9a8c91SDaniel Vetter 3616f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3617036a4a7dSZhenyu Wang { 3618fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36198e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36208e76f8dcSPaulo Zanoni 36218e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 36228e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 36238e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 36248e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 36255c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 36268e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 362723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 362823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36298e76f8dcSPaulo Zanoni } else { 36308e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3631ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 36325b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 36335b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 36345b3a856bSDaniel Vetter DE_POISON); 3635e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3636e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3637e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 36388e76f8dcSPaulo Zanoni } 3639036a4a7dSZhenyu Wang 36401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3641036a4a7dSZhenyu Wang 36420c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 36430c841212SPaulo Zanoni 3644622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3645622364b6SPaulo Zanoni 364635079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3647036a4a7dSZhenyu Wang 36480a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3649036a4a7dSZhenyu Wang 3650d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 36517fe0b973SKeith Packard 3652f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 36536005ce42SDaniel Vetter /* Enable PCU event interrupts 36546005ce42SDaniel Vetter * 36556005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 36564bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 36574bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3658d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3659fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3660d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3661f97108d1SJesse Barnes } 3662f97108d1SJesse Barnes 3663036a4a7dSZhenyu Wang return 0; 3664036a4a7dSZhenyu Wang } 3665036a4a7dSZhenyu Wang 3666f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3667f8b79e58SImre Deak { 3668f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3669f8b79e58SImre Deak 3670f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3671f8b79e58SImre Deak return; 3672f8b79e58SImre Deak 3673f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3674f8b79e58SImre Deak 3675d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3676d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3677ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3678f8b79e58SImre Deak } 3679d6c69803SVille Syrjälä } 3680f8b79e58SImre Deak 3681f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3682f8b79e58SImre Deak { 3683f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3684f8b79e58SImre Deak 3685f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3686f8b79e58SImre Deak return; 3687f8b79e58SImre Deak 3688f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3689f8b79e58SImre Deak 3690950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3691ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3692f8b79e58SImre Deak } 3693f8b79e58SImre Deak 36940e6c9a9eSVille Syrjälä 36950e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 36960e6c9a9eSVille Syrjälä { 3697fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 36980e6c9a9eSVille Syrjälä 36990a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 37007e231dbeSJesse Barnes 3701ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37029918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3703ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3704ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3705ad22d106SVille Syrjälä 37067e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 370734c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 370820afbda2SDaniel Vetter 370920afbda2SDaniel Vetter return 0; 371020afbda2SDaniel Vetter } 371120afbda2SDaniel Vetter 3712abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3713abd58f01SBen Widawsky { 3714abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3715abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3716abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 371773d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 371873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 371973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3720abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 372173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 372273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 372373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3724abd58f01SBen Widawsky 0, 372573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 372673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3727abd58f01SBen Widawsky }; 3728abd58f01SBen Widawsky 372998735739STvrtko Ursulin if (HAS_L3_DPF(dev_priv)) 373098735739STvrtko Ursulin gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT; 373198735739STvrtko Ursulin 37320961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 37339a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 37349a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 373578e68d36SImre Deak /* 373678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 373778e68d36SImre Deak * is enabled/disabled. 373878e68d36SImre Deak */ 373978e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 37409a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3741abd58f01SBen Widawsky } 3742abd58f01SBen Widawsky 3743abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3744abd58f01SBen Widawsky { 3745770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3746770de83dSDamien Lespiau uint32_t de_pipe_enables; 37473a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37483a3b3c7dSVille Syrjälä u32 de_port_enables; 374911825b0dSVille Syrjälä u32 de_misc_masked = GEN8_DE_MISC_GSE; 37503a3b3c7dSVille Syrjälä enum pipe pipe; 3751770de83dSDamien Lespiau 3752b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3753770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3754770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37553a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 375688e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 37579e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 37583a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37593a3b3c7dSVille Syrjälä } else { 3760770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3761770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37623a3b3c7dSVille Syrjälä } 3763770de83dSDamien Lespiau 3764770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3765770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3766770de83dSDamien Lespiau 37673a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3768a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3769a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3770a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 37713a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 37723a3b3c7dSVille Syrjälä 377313b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 377413b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 377513b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3776abd58f01SBen Widawsky 3777055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3778f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3779813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3780813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3781813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 378235079899SPaulo Zanoni de_pipe_enables); 3783abd58f01SBen Widawsky 37843a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 378511825b0dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 3786abd58f01SBen Widawsky } 3787abd58f01SBen Widawsky 3788abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3789abd58f01SBen Widawsky { 3790fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3791abd58f01SBen Widawsky 3792266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3793622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3794622364b6SPaulo Zanoni 3795abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3796abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3797abd58f01SBen Widawsky 3798266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3799abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3800abd58f01SBen Widawsky 3801e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 3802abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3803abd58f01SBen Widawsky 3804abd58f01SBen Widawsky return 0; 3805abd58f01SBen Widawsky } 3806abd58f01SBen Widawsky 380743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 380843f328d7SVille Syrjälä { 3809fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 381043f328d7SVille Syrjälä 381143f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 381243f328d7SVille Syrjälä 3813ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38149918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3815ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3816ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3817ad22d106SVille Syrjälä 3818e5328c43SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 381943f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 382043f328d7SVille Syrjälä 382143f328d7SVille Syrjälä return 0; 382243f328d7SVille Syrjälä } 382343f328d7SVille Syrjälä 3824abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3825abd58f01SBen Widawsky { 3826fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3827abd58f01SBen Widawsky 3828abd58f01SBen Widawsky if (!dev_priv) 3829abd58f01SBen Widawsky return; 3830abd58f01SBen Widawsky 3831823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3832abd58f01SBen Widawsky } 3833abd58f01SBen Widawsky 38347e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38357e231dbeSJesse Barnes { 3836fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38377e231dbeSJesse Barnes 38387e231dbeSJesse Barnes if (!dev_priv) 38397e231dbeSJesse Barnes return; 38407e231dbeSJesse Barnes 3841843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 384234c7b8a7SVille Syrjälä POSTING_READ(VLV_MASTER_IER); 3843843d0e7dSImre Deak 3844893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3845893fce8eSVille Syrjälä 38467e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3847f8b79e58SImre Deak 3848ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38499918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3850ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3851ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 38527e231dbeSJesse Barnes } 38537e231dbeSJesse Barnes 385443f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 385543f328d7SVille Syrjälä { 3856fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 385743f328d7SVille Syrjälä 385843f328d7SVille Syrjälä if (!dev_priv) 385943f328d7SVille Syrjälä return; 386043f328d7SVille Syrjälä 386143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 386243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 386343f328d7SVille Syrjälä 3864a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 386543f328d7SVille Syrjälä 3866a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 386743f328d7SVille Syrjälä 3868ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 38699918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3870ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3871ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 387243f328d7SVille Syrjälä } 387343f328d7SVille Syrjälä 3874f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3875036a4a7dSZhenyu Wang { 3876fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 38774697995bSJesse Barnes 38784697995bSJesse Barnes if (!dev_priv) 38794697995bSJesse Barnes return; 38804697995bSJesse Barnes 3881be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3882036a4a7dSZhenyu Wang } 3883036a4a7dSZhenyu Wang 3884c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3885c2798b19SChris Wilson { 3886fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3887c2798b19SChris Wilson int pipe; 3888c2798b19SChris Wilson 3889055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3890c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3891c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3892c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3893c2798b19SChris Wilson POSTING_READ16(IER); 3894c2798b19SChris Wilson } 3895c2798b19SChris Wilson 3896c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3897c2798b19SChris Wilson { 3898fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3899c2798b19SChris Wilson 3900c2798b19SChris Wilson I915_WRITE16(EMR, 3901c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3902c2798b19SChris Wilson 3903c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3904c2798b19SChris Wilson dev_priv->irq_mask = 3905c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3906c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3907c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 390837ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3909c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3910c2798b19SChris Wilson 3911c2798b19SChris Wilson I915_WRITE16(IER, 3912c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3913c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3914c2798b19SChris Wilson I915_USER_INTERRUPT); 3915c2798b19SChris Wilson POSTING_READ16(IER); 3916c2798b19SChris Wilson 3917379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3918379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3919d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3920755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3921755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3922d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3923379ef82dSDaniel Vetter 3924c2798b19SChris Wilson return 0; 3925c2798b19SChris Wilson } 3926c2798b19SChris Wilson 39275a21b665SDaniel Vetter /* 39285a21b665SDaniel Vetter * Returns true when a page flip has completed. 39295a21b665SDaniel Vetter */ 39305a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv, 39315a21b665SDaniel Vetter int plane, int pipe, u32 iir) 39325a21b665SDaniel Vetter { 39335a21b665SDaniel Vetter u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 39345a21b665SDaniel Vetter 39355a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 39365a21b665SDaniel Vetter return false; 39375a21b665SDaniel Vetter 39385a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 39395a21b665SDaniel Vetter goto check_page_flip; 39405a21b665SDaniel Vetter 39415a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 39425a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 39435a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 39445a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 39455a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 39465a21b665SDaniel Vetter */ 39475a21b665SDaniel Vetter if (I915_READ16(ISR) & flip_pending) 39485a21b665SDaniel Vetter goto check_page_flip; 39495a21b665SDaniel Vetter 39505a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 39515a21b665SDaniel Vetter return true; 39525a21b665SDaniel Vetter 39535a21b665SDaniel Vetter check_page_flip: 39545a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 39555a21b665SDaniel Vetter return false; 39565a21b665SDaniel Vetter } 39575a21b665SDaniel Vetter 3958ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3959c2798b19SChris Wilson { 396045a83f84SDaniel Vetter struct drm_device *dev = arg; 3961fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 3962c2798b19SChris Wilson u16 iir, new_iir; 3963c2798b19SChris Wilson u32 pipe_stats[2]; 3964c2798b19SChris Wilson int pipe; 3965c2798b19SChris Wilson u16 flip_mask = 3966c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3967c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 39681f814dacSImre Deak irqreturn_t ret; 3969c2798b19SChris Wilson 39702dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39712dd2a883SImre Deak return IRQ_NONE; 39722dd2a883SImre Deak 39731f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39741f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39751f814dacSImre Deak 39761f814dacSImre Deak ret = IRQ_NONE; 3977c2798b19SChris Wilson iir = I915_READ16(IIR); 3978c2798b19SChris Wilson if (iir == 0) 39791f814dacSImre Deak goto out; 3980c2798b19SChris Wilson 3981c2798b19SChris Wilson while (iir & ~flip_mask) { 3982c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3983c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3984c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3985c2798b19SChris Wilson * interrupts (for non-MSI). 3986c2798b19SChris Wilson */ 3987222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3988c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3989aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3990c2798b19SChris Wilson 3991055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3992f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3993c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3994c2798b19SChris Wilson 3995c2798b19SChris Wilson /* 3996c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3997c2798b19SChris Wilson */ 39982d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3999c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4000c2798b19SChris Wilson } 4001222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4002c2798b19SChris Wilson 4003c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 4004c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 4005c2798b19SChris Wilson 4006c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40074a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4008c2798b19SChris Wilson 4009055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 40105a21b665SDaniel Vetter int plane = pipe; 40115a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 40125a21b665SDaniel Vetter plane = !plane; 40135a21b665SDaniel Vetter 40145a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 40155a21b665SDaniel Vetter i8xx_handle_vblank(dev_priv, plane, pipe, iir)) 40165a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4017c2798b19SChris Wilson 40184356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 401991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 40202d9d2b0bSVille Syrjälä 40211f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 40221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 40231f7247c0SDaniel Vetter pipe); 40244356d586SDaniel Vetter } 4025c2798b19SChris Wilson 4026c2798b19SChris Wilson iir = new_iir; 4027c2798b19SChris Wilson } 40281f814dacSImre Deak ret = IRQ_HANDLED; 4029c2798b19SChris Wilson 40301f814dacSImre Deak out: 40311f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 40321f814dacSImre Deak 40331f814dacSImre Deak return ret; 4034c2798b19SChris Wilson } 4035c2798b19SChris Wilson 4036c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 4037c2798b19SChris Wilson { 4038fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4039c2798b19SChris Wilson int pipe; 4040c2798b19SChris Wilson 4041055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4042c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4043c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4044c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4045c2798b19SChris Wilson } 4046c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4047c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4048c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4049c2798b19SChris Wilson } 4050c2798b19SChris Wilson 4051a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4052a266c7d5SChris Wilson { 4053fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4054a266c7d5SChris Wilson int pipe; 4055a266c7d5SChris Wilson 4056a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40570706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4058a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4059a266c7d5SChris Wilson } 4060a266c7d5SChris Wilson 406100d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4062055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4063a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4064a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4065a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4066a266c7d5SChris Wilson POSTING_READ(IER); 4067a266c7d5SChris Wilson } 4068a266c7d5SChris Wilson 4069a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4070a266c7d5SChris Wilson { 4071fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 407238bde180SChris Wilson u32 enable_mask; 4073a266c7d5SChris Wilson 407438bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 407538bde180SChris Wilson 407638bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 407738bde180SChris Wilson dev_priv->irq_mask = 407838bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 407938bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 408038bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 408138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 408237ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 408338bde180SChris Wilson 408438bde180SChris Wilson enable_mask = 408538bde180SChris Wilson I915_ASLE_INTERRUPT | 408638bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 408738bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 408838bde180SChris Wilson I915_USER_INTERRUPT; 408938bde180SChris Wilson 4090a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40910706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 409220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 409320afbda2SDaniel Vetter 4094a266c7d5SChris Wilson /* Enable in IER... */ 4095a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4096a266c7d5SChris Wilson /* and unmask in IMR */ 4097a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4098a266c7d5SChris Wilson } 4099a266c7d5SChris Wilson 4100a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4101a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4102a266c7d5SChris Wilson POSTING_READ(IER); 4103a266c7d5SChris Wilson 410491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 410520afbda2SDaniel Vetter 4106379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4107379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4108d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4109755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4110755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4111d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4112379ef82dSDaniel Vetter 411320afbda2SDaniel Vetter return 0; 411420afbda2SDaniel Vetter } 411520afbda2SDaniel Vetter 41165a21b665SDaniel Vetter /* 41175a21b665SDaniel Vetter * Returns true when a page flip has completed. 41185a21b665SDaniel Vetter */ 41195a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv, 41205a21b665SDaniel Vetter int plane, int pipe, u32 iir) 41215a21b665SDaniel Vetter { 41225a21b665SDaniel Vetter u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 41235a21b665SDaniel Vetter 41245a21b665SDaniel Vetter if (!intel_pipe_handle_vblank(dev_priv, pipe)) 41255a21b665SDaniel Vetter return false; 41265a21b665SDaniel Vetter 41275a21b665SDaniel Vetter if ((iir & flip_pending) == 0) 41285a21b665SDaniel Vetter goto check_page_flip; 41295a21b665SDaniel Vetter 41305a21b665SDaniel Vetter /* We detect FlipDone by looking for the change in PendingFlip from '1' 41315a21b665SDaniel Vetter * to '0' on the following vblank, i.e. IIR has the Pendingflip 41325a21b665SDaniel Vetter * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 41335a21b665SDaniel Vetter * the flip is completed (no longer pending). Since this doesn't raise 41345a21b665SDaniel Vetter * an interrupt per se, we watch for the change at vblank. 41355a21b665SDaniel Vetter */ 41365a21b665SDaniel Vetter if (I915_READ(ISR) & flip_pending) 41375a21b665SDaniel Vetter goto check_page_flip; 41385a21b665SDaniel Vetter 41395a21b665SDaniel Vetter intel_finish_page_flip_cs(dev_priv, pipe); 41405a21b665SDaniel Vetter return true; 41415a21b665SDaniel Vetter 41425a21b665SDaniel Vetter check_page_flip: 41435a21b665SDaniel Vetter intel_check_page_flip(dev_priv, pipe); 41445a21b665SDaniel Vetter return false; 41455a21b665SDaniel Vetter } 41465a21b665SDaniel Vetter 4147ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4148a266c7d5SChris Wilson { 414945a83f84SDaniel Vetter struct drm_device *dev = arg; 4150fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 41518291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 415238bde180SChris Wilson u32 flip_mask = 415338bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 415438bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 415538bde180SChris Wilson int pipe, ret = IRQ_NONE; 4156a266c7d5SChris Wilson 41572dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41582dd2a883SImre Deak return IRQ_NONE; 41592dd2a883SImre Deak 41601f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41611f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41621f814dacSImre Deak 4163a266c7d5SChris Wilson iir = I915_READ(IIR); 416438bde180SChris Wilson do { 416538bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 41668291ee90SChris Wilson bool blc_event = false; 4167a266c7d5SChris Wilson 4168a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4169a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4170a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4171a266c7d5SChris Wilson * interrupts (for non-MSI). 4172a266c7d5SChris Wilson */ 4173222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4174a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4175aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4176a266c7d5SChris Wilson 4177055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4178f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4179a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4180a266c7d5SChris Wilson 418138bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4182a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4183a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 418438bde180SChris Wilson irq_received = true; 4185a266c7d5SChris Wilson } 4186a266c7d5SChris Wilson } 4187222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4188a266c7d5SChris Wilson 4189a266c7d5SChris Wilson if (!irq_received) 4190a266c7d5SChris Wilson break; 4191a266c7d5SChris Wilson 4192a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 419391d14251STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv) && 41941ae3c34cSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) { 41951ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 41961ae3c34cSVille Syrjälä if (hotplug_status) 419791d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 41981ae3c34cSVille Syrjälä } 4199a266c7d5SChris Wilson 420038bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4201a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4202a266c7d5SChris Wilson 4203a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 42044a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4205a266c7d5SChris Wilson 4206055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 42075a21b665SDaniel Vetter int plane = pipe; 42085a21b665SDaniel Vetter if (HAS_FBC(dev_priv)) 42095a21b665SDaniel Vetter plane = !plane; 42105a21b665SDaniel Vetter 42115a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 42125a21b665SDaniel Vetter i915_handle_vblank(dev_priv, plane, pipe, iir)) 42135a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4214a266c7d5SChris Wilson 4215a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4216a266c7d5SChris Wilson blc_event = true; 42174356d586SDaniel Vetter 42184356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 421991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 42202d9d2b0bSVille Syrjälä 42211f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 42221f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 42231f7247c0SDaniel Vetter pipe); 4224a266c7d5SChris Wilson } 4225a266c7d5SChris Wilson 4226a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 422791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4228a266c7d5SChris Wilson 4229a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4230a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4231a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4232a266c7d5SChris Wilson * we would never get another interrupt. 4233a266c7d5SChris Wilson * 4234a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4235a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4236a266c7d5SChris Wilson * another one. 4237a266c7d5SChris Wilson * 4238a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4239a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4240a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4241a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4242a266c7d5SChris Wilson * stray interrupts. 4243a266c7d5SChris Wilson */ 424438bde180SChris Wilson ret = IRQ_HANDLED; 4245a266c7d5SChris Wilson iir = new_iir; 424638bde180SChris Wilson } while (iir & ~flip_mask); 4247a266c7d5SChris Wilson 42481f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42491f814dacSImre Deak 4250a266c7d5SChris Wilson return ret; 4251a266c7d5SChris Wilson } 4252a266c7d5SChris Wilson 4253a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4254a266c7d5SChris Wilson { 4255fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4256a266c7d5SChris Wilson int pipe; 4257a266c7d5SChris Wilson 4258a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 42590706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4260a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4261a266c7d5SChris Wilson } 4262a266c7d5SChris Wilson 426300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4264055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 426555b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4266a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 426755b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 426855b39755SChris Wilson } 4269a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4270a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4271a266c7d5SChris Wilson 4272a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4273a266c7d5SChris Wilson } 4274a266c7d5SChris Wilson 4275a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4276a266c7d5SChris Wilson { 4277fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4278a266c7d5SChris Wilson int pipe; 4279a266c7d5SChris Wilson 42800706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4281a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4282a266c7d5SChris Wilson 4283a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4284055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4285a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4286a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4287a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4288a266c7d5SChris Wilson POSTING_READ(IER); 4289a266c7d5SChris Wilson } 4290a266c7d5SChris Wilson 4291a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4292a266c7d5SChris Wilson { 4293fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4294bbba0a97SChris Wilson u32 enable_mask; 4295a266c7d5SChris Wilson u32 error_mask; 4296a266c7d5SChris Wilson 4297a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4298bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4299adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4300bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4301bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4302bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4303bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4304bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4305bbba0a97SChris Wilson 4306bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 430721ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 430821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4309bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4310bbba0a97SChris Wilson 431191d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4312bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4313a266c7d5SChris Wilson 4314b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4315b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4316d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4317755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4318755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4319755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4320d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4321a266c7d5SChris Wilson 4322a266c7d5SChris Wilson /* 4323a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4324a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4325a266c7d5SChris Wilson */ 432691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) { 4327a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4328a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4329a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4330a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4331a266c7d5SChris Wilson } else { 4332a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4333a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4334a266c7d5SChris Wilson } 4335a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4336a266c7d5SChris Wilson 4337a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4338a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4339a266c7d5SChris Wilson POSTING_READ(IER); 4340a266c7d5SChris Wilson 43410706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 434220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 434320afbda2SDaniel Vetter 434491d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 434520afbda2SDaniel Vetter 434620afbda2SDaniel Vetter return 0; 434720afbda2SDaniel Vetter } 434820afbda2SDaniel Vetter 434991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 435020afbda2SDaniel Vetter { 435120afbda2SDaniel Vetter u32 hotplug_en; 435220afbda2SDaniel Vetter 4353b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4354b5ea2d56SDaniel Vetter 4355adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4356e5868a31SEgbert Eich /* enable bits are the same for all generations */ 435791d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4358a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4359a266c7d5SChris Wilson to generate a spurious hotplug event about three 4360a266c7d5SChris Wilson seconds later. So just do it once. 4361a266c7d5SChris Wilson */ 436291d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4363a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4364a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4365a266c7d5SChris Wilson 4366a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 43670706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4368f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4369f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4370f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 43710706f17cSEgbert Eich hotplug_en); 4372a266c7d5SChris Wilson } 4373a266c7d5SChris Wilson 4374ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4375a266c7d5SChris Wilson { 437645a83f84SDaniel Vetter struct drm_device *dev = arg; 4377fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4378a266c7d5SChris Wilson u32 iir, new_iir; 4379a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4380a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 438121ad8330SVille Syrjälä u32 flip_mask = 438221ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 438321ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4384a266c7d5SChris Wilson 43852dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43862dd2a883SImre Deak return IRQ_NONE; 43872dd2a883SImre Deak 43881f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43891f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43901f814dacSImre Deak 4391a266c7d5SChris Wilson iir = I915_READ(IIR); 4392a266c7d5SChris Wilson 4393a266c7d5SChris Wilson for (;;) { 4394501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 43952c8ba29fSChris Wilson bool blc_event = false; 43962c8ba29fSChris Wilson 4397a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4398a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4399a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4400a266c7d5SChris Wilson * interrupts (for non-MSI). 4401a266c7d5SChris Wilson */ 4402222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4403a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4404aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4405a266c7d5SChris Wilson 4406055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4407f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4408a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4409a266c7d5SChris Wilson 4410a266c7d5SChris Wilson /* 4411a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4412a266c7d5SChris Wilson */ 4413a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4414a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4415501e01d7SVille Syrjälä irq_received = true; 4416a266c7d5SChris Wilson } 4417a266c7d5SChris Wilson } 4418222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4419a266c7d5SChris Wilson 4420a266c7d5SChris Wilson if (!irq_received) 4421a266c7d5SChris Wilson break; 4422a266c7d5SChris Wilson 4423a266c7d5SChris Wilson ret = IRQ_HANDLED; 4424a266c7d5SChris Wilson 4425a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 44261ae3c34cSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) { 44271ae3c34cSVille Syrjälä u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv); 44281ae3c34cSVille Syrjälä if (hotplug_status) 442991d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 44301ae3c34cSVille Syrjälä } 4431a266c7d5SChris Wilson 443221ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4433a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4434a266c7d5SChris Wilson 4435a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 44364a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[RCS]); 4437a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 44384a570db5STvrtko Ursulin notify_ring(&dev_priv->engine[VCS]); 4439a266c7d5SChris Wilson 4440055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 44415a21b665SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 44425a21b665SDaniel Vetter i915_handle_vblank(dev_priv, pipe, pipe, iir)) 44435a21b665SDaniel Vetter flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4444a266c7d5SChris Wilson 4445a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4446a266c7d5SChris Wilson blc_event = true; 44474356d586SDaniel Vetter 44484356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 444991d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 4450a266c7d5SChris Wilson 44511f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 44521f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 44532d9d2b0bSVille Syrjälä } 4454a266c7d5SChris Wilson 4455a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 445691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 4457a266c7d5SChris Wilson 4458515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 445991d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 4460515ac2bbSDaniel Vetter 4461a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4462a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4463a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4464a266c7d5SChris Wilson * we would never get another interrupt. 4465a266c7d5SChris Wilson * 4466a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4467a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4468a266c7d5SChris Wilson * another one. 4469a266c7d5SChris Wilson * 4470a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4471a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4472a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4473a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4474a266c7d5SChris Wilson * stray interrupts. 4475a266c7d5SChris Wilson */ 4476a266c7d5SChris Wilson iir = new_iir; 4477a266c7d5SChris Wilson } 4478a266c7d5SChris Wilson 44791f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44801f814dacSImre Deak 4481a266c7d5SChris Wilson return ret; 4482a266c7d5SChris Wilson } 4483a266c7d5SChris Wilson 4484a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4485a266c7d5SChris Wilson { 4486fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 4487a266c7d5SChris Wilson int pipe; 4488a266c7d5SChris Wilson 4489a266c7d5SChris Wilson if (!dev_priv) 4490a266c7d5SChris Wilson return; 4491a266c7d5SChris Wilson 44920706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4493a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4494a266c7d5SChris Wilson 4495a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4496055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4497a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4498a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4499a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4500a266c7d5SChris Wilson 4501055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4502a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4503a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4504a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4505a266c7d5SChris Wilson } 4506a266c7d5SChris Wilson 4507fca52a55SDaniel Vetter /** 4508fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4509fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4510fca52a55SDaniel Vetter * 4511fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4512fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4513fca52a55SDaniel Vetter */ 4514b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4515f71d4af4SJesse Barnes { 451691c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 45178b2e326dSChris Wilson 451877913b39SJani Nikula intel_hpd_init_work(dev_priv); 451977913b39SJani Nikula 4520c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4521a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 45228b2e326dSChris Wilson 4523a6706b45SDeepak S /* Let's track the enabled rps events */ 4524666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 45256c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 45266f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 452731685c25SDeepak S else 4528a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4529a6706b45SDeepak S 45301800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep = 0; 45311800ad25SSagar Arun Kamble 45321800ad25SSagar Arun Kamble /* 45331800ad25SSagar Arun Kamble * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 45341800ad25SSagar Arun Kamble * if GEN6_PM_UP_EI_EXPIRED is masked. 45351800ad25SSagar Arun Kamble * 45361800ad25SSagar Arun Kamble * TODO: verify if this can be reproduced on VLV,CHV. 45371800ad25SSagar Arun Kamble */ 45381800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 45391800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED; 45401800ad25SSagar Arun Kamble 45411800ad25SSagar Arun Kamble if (INTEL_INFO(dev_priv)->gen >= 8) 45421800ad25SSagar Arun Kamble dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP; 45431800ad25SSagar Arun Kamble 4544737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4545737b1506SChris Wilson i915_hangcheck_elapsed); 454661bac78eSDaniel Vetter 4547b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 45484cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 45494cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4550b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4551f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4552fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4553391f75e2SVille Syrjälä } else { 4554391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4555391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4556f71d4af4SJesse Barnes } 4557f71d4af4SJesse Barnes 455821da2700SVille Syrjälä /* 455921da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 456021da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 456121da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 456221da2700SVille Syrjälä */ 4563b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 456421da2700SVille Syrjälä dev->vblank_disable_immediate = true; 456521da2700SVille Syrjälä 4566f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4567f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4568f71d4af4SJesse Barnes 4569b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 457043f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 457143f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 457243f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 457343f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 457443f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 457543f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 457643f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4577b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 45787e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 45797e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 45807e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 45817e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 45827e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 45837e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4584fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4585b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4586abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4587723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4588abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4589abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4590abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4591abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 45926dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4593e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 459422dea0beSRodrigo Vivi else if (HAS_PCH_SPT(dev) || HAS_PCH_KBP(dev)) 45956dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 45966dbf30ceSVille Syrjälä else 45973a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4598f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4599f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4600723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4601f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4602f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4603f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4604f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4605e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4606f71d4af4SJesse Barnes } else { 46077e22dbbbSTvrtko Ursulin if (IS_GEN2(dev_priv)) { 4608c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4609c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4610c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4611c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 46127e22dbbbSTvrtko Ursulin } else if (IS_GEN3(dev_priv)) { 4613a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4614a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4615a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4616a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4617c2798b19SChris Wilson } else { 4618a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4619a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4620a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4621a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4622c2798b19SChris Wilson } 4623778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4624778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4625f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4626f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4627f71d4af4SJesse Barnes } 4628f71d4af4SJesse Barnes } 462920afbda2SDaniel Vetter 4630fca52a55SDaniel Vetter /** 4631fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4632fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4633fca52a55SDaniel Vetter * 4634fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4635fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4636fca52a55SDaniel Vetter * 4637fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4638fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4639fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4640fca52a55SDaniel Vetter */ 46412aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 46422aeb7d3aSDaniel Vetter { 46432aeb7d3aSDaniel Vetter /* 46442aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 46452aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 46462aeb7d3aSDaniel Vetter * special cases in our ordering checks. 46472aeb7d3aSDaniel Vetter */ 46482aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 46492aeb7d3aSDaniel Vetter 465091c8a326SChris Wilson return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq); 46512aeb7d3aSDaniel Vetter } 46522aeb7d3aSDaniel Vetter 4653fca52a55SDaniel Vetter /** 4654fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4655fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4656fca52a55SDaniel Vetter * 4657fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4658fca52a55SDaniel Vetter * resources acquired in the init functions. 4659fca52a55SDaniel Vetter */ 46602aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 46612aeb7d3aSDaniel Vetter { 466291c8a326SChris Wilson drm_irq_uninstall(&dev_priv->drm); 46632aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 46642aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46652aeb7d3aSDaniel Vetter } 46662aeb7d3aSDaniel Vetter 4667fca52a55SDaniel Vetter /** 4668fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4669fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4670fca52a55SDaniel Vetter * 4671fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4672fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4673fca52a55SDaniel Vetter */ 4674b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4675c67a470bSPaulo Zanoni { 467691c8a326SChris Wilson dev_priv->drm.driver->irq_uninstall(&dev_priv->drm); 46772aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 467891c8a326SChris Wilson synchronize_irq(dev_priv->drm.irq); 4679c67a470bSPaulo Zanoni } 4680c67a470bSPaulo Zanoni 4681fca52a55SDaniel Vetter /** 4682fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4683fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4684fca52a55SDaniel Vetter * 4685fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4686fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4687fca52a55SDaniel Vetter */ 4688b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4689c67a470bSPaulo Zanoni { 46902aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 469191c8a326SChris Wilson dev_priv->drm.driver->irq_preinstall(&dev_priv->drm); 469291c8a326SChris Wilson dev_priv->drm.driver->irq_postinstall(&dev_priv->drm); 4693c67a470bSPaulo Zanoni } 4694