xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 391f75e2bf13f105d9e4a120736ccdd8e3bc638b)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33760285e7SDavid Howells #include <drm/drmP.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
40e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
41e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
45e5868a31SEgbert Eich };
46e5868a31SEgbert Eich 
47e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
48e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
4973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
50e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53e5868a31SEgbert Eich };
54e5868a31SEgbert Eich 
55e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
56e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
57e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
65e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71e5868a31SEgbert Eich };
72e5868a31SEgbert Eich 
73e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
74e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
76e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80e5868a31SEgbert Eich };
81e5868a31SEgbert Eich 
82036a4a7dSZhenyu Wang /* For display hotplug interrupt */
83995b6762SChris Wilson static void
84f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
85036a4a7dSZhenyu Wang {
864bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
874bc9d430SDaniel Vetter 
88c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
89c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
90c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
91c67a470bSPaulo Zanoni 		return;
92c67a470bSPaulo Zanoni 	}
93c67a470bSPaulo Zanoni 
941ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
951ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
961ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
973143a2bfSChris Wilson 		POSTING_READ(DEIMR);
98036a4a7dSZhenyu Wang 	}
99036a4a7dSZhenyu Wang }
100036a4a7dSZhenyu Wang 
1010ff9800aSPaulo Zanoni static void
102f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
103036a4a7dSZhenyu Wang {
1044bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1054bc9d430SDaniel Vetter 
106c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
107c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
108c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
109c67a470bSPaulo Zanoni 		return;
110c67a470bSPaulo Zanoni 	}
111c67a470bSPaulo Zanoni 
1121ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1131ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1141ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1153143a2bfSChris Wilson 		POSTING_READ(DEIMR);
116036a4a7dSZhenyu Wang 	}
117036a4a7dSZhenyu Wang }
118036a4a7dSZhenyu Wang 
11943eaea13SPaulo Zanoni /**
12043eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12143eaea13SPaulo Zanoni  * @dev_priv: driver private
12243eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12343eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12443eaea13SPaulo Zanoni  */
12543eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12643eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12743eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12843eaea13SPaulo Zanoni {
12943eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13043eaea13SPaulo Zanoni 
131c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
132c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
133c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
135c67a470bSPaulo Zanoni 						interrupt_mask);
136c67a470bSPaulo Zanoni 		return;
137c67a470bSPaulo Zanoni 	}
138c67a470bSPaulo Zanoni 
13943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14343eaea13SPaulo Zanoni }
14443eaea13SPaulo Zanoni 
14543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14643eaea13SPaulo Zanoni {
14743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14843eaea13SPaulo Zanoni }
14943eaea13SPaulo Zanoni 
15043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15143eaea13SPaulo Zanoni {
15243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15343eaea13SPaulo Zanoni }
15443eaea13SPaulo Zanoni 
155edbfdb45SPaulo Zanoni /**
156edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
157edbfdb45SPaulo Zanoni   * @dev_priv: driver private
158edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
159edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
160edbfdb45SPaulo Zanoni   */
161edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
162edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
163edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
164edbfdb45SPaulo Zanoni {
165605cd25bSPaulo Zanoni 	uint32_t new_val;
166edbfdb45SPaulo Zanoni 
167edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
168edbfdb45SPaulo Zanoni 
169c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
170c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
171c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
173c67a470bSPaulo Zanoni 						     interrupt_mask);
174c67a470bSPaulo Zanoni 		return;
175c67a470bSPaulo Zanoni 	}
176c67a470bSPaulo Zanoni 
177605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
178f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
179f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
180f52ecbcfSPaulo Zanoni 
181605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
182605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
183605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
184edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
185edbfdb45SPaulo Zanoni 	}
186f52ecbcfSPaulo Zanoni }
187edbfdb45SPaulo Zanoni 
188edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
189edbfdb45SPaulo Zanoni {
190edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
191edbfdb45SPaulo Zanoni }
192edbfdb45SPaulo Zanoni 
193edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
194edbfdb45SPaulo Zanoni {
195edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
196edbfdb45SPaulo Zanoni }
197edbfdb45SPaulo Zanoni 
1988664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
1998664281bSPaulo Zanoni {
2008664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2018664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2028664281bSPaulo Zanoni 	enum pipe pipe;
2038664281bSPaulo Zanoni 
2044bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2054bc9d430SDaniel Vetter 
2068664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2078664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2088664281bSPaulo Zanoni 
2098664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2108664281bSPaulo Zanoni 			return false;
2118664281bSPaulo Zanoni 	}
2128664281bSPaulo Zanoni 
2138664281bSPaulo Zanoni 	return true;
2148664281bSPaulo Zanoni }
2158664281bSPaulo Zanoni 
2168664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2178664281bSPaulo Zanoni {
2188664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2198664281bSPaulo Zanoni 	enum pipe pipe;
2208664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2218664281bSPaulo Zanoni 
222fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
223fee884edSDaniel Vetter 
2248664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2258664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2268664281bSPaulo Zanoni 
2278664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2288664281bSPaulo Zanoni 			return false;
2298664281bSPaulo Zanoni 	}
2308664281bSPaulo Zanoni 
2318664281bSPaulo Zanoni 	return true;
2328664281bSPaulo Zanoni }
2338664281bSPaulo Zanoni 
2348664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2358664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2368664281bSPaulo Zanoni {
2378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2388664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2398664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2408664281bSPaulo Zanoni 
2418664281bSPaulo Zanoni 	if (enable)
2428664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2438664281bSPaulo Zanoni 	else
2448664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2458664281bSPaulo Zanoni }
2468664281bSPaulo Zanoni 
2478664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2487336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2498664281bSPaulo Zanoni {
2508664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2518664281bSPaulo Zanoni 	if (enable) {
2527336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2537336df65SDaniel Vetter 
2548664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2558664281bSPaulo Zanoni 			return;
2568664281bSPaulo Zanoni 
2578664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2588664281bSPaulo Zanoni 	} else {
2597336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2607336df65SDaniel Vetter 
2617336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2628664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2637336df65SDaniel Vetter 
2647336df65SDaniel Vetter 		if (!was_enabled &&
2657336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2667336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2677336df65SDaniel Vetter 				      pipe_name(pipe));
2687336df65SDaniel Vetter 		}
2698664281bSPaulo Zanoni 	}
2708664281bSPaulo Zanoni }
2718664281bSPaulo Zanoni 
272fee884edSDaniel Vetter /**
273fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
274fee884edSDaniel Vetter  * @dev_priv: driver private
275fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
276fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
277fee884edSDaniel Vetter  */
278fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
279fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
280fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
281fee884edSDaniel Vetter {
282fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
283fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
284fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
285fee884edSDaniel Vetter 
286fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
287fee884edSDaniel Vetter 
288c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
289c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
290c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
291c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
292c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
293c67a470bSPaulo Zanoni 						 interrupt_mask);
294c67a470bSPaulo Zanoni 		return;
295c67a470bSPaulo Zanoni 	}
296c67a470bSPaulo Zanoni 
297fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
298fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
299fee884edSDaniel Vetter }
300fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
301fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
302fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
303fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
304fee884edSDaniel Vetter 
305de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
306de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3078664281bSPaulo Zanoni 					    bool enable)
3088664281bSPaulo Zanoni {
3098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
310de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
311de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3128664281bSPaulo Zanoni 
3138664281bSPaulo Zanoni 	if (enable)
314fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3158664281bSPaulo Zanoni 	else
316fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3178664281bSPaulo Zanoni }
3188664281bSPaulo Zanoni 
3198664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3208664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3218664281bSPaulo Zanoni 					    bool enable)
3228664281bSPaulo Zanoni {
3238664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3248664281bSPaulo Zanoni 
3258664281bSPaulo Zanoni 	if (enable) {
3261dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3271dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3281dd246fbSDaniel Vetter 
3298664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3308664281bSPaulo Zanoni 			return;
3318664281bSPaulo Zanoni 
332fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3338664281bSPaulo Zanoni 	} else {
3341dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3351dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3361dd246fbSDaniel Vetter 
3371dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
338fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3391dd246fbSDaniel Vetter 
3401dd246fbSDaniel Vetter 		if (!was_enabled &&
3411dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3421dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3431dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3441dd246fbSDaniel Vetter 		}
3458664281bSPaulo Zanoni 	}
3468664281bSPaulo Zanoni }
3478664281bSPaulo Zanoni 
3488664281bSPaulo Zanoni /**
3498664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3508664281bSPaulo Zanoni  * @dev: drm device
3518664281bSPaulo Zanoni  * @pipe: pipe
3528664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3538664281bSPaulo Zanoni  *
3548664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3558664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3568664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3578664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3588664281bSPaulo Zanoni  * bit for all the pipes.
3598664281bSPaulo Zanoni  *
3608664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3618664281bSPaulo Zanoni  */
3628664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3638664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3648664281bSPaulo Zanoni {
3658664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3668664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3678664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3688664281bSPaulo Zanoni 	unsigned long flags;
3698664281bSPaulo Zanoni 	bool ret;
3708664281bSPaulo Zanoni 
3718664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3728664281bSPaulo Zanoni 
3738664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3748664281bSPaulo Zanoni 
3758664281bSPaulo Zanoni 	if (enable == ret)
3768664281bSPaulo Zanoni 		goto done;
3778664281bSPaulo Zanoni 
3788664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3798664281bSPaulo Zanoni 
3808664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3818664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3828664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3837336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
3848664281bSPaulo Zanoni 
3858664281bSPaulo Zanoni done:
3868664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3878664281bSPaulo Zanoni 	return ret;
3888664281bSPaulo Zanoni }
3898664281bSPaulo Zanoni 
3908664281bSPaulo Zanoni /**
3918664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
3928664281bSPaulo Zanoni  * @dev: drm device
3938664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
3948664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3958664281bSPaulo Zanoni  *
3968664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
3978664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
3988664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
3998664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4008664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4018664281bSPaulo Zanoni  *
4028664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4038664281bSPaulo Zanoni  */
4048664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4058664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4068664281bSPaulo Zanoni 					   bool enable)
4078664281bSPaulo Zanoni {
4088664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
409de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
410de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4118664281bSPaulo Zanoni 	unsigned long flags;
4128664281bSPaulo Zanoni 	bool ret;
4138664281bSPaulo Zanoni 
414de28075dSDaniel Vetter 	/*
415de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
416de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
417de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
418de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
419de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
420de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
421de28075dSDaniel Vetter 	 */
4228664281bSPaulo Zanoni 
4238664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4248664281bSPaulo Zanoni 
4258664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4268664281bSPaulo Zanoni 
4278664281bSPaulo Zanoni 	if (enable == ret)
4288664281bSPaulo Zanoni 		goto done;
4298664281bSPaulo Zanoni 
4308664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4318664281bSPaulo Zanoni 
4328664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
433de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4348664281bSPaulo Zanoni 	else
4358664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4368664281bSPaulo Zanoni 
4378664281bSPaulo Zanoni done:
4388664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4398664281bSPaulo Zanoni 	return ret;
4408664281bSPaulo Zanoni }
4418664281bSPaulo Zanoni 
4428664281bSPaulo Zanoni 
4437c463586SKeith Packard void
4447c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4457c463586SKeith Packard {
4469db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
44746c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4487c463586SKeith Packard 
449b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
450b79480baSDaniel Vetter 
45146c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
45246c06a30SVille Syrjälä 		return;
45346c06a30SVille Syrjälä 
4547c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
45546c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
45646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4573143a2bfSChris Wilson 	POSTING_READ(reg);
4587c463586SKeith Packard }
4597c463586SKeith Packard 
4607c463586SKeith Packard void
4617c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
4627c463586SKeith Packard {
4639db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
46446c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4657c463586SKeith Packard 
466b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
467b79480baSDaniel Vetter 
46846c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
46946c06a30SVille Syrjälä 		return;
47046c06a30SVille Syrjälä 
47146c06a30SVille Syrjälä 	pipestat &= ~mask;
47246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4733143a2bfSChris Wilson 	POSTING_READ(reg);
4747c463586SKeith Packard }
4757c463586SKeith Packard 
476c0e09200SDave Airlie /**
477f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47801c66889SZhao Yakui  */
479f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48001c66889SZhao Yakui {
4811ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4821ec14ad3SChris Wilson 	unsigned long irqflags;
4831ec14ad3SChris Wilson 
484f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
485f49e38ddSJani Nikula 		return;
486f49e38ddSJani Nikula 
4871ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
48801c66889SZhao Yakui 
489f898780bSJani Nikula 	i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
490a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
491f898780bSJani Nikula 		i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
4921ec14ad3SChris Wilson 
4931ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
49401c66889SZhao Yakui }
49501c66889SZhao Yakui 
49601c66889SZhao Yakui /**
4970a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
4980a3e67a4SJesse Barnes  * @dev: DRM device
4990a3e67a4SJesse Barnes  * @pipe: pipe to check
5000a3e67a4SJesse Barnes  *
5010a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5020a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5030a3e67a4SJesse Barnes  * before reading such registers if unsure.
5040a3e67a4SJesse Barnes  */
5050a3e67a4SJesse Barnes static int
5060a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5070a3e67a4SJesse Barnes {
5080a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
509702e7a56SPaulo Zanoni 
510a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
511a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
512a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
513a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51471f8ba6bSPaulo Zanoni 
515a01025afSDaniel Vetter 		return intel_crtc->active;
516a01025afSDaniel Vetter 	} else {
517a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
518a01025afSDaniel Vetter 	}
5190a3e67a4SJesse Barnes }
5200a3e67a4SJesse Barnes 
52142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
52242f52ef8SKeith Packard  * we use as a pipe index
52342f52ef8SKeith Packard  */
524f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5250a3e67a4SJesse Barnes {
5260a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5270a3e67a4SJesse Barnes 	unsigned long high_frame;
5280a3e67a4SJesse Barnes 	unsigned long low_frame;
529*391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
5300a3e67a4SJesse Barnes 
5310a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
53244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5339db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5340a3e67a4SJesse Barnes 		return 0;
5350a3e67a4SJesse Barnes 	}
5360a3e67a4SJesse Barnes 
537*391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
538*391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
539*391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
540*391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
541*391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
542*391f75e2SVille Syrjälä 
543*391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
544*391f75e2SVille Syrjälä 	} else {
545*391f75e2SVille Syrjälä 		enum transcoder cpu_transcoder =
546*391f75e2SVille Syrjälä 			intel_pipe_to_cpu_transcoder(dev_priv, pipe);
547*391f75e2SVille Syrjälä 		u32 htotal;
548*391f75e2SVille Syrjälä 
549*391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
550*391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
551*391f75e2SVille Syrjälä 
552*391f75e2SVille Syrjälä 		vbl_start *= htotal;
553*391f75e2SVille Syrjälä 	}
554*391f75e2SVille Syrjälä 
5559db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5569db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5575eddb70bSChris Wilson 
5580a3e67a4SJesse Barnes 	/*
5590a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5600a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5610a3e67a4SJesse Barnes 	 * register.
5620a3e67a4SJesse Barnes 	 */
5630a3e67a4SJesse Barnes 	do {
5645eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
565*391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5665eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5670a3e67a4SJesse Barnes 	} while (high1 != high2);
5680a3e67a4SJesse Barnes 
5695eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
570*391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5715eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
572*391f75e2SVille Syrjälä 
573*391f75e2SVille Syrjälä 	/*
574*391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
575*391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
576*391f75e2SVille Syrjälä 	 * counter against vblank start.
577*391f75e2SVille Syrjälä 	 */
578*391f75e2SVille Syrjälä 	return ((high1 << 8) | low) + (pixel >= vbl_start);
5790a3e67a4SJesse Barnes }
5800a3e67a4SJesse Barnes 
581f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5829880b7a5SJesse Barnes {
5839880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5849db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5859880b7a5SJesse Barnes 
5869880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
58744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5889db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5899880b7a5SJesse Barnes 		return 0;
5909880b7a5SJesse Barnes 	}
5919880b7a5SJesse Barnes 
5929880b7a5SJesse Barnes 	return I915_READ(reg);
5939880b7a5SJesse Barnes }
5949880b7a5SJesse Barnes 
595f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
5960af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
5970af7e4dfSMario Kleiner {
5980af7e4dfSMario Kleiner 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5990af7e4dfSMario Kleiner 	u32 vbl = 0, position = 0;
6000af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
6010af7e4dfSMario Kleiner 	bool in_vbl = true;
6020af7e4dfSMario Kleiner 	int ret = 0;
603fe2b8f9dSPaulo Zanoni 	enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
604fe2b8f9dSPaulo Zanoni 								      pipe);
6050af7e4dfSMario Kleiner 
6060af7e4dfSMario Kleiner 	if (!i915_pipe_enabled(dev, pipe)) {
6070af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6089db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6090af7e4dfSMario Kleiner 		return 0;
6100af7e4dfSMario Kleiner 	}
6110af7e4dfSMario Kleiner 
6120af7e4dfSMario Kleiner 	/* Get vtotal. */
613fe2b8f9dSPaulo Zanoni 	vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
6140af7e4dfSMario Kleiner 
6150af7e4dfSMario Kleiner 	if (INTEL_INFO(dev)->gen >= 4) {
6160af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6170af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6180af7e4dfSMario Kleiner 		 */
6190af7e4dfSMario Kleiner 		position = I915_READ(PIPEDSL(pipe));
6200af7e4dfSMario Kleiner 
6210af7e4dfSMario Kleiner 		/* Decode into vertical scanout position. Don't have
6220af7e4dfSMario Kleiner 		 * horizontal scanout position.
6230af7e4dfSMario Kleiner 		 */
6240af7e4dfSMario Kleiner 		*vpos = position & 0x1fff;
6250af7e4dfSMario Kleiner 		*hpos = 0;
6260af7e4dfSMario Kleiner 	} else {
6270af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6280af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6290af7e4dfSMario Kleiner 		 * scanout position.
6300af7e4dfSMario Kleiner 		 */
6310af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
6320af7e4dfSMario Kleiner 
633fe2b8f9dSPaulo Zanoni 		htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
6340af7e4dfSMario Kleiner 		*vpos = position / htotal;
6350af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
6360af7e4dfSMario Kleiner 	}
6370af7e4dfSMario Kleiner 
6380af7e4dfSMario Kleiner 	/* Query vblank area. */
639fe2b8f9dSPaulo Zanoni 	vbl = I915_READ(VBLANK(cpu_transcoder));
6400af7e4dfSMario Kleiner 
6410af7e4dfSMario Kleiner 	/* Test position against vblank region. */
6420af7e4dfSMario Kleiner 	vbl_start = vbl & 0x1fff;
6430af7e4dfSMario Kleiner 	vbl_end = (vbl >> 16) & 0x1fff;
6440af7e4dfSMario Kleiner 
6450af7e4dfSMario Kleiner 	if ((*vpos < vbl_start) || (*vpos > vbl_end))
6460af7e4dfSMario Kleiner 		in_vbl = false;
6470af7e4dfSMario Kleiner 
6480af7e4dfSMario Kleiner 	/* Inside "upper part" of vblank area? Apply corrective offset: */
6490af7e4dfSMario Kleiner 	if (in_vbl && (*vpos >= vbl_start))
6500af7e4dfSMario Kleiner 		*vpos = *vpos - vtotal;
6510af7e4dfSMario Kleiner 
6520af7e4dfSMario Kleiner 	/* Readouts valid? */
6530af7e4dfSMario Kleiner 	if (vbl > 0)
6540af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
6550af7e4dfSMario Kleiner 
6560af7e4dfSMario Kleiner 	/* In vblank? */
6570af7e4dfSMario Kleiner 	if (in_vbl)
6580af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
6590af7e4dfSMario Kleiner 
6600af7e4dfSMario Kleiner 	return ret;
6610af7e4dfSMario Kleiner }
6620af7e4dfSMario Kleiner 
663f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
6640af7e4dfSMario Kleiner 			      int *max_error,
6650af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
6660af7e4dfSMario Kleiner 			      unsigned flags)
6670af7e4dfSMario Kleiner {
6684041b853SChris Wilson 	struct drm_crtc *crtc;
6690af7e4dfSMario Kleiner 
6707eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
6714041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
6720af7e4dfSMario Kleiner 		return -EINVAL;
6730af7e4dfSMario Kleiner 	}
6740af7e4dfSMario Kleiner 
6750af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
6764041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
6774041b853SChris Wilson 	if (crtc == NULL) {
6784041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
6794041b853SChris Wilson 		return -EINVAL;
6804041b853SChris Wilson 	}
6814041b853SChris Wilson 
6824041b853SChris Wilson 	if (!crtc->enabled) {
6834041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
6844041b853SChris Wilson 		return -EBUSY;
6854041b853SChris Wilson 	}
6860af7e4dfSMario Kleiner 
6870af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
6884041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
6894041b853SChris Wilson 						     vblank_time, flags,
6904041b853SChris Wilson 						     crtc);
6910af7e4dfSMario Kleiner }
6920af7e4dfSMario Kleiner 
69367c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
69467c347ffSJani Nikula 				struct drm_connector *connector)
695321a1b30SEgbert Eich {
696321a1b30SEgbert Eich 	enum drm_connector_status old_status;
697321a1b30SEgbert Eich 
698321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
699321a1b30SEgbert Eich 	old_status = connector->status;
700321a1b30SEgbert Eich 
701321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
70267c347ffSJani Nikula 	if (old_status == connector->status)
70367c347ffSJani Nikula 		return false;
70467c347ffSJani Nikula 
70567c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
706321a1b30SEgbert Eich 		      connector->base.id,
707321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
70867c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
70967c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
71067c347ffSJani Nikula 
71167c347ffSJani Nikula 	return true;
712321a1b30SEgbert Eich }
713321a1b30SEgbert Eich 
7145ca58282SJesse Barnes /*
7155ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
7165ca58282SJesse Barnes  */
717ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
718ac4c16c5SEgbert Eich 
7195ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
7205ca58282SJesse Barnes {
7215ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7225ca58282SJesse Barnes 						    hotplug_work);
7235ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
724c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
725cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
726cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
727cd569aedSEgbert Eich 	struct drm_connector *connector;
728cd569aedSEgbert Eich 	unsigned long irqflags;
729cd569aedSEgbert Eich 	bool hpd_disabled = false;
730321a1b30SEgbert Eich 	bool changed = false;
731142e2398SEgbert Eich 	u32 hpd_event_bits;
7325ca58282SJesse Barnes 
73352d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
73452d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
73552d7ecedSDaniel Vetter 		return;
73652d7ecedSDaniel Vetter 
737a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
738e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
739e67189abSJesse Barnes 
740cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
741142e2398SEgbert Eich 
742142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
743142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
744cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
745cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
746cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
747cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
748cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
749cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
750cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
751cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
752cd569aedSEgbert Eich 				drm_get_connector_name(connector));
753cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
754cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
755cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
756cd569aedSEgbert Eich 			hpd_disabled = true;
757cd569aedSEgbert Eich 		}
758142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
759142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
760142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
761142e2398SEgbert Eich 		}
762cd569aedSEgbert Eich 	}
763cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
764cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
765cd569aedSEgbert Eich 	  * some connectors */
766ac4c16c5SEgbert Eich 	if (hpd_disabled) {
767cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
768ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
769ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
770ac4c16c5SEgbert Eich 	}
771cd569aedSEgbert Eich 
772cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
773cd569aedSEgbert Eich 
774321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
775321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
776321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
777321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
778cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
779cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
780321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
781321a1b30SEgbert Eich 				changed = true;
782321a1b30SEgbert Eich 		}
783321a1b30SEgbert Eich 	}
78440ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
78540ee3381SKeith Packard 
786321a1b30SEgbert Eich 	if (changed)
787321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
7885ca58282SJesse Barnes }
7895ca58282SJesse Barnes 
790d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
791f97108d1SJesse Barnes {
792f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
793b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
7949270388eSDaniel Vetter 	u8 new_delay;
7959270388eSDaniel Vetter 
796d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
797f97108d1SJesse Barnes 
79873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
79973edd18fSDaniel Vetter 
80020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8019270388eSDaniel Vetter 
8027648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
803b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
804b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
805f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
806f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
807f97108d1SJesse Barnes 
808f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
809b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
81020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
81120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
81220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
81320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
814b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
81520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
81620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
81720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
81820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
819f97108d1SJesse Barnes 	}
820f97108d1SJesse Barnes 
8217648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
82220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
823f97108d1SJesse Barnes 
824d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8259270388eSDaniel Vetter 
826f97108d1SJesse Barnes 	return;
827f97108d1SJesse Barnes }
828f97108d1SJesse Barnes 
829549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
830549f7365SChris Wilson 			struct intel_ring_buffer *ring)
831549f7365SChris Wilson {
832475553deSChris Wilson 	if (ring->obj == NULL)
833475553deSChris Wilson 		return;
834475553deSChris Wilson 
835814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
8369862e600SChris Wilson 
837549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
83810cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
839549f7365SChris Wilson }
840549f7365SChris Wilson 
8414912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
8423b8d8d91SJesse Barnes {
8434912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
844c6a828d3SDaniel Vetter 						    rps.work);
845edbfdb45SPaulo Zanoni 	u32 pm_iir;
846dd75fdc8SChris Wilson 	int new_delay, adj;
8473b8d8d91SJesse Barnes 
84859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
849c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
850c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
8514848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
852edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
85359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
8544912d041SBen Widawsky 
85560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
85660611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
85760611c13SPaulo Zanoni 
8584848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
8593b8d8d91SJesse Barnes 		return;
8603b8d8d91SJesse Barnes 
8614fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
8627b9e0ae6SChris Wilson 
863dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
8647425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
865dd75fdc8SChris Wilson 		if (adj > 0)
866dd75fdc8SChris Wilson 			adj *= 2;
867dd75fdc8SChris Wilson 		else
868dd75fdc8SChris Wilson 			adj = 1;
869dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
8707425034aSVille Syrjälä 
8717425034aSVille Syrjälä 		/*
8727425034aSVille Syrjälä 		 * For better performance, jump directly
8737425034aSVille Syrjälä 		 * to RPe if we're below it.
8747425034aSVille Syrjälä 		 */
875dd75fdc8SChris Wilson 		if (new_delay < dev_priv->rps.rpe_delay)
8767425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
877dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
878dd75fdc8SChris Wilson 		if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
879dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.rpe_delay;
880dd75fdc8SChris Wilson 		else
881dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.min_delay;
882dd75fdc8SChris Wilson 		adj = 0;
883dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
884dd75fdc8SChris Wilson 		if (adj < 0)
885dd75fdc8SChris Wilson 			adj *= 2;
886dd75fdc8SChris Wilson 		else
887dd75fdc8SChris Wilson 			adj = -1;
888dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
889dd75fdc8SChris Wilson 	} else { /* unknown event */
890dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay;
891dd75fdc8SChris Wilson 	}
8923b8d8d91SJesse Barnes 
89379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
89479249636SBen Widawsky 	 * interrupt
89579249636SBen Widawsky 	 */
896dd75fdc8SChris Wilson 	if (new_delay < (int)dev_priv->rps.min_delay)
897dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.min_delay;
898dd75fdc8SChris Wilson 	if (new_delay > (int)dev_priv->rps.max_delay)
899dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.max_delay;
900dd75fdc8SChris Wilson 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
901dd75fdc8SChris Wilson 
9020a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
9030a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
9040a073b84SJesse Barnes 	else
9054912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
9063b8d8d91SJesse Barnes 
9074fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
9083b8d8d91SJesse Barnes }
9093b8d8d91SJesse Barnes 
910e3689190SBen Widawsky 
911e3689190SBen Widawsky /**
912e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
913e3689190SBen Widawsky  * occurred.
914e3689190SBen Widawsky  * @work: workqueue struct
915e3689190SBen Widawsky  *
916e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
917e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
918e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
919e3689190SBen Widawsky  */
920e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
921e3689190SBen Widawsky {
922e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
923a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
924e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
92535a85ac6SBen Widawsky 	char *parity_event[6];
926e3689190SBen Widawsky 	uint32_t misccpctl;
927e3689190SBen Widawsky 	unsigned long flags;
92835a85ac6SBen Widawsky 	uint8_t slice = 0;
929e3689190SBen Widawsky 
930e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
931e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
932e3689190SBen Widawsky 	 * any time we access those registers.
933e3689190SBen Widawsky 	 */
934e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
935e3689190SBen Widawsky 
93635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
93735a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
93835a85ac6SBen Widawsky 		goto out;
93935a85ac6SBen Widawsky 
940e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
941e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
942e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
943e3689190SBen Widawsky 
94435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
94535a85ac6SBen Widawsky 		u32 reg;
94635a85ac6SBen Widawsky 
94735a85ac6SBen Widawsky 		slice--;
94835a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
94935a85ac6SBen Widawsky 			break;
95035a85ac6SBen Widawsky 
95135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
95235a85ac6SBen Widawsky 
95335a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
95435a85ac6SBen Widawsky 
95535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
956e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
957e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
958e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
959e3689190SBen Widawsky 
96035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
96135a85ac6SBen Widawsky 		POSTING_READ(reg);
962e3689190SBen Widawsky 
963cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
964e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
965e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
966e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
96735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
96835a85ac6SBen Widawsky 		parity_event[5] = NULL;
969e3689190SBen Widawsky 
970e3689190SBen Widawsky 		kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
971e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
972e3689190SBen Widawsky 
97335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
97435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
975e3689190SBen Widawsky 
97635a85ac6SBen Widawsky 		kfree(parity_event[4]);
977e3689190SBen Widawsky 		kfree(parity_event[3]);
978e3689190SBen Widawsky 		kfree(parity_event[2]);
979e3689190SBen Widawsky 		kfree(parity_event[1]);
980e3689190SBen Widawsky 	}
981e3689190SBen Widawsky 
98235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
98335a85ac6SBen Widawsky 
98435a85ac6SBen Widawsky out:
98535a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
98635a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
98735a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
98835a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
98935a85ac6SBen Widawsky 
99035a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
99135a85ac6SBen Widawsky }
99235a85ac6SBen Widawsky 
99335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
994e3689190SBen Widawsky {
995e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
996e3689190SBen Widawsky 
997040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
998e3689190SBen Widawsky 		return;
999e3689190SBen Widawsky 
1000d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
100135a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1002d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1003e3689190SBen Widawsky 
100435a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
100535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
100635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
100735a85ac6SBen Widawsky 
100835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
100935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
101035a85ac6SBen Widawsky 
1011a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1012e3689190SBen Widawsky }
1013e3689190SBen Widawsky 
1014f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1015f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1016f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1017f1af8fc1SPaulo Zanoni {
1018f1af8fc1SPaulo Zanoni 	if (gt_iir &
1019f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1020f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1021f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1022f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1023f1af8fc1SPaulo Zanoni }
1024f1af8fc1SPaulo Zanoni 
1025e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1026e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1027e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1028e7b4c6b1SDaniel Vetter {
1029e7b4c6b1SDaniel Vetter 
1030cc609d5dSBen Widawsky 	if (gt_iir &
1031cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1032e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1033cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1034e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1035cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1036e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1037e7b4c6b1SDaniel Vetter 
1038cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1039cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1040cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1041e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1042e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1043e7b4c6b1SDaniel Vetter 	}
1044e3689190SBen Widawsky 
104535a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
104635a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1047e7b4c6b1SDaniel Vetter }
1048e7b4c6b1SDaniel Vetter 
1049b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1050b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1051b543fb04SEgbert Eich 
105210a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1053b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1054b543fb04SEgbert Eich 					 const u32 *hpd)
1055b543fb04SEgbert Eich {
1056b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1057b543fb04SEgbert Eich 	int i;
105810a504deSDaniel Vetter 	bool storm_detected = false;
1059b543fb04SEgbert Eich 
106091d131d2SDaniel Vetter 	if (!hotplug_trigger)
106191d131d2SDaniel Vetter 		return;
106291d131d2SDaniel Vetter 
1063b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1064b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1065821450c6SEgbert Eich 
1066b8f102e8SEgbert Eich 		WARN(((hpd[i] & hotplug_trigger) &&
1067b8f102e8SEgbert Eich 		      dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1068b8f102e8SEgbert Eich 		     "Received HPD interrupt although disabled\n");
1069b8f102e8SEgbert Eich 
1070b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1071b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1072b543fb04SEgbert Eich 			continue;
1073b543fb04SEgbert Eich 
1074bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1075b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1076b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1077b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1078b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1079b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1080b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1081b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1082b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1083142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1084b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
108510a504deSDaniel Vetter 			storm_detected = true;
1086b543fb04SEgbert Eich 		} else {
1087b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1088b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1089b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1090b543fb04SEgbert Eich 		}
1091b543fb04SEgbert Eich 	}
1092b543fb04SEgbert Eich 
109310a504deSDaniel Vetter 	if (storm_detected)
109410a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1095b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
10965876fa0dSDaniel Vetter 
1097645416f5SDaniel Vetter 	/*
1098645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1099645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1100645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1101645416f5SDaniel Vetter 	 * deadlock.
1102645416f5SDaniel Vetter 	 */
1103645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1104b543fb04SEgbert Eich }
1105b543fb04SEgbert Eich 
1106515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1107515ac2bbSDaniel Vetter {
110828c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
110928c70f16SDaniel Vetter 
111028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1111515ac2bbSDaniel Vetter }
1112515ac2bbSDaniel Vetter 
1113ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1114ce99c256SDaniel Vetter {
11159ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
11169ee32feaSDaniel Vetter 
11179ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1118ce99c256SDaniel Vetter }
1119ce99c256SDaniel Vetter 
11201403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
11211403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
11221403c0d4SPaulo Zanoni  * the work queue. */
11231403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1124baf02a1fSBen Widawsky {
112541a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
112659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
11274848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
11284d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
112959cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
11302adbee62SDaniel Vetter 
11312adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
113241a05a3aSDaniel Vetter 	}
1133baf02a1fSBen Widawsky 
11341403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
113512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
113612638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
113712638c57SBen Widawsky 
113812638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
113912638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
114012638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
114112638c57SBen Widawsky 		}
114212638c57SBen Widawsky 	}
11431403c0d4SPaulo Zanoni }
1144baf02a1fSBen Widawsky 
1145ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
11467e231dbeSJesse Barnes {
11477e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
11487e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
11497e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
11507e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
11517e231dbeSJesse Barnes 	unsigned long irqflags;
11527e231dbeSJesse Barnes 	int pipe;
11537e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
11547e231dbeSJesse Barnes 
11557e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
11567e231dbeSJesse Barnes 
11577e231dbeSJesse Barnes 	while (true) {
11587e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
11597e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
11607e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
11617e231dbeSJesse Barnes 
11627e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
11637e231dbeSJesse Barnes 			goto out;
11647e231dbeSJesse Barnes 
11657e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
11667e231dbeSJesse Barnes 
1167e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
11687e231dbeSJesse Barnes 
11697e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
11707e231dbeSJesse Barnes 		for_each_pipe(pipe) {
11717e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
11727e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
11737e231dbeSJesse Barnes 
11747e231dbeSJesse Barnes 			/*
11757e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
11767e231dbeSJesse Barnes 			 */
11777e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
11787e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
11797e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
11807e231dbeSJesse Barnes 							 pipe_name(pipe));
11817e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
11827e231dbeSJesse Barnes 			}
11837e231dbeSJesse Barnes 		}
11847e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
11857e231dbeSJesse Barnes 
118631acc7f5SJesse Barnes 		for_each_pipe(pipe) {
118731acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
118831acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
118931acc7f5SJesse Barnes 
119031acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
119131acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
119231acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
119331acc7f5SJesse Barnes 			}
119431acc7f5SJesse Barnes 		}
119531acc7f5SJesse Barnes 
11967e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
11977e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
11987e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1199b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
12007e231dbeSJesse Barnes 
12017e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
12027e231dbeSJesse Barnes 					 hotplug_status);
120391d131d2SDaniel Vetter 
120410a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
120591d131d2SDaniel Vetter 
12067e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
12077e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
12087e231dbeSJesse Barnes 		}
12097e231dbeSJesse Barnes 
1210515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1211515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
12127e231dbeSJesse Barnes 
121360611c13SPaulo Zanoni 		if (pm_iir)
1214d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
12157e231dbeSJesse Barnes 
12167e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
12177e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
12187e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
12197e231dbeSJesse Barnes 	}
12207e231dbeSJesse Barnes 
12217e231dbeSJesse Barnes out:
12227e231dbeSJesse Barnes 	return ret;
12237e231dbeSJesse Barnes }
12247e231dbeSJesse Barnes 
122523e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1226776ad806SJesse Barnes {
1227776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
12289db4a9c7SJesse Barnes 	int pipe;
1229b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1230776ad806SJesse Barnes 
123110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
123291d131d2SDaniel Vetter 
1233cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1234cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1235776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1236cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1237cfc33bf7SVille Syrjälä 				 port_name(port));
1238cfc33bf7SVille Syrjälä 	}
1239776ad806SJesse Barnes 
1240ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1241ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1242ce99c256SDaniel Vetter 
1243776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1244515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1245776ad806SJesse Barnes 
1246776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1247776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1248776ad806SJesse Barnes 
1249776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1250776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1251776ad806SJesse Barnes 
1252776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1253776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1254776ad806SJesse Barnes 
12559db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
12569db4a9c7SJesse Barnes 		for_each_pipe(pipe)
12579db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
12589db4a9c7SJesse Barnes 					 pipe_name(pipe),
12599db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1260776ad806SJesse Barnes 
1261776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1262776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1263776ad806SJesse Barnes 
1264776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1265776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1266776ad806SJesse Barnes 
1267776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
12688664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
12698664281bSPaulo Zanoni 							  false))
12708664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
12718664281bSPaulo Zanoni 
12728664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
12738664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
12748664281bSPaulo Zanoni 							  false))
12758664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
12768664281bSPaulo Zanoni }
12778664281bSPaulo Zanoni 
12788664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
12798664281bSPaulo Zanoni {
12808664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
12818664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
12828664281bSPaulo Zanoni 
1283de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1284de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1285de032bf4SPaulo Zanoni 
12868664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_A)
12878664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
12888664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
12898664281bSPaulo Zanoni 
12908664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_B)
12918664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
12928664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
12938664281bSPaulo Zanoni 
12948664281bSPaulo Zanoni 	if (err_int & ERR_INT_FIFO_UNDERRUN_C)
12958664281bSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
12968664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
12978664281bSPaulo Zanoni 
12988664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
12998664281bSPaulo Zanoni }
13008664281bSPaulo Zanoni 
13018664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
13028664281bSPaulo Zanoni {
13038664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
13048664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
13058664281bSPaulo Zanoni 
1306de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1307de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1308de032bf4SPaulo Zanoni 
13098664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
13108664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
13118664281bSPaulo Zanoni 							  false))
13128664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
13138664281bSPaulo Zanoni 
13148664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
13158664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
13168664281bSPaulo Zanoni 							  false))
13178664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
13188664281bSPaulo Zanoni 
13198664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
13208664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
13218664281bSPaulo Zanoni 							  false))
13228664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
13238664281bSPaulo Zanoni 
13248664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1325776ad806SJesse Barnes }
1326776ad806SJesse Barnes 
132723e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
132823e81d69SAdam Jackson {
132923e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
133023e81d69SAdam Jackson 	int pipe;
1331b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
133223e81d69SAdam Jackson 
133310a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
133491d131d2SDaniel Vetter 
1335cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1336cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
133723e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1338cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1339cfc33bf7SVille Syrjälä 				 port_name(port));
1340cfc33bf7SVille Syrjälä 	}
134123e81d69SAdam Jackson 
134223e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1343ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
134423e81d69SAdam Jackson 
134523e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1346515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
134723e81d69SAdam Jackson 
134823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
134923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
135023e81d69SAdam Jackson 
135123e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
135223e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
135323e81d69SAdam Jackson 
135423e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
135523e81d69SAdam Jackson 		for_each_pipe(pipe)
135623e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
135723e81d69SAdam Jackson 					 pipe_name(pipe),
135823e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
13598664281bSPaulo Zanoni 
13608664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
13618664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
136223e81d69SAdam Jackson }
136323e81d69SAdam Jackson 
1364c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1365c008bc6eSPaulo Zanoni {
1366c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
1367c008bc6eSPaulo Zanoni 
1368c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1369c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1370c008bc6eSPaulo Zanoni 
1371c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1372c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1373c008bc6eSPaulo Zanoni 
1374c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_VBLANK)
1375c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 0);
1376c008bc6eSPaulo Zanoni 
1377c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_VBLANK)
1378c008bc6eSPaulo Zanoni 		drm_handle_vblank(dev, 1);
1379c008bc6eSPaulo Zanoni 
1380c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1381c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1382c008bc6eSPaulo Zanoni 
1383c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1384c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1385c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1386c008bc6eSPaulo Zanoni 
1387c008bc6eSPaulo Zanoni 	if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1388c008bc6eSPaulo Zanoni 		if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1389c008bc6eSPaulo Zanoni 			DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1390c008bc6eSPaulo Zanoni 
1391c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEA_FLIP_DONE) {
1392c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 0);
1393c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 0);
1394c008bc6eSPaulo Zanoni 	}
1395c008bc6eSPaulo Zanoni 
1396c008bc6eSPaulo Zanoni 	if (de_iir & DE_PLANEB_FLIP_DONE) {
1397c008bc6eSPaulo Zanoni 		intel_prepare_page_flip(dev, 1);
1398c008bc6eSPaulo Zanoni 		intel_finish_page_flip_plane(dev, 1);
1399c008bc6eSPaulo Zanoni 	}
1400c008bc6eSPaulo Zanoni 
1401c008bc6eSPaulo Zanoni 	/* check event from PCH */
1402c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1403c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1404c008bc6eSPaulo Zanoni 
1405c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1406c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1407c008bc6eSPaulo Zanoni 		else
1408c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1409c008bc6eSPaulo Zanoni 
1410c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1411c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1412c008bc6eSPaulo Zanoni 	}
1413c008bc6eSPaulo Zanoni 
1414c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1415c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1416c008bc6eSPaulo Zanoni }
1417c008bc6eSPaulo Zanoni 
14189719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
14199719fb98SPaulo Zanoni {
14209719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
14219719fb98SPaulo Zanoni 	int i;
14229719fb98SPaulo Zanoni 
14239719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
14249719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
14259719fb98SPaulo Zanoni 
14269719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
14279719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
14289719fb98SPaulo Zanoni 
14299719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
14309719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
14319719fb98SPaulo Zanoni 
14329719fb98SPaulo Zanoni 	for (i = 0; i < 3; i++) {
14339719fb98SPaulo Zanoni 		if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
14349719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
14359719fb98SPaulo Zanoni 		if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
14369719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
14379719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
14389719fb98SPaulo Zanoni 		}
14399719fb98SPaulo Zanoni 	}
14409719fb98SPaulo Zanoni 
14419719fb98SPaulo Zanoni 	/* check event from PCH */
14429719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
14439719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
14449719fb98SPaulo Zanoni 
14459719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
14469719fb98SPaulo Zanoni 
14479719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
14489719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
14499719fb98SPaulo Zanoni 	}
14509719fb98SPaulo Zanoni }
14519719fb98SPaulo Zanoni 
1452f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1453b1f14ad0SJesse Barnes {
1454b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1455b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1456f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
14570e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1458b1f14ad0SJesse Barnes 
1459b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1460b1f14ad0SJesse Barnes 
14618664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
14628664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1463907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
14648664281bSPaulo Zanoni 
1465b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1466b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1467b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
146823a78516SPaulo Zanoni 	POSTING_READ(DEIER);
14690e43406bSChris Wilson 
147044498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
147144498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
147244498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
147344498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
147444498aeaSPaulo Zanoni 	 * due to its back queue). */
1475ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
147644498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
147744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
147844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1479ab5c608bSBen Widawsky 	}
148044498aeaSPaulo Zanoni 
14810e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
14820e43406bSChris Wilson 	if (gt_iir) {
1483d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
14840e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1485d8fc8a47SPaulo Zanoni 		else
1486d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
14870e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
14880e43406bSChris Wilson 		ret = IRQ_HANDLED;
14890e43406bSChris Wilson 	}
1490b1f14ad0SJesse Barnes 
1491b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
14920e43406bSChris Wilson 	if (de_iir) {
1493f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
14949719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1495f1af8fc1SPaulo Zanoni 		else
1496f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
14970e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
14980e43406bSChris Wilson 		ret = IRQ_HANDLED;
14990e43406bSChris Wilson 	}
15000e43406bSChris Wilson 
1501f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1502f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
15030e43406bSChris Wilson 		if (pm_iir) {
1504d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1505b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
15060e43406bSChris Wilson 			ret = IRQ_HANDLED;
15070e43406bSChris Wilson 		}
1508f1af8fc1SPaulo Zanoni 	}
1509b1f14ad0SJesse Barnes 
1510b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1511b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1512ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
151344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
151444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1515ab5c608bSBen Widawsky 	}
1516b1f14ad0SJesse Barnes 
1517b1f14ad0SJesse Barnes 	return ret;
1518b1f14ad0SJesse Barnes }
1519b1f14ad0SJesse Barnes 
152017e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
152117e1df07SDaniel Vetter 			       bool reset_completed)
152217e1df07SDaniel Vetter {
152317e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
152417e1df07SDaniel Vetter 	int i;
152517e1df07SDaniel Vetter 
152617e1df07SDaniel Vetter 	/*
152717e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
152817e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
152917e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
153017e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
153117e1df07SDaniel Vetter 	 */
153217e1df07SDaniel Vetter 
153317e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
153417e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
153517e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
153617e1df07SDaniel Vetter 
153717e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
153817e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
153917e1df07SDaniel Vetter 
154017e1df07SDaniel Vetter 	/*
154117e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
154217e1df07SDaniel Vetter 	 * reset state is cleared.
154317e1df07SDaniel Vetter 	 */
154417e1df07SDaniel Vetter 	if (reset_completed)
154517e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
154617e1df07SDaniel Vetter }
154717e1df07SDaniel Vetter 
15488a905236SJesse Barnes /**
15498a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
15508a905236SJesse Barnes  * @work: work struct
15518a905236SJesse Barnes  *
15528a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
15538a905236SJesse Barnes  * was detected.
15548a905236SJesse Barnes  */
15558a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
15568a905236SJesse Barnes {
15571f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
15581f83fee0SDaniel Vetter 						    work);
15591f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
15601f83fee0SDaniel Vetter 						    gpu_error);
15618a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1562cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1563cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1564cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
156517e1df07SDaniel Vetter 	int ret;
15668a905236SJesse Barnes 
1567f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
15688a905236SJesse Barnes 
15697db0ba24SDaniel Vetter 	/*
15707db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
15717db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
15727db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
15737db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
15747db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
15757db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
15767db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
15777db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
15787db0ba24SDaniel Vetter 	 */
15797db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
158044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
15817db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
15827db0ba24SDaniel Vetter 				   reset_event);
15831f83fee0SDaniel Vetter 
158417e1df07SDaniel Vetter 		/*
158517e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
158617e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
158717e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
158817e1df07SDaniel Vetter 		 * deadlocks with the reset work.
158917e1df07SDaniel Vetter 		 */
1590f69061beSDaniel Vetter 		ret = i915_reset(dev);
1591f69061beSDaniel Vetter 
159217e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
159317e1df07SDaniel Vetter 
1594f69061beSDaniel Vetter 		if (ret == 0) {
1595f69061beSDaniel Vetter 			/*
1596f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1597f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1598f69061beSDaniel Vetter 			 * complete.
1599f69061beSDaniel Vetter 			 *
1600f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1601f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1602f69061beSDaniel Vetter 			 * updates before
1603f69061beSDaniel Vetter 			 * the counter increment.
1604f69061beSDaniel Vetter 			 */
1605f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1606f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1607f69061beSDaniel Vetter 
1608f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1609f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
16101f83fee0SDaniel Vetter 		} else {
16111f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1612f316a42cSBen Gamari 		}
16131f83fee0SDaniel Vetter 
161417e1df07SDaniel Vetter 		/*
161517e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
161617e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
161717e1df07SDaniel Vetter 		 */
161817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
1619f316a42cSBen Gamari 	}
16208a905236SJesse Barnes }
16218a905236SJesse Barnes 
162235aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1623c0e09200SDave Airlie {
16248a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1625bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
162663eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1627050ee91fSBen Widawsky 	int pipe, i;
162863eeaf38SJesse Barnes 
162935aed2e6SChris Wilson 	if (!eir)
163035aed2e6SChris Wilson 		return;
163163eeaf38SJesse Barnes 
1632a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
16338a905236SJesse Barnes 
1634bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1635bd9854f9SBen Widawsky 
16368a905236SJesse Barnes 	if (IS_G4X(dev)) {
16378a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
16388a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
16398a905236SJesse Barnes 
1640a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1641a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1642050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1643050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1644a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1645a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
16468a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16473143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
16488a905236SJesse Barnes 		}
16498a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
16508a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1651a70491ccSJoe Perches 			pr_err("page table error\n");
1652a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
16538a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16543143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
16558a905236SJesse Barnes 		}
16568a905236SJesse Barnes 	}
16578a905236SJesse Barnes 
1658a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
165963eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
166063eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1661a70491ccSJoe Perches 			pr_err("page table error\n");
1662a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
166363eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
16643143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
166563eeaf38SJesse Barnes 		}
16668a905236SJesse Barnes 	}
16678a905236SJesse Barnes 
166863eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1669a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
16709db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1671a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
16729db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
167363eeaf38SJesse Barnes 		/* pipestat has already been acked */
167463eeaf38SJesse Barnes 	}
167563eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1676a70491ccSJoe Perches 		pr_err("instruction error\n");
1677a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1678050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1679050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1680a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
168163eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
168263eeaf38SJesse Barnes 
1683a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1684a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1685a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
168663eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
16873143a2bfSChris Wilson 			POSTING_READ(IPEIR);
168863eeaf38SJesse Barnes 		} else {
168963eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
169063eeaf38SJesse Barnes 
1691a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1692a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1693a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1694a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
169563eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
16963143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
169763eeaf38SJesse Barnes 		}
169863eeaf38SJesse Barnes 	}
169963eeaf38SJesse Barnes 
170063eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
17013143a2bfSChris Wilson 	POSTING_READ(EIR);
170263eeaf38SJesse Barnes 	eir = I915_READ(EIR);
170363eeaf38SJesse Barnes 	if (eir) {
170463eeaf38SJesse Barnes 		/*
170563eeaf38SJesse Barnes 		 * some errors might have become stuck,
170663eeaf38SJesse Barnes 		 * mask them.
170763eeaf38SJesse Barnes 		 */
170863eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
170963eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
171063eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
171163eeaf38SJesse Barnes 	}
171235aed2e6SChris Wilson }
171335aed2e6SChris Wilson 
171435aed2e6SChris Wilson /**
171535aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
171635aed2e6SChris Wilson  * @dev: drm device
171735aed2e6SChris Wilson  *
171835aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
171935aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
172035aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
172135aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
172235aed2e6SChris Wilson  * of a ring dump etc.).
172335aed2e6SChris Wilson  */
1724527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
172535aed2e6SChris Wilson {
172635aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
172735aed2e6SChris Wilson 
172835aed2e6SChris Wilson 	i915_capture_error_state(dev);
172935aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
17308a905236SJesse Barnes 
1731ba1234d1SBen Gamari 	if (wedged) {
1732f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
1733f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
1734ba1234d1SBen Gamari 
173511ed50ecSBen Gamari 		/*
173617e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
173717e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
173817e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
173917e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
174017e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
174117e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
174217e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
174317e1df07SDaniel Vetter 		 *
174417e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
174517e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
174617e1df07SDaniel Vetter 		 * counter atomic_t.
174711ed50ecSBen Gamari 		 */
174817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
174911ed50ecSBen Gamari 	}
175011ed50ecSBen Gamari 
1751122f46baSDaniel Vetter 	/*
1752122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
1753122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
1754122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
1755122f46baSDaniel Vetter 	 * code will deadlock.
1756122f46baSDaniel Vetter 	 */
1757122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
17588a905236SJesse Barnes }
17598a905236SJesse Barnes 
176021ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
17614e5359cdSSimon Farnsworth {
17624e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
17634e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
17644e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
176505394f39SChris Wilson 	struct drm_i915_gem_object *obj;
17664e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
17674e5359cdSSimon Farnsworth 	unsigned long flags;
17684e5359cdSSimon Farnsworth 	bool stall_detected;
17694e5359cdSSimon Farnsworth 
17704e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
17714e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
17724e5359cdSSimon Farnsworth 		return;
17734e5359cdSSimon Farnsworth 
17744e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
17754e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
17764e5359cdSSimon Farnsworth 
1777e7d841caSChris Wilson 	if (work == NULL ||
1778e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
1779e7d841caSChris Wilson 	    !work->enable_stall_check) {
17804e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
17814e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
17824e5359cdSSimon Farnsworth 		return;
17834e5359cdSSimon Farnsworth 	}
17844e5359cdSSimon Farnsworth 
17854e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
178605394f39SChris Wilson 	obj = work->pending_flip_obj;
1787a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
17889db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
1789446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1790f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
17914e5359cdSSimon Farnsworth 	} else {
17929db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
1793f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
179401f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
17954e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
17964e5359cdSSimon Farnsworth 	}
17974e5359cdSSimon Farnsworth 
17984e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
17994e5359cdSSimon Farnsworth 
18004e5359cdSSimon Farnsworth 	if (stall_detected) {
18014e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
18024e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
18034e5359cdSSimon Farnsworth 	}
18044e5359cdSSimon Farnsworth }
18054e5359cdSSimon Farnsworth 
180642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
180742f52ef8SKeith Packard  * we use as a pipe index
180842f52ef8SKeith Packard  */
1809f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
18100a3e67a4SJesse Barnes {
18110a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1812e9d21d7fSKeith Packard 	unsigned long irqflags;
181371e0ffa5SJesse Barnes 
18145eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
181571e0ffa5SJesse Barnes 		return -EINVAL;
18160a3e67a4SJesse Barnes 
18171ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1818f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
18197c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
18207c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18210a3e67a4SJesse Barnes 	else
18227c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
18237c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
18248692d00eSChris Wilson 
18258692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
18268692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18276b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
18281ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18298692d00eSChris Wilson 
18300a3e67a4SJesse Barnes 	return 0;
18310a3e67a4SJesse Barnes }
18320a3e67a4SJesse Barnes 
1833f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
1834f796cf8fSJesse Barnes {
1835f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1836f796cf8fSJesse Barnes 	unsigned long irqflags;
1837b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1838b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1839f796cf8fSJesse Barnes 
1840f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
1841f796cf8fSJesse Barnes 		return -EINVAL;
1842f796cf8fSJesse Barnes 
1843f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1844b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
1845b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1846b1f14ad0SJesse Barnes 
1847b1f14ad0SJesse Barnes 	return 0;
1848b1f14ad0SJesse Barnes }
1849b1f14ad0SJesse Barnes 
18507e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
18517e231dbeSJesse Barnes {
18527e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
18537e231dbeSJesse Barnes 	unsigned long irqflags;
185431acc7f5SJesse Barnes 	u32 imr;
18557e231dbeSJesse Barnes 
18567e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
18577e231dbeSJesse Barnes 		return -EINVAL;
18587e231dbeSJesse Barnes 
18597e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18607e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
186131acc7f5SJesse Barnes 	if (pipe == 0)
18627e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
186331acc7f5SJesse Barnes 	else
18647e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
18657e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
186631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
186731acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
18687e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18697e231dbeSJesse Barnes 
18707e231dbeSJesse Barnes 	return 0;
18717e231dbeSJesse Barnes }
18727e231dbeSJesse Barnes 
187342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
187442f52ef8SKeith Packard  * we use as a pipe index
187542f52ef8SKeith Packard  */
1876f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
18770a3e67a4SJesse Barnes {
18780a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1879e9d21d7fSKeith Packard 	unsigned long irqflags;
18800a3e67a4SJesse Barnes 
18811ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
18828692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
18836b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
18848692d00eSChris Wilson 
18857c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
18867c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
18877c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
18881ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
18890a3e67a4SJesse Barnes }
18900a3e67a4SJesse Barnes 
1891f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
1892f796cf8fSJesse Barnes {
1893f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1894f796cf8fSJesse Barnes 	unsigned long irqflags;
1895b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
1896b518421fSPaulo Zanoni 						     DE_PIPE_VBLANK_ILK(pipe);
1897f796cf8fSJesse Barnes 
1898f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1899b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
1900b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1901b1f14ad0SJesse Barnes }
1902b1f14ad0SJesse Barnes 
19037e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
19047e231dbeSJesse Barnes {
19057e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
19067e231dbeSJesse Barnes 	unsigned long irqflags;
190731acc7f5SJesse Barnes 	u32 imr;
19087e231dbeSJesse Barnes 
19097e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
191031acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
191131acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
19127e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
191331acc7f5SJesse Barnes 	if (pipe == 0)
19147e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
191531acc7f5SJesse Barnes 	else
19167e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
19177e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
19187e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
19197e231dbeSJesse Barnes }
19207e231dbeSJesse Barnes 
1921893eead0SChris Wilson static u32
1922893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
1923852835f3SZou Nan hai {
1924893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
1925893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
1926893eead0SChris Wilson }
1927893eead0SChris Wilson 
19289107e9d2SChris Wilson static bool
19299107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
1930893eead0SChris Wilson {
19319107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
19329107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
1933f65d9421SBen Gamari }
1934f65d9421SBen Gamari 
19356274f212SChris Wilson static struct intel_ring_buffer *
19366274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
1937a24a11e6SChris Wilson {
1938a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
19396274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
1940a24a11e6SChris Wilson 
1941a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
1942a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
1943a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
19446274f212SChris Wilson 		return NULL;
1945a24a11e6SChris Wilson 
1946a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
1947a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
1948a24a11e6SChris Wilson 	 */
19496274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
1950a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
1951a24a11e6SChris Wilson 	do {
1952a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
1953a24a11e6SChris Wilson 		if (cmd == ipehr)
1954a24a11e6SChris Wilson 			break;
1955a24a11e6SChris Wilson 
1956a24a11e6SChris Wilson 		acthd -= 4;
1957a24a11e6SChris Wilson 		if (acthd < acthd_min)
19586274f212SChris Wilson 			return NULL;
1959a24a11e6SChris Wilson 	} while (1);
1960a24a11e6SChris Wilson 
19616274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
19626274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
1963a24a11e6SChris Wilson }
1964a24a11e6SChris Wilson 
19656274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
19666274f212SChris Wilson {
19676274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
19686274f212SChris Wilson 	struct intel_ring_buffer *signaller;
19696274f212SChris Wilson 	u32 seqno, ctl;
19706274f212SChris Wilson 
19716274f212SChris Wilson 	ring->hangcheck.deadlock = true;
19726274f212SChris Wilson 
19736274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
19746274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
19756274f212SChris Wilson 		return -1;
19766274f212SChris Wilson 
19776274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
19786274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
19796274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
19806274f212SChris Wilson 		return -1;
19816274f212SChris Wilson 
19826274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
19836274f212SChris Wilson }
19846274f212SChris Wilson 
19856274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
19866274f212SChris Wilson {
19876274f212SChris Wilson 	struct intel_ring_buffer *ring;
19886274f212SChris Wilson 	int i;
19896274f212SChris Wilson 
19906274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
19916274f212SChris Wilson 		ring->hangcheck.deadlock = false;
19926274f212SChris Wilson }
19936274f212SChris Wilson 
1994ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
1995ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
19961ec14ad3SChris Wilson {
19971ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
19981ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
19999107e9d2SChris Wilson 	u32 tmp;
20009107e9d2SChris Wilson 
20016274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2002f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
20036274f212SChris Wilson 
20049107e9d2SChris Wilson 	if (IS_GEN2(dev))
2005f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
20069107e9d2SChris Wilson 
20079107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
20089107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
20099107e9d2SChris Wilson 	 * and break the hang. This should work on
20109107e9d2SChris Wilson 	 * all but the second generation chipsets.
20119107e9d2SChris Wilson 	 */
20129107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
20131ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
20141ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
20151ec14ad3SChris Wilson 			  ring->name);
201609e14bf3SChris Wilson 		i915_handle_error(dev, false);
20171ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2018f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
20191ec14ad3SChris Wilson 	}
2020a24a11e6SChris Wilson 
20216274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
20226274f212SChris Wilson 		switch (semaphore_passed(ring)) {
20236274f212SChris Wilson 		default:
2024f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
20256274f212SChris Wilson 		case 1:
2026a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2027a24a11e6SChris Wilson 				  ring->name);
202809e14bf3SChris Wilson 			i915_handle_error(dev, false);
2029a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2030f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
20316274f212SChris Wilson 		case 0:
2032f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
20336274f212SChris Wilson 		}
20349107e9d2SChris Wilson 	}
20359107e9d2SChris Wilson 
2036f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2037a24a11e6SChris Wilson }
2038d1e61e7fSChris Wilson 
2039f65d9421SBen Gamari /**
2040f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
204105407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
204205407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
204305407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
204405407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
204505407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2046f65d9421SBen Gamari  */
2047a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2048f65d9421SBen Gamari {
2049f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2050f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2051b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2052b4519513SChris Wilson 	int i;
205305407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
20549107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
20559107e9d2SChris Wilson #define BUSY 1
20569107e9d2SChris Wilson #define KICK 5
20579107e9d2SChris Wilson #define HUNG 20
20589107e9d2SChris Wilson #define FIRE 30
2059893eead0SChris Wilson 
20603e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
20613e0dc6b0SBen Widawsky 		return;
20623e0dc6b0SBen Widawsky 
2063b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
206405407ff8SMika Kuoppala 		u32 seqno, acthd;
20659107e9d2SChris Wilson 		bool busy = true;
2066b4519513SChris Wilson 
20676274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
20686274f212SChris Wilson 
206905407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
207005407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
207105407ff8SMika Kuoppala 
207205407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
20739107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2074da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2075da661464SMika Kuoppala 
20769107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
20779107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2078094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
20799107e9d2SChris Wilson 						DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
20809107e9d2SChris Wilson 							  ring->name);
20819107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2082094f9a54SChris Wilson 					}
2083094f9a54SChris Wilson 					/* Safeguard against driver failure */
2084094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
20859107e9d2SChris Wilson 				} else
20869107e9d2SChris Wilson 					busy = false;
208705407ff8SMika Kuoppala 			} else {
20886274f212SChris Wilson 				/* We always increment the hangcheck score
20896274f212SChris Wilson 				 * if the ring is busy and still processing
20906274f212SChris Wilson 				 * the same request, so that no single request
20916274f212SChris Wilson 				 * can run indefinitely (such as a chain of
20926274f212SChris Wilson 				 * batches). The only time we do not increment
20936274f212SChris Wilson 				 * the hangcheck score on this ring, if this
20946274f212SChris Wilson 				 * ring is in a legitimate wait for another
20956274f212SChris Wilson 				 * ring. In that case the waiting ring is a
20966274f212SChris Wilson 				 * victim and we want to be sure we catch the
20976274f212SChris Wilson 				 * right culprit. Then every time we do kick
20986274f212SChris Wilson 				 * the ring, add a small increment to the
20996274f212SChris Wilson 				 * score so that we can catch a batch that is
21006274f212SChris Wilson 				 * being repeatedly kicked and so responsible
21016274f212SChris Wilson 				 * for stalling the machine.
21029107e9d2SChris Wilson 				 */
2103ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2104ad8beaeaSMika Kuoppala 								    acthd);
2105ad8beaeaSMika Kuoppala 
2106ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2107da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2108f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
21096274f212SChris Wilson 					break;
2110f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2111ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
21126274f212SChris Wilson 					break;
2113f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2114ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
21156274f212SChris Wilson 					break;
2116f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2117ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
21186274f212SChris Wilson 					stuck[i] = true;
21196274f212SChris Wilson 					break;
21206274f212SChris Wilson 				}
212105407ff8SMika Kuoppala 			}
21229107e9d2SChris Wilson 		} else {
2123da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2124da661464SMika Kuoppala 
21259107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
21269107e9d2SChris Wilson 			 * attempts across multiple batches.
21279107e9d2SChris Wilson 			 */
21289107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
21299107e9d2SChris Wilson 				ring->hangcheck.score--;
2130cbb465e7SChris Wilson 		}
2131f65d9421SBen Gamari 
213205407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
213305407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
21349107e9d2SChris Wilson 		busy_count += busy;
213505407ff8SMika Kuoppala 	}
213605407ff8SMika Kuoppala 
213705407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
21389107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2139b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
214005407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2141a43adf07SChris Wilson 				 ring->name);
2142a43adf07SChris Wilson 			rings_hung++;
214305407ff8SMika Kuoppala 		}
214405407ff8SMika Kuoppala 	}
214505407ff8SMika Kuoppala 
214605407ff8SMika Kuoppala 	if (rings_hung)
214705407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
214805407ff8SMika Kuoppala 
214905407ff8SMika Kuoppala 	if (busy_count)
215005407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
215105407ff8SMika Kuoppala 		 * being added */
215210cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
215310cd45b6SMika Kuoppala }
215410cd45b6SMika Kuoppala 
215510cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
215610cd45b6SMika Kuoppala {
215710cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
215810cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
215910cd45b6SMika Kuoppala 		return;
216010cd45b6SMika Kuoppala 
216199584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
216210cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2163f65d9421SBen Gamari }
2164f65d9421SBen Gamari 
216591738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
216691738a95SPaulo Zanoni {
216791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
216891738a95SPaulo Zanoni 
216991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
217091738a95SPaulo Zanoni 		return;
217191738a95SPaulo Zanoni 
217291738a95SPaulo Zanoni 	/* south display irq */
217391738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
217491738a95SPaulo Zanoni 	/*
217591738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
217691738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
217791738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
217891738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
217991738a95SPaulo Zanoni 	 */
218091738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
218191738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
218291738a95SPaulo Zanoni }
218391738a95SPaulo Zanoni 
2184d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2185d18ea1b5SDaniel Vetter {
2186d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2187d18ea1b5SDaniel Vetter 
2188d18ea1b5SDaniel Vetter 	/* and GT */
2189d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2190d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2191d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2192d18ea1b5SDaniel Vetter 
2193d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2194d18ea1b5SDaniel Vetter 		/* and PM */
2195d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2196d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2197d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2198d18ea1b5SDaniel Vetter 	}
2199d18ea1b5SDaniel Vetter }
2200d18ea1b5SDaniel Vetter 
2201c0e09200SDave Airlie /* drm_dma.h hooks
2202c0e09200SDave Airlie */
2203f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2204036a4a7dSZhenyu Wang {
2205036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2206036a4a7dSZhenyu Wang 
22074697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
22084697995bSJesse Barnes 
2209036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2210bdfcdb63SDaniel Vetter 
2211036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2212036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
22133143a2bfSChris Wilson 	POSTING_READ(DEIER);
2214036a4a7dSZhenyu Wang 
2215d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2216c650156aSZhenyu Wang 
221791738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
22187d99163dSBen Widawsky }
22197d99163dSBen Widawsky 
22207e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
22217e231dbeSJesse Barnes {
22227e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22237e231dbeSJesse Barnes 	int pipe;
22247e231dbeSJesse Barnes 
22257e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
22267e231dbeSJesse Barnes 
22277e231dbeSJesse Barnes 	/* VLV magic */
22287e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
22297e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
22307e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
22317e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
22327e231dbeSJesse Barnes 
22337e231dbeSJesse Barnes 	/* and GT */
22347e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
22357e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2236d18ea1b5SDaniel Vetter 
2237d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
22387e231dbeSJesse Barnes 
22397e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
22407e231dbeSJesse Barnes 
22417e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
22427e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
22437e231dbeSJesse Barnes 	for_each_pipe(pipe)
22447e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
22457e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
22467e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
22477e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
22487e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
22497e231dbeSJesse Barnes }
22507e231dbeSJesse Barnes 
225182a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
225282a28bcfSDaniel Vetter {
225382a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
225482a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
225582a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2256fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
225782a28bcfSDaniel Vetter 
225882a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2259fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
226082a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2261cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2262fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
226382a28bcfSDaniel Vetter 	} else {
2264fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
226582a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2266cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2267fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
226882a28bcfSDaniel Vetter 	}
226982a28bcfSDaniel Vetter 
2270fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
227182a28bcfSDaniel Vetter 
22727fe0b973SKeith Packard 	/*
22737fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
22747fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
22757fe0b973SKeith Packard 	 *
22767fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
22777fe0b973SKeith Packard 	 */
22787fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
22797fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
22807fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
22817fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
22827fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
22837fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
22847fe0b973SKeith Packard }
22857fe0b973SKeith Packard 
2286d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2287d46da437SPaulo Zanoni {
2288d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
228982a28bcfSDaniel Vetter 	u32 mask;
2290d46da437SPaulo Zanoni 
2291692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2292692a04cfSDaniel Vetter 		return;
2293692a04cfSDaniel Vetter 
22948664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
22958664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2296de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
22978664281bSPaulo Zanoni 	} else {
22988664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
22998664281bSPaulo Zanoni 
23008664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
23018664281bSPaulo Zanoni 	}
2302ab5c608bSBen Widawsky 
2303d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2304d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2305d46da437SPaulo Zanoni }
2306d46da437SPaulo Zanoni 
23070a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
23080a9a8c91SDaniel Vetter {
23090a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
23100a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
23110a9a8c91SDaniel Vetter 
23120a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
23130a9a8c91SDaniel Vetter 
23140a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2315040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
23160a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
231735a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
231835a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
23190a9a8c91SDaniel Vetter 	}
23200a9a8c91SDaniel Vetter 
23210a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
23220a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
23230a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
23240a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
23250a9a8c91SDaniel Vetter 	} else {
23260a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
23270a9a8c91SDaniel Vetter 	}
23280a9a8c91SDaniel Vetter 
23290a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
23300a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
23310a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
23320a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
23330a9a8c91SDaniel Vetter 
23340a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
23350a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
23360a9a8c91SDaniel Vetter 
23370a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
23380a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
23390a9a8c91SDaniel Vetter 
2340605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
23410a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2342605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
23430a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
23440a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
23450a9a8c91SDaniel Vetter 	}
23460a9a8c91SDaniel Vetter }
23470a9a8c91SDaniel Vetter 
2348f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2349036a4a7dSZhenyu Wang {
23504bc9d430SDaniel Vetter 	unsigned long irqflags;
2351036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
23528e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
23538e76f8dcSPaulo Zanoni 
23548e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
23558e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
23568e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
23578e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
23588e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
23598e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
23608e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
23618e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
23628e76f8dcSPaulo Zanoni 
23638e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
23648e76f8dcSPaulo Zanoni 	} else {
23658e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2366ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
23678664281bSPaulo Zanoni 				DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
23688e76f8dcSPaulo Zanoni 				DE_PIPEA_FIFO_UNDERRUN | DE_POISON);
23698e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
23708e76f8dcSPaulo Zanoni 	}
2371036a4a7dSZhenyu Wang 
23721ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2373036a4a7dSZhenyu Wang 
2374036a4a7dSZhenyu Wang 	/* should always can generate irq */
2375036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
23761ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
23778e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
23783143a2bfSChris Wilson 	POSTING_READ(DEIER);
2379036a4a7dSZhenyu Wang 
23800a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2381036a4a7dSZhenyu Wang 
2382d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
23837fe0b973SKeith Packard 
2384f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
23856005ce42SDaniel Vetter 		/* Enable PCU event interrupts
23866005ce42SDaniel Vetter 		 *
23876005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
23884bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
23894bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
23904bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2391f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
23924bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2393f97108d1SJesse Barnes 	}
2394f97108d1SJesse Barnes 
2395036a4a7dSZhenyu Wang 	return 0;
2396036a4a7dSZhenyu Wang }
2397036a4a7dSZhenyu Wang 
23987e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
23997e231dbeSJesse Barnes {
24007e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24017e231dbeSJesse Barnes 	u32 enable_mask;
240231acc7f5SJesse Barnes 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
2403b79480baSDaniel Vetter 	unsigned long irqflags;
24047e231dbeSJesse Barnes 
24057e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
240631acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
240731acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
240831acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
24097e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
24107e231dbeSJesse Barnes 
241131acc7f5SJesse Barnes 	/*
241231acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
241331acc7f5SJesse Barnes 	 * toggle them based on usage.
241431acc7f5SJesse Barnes 	 */
241531acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
241631acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
241731acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
24187e231dbeSJesse Barnes 
241920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
242020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
242120afbda2SDaniel Vetter 
24227e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
24237e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
24247e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24257e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
24267e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
24277e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
24287e231dbeSJesse Barnes 
2429b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2430b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2431b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
243231acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2433515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
243431acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2435b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
243631acc7f5SJesse Barnes 
24377e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24387e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24397e231dbeSJesse Barnes 
24400a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
24417e231dbeSJesse Barnes 
24427e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
24437e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
24447e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
24457e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
24467e231dbeSJesse Barnes #endif
24477e231dbeSJesse Barnes 
24487e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
244920afbda2SDaniel Vetter 
245020afbda2SDaniel Vetter 	return 0;
245120afbda2SDaniel Vetter }
245220afbda2SDaniel Vetter 
24537e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
24547e231dbeSJesse Barnes {
24557e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24567e231dbeSJesse Barnes 	int pipe;
24577e231dbeSJesse Barnes 
24587e231dbeSJesse Barnes 	if (!dev_priv)
24597e231dbeSJesse Barnes 		return;
24607e231dbeSJesse Barnes 
2461ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2462ac4c16c5SEgbert Eich 
24637e231dbeSJesse Barnes 	for_each_pipe(pipe)
24647e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
24657e231dbeSJesse Barnes 
24667e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
24677e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
24687e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
24697e231dbeSJesse Barnes 	for_each_pipe(pipe)
24707e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
24717e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
24727e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
24737e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
24747e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
24757e231dbeSJesse Barnes }
24767e231dbeSJesse Barnes 
2477f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2478036a4a7dSZhenyu Wang {
2479036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
24804697995bSJesse Barnes 
24814697995bSJesse Barnes 	if (!dev_priv)
24824697995bSJesse Barnes 		return;
24834697995bSJesse Barnes 
2484ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2485ac4c16c5SEgbert Eich 
2486036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2487036a4a7dSZhenyu Wang 
2488036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2489036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2490036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
24918664281bSPaulo Zanoni 	if (IS_GEN7(dev))
24928664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2493036a4a7dSZhenyu Wang 
2494036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2495036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2496036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2497192aac1fSKeith Packard 
2498ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2499ab5c608bSBen Widawsky 		return;
2500ab5c608bSBen Widawsky 
2501192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2502192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2503192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
25048664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
25058664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2506036a4a7dSZhenyu Wang }
2507036a4a7dSZhenyu Wang 
2508c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
2509c2798b19SChris Wilson {
2510c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2511c2798b19SChris Wilson 	int pipe;
2512c2798b19SChris Wilson 
2513c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2514c2798b19SChris Wilson 
2515c2798b19SChris Wilson 	for_each_pipe(pipe)
2516c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2517c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2518c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2519c2798b19SChris Wilson 	POSTING_READ16(IER);
2520c2798b19SChris Wilson }
2521c2798b19SChris Wilson 
2522c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
2523c2798b19SChris Wilson {
2524c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2525c2798b19SChris Wilson 
2526c2798b19SChris Wilson 	I915_WRITE16(EMR,
2527c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2528c2798b19SChris Wilson 
2529c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
2530c2798b19SChris Wilson 	dev_priv->irq_mask =
2531c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2532c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2533c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2534c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2535c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2536c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
2537c2798b19SChris Wilson 
2538c2798b19SChris Wilson 	I915_WRITE16(IER,
2539c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2540c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2541c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2542c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
2543c2798b19SChris Wilson 	POSTING_READ16(IER);
2544c2798b19SChris Wilson 
2545c2798b19SChris Wilson 	return 0;
2546c2798b19SChris Wilson }
2547c2798b19SChris Wilson 
254890a72f87SVille Syrjälä /*
254990a72f87SVille Syrjälä  * Returns true when a page flip has completed.
255090a72f87SVille Syrjälä  */
255190a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
255290a72f87SVille Syrjälä 			       int pipe, u16 iir)
255390a72f87SVille Syrjälä {
255490a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
255590a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
255690a72f87SVille Syrjälä 
255790a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
255890a72f87SVille Syrjälä 		return false;
255990a72f87SVille Syrjälä 
256090a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
256190a72f87SVille Syrjälä 		return false;
256290a72f87SVille Syrjälä 
256390a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
256490a72f87SVille Syrjälä 
256590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
256690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
256790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
256890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
256990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
257090a72f87SVille Syrjälä 	 */
257190a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
257290a72f87SVille Syrjälä 		return false;
257390a72f87SVille Syrjälä 
257490a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
257590a72f87SVille Syrjälä 
257690a72f87SVille Syrjälä 	return true;
257790a72f87SVille Syrjälä }
257890a72f87SVille Syrjälä 
2579ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
2580c2798b19SChris Wilson {
2581c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2582c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2583c2798b19SChris Wilson 	u16 iir, new_iir;
2584c2798b19SChris Wilson 	u32 pipe_stats[2];
2585c2798b19SChris Wilson 	unsigned long irqflags;
2586c2798b19SChris Wilson 	int pipe;
2587c2798b19SChris Wilson 	u16 flip_mask =
2588c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2589c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2590c2798b19SChris Wilson 
2591c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2592c2798b19SChris Wilson 
2593c2798b19SChris Wilson 	iir = I915_READ16(IIR);
2594c2798b19SChris Wilson 	if (iir == 0)
2595c2798b19SChris Wilson 		return IRQ_NONE;
2596c2798b19SChris Wilson 
2597c2798b19SChris Wilson 	while (iir & ~flip_mask) {
2598c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2599c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2600c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2601c2798b19SChris Wilson 		 * interrupts (for non-MSI).
2602c2798b19SChris Wilson 		 */
2603c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2604c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2605c2798b19SChris Wilson 			i915_handle_error(dev, false);
2606c2798b19SChris Wilson 
2607c2798b19SChris Wilson 		for_each_pipe(pipe) {
2608c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
2609c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2610c2798b19SChris Wilson 
2611c2798b19SChris Wilson 			/*
2612c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
2613c2798b19SChris Wilson 			 */
2614c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2615c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2616c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2617c2798b19SChris Wilson 							 pipe_name(pipe));
2618c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
2619c2798b19SChris Wilson 			}
2620c2798b19SChris Wilson 		}
2621c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2622c2798b19SChris Wilson 
2623c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
2624c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
2625c2798b19SChris Wilson 
2626d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
2627c2798b19SChris Wilson 
2628c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2629c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2630c2798b19SChris Wilson 
2631c2798b19SChris Wilson 		if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
263290a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 0, iir))
263390a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
2634c2798b19SChris Wilson 
2635c2798b19SChris Wilson 		if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
263690a72f87SVille Syrjälä 		    i8xx_handle_vblank(dev, 1, iir))
263790a72f87SVille Syrjälä 			flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
2638c2798b19SChris Wilson 
2639c2798b19SChris Wilson 		iir = new_iir;
2640c2798b19SChris Wilson 	}
2641c2798b19SChris Wilson 
2642c2798b19SChris Wilson 	return IRQ_HANDLED;
2643c2798b19SChris Wilson }
2644c2798b19SChris Wilson 
2645c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
2646c2798b19SChris Wilson {
2647c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2648c2798b19SChris Wilson 	int pipe;
2649c2798b19SChris Wilson 
2650c2798b19SChris Wilson 	for_each_pipe(pipe) {
2651c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
2652c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2653c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2654c2798b19SChris Wilson 	}
2655c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
2656c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
2657c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
2658c2798b19SChris Wilson }
2659c2798b19SChris Wilson 
2660a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
2661a266c7d5SChris Wilson {
2662a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2663a266c7d5SChris Wilson 	int pipe;
2664a266c7d5SChris Wilson 
2665a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2666a266c7d5SChris Wilson 
2667a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2668a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2669a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2670a266c7d5SChris Wilson 	}
2671a266c7d5SChris Wilson 
267200d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
2673a266c7d5SChris Wilson 	for_each_pipe(pipe)
2674a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2675a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2676a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2677a266c7d5SChris Wilson 	POSTING_READ(IER);
2678a266c7d5SChris Wilson }
2679a266c7d5SChris Wilson 
2680a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
2681a266c7d5SChris Wilson {
2682a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
268338bde180SChris Wilson 	u32 enable_mask;
2684a266c7d5SChris Wilson 
268538bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
268638bde180SChris Wilson 
268738bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
268838bde180SChris Wilson 	dev_priv->irq_mask =
268938bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
269038bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
269138bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
269238bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
269338bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
269438bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
269538bde180SChris Wilson 
269638bde180SChris Wilson 	enable_mask =
269738bde180SChris Wilson 		I915_ASLE_INTERRUPT |
269838bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
269938bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
270038bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
270138bde180SChris Wilson 		I915_USER_INTERRUPT;
270238bde180SChris Wilson 
2703a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
270420afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
270520afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
270620afbda2SDaniel Vetter 
2707a266c7d5SChris Wilson 		/* Enable in IER... */
2708a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2709a266c7d5SChris Wilson 		/* and unmask in IMR */
2710a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2711a266c7d5SChris Wilson 	}
2712a266c7d5SChris Wilson 
2713a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2714a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2715a266c7d5SChris Wilson 	POSTING_READ(IER);
2716a266c7d5SChris Wilson 
2717f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
271820afbda2SDaniel Vetter 
271920afbda2SDaniel Vetter 	return 0;
272020afbda2SDaniel Vetter }
272120afbda2SDaniel Vetter 
272290a72f87SVille Syrjälä /*
272390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
272490a72f87SVille Syrjälä  */
272590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
272690a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
272790a72f87SVille Syrjälä {
272890a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
272990a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
273090a72f87SVille Syrjälä 
273190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
273290a72f87SVille Syrjälä 		return false;
273390a72f87SVille Syrjälä 
273490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
273590a72f87SVille Syrjälä 		return false;
273690a72f87SVille Syrjälä 
273790a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
273890a72f87SVille Syrjälä 
273990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
274090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
274190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
274290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
274390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
274490a72f87SVille Syrjälä 	 */
274590a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
274690a72f87SVille Syrjälä 		return false;
274790a72f87SVille Syrjälä 
274890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
274990a72f87SVille Syrjälä 
275090a72f87SVille Syrjälä 	return true;
275190a72f87SVille Syrjälä }
275290a72f87SVille Syrjälä 
2753ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
2754a266c7d5SChris Wilson {
2755a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2756a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
27578291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
2758a266c7d5SChris Wilson 	unsigned long irqflags;
275938bde180SChris Wilson 	u32 flip_mask =
276038bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
276138bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
276238bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
2763a266c7d5SChris Wilson 
2764a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
2765a266c7d5SChris Wilson 
2766a266c7d5SChris Wilson 	iir = I915_READ(IIR);
276738bde180SChris Wilson 	do {
276838bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
27698291ee90SChris Wilson 		bool blc_event = false;
2770a266c7d5SChris Wilson 
2771a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
2772a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
2773a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
2774a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
2775a266c7d5SChris Wilson 		 */
2776a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2777a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2778a266c7d5SChris Wilson 			i915_handle_error(dev, false);
2779a266c7d5SChris Wilson 
2780a266c7d5SChris Wilson 		for_each_pipe(pipe) {
2781a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
2782a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
2783a266c7d5SChris Wilson 
278438bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
2785a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
2786a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2787a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
2788a266c7d5SChris Wilson 							 pipe_name(pipe));
2789a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
279038bde180SChris Wilson 				irq_received = true;
2791a266c7d5SChris Wilson 			}
2792a266c7d5SChris Wilson 		}
2793a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2794a266c7d5SChris Wilson 
2795a266c7d5SChris Wilson 		if (!irq_received)
2796a266c7d5SChris Wilson 			break;
2797a266c7d5SChris Wilson 
2798a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
2799a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
2800a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2801a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2802b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2803a266c7d5SChris Wilson 
2804a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2805a266c7d5SChris Wilson 				  hotplug_status);
280691d131d2SDaniel Vetter 
280710a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
280891d131d2SDaniel Vetter 
2809a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
281038bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
2811a266c7d5SChris Wilson 		}
2812a266c7d5SChris Wilson 
281338bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
2814a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
2815a266c7d5SChris Wilson 
2816a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
2817a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
2818a266c7d5SChris Wilson 
2819a266c7d5SChris Wilson 		for_each_pipe(pipe) {
282038bde180SChris Wilson 			int plane = pipe;
282138bde180SChris Wilson 			if (IS_MOBILE(dev))
282238bde180SChris Wilson 				plane = !plane;
28235e2032d4SVille Syrjälä 
282490a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
282590a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
282690a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
2827a266c7d5SChris Wilson 
2828a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2829a266c7d5SChris Wilson 				blc_event = true;
2830a266c7d5SChris Wilson 		}
2831a266c7d5SChris Wilson 
2832a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
2833a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
2834a266c7d5SChris Wilson 
2835a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
2836a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
2837a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
2838a266c7d5SChris Wilson 		 * we would never get another interrupt.
2839a266c7d5SChris Wilson 		 *
2840a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
2841a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
2842a266c7d5SChris Wilson 		 * another one.
2843a266c7d5SChris Wilson 		 *
2844a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
2845a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
2846a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
2847a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
2848a266c7d5SChris Wilson 		 * stray interrupts.
2849a266c7d5SChris Wilson 		 */
285038bde180SChris Wilson 		ret = IRQ_HANDLED;
2851a266c7d5SChris Wilson 		iir = new_iir;
285238bde180SChris Wilson 	} while (iir & ~flip_mask);
2853a266c7d5SChris Wilson 
2854d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
28558291ee90SChris Wilson 
2856a266c7d5SChris Wilson 	return ret;
2857a266c7d5SChris Wilson }
2858a266c7d5SChris Wilson 
2859a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
2860a266c7d5SChris Wilson {
2861a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2862a266c7d5SChris Wilson 	int pipe;
2863a266c7d5SChris Wilson 
2864ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2865ac4c16c5SEgbert Eich 
2866a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
2867a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
2868a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2869a266c7d5SChris Wilson 	}
2870a266c7d5SChris Wilson 
287100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
287255b39755SChris Wilson 	for_each_pipe(pipe) {
287355b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
2874a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
287555b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
287655b39755SChris Wilson 	}
2877a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2878a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2879a266c7d5SChris Wilson 
2880a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
2881a266c7d5SChris Wilson }
2882a266c7d5SChris Wilson 
2883a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
2884a266c7d5SChris Wilson {
2885a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2886a266c7d5SChris Wilson 	int pipe;
2887a266c7d5SChris Wilson 
2888a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
2889a266c7d5SChris Wilson 
2890a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
2891a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2892a266c7d5SChris Wilson 
2893a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
2894a266c7d5SChris Wilson 	for_each_pipe(pipe)
2895a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
2896a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
2897a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
2898a266c7d5SChris Wilson 	POSTING_READ(IER);
2899a266c7d5SChris Wilson }
2900a266c7d5SChris Wilson 
2901a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
2902a266c7d5SChris Wilson {
2903a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2904bbba0a97SChris Wilson 	u32 enable_mask;
2905a266c7d5SChris Wilson 	u32 error_mask;
2906b79480baSDaniel Vetter 	unsigned long irqflags;
2907a266c7d5SChris Wilson 
2908a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
2909bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
2910adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
2911bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2912bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2913bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2914bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2915bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2916bbba0a97SChris Wilson 
2917bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
291821ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
291921ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
2920bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
2921bbba0a97SChris Wilson 
2922bbba0a97SChris Wilson 	if (IS_G4X(dev))
2923bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
2924a266c7d5SChris Wilson 
2925b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2926b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2927b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2928515ac2bbSDaniel Vetter 	i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
2929b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2930a266c7d5SChris Wilson 
2931a266c7d5SChris Wilson 	/*
2932a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
2933a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
2934a266c7d5SChris Wilson 	 */
2935a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
2936a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
2937a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
2938a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
2939a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2940a266c7d5SChris Wilson 	} else {
2941a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
2942a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
2943a266c7d5SChris Wilson 	}
2944a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
2945a266c7d5SChris Wilson 
2946a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
2947a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
2948a266c7d5SChris Wilson 	POSTING_READ(IER);
2949a266c7d5SChris Wilson 
295020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
295120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
295220afbda2SDaniel Vetter 
2953f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
295420afbda2SDaniel Vetter 
295520afbda2SDaniel Vetter 	return 0;
295620afbda2SDaniel Vetter }
295720afbda2SDaniel Vetter 
2958bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
295920afbda2SDaniel Vetter {
296020afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2961e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
2962cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
296320afbda2SDaniel Vetter 	u32 hotplug_en;
296420afbda2SDaniel Vetter 
2965b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2966b5ea2d56SDaniel Vetter 
2967bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
2968bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2969bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
2970adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
2971e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
2972cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2973cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2974cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
2975a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
2976a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
2977a266c7d5SChris Wilson 		   seconds later.  So just do it once.
2978a266c7d5SChris Wilson 		*/
2979a266c7d5SChris Wilson 		if (IS_G4X(dev))
2980a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
298185fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
2982a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2983a266c7d5SChris Wilson 
2984a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
2985a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2986a266c7d5SChris Wilson 	}
2987bac56d5bSEgbert Eich }
2988a266c7d5SChris Wilson 
2989ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
2990a266c7d5SChris Wilson {
2991a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
2992a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2993a266c7d5SChris Wilson 	u32 iir, new_iir;
2994a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
2995a266c7d5SChris Wilson 	unsigned long irqflags;
2996a266c7d5SChris Wilson 	int irq_received;
2997a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
299821ad8330SVille Syrjälä 	u32 flip_mask =
299921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
300021ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3001a266c7d5SChris Wilson 
3002a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3003a266c7d5SChris Wilson 
3004a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3005a266c7d5SChris Wilson 
3006a266c7d5SChris Wilson 	for (;;) {
30072c8ba29fSChris Wilson 		bool blc_event = false;
30082c8ba29fSChris Wilson 
300921ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3010a266c7d5SChris Wilson 
3011a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3012a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3013a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3014a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3015a266c7d5SChris Wilson 		 */
3016a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3017a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3018a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3019a266c7d5SChris Wilson 
3020a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3021a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3022a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3023a266c7d5SChris Wilson 
3024a266c7d5SChris Wilson 			/*
3025a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3026a266c7d5SChris Wilson 			 */
3027a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3028a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3029a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3030a266c7d5SChris Wilson 							 pipe_name(pipe));
3031a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3032a266c7d5SChris Wilson 				irq_received = 1;
3033a266c7d5SChris Wilson 			}
3034a266c7d5SChris Wilson 		}
3035a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3036a266c7d5SChris Wilson 
3037a266c7d5SChris Wilson 		if (!irq_received)
3038a266c7d5SChris Wilson 			break;
3039a266c7d5SChris Wilson 
3040a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3041a266c7d5SChris Wilson 
3042a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3043adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3044a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3045b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3046b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
30474f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3048a266c7d5SChris Wilson 
3049a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3050a266c7d5SChris Wilson 				  hotplug_status);
305191d131d2SDaniel Vetter 
305210a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
305310a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
305491d131d2SDaniel Vetter 
3055a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3056a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3057a266c7d5SChris Wilson 		}
3058a266c7d5SChris Wilson 
305921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3060a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3061a266c7d5SChris Wilson 
3062a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3063a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3064a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3065a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3066a266c7d5SChris Wilson 
3067a266c7d5SChris Wilson 		for_each_pipe(pipe) {
30682c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
306990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
307090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3071a266c7d5SChris Wilson 
3072a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3073a266c7d5SChris Wilson 				blc_event = true;
3074a266c7d5SChris Wilson 		}
3075a266c7d5SChris Wilson 
3076a266c7d5SChris Wilson 
3077a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3078a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3079a266c7d5SChris Wilson 
3080515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3081515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3082515ac2bbSDaniel Vetter 
3083a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3084a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3085a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3086a266c7d5SChris Wilson 		 * we would never get another interrupt.
3087a266c7d5SChris Wilson 		 *
3088a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3089a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3090a266c7d5SChris Wilson 		 * another one.
3091a266c7d5SChris Wilson 		 *
3092a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3093a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3094a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3095a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3096a266c7d5SChris Wilson 		 * stray interrupts.
3097a266c7d5SChris Wilson 		 */
3098a266c7d5SChris Wilson 		iir = new_iir;
3099a266c7d5SChris Wilson 	}
3100a266c7d5SChris Wilson 
3101d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
31022c8ba29fSChris Wilson 
3103a266c7d5SChris Wilson 	return ret;
3104a266c7d5SChris Wilson }
3105a266c7d5SChris Wilson 
3106a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3107a266c7d5SChris Wilson {
3108a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3109a266c7d5SChris Wilson 	int pipe;
3110a266c7d5SChris Wilson 
3111a266c7d5SChris Wilson 	if (!dev_priv)
3112a266c7d5SChris Wilson 		return;
3113a266c7d5SChris Wilson 
3114ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3115ac4c16c5SEgbert Eich 
3116a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3117a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3118a266c7d5SChris Wilson 
3119a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3120a266c7d5SChris Wilson 	for_each_pipe(pipe)
3121a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3122a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3123a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3124a266c7d5SChris Wilson 
3125a266c7d5SChris Wilson 	for_each_pipe(pipe)
3126a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3127a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3128a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3129a266c7d5SChris Wilson }
3130a266c7d5SChris Wilson 
3131ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3132ac4c16c5SEgbert Eich {
3133ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3134ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3135ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3136ac4c16c5SEgbert Eich 	unsigned long irqflags;
3137ac4c16c5SEgbert Eich 	int i;
3138ac4c16c5SEgbert Eich 
3139ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3140ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3141ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3142ac4c16c5SEgbert Eich 
3143ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3144ac4c16c5SEgbert Eich 			continue;
3145ac4c16c5SEgbert Eich 
3146ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3147ac4c16c5SEgbert Eich 
3148ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3149ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3150ac4c16c5SEgbert Eich 
3151ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3152ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3153ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3154ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3155ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3156ac4c16c5SEgbert Eich 				if (!connector->polled)
3157ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3158ac4c16c5SEgbert Eich 			}
3159ac4c16c5SEgbert Eich 		}
3160ac4c16c5SEgbert Eich 	}
3161ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3162ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3163ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3164ac4c16c5SEgbert Eich }
3165ac4c16c5SEgbert Eich 
3166f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3167f71d4af4SJesse Barnes {
31688b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
31698b2e326dSChris Wilson 
31708b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
317199584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3172c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3173a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
31748b2e326dSChris Wilson 
317599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
317699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
317761bac78eSDaniel Vetter 		    (unsigned long) dev);
3178ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3179ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
318061bac78eSDaniel Vetter 
318197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
31829ee32feaSDaniel Vetter 
31837d4e146fSEugeni Dodonov 	if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3184f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3185f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3186*391f75e2SVille Syrjälä 	} else {
3187*391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3188*391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3189f71d4af4SJesse Barnes 	}
3190f71d4af4SJesse Barnes 
3191c3613de9SKeith Packard 	if (drm_core_check_feature(dev, DRIVER_MODESET))
3192f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3193c3613de9SKeith Packard 	else
3194c3613de9SKeith Packard 		dev->driver->get_vblank_timestamp = NULL;
3195f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3196f71d4af4SJesse Barnes 
31977e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
31987e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
31997e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
32007e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
32017e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
32027e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
32037e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3204fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3205f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3206f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3207f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3208f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3209f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3210f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3211f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
321282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3213f71d4af4SJesse Barnes 	} else {
3214c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3215c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3216c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3217c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3218c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3219a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3220a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3221a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3222a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3223a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
322420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3225c2798b19SChris Wilson 		} else {
3226a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3227a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3228a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3229a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3230bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3231c2798b19SChris Wilson 		}
3232f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3233f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3234f71d4af4SJesse Barnes 	}
3235f71d4af4SJesse Barnes }
323620afbda2SDaniel Vetter 
323720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
323820afbda2SDaniel Vetter {
323920afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3240821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3241821450c6SEgbert Eich 	struct drm_connector *connector;
3242b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3243821450c6SEgbert Eich 	int i;
324420afbda2SDaniel Vetter 
3245821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3246821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3247821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3248821450c6SEgbert Eich 	}
3249821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3250821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3251821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3252821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3253821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3254821450c6SEgbert Eich 	}
3255b5ea2d56SDaniel Vetter 
3256b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3257b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3258b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
325920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
326020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3261b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
326220afbda2SDaniel Vetter }
3263c67a470bSPaulo Zanoni 
3264c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3265c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3266c67a470bSPaulo Zanoni {
3267c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3268c67a470bSPaulo Zanoni 	unsigned long irqflags;
3269c67a470bSPaulo Zanoni 
3270c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3271c67a470bSPaulo Zanoni 
3272c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3273c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3274c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3275c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3276c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3277c67a470bSPaulo Zanoni 
3278c67a470bSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3279c67a470bSPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3280c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3281c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3282c67a470bSPaulo Zanoni 
3283c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3284c67a470bSPaulo Zanoni 
3285c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3286c67a470bSPaulo Zanoni }
3287c67a470bSPaulo Zanoni 
3288c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
3289c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
3290c67a470bSPaulo Zanoni {
3291c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3292c67a470bSPaulo Zanoni 	unsigned long irqflags;
3293c67a470bSPaulo Zanoni 	uint32_t val, expected;
3294c67a470bSPaulo Zanoni 
3295c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3296c67a470bSPaulo Zanoni 
3297c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
3298c67a470bSPaulo Zanoni 	expected = ~DE_PCH_EVENT_IVB;
3299c67a470bSPaulo Zanoni 	WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3300c67a470bSPaulo Zanoni 
3301c67a470bSPaulo Zanoni 	val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3302c67a470bSPaulo Zanoni 	expected = ~SDE_HOTPLUG_MASK_CPT;
3303c67a470bSPaulo Zanoni 	WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3304c67a470bSPaulo Zanoni 	     val, expected);
3305c67a470bSPaulo Zanoni 
3306c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
3307c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3308c67a470bSPaulo Zanoni 	WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3309c67a470bSPaulo Zanoni 
3310c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
3311c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3312c67a470bSPaulo Zanoni 	WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3313c67a470bSPaulo Zanoni 	     expected);
3314c67a470bSPaulo Zanoni 
3315c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
3316c67a470bSPaulo Zanoni 
3317c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3318c67a470bSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv,
3319c67a470bSPaulo Zanoni 				     ~dev_priv->pc8.regsave.sdeimr &
3320c67a470bSPaulo Zanoni 				     ~SDE_HOTPLUG_MASK_CPT);
3321c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3322c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3323c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3324c67a470bSPaulo Zanoni 
3325c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3326c67a470bSPaulo Zanoni }
3327