xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 36703e79a982c8ce5a8e43833291f2719e92d0d1)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
17326705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
174c9a9a268SImre Deak 
1750706f17cSEgbert Eich /* For display hotplug interrupt */
1760706f17cSEgbert Eich static inline void
1770706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1780706f17cSEgbert Eich 				     uint32_t mask,
1790706f17cSEgbert Eich 				     uint32_t bits)
1800706f17cSEgbert Eich {
1810706f17cSEgbert Eich 	uint32_t val;
1820706f17cSEgbert Eich 
18367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
1840706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1850706f17cSEgbert Eich 
1860706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1870706f17cSEgbert Eich 	val &= ~mask;
1880706f17cSEgbert Eich 	val |= bits;
1890706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1900706f17cSEgbert Eich }
1910706f17cSEgbert Eich 
1920706f17cSEgbert Eich /**
1930706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1940706f17cSEgbert Eich  * @dev_priv: driver private
1950706f17cSEgbert Eich  * @mask: bits to update
1960706f17cSEgbert Eich  * @bits: bits to enable
1970706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1980706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1990706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2000706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2010706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2020706f17cSEgbert Eich  * version is also available.
2030706f17cSEgbert Eich  */
2040706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2050706f17cSEgbert Eich 				   uint32_t mask,
2060706f17cSEgbert Eich 				   uint32_t bits)
2070706f17cSEgbert Eich {
2080706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2090706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2100706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2110706f17cSEgbert Eich }
2120706f17cSEgbert Eich 
213d9dc34f1SVille Syrjälä /**
214d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
215d9dc34f1SVille Syrjälä  * @dev_priv: driver private
216d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
217d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
218d9dc34f1SVille Syrjälä  */
219fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
221d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
222036a4a7dSZhenyu Wang {
223d9dc34f1SVille Syrjälä 	uint32_t new_val;
224d9dc34f1SVille Syrjälä 
22567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2264bc9d430SDaniel Vetter 
227d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
228d9dc34f1SVille Syrjälä 
2299df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
230c67a470bSPaulo Zanoni 		return;
231c67a470bSPaulo Zanoni 
232d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
233d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
234d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
235d9dc34f1SVille Syrjälä 
236d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
237d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2381ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2393143a2bfSChris Wilson 		POSTING_READ(DEIMR);
240036a4a7dSZhenyu Wang 	}
241036a4a7dSZhenyu Wang }
242036a4a7dSZhenyu Wang 
24343eaea13SPaulo Zanoni /**
24443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24543eaea13SPaulo Zanoni  * @dev_priv: driver private
24643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24843eaea13SPaulo Zanoni  */
24943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
25043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25243eaea13SPaulo Zanoni {
25367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
25443eaea13SPaulo Zanoni 
25515a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25615a17aaeSDaniel Vetter 
2579df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
258c67a470bSPaulo Zanoni 		return;
259c67a470bSPaulo Zanoni 
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26343eaea13SPaulo Zanoni }
26443eaea13SPaulo Zanoni 
265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26643eaea13SPaulo Zanoni {
26743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
26831bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26943eaea13SPaulo Zanoni }
27043eaea13SPaulo Zanoni 
271480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27243eaea13SPaulo Zanoni {
27343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27443eaea13SPaulo Zanoni }
27543eaea13SPaulo Zanoni 
276f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
277b900b949SImre Deak {
278b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279b900b949SImre Deak }
280b900b949SImre Deak 
281f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
282a72fbc3aSImre Deak {
283a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284a72fbc3aSImre Deak }
285a72fbc3aSImre Deak 
286f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
287b900b949SImre Deak {
288b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289b900b949SImre Deak }
290b900b949SImre Deak 
291edbfdb45SPaulo Zanoni /**
292edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
293edbfdb45SPaulo Zanoni  * @dev_priv: driver private
294edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
295edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
296edbfdb45SPaulo Zanoni  */
297edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
299edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
300edbfdb45SPaulo Zanoni {
301605cd25bSPaulo Zanoni 	uint32_t new_val;
302edbfdb45SPaulo Zanoni 
30315a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30415a17aaeSDaniel Vetter 
30567520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
306edbfdb45SPaulo Zanoni 
307f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
308f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
309f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
310f52ecbcfSPaulo Zanoni 
311f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
312f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
313f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
314a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
315edbfdb45SPaulo Zanoni 	}
316f52ecbcfSPaulo Zanoni }
317edbfdb45SPaulo Zanoni 
318f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
319edbfdb45SPaulo Zanoni {
3209939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3219939fba2SImre Deak 		return;
3229939fba2SImre Deak 
323edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
324edbfdb45SPaulo Zanoni }
325edbfdb45SPaulo Zanoni 
326f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
336f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
337f4e9af4fSAkash Goel }
338f4e9af4fSAkash Goel 
339f4e9af4fSAkash Goel void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340f4e9af4fSAkash Goel {
341f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
342f4e9af4fSAkash Goel 
34367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
344f4e9af4fSAkash Goel 
345f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
346f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
347f4e9af4fSAkash Goel 	POSTING_READ(reg);
348f4e9af4fSAkash Goel }
349f4e9af4fSAkash Goel 
350f4e9af4fSAkash Goel void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351f4e9af4fSAkash Goel {
35267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
353f4e9af4fSAkash Goel 
354f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
355f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
357f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358f4e9af4fSAkash Goel }
359f4e9af4fSAkash Goel 
360f4e9af4fSAkash Goel void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361f4e9af4fSAkash Goel {
36267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
363f4e9af4fSAkash Goel 
364f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
365f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
366f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
368edbfdb45SPaulo Zanoni }
369edbfdb45SPaulo Zanoni 
370dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3713cc134e3SImre Deak {
3723cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
374096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3753cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3763cc134e3SImre Deak }
3773cc134e3SImre Deak 
37891d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
379b900b949SImre Deak {
380f2a91d1aSChris Wilson 	if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381f2a91d1aSChris Wilson 		return;
382f2a91d1aSChris Wilson 
383b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
384c33d247dSChris Wilson 	WARN_ON_ONCE(dev_priv->rps.pm_iir);
385c33d247dSChris Wilson 	WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
386d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
387b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
38878e68d36SImre Deak 
389b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
390b900b949SImre Deak }
391b900b949SImre Deak 
39291d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
393b900b949SImre Deak {
394f2a91d1aSChris Wilson 	if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
395f2a91d1aSChris Wilson 		return;
396f2a91d1aSChris Wilson 
397d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
398d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
3999939fba2SImre Deak 
400b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
4019939fba2SImre Deak 
402f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
40358072ccbSImre Deak 
40458072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
40591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
406c33d247dSChris Wilson 
407c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
408c33d247dSChris Wilson 	 * outsanding tasks. As we are called on the RPS idle path,
409c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
410c33d247dSChris Wilson 	 * state of the worker can be discarded.
411c33d247dSChris Wilson 	 */
412c33d247dSChris Wilson 	cancel_work_sync(&dev_priv->rps.work);
413c33d247dSChris Wilson 	gen6_reset_rps_interrupts(dev_priv);
414b900b949SImre Deak }
415b900b949SImre Deak 
41626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
41726705e20SSagar Arun Kamble {
41826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
41926705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
42026705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
42126705e20SSagar Arun Kamble }
42226705e20SSagar Arun Kamble 
42326705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
42426705e20SSagar Arun Kamble {
42526705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
42626705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
42726705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
42826705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
42926705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
43026705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
43126705e20SSagar Arun Kamble 	}
43226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
43326705e20SSagar Arun Kamble }
43426705e20SSagar Arun Kamble 
43526705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
43626705e20SSagar Arun Kamble {
43726705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
43826705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
43926705e20SSagar Arun Kamble 
44026705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
44126705e20SSagar Arun Kamble 
44226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
44326705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
44426705e20SSagar Arun Kamble 
44526705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
44626705e20SSagar Arun Kamble }
44726705e20SSagar Arun Kamble 
4480961021aSBen Widawsky /**
4493a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
4503a3b3c7dSVille Syrjälä  * @dev_priv: driver private
4513a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
4523a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
4533a3b3c7dSVille Syrjälä  */
4543a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
4553a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
4563a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4573a3b3c7dSVille Syrjälä {
4583a3b3c7dSVille Syrjälä 	uint32_t new_val;
4593a3b3c7dSVille Syrjälä 	uint32_t old_val;
4603a3b3c7dSVille Syrjälä 
46167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4623a3b3c7dSVille Syrjälä 
4633a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4643a3b3c7dSVille Syrjälä 
4653a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4663a3b3c7dSVille Syrjälä 		return;
4673a3b3c7dSVille Syrjälä 
4683a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4693a3b3c7dSVille Syrjälä 
4703a3b3c7dSVille Syrjälä 	new_val = old_val;
4713a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4723a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4733a3b3c7dSVille Syrjälä 
4743a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4753a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4763a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4773a3b3c7dSVille Syrjälä 	}
4783a3b3c7dSVille Syrjälä }
4793a3b3c7dSVille Syrjälä 
4803a3b3c7dSVille Syrjälä /**
481013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
482013d3752SVille Syrjälä  * @dev_priv: driver private
483013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
484013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
485013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
486013d3752SVille Syrjälä  */
487013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
488013d3752SVille Syrjälä 			 enum pipe pipe,
489013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
490013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
491013d3752SVille Syrjälä {
492013d3752SVille Syrjälä 	uint32_t new_val;
493013d3752SVille Syrjälä 
49467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
495013d3752SVille Syrjälä 
496013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
497013d3752SVille Syrjälä 
498013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
499013d3752SVille Syrjälä 		return;
500013d3752SVille Syrjälä 
501013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
502013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
503013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
504013d3752SVille Syrjälä 
505013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
506013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
507013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
508013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
509013d3752SVille Syrjälä 	}
510013d3752SVille Syrjälä }
511013d3752SVille Syrjälä 
512013d3752SVille Syrjälä /**
513fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
514fee884edSDaniel Vetter  * @dev_priv: driver private
515fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
516fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
517fee884edSDaniel Vetter  */
51847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
519fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
520fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
521fee884edSDaniel Vetter {
522fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
523fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
524fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
525fee884edSDaniel Vetter 
52615a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
52715a17aaeSDaniel Vetter 
52867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
529fee884edSDaniel Vetter 
5309df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
531c67a470bSPaulo Zanoni 		return;
532c67a470bSPaulo Zanoni 
533fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
534fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
535fee884edSDaniel Vetter }
5368664281bSPaulo Zanoni 
537b5ea642aSDaniel Vetter static void
538755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
539755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5407c463586SKeith Packard {
541f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
542755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5437c463586SKeith Packard 
54467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
545d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
546b79480baSDaniel Vetter 
54704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
54804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
54904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
55004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
551755e9019SImre Deak 		return;
552755e9019SImre Deak 
553755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
55446c06a30SVille Syrjälä 		return;
55546c06a30SVille Syrjälä 
55691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
55791d181ddSImre Deak 
5587c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
559755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
56046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5613143a2bfSChris Wilson 	POSTING_READ(reg);
5627c463586SKeith Packard }
5637c463586SKeith Packard 
564b5ea642aSDaniel Vetter static void
565755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
566755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5677c463586SKeith Packard {
568f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
569755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5707c463586SKeith Packard 
57167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
572d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
573b79480baSDaniel Vetter 
57404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
57504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
57604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
57704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
57846c06a30SVille Syrjälä 		return;
57946c06a30SVille Syrjälä 
580755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
581755e9019SImre Deak 		return;
582755e9019SImre Deak 
58391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
58491d181ddSImre Deak 
585755e9019SImre Deak 	pipestat &= ~enable_mask;
58646c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5873143a2bfSChris Wilson 	POSTING_READ(reg);
5887c463586SKeith Packard }
5897c463586SKeith Packard 
59010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
59110c59c51SImre Deak {
59210c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
59310c59c51SImre Deak 
59410c59c51SImre Deak 	/*
595724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
596724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
59710c59c51SImre Deak 	 */
59810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
59910c59c51SImre Deak 		return 0;
600724a6905SVille Syrjälä 	/*
601724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
602724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
603724a6905SVille Syrjälä 	 */
604724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
605724a6905SVille Syrjälä 		return 0;
60610c59c51SImre Deak 
60710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
60810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
60910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
61010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
61110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
61210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
61310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
61410c59c51SImre Deak 
61510c59c51SImre Deak 	return enable_mask;
61610c59c51SImre Deak }
61710c59c51SImre Deak 
618755e9019SImre Deak void
619755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
620755e9019SImre Deak 		     u32 status_mask)
621755e9019SImre Deak {
622755e9019SImre Deak 	u32 enable_mask;
623755e9019SImre Deak 
624666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
62591c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
62610c59c51SImre Deak 							   status_mask);
62710c59c51SImre Deak 	else
628755e9019SImre Deak 		enable_mask = status_mask << 16;
629755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
630755e9019SImre Deak }
631755e9019SImre Deak 
632755e9019SImre Deak void
633755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
634755e9019SImre Deak 		      u32 status_mask)
635755e9019SImre Deak {
636755e9019SImre Deak 	u32 enable_mask;
637755e9019SImre Deak 
638666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
63991c8a326SChris Wilson 		enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
64010c59c51SImre Deak 							   status_mask);
64110c59c51SImre Deak 	else
642755e9019SImre Deak 		enable_mask = status_mask << 16;
643755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
644755e9019SImre Deak }
645755e9019SImre Deak 
646c0e09200SDave Airlie /**
647f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
64814bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
64901c66889SZhao Yakui  */
65091d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
65101c66889SZhao Yakui {
65291d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
653f49e38ddSJani Nikula 		return;
654f49e38ddSJani Nikula 
65513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
65601c66889SZhao Yakui 
657755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
65891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6593b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
660755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6611ec14ad3SChris Wilson 
66213321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
66301c66889SZhao Yakui }
66401c66889SZhao Yakui 
665f75f3746SVille Syrjälä /*
666f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
667f75f3746SVille Syrjälä  * around the vertical blanking period.
668f75f3746SVille Syrjälä  *
669f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
670f75f3746SVille Syrjälä  *  vblank_start >= 3
671f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
672f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
673f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
674f75f3746SVille Syrjälä  *
675f75f3746SVille Syrjälä  *           start of vblank:
676f75f3746SVille Syrjälä  *           latch double buffered registers
677f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
678f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
679f75f3746SVille Syrjälä  *           |
680f75f3746SVille Syrjälä  *           |          frame start:
681f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
682f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
683f75f3746SVille Syrjälä  *           |          |
684f75f3746SVille Syrjälä  *           |          |  start of vsync:
685f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
686f75f3746SVille Syrjälä  *           |          |  |
687f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
688f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
689f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
690f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
691f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
692f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
693f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
694f75f3746SVille Syrjälä  *       |          |                                         |
695f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
696f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
697f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
698f75f3746SVille Syrjälä  *
699f75f3746SVille Syrjälä  * x  = horizontal active
700f75f3746SVille Syrjälä  * _  = horizontal blanking
701f75f3746SVille Syrjälä  * hs = horizontal sync
702f75f3746SVille Syrjälä  * va = vertical active
703f75f3746SVille Syrjälä  * vb = vertical blanking
704f75f3746SVille Syrjälä  * vs = vertical sync
705f75f3746SVille Syrjälä  * vbs = vblank_start (number)
706f75f3746SVille Syrjälä  *
707f75f3746SVille Syrjälä  * Summary:
708f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
709f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
710f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
711f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
712f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
713f75f3746SVille Syrjälä  */
714f75f3746SVille Syrjälä 
71542f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
71642f52ef8SKeith Packard  * we use as a pipe index
71742f52ef8SKeith Packard  */
71888e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7190a3e67a4SJesse Barnes {
720fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
721f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
7220b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
7235caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
724694e409dSVille Syrjälä 	unsigned long irqflags;
725391f75e2SVille Syrjälä 
7260b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
7270b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
7280b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
7290b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
7300b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
731391f75e2SVille Syrjälä 
7320b2a8e09SVille Syrjälä 	/* Convert to pixel count */
7330b2a8e09SVille Syrjälä 	vbl_start *= htotal;
7340b2a8e09SVille Syrjälä 
7350b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
7360b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
7370b2a8e09SVille Syrjälä 
7389db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7399db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7405eddb70bSChris Wilson 
741694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
742694e409dSVille Syrjälä 
7430a3e67a4SJesse Barnes 	/*
7440a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7450a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7460a3e67a4SJesse Barnes 	 * register.
7470a3e67a4SJesse Barnes 	 */
7480a3e67a4SJesse Barnes 	do {
749694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
750694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
751694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
7520a3e67a4SJesse Barnes 	} while (high1 != high2);
7530a3e67a4SJesse Barnes 
754694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
755694e409dSVille Syrjälä 
7565eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
757391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7585eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
759391f75e2SVille Syrjälä 
760391f75e2SVille Syrjälä 	/*
761391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
762391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
763391f75e2SVille Syrjälä 	 * counter against vblank start.
764391f75e2SVille Syrjälä 	 */
765edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7660a3e67a4SJesse Barnes }
7670a3e67a4SJesse Barnes 
768974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7699880b7a5SJesse Barnes {
770fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7719880b7a5SJesse Barnes 
772649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7739880b7a5SJesse Barnes }
7749880b7a5SJesse Barnes 
77575aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
776a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
777a225f079SVille Syrjälä {
778a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
779fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
7805caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
7815caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
782a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
78380715b2fSVille Syrjälä 	int position, vtotal;
784a225f079SVille Syrjälä 
78572259536SVille Syrjälä 	if (!crtc->active)
78672259536SVille Syrjälä 		return -1;
78772259536SVille Syrjälä 
7885caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
7895caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
7905caa0feaSDaniel Vetter 
79180715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
792a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
793a225f079SVille Syrjälä 		vtotal /= 2;
794a225f079SVille Syrjälä 
79591d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
79675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
797a225f079SVille Syrjälä 	else
79875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
799a225f079SVille Syrjälä 
800a225f079SVille Syrjälä 	/*
80141b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
80241b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
80341b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
80441b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
80541b578fbSJesse Barnes 	 *
80641b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
80741b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
80841b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
80941b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
81041b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
81141b578fbSJesse Barnes 	 */
81291d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
81341b578fbSJesse Barnes 		int i, temp;
81441b578fbSJesse Barnes 
81541b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
81641b578fbSJesse Barnes 			udelay(1);
817707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
81841b578fbSJesse Barnes 			if (temp != position) {
81941b578fbSJesse Barnes 				position = temp;
82041b578fbSJesse Barnes 				break;
82141b578fbSJesse Barnes 			}
82241b578fbSJesse Barnes 		}
82341b578fbSJesse Barnes 	}
82441b578fbSJesse Barnes 
82541b578fbSJesse Barnes 	/*
82680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
82780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
828a225f079SVille Syrjälä 	 */
82980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
830a225f079SVille Syrjälä }
831a225f079SVille Syrjälä 
8321bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
8331bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
8343bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
8353bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
8360af7e4dfSMario Kleiner {
837fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
83898187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
83998187836SVille Syrjälä 								pipe);
8403aa18df8SVille Syrjälä 	int position;
84178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8420af7e4dfSMario Kleiner 	bool in_vbl = true;
843ad3543edSMario Kleiner 	unsigned long irqflags;
8440af7e4dfSMario Kleiner 
845fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
8460af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8479db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8481bf6ad62SDaniel Vetter 		return false;
8490af7e4dfSMario Kleiner 	}
8500af7e4dfSMario Kleiner 
851c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
85278e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
853c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
854c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
855c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8560af7e4dfSMario Kleiner 
857d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
858d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
859d31faf65SVille Syrjälä 		vbl_end /= 2;
860d31faf65SVille Syrjälä 		vtotal /= 2;
861d31faf65SVille Syrjälä 	}
862d31faf65SVille Syrjälä 
863ad3543edSMario Kleiner 	/*
864ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
865ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
866ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
867ad3543edSMario Kleiner 	 */
868ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
869ad3543edSMario Kleiner 
870ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
871ad3543edSMario Kleiner 
872ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
873ad3543edSMario Kleiner 	if (stime)
874ad3543edSMario Kleiner 		*stime = ktime_get();
875ad3543edSMario Kleiner 
87691d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8770af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8780af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8790af7e4dfSMario Kleiner 		 */
880a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8810af7e4dfSMario Kleiner 	} else {
8820af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8830af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8840af7e4dfSMario Kleiner 		 * scanout position.
8850af7e4dfSMario Kleiner 		 */
88675aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8870af7e4dfSMario Kleiner 
8883aa18df8SVille Syrjälä 		/* convert to pixel counts */
8893aa18df8SVille Syrjälä 		vbl_start *= htotal;
8903aa18df8SVille Syrjälä 		vbl_end *= htotal;
8913aa18df8SVille Syrjälä 		vtotal *= htotal;
89278e8fc6bSVille Syrjälä 
89378e8fc6bSVille Syrjälä 		/*
8947e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8957e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8967e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8977e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8987e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8997e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
9007e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
9017e78f1cbSVille Syrjälä 		 */
9027e78f1cbSVille Syrjälä 		if (position >= vtotal)
9037e78f1cbSVille Syrjälä 			position = vtotal - 1;
9047e78f1cbSVille Syrjälä 
9057e78f1cbSVille Syrjälä 		/*
90678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
90778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
90878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
90978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
91078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
91178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
91278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
91378e8fc6bSVille Syrjälä 		 */
91478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9153aa18df8SVille Syrjälä 	}
9163aa18df8SVille Syrjälä 
917ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
918ad3543edSMario Kleiner 	if (etime)
919ad3543edSMario Kleiner 		*etime = ktime_get();
920ad3543edSMario Kleiner 
921ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
922ad3543edSMario Kleiner 
923ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924ad3543edSMario Kleiner 
9253aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9263aa18df8SVille Syrjälä 
9273aa18df8SVille Syrjälä 	/*
9283aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9293aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9303aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9313aa18df8SVille Syrjälä 	 * up since vbl_end.
9323aa18df8SVille Syrjälä 	 */
9333aa18df8SVille Syrjälä 	if (position >= vbl_start)
9343aa18df8SVille Syrjälä 		position -= vbl_end;
9353aa18df8SVille Syrjälä 	else
9363aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9373aa18df8SVille Syrjälä 
93891d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
9393aa18df8SVille Syrjälä 		*vpos = position;
9403aa18df8SVille Syrjälä 		*hpos = 0;
9413aa18df8SVille Syrjälä 	} else {
9420af7e4dfSMario Kleiner 		*vpos = position / htotal;
9430af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9440af7e4dfSMario Kleiner 	}
9450af7e4dfSMario Kleiner 
9461bf6ad62SDaniel Vetter 	return true;
9470af7e4dfSMario Kleiner }
9480af7e4dfSMario Kleiner 
949a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
950a225f079SVille Syrjälä {
951fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
952a225f079SVille Syrjälä 	unsigned long irqflags;
953a225f079SVille Syrjälä 	int position;
954a225f079SVille Syrjälä 
955a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
956a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
957a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
958a225f079SVille Syrjälä 
959a225f079SVille Syrjälä 	return position;
960a225f079SVille Syrjälä }
961a225f079SVille Syrjälä 
96291d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
963f97108d1SJesse Barnes {
964b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9659270388eSDaniel Vetter 	u8 new_delay;
9669270388eSDaniel Vetter 
967d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
968f97108d1SJesse Barnes 
96973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
97073edd18fSDaniel Vetter 
97120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9729270388eSDaniel Vetter 
9737648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
974b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
975b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
976f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
977f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
978f97108d1SJesse Barnes 
979f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
980b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
98120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
98220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
98320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
98420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
985b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
98620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
98720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
98820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
98920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
990f97108d1SJesse Barnes 	}
991f97108d1SJesse Barnes 
99291d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
99320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
994f97108d1SJesse Barnes 
995d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9969270388eSDaniel Vetter 
997f97108d1SJesse Barnes 	return;
998f97108d1SJesse Barnes }
999f97108d1SJesse Barnes 
10000bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1001549f7365SChris Wilson {
100256299fb7SChris Wilson 	struct drm_i915_gem_request *rq = NULL;
100356299fb7SChris Wilson 	struct intel_wait *wait;
1004dffabc8fSTvrtko Ursulin 
10052246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1006538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
100756299fb7SChris Wilson 
100861d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
100961d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
101056299fb7SChris Wilson 	if (wait) {
101156299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
101256299fb7SChris Wilson 		 * requests after waiting on our own requests. To
101356299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
101456299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
101556299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
101656299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
101756299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
101856299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
101956299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
102056299fb7SChris Wilson 		 * and many waiters.
102156299fb7SChris Wilson 		 */
102256299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
1023db93991bSChris Wilson 				      wait->seqno) &&
1024db93991bSChris Wilson 		    !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1025db93991bSChris Wilson 			      &wait->request->fence.flags))
102624754d75SChris Wilson 			rq = i915_gem_request_get(wait->request);
102756299fb7SChris Wilson 
102856299fb7SChris Wilson 		wake_up_process(wait->tsk);
102967b807a8SChris Wilson 	} else {
103067b807a8SChris Wilson 		__intel_engine_disarm_breadcrumbs(engine);
103156299fb7SChris Wilson 	}
103261d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
103356299fb7SChris Wilson 
103424754d75SChris Wilson 	if (rq) {
103556299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
103624754d75SChris Wilson 		i915_gem_request_put(rq);
103724754d75SChris Wilson 	}
103856299fb7SChris Wilson 
103956299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1040549f7365SChris Wilson }
1041549f7365SChris Wilson 
104243cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
104343cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
104431685c25SDeepak S {
1045679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
104643cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
104743cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
104831685c25SDeepak S }
104931685c25SDeepak S 
105043cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
105143cf3bf0SChris Wilson {
1052e0e8c7cbSChris Wilson 	memset(&dev_priv->rps.ei, 0, sizeof(dev_priv->rps.ei));
105343cf3bf0SChris Wilson }
105443cf3bf0SChris Wilson 
105543cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
105643cf3bf0SChris Wilson {
1057e0e8c7cbSChris Wilson 	const struct intel_rps_ei *prev = &dev_priv->rps.ei;
105843cf3bf0SChris Wilson 	struct intel_rps_ei now;
105943cf3bf0SChris Wilson 	u32 events = 0;
106043cf3bf0SChris Wilson 
1061e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
106243cf3bf0SChris Wilson 		return 0;
106343cf3bf0SChris Wilson 
106443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
106531685c25SDeepak S 
1066679cb6c1SMika Kuoppala 	if (prev->ktime) {
1067e0e8c7cbSChris Wilson 		u64 time, c0;
1068569884e3SChris Wilson 		u32 render, media;
1069e0e8c7cbSChris Wilson 
1070679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
10718f68d591SChris Wilson 
1072e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1073e0e8c7cbSChris Wilson 
1074e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1075e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1076e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1077e0e8c7cbSChris Wilson 		 * into our activity counter.
1078e0e8c7cbSChris Wilson 		 */
1079569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1080569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1081569884e3SChris Wilson 		c0 = max(render, media);
10826b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1083e0e8c7cbSChris Wilson 
1084e0e8c7cbSChris Wilson 		if (c0 > time * dev_priv->rps.up_threshold)
1085e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1086e0e8c7cbSChris Wilson 		else if (c0 < time * dev_priv->rps.down_threshold)
1087e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
108831685c25SDeepak S 	}
108931685c25SDeepak S 
1090e0e8c7cbSChris Wilson 	dev_priv->rps.ei = now;
109143cf3bf0SChris Wilson 	return events;
109231685c25SDeepak S }
109331685c25SDeepak S 
1094f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1095f5a4c67dSChris Wilson {
1096e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
10973b3f1650SAkash Goel 	enum intel_engine_id id;
1098f5a4c67dSChris Wilson 
10993b3f1650SAkash Goel 	for_each_engine(engine, dev_priv, id)
1100688e6c72SChris Wilson 		if (intel_engine_has_waiter(engine))
1101f5a4c67dSChris Wilson 			return true;
1102f5a4c67dSChris Wilson 
1103f5a4c67dSChris Wilson 	return false;
1104f5a4c67dSChris Wilson }
1105f5a4c67dSChris Wilson 
11064912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11073b8d8d91SJesse Barnes {
11082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11092d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
11107c0a16adSChris Wilson 	bool client_boost = false;
11118d3afd7dSChris Wilson 	int new_delay, adj, min, max;
11127c0a16adSChris Wilson 	u32 pm_iir = 0;
11133b8d8d91SJesse Barnes 
111459cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
11157c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled) {
11167c0a16adSChris Wilson 		pm_iir = fetch_and_zero(&dev_priv->rps.pm_iir);
11177c0a16adSChris Wilson 		client_boost = fetch_and_zero(&dev_priv->rps.client_boost);
1118d4d70aa5SImre Deak 	}
111959cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11204912d041SBen Widawsky 
112160611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1122a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
11238d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11247c0a16adSChris Wilson 		goto out;
11253b8d8d91SJesse Barnes 
11264fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11277b9e0ae6SChris Wilson 
112843cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
112943cf3bf0SChris Wilson 
1130dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1131edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11328d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11338d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
113429ecd78dSChris Wilson 	if (client_boost || any_waiters(dev_priv))
113529ecd78dSChris Wilson 		max = dev_priv->rps.max_freq;
113629ecd78dSChris Wilson 	if (client_boost && new_delay < dev_priv->rps.boost_freq) {
113729ecd78dSChris Wilson 		new_delay = dev_priv->rps.boost_freq;
11388d3afd7dSChris Wilson 		adj = 0;
11398d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1140dd75fdc8SChris Wilson 		if (adj > 0)
1141dd75fdc8SChris Wilson 			adj *= 2;
1142edcf284bSChris Wilson 		else /* CHV needs even encode values */
1143edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11447e79a683SSagar Arun Kamble 
11457e79a683SSagar Arun Kamble 		if (new_delay >= dev_priv->rps.max_freq_softlimit)
11467e79a683SSagar Arun Kamble 			adj = 0;
114729ecd78dSChris Wilson 	} else if (client_boost || any_waiters(dev_priv)) {
1148f5a4c67dSChris Wilson 		adj = 0;
1149dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1150b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1151b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
115217136d54SChris Wilson 		else if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1153b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1154dd75fdc8SChris Wilson 		adj = 0;
1155dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1156dd75fdc8SChris Wilson 		if (adj < 0)
1157dd75fdc8SChris Wilson 			adj *= 2;
1158edcf284bSChris Wilson 		else /* CHV needs even encode values */
1159edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
11607e79a683SSagar Arun Kamble 
11617e79a683SSagar Arun Kamble 		if (new_delay <= dev_priv->rps.min_freq_softlimit)
11627e79a683SSagar Arun Kamble 			adj = 0;
1163dd75fdc8SChris Wilson 	} else { /* unknown event */
1164edcf284bSChris Wilson 		adj = 0;
1165dd75fdc8SChris Wilson 	}
11663b8d8d91SJesse Barnes 
1167edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1168edcf284bSChris Wilson 
116979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117079249636SBen Widawsky 	 * interrupt
117179249636SBen Widawsky 	 */
1172edcf284bSChris Wilson 	new_delay += adj;
11738d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
117427544369SDeepak S 
11759fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
11769fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
11779fcee2f7SChris Wilson 		dev_priv->rps.last_adj = 0;
11789fcee2f7SChris Wilson 	}
11793b8d8d91SJesse Barnes 
11804fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11817c0a16adSChris Wilson 
11827c0a16adSChris Wilson out:
11837c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
11847c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
11857c0a16adSChris Wilson 	if (dev_priv->rps.interrupts_enabled)
11867c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
11877c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
11883b8d8d91SJesse Barnes }
11893b8d8d91SJesse Barnes 
1190e3689190SBen Widawsky 
1191e3689190SBen Widawsky /**
1192e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1193e3689190SBen Widawsky  * occurred.
1194e3689190SBen Widawsky  * @work: workqueue struct
1195e3689190SBen Widawsky  *
1196e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1197e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1198e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1199e3689190SBen Widawsky  */
1200e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1201e3689190SBen Widawsky {
12022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1203cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1204e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
120535a85ac6SBen Widawsky 	char *parity_event[6];
1206e3689190SBen Widawsky 	uint32_t misccpctl;
120735a85ac6SBen Widawsky 	uint8_t slice = 0;
1208e3689190SBen Widawsky 
1209e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1210e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1211e3689190SBen Widawsky 	 * any time we access those registers.
1212e3689190SBen Widawsky 	 */
121391c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1214e3689190SBen Widawsky 
121535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
121635a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
121735a85ac6SBen Widawsky 		goto out;
121835a85ac6SBen Widawsky 
1219e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1220e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1221e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1222e3689190SBen Widawsky 
122335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1224f0f59a00SVille Syrjälä 		i915_reg_t reg;
122535a85ac6SBen Widawsky 
122635a85ac6SBen Widawsky 		slice--;
12272d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
122835a85ac6SBen Widawsky 			break;
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
123135a85ac6SBen Widawsky 
12326fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
123335a85ac6SBen Widawsky 
123435a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1235e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1236e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1237e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1238e3689190SBen Widawsky 
123935a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
124035a85ac6SBen Widawsky 		POSTING_READ(reg);
1241e3689190SBen Widawsky 
1242cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1243e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1244e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1245e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
124635a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
124735a85ac6SBen Widawsky 		parity_event[5] = NULL;
1248e3689190SBen Widawsky 
124991c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1250e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1251e3689190SBen Widawsky 
125235a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
125335a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1254e3689190SBen Widawsky 
125535a85ac6SBen Widawsky 		kfree(parity_event[4]);
1256e3689190SBen Widawsky 		kfree(parity_event[3]);
1257e3689190SBen Widawsky 		kfree(parity_event[2]);
1258e3689190SBen Widawsky 		kfree(parity_event[1]);
1259e3689190SBen Widawsky 	}
1260e3689190SBen Widawsky 
126135a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
126235a85ac6SBen Widawsky 
126335a85ac6SBen Widawsky out:
126435a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12654cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12662d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12674cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
126835a85ac6SBen Widawsky 
126991c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
127035a85ac6SBen Widawsky }
127135a85ac6SBen Widawsky 
1272261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1273261e40b8SVille Syrjälä 					       u32 iir)
1274e3689190SBen Widawsky {
1275261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1276e3689190SBen Widawsky 		return;
1277e3689190SBen Widawsky 
1278d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1279261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1280d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1281e3689190SBen Widawsky 
1282261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
128335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
128435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
128535a85ac6SBen Widawsky 
128635a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
128735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
128835a85ac6SBen Widawsky 
1289a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1290e3689190SBen Widawsky }
1291e3689190SBen Widawsky 
1292261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1293f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1294f1af8fc1SPaulo Zanoni {
1295f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12963b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1297f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12983b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1299f1af8fc1SPaulo Zanoni }
1300f1af8fc1SPaulo Zanoni 
1301261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1302e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1303e7b4c6b1SDaniel Vetter {
1304f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
13053b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1306cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
13073b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1308cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
13093b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1310e7b4c6b1SDaniel Vetter 
1311cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1312cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1313aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1314aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1315e3689190SBen Widawsky 
1316261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1317261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1318e7b4c6b1SDaniel Vetter }
1319e7b4c6b1SDaniel Vetter 
13205d3d69d5SChris Wilson static void
13210bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1322fbcc1a0cSNick Hoath {
132331de7350SChris Wilson 	bool tasklet = false;
1324f747026cSChris Wilson 
1325f747026cSChris Wilson 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) {
1326a4b2b015SChris Wilson 		if (port_count(&engine->execlist_port[0])) {
1327955a4b89SChris Wilson 			__set_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
132831de7350SChris Wilson 			tasklet = true;
1329f747026cSChris Wilson 		}
1330a4b2b015SChris Wilson 	}
133131de7350SChris Wilson 
133231de7350SChris Wilson 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) {
133331de7350SChris Wilson 		notify_ring(engine);
133431de7350SChris Wilson 		tasklet |= i915.enable_guc_submission;
133531de7350SChris Wilson 	}
133631de7350SChris Wilson 
133731de7350SChris Wilson 	if (tasklet)
133831de7350SChris Wilson 		tasklet_hi_schedule(&engine->irq_tasklet);
1339fbcc1a0cSNick Hoath }
1340fbcc1a0cSNick Hoath 
1341e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1342e30e251aSVille Syrjälä 				   u32 master_ctl,
1343e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1344abd58f01SBen Widawsky {
1345abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1346abd58f01SBen Widawsky 
1347abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1348e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1349e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1350e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1351abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1352abd58f01SBen Widawsky 		} else
1353abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1354abd58f01SBen Widawsky 	}
1355abd58f01SBen Widawsky 
135685f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1357e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1358e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1359e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1360abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1361abd58f01SBen Widawsky 		} else
1362abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1363abd58f01SBen Widawsky 	}
1364abd58f01SBen Widawsky 
136574cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1366e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1367e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1368e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
136974cdb337SChris Wilson 			ret = IRQ_HANDLED;
137074cdb337SChris Wilson 		} else
137174cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
137274cdb337SChris Wilson 	}
137374cdb337SChris Wilson 
137426705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
1375e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
137626705e20SSagar Arun Kamble 		if (gt_iir[2] & (dev_priv->pm_rps_events |
137726705e20SSagar Arun Kamble 				 dev_priv->pm_guc_events)) {
1378cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
137926705e20SSagar Arun Kamble 				      gt_iir[2] & (dev_priv->pm_rps_events |
138026705e20SSagar Arun Kamble 						   dev_priv->pm_guc_events));
138138cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13820961021aSBen Widawsky 		} else
13830961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13840961021aSBen Widawsky 	}
13850961021aSBen Widawsky 
1386abd58f01SBen Widawsky 	return ret;
1387abd58f01SBen Widawsky }
1388abd58f01SBen Widawsky 
1389e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1390e30e251aSVille Syrjälä 				u32 gt_iir[4])
1391e30e251aSVille Syrjälä {
1392e30e251aSVille Syrjälä 	if (gt_iir[0]) {
13933b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[RCS],
1394e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
13953b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[BCS],
1396e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1397e30e251aSVille Syrjälä 	}
1398e30e251aSVille Syrjälä 
1399e30e251aSVille Syrjälä 	if (gt_iir[1]) {
14003b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS],
1401e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
14023b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VCS2],
1403e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1404e30e251aSVille Syrjälä 	}
1405e30e251aSVille Syrjälä 
1406e30e251aSVille Syrjälä 	if (gt_iir[3])
14073b3f1650SAkash Goel 		gen8_cs_irq_handler(dev_priv->engine[VECS],
1408e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1409e30e251aSVille Syrjälä 
1410e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1411e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
141226705e20SSagar Arun Kamble 
141326705e20SSagar Arun Kamble 	if (gt_iir[2] & dev_priv->pm_guc_events)
141426705e20SSagar Arun Kamble 		gen9_guc_irq_handler(dev_priv, gt_iir[2]);
1415e30e251aSVille Syrjälä }
1416e30e251aSVille Syrjälä 
141763c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
141863c88d22SImre Deak {
141963c88d22SImre Deak 	switch (port) {
142063c88d22SImre Deak 	case PORT_A:
1421195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
142263c88d22SImre Deak 	case PORT_B:
142363c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
142463c88d22SImre Deak 	case PORT_C:
142563c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
142663c88d22SImre Deak 	default:
142763c88d22SImre Deak 		return false;
142863c88d22SImre Deak 	}
142963c88d22SImre Deak }
143063c88d22SImre Deak 
14316dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
14326dbf30ceSVille Syrjälä {
14336dbf30ceSVille Syrjälä 	switch (port) {
14346dbf30ceSVille Syrjälä 	case PORT_E:
14356dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
14366dbf30ceSVille Syrjälä 	default:
14376dbf30ceSVille Syrjälä 		return false;
14386dbf30ceSVille Syrjälä 	}
14396dbf30ceSVille Syrjälä }
14406dbf30ceSVille Syrjälä 
144174c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
144274c0b395SVille Syrjälä {
144374c0b395SVille Syrjälä 	switch (port) {
144474c0b395SVille Syrjälä 	case PORT_A:
144574c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
144674c0b395SVille Syrjälä 	case PORT_B:
144774c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
144874c0b395SVille Syrjälä 	case PORT_C:
144974c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
145074c0b395SVille Syrjälä 	case PORT_D:
145174c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
145274c0b395SVille Syrjälä 	default:
145374c0b395SVille Syrjälä 		return false;
145474c0b395SVille Syrjälä 	}
145574c0b395SVille Syrjälä }
145674c0b395SVille Syrjälä 
1457e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1458e4ce95aaSVille Syrjälä {
1459e4ce95aaSVille Syrjälä 	switch (port) {
1460e4ce95aaSVille Syrjälä 	case PORT_A:
1461e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1462e4ce95aaSVille Syrjälä 	default:
1463e4ce95aaSVille Syrjälä 		return false;
1464e4ce95aaSVille Syrjälä 	}
1465e4ce95aaSVille Syrjälä }
1466e4ce95aaSVille Syrjälä 
1467676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
146813cf5504SDave Airlie {
146913cf5504SDave Airlie 	switch (port) {
147013cf5504SDave Airlie 	case PORT_B:
1471676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
147213cf5504SDave Airlie 	case PORT_C:
1473676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
147413cf5504SDave Airlie 	case PORT_D:
1475676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1476676574dfSJani Nikula 	default:
1477676574dfSJani Nikula 		return false;
147813cf5504SDave Airlie 	}
147913cf5504SDave Airlie }
148013cf5504SDave Airlie 
1481676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
148213cf5504SDave Airlie {
148313cf5504SDave Airlie 	switch (port) {
148413cf5504SDave Airlie 	case PORT_B:
1485676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
148613cf5504SDave Airlie 	case PORT_C:
1487676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
148813cf5504SDave Airlie 	case PORT_D:
1489676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1490676574dfSJani Nikula 	default:
1491676574dfSJani Nikula 		return false;
149213cf5504SDave Airlie 	}
149313cf5504SDave Airlie }
149413cf5504SDave Airlie 
149542db67d6SVille Syrjälä /*
149642db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
149742db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
149842db67d6SVille Syrjälä  * hotplug detection results from several registers.
149942db67d6SVille Syrjälä  *
150042db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
150142db67d6SVille Syrjälä  */
1502fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
15038c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1504fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1505fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1506676574dfSJani Nikula {
15078c841e57SJani Nikula 	enum port port;
1508676574dfSJani Nikula 	int i;
1509676574dfSJani Nikula 
1510676574dfSJani Nikula 	for_each_hpd_pin(i) {
15118c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
15128c841e57SJani Nikula 			continue;
15138c841e57SJani Nikula 
1514676574dfSJani Nikula 		*pin_mask |= BIT(i);
1515676574dfSJani Nikula 
1516cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1517cc24fcdcSImre Deak 			continue;
1518cc24fcdcSImre Deak 
1519fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1520676574dfSJani Nikula 			*long_mask |= BIT(i);
1521676574dfSJani Nikula 	}
1522676574dfSJani Nikula 
1523676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1524676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1525676574dfSJani Nikula 
1526676574dfSJani Nikula }
1527676574dfSJani Nikula 
152891d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1529515ac2bbSDaniel Vetter {
153028c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1531515ac2bbSDaniel Vetter }
1532515ac2bbSDaniel Vetter 
153391d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1534ce99c256SDaniel Vetter {
15359ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1536ce99c256SDaniel Vetter }
1537ce99c256SDaniel Vetter 
15388bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
153991d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
154091d14251STvrtko Ursulin 					 enum pipe pipe,
1541eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1542eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15438bc5e955SDaniel Vetter 					 uint32_t crc4)
15448bf1e9f1SShuang He {
15458bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15468bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
15478c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
15488c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
15498c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1550ac2300d4SDamien Lespiau 	int head, tail;
1551b2c88f5bSDamien Lespiau 
1552d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
15538c6b709dSTomeu Vizoso 	if (pipe_crc->source) {
15540c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1555d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
155634273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
15570c912c79SDamien Lespiau 			return;
15580c912c79SDamien Lespiau 		}
15590c912c79SDamien Lespiau 
1560d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1561d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1562b2c88f5bSDamien Lespiau 
1563b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1564d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1565b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1566b2c88f5bSDamien Lespiau 			return;
1567b2c88f5bSDamien Lespiau 		}
1568b2c88f5bSDamien Lespiau 
1569b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
15708bf1e9f1SShuang He 
15718c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1572eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1573eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1574eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1575eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1576eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1577b2c88f5bSDamien Lespiau 
1578b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1579d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1580d538bbdfSDamien Lespiau 
1581d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
158207144428SDamien Lespiau 
158307144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
15848c6b709dSTomeu Vizoso 	} else {
15858c6b709dSTomeu Vizoso 		/*
15868c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
15878c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
15888c6b709dSTomeu Vizoso 		 * out the buggy result.
15898c6b709dSTomeu Vizoso 		 *
15908c6b709dSTomeu Vizoso 		 * On CHV sometimes the second CRC is bonkers as well, so
15918c6b709dSTomeu Vizoso 		 * don't trust that one either.
15928c6b709dSTomeu Vizoso 		 */
15938c6b709dSTomeu Vizoso 		if (pipe_crc->skipped == 0 ||
15948c6b709dSTomeu Vizoso 		    (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
15958c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
15968c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
15978c6b709dSTomeu Vizoso 			return;
15988c6b709dSTomeu Vizoso 		}
15998c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
16008c6b709dSTomeu Vizoso 		crcs[0] = crc0;
16018c6b709dSTomeu Vizoso 		crcs[1] = crc1;
16028c6b709dSTomeu Vizoso 		crcs[2] = crc2;
16038c6b709dSTomeu Vizoso 		crcs[3] = crc3;
16048c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1605246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1606246ee524STomeu Vizoso 				       drm_accurate_vblank_count(&crtc->base),
1607246ee524STomeu Vizoso 				       crcs);
16088c6b709dSTomeu Vizoso 	}
16098bf1e9f1SShuang He }
1610277de95eSDaniel Vetter #else
1611277de95eSDaniel Vetter static inline void
161291d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
161391d14251STvrtko Ursulin 			     enum pipe pipe,
1614277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1615277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1616277de95eSDaniel Vetter 			     uint32_t crc4) {}
1617277de95eSDaniel Vetter #endif
1618eba94eb9SDaniel Vetter 
1619277de95eSDaniel Vetter 
162091d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162191d14251STvrtko Ursulin 				     enum pipe pipe)
16225a69b89fSDaniel Vetter {
162391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16245a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
16255a69b89fSDaniel Vetter 				     0, 0, 0, 0);
16265a69b89fSDaniel Vetter }
16275a69b89fSDaniel Vetter 
162891d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
162991d14251STvrtko Ursulin 				     enum pipe pipe)
1630eba94eb9SDaniel Vetter {
163191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1632eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1633eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1634eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1635eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16368bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1637eba94eb9SDaniel Vetter }
16385b3a856bSDaniel Vetter 
163991d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
164091d14251STvrtko Ursulin 				      enum pipe pipe)
16415b3a856bSDaniel Vetter {
16420b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16430b5c5ed0SDaniel Vetter 
164491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
16450b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16460b5c5ed0SDaniel Vetter 	else
16470b5c5ed0SDaniel Vetter 		res1 = 0;
16480b5c5ed0SDaniel Vetter 
164991d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
16500b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16510b5c5ed0SDaniel Vetter 	else
16520b5c5ed0SDaniel Vetter 		res2 = 0;
16535b3a856bSDaniel Vetter 
165491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
16550b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16560b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16570b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16580b5c5ed0SDaniel Vetter 				     res1, res2);
16595b3a856bSDaniel Vetter }
16608bf1e9f1SShuang He 
16611403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16621403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16631403c0d4SPaulo Zanoni  * the work queue. */
16641403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1665baf02a1fSBen Widawsky {
1666a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
166759cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1668f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1669d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1670d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1671c33d247dSChris Wilson 			schedule_work(&dev_priv->rps.work);
167241a05a3aSDaniel Vetter 		}
1673d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1674d4d70aa5SImre Deak 	}
1675baf02a1fSBen Widawsky 
1676c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1677c9a9a268SImre Deak 		return;
1678c9a9a268SImre Deak 
16792d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
168012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16813b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
168212638c57SBen Widawsky 
1683aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1684aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
168512638c57SBen Widawsky 	}
16861403c0d4SPaulo Zanoni }
1687baf02a1fSBen Widawsky 
168826705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
168926705e20SSagar Arun Kamble {
169026705e20SSagar Arun Kamble 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
16914100b2abSSagar Arun Kamble 		/* Sample the log buffer flush related bits & clear them out now
16924100b2abSSagar Arun Kamble 		 * itself from the message identity register to minimize the
16934100b2abSSagar Arun Kamble 		 * probability of losing a flush interrupt, when there are back
16944100b2abSSagar Arun Kamble 		 * to back flush interrupts.
16954100b2abSSagar Arun Kamble 		 * There can be a new flush interrupt, for different log buffer
16964100b2abSSagar Arun Kamble 		 * type (like for ISR), whilst Host is handling one (for DPC).
16974100b2abSSagar Arun Kamble 		 * Since same bit is used in message register for ISR & DPC, it
16984100b2abSSagar Arun Kamble 		 * could happen that GuC sets the bit for 2nd interrupt but Host
16994100b2abSSagar Arun Kamble 		 * clears out the bit on handling the 1st interrupt.
17004100b2abSSagar Arun Kamble 		 */
17014100b2abSSagar Arun Kamble 		u32 msg, flush;
17024100b2abSSagar Arun Kamble 
17034100b2abSSagar Arun Kamble 		msg = I915_READ(SOFT_SCRATCH(15));
1704a80bc45fSArkadiusz Hiler 		flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1705a80bc45fSArkadiusz Hiler 			       INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
17064100b2abSSagar Arun Kamble 		if (flush) {
17074100b2abSSagar Arun Kamble 			/* Clear the message bits that are handled */
17084100b2abSSagar Arun Kamble 			I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
17094100b2abSSagar Arun Kamble 
17104100b2abSSagar Arun Kamble 			/* Handle flush interrupt in bottom half */
1711e7465473SOscar Mateo 			queue_work(dev_priv->guc.log.runtime.flush_wq,
1712e7465473SOscar Mateo 				   &dev_priv->guc.log.runtime.flush_work);
17135aa1ee4bSAkash Goel 
17145aa1ee4bSAkash Goel 			dev_priv->guc.log.flush_interrupt_count++;
17154100b2abSSagar Arun Kamble 		} else {
17164100b2abSSagar Arun Kamble 			/* Not clearing of unhandled event bits won't result in
17174100b2abSSagar Arun Kamble 			 * re-triggering of the interrupt.
17184100b2abSSagar Arun Kamble 			 */
17194100b2abSSagar Arun Kamble 		}
172026705e20SSagar Arun Kamble 	}
172126705e20SSagar Arun Kamble }
172226705e20SSagar Arun Kamble 
17235a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
172491d14251STvrtko Ursulin 				     enum pipe pipe)
17258d7849dbSVille Syrjälä {
17265a21b665SDaniel Vetter 	bool ret;
17275a21b665SDaniel Vetter 
172891c8a326SChris Wilson 	ret = drm_handle_vblank(&dev_priv->drm, pipe);
17295a21b665SDaniel Vetter 	if (ret)
173051cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
17315a21b665SDaniel Vetter 
17325a21b665SDaniel Vetter 	return ret;
17338d7849dbSVille Syrjälä }
17348d7849dbSVille Syrjälä 
173591d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
173691d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
17377e231dbeSJesse Barnes {
17387e231dbeSJesse Barnes 	int pipe;
17397e231dbeSJesse Barnes 
174058ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
17411ca993d2SVille Syrjälä 
17421ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
17431ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
17441ca993d2SVille Syrjälä 		return;
17451ca993d2SVille Syrjälä 	}
17461ca993d2SVille Syrjälä 
1747055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1748f0f59a00SVille Syrjälä 		i915_reg_t reg;
1749bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
175091d181ddSImre Deak 
1751bbb5eebfSDaniel Vetter 		/*
1752bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1753bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1754bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1755bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1756bbb5eebfSDaniel Vetter 		 * handle.
1757bbb5eebfSDaniel Vetter 		 */
17580f239f4cSDaniel Vetter 
17590f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
17600f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1761bbb5eebfSDaniel Vetter 
1762bbb5eebfSDaniel Vetter 		switch (pipe) {
1763bbb5eebfSDaniel Vetter 		case PIPE_A:
1764bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1765bbb5eebfSDaniel Vetter 			break;
1766bbb5eebfSDaniel Vetter 		case PIPE_B:
1767bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1768bbb5eebfSDaniel Vetter 			break;
17693278f67fSVille Syrjälä 		case PIPE_C:
17703278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17713278f67fSVille Syrjälä 			break;
1772bbb5eebfSDaniel Vetter 		}
1773bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1774bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1775bbb5eebfSDaniel Vetter 
1776bbb5eebfSDaniel Vetter 		if (!mask)
177791d181ddSImre Deak 			continue;
177891d181ddSImre Deak 
177991d181ddSImre Deak 		reg = PIPESTAT(pipe);
1780bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1781bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17827e231dbeSJesse Barnes 
17837e231dbeSJesse Barnes 		/*
17847e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17857e231dbeSJesse Barnes 		 */
178691d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
178791d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17887e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17897e231dbeSJesse Barnes 	}
179058ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17912ecb8ca4SVille Syrjälä }
17922ecb8ca4SVille Syrjälä 
179391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
17942ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
17952ecb8ca4SVille Syrjälä {
17962ecb8ca4SVille Syrjälä 	enum pipe pipe;
17977e231dbeSJesse Barnes 
1798055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17995a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
18005a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
18015a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
180231acc7f5SJesse Barnes 
18035251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
180451cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
18054356d586SDaniel Vetter 
18064356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
180791d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
18082d9d2b0bSVille Syrjälä 
18091f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
18101f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
181131acc7f5SJesse Barnes 	}
181231acc7f5SJesse Barnes 
1813c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
181491d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1815c1874ed7SImre Deak }
1816c1874ed7SImre Deak 
18171ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
181816c6c56bSVille Syrjälä {
181916c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
182016c6c56bSVille Syrjälä 
18211ae3c34cSVille Syrjälä 	if (hotplug_status)
18223ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
18231ae3c34cSVille Syrjälä 
18241ae3c34cSVille Syrjälä 	return hotplug_status;
18251ae3c34cSVille Syrjälä }
18261ae3c34cSVille Syrjälä 
182791d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
18281ae3c34cSVille Syrjälä 				 u32 hotplug_status)
18291ae3c34cSVille Syrjälä {
18301ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
18313ff60f89SOscar Mateo 
183291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
183391d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
183416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
183516c6c56bSVille Syrjälä 
183658f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1837fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1838fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1839fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
184058f2cf24SVille Syrjälä 
184191d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
184258f2cf24SVille Syrjälä 		}
1843369712e8SJani Nikula 
1844369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
184591d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
184616c6c56bSVille Syrjälä 	} else {
184716c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
184816c6c56bSVille Syrjälä 
184958f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1850fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
18514e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1852fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
185391d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
185416c6c56bSVille Syrjälä 		}
18553ff60f89SOscar Mateo 	}
185658f2cf24SVille Syrjälä }
185716c6c56bSVille Syrjälä 
1858c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1859c1874ed7SImre Deak {
186045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1861fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
1862c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1863c1874ed7SImre Deak 
18642dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18652dd2a883SImre Deak 		return IRQ_NONE;
18662dd2a883SImre Deak 
18671f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18681f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18691f814dacSImre Deak 
18701e1cace9SVille Syrjälä 	do {
18716e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
18722ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18731ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1874a5e485a9SVille Syrjälä 		u32 ier = 0;
18753ff60f89SOscar Mateo 
1876c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1877c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
18783ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1879c1874ed7SImre Deak 
1880c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
18811e1cace9SVille Syrjälä 			break;
1882c1874ed7SImre Deak 
1883c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1884c1874ed7SImre Deak 
1885a5e485a9SVille Syrjälä 		/*
1886a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1887a5e485a9SVille Syrjälä 		 *
1888a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1889a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1890a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1891a5e485a9SVille Syrjälä 		 *
1892a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1893a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1894a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1895a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1896a5e485a9SVille Syrjälä 		 * bits this time around.
1897a5e485a9SVille Syrjälä 		 */
18984a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1899a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1900a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
19014a0a0202SVille Syrjälä 
19024a0a0202SVille Syrjälä 		if (gt_iir)
19034a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
19044a0a0202SVille Syrjälä 		if (pm_iir)
19054a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
19064a0a0202SVille Syrjälä 
19077ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19081ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
19097ce4d1f2SVille Syrjälä 
19103ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
19113ff60f89SOscar Mateo 		 * signalled in iir */
191291d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
19137ce4d1f2SVille Syrjälä 
1914eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1915eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
1916eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
1917eef57324SJerome Anand 
19187ce4d1f2SVille Syrjälä 		/*
19197ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
19207ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
19217ce4d1f2SVille Syrjälä 		 */
19227ce4d1f2SVille Syrjälä 		if (iir)
19237ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
19244a0a0202SVille Syrjälä 
1925a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
19264a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
19274a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
19281ae3c34cSVille Syrjälä 
192952894874SVille Syrjälä 		if (gt_iir)
1930261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
193152894874SVille Syrjälä 		if (pm_iir)
193252894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
193352894874SVille Syrjälä 
19341ae3c34cSVille Syrjälä 		if (hotplug_status)
193591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19362ecb8ca4SVille Syrjälä 
193791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
19381e1cace9SVille Syrjälä 	} while (0);
19397e231dbeSJesse Barnes 
19401f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19411f814dacSImre Deak 
19427e231dbeSJesse Barnes 	return ret;
19437e231dbeSJesse Barnes }
19447e231dbeSJesse Barnes 
194543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
194643f328d7SVille Syrjälä {
194745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
1948fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
194943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
195043f328d7SVille Syrjälä 
19512dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19522dd2a883SImre Deak 		return IRQ_NONE;
19532dd2a883SImre Deak 
19541f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
19551f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
19561f814dacSImre Deak 
1957579de73bSChris Wilson 	do {
19586e814800SVille Syrjälä 		u32 master_ctl, iir;
1959e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
19602ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
19611ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1962a5e485a9SVille Syrjälä 		u32 ier = 0;
1963a5e485a9SVille Syrjälä 
19648e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
19653278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
19663278f67fSVille Syrjälä 
19673278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
19688e5fd599SVille Syrjälä 			break;
196943f328d7SVille Syrjälä 
197027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
197127b6c122SOscar Mateo 
1972a5e485a9SVille Syrjälä 		/*
1973a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1974a5e485a9SVille Syrjälä 		 *
1975a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1976a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1977a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1978a5e485a9SVille Syrjälä 		 *
1979a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1980a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1981a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1982a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1983a5e485a9SVille Syrjälä 		 * bits this time around.
1984a5e485a9SVille Syrjälä 		 */
198543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1986a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1987a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
198843f328d7SVille Syrjälä 
1989e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
199027b6c122SOscar Mateo 
199127b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
19921ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
199343f328d7SVille Syrjälä 
199427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
199527b6c122SOscar Mateo 		 * signalled in iir */
199691d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
199743f328d7SVille Syrjälä 
1998eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1999eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2000eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2001eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2002eef57324SJerome Anand 
20037ce4d1f2SVille Syrjälä 		/*
20047ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
20057ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
20067ce4d1f2SVille Syrjälä 		 */
20077ce4d1f2SVille Syrjälä 		if (iir)
20087ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
20097ce4d1f2SVille Syrjälä 
2010a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2011e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
201243f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
20131ae3c34cSVille Syrjälä 
2014e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
2015e30e251aSVille Syrjälä 
20161ae3c34cSVille Syrjälä 		if (hotplug_status)
201791d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
20182ecb8ca4SVille Syrjälä 
201991d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2020579de73bSChris Wilson 	} while (0);
20213278f67fSVille Syrjälä 
20221f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
20231f814dacSImre Deak 
202443f328d7SVille Syrjälä 	return ret;
202543f328d7SVille Syrjälä }
202643f328d7SVille Syrjälä 
202791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
202891d14251STvrtko Ursulin 				u32 hotplug_trigger,
202940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2030776ad806SJesse Barnes {
203142db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2032776ad806SJesse Barnes 
20336a39d7c9SJani Nikula 	/*
20346a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
20356a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
20366a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
20376a39d7c9SJani Nikula 	 * errors.
20386a39d7c9SJani Nikula 	 */
203913cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20406a39d7c9SJani Nikula 	if (!hotplug_trigger) {
20416a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
20426a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
20436a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
20446a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
20456a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
20466a39d7c9SJani Nikula 	}
20476a39d7c9SJani Nikula 
204813cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20496a39d7c9SJani Nikula 	if (!hotplug_trigger)
20506a39d7c9SJani Nikula 		return;
205113cf5504SDave Airlie 
2052fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
205340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2054fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
205540e56410SVille Syrjälä 
205691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2057aaf5ec2eSSonika Jindal }
205891d131d2SDaniel Vetter 
205991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
206040e56410SVille Syrjälä {
206140e56410SVille Syrjälä 	int pipe;
206240e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
206340e56410SVille Syrjälä 
206491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
206540e56410SVille Syrjälä 
2066cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2067cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2068776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2069cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2070cfc33bf7SVille Syrjälä 				 port_name(port));
2071cfc33bf7SVille Syrjälä 	}
2072776ad806SJesse Barnes 
2073ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
207491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2075ce99c256SDaniel Vetter 
2076776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
207791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2078776ad806SJesse Barnes 
2079776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2080776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2081776ad806SJesse Barnes 
2082776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2083776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2084776ad806SJesse Barnes 
2085776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2086776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2087776ad806SJesse Barnes 
20889db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2089055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
20909db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
20919db4a9c7SJesse Barnes 					 pipe_name(pipe),
20929db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2093776ad806SJesse Barnes 
2094776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2095776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2096776ad806SJesse Barnes 
2097776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2098776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2099776ad806SJesse Barnes 
2100776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
21011f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21028664281bSPaulo Zanoni 
21038664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
21041f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21058664281bSPaulo Zanoni }
21068664281bSPaulo Zanoni 
210791d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
21088664281bSPaulo Zanoni {
21098664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
21105a69b89fSDaniel Vetter 	enum pipe pipe;
21118664281bSPaulo Zanoni 
2112de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2113de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2114de032bf4SPaulo Zanoni 
2115055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21161f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
21171f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
21188664281bSPaulo Zanoni 
21195a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
212091d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
212191d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
21225a69b89fSDaniel Vetter 			else
212391d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
21245a69b89fSDaniel Vetter 		}
21255a69b89fSDaniel Vetter 	}
21268bf1e9f1SShuang He 
21278664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
21288664281bSPaulo Zanoni }
21298664281bSPaulo Zanoni 
213091d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
21318664281bSPaulo Zanoni {
21328664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
21338664281bSPaulo Zanoni 
2134de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2135de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2136de032bf4SPaulo Zanoni 
21378664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
21381f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
21398664281bSPaulo Zanoni 
21408664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
21411f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
21428664281bSPaulo Zanoni 
21438664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
21441f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
21458664281bSPaulo Zanoni 
21468664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2147776ad806SJesse Barnes }
2148776ad806SJesse Barnes 
214991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
215023e81d69SAdam Jackson {
215123e81d69SAdam Jackson 	int pipe;
21526dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2153aaf5ec2eSSonika Jindal 
215491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
215591d131d2SDaniel Vetter 
2156cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2157cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
215823e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2159cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2160cfc33bf7SVille Syrjälä 				 port_name(port));
2161cfc33bf7SVille Syrjälä 	}
216223e81d69SAdam Jackson 
216323e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
216491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
216523e81d69SAdam Jackson 
216623e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
216791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
216823e81d69SAdam Jackson 
216923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
217023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
217123e81d69SAdam Jackson 
217223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
217323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
217423e81d69SAdam Jackson 
217523e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2176055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
217723e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
217823e81d69SAdam Jackson 					 pipe_name(pipe),
217923e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
21808664281bSPaulo Zanoni 
21818664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
218291d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
218323e81d69SAdam Jackson }
218423e81d69SAdam Jackson 
218591d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
21866dbf30ceSVille Syrjälä {
21876dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
21886dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
21896dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
21906dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
21916dbf30ceSVille Syrjälä 
21926dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
21936dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
21946dbf30ceSVille Syrjälä 
21956dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
21966dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
21976dbf30ceSVille Syrjälä 
21986dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
21996dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
220074c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
22016dbf30ceSVille Syrjälä 	}
22026dbf30ceSVille Syrjälä 
22036dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
22046dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
22056dbf30ceSVille Syrjälä 
22066dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
22076dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
22086dbf30ceSVille Syrjälä 
22096dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
22106dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
22116dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
22126dbf30ceSVille Syrjälä 	}
22136dbf30ceSVille Syrjälä 
22146dbf30ceSVille Syrjälä 	if (pin_mask)
221591d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
22166dbf30ceSVille Syrjälä 
22176dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
221891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
22196dbf30ceSVille Syrjälä }
22206dbf30ceSVille Syrjälä 
222191d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
222291d14251STvrtko Ursulin 				u32 hotplug_trigger,
222340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2224c008bc6eSPaulo Zanoni {
2225e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2226e4ce95aaSVille Syrjälä 
2227e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2228e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2229e4ce95aaSVille Syrjälä 
2230e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
223140e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2232e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
223340e56410SVille Syrjälä 
223491d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2235e4ce95aaSVille Syrjälä }
2236c008bc6eSPaulo Zanoni 
223791d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
223891d14251STvrtko Ursulin 				    u32 de_iir)
223940e56410SVille Syrjälä {
224040e56410SVille Syrjälä 	enum pipe pipe;
224140e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
224240e56410SVille Syrjälä 
224340e56410SVille Syrjälä 	if (hotplug_trigger)
224491d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
224540e56410SVille Syrjälä 
2246c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
224791d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2248c008bc6eSPaulo Zanoni 
2249c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
225091d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2251c008bc6eSPaulo Zanoni 
2252c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2253c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2254c008bc6eSPaulo Zanoni 
2255055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
22565a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
22575a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
22585a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2259c008bc6eSPaulo Zanoni 
226040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
22611f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2262c008bc6eSPaulo Zanoni 
226340da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
226491d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
22655b3a856bSDaniel Vetter 
226640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
22675251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
226851cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2269c008bc6eSPaulo Zanoni 	}
2270c008bc6eSPaulo Zanoni 
2271c008bc6eSPaulo Zanoni 	/* check event from PCH */
2272c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2273c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2274c008bc6eSPaulo Zanoni 
227591d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
227691d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2277c008bc6eSPaulo Zanoni 		else
227891d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2279c008bc6eSPaulo Zanoni 
2280c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2281c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2282c008bc6eSPaulo Zanoni 	}
2283c008bc6eSPaulo Zanoni 
228491d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
228591d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2286c008bc6eSPaulo Zanoni }
2287c008bc6eSPaulo Zanoni 
228891d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
228991d14251STvrtko Ursulin 				    u32 de_iir)
22909719fb98SPaulo Zanoni {
229107d27e20SDamien Lespiau 	enum pipe pipe;
229223bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
229323bb4cb5SVille Syrjälä 
229440e56410SVille Syrjälä 	if (hotplug_trigger)
229591d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
22969719fb98SPaulo Zanoni 
22979719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
229891d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
22999719fb98SPaulo Zanoni 
23009719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
230191d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
23029719fb98SPaulo Zanoni 
23039719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
230491d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
23059719fb98SPaulo Zanoni 
2306055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23075a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
23085a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
23095a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
231040da17c2SDaniel Vetter 
231140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
23125251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
231351cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
23149719fb98SPaulo Zanoni 	}
23159719fb98SPaulo Zanoni 
23169719fb98SPaulo Zanoni 	/* check event from PCH */
231791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
23189719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
23199719fb98SPaulo Zanoni 
232091d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
23219719fb98SPaulo Zanoni 
23229719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
23239719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
23249719fb98SPaulo Zanoni 	}
23259719fb98SPaulo Zanoni }
23269719fb98SPaulo Zanoni 
232772c90f62SOscar Mateo /*
232872c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
232972c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
233072c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
233172c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
233272c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
233372c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
233472c90f62SOscar Mateo  */
2335f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2336b1f14ad0SJesse Barnes {
233745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2338fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2339f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
23400e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2341b1f14ad0SJesse Barnes 
23422dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
23432dd2a883SImre Deak 		return IRQ_NONE;
23442dd2a883SImre Deak 
23451f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
23461f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
23471f814dacSImre Deak 
2348b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2349b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2350b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
235123a78516SPaulo Zanoni 	POSTING_READ(DEIER);
23520e43406bSChris Wilson 
235344498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
235444498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
235544498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
235644498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
235744498aeaSPaulo Zanoni 	 * due to its back queue). */
235891d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
235944498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
236044498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
236144498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2362ab5c608bSBen Widawsky 	}
236344498aeaSPaulo Zanoni 
236472c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
236572c90f62SOscar Mateo 
23660e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
23670e43406bSChris Wilson 	if (gt_iir) {
236872c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
236972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
237091d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2371261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2372d8fc8a47SPaulo Zanoni 		else
2373261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
23740e43406bSChris Wilson 	}
2375b1f14ad0SJesse Barnes 
2376b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
23770e43406bSChris Wilson 	if (de_iir) {
237872c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
237972c90f62SOscar Mateo 		ret = IRQ_HANDLED;
238091d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
238191d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2382f1af8fc1SPaulo Zanoni 		else
238391d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
23840e43406bSChris Wilson 	}
23850e43406bSChris Wilson 
238691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2387f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
23880e43406bSChris Wilson 		if (pm_iir) {
2389b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
23900e43406bSChris Wilson 			ret = IRQ_HANDLED;
239172c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
23920e43406bSChris Wilson 		}
2393f1af8fc1SPaulo Zanoni 	}
2394b1f14ad0SJesse Barnes 
2395b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2396b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
239791d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
239844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
239944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2400ab5c608bSBen Widawsky 	}
2401b1f14ad0SJesse Barnes 
24021f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
24031f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24041f814dacSImre Deak 
2405b1f14ad0SJesse Barnes 	return ret;
2406b1f14ad0SJesse Barnes }
2407b1f14ad0SJesse Barnes 
240891d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
240991d14251STvrtko Ursulin 				u32 hotplug_trigger,
241040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2411d04a492dSShashank Sharma {
2412cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2413d04a492dSShashank Sharma 
2414a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2415a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2416d04a492dSShashank Sharma 
2417cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
241840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2419cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
242040e56410SVille Syrjälä 
242191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2422d04a492dSShashank Sharma }
2423d04a492dSShashank Sharma 
2424f11a0f46STvrtko Ursulin static irqreturn_t
2425f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2426abd58f01SBen Widawsky {
2427abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2428f11a0f46STvrtko Ursulin 	u32 iir;
2429c42664ccSDaniel Vetter 	enum pipe pipe;
243088e04703SJesse Barnes 
2431abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2432e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2433e32192e1STvrtko Ursulin 		if (iir) {
2434e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2435abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2436e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
243791d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
243838cc46d7SOscar Mateo 			else
243938cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2440abd58f01SBen Widawsky 		}
244138cc46d7SOscar Mateo 		else
244238cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2443abd58f01SBen Widawsky 	}
2444abd58f01SBen Widawsky 
24456d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2446e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2447e32192e1STvrtko Ursulin 		if (iir) {
2448e32192e1STvrtko Ursulin 			u32 tmp_mask;
2449d04a492dSShashank Sharma 			bool found = false;
2450cebd87a0SVille Syrjälä 
2451e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
24526d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
245388e04703SJesse Barnes 
2454e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2455e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2456e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2457e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2458e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2459e32192e1STvrtko Ursulin 
2460e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
246191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2462d04a492dSShashank Sharma 				found = true;
2463d04a492dSShashank Sharma 			}
2464d04a492dSShashank Sharma 
2465cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2466e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2467e32192e1STvrtko Ursulin 				if (tmp_mask) {
246891d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
246991d14251STvrtko Ursulin 							    hpd_bxt);
2470d04a492dSShashank Sharma 					found = true;
2471d04a492dSShashank Sharma 				}
2472e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2473e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2474e32192e1STvrtko Ursulin 				if (tmp_mask) {
247591d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
247691d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2477e32192e1STvrtko Ursulin 					found = true;
2478e32192e1STvrtko Ursulin 				}
2479e32192e1STvrtko Ursulin 			}
2480d04a492dSShashank Sharma 
2481cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
248291d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
24839e63743eSShashank Sharma 				found = true;
24849e63743eSShashank Sharma 			}
24859e63743eSShashank Sharma 
2486d04a492dSShashank Sharma 			if (!found)
248738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
24886d766f02SDaniel Vetter 		}
248938cc46d7SOscar Mateo 		else
249038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
24916d766f02SDaniel Vetter 	}
24926d766f02SDaniel Vetter 
2493055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2494e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2495abd58f01SBen Widawsky 
2496c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2497c42664ccSDaniel Vetter 			continue;
2498c42664ccSDaniel Vetter 
2499e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2500e32192e1STvrtko Ursulin 		if (!iir) {
2501e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2502e32192e1STvrtko Ursulin 			continue;
2503e32192e1STvrtko Ursulin 		}
2504770de83dSDamien Lespiau 
2505e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2506e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2507e32192e1STvrtko Ursulin 
25085a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
25095a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
25105a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2511abd58f01SBen Widawsky 
2512e32192e1STvrtko Ursulin 		flip_done = iir;
2513b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2514e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2515770de83dSDamien Lespiau 		else
2516e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2517770de83dSDamien Lespiau 
25185251f04eSMaarten Lankhorst 		if (flip_done)
251951cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2520abd58f01SBen Widawsky 
2521e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
252291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
25230fbe7870SDaniel Vetter 
2524e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2525e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
252638d83c96SDaniel Vetter 
2527e32192e1STvrtko Ursulin 		fault_errors = iir;
2528b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2529e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2530770de83dSDamien Lespiau 		else
2531e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2532770de83dSDamien Lespiau 
2533770de83dSDamien Lespiau 		if (fault_errors)
25341353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
253530100f2bSDaniel Vetter 				  pipe_name(pipe),
2536e32192e1STvrtko Ursulin 				  fault_errors);
2537abd58f01SBen Widawsky 	}
2538abd58f01SBen Widawsky 
253991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2540266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
254192d03a80SDaniel Vetter 		/*
254292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
254392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
254492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
254592d03a80SDaniel Vetter 		 */
2546e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2547e32192e1STvrtko Ursulin 		if (iir) {
2548e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
254992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
25506dbf30ceSVille Syrjälä 
25517b22b8c4SRodrigo Vivi 			if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
25527b22b8c4SRodrigo Vivi 			    HAS_PCH_CNP(dev_priv))
255391d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
25546dbf30ceSVille Syrjälä 			else
255591d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
25562dfb0b81SJani Nikula 		} else {
25572dfb0b81SJani Nikula 			/*
25582dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
25592dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
25602dfb0b81SJani Nikula 			 */
25612dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
25622dfb0b81SJani Nikula 		}
256392d03a80SDaniel Vetter 	}
256492d03a80SDaniel Vetter 
2565f11a0f46STvrtko Ursulin 	return ret;
2566f11a0f46STvrtko Ursulin }
2567f11a0f46STvrtko Ursulin 
2568f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2569f11a0f46STvrtko Ursulin {
2570f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2571fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2572f11a0f46STvrtko Ursulin 	u32 master_ctl;
2573e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2574f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2575f11a0f46STvrtko Ursulin 
2576f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2577f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2578f11a0f46STvrtko Ursulin 
2579f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2580f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2581f11a0f46STvrtko Ursulin 	if (!master_ctl)
2582f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2583f11a0f46STvrtko Ursulin 
2584f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2585f11a0f46STvrtko Ursulin 
2586f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2587f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2588f11a0f46STvrtko Ursulin 
2589f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2590e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2591e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2592f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2593f11a0f46STvrtko Ursulin 
2594cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2595cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2596abd58f01SBen Widawsky 
25971f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
25981f814dacSImre Deak 
2599abd58f01SBen Widawsky 	return ret;
2600abd58f01SBen Widawsky }
2601abd58f01SBen Widawsky 
2602*36703e79SChris Wilson struct wedge_me {
2603*36703e79SChris Wilson 	struct delayed_work work;
2604*36703e79SChris Wilson 	struct drm_i915_private *i915;
2605*36703e79SChris Wilson 	const char *name;
2606*36703e79SChris Wilson };
2607*36703e79SChris Wilson 
2608*36703e79SChris Wilson static void wedge_me(struct work_struct *work)
2609*36703e79SChris Wilson {
2610*36703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
2611*36703e79SChris Wilson 
2612*36703e79SChris Wilson 	dev_err(w->i915->drm.dev,
2613*36703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
2614*36703e79SChris Wilson 		w->name);
2615*36703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
2616*36703e79SChris Wilson }
2617*36703e79SChris Wilson 
2618*36703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
2619*36703e79SChris Wilson 			 struct drm_i915_private *i915,
2620*36703e79SChris Wilson 			 long timeout,
2621*36703e79SChris Wilson 			 const char *name)
2622*36703e79SChris Wilson {
2623*36703e79SChris Wilson 	w->i915 = i915;
2624*36703e79SChris Wilson 	w->name = name;
2625*36703e79SChris Wilson 
2626*36703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
2627*36703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
2628*36703e79SChris Wilson }
2629*36703e79SChris Wilson 
2630*36703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
2631*36703e79SChris Wilson {
2632*36703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
2633*36703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
2634*36703e79SChris Wilson 	w->i915 = NULL;
2635*36703e79SChris Wilson }
2636*36703e79SChris Wilson 
2637*36703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
2638*36703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
2639*36703e79SChris Wilson 	     (W)->i915;							\
2640*36703e79SChris Wilson 	     __fini_wedge((W)))
2641*36703e79SChris Wilson 
26428a905236SJesse Barnes /**
2643d5367307SChris Wilson  * i915_reset_device - do process context error handling work
264414bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
26458a905236SJesse Barnes  *
26468a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
26478a905236SJesse Barnes  * was detected.
26488a905236SJesse Barnes  */
2649d5367307SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv)
26508a905236SJesse Barnes {
265191c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
2652cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2653cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2654cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
2655*36703e79SChris Wilson 	struct wedge_me w;
26568a905236SJesse Barnes 
2657c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
26588a905236SJesse Barnes 
265944d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
2660c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
26611f83fee0SDaniel Vetter 
2662*36703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
2663*36703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
2664c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
26657514747dSVille Syrjälä 
2666*36703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
26678c185ecaSChris Wilson 		set_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags);
26688c185ecaSChris Wilson 		wake_up_all(&dev_priv->gpu_error.wait_queue);
26698c185ecaSChris Wilson 
2670*36703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
2671*36703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
267217e1df07SDaniel Vetter 		 */
2673*36703e79SChris Wilson 		do {
2674780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2675780f262aSChris Wilson 				i915_reset(dev_priv);
2676221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
2677780f262aSChris Wilson 			}
2678780f262aSChris Wilson 		} while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
26798c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
2680780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
2681*36703e79SChris Wilson 					     1));
2682f69061beSDaniel Vetter 
2683c033666aSChris Wilson 		intel_finish_reset(dev_priv);
2684*36703e79SChris Wilson 	}
2685f454c694SImre Deak 
2686780f262aSChris Wilson 	if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
2687c033666aSChris Wilson 		kobject_uevent_env(kobj,
2688f69061beSDaniel Vetter 				   KOBJ_CHANGE, reset_done_event);
2689f316a42cSBen Gamari }
26908a905236SJesse Barnes 
2691d636951eSBen Widawsky static inline void
2692d636951eSBen Widawsky i915_err_print_instdone(struct drm_i915_private *dev_priv,
2693d636951eSBen Widawsky 			struct intel_instdone *instdone)
2694d636951eSBen Widawsky {
2695f9e61372SBen Widawsky 	int slice;
2696f9e61372SBen Widawsky 	int subslice;
2697f9e61372SBen Widawsky 
2698d636951eSBen Widawsky 	pr_err("  INSTDONE: 0x%08x\n", instdone->instdone);
2699d636951eSBen Widawsky 
2700d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 3)
2701d636951eSBen Widawsky 		return;
2702d636951eSBen Widawsky 
2703d636951eSBen Widawsky 	pr_err("  SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2704d636951eSBen Widawsky 
2705d636951eSBen Widawsky 	if (INTEL_GEN(dev_priv) <= 6)
2706d636951eSBen Widawsky 		return;
2707d636951eSBen Widawsky 
2708f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2709f9e61372SBen Widawsky 		pr_err("  SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2710f9e61372SBen Widawsky 		       slice, subslice, instdone->sampler[slice][subslice]);
2711f9e61372SBen Widawsky 
2712f9e61372SBen Widawsky 	for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2713f9e61372SBen Widawsky 		pr_err("  ROW_INSTDONE[%d][%d]: 0x%08x\n",
2714f9e61372SBen Widawsky 		       slice, subslice, instdone->row[slice][subslice]);
2715d636951eSBen Widawsky }
2716d636951eSBen Widawsky 
2717eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
2718c0e09200SDave Airlie {
2719eaa14c24SChris Wilson 	u32 eir;
272063eeaf38SJesse Barnes 
2721eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
2722eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
272363eeaf38SJesse Barnes 
2724eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
2725eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
2726eaa14c24SChris Wilson 	else
2727eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
27288a905236SJesse Barnes 
2729eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
273063eeaf38SJesse Barnes 	eir = I915_READ(EIR);
273163eeaf38SJesse Barnes 	if (eir) {
273263eeaf38SJesse Barnes 		/*
273363eeaf38SJesse Barnes 		 * some errors might have become stuck,
273463eeaf38SJesse Barnes 		 * mask them.
273563eeaf38SJesse Barnes 		 */
2736eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
273763eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
273863eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
273963eeaf38SJesse Barnes 	}
274035aed2e6SChris Wilson }
274135aed2e6SChris Wilson 
274235aed2e6SChris Wilson /**
2743b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
274414bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
274514b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
274687c390b6SMichel Thierry  * @fmt: Error message format string
274787c390b6SMichel Thierry  *
2748aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
274935aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
275035aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
275135aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
275235aed2e6SChris Wilson  * of a ring dump etc.).
275335aed2e6SChris Wilson  */
2754c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2755c033666aSChris Wilson 		       u32 engine_mask,
275658174462SMika Kuoppala 		       const char *fmt, ...)
275735aed2e6SChris Wilson {
2758142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
2759142bc7d9SMichel Thierry 	unsigned int tmp;
276058174462SMika Kuoppala 	va_list args;
276158174462SMika Kuoppala 	char error_msg[80];
276235aed2e6SChris Wilson 
276358174462SMika Kuoppala 	va_start(args, fmt);
276458174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
276558174462SMika Kuoppala 	va_end(args);
276658174462SMika Kuoppala 
27671604a86dSChris Wilson 	/*
27681604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
27691604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
27701604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
27711604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
27721604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
27731604a86dSChris Wilson 	 */
27741604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
27751604a86dSChris Wilson 
2776c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2777eaa14c24SChris Wilson 	i915_clear_error_registers(dev_priv);
27788a905236SJesse Barnes 
2779142bc7d9SMichel Thierry 	/*
2780142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
2781142bc7d9SMichel Thierry 	 * single reset fails.
2782142bc7d9SMichel Thierry 	 */
2783142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
2784142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
2785142bc7d9SMichel Thierry 			BUILD_BUG_ON(I915_RESET_HANDOFF >= I915_RESET_ENGINE);
2786142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2787142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
2788142bc7d9SMichel Thierry 				continue;
2789142bc7d9SMichel Thierry 
2790142bc7d9SMichel Thierry 			if (i915_reset_engine(engine) == 0)
2791142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
2792142bc7d9SMichel Thierry 
2793142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
2794142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
2795142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
2796142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
2797142bc7d9SMichel Thierry 		}
2798142bc7d9SMichel Thierry 	}
2799142bc7d9SMichel Thierry 
28008af29b0cSChris Wilson 	if (!engine_mask)
28011604a86dSChris Wilson 		goto out;
28028af29b0cSChris Wilson 
2803142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
2804d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
2805d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
2806d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
2807d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
28081604a86dSChris Wilson 		goto out;
2809d5367307SChris Wilson 	}
2810ba1234d1SBen Gamari 
2811142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
2812142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2813142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
2814142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
2815142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
2816142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
2817142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
2818142bc7d9SMichel Thierry 	}
2819142bc7d9SMichel Thierry 
2820d5367307SChris Wilson 	i915_reset_device(dev_priv);
2821d5367307SChris Wilson 
2822142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
2823142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
2824142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
2825142bc7d9SMichel Thierry 	}
2826142bc7d9SMichel Thierry 
2827d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
2828d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
28291604a86dSChris Wilson 
28301604a86dSChris Wilson out:
28311604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
28328a905236SJesse Barnes }
28338a905236SJesse Barnes 
283442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
283542f52ef8SKeith Packard  * we use as a pipe index
283642f52ef8SKeith Packard  */
283786e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
28380a3e67a4SJesse Barnes {
2839fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2840e9d21d7fSKeith Packard 	unsigned long irqflags;
284171e0ffa5SJesse Barnes 
28421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
284386e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
284486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
284586e83e35SChris Wilson 
284686e83e35SChris Wilson 	return 0;
284786e83e35SChris Wilson }
284886e83e35SChris Wilson 
284986e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
285086e83e35SChris Wilson {
285186e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
285286e83e35SChris Wilson 	unsigned long irqflags;
285386e83e35SChris Wilson 
285486e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28557c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
2856755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
28571ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28588692d00eSChris Wilson 
28590a3e67a4SJesse Barnes 	return 0;
28600a3e67a4SJesse Barnes }
28610a3e67a4SJesse Barnes 
286288e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2863f796cf8fSJesse Barnes {
2864fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2865f796cf8fSJesse Barnes 	unsigned long irqflags;
286655b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
286786e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2868f796cf8fSJesse Barnes 
2869f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2870fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2871b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2872b1f14ad0SJesse Barnes 
2873b1f14ad0SJesse Barnes 	return 0;
2874b1f14ad0SJesse Barnes }
2875b1f14ad0SJesse Barnes 
287688e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2877abd58f01SBen Widawsky {
2878fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2879abd58f01SBen Widawsky 	unsigned long irqflags;
2880abd58f01SBen Widawsky 
2881abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2882013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2883abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2884013d3752SVille Syrjälä 
2885abd58f01SBen Widawsky 	return 0;
2886abd58f01SBen Widawsky }
2887abd58f01SBen Widawsky 
288842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
288942f52ef8SKeith Packard  * we use as a pipe index
289042f52ef8SKeith Packard  */
289186e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
289286e83e35SChris Wilson {
289386e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
289486e83e35SChris Wilson 	unsigned long irqflags;
289586e83e35SChris Wilson 
289686e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
289786e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
289886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
289986e83e35SChris Wilson }
290086e83e35SChris Wilson 
290186e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
29020a3e67a4SJesse Barnes {
2903fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2904e9d21d7fSKeith Packard 	unsigned long irqflags;
29050a3e67a4SJesse Barnes 
29061ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
29077c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2908755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
29091ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
29100a3e67a4SJesse Barnes }
29110a3e67a4SJesse Barnes 
291288e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2913f796cf8fSJesse Barnes {
2914fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2915f796cf8fSJesse Barnes 	unsigned long irqflags;
291655b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
291786e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2918f796cf8fSJesse Barnes 
2919f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2920fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2921b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2922b1f14ad0SJesse Barnes }
2923b1f14ad0SJesse Barnes 
292488e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2925abd58f01SBen Widawsky {
2926fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2927abd58f01SBen Widawsky 	unsigned long irqflags;
2928abd58f01SBen Widawsky 
2929abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2930013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2931abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2932abd58f01SBen Widawsky }
2933abd58f01SBen Widawsky 
2934b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
293591738a95SPaulo Zanoni {
29366e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
293791738a95SPaulo Zanoni 		return;
293891738a95SPaulo Zanoni 
2939f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2940105b122eSPaulo Zanoni 
29416e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2942105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2943622364b6SPaulo Zanoni }
2944105b122eSPaulo Zanoni 
294591738a95SPaulo Zanoni /*
2946622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2947622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2948622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2949622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2950622364b6SPaulo Zanoni  *
2951622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
295291738a95SPaulo Zanoni  */
2953622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2954622364b6SPaulo Zanoni {
2955fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2956622364b6SPaulo Zanoni 
29576e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
2958622364b6SPaulo Zanoni 		return;
2959622364b6SPaulo Zanoni 
2960622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
296191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
296291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
296391738a95SPaulo Zanoni }
296491738a95SPaulo Zanoni 
2965b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
2966d18ea1b5SDaniel Vetter {
2967f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2968b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
2969f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2970d18ea1b5SDaniel Vetter }
2971d18ea1b5SDaniel Vetter 
297270591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
297370591a41SVille Syrjälä {
297470591a41SVille Syrjälä 	enum pipe pipe;
297570591a41SVille Syrjälä 
297671b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
297771b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
297871b8b41dSVille Syrjälä 	else
297971b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
298071b8b41dSVille Syrjälä 
2981ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
298270591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
298370591a41SVille Syrjälä 
2984ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2985ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
2986ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
2987ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
2988ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
2989ad22d106SVille Syrjälä 	}
299070591a41SVille Syrjälä 
299170591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
2992ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
299370591a41SVille Syrjälä }
299470591a41SVille Syrjälä 
29958bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
29968bb61306SVille Syrjälä {
29978bb61306SVille Syrjälä 	u32 pipestat_mask;
29989ab981f2SVille Syrjälä 	u32 enable_mask;
29998bb61306SVille Syrjälä 	enum pipe pipe;
30008bb61306SVille Syrjälä 
30018bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
30028bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
30038bb61306SVille Syrjälä 
30048bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
30058bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
30068bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
30078bb61306SVille Syrjälä 
30089ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
30098bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3010ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3011ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3012ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3013ebf5f921SVille Syrjälä 
30148bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3015ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3016ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
30176b7eafc1SVille Syrjälä 
30186b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
30196b7eafc1SVille Syrjälä 
30209ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
30218bb61306SVille Syrjälä 
30229ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
30238bb61306SVille Syrjälä }
30248bb61306SVille Syrjälä 
30258bb61306SVille Syrjälä /* drm_dma.h hooks
30268bb61306SVille Syrjälä */
30278bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
30288bb61306SVille Syrjälä {
3029fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30308bb61306SVille Syrjälä 
30318bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
30328bb61306SVille Syrjälä 
30338bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
30345db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
30358bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
30368bb61306SVille Syrjälä 
3037b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30388bb61306SVille Syrjälä 
3039b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
30408bb61306SVille Syrjälä }
30418bb61306SVille Syrjälä 
30427e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30437e231dbeSJesse Barnes {
3044fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
30457e231dbeSJesse Barnes 
304634c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
304734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
304834c7b8a7SVille Syrjälä 
3049b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
30507e231dbeSJesse Barnes 
3051ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
30529918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
305370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3054ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
30557e231dbeSJesse Barnes }
30567e231dbeSJesse Barnes 
3057d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3058d6e3cca3SDaniel Vetter {
3059d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3060d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3061d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3062d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3063d6e3cca3SDaniel Vetter }
3064d6e3cca3SDaniel Vetter 
3065823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3066abd58f01SBen Widawsky {
3067fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3068abd58f01SBen Widawsky 	int pipe;
3069abd58f01SBen Widawsky 
3070abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3071abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3072abd58f01SBen Widawsky 
3073d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3074abd58f01SBen Widawsky 
3075055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3076f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3077813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3078f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3079abd58f01SBen Widawsky 
3080f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3081f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3082f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3083abd58f01SBen Widawsky 
30846e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3085b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3086abd58f01SBen Widawsky }
3087abd58f01SBen Widawsky 
30884c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
30894c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3090d49bdb0eSPaulo Zanoni {
30911180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
30926831f3e3SVille Syrjälä 	enum pipe pipe;
3093d49bdb0eSPaulo Zanoni 
309413321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
30956831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
30966831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
30976831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
30986831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
309913321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3100d49bdb0eSPaulo Zanoni }
3101d49bdb0eSPaulo Zanoni 
3102aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3103aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3104aae8ba84SVille Syrjälä {
31056831f3e3SVille Syrjälä 	enum pipe pipe;
31066831f3e3SVille Syrjälä 
3107aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31086831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
31096831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3110aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3111aae8ba84SVille Syrjälä 
3112aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
311391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3114aae8ba84SVille Syrjälä }
3115aae8ba84SVille Syrjälä 
311643f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
311743f328d7SVille Syrjälä {
3118fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
311943f328d7SVille Syrjälä 
312043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
312143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312243f328d7SVille Syrjälä 
3123d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
312443f328d7SVille Syrjälä 
312543f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
312643f328d7SVille Syrjälä 
3127ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
31289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
312970591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3130ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
313143f328d7SVille Syrjälä }
313243f328d7SVille Syrjälä 
313391d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
313487a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
313587a02106SVille Syrjälä {
313687a02106SVille Syrjälä 	struct intel_encoder *encoder;
313787a02106SVille Syrjälä 	u32 enabled_irqs = 0;
313887a02106SVille Syrjälä 
313991c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
314087a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
314187a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
314287a02106SVille Syrjälä 
314387a02106SVille Syrjälä 	return enabled_irqs;
314487a02106SVille Syrjälä }
314587a02106SVille Syrjälä 
31461a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
31471a56b1a2SImre Deak {
31481a56b1a2SImre Deak 	u32 hotplug;
31491a56b1a2SImre Deak 
31501a56b1a2SImre Deak 	/*
31511a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31521a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
31531a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
31541a56b1a2SImre Deak 	 */
31551a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31561a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
31571a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
31581a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
31591a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31601a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31611a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31621a56b1a2SImre Deak 	/*
31631a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
31641a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
31651a56b1a2SImre Deak 	 */
31661a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
31671a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
31681a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31691a56b1a2SImre Deak }
31701a56b1a2SImre Deak 
317191d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
317282a28bcfSDaniel Vetter {
31731a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
317482a28bcfSDaniel Vetter 
317591d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3176fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
317791d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
317882a28bcfSDaniel Vetter 	} else {
3179fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
318091d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
318182a28bcfSDaniel Vetter 	}
318282a28bcfSDaniel Vetter 
3183fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
318482a28bcfSDaniel Vetter 
31851a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
31866dbf30ceSVille Syrjälä }
318726951cafSXiong Zhang 
31882a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
31892a57d9ccSImre Deak {
31902a57d9ccSImre Deak 	u32 hotplug;
31912a57d9ccSImre Deak 
31922a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
31932a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31942a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
31952a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
31962a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
31972a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
31982a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31992a57d9ccSImre Deak 
32002a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
32012a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
32022a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
32032a57d9ccSImre Deak }
32042a57d9ccSImre Deak 
320591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32066dbf30ceSVille Syrjälä {
32072a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32086dbf30ceSVille Syrjälä 
32096dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
321091d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
32116dbf30ceSVille Syrjälä 
32126dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
32136dbf30ceSVille Syrjälä 
32142a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
321526951cafSXiong Zhang }
32167fe0b973SKeith Packard 
32171a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
32181a56b1a2SImre Deak {
32191a56b1a2SImre Deak 	u32 hotplug;
32201a56b1a2SImre Deak 
32211a56b1a2SImre Deak 	/*
32221a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
32231a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
32241a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
32251a56b1a2SImre Deak 	 */
32261a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
32271a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
32281a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
32291a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
32301a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
32311a56b1a2SImre Deak }
32321a56b1a2SImre Deak 
323391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3234e4ce95aaSVille Syrjälä {
32351a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3236e4ce95aaSVille Syrjälä 
323791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
32383a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
323991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
32403a3b3c7dSVille Syrjälä 
32413a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
324291d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
324323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
324491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
32453a3b3c7dSVille Syrjälä 
32463a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
324723bb4cb5SVille Syrjälä 	} else {
3248e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
324991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3250e4ce95aaSVille Syrjälä 
3251e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
32523a3b3c7dSVille Syrjälä 	}
3253e4ce95aaSVille Syrjälä 
32541a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3255e4ce95aaSVille Syrjälä 
325691d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3257e4ce95aaSVille Syrjälä }
3258e4ce95aaSVille Syrjälä 
32592a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
32602a57d9ccSImre Deak 				      u32 enabled_irqs)
3261e0a20ad7SShashank Sharma {
32622a57d9ccSImre Deak 	u32 hotplug;
3263e0a20ad7SShashank Sharma 
3264a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
32652a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
32662a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
32672a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3268d252bf68SShubhangi Shrivastava 
3269d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3270d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3271d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3272d252bf68SShubhangi Shrivastava 
3273d252bf68SShubhangi Shrivastava 	/*
3274d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3275d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3276d252bf68SShubhangi Shrivastava 	 */
3277d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3278d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3279d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3280d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3281d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3282d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3283d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3284d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3285d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3286d252bf68SShubhangi Shrivastava 
3287a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3288e0a20ad7SShashank Sharma }
3289e0a20ad7SShashank Sharma 
32902a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
32912a57d9ccSImre Deak {
32922a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
32932a57d9ccSImre Deak }
32942a57d9ccSImre Deak 
32952a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
32962a57d9ccSImre Deak {
32972a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
32982a57d9ccSImre Deak 
32992a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
33002a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
33012a57d9ccSImre Deak 
33022a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
33032a57d9ccSImre Deak 
33042a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
33052a57d9ccSImre Deak }
33062a57d9ccSImre Deak 
3307d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3308d46da437SPaulo Zanoni {
3309fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
331082a28bcfSDaniel Vetter 	u32 mask;
3311d46da437SPaulo Zanoni 
33126e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3313692a04cfSDaniel Vetter 		return;
3314692a04cfSDaniel Vetter 
33156e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
33165c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3317105b122eSPaulo Zanoni 	else
33185c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
33198664281bSPaulo Zanoni 
3320b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3321d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
33222a57d9ccSImre Deak 
33232a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
33242a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
33251a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
33262a57d9ccSImre Deak 	else
33272a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3328d46da437SPaulo Zanoni }
3329d46da437SPaulo Zanoni 
33300a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
33310a9a8c91SDaniel Vetter {
3332fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33330a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
33340a9a8c91SDaniel Vetter 
33350a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
33360a9a8c91SDaniel Vetter 
33370a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
33383c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
33390a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3340772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3341772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
33420a9a8c91SDaniel Vetter 	}
33430a9a8c91SDaniel Vetter 
33440a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
33455db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
3346f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
33470a9a8c91SDaniel Vetter 	} else {
33480a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
33490a9a8c91SDaniel Vetter 	}
33500a9a8c91SDaniel Vetter 
335135079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
33520a9a8c91SDaniel Vetter 
3353b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
335478e68d36SImre Deak 		/*
335578e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
335678e68d36SImre Deak 		 * itself is enabled/disabled.
335778e68d36SImre Deak 		 */
3358f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
33590a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3360f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3361f4e9af4fSAkash Goel 		}
33620a9a8c91SDaniel Vetter 
3363f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
3364f4e9af4fSAkash Goel 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
33650a9a8c91SDaniel Vetter 	}
33660a9a8c91SDaniel Vetter }
33670a9a8c91SDaniel Vetter 
3368f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3369036a4a7dSZhenyu Wang {
3370fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33718e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
33728e76f8dcSPaulo Zanoni 
3373b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
33748e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
33758e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
33768e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
33775c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
33788e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
337923bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
338023bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
33818e76f8dcSPaulo Zanoni 	} else {
33828e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3383ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
33845b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
33855b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
33865b3a856bSDaniel Vetter 				DE_POISON);
3387e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3388e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3389e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
33908e76f8dcSPaulo Zanoni 	}
3391036a4a7dSZhenyu Wang 
33921ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3393036a4a7dSZhenyu Wang 
33940c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
33950c841212SPaulo Zanoni 
3396622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3397622364b6SPaulo Zanoni 
339835079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3399036a4a7dSZhenyu Wang 
34000a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3401036a4a7dSZhenyu Wang 
34021a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
34031a56b1a2SImre Deak 
3404d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
34057fe0b973SKeith Packard 
340650a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
34076005ce42SDaniel Vetter 		/* Enable PCU event interrupts
34086005ce42SDaniel Vetter 		 *
34096005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
34104bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
34114bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3412d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3413fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3414d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3415f97108d1SJesse Barnes 	}
3416f97108d1SJesse Barnes 
3417036a4a7dSZhenyu Wang 	return 0;
3418036a4a7dSZhenyu Wang }
3419036a4a7dSZhenyu Wang 
3420f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3421f8b79e58SImre Deak {
342267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3423f8b79e58SImre Deak 
3424f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3425f8b79e58SImre Deak 		return;
3426f8b79e58SImre Deak 
3427f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3428f8b79e58SImre Deak 
3429d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3430d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3431ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3432f8b79e58SImre Deak 	}
3433d6c69803SVille Syrjälä }
3434f8b79e58SImre Deak 
3435f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3436f8b79e58SImre Deak {
343767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3438f8b79e58SImre Deak 
3439f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3440f8b79e58SImre Deak 		return;
3441f8b79e58SImre Deak 
3442f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3443f8b79e58SImre Deak 
3444950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3445ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3446f8b79e58SImre Deak }
3447f8b79e58SImre Deak 
34480e6c9a9eSVille Syrjälä 
34490e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
34500e6c9a9eSVille Syrjälä {
3451fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
34520e6c9a9eSVille Syrjälä 
34530a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
34547e231dbeSJesse Barnes 
3455ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34569918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3457ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3458ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3459ad22d106SVille Syrjälä 
34607e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
346134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
346220afbda2SDaniel Vetter 
346320afbda2SDaniel Vetter 	return 0;
346420afbda2SDaniel Vetter }
346520afbda2SDaniel Vetter 
3466abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3467abd58f01SBen Widawsky {
3468abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3469abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3470abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
347173d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
347273d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
347373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3474abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
347573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
347673d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
347773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3478abd58f01SBen Widawsky 		0,
347973d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
348073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3481abd58f01SBen Widawsky 		};
3482abd58f01SBen Widawsky 
348398735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
348498735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
348598735739STvrtko Ursulin 
3486f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3487f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
34889a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
34899a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
349078e68d36SImre Deak 	/*
349178e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
349226705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
349378e68d36SImre Deak 	 */
3494f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
34959a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3496abd58f01SBen Widawsky }
3497abd58f01SBen Widawsky 
3498abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3499abd58f01SBen Widawsky {
3500770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3501770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
35023a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
35033a3b3c7dSVille Syrjälä 	u32 de_port_enables;
350411825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
35053a3b3c7dSVille Syrjälä 	enum pipe pipe;
3506770de83dSDamien Lespiau 
3507b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3508770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3509770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
35103a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
351188e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3512cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
35133a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
35143a3b3c7dSVille Syrjälä 	} else {
3515770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3516770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
35173a3b3c7dSVille Syrjälä 	}
3518770de83dSDamien Lespiau 
3519770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3520770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3521770de83dSDamien Lespiau 
35223a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3523cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3524a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3525a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
35263a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
35273a3b3c7dSVille Syrjälä 
352813b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
352913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
353013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3531abd58f01SBen Widawsky 
3532055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3533f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3534813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3535813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3536813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
353735079899SPaulo Zanoni 					  de_pipe_enables);
3538abd58f01SBen Widawsky 
35393a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
354011825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
35412a57d9ccSImre Deak 
35422a57d9ccSImre Deak 	if (IS_GEN9_LP(dev_priv))
35432a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
35441a56b1a2SImre Deak 	else if (IS_BROADWELL(dev_priv))
35451a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
3546abd58f01SBen Widawsky }
3547abd58f01SBen Widawsky 
3548abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3549abd58f01SBen Widawsky {
3550fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3551abd58f01SBen Widawsky 
35526e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3553622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3554622364b6SPaulo Zanoni 
3555abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3556abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3557abd58f01SBen Widawsky 
35586e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3559abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3560abd58f01SBen Widawsky 
3561e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3562abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3563abd58f01SBen Widawsky 
3564abd58f01SBen Widawsky 	return 0;
3565abd58f01SBen Widawsky }
3566abd58f01SBen Widawsky 
356743f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
356843f328d7SVille Syrjälä {
3569fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
357043f328d7SVille Syrjälä 
357143f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
357243f328d7SVille Syrjälä 
3573ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35749918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3575ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3576ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3577ad22d106SVille Syrjälä 
3578e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
357943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
358043f328d7SVille Syrjälä 
358143f328d7SVille Syrjälä 	return 0;
358243f328d7SVille Syrjälä }
358343f328d7SVille Syrjälä 
3584abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3585abd58f01SBen Widawsky {
3586fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3587abd58f01SBen Widawsky 
3588abd58f01SBen Widawsky 	if (!dev_priv)
3589abd58f01SBen Widawsky 		return;
3590abd58f01SBen Widawsky 
3591823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3592abd58f01SBen Widawsky }
3593abd58f01SBen Widawsky 
35947e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35957e231dbeSJesse Barnes {
3596fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35977e231dbeSJesse Barnes 
35987e231dbeSJesse Barnes 	if (!dev_priv)
35997e231dbeSJesse Barnes 		return;
36007e231dbeSJesse Barnes 
3601843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
360234c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3603843d0e7dSImre Deak 
3604b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
3605893fce8eSVille Syrjälä 
36067e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3607f8b79e58SImre Deak 
3608ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36099918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3610ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3611ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
36127e231dbeSJesse Barnes }
36137e231dbeSJesse Barnes 
361443f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
361543f328d7SVille Syrjälä {
3616fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
361743f328d7SVille Syrjälä 
361843f328d7SVille Syrjälä 	if (!dev_priv)
361943f328d7SVille Syrjälä 		return;
362043f328d7SVille Syrjälä 
362143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
362243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
362343f328d7SVille Syrjälä 
3624a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
362543f328d7SVille Syrjälä 
3626a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
362743f328d7SVille Syrjälä 
3628ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36299918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3630ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3631ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
363243f328d7SVille Syrjälä }
363343f328d7SVille Syrjälä 
3634f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3635036a4a7dSZhenyu Wang {
3636fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
36374697995bSJesse Barnes 
36384697995bSJesse Barnes 	if (!dev_priv)
36394697995bSJesse Barnes 		return;
36404697995bSJesse Barnes 
3641be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3642036a4a7dSZhenyu Wang }
3643036a4a7dSZhenyu Wang 
3644c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3645c2798b19SChris Wilson {
3646fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3647c2798b19SChris Wilson 	int pipe;
3648c2798b19SChris Wilson 
3649055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3650c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3651c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3652c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3653c2798b19SChris Wilson 	POSTING_READ16(IER);
3654c2798b19SChris Wilson }
3655c2798b19SChris Wilson 
3656c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3657c2798b19SChris Wilson {
3658fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3659c2798b19SChris Wilson 
3660c2798b19SChris Wilson 	I915_WRITE16(EMR,
3661c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3662c2798b19SChris Wilson 
3663c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3664c2798b19SChris Wilson 	dev_priv->irq_mask =
3665c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3666c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3667c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
366837ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3669c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3670c2798b19SChris Wilson 
3671c2798b19SChris Wilson 	I915_WRITE16(IER,
3672c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3673c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3674c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3675c2798b19SChris Wilson 	POSTING_READ16(IER);
3676c2798b19SChris Wilson 
3677379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3678379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3679d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3680755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3681755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3682d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3683379ef82dSDaniel Vetter 
3684c2798b19SChris Wilson 	return 0;
3685c2798b19SChris Wilson }
3686c2798b19SChris Wilson 
36875a21b665SDaniel Vetter /*
36885a21b665SDaniel Vetter  * Returns true when a page flip has completed.
36895a21b665SDaniel Vetter  */
36905a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
36915a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
36925a21b665SDaniel Vetter {
36935a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
36945a21b665SDaniel Vetter 
36955a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
36965a21b665SDaniel Vetter 		return false;
36975a21b665SDaniel Vetter 
36985a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
36995a21b665SDaniel Vetter 		goto check_page_flip;
37005a21b665SDaniel Vetter 
37015a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
37025a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
37035a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
37045a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
37055a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
37065a21b665SDaniel Vetter 	 */
37075a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
37085a21b665SDaniel Vetter 		goto check_page_flip;
37095a21b665SDaniel Vetter 
37105a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
37115a21b665SDaniel Vetter 	return true;
37125a21b665SDaniel Vetter 
37135a21b665SDaniel Vetter check_page_flip:
37145a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
37155a21b665SDaniel Vetter 	return false;
37165a21b665SDaniel Vetter }
37175a21b665SDaniel Vetter 
3718ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3719c2798b19SChris Wilson {
372045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3721fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3722c2798b19SChris Wilson 	u16 iir, new_iir;
3723c2798b19SChris Wilson 	u32 pipe_stats[2];
3724c2798b19SChris Wilson 	int pipe;
3725c2798b19SChris Wilson 	u16 flip_mask =
3726c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3727c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
37281f814dacSImre Deak 	irqreturn_t ret;
3729c2798b19SChris Wilson 
37302dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37312dd2a883SImre Deak 		return IRQ_NONE;
37322dd2a883SImre Deak 
37331f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
37341f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
37351f814dacSImre Deak 
37361f814dacSImre Deak 	ret = IRQ_NONE;
3737c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3738c2798b19SChris Wilson 	if (iir == 0)
37391f814dacSImre Deak 		goto out;
3740c2798b19SChris Wilson 
3741c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3742c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3743c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3744c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3745c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3746c2798b19SChris Wilson 		 */
3747222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3748c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3749aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3750c2798b19SChris Wilson 
3751055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3752f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3753c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3754c2798b19SChris Wilson 
3755c2798b19SChris Wilson 			/*
3756c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3757c2798b19SChris Wilson 			 */
37582d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3759c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3760c2798b19SChris Wilson 		}
3761222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3762c2798b19SChris Wilson 
3763c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3764c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3765c2798b19SChris Wilson 
3766c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
37673b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3768c2798b19SChris Wilson 
3769055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
37705a21b665SDaniel Vetter 			int plane = pipe;
37715a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
37725a21b665SDaniel Vetter 				plane = !plane;
37735a21b665SDaniel Vetter 
37745a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37755a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
37765a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3777c2798b19SChris Wilson 
37784356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
377991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
37802d9d2b0bSVille Syrjälä 
37811f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
37821f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
37831f7247c0SDaniel Vetter 								    pipe);
37844356d586SDaniel Vetter 		}
3785c2798b19SChris Wilson 
3786c2798b19SChris Wilson 		iir = new_iir;
3787c2798b19SChris Wilson 	}
37881f814dacSImre Deak 	ret = IRQ_HANDLED;
3789c2798b19SChris Wilson 
37901f814dacSImre Deak out:
37911f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
37921f814dacSImre Deak 
37931f814dacSImre Deak 	return ret;
3794c2798b19SChris Wilson }
3795c2798b19SChris Wilson 
3796c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3797c2798b19SChris Wilson {
3798fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3799c2798b19SChris Wilson 	int pipe;
3800c2798b19SChris Wilson 
3801055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3802c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3803c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3804c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3805c2798b19SChris Wilson 	}
3806c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3807c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3808c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3809c2798b19SChris Wilson }
3810c2798b19SChris Wilson 
3811a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3812a266c7d5SChris Wilson {
3813fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3814a266c7d5SChris Wilson 	int pipe;
3815a266c7d5SChris Wilson 
381656b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38170706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3818a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3819a266c7d5SChris Wilson 	}
3820a266c7d5SChris Wilson 
382100d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3822055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3823a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3824a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3825a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3826a266c7d5SChris Wilson 	POSTING_READ(IER);
3827a266c7d5SChris Wilson }
3828a266c7d5SChris Wilson 
3829a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3830a266c7d5SChris Wilson {
3831fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
383238bde180SChris Wilson 	u32 enable_mask;
3833a266c7d5SChris Wilson 
383438bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
383538bde180SChris Wilson 
383638bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
383738bde180SChris Wilson 	dev_priv->irq_mask =
383838bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
383938bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
384038bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
384138bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
384237ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
384338bde180SChris Wilson 
384438bde180SChris Wilson 	enable_mask =
384538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
384638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
384738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
384838bde180SChris Wilson 		I915_USER_INTERRUPT;
384938bde180SChris Wilson 
385056b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
38510706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
385220afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
385320afbda2SDaniel Vetter 
3854a266c7d5SChris Wilson 		/* Enable in IER... */
3855a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3856a266c7d5SChris Wilson 		/* and unmask in IMR */
3857a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3858a266c7d5SChris Wilson 	}
3859a266c7d5SChris Wilson 
3860a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3861a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3862a266c7d5SChris Wilson 	POSTING_READ(IER);
3863a266c7d5SChris Wilson 
386491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
386520afbda2SDaniel Vetter 
3866379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3867379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3868d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3869755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3870755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3871d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3872379ef82dSDaniel Vetter 
387320afbda2SDaniel Vetter 	return 0;
387420afbda2SDaniel Vetter }
387520afbda2SDaniel Vetter 
38765a21b665SDaniel Vetter /*
38775a21b665SDaniel Vetter  * Returns true when a page flip has completed.
38785a21b665SDaniel Vetter  */
38795a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
38805a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
38815a21b665SDaniel Vetter {
38825a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
38835a21b665SDaniel Vetter 
38845a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
38855a21b665SDaniel Vetter 		return false;
38865a21b665SDaniel Vetter 
38875a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
38885a21b665SDaniel Vetter 		goto check_page_flip;
38895a21b665SDaniel Vetter 
38905a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
38915a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
38925a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
38935a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
38945a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
38955a21b665SDaniel Vetter 	 */
38965a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
38975a21b665SDaniel Vetter 		goto check_page_flip;
38985a21b665SDaniel Vetter 
38995a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
39005a21b665SDaniel Vetter 	return true;
39015a21b665SDaniel Vetter 
39025a21b665SDaniel Vetter check_page_flip:
39035a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
39045a21b665SDaniel Vetter 	return false;
39055a21b665SDaniel Vetter }
39065a21b665SDaniel Vetter 
3907ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3908a266c7d5SChris Wilson {
390945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
3910fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
39118291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
391238bde180SChris Wilson 	u32 flip_mask =
391338bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
391438bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
391538bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3916a266c7d5SChris Wilson 
39172dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39182dd2a883SImre Deak 		return IRQ_NONE;
39192dd2a883SImre Deak 
39201f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39211f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39221f814dacSImre Deak 
3923a266c7d5SChris Wilson 	iir = I915_READ(IIR);
392438bde180SChris Wilson 	do {
392538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
39268291ee90SChris Wilson 		bool blc_event = false;
3927a266c7d5SChris Wilson 
3928a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3929a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3930a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3931a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3932a266c7d5SChris Wilson 		 */
3933222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3934a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3935aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3936a266c7d5SChris Wilson 
3937055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3938f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3939a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3940a266c7d5SChris Wilson 
394138bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3942a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3943a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
394438bde180SChris Wilson 				irq_received = true;
3945a266c7d5SChris Wilson 			}
3946a266c7d5SChris Wilson 		}
3947222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3948a266c7d5SChris Wilson 
3949a266c7d5SChris Wilson 		if (!irq_received)
3950a266c7d5SChris Wilson 			break;
3951a266c7d5SChris Wilson 
3952a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
395391d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
39541ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
39551ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
39561ae3c34cSVille Syrjälä 			if (hotplug_status)
395791d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
39581ae3c34cSVille Syrjälä 		}
3959a266c7d5SChris Wilson 
396038bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3961a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3962a266c7d5SChris Wilson 
3963a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
39643b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
3965a266c7d5SChris Wilson 
3966055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
39675a21b665SDaniel Vetter 			int plane = pipe;
39685a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
39695a21b665SDaniel Vetter 				plane = !plane;
39705a21b665SDaniel Vetter 
39715a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
39725a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
39735a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3974a266c7d5SChris Wilson 
3975a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3976a266c7d5SChris Wilson 				blc_event = true;
39774356d586SDaniel Vetter 
39784356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
397991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
39802d9d2b0bSVille Syrjälä 
39811f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
39821f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
39831f7247c0SDaniel Vetter 								    pipe);
3984a266c7d5SChris Wilson 		}
3985a266c7d5SChris Wilson 
3986a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
398791d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
3988a266c7d5SChris Wilson 
3989a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3990a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3991a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3992a266c7d5SChris Wilson 		 * we would never get another interrupt.
3993a266c7d5SChris Wilson 		 *
3994a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3995a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3996a266c7d5SChris Wilson 		 * another one.
3997a266c7d5SChris Wilson 		 *
3998a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3999a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4000a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4001a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4002a266c7d5SChris Wilson 		 * stray interrupts.
4003a266c7d5SChris Wilson 		 */
400438bde180SChris Wilson 		ret = IRQ_HANDLED;
4005a266c7d5SChris Wilson 		iir = new_iir;
400638bde180SChris Wilson 	} while (iir & ~flip_mask);
4007a266c7d5SChris Wilson 
40081f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40091f814dacSImre Deak 
4010a266c7d5SChris Wilson 	return ret;
4011a266c7d5SChris Wilson }
4012a266c7d5SChris Wilson 
4013a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4014a266c7d5SChris Wilson {
4015fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4016a266c7d5SChris Wilson 	int pipe;
4017a266c7d5SChris Wilson 
401856b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
40190706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4020a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4021a266c7d5SChris Wilson 	}
4022a266c7d5SChris Wilson 
402300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4024055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
402555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4026a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
402755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
402855b39755SChris Wilson 	}
4029a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4030a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4031a266c7d5SChris Wilson 
4032a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4033a266c7d5SChris Wilson }
4034a266c7d5SChris Wilson 
4035a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4036a266c7d5SChris Wilson {
4037fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4038a266c7d5SChris Wilson 	int pipe;
4039a266c7d5SChris Wilson 
40400706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4041a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4042a266c7d5SChris Wilson 
4043a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4044055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4045a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4046a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4047a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4048a266c7d5SChris Wilson 	POSTING_READ(IER);
4049a266c7d5SChris Wilson }
4050a266c7d5SChris Wilson 
4051a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4052a266c7d5SChris Wilson {
4053fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4054bbba0a97SChris Wilson 	u32 enable_mask;
4055a266c7d5SChris Wilson 	u32 error_mask;
4056a266c7d5SChris Wilson 
4057a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4058bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4059adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4060bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4061bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4062bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4063bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4064bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4065bbba0a97SChris Wilson 
4066bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
406721ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
406821ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4069bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4070bbba0a97SChris Wilson 
407191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4072bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4073a266c7d5SChris Wilson 
4074b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4075b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4076d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4077755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4078755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4079755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4080d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4081a266c7d5SChris Wilson 
4082a266c7d5SChris Wilson 	/*
4083a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4084a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4085a266c7d5SChris Wilson 	 */
408691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4087a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4088a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4089a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4090a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4091a266c7d5SChris Wilson 	} else {
4092a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4093a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4094a266c7d5SChris Wilson 	}
4095a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4096a266c7d5SChris Wilson 
4097a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4098a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4099a266c7d5SChris Wilson 	POSTING_READ(IER);
4100a266c7d5SChris Wilson 
41010706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
410220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
410320afbda2SDaniel Vetter 
410491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
410520afbda2SDaniel Vetter 
410620afbda2SDaniel Vetter 	return 0;
410720afbda2SDaniel Vetter }
410820afbda2SDaniel Vetter 
410991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
411020afbda2SDaniel Vetter {
411120afbda2SDaniel Vetter 	u32 hotplug_en;
411220afbda2SDaniel Vetter 
411367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4114b5ea2d56SDaniel Vetter 
4115adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4116e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
411791d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4118a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4119a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4120a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4121a266c7d5SChris Wilson 	*/
412291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4123a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4124a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
41270706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4128f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4129f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4130f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
41310706f17cSEgbert Eich 					     hotplug_en);
4132a266c7d5SChris Wilson }
4133a266c7d5SChris Wilson 
4134ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4135a266c7d5SChris Wilson {
413645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4137fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4138a266c7d5SChris Wilson 	u32 iir, new_iir;
4139a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4140a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
414121ad8330SVille Syrjälä 	u32 flip_mask =
414221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
414321ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4144a266c7d5SChris Wilson 
41452dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41462dd2a883SImre Deak 		return IRQ_NONE;
41472dd2a883SImre Deak 
41481f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41491f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41501f814dacSImre Deak 
4151a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4152a266c7d5SChris Wilson 
4153a266c7d5SChris Wilson 	for (;;) {
4154501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41552c8ba29fSChris Wilson 		bool blc_event = false;
41562c8ba29fSChris Wilson 
4157a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4158a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4159a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4160a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4161a266c7d5SChris Wilson 		 */
4162222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4163a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4164aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4165a266c7d5SChris Wilson 
4166055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4167f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4168a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4169a266c7d5SChris Wilson 
4170a266c7d5SChris Wilson 			/*
4171a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4172a266c7d5SChris Wilson 			 */
4173a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4174a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4175501e01d7SVille Syrjälä 				irq_received = true;
4176a266c7d5SChris Wilson 			}
4177a266c7d5SChris Wilson 		}
4178222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4179a266c7d5SChris Wilson 
4180a266c7d5SChris Wilson 		if (!irq_received)
4181a266c7d5SChris Wilson 			break;
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4184a266c7d5SChris Wilson 
4185a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
41861ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
41871ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
41881ae3c34cSVille Syrjälä 			if (hotplug_status)
418991d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
41901ae3c34cSVille Syrjälä 		}
4191a266c7d5SChris Wilson 
419221ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4193a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
41963b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4197a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
41983b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4199a266c7d5SChris Wilson 
4200055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42015a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
42025a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
42035a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4204a266c7d5SChris Wilson 
4205a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4206a266c7d5SChris Wilson 				blc_event = true;
42074356d586SDaniel Vetter 
42084356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
420991d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4210a266c7d5SChris Wilson 
42111f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42121f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
42132d9d2b0bSVille Syrjälä 		}
4214a266c7d5SChris Wilson 
4215a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
421691d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4217a266c7d5SChris Wilson 
4218515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
421991d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4220515ac2bbSDaniel Vetter 
4221a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4222a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4223a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4224a266c7d5SChris Wilson 		 * we would never get another interrupt.
4225a266c7d5SChris Wilson 		 *
4226a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4227a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4228a266c7d5SChris Wilson 		 * another one.
4229a266c7d5SChris Wilson 		 *
4230a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4231a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4232a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4233a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4234a266c7d5SChris Wilson 		 * stray interrupts.
4235a266c7d5SChris Wilson 		 */
4236a266c7d5SChris Wilson 		iir = new_iir;
4237a266c7d5SChris Wilson 	}
4238a266c7d5SChris Wilson 
42391f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42401f814dacSImre Deak 
4241a266c7d5SChris Wilson 	return ret;
4242a266c7d5SChris Wilson }
4243a266c7d5SChris Wilson 
4244a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4245a266c7d5SChris Wilson {
4246fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4247a266c7d5SChris Wilson 	int pipe;
4248a266c7d5SChris Wilson 
4249a266c7d5SChris Wilson 	if (!dev_priv)
4250a266c7d5SChris Wilson 		return;
4251a266c7d5SChris Wilson 
42520706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4253a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4254a266c7d5SChris Wilson 
4255a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4256055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4257a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4258a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4259a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4260a266c7d5SChris Wilson 
4261055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4262a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4263a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4264a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4265a266c7d5SChris Wilson }
4266a266c7d5SChris Wilson 
4267fca52a55SDaniel Vetter /**
4268fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4269fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4270fca52a55SDaniel Vetter  *
4271fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4272fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4273fca52a55SDaniel Vetter  */
4274b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4275f71d4af4SJesse Barnes {
427691c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4277cefcff8fSJoonas Lahtinen 	int i;
42788b2e326dSChris Wilson 
427977913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
428077913b39SJani Nikula 
4281c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4282cefcff8fSJoonas Lahtinen 
4283a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4284cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4285cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
42868b2e326dSChris Wilson 
42874805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
428826705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
428926705e20SSagar Arun Kamble 
4290a6706b45SDeepak S 	/* Let's track the enabled rps events */
4291666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
42926c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4293e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
429431685c25SDeepak S 	else
4295a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4296a6706b45SDeepak S 
42975dd04556SSagar Arun Kamble 	dev_priv->rps.pm_intrmsk_mbz = 0;
42981800ad25SSagar Arun Kamble 
42991800ad25SSagar Arun Kamble 	/*
4300acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
43011800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
43021800ad25SSagar Arun Kamble 	 *
43031800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
43041800ad25SSagar Arun Kamble 	 */
4305acf2dc22SMika Kuoppala 	if (INTEL_INFO(dev_priv)->gen <= 7)
43065dd04556SSagar Arun Kamble 		dev_priv->rps.pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
43071800ad25SSagar Arun Kamble 
43081800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
4309655d49efSChris Wilson 		dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
43101800ad25SSagar Arun Kamble 
4311b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
43124194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
43134cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4314b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4315f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4316fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4317391f75e2SVille Syrjälä 	} else {
4318391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4319391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4320f71d4af4SJesse Barnes 	}
4321f71d4af4SJesse Barnes 
432221da2700SVille Syrjälä 	/*
432321da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
432421da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
432521da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
432621da2700SVille Syrjälä 	 */
4327b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
432821da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
432921da2700SVille Syrjälä 
4330262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4331262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4332262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4333262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4334262fd485SChris Wilson 	 * in this case to the runtime pm.
4335262fd485SChris Wilson 	 */
4336262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4337262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4338262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4339262fd485SChris Wilson 
4340317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4341317eaa95SLyude 
43421bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4343f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4344f71d4af4SJesse Barnes 
4345b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
434643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
434743f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
434843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
434943f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
435086e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
435186e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
435243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4353b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
43547e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43557e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43567e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43577e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
435886e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
435986e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4360fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4361b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4362abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4363723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4364abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4365abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4366abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4367abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4368cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4369e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
43707b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
43717b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
43726dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
43736dbf30ceSVille Syrjälä 		else
43743a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
43756e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4376f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4377723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4378f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4379f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4380f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4381f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4382e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4383f71d4af4SJesse Barnes 	} else {
43847e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4385c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4386c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4387c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4388c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
438986e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
439086e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
43917e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4392a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4393a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4394a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4395a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
439686e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
439786e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4398c2798b19SChris Wilson 		} else {
4399a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4400a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4401a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4402a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
440386e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
440486e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4405c2798b19SChris Wilson 		}
4406778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4407778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4408f71d4af4SJesse Barnes 	}
4409f71d4af4SJesse Barnes }
441020afbda2SDaniel Vetter 
4411fca52a55SDaniel Vetter /**
4412cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4413cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4414cefcff8fSJoonas Lahtinen  *
4415cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4416cefcff8fSJoonas Lahtinen  */
4417cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4418cefcff8fSJoonas Lahtinen {
4419cefcff8fSJoonas Lahtinen 	int i;
4420cefcff8fSJoonas Lahtinen 
4421cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4422cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4423cefcff8fSJoonas Lahtinen }
4424cefcff8fSJoonas Lahtinen 
4425cefcff8fSJoonas Lahtinen /**
4426fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4427fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4428fca52a55SDaniel Vetter  *
4429fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4430fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4431fca52a55SDaniel Vetter  *
4432fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4433fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4434fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4435fca52a55SDaniel Vetter  */
44362aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
44372aeb7d3aSDaniel Vetter {
44382aeb7d3aSDaniel Vetter 	/*
44392aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
44402aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
44412aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
44422aeb7d3aSDaniel Vetter 	 */
44432aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
44442aeb7d3aSDaniel Vetter 
444591c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
44462aeb7d3aSDaniel Vetter }
44472aeb7d3aSDaniel Vetter 
4448fca52a55SDaniel Vetter /**
4449fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4450fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4451fca52a55SDaniel Vetter  *
4452fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4453fca52a55SDaniel Vetter  * resources acquired in the init functions.
4454fca52a55SDaniel Vetter  */
44552aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
44562aeb7d3aSDaniel Vetter {
445791c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
44582aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
44592aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
44602aeb7d3aSDaniel Vetter }
44612aeb7d3aSDaniel Vetter 
4462fca52a55SDaniel Vetter /**
4463fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4464fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4465fca52a55SDaniel Vetter  *
4466fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4467fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4468fca52a55SDaniel Vetter  */
4469b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4470c67a470bSPaulo Zanoni {
447191c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
44722aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
447391c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4474c67a470bSPaulo Zanoni }
4475c67a470bSPaulo Zanoni 
4476fca52a55SDaniel Vetter /**
4477fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4478fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4479fca52a55SDaniel Vetter  *
4480fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4481fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4482fca52a55SDaniel Vetter  */
4483b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4484c67a470bSPaulo Zanoni {
44852aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
448691c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
448791c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4488c67a470bSPaulo Zanoni }
4489