xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 35079899e78315355d882658ae29bb94a2b6609b)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104*35079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
105*35079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
106*35079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
107*35079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
108*35079899SPaulo Zanoni } while (0)
109*35079899SPaulo Zanoni 
110*35079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
111*35079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
112*35079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
113*35079899SPaulo Zanoni 	POSTING_READ(type##IER); \
114*35079899SPaulo Zanoni } while (0)
115*35079899SPaulo Zanoni 
116036a4a7dSZhenyu Wang /* For display hotplug interrupt */
117995b6762SChris Wilson static void
1182d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
119036a4a7dSZhenyu Wang {
1204bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1214bc9d430SDaniel Vetter 
1225d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
123c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1245d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr &= ~mask;
125c67a470bSPaulo Zanoni 		return;
126c67a470bSPaulo Zanoni 	}
127c67a470bSPaulo Zanoni 
1281ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1291ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1301ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1313143a2bfSChris Wilson 		POSTING_READ(DEIMR);
132036a4a7dSZhenyu Wang 	}
133036a4a7dSZhenyu Wang }
134036a4a7dSZhenyu Wang 
1350ff9800aSPaulo Zanoni static void
1362d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
137036a4a7dSZhenyu Wang {
1384bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1394bc9d430SDaniel Vetter 
1405d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
141c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1425d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.deimr |= mask;
143c67a470bSPaulo Zanoni 		return;
144c67a470bSPaulo Zanoni 	}
145c67a470bSPaulo Zanoni 
1461ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1471ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1481ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1493143a2bfSChris Wilson 		POSTING_READ(DEIMR);
150036a4a7dSZhenyu Wang 	}
151036a4a7dSZhenyu Wang }
152036a4a7dSZhenyu Wang 
15343eaea13SPaulo Zanoni /**
15443eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
15543eaea13SPaulo Zanoni  * @dev_priv: driver private
15643eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
15743eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
15843eaea13SPaulo Zanoni  */
15943eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
16043eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
16143eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
16243eaea13SPaulo Zanoni {
16343eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
16443eaea13SPaulo Zanoni 
1655d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
166c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
1675d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr &= ~interrupt_mask;
1685d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gtimr |= (~enabled_irq_mask &
169c67a470bSPaulo Zanoni 						interrupt_mask);
170c67a470bSPaulo Zanoni 		return;
171c67a470bSPaulo Zanoni 	}
172c67a470bSPaulo Zanoni 
17343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
17443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
17543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
17643eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
17743eaea13SPaulo Zanoni }
17843eaea13SPaulo Zanoni 
17943eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18043eaea13SPaulo Zanoni {
18143eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18243eaea13SPaulo Zanoni }
18343eaea13SPaulo Zanoni 
18443eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18543eaea13SPaulo Zanoni {
18643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
18743eaea13SPaulo Zanoni }
18843eaea13SPaulo Zanoni 
189edbfdb45SPaulo Zanoni /**
190edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
191edbfdb45SPaulo Zanoni   * @dev_priv: driver private
192edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
193edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
194edbfdb45SPaulo Zanoni   */
195edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
196edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
197edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
198edbfdb45SPaulo Zanoni {
199605cd25bSPaulo Zanoni 	uint32_t new_val;
200edbfdb45SPaulo Zanoni 
201edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
202edbfdb45SPaulo Zanoni 
2035d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled) {
204c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
2055d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr &= ~interrupt_mask;
2065d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.gen6_pmimr |= (~enabled_irq_mask &
207c67a470bSPaulo Zanoni 						     interrupt_mask);
208c67a470bSPaulo Zanoni 		return;
209c67a470bSPaulo Zanoni 	}
210c67a470bSPaulo Zanoni 
211605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
212f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
213f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
214f52ecbcfSPaulo Zanoni 
215605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
216605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
217605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
218edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
219edbfdb45SPaulo Zanoni 	}
220f52ecbcfSPaulo Zanoni }
221edbfdb45SPaulo Zanoni 
222edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
223edbfdb45SPaulo Zanoni {
224edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
225edbfdb45SPaulo Zanoni }
226edbfdb45SPaulo Zanoni 
227edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
228edbfdb45SPaulo Zanoni {
229edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
230edbfdb45SPaulo Zanoni }
231edbfdb45SPaulo Zanoni 
2328664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2338664281bSPaulo Zanoni {
2348664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2358664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2368664281bSPaulo Zanoni 	enum pipe pipe;
2378664281bSPaulo Zanoni 
2384bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2394bc9d430SDaniel Vetter 
2408664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2418664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2428664281bSPaulo Zanoni 
2438664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2448664281bSPaulo Zanoni 			return false;
2458664281bSPaulo Zanoni 	}
2468664281bSPaulo Zanoni 
2478664281bSPaulo Zanoni 	return true;
2488664281bSPaulo Zanoni }
2498664281bSPaulo Zanoni 
2508664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2518664281bSPaulo Zanoni {
2528664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2538664281bSPaulo Zanoni 	enum pipe pipe;
2548664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2558664281bSPaulo Zanoni 
256fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
257fee884edSDaniel Vetter 
2588664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2598664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2608664281bSPaulo Zanoni 
2618664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2628664281bSPaulo Zanoni 			return false;
2638664281bSPaulo Zanoni 	}
2648664281bSPaulo Zanoni 
2658664281bSPaulo Zanoni 	return true;
2668664281bSPaulo Zanoni }
2678664281bSPaulo Zanoni 
2682d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
2692d9d2b0bSVille Syrjälä {
2702d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
2712d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
2722d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
2732d9d2b0bSVille Syrjälä 
2742d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
2752d9d2b0bSVille Syrjälä 
2762d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
2772d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
2782d9d2b0bSVille Syrjälä }
2792d9d2b0bSVille Syrjälä 
2808664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2818664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2828664281bSPaulo Zanoni {
2838664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2848664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2858664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2868664281bSPaulo Zanoni 
2878664281bSPaulo Zanoni 	if (enable)
2888664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2898664281bSPaulo Zanoni 	else
2908664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2918664281bSPaulo Zanoni }
2928664281bSPaulo Zanoni 
2938664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2947336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2958664281bSPaulo Zanoni {
2968664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2978664281bSPaulo Zanoni 	if (enable) {
2987336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2997336df65SDaniel Vetter 
3008664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3018664281bSPaulo Zanoni 			return;
3028664281bSPaulo Zanoni 
3038664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3048664281bSPaulo Zanoni 	} else {
3057336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
3067336df65SDaniel Vetter 
3077336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
3088664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3097336df65SDaniel Vetter 
3107336df65SDaniel Vetter 		if (!was_enabled &&
3117336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
3127336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
3137336df65SDaniel Vetter 				      pipe_name(pipe));
3147336df65SDaniel Vetter 		}
3158664281bSPaulo Zanoni 	}
3168664281bSPaulo Zanoni }
3178664281bSPaulo Zanoni 
31838d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
31938d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
32038d83c96SDaniel Vetter {
32138d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
32238d83c96SDaniel Vetter 
32338d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
32438d83c96SDaniel Vetter 
32538d83c96SDaniel Vetter 	if (enable)
32638d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
32738d83c96SDaniel Vetter 	else
32838d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
32938d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
33038d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
33138d83c96SDaniel Vetter }
33238d83c96SDaniel Vetter 
333fee884edSDaniel Vetter /**
334fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
335fee884edSDaniel Vetter  * @dev_priv: driver private
336fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
337fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
338fee884edSDaniel Vetter  */
339fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
340fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
341fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
342fee884edSDaniel Vetter {
343fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
344fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
345fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
346fee884edSDaniel Vetter 
347fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
348fee884edSDaniel Vetter 
3495d584b2eSPaulo Zanoni 	if (dev_priv->pm.irqs_disabled &&
350c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
351c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
3525d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr &= ~interrupt_mask;
3535d584b2eSPaulo Zanoni 		dev_priv->pm.regsave.sdeimr |= (~enabled_irq_mask &
354c67a470bSPaulo Zanoni 						 interrupt_mask);
355c67a470bSPaulo Zanoni 		return;
356c67a470bSPaulo Zanoni 	}
357c67a470bSPaulo Zanoni 
358fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
359fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
360fee884edSDaniel Vetter }
361fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
362fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
363fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
364fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
365fee884edSDaniel Vetter 
366de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
367de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3688664281bSPaulo Zanoni 					    bool enable)
3698664281bSPaulo Zanoni {
3708664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
371de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
372de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3738664281bSPaulo Zanoni 
3748664281bSPaulo Zanoni 	if (enable)
375fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3768664281bSPaulo Zanoni 	else
377fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3788664281bSPaulo Zanoni }
3798664281bSPaulo Zanoni 
3808664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3818664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3828664281bSPaulo Zanoni 					    bool enable)
3838664281bSPaulo Zanoni {
3848664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3858664281bSPaulo Zanoni 
3868664281bSPaulo Zanoni 	if (enable) {
3871dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3881dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3891dd246fbSDaniel Vetter 
3908664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3918664281bSPaulo Zanoni 			return;
3928664281bSPaulo Zanoni 
393fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3948664281bSPaulo Zanoni 	} else {
3951dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3961dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3971dd246fbSDaniel Vetter 
3981dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
399fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4001dd246fbSDaniel Vetter 
4011dd246fbSDaniel Vetter 		if (!was_enabled &&
4021dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
4031dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
4041dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
4051dd246fbSDaniel Vetter 		}
4068664281bSPaulo Zanoni 	}
4078664281bSPaulo Zanoni }
4088664281bSPaulo Zanoni 
4098664281bSPaulo Zanoni /**
4108664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4118664281bSPaulo Zanoni  * @dev: drm device
4128664281bSPaulo Zanoni  * @pipe: pipe
4138664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4148664281bSPaulo Zanoni  *
4158664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4168664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4178664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4188664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4198664281bSPaulo Zanoni  * bit for all the pipes.
4208664281bSPaulo Zanoni  *
4218664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4228664281bSPaulo Zanoni  */
423f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4248664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
4258664281bSPaulo Zanoni {
4268664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4278664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4288664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4298664281bSPaulo Zanoni 	bool ret;
4308664281bSPaulo Zanoni 
43177961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
43277961eb9SImre Deak 
4338664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4348664281bSPaulo Zanoni 
4358664281bSPaulo Zanoni 	if (enable == ret)
4368664281bSPaulo Zanoni 		goto done;
4378664281bSPaulo Zanoni 
4388664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4398664281bSPaulo Zanoni 
4402d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4412d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4422d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4438664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4448664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4457336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
44638d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
44738d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4488664281bSPaulo Zanoni 
4498664281bSPaulo Zanoni done:
450f88d42f1SImre Deak 	return ret;
451f88d42f1SImre Deak }
452f88d42f1SImre Deak 
453f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
454f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
455f88d42f1SImre Deak {
456f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
457f88d42f1SImre Deak 	unsigned long flags;
458f88d42f1SImre Deak 	bool ret;
459f88d42f1SImre Deak 
460f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
461f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4628664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
463f88d42f1SImre Deak 
4648664281bSPaulo Zanoni 	return ret;
4658664281bSPaulo Zanoni }
4668664281bSPaulo Zanoni 
46791d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
46891d181ddSImre Deak 						  enum pipe pipe)
46991d181ddSImre Deak {
47091d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
47191d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
47291d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
47391d181ddSImre Deak 
47491d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
47591d181ddSImre Deak }
47691d181ddSImre Deak 
4778664281bSPaulo Zanoni /**
4788664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
4798664281bSPaulo Zanoni  * @dev: drm device
4808664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
4818664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4828664281bSPaulo Zanoni  *
4838664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
4848664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
4858664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4868664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4878664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4888664281bSPaulo Zanoni  *
4898664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4908664281bSPaulo Zanoni  */
4918664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4928664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4938664281bSPaulo Zanoni 					   bool enable)
4948664281bSPaulo Zanoni {
4958664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
496de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
497de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4988664281bSPaulo Zanoni 	unsigned long flags;
4998664281bSPaulo Zanoni 	bool ret;
5008664281bSPaulo Zanoni 
501de28075dSDaniel Vetter 	/*
502de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
503de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
504de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
505de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
506de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
507de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
508de28075dSDaniel Vetter 	 */
5098664281bSPaulo Zanoni 
5108664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5118664281bSPaulo Zanoni 
5128664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5138664281bSPaulo Zanoni 
5148664281bSPaulo Zanoni 	if (enable == ret)
5158664281bSPaulo Zanoni 		goto done;
5168664281bSPaulo Zanoni 
5178664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5188664281bSPaulo Zanoni 
5198664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
520de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5218664281bSPaulo Zanoni 	else
5228664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5238664281bSPaulo Zanoni 
5248664281bSPaulo Zanoni done:
5258664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5268664281bSPaulo Zanoni 	return ret;
5278664281bSPaulo Zanoni }
5288664281bSPaulo Zanoni 
5298664281bSPaulo Zanoni 
530b5ea642aSDaniel Vetter static void
531755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
532755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5337c463586SKeith Packard {
5349db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
535755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5367c463586SKeith Packard 
537b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
538b79480baSDaniel Vetter 
539755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
540755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
541755e9019SImre Deak 		return;
542755e9019SImre Deak 
543755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
54446c06a30SVille Syrjälä 		return;
54546c06a30SVille Syrjälä 
54691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
54791d181ddSImre Deak 
5487c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
549755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
55046c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5513143a2bfSChris Wilson 	POSTING_READ(reg);
5527c463586SKeith Packard }
5537c463586SKeith Packard 
554b5ea642aSDaniel Vetter static void
555755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
556755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5577c463586SKeith Packard {
5589db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
559755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5607c463586SKeith Packard 
561b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
562b79480baSDaniel Vetter 
563755e9019SImre Deak 	if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
564755e9019SImre Deak 	                 status_mask & ~PIPESTAT_INT_STATUS_MASK))
56546c06a30SVille Syrjälä 		return;
56646c06a30SVille Syrjälä 
567755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
568755e9019SImre Deak 		return;
569755e9019SImre Deak 
57091d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
57191d181ddSImre Deak 
572755e9019SImre Deak 	pipestat &= ~enable_mask;
57346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5743143a2bfSChris Wilson 	POSTING_READ(reg);
5757c463586SKeith Packard }
5767c463586SKeith Packard 
57710c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
57810c59c51SImre Deak {
57910c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
58010c59c51SImre Deak 
58110c59c51SImre Deak 	/*
58210c59c51SImre Deak 	 * On pipe A we don't support the PSR interrupt yet, on pipe B the
58310c59c51SImre Deak 	 * same bit MBZ.
58410c59c51SImre Deak 	 */
58510c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
58610c59c51SImre Deak 		return 0;
58710c59c51SImre Deak 
58810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
58910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
59010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
59110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
59210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
59310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
59410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
59510c59c51SImre Deak 
59610c59c51SImre Deak 	return enable_mask;
59710c59c51SImre Deak }
59810c59c51SImre Deak 
599755e9019SImre Deak void
600755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
601755e9019SImre Deak 		     u32 status_mask)
602755e9019SImre Deak {
603755e9019SImre Deak 	u32 enable_mask;
604755e9019SImre Deak 
60510c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
60610c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
60710c59c51SImre Deak 							   status_mask);
60810c59c51SImre Deak 	else
609755e9019SImre Deak 		enable_mask = status_mask << 16;
610755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
611755e9019SImre Deak }
612755e9019SImre Deak 
613755e9019SImre Deak void
614755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
615755e9019SImre Deak 		      u32 status_mask)
616755e9019SImre Deak {
617755e9019SImre Deak 	u32 enable_mask;
618755e9019SImre Deak 
61910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
62010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
62110c59c51SImre Deak 							   status_mask);
62210c59c51SImre Deak 	else
623755e9019SImre Deak 		enable_mask = status_mask << 16;
624755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
625755e9019SImre Deak }
626755e9019SImre Deak 
627c0e09200SDave Airlie /**
628f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
62901c66889SZhao Yakui  */
630f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
63101c66889SZhao Yakui {
6322d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6331ec14ad3SChris Wilson 	unsigned long irqflags;
6341ec14ad3SChris Wilson 
635f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
636f49e38ddSJani Nikula 		return;
637f49e38ddSJani Nikula 
6381ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
63901c66889SZhao Yakui 
640755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
641a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6423b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
643755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6441ec14ad3SChris Wilson 
6451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
64601c66889SZhao Yakui }
64701c66889SZhao Yakui 
64801c66889SZhao Yakui /**
6490a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6500a3e67a4SJesse Barnes  * @dev: DRM device
6510a3e67a4SJesse Barnes  * @pipe: pipe to check
6520a3e67a4SJesse Barnes  *
6530a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6540a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
6550a3e67a4SJesse Barnes  * before reading such registers if unsure.
6560a3e67a4SJesse Barnes  */
6570a3e67a4SJesse Barnes static int
6580a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
6590a3e67a4SJesse Barnes {
6602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
661702e7a56SPaulo Zanoni 
662a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
664a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
665a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
66671f8ba6bSPaulo Zanoni 
667a01025afSDaniel Vetter 		return intel_crtc->active;
668a01025afSDaniel Vetter 	} else {
669a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
670a01025afSDaniel Vetter 	}
6710a3e67a4SJesse Barnes }
6720a3e67a4SJesse Barnes 
6734cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
6744cdb83ecSVille Syrjälä {
6754cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6764cdb83ecSVille Syrjälä 	return 0;
6774cdb83ecSVille Syrjälä }
6784cdb83ecSVille Syrjälä 
67942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
68042f52ef8SKeith Packard  * we use as a pipe index
68142f52ef8SKeith Packard  */
682f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
6830a3e67a4SJesse Barnes {
6842d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6850a3e67a4SJesse Barnes 	unsigned long high_frame;
6860a3e67a4SJesse Barnes 	unsigned long low_frame;
687391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
6880a3e67a4SJesse Barnes 
6890a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
69044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
6919db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
6920a3e67a4SJesse Barnes 		return 0;
6930a3e67a4SJesse Barnes 	}
6940a3e67a4SJesse Barnes 
695391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
696391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
697391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
698391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
699391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
700391f75e2SVille Syrjälä 
701391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
702391f75e2SVille Syrjälä 	} else {
703a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
704391f75e2SVille Syrjälä 		u32 htotal;
705391f75e2SVille Syrjälä 
706391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
707391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
708391f75e2SVille Syrjälä 
709391f75e2SVille Syrjälä 		vbl_start *= htotal;
710391f75e2SVille Syrjälä 	}
711391f75e2SVille Syrjälä 
7129db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7139db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7145eddb70bSChris Wilson 
7150a3e67a4SJesse Barnes 	/*
7160a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7170a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7180a3e67a4SJesse Barnes 	 * register.
7190a3e67a4SJesse Barnes 	 */
7200a3e67a4SJesse Barnes 	do {
7215eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
722391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7235eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7240a3e67a4SJesse Barnes 	} while (high1 != high2);
7250a3e67a4SJesse Barnes 
7265eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
727391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7285eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
729391f75e2SVille Syrjälä 
730391f75e2SVille Syrjälä 	/*
731391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
732391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
733391f75e2SVille Syrjälä 	 * counter against vblank start.
734391f75e2SVille Syrjälä 	 */
735edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7360a3e67a4SJesse Barnes }
7370a3e67a4SJesse Barnes 
738f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7399880b7a5SJesse Barnes {
7402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7419db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7429880b7a5SJesse Barnes 
7439880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
74444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7459db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7469880b7a5SJesse Barnes 		return 0;
7479880b7a5SJesse Barnes 	}
7489880b7a5SJesse Barnes 
7499880b7a5SJesse Barnes 	return I915_READ(reg);
7509880b7a5SJesse Barnes }
7519880b7a5SJesse Barnes 
752ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
753ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
754ad3543edSMario Kleiner 
755095163baSVille Syrjälä static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
75654ddcbd2SVille Syrjälä {
75754ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
75854ddcbd2SVille Syrjälä 	uint32_t status;
75924302624SVille Syrjälä 	int reg;
76054ddcbd2SVille Syrjälä 
76124302624SVille Syrjälä 	if (INTEL_INFO(dev)->gen >= 8) {
76224302624SVille Syrjälä 		status = GEN8_PIPE_VBLANK;
76324302624SVille Syrjälä 		reg = GEN8_DE_PIPE_ISR(pipe);
76424302624SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen >= 7) {
76524302624SVille Syrjälä 		status = DE_PIPE_VBLANK_IVB(pipe);
76624302624SVille Syrjälä 		reg = DEISR;
76754ddcbd2SVille Syrjälä 	} else {
76824302624SVille Syrjälä 		status = DE_PIPE_VBLANK(pipe);
76924302624SVille Syrjälä 		reg = DEISR;
77054ddcbd2SVille Syrjälä 	}
771ad3543edSMario Kleiner 
77224302624SVille Syrjälä 	return __raw_i915_read32(dev_priv, reg) & status;
77354ddcbd2SVille Syrjälä }
77454ddcbd2SVille Syrjälä 
775f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
776abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
777abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
7780af7e4dfSMario Kleiner {
779c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
780c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
781c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
782c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
7833aa18df8SVille Syrjälä 	int position;
7840af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
7850af7e4dfSMario Kleiner 	bool in_vbl = true;
7860af7e4dfSMario Kleiner 	int ret = 0;
787ad3543edSMario Kleiner 	unsigned long irqflags;
7880af7e4dfSMario Kleiner 
789c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
7900af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7919db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7920af7e4dfSMario Kleiner 		return 0;
7930af7e4dfSMario Kleiner 	}
7940af7e4dfSMario Kleiner 
795c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
796c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
797c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
798c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7990af7e4dfSMario Kleiner 
800d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
801d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
802d31faf65SVille Syrjälä 		vbl_end /= 2;
803d31faf65SVille Syrjälä 		vtotal /= 2;
804d31faf65SVille Syrjälä 	}
805d31faf65SVille Syrjälä 
806c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
807c2baf4b7SVille Syrjälä 
808ad3543edSMario Kleiner 	/*
809ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
810ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
811ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
812ad3543edSMario Kleiner 	 */
813ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
814ad3543edSMario Kleiner 
815ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
816ad3543edSMario Kleiner 
817ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
818ad3543edSMario Kleiner 	if (stime)
819ad3543edSMario Kleiner 		*stime = ktime_get();
820ad3543edSMario Kleiner 
8217c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8220af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8230af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8240af7e4dfSMario Kleiner 		 */
8257c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
826ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
8277c06b08aSVille Syrjälä 		else
828ad3543edSMario Kleiner 			position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
82954ddcbd2SVille Syrjälä 
830fcb81823SVille Syrjälä 		if (HAS_DDI(dev)) {
831fcb81823SVille Syrjälä 			/*
832fcb81823SVille Syrjälä 			 * On HSW HDMI outputs there seems to be a 2 line
833fcb81823SVille Syrjälä 			 * difference, whereas eDP has the normal 1 line
834fcb81823SVille Syrjälä 			 * difference that earlier platforms have. External
835fcb81823SVille Syrjälä 			 * DP is unknown. For now just check for the 2 line
836fcb81823SVille Syrjälä 			 * difference case on all output types on HSW+.
837fcb81823SVille Syrjälä 			 *
838fcb81823SVille Syrjälä 			 * This might misinterpret the scanline counter being
839fcb81823SVille Syrjälä 			 * one line too far along on eDP, but that's less
840fcb81823SVille Syrjälä 			 * dangerous than the alternative since that would lead
841fcb81823SVille Syrjälä 			 * the vblank timestamp code astray when it sees a
842fcb81823SVille Syrjälä 			 * scanline count before vblank_start during a vblank
843fcb81823SVille Syrjälä 			 * interrupt.
844fcb81823SVille Syrjälä 			 */
845fcb81823SVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
846fcb81823SVille Syrjälä 			if ((in_vbl && (position == vbl_start - 2 ||
847fcb81823SVille Syrjälä 					position == vbl_start - 1)) ||
848fcb81823SVille Syrjälä 			    (!in_vbl && (position == vbl_end - 2 ||
849fcb81823SVille Syrjälä 					 position == vbl_end - 1)))
850fcb81823SVille Syrjälä 				position = (position + 2) % vtotal;
851fcb81823SVille Syrjälä 		} else if (HAS_PCH_SPLIT(dev)) {
85254ddcbd2SVille Syrjälä 			/*
85354ddcbd2SVille Syrjälä 			 * The scanline counter increments at the leading edge
85454ddcbd2SVille Syrjälä 			 * of hsync, ie. it completely misses the active portion
85554ddcbd2SVille Syrjälä 			 * of the line. Fix up the counter at both edges of vblank
85654ddcbd2SVille Syrjälä 			 * to get a more accurate picture whether we're in vblank
85754ddcbd2SVille Syrjälä 			 * or not.
85854ddcbd2SVille Syrjälä 			 */
859095163baSVille Syrjälä 			in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
86054ddcbd2SVille Syrjälä 			if ((in_vbl && position == vbl_start - 1) ||
86154ddcbd2SVille Syrjälä 			    (!in_vbl && position == vbl_end - 1))
86254ddcbd2SVille Syrjälä 				position = (position + 1) % vtotal;
8630af7e4dfSMario Kleiner 		} else {
864095163baSVille Syrjälä 			/*
865095163baSVille Syrjälä 			 * ISR vblank status bits don't work the way we'd want
866095163baSVille Syrjälä 			 * them to work on non-PCH platforms (for
867095163baSVille Syrjälä 			 * ilk_pipe_in_vblank_locked()), and there doesn't
868095163baSVille Syrjälä 			 * appear any other way to determine if we're currently
869095163baSVille Syrjälä 			 * in vblank.
870095163baSVille Syrjälä 			 *
871095163baSVille Syrjälä 			 * Instead let's assume that we're already in vblank if
872095163baSVille Syrjälä 			 * we got called from the vblank interrupt and the
873095163baSVille Syrjälä 			 * scanline counter value indicates that we're on the
874095163baSVille Syrjälä 			 * line just prior to vblank start. This should result
875095163baSVille Syrjälä 			 * in the correct answer, unless the vblank interrupt
876095163baSVille Syrjälä 			 * delivery really got delayed for almost exactly one
877095163baSVille Syrjälä 			 * full frame/field.
878095163baSVille Syrjälä 			 */
879095163baSVille Syrjälä 			if (flags & DRM_CALLED_FROM_VBLIRQ &&
880095163baSVille Syrjälä 			    position == vbl_start - 1) {
881095163baSVille Syrjälä 				position = (position + 1) % vtotal;
882095163baSVille Syrjälä 
883095163baSVille Syrjälä 				/* Signal this correction as "applied". */
884095163baSVille Syrjälä 				ret |= 0x8;
885095163baSVille Syrjälä 			}
886095163baSVille Syrjälä 		}
887095163baSVille Syrjälä 	} else {
8880af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8890af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8900af7e4dfSMario Kleiner 		 * scanout position.
8910af7e4dfSMario Kleiner 		 */
892ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8930af7e4dfSMario Kleiner 
8943aa18df8SVille Syrjälä 		/* convert to pixel counts */
8953aa18df8SVille Syrjälä 		vbl_start *= htotal;
8963aa18df8SVille Syrjälä 		vbl_end *= htotal;
8973aa18df8SVille Syrjälä 		vtotal *= htotal;
8983aa18df8SVille Syrjälä 	}
8993aa18df8SVille Syrjälä 
900ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
901ad3543edSMario Kleiner 	if (etime)
902ad3543edSMario Kleiner 		*etime = ktime_get();
903ad3543edSMario Kleiner 
904ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
905ad3543edSMario Kleiner 
906ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
907ad3543edSMario Kleiner 
9083aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9093aa18df8SVille Syrjälä 
9103aa18df8SVille Syrjälä 	/*
9113aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9123aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9133aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9143aa18df8SVille Syrjälä 	 * up since vbl_end.
9153aa18df8SVille Syrjälä 	 */
9163aa18df8SVille Syrjälä 	if (position >= vbl_start)
9173aa18df8SVille Syrjälä 		position -= vbl_end;
9183aa18df8SVille Syrjälä 	else
9193aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9203aa18df8SVille Syrjälä 
9217c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9223aa18df8SVille Syrjälä 		*vpos = position;
9233aa18df8SVille Syrjälä 		*hpos = 0;
9243aa18df8SVille Syrjälä 	} else {
9250af7e4dfSMario Kleiner 		*vpos = position / htotal;
9260af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9270af7e4dfSMario Kleiner 	}
9280af7e4dfSMario Kleiner 
9290af7e4dfSMario Kleiner 	/* In vblank? */
9300af7e4dfSMario Kleiner 	if (in_vbl)
9310af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9320af7e4dfSMario Kleiner 
9330af7e4dfSMario Kleiner 	return ret;
9340af7e4dfSMario Kleiner }
9350af7e4dfSMario Kleiner 
936f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9370af7e4dfSMario Kleiner 			      int *max_error,
9380af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9390af7e4dfSMario Kleiner 			      unsigned flags)
9400af7e4dfSMario Kleiner {
9414041b853SChris Wilson 	struct drm_crtc *crtc;
9420af7e4dfSMario Kleiner 
9437eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9444041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9450af7e4dfSMario Kleiner 		return -EINVAL;
9460af7e4dfSMario Kleiner 	}
9470af7e4dfSMario Kleiner 
9480af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9494041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9504041b853SChris Wilson 	if (crtc == NULL) {
9514041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9524041b853SChris Wilson 		return -EINVAL;
9534041b853SChris Wilson 	}
9544041b853SChris Wilson 
9554041b853SChris Wilson 	if (!crtc->enabled) {
9564041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9574041b853SChris Wilson 		return -EBUSY;
9584041b853SChris Wilson 	}
9590af7e4dfSMario Kleiner 
9600af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9614041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9624041b853SChris Wilson 						     vblank_time, flags,
9637da903efSVille Syrjälä 						     crtc,
9647da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9650af7e4dfSMario Kleiner }
9660af7e4dfSMario Kleiner 
96767c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
96867c347ffSJani Nikula 				struct drm_connector *connector)
969321a1b30SEgbert Eich {
970321a1b30SEgbert Eich 	enum drm_connector_status old_status;
971321a1b30SEgbert Eich 
972321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
973321a1b30SEgbert Eich 	old_status = connector->status;
974321a1b30SEgbert Eich 
975321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
97667c347ffSJani Nikula 	if (old_status == connector->status)
97767c347ffSJani Nikula 		return false;
97867c347ffSJani Nikula 
97967c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
980321a1b30SEgbert Eich 		      connector->base.id,
981321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
98267c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
98367c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
98467c347ffSJani Nikula 
98567c347ffSJani Nikula 	return true;
986321a1b30SEgbert Eich }
987321a1b30SEgbert Eich 
9885ca58282SJesse Barnes /*
9895ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
9905ca58282SJesse Barnes  */
991ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
992ac4c16c5SEgbert Eich 
9935ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
9945ca58282SJesse Barnes {
9952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9962d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
9975ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
998c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
999cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1000cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1001cd569aedSEgbert Eich 	struct drm_connector *connector;
1002cd569aedSEgbert Eich 	unsigned long irqflags;
1003cd569aedSEgbert Eich 	bool hpd_disabled = false;
1004321a1b30SEgbert Eich 	bool changed = false;
1005142e2398SEgbert Eich 	u32 hpd_event_bits;
10065ca58282SJesse Barnes 
100752d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
100852d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
100952d7ecedSDaniel Vetter 		return;
101052d7ecedSDaniel Vetter 
1011a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1012e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1013e67189abSJesse Barnes 
1014cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1015142e2398SEgbert Eich 
1016142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1017142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1018cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1019cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1020cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1021cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1022cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1023cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1024cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1025cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1026cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1027cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1028cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1029cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1030cd569aedSEgbert Eich 			hpd_disabled = true;
1031cd569aedSEgbert Eich 		}
1032142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1033142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1034142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1035142e2398SEgbert Eich 		}
1036cd569aedSEgbert Eich 	}
1037cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1038cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1039cd569aedSEgbert Eich 	  * some connectors */
1040ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1041cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1042ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1043ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1044ac4c16c5SEgbert Eich 	}
1045cd569aedSEgbert Eich 
1046cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1047cd569aedSEgbert Eich 
1048321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1049321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1050321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1051321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1052cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1053cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1054321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1055321a1b30SEgbert Eich 				changed = true;
1056321a1b30SEgbert Eich 		}
1057321a1b30SEgbert Eich 	}
105840ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
105940ee3381SKeith Packard 
1060321a1b30SEgbert Eich 	if (changed)
1061321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10625ca58282SJesse Barnes }
10635ca58282SJesse Barnes 
10643ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10653ca1ccedSVille Syrjälä {
10663ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10673ca1ccedSVille Syrjälä }
10683ca1ccedSVille Syrjälä 
1069d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1070f97108d1SJesse Barnes {
10712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1072b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10739270388eSDaniel Vetter 	u8 new_delay;
10749270388eSDaniel Vetter 
1075d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1076f97108d1SJesse Barnes 
107773edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
107873edd18fSDaniel Vetter 
107920e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10809270388eSDaniel Vetter 
10817648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1082b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1083b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1084f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1085f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1086f97108d1SJesse Barnes 
1087f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1088b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
108920e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
109020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
109120e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
109220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1093b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
109420e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
109520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
109620e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
109720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1098f97108d1SJesse Barnes 	}
1099f97108d1SJesse Barnes 
11007648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
110120e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1102f97108d1SJesse Barnes 
1103d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11049270388eSDaniel Vetter 
1105f97108d1SJesse Barnes 	return;
1106f97108d1SJesse Barnes }
1107f97108d1SJesse Barnes 
1108549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1109549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1110549f7365SChris Wilson {
1111475553deSChris Wilson 	if (ring->obj == NULL)
1112475553deSChris Wilson 		return;
1113475553deSChris Wilson 
1114814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11159862e600SChris Wilson 
1116549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
111710cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1118549f7365SChris Wilson }
1119549f7365SChris Wilson 
11204912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11213b8d8d91SJesse Barnes {
11222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11232d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1124edbfdb45SPaulo Zanoni 	u32 pm_iir;
1125dd75fdc8SChris Wilson 	int new_delay, adj;
11263b8d8d91SJesse Barnes 
112759cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1128c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1129c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11304848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
1131a6706b45SDeepak S 	snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
113259cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11334912d041SBen Widawsky 
113460611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1135a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
113660611c13SPaulo Zanoni 
1137a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11383b8d8d91SJesse Barnes 		return;
11393b8d8d91SJesse Barnes 
11404fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11417b9e0ae6SChris Wilson 
1142dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11437425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1144dd75fdc8SChris Wilson 		if (adj > 0)
1145dd75fdc8SChris Wilson 			adj *= 2;
1146dd75fdc8SChris Wilson 		else
1147dd75fdc8SChris Wilson 			adj = 1;
1148b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11497425034aSVille Syrjälä 
11507425034aSVille Syrjälä 		/*
11517425034aSVille Syrjälä 		 * For better performance, jump directly
11527425034aSVille Syrjälä 		 * to RPe if we're below it.
11537425034aSVille Syrjälä 		 */
1154b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1155b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1156dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1157b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1158b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1159dd75fdc8SChris Wilson 		else
1160b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1161dd75fdc8SChris Wilson 		adj = 0;
1162dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1163dd75fdc8SChris Wilson 		if (adj < 0)
1164dd75fdc8SChris Wilson 			adj *= 2;
1165dd75fdc8SChris Wilson 		else
1166dd75fdc8SChris Wilson 			adj = -1;
1167b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1168dd75fdc8SChris Wilson 	} else { /* unknown event */
1169b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1170dd75fdc8SChris Wilson 	}
11713b8d8d91SJesse Barnes 
117279249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
117379249636SBen Widawsky 	 * interrupt
117479249636SBen Widawsky 	 */
11751272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1176b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1177b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
117827544369SDeepak S 
1179b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1180dd75fdc8SChris Wilson 
11810a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
11820a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
11830a073b84SJesse Barnes 	else
11844912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
11853b8d8d91SJesse Barnes 
11864fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11873b8d8d91SJesse Barnes }
11883b8d8d91SJesse Barnes 
1189e3689190SBen Widawsky 
1190e3689190SBen Widawsky /**
1191e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1192e3689190SBen Widawsky  * occurred.
1193e3689190SBen Widawsky  * @work: workqueue struct
1194e3689190SBen Widawsky  *
1195e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1196e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1197e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1198e3689190SBen Widawsky  */
1199e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1200e3689190SBen Widawsky {
12012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12022d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1203e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
120435a85ac6SBen Widawsky 	char *parity_event[6];
1205e3689190SBen Widawsky 	uint32_t misccpctl;
1206e3689190SBen Widawsky 	unsigned long flags;
120735a85ac6SBen Widawsky 	uint8_t slice = 0;
1208e3689190SBen Widawsky 
1209e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1210e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1211e3689190SBen Widawsky 	 * any time we access those registers.
1212e3689190SBen Widawsky 	 */
1213e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1214e3689190SBen Widawsky 
121535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
121635a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
121735a85ac6SBen Widawsky 		goto out;
121835a85ac6SBen Widawsky 
1219e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1220e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1221e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1222e3689190SBen Widawsky 
122335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
122435a85ac6SBen Widawsky 		u32 reg;
122535a85ac6SBen Widawsky 
122635a85ac6SBen Widawsky 		slice--;
122735a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
122835a85ac6SBen Widawsky 			break;
122935a85ac6SBen Widawsky 
123035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
123135a85ac6SBen Widawsky 
123235a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
123335a85ac6SBen Widawsky 
123435a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1235e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1236e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1237e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1238e3689190SBen Widawsky 
123935a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
124035a85ac6SBen Widawsky 		POSTING_READ(reg);
1241e3689190SBen Widawsky 
1242cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1243e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1244e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1245e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
124635a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
124735a85ac6SBen Widawsky 		parity_event[5] = NULL;
1248e3689190SBen Widawsky 
12495bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1250e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1251e3689190SBen Widawsky 
125235a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
125335a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1254e3689190SBen Widawsky 
125535a85ac6SBen Widawsky 		kfree(parity_event[4]);
1256e3689190SBen Widawsky 		kfree(parity_event[3]);
1257e3689190SBen Widawsky 		kfree(parity_event[2]);
1258e3689190SBen Widawsky 		kfree(parity_event[1]);
1259e3689190SBen Widawsky 	}
1260e3689190SBen Widawsky 
126135a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
126235a85ac6SBen Widawsky 
126335a85ac6SBen Widawsky out:
126435a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
126535a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
126635a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
126735a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
126835a85ac6SBen Widawsky 
126935a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
127035a85ac6SBen Widawsky }
127135a85ac6SBen Widawsky 
127235a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1273e3689190SBen Widawsky {
12742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1275e3689190SBen Widawsky 
1276040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1277e3689190SBen Widawsky 		return;
1278e3689190SBen Widawsky 
1279d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
128035a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1281d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1282e3689190SBen Widawsky 
128335a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
128435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
128535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
128635a85ac6SBen Widawsky 
128735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
128835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
128935a85ac6SBen Widawsky 
1290a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1291e3689190SBen Widawsky }
1292e3689190SBen Widawsky 
1293f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1294f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1295f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1296f1af8fc1SPaulo Zanoni {
1297f1af8fc1SPaulo Zanoni 	if (gt_iir &
1298f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1299f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1300f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1301f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1302f1af8fc1SPaulo Zanoni }
1303f1af8fc1SPaulo Zanoni 
1304e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1305e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1306e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1307e7b4c6b1SDaniel Vetter {
1308e7b4c6b1SDaniel Vetter 
1309cc609d5dSBen Widawsky 	if (gt_iir &
1310cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1311e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1312cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1313e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1314cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1315e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1316e7b4c6b1SDaniel Vetter 
1317cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1318cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1319cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
132058174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
132158174462SMika Kuoppala 				  gt_iir);
1322e7b4c6b1SDaniel Vetter 	}
1323e3689190SBen Widawsky 
132435a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
132535a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1326e7b4c6b1SDaniel Vetter }
1327e7b4c6b1SDaniel Vetter 
1328abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1329abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1330abd58f01SBen Widawsky 				       u32 master_ctl)
1331abd58f01SBen Widawsky {
1332abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1333abd58f01SBen Widawsky 	uint32_t tmp = 0;
1334abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1335abd58f01SBen Widawsky 
1336abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1337abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1338abd58f01SBen Widawsky 		if (tmp) {
1339abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1340abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1341abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1342abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1343abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1344abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1345abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1346abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1347abd58f01SBen Widawsky 		} else
1348abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1349abd58f01SBen Widawsky 	}
1350abd58f01SBen Widawsky 
1351abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1352abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1353abd58f01SBen Widawsky 		if (tmp) {
1354abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1355abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1356abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1357abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1358abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1359abd58f01SBen Widawsky 		} else
1360abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1361abd58f01SBen Widawsky 	}
1362abd58f01SBen Widawsky 
1363abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1364abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1365abd58f01SBen Widawsky 		if (tmp) {
1366abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1367abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1368abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1369abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1370abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1371abd58f01SBen Widawsky 		} else
1372abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1373abd58f01SBen Widawsky 	}
1374abd58f01SBen Widawsky 
1375abd58f01SBen Widawsky 	return ret;
1376abd58f01SBen Widawsky }
1377abd58f01SBen Widawsky 
1378b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1379b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1380b543fb04SEgbert Eich 
138110a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1382b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1383b543fb04SEgbert Eich 					 const u32 *hpd)
1384b543fb04SEgbert Eich {
13852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1386b543fb04SEgbert Eich 	int i;
138710a504deSDaniel Vetter 	bool storm_detected = false;
1388b543fb04SEgbert Eich 
138991d131d2SDaniel Vetter 	if (!hotplug_trigger)
139091d131d2SDaniel Vetter 		return;
139191d131d2SDaniel Vetter 
1392cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1393cc9bd499SImre Deak 			  hotplug_trigger);
1394cc9bd499SImre Deak 
1395b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1396b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1397821450c6SEgbert Eich 
13983432087eSChris Wilson 		WARN_ONCE(hpd[i] & hotplug_trigger &&
13998b5565b8SChris Wilson 			  dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
1400cba1c073SChris Wilson 			  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1401cba1c073SChris Wilson 			  hotplug_trigger, i, hpd[i]);
1402b8f102e8SEgbert Eich 
1403b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1404b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1405b543fb04SEgbert Eich 			continue;
1406b543fb04SEgbert Eich 
1407bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1408b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1409b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1410b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1411b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1412b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1413b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1414b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1415b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1416142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1417b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
141810a504deSDaniel Vetter 			storm_detected = true;
1419b543fb04SEgbert Eich 		} else {
1420b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1421b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1422b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1423b543fb04SEgbert Eich 		}
1424b543fb04SEgbert Eich 	}
1425b543fb04SEgbert Eich 
142610a504deSDaniel Vetter 	if (storm_detected)
142710a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1428b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
14295876fa0dSDaniel Vetter 
1430645416f5SDaniel Vetter 	/*
1431645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1432645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1433645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1434645416f5SDaniel Vetter 	 * deadlock.
1435645416f5SDaniel Vetter 	 */
1436645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1437b543fb04SEgbert Eich }
1438b543fb04SEgbert Eich 
1439515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1440515ac2bbSDaniel Vetter {
14412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
144228c70f16SDaniel Vetter 
144328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1444515ac2bbSDaniel Vetter }
1445515ac2bbSDaniel Vetter 
1446ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1447ce99c256SDaniel Vetter {
14482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
14499ee32feaSDaniel Vetter 
14509ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1451ce99c256SDaniel Vetter }
1452ce99c256SDaniel Vetter 
14538bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1454277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1455eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1456eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14578bc5e955SDaniel Vetter 					 uint32_t crc4)
14588bf1e9f1SShuang He {
14598bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
14608bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
14618bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1462ac2300d4SDamien Lespiau 	int head, tail;
1463b2c88f5bSDamien Lespiau 
1464d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1465d538bbdfSDamien Lespiau 
14660c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1467d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
14680c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
14690c912c79SDamien Lespiau 		return;
14700c912c79SDamien Lespiau 	}
14710c912c79SDamien Lespiau 
1472d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1473d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1474b2c88f5bSDamien Lespiau 
1475b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1476d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1477b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1478b2c88f5bSDamien Lespiau 		return;
1479b2c88f5bSDamien Lespiau 	}
1480b2c88f5bSDamien Lespiau 
1481b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
14828bf1e9f1SShuang He 
14838bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1484eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1485eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1486eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1487eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1488eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1489b2c88f5bSDamien Lespiau 
1490b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1491d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1492d538bbdfSDamien Lespiau 
1493d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
149407144428SDamien Lespiau 
149507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
14968bf1e9f1SShuang He }
1497277de95eSDaniel Vetter #else
1498277de95eSDaniel Vetter static inline void
1499277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1500277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1501277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1502277de95eSDaniel Vetter 			     uint32_t crc4) {}
1503277de95eSDaniel Vetter #endif
1504eba94eb9SDaniel Vetter 
1505277de95eSDaniel Vetter 
1506277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15075a69b89fSDaniel Vetter {
15085a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15095a69b89fSDaniel Vetter 
1510277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15115a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15125a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15135a69b89fSDaniel Vetter }
15145a69b89fSDaniel Vetter 
1515277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1516eba94eb9SDaniel Vetter {
1517eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1518eba94eb9SDaniel Vetter 
1519277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1520eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1521eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1522eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1523eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15248bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1525eba94eb9SDaniel Vetter }
15265b3a856bSDaniel Vetter 
1527277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15285b3a856bSDaniel Vetter {
15295b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15300b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15310b5c5ed0SDaniel Vetter 
15320b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15330b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15340b5c5ed0SDaniel Vetter 	else
15350b5c5ed0SDaniel Vetter 		res1 = 0;
15360b5c5ed0SDaniel Vetter 
15370b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15380b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15390b5c5ed0SDaniel Vetter 	else
15400b5c5ed0SDaniel Vetter 		res2 = 0;
15415b3a856bSDaniel Vetter 
1542277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15430b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15440b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15450b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15460b5c5ed0SDaniel Vetter 				     res1, res2);
15475b3a856bSDaniel Vetter }
15488bf1e9f1SShuang He 
15491403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15501403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15511403c0d4SPaulo Zanoni  * the work queue. */
15521403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1553baf02a1fSBen Widawsky {
1554a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
155559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1556a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1557a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
155859cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
15592adbee62SDaniel Vetter 
15602adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
156141a05a3aSDaniel Vetter 	}
1562baf02a1fSBen Widawsky 
15631403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
156412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
156512638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
156612638c57SBen Widawsky 
156712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
156858174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
156958174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
157058174462SMika Kuoppala 					  pm_iir);
157112638c57SBen Widawsky 		}
157212638c57SBen Widawsky 	}
15731403c0d4SPaulo Zanoni }
1574baf02a1fSBen Widawsky 
1575c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
15767e231dbeSJesse Barnes {
1577c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
157891d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
15797e231dbeSJesse Barnes 	int pipe;
15807e231dbeSJesse Barnes 
158158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
15827e231dbeSJesse Barnes 	for_each_pipe(pipe) {
158391d181ddSImre Deak 		int reg;
1584bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
158591d181ddSImre Deak 
1586bbb5eebfSDaniel Vetter 		/*
1587bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1588bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1589bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1590bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1591bbb5eebfSDaniel Vetter 		 * handle.
1592bbb5eebfSDaniel Vetter 		 */
1593bbb5eebfSDaniel Vetter 		mask = 0;
1594bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1595bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1596bbb5eebfSDaniel Vetter 
1597bbb5eebfSDaniel Vetter 		switch (pipe) {
1598bbb5eebfSDaniel Vetter 		case PIPE_A:
1599bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1600bbb5eebfSDaniel Vetter 			break;
1601bbb5eebfSDaniel Vetter 		case PIPE_B:
1602bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1603bbb5eebfSDaniel Vetter 			break;
1604bbb5eebfSDaniel Vetter 		}
1605bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1606bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1607bbb5eebfSDaniel Vetter 
1608bbb5eebfSDaniel Vetter 		if (!mask)
160991d181ddSImre Deak 			continue;
161091d181ddSImre Deak 
161191d181ddSImre Deak 		reg = PIPESTAT(pipe);
1612bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1613bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16147e231dbeSJesse Barnes 
16157e231dbeSJesse Barnes 		/*
16167e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16177e231dbeSJesse Barnes 		 */
161891d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
161991d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16207e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16217e231dbeSJesse Barnes 	}
162258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16237e231dbeSJesse Barnes 
162431acc7f5SJesse Barnes 	for_each_pipe(pipe) {
16257b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
162631acc7f5SJesse Barnes 			drm_handle_vblank(dev, pipe);
162731acc7f5SJesse Barnes 
1628579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
162931acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
163031acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
163131acc7f5SJesse Barnes 		}
16324356d586SDaniel Vetter 
16334356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1634277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16352d9d2b0bSVille Syrjälä 
16362d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
16372d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1638fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
163931acc7f5SJesse Barnes 	}
164031acc7f5SJesse Barnes 
1641c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1642c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1643c1874ed7SImre Deak }
1644c1874ed7SImre Deak 
164516c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
164616c6c56bSVille Syrjälä {
164716c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
164816c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
164916c6c56bSVille Syrjälä 
165016c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
165116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
165216c6c56bSVille Syrjälä 
165316c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
165416c6c56bSVille Syrjälä 	} else {
165516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
165616c6c56bSVille Syrjälä 
165716c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
165816c6c56bSVille Syrjälä 	}
165916c6c56bSVille Syrjälä 
166016c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
166116c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
166216c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
166316c6c56bSVille Syrjälä 
166416c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
166516c6c56bSVille Syrjälä 	/*
166616c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
166716c6c56bSVille Syrjälä 	 * may miss hotplug events.
166816c6c56bSVille Syrjälä 	 */
166916c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
167016c6c56bSVille Syrjälä }
167116c6c56bSVille Syrjälä 
1672c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1673c1874ed7SImre Deak {
1674c1874ed7SImre Deak 	struct drm_device *dev = (struct drm_device *) arg;
16752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1676c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1677c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1678c1874ed7SImre Deak 
1679c1874ed7SImre Deak 	while (true) {
1680c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1681c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1682c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1683c1874ed7SImre Deak 
1684c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1685c1874ed7SImre Deak 			goto out;
1686c1874ed7SImre Deak 
1687c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1688c1874ed7SImre Deak 
1689c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1690c1874ed7SImre Deak 
1691c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1692c1874ed7SImre Deak 
16937e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
169416c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
169516c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
16967e231dbeSJesse Barnes 
169760611c13SPaulo Zanoni 		if (pm_iir)
1698d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16997e231dbeSJesse Barnes 
17007e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
17017e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
17027e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
17037e231dbeSJesse Barnes 	}
17047e231dbeSJesse Barnes 
17057e231dbeSJesse Barnes out:
17067e231dbeSJesse Barnes 	return ret;
17077e231dbeSJesse Barnes }
17087e231dbeSJesse Barnes 
170923e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1710776ad806SJesse Barnes {
17112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
17129db4a9c7SJesse Barnes 	int pipe;
1713b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1714776ad806SJesse Barnes 
171510a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
171691d131d2SDaniel Vetter 
1717cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1718cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1719776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1720cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1721cfc33bf7SVille Syrjälä 				 port_name(port));
1722cfc33bf7SVille Syrjälä 	}
1723776ad806SJesse Barnes 
1724ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1725ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1726ce99c256SDaniel Vetter 
1727776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1728515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1729776ad806SJesse Barnes 
1730776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1731776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1732776ad806SJesse Barnes 
1733776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1734776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1735776ad806SJesse Barnes 
1736776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1737776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1738776ad806SJesse Barnes 
17399db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
17409db4a9c7SJesse Barnes 		for_each_pipe(pipe)
17419db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17429db4a9c7SJesse Barnes 					 pipe_name(pipe),
17439db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1744776ad806SJesse Barnes 
1745776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1746776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1747776ad806SJesse Barnes 
1748776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1749776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1750776ad806SJesse Barnes 
1751776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17528664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
17538664281bSPaulo Zanoni 							  false))
1754fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
17558664281bSPaulo Zanoni 
17568664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17578664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
17588664281bSPaulo Zanoni 							  false))
1759fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
17608664281bSPaulo Zanoni }
17618664281bSPaulo Zanoni 
17628664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17638664281bSPaulo Zanoni {
17648664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17658664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17665a69b89fSDaniel Vetter 	enum pipe pipe;
17678664281bSPaulo Zanoni 
1768de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1769de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1770de032bf4SPaulo Zanoni 
17715a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
17725a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
17735a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
17745a69b89fSDaniel Vetter 								  false))
1775fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
17765a69b89fSDaniel Vetter 					  pipe_name(pipe));
17775a69b89fSDaniel Vetter 		}
17788664281bSPaulo Zanoni 
17795a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17805a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1781277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17825a69b89fSDaniel Vetter 			else
1783277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17845a69b89fSDaniel Vetter 		}
17855a69b89fSDaniel Vetter 	}
17868bf1e9f1SShuang He 
17878664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17888664281bSPaulo Zanoni }
17898664281bSPaulo Zanoni 
17908664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17918664281bSPaulo Zanoni {
17928664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17938664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17948664281bSPaulo Zanoni 
1795de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1796de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1797de032bf4SPaulo Zanoni 
17988664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17998664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
18008664281bSPaulo Zanoni 							  false))
1801fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
18028664281bSPaulo Zanoni 
18038664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
18048664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
18058664281bSPaulo Zanoni 							  false))
1806fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
18078664281bSPaulo Zanoni 
18088664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
18098664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
18108664281bSPaulo Zanoni 							  false))
1811fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
18128664281bSPaulo Zanoni 
18138664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1814776ad806SJesse Barnes }
1815776ad806SJesse Barnes 
181623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
181723e81d69SAdam Jackson {
18182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
181923e81d69SAdam Jackson 	int pipe;
1820b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
182123e81d69SAdam Jackson 
182210a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
182391d131d2SDaniel Vetter 
1824cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1825cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
182623e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1827cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1828cfc33bf7SVille Syrjälä 				 port_name(port));
1829cfc33bf7SVille Syrjälä 	}
183023e81d69SAdam Jackson 
183123e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1832ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
183323e81d69SAdam Jackson 
183423e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1835515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
183623e81d69SAdam Jackson 
183723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
183823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
183923e81d69SAdam Jackson 
184023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
184123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
184223e81d69SAdam Jackson 
184323e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
184423e81d69SAdam Jackson 		for_each_pipe(pipe)
184523e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
184623e81d69SAdam Jackson 					 pipe_name(pipe),
184723e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18488664281bSPaulo Zanoni 
18498664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18508664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
185123e81d69SAdam Jackson }
185223e81d69SAdam Jackson 
1853c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1854c008bc6eSPaulo Zanoni {
1855c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
185640da17c2SDaniel Vetter 	enum pipe pipe;
1857c008bc6eSPaulo Zanoni 
1858c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1859c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1860c008bc6eSPaulo Zanoni 
1861c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1862c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1863c008bc6eSPaulo Zanoni 
1864c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1865c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1866c008bc6eSPaulo Zanoni 
186740da17c2SDaniel Vetter 	for_each_pipe(pipe) {
186840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
186940da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1870c008bc6eSPaulo Zanoni 
187140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
187240da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1873fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
187440da17c2SDaniel Vetter 					  pipe_name(pipe));
1875c008bc6eSPaulo Zanoni 
187640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
187740da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18785b3a856bSDaniel Vetter 
187940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
188040da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
188140da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
188240da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1883c008bc6eSPaulo Zanoni 		}
1884c008bc6eSPaulo Zanoni 	}
1885c008bc6eSPaulo Zanoni 
1886c008bc6eSPaulo Zanoni 	/* check event from PCH */
1887c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1888c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1889c008bc6eSPaulo Zanoni 
1890c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1891c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1892c008bc6eSPaulo Zanoni 		else
1893c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1894c008bc6eSPaulo Zanoni 
1895c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1896c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1897c008bc6eSPaulo Zanoni 	}
1898c008bc6eSPaulo Zanoni 
1899c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1900c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1901c008bc6eSPaulo Zanoni }
1902c008bc6eSPaulo Zanoni 
19039719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
19049719fb98SPaulo Zanoni {
19059719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
190607d27e20SDamien Lespiau 	enum pipe pipe;
19079719fb98SPaulo Zanoni 
19089719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
19099719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
19109719fb98SPaulo Zanoni 
19119719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
19129719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
19139719fb98SPaulo Zanoni 
19149719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
19159719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
19169719fb98SPaulo Zanoni 
191707d27e20SDamien Lespiau 	for_each_pipe(pipe) {
191807d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
191907d27e20SDamien Lespiau 			drm_handle_vblank(dev, pipe);
192040da17c2SDaniel Vetter 
192140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
192207d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
192307d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
192407d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
19259719fb98SPaulo Zanoni 		}
19269719fb98SPaulo Zanoni 	}
19279719fb98SPaulo Zanoni 
19289719fb98SPaulo Zanoni 	/* check event from PCH */
19299719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19309719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19319719fb98SPaulo Zanoni 
19329719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19339719fb98SPaulo Zanoni 
19349719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19359719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19369719fb98SPaulo Zanoni 	}
19379719fb98SPaulo Zanoni }
19389719fb98SPaulo Zanoni 
1939f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1940b1f14ad0SJesse Barnes {
1941b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
19422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1943f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19440e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1945b1f14ad0SJesse Barnes 
19468664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19478664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1948907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19498664281bSPaulo Zanoni 
1950b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1951b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1952b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
195323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19540e43406bSChris Wilson 
195544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
195644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
195744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
195844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
195944498aeaSPaulo Zanoni 	 * due to its back queue). */
1960ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
196144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
196244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
196344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1964ab5c608bSBen Widawsky 	}
196544498aeaSPaulo Zanoni 
19660e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19670e43406bSChris Wilson 	if (gt_iir) {
1968d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19690e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1970d8fc8a47SPaulo Zanoni 		else
1971d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19720e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
19730e43406bSChris Wilson 		ret = IRQ_HANDLED;
19740e43406bSChris Wilson 	}
1975b1f14ad0SJesse Barnes 
1976b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19770e43406bSChris Wilson 	if (de_iir) {
1978f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19799719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1980f1af8fc1SPaulo Zanoni 		else
1981f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19820e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
19830e43406bSChris Wilson 		ret = IRQ_HANDLED;
19840e43406bSChris Wilson 	}
19850e43406bSChris Wilson 
1986f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1987f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19880e43406bSChris Wilson 		if (pm_iir) {
1989d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1990b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19910e43406bSChris Wilson 			ret = IRQ_HANDLED;
19920e43406bSChris Wilson 		}
1993f1af8fc1SPaulo Zanoni 	}
1994b1f14ad0SJesse Barnes 
1995b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1996b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1997ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
199844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
199944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2000ab5c608bSBen Widawsky 	}
2001b1f14ad0SJesse Barnes 
2002b1f14ad0SJesse Barnes 	return ret;
2003b1f14ad0SJesse Barnes }
2004b1f14ad0SJesse Barnes 
2005abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2006abd58f01SBen Widawsky {
2007abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2008abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2009abd58f01SBen Widawsky 	u32 master_ctl;
2010abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2011abd58f01SBen Widawsky 	uint32_t tmp = 0;
2012c42664ccSDaniel Vetter 	enum pipe pipe;
2013abd58f01SBen Widawsky 
2014abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2015abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2016abd58f01SBen Widawsky 	if (!master_ctl)
2017abd58f01SBen Widawsky 		return IRQ_NONE;
2018abd58f01SBen Widawsky 
2019abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2020abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2021abd58f01SBen Widawsky 
2022abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2023abd58f01SBen Widawsky 
2024abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2025abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2026abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2027abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2028abd58f01SBen Widawsky 		else if (tmp)
2029abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2030abd58f01SBen Widawsky 		else
2031abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2032abd58f01SBen Widawsky 
2033abd58f01SBen Widawsky 		if (tmp) {
2034abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2035abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2036abd58f01SBen Widawsky 		}
2037abd58f01SBen Widawsky 	}
2038abd58f01SBen Widawsky 
20396d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20406d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20416d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
20426d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
20436d766f02SDaniel Vetter 		else if (tmp)
20446d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
20456d766f02SDaniel Vetter 		else
20466d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20476d766f02SDaniel Vetter 
20486d766f02SDaniel Vetter 		if (tmp) {
20496d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20506d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
20516d766f02SDaniel Vetter 		}
20526d766f02SDaniel Vetter 	}
20536d766f02SDaniel Vetter 
2054abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2055abd58f01SBen Widawsky 		uint32_t pipe_iir;
2056abd58f01SBen Widawsky 
2057c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2058c42664ccSDaniel Vetter 			continue;
2059c42664ccSDaniel Vetter 
2060abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2061abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
2062abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
2063abd58f01SBen Widawsky 
2064abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2065abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2066abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2067abd58f01SBen Widawsky 		}
2068abd58f01SBen Widawsky 
20690fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
20700fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
20710fbe7870SDaniel Vetter 
207238d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
207338d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
207438d83c96SDaniel Vetter 								  false))
2075fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
207638d83c96SDaniel Vetter 					  pipe_name(pipe));
207738d83c96SDaniel Vetter 		}
207838d83c96SDaniel Vetter 
207930100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
208030100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
208130100f2bSDaniel Vetter 				  pipe_name(pipe),
208230100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
208330100f2bSDaniel Vetter 		}
2084abd58f01SBen Widawsky 
2085abd58f01SBen Widawsky 		if (pipe_iir) {
2086abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2087abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2088c42664ccSDaniel Vetter 		} else
2089abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2090abd58f01SBen Widawsky 	}
2091abd58f01SBen Widawsky 
209292d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
209392d03a80SDaniel Vetter 		/*
209492d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
209592d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
209692d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
209792d03a80SDaniel Vetter 		 */
209892d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
209992d03a80SDaniel Vetter 
210092d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
210192d03a80SDaniel Vetter 
210292d03a80SDaniel Vetter 		if (pch_iir) {
210392d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
210492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
210592d03a80SDaniel Vetter 		}
210692d03a80SDaniel Vetter 	}
210792d03a80SDaniel Vetter 
2108abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2109abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2110abd58f01SBen Widawsky 
2111abd58f01SBen Widawsky 	return ret;
2112abd58f01SBen Widawsky }
2113abd58f01SBen Widawsky 
211417e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
211517e1df07SDaniel Vetter 			       bool reset_completed)
211617e1df07SDaniel Vetter {
211717e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
211817e1df07SDaniel Vetter 	int i;
211917e1df07SDaniel Vetter 
212017e1df07SDaniel Vetter 	/*
212117e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
212217e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
212317e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
212417e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
212517e1df07SDaniel Vetter 	 */
212617e1df07SDaniel Vetter 
212717e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
212817e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
212917e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
213017e1df07SDaniel Vetter 
213117e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
213217e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
213317e1df07SDaniel Vetter 
213417e1df07SDaniel Vetter 	/*
213517e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
213617e1df07SDaniel Vetter 	 * reset state is cleared.
213717e1df07SDaniel Vetter 	 */
213817e1df07SDaniel Vetter 	if (reset_completed)
213917e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
214017e1df07SDaniel Vetter }
214117e1df07SDaniel Vetter 
21428a905236SJesse Barnes /**
21438a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
21448a905236SJesse Barnes  * @work: work struct
21458a905236SJesse Barnes  *
21468a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21478a905236SJesse Barnes  * was detected.
21488a905236SJesse Barnes  */
21498a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
21508a905236SJesse Barnes {
21511f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
21521f83fee0SDaniel Vetter 						    work);
21532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
21542d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
21558a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2156cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2157cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2158cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
215917e1df07SDaniel Vetter 	int ret;
21608a905236SJesse Barnes 
21615bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
21628a905236SJesse Barnes 
21637db0ba24SDaniel Vetter 	/*
21647db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
21657db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
21667db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
21677db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
21687db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
21697db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
21707db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
21717db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
21727db0ba24SDaniel Vetter 	 */
21737db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
217444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
21755bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
21767db0ba24SDaniel Vetter 				   reset_event);
21771f83fee0SDaniel Vetter 
217817e1df07SDaniel Vetter 		/*
217917e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
218017e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
218117e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
218217e1df07SDaniel Vetter 		 * deadlocks with the reset work.
218317e1df07SDaniel Vetter 		 */
2184f69061beSDaniel Vetter 		ret = i915_reset(dev);
2185f69061beSDaniel Vetter 
218617e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
218717e1df07SDaniel Vetter 
2188f69061beSDaniel Vetter 		if (ret == 0) {
2189f69061beSDaniel Vetter 			/*
2190f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2191f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2192f69061beSDaniel Vetter 			 * complete.
2193f69061beSDaniel Vetter 			 *
2194f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2195f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2196f69061beSDaniel Vetter 			 * updates before
2197f69061beSDaniel Vetter 			 * the counter increment.
2198f69061beSDaniel Vetter 			 */
2199f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2200f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2201f69061beSDaniel Vetter 
22025bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2203f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
22041f83fee0SDaniel Vetter 		} else {
22052ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2206f316a42cSBen Gamari 		}
22071f83fee0SDaniel Vetter 
220817e1df07SDaniel Vetter 		/*
220917e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
221017e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
221117e1df07SDaniel Vetter 		 */
221217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2213f316a42cSBen Gamari 	}
22148a905236SJesse Barnes }
22158a905236SJesse Barnes 
221635aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2217c0e09200SDave Airlie {
22188a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2219bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
222063eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2221050ee91fSBen Widawsky 	int pipe, i;
222263eeaf38SJesse Barnes 
222335aed2e6SChris Wilson 	if (!eir)
222435aed2e6SChris Wilson 		return;
222563eeaf38SJesse Barnes 
2226a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22278a905236SJesse Barnes 
2228bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2229bd9854f9SBen Widawsky 
22308a905236SJesse Barnes 	if (IS_G4X(dev)) {
22318a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22328a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22338a905236SJesse Barnes 
2234a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2235a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2236050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2237050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2238a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2239a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22408a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22428a905236SJesse Barnes 		}
22438a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22448a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2245a70491ccSJoe Perches 			pr_err("page table error\n");
2246a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22478a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22483143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
22498a905236SJesse Barnes 		}
22508a905236SJesse Barnes 	}
22518a905236SJesse Barnes 
2252a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
225363eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
225463eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2255a70491ccSJoe Perches 			pr_err("page table error\n");
2256a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
225763eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22583143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
225963eeaf38SJesse Barnes 		}
22608a905236SJesse Barnes 	}
22618a905236SJesse Barnes 
226263eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2263a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
22649db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2265a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
22669db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
226763eeaf38SJesse Barnes 		/* pipestat has already been acked */
226863eeaf38SJesse Barnes 	}
226963eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2270a70491ccSJoe Perches 		pr_err("instruction error\n");
2271a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2272050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2273050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2274a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
227563eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
227663eeaf38SJesse Barnes 
2277a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2278a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2279a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
228063eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
22813143a2bfSChris Wilson 			POSTING_READ(IPEIR);
228263eeaf38SJesse Barnes 		} else {
228363eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
228463eeaf38SJesse Barnes 
2285a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2286a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2287a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2288a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
228963eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22903143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
229163eeaf38SJesse Barnes 		}
229263eeaf38SJesse Barnes 	}
229363eeaf38SJesse Barnes 
229463eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
22953143a2bfSChris Wilson 	POSTING_READ(EIR);
229663eeaf38SJesse Barnes 	eir = I915_READ(EIR);
229763eeaf38SJesse Barnes 	if (eir) {
229863eeaf38SJesse Barnes 		/*
229963eeaf38SJesse Barnes 		 * some errors might have become stuck,
230063eeaf38SJesse Barnes 		 * mask them.
230163eeaf38SJesse Barnes 		 */
230263eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
230363eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
230463eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
230563eeaf38SJesse Barnes 	}
230635aed2e6SChris Wilson }
230735aed2e6SChris Wilson 
230835aed2e6SChris Wilson /**
230935aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
231035aed2e6SChris Wilson  * @dev: drm device
231135aed2e6SChris Wilson  *
231235aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
231335aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
231435aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
231535aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
231635aed2e6SChris Wilson  * of a ring dump etc.).
231735aed2e6SChris Wilson  */
231858174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
231958174462SMika Kuoppala 		       const char *fmt, ...)
232035aed2e6SChris Wilson {
232135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
232258174462SMika Kuoppala 	va_list args;
232358174462SMika Kuoppala 	char error_msg[80];
232435aed2e6SChris Wilson 
232558174462SMika Kuoppala 	va_start(args, fmt);
232658174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
232758174462SMika Kuoppala 	va_end(args);
232858174462SMika Kuoppala 
232958174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
233035aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23318a905236SJesse Barnes 
2332ba1234d1SBen Gamari 	if (wedged) {
2333f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2334f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2335ba1234d1SBen Gamari 
233611ed50ecSBen Gamari 		/*
233717e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
233817e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
233917e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
234017e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
234117e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
234217e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
234317e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
234417e1df07SDaniel Vetter 		 *
234517e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
234617e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
234717e1df07SDaniel Vetter 		 * counter atomic_t.
234811ed50ecSBen Gamari 		 */
234917e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
235011ed50ecSBen Gamari 	}
235111ed50ecSBen Gamari 
2352122f46baSDaniel Vetter 	/*
2353122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2354122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2355122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2356122f46baSDaniel Vetter 	 * code will deadlock.
2357122f46baSDaniel Vetter 	 */
2358122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
23598a905236SJesse Barnes }
23608a905236SJesse Barnes 
236121ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
23624e5359cdSSimon Farnsworth {
23632d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
23644e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
23654e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
236605394f39SChris Wilson 	struct drm_i915_gem_object *obj;
23674e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
23684e5359cdSSimon Farnsworth 	unsigned long flags;
23694e5359cdSSimon Farnsworth 	bool stall_detected;
23704e5359cdSSimon Farnsworth 
23714e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
23724e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
23734e5359cdSSimon Farnsworth 		return;
23744e5359cdSSimon Farnsworth 
23754e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
23764e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
23774e5359cdSSimon Farnsworth 
2378e7d841caSChris Wilson 	if (work == NULL ||
2379e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2380e7d841caSChris Wilson 	    !work->enable_stall_check) {
23814e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
23824e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
23834e5359cdSSimon Farnsworth 		return;
23844e5359cdSSimon Farnsworth 	}
23854e5359cdSSimon Farnsworth 
23864e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
238705394f39SChris Wilson 	obj = work->pending_flip_obj;
2388a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
23899db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2390446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2391f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
23924e5359cdSSimon Farnsworth 	} else {
23939db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2394f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
239501f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
23964e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
23974e5359cdSSimon Farnsworth 	}
23984e5359cdSSimon Farnsworth 
23994e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
24004e5359cdSSimon Farnsworth 
24014e5359cdSSimon Farnsworth 	if (stall_detected) {
24024e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
24034e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
24044e5359cdSSimon Farnsworth 	}
24054e5359cdSSimon Farnsworth }
24064e5359cdSSimon Farnsworth 
240742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
240842f52ef8SKeith Packard  * we use as a pipe index
240942f52ef8SKeith Packard  */
2410f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
24110a3e67a4SJesse Barnes {
24122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2413e9d21d7fSKeith Packard 	unsigned long irqflags;
241471e0ffa5SJesse Barnes 
24155eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
241671e0ffa5SJesse Barnes 		return -EINVAL;
24170a3e67a4SJesse Barnes 
24181ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2419f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
24207c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2421755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
24220a3e67a4SJesse Barnes 	else
24237c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2424755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
24258692d00eSChris Wilson 
24268692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
24273d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24286b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
24291ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24308692d00eSChris Wilson 
24310a3e67a4SJesse Barnes 	return 0;
24320a3e67a4SJesse Barnes }
24330a3e67a4SJesse Barnes 
2434f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2435f796cf8fSJesse Barnes {
24362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2437f796cf8fSJesse Barnes 	unsigned long irqflags;
2438b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
243940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2440f796cf8fSJesse Barnes 
2441f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2442f796cf8fSJesse Barnes 		return -EINVAL;
2443f796cf8fSJesse Barnes 
2444f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2445b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2446b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2447b1f14ad0SJesse Barnes 
2448b1f14ad0SJesse Barnes 	return 0;
2449b1f14ad0SJesse Barnes }
2450b1f14ad0SJesse Barnes 
24517e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24527e231dbeSJesse Barnes {
24532d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24547e231dbeSJesse Barnes 	unsigned long irqflags;
24557e231dbeSJesse Barnes 
24567e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
24577e231dbeSJesse Barnes 		return -EINVAL;
24587e231dbeSJesse Barnes 
24597e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
246031acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2461755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24627e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24637e231dbeSJesse Barnes 
24647e231dbeSJesse Barnes 	return 0;
24657e231dbeSJesse Barnes }
24667e231dbeSJesse Barnes 
2467abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2468abd58f01SBen Widawsky {
2469abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2470abd58f01SBen Widawsky 	unsigned long irqflags;
2471abd58f01SBen Widawsky 
2472abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2473abd58f01SBen Widawsky 		return -EINVAL;
2474abd58f01SBen Widawsky 
2475abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24767167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24777167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2478abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2479abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2480abd58f01SBen Widawsky 	return 0;
2481abd58f01SBen Widawsky }
2482abd58f01SBen Widawsky 
248342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
248442f52ef8SKeith Packard  * we use as a pipe index
248542f52ef8SKeith Packard  */
2486f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24870a3e67a4SJesse Barnes {
24882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2489e9d21d7fSKeith Packard 	unsigned long irqflags;
24900a3e67a4SJesse Barnes 
24911ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24923d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
24936b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
24948692d00eSChris Wilson 
24957c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2496755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2497755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24981ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24990a3e67a4SJesse Barnes }
25000a3e67a4SJesse Barnes 
2501f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2502f796cf8fSJesse Barnes {
25032d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2504f796cf8fSJesse Barnes 	unsigned long irqflags;
2505b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
250640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2507f796cf8fSJesse Barnes 
2508f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2509b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2510b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2511b1f14ad0SJesse Barnes }
2512b1f14ad0SJesse Barnes 
25137e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
25147e231dbeSJesse Barnes {
25152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25167e231dbeSJesse Barnes 	unsigned long irqflags;
25177e231dbeSJesse Barnes 
25187e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
251931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2520755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25217e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25227e231dbeSJesse Barnes }
25237e231dbeSJesse Barnes 
2524abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2525abd58f01SBen Widawsky {
2526abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2527abd58f01SBen Widawsky 	unsigned long irqflags;
2528abd58f01SBen Widawsky 
2529abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2530abd58f01SBen Widawsky 		return;
2531abd58f01SBen Widawsky 
2532abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25337167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25347167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2535abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2536abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2537abd58f01SBen Widawsky }
2538abd58f01SBen Widawsky 
2539893eead0SChris Wilson static u32
2540893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2541852835f3SZou Nan hai {
2542893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2543893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2544893eead0SChris Wilson }
2545893eead0SChris Wilson 
25469107e9d2SChris Wilson static bool
25479107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2548893eead0SChris Wilson {
25499107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
25509107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2551f65d9421SBen Gamari }
2552f65d9421SBen Gamari 
2553a028c4b0SDaniel Vetter static bool
2554a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2555a028c4b0SDaniel Vetter {
2556a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2557a028c4b0SDaniel Vetter 		/*
2558a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2559a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2560a028c4b0SDaniel Vetter 		 * we merge that code.
2561a028c4b0SDaniel Vetter 		 */
2562a028c4b0SDaniel Vetter 		return false;
2563a028c4b0SDaniel Vetter 	} else {
2564a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2565a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2566a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2567a028c4b0SDaniel Vetter 	}
2568a028c4b0SDaniel Vetter }
2569a028c4b0SDaniel Vetter 
25706274f212SChris Wilson static struct intel_ring_buffer *
2571921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2572921d42eaSDaniel Vetter {
2573921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2574921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2575921d42eaSDaniel Vetter 	int i;
2576921d42eaSDaniel Vetter 
2577921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2578921d42eaSDaniel Vetter 		/*
2579921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2580921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2581921d42eaSDaniel Vetter 		 * we merge that code.
2582921d42eaSDaniel Vetter 		 */
2583921d42eaSDaniel Vetter 		return NULL;
2584921d42eaSDaniel Vetter 	} else {
2585921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2586921d42eaSDaniel Vetter 
2587921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2588921d42eaSDaniel Vetter 			if(ring == signaller)
2589921d42eaSDaniel Vetter 				continue;
2590921d42eaSDaniel Vetter 
2591921d42eaSDaniel Vetter 			if (sync_bits ==
2592921d42eaSDaniel Vetter 			    signaller->semaphore_register[ring->id])
2593921d42eaSDaniel Vetter 				return signaller;
2594921d42eaSDaniel Vetter 		}
2595921d42eaSDaniel Vetter 	}
2596921d42eaSDaniel Vetter 
2597921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2598921d42eaSDaniel Vetter 		  ring->id, ipehr);
2599921d42eaSDaniel Vetter 
2600921d42eaSDaniel Vetter 	return NULL;
2601921d42eaSDaniel Vetter }
2602921d42eaSDaniel Vetter 
2603921d42eaSDaniel Vetter static struct intel_ring_buffer *
26046274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2605a24a11e6SChris Wilson {
2606a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
260788fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
260888fe429dSDaniel Vetter 	int i;
2609a24a11e6SChris Wilson 
2610a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2611a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
26126274f212SChris Wilson 		return NULL;
2613a24a11e6SChris Wilson 
261488fe429dSDaniel Vetter 	/*
261588fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
261688fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
261788fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
261888fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
261988fe429dSDaniel Vetter 	 * ringbuffer itself.
2620a24a11e6SChris Wilson 	 */
262188fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
262288fe429dSDaniel Vetter 
262388fe429dSDaniel Vetter 	for (i = 4; i; --i) {
262488fe429dSDaniel Vetter 		/*
262588fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
262688fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
262788fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
262888fe429dSDaniel Vetter 		 */
262988fe429dSDaniel Vetter 		head &= ring->size - 1;
263088fe429dSDaniel Vetter 
263188fe429dSDaniel Vetter 		/* This here seems to blow up */
263288fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2633a24a11e6SChris Wilson 		if (cmd == ipehr)
2634a24a11e6SChris Wilson 			break;
2635a24a11e6SChris Wilson 
263688fe429dSDaniel Vetter 		head -= 4;
263788fe429dSDaniel Vetter 	}
2638a24a11e6SChris Wilson 
263988fe429dSDaniel Vetter 	if (!i)
264088fe429dSDaniel Vetter 		return NULL;
264188fe429dSDaniel Vetter 
264288fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2643921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2644a24a11e6SChris Wilson }
2645a24a11e6SChris Wilson 
26466274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
26476274f212SChris Wilson {
26486274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
26496274f212SChris Wilson 	struct intel_ring_buffer *signaller;
26506274f212SChris Wilson 	u32 seqno, ctl;
26516274f212SChris Wilson 
26526274f212SChris Wilson 	ring->hangcheck.deadlock = true;
26536274f212SChris Wilson 
26546274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26556274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
26566274f212SChris Wilson 		return -1;
26576274f212SChris Wilson 
26586274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
26596274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
26606274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
26616274f212SChris Wilson 		return -1;
26626274f212SChris Wilson 
26636274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
26646274f212SChris Wilson }
26656274f212SChris Wilson 
26666274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26676274f212SChris Wilson {
26686274f212SChris Wilson 	struct intel_ring_buffer *ring;
26696274f212SChris Wilson 	int i;
26706274f212SChris Wilson 
26716274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26726274f212SChris Wilson 		ring->hangcheck.deadlock = false;
26736274f212SChris Wilson }
26746274f212SChris Wilson 
2675ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
267650877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
26771ec14ad3SChris Wilson {
26781ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26791ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26809107e9d2SChris Wilson 	u32 tmp;
26819107e9d2SChris Wilson 
26826274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2683f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
26846274f212SChris Wilson 
26859107e9d2SChris Wilson 	if (IS_GEN2(dev))
2686f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26879107e9d2SChris Wilson 
26889107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26899107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26909107e9d2SChris Wilson 	 * and break the hang. This should work on
26919107e9d2SChris Wilson 	 * all but the second generation chipsets.
26929107e9d2SChris Wilson 	 */
26939107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26941ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
269558174462SMika Kuoppala 		i915_handle_error(dev, false,
269658174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26971ec14ad3SChris Wilson 				  ring->name);
26981ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2699f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
27001ec14ad3SChris Wilson 	}
2701a24a11e6SChris Wilson 
27026274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
27036274f212SChris Wilson 		switch (semaphore_passed(ring)) {
27046274f212SChris Wilson 		default:
2705f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
27066274f212SChris Wilson 		case 1:
270758174462SMika Kuoppala 			i915_handle_error(dev, false,
270858174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2709a24a11e6SChris Wilson 					  ring->name);
2710a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2711f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
27126274f212SChris Wilson 		case 0:
2713f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
27146274f212SChris Wilson 		}
27159107e9d2SChris Wilson 	}
27169107e9d2SChris Wilson 
2717f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2718a24a11e6SChris Wilson }
2719d1e61e7fSChris Wilson 
2720f65d9421SBen Gamari /**
2721f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
272205407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
272305407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
272405407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
272505407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
272605407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2727f65d9421SBen Gamari  */
2728a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2729f65d9421SBen Gamari {
2730f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
27312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2732b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2733b4519513SChris Wilson 	int i;
273405407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27359107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27369107e9d2SChris Wilson #define BUSY 1
27379107e9d2SChris Wilson #define KICK 5
27389107e9d2SChris Wilson #define HUNG 20
2739893eead0SChris Wilson 
2740d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27413e0dc6b0SBen Widawsky 		return;
27423e0dc6b0SBen Widawsky 
2743b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
274450877445SChris Wilson 		u64 acthd;
274550877445SChris Wilson 		u32 seqno;
27469107e9d2SChris Wilson 		bool busy = true;
2747b4519513SChris Wilson 
27486274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27496274f212SChris Wilson 
275005407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
275105407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
275205407ff8SMika Kuoppala 
275305407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
27549107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2755da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2756da661464SMika Kuoppala 
27579107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27589107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2759094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2760f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27619107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27629107e9d2SChris Wilson 								  ring->name);
2763f4adcd24SDaniel Vetter 						else
2764f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2765f4adcd24SDaniel Vetter 								 ring->name);
27669107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2767094f9a54SChris Wilson 					}
2768094f9a54SChris Wilson 					/* Safeguard against driver failure */
2769094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27709107e9d2SChris Wilson 				} else
27719107e9d2SChris Wilson 					busy = false;
277205407ff8SMika Kuoppala 			} else {
27736274f212SChris Wilson 				/* We always increment the hangcheck score
27746274f212SChris Wilson 				 * if the ring is busy and still processing
27756274f212SChris Wilson 				 * the same request, so that no single request
27766274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27776274f212SChris Wilson 				 * batches). The only time we do not increment
27786274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27796274f212SChris Wilson 				 * ring is in a legitimate wait for another
27806274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27816274f212SChris Wilson 				 * victim and we want to be sure we catch the
27826274f212SChris Wilson 				 * right culprit. Then every time we do kick
27836274f212SChris Wilson 				 * the ring, add a small increment to the
27846274f212SChris Wilson 				 * score so that we can catch a batch that is
27856274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27866274f212SChris Wilson 				 * for stalling the machine.
27879107e9d2SChris Wilson 				 */
2788ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2789ad8beaeaSMika Kuoppala 								    acthd);
2790ad8beaeaSMika Kuoppala 
2791ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2792da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2793f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
27946274f212SChris Wilson 					break;
2795f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2796ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27976274f212SChris Wilson 					break;
2798f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2799ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
28006274f212SChris Wilson 					break;
2801f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2802ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
28036274f212SChris Wilson 					stuck[i] = true;
28046274f212SChris Wilson 					break;
28056274f212SChris Wilson 				}
280605407ff8SMika Kuoppala 			}
28079107e9d2SChris Wilson 		} else {
2808da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2809da661464SMika Kuoppala 
28109107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
28119107e9d2SChris Wilson 			 * attempts across multiple batches.
28129107e9d2SChris Wilson 			 */
28139107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
28149107e9d2SChris Wilson 				ring->hangcheck.score--;
2815cbb465e7SChris Wilson 		}
2816f65d9421SBen Gamari 
281705407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
281805407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
28199107e9d2SChris Wilson 		busy_count += busy;
282005407ff8SMika Kuoppala 	}
282105407ff8SMika Kuoppala 
282205407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2823b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2824b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
282505407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2826a43adf07SChris Wilson 				 ring->name);
2827a43adf07SChris Wilson 			rings_hung++;
282805407ff8SMika Kuoppala 		}
282905407ff8SMika Kuoppala 	}
283005407ff8SMika Kuoppala 
283105407ff8SMika Kuoppala 	if (rings_hung)
283258174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
283305407ff8SMika Kuoppala 
283405407ff8SMika Kuoppala 	if (busy_count)
283505407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
283605407ff8SMika Kuoppala 		 * being added */
283710cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
283810cd45b6SMika Kuoppala }
283910cd45b6SMika Kuoppala 
284010cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
284110cd45b6SMika Kuoppala {
284210cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2843d330a953SJani Nikula 	if (!i915.enable_hangcheck)
284410cd45b6SMika Kuoppala 		return;
284510cd45b6SMika Kuoppala 
284699584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
284710cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2848f65d9421SBen Gamari }
2849f65d9421SBen Gamari 
285091738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
285191738a95SPaulo Zanoni {
285291738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
285391738a95SPaulo Zanoni 
285491738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
285591738a95SPaulo Zanoni 		return;
285691738a95SPaulo Zanoni 
2857f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
285891738a95SPaulo Zanoni 	/*
285991738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
286091738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
286191738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
286291738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
286391738a95SPaulo Zanoni 	 */
286491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
286591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
286691738a95SPaulo Zanoni }
286791738a95SPaulo Zanoni 
2868d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2869d18ea1b5SDaniel Vetter {
2870d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2871d18ea1b5SDaniel Vetter 
2872f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2873a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2874f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2875d18ea1b5SDaniel Vetter }
2876d18ea1b5SDaniel Vetter 
2877c0e09200SDave Airlie /* drm_dma.h hooks
2878c0e09200SDave Airlie */
2879f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2880036a4a7dSZhenyu Wang {
28812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2882036a4a7dSZhenyu Wang 
2883036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2884bdfcdb63SDaniel Vetter 
2885f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2886036a4a7dSZhenyu Wang 
2887d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2888c650156aSZhenyu Wang 
288991738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
28907d99163dSBen Widawsky }
28917d99163dSBen Widawsky 
28927e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
28937e231dbeSJesse Barnes {
28942d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
28957e231dbeSJesse Barnes 	int pipe;
28967e231dbeSJesse Barnes 
28977e231dbeSJesse Barnes 	/* VLV magic */
28987e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
28997e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
29007e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
29017e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
29027e231dbeSJesse Barnes 
29037e231dbeSJesse Barnes 	/* and GT */
29047e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
29057e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2906d18ea1b5SDaniel Vetter 
2907d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
29087e231dbeSJesse Barnes 
29097e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
29107e231dbeSJesse Barnes 
29117e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
29127e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
29137e231dbeSJesse Barnes 	for_each_pipe(pipe)
29147e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29157e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29167e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
29177e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
29187e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29197e231dbeSJesse Barnes }
29207e231dbeSJesse Barnes 
2921abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2922abd58f01SBen Widawsky {
2923abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2924abd58f01SBen Widawsky 	int pipe;
2925abd58f01SBen Widawsky 
2926abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2927abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2928abd58f01SBen Widawsky 
2929f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
2930f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
2931f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
2932f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
2933abd58f01SBen Widawsky 
2934abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2935f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2936abd58f01SBen Widawsky 	}
2937abd58f01SBen Widawsky 
2938f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2939f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2940f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
294109f2344dSJesse Barnes 
294209f2344dSJesse Barnes 	ibx_irq_preinstall(dev);
2943abd58f01SBen Widawsky }
2944abd58f01SBen Widawsky 
294582a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
294682a28bcfSDaniel Vetter {
29472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
294882a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
294982a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2950fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
295182a28bcfSDaniel Vetter 
295282a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2953fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
295482a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2955cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2956fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
295782a28bcfSDaniel Vetter 	} else {
2958fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
295982a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2960cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2961fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
296282a28bcfSDaniel Vetter 	}
296382a28bcfSDaniel Vetter 
2964fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
296582a28bcfSDaniel Vetter 
29667fe0b973SKeith Packard 	/*
29677fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
29687fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
29697fe0b973SKeith Packard 	 *
29707fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
29717fe0b973SKeith Packard 	 */
29727fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
29737fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
29747fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
29757fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
29767fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
29777fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
29787fe0b973SKeith Packard }
29797fe0b973SKeith Packard 
2980d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2981d46da437SPaulo Zanoni {
29822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
298382a28bcfSDaniel Vetter 	u32 mask;
2984d46da437SPaulo Zanoni 
2985692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2986692a04cfSDaniel Vetter 		return;
2987692a04cfSDaniel Vetter 
29888664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
29895c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
29908664281bSPaulo Zanoni 	} else {
29915c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
29928664281bSPaulo Zanoni 
29938664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
29948664281bSPaulo Zanoni 	}
2995ab5c608bSBen Widawsky 
2996d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2997d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2998d46da437SPaulo Zanoni }
2999d46da437SPaulo Zanoni 
30000a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
30010a9a8c91SDaniel Vetter {
30020a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
30030a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
30040a9a8c91SDaniel Vetter 
30050a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
30060a9a8c91SDaniel Vetter 
30070a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3008040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
30090a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
301035a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
301135a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
30120a9a8c91SDaniel Vetter 	}
30130a9a8c91SDaniel Vetter 
30140a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
30150a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
30160a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
30170a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
30180a9a8c91SDaniel Vetter 	} else {
30190a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
30200a9a8c91SDaniel Vetter 	}
30210a9a8c91SDaniel Vetter 
30220a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3023*35079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
30240a9a8c91SDaniel Vetter 
30250a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3026a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
30270a9a8c91SDaniel Vetter 
30280a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
30290a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
30300a9a8c91SDaniel Vetter 
3031605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
30320a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
3033*35079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
30340a9a8c91SDaniel Vetter 	}
30350a9a8c91SDaniel Vetter }
30360a9a8c91SDaniel Vetter 
3037f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3038036a4a7dSZhenyu Wang {
30394bc9d430SDaniel Vetter 	unsigned long irqflags;
30402d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30418e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
30428e76f8dcSPaulo Zanoni 
30438e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
30448e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
30458e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
30468e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
30475c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
30488e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
30495c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
30508e76f8dcSPaulo Zanoni 
30518e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
30528e76f8dcSPaulo Zanoni 	} else {
30538e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3054ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
30555b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
30565b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
30575b3a856bSDaniel Vetter 				DE_POISON);
30585c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
30595c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
30608e76f8dcSPaulo Zanoni 	}
3061036a4a7dSZhenyu Wang 
30621ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3063036a4a7dSZhenyu Wang 
3064036a4a7dSZhenyu Wang 	/* should always can generate irq */
3065036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
3066*35079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3067036a4a7dSZhenyu Wang 
30680a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3069036a4a7dSZhenyu Wang 
3070d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
30717fe0b973SKeith Packard 
3072f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
30736005ce42SDaniel Vetter 		/* Enable PCU event interrupts
30746005ce42SDaniel Vetter 		 *
30756005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
30764bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
30774bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
30784bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3079f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
30804bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3081f97108d1SJesse Barnes 	}
3082f97108d1SJesse Barnes 
3083036a4a7dSZhenyu Wang 	return 0;
3084036a4a7dSZhenyu Wang }
3085036a4a7dSZhenyu Wang 
3086f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3087f8b79e58SImre Deak {
3088f8b79e58SImre Deak 	u32 pipestat_mask;
3089f8b79e58SImre Deak 	u32 iir_mask;
3090f8b79e58SImre Deak 
3091f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3092f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3093f8b79e58SImre Deak 
3094f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3095f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3096f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3097f8b79e58SImre Deak 
3098f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3099f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3100f8b79e58SImre Deak 
3101f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3102f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3103f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3104f8b79e58SImre Deak 
3105f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3106f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3107f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3108f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3109f8b79e58SImre Deak 
3110f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3111f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3112f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3113f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3114f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3115f8b79e58SImre Deak }
3116f8b79e58SImre Deak 
3117f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3118f8b79e58SImre Deak {
3119f8b79e58SImre Deak 	u32 pipestat_mask;
3120f8b79e58SImre Deak 	u32 iir_mask;
3121f8b79e58SImre Deak 
3122f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3123f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
31246c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3125f8b79e58SImre Deak 
3126f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3127f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3128f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3129f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3130f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3131f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3132f8b79e58SImre Deak 
3133f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3134f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3135f8b79e58SImre Deak 
3136f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3137f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3138f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3139f8b79e58SImre Deak 
3140f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3141f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3142f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3143f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3144f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3145f8b79e58SImre Deak }
3146f8b79e58SImre Deak 
3147f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3148f8b79e58SImre Deak {
3149f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3150f8b79e58SImre Deak 
3151f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3152f8b79e58SImre Deak 		return;
3153f8b79e58SImre Deak 
3154f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3155f8b79e58SImre Deak 
3156f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3157f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3158f8b79e58SImre Deak }
3159f8b79e58SImre Deak 
3160f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3161f8b79e58SImre Deak {
3162f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3163f8b79e58SImre Deak 
3164f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3165f8b79e58SImre Deak 		return;
3166f8b79e58SImre Deak 
3167f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3168f8b79e58SImre Deak 
3169f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3170f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3171f8b79e58SImre Deak }
3172f8b79e58SImre Deak 
31737e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
31747e231dbeSJesse Barnes {
31752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3176b79480baSDaniel Vetter 	unsigned long irqflags;
31777e231dbeSJesse Barnes 
3178f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
31797e231dbeSJesse Barnes 
318020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
318120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
318220afbda2SDaniel Vetter 
31837e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3184f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
31857e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31867e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
31877e231dbeSJesse Barnes 
3188b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3189b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3190b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3191f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3192f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3193b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
319431acc7f5SJesse Barnes 
31957e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31967e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
31977e231dbeSJesse Barnes 
31980a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
31997e231dbeSJesse Barnes 
32007e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
32017e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
32027e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
32037e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
32047e231dbeSJesse Barnes #endif
32057e231dbeSJesse Barnes 
32067e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
320720afbda2SDaniel Vetter 
320820afbda2SDaniel Vetter 	return 0;
320920afbda2SDaniel Vetter }
321020afbda2SDaniel Vetter 
3211abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3212abd58f01SBen Widawsky {
3213abd58f01SBen Widawsky 	int i;
3214abd58f01SBen Widawsky 
3215abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3216abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3217abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3218abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3219abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3220abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3221abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3222abd58f01SBen Widawsky 		0,
3223abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3224abd58f01SBen Widawsky 		};
3225abd58f01SBen Widawsky 
3226abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3227abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
3228abd58f01SBen Widawsky 		if (tmp)
3229abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3230abd58f01SBen Widawsky 				  i, tmp);
3231*35079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
3232abd58f01SBen Widawsky 	}
3233abd58f01SBen Widawsky }
3234abd58f01SBen Widawsky 
3235abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3236abd58f01SBen Widawsky {
3237abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
323813b3a0a7SDaniel Vetter 	uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
32390fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
324030100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
32415c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
32425c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3243abd58f01SBen Widawsky 	int pipe;
324413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
324513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
324613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3247abd58f01SBen Widawsky 
3248abd58f01SBen Widawsky 	for_each_pipe(pipe) {
3249abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3250abd58f01SBen Widawsky 		if (tmp)
3251abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3252abd58f01SBen Widawsky 				  pipe, tmp);
3253*35079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
3254*35079899SPaulo Zanoni 				  de_pipe_enables);
3255abd58f01SBen Widawsky 	}
3256abd58f01SBen Widawsky 
3257*35079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3258abd58f01SBen Widawsky }
3259abd58f01SBen Widawsky 
3260abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3261abd58f01SBen Widawsky {
3262abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3263abd58f01SBen Widawsky 
3264abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3265abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3266abd58f01SBen Widawsky 
3267abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3268abd58f01SBen Widawsky 
3269abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3270abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3271abd58f01SBen Widawsky 
3272abd58f01SBen Widawsky 	return 0;
3273abd58f01SBen Widawsky }
3274abd58f01SBen Widawsky 
3275abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3276abd58f01SBen Widawsky {
3277abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3278abd58f01SBen Widawsky 	int pipe;
3279abd58f01SBen Widawsky 
3280abd58f01SBen Widawsky 	if (!dev_priv)
3281abd58f01SBen Widawsky 		return;
3282abd58f01SBen Widawsky 
3283abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3284abd58f01SBen Widawsky 
3285f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
3286f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
3287f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
3288f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
3289abd58f01SBen Widawsky 
3290f86f3fb0SPaulo Zanoni 	for_each_pipe(pipe)
3291f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3292abd58f01SBen Widawsky 
3293f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3294f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3295f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3296abd58f01SBen Widawsky }
3297abd58f01SBen Widawsky 
32987e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
32997e231dbeSJesse Barnes {
33002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3301f8b79e58SImre Deak 	unsigned long irqflags;
33027e231dbeSJesse Barnes 	int pipe;
33037e231dbeSJesse Barnes 
33047e231dbeSJesse Barnes 	if (!dev_priv)
33057e231dbeSJesse Barnes 		return;
33067e231dbeSJesse Barnes 
33073ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3308ac4c16c5SEgbert Eich 
33097e231dbeSJesse Barnes 	for_each_pipe(pipe)
33107e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
33117e231dbeSJesse Barnes 
33127e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
33137e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
33147e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3315f8b79e58SImre Deak 
3316f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3317f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3318f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3319f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3320f8b79e58SImre Deak 
3321f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3322f8b79e58SImre Deak 
33237e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33247e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
33257e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
33267e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33277e231dbeSJesse Barnes }
33287e231dbeSJesse Barnes 
3329f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3330036a4a7dSZhenyu Wang {
33312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33324697995bSJesse Barnes 
33334697995bSJesse Barnes 	if (!dev_priv)
33344697995bSJesse Barnes 		return;
33354697995bSJesse Barnes 
33363ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3337ac4c16c5SEgbert Eich 
3338036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
3339036a4a7dSZhenyu Wang 
3340f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
33418664281bSPaulo Zanoni 	if (IS_GEN7(dev))
33428664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3343036a4a7dSZhenyu Wang 
3344f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3345c71ae014SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3346f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3347192aac1fSKeith Packard 
3348ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
3349ab5c608bSBen Widawsky 		return;
3350ab5c608bSBen Widawsky 
3351f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
33528664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
33538664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3354036a4a7dSZhenyu Wang }
3355036a4a7dSZhenyu Wang 
3356c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3357c2798b19SChris Wilson {
33582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3359c2798b19SChris Wilson 	int pipe;
3360c2798b19SChris Wilson 
3361c2798b19SChris Wilson 	for_each_pipe(pipe)
3362c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3363c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3364c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3365c2798b19SChris Wilson 	POSTING_READ16(IER);
3366c2798b19SChris Wilson }
3367c2798b19SChris Wilson 
3368c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3369c2798b19SChris Wilson {
33702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3371379ef82dSDaniel Vetter 	unsigned long irqflags;
3372c2798b19SChris Wilson 
3373c2798b19SChris Wilson 	I915_WRITE16(EMR,
3374c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3375c2798b19SChris Wilson 
3376c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3377c2798b19SChris Wilson 	dev_priv->irq_mask =
3378c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3379c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3380c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3381c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3382c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3383c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3384c2798b19SChris Wilson 
3385c2798b19SChris Wilson 	I915_WRITE16(IER,
3386c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3387c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3388c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3389c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3390c2798b19SChris Wilson 	POSTING_READ16(IER);
3391c2798b19SChris Wilson 
3392379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3393379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3394379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3395755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3396755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3397379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3398379ef82dSDaniel Vetter 
3399c2798b19SChris Wilson 	return 0;
3400c2798b19SChris Wilson }
3401c2798b19SChris Wilson 
340290a72f87SVille Syrjälä /*
340390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
340490a72f87SVille Syrjälä  */
340590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
34061f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
340790a72f87SVille Syrjälä {
34082d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34091f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
341090a72f87SVille Syrjälä 
341190a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
341290a72f87SVille Syrjälä 		return false;
341390a72f87SVille Syrjälä 
341490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
341590a72f87SVille Syrjälä 		return false;
341690a72f87SVille Syrjälä 
34171f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
341890a72f87SVille Syrjälä 
341990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
342090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
342190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
342290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
342390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
342490a72f87SVille Syrjälä 	 */
342590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
342690a72f87SVille Syrjälä 		return false;
342790a72f87SVille Syrjälä 
342890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
342990a72f87SVille Syrjälä 
343090a72f87SVille Syrjälä 	return true;
343190a72f87SVille Syrjälä }
343290a72f87SVille Syrjälä 
3433ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3434c2798b19SChris Wilson {
3435c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
34362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3437c2798b19SChris Wilson 	u16 iir, new_iir;
3438c2798b19SChris Wilson 	u32 pipe_stats[2];
3439c2798b19SChris Wilson 	unsigned long irqflags;
3440c2798b19SChris Wilson 	int pipe;
3441c2798b19SChris Wilson 	u16 flip_mask =
3442c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3443c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3444c2798b19SChris Wilson 
3445c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3446c2798b19SChris Wilson 	if (iir == 0)
3447c2798b19SChris Wilson 		return IRQ_NONE;
3448c2798b19SChris Wilson 
3449c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3450c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3451c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3452c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3453c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3454c2798b19SChris Wilson 		 */
3455c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3456c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
345758174462SMika Kuoppala 			i915_handle_error(dev, false,
345858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
345958174462SMika Kuoppala 					  iir);
3460c2798b19SChris Wilson 
3461c2798b19SChris Wilson 		for_each_pipe(pipe) {
3462c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3463c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3464c2798b19SChris Wilson 
3465c2798b19SChris Wilson 			/*
3466c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3467c2798b19SChris Wilson 			 */
34682d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3469c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3470c2798b19SChris Wilson 		}
3471c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3472c2798b19SChris Wilson 
3473c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3474c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3475c2798b19SChris Wilson 
3476d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3477c2798b19SChris Wilson 
3478c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3479c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3480c2798b19SChris Wilson 
34814356d586SDaniel Vetter 		for_each_pipe(pipe) {
34821f1c2e24SVille Syrjälä 			int plane = pipe;
34833a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
34841f1c2e24SVille Syrjälä 				plane = !plane;
34851f1c2e24SVille Syrjälä 
34864356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
34871f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
34881f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3489c2798b19SChris Wilson 
34904356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3491277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
34922d9d2b0bSVille Syrjälä 
34932d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
34942d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3495fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
34964356d586SDaniel Vetter 		}
3497c2798b19SChris Wilson 
3498c2798b19SChris Wilson 		iir = new_iir;
3499c2798b19SChris Wilson 	}
3500c2798b19SChris Wilson 
3501c2798b19SChris Wilson 	return IRQ_HANDLED;
3502c2798b19SChris Wilson }
3503c2798b19SChris Wilson 
3504c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3505c2798b19SChris Wilson {
35062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3507c2798b19SChris Wilson 	int pipe;
3508c2798b19SChris Wilson 
3509c2798b19SChris Wilson 	for_each_pipe(pipe) {
3510c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3511c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3512c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3513c2798b19SChris Wilson 	}
3514c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3515c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3516c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3517c2798b19SChris Wilson }
3518c2798b19SChris Wilson 
3519a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3520a266c7d5SChris Wilson {
35212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3522a266c7d5SChris Wilson 	int pipe;
3523a266c7d5SChris Wilson 
3524a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3525a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3526a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3527a266c7d5SChris Wilson 	}
3528a266c7d5SChris Wilson 
352900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3530a266c7d5SChris Wilson 	for_each_pipe(pipe)
3531a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3532a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3533a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3534a266c7d5SChris Wilson 	POSTING_READ(IER);
3535a266c7d5SChris Wilson }
3536a266c7d5SChris Wilson 
3537a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3538a266c7d5SChris Wilson {
35392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
354038bde180SChris Wilson 	u32 enable_mask;
3541379ef82dSDaniel Vetter 	unsigned long irqflags;
3542a266c7d5SChris Wilson 
354338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
354438bde180SChris Wilson 
354538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
354638bde180SChris Wilson 	dev_priv->irq_mask =
354738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
354838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
354938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
355038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
355138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
355238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
355338bde180SChris Wilson 
355438bde180SChris Wilson 	enable_mask =
355538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
355638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
355738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
355838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
355938bde180SChris Wilson 		I915_USER_INTERRUPT;
356038bde180SChris Wilson 
3561a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
356220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
356320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
356420afbda2SDaniel Vetter 
3565a266c7d5SChris Wilson 		/* Enable in IER... */
3566a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3567a266c7d5SChris Wilson 		/* and unmask in IMR */
3568a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3569a266c7d5SChris Wilson 	}
3570a266c7d5SChris Wilson 
3571a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3572a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3573a266c7d5SChris Wilson 	POSTING_READ(IER);
3574a266c7d5SChris Wilson 
3575f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
357620afbda2SDaniel Vetter 
3577379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3578379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3579379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3580755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3581755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3582379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3583379ef82dSDaniel Vetter 
358420afbda2SDaniel Vetter 	return 0;
358520afbda2SDaniel Vetter }
358620afbda2SDaniel Vetter 
358790a72f87SVille Syrjälä /*
358890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
358990a72f87SVille Syrjälä  */
359090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
359190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
359290a72f87SVille Syrjälä {
35932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
359490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
359590a72f87SVille Syrjälä 
359690a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
359790a72f87SVille Syrjälä 		return false;
359890a72f87SVille Syrjälä 
359990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
360090a72f87SVille Syrjälä 		return false;
360190a72f87SVille Syrjälä 
360290a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
360390a72f87SVille Syrjälä 
360490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
360590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
360690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
360790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
360890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
360990a72f87SVille Syrjälä 	 */
361090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
361190a72f87SVille Syrjälä 		return false;
361290a72f87SVille Syrjälä 
361390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
361490a72f87SVille Syrjälä 
361590a72f87SVille Syrjälä 	return true;
361690a72f87SVille Syrjälä }
361790a72f87SVille Syrjälä 
3618ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3619a266c7d5SChris Wilson {
3620a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
36212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36228291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3623a266c7d5SChris Wilson 	unsigned long irqflags;
362438bde180SChris Wilson 	u32 flip_mask =
362538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
362638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
362738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3628a266c7d5SChris Wilson 
3629a266c7d5SChris Wilson 	iir = I915_READ(IIR);
363038bde180SChris Wilson 	do {
363138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
36328291ee90SChris Wilson 		bool blc_event = false;
3633a266c7d5SChris Wilson 
3634a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3635a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3636a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3637a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3638a266c7d5SChris Wilson 		 */
3639a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3640a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
364158174462SMika Kuoppala 			i915_handle_error(dev, false,
364258174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
364358174462SMika Kuoppala 					  iir);
3644a266c7d5SChris Wilson 
3645a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3646a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3647a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3648a266c7d5SChris Wilson 
364938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3650a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3651a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
365238bde180SChris Wilson 				irq_received = true;
3653a266c7d5SChris Wilson 			}
3654a266c7d5SChris Wilson 		}
3655a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3656a266c7d5SChris Wilson 
3657a266c7d5SChris Wilson 		if (!irq_received)
3658a266c7d5SChris Wilson 			break;
3659a266c7d5SChris Wilson 
3660a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
366116c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
366216c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
366316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3664a266c7d5SChris Wilson 
366538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3666a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3667a266c7d5SChris Wilson 
3668a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3669a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3670a266c7d5SChris Wilson 
3671a266c7d5SChris Wilson 		for_each_pipe(pipe) {
367238bde180SChris Wilson 			int plane = pipe;
36733a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
367438bde180SChris Wilson 				plane = !plane;
36755e2032d4SVille Syrjälä 
367690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
367790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
367890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3679a266c7d5SChris Wilson 
3680a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3681a266c7d5SChris Wilson 				blc_event = true;
36824356d586SDaniel Vetter 
36834356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3684277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
36852d9d2b0bSVille Syrjälä 
36862d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
36872d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3688fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3689a266c7d5SChris Wilson 		}
3690a266c7d5SChris Wilson 
3691a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3692a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3693a266c7d5SChris Wilson 
3694a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3695a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3696a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3697a266c7d5SChris Wilson 		 * we would never get another interrupt.
3698a266c7d5SChris Wilson 		 *
3699a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3700a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3701a266c7d5SChris Wilson 		 * another one.
3702a266c7d5SChris Wilson 		 *
3703a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3704a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3705a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3706a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3707a266c7d5SChris Wilson 		 * stray interrupts.
3708a266c7d5SChris Wilson 		 */
370938bde180SChris Wilson 		ret = IRQ_HANDLED;
3710a266c7d5SChris Wilson 		iir = new_iir;
371138bde180SChris Wilson 	} while (iir & ~flip_mask);
3712a266c7d5SChris Wilson 
3713d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
37148291ee90SChris Wilson 
3715a266c7d5SChris Wilson 	return ret;
3716a266c7d5SChris Wilson }
3717a266c7d5SChris Wilson 
3718a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3719a266c7d5SChris Wilson {
37202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3721a266c7d5SChris Wilson 	int pipe;
3722a266c7d5SChris Wilson 
37233ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3724ac4c16c5SEgbert Eich 
3725a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3726a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3727a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3728a266c7d5SChris Wilson 	}
3729a266c7d5SChris Wilson 
373000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
373155b39755SChris Wilson 	for_each_pipe(pipe) {
373255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3733a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
373455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
373555b39755SChris Wilson 	}
3736a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3737a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3738a266c7d5SChris Wilson 
3739a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3740a266c7d5SChris Wilson }
3741a266c7d5SChris Wilson 
3742a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3743a266c7d5SChris Wilson {
37442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3745a266c7d5SChris Wilson 	int pipe;
3746a266c7d5SChris Wilson 
3747a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3748a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3749a266c7d5SChris Wilson 
3750a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3751a266c7d5SChris Wilson 	for_each_pipe(pipe)
3752a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3753a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3754a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3755a266c7d5SChris Wilson 	POSTING_READ(IER);
3756a266c7d5SChris Wilson }
3757a266c7d5SChris Wilson 
3758a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3759a266c7d5SChris Wilson {
37602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3761bbba0a97SChris Wilson 	u32 enable_mask;
3762a266c7d5SChris Wilson 	u32 error_mask;
3763b79480baSDaniel Vetter 	unsigned long irqflags;
3764a266c7d5SChris Wilson 
3765a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3766bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3767adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3768bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3769bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3770bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3771bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3772bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3773bbba0a97SChris Wilson 
3774bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
377521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
377621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3777bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3778bbba0a97SChris Wilson 
3779bbba0a97SChris Wilson 	if (IS_G4X(dev))
3780bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3781a266c7d5SChris Wilson 
3782b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3783b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3784b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3785755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3786755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3787755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3788b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3789a266c7d5SChris Wilson 
3790a266c7d5SChris Wilson 	/*
3791a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3792a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3793a266c7d5SChris Wilson 	 */
3794a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3795a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3796a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3797a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3798a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3799a266c7d5SChris Wilson 	} else {
3800a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3801a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3802a266c7d5SChris Wilson 	}
3803a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3804a266c7d5SChris Wilson 
3805a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3806a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3807a266c7d5SChris Wilson 	POSTING_READ(IER);
3808a266c7d5SChris Wilson 
380920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
381020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
381120afbda2SDaniel Vetter 
3812f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
381320afbda2SDaniel Vetter 
381420afbda2SDaniel Vetter 	return 0;
381520afbda2SDaniel Vetter }
381620afbda2SDaniel Vetter 
3817bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
381820afbda2SDaniel Vetter {
38192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3820e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3821cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
382220afbda2SDaniel Vetter 	u32 hotplug_en;
382320afbda2SDaniel Vetter 
3824b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3825b5ea2d56SDaniel Vetter 
3826bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3827bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3828bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3829adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3830e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3831cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3832cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3833cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3834a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3835a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3836a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3837a266c7d5SChris Wilson 		*/
3838a266c7d5SChris Wilson 		if (IS_G4X(dev))
3839a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
384085fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3841a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3842a266c7d5SChris Wilson 
3843a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3844a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3845a266c7d5SChris Wilson 	}
3846bac56d5bSEgbert Eich }
3847a266c7d5SChris Wilson 
3848ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3849a266c7d5SChris Wilson {
3850a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
38512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3852a266c7d5SChris Wilson 	u32 iir, new_iir;
3853a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3854a266c7d5SChris Wilson 	unsigned long irqflags;
3855a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
385621ad8330SVille Syrjälä 	u32 flip_mask =
385721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
385821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3859a266c7d5SChris Wilson 
3860a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3861a266c7d5SChris Wilson 
3862a266c7d5SChris Wilson 	for (;;) {
3863501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
38642c8ba29fSChris Wilson 		bool blc_event = false;
38652c8ba29fSChris Wilson 
3866a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3867a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3868a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3869a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3870a266c7d5SChris Wilson 		 */
3871a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3872a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
387358174462SMika Kuoppala 			i915_handle_error(dev, false,
387458174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
387558174462SMika Kuoppala 					  iir);
3876a266c7d5SChris Wilson 
3877a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3878a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3879a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3880a266c7d5SChris Wilson 
3881a266c7d5SChris Wilson 			/*
3882a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3883a266c7d5SChris Wilson 			 */
3884a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3885a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3886501e01d7SVille Syrjälä 				irq_received = true;
3887a266c7d5SChris Wilson 			}
3888a266c7d5SChris Wilson 		}
3889a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3890a266c7d5SChris Wilson 
3891a266c7d5SChris Wilson 		if (!irq_received)
3892a266c7d5SChris Wilson 			break;
3893a266c7d5SChris Wilson 
3894a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3895a266c7d5SChris Wilson 
3896a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
389716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
389816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3899a266c7d5SChris Wilson 
390021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3901a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3902a266c7d5SChris Wilson 
3903a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3904a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3905a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3906a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3907a266c7d5SChris Wilson 
3908a266c7d5SChris Wilson 		for_each_pipe(pipe) {
39092c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
391090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
391190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3912a266c7d5SChris Wilson 
3913a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3914a266c7d5SChris Wilson 				blc_event = true;
39154356d586SDaniel Vetter 
39164356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3917277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3918a266c7d5SChris Wilson 
39192d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39202d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3921fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
39222d9d2b0bSVille Syrjälä 		}
3923a266c7d5SChris Wilson 
3924a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3925a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3926a266c7d5SChris Wilson 
3927515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3928515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3929515ac2bbSDaniel Vetter 
3930a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3931a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3932a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3933a266c7d5SChris Wilson 		 * we would never get another interrupt.
3934a266c7d5SChris Wilson 		 *
3935a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3936a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3937a266c7d5SChris Wilson 		 * another one.
3938a266c7d5SChris Wilson 		 *
3939a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3940a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3941a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3942a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3943a266c7d5SChris Wilson 		 * stray interrupts.
3944a266c7d5SChris Wilson 		 */
3945a266c7d5SChris Wilson 		iir = new_iir;
3946a266c7d5SChris Wilson 	}
3947a266c7d5SChris Wilson 
3948d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39492c8ba29fSChris Wilson 
3950a266c7d5SChris Wilson 	return ret;
3951a266c7d5SChris Wilson }
3952a266c7d5SChris Wilson 
3953a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3954a266c7d5SChris Wilson {
39552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3956a266c7d5SChris Wilson 	int pipe;
3957a266c7d5SChris Wilson 
3958a266c7d5SChris Wilson 	if (!dev_priv)
3959a266c7d5SChris Wilson 		return;
3960a266c7d5SChris Wilson 
39613ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3962ac4c16c5SEgbert Eich 
3963a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3964a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3965a266c7d5SChris Wilson 
3966a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3967a266c7d5SChris Wilson 	for_each_pipe(pipe)
3968a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3969a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3970a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3971a266c7d5SChris Wilson 
3972a266c7d5SChris Wilson 	for_each_pipe(pipe)
3973a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3974a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3975a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3976a266c7d5SChris Wilson }
3977a266c7d5SChris Wilson 
39783ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
3979ac4c16c5SEgbert Eich {
39802d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
3981ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3982ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3983ac4c16c5SEgbert Eich 	unsigned long irqflags;
3984ac4c16c5SEgbert Eich 	int i;
3985ac4c16c5SEgbert Eich 
3986ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3987ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3988ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3989ac4c16c5SEgbert Eich 
3990ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3991ac4c16c5SEgbert Eich 			continue;
3992ac4c16c5SEgbert Eich 
3993ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3994ac4c16c5SEgbert Eich 
3995ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3996ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3997ac4c16c5SEgbert Eich 
3998ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3999ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4000ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4001ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4002ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4003ac4c16c5SEgbert Eich 				if (!connector->polled)
4004ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4005ac4c16c5SEgbert Eich 			}
4006ac4c16c5SEgbert Eich 		}
4007ac4c16c5SEgbert Eich 	}
4008ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4009ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4010ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4011ac4c16c5SEgbert Eich }
4012ac4c16c5SEgbert Eich 
4013f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4014f71d4af4SJesse Barnes {
40158b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
40168b2e326dSChris Wilson 
40178b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
401899584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4019c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4020a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
40218b2e326dSChris Wilson 
4022a6706b45SDeepak S 	/* Let's track the enabled rps events */
4023a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4024a6706b45SDeepak S 
402599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
402699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
402761bac78eSDaniel Vetter 		    (unsigned long) dev);
40283ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4029ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
403061bac78eSDaniel Vetter 
403197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
40329ee32feaSDaniel Vetter 
40334cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
40344cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
40354cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
40364cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4037f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4038f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4039391f75e2SVille Syrjälä 	} else {
4040391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4041391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4042f71d4af4SJesse Barnes 	}
4043f71d4af4SJesse Barnes 
4044c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4045f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4046f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4047c2baf4b7SVille Syrjälä 	}
4048f71d4af4SJesse Barnes 
40497e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
40507e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
40517e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
40527e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
40537e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
40547e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
40557e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4056fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4057abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4058abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4059abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4060abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4061abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4062abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4063abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4064abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4065f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4066f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4067f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4068f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4069f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4070f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4071f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
407282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4073f71d4af4SJesse Barnes 	} else {
4074c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4075c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4076c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4077c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4078c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4079a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4080a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4081a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4082a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4083a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
408420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4085c2798b19SChris Wilson 		} else {
4086a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4087a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4088a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4089a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4090bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4091c2798b19SChris Wilson 		}
4092f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4093f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4094f71d4af4SJesse Barnes 	}
4095f71d4af4SJesse Barnes }
409620afbda2SDaniel Vetter 
409720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
409820afbda2SDaniel Vetter {
409920afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4100821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4101821450c6SEgbert Eich 	struct drm_connector *connector;
4102b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4103821450c6SEgbert Eich 	int i;
410420afbda2SDaniel Vetter 
4105821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4106821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4107821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4108821450c6SEgbert Eich 	}
4109821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4110821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4111821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4112821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4113821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4114821450c6SEgbert Eich 	}
4115b5ea2d56SDaniel Vetter 
4116b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4117b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4118b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
411920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
412020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4121b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
412220afbda2SDaniel Vetter }
4123c67a470bSPaulo Zanoni 
41245d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
41255d584b2eSPaulo Zanoni void hsw_runtime_pm_disable_interrupts(struct drm_device *dev)
4126c67a470bSPaulo Zanoni {
4127c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4128c67a470bSPaulo Zanoni 	unsigned long irqflags;
4129c67a470bSPaulo Zanoni 
4130c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4131c67a470bSPaulo Zanoni 
41325d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.deimr = I915_READ(DEIMR);
41335d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.sdeimr = I915_READ(SDEIMR);
41345d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtimr = I915_READ(GTIMR);
41355d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gtier = I915_READ(GTIER);
41365d584b2eSPaulo Zanoni 	dev_priv->pm.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4137c67a470bSPaulo Zanoni 
41381f2d4531SPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, 0xffffffff);
41391f2d4531SPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, 0xffffffff);
4140c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
4141c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
4142c67a470bSPaulo Zanoni 
41435d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4144c67a470bSPaulo Zanoni 
4145c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4146c67a470bSPaulo Zanoni }
4147c67a470bSPaulo Zanoni 
41485d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
41495d584b2eSPaulo Zanoni void hsw_runtime_pm_restore_interrupts(struct drm_device *dev)
4150c67a470bSPaulo Zanoni {
4151c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4152c67a470bSPaulo Zanoni 	unsigned long irqflags;
41531f2d4531SPaulo Zanoni 	uint32_t val;
4154c67a470bSPaulo Zanoni 
4155c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4156c67a470bSPaulo Zanoni 
4157c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
41581f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
4159c67a470bSPaulo Zanoni 
41601f2d4531SPaulo Zanoni 	val = I915_READ(SDEIMR);
41611f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
4162c67a470bSPaulo Zanoni 
4163c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
41641f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
4165c67a470bSPaulo Zanoni 
4166c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
41671f2d4531SPaulo Zanoni 	WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
4168c67a470bSPaulo Zanoni 
41695d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4170c67a470bSPaulo Zanoni 
41715d584b2eSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pm.regsave.deimr);
41725d584b2eSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv, ~dev_priv->pm.regsave.sdeimr);
41735d584b2eSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pm.regsave.gtimr);
41745d584b2eSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pm.regsave.gen6_pmimr);
41755d584b2eSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pm.regsave.gtier);
4176c67a470bSPaulo Zanoni 
4177c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4178c67a470bSPaulo Zanoni }
4179