1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula #include <drm/drm_irq.h> 3755367a27SJani Nikula 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 639c6508b9SThomas Gleixner /* 649c6508b9SThomas Gleixner * Interrupt statistic for PMU. Increments the counter only if the 659c6508b9SThomas Gleixner * interrupt originated from the the GPU so interrupts from a device which 669c6508b9SThomas Gleixner * shares the interrupt line are not accounted. 679c6508b9SThomas Gleixner */ 689c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915, 699c6508b9SThomas Gleixner irqreturn_t res) 709c6508b9SThomas Gleixner { 719c6508b9SThomas Gleixner if (unlikely(res != IRQ_HANDLED)) 729c6508b9SThomas Gleixner return; 739c6508b9SThomas Gleixner 749c6508b9SThomas Gleixner /* 759c6508b9SThomas Gleixner * A clever compiler translates that into INC. A not so clever one 769c6508b9SThomas Gleixner * should at least prevent store tearing. 779c6508b9SThomas Gleixner */ 789c6508b9SThomas Gleixner WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1); 799c6508b9SThomas Gleixner } 809c6508b9SThomas Gleixner 8148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 822ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 832ea63927SVille Syrjälä enum hpd_pin pin); 8448ef15d3SJosé Roberto de Souza 85e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 86e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 87e4ce95aaSVille Syrjälä }; 88e4ce95aaSVille Syrjälä 8923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 9023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 9123bb4cb5SVille Syrjälä }; 9223bb4cb5SVille Syrjälä 933a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 94e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 953a3b3c7dSVille Syrjälä }; 963a3b3c7dSVille Syrjälä 977c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 98e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 99e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 100e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 101e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 1027203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 103e5868a31SEgbert Eich }; 104e5868a31SEgbert Eich 1057c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 106e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 10773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 108e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 109e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 1107203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 11326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 11474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 11526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 11626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 11726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1187203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 11926951cafSXiong Zhang }; 12026951cafSXiong Zhang 1217c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 122e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 123e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 124e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 125e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 126e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1277203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 128e5868a31SEgbert Eich }; 129e5868a31SEgbert Eich 1307c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 131e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 132e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 133e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 134e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 135e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1367203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 137e5868a31SEgbert Eich }; 138e5868a31SEgbert Eich 1394bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 140e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 141e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 142e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 143e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 144e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1457203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 146e5868a31SEgbert Eich }; 147e5868a31SEgbert Eich 148e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 149e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 150e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 151e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 152e0a20ad7SShashank Sharma }; 153e0a20ad7SShashank Sharma 154b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1555b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1565b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1575b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1585b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1595b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1605b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 16148ef15d3SJosé Roberto de Souza }; 16248ef15d3SJosé Roberto de Souza 16331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1645f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1655f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1665f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 16797011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 16897011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 16997011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 17097011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 17197011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 17297011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 17352dfdba0SLucas De Marchi }; 17452dfdba0SLucas De Marchi 175229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1765f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1775f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1785f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1795f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 180229f31e2SLucas De Marchi }; 181229f31e2SLucas De Marchi 1820398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1830398993bSVille Syrjälä { 1840398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1850398993bSVille Syrjälä 1860398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1870398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1880398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1890398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1900398993bSVille Syrjälä else 1910398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1920398993bSVille Syrjälä return; 1930398993bSVille Syrjälä } 1940398993bSVille Syrjälä 195da51e4baSVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 1960398993bSVille Syrjälä hpd->hpd = hpd_gen11; 1970398993bSVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 1980398993bSVille Syrjälä hpd->hpd = hpd_bxt; 1990398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 2000398993bSVille Syrjälä hpd->hpd = hpd_bdw; 2010398993bSVille Syrjälä else if (INTEL_GEN(dev_priv) >= 7) 2020398993bSVille Syrjälä hpd->hpd = hpd_ivb; 2030398993bSVille Syrjälä else 2040398993bSVille Syrjälä hpd->hpd = hpd_ilk; 2050398993bSVille Syrjälä 206229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 207229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 2080398993bSVille Syrjälä return; 2090398993bSVille Syrjälä 210229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 211229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 212229f31e2SLucas De Marchi else if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv) || 213da51e4baSVille Syrjälä HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv)) 2140398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 2150398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 2160398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 2170398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2180398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2190398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2200398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2210398993bSVille Syrjälä else 2220398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2230398993bSVille Syrjälä } 2240398993bSVille Syrjälä 225aca9310aSAnshuman Gupta static void 226aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 227aca9310aSAnshuman Gupta { 228aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 229aca9310aSAnshuman Gupta 230aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 231aca9310aSAnshuman Gupta } 232aca9310aSAnshuman Gupta 233cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 23468eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 23568eb49b1SPaulo Zanoni { 23665f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 23765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23868eb49b1SPaulo Zanoni 23965f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 24068eb49b1SPaulo Zanoni 2415c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 24265f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24365f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24465f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24668eb49b1SPaulo Zanoni } 2475c502442SPaulo Zanoni 248cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 24968eb49b1SPaulo Zanoni { 25065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 25165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 252a9d356a6SPaulo Zanoni 25365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 25468eb49b1SPaulo Zanoni 25568eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 25665f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 25765f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 25865f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 25965f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 26068eb49b1SPaulo Zanoni } 26168eb49b1SPaulo Zanoni 262337ba017SPaulo Zanoni /* 263337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 264337ba017SPaulo Zanoni */ 26565f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 266b51a2842SVille Syrjälä { 26765f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 268b51a2842SVille Syrjälä 269b51a2842SVille Syrjälä if (val == 0) 270b51a2842SVille Syrjälä return; 271b51a2842SVille Syrjälä 272a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 273a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 274f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 27565f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 27765f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27865f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 279b51a2842SVille Syrjälä } 280337ba017SPaulo Zanoni 28165f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 282e9e9848aSVille Syrjälä { 28365f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 284e9e9848aSVille Syrjälä 285e9e9848aSVille Syrjälä if (val == 0) 286e9e9848aSVille Syrjälä return; 287e9e9848aSVille Syrjälä 288a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 289a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2909d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 29165f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29265f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 29365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29465f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 295e9e9848aSVille Syrjälä } 296e9e9848aSVille Syrjälä 297cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 29868eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 29968eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 30068eb49b1SPaulo Zanoni i915_reg_t iir) 30168eb49b1SPaulo Zanoni { 30265f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 30335079899SPaulo Zanoni 30465f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 30565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 30665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 30768eb49b1SPaulo Zanoni } 30835079899SPaulo Zanoni 309cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 3102918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 31168eb49b1SPaulo Zanoni { 31265f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 31368eb49b1SPaulo Zanoni 31465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 31565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 31665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 31768eb49b1SPaulo Zanoni } 31868eb49b1SPaulo Zanoni 3190706f17cSEgbert Eich /* For display hotplug interrupt */ 3200706f17cSEgbert Eich static inline void 3210706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 322a9c287c9SJani Nikula u32 mask, 323a9c287c9SJani Nikula u32 bits) 3240706f17cSEgbert Eich { 325a9c287c9SJani Nikula u32 val; 3260706f17cSEgbert Eich 32767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 32848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3290706f17cSEgbert Eich 3302939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN); 3310706f17cSEgbert Eich val &= ~mask; 3320706f17cSEgbert Eich val |= bits; 3332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val); 3340706f17cSEgbert Eich } 3350706f17cSEgbert Eich 3360706f17cSEgbert Eich /** 3370706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3380706f17cSEgbert Eich * @dev_priv: driver private 3390706f17cSEgbert Eich * @mask: bits to update 3400706f17cSEgbert Eich * @bits: bits to enable 3410706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3420706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3430706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3440706f17cSEgbert Eich * function is usually not called from a context where the lock is 3450706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3460706f17cSEgbert Eich * version is also available. 3470706f17cSEgbert Eich */ 3480706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 349a9c287c9SJani Nikula u32 mask, 350a9c287c9SJani Nikula u32 bits) 3510706f17cSEgbert Eich { 3520706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3530706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3540706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3550706f17cSEgbert Eich } 3560706f17cSEgbert Eich 357d9dc34f1SVille Syrjälä /** 358d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 359d9dc34f1SVille Syrjälä * @dev_priv: driver private 360d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 361d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 362d9dc34f1SVille Syrjälä */ 363fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 364a9c287c9SJani Nikula u32 interrupt_mask, 365a9c287c9SJani Nikula u32 enabled_irq_mask) 366036a4a7dSZhenyu Wang { 367a9c287c9SJani Nikula u32 new_val; 368d9dc34f1SVille Syrjälä 36967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 37048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 371d9dc34f1SVille Syrjälä 372d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 373d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 374d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 375d9dc34f1SVille Syrjälä 376e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 377e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 378d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 3802939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 381036a4a7dSZhenyu Wang } 382036a4a7dSZhenyu Wang } 383036a4a7dSZhenyu Wang 3840961021aSBen Widawsky /** 3853a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3863a3b3c7dSVille Syrjälä * @dev_priv: driver private 3873a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3883a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3893a3b3c7dSVille Syrjälä */ 3903a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 391a9c287c9SJani Nikula u32 interrupt_mask, 392a9c287c9SJani Nikula u32 enabled_irq_mask) 3933a3b3c7dSVille Syrjälä { 394a9c287c9SJani Nikula u32 new_val; 395a9c287c9SJani Nikula u32 old_val; 3963a3b3c7dSVille Syrjälä 39767520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3983a3b3c7dSVille Syrjälä 39948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 4003a3b3c7dSVille Syrjälä 40148a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 4023a3b3c7dSVille Syrjälä return; 4033a3b3c7dSVille Syrjälä 4042939eb06SJani Nikula old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4053a3b3c7dSVille Syrjälä 4063a3b3c7dSVille Syrjälä new_val = old_val; 4073a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4083a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4093a3b3c7dSVille Syrjälä 4103a3b3c7dSVille Syrjälä if (new_val != old_val) { 4112939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 4122939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4133a3b3c7dSVille Syrjälä } 4143a3b3c7dSVille Syrjälä } 4153a3b3c7dSVille Syrjälä 4163a3b3c7dSVille Syrjälä /** 417013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 418013d3752SVille Syrjälä * @dev_priv: driver private 419013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 420013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 421013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 422013d3752SVille Syrjälä */ 423013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 424013d3752SVille Syrjälä enum pipe pipe, 425a9c287c9SJani Nikula u32 interrupt_mask, 426a9c287c9SJani Nikula u32 enabled_irq_mask) 427013d3752SVille Syrjälä { 428a9c287c9SJani Nikula u32 new_val; 429013d3752SVille Syrjälä 43067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 431013d3752SVille Syrjälä 43248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 433013d3752SVille Syrjälä 43448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 435013d3752SVille Syrjälä return; 436013d3752SVille Syrjälä 437013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 438013d3752SVille Syrjälä new_val &= ~interrupt_mask; 439013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 440013d3752SVille Syrjälä 441013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 442013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 4432939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 4442939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 445013d3752SVille Syrjälä } 446013d3752SVille Syrjälä } 447013d3752SVille Syrjälä 448013d3752SVille Syrjälä /** 449fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 450fee884edSDaniel Vetter * @dev_priv: driver private 451fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 452fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 453fee884edSDaniel Vetter */ 45447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 455a9c287c9SJani Nikula u32 interrupt_mask, 456a9c287c9SJani Nikula u32 enabled_irq_mask) 457fee884edSDaniel Vetter { 4582939eb06SJani Nikula u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 459fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 460fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 461fee884edSDaniel Vetter 46248a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 46315a17aaeSDaniel Vetter 46467520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 465fee884edSDaniel Vetter 46648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 467c67a470bSPaulo Zanoni return; 468c67a470bSPaulo Zanoni 4692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 4702939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 471fee884edSDaniel Vetter } 4728664281bSPaulo Zanoni 4736b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4746b12ca56SVille Syrjälä enum pipe pipe) 4757c463586SKeith Packard { 4766b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 47710c59c51SImre Deak u32 enable_mask = status_mask << 16; 47810c59c51SImre Deak 4796b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4806b12ca56SVille Syrjälä 4816b12ca56SVille Syrjälä if (INTEL_GEN(dev_priv) < 5) 4826b12ca56SVille Syrjälä goto out; 4836b12ca56SVille Syrjälä 48410c59c51SImre Deak /* 485724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 486724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 48710c59c51SImre Deak */ 48848a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 48948a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 49010c59c51SImre Deak return 0; 491724a6905SVille Syrjälä /* 492724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 493724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 494724a6905SVille Syrjälä */ 49548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 49648a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 497724a6905SVille Syrjälä return 0; 49810c59c51SImre Deak 49910c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 50010c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 50110c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 50210c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 50310c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 50410c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 50510c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 50610c59c51SImre Deak 5076b12ca56SVille Syrjälä out: 50848a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 50948a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 5106b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 5116b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 5126b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 5136b12ca56SVille Syrjälä 51410c59c51SImre Deak return enable_mask; 51510c59c51SImre Deak } 51610c59c51SImre Deak 5176b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5186b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 519755e9019SImre Deak { 5206b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 521755e9019SImre Deak u32 enable_mask; 522755e9019SImre Deak 52348a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5246b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5256b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5266b12ca56SVille Syrjälä 5276b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 52848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5296b12ca56SVille Syrjälä 5306b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5316b12ca56SVille Syrjälä return; 5326b12ca56SVille Syrjälä 5336b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5346b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5356b12ca56SVille Syrjälä 5362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5372939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 538755e9019SImre Deak } 539755e9019SImre Deak 5406b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5416b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 542755e9019SImre Deak { 5436b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 544755e9019SImre Deak u32 enable_mask; 545755e9019SImre Deak 54648a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5476b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5486b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5496b12ca56SVille Syrjälä 5506b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 55148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5526b12ca56SVille Syrjälä 5536b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5546b12ca56SVille Syrjälä return; 5556b12ca56SVille Syrjälä 5566b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5576b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5586b12ca56SVille Syrjälä 5592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5602939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 561755e9019SImre Deak } 562755e9019SImre Deak 563f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 564f3e30485SVille Syrjälä { 565f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 566f3e30485SVille Syrjälä return false; 567f3e30485SVille Syrjälä 568f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 569f3e30485SVille Syrjälä } 570f3e30485SVille Syrjälä 571c0e09200SDave Airlie /** 572f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 57314bb2c11STvrtko Ursulin * @dev_priv: i915 device private 57401c66889SZhao Yakui */ 57591d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 57601c66889SZhao Yakui { 577f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 578f49e38ddSJani Nikula return; 579f49e38ddSJani Nikula 58013321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 58101c66889SZhao Yakui 582755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 58391d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 4) 5843b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 585755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5861ec14ad3SChris Wilson 58713321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 58801c66889SZhao Yakui } 58901c66889SZhao Yakui 590f75f3746SVille Syrjälä /* 591f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 592f75f3746SVille Syrjälä * around the vertical blanking period. 593f75f3746SVille Syrjälä * 594f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 595f75f3746SVille Syrjälä * vblank_start >= 3 596f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 597f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 598f75f3746SVille Syrjälä * vtotal = vblank_start + 3 599f75f3746SVille Syrjälä * 600f75f3746SVille Syrjälä * start of vblank: 601f75f3746SVille Syrjälä * latch double buffered registers 602f75f3746SVille Syrjälä * increment frame counter (ctg+) 603f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 604f75f3746SVille Syrjälä * | 605f75f3746SVille Syrjälä * | frame start: 606f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 607f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 608f75f3746SVille Syrjälä * | | 609f75f3746SVille Syrjälä * | | start of vsync: 610f75f3746SVille Syrjälä * | | generate vsync interrupt 611f75f3746SVille Syrjälä * | | | 612f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 613f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 614f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 615f75f3746SVille Syrjälä * | | <----vs-----> | 616f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 617f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 618f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 619f75f3746SVille Syrjälä * | | | 620f75f3746SVille Syrjälä * last visible pixel first visible pixel 621f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 622f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 623f75f3746SVille Syrjälä * 624f75f3746SVille Syrjälä * x = horizontal active 625f75f3746SVille Syrjälä * _ = horizontal blanking 626f75f3746SVille Syrjälä * hs = horizontal sync 627f75f3746SVille Syrjälä * va = vertical active 628f75f3746SVille Syrjälä * vb = vertical blanking 629f75f3746SVille Syrjälä * vs = vertical sync 630f75f3746SVille Syrjälä * vbs = vblank_start (number) 631f75f3746SVille Syrjälä * 632f75f3746SVille Syrjälä * Summary: 633f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 634f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 635f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 636f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 637f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 638f75f3746SVille Syrjälä */ 639f75f3746SVille Syrjälä 64042f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 64142f52ef8SKeith Packard * we use as a pipe index 64242f52ef8SKeith Packard */ 64308fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6440a3e67a4SJesse Barnes { 64508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 64608fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 64732db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 64808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 649f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6500b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 651694e409dSVille Syrjälä unsigned long irqflags; 652391f75e2SVille Syrjälä 65332db0b65SVille Syrjälä /* 65432db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 65532db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 65632db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 65732db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 65832db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 65932db0b65SVille Syrjälä * is still in a working state. However the core vblank code 66032db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 66132db0b65SVille Syrjälä * when we've told it that we don't have a working frame 66232db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 66332db0b65SVille Syrjälä */ 66432db0b65SVille Syrjälä if (!vblank->max_vblank_count) 66532db0b65SVille Syrjälä return 0; 66632db0b65SVille Syrjälä 6670b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6680b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6690b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6700b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6710b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 672391f75e2SVille Syrjälä 6730b2a8e09SVille Syrjälä /* Convert to pixel count */ 6740b2a8e09SVille Syrjälä vbl_start *= htotal; 6750b2a8e09SVille Syrjälä 6760b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6770b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6780b2a8e09SVille Syrjälä 6799db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6809db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6815eddb70bSChris Wilson 682694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 683694e409dSVille Syrjälä 6840a3e67a4SJesse Barnes /* 6850a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6860a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6870a3e67a4SJesse Barnes * register. 6880a3e67a4SJesse Barnes */ 6890a3e67a4SJesse Barnes do { 6908cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6918cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6928cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6930a3e67a4SJesse Barnes } while (high1 != high2); 6940a3e67a4SJesse Barnes 695694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 696694e409dSVille Syrjälä 6975eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 698391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6995eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 700391f75e2SVille Syrjälä 701391f75e2SVille Syrjälä /* 702391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 703391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 704391f75e2SVille Syrjälä * counter against vblank start. 705391f75e2SVille Syrjälä */ 706edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7070a3e67a4SJesse Barnes } 7080a3e67a4SJesse Barnes 70908fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 7109880b7a5SJesse Barnes { 71108fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 71233267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 71308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 7149880b7a5SJesse Barnes 71533267703SVandita Kulkarni if (!vblank->max_vblank_count) 71633267703SVandita Kulkarni return 0; 71733267703SVandita Kulkarni 7182939eb06SJani Nikula return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 7199880b7a5SJesse Barnes } 7209880b7a5SJesse Barnes 721aec0246fSUma Shankar /* 722aec0246fSUma Shankar * On certain encoders on certain platforms, pipe 723aec0246fSUma Shankar * scanline register will not work to get the scanline, 724aec0246fSUma Shankar * since the timings are driven from the PORT or issues 725aec0246fSUma Shankar * with scanline register updates. 726aec0246fSUma Shankar * This function will use Framestamp and current 727aec0246fSUma Shankar * timestamp registers to calculate the scanline. 728aec0246fSUma Shankar */ 729aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 730aec0246fSUma Shankar { 731aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 732aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 733aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 734aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 735aec0246fSUma Shankar u32 vblank_start = mode->crtc_vblank_start; 736aec0246fSUma Shankar u32 vtotal = mode->crtc_vtotal; 737aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 738aec0246fSUma Shankar u32 clock = mode->crtc_clock; 739aec0246fSUma Shankar u32 scanline, scan_prev_time, scan_curr_time, scan_post_time; 740aec0246fSUma Shankar 741aec0246fSUma Shankar /* 742aec0246fSUma Shankar * To avoid the race condition where we might cross into the 743aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 744aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 745aec0246fSUma Shankar * during the same frame. 746aec0246fSUma Shankar */ 747aec0246fSUma Shankar do { 748aec0246fSUma Shankar /* 749aec0246fSUma Shankar * This field provides read back of the display 750aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 751aec0246fSUma Shankar * is sampled at every start of vertical blank. 752aec0246fSUma Shankar */ 7538cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7548cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 755aec0246fSUma Shankar 756aec0246fSUma Shankar /* 757aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 758aec0246fSUma Shankar * time stamp value. 759aec0246fSUma Shankar */ 7608cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 761aec0246fSUma Shankar 7628cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7638cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 764aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 765aec0246fSUma Shankar 766aec0246fSUma Shankar scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 767aec0246fSUma Shankar clock), 1000 * htotal); 768aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 769aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 770aec0246fSUma Shankar 771aec0246fSUma Shankar return scanline; 772aec0246fSUma Shankar } 773aec0246fSUma Shankar 7748cbda6b2SJani Nikula /* 7758cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7768cbda6b2SJani Nikula * forcewake etc. 7778cbda6b2SJani Nikula */ 778a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 779a225f079SVille Syrjälä { 780a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 781fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7825caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7835caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 784a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 78580715b2fSVille Syrjälä int position, vtotal; 786a225f079SVille Syrjälä 78772259536SVille Syrjälä if (!crtc->active) 78872259536SVille Syrjälä return -1; 78972259536SVille Syrjälä 7905caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 7915caa0feaSDaniel Vetter mode = &vblank->hwmode; 7925caa0feaSDaniel Vetter 793af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 794aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 795aec0246fSUma Shankar 79680715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 797a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 798a225f079SVille Syrjälä vtotal /= 2; 799a225f079SVille Syrjälä 800cf819effSLucas De Marchi if (IS_GEN(dev_priv, 2)) 8018cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 802a225f079SVille Syrjälä else 8038cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 804a225f079SVille Syrjälä 805a225f079SVille Syrjälä /* 80641b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 80741b578fbSJesse Barnes * read it just before the start of vblank. So try it again 80841b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 80941b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 81041b578fbSJesse Barnes * 81141b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 81241b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 81341b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 81441b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 81541b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 81641b578fbSJesse Barnes */ 81791d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 81841b578fbSJesse Barnes int i, temp; 81941b578fbSJesse Barnes 82041b578fbSJesse Barnes for (i = 0; i < 100; i++) { 82141b578fbSJesse Barnes udelay(1); 8228cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 82341b578fbSJesse Barnes if (temp != position) { 82441b578fbSJesse Barnes position = temp; 82541b578fbSJesse Barnes break; 82641b578fbSJesse Barnes } 82741b578fbSJesse Barnes } 82841b578fbSJesse Barnes } 82941b578fbSJesse Barnes 83041b578fbSJesse Barnes /* 83180715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 83280715b2fSVille Syrjälä * scanline_offset adjustment. 833a225f079SVille Syrjälä */ 83480715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 835a225f079SVille Syrjälä } 836a225f079SVille Syrjälä 8374bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8384bbffbf3SThomas Zimmermann bool in_vblank_irq, 8394bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8403bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8413bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8420af7e4dfSMario Kleiner { 8434bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 844fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8454bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 846e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8473aa18df8SVille Syrjälä int position; 84878e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 849ad3543edSMario Kleiner unsigned long irqflags; 8508a920e24SVille Syrjälä bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 || 8518a920e24SVille Syrjälä IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) || 852af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8530af7e4dfSMario Kleiner 85448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 85500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 85600376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8579db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8581bf6ad62SDaniel Vetter return false; 8590af7e4dfSMario Kleiner } 8600af7e4dfSMario Kleiner 861c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 86278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 863c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 864c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 865c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8660af7e4dfSMario Kleiner 867d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 868d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 869d31faf65SVille Syrjälä vbl_end /= 2; 870d31faf65SVille Syrjälä vtotal /= 2; 871d31faf65SVille Syrjälä } 872d31faf65SVille Syrjälä 873ad3543edSMario Kleiner /* 874ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 875ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 876ad3543edSMario Kleiner * following code must not block on uncore.lock. 877ad3543edSMario Kleiner */ 878ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 879ad3543edSMario Kleiner 880ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 881ad3543edSMario Kleiner 882ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 883ad3543edSMario Kleiner if (stime) 884ad3543edSMario Kleiner *stime = ktime_get(); 885ad3543edSMario Kleiner 8868a920e24SVille Syrjälä if (use_scanline_counter) { 8870af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8880af7e4dfSMario Kleiner * scanout position from Display scan line register. 8890af7e4dfSMario Kleiner */ 890e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8910af7e4dfSMario Kleiner } else { 8920af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8930af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8940af7e4dfSMario Kleiner * scanout position. 8950af7e4dfSMario Kleiner */ 8968cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8970af7e4dfSMario Kleiner 8983aa18df8SVille Syrjälä /* convert to pixel counts */ 8993aa18df8SVille Syrjälä vbl_start *= htotal; 9003aa18df8SVille Syrjälä vbl_end *= htotal; 9013aa18df8SVille Syrjälä vtotal *= htotal; 90278e8fc6bSVille Syrjälä 90378e8fc6bSVille Syrjälä /* 9047e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9057e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9067e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9077e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9087e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9097e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9107e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9117e78f1cbSVille Syrjälä */ 9127e78f1cbSVille Syrjälä if (position >= vtotal) 9137e78f1cbSVille Syrjälä position = vtotal - 1; 9147e78f1cbSVille Syrjälä 9157e78f1cbSVille Syrjälä /* 91678e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 91778e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 91878e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 91978e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 92078e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 92178e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 92278e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 92378e8fc6bSVille Syrjälä */ 92478e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9253aa18df8SVille Syrjälä } 9263aa18df8SVille Syrjälä 927ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 928ad3543edSMario Kleiner if (etime) 929ad3543edSMario Kleiner *etime = ktime_get(); 930ad3543edSMario Kleiner 931ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 932ad3543edSMario Kleiner 933ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 934ad3543edSMario Kleiner 9353aa18df8SVille Syrjälä /* 9363aa18df8SVille Syrjälä * While in vblank, position will be negative 9373aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9383aa18df8SVille Syrjälä * vblank, position will be positive counting 9393aa18df8SVille Syrjälä * up since vbl_end. 9403aa18df8SVille Syrjälä */ 9413aa18df8SVille Syrjälä if (position >= vbl_start) 9423aa18df8SVille Syrjälä position -= vbl_end; 9433aa18df8SVille Syrjälä else 9443aa18df8SVille Syrjälä position += vtotal - vbl_end; 9453aa18df8SVille Syrjälä 9468a920e24SVille Syrjälä if (use_scanline_counter) { 9473aa18df8SVille Syrjälä *vpos = position; 9483aa18df8SVille Syrjälä *hpos = 0; 9493aa18df8SVille Syrjälä } else { 9500af7e4dfSMario Kleiner *vpos = position / htotal; 9510af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9520af7e4dfSMario Kleiner } 9530af7e4dfSMario Kleiner 9541bf6ad62SDaniel Vetter return true; 9550af7e4dfSMario Kleiner } 9560af7e4dfSMario Kleiner 9574bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9584bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9594bbffbf3SThomas Zimmermann { 9604bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9614bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 96248e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9634bbffbf3SThomas Zimmermann } 9644bbffbf3SThomas Zimmermann 965a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 966a225f079SVille Syrjälä { 967fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 968a225f079SVille Syrjälä unsigned long irqflags; 969a225f079SVille Syrjälä int position; 970a225f079SVille Syrjälä 971a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 972a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 973a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 974a225f079SVille Syrjälä 975a225f079SVille Syrjälä return position; 976a225f079SVille Syrjälä } 977a225f079SVille Syrjälä 978e3689190SBen Widawsky /** 97974bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 980e3689190SBen Widawsky * occurred. 981e3689190SBen Widawsky * @work: workqueue struct 982e3689190SBen Widawsky * 983e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 984e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 985e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 986e3689190SBen Widawsky */ 98774bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 988e3689190SBen Widawsky { 9892d1013ddSJani Nikula struct drm_i915_private *dev_priv = 990cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 991cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 992e3689190SBen Widawsky u32 error_status, row, bank, subbank; 99335a85ac6SBen Widawsky char *parity_event[6]; 994a9c287c9SJani Nikula u32 misccpctl; 995a9c287c9SJani Nikula u8 slice = 0; 996e3689190SBen Widawsky 997e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 998e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 999e3689190SBen Widawsky * any time we access those registers. 1000e3689190SBen Widawsky */ 100191c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1002e3689190SBen Widawsky 100335a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 100448a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 100535a85ac6SBen Widawsky goto out; 100635a85ac6SBen Widawsky 10072939eb06SJani Nikula misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL); 10082939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 10092939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1010e3689190SBen Widawsky 101135a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1012f0f59a00SVille Syrjälä i915_reg_t reg; 101335a85ac6SBen Widawsky 101435a85ac6SBen Widawsky slice--; 101548a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 101648a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 101735a85ac6SBen Widawsky break; 101835a85ac6SBen Widawsky 101935a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 102035a85ac6SBen Widawsky 10216fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 102235a85ac6SBen Widawsky 10232939eb06SJani Nikula error_status = intel_uncore_read(&dev_priv->uncore, reg); 1024e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1025e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1026e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1027e3689190SBen Widawsky 10282939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 10292939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 1030e3689190SBen Widawsky 1031cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1032e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1033e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1034e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 103535a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 103635a85ac6SBen Widawsky parity_event[5] = NULL; 1037e3689190SBen Widawsky 103891c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1039e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1040e3689190SBen Widawsky 104135a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 104235a85ac6SBen Widawsky slice, row, bank, subbank); 1043e3689190SBen Widawsky 104435a85ac6SBen Widawsky kfree(parity_event[4]); 1045e3689190SBen Widawsky kfree(parity_event[3]); 1046e3689190SBen Widawsky kfree(parity_event[2]); 1047e3689190SBen Widawsky kfree(parity_event[1]); 1048e3689190SBen Widawsky } 1049e3689190SBen Widawsky 10502939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 105135a85ac6SBen Widawsky 105235a85ac6SBen Widawsky out: 105348a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1054cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1055cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1056cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 105735a85ac6SBen Widawsky 105891c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 105935a85ac6SBen Widawsky } 106035a85ac6SBen Widawsky 1061af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1062121e758eSDhinakaran Pandiyan { 1063af92058fSVille Syrjälä switch (pin) { 1064da51e4baSVille Syrjälä case HPD_PORT_TC1: 1065da51e4baSVille Syrjälä case HPD_PORT_TC2: 1066da51e4baSVille Syrjälä case HPD_PORT_TC3: 1067da51e4baSVille Syrjälä case HPD_PORT_TC4: 1068da51e4baSVille Syrjälä case HPD_PORT_TC5: 1069da51e4baSVille Syrjälä case HPD_PORT_TC6: 10704294fa5fSVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 107148ef15d3SJosé Roberto de Souza default: 107248ef15d3SJosé Roberto de Souza return false; 107348ef15d3SJosé Roberto de Souza } 107448ef15d3SJosé Roberto de Souza } 107548ef15d3SJosé Roberto de Souza 1076af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 107763c88d22SImre Deak { 1078af92058fSVille Syrjälä switch (pin) { 1079af92058fSVille Syrjälä case HPD_PORT_A: 1080195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1081af92058fSVille Syrjälä case HPD_PORT_B: 108263c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1083af92058fSVille Syrjälä case HPD_PORT_C: 108463c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 108563c88d22SImre Deak default: 108663c88d22SImre Deak return false; 108763c88d22SImre Deak } 108863c88d22SImre Deak } 108963c88d22SImre Deak 1090af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109131604222SAnusha Srivatsa { 1092af92058fSVille Syrjälä switch (pin) { 1093af92058fSVille Syrjälä case HPD_PORT_A: 1094af92058fSVille Syrjälä case HPD_PORT_B: 10958ef7e340SMatt Roper case HPD_PORT_C: 1096229f31e2SLucas De Marchi case HPD_PORT_D: 10974294fa5fSVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 109831604222SAnusha Srivatsa default: 109931604222SAnusha Srivatsa return false; 110031604222SAnusha Srivatsa } 110131604222SAnusha Srivatsa } 110231604222SAnusha Srivatsa 1103af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 110431604222SAnusha Srivatsa { 1105af92058fSVille Syrjälä switch (pin) { 1106da51e4baSVille Syrjälä case HPD_PORT_TC1: 1107da51e4baSVille Syrjälä case HPD_PORT_TC2: 1108da51e4baSVille Syrjälä case HPD_PORT_TC3: 1109da51e4baSVille Syrjälä case HPD_PORT_TC4: 1110da51e4baSVille Syrjälä case HPD_PORT_TC5: 1111da51e4baSVille Syrjälä case HPD_PORT_TC6: 11124294fa5fSVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(pin); 111352dfdba0SLucas De Marchi default: 111452dfdba0SLucas De Marchi return false; 111552dfdba0SLucas De Marchi } 111652dfdba0SLucas De Marchi } 111752dfdba0SLucas De Marchi 1118af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11196dbf30ceSVille Syrjälä { 1120af92058fSVille Syrjälä switch (pin) { 1121af92058fSVille Syrjälä case HPD_PORT_E: 11226dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11236dbf30ceSVille Syrjälä default: 11246dbf30ceSVille Syrjälä return false; 11256dbf30ceSVille Syrjälä } 11266dbf30ceSVille Syrjälä } 11276dbf30ceSVille Syrjälä 1128af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112974c0b395SVille Syrjälä { 1130af92058fSVille Syrjälä switch (pin) { 1131af92058fSVille Syrjälä case HPD_PORT_A: 113274c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1133af92058fSVille Syrjälä case HPD_PORT_B: 113474c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1135af92058fSVille Syrjälä case HPD_PORT_C: 113674c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1137af92058fSVille Syrjälä case HPD_PORT_D: 113874c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 113974c0b395SVille Syrjälä default: 114074c0b395SVille Syrjälä return false; 114174c0b395SVille Syrjälä } 114274c0b395SVille Syrjälä } 114374c0b395SVille Syrjälä 1144af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1145e4ce95aaSVille Syrjälä { 1146af92058fSVille Syrjälä switch (pin) { 1147af92058fSVille Syrjälä case HPD_PORT_A: 1148e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1149e4ce95aaSVille Syrjälä default: 1150e4ce95aaSVille Syrjälä return false; 1151e4ce95aaSVille Syrjälä } 1152e4ce95aaSVille Syrjälä } 1153e4ce95aaSVille Syrjälä 1154af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115513cf5504SDave Airlie { 1156af92058fSVille Syrjälä switch (pin) { 1157af92058fSVille Syrjälä case HPD_PORT_B: 1158676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1159af92058fSVille Syrjälä case HPD_PORT_C: 1160676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1161af92058fSVille Syrjälä case HPD_PORT_D: 1162676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1163676574dfSJani Nikula default: 1164676574dfSJani Nikula return false; 116513cf5504SDave Airlie } 116613cf5504SDave Airlie } 116713cf5504SDave Airlie 1168af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 116913cf5504SDave Airlie { 1170af92058fSVille Syrjälä switch (pin) { 1171af92058fSVille Syrjälä case HPD_PORT_B: 1172676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1173af92058fSVille Syrjälä case HPD_PORT_C: 1174676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1175af92058fSVille Syrjälä case HPD_PORT_D: 1176676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1177676574dfSJani Nikula default: 1178676574dfSJani Nikula return false; 117913cf5504SDave Airlie } 118013cf5504SDave Airlie } 118113cf5504SDave Airlie 118242db67d6SVille Syrjälä /* 118342db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 118442db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 118542db67d6SVille Syrjälä * hotplug detection results from several registers. 118642db67d6SVille Syrjälä * 118742db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 118842db67d6SVille Syrjälä */ 1189cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1190cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 11918c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1192fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1193af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1194676574dfSJani Nikula { 1195e9be2850SVille Syrjälä enum hpd_pin pin; 1196676574dfSJani Nikula 119752dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 119852dfdba0SLucas De Marchi 1199e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1200e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 12018c841e57SJani Nikula continue; 12028c841e57SJani Nikula 1203e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1204676574dfSJani Nikula 1205af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1206e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1207676574dfSJani Nikula } 1208676574dfSJani Nikula 120900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 121000376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1211f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1212676574dfSJani Nikula 1213676574dfSJani Nikula } 1214676574dfSJani Nikula 1215a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1216a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1217a0e066b8SVille Syrjälä { 1218a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1219a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1220a0e066b8SVille Syrjälä 1221a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1222a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1223a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1224a0e066b8SVille Syrjälä 1225a0e066b8SVille Syrjälä return enabled_irqs; 1226a0e066b8SVille Syrjälä } 1227a0e066b8SVille Syrjälä 1228a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1229a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1230a0e066b8SVille Syrjälä { 1231a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1232a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1233a0e066b8SVille Syrjälä 1234a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1235a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1236a0e066b8SVille Syrjälä 1237a0e066b8SVille Syrjälä return hotplug_irqs; 1238a0e066b8SVille Syrjälä } 1239a0e066b8SVille Syrjälä 12402ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12412ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12422ea63927SVille Syrjälä { 12432ea63927SVille Syrjälä struct intel_encoder *encoder; 12442ea63927SVille Syrjälä u32 hotplug = 0; 12452ea63927SVille Syrjälä 12462ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 12472ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 12482ea63927SVille Syrjälä 12492ea63927SVille Syrjälä return hotplug; 12502ea63927SVille Syrjälä } 12512ea63927SVille Syrjälä 125291d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1253515ac2bbSDaniel Vetter { 125428c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1255515ac2bbSDaniel Vetter } 1256515ac2bbSDaniel Vetter 125791d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1258ce99c256SDaniel Vetter { 12599ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1260ce99c256SDaniel Vetter } 1261ce99c256SDaniel Vetter 12628bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 126391d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 126491d14251STvrtko Ursulin enum pipe pipe, 1265a9c287c9SJani Nikula u32 crc0, u32 crc1, 1266a9c287c9SJani Nikula u32 crc2, u32 crc3, 1267a9c287c9SJani Nikula u32 crc4) 12688bf1e9f1SShuang He { 12698c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 127000535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12715cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12725cee6c45SVille Syrjälä 12735cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1274b2c88f5bSDamien Lespiau 1275d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12768c6b709dSTomeu Vizoso /* 12778c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 12788c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 12798c6b709dSTomeu Vizoso * out the buggy result. 12808c6b709dSTomeu Vizoso * 1281163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 12828c6b709dSTomeu Vizoso * don't trust that one either. 12838c6b709dSTomeu Vizoso */ 1284033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1285163e8aecSRodrigo Vivi (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 12868c6b709dSTomeu Vizoso pipe_crc->skipped++; 12878c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12888c6b709dSTomeu Vizoso return; 12898c6b709dSTomeu Vizoso } 12908c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 12916cc42152SMaarten Lankhorst 1292246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1293ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1294246ee524STomeu Vizoso crcs); 12958c6b709dSTomeu Vizoso } 1296277de95eSDaniel Vetter #else 1297277de95eSDaniel Vetter static inline void 129891d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 129991d14251STvrtko Ursulin enum pipe pipe, 1300a9c287c9SJani Nikula u32 crc0, u32 crc1, 1301a9c287c9SJani Nikula u32 crc2, u32 crc3, 1302a9c287c9SJani Nikula u32 crc4) {} 1303277de95eSDaniel Vetter #endif 1304eba94eb9SDaniel Vetter 13051288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 13061288f9b0SKarthik B S enum pipe pipe) 13071288f9b0SKarthik B S { 13081288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 13091288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 13101288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 13111288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 13121288f9b0SKarthik B S unsigned long irqflags; 13131288f9b0SKarthik B S 13141288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 13151288f9b0SKarthik B S 13161288f9b0SKarthik B S crtc_state->event = NULL; 13171288f9b0SKarthik B S 13181288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13191288f9b0SKarthik B S 13201288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13211288f9b0SKarthik B S } 1322277de95eSDaniel Vetter 132391d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 132491d14251STvrtko Ursulin enum pipe pipe) 13255a69b89fSDaniel Vetter { 132691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13272939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13285a69b89fSDaniel Vetter 0, 0, 0, 0); 13295a69b89fSDaniel Vetter } 13305a69b89fSDaniel Vetter 133191d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 133291d14251STvrtko Ursulin enum pipe pipe) 1333eba94eb9SDaniel Vetter { 133491d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13352939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13362939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 13372939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 13382939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 13392939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1340eba94eb9SDaniel Vetter } 13415b3a856bSDaniel Vetter 134291d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 134391d14251STvrtko Ursulin enum pipe pipe) 13445b3a856bSDaniel Vetter { 1345a9c287c9SJani Nikula u32 res1, res2; 13460b5c5ed0SDaniel Vetter 134791d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 3) 13482939eb06SJani Nikula res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 13490b5c5ed0SDaniel Vetter else 13500b5c5ed0SDaniel Vetter res1 = 0; 13510b5c5ed0SDaniel Vetter 135291d14251STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv)) 13532939eb06SJani Nikula res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 13540b5c5ed0SDaniel Vetter else 13550b5c5ed0SDaniel Vetter res2 = 0; 13565b3a856bSDaniel Vetter 135791d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13582939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 13592939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 13602939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 13610b5c5ed0SDaniel Vetter res1, res2); 13625b3a856bSDaniel Vetter } 13638bf1e9f1SShuang He 136444d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 136544d9241eSVille Syrjälä { 136644d9241eSVille Syrjälä enum pipe pipe; 136744d9241eSVille Syrjälä 136844d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 13692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 137044d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 137144d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 137244d9241eSVille Syrjälä 137344d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 137444d9241eSVille Syrjälä } 137544d9241eSVille Syrjälä } 137644d9241eSVille Syrjälä 1377eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 137891d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 13797e231dbeSJesse Barnes { 1380d048a268SVille Syrjälä enum pipe pipe; 13817e231dbeSJesse Barnes 138258ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 13831ca993d2SVille Syrjälä 13841ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 13851ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 13861ca993d2SVille Syrjälä return; 13871ca993d2SVille Syrjälä } 13881ca993d2SVille Syrjälä 1389055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1390f0f59a00SVille Syrjälä i915_reg_t reg; 13916b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 139291d181ddSImre Deak 1393bbb5eebfSDaniel Vetter /* 1394bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1395bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1396bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1397bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1398bbb5eebfSDaniel Vetter * handle. 1399bbb5eebfSDaniel Vetter */ 14000f239f4cSDaniel Vetter 14010f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14026b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1403bbb5eebfSDaniel Vetter 1404bbb5eebfSDaniel Vetter switch (pipe) { 1405d048a268SVille Syrjälä default: 1406bbb5eebfSDaniel Vetter case PIPE_A: 1407bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1408bbb5eebfSDaniel Vetter break; 1409bbb5eebfSDaniel Vetter case PIPE_B: 1410bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1411bbb5eebfSDaniel Vetter break; 14123278f67fSVille Syrjälä case PIPE_C: 14133278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14143278f67fSVille Syrjälä break; 1415bbb5eebfSDaniel Vetter } 1416bbb5eebfSDaniel Vetter if (iir & iir_bit) 14176b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1418bbb5eebfSDaniel Vetter 14196b12ca56SVille Syrjälä if (!status_mask) 142091d181ddSImre Deak continue; 142191d181ddSImre Deak 142291d181ddSImre Deak reg = PIPESTAT(pipe); 14232939eb06SJani Nikula pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 14246b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14257e231dbeSJesse Barnes 14267e231dbeSJesse Barnes /* 14277e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1428132c27c9SVille Syrjälä * 1429132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1430132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1431132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1432132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1433132c27c9SVille Syrjälä * an interrupt is still pending. 14347e231dbeSJesse Barnes */ 1435132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 14362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 14372939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1438132c27c9SVille Syrjälä } 14397e231dbeSJesse Barnes } 144058ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14412ecb8ca4SVille Syrjälä } 14422ecb8ca4SVille Syrjälä 1443eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1444eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1445eb64343cSVille Syrjälä { 1446eb64343cSVille Syrjälä enum pipe pipe; 1447eb64343cSVille Syrjälä 1448eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1449eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1450aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1451eb64343cSVille Syrjälä 1452eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1453eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1454eb64343cSVille Syrjälä 1455eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1456eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1457eb64343cSVille Syrjälä } 1458eb64343cSVille Syrjälä } 1459eb64343cSVille Syrjälä 1460eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1461eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1462eb64343cSVille Syrjälä { 1463eb64343cSVille Syrjälä bool blc_event = false; 1464eb64343cSVille Syrjälä enum pipe pipe; 1465eb64343cSVille Syrjälä 1466eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1467eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1468aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1469eb64343cSVille Syrjälä 1470eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1471eb64343cSVille Syrjälä blc_event = true; 1472eb64343cSVille Syrjälä 1473eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1474eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1475eb64343cSVille Syrjälä 1476eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1477eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1478eb64343cSVille Syrjälä } 1479eb64343cSVille Syrjälä 1480eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1481eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1482eb64343cSVille Syrjälä } 1483eb64343cSVille Syrjälä 1484eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1485eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1486eb64343cSVille Syrjälä { 1487eb64343cSVille Syrjälä bool blc_event = false; 1488eb64343cSVille Syrjälä enum pipe pipe; 1489eb64343cSVille Syrjälä 1490eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1491eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1492aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1493eb64343cSVille Syrjälä 1494eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1495eb64343cSVille Syrjälä blc_event = true; 1496eb64343cSVille Syrjälä 1497eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1498eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1499eb64343cSVille Syrjälä 1500eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1501eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1502eb64343cSVille Syrjälä } 1503eb64343cSVille Syrjälä 1504eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1505eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1506eb64343cSVille Syrjälä 1507eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1508eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1509eb64343cSVille Syrjälä } 1510eb64343cSVille Syrjälä 151191d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 15122ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 15132ecb8ca4SVille Syrjälä { 15142ecb8ca4SVille Syrjälä enum pipe pipe; 15157e231dbeSJesse Barnes 1516055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1517fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1518aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15194356d586SDaniel Vetter 15204356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 152191d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15222d9d2b0bSVille Syrjälä 15231f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15241f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 152531acc7f5SJesse Barnes } 152631acc7f5SJesse Barnes 1527c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 152891d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1529c1874ed7SImre Deak } 1530c1874ed7SImre Deak 15311ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 153216c6c56bSVille Syrjälä { 15330ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15340ba7c51aSVille Syrjälä int i; 153516c6c56bSVille Syrjälä 15360ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15370ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15380ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15390ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15400ba7c51aSVille Syrjälä else 15410ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15420ba7c51aSVille Syrjälä 15430ba7c51aSVille Syrjälä /* 15440ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15450ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15460ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15470ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15480ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15490ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15500ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15510ba7c51aSVille Syrjälä */ 15520ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15532939eb06SJani Nikula u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 15540ba7c51aSVille Syrjälä 15550ba7c51aSVille Syrjälä if (tmp == 0) 15560ba7c51aSVille Syrjälä return hotplug_status; 15570ba7c51aSVille Syrjälä 15580ba7c51aSVille Syrjälä hotplug_status |= tmp; 15592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 15600ba7c51aSVille Syrjälä } 15610ba7c51aSVille Syrjälä 156248a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15630ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15642939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 15651ae3c34cSVille Syrjälä 15661ae3c34cSVille Syrjälä return hotplug_status; 15671ae3c34cSVille Syrjälä } 15681ae3c34cSVille Syrjälä 156991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15701ae3c34cSVille Syrjälä u32 hotplug_status) 15711ae3c34cSVille Syrjälä { 15721ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15730398993bSVille Syrjälä u32 hotplug_trigger; 15743ff60f89SOscar Mateo 15750398993bSVille Syrjälä if (IS_G4X(dev_priv) || 15760398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15770398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 15780398993bSVille Syrjälä else 15790398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 158016c6c56bSVille Syrjälä 158158f2cf24SVille Syrjälä if (hotplug_trigger) { 1582cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1583cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 15840398993bSVille Syrjälä dev_priv->hotplug.hpd, 1585fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 158658f2cf24SVille Syrjälä 158791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 158858f2cf24SVille Syrjälä } 1589369712e8SJani Nikula 15900398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 15910398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 15920398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 159391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 159458f2cf24SVille Syrjälä } 159516c6c56bSVille Syrjälä 1596c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1597c1874ed7SImre Deak { 1598b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1599c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1600c1874ed7SImre Deak 16012dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16022dd2a883SImre Deak return IRQ_NONE; 16032dd2a883SImre Deak 16041f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16059102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16061f814dacSImre Deak 16071e1cace9SVille Syrjälä do { 16086e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 16092ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16101ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1611a5e485a9SVille Syrjälä u32 ier = 0; 16123ff60f89SOscar Mateo 16132939eb06SJani Nikula gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 16142939eb06SJani Nikula pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 16152939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1616c1874ed7SImre Deak 1617c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16181e1cace9SVille Syrjälä break; 1619c1874ed7SImre Deak 1620c1874ed7SImre Deak ret = IRQ_HANDLED; 1621c1874ed7SImre Deak 1622a5e485a9SVille Syrjälä /* 1623a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1624a5e485a9SVille Syrjälä * 1625a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1626a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1627a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1628a5e485a9SVille Syrjälä * 1629a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1630a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1631a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1632a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1633a5e485a9SVille Syrjälä * bits this time around. 1634a5e485a9SVille Syrjälä */ 16352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 16362939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 16372939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 16384a0a0202SVille Syrjälä 16394a0a0202SVille Syrjälä if (gt_iir) 16402939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 16414a0a0202SVille Syrjälä if (pm_iir) 16422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 16434a0a0202SVille Syrjälä 16447ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16451ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16467ce4d1f2SVille Syrjälä 16473ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16483ff60f89SOscar Mateo * signalled in iir */ 1649eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16507ce4d1f2SVille Syrjälä 1651eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1652eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1653eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1654eef57324SJerome Anand 16557ce4d1f2SVille Syrjälä /* 16567ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16577ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16587ce4d1f2SVille Syrjälä */ 16597ce4d1f2SVille Syrjälä if (iir) 16602939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 16614a0a0202SVille Syrjälä 16622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 16632939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16641ae3c34cSVille Syrjälä 166552894874SVille Syrjälä if (gt_iir) 1666cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 166752894874SVille Syrjälä if (pm_iir) 16683e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 166952894874SVille Syrjälä 16701ae3c34cSVille Syrjälä if (hotplug_status) 167191d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16722ecb8ca4SVille Syrjälä 167391d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16741e1cace9SVille Syrjälä } while (0); 16757e231dbeSJesse Barnes 16769c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 16779c6508b9SThomas Gleixner 16789102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16791f814dacSImre Deak 16807e231dbeSJesse Barnes return ret; 16817e231dbeSJesse Barnes } 16827e231dbeSJesse Barnes 168343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 168443f328d7SVille Syrjälä { 1685b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 168643f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 168743f328d7SVille Syrjälä 16882dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16892dd2a883SImre Deak return IRQ_NONE; 16902dd2a883SImre Deak 16911f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16929102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16931f814dacSImre Deak 1694579de73bSChris Wilson do { 16956e814800SVille Syrjälä u32 master_ctl, iir; 16962ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16971ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1698a5e485a9SVille Syrjälä u32 ier = 0; 1699a5e485a9SVille Syrjälä 17002939eb06SJani Nikula master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 17012939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 17023278f67fSVille Syrjälä 17033278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 17048e5fd599SVille Syrjälä break; 170543f328d7SVille Syrjälä 170627b6c122SOscar Mateo ret = IRQ_HANDLED; 170727b6c122SOscar Mateo 1708a5e485a9SVille Syrjälä /* 1709a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1710a5e485a9SVille Syrjälä * 1711a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1712a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1713a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1714a5e485a9SVille Syrjälä * 1715a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1716a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1717a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1718a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1719a5e485a9SVille Syrjälä * bits this time around. 1720a5e485a9SVille Syrjälä */ 17212939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 17222939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 17232939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 172443f328d7SVille Syrjälä 17256cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 172627b6c122SOscar Mateo 172727b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17281ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 172943f328d7SVille Syrjälä 173027b6c122SOscar Mateo /* Call regardless, as some status bits might not be 173127b6c122SOscar Mateo * signalled in iir */ 1732eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 173343f328d7SVille Syrjälä 1734eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1735eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1736eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1737eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1738eef57324SJerome Anand 17397ce4d1f2SVille Syrjälä /* 17407ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17417ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17427ce4d1f2SVille Syrjälä */ 17437ce4d1f2SVille Syrjälä if (iir) 17442939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17457ce4d1f2SVille Syrjälä 17462939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17472939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17481ae3c34cSVille Syrjälä 17491ae3c34cSVille Syrjälä if (hotplug_status) 175091d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17512ecb8ca4SVille Syrjälä 175291d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1753579de73bSChris Wilson } while (0); 17543278f67fSVille Syrjälä 17559c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 17569c6508b9SThomas Gleixner 17579102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17581f814dacSImre Deak 175943f328d7SVille Syrjälä return ret; 176043f328d7SVille Syrjälä } 176143f328d7SVille Syrjälä 176291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17630398993bSVille Syrjälä u32 hotplug_trigger) 1764776ad806SJesse Barnes { 176542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1766776ad806SJesse Barnes 17676a39d7c9SJani Nikula /* 17686a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17696a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17706a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17716a39d7c9SJani Nikula * errors. 17726a39d7c9SJani Nikula */ 17732939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 17746a39d7c9SJani Nikula if (!hotplug_trigger) { 17756a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 17766a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 17776a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 17786a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 17796a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 17806a39d7c9SJani Nikula } 17816a39d7c9SJani Nikula 17822939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 17836a39d7c9SJani Nikula if (!hotplug_trigger) 17846a39d7c9SJani Nikula return; 178513cf5504SDave Airlie 17860398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 17870398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 17880398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1789fd63e2a9SImre Deak pch_port_hotplug_long_detect); 179040e56410SVille Syrjälä 179191d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1792aaf5ec2eSSonika Jindal } 179391d131d2SDaniel Vetter 179491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 179540e56410SVille Syrjälä { 1796d048a268SVille Syrjälä enum pipe pipe; 179740e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 179840e56410SVille Syrjälä 17990398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 180040e56410SVille Syrjälä 1801cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1802cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1803776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 180400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1805cfc33bf7SVille Syrjälä port_name(port)); 1806cfc33bf7SVille Syrjälä } 1807776ad806SJesse Barnes 1808ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 180991d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1810ce99c256SDaniel Vetter 1811776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 181291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1813776ad806SJesse Barnes 1814776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 181500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1816776ad806SJesse Barnes 1817776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 181800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1819776ad806SJesse Barnes 1820776ad806SJesse Barnes if (pch_iir & SDE_POISON) 182100376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1822776ad806SJesse Barnes 1823b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1824055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 182500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18269db4a9c7SJesse Barnes pipe_name(pipe), 18272939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1828b8b65ccdSAnshuman Gupta } 1829776ad806SJesse Barnes 1830776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 183100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1832776ad806SJesse Barnes 1833776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 183400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 183500376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1836776ad806SJesse Barnes 1837776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1838a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18398664281bSPaulo Zanoni 18408664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1841a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18428664281bSPaulo Zanoni } 18438664281bSPaulo Zanoni 184491d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18458664281bSPaulo Zanoni { 18462939eb06SJani Nikula u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 18475a69b89fSDaniel Vetter enum pipe pipe; 18488664281bSPaulo Zanoni 1849de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 185000376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1851de032bf4SPaulo Zanoni 1852055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18531f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18541f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18558664281bSPaulo Zanoni 18565a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 185791d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 185891d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18595a69b89fSDaniel Vetter else 186091d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18615a69b89fSDaniel Vetter } 18625a69b89fSDaniel Vetter } 18638bf1e9f1SShuang He 18642939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 18658664281bSPaulo Zanoni } 18668664281bSPaulo Zanoni 186791d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18688664281bSPaulo Zanoni { 18692939eb06SJani Nikula u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 187045c1cd87SMika Kahola enum pipe pipe; 18718664281bSPaulo Zanoni 1872de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 187300376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1874de032bf4SPaulo Zanoni 187545c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 187645c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 187745c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 18788664281bSPaulo Zanoni 18792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1880776ad806SJesse Barnes } 1881776ad806SJesse Barnes 188291d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 188323e81d69SAdam Jackson { 1884d048a268SVille Syrjälä enum pipe pipe; 18856dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1886aaf5ec2eSSonika Jindal 18870398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 188891d131d2SDaniel Vetter 1889cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1890cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 189123e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 189200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1893cfc33bf7SVille Syrjälä port_name(port)); 1894cfc33bf7SVille Syrjälä } 189523e81d69SAdam Jackson 189623e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 189791d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 189823e81d69SAdam Jackson 189923e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 190091d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 190123e81d69SAdam Jackson 190223e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 190300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 190423e81d69SAdam Jackson 190523e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 190600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 190723e81d69SAdam Jackson 1908b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1909055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 191000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 191123e81d69SAdam Jackson pipe_name(pipe), 19122939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1913b8b65ccdSAnshuman Gupta } 19148664281bSPaulo Zanoni 19158664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 191691d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 191723e81d69SAdam Jackson } 191823e81d69SAdam Jackson 191958676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 192031604222SAnusha Srivatsa { 1921e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1922e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 192331604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 192431604222SAnusha Srivatsa 192531604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 192631604222SAnusha Srivatsa u32 dig_hotplug_reg; 192731604222SAnusha Srivatsa 19282939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 19292939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg); 193031604222SAnusha Srivatsa 193131604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19320398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19330398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 193431604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 193531604222SAnusha Srivatsa } 193631604222SAnusha Srivatsa 193731604222SAnusha Srivatsa if (tc_hotplug_trigger) { 193831604222SAnusha Srivatsa u32 dig_hotplug_reg; 193931604222SAnusha Srivatsa 19402939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 19412939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg); 194231604222SAnusha Srivatsa 194331604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19440398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19450398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1946da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 194752dfdba0SLucas De Marchi } 194852dfdba0SLucas De Marchi 194952dfdba0SLucas De Marchi if (pin_mask) 195052dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 195152dfdba0SLucas De Marchi 195252dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 195352dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 195452dfdba0SLucas De Marchi } 195552dfdba0SLucas De Marchi 195691d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19576dbf30ceSVille Syrjälä { 19586dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19596dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19606dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19616dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19626dbf30ceSVille Syrjälä 19636dbf30ceSVille Syrjälä if (hotplug_trigger) { 19646dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19656dbf30ceSVille Syrjälä 19662939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 19672939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 19686dbf30ceSVille Syrjälä 1969cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19700398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19710398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 197274c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19736dbf30ceSVille Syrjälä } 19746dbf30ceSVille Syrjälä 19756dbf30ceSVille Syrjälä if (hotplug2_trigger) { 19766dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19776dbf30ceSVille Syrjälä 19782939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 19792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg); 19806dbf30ceSVille Syrjälä 1981cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19820398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 19830398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 19846dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 19856dbf30ceSVille Syrjälä } 19866dbf30ceSVille Syrjälä 19876dbf30ceSVille Syrjälä if (pin_mask) 198891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 19896dbf30ceSVille Syrjälä 19906dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 199191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 19926dbf30ceSVille Syrjälä } 19936dbf30ceSVille Syrjälä 199491d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 19950398993bSVille Syrjälä u32 hotplug_trigger) 1996c008bc6eSPaulo Zanoni { 1997e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1998e4ce95aaSVille Syrjälä 19992939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 20002939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2001e4ce95aaSVille Syrjälä 20020398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20030398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20040398993bSVille Syrjälä dev_priv->hotplug.hpd, 2005e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 200640e56410SVille Syrjälä 200791d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2008e4ce95aaSVille Syrjälä } 2009c008bc6eSPaulo Zanoni 201091d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 201191d14251STvrtko Ursulin u32 de_iir) 201240e56410SVille Syrjälä { 201340e56410SVille Syrjälä enum pipe pipe; 201440e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 201540e56410SVille Syrjälä 201640e56410SVille Syrjälä if (hotplug_trigger) 20170398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 201840e56410SVille Syrjälä 2019c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 202091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2021c008bc6eSPaulo Zanoni 2022c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 202391d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2024c008bc6eSPaulo Zanoni 2025c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 202600376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2027c008bc6eSPaulo Zanoni 2028055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2029fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2030aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2031c008bc6eSPaulo Zanoni 203240da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20331f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2034c008bc6eSPaulo Zanoni 203540da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 203691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2037c008bc6eSPaulo Zanoni } 2038c008bc6eSPaulo Zanoni 2039c008bc6eSPaulo Zanoni /* check event from PCH */ 2040c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 20412939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2042c008bc6eSPaulo Zanoni 204391d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 204491d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2045c008bc6eSPaulo Zanoni else 204691d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2047c008bc6eSPaulo Zanoni 2048c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 20492939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2050c008bc6eSPaulo Zanoni } 2051c008bc6eSPaulo Zanoni 2052cf819effSLucas De Marchi if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT) 20533e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2054c008bc6eSPaulo Zanoni } 2055c008bc6eSPaulo Zanoni 205691d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 205791d14251STvrtko Ursulin u32 de_iir) 20589719fb98SPaulo Zanoni { 205907d27e20SDamien Lespiau enum pipe pipe; 206023bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 206123bb4cb5SVille Syrjälä 206240e56410SVille Syrjälä if (hotplug_trigger) 20630398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20649719fb98SPaulo Zanoni 20659719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 206691d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20679719fb98SPaulo Zanoni 206854fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 20692939eb06SJani Nikula u32 psr_iir = intel_uncore_read(&dev_priv->uncore, EDP_PSR_IIR); 207054fd3149SDhinakaran Pandiyan 207154fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 20722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EDP_PSR_IIR, psr_iir); 207354fd3149SDhinakaran Pandiyan } 2074fc340442SDaniel Vetter 20759719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 207691d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 20779719fb98SPaulo Zanoni 20789719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 207991d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 20809719fb98SPaulo Zanoni 2081055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2082*33ef04faSVille Syrjälä if (de_iir & DE_PIPE_VBLANK_IVB(pipe)) 2083aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 20849719fb98SPaulo Zanoni } 20859719fb98SPaulo Zanoni 20869719fb98SPaulo Zanoni /* check event from PCH */ 208791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 20882939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 20899719fb98SPaulo Zanoni 209091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 20919719fb98SPaulo Zanoni 20929719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 20932939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 20949719fb98SPaulo Zanoni } 20959719fb98SPaulo Zanoni } 20969719fb98SPaulo Zanoni 209772c90f62SOscar Mateo /* 209872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 209972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 210072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 210172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 210272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 210372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 210472c90f62SOscar Mateo */ 21059eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2106b1f14ad0SJesse Barnes { 2107c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2108c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2109f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21100e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2111b1f14ad0SJesse Barnes 2112c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21132dd2a883SImre Deak return IRQ_NONE; 21142dd2a883SImre Deak 21151f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2116c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21171f814dacSImre Deak 2118b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2119c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2120c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21210e43406bSChris Wilson 212244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 212344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 212444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 212544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 212644498aeaSPaulo Zanoni * due to its back queue). */ 2127c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2128c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2129c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2130ab5c608bSBen Widawsky } 213144498aeaSPaulo Zanoni 213272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 213372c90f62SOscar Mateo 2134c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21350e43406bSChris Wilson if (gt_iir) { 2136c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2137c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) 2138c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2139d8fc8a47SPaulo Zanoni else 2140c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2141c48a798aSChris Wilson ret = IRQ_HANDLED; 21420e43406bSChris Wilson } 2143b1f14ad0SJesse Barnes 2144c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21450e43406bSChris Wilson if (de_iir) { 2146c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2147c48a798aSChris Wilson if (INTEL_GEN(i915) >= 7) 2148c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2149f1af8fc1SPaulo Zanoni else 2150c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21510e43406bSChris Wilson ret = IRQ_HANDLED; 2152c48a798aSChris Wilson } 2153c48a798aSChris Wilson 2154c48a798aSChris Wilson if (INTEL_GEN(i915) >= 6) { 2155c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2156c48a798aSChris Wilson if (pm_iir) { 2157c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2158c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2159c48a798aSChris Wilson ret = IRQ_HANDLED; 21600e43406bSChris Wilson } 2161f1af8fc1SPaulo Zanoni } 2162b1f14ad0SJesse Barnes 2163c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2164c48a798aSChris Wilson if (sde_ier) 2165c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2166b1f14ad0SJesse Barnes 21679c6508b9SThomas Gleixner pmu_irq_stats(i915, ret); 21689c6508b9SThomas Gleixner 21691f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2170c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 21711f814dacSImre Deak 2172b1f14ad0SJesse Barnes return ret; 2173b1f14ad0SJesse Barnes } 2174b1f14ad0SJesse Barnes 217591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 21760398993bSVille Syrjälä u32 hotplug_trigger) 2177d04a492dSShashank Sharma { 2178cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2179d04a492dSShashank Sharma 21802939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 21812939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 2182d04a492dSShashank Sharma 21830398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 21840398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 21850398993bSVille Syrjälä dev_priv->hotplug.hpd, 2186cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 218740e56410SVille Syrjälä 218891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2189d04a492dSShashank Sharma } 2190d04a492dSShashank Sharma 2191121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2192121e758eSDhinakaran Pandiyan { 2193121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2194b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2195b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2196121e758eSDhinakaran Pandiyan 2197121e758eSDhinakaran Pandiyan if (trigger_tc) { 2198b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2199b796b971SDhinakaran Pandiyan 22002939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 22012939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2202121e758eSDhinakaran Pandiyan 22030398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22040398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22050398993bSVille Syrjälä dev_priv->hotplug.hpd, 2206da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2207121e758eSDhinakaran Pandiyan } 2208b796b971SDhinakaran Pandiyan 2209b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2210b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2211b796b971SDhinakaran Pandiyan 22122939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 22132939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2214b796b971SDhinakaran Pandiyan 22150398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22160398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22170398993bSVille Syrjälä dev_priv->hotplug.hpd, 2218da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2219b796b971SDhinakaran Pandiyan } 2220b796b971SDhinakaran Pandiyan 2221b796b971SDhinakaran Pandiyan if (pin_mask) 2222b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2223b796b971SDhinakaran Pandiyan else 222400376ccfSWambui Karuga drm_err(&dev_priv->drm, 222500376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2226121e758eSDhinakaran Pandiyan } 2227121e758eSDhinakaran Pandiyan 22289d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22299d17210fSLucas De Marchi { 223055523360SLucas De Marchi u32 mask; 22319d17210fSLucas De Marchi 223255523360SLucas De Marchi if (INTEL_GEN(dev_priv) >= 12) 223355523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 223455523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2235e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2236e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2237e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2238e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2239e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2240e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2241e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2242e5df52dcSMatt Roper 224355523360SLucas De Marchi 224455523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 22459d17210fSLucas De Marchi if (INTEL_GEN(dev_priv) >= 9) 22469d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22479d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22489d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22499d17210fSLucas De Marchi 225055523360SLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11)) 22519d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 22529d17210fSLucas De Marchi 225355523360SLucas De Marchi if (IS_GEN(dev_priv, 11)) 225455523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 22559d17210fSLucas De Marchi 22569d17210fSLucas De Marchi return mask; 22579d17210fSLucas De Marchi } 22589d17210fSLucas De Marchi 22595270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 22605270130dSVille Syrjälä { 226199e2d8bcSMatt Roper if (IS_ROCKETLAKE(dev_priv)) 226299e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 226399e2d8bcSMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 2264d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2265d506a65dSMatt Roper else if (INTEL_GEN(dev_priv) >= 9) 22665270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 22675270130dSVille Syrjälä else 22685270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 22695270130dSVille Syrjälä } 22705270130dSVille Syrjälä 227146c63d24SJosé Roberto de Souza static void 227246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2273abd58f01SBen Widawsky { 2274e04f7eceSVille Syrjälä bool found = false; 2275e04f7eceSVille Syrjälä 2276e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 227791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2278e04f7eceSVille Syrjälä found = true; 2279e04f7eceSVille Syrjälä } 2280e04f7eceSVille Syrjälä 2281e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 22828241cfbeSJosé Roberto de Souza u32 psr_iir; 22838241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 22848241cfbeSJosé Roberto de Souza 22858241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) 22868241cfbeSJosé Roberto de Souza iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder); 22878241cfbeSJosé Roberto de Souza else 22888241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 22898241cfbeSJosé Roberto de Souza 22902939eb06SJani Nikula psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg); 22912939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir); 22928241cfbeSJosé Roberto de Souza 22938241cfbeSJosé Roberto de Souza if (psr_iir) 22948241cfbeSJosé Roberto de Souza found = true; 229554fd3149SDhinakaran Pandiyan 229654fd3149SDhinakaran Pandiyan intel_psr_irq_handler(dev_priv, psr_iir); 2297e04f7eceSVille Syrjälä } 2298e04f7eceSVille Syrjälä 2299e04f7eceSVille Syrjälä if (!found) 230000376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2301abd58f01SBen Widawsky } 230246c63d24SJosé Roberto de Souza 230300acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 230400acb329SVandita Kulkarni u32 te_trigger) 230500acb329SVandita Kulkarni { 230600acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 230700acb329SVandita Kulkarni enum transcoder dsi_trans; 230800acb329SVandita Kulkarni enum port port; 230900acb329SVandita Kulkarni u32 val, tmp; 231000acb329SVandita Kulkarni 231100acb329SVandita Kulkarni /* 231200acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 231300acb329SVandita Kulkarni * this is to check if dual link is enabled 231400acb329SVandita Kulkarni */ 23152939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 231600acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 231700acb329SVandita Kulkarni 231800acb329SVandita Kulkarni /* 231900acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 232000acb329SVandita Kulkarni * transcoder registers 232100acb329SVandita Kulkarni */ 232200acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 232300acb329SVandita Kulkarni PORT_A : PORT_B; 232400acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 232500acb329SVandita Kulkarni 232600acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 23272939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 232800acb329SVandita Kulkarni val = val & OP_MODE_MASK; 232900acb329SVandita Kulkarni 233000acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 233100acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 233200acb329SVandita Kulkarni return; 233300acb329SVandita Kulkarni } 233400acb329SVandita Kulkarni 233500acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 23362939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 233700acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 233800acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 233900acb329SVandita Kulkarni pipe = PIPE_A; 234000acb329SVandita Kulkarni break; 234100acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 234200acb329SVandita Kulkarni pipe = PIPE_B; 234300acb329SVandita Kulkarni break; 234400acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 234500acb329SVandita Kulkarni pipe = PIPE_C; 234600acb329SVandita Kulkarni break; 234700acb329SVandita Kulkarni default: 234800acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 234900acb329SVandita Kulkarni return; 235000acb329SVandita Kulkarni } 235100acb329SVandita Kulkarni 235200acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 235300acb329SVandita Kulkarni 235400acb329SVandita Kulkarni /* clear TE in dsi IIR */ 235500acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 23562939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 23572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 235800acb329SVandita Kulkarni } 235900acb329SVandita Kulkarni 236046c63d24SJosé Roberto de Souza static irqreturn_t 236146c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 236246c63d24SJosé Roberto de Souza { 236346c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 236446c63d24SJosé Roberto de Souza u32 iir; 236546c63d24SJosé Roberto de Souza enum pipe pipe; 236646c63d24SJosé Roberto de Souza 236746c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 23682939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 236946c63d24SJosé Roberto de Souza if (iir) { 23702939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 237146c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 237246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 237346c63d24SJosé Roberto de Souza } else { 237400376ccfSWambui Karuga drm_err(&dev_priv->drm, 237500376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2376abd58f01SBen Widawsky } 237746c63d24SJosé Roberto de Souza } 2378abd58f01SBen Widawsky 2379121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 23802939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2381121e758eSDhinakaran Pandiyan if (iir) { 23822939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2383121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2384121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2385121e758eSDhinakaran Pandiyan } else { 238600376ccfSWambui Karuga drm_err(&dev_priv->drm, 238700376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2388121e758eSDhinakaran Pandiyan } 2389121e758eSDhinakaran Pandiyan } 2390121e758eSDhinakaran Pandiyan 23916d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 23922939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2393e32192e1STvrtko Ursulin if (iir) { 2394d04a492dSShashank Sharma bool found = false; 2395cebd87a0SVille Syrjälä 23962939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 23976d766f02SDaniel Vetter ret = IRQ_HANDLED; 239888e04703SJesse Barnes 23999d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 240091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2401d04a492dSShashank Sharma found = true; 2402d04a492dSShashank Sharma } 2403d04a492dSShashank Sharma 2404cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) { 24059a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 24069a55a620SVille Syrjälä 24079a55a620SVille Syrjälä if (hotplug_trigger) { 24089a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2409d04a492dSShashank Sharma found = true; 2410d04a492dSShashank Sharma } 2411e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 24129a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 24139a55a620SVille Syrjälä 24149a55a620SVille Syrjälä if (hotplug_trigger) { 24159a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2416e32192e1STvrtko Ursulin found = true; 2417e32192e1STvrtko Ursulin } 2418e32192e1STvrtko Ursulin } 2419d04a492dSShashank Sharma 2420cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) { 242191d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 24229e63743eSShashank Sharma found = true; 24239e63743eSShashank Sharma } 24249e63743eSShashank Sharma 242500acb329SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 24269a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 24279a55a620SVille Syrjälä 24289a55a620SVille Syrjälä if (te_trigger) { 24299a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 243000acb329SVandita Kulkarni found = true; 243100acb329SVandita Kulkarni } 243200acb329SVandita Kulkarni } 243300acb329SVandita Kulkarni 2434d04a492dSShashank Sharma if (!found) 243500376ccfSWambui Karuga drm_err(&dev_priv->drm, 243600376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 24376d766f02SDaniel Vetter } 243838cc46d7SOscar Mateo else 243900376ccfSWambui Karuga drm_err(&dev_priv->drm, 244000376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 24416d766f02SDaniel Vetter } 24426d766f02SDaniel Vetter 2443055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2444fd3a4024SDaniel Vetter u32 fault_errors; 2445abd58f01SBen Widawsky 2446c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2447c42664ccSDaniel Vetter continue; 2448c42664ccSDaniel Vetter 24492939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2450e32192e1STvrtko Ursulin if (!iir) { 245100376ccfSWambui Karuga drm_err(&dev_priv->drm, 245200376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2453e32192e1STvrtko Ursulin continue; 2454e32192e1STvrtko Ursulin } 2455770de83dSDamien Lespiau 2456e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 24572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2458e32192e1STvrtko Ursulin 2459fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2460aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2461abd58f01SBen Widawsky 24621288f9b0SKarthik B S if (iir & GEN9_PIPE_PLANE1_FLIP_DONE) 24631288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 24641288f9b0SKarthik B S 2465e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 246691d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 24670fbe7870SDaniel Vetter 2468e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_FIFO_UNDERRUN) 2469e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 247038d83c96SDaniel Vetter 24715270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2472770de83dSDamien Lespiau if (fault_errors) 247300376ccfSWambui Karuga drm_err(&dev_priv->drm, 247400376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 247530100f2bSDaniel Vetter pipe_name(pipe), 2476e32192e1STvrtko Ursulin fault_errors); 2477abd58f01SBen Widawsky } 2478abd58f01SBen Widawsky 247991d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2480266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 248192d03a80SDaniel Vetter /* 248292d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 248392d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 248492d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 248592d03a80SDaniel Vetter */ 24862939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2487e32192e1STvrtko Ursulin if (iir) { 24882939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 248992d03a80SDaniel Vetter ret = IRQ_HANDLED; 24906dbf30ceSVille Syrjälä 249158676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 249258676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2493c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 249491d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 24956dbf30ceSVille Syrjälä else 249691d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 24972dfb0b81SJani Nikula } else { 24982dfb0b81SJani Nikula /* 24992dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25002dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25012dfb0b81SJani Nikula */ 250200376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 250300376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 25042dfb0b81SJani Nikula } 250592d03a80SDaniel Vetter } 250692d03a80SDaniel Vetter 2507f11a0f46STvrtko Ursulin return ret; 2508f11a0f46STvrtko Ursulin } 2509f11a0f46STvrtko Ursulin 25104376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 25114376b9c9SMika Kuoppala { 25124376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 25134376b9c9SMika Kuoppala 25144376b9c9SMika Kuoppala /* 25154376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 25164376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 25174376b9c9SMika Kuoppala * New indications can and will light up during processing, 25184376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 25194376b9c9SMika Kuoppala */ 25204376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 25214376b9c9SMika Kuoppala } 25224376b9c9SMika Kuoppala 25234376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 25244376b9c9SMika Kuoppala { 25254376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 25264376b9c9SMika Kuoppala } 25274376b9c9SMika Kuoppala 2528f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2529f11a0f46STvrtko Ursulin { 2530b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 253125286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2532f11a0f46STvrtko Ursulin u32 master_ctl; 2533f11a0f46STvrtko Ursulin 2534f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2535f11a0f46STvrtko Ursulin return IRQ_NONE; 2536f11a0f46STvrtko Ursulin 25374376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 25384376b9c9SMika Kuoppala if (!master_ctl) { 25394376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2540f11a0f46STvrtko Ursulin return IRQ_NONE; 25414376b9c9SMika Kuoppala } 2542f11a0f46STvrtko Ursulin 25436cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 25446cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2545f0fd96f5SChris Wilson 2546f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2547f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 25489102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 254955ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 25509102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2551f0fd96f5SChris Wilson } 2552f11a0f46STvrtko Ursulin 25534376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2554abd58f01SBen Widawsky 25559c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 25569c6508b9SThomas Gleixner 255755ef72f2SChris Wilson return IRQ_HANDLED; 2558abd58f01SBen Widawsky } 2559abd58f01SBen Widawsky 256051951ae7SMika Kuoppala static u32 25619b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2562df0d28c1SDhinakaran Pandiyan { 25639b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 25647a909383SChris Wilson u32 iir; 2565df0d28c1SDhinakaran Pandiyan 2566df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 25677a909383SChris Wilson return 0; 2568df0d28c1SDhinakaran Pandiyan 25697a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 25707a909383SChris Wilson if (likely(iir)) 25717a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 25727a909383SChris Wilson 25737a909383SChris Wilson return iir; 2574df0d28c1SDhinakaran Pandiyan } 2575df0d28c1SDhinakaran Pandiyan 2576df0d28c1SDhinakaran Pandiyan static void 25779b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2578df0d28c1SDhinakaran Pandiyan { 2579df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 25809b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2581df0d28c1SDhinakaran Pandiyan } 2582df0d28c1SDhinakaran Pandiyan 258381067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 258481067b71SMika Kuoppala { 258581067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 258681067b71SMika Kuoppala 258781067b71SMika Kuoppala /* 258881067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 258981067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 259081067b71SMika Kuoppala * New indications can and will light up during processing, 259181067b71SMika Kuoppala * and will generate new interrupt after enabling master. 259281067b71SMika Kuoppala */ 259381067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 259481067b71SMika Kuoppala } 259581067b71SMika Kuoppala 259681067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 259781067b71SMika Kuoppala { 259881067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 259981067b71SMika Kuoppala } 260081067b71SMika Kuoppala 2601a3265d85SMatt Roper static void 2602a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2603a3265d85SMatt Roper { 2604a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2605a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2606a3265d85SMatt Roper 2607a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2608a3265d85SMatt Roper /* 2609a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2610a3265d85SMatt Roper * for the display related bits. 2611a3265d85SMatt Roper */ 2612a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2613a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2614a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2615a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2616a3265d85SMatt Roper 2617a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2618a3265d85SMatt Roper } 2619a3265d85SMatt Roper 26207be8782aSLucas De Marchi static __always_inline irqreturn_t 26217be8782aSLucas De Marchi __gen11_irq_handler(struct drm_i915_private * const i915, 26227be8782aSLucas De Marchi u32 (*intr_disable)(void __iomem * const regs), 26237be8782aSLucas De Marchi void (*intr_enable)(void __iomem * const regs)) 262451951ae7SMika Kuoppala { 262525286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 26269b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 262751951ae7SMika Kuoppala u32 master_ctl; 2628df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 262951951ae7SMika Kuoppala 263051951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 263151951ae7SMika Kuoppala return IRQ_NONE; 263251951ae7SMika Kuoppala 26337be8782aSLucas De Marchi master_ctl = intr_disable(regs); 263481067b71SMika Kuoppala if (!master_ctl) { 26357be8782aSLucas De Marchi intr_enable(regs); 263651951ae7SMika Kuoppala return IRQ_NONE; 263781067b71SMika Kuoppala } 263851951ae7SMika Kuoppala 26396cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26409b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 264151951ae7SMika Kuoppala 264251951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2643a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2644a3265d85SMatt Roper gen11_display_irq_handler(i915); 264551951ae7SMika Kuoppala 26469b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2647df0d28c1SDhinakaran Pandiyan 26487be8782aSLucas De Marchi intr_enable(regs); 264951951ae7SMika Kuoppala 26509b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2651df0d28c1SDhinakaran Pandiyan 26529c6508b9SThomas Gleixner pmu_irq_stats(i915, IRQ_HANDLED); 26539c6508b9SThomas Gleixner 265451951ae7SMika Kuoppala return IRQ_HANDLED; 265551951ae7SMika Kuoppala } 265651951ae7SMika Kuoppala 26577be8782aSLucas De Marchi static irqreturn_t gen11_irq_handler(int irq, void *arg) 26587be8782aSLucas De Marchi { 26597be8782aSLucas De Marchi return __gen11_irq_handler(arg, 26607be8782aSLucas De Marchi gen11_master_intr_disable, 26617be8782aSLucas De Marchi gen11_master_intr_enable); 26627be8782aSLucas De Marchi } 26637be8782aSLucas De Marchi 266497b492f5SLucas De Marchi static u32 dg1_master_intr_disable_and_ack(void __iomem * const regs) 266597b492f5SLucas De Marchi { 266697b492f5SLucas De Marchi u32 val; 266797b492f5SLucas De Marchi 266897b492f5SLucas De Marchi /* First disable interrupts */ 266997b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, 0); 267097b492f5SLucas De Marchi 267197b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 267297b492f5SLucas De Marchi val = raw_reg_read(regs, DG1_MSTR_UNIT_INTR); 267397b492f5SLucas De Marchi if (unlikely(!val)) 267497b492f5SLucas De Marchi return 0; 267597b492f5SLucas De Marchi 267697b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, val); 267797b492f5SLucas De Marchi 267897b492f5SLucas De Marchi /* 267997b492f5SLucas De Marchi * Now with master disabled, get a sample of level indications 268097b492f5SLucas De Marchi * for this interrupt and ack them right away - we keep GEN11_MASTER_IRQ 268197b492f5SLucas De Marchi * out as this bit doesn't exist anymore for DG1 268297b492f5SLucas De Marchi */ 268397b492f5SLucas De Marchi val = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ) & ~GEN11_MASTER_IRQ; 268497b492f5SLucas De Marchi if (unlikely(!val)) 268597b492f5SLucas De Marchi return 0; 268697b492f5SLucas De Marchi 268797b492f5SLucas De Marchi raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, val); 268897b492f5SLucas De Marchi 268997b492f5SLucas De Marchi return val; 269097b492f5SLucas De Marchi } 269197b492f5SLucas De Marchi 269297b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 269397b492f5SLucas De Marchi { 269497b492f5SLucas De Marchi raw_reg_write(regs, DG1_MSTR_UNIT_INTR, DG1_MSTR_IRQ); 269597b492f5SLucas De Marchi } 269697b492f5SLucas De Marchi 269797b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 269897b492f5SLucas De Marchi { 269997b492f5SLucas De Marchi return __gen11_irq_handler(arg, 270097b492f5SLucas De Marchi dg1_master_intr_disable_and_ack, 270197b492f5SLucas De Marchi dg1_master_intr_enable); 270297b492f5SLucas De Marchi } 270397b492f5SLucas De Marchi 270442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 270542f52ef8SKeith Packard * we use as a pipe index 270642f52ef8SKeith Packard */ 270708fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 27080a3e67a4SJesse Barnes { 270908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 271008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2711e9d21d7fSKeith Packard unsigned long irqflags; 271271e0ffa5SJesse Barnes 27131ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 271486e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 271586e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 271686e83e35SChris Wilson 271786e83e35SChris Wilson return 0; 271886e83e35SChris Wilson } 271986e83e35SChris Wilson 27207d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2721d938da6bSVille Syrjälä { 272208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2723d938da6bSVille Syrjälä 27247d423af9SVille Syrjälä /* 27257d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 27267d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 27277d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 27287d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 27297d423af9SVille Syrjälä */ 27307d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 27312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2732d938da6bSVille Syrjälä 273308fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2734d938da6bSVille Syrjälä } 2735d938da6bSVille Syrjälä 273608fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 273786e83e35SChris Wilson { 273808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 273908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 274086e83e35SChris Wilson unsigned long irqflags; 274186e83e35SChris Wilson 274286e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27437c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2744755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27451ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27468692d00eSChris Wilson 27470a3e67a4SJesse Barnes return 0; 27480a3e67a4SJesse Barnes } 27490a3e67a4SJesse Barnes 275008fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2751f796cf8fSJesse Barnes { 275208fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 275308fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2754f796cf8fSJesse Barnes unsigned long irqflags; 2755a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 275686e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2757f796cf8fSJesse Barnes 2758f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2759fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2760b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2761b1f14ad0SJesse Barnes 27622e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 27632e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 27642e8bf223SDhinakaran Pandiyan */ 27652e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 276608fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 27672e8bf223SDhinakaran Pandiyan 2768b1f14ad0SJesse Barnes return 0; 2769b1f14ad0SJesse Barnes } 2770b1f14ad0SJesse Barnes 27719c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 27729c9e97c4SVandita Kulkarni bool enable) 27739c9e97c4SVandita Kulkarni { 27749c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 27759c9e97c4SVandita Kulkarni enum port port; 27769c9e97c4SVandita Kulkarni u32 tmp; 27779c9e97c4SVandita Kulkarni 27789c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 27799c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 27809c9e97c4SVandita Kulkarni return false; 27819c9e97c4SVandita Kulkarni 27829c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 27839c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 27849c9e97c4SVandita Kulkarni port = PORT_B; 27859c9e97c4SVandita Kulkarni else 27869c9e97c4SVandita Kulkarni port = PORT_A; 27879c9e97c4SVandita Kulkarni 27882939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port)); 27899c9e97c4SVandita Kulkarni if (enable) 27909c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 27919c9e97c4SVandita Kulkarni else 27929c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 27939c9e97c4SVandita Kulkarni 27942939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp); 27959c9e97c4SVandita Kulkarni 27962939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 27972939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 27989c9e97c4SVandita Kulkarni 27999c9e97c4SVandita Kulkarni return true; 28009c9e97c4SVandita Kulkarni } 28019c9e97c4SVandita Kulkarni 280208fa8fd0SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *crtc) 2803abd58f01SBen Widawsky { 280408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28059c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28069c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2807abd58f01SBen Widawsky unsigned long irqflags; 2808abd58f01SBen Widawsky 28099c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, true)) 28109c9e97c4SVandita Kulkarni return 0; 28119c9e97c4SVandita Kulkarni 2812abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2813013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2814abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2815013d3752SVille Syrjälä 28162e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 28172e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 28182e8bf223SDhinakaran Pandiyan */ 28192e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 282008fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28212e8bf223SDhinakaran Pandiyan 2822abd58f01SBen Widawsky return 0; 2823abd58f01SBen Widawsky } 2824abd58f01SBen Widawsky 28251288f9b0SKarthik B S void skl_enable_flip_done(struct intel_crtc *crtc) 28261288f9b0SKarthik B S { 28271288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 28281288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 28291288f9b0SKarthik B S unsigned long irqflags; 28301288f9b0SKarthik B S 28311288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 28321288f9b0SKarthik B S 28331288f9b0SKarthik B S bdw_enable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 28341288f9b0SKarthik B S 28351288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 28361288f9b0SKarthik B S } 28371288f9b0SKarthik B S 283842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 283942f52ef8SKeith Packard * we use as a pipe index 284042f52ef8SKeith Packard */ 284108fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 284286e83e35SChris Wilson { 284308fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 284408fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 284586e83e35SChris Wilson unsigned long irqflags; 284686e83e35SChris Wilson 284786e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 284886e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 284986e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 285086e83e35SChris Wilson } 285186e83e35SChris Wilson 28527d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2853d938da6bSVille Syrjälä { 285408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2855d938da6bSVille Syrjälä 285608fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2857d938da6bSVille Syrjälä 28587d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 28592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2860d938da6bSVille Syrjälä } 2861d938da6bSVille Syrjälä 286208fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 28630a3e67a4SJesse Barnes { 286408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 286508fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2866e9d21d7fSKeith Packard unsigned long irqflags; 28670a3e67a4SJesse Barnes 28681ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28697c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2870755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28711ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28720a3e67a4SJesse Barnes } 28730a3e67a4SJesse Barnes 287408fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2875f796cf8fSJesse Barnes { 287608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 287708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2878f796cf8fSJesse Barnes unsigned long irqflags; 2879a9c287c9SJani Nikula u32 bit = INTEL_GEN(dev_priv) >= 7 ? 288086e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2881f796cf8fSJesse Barnes 2882f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2883fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2884b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2885b1f14ad0SJesse Barnes } 2886b1f14ad0SJesse Barnes 288708fa8fd0SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *crtc) 2888abd58f01SBen Widawsky { 288908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 28909c9e97c4SVandita Kulkarni struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 28919c9e97c4SVandita Kulkarni enum pipe pipe = intel_crtc->pipe; 2892abd58f01SBen Widawsky unsigned long irqflags; 2893abd58f01SBen Widawsky 28949c9e97c4SVandita Kulkarni if (gen11_dsi_configure_te(intel_crtc, false)) 28959c9e97c4SVandita Kulkarni return; 28969c9e97c4SVandita Kulkarni 2897abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2898013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2899abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2900abd58f01SBen Widawsky } 2901abd58f01SBen Widawsky 29021288f9b0SKarthik B S void skl_disable_flip_done(struct intel_crtc *crtc) 29031288f9b0SKarthik B S { 29041288f9b0SKarthik B S struct drm_i915_private *i915 = to_i915(crtc->base.dev); 29051288f9b0SKarthik B S enum pipe pipe = crtc->pipe; 29061288f9b0SKarthik B S unsigned long irqflags; 29071288f9b0SKarthik B S 29081288f9b0SKarthik B S spin_lock_irqsave(&i915->irq_lock, irqflags); 29091288f9b0SKarthik B S 29101288f9b0SKarthik B S bdw_disable_pipe_irq(i915, pipe, GEN9_PIPE_PLANE1_FLIP_DONE); 29111288f9b0SKarthik B S 29121288f9b0SKarthik B S spin_unlock_irqrestore(&i915->irq_lock, irqflags); 29131288f9b0SKarthik B S } 29141288f9b0SKarthik B S 2915b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 291691738a95SPaulo Zanoni { 2917b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2918b16b2a2fSPaulo Zanoni 29196e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 292091738a95SPaulo Zanoni return; 292191738a95SPaulo Zanoni 2922b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2923105b122eSPaulo Zanoni 29246e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 29252939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 2926622364b6SPaulo Zanoni } 2927105b122eSPaulo Zanoni 292870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 292970591a41SVille Syrjälä { 2930b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2931b16b2a2fSPaulo Zanoni 293271b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2933f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 293471b8b41dSVille Syrjälä else 2935f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 293671b8b41dSVille Syrjälä 2937ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 29382939eb06SJani Nikula intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 293970591a41SVille Syrjälä 294044d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 294170591a41SVille Syrjälä 2942b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 29438bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 294470591a41SVille Syrjälä } 294570591a41SVille Syrjälä 29468bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 29478bb61306SVille Syrjälä { 2948b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2949b16b2a2fSPaulo Zanoni 29508bb61306SVille Syrjälä u32 pipestat_mask; 29519ab981f2SVille Syrjälä u32 enable_mask; 29528bb61306SVille Syrjälä enum pipe pipe; 29538bb61306SVille Syrjälä 2954842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 29558bb61306SVille Syrjälä 29568bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 29578bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 29588bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 29598bb61306SVille Syrjälä 29609ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 29618bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2962ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2963ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 2964ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 2965ebf5f921SVille Syrjälä 29668bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 2967ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 2968ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 29696b7eafc1SVille Syrjälä 297048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 29716b7eafc1SVille Syrjälä 29729ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 29738bb61306SVille Syrjälä 2974b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 29758bb61306SVille Syrjälä } 29768bb61306SVille Syrjälä 29778bb61306SVille Syrjälä /* drm_dma.h hooks 29788bb61306SVille Syrjälä */ 29799eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 29808bb61306SVille Syrjälä { 2981b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 29828bb61306SVille Syrjälä 2983b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 2984e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 2985e44adb5dSChris Wilson 2986cf819effSLucas De Marchi if (IS_GEN(dev_priv, 7)) 2987f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 29888bb61306SVille Syrjälä 2989fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 2990f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 2991f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 2992fc340442SDaniel Vetter } 2993fc340442SDaniel Vetter 2994cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 29958bb61306SVille Syrjälä 2996b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 29978bb61306SVille Syrjälä } 29988bb61306SVille Syrjälä 2999b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 30007e231dbeSJesse Barnes { 30012939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 30022939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 300334c7b8a7SVille Syrjälä 3004cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 30057e231dbeSJesse Barnes 3006ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30079918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 300870591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3009ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30107e231dbeSJesse Barnes } 30117e231dbeSJesse Barnes 3012b318b824SVille Syrjälä static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3013abd58f01SBen Widawsky { 3014b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3015d048a268SVille Syrjälä enum pipe pipe; 3016abd58f01SBen Widawsky 301725286aacSDaniele Ceraolo Spurio gen8_master_intr_disable(dev_priv->uncore.regs); 3018abd58f01SBen Widawsky 3019cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 3020abd58f01SBen Widawsky 3021f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3022f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3023e04f7eceSVille Syrjälä 3024055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3025f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3026813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3027b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3028abd58f01SBen Widawsky 3029b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3030b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3031b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3032abd58f01SBen Widawsky 30336e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3034b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 3035abd58f01SBen Widawsky } 3036abd58f01SBen Widawsky 3037a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 303851951ae7SMika Kuoppala { 3039b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3040d048a268SVille Syrjälä enum pipe pipe; 3041562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3042562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 304351951ae7SMika Kuoppala 3044f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 304551951ae7SMika Kuoppala 30468241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 30478241cfbeSJosé Roberto de Souza enum transcoder trans; 30488241cfbeSJosé Roberto de Souza 3049562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 30508241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 30518241cfbeSJosé Roberto de Souza 30528241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 30538241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 30548241cfbeSJosé Roberto de Souza continue; 30558241cfbeSJosé Roberto de Souza 30568241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 30578241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 30588241cfbeSJosé Roberto de Souza } 30598241cfbeSJosé Roberto de Souza } else { 3060f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3061f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 30628241cfbeSJosé Roberto de Souza } 306362819dfdSJosé Roberto de Souza 306451951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 306551951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 306651951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3067b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 306851951ae7SMika Kuoppala 3069b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3070b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3071b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 307231604222SAnusha Srivatsa 307329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3074b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 30759b2383a7SMatt Roper 3076b896898cSBob Paauwe /* Wa_14010685332:cnp/cmp,tgp,adp */ 3077b896898cSBob Paauwe if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || 3078b896898cSBob Paauwe (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && 3079b896898cSBob Paauwe INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) { 30809b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30819b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS); 30829b2383a7SMatt Roper intel_uncore_rmw(uncore, SOUTH_CHICKEN1, 30839b2383a7SMatt Roper SBCLK_RUN_REFCLK_DIS, 0); 30849b2383a7SMatt Roper } 308551951ae7SMika Kuoppala } 308651951ae7SMika Kuoppala 3087a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3088a3265d85SMatt Roper { 3089a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3090a3265d85SMatt Roper 309197b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 309297b492f5SLucas De Marchi dg1_master_intr_disable_and_ack(dev_priv->uncore.regs); 309397b492f5SLucas De Marchi else 3094a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3095a3265d85SMatt Roper 3096a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3097a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3098a3265d85SMatt Roper 3099a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3100a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3101a3265d85SMatt Roper } 3102a3265d85SMatt Roper 31034c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3104001bd2cbSImre Deak u8 pipe_mask) 3105d49bdb0eSPaulo Zanoni { 3106b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3107b16b2a2fSPaulo Zanoni 3108a9c287c9SJani Nikula u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 31096831f3e3SVille Syrjälä enum pipe pipe; 3110d49bdb0eSPaulo Zanoni 31111288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 31121288f9b0SKarthik B S extra_ier |= GEN9_PIPE_PLANE1_FLIP_DONE; 31131288f9b0SKarthik B S 311413321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 31159dfe2e3aSImre Deak 31169dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31179dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31189dfe2e3aSImre Deak return; 31199dfe2e3aSImre Deak } 31209dfe2e3aSImre Deak 31216831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3122b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 31236831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 31246831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 31259dfe2e3aSImre Deak 312613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3127d49bdb0eSPaulo Zanoni } 3128d49bdb0eSPaulo Zanoni 3129aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3130001bd2cbSImre Deak u8 pipe_mask) 3131aae8ba84SVille Syrjälä { 3132b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 31336831f3e3SVille Syrjälä enum pipe pipe; 31346831f3e3SVille Syrjälä 3135aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31369dfe2e3aSImre Deak 31379dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 31389dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 31399dfe2e3aSImre Deak return; 31409dfe2e3aSImre Deak } 31419dfe2e3aSImre Deak 31426831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3143b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 31449dfe2e3aSImre Deak 3145aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3146aae8ba84SVille Syrjälä 3147aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3148315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3149aae8ba84SVille Syrjälä } 3150aae8ba84SVille Syrjälä 3151b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 315243f328d7SVille Syrjälä { 3153b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 315443f328d7SVille Syrjälä 31552939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 31562939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 315743f328d7SVille Syrjälä 3158cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 315943f328d7SVille Syrjälä 3160b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 316143f328d7SVille Syrjälä 3162ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 31639918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 316470591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3165ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 316643f328d7SVille Syrjälä } 316743f328d7SVille Syrjälä 31682ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 31692ea63927SVille Syrjälä enum hpd_pin pin) 31702ea63927SVille Syrjälä { 31712ea63927SVille Syrjälä switch (pin) { 31722ea63927SVille Syrjälä case HPD_PORT_A: 31732ea63927SVille Syrjälä /* 31742ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 31752ea63927SVille Syrjälä * HPD must be enabled in both north and south. 31762ea63927SVille Syrjälä */ 31772ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 31782ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 31792ea63927SVille Syrjälä case HPD_PORT_B: 31802ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 31812ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 31822ea63927SVille Syrjälä case HPD_PORT_C: 31832ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 31842ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 31852ea63927SVille Syrjälä case HPD_PORT_D: 31862ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 31872ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 31882ea63927SVille Syrjälä default: 31892ea63927SVille Syrjälä return 0; 31902ea63927SVille Syrjälä } 31912ea63927SVille Syrjälä } 31922ea63927SVille Syrjälä 31931a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 31941a56b1a2SImre Deak { 31951a56b1a2SImre Deak u32 hotplug; 31961a56b1a2SImre Deak 31971a56b1a2SImre Deak /* 31981a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 31991a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 32001a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 32011a56b1a2SImre Deak */ 32022939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 32032ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 32042ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 32052ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 32062ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 32072ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 32081a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 32091a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 32102ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 32112939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 32121a56b1a2SImre Deak } 32131a56b1a2SImre Deak 321491d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 321582a28bcfSDaniel Vetter { 32161a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 321782a28bcfSDaniel Vetter 32180398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32196d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 322082a28bcfSDaniel Vetter 3221fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 322282a28bcfSDaniel Vetter 32231a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 32246dbf30ceSVille Syrjälä } 322526951cafSXiong Zhang 32262ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 32272ea63927SVille Syrjälä enum hpd_pin pin) 32282ea63927SVille Syrjälä { 32292ea63927SVille Syrjälä switch (pin) { 32302ea63927SVille Syrjälä case HPD_PORT_A: 32312ea63927SVille Syrjälä case HPD_PORT_B: 32322ea63927SVille Syrjälä case HPD_PORT_C: 32332ea63927SVille Syrjälä case HPD_PORT_D: 32342ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 32352ea63927SVille Syrjälä default: 32362ea63927SVille Syrjälä return 0; 32372ea63927SVille Syrjälä } 32382ea63927SVille Syrjälä } 32392ea63927SVille Syrjälä 32402ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 32412ea63927SVille Syrjälä enum hpd_pin pin) 32422ea63927SVille Syrjälä { 32432ea63927SVille Syrjälä switch (pin) { 32442ea63927SVille Syrjälä case HPD_PORT_TC1: 32452ea63927SVille Syrjälä case HPD_PORT_TC2: 32462ea63927SVille Syrjälä case HPD_PORT_TC3: 32472ea63927SVille Syrjälä case HPD_PORT_TC4: 32482ea63927SVille Syrjälä case HPD_PORT_TC5: 32492ea63927SVille Syrjälä case HPD_PORT_TC6: 32502ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 32512ea63927SVille Syrjälä default: 32522ea63927SVille Syrjälä return 0; 32532ea63927SVille Syrjälä } 32542ea63927SVille Syrjälä } 32552ea63927SVille Syrjälä 32562ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 325731604222SAnusha Srivatsa { 325831604222SAnusha Srivatsa u32 hotplug; 325931604222SAnusha Srivatsa 32602939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 32612ea63927SVille Syrjälä hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 32622ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 32632ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 32642ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 32652ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 32662939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug); 326731604222SAnusha Srivatsa } 3268815f4ef2SVille Syrjälä 32692ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3270815f4ef2SVille Syrjälä { 3271815f4ef2SVille Syrjälä u32 hotplug; 3272815f4ef2SVille Syrjälä 32732939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 32742ea63927SVille Syrjälä hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 32752ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 32762ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 32772ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 32782ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 32792ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 32802ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 32812939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug); 32828ef7e340SMatt Roper } 328331604222SAnusha Srivatsa 32842ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 328531604222SAnusha Srivatsa { 328631604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 328731604222SAnusha Srivatsa 32880398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 32896d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 329031604222SAnusha Srivatsa 3291f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 32922939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3293f49108d0SMatt Roper 329431604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 329531604222SAnusha Srivatsa 32962ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 32972ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 329852dfdba0SLucas De Marchi } 329952dfdba0SLucas De Marchi 33002ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 33012ea63927SVille Syrjälä enum hpd_pin pin) 33028ef7e340SMatt Roper { 33032ea63927SVille Syrjälä switch (pin) { 33042ea63927SVille Syrjälä case HPD_PORT_TC1: 33052ea63927SVille Syrjälä case HPD_PORT_TC2: 33062ea63927SVille Syrjälä case HPD_PORT_TC3: 33072ea63927SVille Syrjälä case HPD_PORT_TC4: 33082ea63927SVille Syrjälä case HPD_PORT_TC5: 33092ea63927SVille Syrjälä case HPD_PORT_TC6: 33102ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 33112ea63927SVille Syrjälä default: 33122ea63927SVille Syrjälä return 0; 331331604222SAnusha Srivatsa } 3314943682e3SMatt Roper } 3315943682e3SMatt Roper 3316229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3317229f31e2SLucas De Marchi { 3318b18c1eb9SClinton A Taylor u32 val; 3319b18c1eb9SClinton A Taylor 33202939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3321b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3322b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3323b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3324b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 33252939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3326b18c1eb9SClinton A Taylor 33272ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3328229f31e2SLucas De Marchi } 3329229f31e2SLucas De Marchi 333052c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3331121e758eSDhinakaran Pandiyan { 3332121e758eSDhinakaran Pandiyan u32 hotplug; 3333121e758eSDhinakaran Pandiyan 33342939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 33352ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33365b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33375b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33385b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33395b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33402ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33412ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 33422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug); 334352c7f5f1SVille Syrjälä } 334452c7f5f1SVille Syrjälä 334552c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 334652c7f5f1SVille Syrjälä { 334752c7f5f1SVille Syrjälä u32 hotplug; 3348b796b971SDhinakaran Pandiyan 33492939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 33502ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 33515b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 33525b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 33535b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 33545b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 33552ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 33562ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 33572939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug); 3358121e758eSDhinakaran Pandiyan } 3359121e758eSDhinakaran Pandiyan 3360121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3361121e758eSDhinakaran Pandiyan { 3362121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3363121e758eSDhinakaran Pandiyan u32 val; 3364121e758eSDhinakaran Pandiyan 33650398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 33666d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3367121e758eSDhinakaran Pandiyan 33682939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3369121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3370587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 33712939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val); 33722939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3373121e758eSDhinakaran Pandiyan 337452c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 337552c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 337631604222SAnusha Srivatsa 33772ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 33782ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 33792ea63927SVille Syrjälä } 33802ea63927SVille Syrjälä 33812ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 33822ea63927SVille Syrjälä enum hpd_pin pin) 33832ea63927SVille Syrjälä { 33842ea63927SVille Syrjälä switch (pin) { 33852ea63927SVille Syrjälä case HPD_PORT_A: 33862ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 33872ea63927SVille Syrjälä case HPD_PORT_B: 33882ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 33892ea63927SVille Syrjälä case HPD_PORT_C: 33902ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 33912ea63927SVille Syrjälä case HPD_PORT_D: 33922ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 33932ea63927SVille Syrjälä default: 33942ea63927SVille Syrjälä return 0; 33952ea63927SVille Syrjälä } 33962ea63927SVille Syrjälä } 33972ea63927SVille Syrjälä 33982ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 33992ea63927SVille Syrjälä enum hpd_pin pin) 34002ea63927SVille Syrjälä { 34012ea63927SVille Syrjälä switch (pin) { 34022ea63927SVille Syrjälä case HPD_PORT_E: 34032ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 34042ea63927SVille Syrjälä default: 34052ea63927SVille Syrjälä return 0; 34062ea63927SVille Syrjälä } 3407121e758eSDhinakaran Pandiyan } 3408121e758eSDhinakaran Pandiyan 34092a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 34102a57d9ccSImre Deak { 34113b92e263SRodrigo Vivi u32 val, hotplug; 34123b92e263SRodrigo Vivi 34133b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 34143b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 34152939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 34163b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 34173b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 34182939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 34193b92e263SRodrigo Vivi } 34202a57d9ccSImre Deak 34212a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 34222939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 34232ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 34242a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 34252a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 34262ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE); 34272ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 34282939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 34292a57d9ccSImre Deak 34302939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 34312ea63927SVille Syrjälä hotplug &= ~PORTE_HOTPLUG_ENABLE; 34322ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 34332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug); 34342a57d9ccSImre Deak } 34352a57d9ccSImre Deak 343691d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 34376dbf30ceSVille Syrjälä { 34382a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 34396dbf30ceSVille Syrjälä 3440f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 34412939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3442f49108d0SMatt Roper 34430398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34446d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 34456dbf30ceSVille Syrjälä 34466dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 34476dbf30ceSVille Syrjälä 34482a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 344926951cafSXiong Zhang } 34507fe0b973SKeith Packard 34512ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 34522ea63927SVille Syrjälä enum hpd_pin pin) 34532ea63927SVille Syrjälä { 34542ea63927SVille Syrjälä switch (pin) { 34552ea63927SVille Syrjälä case HPD_PORT_A: 34562ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 34572ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 34582ea63927SVille Syrjälä default: 34592ea63927SVille Syrjälä return 0; 34602ea63927SVille Syrjälä } 34612ea63927SVille Syrjälä } 34622ea63927SVille Syrjälä 34631a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 34641a56b1a2SImre Deak { 34651a56b1a2SImre Deak u32 hotplug; 34661a56b1a2SImre Deak 34671a56b1a2SImre Deak /* 34681a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 34691a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 34701a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 34711a56b1a2SImre Deak */ 34722939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 34732ea63927SVille Syrjälä hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 34742ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_MASK); 34752ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 34762939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 34771a56b1a2SImre Deak } 34781a56b1a2SImre Deak 347991d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3480e4ce95aaSVille Syrjälä { 34811a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3482e4ce95aaSVille Syrjälä 34830398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34846d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 34853a3b3c7dSVille Syrjälä 34866d3144ebSVille Syrjälä if (INTEL_GEN(dev_priv) >= 8) 34873a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 34886d3144ebSVille Syrjälä else 34893a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3490e4ce95aaSVille Syrjälä 34911a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3492e4ce95aaSVille Syrjälä 349391d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3494e4ce95aaSVille Syrjälä } 3495e4ce95aaSVille Syrjälä 34962ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 34972ea63927SVille Syrjälä enum hpd_pin pin) 34982ea63927SVille Syrjälä { 34992ea63927SVille Syrjälä u32 hotplug; 35002ea63927SVille Syrjälä 35012ea63927SVille Syrjälä switch (pin) { 35022ea63927SVille Syrjälä case HPD_PORT_A: 35032ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 35042ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 35052ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 35062ea63927SVille Syrjälä return hotplug; 35072ea63927SVille Syrjälä case HPD_PORT_B: 35082ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 35092ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 35102ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 35112ea63927SVille Syrjälä return hotplug; 35122ea63927SVille Syrjälä case HPD_PORT_C: 35132ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 35142ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 35152ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 35162ea63927SVille Syrjälä return hotplug; 35172ea63927SVille Syrjälä default: 35182ea63927SVille Syrjälä return 0; 35192ea63927SVille Syrjälä } 35202ea63927SVille Syrjälä } 35212ea63927SVille Syrjälä 35222ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3523e0a20ad7SShashank Sharma { 35242a57d9ccSImre Deak u32 hotplug; 3525e0a20ad7SShashank Sharma 35262939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 35272ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 35282a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35292ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 35302ea63927SVille Syrjälä BXT_DDIA_HPD_INVERT | 35312ea63927SVille Syrjälä BXT_DDIB_HPD_INVERT | 35322ea63927SVille Syrjälä BXT_DDIC_HPD_INVERT); 35332ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 35342939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3535e0a20ad7SShashank Sharma } 3536e0a20ad7SShashank Sharma 35372a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35382a57d9ccSImre Deak { 35392a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35402a57d9ccSImre Deak 35410398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 35426d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 35432a57d9ccSImre Deak 35442a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35452a57d9ccSImre Deak 35462ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 35472a57d9ccSImre Deak } 35482a57d9ccSImre Deak 3549a0a6d8cbSVille Syrjälä /* 3550a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3551a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3552a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3553a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3554a0a6d8cbSVille Syrjälä * 3555a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3556a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3557a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3558a0a6d8cbSVille Syrjälä * interrupts could still race. 3559a0a6d8cbSVille Syrjälä */ 3560b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3561d46da437SPaulo Zanoni { 3562a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 356382a28bcfSDaniel Vetter u32 mask; 3564d46da437SPaulo Zanoni 35656e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3566692a04cfSDaniel Vetter return; 3567692a04cfSDaniel Vetter 35686e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 35695c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 35704ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 35715c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 35724ebc6509SDhinakaran Pandiyan else 35734ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 35748664281bSPaulo Zanoni 3575a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3576d46da437SPaulo Zanoni } 3577d46da437SPaulo Zanoni 35789eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3579036a4a7dSZhenyu Wang { 3580b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 35818e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 35828e76f8dcSPaulo Zanoni 3583b243f530STvrtko Ursulin if (INTEL_GEN(dev_priv) >= 7) { 35848e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3585842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 35868e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 358723bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 358823bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 35898e76f8dcSPaulo Zanoni } else { 35908e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3591842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3592842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3593c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3594e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3595e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 35968e76f8dcSPaulo Zanoni } 3597036a4a7dSZhenyu Wang 3598fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3599b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3600fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3601fc340442SDaniel Vetter } 3602fc340442SDaniel Vetter 3603c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3604c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3605c6073d4cSVille Syrjälä 36061ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3607036a4a7dSZhenyu Wang 3608a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3609622364b6SPaulo Zanoni 3610a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3611a9922912SVille Syrjälä 3612b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3613b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3614036a4a7dSZhenyu Wang } 3615036a4a7dSZhenyu Wang 3616f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3617f8b79e58SImre Deak { 361867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3619f8b79e58SImre Deak 3620f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3621f8b79e58SImre Deak return; 3622f8b79e58SImre Deak 3623f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3624f8b79e58SImre Deak 3625d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3626d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3627ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3628f8b79e58SImre Deak } 3629d6c69803SVille Syrjälä } 3630f8b79e58SImre Deak 3631f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3632f8b79e58SImre Deak { 363367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3634f8b79e58SImre Deak 3635f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3636f8b79e58SImre Deak return; 3637f8b79e58SImre Deak 3638f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3639f8b79e58SImre Deak 3640950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3641ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3642f8b79e58SImre Deak } 3643f8b79e58SImre Deak 36440e6c9a9eSVille Syrjälä 3645b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 36460e6c9a9eSVille Syrjälä { 3647cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 36487e231dbeSJesse Barnes 3649ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 36509918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3651ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3652ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3653ad22d106SVille Syrjälä 36542939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 36552939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 365620afbda2SDaniel Vetter } 365720afbda2SDaniel Vetter 3658abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3659abd58f01SBen Widawsky { 3660b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3661b16b2a2fSPaulo Zanoni 3662869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3663869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3664a9c287c9SJani Nikula u32 de_pipe_enables; 3665054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 36663a3b3c7dSVille Syrjälä u32 de_port_enables; 3667df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3668562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3669562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 36703a3b3c7dSVille Syrjälä enum pipe pipe; 3671770de83dSDamien Lespiau 3672df0d28c1SDhinakaran Pandiyan if (INTEL_GEN(dev_priv) <= 10) 3673df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3674df0d28c1SDhinakaran Pandiyan 3675cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 36763a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3677a324fcacSRodrigo Vivi 36789c9e97c4SVandita Kulkarni if (INTEL_GEN(dev_priv) >= 11) { 36799c9e97c4SVandita Kulkarni enum port port; 36809c9e97c4SVandita Kulkarni 36819c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 36829c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 36839c9e97c4SVandita Kulkarni } 36849c9e97c4SVandita Kulkarni 3685770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3686770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3687770de83dSDamien Lespiau 36881288f9b0SKarthik B S if (INTEL_GEN(dev_priv) >= 9) 36891288f9b0SKarthik B S de_pipe_enables |= GEN9_PIPE_PLANE1_FLIP_DONE; 36901288f9b0SKarthik B S 36913a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3692cc3f90f0SAnder Conselvan de Oliveira if (IS_GEN9_LP(dev_priv)) 3693a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3694a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3695e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 36963a3b3c7dSVille Syrjälä 36978241cfbeSJosé Roberto de Souza if (INTEL_GEN(dev_priv) >= 12) { 36988241cfbeSJosé Roberto de Souza enum transcoder trans; 36998241cfbeSJosé Roberto de Souza 3700562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 37018241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 37028241cfbeSJosé Roberto de Souza 37038241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 37048241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 37058241cfbeSJosé Roberto de Souza continue; 37068241cfbeSJosé Roberto de Souza 37078241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 37088241cfbeSJosé Roberto de Souza } 37098241cfbeSJosé Roberto de Souza } else { 3710b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 37118241cfbeSJosé Roberto de Souza } 3712e04f7eceSVille Syrjälä 37130a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 37140a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3715abd58f01SBen Widawsky 3716f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3717813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3718b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3719813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 372035079899SPaulo Zanoni de_pipe_enables); 37210a195c02SMika Kahola } 3722abd58f01SBen Widawsky 3723b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3724b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 37252a57d9ccSImre Deak 3726121e758eSDhinakaran Pandiyan if (INTEL_GEN(dev_priv) >= 11) { 3727121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3728b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3729b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3730121e758eSDhinakaran Pandiyan 3731b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3732b16b2a2fSPaulo Zanoni de_hpd_enables); 3733abd58f01SBen Widawsky } 3734121e758eSDhinakaran Pandiyan } 3735abd58f01SBen Widawsky 3736b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3737abd58f01SBen Widawsky { 37386e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3739a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3740622364b6SPaulo Zanoni 3741cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3742abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3743abd58f01SBen Widawsky 374425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3745abd58f01SBen Widawsky } 3746abd58f01SBen Widawsky 3747b318b824SVille Syrjälä static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 374831604222SAnusha Srivatsa { 37499696f041SVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 375031604222SAnusha Srivatsa u32 mask = SDE_GMBUS_ICP; 375131604222SAnusha Srivatsa 37529696f041SVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 375331604222SAnusha Srivatsa } 375431604222SAnusha Srivatsa 3755b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 375651951ae7SMika Kuoppala { 3757b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3758df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 375951951ae7SMika Kuoppala 376029b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3761b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 376231604222SAnusha Srivatsa 37639b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 376451951ae7SMika Kuoppala gen8_de_irq_postinstall(dev_priv); 376551951ae7SMika Kuoppala 3766b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3767df0d28c1SDhinakaran Pandiyan 37682939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE); 376951951ae7SMika Kuoppala 377097b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) { 377197b492f5SLucas De Marchi dg1_master_intr_enable(uncore->regs); 37722939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_UNIT_INTR); 377397b492f5SLucas De Marchi } else { 37749b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 37752939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 377651951ae7SMika Kuoppala } 377797b492f5SLucas De Marchi } 377851951ae7SMika Kuoppala 3779b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 378043f328d7SVille Syrjälä { 3781cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 378243f328d7SVille Syrjälä 3783ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37849918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3785ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3786ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3787ad22d106SVille Syrjälä 37882939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 37892939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 379043f328d7SVille Syrjälä } 379143f328d7SVille Syrjälä 3792b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3793c2798b19SChris Wilson { 3794b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3795c2798b19SChris Wilson 379644d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 379744d9241eSVille Syrjälä 3798b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3799e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3800c2798b19SChris Wilson } 3801c2798b19SChris Wilson 3802b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3803c2798b19SChris Wilson { 3804b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3805e9e9848aSVille Syrjälä u16 enable_mask; 3806c2798b19SChris Wilson 38074f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 38084f5fd91fSTvrtko Ursulin EMR, 38094f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3810045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3811c2798b19SChris Wilson 3812c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3813c2798b19SChris Wilson dev_priv->irq_mask = 3814c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 381516659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 381616659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3817c2798b19SChris Wilson 3818e9e9848aSVille Syrjälä enable_mask = 3819c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3820c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 382116659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3822e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3823e9e9848aSVille Syrjälä 3824b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3825c2798b19SChris Wilson 3826379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3827379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3828d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3829755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3830755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3831d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3832c2798b19SChris Wilson } 3833c2798b19SChris Wilson 38344f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 383578c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 383678c357ddSVille Syrjälä { 38374f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 383878c357ddSVille Syrjälä u16 emr; 383978c357ddSVille Syrjälä 38404f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 384178c357ddSVille Syrjälä 384278c357ddSVille Syrjälä if (*eir) 38434f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 384478c357ddSVille Syrjälä 38454f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 384678c357ddSVille Syrjälä if (*eir_stuck == 0) 384778c357ddSVille Syrjälä return; 384878c357ddSVille Syrjälä 384978c357ddSVille Syrjälä /* 385078c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 385178c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 385278c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 385378c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 385478c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 385578c357ddSVille Syrjälä * cleared except by handling the underlying error 385678c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 385778c357ddSVille Syrjälä * remains set. 385878c357ddSVille Syrjälä */ 38594f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 38604f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 38614f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 386278c357ddSVille Syrjälä } 386378c357ddSVille Syrjälä 386478c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 386578c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 386678c357ddSVille Syrjälä { 386778c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 386878c357ddSVille Syrjälä 386978c357ddSVille Syrjälä if (eir_stuck) 387000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 387100376ccfSWambui Karuga eir_stuck); 387278c357ddSVille Syrjälä } 387378c357ddSVille Syrjälä 387478c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 387578c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 387678c357ddSVille Syrjälä { 387778c357ddSVille Syrjälä u32 emr; 387878c357ddSVille Syrjälä 38792939eb06SJani Nikula *eir = intel_uncore_read(&dev_priv->uncore, EIR); 388078c357ddSVille Syrjälä 38812939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EIR, *eir); 388278c357ddSVille Syrjälä 38832939eb06SJani Nikula *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 388478c357ddSVille Syrjälä if (*eir_stuck == 0) 388578c357ddSVille Syrjälä return; 388678c357ddSVille Syrjälä 388778c357ddSVille Syrjälä /* 388878c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 388978c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 389078c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 389178c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 389278c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 389378c357ddSVille Syrjälä * cleared except by handling the underlying error 389478c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 389578c357ddSVille Syrjälä * remains set. 389678c357ddSVille Syrjälä */ 38972939eb06SJani Nikula emr = intel_uncore_read(&dev_priv->uncore, EMR); 38982939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff); 38992939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 390078c357ddSVille Syrjälä } 390178c357ddSVille Syrjälä 390278c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 390378c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 390478c357ddSVille Syrjälä { 390578c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 390678c357ddSVille Syrjälä 390778c357ddSVille Syrjälä if (eir_stuck) 390800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 390900376ccfSWambui Karuga eir_stuck); 391078c357ddSVille Syrjälä } 391178c357ddSVille Syrjälä 3912ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3913c2798b19SChris Wilson { 3914b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 3915af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 3916c2798b19SChris Wilson 39172dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39182dd2a883SImre Deak return IRQ_NONE; 39192dd2a883SImre Deak 39201f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39219102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39221f814dacSImre Deak 3923af722d28SVille Syrjälä do { 3924af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 392578c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 3926af722d28SVille Syrjälä u16 iir; 3927af722d28SVille Syrjälä 39284f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 3929c2798b19SChris Wilson if (iir == 0) 3930af722d28SVille Syrjälä break; 3931c2798b19SChris Wilson 3932af722d28SVille Syrjälä ret = IRQ_HANDLED; 3933c2798b19SChris Wilson 3934eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 3935eb64343cSVille Syrjälä * signalled in iir */ 3936eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 3937c2798b19SChris Wilson 393878c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 393978c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 394078c357ddSVille Syrjälä 39414f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 3942c2798b19SChris Wilson 3943c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 394473c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 3945c2798b19SChris Wilson 394678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 394778c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 3948af722d28SVille Syrjälä 3949eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 3950af722d28SVille Syrjälä } while (0); 3951c2798b19SChris Wilson 39529c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 39539c6508b9SThomas Gleixner 39549102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 39551f814dacSImre Deak 39561f814dacSImre Deak return ret; 3957c2798b19SChris Wilson } 3958c2798b19SChris Wilson 3959b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 3960a266c7d5SChris Wilson { 3961b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3962a266c7d5SChris Wilson 396356b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 39640706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 39652939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 3966a266c7d5SChris Wilson } 3967a266c7d5SChris Wilson 396844d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 396944d9241eSVille Syrjälä 3970b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 3971e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3972a266c7d5SChris Wilson } 3973a266c7d5SChris Wilson 3974b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 3975a266c7d5SChris Wilson { 3976b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 397738bde180SChris Wilson u32 enable_mask; 3978a266c7d5SChris Wilson 39792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 3980045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 398138bde180SChris Wilson 398238bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 398338bde180SChris Wilson dev_priv->irq_mask = 398438bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 398538bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 398616659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 398716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 398838bde180SChris Wilson 398938bde180SChris Wilson enable_mask = 399038bde180SChris Wilson I915_ASLE_INTERRUPT | 399138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 399238bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 399316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 399438bde180SChris Wilson I915_USER_INTERRUPT; 399538bde180SChris Wilson 399656b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 3997a266c7d5SChris Wilson /* Enable in IER... */ 3998a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 3999a266c7d5SChris Wilson /* and unmask in IMR */ 4000a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4001a266c7d5SChris Wilson } 4002a266c7d5SChris Wilson 4003b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4004a266c7d5SChris Wilson 4005379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4006379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4007d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4008755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4009755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4010d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4011379ef82dSDaniel Vetter 4012c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 401320afbda2SDaniel Vetter } 401420afbda2SDaniel Vetter 4015ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4016a266c7d5SChris Wilson { 4017b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4018af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4019a266c7d5SChris Wilson 40202dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40212dd2a883SImre Deak return IRQ_NONE; 40222dd2a883SImre Deak 40231f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40249102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40251f814dacSImre Deak 402638bde180SChris Wilson do { 4027eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 402878c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4029af722d28SVille Syrjälä u32 hotplug_status = 0; 4030af722d28SVille Syrjälä u32 iir; 4031a266c7d5SChris Wilson 40322939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4033af722d28SVille Syrjälä if (iir == 0) 4034af722d28SVille Syrjälä break; 4035af722d28SVille Syrjälä 4036af722d28SVille Syrjälä ret = IRQ_HANDLED; 4037af722d28SVille Syrjälä 4038af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4039af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4040af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4041a266c7d5SChris Wilson 4042eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4043eb64343cSVille Syrjälä * signalled in iir */ 4044eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4045a266c7d5SChris Wilson 404678c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 404778c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 404878c357ddSVille Syrjälä 40492939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4050a266c7d5SChris Wilson 4051a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 405273c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4053a266c7d5SChris Wilson 405478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 405578c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4056a266c7d5SChris Wilson 4057af722d28SVille Syrjälä if (hotplug_status) 4058af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4059af722d28SVille Syrjälä 4060af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4061af722d28SVille Syrjälä } while (0); 4062a266c7d5SChris Wilson 40639c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 40649c6508b9SThomas Gleixner 40659102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40661f814dacSImre Deak 4067a266c7d5SChris Wilson return ret; 4068a266c7d5SChris Wilson } 4069a266c7d5SChris Wilson 4070b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4071a266c7d5SChris Wilson { 4072b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4073a266c7d5SChris Wilson 40740706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 40752939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4076a266c7d5SChris Wilson 407744d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 407844d9241eSVille Syrjälä 4079b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4080e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4081a266c7d5SChris Wilson } 4082a266c7d5SChris Wilson 4083b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4084a266c7d5SChris Wilson { 4085b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4086bbba0a97SChris Wilson u32 enable_mask; 4087a266c7d5SChris Wilson u32 error_mask; 4088a266c7d5SChris Wilson 4089045cebd2SVille Syrjälä /* 4090045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4091045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4092045cebd2SVille Syrjälä */ 4093045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4094045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4095045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4096045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4097045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4098045cebd2SVille Syrjälä } else { 4099045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4100045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4101045cebd2SVille Syrjälä } 41022939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, error_mask); 4103045cebd2SVille Syrjälä 4104a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4105c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4106c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4107adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4108bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4109bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 411078c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4111bbba0a97SChris Wilson 4112c30bb1fdSVille Syrjälä enable_mask = 4113c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4114c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4115c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4116c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 411778c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4118c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4119bbba0a97SChris Wilson 412091d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4121bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4122a266c7d5SChris Wilson 4123b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4124c30bb1fdSVille Syrjälä 4125b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4126b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4127d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4128755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4129755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4130755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4131d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4132a266c7d5SChris Wilson 413391d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 413420afbda2SDaniel Vetter } 413520afbda2SDaniel Vetter 413691d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 413720afbda2SDaniel Vetter { 413820afbda2SDaniel Vetter u32 hotplug_en; 413920afbda2SDaniel Vetter 414067520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4141b5ea2d56SDaniel Vetter 4142adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4143e5868a31SEgbert Eich /* enable bits are the same for all generations */ 414491d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4145a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4146a266c7d5SChris Wilson to generate a spurious hotplug event about three 4147a266c7d5SChris Wilson seconds later. So just do it once. 4148a266c7d5SChris Wilson */ 414991d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4150a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4151a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4152a266c7d5SChris Wilson 4153a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 41540706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4155f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4156f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4157f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 41580706f17cSEgbert Eich hotplug_en); 4159a266c7d5SChris Wilson } 4160a266c7d5SChris Wilson 4161ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4162a266c7d5SChris Wilson { 4163b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4164af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4165a266c7d5SChris Wilson 41662dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41672dd2a883SImre Deak return IRQ_NONE; 41682dd2a883SImre Deak 41691f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41709102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41711f814dacSImre Deak 4172af722d28SVille Syrjälä do { 4173eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 417478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4175af722d28SVille Syrjälä u32 hotplug_status = 0; 4176af722d28SVille Syrjälä u32 iir; 41772c8ba29fSChris Wilson 41782939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4179af722d28SVille Syrjälä if (iir == 0) 4180af722d28SVille Syrjälä break; 4181af722d28SVille Syrjälä 4182af722d28SVille Syrjälä ret = IRQ_HANDLED; 4183af722d28SVille Syrjälä 4184af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4185af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4186a266c7d5SChris Wilson 4187eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4188eb64343cSVille Syrjälä * signalled in iir */ 4189eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4190a266c7d5SChris Wilson 419178c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 419278c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 419378c357ddSVille Syrjälä 41942939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4195a266c7d5SChris Wilson 4196a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 419773c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]); 4198af722d28SVille Syrjälä 4199a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 420073c8bfb7SChris Wilson intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]); 4201a266c7d5SChris Wilson 420278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 420378c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4204515ac2bbSDaniel Vetter 4205af722d28SVille Syrjälä if (hotplug_status) 4206af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4207af722d28SVille Syrjälä 4208af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4209af722d28SVille Syrjälä } while (0); 4210a266c7d5SChris Wilson 42119c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 42129c6508b9SThomas Gleixner 42139102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42141f814dacSImre Deak 4215a266c7d5SChris Wilson return ret; 4216a266c7d5SChris Wilson } 4217a266c7d5SChris Wilson 4218fca52a55SDaniel Vetter /** 4219fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4220fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4221fca52a55SDaniel Vetter * 4222fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4223fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4224fca52a55SDaniel Vetter */ 4225b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4226f71d4af4SJesse Barnes { 422791c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4228cefcff8fSJoonas Lahtinen int i; 42298b2e326dSChris Wilson 423074bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4231cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4232cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 42338b2e326dSChris Wilson 4234633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4235702668e6SDaniele Ceraolo Spurio if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11) 42362239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 423726705e20SSagar Arun Kamble 42389a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 42399a450b68SLucas De Marchi return; 42409a450b68SLucas De Marchi 424196bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 424296bd87b7SLucas De Marchi 424396bd87b7SLucas De Marchi intel_hpd_init_work(dev_priv); 424496bd87b7SLucas De Marchi 424521da2700SVille Syrjälä dev->vblank_disable_immediate = true; 424621da2700SVille Syrjälä 4247262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4248262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4249262fd485SChris Wilson * special care to avoid writing any of the display block registers 4250262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4251262fd485SChris Wilson * in this case to the runtime pm. 4252262fd485SChris Wilson */ 4253262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4254262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4255262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4256262fd485SChris Wilson 4257317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 42589a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 42599a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 42609a64c650SLyude Paul * sideband messaging with MST. 42619a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 42629a64c650SLyude Paul * short pulses, as seen on some G4x systems. 42639a64c650SLyude Paul */ 42649a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4265317eaa95SLyude 42662ccf2e03SChris Wilson if (HAS_GMCH(dev_priv)) { 42672ccf2e03SChris Wilson if (I915_HAS_HOTPLUG(dev_priv)) 42682ccf2e03SChris Wilson dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 42692ccf2e03SChris Wilson } else { 4270229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4271229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 42728ef7e340SMatt Roper else if (INTEL_GEN(dev_priv) >= 11) 4273121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 4274b318b824SVille Syrjälä else if (IS_GEN9_LP(dev_priv)) 4275e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4276c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 42776dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 42786dbf30ceSVille Syrjälä else 42793a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4280f71d4af4SJesse Barnes } 42812ccf2e03SChris Wilson } 428220afbda2SDaniel Vetter 4283fca52a55SDaniel Vetter /** 4284cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4285cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4286cefcff8fSJoonas Lahtinen * 4287cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4288cefcff8fSJoonas Lahtinen */ 4289cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4290cefcff8fSJoonas Lahtinen { 4291cefcff8fSJoonas Lahtinen int i; 4292cefcff8fSJoonas Lahtinen 4293cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4294cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4295cefcff8fSJoonas Lahtinen } 4296cefcff8fSJoonas Lahtinen 4297b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4298b318b824SVille Syrjälä { 4299b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4300b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4301b318b824SVille Syrjälä return cherryview_irq_handler; 4302b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4303b318b824SVille Syrjälä return valleyview_irq_handler; 4304b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4305b318b824SVille Syrjälä return i965_irq_handler; 4306b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4307b318b824SVille Syrjälä return i915_irq_handler; 4308b318b824SVille Syrjälä else 4309b318b824SVille Syrjälä return i8xx_irq_handler; 4310b318b824SVille Syrjälä } else { 431197b492f5SLucas De Marchi if (HAS_MASTER_UNIT_IRQ(dev_priv)) 431297b492f5SLucas De Marchi return dg1_irq_handler; 4313b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4314b318b824SVille Syrjälä return gen11_irq_handler; 4315b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4316b318b824SVille Syrjälä return gen8_irq_handler; 4317b318b824SVille Syrjälä else 43189eae5e27SLucas De Marchi return ilk_irq_handler; 4319b318b824SVille Syrjälä } 4320b318b824SVille Syrjälä } 4321b318b824SVille Syrjälä 4322b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4323b318b824SVille Syrjälä { 4324b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4325b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4326b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4327b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4328b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4329b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4330b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4331b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4332b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4333b318b824SVille Syrjälä else 4334b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4335b318b824SVille Syrjälä } else { 4336b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4337b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4338b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4339b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4340b318b824SVille Syrjälä else 43419eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4342b318b824SVille Syrjälä } 4343b318b824SVille Syrjälä } 4344b318b824SVille Syrjälä 4345b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4346b318b824SVille Syrjälä { 4347b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4348b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4349b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4350b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4351b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4352b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 4)) 4353b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4354b318b824SVille Syrjälä else if (IS_GEN(dev_priv, 3)) 4355b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4356b318b824SVille Syrjälä else 4357b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4358b318b824SVille Syrjälä } else { 4359b318b824SVille Syrjälä if (INTEL_GEN(dev_priv) >= 11) 4360b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4361b318b824SVille Syrjälä else if (INTEL_GEN(dev_priv) >= 8) 4362b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4363b318b824SVille Syrjälä else 43649eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4365b318b824SVille Syrjälä } 4366b318b824SVille Syrjälä } 4367b318b824SVille Syrjälä 4368cefcff8fSJoonas Lahtinen /** 4369fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4370fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4371fca52a55SDaniel Vetter * 4372fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4373fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4374fca52a55SDaniel Vetter * 4375fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4376fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4377fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4378fca52a55SDaniel Vetter */ 43792aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 43802aeb7d3aSDaniel Vetter { 4381b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4382b318b824SVille Syrjälä int ret; 4383b318b824SVille Syrjälä 43842aeb7d3aSDaniel Vetter /* 43852aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 43862aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 43872aeb7d3aSDaniel Vetter * special cases in our ordering checks. 43882aeb7d3aSDaniel Vetter */ 4389ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 43902aeb7d3aSDaniel Vetter 4391b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4392b318b824SVille Syrjälä 4393b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4394b318b824SVille Syrjälä 4395b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4396b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4397b318b824SVille Syrjälä if (ret < 0) { 4398b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4399b318b824SVille Syrjälä return ret; 4400b318b824SVille Syrjälä } 4401b318b824SVille Syrjälä 4402b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4403b318b824SVille Syrjälä 4404b318b824SVille Syrjälä return ret; 44052aeb7d3aSDaniel Vetter } 44062aeb7d3aSDaniel Vetter 4407fca52a55SDaniel Vetter /** 4408fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4409fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4410fca52a55SDaniel Vetter * 4411fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4412fca52a55SDaniel Vetter * resources acquired in the init functions. 4413fca52a55SDaniel Vetter */ 44142aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 44152aeb7d3aSDaniel Vetter { 4416b318b824SVille Syrjälä int irq = dev_priv->drm.pdev->irq; 4417b318b824SVille Syrjälä 4418b318b824SVille Syrjälä /* 4419789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4420789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4421789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4422789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4423b318b824SVille Syrjälä */ 4424b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4425b318b824SVille Syrjälä return; 4426b318b824SVille Syrjälä 4427b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4428b318b824SVille Syrjälä 4429b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4430b318b824SVille Syrjälä 4431b318b824SVille Syrjälä free_irq(irq, dev_priv); 4432b318b824SVille Syrjälä 44332aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4434ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 44352aeb7d3aSDaniel Vetter } 44362aeb7d3aSDaniel Vetter 4437fca52a55SDaniel Vetter /** 4438fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4439fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4440fca52a55SDaniel Vetter * 4441fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4442fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4443fca52a55SDaniel Vetter */ 4444b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4445c67a470bSPaulo Zanoni { 4446b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4447ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4448315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4449c67a470bSPaulo Zanoni } 4450c67a470bSPaulo Zanoni 4451fca52a55SDaniel Vetter /** 4452fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4453fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4454fca52a55SDaniel Vetter * 4455fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4456fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4457fca52a55SDaniel Vetter */ 4458b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4459c67a470bSPaulo Zanoni { 4460ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4461b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4462b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4463c67a470bSPaulo Zanoni } 4464d64575eeSJani Nikula 4465d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4466d64575eeSJani Nikula { 4467d64575eeSJani Nikula /* 4468d64575eeSJani Nikula * We only use drm_irq_uninstall() at unload and VT switch, so 4469d64575eeSJani Nikula * this is the only thing we need to check. 4470d64575eeSJani Nikula */ 4471d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4472d64575eeSJani Nikula } 4473d64575eeSJani Nikula 4474d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4475d64575eeSJani Nikula { 4476d64575eeSJani Nikula synchronize_irq(i915->drm.pdev->irq); 4477d64575eeSJani Nikula } 4478