xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 32db0b6501d97b09e92e70caefc74fa35aa9a8d6)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/i915_drm.h>
35c0e09200SDave Airlie #include "i915_drv.h"
361c5d22f7SChris Wilson #include "i915_trace.h"
3779e53945SJesse Barnes #include "intel_drv.h"
38c0e09200SDave Airlie 
39fca52a55SDaniel Vetter /**
40fca52a55SDaniel Vetter  * DOC: interrupt handling
41fca52a55SDaniel Vetter  *
42fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
43fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
44fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
45fca52a55SDaniel Vetter  */
46fca52a55SDaniel Vetter 
47e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
48e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
49e4ce95aaSVille Syrjälä };
50e4ce95aaSVille Syrjälä 
5123bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5223bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5323bb4cb5SVille Syrjälä };
5423bb4cb5SVille Syrjälä 
553a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
563a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
573a3b3c7dSVille Syrjälä };
583a3b3c7dSVille Syrjälä 
597c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
60e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
61e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
65e5868a31SEgbert Eich };
66e5868a31SEgbert Eich 
677c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
68e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
6973c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
70e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
73e5868a31SEgbert Eich };
74e5868a31SEgbert Eich 
7526951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7674c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7726951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7826951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8126951cafSXiong Zhang };
8226951cafSXiong Zhang 
837c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
84e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
85e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
90e5868a31SEgbert Eich };
91e5868a31SEgbert Eich 
927c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
93e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
94e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
95e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
97e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
99e5868a31SEgbert Eich };
100e5868a31SEgbert Eich 
1014bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
102e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
103e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
104e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
106e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
108e5868a31SEgbert Eich };
109e5868a31SEgbert Eich 
110e0a20ad7SShashank Sharma /* BXT hpd list */
111e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1127f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
113e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
114e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
115e0a20ad7SShashank Sharma };
116e0a20ad7SShashank Sharma 
117b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
118b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
119b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
120b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
121b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
122121e758eSDhinakaran Pandiyan };
123121e758eSDhinakaran Pandiyan 
12431604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
12531604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
12631604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
12731604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
12831604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
12931604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
13031604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
13131604222SAnusha Srivatsa };
13231604222SAnusha Srivatsa 
1335c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
134f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1355c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1375c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1385c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1395c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1405c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1415c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1425c502442SPaulo Zanoni } while (0)
1435c502442SPaulo Zanoni 
1443488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
145a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1465c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
147a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1485c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1495c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1505c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1515c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
152a9d356a6SPaulo Zanoni } while (0)
153a9d356a6SPaulo Zanoni 
154e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
155e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
156e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
157e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
158e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
159e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
160e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
161e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
162e9e9848aSVille Syrjälä } while (0)
163e9e9848aSVille Syrjälä 
164337ba017SPaulo Zanoni /*
165337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
166337ba017SPaulo Zanoni  */
1673488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
168f0f59a00SVille Syrjälä 				    i915_reg_t reg)
169b51a2842SVille Syrjälä {
170b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
171b51a2842SVille Syrjälä 
172b51a2842SVille Syrjälä 	if (val == 0)
173b51a2842SVille Syrjälä 		return;
174b51a2842SVille Syrjälä 
175b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
176f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
177b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
178b51a2842SVille Syrjälä 	POSTING_READ(reg);
179b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
180b51a2842SVille Syrjälä 	POSTING_READ(reg);
181b51a2842SVille Syrjälä }
182337ba017SPaulo Zanoni 
183e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
184e9e9848aSVille Syrjälä 				    i915_reg_t reg)
185e9e9848aSVille Syrjälä {
186e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
187e9e9848aSVille Syrjälä 
188e9e9848aSVille Syrjälä 	if (val == 0)
189e9e9848aSVille Syrjälä 		return;
190e9e9848aSVille Syrjälä 
191e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
192e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
193e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
194e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
195e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
196e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
197e9e9848aSVille Syrjälä }
198e9e9848aSVille Syrjälä 
19935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
2003488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
20135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
2027d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
2037d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
20435079899SPaulo Zanoni } while (0)
20535079899SPaulo Zanoni 
2063488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
2073488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
20835079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
2097d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
2107d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
21135079899SPaulo Zanoni } while (0)
21235079899SPaulo Zanoni 
213e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
214e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
215e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
216e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
217e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
218e9e9848aSVille Syrjälä } while (0)
219e9e9848aSVille Syrjälä 
220c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
22126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
222c9a9a268SImre Deak 
2230706f17cSEgbert Eich /* For display hotplug interrupt */
2240706f17cSEgbert Eich static inline void
2250706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
226a9c287c9SJani Nikula 				     u32 mask,
227a9c287c9SJani Nikula 				     u32 bits)
2280706f17cSEgbert Eich {
229a9c287c9SJani Nikula 	u32 val;
2300706f17cSEgbert Eich 
23167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2320706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2330706f17cSEgbert Eich 
2340706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2350706f17cSEgbert Eich 	val &= ~mask;
2360706f17cSEgbert Eich 	val |= bits;
2370706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2380706f17cSEgbert Eich }
2390706f17cSEgbert Eich 
2400706f17cSEgbert Eich /**
2410706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2420706f17cSEgbert Eich  * @dev_priv: driver private
2430706f17cSEgbert Eich  * @mask: bits to update
2440706f17cSEgbert Eich  * @bits: bits to enable
2450706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2460706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2470706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2480706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2490706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2500706f17cSEgbert Eich  * version is also available.
2510706f17cSEgbert Eich  */
2520706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
253a9c287c9SJani Nikula 				   u32 mask,
254a9c287c9SJani Nikula 				   u32 bits)
2550706f17cSEgbert Eich {
2560706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2570706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2580706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2590706f17cSEgbert Eich }
2600706f17cSEgbert Eich 
26196606f3bSOscar Mateo static u32
26296606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
26396606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
26496606f3bSOscar Mateo 
26560a94324SChris Wilson static bool gen11_reset_one_iir(struct drm_i915_private * const i915,
26696606f3bSOscar Mateo 				const unsigned int bank,
26796606f3bSOscar Mateo 				const unsigned int bit)
26896606f3bSOscar Mateo {
26996606f3bSOscar Mateo 	void __iomem * const regs = i915->regs;
27096606f3bSOscar Mateo 	u32 dw;
27196606f3bSOscar Mateo 
27296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
27396606f3bSOscar Mateo 
27496606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
27596606f3bSOscar Mateo 	if (dw & BIT(bit)) {
27696606f3bSOscar Mateo 		/*
27796606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
27896606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
27996606f3bSOscar Mateo 		 */
28096606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
28196606f3bSOscar Mateo 
28296606f3bSOscar Mateo 		/*
28396606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
28496606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
28596606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
28696606f3bSOscar Mateo 		 * everybody.
28796606f3bSOscar Mateo 		 */
28896606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
28996606f3bSOscar Mateo 
29096606f3bSOscar Mateo 		return true;
29196606f3bSOscar Mateo 	}
29296606f3bSOscar Mateo 
29396606f3bSOscar Mateo 	return false;
29496606f3bSOscar Mateo }
29596606f3bSOscar Mateo 
296d9dc34f1SVille Syrjälä /**
297d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
298d9dc34f1SVille Syrjälä  * @dev_priv: driver private
299d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
300d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
301d9dc34f1SVille Syrjälä  */
302fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
303a9c287c9SJani Nikula 			    u32 interrupt_mask,
304a9c287c9SJani Nikula 			    u32 enabled_irq_mask)
305036a4a7dSZhenyu Wang {
306a9c287c9SJani Nikula 	u32 new_val;
307d9dc34f1SVille Syrjälä 
30867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3094bc9d430SDaniel Vetter 
310d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
311d9dc34f1SVille Syrjälä 
3129df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
313c67a470bSPaulo Zanoni 		return;
314c67a470bSPaulo Zanoni 
315d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
316d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
317d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
318d9dc34f1SVille Syrjälä 
319d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
320d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3211ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3223143a2bfSChris Wilson 		POSTING_READ(DEIMR);
323036a4a7dSZhenyu Wang 	}
324036a4a7dSZhenyu Wang }
325036a4a7dSZhenyu Wang 
32643eaea13SPaulo Zanoni /**
32743eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
32843eaea13SPaulo Zanoni  * @dev_priv: driver private
32943eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
33043eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
33143eaea13SPaulo Zanoni  */
33243eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
333a9c287c9SJani Nikula 			      u32 interrupt_mask,
334a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
33543eaea13SPaulo Zanoni {
33667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
33743eaea13SPaulo Zanoni 
33815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
33915a17aaeSDaniel Vetter 
3409df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
341c67a470bSPaulo Zanoni 		return;
342c67a470bSPaulo Zanoni 
34343eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
34443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
34543eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
34643eaea13SPaulo Zanoni }
34743eaea13SPaulo Zanoni 
348a9c287c9SJani Nikula void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
34943eaea13SPaulo Zanoni {
35043eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
35131bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
35243eaea13SPaulo Zanoni }
35343eaea13SPaulo Zanoni 
354a9c287c9SJani Nikula void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, u32 mask)
35543eaea13SPaulo Zanoni {
35643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
35743eaea13SPaulo Zanoni }
35843eaea13SPaulo Zanoni 
359f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
360b900b949SImre Deak {
361d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
362d02b98b8SOscar Mateo 
363bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
364b900b949SImre Deak }
365b900b949SImre Deak 
366f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
367a72fbc3aSImre Deak {
368d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
369d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_MASK;
370d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
371d02b98b8SOscar Mateo 		return GEN8_GT_IMR(2);
372d02b98b8SOscar Mateo 	else
373d02b98b8SOscar Mateo 		return GEN6_PMIMR;
374a72fbc3aSImre Deak }
375a72fbc3aSImre Deak 
376f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
377b900b949SImre Deak {
378d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
379d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
380d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
381d02b98b8SOscar Mateo 		return GEN8_GT_IER(2);
382d02b98b8SOscar Mateo 	else
383d02b98b8SOscar Mateo 		return GEN6_PMIER;
384b900b949SImre Deak }
385b900b949SImre Deak 
386edbfdb45SPaulo Zanoni /**
387edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
388edbfdb45SPaulo Zanoni  * @dev_priv: driver private
389edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
390edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
391edbfdb45SPaulo Zanoni  */
392edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
393a9c287c9SJani Nikula 			      u32 interrupt_mask,
394a9c287c9SJani Nikula 			      u32 enabled_irq_mask)
395edbfdb45SPaulo Zanoni {
396a9c287c9SJani Nikula 	u32 new_val;
397edbfdb45SPaulo Zanoni 
39815a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
39915a17aaeSDaniel Vetter 
40067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
401edbfdb45SPaulo Zanoni 
402f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
403f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
404f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
405f52ecbcfSPaulo Zanoni 
406f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
407f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
408f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
409a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
410edbfdb45SPaulo Zanoni 	}
411f52ecbcfSPaulo Zanoni }
412edbfdb45SPaulo Zanoni 
413f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
414edbfdb45SPaulo Zanoni {
4159939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4169939fba2SImre Deak 		return;
4179939fba2SImre Deak 
418edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
419edbfdb45SPaulo Zanoni }
420edbfdb45SPaulo Zanoni 
421f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4229939fba2SImre Deak {
4239939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4249939fba2SImre Deak }
4259939fba2SImre Deak 
426f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
427edbfdb45SPaulo Zanoni {
4289939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4299939fba2SImre Deak 		return;
4309939fba2SImre Deak 
431f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
432f4e9af4fSAkash Goel }
433f4e9af4fSAkash Goel 
4343814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
435f4e9af4fSAkash Goel {
436f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
437f4e9af4fSAkash Goel 
43867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
439f4e9af4fSAkash Goel 
440f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
441f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
442f4e9af4fSAkash Goel 	POSTING_READ(reg);
443f4e9af4fSAkash Goel }
444f4e9af4fSAkash Goel 
4453814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
446f4e9af4fSAkash Goel {
44767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
448f4e9af4fSAkash Goel 
449f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
450f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
451f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
452f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
453f4e9af4fSAkash Goel }
454f4e9af4fSAkash Goel 
4553814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
456f4e9af4fSAkash Goel {
45767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
458f4e9af4fSAkash Goel 
459f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
460f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
461f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
462f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
463edbfdb45SPaulo Zanoni }
464edbfdb45SPaulo Zanoni 
465d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
466d02b98b8SOscar Mateo {
467d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
468d02b98b8SOscar Mateo 
46996606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
47096606f3bSOscar Mateo 		;
471d02b98b8SOscar Mateo 
472d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
473d02b98b8SOscar Mateo 
474d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
475d02b98b8SOscar Mateo }
476d02b98b8SOscar Mateo 
477dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4783cc134e3SImre Deak {
4793cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
4804668f695SChris Wilson 	gen6_reset_pm_iir(dev_priv, GEN6_PM_RPS_EVENTS);
481562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
4823cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4833cc134e3SImre Deak }
4843cc134e3SImre Deak 
48591d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
486b900b949SImre Deak {
487562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
488562d9baeSSagar Arun Kamble 
489562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
490f2a91d1aSChris Wilson 		return;
491f2a91d1aSChris Wilson 
492b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
493562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
49496606f3bSOscar Mateo 
495d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
49696606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
497d02b98b8SOscar Mateo 	else
498c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
49996606f3bSOscar Mateo 
500562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
501b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
50278e68d36SImre Deak 
503b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
504b900b949SImre Deak }
505b900b949SImre Deak 
50691d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
507b900b949SImre Deak {
508562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
509562d9baeSSagar Arun Kamble 
510562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
511f2a91d1aSChris Wilson 		return;
512f2a91d1aSChris Wilson 
513d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
514562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5159939fba2SImre Deak 
516b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5179939fba2SImre Deak 
5184668f695SChris Wilson 	gen6_disable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
51958072ccbSImre Deak 
52058072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
52191c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
522c33d247dSChris Wilson 
523c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5243814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
525c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
526c33d247dSChris Wilson 	 * state of the worker can be discarded.
527c33d247dSChris Wilson 	 */
528562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
529d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
530d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
531d02b98b8SOscar Mateo 	else
532c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
533b900b949SImre Deak }
534b900b949SImre Deak 
53526705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
53626705e20SSagar Arun Kamble {
5371be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5381be333d3SSagar Arun Kamble 
53926705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
54026705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
54126705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
54226705e20SSagar Arun Kamble }
54326705e20SSagar Arun Kamble 
54426705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
54526705e20SSagar Arun Kamble {
5461be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5471be333d3SSagar Arun Kamble 
54826705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
54926705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
55026705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
55126705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
55226705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
55326705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
55426705e20SSagar Arun Kamble 	}
55526705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
55626705e20SSagar Arun Kamble }
55726705e20SSagar Arun Kamble 
55826705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
55926705e20SSagar Arun Kamble {
5601be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5611be333d3SSagar Arun Kamble 
56226705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
56326705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
56426705e20SSagar Arun Kamble 
56526705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
56626705e20SSagar Arun Kamble 
56726705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
56826705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
56926705e20SSagar Arun Kamble 
57026705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
57126705e20SSagar Arun Kamble }
57226705e20SSagar Arun Kamble 
5730961021aSBen Widawsky /**
5743a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
5753a3b3c7dSVille Syrjälä  * @dev_priv: driver private
5763a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
5773a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
5783a3b3c7dSVille Syrjälä  */
5793a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
580a9c287c9SJani Nikula 				u32 interrupt_mask,
581a9c287c9SJani Nikula 				u32 enabled_irq_mask)
5823a3b3c7dSVille Syrjälä {
583a9c287c9SJani Nikula 	u32 new_val;
584a9c287c9SJani Nikula 	u32 old_val;
5853a3b3c7dSVille Syrjälä 
58667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
5873a3b3c7dSVille Syrjälä 
5883a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
5893a3b3c7dSVille Syrjälä 
5903a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
5913a3b3c7dSVille Syrjälä 		return;
5923a3b3c7dSVille Syrjälä 
5933a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5943a3b3c7dSVille Syrjälä 
5953a3b3c7dSVille Syrjälä 	new_val = old_val;
5963a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5973a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5983a3b3c7dSVille Syrjälä 
5993a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6003a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6013a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6023a3b3c7dSVille Syrjälä 	}
6033a3b3c7dSVille Syrjälä }
6043a3b3c7dSVille Syrjälä 
6053a3b3c7dSVille Syrjälä /**
606013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
607013d3752SVille Syrjälä  * @dev_priv: driver private
608013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
609013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
610013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
611013d3752SVille Syrjälä  */
612013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
613013d3752SVille Syrjälä 			 enum pipe pipe,
614a9c287c9SJani Nikula 			 u32 interrupt_mask,
615a9c287c9SJani Nikula 			 u32 enabled_irq_mask)
616013d3752SVille Syrjälä {
617a9c287c9SJani Nikula 	u32 new_val;
618013d3752SVille Syrjälä 
61967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
620013d3752SVille Syrjälä 
621013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
622013d3752SVille Syrjälä 
623013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
624013d3752SVille Syrjälä 		return;
625013d3752SVille Syrjälä 
626013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
627013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
628013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
629013d3752SVille Syrjälä 
630013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
631013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
632013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
633013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
634013d3752SVille Syrjälä 	}
635013d3752SVille Syrjälä }
636013d3752SVille Syrjälä 
637013d3752SVille Syrjälä /**
638fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
639fee884edSDaniel Vetter  * @dev_priv: driver private
640fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
641fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
642fee884edSDaniel Vetter  */
64347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
644a9c287c9SJani Nikula 				  u32 interrupt_mask,
645a9c287c9SJani Nikula 				  u32 enabled_irq_mask)
646fee884edSDaniel Vetter {
647a9c287c9SJani Nikula 	u32 sdeimr = I915_READ(SDEIMR);
648fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
649fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
650fee884edSDaniel Vetter 
65115a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
65215a17aaeSDaniel Vetter 
65367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
654fee884edSDaniel Vetter 
6559df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
656c67a470bSPaulo Zanoni 		return;
657c67a470bSPaulo Zanoni 
658fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
659fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
660fee884edSDaniel Vetter }
6618664281bSPaulo Zanoni 
6626b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
6636b12ca56SVille Syrjälä 			      enum pipe pipe)
6647c463586SKeith Packard {
6656b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
66610c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
66710c59c51SImre Deak 
6686b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6696b12ca56SVille Syrjälä 
6706b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
6716b12ca56SVille Syrjälä 		goto out;
6726b12ca56SVille Syrjälä 
67310c59c51SImre Deak 	/*
674724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
675724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
67610c59c51SImre Deak 	 */
67710c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
67810c59c51SImre Deak 		return 0;
679724a6905SVille Syrjälä 	/*
680724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
681724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
682724a6905SVille Syrjälä 	 */
683724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
684724a6905SVille Syrjälä 		return 0;
68510c59c51SImre Deak 
68610c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
68710c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
68810c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
68910c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
69010c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
69110c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
69210c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
69310c59c51SImre Deak 
6946b12ca56SVille Syrjälä out:
6956b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
6966b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
6976b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
6986b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
6996b12ca56SVille Syrjälä 
70010c59c51SImre Deak 	return enable_mask;
70110c59c51SImre Deak }
70210c59c51SImre Deak 
7036b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7046b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
705755e9019SImre Deak {
7066b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
707755e9019SImre Deak 	u32 enable_mask;
708755e9019SImre Deak 
7096b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7106b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7116b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7126b12ca56SVille Syrjälä 
7136b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7146b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7156b12ca56SVille Syrjälä 
7166b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7176b12ca56SVille Syrjälä 		return;
7186b12ca56SVille Syrjälä 
7196b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7206b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7216b12ca56SVille Syrjälä 
7226b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7236b12ca56SVille Syrjälä 	POSTING_READ(reg);
724755e9019SImre Deak }
725755e9019SImre Deak 
7266b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7276b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
728755e9019SImre Deak {
7296b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
730755e9019SImre Deak 	u32 enable_mask;
731755e9019SImre Deak 
7326b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7336b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7346b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7356b12ca56SVille Syrjälä 
7366b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7376b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7386b12ca56SVille Syrjälä 
7396b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7406b12ca56SVille Syrjälä 		return;
7416b12ca56SVille Syrjälä 
7426b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
7436b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7446b12ca56SVille Syrjälä 
7456b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7466b12ca56SVille Syrjälä 	POSTING_READ(reg);
747755e9019SImre Deak }
748755e9019SImre Deak 
749c0e09200SDave Airlie /**
750f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
75114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
75201c66889SZhao Yakui  */
75391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
75401c66889SZhao Yakui {
75591d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
756f49e38ddSJani Nikula 		return;
757f49e38ddSJani Nikula 
75813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
75901c66889SZhao Yakui 
760755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
76191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
7623b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
763755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7641ec14ad3SChris Wilson 
76513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
76601c66889SZhao Yakui }
76701c66889SZhao Yakui 
768f75f3746SVille Syrjälä /*
769f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
770f75f3746SVille Syrjälä  * around the vertical blanking period.
771f75f3746SVille Syrjälä  *
772f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
773f75f3746SVille Syrjälä  *  vblank_start >= 3
774f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
775f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
776f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
777f75f3746SVille Syrjälä  *
778f75f3746SVille Syrjälä  *           start of vblank:
779f75f3746SVille Syrjälä  *           latch double buffered registers
780f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
781f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
782f75f3746SVille Syrjälä  *           |
783f75f3746SVille Syrjälä  *           |          frame start:
784f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
785f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
786f75f3746SVille Syrjälä  *           |          |
787f75f3746SVille Syrjälä  *           |          |  start of vsync:
788f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
789f75f3746SVille Syrjälä  *           |          |  |
790f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
791f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
792f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
793f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
794f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
795f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
796f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
797f75f3746SVille Syrjälä  *       |          |                                         |
798f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
799f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
800f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
801f75f3746SVille Syrjälä  *
802f75f3746SVille Syrjälä  * x  = horizontal active
803f75f3746SVille Syrjälä  * _  = horizontal blanking
804f75f3746SVille Syrjälä  * hs = horizontal sync
805f75f3746SVille Syrjälä  * va = vertical active
806f75f3746SVille Syrjälä  * vb = vertical blanking
807f75f3746SVille Syrjälä  * vs = vertical sync
808f75f3746SVille Syrjälä  * vbs = vblank_start (number)
809f75f3746SVille Syrjälä  *
810f75f3746SVille Syrjälä  * Summary:
811f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
812f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
813f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
814f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
815f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
816f75f3746SVille Syrjälä  */
817f75f3746SVille Syrjälä 
81842f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
81942f52ef8SKeith Packard  * we use as a pipe index
82042f52ef8SKeith Packard  */
82188e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8220a3e67a4SJesse Barnes {
823fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
824*32db0b65SVille Syrjälä 	struct drm_vblank_crtc *vblank = &dev->vblank[pipe];
825*32db0b65SVille Syrjälä 	const struct drm_display_mode *mode = &vblank->hwmode;
826f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8270b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
828694e409dSVille Syrjälä 	unsigned long irqflags;
829391f75e2SVille Syrjälä 
830*32db0b65SVille Syrjälä 	/*
831*32db0b65SVille Syrjälä 	 * On i965gm TV output the frame counter only works up to
832*32db0b65SVille Syrjälä 	 * the point when we enable the TV encoder. After that the
833*32db0b65SVille Syrjälä 	 * frame counter ceases to work and reads zero. We need a
834*32db0b65SVille Syrjälä 	 * vblank wait before enabling the TV encoder and so we
835*32db0b65SVille Syrjälä 	 * have to enable vblank interrupts while the frame counter
836*32db0b65SVille Syrjälä 	 * is still in a working state. However the core vblank code
837*32db0b65SVille Syrjälä 	 * does not like us returning non-zero frame counter values
838*32db0b65SVille Syrjälä 	 * when we've told it that we don't have a working frame
839*32db0b65SVille Syrjälä 	 * counter. Thus we must stop non-zero values leaking out.
840*32db0b65SVille Syrjälä 	 */
841*32db0b65SVille Syrjälä 	if (!vblank->max_vblank_count)
842*32db0b65SVille Syrjälä 		return 0;
843*32db0b65SVille Syrjälä 
8440b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
8450b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
8460b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
8470b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
8480b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
849391f75e2SVille Syrjälä 
8500b2a8e09SVille Syrjälä 	/* Convert to pixel count */
8510b2a8e09SVille Syrjälä 	vbl_start *= htotal;
8520b2a8e09SVille Syrjälä 
8530b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
8540b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
8550b2a8e09SVille Syrjälä 
8569db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
8579db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
8585eddb70bSChris Wilson 
859694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
860694e409dSVille Syrjälä 
8610a3e67a4SJesse Barnes 	/*
8620a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
8630a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
8640a3e67a4SJesse Barnes 	 * register.
8650a3e67a4SJesse Barnes 	 */
8660a3e67a4SJesse Barnes 	do {
867694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
868694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
869694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
8700a3e67a4SJesse Barnes 	} while (high1 != high2);
8710a3e67a4SJesse Barnes 
872694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
873694e409dSVille Syrjälä 
8745eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
875391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8765eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
877391f75e2SVille Syrjälä 
878391f75e2SVille Syrjälä 	/*
879391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
880391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
881391f75e2SVille Syrjälä 	 * counter against vblank start.
882391f75e2SVille Syrjälä 	 */
883edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8840a3e67a4SJesse Barnes }
8850a3e67a4SJesse Barnes 
886974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8879880b7a5SJesse Barnes {
888fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8899880b7a5SJesse Barnes 
890649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
8919880b7a5SJesse Barnes }
8929880b7a5SJesse Barnes 
893aec0246fSUma Shankar /*
894aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
895aec0246fSUma Shankar  * scanline register will not work to get the scanline,
896aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
897aec0246fSUma Shankar  * with scanline register updates.
898aec0246fSUma Shankar  * This function will use Framestamp and current
899aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
900aec0246fSUma Shankar  */
901aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
902aec0246fSUma Shankar {
903aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
904aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
905aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
906aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
907aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
908aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
909aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
910aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
911aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
912aec0246fSUma Shankar 
913aec0246fSUma Shankar 	/*
914aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
915aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
916aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
917aec0246fSUma Shankar 	 * during the same frame.
918aec0246fSUma Shankar 	 */
919aec0246fSUma Shankar 	do {
920aec0246fSUma Shankar 		/*
921aec0246fSUma Shankar 		 * This field provides read back of the display
922aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
923aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
924aec0246fSUma Shankar 		 */
925aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
926aec0246fSUma Shankar 
927aec0246fSUma Shankar 		/*
928aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
929aec0246fSUma Shankar 		 * time stamp value.
930aec0246fSUma Shankar 		 */
931aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
932aec0246fSUma Shankar 
933aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
934aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
935aec0246fSUma Shankar 
936aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
937aec0246fSUma Shankar 					clock), 1000 * htotal);
938aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
939aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
940aec0246fSUma Shankar 
941aec0246fSUma Shankar 	return scanline;
942aec0246fSUma Shankar }
943aec0246fSUma Shankar 
94475aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
945a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
946a225f079SVille Syrjälä {
947a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
948fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9495caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
9505caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
951a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
95280715b2fSVille Syrjälä 	int position, vtotal;
953a225f079SVille Syrjälä 
95472259536SVille Syrjälä 	if (!crtc->active)
95572259536SVille Syrjälä 		return -1;
95672259536SVille Syrjälä 
9575caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
9585caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
9595caa0feaSDaniel Vetter 
960aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
961aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
962aec0246fSUma Shankar 
96380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
964a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
965a225f079SVille Syrjälä 		vtotal /= 2;
966a225f079SVille Syrjälä 
967cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2))
96875aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
969a225f079SVille Syrjälä 	else
97075aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
971a225f079SVille Syrjälä 
972a225f079SVille Syrjälä 	/*
97341b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
97441b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
97541b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
97641b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
97741b578fbSJesse Barnes 	 *
97841b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
97941b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
98041b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
98141b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
98241b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
98341b578fbSJesse Barnes 	 */
98491d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
98541b578fbSJesse Barnes 		int i, temp;
98641b578fbSJesse Barnes 
98741b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
98841b578fbSJesse Barnes 			udelay(1);
989707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
99041b578fbSJesse Barnes 			if (temp != position) {
99141b578fbSJesse Barnes 				position = temp;
99241b578fbSJesse Barnes 				break;
99341b578fbSJesse Barnes 			}
99441b578fbSJesse Barnes 		}
99541b578fbSJesse Barnes 	}
99641b578fbSJesse Barnes 
99741b578fbSJesse Barnes 	/*
99880715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
99980715b2fSVille Syrjälä 	 * scanline_offset adjustment.
1000a225f079SVille Syrjälä 	 */
100180715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
1002a225f079SVille Syrjälä }
1003a225f079SVille Syrjälä 
10041bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
10051bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
10063bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
10073bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
10080af7e4dfSMario Kleiner {
1009fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
101098187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
101198187836SVille Syrjälä 								pipe);
10123aa18df8SVille Syrjälä 	int position;
101378e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1014ad3543edSMario Kleiner 	unsigned long irqflags;
10150af7e4dfSMario Kleiner 
1016fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10170af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10189db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10191bf6ad62SDaniel Vetter 		return false;
10200af7e4dfSMario Kleiner 	}
10210af7e4dfSMario Kleiner 
1022c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
102378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1024c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1025c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1026c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10270af7e4dfSMario Kleiner 
1028d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1029d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1030d31faf65SVille Syrjälä 		vbl_end /= 2;
1031d31faf65SVille Syrjälä 		vtotal /= 2;
1032d31faf65SVille Syrjälä 	}
1033d31faf65SVille Syrjälä 
1034ad3543edSMario Kleiner 	/*
1035ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1036ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1037ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1038ad3543edSMario Kleiner 	 */
1039ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1040ad3543edSMario Kleiner 
1041ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1042ad3543edSMario Kleiner 
1043ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1044ad3543edSMario Kleiner 	if (stime)
1045ad3543edSMario Kleiner 		*stime = ktime_get();
1046ad3543edSMario Kleiner 
1047cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
10480af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
10490af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
10500af7e4dfSMario Kleiner 		 */
1051a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
10520af7e4dfSMario Kleiner 	} else {
10530af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
10540af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
10550af7e4dfSMario Kleiner 		 * scanout position.
10560af7e4dfSMario Kleiner 		 */
105775aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
10580af7e4dfSMario Kleiner 
10593aa18df8SVille Syrjälä 		/* convert to pixel counts */
10603aa18df8SVille Syrjälä 		vbl_start *= htotal;
10613aa18df8SVille Syrjälä 		vbl_end *= htotal;
10623aa18df8SVille Syrjälä 		vtotal *= htotal;
106378e8fc6bSVille Syrjälä 
106478e8fc6bSVille Syrjälä 		/*
10657e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
10667e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
10677e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
10687e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
10697e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
10707e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
10717e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
10727e78f1cbSVille Syrjälä 		 */
10737e78f1cbSVille Syrjälä 		if (position >= vtotal)
10747e78f1cbSVille Syrjälä 			position = vtotal - 1;
10757e78f1cbSVille Syrjälä 
10767e78f1cbSVille Syrjälä 		/*
107778e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
107878e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
107978e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
108078e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
108178e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
108278e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
108378e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
108478e8fc6bSVille Syrjälä 		 */
108578e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
10863aa18df8SVille Syrjälä 	}
10873aa18df8SVille Syrjälä 
1088ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1089ad3543edSMario Kleiner 	if (etime)
1090ad3543edSMario Kleiner 		*etime = ktime_get();
1091ad3543edSMario Kleiner 
1092ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1093ad3543edSMario Kleiner 
1094ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1095ad3543edSMario Kleiner 
10963aa18df8SVille Syrjälä 	/*
10973aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
10983aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
10993aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
11003aa18df8SVille Syrjälä 	 * up since vbl_end.
11013aa18df8SVille Syrjälä 	 */
11023aa18df8SVille Syrjälä 	if (position >= vbl_start)
11033aa18df8SVille Syrjälä 		position -= vbl_end;
11043aa18df8SVille Syrjälä 	else
11053aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
11063aa18df8SVille Syrjälä 
1107cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 2) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
11083aa18df8SVille Syrjälä 		*vpos = position;
11093aa18df8SVille Syrjälä 		*hpos = 0;
11103aa18df8SVille Syrjälä 	} else {
11110af7e4dfSMario Kleiner 		*vpos = position / htotal;
11120af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
11130af7e4dfSMario Kleiner 	}
11140af7e4dfSMario Kleiner 
11151bf6ad62SDaniel Vetter 	return true;
11160af7e4dfSMario Kleiner }
11170af7e4dfSMario Kleiner 
1118a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1119a225f079SVille Syrjälä {
1120fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1121a225f079SVille Syrjälä 	unsigned long irqflags;
1122a225f079SVille Syrjälä 	int position;
1123a225f079SVille Syrjälä 
1124a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1125a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1126a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1127a225f079SVille Syrjälä 
1128a225f079SVille Syrjälä 	return position;
1129a225f079SVille Syrjälä }
1130a225f079SVille Syrjälä 
113191d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1132f97108d1SJesse Barnes {
1133b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11349270388eSDaniel Vetter 	u8 new_delay;
11359270388eSDaniel Vetter 
1136d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1137f97108d1SJesse Barnes 
113873edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
113973edd18fSDaniel Vetter 
114020e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11419270388eSDaniel Vetter 
11427648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1143b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1144b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1145f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1146f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1147f97108d1SJesse Barnes 
1148f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1149b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
115020e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
115120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
115220e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
115320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1154b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
115520e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
115620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
115720e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
115820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1159f97108d1SJesse Barnes 	}
1160f97108d1SJesse Barnes 
116191d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
116220e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1163f97108d1SJesse Barnes 
1164d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11659270388eSDaniel Vetter 
1166f97108d1SJesse Barnes 	return;
1167f97108d1SJesse Barnes }
1168f97108d1SJesse Barnes 
11690bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1170549f7365SChris Wilson {
11713f88325cSChris Wilson 	const u32 seqno = intel_engine_get_seqno(engine);
1172e61e0f51SChris Wilson 	struct i915_request *rq = NULL;
11733f88325cSChris Wilson 	struct task_struct *tsk = NULL;
117456299fb7SChris Wilson 	struct intel_wait *wait;
1175dffabc8fSTvrtko Ursulin 
11763f88325cSChris Wilson 	if (unlikely(!engine->breadcrumbs.irq_armed))
1177bcbd5c33SChris Wilson 		return;
1178bcbd5c33SChris Wilson 
11793f88325cSChris Wilson 	rcu_read_lock();
118056299fb7SChris Wilson 
118161d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
118261d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
118356299fb7SChris Wilson 	if (wait) {
11843f88325cSChris Wilson 		/*
11853f88325cSChris Wilson 		 * We use a callback from the dma-fence to submit
118656299fb7SChris Wilson 		 * requests after waiting on our own requests. To
118756299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
118856299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
118956299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
119056299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
119156299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
119256299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
119356299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
119456299fb7SChris Wilson 		 * and many waiters.
119556299fb7SChris Wilson 		 */
11963f88325cSChris Wilson 		if (i915_seqno_passed(seqno, wait->seqno)) {
1197e61e0f51SChris Wilson 			struct i915_request *waiter = wait->request;
1198de4d2106SChris Wilson 
1199e3be4079SChris Wilson 			if (waiter &&
12000e21834eSChris Wilson 			    !i915_request_signaled(waiter) &&
1201de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1202e61e0f51SChris Wilson 				rq = i915_request_get(waiter);
120356299fb7SChris Wilson 
12043f88325cSChris Wilson 			tsk = wait->tsk;
12053f88325cSChris Wilson 		}
120678796877SChris Wilson 
120778796877SChris Wilson 		engine->breadcrumbs.irq_count++;
120867b807a8SChris Wilson 	} else {
1209bcbd5c33SChris Wilson 		if (engine->breadcrumbs.irq_armed)
121067b807a8SChris Wilson 			__intel_engine_disarm_breadcrumbs(engine);
121156299fb7SChris Wilson 	}
121261d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
121356299fb7SChris Wilson 
121424754d75SChris Wilson 	if (rq) {
1215e3be4079SChris Wilson 		spin_lock(&rq->lock);
1216e3be4079SChris Wilson 		dma_fence_signal_locked(&rq->fence);
12174e9a8befSChris Wilson 		GEM_BUG_ON(!i915_request_completed(rq));
1218e3be4079SChris Wilson 		spin_unlock(&rq->lock);
1219e3be4079SChris Wilson 
1220e61e0f51SChris Wilson 		i915_request_put(rq);
122124754d75SChris Wilson 	}
122256299fb7SChris Wilson 
12233f88325cSChris Wilson 	if (tsk && tsk->state & TASK_NORMAL)
12243f88325cSChris Wilson 		wake_up_process(tsk);
12253f88325cSChris Wilson 
12263f88325cSChris Wilson 	rcu_read_unlock();
12273f88325cSChris Wilson 
122856299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1229549f7365SChris Wilson }
1230549f7365SChris Wilson 
123143cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
123243cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
123331685c25SDeepak S {
1234679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
123543cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
123643cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
123731685c25SDeepak S }
123831685c25SDeepak S 
123943cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
124043cf3bf0SChris Wilson {
1241562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
124243cf3bf0SChris Wilson }
124343cf3bf0SChris Wilson 
124443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
124543cf3bf0SChris Wilson {
1246562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1247562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
124843cf3bf0SChris Wilson 	struct intel_rps_ei now;
124943cf3bf0SChris Wilson 	u32 events = 0;
125043cf3bf0SChris Wilson 
1251e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
125243cf3bf0SChris Wilson 		return 0;
125343cf3bf0SChris Wilson 
125443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
125531685c25SDeepak S 
1256679cb6c1SMika Kuoppala 	if (prev->ktime) {
1257e0e8c7cbSChris Wilson 		u64 time, c0;
1258569884e3SChris Wilson 		u32 render, media;
1259e0e8c7cbSChris Wilson 
1260679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12618f68d591SChris Wilson 
1262e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1263e0e8c7cbSChris Wilson 
1264e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1265e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1266e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1267e0e8c7cbSChris Wilson 		 * into our activity counter.
1268e0e8c7cbSChris Wilson 		 */
1269569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1270569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1271569884e3SChris Wilson 		c0 = max(render, media);
12726b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1273e0e8c7cbSChris Wilson 
127460548c55SChris Wilson 		if (c0 > time * rps->power.up_threshold)
1275e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
127660548c55SChris Wilson 		else if (c0 < time * rps->power.down_threshold)
1277e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
127831685c25SDeepak S 	}
127931685c25SDeepak S 
1280562d9baeSSagar Arun Kamble 	rps->ei = now;
128143cf3bf0SChris Wilson 	return events;
128231685c25SDeepak S }
128331685c25SDeepak S 
12844912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12853b8d8d91SJesse Barnes {
12862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1287562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1288562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12897c0a16adSChris Wilson 	bool client_boost = false;
12908d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12917c0a16adSChris Wilson 	u32 pm_iir = 0;
12923b8d8d91SJesse Barnes 
129359cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1294562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1295562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1296562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1297d4d70aa5SImre Deak 	}
129859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
12994912d041SBen Widawsky 
130060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1301a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
13028d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
13037c0a16adSChris Wilson 		goto out;
13043b8d8d91SJesse Barnes 
13059f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
13067b9e0ae6SChris Wilson 
130743cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
130843cf3bf0SChris Wilson 
1309562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1310562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1311562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1312562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
13137b92c1bdSChris Wilson 	if (client_boost)
1314562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1315562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1316562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
13178d3afd7dSChris Wilson 		adj = 0;
13188d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1319dd75fdc8SChris Wilson 		if (adj > 0)
1320dd75fdc8SChris Wilson 			adj *= 2;
1321edcf284bSChris Wilson 		else /* CHV needs even encode values */
1322edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13237e79a683SSagar Arun Kamble 
1324562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13257e79a683SSagar Arun Kamble 			adj = 0;
13267b92c1bdSChris Wilson 	} else if (client_boost) {
1327f5a4c67dSChris Wilson 		adj = 0;
1328dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1329562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1330562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1331562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1332562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1333dd75fdc8SChris Wilson 		adj = 0;
1334dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1335dd75fdc8SChris Wilson 		if (adj < 0)
1336dd75fdc8SChris Wilson 			adj *= 2;
1337edcf284bSChris Wilson 		else /* CHV needs even encode values */
1338edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13397e79a683SSagar Arun Kamble 
1340562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13417e79a683SSagar Arun Kamble 			adj = 0;
1342dd75fdc8SChris Wilson 	} else { /* unknown event */
1343edcf284bSChris Wilson 		adj = 0;
1344dd75fdc8SChris Wilson 	}
13453b8d8d91SJesse Barnes 
1346562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1347edcf284bSChris Wilson 
134879249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
134979249636SBen Widawsky 	 * interrupt
135079249636SBen Widawsky 	 */
1351edcf284bSChris Wilson 	new_delay += adj;
13528d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
135327544369SDeepak S 
13549fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13559fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1356562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13579fcee2f7SChris Wilson 	}
13583b8d8d91SJesse Barnes 
13599f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
13607c0a16adSChris Wilson 
13617c0a16adSChris Wilson out:
13627c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13637c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1364562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13657c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13667c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13673b8d8d91SJesse Barnes }
13683b8d8d91SJesse Barnes 
1369e3689190SBen Widawsky 
1370e3689190SBen Widawsky /**
1371e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1372e3689190SBen Widawsky  * occurred.
1373e3689190SBen Widawsky  * @work: workqueue struct
1374e3689190SBen Widawsky  *
1375e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1376e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1377e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1378e3689190SBen Widawsky  */
1379e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1380e3689190SBen Widawsky {
13812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1382cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1383e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
138435a85ac6SBen Widawsky 	char *parity_event[6];
1385a9c287c9SJani Nikula 	u32 misccpctl;
1386a9c287c9SJani Nikula 	u8 slice = 0;
1387e3689190SBen Widawsky 
1388e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1389e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1390e3689190SBen Widawsky 	 * any time we access those registers.
1391e3689190SBen Widawsky 	 */
139291c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1393e3689190SBen Widawsky 
139435a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
139535a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
139635a85ac6SBen Widawsky 		goto out;
139735a85ac6SBen Widawsky 
1398e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1399e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1400e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1401e3689190SBen Widawsky 
140235a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1403f0f59a00SVille Syrjälä 		i915_reg_t reg;
140435a85ac6SBen Widawsky 
140535a85ac6SBen Widawsky 		slice--;
14062d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
140735a85ac6SBen Widawsky 			break;
140835a85ac6SBen Widawsky 
140935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
141035a85ac6SBen Widawsky 
14116fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
141235a85ac6SBen Widawsky 
141335a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1414e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1415e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1416e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1417e3689190SBen Widawsky 
141835a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
141935a85ac6SBen Widawsky 		POSTING_READ(reg);
1420e3689190SBen Widawsky 
1421cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1422e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1423e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1424e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
142535a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
142635a85ac6SBen Widawsky 		parity_event[5] = NULL;
1427e3689190SBen Widawsky 
142891c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1429e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1430e3689190SBen Widawsky 
143135a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
143235a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1433e3689190SBen Widawsky 
143435a85ac6SBen Widawsky 		kfree(parity_event[4]);
1435e3689190SBen Widawsky 		kfree(parity_event[3]);
1436e3689190SBen Widawsky 		kfree(parity_event[2]);
1437e3689190SBen Widawsky 		kfree(parity_event[1]);
1438e3689190SBen Widawsky 	}
1439e3689190SBen Widawsky 
144035a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
144135a85ac6SBen Widawsky 
144235a85ac6SBen Widawsky out:
144335a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14444cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14452d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14464cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
144735a85ac6SBen Widawsky 
144891c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
144935a85ac6SBen Widawsky }
145035a85ac6SBen Widawsky 
1451261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1452261e40b8SVille Syrjälä 					       u32 iir)
1453e3689190SBen Widawsky {
1454261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1455e3689190SBen Widawsky 		return;
1456e3689190SBen Widawsky 
1457d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1458261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1459d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1460e3689190SBen Widawsky 
1461261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
146235a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
146335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
146435a85ac6SBen Widawsky 
146535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
146635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
146735a85ac6SBen Widawsky 
1468a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1469e3689190SBen Widawsky }
1470e3689190SBen Widawsky 
1471261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1472f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1473f1af8fc1SPaulo Zanoni {
1474f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14753b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1476f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14773b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1478f1af8fc1SPaulo Zanoni }
1479f1af8fc1SPaulo Zanoni 
1480261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1481e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1482e7b4c6b1SDaniel Vetter {
1483f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14843b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1485cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
14863b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1487cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
14883b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1489e7b4c6b1SDaniel Vetter 
1490cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1491cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1492aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1493aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1494e3689190SBen Widawsky 
1495261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1496261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1497e7b4c6b1SDaniel Vetter }
1498e7b4c6b1SDaniel Vetter 
14995d3d69d5SChris Wilson static void
150051f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1501fbcc1a0cSNick Hoath {
150231de7350SChris Wilson 	bool tasklet = false;
1503f747026cSChris Wilson 
1504fd8526e5SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
15058ea397faSChris Wilson 		tasklet = true;
150631de7350SChris Wilson 
150751f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
150831de7350SChris Wilson 		notify_ring(engine);
150993ffbe8eSMichal Wajdeczko 		tasklet |= USES_GUC_SUBMISSION(engine->i915);
151031de7350SChris Wilson 	}
151131de7350SChris Wilson 
151231de7350SChris Wilson 	if (tasklet)
1513fd8526e5SChris Wilson 		tasklet_hi_schedule(&engine->execlists.tasklet);
1514fbcc1a0cSNick Hoath }
1515fbcc1a0cSNick Hoath 
15162e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
151755ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1518abd58f01SBen Widawsky {
15192e4a5b25SChris Wilson 	void __iomem * const regs = i915->regs;
15202e4a5b25SChris Wilson 
1521f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1522f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
1523f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1524f0fd96f5SChris Wilson 		      GEN8_GT_VCS2_IRQ | \
1525f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1526f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1527f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1528f0fd96f5SChris Wilson 
1529abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15302e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15312e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15322e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1533abd58f01SBen Widawsky 	}
1534abd58f01SBen Widawsky 
153585f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15362e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15372e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15382e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
153974cdb337SChris Wilson 	}
154074cdb337SChris Wilson 
154126705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15422e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
1543f4de7794SChris Wilson 		if (likely(gt_iir[2]))
1544f4de7794SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2), gt_iir[2]);
15450961021aSBen Widawsky 	}
15462e4a5b25SChris Wilson 
15472e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15482e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15492e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15502e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
155155ef72f2SChris Wilson 	}
1552abd58f01SBen Widawsky }
1553abd58f01SBen Widawsky 
15542e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1555f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1556e30e251aSVille Syrjälä {
1557f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15582e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS],
155951f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15602e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS],
156151f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1562e30e251aSVille Syrjälä 	}
1563e30e251aSVille Syrjälä 
1564f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15652e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS],
156651f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
15672e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS2],
156851f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
1569e30e251aSVille Syrjälä 	}
1570e30e251aSVille Syrjälä 
1571f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15722e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS],
157351f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1574f0fd96f5SChris Wilson 	}
1575e30e251aSVille Syrjälä 
1576f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15772e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15782e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1579e30e251aSVille Syrjälä 	}
1580f0fd96f5SChris Wilson }
1581e30e251aSVille Syrjälä 
1582af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1583121e758eSDhinakaran Pandiyan {
1584af92058fSVille Syrjälä 	switch (pin) {
1585af92058fSVille Syrjälä 	case HPD_PORT_C:
1586121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1587af92058fSVille Syrjälä 	case HPD_PORT_D:
1588121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1589af92058fSVille Syrjälä 	case HPD_PORT_E:
1590121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1591af92058fSVille Syrjälä 	case HPD_PORT_F:
1592121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1593121e758eSDhinakaran Pandiyan 	default:
1594121e758eSDhinakaran Pandiyan 		return false;
1595121e758eSDhinakaran Pandiyan 	}
1596121e758eSDhinakaran Pandiyan }
1597121e758eSDhinakaran Pandiyan 
1598af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
159963c88d22SImre Deak {
1600af92058fSVille Syrjälä 	switch (pin) {
1601af92058fSVille Syrjälä 	case HPD_PORT_A:
1602195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1603af92058fSVille Syrjälä 	case HPD_PORT_B:
160463c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
1605af92058fSVille Syrjälä 	case HPD_PORT_C:
160663c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
160763c88d22SImre Deak 	default:
160863c88d22SImre Deak 		return false;
160963c88d22SImre Deak 	}
161063c88d22SImre Deak }
161163c88d22SImre Deak 
1612af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
161331604222SAnusha Srivatsa {
1614af92058fSVille Syrjälä 	switch (pin) {
1615af92058fSVille Syrjälä 	case HPD_PORT_A:
161631604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1617af92058fSVille Syrjälä 	case HPD_PORT_B:
161831604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
161931604222SAnusha Srivatsa 	default:
162031604222SAnusha Srivatsa 		return false;
162131604222SAnusha Srivatsa 	}
162231604222SAnusha Srivatsa }
162331604222SAnusha Srivatsa 
1624af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
162531604222SAnusha Srivatsa {
1626af92058fSVille Syrjälä 	switch (pin) {
1627af92058fSVille Syrjälä 	case HPD_PORT_C:
162831604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1629af92058fSVille Syrjälä 	case HPD_PORT_D:
163031604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1631af92058fSVille Syrjälä 	case HPD_PORT_E:
163231604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1633af92058fSVille Syrjälä 	case HPD_PORT_F:
163431604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
163531604222SAnusha Srivatsa 	default:
163631604222SAnusha Srivatsa 		return false;
163731604222SAnusha Srivatsa 	}
163831604222SAnusha Srivatsa }
163931604222SAnusha Srivatsa 
1640af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
16416dbf30ceSVille Syrjälä {
1642af92058fSVille Syrjälä 	switch (pin) {
1643af92058fSVille Syrjälä 	case HPD_PORT_E:
16446dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16456dbf30ceSVille Syrjälä 	default:
16466dbf30ceSVille Syrjälä 		return false;
16476dbf30ceSVille Syrjälä 	}
16486dbf30ceSVille Syrjälä }
16496dbf30ceSVille Syrjälä 
1650af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
165174c0b395SVille Syrjälä {
1652af92058fSVille Syrjälä 	switch (pin) {
1653af92058fSVille Syrjälä 	case HPD_PORT_A:
165474c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
1655af92058fSVille Syrjälä 	case HPD_PORT_B:
165674c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
1657af92058fSVille Syrjälä 	case HPD_PORT_C:
165874c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
1659af92058fSVille Syrjälä 	case HPD_PORT_D:
166074c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
166174c0b395SVille Syrjälä 	default:
166274c0b395SVille Syrjälä 		return false;
166374c0b395SVille Syrjälä 	}
166474c0b395SVille Syrjälä }
166574c0b395SVille Syrjälä 
1666af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1667e4ce95aaSVille Syrjälä {
1668af92058fSVille Syrjälä 	switch (pin) {
1669af92058fSVille Syrjälä 	case HPD_PORT_A:
1670e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1671e4ce95aaSVille Syrjälä 	default:
1672e4ce95aaSVille Syrjälä 		return false;
1673e4ce95aaSVille Syrjälä 	}
1674e4ce95aaSVille Syrjälä }
1675e4ce95aaSVille Syrjälä 
1676af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
167713cf5504SDave Airlie {
1678af92058fSVille Syrjälä 	switch (pin) {
1679af92058fSVille Syrjälä 	case HPD_PORT_B:
1680676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
1681af92058fSVille Syrjälä 	case HPD_PORT_C:
1682676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
1683af92058fSVille Syrjälä 	case HPD_PORT_D:
1684676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1685676574dfSJani Nikula 	default:
1686676574dfSJani Nikula 		return false;
168713cf5504SDave Airlie 	}
168813cf5504SDave Airlie }
168913cf5504SDave Airlie 
1690af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
169113cf5504SDave Airlie {
1692af92058fSVille Syrjälä 	switch (pin) {
1693af92058fSVille Syrjälä 	case HPD_PORT_B:
1694676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1695af92058fSVille Syrjälä 	case HPD_PORT_C:
1696676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1697af92058fSVille Syrjälä 	case HPD_PORT_D:
1698676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1699676574dfSJani Nikula 	default:
1700676574dfSJani Nikula 		return false;
170113cf5504SDave Airlie 	}
170213cf5504SDave Airlie }
170313cf5504SDave Airlie 
170442db67d6SVille Syrjälä /*
170542db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
170642db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
170742db67d6SVille Syrjälä  * hotplug detection results from several registers.
170842db67d6SVille Syrjälä  *
170942db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
171042db67d6SVille Syrjälä  */
1711cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1712cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
17138c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1714fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1715af92058fSVille Syrjälä 			       bool long_pulse_detect(enum hpd_pin pin, u32 val))
1716676574dfSJani Nikula {
1717e9be2850SVille Syrjälä 	enum hpd_pin pin;
1718676574dfSJani Nikula 
1719e9be2850SVille Syrjälä 	for_each_hpd_pin(pin) {
1720e9be2850SVille Syrjälä 		if ((hpd[pin] & hotplug_trigger) == 0)
17218c841e57SJani Nikula 			continue;
17228c841e57SJani Nikula 
1723e9be2850SVille Syrjälä 		*pin_mask |= BIT(pin);
1724676574dfSJani Nikula 
1725af92058fSVille Syrjälä 		if (long_pulse_detect(pin, dig_hotplug_reg))
1726e9be2850SVille Syrjälä 			*long_mask |= BIT(pin);
1727676574dfSJani Nikula 	}
1728676574dfSJani Nikula 
1729f88f0478SVille Syrjälä 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1730f88f0478SVille Syrjälä 			 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1731676574dfSJani Nikula 
1732676574dfSJani Nikula }
1733676574dfSJani Nikula 
173491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1735515ac2bbSDaniel Vetter {
173628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1737515ac2bbSDaniel Vetter }
1738515ac2bbSDaniel Vetter 
173991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1740ce99c256SDaniel Vetter {
17419ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1742ce99c256SDaniel Vetter }
1743ce99c256SDaniel Vetter 
17448bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
174591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
174691d14251STvrtko Ursulin 					 enum pipe pipe,
1747a9c287c9SJani Nikula 					 u32 crc0, u32 crc1,
1748a9c287c9SJani Nikula 					 u32 crc2, u32 crc3,
1749a9c287c9SJani Nikula 					 u32 crc4)
17508bf1e9f1SShuang He {
17518bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17528c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1753a9c287c9SJani Nikula 	u32 crcs[5];
1754b2c88f5bSDamien Lespiau 
1755d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
17568c6b709dSTomeu Vizoso 	/*
17578c6b709dSTomeu Vizoso 	 * For some not yet identified reason, the first CRC is
17588c6b709dSTomeu Vizoso 	 * bonkers. So let's just wait for the next vblank and read
17598c6b709dSTomeu Vizoso 	 * out the buggy result.
17608c6b709dSTomeu Vizoso 	 *
1761163e8aecSRodrigo Vivi 	 * On GEN8+ sometimes the second CRC is bonkers as well, so
17628c6b709dSTomeu Vizoso 	 * don't trust that one either.
17638c6b709dSTomeu Vizoso 	 */
1764033b7a23SMaarten Lankhorst 	if (pipe_crc->skipped <= 0 ||
1765163e8aecSRodrigo Vivi 	    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17668c6b709dSTomeu Vizoso 		pipe_crc->skipped++;
17678c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17688c6b709dSTomeu Vizoso 		return;
17698c6b709dSTomeu Vizoso 	}
17708c6b709dSTomeu Vizoso 	spin_unlock(&pipe_crc->lock);
17716cc42152SMaarten Lankhorst 
17728c6b709dSTomeu Vizoso 	crcs[0] = crc0;
17738c6b709dSTomeu Vizoso 	crcs[1] = crc1;
17748c6b709dSTomeu Vizoso 	crcs[2] = crc2;
17758c6b709dSTomeu Vizoso 	crcs[3] = crc3;
17768c6b709dSTomeu Vizoso 	crcs[4] = crc4;
1777246ee524STomeu Vizoso 	drm_crtc_add_crc_entry(&crtc->base, true,
1778ca814b25SDaniel Vetter 				drm_crtc_accurate_vblank_count(&crtc->base),
1779246ee524STomeu Vizoso 				crcs);
17808c6b709dSTomeu Vizoso }
1781277de95eSDaniel Vetter #else
1782277de95eSDaniel Vetter static inline void
178391d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
178491d14251STvrtko Ursulin 			     enum pipe pipe,
1785a9c287c9SJani Nikula 			     u32 crc0, u32 crc1,
1786a9c287c9SJani Nikula 			     u32 crc2, u32 crc3,
1787a9c287c9SJani Nikula 			     u32 crc4) {}
1788277de95eSDaniel Vetter #endif
1789eba94eb9SDaniel Vetter 
1790277de95eSDaniel Vetter 
179191d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
179291d14251STvrtko Ursulin 				     enum pipe pipe)
17935a69b89fSDaniel Vetter {
179491d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
17955a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
17965a69b89fSDaniel Vetter 				     0, 0, 0, 0);
17975a69b89fSDaniel Vetter }
17985a69b89fSDaniel Vetter 
179991d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
180091d14251STvrtko Ursulin 				     enum pipe pipe)
1801eba94eb9SDaniel Vetter {
180291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1803eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1804eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1805eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1806eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18078bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1808eba94eb9SDaniel Vetter }
18095b3a856bSDaniel Vetter 
181091d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181191d14251STvrtko Ursulin 				      enum pipe pipe)
18125b3a856bSDaniel Vetter {
1813a9c287c9SJani Nikula 	u32 res1, res2;
18140b5c5ed0SDaniel Vetter 
181591d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18160b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18170b5c5ed0SDaniel Vetter 	else
18180b5c5ed0SDaniel Vetter 		res1 = 0;
18190b5c5ed0SDaniel Vetter 
182091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18210b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18220b5c5ed0SDaniel Vetter 	else
18230b5c5ed0SDaniel Vetter 		res2 = 0;
18245b3a856bSDaniel Vetter 
182591d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18260b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18270b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18280b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18290b5c5ed0SDaniel Vetter 				     res1, res2);
18305b3a856bSDaniel Vetter }
18318bf1e9f1SShuang He 
18321403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18331403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18341403c0d4SPaulo Zanoni  * the work queue. */
18351403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1836baf02a1fSBen Widawsky {
1837562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1838562d9baeSSagar Arun Kamble 
1839a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
184059cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1841f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1842562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1843562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1844562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
184541a05a3aSDaniel Vetter 		}
1846d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1847d4d70aa5SImre Deak 	}
1848baf02a1fSBen Widawsky 
1849bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1850c9a9a268SImre Deak 		return;
1851c9a9a268SImre Deak 
18522d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
185312638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18543b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
185512638c57SBen Widawsky 
1856aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1857aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
185812638c57SBen Widawsky 	}
18591403c0d4SPaulo Zanoni }
1860baf02a1fSBen Widawsky 
186126705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
186226705e20SSagar Arun Kamble {
186393bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
186493bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
186526705e20SSagar Arun Kamble }
186626705e20SSagar Arun Kamble 
186744d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
186844d9241eSVille Syrjälä {
186944d9241eSVille Syrjälä 	enum pipe pipe;
187044d9241eSVille Syrjälä 
187144d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
187244d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
187344d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
187444d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
187544d9241eSVille Syrjälä 
187644d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
187744d9241eSVille Syrjälä 	}
187844d9241eSVille Syrjälä }
187944d9241eSVille Syrjälä 
1880eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
188191d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
18827e231dbeSJesse Barnes {
18837e231dbeSJesse Barnes 	int pipe;
18847e231dbeSJesse Barnes 
188558ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
18861ca993d2SVille Syrjälä 
18871ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
18881ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
18891ca993d2SVille Syrjälä 		return;
18901ca993d2SVille Syrjälä 	}
18911ca993d2SVille Syrjälä 
1892055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1893f0f59a00SVille Syrjälä 		i915_reg_t reg;
18946b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
189591d181ddSImre Deak 
1896bbb5eebfSDaniel Vetter 		/*
1897bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1898bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1899bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1900bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1901bbb5eebfSDaniel Vetter 		 * handle.
1902bbb5eebfSDaniel Vetter 		 */
19030f239f4cSDaniel Vetter 
19040f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19056b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1906bbb5eebfSDaniel Vetter 
1907bbb5eebfSDaniel Vetter 		switch (pipe) {
1908bbb5eebfSDaniel Vetter 		case PIPE_A:
1909bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1910bbb5eebfSDaniel Vetter 			break;
1911bbb5eebfSDaniel Vetter 		case PIPE_B:
1912bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1913bbb5eebfSDaniel Vetter 			break;
19143278f67fSVille Syrjälä 		case PIPE_C:
19153278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19163278f67fSVille Syrjälä 			break;
1917bbb5eebfSDaniel Vetter 		}
1918bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19196b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1920bbb5eebfSDaniel Vetter 
19216b12ca56SVille Syrjälä 		if (!status_mask)
192291d181ddSImre Deak 			continue;
192391d181ddSImre Deak 
192491d181ddSImre Deak 		reg = PIPESTAT(pipe);
19256b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19266b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19277e231dbeSJesse Barnes 
19287e231dbeSJesse Barnes 		/*
19297e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1930132c27c9SVille Syrjälä 		 *
1931132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1932132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1933132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1934132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1935132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19367e231dbeSJesse Barnes 		 */
1937132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1938132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1939132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1940132c27c9SVille Syrjälä 		}
19417e231dbeSJesse Barnes 	}
194258ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19432ecb8ca4SVille Syrjälä }
19442ecb8ca4SVille Syrjälä 
1945eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1946eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1947eb64343cSVille Syrjälä {
1948eb64343cSVille Syrjälä 	enum pipe pipe;
1949eb64343cSVille Syrjälä 
1950eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1951eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1952eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1953eb64343cSVille Syrjälä 
1954eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1955eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1956eb64343cSVille Syrjälä 
1957eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1958eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1959eb64343cSVille Syrjälä 	}
1960eb64343cSVille Syrjälä }
1961eb64343cSVille Syrjälä 
1962eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1963eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1964eb64343cSVille Syrjälä {
1965eb64343cSVille Syrjälä 	bool blc_event = false;
1966eb64343cSVille Syrjälä 	enum pipe pipe;
1967eb64343cSVille Syrjälä 
1968eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1969eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1970eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1971eb64343cSVille Syrjälä 
1972eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1973eb64343cSVille Syrjälä 			blc_event = true;
1974eb64343cSVille Syrjälä 
1975eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1976eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1977eb64343cSVille Syrjälä 
1978eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1979eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1980eb64343cSVille Syrjälä 	}
1981eb64343cSVille Syrjälä 
1982eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
1983eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
1984eb64343cSVille Syrjälä }
1985eb64343cSVille Syrjälä 
1986eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1987eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1988eb64343cSVille Syrjälä {
1989eb64343cSVille Syrjälä 	bool blc_event = false;
1990eb64343cSVille Syrjälä 	enum pipe pipe;
1991eb64343cSVille Syrjälä 
1992eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1993eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1994eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1995eb64343cSVille Syrjälä 
1996eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1997eb64343cSVille Syrjälä 			blc_event = true;
1998eb64343cSVille Syrjälä 
1999eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2000eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2001eb64343cSVille Syrjälä 
2002eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2003eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2004eb64343cSVille Syrjälä 	}
2005eb64343cSVille Syrjälä 
2006eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2007eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2008eb64343cSVille Syrjälä 
2009eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2010eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2011eb64343cSVille Syrjälä }
2012eb64343cSVille Syrjälä 
201391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20142ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20152ecb8ca4SVille Syrjälä {
20162ecb8ca4SVille Syrjälä 	enum pipe pipe;
20177e231dbeSJesse Barnes 
2018055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2019fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2020fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20214356d586SDaniel Vetter 
20224356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
202391d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20242d9d2b0bSVille Syrjälä 
20251f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20261f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
202731acc7f5SJesse Barnes 	}
202831acc7f5SJesse Barnes 
2029c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
203091d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2031c1874ed7SImre Deak }
2032c1874ed7SImre Deak 
20331ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
203416c6c56bSVille Syrjälä {
20350ba7c51aSVille Syrjälä 	u32 hotplug_status = 0, hotplug_status_mask;
20360ba7c51aSVille Syrjälä 	int i;
203716c6c56bSVille Syrjälä 
20380ba7c51aSVille Syrjälä 	if (IS_G4X(dev_priv) ||
20390ba7c51aSVille Syrjälä 	    IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
20400ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
20410ba7c51aSVille Syrjälä 			DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
20420ba7c51aSVille Syrjälä 	else
20430ba7c51aSVille Syrjälä 		hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
20440ba7c51aSVille Syrjälä 
20450ba7c51aSVille Syrjälä 	/*
20460ba7c51aSVille Syrjälä 	 * We absolutely have to clear all the pending interrupt
20470ba7c51aSVille Syrjälä 	 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
20480ba7c51aSVille Syrjälä 	 * interrupt bit won't have an edge, and the i965/g4x
20490ba7c51aSVille Syrjälä 	 * edge triggered IIR will not notice that an interrupt
20500ba7c51aSVille Syrjälä 	 * is still pending. We can't use PORT_HOTPLUG_EN to
20510ba7c51aSVille Syrjälä 	 * guarantee the edge as the act of toggling the enable
20520ba7c51aSVille Syrjälä 	 * bits can itself generate a new hotplug interrupt :(
20530ba7c51aSVille Syrjälä 	 */
20540ba7c51aSVille Syrjälä 	for (i = 0; i < 10; i++) {
20550ba7c51aSVille Syrjälä 		u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
20560ba7c51aSVille Syrjälä 
20570ba7c51aSVille Syrjälä 		if (tmp == 0)
20580ba7c51aSVille Syrjälä 			return hotplug_status;
20590ba7c51aSVille Syrjälä 
20600ba7c51aSVille Syrjälä 		hotplug_status |= tmp;
20613ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20620ba7c51aSVille Syrjälä 	}
20630ba7c51aSVille Syrjälä 
20640ba7c51aSVille Syrjälä 	WARN_ONCE(1,
20650ba7c51aSVille Syrjälä 		  "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
20660ba7c51aSVille Syrjälä 		  I915_READ(PORT_HOTPLUG_STAT));
20671ae3c34cSVille Syrjälä 
20681ae3c34cSVille Syrjälä 	return hotplug_status;
20691ae3c34cSVille Syrjälä }
20701ae3c34cSVille Syrjälä 
207191d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
20721ae3c34cSVille Syrjälä 				 u32 hotplug_status)
20731ae3c34cSVille Syrjälä {
20741ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20753ff60f89SOscar Mateo 
207691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
207791d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
207816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
207916c6c56bSVille Syrjälä 
208058f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2081cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2082cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2083cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2084fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
208558f2cf24SVille Syrjälä 
208691d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
208758f2cf24SVille Syrjälä 		}
2088369712e8SJani Nikula 
2089369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
209091d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
209116c6c56bSVille Syrjälä 	} else {
209216c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
209316c6c56bSVille Syrjälä 
209458f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2095cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2096cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2097cf53902fSRodrigo Vivi 					   hpd_status_i915,
2098fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
209991d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
210016c6c56bSVille Syrjälä 		}
21013ff60f89SOscar Mateo 	}
210258f2cf24SVille Syrjälä }
210316c6c56bSVille Syrjälä 
2104c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2105c1874ed7SImre Deak {
210645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2107fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2108c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2109c1874ed7SImre Deak 
21102dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21112dd2a883SImre Deak 		return IRQ_NONE;
21122dd2a883SImre Deak 
21131f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21141f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21151f814dacSImre Deak 
21161e1cace9SVille Syrjälä 	do {
21176e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21182ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21191ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2120a5e485a9SVille Syrjälä 		u32 ier = 0;
21213ff60f89SOscar Mateo 
2122c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2123c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21243ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2125c1874ed7SImre Deak 
2126c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21271e1cace9SVille Syrjälä 			break;
2128c1874ed7SImre Deak 
2129c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2130c1874ed7SImre Deak 
2131a5e485a9SVille Syrjälä 		/*
2132a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2133a5e485a9SVille Syrjälä 		 *
2134a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2135a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2136a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2137a5e485a9SVille Syrjälä 		 *
2138a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2139a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2140a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2141a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2142a5e485a9SVille Syrjälä 		 * bits this time around.
2143a5e485a9SVille Syrjälä 		 */
21444a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2145a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2146a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21474a0a0202SVille Syrjälä 
21484a0a0202SVille Syrjälä 		if (gt_iir)
21494a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21504a0a0202SVille Syrjälä 		if (pm_iir)
21514a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21524a0a0202SVille Syrjälä 
21537ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21541ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21557ce4d1f2SVille Syrjälä 
21563ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21573ff60f89SOscar Mateo 		 * signalled in iir */
2158eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21597ce4d1f2SVille Syrjälä 
2160eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2161eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2162eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2163eef57324SJerome Anand 
21647ce4d1f2SVille Syrjälä 		/*
21657ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21667ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21677ce4d1f2SVille Syrjälä 		 */
21687ce4d1f2SVille Syrjälä 		if (iir)
21697ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21704a0a0202SVille Syrjälä 
2171a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
21724a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
21731ae3c34cSVille Syrjälä 
217452894874SVille Syrjälä 		if (gt_iir)
2175261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
217652894874SVille Syrjälä 		if (pm_iir)
217752894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
217852894874SVille Syrjälä 
21791ae3c34cSVille Syrjälä 		if (hotplug_status)
218091d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
21812ecb8ca4SVille Syrjälä 
218291d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
21831e1cace9SVille Syrjälä 	} while (0);
21847e231dbeSJesse Barnes 
21851f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
21861f814dacSImre Deak 
21877e231dbeSJesse Barnes 	return ret;
21887e231dbeSJesse Barnes }
21897e231dbeSJesse Barnes 
219043f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
219143f328d7SVille Syrjälä {
219245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2193fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
219443f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
219543f328d7SVille Syrjälä 
21962dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21972dd2a883SImre Deak 		return IRQ_NONE;
21982dd2a883SImre Deak 
21991f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22001f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22011f814dacSImre Deak 
2202579de73bSChris Wilson 	do {
22036e814800SVille Syrjälä 		u32 master_ctl, iir;
22042ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22051ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2206f0fd96f5SChris Wilson 		u32 gt_iir[4];
2207a5e485a9SVille Syrjälä 		u32 ier = 0;
2208a5e485a9SVille Syrjälä 
22098e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22103278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22113278f67fSVille Syrjälä 
22123278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22138e5fd599SVille Syrjälä 			break;
221443f328d7SVille Syrjälä 
221527b6c122SOscar Mateo 		ret = IRQ_HANDLED;
221627b6c122SOscar Mateo 
2217a5e485a9SVille Syrjälä 		/*
2218a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2219a5e485a9SVille Syrjälä 		 *
2220a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2221a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2222a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2223a5e485a9SVille Syrjälä 		 *
2224a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2225a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2226a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2227a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2228a5e485a9SVille Syrjälä 		 * bits this time around.
2229a5e485a9SVille Syrjälä 		 */
223043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2231a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2232a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
223343f328d7SVille Syrjälä 
2234e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
223527b6c122SOscar Mateo 
223627b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22371ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
223843f328d7SVille Syrjälä 
223927b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
224027b6c122SOscar Mateo 		 * signalled in iir */
2241eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
224243f328d7SVille Syrjälä 
2243eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2244eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2245eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2246eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2247eef57324SJerome Anand 
22487ce4d1f2SVille Syrjälä 		/*
22497ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22507ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22517ce4d1f2SVille Syrjälä 		 */
22527ce4d1f2SVille Syrjälä 		if (iir)
22537ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22547ce4d1f2SVille Syrjälä 
2255a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2256e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
22571ae3c34cSVille Syrjälä 
2258f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2259e30e251aSVille Syrjälä 
22601ae3c34cSVille Syrjälä 		if (hotplug_status)
226191d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22622ecb8ca4SVille Syrjälä 
226391d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2264579de73bSChris Wilson 	} while (0);
22653278f67fSVille Syrjälä 
22661f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22671f814dacSImre Deak 
226843f328d7SVille Syrjälä 	return ret;
226943f328d7SVille Syrjälä }
227043f328d7SVille Syrjälä 
227191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
227291d14251STvrtko Ursulin 				u32 hotplug_trigger,
227340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2274776ad806SJesse Barnes {
227542db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2276776ad806SJesse Barnes 
22776a39d7c9SJani Nikula 	/*
22786a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
22796a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
22806a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
22816a39d7c9SJani Nikula 	 * errors.
22826a39d7c9SJani Nikula 	 */
228313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22846a39d7c9SJani Nikula 	if (!hotplug_trigger) {
22856a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
22866a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
22876a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
22886a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
22896a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
22906a39d7c9SJani Nikula 	}
22916a39d7c9SJani Nikula 
229213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22936a39d7c9SJani Nikula 	if (!hotplug_trigger)
22946a39d7c9SJani Nikula 		return;
229513cf5504SDave Airlie 
2296cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
229740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2298fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
229940e56410SVille Syrjälä 
230091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2301aaf5ec2eSSonika Jindal }
230291d131d2SDaniel Vetter 
230391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
230440e56410SVille Syrjälä {
230540e56410SVille Syrjälä 	int pipe;
230640e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
230740e56410SVille Syrjälä 
230891d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
230940e56410SVille Syrjälä 
2310cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2311cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2312776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2313cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2314cfc33bf7SVille Syrjälä 				 port_name(port));
2315cfc33bf7SVille Syrjälä 	}
2316776ad806SJesse Barnes 
2317ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
231891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2319ce99c256SDaniel Vetter 
2320776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
232191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2322776ad806SJesse Barnes 
2323776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2324776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2325776ad806SJesse Barnes 
2326776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2327776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2328776ad806SJesse Barnes 
2329776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2330776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2331776ad806SJesse Barnes 
23329db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2333055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23349db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23359db4a9c7SJesse Barnes 					 pipe_name(pipe),
23369db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2337776ad806SJesse Barnes 
2338776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2339776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2340776ad806SJesse Barnes 
2341776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2342776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2343776ad806SJesse Barnes 
2344776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2345a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23468664281bSPaulo Zanoni 
23478664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2348a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23498664281bSPaulo Zanoni }
23508664281bSPaulo Zanoni 
235191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23528664281bSPaulo Zanoni {
23538664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23545a69b89fSDaniel Vetter 	enum pipe pipe;
23558664281bSPaulo Zanoni 
2356de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2357de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2358de032bf4SPaulo Zanoni 
2359055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23601f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23611f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23628664281bSPaulo Zanoni 
23635a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
236491d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
236591d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23665a69b89fSDaniel Vetter 			else
236791d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
23685a69b89fSDaniel Vetter 		}
23695a69b89fSDaniel Vetter 	}
23708bf1e9f1SShuang He 
23718664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
23728664281bSPaulo Zanoni }
23738664281bSPaulo Zanoni 
237491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
23758664281bSPaulo Zanoni {
23768664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
237745c1cd87SMika Kahola 	enum pipe pipe;
23788664281bSPaulo Zanoni 
2379de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2380de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2381de032bf4SPaulo Zanoni 
238245c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
238345c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
238445c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
23858664281bSPaulo Zanoni 
23868664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2387776ad806SJesse Barnes }
2388776ad806SJesse Barnes 
238991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
239023e81d69SAdam Jackson {
239123e81d69SAdam Jackson 	int pipe;
23926dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2393aaf5ec2eSSonika Jindal 
239491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
239591d131d2SDaniel Vetter 
2396cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2397cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
239823e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2399cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2400cfc33bf7SVille Syrjälä 				 port_name(port));
2401cfc33bf7SVille Syrjälä 	}
240223e81d69SAdam Jackson 
240323e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
240491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
240523e81d69SAdam Jackson 
240623e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
240791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
240823e81d69SAdam Jackson 
240923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
241023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
241123e81d69SAdam Jackson 
241223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
241323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
241423e81d69SAdam Jackson 
241523e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2416055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
241723e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
241823e81d69SAdam Jackson 					 pipe_name(pipe),
241923e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24208664281bSPaulo Zanoni 
24218664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
242291d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
242323e81d69SAdam Jackson }
242423e81d69SAdam Jackson 
242531604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
242631604222SAnusha Srivatsa {
242731604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
242831604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
242931604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
243031604222SAnusha Srivatsa 
243131604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
243231604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
243331604222SAnusha Srivatsa 
243431604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
243531604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
243631604222SAnusha Srivatsa 
243731604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
243831604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
243931604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
244031604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
244131604222SAnusha Srivatsa 	}
244231604222SAnusha Srivatsa 
244331604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
244431604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
244531604222SAnusha Srivatsa 
244631604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
244731604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
244831604222SAnusha Srivatsa 
244931604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
245031604222SAnusha Srivatsa 				   tc_hotplug_trigger,
245131604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
245231604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
245331604222SAnusha Srivatsa 	}
245431604222SAnusha Srivatsa 
245531604222SAnusha Srivatsa 	if (pin_mask)
245631604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
245731604222SAnusha Srivatsa 
245831604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
245931604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
246031604222SAnusha Srivatsa }
246131604222SAnusha Srivatsa 
246291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24636dbf30ceSVille Syrjälä {
24646dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24656dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24666dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
24676dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
24686dbf30ceSVille Syrjälä 
24696dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
24706dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24716dbf30ceSVille Syrjälä 
24726dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24736dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24746dbf30ceSVille Syrjälä 
2475cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2476cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
247774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
24786dbf30ceSVille Syrjälä 	}
24796dbf30ceSVille Syrjälä 
24806dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
24816dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24826dbf30ceSVille Syrjälä 
24836dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
24846dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
24856dbf30ceSVille Syrjälä 
2486cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2487cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
24886dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
24896dbf30ceSVille Syrjälä 	}
24906dbf30ceSVille Syrjälä 
24916dbf30ceSVille Syrjälä 	if (pin_mask)
249291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
24936dbf30ceSVille Syrjälä 
24946dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
249591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
24966dbf30ceSVille Syrjälä }
24976dbf30ceSVille Syrjälä 
249891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
249991d14251STvrtko Ursulin 				u32 hotplug_trigger,
250040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2501c008bc6eSPaulo Zanoni {
2502e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2503e4ce95aaSVille Syrjälä 
2504e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2505e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2506e4ce95aaSVille Syrjälä 
2507cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
250840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2509e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
251040e56410SVille Syrjälä 
251191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2512e4ce95aaSVille Syrjälä }
2513c008bc6eSPaulo Zanoni 
251491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
251591d14251STvrtko Ursulin 				    u32 de_iir)
251640e56410SVille Syrjälä {
251740e56410SVille Syrjälä 	enum pipe pipe;
251840e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
251940e56410SVille Syrjälä 
252040e56410SVille Syrjälä 	if (hotplug_trigger)
252191d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
252240e56410SVille Syrjälä 
2523c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
252491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2525c008bc6eSPaulo Zanoni 
2526c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
252791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2528c008bc6eSPaulo Zanoni 
2529c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2530c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2531c008bc6eSPaulo Zanoni 
2532055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2533fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2534fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2535c008bc6eSPaulo Zanoni 
253640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25371f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2538c008bc6eSPaulo Zanoni 
253940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
254091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2541c008bc6eSPaulo Zanoni 	}
2542c008bc6eSPaulo Zanoni 
2543c008bc6eSPaulo Zanoni 	/* check event from PCH */
2544c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2545c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2546c008bc6eSPaulo Zanoni 
254791d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
254891d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2549c008bc6eSPaulo Zanoni 		else
255091d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2551c008bc6eSPaulo Zanoni 
2552c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2553c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2554c008bc6eSPaulo Zanoni 	}
2555c008bc6eSPaulo Zanoni 
2556cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
255791d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2558c008bc6eSPaulo Zanoni }
2559c008bc6eSPaulo Zanoni 
256091d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
256191d14251STvrtko Ursulin 				    u32 de_iir)
25629719fb98SPaulo Zanoni {
256307d27e20SDamien Lespiau 	enum pipe pipe;
256423bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
256523bb4cb5SVille Syrjälä 
256640e56410SVille Syrjälä 	if (hotplug_trigger)
256791d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
25689719fb98SPaulo Zanoni 
25699719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
257091d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
25719719fb98SPaulo Zanoni 
257254fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
257354fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
257454fd3149SDhinakaran Pandiyan 
257554fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
257654fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
257754fd3149SDhinakaran Pandiyan 	}
2578fc340442SDaniel Vetter 
25799719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
258091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
25819719fb98SPaulo Zanoni 
25829719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
258391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
25849719fb98SPaulo Zanoni 
2585055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2586fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2587fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
25889719fb98SPaulo Zanoni 	}
25899719fb98SPaulo Zanoni 
25909719fb98SPaulo Zanoni 	/* check event from PCH */
259191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
25929719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
25939719fb98SPaulo Zanoni 
259491d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
25959719fb98SPaulo Zanoni 
25969719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
25979719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
25989719fb98SPaulo Zanoni 	}
25999719fb98SPaulo Zanoni }
26009719fb98SPaulo Zanoni 
260172c90f62SOscar Mateo /*
260272c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
260372c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
260472c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
260572c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
260672c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
260772c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
260872c90f62SOscar Mateo  */
2609f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2610b1f14ad0SJesse Barnes {
261145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2612fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2613f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26140e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2615b1f14ad0SJesse Barnes 
26162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26172dd2a883SImre Deak 		return IRQ_NONE;
26182dd2a883SImre Deak 
26191f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26201f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26211f814dacSImre Deak 
2622b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2623b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2624b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
26250e43406bSChris Wilson 
262644498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
262744498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
262844498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
262944498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
263044498aeaSPaulo Zanoni 	 * due to its back queue). */
263191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
263244498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
263344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
2634ab5c608bSBen Widawsky 	}
263544498aeaSPaulo Zanoni 
263672c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
263772c90f62SOscar Mateo 
26380e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26390e43406bSChris Wilson 	if (gt_iir) {
264072c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
264172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
264291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2643261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2644d8fc8a47SPaulo Zanoni 		else
2645261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26460e43406bSChris Wilson 	}
2647b1f14ad0SJesse Barnes 
2648b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26490e43406bSChris Wilson 	if (de_iir) {
265072c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
265172c90f62SOscar Mateo 		ret = IRQ_HANDLED;
265291d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
265391d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2654f1af8fc1SPaulo Zanoni 		else
265591d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26560e43406bSChris Wilson 	}
26570e43406bSChris Wilson 
265891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2659f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26600e43406bSChris Wilson 		if (pm_iir) {
2661b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26620e43406bSChris Wilson 			ret = IRQ_HANDLED;
266372c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26640e43406bSChris Wilson 		}
2665f1af8fc1SPaulo Zanoni 	}
2666b1f14ad0SJesse Barnes 
2667b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
266874093f3eSChris Wilson 	if (!HAS_PCH_NOP(dev_priv))
266944498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
2670b1f14ad0SJesse Barnes 
26711f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26721f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26731f814dacSImre Deak 
2674b1f14ad0SJesse Barnes 	return ret;
2675b1f14ad0SJesse Barnes }
2676b1f14ad0SJesse Barnes 
267791d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
267891d14251STvrtko Ursulin 				u32 hotplug_trigger,
267940e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2680d04a492dSShashank Sharma {
2681cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2682d04a492dSShashank Sharma 
2683a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2684a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2685d04a492dSShashank Sharma 
2686cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
268740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2688cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
268940e56410SVille Syrjälä 
269091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2691d04a492dSShashank Sharma }
2692d04a492dSShashank Sharma 
2693121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2694121e758eSDhinakaran Pandiyan {
2695121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2696b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2697b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2698121e758eSDhinakaran Pandiyan 
2699121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2700b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2701b796b971SDhinakaran Pandiyan 
2702121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2703121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2704121e758eSDhinakaran Pandiyan 
2705121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2706b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2707121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2708121e758eSDhinakaran Pandiyan 	}
2709b796b971SDhinakaran Pandiyan 
2710b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2711b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2712b796b971SDhinakaran Pandiyan 
2713b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2714b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2715b796b971SDhinakaran Pandiyan 
2716b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2717b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2718b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2719b796b971SDhinakaran Pandiyan 	}
2720b796b971SDhinakaran Pandiyan 
2721b796b971SDhinakaran Pandiyan 	if (pin_mask)
2722b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2723b796b971SDhinakaran Pandiyan 	else
2724b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2725121e758eSDhinakaran Pandiyan }
2726121e758eSDhinakaran Pandiyan 
2727f11a0f46STvrtko Ursulin static irqreturn_t
2728f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2729abd58f01SBen Widawsky {
2730abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2731f11a0f46STvrtko Ursulin 	u32 iir;
2732c42664ccSDaniel Vetter 	enum pipe pipe;
273388e04703SJesse Barnes 
2734abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2735e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2736e32192e1STvrtko Ursulin 		if (iir) {
2737e04f7eceSVille Syrjälä 			bool found = false;
2738e04f7eceSVille Syrjälä 
2739e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2740abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2741e04f7eceSVille Syrjälä 
2742e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
274391d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2744e04f7eceSVille Syrjälä 				found = true;
2745e04f7eceSVille Syrjälä 			}
2746e04f7eceSVille Syrjälä 
2747e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
274854fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
274954fd3149SDhinakaran Pandiyan 
275054fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
275154fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2752e04f7eceSVille Syrjälä 				found = true;
2753e04f7eceSVille Syrjälä 			}
2754e04f7eceSVille Syrjälä 
2755e04f7eceSVille Syrjälä 			if (!found)
275638cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2757abd58f01SBen Widawsky 		}
275838cc46d7SOscar Mateo 		else
275938cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2760abd58f01SBen Widawsky 	}
2761abd58f01SBen Widawsky 
2762121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2763121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2764121e758eSDhinakaran Pandiyan 		if (iir) {
2765121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2766121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2767121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2768121e758eSDhinakaran Pandiyan 		} else {
2769121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2770121e758eSDhinakaran Pandiyan 		}
2771121e758eSDhinakaran Pandiyan 	}
2772121e758eSDhinakaran Pandiyan 
27736d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2774e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2775e32192e1STvrtko Ursulin 		if (iir) {
2776e32192e1STvrtko Ursulin 			u32 tmp_mask;
2777d04a492dSShashank Sharma 			bool found = false;
2778cebd87a0SVille Syrjälä 
2779e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
27806d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
278188e04703SJesse Barnes 
2782e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2783bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2784e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2785e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2786e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2787e32192e1STvrtko Ursulin 
2788bb187e93SJames Ausmus 			if (INTEL_GEN(dev_priv) >= 11)
2789bb187e93SJames Ausmus 				tmp_mask |= ICL_AUX_CHANNEL_E;
2790bb187e93SJames Ausmus 
27919bb635d9SDhinakaran Pandiyan 			if (IS_CNL_WITH_PORT_F(dev_priv) ||
27929bb635d9SDhinakaran Pandiyan 			    INTEL_GEN(dev_priv) >= 11)
2793a324fcacSRodrigo Vivi 				tmp_mask |= CNL_AUX_CHANNEL_F;
2794a324fcacSRodrigo Vivi 
2795e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
279691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2797d04a492dSShashank Sharma 				found = true;
2798d04a492dSShashank Sharma 			}
2799d04a492dSShashank Sharma 
2800cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2801e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2802e32192e1STvrtko Ursulin 				if (tmp_mask) {
280391d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
280491d14251STvrtko Ursulin 							    hpd_bxt);
2805d04a492dSShashank Sharma 					found = true;
2806d04a492dSShashank Sharma 				}
2807e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2808e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2809e32192e1STvrtko Ursulin 				if (tmp_mask) {
281091d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
281191d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2812e32192e1STvrtko Ursulin 					found = true;
2813e32192e1STvrtko Ursulin 				}
2814e32192e1STvrtko Ursulin 			}
2815d04a492dSShashank Sharma 
2816cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
281791d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28189e63743eSShashank Sharma 				found = true;
28199e63743eSShashank Sharma 			}
28209e63743eSShashank Sharma 
2821d04a492dSShashank Sharma 			if (!found)
282238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28236d766f02SDaniel Vetter 		}
282438cc46d7SOscar Mateo 		else
282538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28266d766f02SDaniel Vetter 	}
28276d766f02SDaniel Vetter 
2828055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2829fd3a4024SDaniel Vetter 		u32 fault_errors;
2830abd58f01SBen Widawsky 
2831c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2832c42664ccSDaniel Vetter 			continue;
2833c42664ccSDaniel Vetter 
2834e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2835e32192e1STvrtko Ursulin 		if (!iir) {
2836e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2837e32192e1STvrtko Ursulin 			continue;
2838e32192e1STvrtko Ursulin 		}
2839770de83dSDamien Lespiau 
2840e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2841e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2842e32192e1STvrtko Ursulin 
2843fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2844fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2845abd58f01SBen Widawsky 
2846e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
284791d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28480fbe7870SDaniel Vetter 
2849e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2850e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
285138d83c96SDaniel Vetter 
2852e32192e1STvrtko Ursulin 		fault_errors = iir;
2853bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2854e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2855770de83dSDamien Lespiau 		else
2856e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2857770de83dSDamien Lespiau 
2858770de83dSDamien Lespiau 		if (fault_errors)
28591353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
286030100f2bSDaniel Vetter 				  pipe_name(pipe),
2861e32192e1STvrtko Ursulin 				  fault_errors);
2862abd58f01SBen Widawsky 	}
2863abd58f01SBen Widawsky 
286491d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2865266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
286692d03a80SDaniel Vetter 		/*
286792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
286892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
286992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
287092d03a80SDaniel Vetter 		 */
2871e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2872e32192e1STvrtko Ursulin 		if (iir) {
2873e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
287492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
28756dbf30ceSVille Syrjälä 
287631604222SAnusha Srivatsa 			if (HAS_PCH_ICP(dev_priv))
287731604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
287831604222SAnusha Srivatsa 			else if (HAS_PCH_SPT(dev_priv) ||
287931604222SAnusha Srivatsa 				 HAS_PCH_KBP(dev_priv) ||
28807b22b8c4SRodrigo Vivi 				 HAS_PCH_CNP(dev_priv))
288191d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
28826dbf30ceSVille Syrjälä 			else
288391d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
28842dfb0b81SJani Nikula 		} else {
28852dfb0b81SJani Nikula 			/*
28862dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
28872dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
28882dfb0b81SJani Nikula 			 */
28892dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
28902dfb0b81SJani Nikula 		}
289192d03a80SDaniel Vetter 	}
289292d03a80SDaniel Vetter 
2893f11a0f46STvrtko Ursulin 	return ret;
2894f11a0f46STvrtko Ursulin }
2895f11a0f46STvrtko Ursulin 
28964376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs)
28974376b9c9SMika Kuoppala {
28984376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
28994376b9c9SMika Kuoppala 
29004376b9c9SMika Kuoppala 	/*
29014376b9c9SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
29024376b9c9SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
29034376b9c9SMika Kuoppala 	 * New indications can and will light up during processing,
29044376b9c9SMika Kuoppala 	 * and will generate new interrupt after enabling master.
29054376b9c9SMika Kuoppala 	 */
29064376b9c9SMika Kuoppala 	return raw_reg_read(regs, GEN8_MASTER_IRQ);
29074376b9c9SMika Kuoppala }
29084376b9c9SMika Kuoppala 
29094376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs)
29104376b9c9SMika Kuoppala {
29114376b9c9SMika Kuoppala 	raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
29124376b9c9SMika Kuoppala }
29134376b9c9SMika Kuoppala 
2914f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2915f11a0f46STvrtko Ursulin {
2916f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
29174376b9c9SMika Kuoppala 	void __iomem * const regs = dev_priv->regs;
2918f11a0f46STvrtko Ursulin 	u32 master_ctl;
2919f0fd96f5SChris Wilson 	u32 gt_iir[4];
2920f11a0f46STvrtko Ursulin 
2921f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2922f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2923f11a0f46STvrtko Ursulin 
29244376b9c9SMika Kuoppala 	master_ctl = gen8_master_intr_disable(regs);
29254376b9c9SMika Kuoppala 	if (!master_ctl) {
29264376b9c9SMika Kuoppala 		gen8_master_intr_enable(regs);
2927f11a0f46STvrtko Ursulin 		return IRQ_NONE;
29284376b9c9SMika Kuoppala 	}
2929f11a0f46STvrtko Ursulin 
2930f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
293155ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2932f0fd96f5SChris Wilson 
2933f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2934f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2935f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
293655ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2937f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2938f0fd96f5SChris Wilson 	}
2939f11a0f46STvrtko Ursulin 
29404376b9c9SMika Kuoppala 	gen8_master_intr_enable(regs);
2941abd58f01SBen Widawsky 
2942f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29431f814dacSImre Deak 
294455ef72f2SChris Wilson 	return IRQ_HANDLED;
2945abd58f01SBen Widawsky }
2946abd58f01SBen Widawsky 
294751951ae7SMika Kuoppala static u32
2948f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
294951951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
295051951ae7SMika Kuoppala {
295151951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
295251951ae7SMika Kuoppala 	u32 timeout_ts;
295351951ae7SMika Kuoppala 	u32 ident;
295451951ae7SMika Kuoppala 
295596606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
295696606f3bSOscar Mateo 
295751951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
295851951ae7SMika Kuoppala 
295951951ae7SMika Kuoppala 	/*
296051951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
296151951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
296251951ae7SMika Kuoppala 	 */
296351951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
296451951ae7SMika Kuoppala 	do {
296551951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
296651951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
296751951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
296851951ae7SMika Kuoppala 
296951951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
297051951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
297151951ae7SMika Kuoppala 			  bank, bit, ident);
297251951ae7SMika Kuoppala 		return 0;
297351951ae7SMika Kuoppala 	}
297451951ae7SMika Kuoppala 
297551951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
297651951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
297751951ae7SMika Kuoppala 
2978f744dbc2SMika Kuoppala 	return ident;
2979f744dbc2SMika Kuoppala }
2980f744dbc2SMika Kuoppala 
2981f744dbc2SMika Kuoppala static void
2982f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
2983f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
2984f744dbc2SMika Kuoppala {
2985d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
2986d02b98b8SOscar Mateo 		return gen6_rps_irq_handler(i915, iir);
2987d02b98b8SOscar Mateo 
2988f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
2989f744dbc2SMika Kuoppala 		  instance, iir);
2990f744dbc2SMika Kuoppala }
2991f744dbc2SMika Kuoppala 
2992f744dbc2SMika Kuoppala static void
2993f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
2994f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
2995f744dbc2SMika Kuoppala {
2996f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
2997f744dbc2SMika Kuoppala 
2998f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
2999f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3000f744dbc2SMika Kuoppala 	else
3001f744dbc2SMika Kuoppala 		engine = NULL;
3002f744dbc2SMika Kuoppala 
3003f744dbc2SMika Kuoppala 	if (likely(engine))
3004f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3005f744dbc2SMika Kuoppala 
3006f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3007f744dbc2SMika Kuoppala 		  class, instance);
3008f744dbc2SMika Kuoppala }
3009f744dbc2SMika Kuoppala 
3010f744dbc2SMika Kuoppala static void
3011f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3012f744dbc2SMika Kuoppala 			  const u32 identity)
3013f744dbc2SMika Kuoppala {
3014f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3015f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3016f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3017f744dbc2SMika Kuoppala 
3018f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3019f744dbc2SMika Kuoppala 		return;
3020f744dbc2SMika Kuoppala 
3021f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3022f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3023f744dbc2SMika Kuoppala 
3024f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3025f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3026f744dbc2SMika Kuoppala 
3027f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3028f744dbc2SMika Kuoppala 		  class, instance, intr);
302951951ae7SMika Kuoppala }
303051951ae7SMika Kuoppala 
303151951ae7SMika Kuoppala static void
303296606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
303396606f3bSOscar Mateo 		      const unsigned int bank)
303451951ae7SMika Kuoppala {
303551951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
303651951ae7SMika Kuoppala 	unsigned long intr_dw;
303751951ae7SMika Kuoppala 	unsigned int bit;
303851951ae7SMika Kuoppala 
303996606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
304051951ae7SMika Kuoppala 
304151951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
304251951ae7SMika Kuoppala 
304351951ae7SMika Kuoppala 	if (unlikely(!intr_dw)) {
304451951ae7SMika Kuoppala 		DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
304596606f3bSOscar Mateo 		return;
304651951ae7SMika Kuoppala 	}
304751951ae7SMika Kuoppala 
304851951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
3049f744dbc2SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915,
3050f744dbc2SMika Kuoppala 							   bank, bit);
305151951ae7SMika Kuoppala 
3052f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
305351951ae7SMika Kuoppala 	}
305451951ae7SMika Kuoppala 
305551951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
305651951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
305751951ae7SMika Kuoppala }
305896606f3bSOscar Mateo 
305996606f3bSOscar Mateo static void
306096606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
306196606f3bSOscar Mateo 		     const u32 master_ctl)
306296606f3bSOscar Mateo {
306396606f3bSOscar Mateo 	unsigned int bank;
306496606f3bSOscar Mateo 
306596606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
306696606f3bSOscar Mateo 
306796606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
306896606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
306996606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
307096606f3bSOscar Mateo 	}
307196606f3bSOscar Mateo 
307296606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
307351951ae7SMika Kuoppala }
307451951ae7SMika Kuoppala 
30757a909383SChris Wilson static u32
30767a909383SChris Wilson gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl)
3077df0d28c1SDhinakaran Pandiyan {
3078df0d28c1SDhinakaran Pandiyan 	void __iomem * const regs = dev_priv->regs;
30797a909383SChris Wilson 	u32 iir;
3080df0d28c1SDhinakaran Pandiyan 
3081df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
30827a909383SChris Wilson 		return 0;
3083df0d28c1SDhinakaran Pandiyan 
30847a909383SChris Wilson 	iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
30857a909383SChris Wilson 	if (likely(iir))
30867a909383SChris Wilson 		raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
30877a909383SChris Wilson 
30887a909383SChris Wilson 	return iir;
3089df0d28c1SDhinakaran Pandiyan }
3090df0d28c1SDhinakaran Pandiyan 
3091df0d28c1SDhinakaran Pandiyan static void
30927a909383SChris Wilson gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv, const u32 iir)
3093df0d28c1SDhinakaran Pandiyan {
3094df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3095df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3096df0d28c1SDhinakaran Pandiyan }
3097df0d28c1SDhinakaran Pandiyan 
309881067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs)
309981067b71SMika Kuoppala {
310081067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
310181067b71SMika Kuoppala 
310281067b71SMika Kuoppala 	/*
310381067b71SMika Kuoppala 	 * Now with master disabled, get a sample of level indications
310481067b71SMika Kuoppala 	 * for this interrupt. Indications will be cleared on related acks.
310581067b71SMika Kuoppala 	 * New indications can and will light up during processing,
310681067b71SMika Kuoppala 	 * and will generate new interrupt after enabling master.
310781067b71SMika Kuoppala 	 */
310881067b71SMika Kuoppala 	return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
310981067b71SMika Kuoppala }
311081067b71SMika Kuoppala 
311181067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs)
311281067b71SMika Kuoppala {
311381067b71SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
311481067b71SMika Kuoppala }
311581067b71SMika Kuoppala 
311651951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
311751951ae7SMika Kuoppala {
311851951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
311951951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
312051951ae7SMika Kuoppala 	u32 master_ctl;
3121df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
312251951ae7SMika Kuoppala 
312351951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
312451951ae7SMika Kuoppala 		return IRQ_NONE;
312551951ae7SMika Kuoppala 
312681067b71SMika Kuoppala 	master_ctl = gen11_master_intr_disable(regs);
312781067b71SMika Kuoppala 	if (!master_ctl) {
312881067b71SMika Kuoppala 		gen11_master_intr_enable(regs);
312951951ae7SMika Kuoppala 		return IRQ_NONE;
313081067b71SMika Kuoppala 	}
313151951ae7SMika Kuoppala 
313251951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
313351951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
313451951ae7SMika Kuoppala 
313551951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
313651951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
313751951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
313851951ae7SMika Kuoppala 
313951951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
314051951ae7SMika Kuoppala 		/*
314151951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
314251951ae7SMika Kuoppala 		 * for the display related bits.
314351951ae7SMika Kuoppala 		 */
314451951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
314551951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
314651951ae7SMika Kuoppala 	}
314751951ae7SMika Kuoppala 
31487a909383SChris Wilson 	gu_misc_iir = gen11_gu_misc_irq_ack(i915, master_ctl);
3149df0d28c1SDhinakaran Pandiyan 
315081067b71SMika Kuoppala 	gen11_master_intr_enable(regs);
315151951ae7SMika Kuoppala 
31527a909383SChris Wilson 	gen11_gu_misc_irq_handler(i915, gu_misc_iir);
3153df0d28c1SDhinakaran Pandiyan 
315451951ae7SMika Kuoppala 	return IRQ_HANDLED;
315551951ae7SMika Kuoppala }
315651951ae7SMika Kuoppala 
315742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
315842f52ef8SKeith Packard  * we use as a pipe index
315942f52ef8SKeith Packard  */
316086e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
31610a3e67a4SJesse Barnes {
3162fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3163e9d21d7fSKeith Packard 	unsigned long irqflags;
316471e0ffa5SJesse Barnes 
31651ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
316686e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
316786e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
316886e83e35SChris Wilson 
316986e83e35SChris Wilson 	return 0;
317086e83e35SChris Wilson }
317186e83e35SChris Wilson 
317286e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
317386e83e35SChris Wilson {
317486e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
317586e83e35SChris Wilson 	unsigned long irqflags;
317686e83e35SChris Wilson 
317786e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31787c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3179755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
31801ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31818692d00eSChris Wilson 
31820a3e67a4SJesse Barnes 	return 0;
31830a3e67a4SJesse Barnes }
31840a3e67a4SJesse Barnes 
318588e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3186f796cf8fSJesse Barnes {
3187fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3188f796cf8fSJesse Barnes 	unsigned long irqflags;
3189a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
319086e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3191f796cf8fSJesse Barnes 
3192f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3193fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3194b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3195b1f14ad0SJesse Barnes 
31962e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
31972e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
31982e8bf223SDhinakaran Pandiyan 	 */
31992e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32002e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32012e8bf223SDhinakaran Pandiyan 
3202b1f14ad0SJesse Barnes 	return 0;
3203b1f14ad0SJesse Barnes }
3204b1f14ad0SJesse Barnes 
320588e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3206abd58f01SBen Widawsky {
3207fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3208abd58f01SBen Widawsky 	unsigned long irqflags;
3209abd58f01SBen Widawsky 
3210abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3211013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3212abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3213013d3752SVille Syrjälä 
32142e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
32152e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
32162e8bf223SDhinakaran Pandiyan 	 */
32172e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
32182e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
32192e8bf223SDhinakaran Pandiyan 
3220abd58f01SBen Widawsky 	return 0;
3221abd58f01SBen Widawsky }
3222abd58f01SBen Widawsky 
322342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
322442f52ef8SKeith Packard  * we use as a pipe index
322542f52ef8SKeith Packard  */
322686e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
322786e83e35SChris Wilson {
322886e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
322986e83e35SChris Wilson 	unsigned long irqflags;
323086e83e35SChris Wilson 
323186e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
323286e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
323386e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
323486e83e35SChris Wilson }
323586e83e35SChris Wilson 
323686e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
32370a3e67a4SJesse Barnes {
3238fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3239e9d21d7fSKeith Packard 	unsigned long irqflags;
32400a3e67a4SJesse Barnes 
32411ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32427c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3243755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
32441ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
32450a3e67a4SJesse Barnes }
32460a3e67a4SJesse Barnes 
324788e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3248f796cf8fSJesse Barnes {
3249fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3250f796cf8fSJesse Barnes 	unsigned long irqflags;
3251a9c287c9SJani Nikula 	u32 bit = INTEL_GEN(dev_priv) >= 7 ?
325286e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3253f796cf8fSJesse Barnes 
3254f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3255fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3256b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3257b1f14ad0SJesse Barnes }
3258b1f14ad0SJesse Barnes 
325988e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3260abd58f01SBen Widawsky {
3261fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3262abd58f01SBen Widawsky 	unsigned long irqflags;
3263abd58f01SBen Widawsky 
3264abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3265013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3266abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3267abd58f01SBen Widawsky }
3268abd58f01SBen Widawsky 
3269b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
327091738a95SPaulo Zanoni {
32716e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
327291738a95SPaulo Zanoni 		return;
327391738a95SPaulo Zanoni 
32743488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3275105b122eSPaulo Zanoni 
32766e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3277105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3278622364b6SPaulo Zanoni }
3279105b122eSPaulo Zanoni 
328091738a95SPaulo Zanoni /*
3281622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3282622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3283622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3284622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3285622364b6SPaulo Zanoni  *
3286622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
328791738a95SPaulo Zanoni  */
3288622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3289622364b6SPaulo Zanoni {
3290fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3291622364b6SPaulo Zanoni 
32926e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3293622364b6SPaulo Zanoni 		return;
3294622364b6SPaulo Zanoni 
3295622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
329691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
329791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
329891738a95SPaulo Zanoni }
329991738a95SPaulo Zanoni 
3300b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3301d18ea1b5SDaniel Vetter {
33023488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3303b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
33043488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3305d18ea1b5SDaniel Vetter }
3306d18ea1b5SDaniel Vetter 
330770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
330870591a41SVille Syrjälä {
330971b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
331071b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
331171b8b41dSVille Syrjälä 	else
331271b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
331371b8b41dSVille Syrjälä 
3314ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
331570591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
331670591a41SVille Syrjälä 
331744d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
331870591a41SVille Syrjälä 
33193488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
33208bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
332170591a41SVille Syrjälä }
332270591a41SVille Syrjälä 
33238bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33248bb61306SVille Syrjälä {
33258bb61306SVille Syrjälä 	u32 pipestat_mask;
33269ab981f2SVille Syrjälä 	u32 enable_mask;
33278bb61306SVille Syrjälä 	enum pipe pipe;
33288bb61306SVille Syrjälä 
3329842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
33308bb61306SVille Syrjälä 
33318bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33328bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33338bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33348bb61306SVille Syrjälä 
33359ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33368bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3337ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3338ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3339ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3340ebf5f921SVille Syrjälä 
33418bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3342ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3343ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
33446b7eafc1SVille Syrjälä 
33458bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
33466b7eafc1SVille Syrjälä 
33479ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33488bb61306SVille Syrjälä 
33493488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33508bb61306SVille Syrjälä }
33518bb61306SVille Syrjälä 
33528bb61306SVille Syrjälä /* drm_dma.h hooks
33538bb61306SVille Syrjälä */
33548bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33558bb61306SVille Syrjälä {
3356fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33578bb61306SVille Syrjälä 
33583488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
3359cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 7))
33608bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
33618bb61306SVille Syrjälä 
3362fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3363fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3364fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3365fc340442SDaniel Vetter 	}
3366fc340442SDaniel Vetter 
3367b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
33688bb61306SVille Syrjälä 
3369b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
33708bb61306SVille Syrjälä }
33718bb61306SVille Syrjälä 
33726bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
33737e231dbeSJesse Barnes {
3374fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
33757e231dbeSJesse Barnes 
337634c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
337734c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
337834c7b8a7SVille Syrjälä 
3379b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
33807e231dbeSJesse Barnes 
3381ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33829918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
338370591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3384ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33857e231dbeSJesse Barnes }
33867e231dbeSJesse Barnes 
3387d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3388d6e3cca3SDaniel Vetter {
3389d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3390d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3391d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3392d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3393d6e3cca3SDaniel Vetter }
3394d6e3cca3SDaniel Vetter 
3395823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3396abd58f01SBen Widawsky {
3397fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3398abd58f01SBen Widawsky 	int pipe;
3399abd58f01SBen Widawsky 
34004376b9c9SMika Kuoppala 	gen8_master_intr_disable(dev_priv->regs);
3401abd58f01SBen Widawsky 
3402d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3403abd58f01SBen Widawsky 
3404e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3405e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3406e04f7eceSVille Syrjälä 
3407055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3408f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3409813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3410f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3411abd58f01SBen Widawsky 
34123488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
34133488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
34143488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3415abd58f01SBen Widawsky 
34166e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3417b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3418abd58f01SBen Widawsky }
3419abd58f01SBen Widawsky 
342051951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
342151951ae7SMika Kuoppala {
342251951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
342351951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
342451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
342551951ae7SMika Kuoppala 
342651951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
342751951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
342851951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
342951951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
343051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
343151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3432d02b98b8SOscar Mateo 
3433d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3434d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
343551951ae7SMika Kuoppala }
343651951ae7SMika Kuoppala 
343751951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
343851951ae7SMika Kuoppala {
343951951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
344051951ae7SMika Kuoppala 	int pipe;
344151951ae7SMika Kuoppala 
344281067b71SMika Kuoppala 	gen11_master_intr_disable(dev_priv->regs);
344351951ae7SMika Kuoppala 
344451951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
344551951ae7SMika Kuoppala 
344651951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
344751951ae7SMika Kuoppala 
344862819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
344962819dfdSJosé Roberto de Souza 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
345062819dfdSJosé Roberto de Souza 
345151951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
345251951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
345351951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
345451951ae7SMika Kuoppala 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
345551951ae7SMika Kuoppala 
345651951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
345751951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
3458121e758eSDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_DE_HPD_);
3459df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_GU_MISC_);
346051951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_PCU_);
346131604222SAnusha Srivatsa 
346231604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
346331604222SAnusha Srivatsa 		GEN3_IRQ_RESET(SDE);
346451951ae7SMika Kuoppala }
346551951ae7SMika Kuoppala 
34664c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3467001bd2cbSImre Deak 				     u8 pipe_mask)
3468d49bdb0eSPaulo Zanoni {
3469a9c287c9SJani Nikula 	u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
34706831f3e3SVille Syrjälä 	enum pipe pipe;
3471d49bdb0eSPaulo Zanoni 
347213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
34739dfe2e3aSImre Deak 
34749dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
34759dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
34769dfe2e3aSImre Deak 		return;
34779dfe2e3aSImre Deak 	}
34789dfe2e3aSImre Deak 
34796831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34806831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
34816831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
34826831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
34839dfe2e3aSImre Deak 
348413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3485d49bdb0eSPaulo Zanoni }
3486d49bdb0eSPaulo Zanoni 
3487aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3488001bd2cbSImre Deak 				     u8 pipe_mask)
3489aae8ba84SVille Syrjälä {
34906831f3e3SVille Syrjälä 	enum pipe pipe;
34916831f3e3SVille Syrjälä 
3492aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34939dfe2e3aSImre Deak 
34949dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
34959dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
34969dfe2e3aSImre Deak 		return;
34979dfe2e3aSImre Deak 	}
34989dfe2e3aSImre Deak 
34996831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
35006831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
35019dfe2e3aSImre Deak 
3502aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3503aae8ba84SVille Syrjälä 
3504aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
350591c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3506aae8ba84SVille Syrjälä }
3507aae8ba84SVille Syrjälä 
35086bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
350943f328d7SVille Syrjälä {
3510fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
351143f328d7SVille Syrjälä 
351243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
351343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
351443f328d7SVille Syrjälä 
3515d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
351643f328d7SVille Syrjälä 
35173488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
351843f328d7SVille Syrjälä 
3519ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35209918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
352170591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3522ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
352343f328d7SVille Syrjälä }
352443f328d7SVille Syrjälä 
352591d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
352687a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
352787a02106SVille Syrjälä {
352887a02106SVille Syrjälä 	struct intel_encoder *encoder;
352987a02106SVille Syrjälä 	u32 enabled_irqs = 0;
353087a02106SVille Syrjälä 
353191c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
353287a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
353387a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
353487a02106SVille Syrjälä 
353587a02106SVille Syrjälä 	return enabled_irqs;
353687a02106SVille Syrjälä }
353787a02106SVille Syrjälä 
35381a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
35391a56b1a2SImre Deak {
35401a56b1a2SImre Deak 	u32 hotplug;
35411a56b1a2SImre Deak 
35421a56b1a2SImre Deak 	/*
35431a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
35441a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
35451a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
35461a56b1a2SImre Deak 	 */
35471a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
35481a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
35491a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
35501a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
35511a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
35521a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
35531a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
35541a56b1a2SImre Deak 	/*
35551a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
35561a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
35571a56b1a2SImre Deak 	 */
35581a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
35591a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
35601a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
35611a56b1a2SImre Deak }
35621a56b1a2SImre Deak 
356391d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
356482a28bcfSDaniel Vetter {
35651a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
356682a28bcfSDaniel Vetter 
356791d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3568fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
356991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
357082a28bcfSDaniel Vetter 	} else {
3571fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
357291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
357382a28bcfSDaniel Vetter 	}
357482a28bcfSDaniel Vetter 
3575fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
357682a28bcfSDaniel Vetter 
35771a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
35786dbf30ceSVille Syrjälä }
357926951cafSXiong Zhang 
358031604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
358131604222SAnusha Srivatsa {
358231604222SAnusha Srivatsa 	u32 hotplug;
358331604222SAnusha Srivatsa 
358431604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
358531604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
358631604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
358731604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
358831604222SAnusha Srivatsa 
358931604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
359031604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
359131604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
359231604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
359331604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
359431604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
359531604222SAnusha Srivatsa }
359631604222SAnusha Srivatsa 
359731604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
359831604222SAnusha Srivatsa {
359931604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
360031604222SAnusha Srivatsa 
360131604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
360231604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
360331604222SAnusha Srivatsa 
360431604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
360531604222SAnusha Srivatsa 
360631604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
360731604222SAnusha Srivatsa }
360831604222SAnusha Srivatsa 
3609121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3610121e758eSDhinakaran Pandiyan {
3611121e758eSDhinakaran Pandiyan 	u32 hotplug;
3612121e758eSDhinakaran Pandiyan 
3613121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3614121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3615121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3616121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3617121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3618121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3619b796b971SDhinakaran Pandiyan 
3620b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3621b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3622b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3623b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3624b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3625b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3626121e758eSDhinakaran Pandiyan }
3627121e758eSDhinakaran Pandiyan 
3628121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3629121e758eSDhinakaran Pandiyan {
3630121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3631121e758eSDhinakaran Pandiyan 	u32 val;
3632121e758eSDhinakaran Pandiyan 
3633b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3634b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3635121e758eSDhinakaran Pandiyan 
3636121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3637121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3638121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3639121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3640121e758eSDhinakaran Pandiyan 
3641121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
364231604222SAnusha Srivatsa 
364331604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
364431604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3645121e758eSDhinakaran Pandiyan }
3646121e758eSDhinakaran Pandiyan 
36472a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
36482a57d9ccSImre Deak {
36493b92e263SRodrigo Vivi 	u32 val, hotplug;
36503b92e263SRodrigo Vivi 
36513b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
36523b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
36533b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
36543b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
36553b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
36563b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
36573b92e263SRodrigo Vivi 	}
36582a57d9ccSImre Deak 
36592a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
36602a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
36612a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
36622a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
36632a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
36642a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
36652a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
36662a57d9ccSImre Deak 
36672a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
36682a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
36692a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
36702a57d9ccSImre Deak }
36712a57d9ccSImre Deak 
367291d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
36736dbf30ceSVille Syrjälä {
36742a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
36756dbf30ceSVille Syrjälä 
36766dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
367791d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
36786dbf30ceSVille Syrjälä 
36796dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
36806dbf30ceSVille Syrjälä 
36812a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
368226951cafSXiong Zhang }
36837fe0b973SKeith Packard 
36841a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
36851a56b1a2SImre Deak {
36861a56b1a2SImre Deak 	u32 hotplug;
36871a56b1a2SImre Deak 
36881a56b1a2SImre Deak 	/*
36891a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
36901a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
36911a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
36921a56b1a2SImre Deak 	 */
36931a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
36941a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
36951a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
36961a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
36971a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
36981a56b1a2SImre Deak }
36991a56b1a2SImre Deak 
370091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3701e4ce95aaSVille Syrjälä {
37021a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3703e4ce95aaSVille Syrjälä 
370491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
37053a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
370691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
37073a3b3c7dSVille Syrjälä 
37083a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
370991d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
371023bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
371191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
37123a3b3c7dSVille Syrjälä 
37133a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
371423bb4cb5SVille Syrjälä 	} else {
3715e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
371691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3717e4ce95aaSVille Syrjälä 
3718e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
37193a3b3c7dSVille Syrjälä 	}
3720e4ce95aaSVille Syrjälä 
37211a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3722e4ce95aaSVille Syrjälä 
372391d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3724e4ce95aaSVille Syrjälä }
3725e4ce95aaSVille Syrjälä 
37262a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
37272a57d9ccSImre Deak 				      u32 enabled_irqs)
3728e0a20ad7SShashank Sharma {
37292a57d9ccSImre Deak 	u32 hotplug;
3730e0a20ad7SShashank Sharma 
3731a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37322a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
37332a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
37342a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3735d252bf68SShubhangi Shrivastava 
3736d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3737d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3738d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3739d252bf68SShubhangi Shrivastava 
3740d252bf68SShubhangi Shrivastava 	/*
3741d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3742d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3743d252bf68SShubhangi Shrivastava 	 */
3744d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3745d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3746d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3747d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3748d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3749d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3750d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3751d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3752d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3753d252bf68SShubhangi Shrivastava 
3754a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3755e0a20ad7SShashank Sharma }
3756e0a20ad7SShashank Sharma 
37572a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
37582a57d9ccSImre Deak {
37592a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
37602a57d9ccSImre Deak }
37612a57d9ccSImre Deak 
37622a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
37632a57d9ccSImre Deak {
37642a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
37652a57d9ccSImre Deak 
37662a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
37672a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
37682a57d9ccSImre Deak 
37692a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
37702a57d9ccSImre Deak 
37712a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
37722a57d9ccSImre Deak }
37732a57d9ccSImre Deak 
3774d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3775d46da437SPaulo Zanoni {
3776fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
377782a28bcfSDaniel Vetter 	u32 mask;
3778d46da437SPaulo Zanoni 
37796e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3780692a04cfSDaniel Vetter 		return;
3781692a04cfSDaniel Vetter 
37826e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
37835c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
37844ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
37855c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
37864ebc6509SDhinakaran Pandiyan 	else
37874ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
37888664281bSPaulo Zanoni 
37893488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3790d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
37912a57d9ccSImre Deak 
37922a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
37932a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
37941a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
37952a57d9ccSImre Deak 	else
37962a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
3797d46da437SPaulo Zanoni }
3798d46da437SPaulo Zanoni 
37990a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
38000a9a8c91SDaniel Vetter {
3801fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38020a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
38030a9a8c91SDaniel Vetter 
38040a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
38050a9a8c91SDaniel Vetter 
38060a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
38073c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
38080a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
3809772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3810772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
38110a9a8c91SDaniel Vetter 	}
38120a9a8c91SDaniel Vetter 
38130a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
3814cf819effSLucas De Marchi 	if (IS_GEN(dev_priv, 5)) {
3815f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
38160a9a8c91SDaniel Vetter 	} else {
38170a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
38180a9a8c91SDaniel Vetter 	}
38190a9a8c91SDaniel Vetter 
38203488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
38210a9a8c91SDaniel Vetter 
3822b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
382378e68d36SImre Deak 		/*
382478e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
382578e68d36SImre Deak 		 * itself is enabled/disabled.
382678e68d36SImre Deak 		 */
3827f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
38280a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3829f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3830f4e9af4fSAkash Goel 		}
38310a9a8c91SDaniel Vetter 
3832f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
38333488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
38340a9a8c91SDaniel Vetter 	}
38350a9a8c91SDaniel Vetter }
38360a9a8c91SDaniel Vetter 
3837f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3838036a4a7dSZhenyu Wang {
3839fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
38408e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
38418e76f8dcSPaulo Zanoni 
3842b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
38438e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3844842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
38458e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
384623bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
384723bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
38488e76f8dcSPaulo Zanoni 	} else {
38498e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3850842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3851842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
3852e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3853e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3854e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
38558e76f8dcSPaulo Zanoni 	}
3856036a4a7dSZhenyu Wang 
3857fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3858fc340442SDaniel Vetter 		gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
38591aeb1b5fSDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
3860fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
3861fc340442SDaniel Vetter 	}
3862fc340442SDaniel Vetter 
38631ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3864036a4a7dSZhenyu Wang 
3865622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3866622364b6SPaulo Zanoni 
38673488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3868036a4a7dSZhenyu Wang 
38690a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3870036a4a7dSZhenyu Wang 
38711a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
38721a56b1a2SImre Deak 
3873d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
38747fe0b973SKeith Packard 
387550a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
38766005ce42SDaniel Vetter 		/* Enable PCU event interrupts
38776005ce42SDaniel Vetter 		 *
38786005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
38794bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
38804bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3881d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3882fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3883d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3884f97108d1SJesse Barnes 	}
3885f97108d1SJesse Barnes 
3886036a4a7dSZhenyu Wang 	return 0;
3887036a4a7dSZhenyu Wang }
3888036a4a7dSZhenyu Wang 
3889f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3890f8b79e58SImre Deak {
389167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3892f8b79e58SImre Deak 
3893f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3894f8b79e58SImre Deak 		return;
3895f8b79e58SImre Deak 
3896f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3897f8b79e58SImre Deak 
3898d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3899d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3900ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3901f8b79e58SImre Deak 	}
3902d6c69803SVille Syrjälä }
3903f8b79e58SImre Deak 
3904f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3905f8b79e58SImre Deak {
390667520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3907f8b79e58SImre Deak 
3908f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3909f8b79e58SImre Deak 		return;
3910f8b79e58SImre Deak 
3911f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3912f8b79e58SImre Deak 
3913950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3914ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3915f8b79e58SImre Deak }
3916f8b79e58SImre Deak 
39170e6c9a9eSVille Syrjälä 
39180e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
39190e6c9a9eSVille Syrjälä {
3920fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
39210e6c9a9eSVille Syrjälä 
39220a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
39237e231dbeSJesse Barnes 
3924ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
39259918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3926ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3927ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3928ad22d106SVille Syrjälä 
39297e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
393034c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
393120afbda2SDaniel Vetter 
393220afbda2SDaniel Vetter 	return 0;
393320afbda2SDaniel Vetter }
393420afbda2SDaniel Vetter 
3935abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3936abd58f01SBen Widawsky {
3937abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3938a9c287c9SJani Nikula 	u32 gt_interrupts[] = {
3939abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
394073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
394173d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
394273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3943abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
394473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
394573d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
394673d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3947abd58f01SBen Widawsky 		0,
394873d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
394973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3950abd58f01SBen Widawsky 		};
3951abd58f01SBen Widawsky 
3952f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
3953f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
39549a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
39559a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
395678e68d36SImre Deak 	/*
395778e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
395826705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
395978e68d36SImre Deak 	 */
3960f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
39619a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3962abd58f01SBen Widawsky }
3963abd58f01SBen Widawsky 
3964abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3965abd58f01SBen Widawsky {
3966a9c287c9SJani Nikula 	u32 de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3967a9c287c9SJani Nikula 	u32 de_pipe_enables;
39683a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
39693a3b3c7dSVille Syrjälä 	u32 de_port_enables;
3970df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
39713a3b3c7dSVille Syrjälä 	enum pipe pipe;
3972770de83dSDamien Lespiau 
3973df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
3974df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
3975df0d28c1SDhinakaran Pandiyan 
3976bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
3977842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
39783a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
397988e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
3980cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
39813a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
39823a3b3c7dSVille Syrjälä 	} else {
3983842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
39843a3b3c7dSVille Syrjälä 	}
3985770de83dSDamien Lespiau 
3986bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
3987bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
3988bb187e93SJames Ausmus 
39899bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
3990a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
3991a324fcacSRodrigo Vivi 
3992770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3993770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3994770de83dSDamien Lespiau 
39953a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3996cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
3997a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3998a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
39993a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
40003a3b3c7dSVille Syrjälä 
4001e04f7eceSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
400254fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4003e04f7eceSVille Syrjälä 
40040a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
40050a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4006abd58f01SBen Widawsky 
4007f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4008813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4009813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
4010813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
401135079899SPaulo Zanoni 					  de_pipe_enables);
40120a195c02SMika Kahola 	}
4013abd58f01SBen Widawsky 
40143488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
40153488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
40162a57d9ccSImre Deak 
4017121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4018121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4019b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4020b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4021121e758eSDhinakaran Pandiyan 
4022121e758eSDhinakaran Pandiyan 		GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
4023121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4024121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
40252a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4026121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
40271a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4028abd58f01SBen Widawsky 	}
4029121e758eSDhinakaran Pandiyan }
4030abd58f01SBen Widawsky 
4031abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4032abd58f01SBen Widawsky {
4033fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4034abd58f01SBen Widawsky 
40356e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4036622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4037622364b6SPaulo Zanoni 
4038abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4039abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4040abd58f01SBen Widawsky 
40416e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4042abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4043abd58f01SBen Widawsky 
40444376b9c9SMika Kuoppala 	gen8_master_intr_enable(dev_priv->regs);
4045abd58f01SBen Widawsky 
4046abd58f01SBen Widawsky 	return 0;
4047abd58f01SBen Widawsky }
4048abd58f01SBen Widawsky 
404951951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
405051951ae7SMika Kuoppala {
405151951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
405251951ae7SMika Kuoppala 
405351951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
405451951ae7SMika Kuoppala 
405551951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
405651951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
405751951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
405851951ae7SMika Kuoppala 
405951951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
406051951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
406151951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
406251951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
406351951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
406451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
406551951ae7SMika Kuoppala 
4066d02b98b8SOscar Mateo 	/*
4067d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4068d02b98b8SOscar Mateo 	 * is enabled/disabled.
4069d02b98b8SOscar Mateo 	 */
4070d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4071d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4072d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4073d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
407451951ae7SMika Kuoppala }
407551951ae7SMika Kuoppala 
407631604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
407731604222SAnusha Srivatsa {
407831604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
407931604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
408031604222SAnusha Srivatsa 
408131604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
408231604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
408331604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
408431604222SAnusha Srivatsa 
408531604222SAnusha Srivatsa 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
408631604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
408731604222SAnusha Srivatsa 
408831604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
408931604222SAnusha Srivatsa }
409031604222SAnusha Srivatsa 
409151951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
409251951ae7SMika Kuoppala {
409351951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4094df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
409551951ae7SMika Kuoppala 
409631604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
409731604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
409831604222SAnusha Srivatsa 
409951951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
410051951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
410151951ae7SMika Kuoppala 
4102df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4103df0d28c1SDhinakaran Pandiyan 
410451951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
410551951ae7SMika Kuoppala 
410681067b71SMika Kuoppala 	gen11_master_intr_enable(dev_priv->regs);
4107c25f0c6aSDaniele Ceraolo Spurio 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
410851951ae7SMika Kuoppala 
410951951ae7SMika Kuoppala 	return 0;
411051951ae7SMika Kuoppala }
411151951ae7SMika Kuoppala 
411243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
411343f328d7SVille Syrjälä {
4114fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
411543f328d7SVille Syrjälä 
411643f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
411743f328d7SVille Syrjälä 
4118ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
41199918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4120ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4121ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4122ad22d106SVille Syrjälä 
4123e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
412443f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
412543f328d7SVille Syrjälä 
412643f328d7SVille Syrjälä 	return 0;
412743f328d7SVille Syrjälä }
412843f328d7SVille Syrjälä 
41296bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4130c2798b19SChris Wilson {
4131fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4132c2798b19SChris Wilson 
413344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
413444d9241eSVille Syrjälä 
4135e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
4136c2798b19SChris Wilson }
4137c2798b19SChris Wilson 
4138c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4139c2798b19SChris Wilson {
4140fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4141e9e9848aSVille Syrjälä 	u16 enable_mask;
4142c2798b19SChris Wilson 
4143045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4144045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4145c2798b19SChris Wilson 
4146c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4147c2798b19SChris Wilson 	dev_priv->irq_mask =
4148c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
414916659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
415016659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4151c2798b19SChris Wilson 
4152e9e9848aSVille Syrjälä 	enable_mask =
4153c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4154c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
415516659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4156e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4157e9e9848aSVille Syrjälä 
4158e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4159c2798b19SChris Wilson 
4160379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4161379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4162d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4163755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4164755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4165d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4166379ef82dSDaniel Vetter 
4167c2798b19SChris Wilson 	return 0;
4168c2798b19SChris Wilson }
4169c2798b19SChris Wilson 
417078c357ddSVille Syrjälä static void i8xx_error_irq_ack(struct drm_i915_private *dev_priv,
417178c357ddSVille Syrjälä 			       u16 *eir, u16 *eir_stuck)
417278c357ddSVille Syrjälä {
417378c357ddSVille Syrjälä 	u16 emr;
417478c357ddSVille Syrjälä 
417578c357ddSVille Syrjälä 	*eir = I915_READ16(EIR);
417678c357ddSVille Syrjälä 
417778c357ddSVille Syrjälä 	if (*eir)
417878c357ddSVille Syrjälä 		I915_WRITE16(EIR, *eir);
417978c357ddSVille Syrjälä 
418078c357ddSVille Syrjälä 	*eir_stuck = I915_READ16(EIR);
418178c357ddSVille Syrjälä 	if (*eir_stuck == 0)
418278c357ddSVille Syrjälä 		return;
418378c357ddSVille Syrjälä 
418478c357ddSVille Syrjälä 	/*
418578c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
418678c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
418778c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
418878c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
418978c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
419078c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
419178c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
419278c357ddSVille Syrjälä 	 * remains set.
419378c357ddSVille Syrjälä 	 */
419478c357ddSVille Syrjälä 	emr = I915_READ16(EMR);
419578c357ddSVille Syrjälä 	I915_WRITE16(EMR, 0xffff);
419678c357ddSVille Syrjälä 	I915_WRITE16(EMR, emr | *eir_stuck);
419778c357ddSVille Syrjälä }
419878c357ddSVille Syrjälä 
419978c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
420078c357ddSVille Syrjälä 				   u16 eir, u16 eir_stuck)
420178c357ddSVille Syrjälä {
420278c357ddSVille Syrjälä 	DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
420378c357ddSVille Syrjälä 
420478c357ddSVille Syrjälä 	if (eir_stuck)
420578c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%04x, masked\n", eir_stuck);
420678c357ddSVille Syrjälä }
420778c357ddSVille Syrjälä 
420878c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
420978c357ddSVille Syrjälä 			       u32 *eir, u32 *eir_stuck)
421078c357ddSVille Syrjälä {
421178c357ddSVille Syrjälä 	u32 emr;
421278c357ddSVille Syrjälä 
421378c357ddSVille Syrjälä 	*eir = I915_READ(EIR);
421478c357ddSVille Syrjälä 
421578c357ddSVille Syrjälä 	I915_WRITE(EIR, *eir);
421678c357ddSVille Syrjälä 
421778c357ddSVille Syrjälä 	*eir_stuck = I915_READ(EIR);
421878c357ddSVille Syrjälä 	if (*eir_stuck == 0)
421978c357ddSVille Syrjälä 		return;
422078c357ddSVille Syrjälä 
422178c357ddSVille Syrjälä 	/*
422278c357ddSVille Syrjälä 	 * Toggle all EMR bits to make sure we get an edge
422378c357ddSVille Syrjälä 	 * in the ISR master error bit if we don't clear
422478c357ddSVille Syrjälä 	 * all the EIR bits. Otherwise the edge triggered
422578c357ddSVille Syrjälä 	 * IIR on i965/g4x wouldn't notice that an interrupt
422678c357ddSVille Syrjälä 	 * is still pending. Also some EIR bits can't be
422778c357ddSVille Syrjälä 	 * cleared except by handling the underlying error
422878c357ddSVille Syrjälä 	 * (or by a GPU reset) so we mask any bit that
422978c357ddSVille Syrjälä 	 * remains set.
423078c357ddSVille Syrjälä 	 */
423178c357ddSVille Syrjälä 	emr = I915_READ(EMR);
423278c357ddSVille Syrjälä 	I915_WRITE(EMR, 0xffffffff);
423378c357ddSVille Syrjälä 	I915_WRITE(EMR, emr | *eir_stuck);
423478c357ddSVille Syrjälä }
423578c357ddSVille Syrjälä 
423678c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
423778c357ddSVille Syrjälä 				   u32 eir, u32 eir_stuck)
423878c357ddSVille Syrjälä {
423978c357ddSVille Syrjälä 	DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
424078c357ddSVille Syrjälä 
424178c357ddSVille Syrjälä 	if (eir_stuck)
424278c357ddSVille Syrjälä 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masked\n", eir_stuck);
424378c357ddSVille Syrjälä }
424478c357ddSVille Syrjälä 
4245ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4246c2798b19SChris Wilson {
424745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4248fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4249af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4250c2798b19SChris Wilson 
42512dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
42522dd2a883SImre Deak 		return IRQ_NONE;
42532dd2a883SImre Deak 
42541f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
42551f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
42561f814dacSImre Deak 
4257af722d28SVille Syrjälä 	do {
4258af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
425978c357ddSVille Syrjälä 		u16 eir = 0, eir_stuck = 0;
4260af722d28SVille Syrjälä 		u16 iir;
4261af722d28SVille Syrjälä 
4262c2798b19SChris Wilson 		iir = I915_READ16(IIR);
4263c2798b19SChris Wilson 		if (iir == 0)
4264af722d28SVille Syrjälä 			break;
4265c2798b19SChris Wilson 
4266af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4267c2798b19SChris Wilson 
4268eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4269eb64343cSVille Syrjälä 		 * signalled in iir */
4270eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4271c2798b19SChris Wilson 
427278c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
427378c357ddSVille Syrjälä 			i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
427478c357ddSVille Syrjälä 
4275fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
4276c2798b19SChris Wilson 
4277c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42783b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4279c2798b19SChris Wilson 
428078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
428178c357ddSVille Syrjälä 			i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
4282af722d28SVille Syrjälä 
4283eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4284af722d28SVille Syrjälä 	} while (0);
4285c2798b19SChris Wilson 
42861f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42871f814dacSImre Deak 
42881f814dacSImre Deak 	return ret;
4289c2798b19SChris Wilson }
4290c2798b19SChris Wilson 
42916bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4292a266c7d5SChris Wilson {
4293fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4294a266c7d5SChris Wilson 
429556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
42960706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4297a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4298a266c7d5SChris Wilson 	}
4299a266c7d5SChris Wilson 
430044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
430144d9241eSVille Syrjälä 
4302ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4303a266c7d5SChris Wilson }
4304a266c7d5SChris Wilson 
4305a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4306a266c7d5SChris Wilson {
4307fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
430838bde180SChris Wilson 	u32 enable_mask;
4309a266c7d5SChris Wilson 
4310045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4311045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
431238bde180SChris Wilson 
431338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
431438bde180SChris Wilson 	dev_priv->irq_mask =
431538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
431638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
431716659bc5SVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
431816659bc5SVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
431938bde180SChris Wilson 
432038bde180SChris Wilson 	enable_mask =
432138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
432238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
432338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
432416659bc5SVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
432538bde180SChris Wilson 		I915_USER_INTERRUPT;
432638bde180SChris Wilson 
432756b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4328a266c7d5SChris Wilson 		/* Enable in IER... */
4329a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4330a266c7d5SChris Wilson 		/* and unmask in IMR */
4331a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4332a266c7d5SChris Wilson 	}
4333a266c7d5SChris Wilson 
4334ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4335a266c7d5SChris Wilson 
4336379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4337379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4338d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4339755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4340755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4341d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4342379ef82dSDaniel Vetter 
4343c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4344c30bb1fdSVille Syrjälä 
434520afbda2SDaniel Vetter 	return 0;
434620afbda2SDaniel Vetter }
434720afbda2SDaniel Vetter 
4348ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4349a266c7d5SChris Wilson {
435045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4351fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4352af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4353a266c7d5SChris Wilson 
43542dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43552dd2a883SImre Deak 		return IRQ_NONE;
43562dd2a883SImre Deak 
43571f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43581f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43591f814dacSImre Deak 
436038bde180SChris Wilson 	do {
4361eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
436278c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4363af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4364af722d28SVille Syrjälä 		u32 iir;
4365a266c7d5SChris Wilson 
4366af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4367af722d28SVille Syrjälä 		if (iir == 0)
4368af722d28SVille Syrjälä 			break;
4369af722d28SVille Syrjälä 
4370af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4371af722d28SVille Syrjälä 
4372af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4373af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4374af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4375a266c7d5SChris Wilson 
4376eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4377eb64343cSVille Syrjälä 		 * signalled in iir */
4378eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4379a266c7d5SChris Wilson 
438078c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
438178c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
438278c357ddSVille Syrjälä 
4383fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4384a266c7d5SChris Wilson 
4385a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
43863b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4387a266c7d5SChris Wilson 
438878c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
438978c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4390a266c7d5SChris Wilson 
4391af722d28SVille Syrjälä 		if (hotplug_status)
4392af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4393af722d28SVille Syrjälä 
4394af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4395af722d28SVille Syrjälä 	} while (0);
4396a266c7d5SChris Wilson 
43971f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
43981f814dacSImre Deak 
4399a266c7d5SChris Wilson 	return ret;
4400a266c7d5SChris Wilson }
4401a266c7d5SChris Wilson 
44026bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4403a266c7d5SChris Wilson {
4404fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4405a266c7d5SChris Wilson 
44060706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4407a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4408a266c7d5SChris Wilson 
440944d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
441044d9241eSVille Syrjälä 
4411ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4412a266c7d5SChris Wilson }
4413a266c7d5SChris Wilson 
4414a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4415a266c7d5SChris Wilson {
4416fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4417bbba0a97SChris Wilson 	u32 enable_mask;
4418a266c7d5SChris Wilson 	u32 error_mask;
4419a266c7d5SChris Wilson 
4420045cebd2SVille Syrjälä 	/*
4421045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4422045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4423045cebd2SVille Syrjälä 	 */
4424045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4425045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4426045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4427045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4428045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4429045cebd2SVille Syrjälä 	} else {
4430045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4431045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4432045cebd2SVille Syrjälä 	}
4433045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4434045cebd2SVille Syrjälä 
4435a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4436c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4437c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4438adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4439bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4440bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
444178c357ddSVille Syrjälä 		  I915_MASTER_ERROR_INTERRUPT);
4442bbba0a97SChris Wilson 
4443c30bb1fdSVille Syrjälä 	enable_mask =
4444c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4445c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4446c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4447c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
444878c357ddSVille Syrjälä 		I915_MASTER_ERROR_INTERRUPT |
4449c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4450bbba0a97SChris Wilson 
445191d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4452bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4453a266c7d5SChris Wilson 
4454c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4455c30bb1fdSVille Syrjälä 
4456b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4457b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4458d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4459755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4460755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4461755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4462d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4463a266c7d5SChris Wilson 
446491d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
446520afbda2SDaniel Vetter 
446620afbda2SDaniel Vetter 	return 0;
446720afbda2SDaniel Vetter }
446820afbda2SDaniel Vetter 
446991d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
447020afbda2SDaniel Vetter {
447120afbda2SDaniel Vetter 	u32 hotplug_en;
447220afbda2SDaniel Vetter 
447367520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4474b5ea2d56SDaniel Vetter 
4475adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4476e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
447791d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4478a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4479a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4480a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4481a266c7d5SChris Wilson 	*/
448291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4483a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4484a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4485a266c7d5SChris Wilson 
4486a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
44870706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4488f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4489f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4490f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
44910706f17cSEgbert Eich 					     hotplug_en);
4492a266c7d5SChris Wilson }
4493a266c7d5SChris Wilson 
4494ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4495a266c7d5SChris Wilson {
449645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4497fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4498af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4499a266c7d5SChris Wilson 
45002dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
45012dd2a883SImre Deak 		return IRQ_NONE;
45022dd2a883SImre Deak 
45031f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
45041f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
45051f814dacSImre Deak 
4506af722d28SVille Syrjälä 	do {
4507eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
450878c357ddSVille Syrjälä 		u32 eir = 0, eir_stuck = 0;
4509af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4510af722d28SVille Syrjälä 		u32 iir;
45112c8ba29fSChris Wilson 
4512af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4513af722d28SVille Syrjälä 		if (iir == 0)
4514af722d28SVille Syrjälä 			break;
4515af722d28SVille Syrjälä 
4516af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4517af722d28SVille Syrjälä 
4518af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4519af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4520a266c7d5SChris Wilson 
4521eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4522eb64343cSVille Syrjälä 		 * signalled in iir */
4523eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4524a266c7d5SChris Wilson 
452578c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
452678c357ddSVille Syrjälä 			i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
452778c357ddSVille Syrjälä 
4528fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4529a266c7d5SChris Wilson 
4530a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45313b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4532af722d28SVille Syrjälä 
4533a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
45343b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4535a266c7d5SChris Wilson 
453678c357ddSVille Syrjälä 		if (iir & I915_MASTER_ERROR_INTERRUPT)
453778c357ddSVille Syrjälä 			i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
4538515ac2bbSDaniel Vetter 
4539af722d28SVille Syrjälä 		if (hotplug_status)
4540af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4541af722d28SVille Syrjälä 
4542af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4543af722d28SVille Syrjälä 	} while (0);
4544a266c7d5SChris Wilson 
45451f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45461f814dacSImre Deak 
4547a266c7d5SChris Wilson 	return ret;
4548a266c7d5SChris Wilson }
4549a266c7d5SChris Wilson 
4550fca52a55SDaniel Vetter /**
4551fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4552fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4553fca52a55SDaniel Vetter  *
4554fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4555fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4556fca52a55SDaniel Vetter  */
4557b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4558f71d4af4SJesse Barnes {
455991c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4560562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4561cefcff8fSJoonas Lahtinen 	int i;
45628b2e326dSChris Wilson 
456377913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
456477913b39SJani Nikula 
4565562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4566cefcff8fSJoonas Lahtinen 
4567a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4568cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4569cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
45708b2e326dSChris Wilson 
45714805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
457226705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
457326705e20SSagar Arun Kamble 
4574a6706b45SDeepak S 	/* Let's track the enabled rps events */
4575666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45766c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4577e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
457831685c25SDeepak S 	else
45794668f695SChris Wilson 		dev_priv->pm_rps_events = (GEN6_PM_RP_UP_THRESHOLD |
45804668f695SChris Wilson 					   GEN6_PM_RP_DOWN_THRESHOLD |
45814668f695SChris Wilson 					   GEN6_PM_RP_DOWN_TIMEOUT);
4582a6706b45SDeepak S 
4583562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
45841800ad25SSagar Arun Kamble 
45851800ad25SSagar Arun Kamble 	/*
4586acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
45871800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
45881800ad25SSagar Arun Kamble 	 *
45891800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
45901800ad25SSagar Arun Kamble 	 */
4591bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4592562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
45931800ad25SSagar Arun Kamble 
4594bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4595562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
45961800ad25SSagar Arun Kamble 
4597*32db0b65SVille Syrjälä 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
4598fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4599*32db0b65SVille Syrjälä 	else if (INTEL_GEN(dev_priv) >= 3)
4600391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4601f71d4af4SJesse Barnes 
460221da2700SVille Syrjälä 	/*
460321da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
460421da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
460521da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
460621da2700SVille Syrjälä 	 */
4607cf819effSLucas De Marchi 	if (!IS_GEN(dev_priv, 2))
460821da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
460921da2700SVille Syrjälä 
4610262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4611262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4612262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4613262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4614262fd485SChris Wilson 	 * in this case to the runtime pm.
4615262fd485SChris Wilson 	 */
4616262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4617262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4618262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4619262fd485SChris Wilson 
4620317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
46219a64c650SLyude Paul 	/* If we have MST support, we want to avoid doing short HPD IRQ storm
46229a64c650SLyude Paul 	 * detection, as short HPD storms will occur as a natural part of
46239a64c650SLyude Paul 	 * sideband messaging with MST.
46249a64c650SLyude Paul 	 * On older platforms however, IRQ storms can occur with both long and
46259a64c650SLyude Paul 	 * short pulses, as seen on some G4x systems.
46269a64c650SLyude Paul 	 */
46279a64c650SLyude Paul 	dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
4628317eaa95SLyude 
46291bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4630f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4631f71d4af4SJesse Barnes 
4632b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
463343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
46346bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
463543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
46366bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
463786e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
463886e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
463943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4640b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
46417e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
46426bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
46437e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
46446bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
464586e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
464686e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4647fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
464851951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
464951951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
465051951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
465151951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
465251951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
465351951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
465451951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4655121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4656bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4657abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4658723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4659abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
46606bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4661abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4662abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4663cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4664e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46657b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
46667b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
46676dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46686dbf30ceSVille Syrjälä 		else
46693a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
46706e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4671f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4672723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4673f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
46746bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4675f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4676f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4677e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4678f71d4af4SJesse Barnes 	} else {
4679cf819effSLucas De Marchi 		if (IS_GEN(dev_priv, 2)) {
46806bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4681c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4682c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
46836bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
468486e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
468586e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4686cf819effSLucas De Marchi 		} else if (IS_GEN(dev_priv, 3)) {
46876bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4688a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
46896bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4690a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
469186e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
469286e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4693c2798b19SChris Wilson 		} else {
46946bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4695a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
46966bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4697a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
469886e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
469986e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4700c2798b19SChris Wilson 		}
4701778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4702778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4703f71d4af4SJesse Barnes 	}
4704f71d4af4SJesse Barnes }
470520afbda2SDaniel Vetter 
4706fca52a55SDaniel Vetter /**
4707cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4708cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4709cefcff8fSJoonas Lahtinen  *
4710cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4711cefcff8fSJoonas Lahtinen  */
4712cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4713cefcff8fSJoonas Lahtinen {
4714cefcff8fSJoonas Lahtinen 	int i;
4715cefcff8fSJoonas Lahtinen 
4716cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4717cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4718cefcff8fSJoonas Lahtinen }
4719cefcff8fSJoonas Lahtinen 
4720cefcff8fSJoonas Lahtinen /**
4721fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4722fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4723fca52a55SDaniel Vetter  *
4724fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4725fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4726fca52a55SDaniel Vetter  *
4727fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4728fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4729fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4730fca52a55SDaniel Vetter  */
47312aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
47322aeb7d3aSDaniel Vetter {
47332aeb7d3aSDaniel Vetter 	/*
47342aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
47352aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
47362aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
47372aeb7d3aSDaniel Vetter 	 */
4738ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
47392aeb7d3aSDaniel Vetter 
474091c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
47412aeb7d3aSDaniel Vetter }
47422aeb7d3aSDaniel Vetter 
4743fca52a55SDaniel Vetter /**
4744fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4745fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4746fca52a55SDaniel Vetter  *
4747fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4748fca52a55SDaniel Vetter  * resources acquired in the init functions.
4749fca52a55SDaniel Vetter  */
47502aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
47512aeb7d3aSDaniel Vetter {
475291c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
47532aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4754ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
47552aeb7d3aSDaniel Vetter }
47562aeb7d3aSDaniel Vetter 
4757fca52a55SDaniel Vetter /**
4758fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4759fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4760fca52a55SDaniel Vetter  *
4761fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4762fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4763fca52a55SDaniel Vetter  */
4764b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4765c67a470bSPaulo Zanoni {
476691c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4767ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
476891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4769c67a470bSPaulo Zanoni }
4770c67a470bSPaulo Zanoni 
4771fca52a55SDaniel Vetter /**
4772fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4773fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4774fca52a55SDaniel Vetter  *
4775fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4776fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4777fca52a55SDaniel Vetter  */
4778b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4779c67a470bSPaulo Zanoni {
4780ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
478191c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
478291c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4783c67a470bSPaulo Zanoni }
4784