xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 3278f67fa7c99d6739304ffe3c04fadd6d74ff80)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
3092d9d2b0bSVille Syrjälä static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
3102d9d2b0bSVille Syrjälä {
3112d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3122d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
3132d9d2b0bSVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
3142d9d2b0bSVille Syrjälä 
3152d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3162d9d2b0bSVille Syrjälä 
3172d9d2b0bSVille Syrjälä 	I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3182d9d2b0bSVille Syrjälä 	POSTING_READ(reg);
3192d9d2b0bSVille Syrjälä }
3202d9d2b0bSVille Syrjälä 
3218664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3228664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3238664281bSPaulo Zanoni {
3248664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3258664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3268664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3278664281bSPaulo Zanoni 
3288664281bSPaulo Zanoni 	if (enable)
3298664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3308664281bSPaulo Zanoni 	else
3318664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3328664281bSPaulo Zanoni }
3338664281bSPaulo Zanoni 
3348664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3357336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
3368664281bSPaulo Zanoni {
3378664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3388664281bSPaulo Zanoni 	if (enable) {
3397336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3407336df65SDaniel Vetter 
3418664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3428664281bSPaulo Zanoni 			return;
3438664281bSPaulo Zanoni 
3448664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3458664281bSPaulo Zanoni 	} else {
3467336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
3477336df65SDaniel Vetter 
3487336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
3498664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3507336df65SDaniel Vetter 
3517336df65SDaniel Vetter 		if (!was_enabled &&
3527336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
353823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3547336df65SDaniel Vetter 				  pipe_name(pipe));
3557336df65SDaniel Vetter 		}
3568664281bSPaulo Zanoni 	}
3578664281bSPaulo Zanoni }
3588664281bSPaulo Zanoni 
35938d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
36038d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
36138d83c96SDaniel Vetter {
36238d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
36338d83c96SDaniel Vetter 
36438d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
36538d83c96SDaniel Vetter 
36638d83c96SDaniel Vetter 	if (enable)
36738d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
36838d83c96SDaniel Vetter 	else
36938d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
37038d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
37138d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
37238d83c96SDaniel Vetter }
37338d83c96SDaniel Vetter 
374fee884edSDaniel Vetter /**
375fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
376fee884edSDaniel Vetter  * @dev_priv: driver private
377fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
378fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
379fee884edSDaniel Vetter  */
380fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
381fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
382fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
383fee884edSDaniel Vetter {
384fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
385fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
386fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
387fee884edSDaniel Vetter 
388fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
389fee884edSDaniel Vetter 
390730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
391c67a470bSPaulo Zanoni 		return;
392c67a470bSPaulo Zanoni 
393fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
394fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
395fee884edSDaniel Vetter }
396fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
397fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
398fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
399fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
400fee884edSDaniel Vetter 
401de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
402de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4038664281bSPaulo Zanoni 					    bool enable)
4048664281bSPaulo Zanoni {
4058664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
406de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
407de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4088664281bSPaulo Zanoni 
4098664281bSPaulo Zanoni 	if (enable)
410fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4118664281bSPaulo Zanoni 	else
412fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4138664281bSPaulo Zanoni }
4148664281bSPaulo Zanoni 
4158664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4168664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4178664281bSPaulo Zanoni 					    bool enable)
4188664281bSPaulo Zanoni {
4198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4208664281bSPaulo Zanoni 
4218664281bSPaulo Zanoni 	if (enable) {
4221dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4231dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4241dd246fbSDaniel Vetter 
4258664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4268664281bSPaulo Zanoni 			return;
4278664281bSPaulo Zanoni 
428fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4298664281bSPaulo Zanoni 	} else {
4301dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
4311dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
4321dd246fbSDaniel Vetter 
4331dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
434fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4351dd246fbSDaniel Vetter 
4361dd246fbSDaniel Vetter 		if (!was_enabled &&
4371dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
438823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4391dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4401dd246fbSDaniel Vetter 		}
4418664281bSPaulo Zanoni 	}
4428664281bSPaulo Zanoni }
4438664281bSPaulo Zanoni 
4448664281bSPaulo Zanoni /**
4458664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4468664281bSPaulo Zanoni  * @dev: drm device
4478664281bSPaulo Zanoni  * @pipe: pipe
4488664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4498664281bSPaulo Zanoni  *
4508664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4518664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4528664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4538664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4548664281bSPaulo Zanoni  * bit for all the pipes.
4558664281bSPaulo Zanoni  *
4568664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4578664281bSPaulo Zanoni  */
458f88d42f1SImre Deak bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4598664281bSPaulo Zanoni 					     enum pipe pipe, bool enable)
4608664281bSPaulo Zanoni {
4618664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4628664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4638664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4648664281bSPaulo Zanoni 	bool ret;
4658664281bSPaulo Zanoni 
46677961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
46777961eb9SImre Deak 
4688664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4698664281bSPaulo Zanoni 
4708664281bSPaulo Zanoni 	if (enable == ret)
4718664281bSPaulo Zanoni 		goto done;
4728664281bSPaulo Zanoni 
4738664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4748664281bSPaulo Zanoni 
4752d9d2b0bSVille Syrjälä 	if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
4762d9d2b0bSVille Syrjälä 		i9xx_clear_fifo_underrun(dev, pipe);
4772d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
4788664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
4798664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
4807336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
48138d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
48238d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
4838664281bSPaulo Zanoni 
4848664281bSPaulo Zanoni done:
485f88d42f1SImre Deak 	return ret;
486f88d42f1SImre Deak }
487f88d42f1SImre Deak 
488f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
489f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
490f88d42f1SImre Deak {
491f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
492f88d42f1SImre Deak 	unsigned long flags;
493f88d42f1SImre Deak 	bool ret;
494f88d42f1SImre Deak 
495f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
496f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
4978664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
498f88d42f1SImre Deak 
4998664281bSPaulo Zanoni 	return ret;
5008664281bSPaulo Zanoni }
5018664281bSPaulo Zanoni 
50291d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
50391d181ddSImre Deak 						  enum pipe pipe)
50491d181ddSImre Deak {
50591d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
50691d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
50791d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
50891d181ddSImre Deak 
50991d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
51091d181ddSImre Deak }
51191d181ddSImre Deak 
5128664281bSPaulo Zanoni /**
5138664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5148664281bSPaulo Zanoni  * @dev: drm device
5158664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5168664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5178664281bSPaulo Zanoni  *
5188664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5198664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5208664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5218664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5228664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5238664281bSPaulo Zanoni  *
5248664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5258664281bSPaulo Zanoni  */
5268664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5278664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5288664281bSPaulo Zanoni 					   bool enable)
5298664281bSPaulo Zanoni {
5308664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
531de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
532de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5338664281bSPaulo Zanoni 	unsigned long flags;
5348664281bSPaulo Zanoni 	bool ret;
5358664281bSPaulo Zanoni 
536de28075dSDaniel Vetter 	/*
537de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
538de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
539de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
540de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
541de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
542de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
543de28075dSDaniel Vetter 	 */
5448664281bSPaulo Zanoni 
5458664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5468664281bSPaulo Zanoni 
5478664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5488664281bSPaulo Zanoni 
5498664281bSPaulo Zanoni 	if (enable == ret)
5508664281bSPaulo Zanoni 		goto done;
5518664281bSPaulo Zanoni 
5528664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5538664281bSPaulo Zanoni 
5548664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
555de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5568664281bSPaulo Zanoni 	else
5578664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5588664281bSPaulo Zanoni 
5598664281bSPaulo Zanoni done:
5608664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5618664281bSPaulo Zanoni 	return ret;
5628664281bSPaulo Zanoni }
5638664281bSPaulo Zanoni 
5648664281bSPaulo Zanoni 
565b5ea642aSDaniel Vetter static void
566755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
567755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5687c463586SKeith Packard {
5699db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
570755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5717c463586SKeith Packard 
572b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
573b79480baSDaniel Vetter 
57404feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
57504feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
57604feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
57704feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
578755e9019SImre Deak 		return;
579755e9019SImre Deak 
580755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
58146c06a30SVille Syrjälä 		return;
58246c06a30SVille Syrjälä 
58391d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
58491d181ddSImre Deak 
5857c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
586755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
58746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5883143a2bfSChris Wilson 	POSTING_READ(reg);
5897c463586SKeith Packard }
5907c463586SKeith Packard 
591b5ea642aSDaniel Vetter static void
592755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
593755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5947c463586SKeith Packard {
5959db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
596755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5977c463586SKeith Packard 
598b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
599b79480baSDaniel Vetter 
60004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
60104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
60204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
60304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
60446c06a30SVille Syrjälä 		return;
60546c06a30SVille Syrjälä 
606755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
607755e9019SImre Deak 		return;
608755e9019SImre Deak 
60991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
61091d181ddSImre Deak 
611755e9019SImre Deak 	pipestat &= ~enable_mask;
61246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6133143a2bfSChris Wilson 	POSTING_READ(reg);
6147c463586SKeith Packard }
6157c463586SKeith Packard 
61610c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
61710c59c51SImre Deak {
61810c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
61910c59c51SImre Deak 
62010c59c51SImre Deak 	/*
621724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
622724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
62310c59c51SImre Deak 	 */
62410c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
62510c59c51SImre Deak 		return 0;
626724a6905SVille Syrjälä 	/*
627724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
628724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
629724a6905SVille Syrjälä 	 */
630724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
631724a6905SVille Syrjälä 		return 0;
63210c59c51SImre Deak 
63310c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
63410c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
63510c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
63610c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
63710c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
63810c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
63910c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
64010c59c51SImre Deak 
64110c59c51SImre Deak 	return enable_mask;
64210c59c51SImre Deak }
64310c59c51SImre Deak 
644755e9019SImre Deak void
645755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
646755e9019SImre Deak 		     u32 status_mask)
647755e9019SImre Deak {
648755e9019SImre Deak 	u32 enable_mask;
649755e9019SImre Deak 
65010c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
65110c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
65210c59c51SImre Deak 							   status_mask);
65310c59c51SImre Deak 	else
654755e9019SImre Deak 		enable_mask = status_mask << 16;
655755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
656755e9019SImre Deak }
657755e9019SImre Deak 
658755e9019SImre Deak void
659755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
660755e9019SImre Deak 		      u32 status_mask)
661755e9019SImre Deak {
662755e9019SImre Deak 	u32 enable_mask;
663755e9019SImre Deak 
66410c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
66510c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
66610c59c51SImre Deak 							   status_mask);
66710c59c51SImre Deak 	else
668755e9019SImre Deak 		enable_mask = status_mask << 16;
669755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
670755e9019SImre Deak }
671755e9019SImre Deak 
672c0e09200SDave Airlie /**
673f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
67401c66889SZhao Yakui  */
675f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
67601c66889SZhao Yakui {
6772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6781ec14ad3SChris Wilson 	unsigned long irqflags;
6791ec14ad3SChris Wilson 
680f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
681f49e38ddSJani Nikula 		return;
682f49e38ddSJani Nikula 
6831ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
68401c66889SZhao Yakui 
685755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
686a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
6873b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
688755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6891ec14ad3SChris Wilson 
6901ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
69101c66889SZhao Yakui }
69201c66889SZhao Yakui 
69301c66889SZhao Yakui /**
6940a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
6950a3e67a4SJesse Barnes  * @dev: DRM device
6960a3e67a4SJesse Barnes  * @pipe: pipe to check
6970a3e67a4SJesse Barnes  *
6980a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
6990a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7000a3e67a4SJesse Barnes  * before reading such registers if unsure.
7010a3e67a4SJesse Barnes  */
7020a3e67a4SJesse Barnes static int
7030a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7040a3e67a4SJesse Barnes {
7052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
706702e7a56SPaulo Zanoni 
707a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
708a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
709a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
710a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71171f8ba6bSPaulo Zanoni 
712a01025afSDaniel Vetter 		return intel_crtc->active;
713a01025afSDaniel Vetter 	} else {
714a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
715a01025afSDaniel Vetter 	}
7160a3e67a4SJesse Barnes }
7170a3e67a4SJesse Barnes 
7184cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7194cdb83ecSVille Syrjälä {
7204cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7214cdb83ecSVille Syrjälä 	return 0;
7224cdb83ecSVille Syrjälä }
7234cdb83ecSVille Syrjälä 
72442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
72542f52ef8SKeith Packard  * we use as a pipe index
72642f52ef8SKeith Packard  */
727f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7280a3e67a4SJesse Barnes {
7292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7300a3e67a4SJesse Barnes 	unsigned long high_frame;
7310a3e67a4SJesse Barnes 	unsigned long low_frame;
732391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
7330a3e67a4SJesse Barnes 
7340a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
73544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7369db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
7370a3e67a4SJesse Barnes 		return 0;
7380a3e67a4SJesse Barnes 	}
7390a3e67a4SJesse Barnes 
740391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
741391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
742391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
743391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
744391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
745391f75e2SVille Syrjälä 
746391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
747391f75e2SVille Syrjälä 	} else {
748a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
749391f75e2SVille Syrjälä 		u32 htotal;
750391f75e2SVille Syrjälä 
751391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
752391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
753391f75e2SVille Syrjälä 
754391f75e2SVille Syrjälä 		vbl_start *= htotal;
755391f75e2SVille Syrjälä 	}
756391f75e2SVille Syrjälä 
7579db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7589db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7595eddb70bSChris Wilson 
7600a3e67a4SJesse Barnes 	/*
7610a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7620a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7630a3e67a4SJesse Barnes 	 * register.
7640a3e67a4SJesse Barnes 	 */
7650a3e67a4SJesse Barnes 	do {
7665eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
767391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7685eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7690a3e67a4SJesse Barnes 	} while (high1 != high2);
7700a3e67a4SJesse Barnes 
7715eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
772391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7735eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
774391f75e2SVille Syrjälä 
775391f75e2SVille Syrjälä 	/*
776391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
777391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
778391f75e2SVille Syrjälä 	 * counter against vblank start.
779391f75e2SVille Syrjälä 	 */
780edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7810a3e67a4SJesse Barnes }
7820a3e67a4SJesse Barnes 
783f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
7849880b7a5SJesse Barnes {
7852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7869db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
7879880b7a5SJesse Barnes 
7889880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
78944d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7909db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7919880b7a5SJesse Barnes 		return 0;
7929880b7a5SJesse Barnes 	}
7939880b7a5SJesse Barnes 
7949880b7a5SJesse Barnes 	return I915_READ(reg);
7959880b7a5SJesse Barnes }
7969880b7a5SJesse Barnes 
797ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
798ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
799ad3543edSMario Kleiner 
800a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
801a225f079SVille Syrjälä {
802a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
803a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
804a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
805a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
806a225f079SVille Syrjälä 	int vtotal = mode->crtc_vtotal;
807a225f079SVille Syrjälä 	int position;
808a225f079SVille Syrjälä 
809a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
810a225f079SVille Syrjälä 		vtotal /= 2;
811a225f079SVille Syrjälä 
812a225f079SVille Syrjälä 	if (IS_GEN2(dev))
813a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
814a225f079SVille Syrjälä 	else
815a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
816a225f079SVille Syrjälä 
817a225f079SVille Syrjälä 	/*
818a225f079SVille Syrjälä 	 * Scanline counter increments at leading edge of hsync, and
819a225f079SVille Syrjälä 	 * it starts counting from vtotal-1 on the first active line.
820a225f079SVille Syrjälä 	 * That means the scanline counter value is always one less
821a225f079SVille Syrjälä 	 * than what we would expect. Ie. just after start of vblank,
822a225f079SVille Syrjälä 	 * which also occurs at start of hsync (on the last active line),
823a225f079SVille Syrjälä 	 * the scanline counter will read vblank_start-1.
824a225f079SVille Syrjälä 	 */
825a225f079SVille Syrjälä 	return (position + 1) % vtotal;
826a225f079SVille Syrjälä }
827a225f079SVille Syrjälä 
828f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
829abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
830abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
8310af7e4dfSMario Kleiner {
832c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
833c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
834c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
835c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
8363aa18df8SVille Syrjälä 	int position;
83778e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8380af7e4dfSMario Kleiner 	bool in_vbl = true;
8390af7e4dfSMario Kleiner 	int ret = 0;
840ad3543edSMario Kleiner 	unsigned long irqflags;
8410af7e4dfSMario Kleiner 
842c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
8430af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8449db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8450af7e4dfSMario Kleiner 		return 0;
8460af7e4dfSMario Kleiner 	}
8470af7e4dfSMario Kleiner 
848c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
84978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
850c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
851c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
852c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8530af7e4dfSMario Kleiner 
854d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
856d31faf65SVille Syrjälä 		vbl_end /= 2;
857d31faf65SVille Syrjälä 		vtotal /= 2;
858d31faf65SVille Syrjälä 	}
859d31faf65SVille Syrjälä 
860c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861c2baf4b7SVille Syrjälä 
862ad3543edSMario Kleiner 	/*
863ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
864ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
865ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
866ad3543edSMario Kleiner 	 */
867ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
868ad3543edSMario Kleiner 
869ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870ad3543edSMario Kleiner 
871ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
872ad3543edSMario Kleiner 	if (stime)
873ad3543edSMario Kleiner 		*stime = ktime_get();
874ad3543edSMario Kleiner 
8757c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
8760af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8770af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8780af7e4dfSMario Kleiner 		 */
879a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8800af7e4dfSMario Kleiner 	} else {
8810af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8820af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8830af7e4dfSMario Kleiner 		 * scanout position.
8840af7e4dfSMario Kleiner 		 */
885ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8860af7e4dfSMario Kleiner 
8873aa18df8SVille Syrjälä 		/* convert to pixel counts */
8883aa18df8SVille Syrjälä 		vbl_start *= htotal;
8893aa18df8SVille Syrjälä 		vbl_end *= htotal;
8903aa18df8SVille Syrjälä 		vtotal *= htotal;
89178e8fc6bSVille Syrjälä 
89278e8fc6bSVille Syrjälä 		/*
89378e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
89478e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
89578e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
89678e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
89778e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
89878e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
89978e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
90078e8fc6bSVille Syrjälä 		 */
90178e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9023aa18df8SVille Syrjälä 	}
9033aa18df8SVille Syrjälä 
904ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
905ad3543edSMario Kleiner 	if (etime)
906ad3543edSMario Kleiner 		*etime = ktime_get();
907ad3543edSMario Kleiner 
908ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
909ad3543edSMario Kleiner 
910ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
911ad3543edSMario Kleiner 
9123aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9133aa18df8SVille Syrjälä 
9143aa18df8SVille Syrjälä 	/*
9153aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9163aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9173aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9183aa18df8SVille Syrjälä 	 * up since vbl_end.
9193aa18df8SVille Syrjälä 	 */
9203aa18df8SVille Syrjälä 	if (position >= vbl_start)
9213aa18df8SVille Syrjälä 		position -= vbl_end;
9223aa18df8SVille Syrjälä 	else
9233aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9243aa18df8SVille Syrjälä 
9257c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9263aa18df8SVille Syrjälä 		*vpos = position;
9273aa18df8SVille Syrjälä 		*hpos = 0;
9283aa18df8SVille Syrjälä 	} else {
9290af7e4dfSMario Kleiner 		*vpos = position / htotal;
9300af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9310af7e4dfSMario Kleiner 	}
9320af7e4dfSMario Kleiner 
9330af7e4dfSMario Kleiner 	/* In vblank? */
9340af7e4dfSMario Kleiner 	if (in_vbl)
9350af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9360af7e4dfSMario Kleiner 
9370af7e4dfSMario Kleiner 	return ret;
9380af7e4dfSMario Kleiner }
9390af7e4dfSMario Kleiner 
940a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
941a225f079SVille Syrjälä {
942a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
943a225f079SVille Syrjälä 	unsigned long irqflags;
944a225f079SVille Syrjälä 	int position;
945a225f079SVille Syrjälä 
946a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
947a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
948a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
949a225f079SVille Syrjälä 
950a225f079SVille Syrjälä 	return position;
951a225f079SVille Syrjälä }
952a225f079SVille Syrjälä 
953f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9540af7e4dfSMario Kleiner 			      int *max_error,
9550af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9560af7e4dfSMario Kleiner 			      unsigned flags)
9570af7e4dfSMario Kleiner {
9584041b853SChris Wilson 	struct drm_crtc *crtc;
9590af7e4dfSMario Kleiner 
9607eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9614041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9620af7e4dfSMario Kleiner 		return -EINVAL;
9630af7e4dfSMario Kleiner 	}
9640af7e4dfSMario Kleiner 
9650af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9664041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9674041b853SChris Wilson 	if (crtc == NULL) {
9684041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9694041b853SChris Wilson 		return -EINVAL;
9704041b853SChris Wilson 	}
9714041b853SChris Wilson 
9724041b853SChris Wilson 	if (!crtc->enabled) {
9734041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9744041b853SChris Wilson 		return -EBUSY;
9754041b853SChris Wilson 	}
9760af7e4dfSMario Kleiner 
9770af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9784041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9794041b853SChris Wilson 						     vblank_time, flags,
9807da903efSVille Syrjälä 						     crtc,
9817da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
9820af7e4dfSMario Kleiner }
9830af7e4dfSMario Kleiner 
98467c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
98567c347ffSJani Nikula 				struct drm_connector *connector)
986321a1b30SEgbert Eich {
987321a1b30SEgbert Eich 	enum drm_connector_status old_status;
988321a1b30SEgbert Eich 
989321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
990321a1b30SEgbert Eich 	old_status = connector->status;
991321a1b30SEgbert Eich 
992321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
99367c347ffSJani Nikula 	if (old_status == connector->status)
99467c347ffSJani Nikula 		return false;
99567c347ffSJani Nikula 
99667c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
997321a1b30SEgbert Eich 		      connector->base.id,
998321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
99967c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
100067c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
100167c347ffSJani Nikula 
100267c347ffSJani Nikula 	return true;
1003321a1b30SEgbert Eich }
1004321a1b30SEgbert Eich 
10055ca58282SJesse Barnes /*
10065ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
10075ca58282SJesse Barnes  */
1008ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1009ac4c16c5SEgbert Eich 
10105ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
10115ca58282SJesse Barnes {
10122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10132d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
10145ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1015c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1016cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1017cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1018cd569aedSEgbert Eich 	struct drm_connector *connector;
1019cd569aedSEgbert Eich 	unsigned long irqflags;
1020cd569aedSEgbert Eich 	bool hpd_disabled = false;
1021321a1b30SEgbert Eich 	bool changed = false;
1022142e2398SEgbert Eich 	u32 hpd_event_bits;
10235ca58282SJesse Barnes 
102452d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
102552d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
102652d7ecedSDaniel Vetter 		return;
102752d7ecedSDaniel Vetter 
1028a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1029e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1030e67189abSJesse Barnes 
1031cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1032142e2398SEgbert Eich 
1033142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1034142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1035cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1036cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1037cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1038cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1039cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1040cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1041cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1042cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1043cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1044cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1045cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1046cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1047cd569aedSEgbert Eich 			hpd_disabled = true;
1048cd569aedSEgbert Eich 		}
1049142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1050142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1051142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1052142e2398SEgbert Eich 		}
1053cd569aedSEgbert Eich 	}
1054cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1055cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1056cd569aedSEgbert Eich 	  * some connectors */
1057ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1058cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1059ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1060ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1061ac4c16c5SEgbert Eich 	}
1062cd569aedSEgbert Eich 
1063cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1064cd569aedSEgbert Eich 
1065321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1066321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1067321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1068321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1069cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1070cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1071321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1072321a1b30SEgbert Eich 				changed = true;
1073321a1b30SEgbert Eich 		}
1074321a1b30SEgbert Eich 	}
107540ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
107640ee3381SKeith Packard 
1077321a1b30SEgbert Eich 	if (changed)
1078321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
10795ca58282SJesse Barnes }
10805ca58282SJesse Barnes 
10813ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
10823ca1ccedSVille Syrjälä {
10833ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
10843ca1ccedSVille Syrjälä }
10853ca1ccedSVille Syrjälä 
1086d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1087f97108d1SJesse Barnes {
10882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1089b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
10909270388eSDaniel Vetter 	u8 new_delay;
10919270388eSDaniel Vetter 
1092d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1093f97108d1SJesse Barnes 
109473edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
109573edd18fSDaniel Vetter 
109620e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
10979270388eSDaniel Vetter 
10987648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1099b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1100b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1101f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1102f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1103f97108d1SJesse Barnes 
1104f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1105b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
110620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
110720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
110820e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
110920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1110b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
111120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
111220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
111320e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
111420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1115f97108d1SJesse Barnes 	}
1116f97108d1SJesse Barnes 
11177648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
111820e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1119f97108d1SJesse Barnes 
1120d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11219270388eSDaniel Vetter 
1122f97108d1SJesse Barnes 	return;
1123f97108d1SJesse Barnes }
1124f97108d1SJesse Barnes 
1125549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1126549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1127549f7365SChris Wilson {
1128475553deSChris Wilson 	if (ring->obj == NULL)
1129475553deSChris Wilson 		return;
1130475553deSChris Wilson 
1131814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11329862e600SChris Wilson 
1133549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
113410cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1135549f7365SChris Wilson }
1136549f7365SChris Wilson 
11374912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11383b8d8d91SJesse Barnes {
11392d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11402d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1141edbfdb45SPaulo Zanoni 	u32 pm_iir;
1142dd75fdc8SChris Wilson 	int new_delay, adj;
11433b8d8d91SJesse Barnes 
114459cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1145c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1146c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11470961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
11480961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11490961021aSBen Widawsky 	else {
11500961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1151a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11520961021aSBen Widawsky 	}
115359cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11544912d041SBen Widawsky 
115560611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1156a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
115760611c13SPaulo Zanoni 
1158a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11593b8d8d91SJesse Barnes 		return;
11603b8d8d91SJesse Barnes 
11614fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11627b9e0ae6SChris Wilson 
1163dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11647425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1165dd75fdc8SChris Wilson 		if (adj > 0)
1166dd75fdc8SChris Wilson 			adj *= 2;
1167dd75fdc8SChris Wilson 		else
1168dd75fdc8SChris Wilson 			adj = 1;
1169b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11707425034aSVille Syrjälä 
11717425034aSVille Syrjälä 		/*
11727425034aSVille Syrjälä 		 * For better performance, jump directly
11737425034aSVille Syrjälä 		 * to RPe if we're below it.
11747425034aSVille Syrjälä 		 */
1175b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1176b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1177dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1178b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1179b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1180dd75fdc8SChris Wilson 		else
1181b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1182dd75fdc8SChris Wilson 		adj = 0;
1183dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1184dd75fdc8SChris Wilson 		if (adj < 0)
1185dd75fdc8SChris Wilson 			adj *= 2;
1186dd75fdc8SChris Wilson 		else
1187dd75fdc8SChris Wilson 			adj = -1;
1188b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1189dd75fdc8SChris Wilson 	} else { /* unknown event */
1190b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1191dd75fdc8SChris Wilson 	}
11923b8d8d91SJesse Barnes 
119379249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
119479249636SBen Widawsky 	 * interrupt
119579249636SBen Widawsky 	 */
11961272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1197b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1198b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
119927544369SDeepak S 
1200b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1201dd75fdc8SChris Wilson 
12020a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12030a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12040a073b84SJesse Barnes 	else
12054912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12063b8d8d91SJesse Barnes 
12074fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12083b8d8d91SJesse Barnes }
12093b8d8d91SJesse Barnes 
1210e3689190SBen Widawsky 
1211e3689190SBen Widawsky /**
1212e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1213e3689190SBen Widawsky  * occurred.
1214e3689190SBen Widawsky  * @work: workqueue struct
1215e3689190SBen Widawsky  *
1216e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1217e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1218e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1219e3689190SBen Widawsky  */
1220e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1221e3689190SBen Widawsky {
12222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12232d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1224e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
122535a85ac6SBen Widawsky 	char *parity_event[6];
1226e3689190SBen Widawsky 	uint32_t misccpctl;
1227e3689190SBen Widawsky 	unsigned long flags;
122835a85ac6SBen Widawsky 	uint8_t slice = 0;
1229e3689190SBen Widawsky 
1230e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1231e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1232e3689190SBen Widawsky 	 * any time we access those registers.
1233e3689190SBen Widawsky 	 */
1234e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1235e3689190SBen Widawsky 
123635a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
123735a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
123835a85ac6SBen Widawsky 		goto out;
123935a85ac6SBen Widawsky 
1240e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1241e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1242e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1243e3689190SBen Widawsky 
124435a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
124535a85ac6SBen Widawsky 		u32 reg;
124635a85ac6SBen Widawsky 
124735a85ac6SBen Widawsky 		slice--;
124835a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
124935a85ac6SBen Widawsky 			break;
125035a85ac6SBen Widawsky 
125135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
125235a85ac6SBen Widawsky 
125335a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
125435a85ac6SBen Widawsky 
125535a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1256e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1257e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1258e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1259e3689190SBen Widawsky 
126035a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
126135a85ac6SBen Widawsky 		POSTING_READ(reg);
1262e3689190SBen Widawsky 
1263cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1264e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1265e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1266e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
126735a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
126835a85ac6SBen Widawsky 		parity_event[5] = NULL;
1269e3689190SBen Widawsky 
12705bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1271e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1272e3689190SBen Widawsky 
127335a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
127435a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1275e3689190SBen Widawsky 
127635a85ac6SBen Widawsky 		kfree(parity_event[4]);
1277e3689190SBen Widawsky 		kfree(parity_event[3]);
1278e3689190SBen Widawsky 		kfree(parity_event[2]);
1279e3689190SBen Widawsky 		kfree(parity_event[1]);
1280e3689190SBen Widawsky 	}
1281e3689190SBen Widawsky 
128235a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
128335a85ac6SBen Widawsky 
128435a85ac6SBen Widawsky out:
128535a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
128635a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
128735a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
128835a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
128935a85ac6SBen Widawsky 
129035a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
129135a85ac6SBen Widawsky }
129235a85ac6SBen Widawsky 
129335a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1294e3689190SBen Widawsky {
12952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1296e3689190SBen Widawsky 
1297040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1298e3689190SBen Widawsky 		return;
1299e3689190SBen Widawsky 
1300d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
130135a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1302d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1303e3689190SBen Widawsky 
130435a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
130535a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
130635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
130735a85ac6SBen Widawsky 
130835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
130935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
131035a85ac6SBen Widawsky 
1311a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1312e3689190SBen Widawsky }
1313e3689190SBen Widawsky 
1314f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1315f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1316f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1317f1af8fc1SPaulo Zanoni {
1318f1af8fc1SPaulo Zanoni 	if (gt_iir &
1319f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1320f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1321f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1322f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1323f1af8fc1SPaulo Zanoni }
1324f1af8fc1SPaulo Zanoni 
1325e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1326e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1327e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1328e7b4c6b1SDaniel Vetter {
1329e7b4c6b1SDaniel Vetter 
1330cc609d5dSBen Widawsky 	if (gt_iir &
1331cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1332e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1333cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1334e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1335cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1336e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1337e7b4c6b1SDaniel Vetter 
1338cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1340cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
134158174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
134258174462SMika Kuoppala 				  gt_iir);
1343e7b4c6b1SDaniel Vetter 	}
1344e3689190SBen Widawsky 
134535a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
134635a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1347e7b4c6b1SDaniel Vetter }
1348e7b4c6b1SDaniel Vetter 
13490961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
13500961021aSBen Widawsky {
13510961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
13520961021aSBen Widawsky 		return;
13530961021aSBen Widawsky 
13540961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
13550961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
13560961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
13570961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
13580961021aSBen Widawsky 
13590961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
13600961021aSBen Widawsky }
13610961021aSBen Widawsky 
1362abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1363abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1364abd58f01SBen Widawsky 				       u32 master_ctl)
1365abd58f01SBen Widawsky {
1366abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1367abd58f01SBen Widawsky 	uint32_t tmp = 0;
1368abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1369abd58f01SBen Widawsky 
1370abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1371abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1372abd58f01SBen Widawsky 		if (tmp) {
1373abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1374abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1375abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1376abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1377abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1378abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1379abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1380abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1381abd58f01SBen Widawsky 		} else
1382abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1383abd58f01SBen Widawsky 	}
1384abd58f01SBen Widawsky 
138585f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1386abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1387abd58f01SBen Widawsky 		if (tmp) {
1388abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1389abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1390abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1391abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
139285f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
139385f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
139485f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1395abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1396abd58f01SBen Widawsky 		} else
1397abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1398abd58f01SBen Widawsky 	}
1399abd58f01SBen Widawsky 
14000961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14010961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14020961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14030961021aSBen Widawsky 			ret = IRQ_HANDLED;
14040961021aSBen Widawsky 			gen8_rps_irq_handler(dev_priv, tmp);
14050961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14060961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
14070961021aSBen Widawsky 		} else
14080961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14090961021aSBen Widawsky 	}
14100961021aSBen Widawsky 
1411abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1412abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1413abd58f01SBen Widawsky 		if (tmp) {
1414abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1415abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1416abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1417abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1418abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1419abd58f01SBen Widawsky 		} else
1420abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1421abd58f01SBen Widawsky 	}
1422abd58f01SBen Widawsky 
1423abd58f01SBen Widawsky 	return ret;
1424abd58f01SBen Widawsky }
1425abd58f01SBen Widawsky 
1426b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1427b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1428b543fb04SEgbert Eich 
142910a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1430b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1431b543fb04SEgbert Eich 					 const u32 *hpd)
1432b543fb04SEgbert Eich {
14332d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1434b543fb04SEgbert Eich 	int i;
143510a504deSDaniel Vetter 	bool storm_detected = false;
1436b543fb04SEgbert Eich 
143791d131d2SDaniel Vetter 	if (!hotplug_trigger)
143891d131d2SDaniel Vetter 		return;
143991d131d2SDaniel Vetter 
1440cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1441cc9bd499SImre Deak 			  hotplug_trigger);
1442cc9bd499SImre Deak 
1443b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1444b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1445821450c6SEgbert Eich 
14463ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14473ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14483ff04a16SDaniel Vetter 			/*
14493ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14503ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14513ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14523ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14533ff04a16SDaniel Vetter 			 */
14543ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1455cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1456cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1457b8f102e8SEgbert Eich 
14583ff04a16SDaniel Vetter 			continue;
14593ff04a16SDaniel Vetter 		}
14603ff04a16SDaniel Vetter 
1461b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1462b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1463b543fb04SEgbert Eich 			continue;
1464b543fb04SEgbert Eich 
1465bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1466b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1467b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1468b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1469b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1470b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1471b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1472b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1473b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1474142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1475b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
147610a504deSDaniel Vetter 			storm_detected = true;
1477b543fb04SEgbert Eich 		} else {
1478b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1479b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1480b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1481b543fb04SEgbert Eich 		}
1482b543fb04SEgbert Eich 	}
1483b543fb04SEgbert Eich 
148410a504deSDaniel Vetter 	if (storm_detected)
148510a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1486b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
14875876fa0dSDaniel Vetter 
1488645416f5SDaniel Vetter 	/*
1489645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1490645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1491645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1492645416f5SDaniel Vetter 	 * deadlock.
1493645416f5SDaniel Vetter 	 */
1494645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1495b543fb04SEgbert Eich }
1496b543fb04SEgbert Eich 
1497515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1498515ac2bbSDaniel Vetter {
14992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
150028c70f16SDaniel Vetter 
150128c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1502515ac2bbSDaniel Vetter }
1503515ac2bbSDaniel Vetter 
1504ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1505ce99c256SDaniel Vetter {
15062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15079ee32feaSDaniel Vetter 
15089ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1509ce99c256SDaniel Vetter }
1510ce99c256SDaniel Vetter 
15118bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1512277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1513eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1514eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15158bc5e955SDaniel Vetter 					 uint32_t crc4)
15168bf1e9f1SShuang He {
15178bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15188bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15198bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1520ac2300d4SDamien Lespiau 	int head, tail;
1521b2c88f5bSDamien Lespiau 
1522d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1523d538bbdfSDamien Lespiau 
15240c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1525d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
15260c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
15270c912c79SDamien Lespiau 		return;
15280c912c79SDamien Lespiau 	}
15290c912c79SDamien Lespiau 
1530d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1531d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1532b2c88f5bSDamien Lespiau 
1533b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1534d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1535b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1536b2c88f5bSDamien Lespiau 		return;
1537b2c88f5bSDamien Lespiau 	}
1538b2c88f5bSDamien Lespiau 
1539b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15408bf1e9f1SShuang He 
15418bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1542eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1543eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1544eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1545eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1546eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1547b2c88f5bSDamien Lespiau 
1548b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1549d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1550d538bbdfSDamien Lespiau 
1551d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
155207144428SDamien Lespiau 
155307144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15548bf1e9f1SShuang He }
1555277de95eSDaniel Vetter #else
1556277de95eSDaniel Vetter static inline void
1557277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1558277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1559277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1560277de95eSDaniel Vetter 			     uint32_t crc4) {}
1561277de95eSDaniel Vetter #endif
1562eba94eb9SDaniel Vetter 
1563277de95eSDaniel Vetter 
1564277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15655a69b89fSDaniel Vetter {
15665a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15675a69b89fSDaniel Vetter 
1568277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15695a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15705a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15715a69b89fSDaniel Vetter }
15725a69b89fSDaniel Vetter 
1573277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1574eba94eb9SDaniel Vetter {
1575eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1576eba94eb9SDaniel Vetter 
1577277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1578eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1579eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1580eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1581eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15828bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1583eba94eb9SDaniel Vetter }
15845b3a856bSDaniel Vetter 
1585277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15865b3a856bSDaniel Vetter {
15875b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15880b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15890b5c5ed0SDaniel Vetter 
15900b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
15910b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15920b5c5ed0SDaniel Vetter 	else
15930b5c5ed0SDaniel Vetter 		res1 = 0;
15940b5c5ed0SDaniel Vetter 
15950b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
15960b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15970b5c5ed0SDaniel Vetter 	else
15980b5c5ed0SDaniel Vetter 		res2 = 0;
15995b3a856bSDaniel Vetter 
1600277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16010b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16020b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16030b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16040b5c5ed0SDaniel Vetter 				     res1, res2);
16055b3a856bSDaniel Vetter }
16068bf1e9f1SShuang He 
16071403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16081403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16091403c0d4SPaulo Zanoni  * the work queue. */
16101403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1611baf02a1fSBen Widawsky {
1612a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
161359cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1614a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1615a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
161659cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
16172adbee62SDaniel Vetter 
16182adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
161941a05a3aSDaniel Vetter 	}
1620baf02a1fSBen Widawsky 
16211403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
162212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
162312638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
162412638c57SBen Widawsky 
162512638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
162658174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
162758174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
162858174462SMika Kuoppala 					  pm_iir);
162912638c57SBen Widawsky 		}
163012638c57SBen Widawsky 	}
16311403c0d4SPaulo Zanoni }
1632baf02a1fSBen Widawsky 
16338d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16348d7849dbSVille Syrjälä {
16358d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
16368d7849dbSVille Syrjälä 
16378d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16388d7849dbSVille Syrjälä 		return false;
16398d7849dbSVille Syrjälä 
16408d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
16418d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
16428d7849dbSVille Syrjälä 
16438d7849dbSVille Syrjälä 	return true;
16448d7849dbSVille Syrjälä }
16458d7849dbSVille Syrjälä 
1646c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16477e231dbeSJesse Barnes {
1648c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
164991d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16507e231dbeSJesse Barnes 	int pipe;
16517e231dbeSJesse Barnes 
165258ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16537e231dbeSJesse Barnes 	for_each_pipe(pipe) {
165491d181ddSImre Deak 		int reg;
1655bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
165691d181ddSImre Deak 
1657bbb5eebfSDaniel Vetter 		/*
1658bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1659bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1660bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1661bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1662bbb5eebfSDaniel Vetter 		 * handle.
1663bbb5eebfSDaniel Vetter 		 */
1664bbb5eebfSDaniel Vetter 		mask = 0;
1665bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1666bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1667bbb5eebfSDaniel Vetter 
1668bbb5eebfSDaniel Vetter 		switch (pipe) {
1669bbb5eebfSDaniel Vetter 		case PIPE_A:
1670bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1671bbb5eebfSDaniel Vetter 			break;
1672bbb5eebfSDaniel Vetter 		case PIPE_B:
1673bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1674bbb5eebfSDaniel Vetter 			break;
1675*3278f67fSVille Syrjälä 		case PIPE_C:
1676*3278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1677*3278f67fSVille Syrjälä 			break;
1678bbb5eebfSDaniel Vetter 		}
1679bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1680bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1681bbb5eebfSDaniel Vetter 
1682bbb5eebfSDaniel Vetter 		if (!mask)
168391d181ddSImre Deak 			continue;
168491d181ddSImre Deak 
168591d181ddSImre Deak 		reg = PIPESTAT(pipe);
1686bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1687bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16887e231dbeSJesse Barnes 
16897e231dbeSJesse Barnes 		/*
16907e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16917e231dbeSJesse Barnes 		 */
169291d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
169391d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16947e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16957e231dbeSJesse Barnes 	}
169658ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16977e231dbeSJesse Barnes 
169831acc7f5SJesse Barnes 	for_each_pipe(pipe) {
16997b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
17008d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
170131acc7f5SJesse Barnes 
1702579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
170331acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
170431acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
170531acc7f5SJesse Barnes 		}
17064356d586SDaniel Vetter 
17074356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1708277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17092d9d2b0bSVille Syrjälä 
17102d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
17112d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1712fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
171331acc7f5SJesse Barnes 	}
171431acc7f5SJesse Barnes 
1715c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1716c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1717c1874ed7SImre Deak }
1718c1874ed7SImre Deak 
171916c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
172016c6c56bSVille Syrjälä {
172116c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
172216c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
172316c6c56bSVille Syrjälä 
172416c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
172516c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
172616c6c56bSVille Syrjälä 
172716c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
172816c6c56bSVille Syrjälä 	} else {
172916c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
173016c6c56bSVille Syrjälä 
173116c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
173216c6c56bSVille Syrjälä 	}
173316c6c56bSVille Syrjälä 
173416c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
173516c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
173616c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
173716c6c56bSVille Syrjälä 
173816c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
173916c6c56bSVille Syrjälä 	/*
174016c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
174116c6c56bSVille Syrjälä 	 * may miss hotplug events.
174216c6c56bSVille Syrjälä 	 */
174316c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
174416c6c56bSVille Syrjälä }
174516c6c56bSVille Syrjälä 
1746c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1747c1874ed7SImre Deak {
174845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1750c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1751c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1752c1874ed7SImre Deak 
1753c1874ed7SImre Deak 	while (true) {
1754c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1755c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1756c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1757c1874ed7SImre Deak 
1758c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1759c1874ed7SImre Deak 			goto out;
1760c1874ed7SImre Deak 
1761c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1762c1874ed7SImre Deak 
1763c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1764c1874ed7SImre Deak 
1765c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1766c1874ed7SImre Deak 
17677e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
176816c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
176916c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
17707e231dbeSJesse Barnes 
177160611c13SPaulo Zanoni 		if (pm_iir)
1772d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17737e231dbeSJesse Barnes 
17747e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
17757e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
17767e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
17777e231dbeSJesse Barnes 	}
17787e231dbeSJesse Barnes 
17797e231dbeSJesse Barnes out:
17807e231dbeSJesse Barnes 	return ret;
17817e231dbeSJesse Barnes }
17827e231dbeSJesse Barnes 
178343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
178443f328d7SVille Syrjälä {
178545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
178643f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
178743f328d7SVille Syrjälä 	u32 master_ctl, iir;
178843f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
178943f328d7SVille Syrjälä 
1790*3278f67fSVille Syrjälä 	master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~DE_MASTER_IRQ_CONTROL;
1791*3278f67fSVille Syrjälä 	iir = I915_READ(VLV_IIR);
1792*3278f67fSVille Syrjälä 
1793*3278f67fSVille Syrjälä 	if (master_ctl == 0 && iir == 0)
1794*3278f67fSVille Syrjälä 		return IRQ_NONE;
179543f328d7SVille Syrjälä 
179643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
179743f328d7SVille Syrjälä 
1798*3278f67fSVille Syrjälä 	gen8_gt_irq_handler(dev, dev_priv, master_ctl);
179943f328d7SVille Syrjälä 
1800*3278f67fSVille Syrjälä 	valleyview_pipestat_irq_handler(dev, iir);
180143f328d7SVille Syrjälä 
180243f328d7SVille Syrjälä 	/* Consume port.  Then clear IIR or we'll miss events */
180343f328d7SVille Syrjälä 	if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1804*3278f67fSVille Syrjälä 		i9xx_hpd_irq_handler(dev);
180543f328d7SVille Syrjälä 		ret = IRQ_HANDLED;
180643f328d7SVille Syrjälä 	}
180743f328d7SVille Syrjälä 
180843f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, iir);
180943f328d7SVille Syrjälä 
181043f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
181143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
181243f328d7SVille Syrjälä 
1813*3278f67fSVille Syrjälä 	ret = IRQ_HANDLED;
1814*3278f67fSVille Syrjälä 
181543f328d7SVille Syrjälä 	return ret;
181643f328d7SVille Syrjälä }
181743f328d7SVille Syrjälä 
181823e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1819776ad806SJesse Barnes {
18202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18219db4a9c7SJesse Barnes 	int pipe;
1822b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1823776ad806SJesse Barnes 
182410a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
182591d131d2SDaniel Vetter 
1826cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1827cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1828776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1829cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1830cfc33bf7SVille Syrjälä 				 port_name(port));
1831cfc33bf7SVille Syrjälä 	}
1832776ad806SJesse Barnes 
1833ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1834ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1835ce99c256SDaniel Vetter 
1836776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1837515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1838776ad806SJesse Barnes 
1839776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1840776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1841776ad806SJesse Barnes 
1842776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1843776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1844776ad806SJesse Barnes 
1845776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1846776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1847776ad806SJesse Barnes 
18489db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
18499db4a9c7SJesse Barnes 		for_each_pipe(pipe)
18509db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18519db4a9c7SJesse Barnes 					 pipe_name(pipe),
18529db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1853776ad806SJesse Barnes 
1854776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1855776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1856776ad806SJesse Barnes 
1857776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1858776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1859776ad806SJesse Barnes 
1860776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18618664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
18628664281bSPaulo Zanoni 							  false))
1863fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
18648664281bSPaulo Zanoni 
18658664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18668664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
18678664281bSPaulo Zanoni 							  false))
1868fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
18698664281bSPaulo Zanoni }
18708664281bSPaulo Zanoni 
18718664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18728664281bSPaulo Zanoni {
18738664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18748664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18755a69b89fSDaniel Vetter 	enum pipe pipe;
18768664281bSPaulo Zanoni 
1877de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1878de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1879de032bf4SPaulo Zanoni 
18805a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
18815a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
18825a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
18835a69b89fSDaniel Vetter 								  false))
1884fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
18855a69b89fSDaniel Vetter 					  pipe_name(pipe));
18865a69b89fSDaniel Vetter 		}
18878664281bSPaulo Zanoni 
18885a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
18895a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1890277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
18915a69b89fSDaniel Vetter 			else
1892277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
18935a69b89fSDaniel Vetter 		}
18945a69b89fSDaniel Vetter 	}
18958bf1e9f1SShuang He 
18968664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
18978664281bSPaulo Zanoni }
18988664281bSPaulo Zanoni 
18998664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19008664281bSPaulo Zanoni {
19018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19028664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19038664281bSPaulo Zanoni 
1904de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1905de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1906de032bf4SPaulo Zanoni 
19078664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19088664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
19098664281bSPaulo Zanoni 							  false))
1910fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
19118664281bSPaulo Zanoni 
19128664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19138664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19148664281bSPaulo Zanoni 							  false))
1915fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19168664281bSPaulo Zanoni 
19178664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19188664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
19198664281bSPaulo Zanoni 							  false))
1920fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
19218664281bSPaulo Zanoni 
19228664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1923776ad806SJesse Barnes }
1924776ad806SJesse Barnes 
192523e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
192623e81d69SAdam Jackson {
19272d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
192823e81d69SAdam Jackson 	int pipe;
1929b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
193023e81d69SAdam Jackson 
193110a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
193291d131d2SDaniel Vetter 
1933cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1934cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
193523e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1936cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1937cfc33bf7SVille Syrjälä 				 port_name(port));
1938cfc33bf7SVille Syrjälä 	}
193923e81d69SAdam Jackson 
194023e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1941ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
194223e81d69SAdam Jackson 
194323e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1944515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
194523e81d69SAdam Jackson 
194623e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
194723e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
194823e81d69SAdam Jackson 
194923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
195023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
195123e81d69SAdam Jackson 
195223e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
195323e81d69SAdam Jackson 		for_each_pipe(pipe)
195423e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
195523e81d69SAdam Jackson 					 pipe_name(pipe),
195623e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19578664281bSPaulo Zanoni 
19588664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19598664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
196023e81d69SAdam Jackson }
196123e81d69SAdam Jackson 
1962c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1963c008bc6eSPaulo Zanoni {
1964c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
196540da17c2SDaniel Vetter 	enum pipe pipe;
1966c008bc6eSPaulo Zanoni 
1967c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1968c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1969c008bc6eSPaulo Zanoni 
1970c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1971c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1972c008bc6eSPaulo Zanoni 
1973c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1974c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1975c008bc6eSPaulo Zanoni 
197640da17c2SDaniel Vetter 	for_each_pipe(pipe) {
197740da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
19788d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
1979c008bc6eSPaulo Zanoni 
198040da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
198140da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1982fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
198340da17c2SDaniel Vetter 					  pipe_name(pipe));
1984c008bc6eSPaulo Zanoni 
198540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
198640da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
19875b3a856bSDaniel Vetter 
198840da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
198940da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
199040da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
199140da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1992c008bc6eSPaulo Zanoni 		}
1993c008bc6eSPaulo Zanoni 	}
1994c008bc6eSPaulo Zanoni 
1995c008bc6eSPaulo Zanoni 	/* check event from PCH */
1996c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1997c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1998c008bc6eSPaulo Zanoni 
1999c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2000c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2001c008bc6eSPaulo Zanoni 		else
2002c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2003c008bc6eSPaulo Zanoni 
2004c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2005c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2006c008bc6eSPaulo Zanoni 	}
2007c008bc6eSPaulo Zanoni 
2008c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2009c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2010c008bc6eSPaulo Zanoni }
2011c008bc6eSPaulo Zanoni 
20129719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20139719fb98SPaulo Zanoni {
20149719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
201507d27e20SDamien Lespiau 	enum pipe pipe;
20169719fb98SPaulo Zanoni 
20179719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20189719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20199719fb98SPaulo Zanoni 
20209719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20219719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20229719fb98SPaulo Zanoni 
20239719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20249719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20259719fb98SPaulo Zanoni 
202607d27e20SDamien Lespiau 	for_each_pipe(pipe) {
202707d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
20288d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
202940da17c2SDaniel Vetter 
203040da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
203107d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
203207d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
203307d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20349719fb98SPaulo Zanoni 		}
20359719fb98SPaulo Zanoni 	}
20369719fb98SPaulo Zanoni 
20379719fb98SPaulo Zanoni 	/* check event from PCH */
20389719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20399719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20409719fb98SPaulo Zanoni 
20419719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20429719fb98SPaulo Zanoni 
20439719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20449719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20459719fb98SPaulo Zanoni 	}
20469719fb98SPaulo Zanoni }
20479719fb98SPaulo Zanoni 
2048f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2049b1f14ad0SJesse Barnes {
205045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2052f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20530e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2054b1f14ad0SJesse Barnes 
20558664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20568664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2057907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20588664281bSPaulo Zanoni 
2059b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2060b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2061b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
206223a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20630e43406bSChris Wilson 
206444498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
206544498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
206644498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
206744498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
206844498aeaSPaulo Zanoni 	 * due to its back queue). */
2069ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
207044498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
207144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
207244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2073ab5c608bSBen Widawsky 	}
207444498aeaSPaulo Zanoni 
20750e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
20760e43406bSChris Wilson 	if (gt_iir) {
2077d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
20780e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2079d8fc8a47SPaulo Zanoni 		else
2080d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
20810e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
20820e43406bSChris Wilson 		ret = IRQ_HANDLED;
20830e43406bSChris Wilson 	}
2084b1f14ad0SJesse Barnes 
2085b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
20860e43406bSChris Wilson 	if (de_iir) {
2087f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
20889719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2089f1af8fc1SPaulo Zanoni 		else
2090f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
20910e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
20920e43406bSChris Wilson 		ret = IRQ_HANDLED;
20930e43406bSChris Wilson 	}
20940e43406bSChris Wilson 
2095f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2096f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
20970e43406bSChris Wilson 		if (pm_iir) {
2098d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
2099b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21000e43406bSChris Wilson 			ret = IRQ_HANDLED;
21010e43406bSChris Wilson 		}
2102f1af8fc1SPaulo Zanoni 	}
2103b1f14ad0SJesse Barnes 
2104b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2105b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2106ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
210744498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
210844498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2109ab5c608bSBen Widawsky 	}
2110b1f14ad0SJesse Barnes 
2111b1f14ad0SJesse Barnes 	return ret;
2112b1f14ad0SJesse Barnes }
2113b1f14ad0SJesse Barnes 
2114abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2115abd58f01SBen Widawsky {
2116abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2117abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2118abd58f01SBen Widawsky 	u32 master_ctl;
2119abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2120abd58f01SBen Widawsky 	uint32_t tmp = 0;
2121c42664ccSDaniel Vetter 	enum pipe pipe;
2122abd58f01SBen Widawsky 
2123abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2124abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2125abd58f01SBen Widawsky 	if (!master_ctl)
2126abd58f01SBen Widawsky 		return IRQ_NONE;
2127abd58f01SBen Widawsky 
2128abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2129abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2130abd58f01SBen Widawsky 
2131abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2132abd58f01SBen Widawsky 
2133abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2134abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2135abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2136abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2137abd58f01SBen Widawsky 		else if (tmp)
2138abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2139abd58f01SBen Widawsky 		else
2140abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2141abd58f01SBen Widawsky 
2142abd58f01SBen Widawsky 		if (tmp) {
2143abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2144abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2145abd58f01SBen Widawsky 		}
2146abd58f01SBen Widawsky 	}
2147abd58f01SBen Widawsky 
21486d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21496d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21506d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
21516d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
21526d766f02SDaniel Vetter 		else if (tmp)
21536d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
21546d766f02SDaniel Vetter 		else
21556d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
21566d766f02SDaniel Vetter 
21576d766f02SDaniel Vetter 		if (tmp) {
21586d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21596d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
21606d766f02SDaniel Vetter 		}
21616d766f02SDaniel Vetter 	}
21626d766f02SDaniel Vetter 
2163abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2164abd58f01SBen Widawsky 		uint32_t pipe_iir;
2165abd58f01SBen Widawsky 
2166c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2167c42664ccSDaniel Vetter 			continue;
2168c42664ccSDaniel Vetter 
2169abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2170abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
21718d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2172abd58f01SBen Widawsky 
2173d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2174abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2175abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2176abd58f01SBen Widawsky 		}
2177abd58f01SBen Widawsky 
21780fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
21790fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
21800fbe7870SDaniel Vetter 
218138d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
218238d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
218338d83c96SDaniel Vetter 								  false))
2184fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
218538d83c96SDaniel Vetter 					  pipe_name(pipe));
218638d83c96SDaniel Vetter 		}
218738d83c96SDaniel Vetter 
218830100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
218930100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
219030100f2bSDaniel Vetter 				  pipe_name(pipe),
219130100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
219230100f2bSDaniel Vetter 		}
2193abd58f01SBen Widawsky 
2194abd58f01SBen Widawsky 		if (pipe_iir) {
2195abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2196abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2197c42664ccSDaniel Vetter 		} else
2198abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2199abd58f01SBen Widawsky 	}
2200abd58f01SBen Widawsky 
220192d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
220292d03a80SDaniel Vetter 		/*
220392d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
220492d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
220592d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
220692d03a80SDaniel Vetter 		 */
220792d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
220892d03a80SDaniel Vetter 
220992d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
221092d03a80SDaniel Vetter 
221192d03a80SDaniel Vetter 		if (pch_iir) {
221292d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
221392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
221492d03a80SDaniel Vetter 		}
221592d03a80SDaniel Vetter 	}
221692d03a80SDaniel Vetter 
2217abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2218abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2219abd58f01SBen Widawsky 
2220abd58f01SBen Widawsky 	return ret;
2221abd58f01SBen Widawsky }
2222abd58f01SBen Widawsky 
222317e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
222417e1df07SDaniel Vetter 			       bool reset_completed)
222517e1df07SDaniel Vetter {
222617e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
222717e1df07SDaniel Vetter 	int i;
222817e1df07SDaniel Vetter 
222917e1df07SDaniel Vetter 	/*
223017e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
223117e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
223217e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
223317e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
223417e1df07SDaniel Vetter 	 */
223517e1df07SDaniel Vetter 
223617e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
223717e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
223817e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
223917e1df07SDaniel Vetter 
224017e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
224117e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
224217e1df07SDaniel Vetter 
224317e1df07SDaniel Vetter 	/*
224417e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
224517e1df07SDaniel Vetter 	 * reset state is cleared.
224617e1df07SDaniel Vetter 	 */
224717e1df07SDaniel Vetter 	if (reset_completed)
224817e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
224917e1df07SDaniel Vetter }
225017e1df07SDaniel Vetter 
22518a905236SJesse Barnes /**
22528a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
22538a905236SJesse Barnes  * @work: work struct
22548a905236SJesse Barnes  *
22558a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
22568a905236SJesse Barnes  * was detected.
22578a905236SJesse Barnes  */
22588a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
22598a905236SJesse Barnes {
22601f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
22611f83fee0SDaniel Vetter 						    work);
22622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
22632d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
22648a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2265cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2266cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2267cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
226817e1df07SDaniel Vetter 	int ret;
22698a905236SJesse Barnes 
22705bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22718a905236SJesse Barnes 
22727db0ba24SDaniel Vetter 	/*
22737db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22747db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22757db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
22767db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
22777db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
22787db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
22797db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
22807db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
22817db0ba24SDaniel Vetter 	 */
22827db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
228344d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
22845bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
22857db0ba24SDaniel Vetter 				   reset_event);
22861f83fee0SDaniel Vetter 
228717e1df07SDaniel Vetter 		/*
2288f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2289f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2290f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2291f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2292f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2293f454c694SImre Deak 		 */
2294f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2295f454c694SImre Deak 		/*
229617e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
229717e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
229817e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
229917e1df07SDaniel Vetter 		 * deadlocks with the reset work.
230017e1df07SDaniel Vetter 		 */
2301f69061beSDaniel Vetter 		ret = i915_reset(dev);
2302f69061beSDaniel Vetter 
230317e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
230417e1df07SDaniel Vetter 
2305f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2306f454c694SImre Deak 
2307f69061beSDaniel Vetter 		if (ret == 0) {
2308f69061beSDaniel Vetter 			/*
2309f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2310f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2311f69061beSDaniel Vetter 			 * complete.
2312f69061beSDaniel Vetter 			 *
2313f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2314f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2315f69061beSDaniel Vetter 			 * updates before
2316f69061beSDaniel Vetter 			 * the counter increment.
2317f69061beSDaniel Vetter 			 */
2318f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2319f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2320f69061beSDaniel Vetter 
23215bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2322f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23231f83fee0SDaniel Vetter 		} else {
23242ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2325f316a42cSBen Gamari 		}
23261f83fee0SDaniel Vetter 
232717e1df07SDaniel Vetter 		/*
232817e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
232917e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
233017e1df07SDaniel Vetter 		 */
233117e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2332f316a42cSBen Gamari 	}
23338a905236SJesse Barnes }
23348a905236SJesse Barnes 
233535aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2336c0e09200SDave Airlie {
23378a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2338bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
233963eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2340050ee91fSBen Widawsky 	int pipe, i;
234163eeaf38SJesse Barnes 
234235aed2e6SChris Wilson 	if (!eir)
234335aed2e6SChris Wilson 		return;
234463eeaf38SJesse Barnes 
2345a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
23468a905236SJesse Barnes 
2347bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2348bd9854f9SBen Widawsky 
23498a905236SJesse Barnes 	if (IS_G4X(dev)) {
23508a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
23518a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
23528a905236SJesse Barnes 
2353a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2354a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2355050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2356050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2357a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2358a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
23598a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23603143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
23618a905236SJesse Barnes 		}
23628a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
23638a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2364a70491ccSJoe Perches 			pr_err("page table error\n");
2365a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
23668a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23673143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23688a905236SJesse Barnes 		}
23698a905236SJesse Barnes 	}
23708a905236SJesse Barnes 
2371a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
237263eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
237363eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2374a70491ccSJoe Perches 			pr_err("page table error\n");
2375a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
237663eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23773143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
237863eeaf38SJesse Barnes 		}
23798a905236SJesse Barnes 	}
23808a905236SJesse Barnes 
238163eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2382a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
23839db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2384a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
23859db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
238663eeaf38SJesse Barnes 		/* pipestat has already been acked */
238763eeaf38SJesse Barnes 	}
238863eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2389a70491ccSJoe Perches 		pr_err("instruction error\n");
2390a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2391050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2392050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2393a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
239463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
239563eeaf38SJesse Barnes 
2396a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2397a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2398a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
239963eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24003143a2bfSChris Wilson 			POSTING_READ(IPEIR);
240163eeaf38SJesse Barnes 		} else {
240263eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
240363eeaf38SJesse Barnes 
2404a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2405a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2406a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2407a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
240863eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24093143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
241063eeaf38SJesse Barnes 		}
241163eeaf38SJesse Barnes 	}
241263eeaf38SJesse Barnes 
241363eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24143143a2bfSChris Wilson 	POSTING_READ(EIR);
241563eeaf38SJesse Barnes 	eir = I915_READ(EIR);
241663eeaf38SJesse Barnes 	if (eir) {
241763eeaf38SJesse Barnes 		/*
241863eeaf38SJesse Barnes 		 * some errors might have become stuck,
241963eeaf38SJesse Barnes 		 * mask them.
242063eeaf38SJesse Barnes 		 */
242163eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
242263eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
242363eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
242463eeaf38SJesse Barnes 	}
242535aed2e6SChris Wilson }
242635aed2e6SChris Wilson 
242735aed2e6SChris Wilson /**
242835aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
242935aed2e6SChris Wilson  * @dev: drm device
243035aed2e6SChris Wilson  *
243135aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
243235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
243335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
243435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
243535aed2e6SChris Wilson  * of a ring dump etc.).
243635aed2e6SChris Wilson  */
243758174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
243858174462SMika Kuoppala 		       const char *fmt, ...)
243935aed2e6SChris Wilson {
244035aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
244158174462SMika Kuoppala 	va_list args;
244258174462SMika Kuoppala 	char error_msg[80];
244335aed2e6SChris Wilson 
244458174462SMika Kuoppala 	va_start(args, fmt);
244558174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
244658174462SMika Kuoppala 	va_end(args);
244758174462SMika Kuoppala 
244858174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
244935aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
24508a905236SJesse Barnes 
2451ba1234d1SBen Gamari 	if (wedged) {
2452f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2453f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2454ba1234d1SBen Gamari 
245511ed50ecSBen Gamari 		/*
245617e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
245717e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
245817e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
245917e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
246017e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
246117e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
246217e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
246317e1df07SDaniel Vetter 		 *
246417e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
246517e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
246617e1df07SDaniel Vetter 		 * counter atomic_t.
246711ed50ecSBen Gamari 		 */
246817e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
246911ed50ecSBen Gamari 	}
247011ed50ecSBen Gamari 
2471122f46baSDaniel Vetter 	/*
2472122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2473122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2474122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2475122f46baSDaniel Vetter 	 * code will deadlock.
2476122f46baSDaniel Vetter 	 */
2477122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
24788a905236SJesse Barnes }
24798a905236SJesse Barnes 
248021ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
24814e5359cdSSimon Farnsworth {
24822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24834e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
24844e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
248505394f39SChris Wilson 	struct drm_i915_gem_object *obj;
24864e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
24874e5359cdSSimon Farnsworth 	unsigned long flags;
24884e5359cdSSimon Farnsworth 	bool stall_detected;
24894e5359cdSSimon Farnsworth 
24904e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
24914e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
24924e5359cdSSimon Farnsworth 		return;
24934e5359cdSSimon Farnsworth 
24944e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
24954e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
24964e5359cdSSimon Farnsworth 
2497e7d841caSChris Wilson 	if (work == NULL ||
2498e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2499e7d841caSChris Wilson 	    !work->enable_stall_check) {
25004e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
25014e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
25024e5359cdSSimon Farnsworth 		return;
25034e5359cdSSimon Farnsworth 	}
25044e5359cdSSimon Farnsworth 
25054e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
250605394f39SChris Wilson 	obj = work->pending_flip_obj;
2507a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
25089db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2509446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2510f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
25114e5359cdSSimon Farnsworth 	} else {
25129db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2513f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2514f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2515f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
25164e5359cdSSimon Farnsworth 	}
25174e5359cdSSimon Farnsworth 
25184e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
25194e5359cdSSimon Farnsworth 
25204e5359cdSSimon Farnsworth 	if (stall_detected) {
25214e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
25224e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
25234e5359cdSSimon Farnsworth 	}
25244e5359cdSSimon Farnsworth }
25254e5359cdSSimon Farnsworth 
252642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
252742f52ef8SKeith Packard  * we use as a pipe index
252842f52ef8SKeith Packard  */
2529f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25300a3e67a4SJesse Barnes {
25312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2532e9d21d7fSKeith Packard 	unsigned long irqflags;
253371e0ffa5SJesse Barnes 
25345eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
253571e0ffa5SJesse Barnes 		return -EINVAL;
25360a3e67a4SJesse Barnes 
25371ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2538f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25397c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2540755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25410a3e67a4SJesse Barnes 	else
25427c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2543755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25448692d00eSChris Wilson 
25458692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
25463d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
25476b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
25481ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25498692d00eSChris Wilson 
25500a3e67a4SJesse Barnes 	return 0;
25510a3e67a4SJesse Barnes }
25520a3e67a4SJesse Barnes 
2553f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2554f796cf8fSJesse Barnes {
25552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2556f796cf8fSJesse Barnes 	unsigned long irqflags;
2557b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
255840da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2559f796cf8fSJesse Barnes 
2560f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2561f796cf8fSJesse Barnes 		return -EINVAL;
2562f796cf8fSJesse Barnes 
2563f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2564b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2565b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2566b1f14ad0SJesse Barnes 
2567b1f14ad0SJesse Barnes 	return 0;
2568b1f14ad0SJesse Barnes }
2569b1f14ad0SJesse Barnes 
25707e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25717e231dbeSJesse Barnes {
25722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25737e231dbeSJesse Barnes 	unsigned long irqflags;
25747e231dbeSJesse Barnes 
25757e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
25767e231dbeSJesse Barnes 		return -EINVAL;
25777e231dbeSJesse Barnes 
25787e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
257931acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2580755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
25817e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25827e231dbeSJesse Barnes 
25837e231dbeSJesse Barnes 	return 0;
25847e231dbeSJesse Barnes }
25857e231dbeSJesse Barnes 
2586abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2587abd58f01SBen Widawsky {
2588abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2589abd58f01SBen Widawsky 	unsigned long irqflags;
2590abd58f01SBen Widawsky 
2591abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2592abd58f01SBen Widawsky 		return -EINVAL;
2593abd58f01SBen Widawsky 
2594abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25957167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
25967167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2597abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2598abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2599abd58f01SBen Widawsky 	return 0;
2600abd58f01SBen Widawsky }
2601abd58f01SBen Widawsky 
260242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
260342f52ef8SKeith Packard  * we use as a pipe index
260442f52ef8SKeith Packard  */
2605f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26060a3e67a4SJesse Barnes {
26072d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2608e9d21d7fSKeith Packard 	unsigned long irqflags;
26090a3e67a4SJesse Barnes 
26101ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26113d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
26126b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
26138692d00eSChris Wilson 
26147c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2615755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2616755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26171ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26180a3e67a4SJesse Barnes }
26190a3e67a4SJesse Barnes 
2620f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2621f796cf8fSJesse Barnes {
26222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2623f796cf8fSJesse Barnes 	unsigned long irqflags;
2624b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
262540da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2626f796cf8fSJesse Barnes 
2627f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2628b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2629b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2630b1f14ad0SJesse Barnes }
2631b1f14ad0SJesse Barnes 
26327e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26337e231dbeSJesse Barnes {
26342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26357e231dbeSJesse Barnes 	unsigned long irqflags;
26367e231dbeSJesse Barnes 
26377e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
263831acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2639755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26407e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26417e231dbeSJesse Barnes }
26427e231dbeSJesse Barnes 
2643abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2644abd58f01SBen Widawsky {
2645abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2646abd58f01SBen Widawsky 	unsigned long irqflags;
2647abd58f01SBen Widawsky 
2648abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2649abd58f01SBen Widawsky 		return;
2650abd58f01SBen Widawsky 
2651abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26527167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26537167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2654abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2655abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2656abd58f01SBen Widawsky }
2657abd58f01SBen Widawsky 
2658893eead0SChris Wilson static u32
2659893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2660852835f3SZou Nan hai {
2661893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2662893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2663893eead0SChris Wilson }
2664893eead0SChris Wilson 
26659107e9d2SChris Wilson static bool
26669107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2667893eead0SChris Wilson {
26689107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26699107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2670f65d9421SBen Gamari }
2671f65d9421SBen Gamari 
2672a028c4b0SDaniel Vetter static bool
2673a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2674a028c4b0SDaniel Vetter {
2675a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2676a028c4b0SDaniel Vetter 		/*
2677a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2678a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2679a028c4b0SDaniel Vetter 		 * we merge that code.
2680a028c4b0SDaniel Vetter 		 */
2681a028c4b0SDaniel Vetter 		return false;
2682a028c4b0SDaniel Vetter 	} else {
2683a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2684a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2685a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2686a028c4b0SDaniel Vetter 	}
2687a028c4b0SDaniel Vetter }
2688a028c4b0SDaniel Vetter 
26896274f212SChris Wilson static struct intel_ring_buffer *
2690921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2691921d42eaSDaniel Vetter {
2692921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2693921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2694921d42eaSDaniel Vetter 	int i;
2695921d42eaSDaniel Vetter 
2696921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2697921d42eaSDaniel Vetter 		/*
2698921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2699921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2700921d42eaSDaniel Vetter 		 * we merge that code.
2701921d42eaSDaniel Vetter 		 */
2702921d42eaSDaniel Vetter 		return NULL;
2703921d42eaSDaniel Vetter 	} else {
2704921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2705921d42eaSDaniel Vetter 
2706921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2707921d42eaSDaniel Vetter 			if(ring == signaller)
2708921d42eaSDaniel Vetter 				continue;
2709921d42eaSDaniel Vetter 
2710ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2711921d42eaSDaniel Vetter 				return signaller;
2712921d42eaSDaniel Vetter 		}
2713921d42eaSDaniel Vetter 	}
2714921d42eaSDaniel Vetter 
2715921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2716921d42eaSDaniel Vetter 		  ring->id, ipehr);
2717921d42eaSDaniel Vetter 
2718921d42eaSDaniel Vetter 	return NULL;
2719921d42eaSDaniel Vetter }
2720921d42eaSDaniel Vetter 
27216274f212SChris Wilson static struct intel_ring_buffer *
27226274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2723a24a11e6SChris Wilson {
2724a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
272588fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
272688fe429dSDaniel Vetter 	int i;
2727a24a11e6SChris Wilson 
2728a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2729a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27306274f212SChris Wilson 		return NULL;
2731a24a11e6SChris Wilson 
273288fe429dSDaniel Vetter 	/*
273388fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
273488fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
273588fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
273688fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
273788fe429dSDaniel Vetter 	 * ringbuffer itself.
2738a24a11e6SChris Wilson 	 */
273988fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
274088fe429dSDaniel Vetter 
274188fe429dSDaniel Vetter 	for (i = 4; i; --i) {
274288fe429dSDaniel Vetter 		/*
274388fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
274488fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
274588fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
274688fe429dSDaniel Vetter 		 */
274788fe429dSDaniel Vetter 		head &= ring->size - 1;
274888fe429dSDaniel Vetter 
274988fe429dSDaniel Vetter 		/* This here seems to blow up */
275088fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2751a24a11e6SChris Wilson 		if (cmd == ipehr)
2752a24a11e6SChris Wilson 			break;
2753a24a11e6SChris Wilson 
275488fe429dSDaniel Vetter 		head -= 4;
275588fe429dSDaniel Vetter 	}
2756a24a11e6SChris Wilson 
275788fe429dSDaniel Vetter 	if (!i)
275888fe429dSDaniel Vetter 		return NULL;
275988fe429dSDaniel Vetter 
276088fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2761921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2762a24a11e6SChris Wilson }
2763a24a11e6SChris Wilson 
27646274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
27656274f212SChris Wilson {
27666274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
27676274f212SChris Wilson 	struct intel_ring_buffer *signaller;
27686274f212SChris Wilson 	u32 seqno, ctl;
27696274f212SChris Wilson 
27706274f212SChris Wilson 	ring->hangcheck.deadlock = true;
27716274f212SChris Wilson 
27726274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27736274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
27746274f212SChris Wilson 		return -1;
27756274f212SChris Wilson 
27766274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
27776274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
27786274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
27796274f212SChris Wilson 		return -1;
27806274f212SChris Wilson 
27816274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
27826274f212SChris Wilson }
27836274f212SChris Wilson 
27846274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
27856274f212SChris Wilson {
27866274f212SChris Wilson 	struct intel_ring_buffer *ring;
27876274f212SChris Wilson 	int i;
27886274f212SChris Wilson 
27896274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
27906274f212SChris Wilson 		ring->hangcheck.deadlock = false;
27916274f212SChris Wilson }
27926274f212SChris Wilson 
2793ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
279450877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
27951ec14ad3SChris Wilson {
27961ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
27971ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
27989107e9d2SChris Wilson 	u32 tmp;
27999107e9d2SChris Wilson 
28006274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2801f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
28026274f212SChris Wilson 
28039107e9d2SChris Wilson 	if (IS_GEN2(dev))
2804f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28059107e9d2SChris Wilson 
28069107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28079107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28089107e9d2SChris Wilson 	 * and break the hang. This should work on
28099107e9d2SChris Wilson 	 * all but the second generation chipsets.
28109107e9d2SChris Wilson 	 */
28119107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28121ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
281358174462SMika Kuoppala 		i915_handle_error(dev, false,
281458174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28151ec14ad3SChris Wilson 				  ring->name);
28161ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2817f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28181ec14ad3SChris Wilson 	}
2819a24a11e6SChris Wilson 
28206274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28216274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28226274f212SChris Wilson 		default:
2823f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28246274f212SChris Wilson 		case 1:
282558174462SMika Kuoppala 			i915_handle_error(dev, false,
282658174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2827a24a11e6SChris Wilson 					  ring->name);
2828a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2829f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28306274f212SChris Wilson 		case 0:
2831f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28326274f212SChris Wilson 		}
28339107e9d2SChris Wilson 	}
28349107e9d2SChris Wilson 
2835f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2836a24a11e6SChris Wilson }
2837d1e61e7fSChris Wilson 
2838f65d9421SBen Gamari /**
2839f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
284005407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
284105407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
284205407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
284305407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
284405407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2845f65d9421SBen Gamari  */
2846a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2847f65d9421SBen Gamari {
2848f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
28492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2850b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2851b4519513SChris Wilson 	int i;
285205407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28539107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28549107e9d2SChris Wilson #define BUSY 1
28559107e9d2SChris Wilson #define KICK 5
28569107e9d2SChris Wilson #define HUNG 20
2857893eead0SChris Wilson 
2858d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28593e0dc6b0SBen Widawsky 		return;
28603e0dc6b0SBen Widawsky 
2861b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
286250877445SChris Wilson 		u64 acthd;
286350877445SChris Wilson 		u32 seqno;
28649107e9d2SChris Wilson 		bool busy = true;
2865b4519513SChris Wilson 
28666274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28676274f212SChris Wilson 
286805407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
286905407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
287005407ff8SMika Kuoppala 
287105407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
28729107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2873da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2874da661464SMika Kuoppala 
28759107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
28769107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2877094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2878f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
28799107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
28809107e9d2SChris Wilson 								  ring->name);
2881f4adcd24SDaniel Vetter 						else
2882f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2883f4adcd24SDaniel Vetter 								 ring->name);
28849107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2885094f9a54SChris Wilson 					}
2886094f9a54SChris Wilson 					/* Safeguard against driver failure */
2887094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
28889107e9d2SChris Wilson 				} else
28899107e9d2SChris Wilson 					busy = false;
289005407ff8SMika Kuoppala 			} else {
28916274f212SChris Wilson 				/* We always increment the hangcheck score
28926274f212SChris Wilson 				 * if the ring is busy and still processing
28936274f212SChris Wilson 				 * the same request, so that no single request
28946274f212SChris Wilson 				 * can run indefinitely (such as a chain of
28956274f212SChris Wilson 				 * batches). The only time we do not increment
28966274f212SChris Wilson 				 * the hangcheck score on this ring, if this
28976274f212SChris Wilson 				 * ring is in a legitimate wait for another
28986274f212SChris Wilson 				 * ring. In that case the waiting ring is a
28996274f212SChris Wilson 				 * victim and we want to be sure we catch the
29006274f212SChris Wilson 				 * right culprit. Then every time we do kick
29016274f212SChris Wilson 				 * the ring, add a small increment to the
29026274f212SChris Wilson 				 * score so that we can catch a batch that is
29036274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29046274f212SChris Wilson 				 * for stalling the machine.
29059107e9d2SChris Wilson 				 */
2906ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2907ad8beaeaSMika Kuoppala 								    acthd);
2908ad8beaeaSMika Kuoppala 
2909ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2910da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2911f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
29126274f212SChris Wilson 					break;
2913f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2914ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29156274f212SChris Wilson 					break;
2916f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2917ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29186274f212SChris Wilson 					break;
2919f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2920ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29216274f212SChris Wilson 					stuck[i] = true;
29226274f212SChris Wilson 					break;
29236274f212SChris Wilson 				}
292405407ff8SMika Kuoppala 			}
29259107e9d2SChris Wilson 		} else {
2926da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2927da661464SMika Kuoppala 
29289107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29299107e9d2SChris Wilson 			 * attempts across multiple batches.
29309107e9d2SChris Wilson 			 */
29319107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29329107e9d2SChris Wilson 				ring->hangcheck.score--;
2933cbb465e7SChris Wilson 		}
2934f65d9421SBen Gamari 
293505407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
293605407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29379107e9d2SChris Wilson 		busy_count += busy;
293805407ff8SMika Kuoppala 	}
293905407ff8SMika Kuoppala 
294005407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2941b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2942b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
294305407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2944a43adf07SChris Wilson 				 ring->name);
2945a43adf07SChris Wilson 			rings_hung++;
294605407ff8SMika Kuoppala 		}
294705407ff8SMika Kuoppala 	}
294805407ff8SMika Kuoppala 
294905407ff8SMika Kuoppala 	if (rings_hung)
295058174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
295105407ff8SMika Kuoppala 
295205407ff8SMika Kuoppala 	if (busy_count)
295305407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
295405407ff8SMika Kuoppala 		 * being added */
295510cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
295610cd45b6SMika Kuoppala }
295710cd45b6SMika Kuoppala 
295810cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
295910cd45b6SMika Kuoppala {
296010cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2961d330a953SJani Nikula 	if (!i915.enable_hangcheck)
296210cd45b6SMika Kuoppala 		return;
296310cd45b6SMika Kuoppala 
296499584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
296510cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2966f65d9421SBen Gamari }
2967f65d9421SBen Gamari 
29681c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
296991738a95SPaulo Zanoni {
297091738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
297191738a95SPaulo Zanoni 
297291738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
297391738a95SPaulo Zanoni 		return;
297491738a95SPaulo Zanoni 
2975f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2976105b122eSPaulo Zanoni 
2977105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2978105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2979622364b6SPaulo Zanoni }
2980105b122eSPaulo Zanoni 
298191738a95SPaulo Zanoni /*
2982622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2983622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2984622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2985622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2986622364b6SPaulo Zanoni  *
2987622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
298891738a95SPaulo Zanoni  */
2989622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2990622364b6SPaulo Zanoni {
2991622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2992622364b6SPaulo Zanoni 
2993622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2994622364b6SPaulo Zanoni 		return;
2995622364b6SPaulo Zanoni 
2996622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
299791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
299891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
299991738a95SPaulo Zanoni }
300091738a95SPaulo Zanoni 
30017c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3002d18ea1b5SDaniel Vetter {
3003d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3004d18ea1b5SDaniel Vetter 
3005f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3006a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3007f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3008d18ea1b5SDaniel Vetter }
3009d18ea1b5SDaniel Vetter 
3010c0e09200SDave Airlie /* drm_dma.h hooks
3011c0e09200SDave Airlie */
3012be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3013036a4a7dSZhenyu Wang {
30142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3015036a4a7dSZhenyu Wang 
30160c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3017bdfcdb63SDaniel Vetter 
3018f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3019c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3020c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3021036a4a7dSZhenyu Wang 
30227c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3023c650156aSZhenyu Wang 
30241c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30257d99163dSBen Widawsky }
30267d99163dSBen Widawsky 
3027be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev)
3028be30b29fSPaulo Zanoni {
3029be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
30307d99163dSBen Widawsky }
30317d99163dSBen Widawsky 
30327e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30337e231dbeSJesse Barnes {
30342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30357e231dbeSJesse Barnes 	int pipe;
30367e231dbeSJesse Barnes 
30377e231dbeSJesse Barnes 	/* VLV magic */
30387e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30397e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30407e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30417e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30427e231dbeSJesse Barnes 
30437e231dbeSJesse Barnes 	/* and GT */
30447e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30457e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3046d18ea1b5SDaniel Vetter 
30477c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30487e231dbeSJesse Barnes 
30497e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
30507e231dbeSJesse Barnes 
30517e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
30527e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
30537e231dbeSJesse Barnes 	for_each_pipe(pipe)
30547e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30557e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30567e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
30577e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
30587e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30597e231dbeSJesse Barnes }
30607e231dbeSJesse Barnes 
3061823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3062abd58f01SBen Widawsky {
3063abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3064abd58f01SBen Widawsky 	int pipe;
3065abd58f01SBen Widawsky 
3066abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3067abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3068abd58f01SBen Widawsky 
3069f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
3070f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
3071f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
3072f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
3073abd58f01SBen Widawsky 
3074823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3075f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3076abd58f01SBen Widawsky 
3077f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3078f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3079f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3080abd58f01SBen Widawsky 
30811c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3082abd58f01SBen Widawsky }
3083abd58f01SBen Widawsky 
3084823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev)
3085823f6b38SPaulo Zanoni {
3086823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3087abd58f01SBen Widawsky }
3088abd58f01SBen Widawsky 
308943f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
309043f328d7SVille Syrjälä {
309143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
309243f328d7SVille Syrjälä 	int pipe;
309343f328d7SVille Syrjälä 
309443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
309543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
309643f328d7SVille Syrjälä 
309743f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 0);
309843f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 1);
309943f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 2);
310043f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 3);
310143f328d7SVille Syrjälä 
310243f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
310343f328d7SVille Syrjälä 
310443f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
310543f328d7SVille Syrjälä 
310643f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
310743f328d7SVille Syrjälä 
310843f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
310943f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
311043f328d7SVille Syrjälä 
311143f328d7SVille Syrjälä 	for_each_pipe(pipe)
311243f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
311343f328d7SVille Syrjälä 
311443f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
311543f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
311643f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
311743f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
311843f328d7SVille Syrjälä }
311943f328d7SVille Syrjälä 
312082a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
312182a28bcfSDaniel Vetter {
31222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
312382a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
312482a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3125fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
312682a28bcfSDaniel Vetter 
312782a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3128fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
312982a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3130cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3131fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
313282a28bcfSDaniel Vetter 	} else {
3133fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
313482a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3135cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3136fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
313782a28bcfSDaniel Vetter 	}
313882a28bcfSDaniel Vetter 
3139fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
314082a28bcfSDaniel Vetter 
31417fe0b973SKeith Packard 	/*
31427fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31437fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31447fe0b973SKeith Packard 	 *
31457fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31467fe0b973SKeith Packard 	 */
31477fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31487fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31497fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31507fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31517fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31527fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31537fe0b973SKeith Packard }
31547fe0b973SKeith Packard 
3155d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3156d46da437SPaulo Zanoni {
31572d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
315882a28bcfSDaniel Vetter 	u32 mask;
3159d46da437SPaulo Zanoni 
3160692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3161692a04cfSDaniel Vetter 		return;
3162692a04cfSDaniel Vetter 
3163105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31645c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3165105b122eSPaulo Zanoni 	else
31665c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
31678664281bSPaulo Zanoni 
3168337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3169d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3170d46da437SPaulo Zanoni }
3171d46da437SPaulo Zanoni 
31720a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31730a9a8c91SDaniel Vetter {
31740a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31750a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
31760a9a8c91SDaniel Vetter 
31770a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
31780a9a8c91SDaniel Vetter 
31790a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3180040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
31810a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
318235a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
318335a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
31840a9a8c91SDaniel Vetter 	}
31850a9a8c91SDaniel Vetter 
31860a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
31870a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
31880a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
31890a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
31900a9a8c91SDaniel Vetter 	} else {
31910a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
31920a9a8c91SDaniel Vetter 	}
31930a9a8c91SDaniel Vetter 
319435079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
31950a9a8c91SDaniel Vetter 
31960a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3197a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
31980a9a8c91SDaniel Vetter 
31990a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32000a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32010a9a8c91SDaniel Vetter 
3202605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
320335079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32040a9a8c91SDaniel Vetter 	}
32050a9a8c91SDaniel Vetter }
32060a9a8c91SDaniel Vetter 
3207f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3208036a4a7dSZhenyu Wang {
32094bc9d430SDaniel Vetter 	unsigned long irqflags;
32102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32118e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32128e76f8dcSPaulo Zanoni 
32138e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32148e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32158e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32168e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32175c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32188e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32195c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32208e76f8dcSPaulo Zanoni 	} else {
32218e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3222ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32235b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32245b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32255b3a856bSDaniel Vetter 				DE_POISON);
32265c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32275c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32288e76f8dcSPaulo Zanoni 	}
3229036a4a7dSZhenyu Wang 
32301ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3231036a4a7dSZhenyu Wang 
32320c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32330c841212SPaulo Zanoni 
3234622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3235622364b6SPaulo Zanoni 
323635079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3237036a4a7dSZhenyu Wang 
32380a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3239036a4a7dSZhenyu Wang 
3240d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32417fe0b973SKeith Packard 
3242f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32436005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32446005ce42SDaniel Vetter 		 *
32456005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32464bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32474bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
32484bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3249f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
32504bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3251f97108d1SJesse Barnes 	}
3252f97108d1SJesse Barnes 
3253036a4a7dSZhenyu Wang 	return 0;
3254036a4a7dSZhenyu Wang }
3255036a4a7dSZhenyu Wang 
3256f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3257f8b79e58SImre Deak {
3258f8b79e58SImre Deak 	u32 pipestat_mask;
3259f8b79e58SImre Deak 	u32 iir_mask;
3260f8b79e58SImre Deak 
3261f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3262f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3263f8b79e58SImre Deak 
3264f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3265f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3266f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3267f8b79e58SImre Deak 
3268f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3269f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3270f8b79e58SImre Deak 
3271f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3272f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3273f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3274f8b79e58SImre Deak 
3275f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3276f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3277f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3278f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3279f8b79e58SImre Deak 
3280f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3281f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3282f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3283f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3284f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3285f8b79e58SImre Deak }
3286f8b79e58SImre Deak 
3287f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3288f8b79e58SImre Deak {
3289f8b79e58SImre Deak 	u32 pipestat_mask;
3290f8b79e58SImre Deak 	u32 iir_mask;
3291f8b79e58SImre Deak 
3292f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3293f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
32946c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3295f8b79e58SImre Deak 
3296f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3297f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3298f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3299f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3300f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3301f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3302f8b79e58SImre Deak 
3303f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3304f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3305f8b79e58SImre Deak 
3306f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3307f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3308f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3309f8b79e58SImre Deak 
3310f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3311f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3312f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3313f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3314f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3315f8b79e58SImre Deak }
3316f8b79e58SImre Deak 
3317f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3318f8b79e58SImre Deak {
3319f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3320f8b79e58SImre Deak 
3321f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3322f8b79e58SImre Deak 		return;
3323f8b79e58SImre Deak 
3324f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3325f8b79e58SImre Deak 
3326f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3327f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3328f8b79e58SImre Deak }
3329f8b79e58SImre Deak 
3330f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3331f8b79e58SImre Deak {
3332f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3333f8b79e58SImre Deak 
3334f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3335f8b79e58SImre Deak 		return;
3336f8b79e58SImre Deak 
3337f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3338f8b79e58SImre Deak 
3339f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3340f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3341f8b79e58SImre Deak }
3342f8b79e58SImre Deak 
33437e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
33447e231dbeSJesse Barnes {
33452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3346b79480baSDaniel Vetter 	unsigned long irqflags;
33477e231dbeSJesse Barnes 
3348f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33497e231dbeSJesse Barnes 
335020afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
335120afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
335220afbda2SDaniel Vetter 
33537e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3354f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
33557e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33567e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33577e231dbeSJesse Barnes 
3358b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3359b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3360b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3361f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3362f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3363b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
336431acc7f5SJesse Barnes 
33657e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33667e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33677e231dbeSJesse Barnes 
33680a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33697e231dbeSJesse Barnes 
33707e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
33717e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
33727e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33737e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
33747e231dbeSJesse Barnes #endif
33757e231dbeSJesse Barnes 
33767e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
337720afbda2SDaniel Vetter 
337820afbda2SDaniel Vetter 	return 0;
337920afbda2SDaniel Vetter }
338020afbda2SDaniel Vetter 
3381abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3382abd58f01SBen Widawsky {
3383abd58f01SBen Widawsky 	int i;
3384abd58f01SBen Widawsky 
3385abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3386abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3387abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3388abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3389abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3390abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3391abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3392abd58f01SBen Widawsky 		0,
3393abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3394abd58f01SBen Widawsky 		};
3395abd58f01SBen Widawsky 
3396337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
339735079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
33980961021aSBen Widawsky 
33990961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3400abd58f01SBen Widawsky }
3401abd58f01SBen Widawsky 
3402abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3403abd58f01SBen Widawsky {
3404abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3405d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
34060fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
340730100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34085c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
34095c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3410abd58f01SBen Widawsky 	int pipe;
341113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
341213b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
341313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3414abd58f01SBen Widawsky 
3415337ba017SPaulo Zanoni 	for_each_pipe(pipe)
341635079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
341735079899SPaulo Zanoni 				  de_pipe_enables);
3418abd58f01SBen Widawsky 
341935079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3420abd58f01SBen Widawsky }
3421abd58f01SBen Widawsky 
3422abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3423abd58f01SBen Widawsky {
3424abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3425abd58f01SBen Widawsky 
3426622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3427622364b6SPaulo Zanoni 
3428abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3429abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3430abd58f01SBen Widawsky 
3431abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3432abd58f01SBen Widawsky 
3433abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3434abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3435abd58f01SBen Widawsky 
3436abd58f01SBen Widawsky 	return 0;
3437abd58f01SBen Widawsky }
3438abd58f01SBen Widawsky 
343943f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
344043f328d7SVille Syrjälä {
344143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
344243f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
344343f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
344443f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3445*3278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3446*3278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3447*3278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
344843f328d7SVille Syrjälä 	unsigned long irqflags;
344943f328d7SVille Syrjälä 	int pipe;
345043f328d7SVille Syrjälä 
345143f328d7SVille Syrjälä 	/*
345243f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
345343f328d7SVille Syrjälä 	 * toggle them based on usage.
345443f328d7SVille Syrjälä 	 */
3455*3278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
345643f328d7SVille Syrjälä 
345743f328d7SVille Syrjälä 	for_each_pipe(pipe)
345843f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
345943f328d7SVille Syrjälä 
346043f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3461*3278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
346243f328d7SVille Syrjälä 	for_each_pipe(pipe)
346343f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
346443f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
346543f328d7SVille Syrjälä 
346643f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
346743f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
346843f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
346943f328d7SVille Syrjälä 
347043f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
347143f328d7SVille Syrjälä 
347243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
347343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
347443f328d7SVille Syrjälä 
347543f328d7SVille Syrjälä 	return 0;
347643f328d7SVille Syrjälä }
347743f328d7SVille Syrjälä 
3478abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3479abd58f01SBen Widawsky {
3480abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3481abd58f01SBen Widawsky 
3482abd58f01SBen Widawsky 	if (!dev_priv)
3483abd58f01SBen Widawsky 		return;
3484abd58f01SBen Widawsky 
3485d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3486abd58f01SBen Widawsky 
3487823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3488abd58f01SBen Widawsky }
3489abd58f01SBen Widawsky 
34907e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34917e231dbeSJesse Barnes {
34922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3493f8b79e58SImre Deak 	unsigned long irqflags;
34947e231dbeSJesse Barnes 	int pipe;
34957e231dbeSJesse Barnes 
34967e231dbeSJesse Barnes 	if (!dev_priv)
34977e231dbeSJesse Barnes 		return;
34987e231dbeSJesse Barnes 
3499843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3500843d0e7dSImre Deak 
35013ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3502ac4c16c5SEgbert Eich 
35037e231dbeSJesse Barnes 	for_each_pipe(pipe)
35047e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
35057e231dbeSJesse Barnes 
35067e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
35077e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
35087e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3509f8b79e58SImre Deak 
3510f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3511f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3512f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3513f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3514f8b79e58SImre Deak 
3515f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3516f8b79e58SImre Deak 
35177e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
35187e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
35197e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
35207e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
35217e231dbeSJesse Barnes }
35227e231dbeSJesse Barnes 
352343f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
352443f328d7SVille Syrjälä {
352543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
352643f328d7SVille Syrjälä 	int pipe;
352743f328d7SVille Syrjälä 
352843f328d7SVille Syrjälä 	if (!dev_priv)
352943f328d7SVille Syrjälä 		return;
353043f328d7SVille Syrjälä 
353143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
353243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
353343f328d7SVille Syrjälä 
353443f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
353543f328d7SVille Syrjälä do {								\
353643f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
353743f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
353843f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
353943f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
354043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
354143f328d7SVille Syrjälä } while (0)
354243f328d7SVille Syrjälä 
354343f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
354443f328d7SVille Syrjälä do {							\
354543f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
354643f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
354743f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
354843f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
354943f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
355043f328d7SVille Syrjälä } while (0)
355143f328d7SVille Syrjälä 
355243f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
355343f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
355443f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
355543f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
355643f328d7SVille Syrjälä 
355743f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
355843f328d7SVille Syrjälä 
355943f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
356043f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
356143f328d7SVille Syrjälä 
356243f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
356343f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
356443f328d7SVille Syrjälä 
356543f328d7SVille Syrjälä 	for_each_pipe(pipe)
356643f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
356743f328d7SVille Syrjälä 
356843f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
356943f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
357043f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
357143f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
357243f328d7SVille Syrjälä }
357343f328d7SVille Syrjälä 
3574f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3575036a4a7dSZhenyu Wang {
35762d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35774697995bSJesse Barnes 
35784697995bSJesse Barnes 	if (!dev_priv)
35794697995bSJesse Barnes 		return;
35804697995bSJesse Barnes 
35813ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3582ac4c16c5SEgbert Eich 
3583be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3584036a4a7dSZhenyu Wang }
3585036a4a7dSZhenyu Wang 
3586c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3587c2798b19SChris Wilson {
35882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3589c2798b19SChris Wilson 	int pipe;
3590c2798b19SChris Wilson 
3591c2798b19SChris Wilson 	for_each_pipe(pipe)
3592c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3593c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3594c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3595c2798b19SChris Wilson 	POSTING_READ16(IER);
3596c2798b19SChris Wilson }
3597c2798b19SChris Wilson 
3598c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3599c2798b19SChris Wilson {
36002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3601379ef82dSDaniel Vetter 	unsigned long irqflags;
3602c2798b19SChris Wilson 
3603c2798b19SChris Wilson 	I915_WRITE16(EMR,
3604c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3605c2798b19SChris Wilson 
3606c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3607c2798b19SChris Wilson 	dev_priv->irq_mask =
3608c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3609c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3610c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3611c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3612c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3613c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3614c2798b19SChris Wilson 
3615c2798b19SChris Wilson 	I915_WRITE16(IER,
3616c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3617c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3618c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3619c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3620c2798b19SChris Wilson 	POSTING_READ16(IER);
3621c2798b19SChris Wilson 
3622379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3623379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3624379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3625755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3626755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3627379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3628379ef82dSDaniel Vetter 
3629c2798b19SChris Wilson 	return 0;
3630c2798b19SChris Wilson }
3631c2798b19SChris Wilson 
363290a72f87SVille Syrjälä /*
363390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
363490a72f87SVille Syrjälä  */
363590a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36361f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
363790a72f87SVille Syrjälä {
36382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36391f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
364090a72f87SVille Syrjälä 
36418d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
364290a72f87SVille Syrjälä 		return false;
364390a72f87SVille Syrjälä 
364490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
364590a72f87SVille Syrjälä 		return false;
364690a72f87SVille Syrjälä 
36471f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
364890a72f87SVille Syrjälä 
364990a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
365090a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
365190a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
365290a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
365390a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
365490a72f87SVille Syrjälä 	 */
365590a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
365690a72f87SVille Syrjälä 		return false;
365790a72f87SVille Syrjälä 
365890a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
365990a72f87SVille Syrjälä 
366090a72f87SVille Syrjälä 	return true;
366190a72f87SVille Syrjälä }
366290a72f87SVille Syrjälä 
3663ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3664c2798b19SChris Wilson {
366545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3667c2798b19SChris Wilson 	u16 iir, new_iir;
3668c2798b19SChris Wilson 	u32 pipe_stats[2];
3669c2798b19SChris Wilson 	unsigned long irqflags;
3670c2798b19SChris Wilson 	int pipe;
3671c2798b19SChris Wilson 	u16 flip_mask =
3672c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3673c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3674c2798b19SChris Wilson 
3675c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3676c2798b19SChris Wilson 	if (iir == 0)
3677c2798b19SChris Wilson 		return IRQ_NONE;
3678c2798b19SChris Wilson 
3679c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3680c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3681c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3682c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3683c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3684c2798b19SChris Wilson 		 */
3685c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3686c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
368758174462SMika Kuoppala 			i915_handle_error(dev, false,
368858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
368958174462SMika Kuoppala 					  iir);
3690c2798b19SChris Wilson 
3691c2798b19SChris Wilson 		for_each_pipe(pipe) {
3692c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3693c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3694c2798b19SChris Wilson 
3695c2798b19SChris Wilson 			/*
3696c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3697c2798b19SChris Wilson 			 */
36982d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3699c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3700c2798b19SChris Wilson 		}
3701c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3702c2798b19SChris Wilson 
3703c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3704c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3705c2798b19SChris Wilson 
3706d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3707c2798b19SChris Wilson 
3708c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3709c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3710c2798b19SChris Wilson 
37114356d586SDaniel Vetter 		for_each_pipe(pipe) {
37121f1c2e24SVille Syrjälä 			int plane = pipe;
37133a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37141f1c2e24SVille Syrjälä 				plane = !plane;
37151f1c2e24SVille Syrjälä 
37164356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37171f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37181f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3719c2798b19SChris Wilson 
37204356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3721277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37222d9d2b0bSVille Syrjälä 
37232d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37242d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3725fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
37264356d586SDaniel Vetter 		}
3727c2798b19SChris Wilson 
3728c2798b19SChris Wilson 		iir = new_iir;
3729c2798b19SChris Wilson 	}
3730c2798b19SChris Wilson 
3731c2798b19SChris Wilson 	return IRQ_HANDLED;
3732c2798b19SChris Wilson }
3733c2798b19SChris Wilson 
3734c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3735c2798b19SChris Wilson {
37362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3737c2798b19SChris Wilson 	int pipe;
3738c2798b19SChris Wilson 
3739c2798b19SChris Wilson 	for_each_pipe(pipe) {
3740c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3741c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3742c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3743c2798b19SChris Wilson 	}
3744c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3745c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3746c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3747c2798b19SChris Wilson }
3748c2798b19SChris Wilson 
3749a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3750a266c7d5SChris Wilson {
37512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3752a266c7d5SChris Wilson 	int pipe;
3753a266c7d5SChris Wilson 
3754a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3755a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3756a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3757a266c7d5SChris Wilson 	}
3758a266c7d5SChris Wilson 
375900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3760a266c7d5SChris Wilson 	for_each_pipe(pipe)
3761a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3762a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3763a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3764a266c7d5SChris Wilson 	POSTING_READ(IER);
3765a266c7d5SChris Wilson }
3766a266c7d5SChris Wilson 
3767a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3768a266c7d5SChris Wilson {
37692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
377038bde180SChris Wilson 	u32 enable_mask;
3771379ef82dSDaniel Vetter 	unsigned long irqflags;
3772a266c7d5SChris Wilson 
377338bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
377438bde180SChris Wilson 
377538bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
377638bde180SChris Wilson 	dev_priv->irq_mask =
377738bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
377838bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
377938bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378038bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
378138bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
378238bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
378338bde180SChris Wilson 
378438bde180SChris Wilson 	enable_mask =
378538bde180SChris Wilson 		I915_ASLE_INTERRUPT |
378638bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
378738bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
378838bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
378938bde180SChris Wilson 		I915_USER_INTERRUPT;
379038bde180SChris Wilson 
3791a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
379220afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
379320afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
379420afbda2SDaniel Vetter 
3795a266c7d5SChris Wilson 		/* Enable in IER... */
3796a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3797a266c7d5SChris Wilson 		/* and unmask in IMR */
3798a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3799a266c7d5SChris Wilson 	}
3800a266c7d5SChris Wilson 
3801a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3802a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3803a266c7d5SChris Wilson 	POSTING_READ(IER);
3804a266c7d5SChris Wilson 
3805f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
380620afbda2SDaniel Vetter 
3807379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3808379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3809379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3810755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3811755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3812379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3813379ef82dSDaniel Vetter 
381420afbda2SDaniel Vetter 	return 0;
381520afbda2SDaniel Vetter }
381620afbda2SDaniel Vetter 
381790a72f87SVille Syrjälä /*
381890a72f87SVille Syrjälä  * Returns true when a page flip has completed.
381990a72f87SVille Syrjälä  */
382090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
382190a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
382290a72f87SVille Syrjälä {
38232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
382490a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
382590a72f87SVille Syrjälä 
38268d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
382790a72f87SVille Syrjälä 		return false;
382890a72f87SVille Syrjälä 
382990a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
383090a72f87SVille Syrjälä 		return false;
383190a72f87SVille Syrjälä 
383290a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
383390a72f87SVille Syrjälä 
383490a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
383590a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
383690a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
383790a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
383890a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
383990a72f87SVille Syrjälä 	 */
384090a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
384190a72f87SVille Syrjälä 		return false;
384290a72f87SVille Syrjälä 
384390a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
384490a72f87SVille Syrjälä 
384590a72f87SVille Syrjälä 	return true;
384690a72f87SVille Syrjälä }
384790a72f87SVille Syrjälä 
3848ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3849a266c7d5SChris Wilson {
385045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38528291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3853a266c7d5SChris Wilson 	unsigned long irqflags;
385438bde180SChris Wilson 	u32 flip_mask =
385538bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
385638bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
385738bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3858a266c7d5SChris Wilson 
3859a266c7d5SChris Wilson 	iir = I915_READ(IIR);
386038bde180SChris Wilson 	do {
386138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38628291ee90SChris Wilson 		bool blc_event = false;
3863a266c7d5SChris Wilson 
3864a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3865a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3866a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3867a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3868a266c7d5SChris Wilson 		 */
3869a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3870a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
387158174462SMika Kuoppala 			i915_handle_error(dev, false,
387258174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
387358174462SMika Kuoppala 					  iir);
3874a266c7d5SChris Wilson 
3875a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3876a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3877a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3878a266c7d5SChris Wilson 
387938bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3880a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3881a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
388238bde180SChris Wilson 				irq_received = true;
3883a266c7d5SChris Wilson 			}
3884a266c7d5SChris Wilson 		}
3885a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3886a266c7d5SChris Wilson 
3887a266c7d5SChris Wilson 		if (!irq_received)
3888a266c7d5SChris Wilson 			break;
3889a266c7d5SChris Wilson 
3890a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
389116c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
389216c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
389316c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3894a266c7d5SChris Wilson 
389538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3896a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3897a266c7d5SChris Wilson 
3898a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3899a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3900a266c7d5SChris Wilson 
3901a266c7d5SChris Wilson 		for_each_pipe(pipe) {
390238bde180SChris Wilson 			int plane = pipe;
39033a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
390438bde180SChris Wilson 				plane = !plane;
39055e2032d4SVille Syrjälä 
390690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
390790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
390890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3909a266c7d5SChris Wilson 
3910a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3911a266c7d5SChris Wilson 				blc_event = true;
39124356d586SDaniel Vetter 
39134356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3914277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39152d9d2b0bSVille Syrjälä 
39162d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39172d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3918fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3919a266c7d5SChris Wilson 		}
3920a266c7d5SChris Wilson 
3921a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3922a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3923a266c7d5SChris Wilson 
3924a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3925a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3926a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3927a266c7d5SChris Wilson 		 * we would never get another interrupt.
3928a266c7d5SChris Wilson 		 *
3929a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3930a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3931a266c7d5SChris Wilson 		 * another one.
3932a266c7d5SChris Wilson 		 *
3933a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3934a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3935a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3936a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3937a266c7d5SChris Wilson 		 * stray interrupts.
3938a266c7d5SChris Wilson 		 */
393938bde180SChris Wilson 		ret = IRQ_HANDLED;
3940a266c7d5SChris Wilson 		iir = new_iir;
394138bde180SChris Wilson 	} while (iir & ~flip_mask);
3942a266c7d5SChris Wilson 
3943d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39448291ee90SChris Wilson 
3945a266c7d5SChris Wilson 	return ret;
3946a266c7d5SChris Wilson }
3947a266c7d5SChris Wilson 
3948a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3949a266c7d5SChris Wilson {
39502d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3951a266c7d5SChris Wilson 	int pipe;
3952a266c7d5SChris Wilson 
39533ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3954ac4c16c5SEgbert Eich 
3955a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3956a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3957a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3958a266c7d5SChris Wilson 	}
3959a266c7d5SChris Wilson 
396000d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
396155b39755SChris Wilson 	for_each_pipe(pipe) {
396255b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3963a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
396455b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
396555b39755SChris Wilson 	}
3966a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3967a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3968a266c7d5SChris Wilson 
3969a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3970a266c7d5SChris Wilson }
3971a266c7d5SChris Wilson 
3972a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3973a266c7d5SChris Wilson {
39742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3975a266c7d5SChris Wilson 	int pipe;
3976a266c7d5SChris Wilson 
3977a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3978a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3979a266c7d5SChris Wilson 
3980a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3981a266c7d5SChris Wilson 	for_each_pipe(pipe)
3982a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3983a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3984a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3985a266c7d5SChris Wilson 	POSTING_READ(IER);
3986a266c7d5SChris Wilson }
3987a266c7d5SChris Wilson 
3988a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3989a266c7d5SChris Wilson {
39902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3991bbba0a97SChris Wilson 	u32 enable_mask;
3992a266c7d5SChris Wilson 	u32 error_mask;
3993b79480baSDaniel Vetter 	unsigned long irqflags;
3994a266c7d5SChris Wilson 
3995a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3996bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3997adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3998bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3999bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4000bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4001bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4002bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4003bbba0a97SChris Wilson 
4004bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
400521ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
400621ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4007bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4008bbba0a97SChris Wilson 
4009bbba0a97SChris Wilson 	if (IS_G4X(dev))
4010bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4011a266c7d5SChris Wilson 
4012b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4013b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4014b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4015755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4016755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4017755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4018b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4019a266c7d5SChris Wilson 
4020a266c7d5SChris Wilson 	/*
4021a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4022a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4023a266c7d5SChris Wilson 	 */
4024a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4025a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4026a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4027a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4028a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4029a266c7d5SChris Wilson 	} else {
4030a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4031a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4032a266c7d5SChris Wilson 	}
4033a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4034a266c7d5SChris Wilson 
4035a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4036a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4037a266c7d5SChris Wilson 	POSTING_READ(IER);
4038a266c7d5SChris Wilson 
403920afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
404020afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
404120afbda2SDaniel Vetter 
4042f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
404320afbda2SDaniel Vetter 
404420afbda2SDaniel Vetter 	return 0;
404520afbda2SDaniel Vetter }
404620afbda2SDaniel Vetter 
4047bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
404820afbda2SDaniel Vetter {
40492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4050e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4051cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
405220afbda2SDaniel Vetter 	u32 hotplug_en;
405320afbda2SDaniel Vetter 
4054b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4055b5ea2d56SDaniel Vetter 
4056bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4057bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4058bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4059adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4060e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4061cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4062cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4063cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4064a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4065a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4066a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4067a266c7d5SChris Wilson 		*/
4068a266c7d5SChris Wilson 		if (IS_G4X(dev))
4069a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
407085fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4071a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4072a266c7d5SChris Wilson 
4073a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4074a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4075a266c7d5SChris Wilson 	}
4076bac56d5bSEgbert Eich }
4077a266c7d5SChris Wilson 
4078ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4079a266c7d5SChris Wilson {
408045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
40812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4082a266c7d5SChris Wilson 	u32 iir, new_iir;
4083a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4084a266c7d5SChris Wilson 	unsigned long irqflags;
4085a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
408621ad8330SVille Syrjälä 	u32 flip_mask =
408721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
408821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4089a266c7d5SChris Wilson 
4090a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4091a266c7d5SChris Wilson 
4092a266c7d5SChris Wilson 	for (;;) {
4093501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
40942c8ba29fSChris Wilson 		bool blc_event = false;
40952c8ba29fSChris Wilson 
4096a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4097a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4098a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4099a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4100a266c7d5SChris Wilson 		 */
4101a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4102a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
410358174462SMika Kuoppala 			i915_handle_error(dev, false,
410458174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
410558174462SMika Kuoppala 					  iir);
4106a266c7d5SChris Wilson 
4107a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4108a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4109a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4110a266c7d5SChris Wilson 
4111a266c7d5SChris Wilson 			/*
4112a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4113a266c7d5SChris Wilson 			 */
4114a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4115a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4116501e01d7SVille Syrjälä 				irq_received = true;
4117a266c7d5SChris Wilson 			}
4118a266c7d5SChris Wilson 		}
4119a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4120a266c7d5SChris Wilson 
4121a266c7d5SChris Wilson 		if (!irq_received)
4122a266c7d5SChris Wilson 			break;
4123a266c7d5SChris Wilson 
4124a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4125a266c7d5SChris Wilson 
4126a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
412716c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
412816c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4129a266c7d5SChris Wilson 
413021ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4131a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4132a266c7d5SChris Wilson 
4133a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4134a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4135a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4136a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4137a266c7d5SChris Wilson 
4138a266c7d5SChris Wilson 		for_each_pipe(pipe) {
41392c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
414090a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
414190a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4142a266c7d5SChris Wilson 
4143a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4144a266c7d5SChris Wilson 				blc_event = true;
41454356d586SDaniel Vetter 
41464356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4147277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4148a266c7d5SChris Wilson 
41492d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
41502d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4151fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
41522d9d2b0bSVille Syrjälä 		}
4153a266c7d5SChris Wilson 
4154a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4155a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4156a266c7d5SChris Wilson 
4157515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4158515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4159515ac2bbSDaniel Vetter 
4160a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4161a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4162a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4163a266c7d5SChris Wilson 		 * we would never get another interrupt.
4164a266c7d5SChris Wilson 		 *
4165a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4166a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4167a266c7d5SChris Wilson 		 * another one.
4168a266c7d5SChris Wilson 		 *
4169a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4170a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4171a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4172a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4173a266c7d5SChris Wilson 		 * stray interrupts.
4174a266c7d5SChris Wilson 		 */
4175a266c7d5SChris Wilson 		iir = new_iir;
4176a266c7d5SChris Wilson 	}
4177a266c7d5SChris Wilson 
4178d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
41792c8ba29fSChris Wilson 
4180a266c7d5SChris Wilson 	return ret;
4181a266c7d5SChris Wilson }
4182a266c7d5SChris Wilson 
4183a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4184a266c7d5SChris Wilson {
41852d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4186a266c7d5SChris Wilson 	int pipe;
4187a266c7d5SChris Wilson 
4188a266c7d5SChris Wilson 	if (!dev_priv)
4189a266c7d5SChris Wilson 		return;
4190a266c7d5SChris Wilson 
41913ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4192ac4c16c5SEgbert Eich 
4193a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4194a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4195a266c7d5SChris Wilson 
4196a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4197a266c7d5SChris Wilson 	for_each_pipe(pipe)
4198a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4199a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4200a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4201a266c7d5SChris Wilson 
4202a266c7d5SChris Wilson 	for_each_pipe(pipe)
4203a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4204a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4205a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4206a266c7d5SChris Wilson }
4207a266c7d5SChris Wilson 
42083ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4209ac4c16c5SEgbert Eich {
42102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4211ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4212ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4213ac4c16c5SEgbert Eich 	unsigned long irqflags;
4214ac4c16c5SEgbert Eich 	int i;
4215ac4c16c5SEgbert Eich 
4216ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4217ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4218ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4219ac4c16c5SEgbert Eich 
4220ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4221ac4c16c5SEgbert Eich 			continue;
4222ac4c16c5SEgbert Eich 
4223ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4224ac4c16c5SEgbert Eich 
4225ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4226ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4227ac4c16c5SEgbert Eich 
4228ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4229ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4230ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4231ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4232ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4233ac4c16c5SEgbert Eich 				if (!connector->polled)
4234ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4235ac4c16c5SEgbert Eich 			}
4236ac4c16c5SEgbert Eich 		}
4237ac4c16c5SEgbert Eich 	}
4238ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4239ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4240ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4241ac4c16c5SEgbert Eich }
4242ac4c16c5SEgbert Eich 
4243f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4244f71d4af4SJesse Barnes {
42458b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
42468b2e326dSChris Wilson 
42478b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
424899584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4249c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4250a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42518b2e326dSChris Wilson 
4252a6706b45SDeepak S 	/* Let's track the enabled rps events */
4253a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4254a6706b45SDeepak S 
425599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
425699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
425761bac78eSDaniel Vetter 		    (unsigned long) dev);
42583ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4259ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
426061bac78eSDaniel Vetter 
426197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42629ee32feaSDaniel Vetter 
42634cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
42644cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42654cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
42664cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4267f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4268f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4269391f75e2SVille Syrjälä 	} else {
4270391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4271391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4272f71d4af4SJesse Barnes 	}
4273f71d4af4SJesse Barnes 
4274c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4275f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4276f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4277c2baf4b7SVille Syrjälä 	}
4278f71d4af4SJesse Barnes 
427943f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
428043f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
428143f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
428243f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
428343f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
428443f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
428543f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
428643f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
428743f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
42887e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
42897e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
42907e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
42917e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
42927e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
42937e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4294fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4295abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4296abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4297abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4298abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4299abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4300abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4301abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4302abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4303f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4304f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4305f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4306f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4307f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4308f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4309f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
431082a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4311f71d4af4SJesse Barnes 	} else {
4312c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4313c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4314c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4315c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4316c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4317a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4318a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4319a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4320a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4321a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
432220afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4323c2798b19SChris Wilson 		} else {
4324a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4325a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4326a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4327a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4328bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4329c2798b19SChris Wilson 		}
4330f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4331f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4332f71d4af4SJesse Barnes 	}
4333f71d4af4SJesse Barnes }
433420afbda2SDaniel Vetter 
433520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
433620afbda2SDaniel Vetter {
433720afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4338821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4339821450c6SEgbert Eich 	struct drm_connector *connector;
4340b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4341821450c6SEgbert Eich 	int i;
434220afbda2SDaniel Vetter 
4343821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4344821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4345821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4346821450c6SEgbert Eich 	}
4347821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4348821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4349821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4350821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4351821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4352821450c6SEgbert Eich 	}
4353b5ea2d56SDaniel Vetter 
4354b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4355b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4356b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
435720afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
435820afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4359b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
436020afbda2SDaniel Vetter }
4361c67a470bSPaulo Zanoni 
43625d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4363730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4364c67a470bSPaulo Zanoni {
4365c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4366c67a470bSPaulo Zanoni 
4367730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
43685d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4369c67a470bSPaulo Zanoni }
4370c67a470bSPaulo Zanoni 
43715d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4372730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4373c67a470bSPaulo Zanoni {
4374c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4375c67a470bSPaulo Zanoni 
43765d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4377730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4378730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4379c67a470bSPaulo Zanoni }
4380