xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 31bb59cc01fda94e55eca7304e0e745908c3bec6)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1205c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1215c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1225c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1235c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1245c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1255c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1265c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1275c502442SPaulo Zanoni } while (0)
1285c502442SPaulo Zanoni 
129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
130a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1315c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
132a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1335c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1345c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1355c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1365c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
137a9d356a6SPaulo Zanoni } while (0)
138a9d356a6SPaulo Zanoni 
139337ba017SPaulo Zanoni /*
140337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141337ba017SPaulo Zanoni  */
142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143f0f59a00SVille Syrjälä 				    i915_reg_t reg)
144b51a2842SVille Syrjälä {
145b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
146b51a2842SVille Syrjälä 
147b51a2842SVille Syrjälä 	if (val == 0)
148b51a2842SVille Syrjälä 		return;
149b51a2842SVille Syrjälä 
150b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
151f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
152b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
153b51a2842SVille Syrjälä 	POSTING_READ(reg);
154b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
155b51a2842SVille Syrjälä 	POSTING_READ(reg);
156b51a2842SVille Syrjälä }
157337ba017SPaulo Zanoni 
15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
159b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
16035079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1617d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1627d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
16335079899SPaulo Zanoni } while (0)
16435079899SPaulo Zanoni 
16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
166b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, type##IIR); \
16735079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1687d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1697d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
17035079899SPaulo Zanoni } while (0)
17135079899SPaulo Zanoni 
172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173c9a9a268SImre Deak 
1740706f17cSEgbert Eich /* For display hotplug interrupt */
1750706f17cSEgbert Eich static inline void
1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
1770706f17cSEgbert Eich 				     uint32_t mask,
1780706f17cSEgbert Eich 				     uint32_t bits)
1790706f17cSEgbert Eich {
1800706f17cSEgbert Eich 	uint32_t val;
1810706f17cSEgbert Eich 
1820706f17cSEgbert Eich 	assert_spin_locked(&dev_priv->irq_lock);
1830706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
1840706f17cSEgbert Eich 
1850706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
1860706f17cSEgbert Eich 	val &= ~mask;
1870706f17cSEgbert Eich 	val |= bits;
1880706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
1890706f17cSEgbert Eich }
1900706f17cSEgbert Eich 
1910706f17cSEgbert Eich /**
1920706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
1930706f17cSEgbert Eich  * @dev_priv: driver private
1940706f17cSEgbert Eich  * @mask: bits to update
1950706f17cSEgbert Eich  * @bits: bits to enable
1960706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
1970706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
1980706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
1990706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2000706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2010706f17cSEgbert Eich  * version is also available.
2020706f17cSEgbert Eich  */
2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2040706f17cSEgbert Eich 				   uint32_t mask,
2050706f17cSEgbert Eich 				   uint32_t bits)
2060706f17cSEgbert Eich {
2070706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2080706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2090706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2100706f17cSEgbert Eich }
2110706f17cSEgbert Eich 
212d9dc34f1SVille Syrjälä /**
213d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
214d9dc34f1SVille Syrjälä  * @dev_priv: driver private
215d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
216d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
217d9dc34f1SVille Syrjälä  */
218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
220d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
221036a4a7dSZhenyu Wang {
222d9dc34f1SVille Syrjälä 	uint32_t new_val;
223d9dc34f1SVille Syrjälä 
2244bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2254bc9d430SDaniel Vetter 
226d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
227d9dc34f1SVille Syrjälä 
2289df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
229c67a470bSPaulo Zanoni 		return;
230c67a470bSPaulo Zanoni 
231d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
232d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
233d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
234d9dc34f1SVille Syrjälä 
235d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
236d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
2371ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
2383143a2bfSChris Wilson 		POSTING_READ(DEIMR);
239036a4a7dSZhenyu Wang 	}
240036a4a7dSZhenyu Wang }
241036a4a7dSZhenyu Wang 
24243eaea13SPaulo Zanoni /**
24343eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
24443eaea13SPaulo Zanoni  * @dev_priv: driver private
24543eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
24643eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
24743eaea13SPaulo Zanoni  */
24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
24943eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
25043eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
25143eaea13SPaulo Zanoni {
25243eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
25343eaea13SPaulo Zanoni 
25415a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
25515a17aaeSDaniel Vetter 
2569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
257c67a470bSPaulo Zanoni 		return;
258c67a470bSPaulo Zanoni 
25943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
26043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
26143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
26243eaea13SPaulo Zanoni }
26343eaea13SPaulo Zanoni 
264480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
26543eaea13SPaulo Zanoni {
26643eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
267*31bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
26843eaea13SPaulo Zanoni }
26943eaea13SPaulo Zanoni 
270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
27143eaea13SPaulo Zanoni {
27243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
27343eaea13SPaulo Zanoni }
27443eaea13SPaulo Zanoni 
275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
276b900b949SImre Deak {
277b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278b900b949SImre Deak }
279b900b949SImre Deak 
280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
281a72fbc3aSImre Deak {
282a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283a72fbc3aSImre Deak }
284a72fbc3aSImre Deak 
285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
286b900b949SImre Deak {
287b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288b900b949SImre Deak }
289b900b949SImre Deak 
290edbfdb45SPaulo Zanoni /**
291edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
292edbfdb45SPaulo Zanoni  * @dev_priv: driver private
293edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
294edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
295edbfdb45SPaulo Zanoni  */
296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
298edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
299edbfdb45SPaulo Zanoni {
300605cd25bSPaulo Zanoni 	uint32_t new_val;
301edbfdb45SPaulo Zanoni 
30215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
30315a17aaeSDaniel Vetter 
304edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
305edbfdb45SPaulo Zanoni 
306605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
307f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
308f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
309f52ecbcfSPaulo Zanoni 
310605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
311605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
312a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
314edbfdb45SPaulo Zanoni 	}
315f52ecbcfSPaulo Zanoni }
316edbfdb45SPaulo Zanoni 
317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
318edbfdb45SPaulo Zanoni {
3199939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3209939fba2SImre Deak 		return;
3219939fba2SImre Deak 
322edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
323edbfdb45SPaulo Zanoni }
324edbfdb45SPaulo Zanoni 
3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
3269939fba2SImre Deak 				  uint32_t mask)
3279939fba2SImre Deak {
3289939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
3299939fba2SImre Deak }
3309939fba2SImre Deak 
331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
332edbfdb45SPaulo Zanoni {
3339939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
3349939fba2SImre Deak 		return;
3359939fba2SImre Deak 
3369939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
337edbfdb45SPaulo Zanoni }
338edbfdb45SPaulo Zanoni 
339dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
3403cc134e3SImre Deak {
341f0f59a00SVille Syrjälä 	i915_reg_t reg = gen6_pm_iir(dev_priv);
3423cc134e3SImre Deak 
3433cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3443cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3453cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
3463cc134e3SImre Deak 	POSTING_READ(reg);
347096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
3483cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
3493cc134e3SImre Deak }
3503cc134e3SImre Deak 
35191d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
352b900b949SImre Deak {
353b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
35478e68d36SImre Deak 
355b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3563cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
357d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
35878e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
35978e68d36SImre Deak 				dev_priv->pm_rps_events);
360b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
36178e68d36SImre Deak 
362b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
363b900b949SImre Deak }
364b900b949SImre Deak 
36559d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
36659d02a1fSImre Deak {
3671800ad25SSagar Arun Kamble 	return (mask & ~dev_priv->rps.pm_intr_keep);
36859d02a1fSImre Deak }
36959d02a1fSImre Deak 
37091d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
371b900b949SImre Deak {
372d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
373d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
374d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
375d4d70aa5SImre Deak 
376d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
377d4d70aa5SImre Deak 
3789939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3799939fba2SImre Deak 
38059d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3819939fba2SImre Deak 
3829939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
383b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
384b900b949SImre Deak 				~dev_priv->pm_rps_events);
38558072ccbSImre Deak 
38658072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
38758072ccbSImre Deak 
38891d14251STvrtko Ursulin 	synchronize_irq(dev_priv->dev->irq);
389b900b949SImre Deak }
390b900b949SImre Deak 
3910961021aSBen Widawsky /**
3923a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
3933a3b3c7dSVille Syrjälä  * @dev_priv: driver private
3943a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
3953a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
3963a3b3c7dSVille Syrjälä  */
3973a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
3983a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
3993a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
4003a3b3c7dSVille Syrjälä {
4013a3b3c7dSVille Syrjälä 	uint32_t new_val;
4023a3b3c7dSVille Syrjälä 	uint32_t old_val;
4033a3b3c7dSVille Syrjälä 
4043a3b3c7dSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
4053a3b3c7dSVille Syrjälä 
4063a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
4073a3b3c7dSVille Syrjälä 
4083a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4093a3b3c7dSVille Syrjälä 		return;
4103a3b3c7dSVille Syrjälä 
4113a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
4123a3b3c7dSVille Syrjälä 
4133a3b3c7dSVille Syrjälä 	new_val = old_val;
4143a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
4153a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
4163a3b3c7dSVille Syrjälä 
4173a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
4183a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
4193a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
4203a3b3c7dSVille Syrjälä 	}
4213a3b3c7dSVille Syrjälä }
4223a3b3c7dSVille Syrjälä 
4233a3b3c7dSVille Syrjälä /**
424013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
425013d3752SVille Syrjälä  * @dev_priv: driver private
426013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
427013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
428013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
429013d3752SVille Syrjälä  */
430013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
431013d3752SVille Syrjälä 			 enum pipe pipe,
432013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
433013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
434013d3752SVille Syrjälä {
435013d3752SVille Syrjälä 	uint32_t new_val;
436013d3752SVille Syrjälä 
437013d3752SVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
438013d3752SVille Syrjälä 
439013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
440013d3752SVille Syrjälä 
441013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
442013d3752SVille Syrjälä 		return;
443013d3752SVille Syrjälä 
444013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
445013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
446013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
447013d3752SVille Syrjälä 
448013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
449013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
450013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
451013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
452013d3752SVille Syrjälä 	}
453013d3752SVille Syrjälä }
454013d3752SVille Syrjälä 
455013d3752SVille Syrjälä /**
456fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
457fee884edSDaniel Vetter  * @dev_priv: driver private
458fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
459fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
460fee884edSDaniel Vetter  */
46147339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
462fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
463fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
464fee884edSDaniel Vetter {
465fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
466fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
467fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
468fee884edSDaniel Vetter 
46915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
47015a17aaeSDaniel Vetter 
471fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
472fee884edSDaniel Vetter 
4739df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
474c67a470bSPaulo Zanoni 		return;
475c67a470bSPaulo Zanoni 
476fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
477fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
478fee884edSDaniel Vetter }
4798664281bSPaulo Zanoni 
480b5ea642aSDaniel Vetter static void
481755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
482755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
4837c463586SKeith Packard {
484f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
485755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4867c463586SKeith Packard 
487b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
488d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
489b79480baSDaniel Vetter 
49004feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
49104feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
49204feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
49304feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
494755e9019SImre Deak 		return;
495755e9019SImre Deak 
496755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
49746c06a30SVille Syrjälä 		return;
49846c06a30SVille Syrjälä 
49991d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
50091d181ddSImre Deak 
5017c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
502755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
50346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5043143a2bfSChris Wilson 	POSTING_READ(reg);
5057c463586SKeith Packard }
5067c463586SKeith Packard 
507b5ea642aSDaniel Vetter static void
508755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
509755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
5107c463586SKeith Packard {
511f0f59a00SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
512755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5137c463586SKeith Packard 
514b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
515d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
516b79480baSDaniel Vetter 
51704feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
51804feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
51904feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
52004feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
52146c06a30SVille Syrjälä 		return;
52246c06a30SVille Syrjälä 
523755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
524755e9019SImre Deak 		return;
525755e9019SImre Deak 
52691d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
52791d181ddSImre Deak 
528755e9019SImre Deak 	pipestat &= ~enable_mask;
52946c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
5303143a2bfSChris Wilson 	POSTING_READ(reg);
5317c463586SKeith Packard }
5327c463586SKeith Packard 
53310c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
53410c59c51SImre Deak {
53510c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
53610c59c51SImre Deak 
53710c59c51SImre Deak 	/*
538724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
539724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
54010c59c51SImre Deak 	 */
54110c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
54210c59c51SImre Deak 		return 0;
543724a6905SVille Syrjälä 	/*
544724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
545724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
546724a6905SVille Syrjälä 	 */
547724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
548724a6905SVille Syrjälä 		return 0;
54910c59c51SImre Deak 
55010c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
55110c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
55210c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
55310c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
55410c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
55510c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
55610c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
55710c59c51SImre Deak 
55810c59c51SImre Deak 	return enable_mask;
55910c59c51SImre Deak }
56010c59c51SImre Deak 
561755e9019SImre Deak void
562755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
563755e9019SImre Deak 		     u32 status_mask)
564755e9019SImre Deak {
565755e9019SImre Deak 	u32 enable_mask;
566755e9019SImre Deak 
567666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
56810c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
56910c59c51SImre Deak 							   status_mask);
57010c59c51SImre Deak 	else
571755e9019SImre Deak 		enable_mask = status_mask << 16;
572755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
573755e9019SImre Deak }
574755e9019SImre Deak 
575755e9019SImre Deak void
576755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
577755e9019SImre Deak 		      u32 status_mask)
578755e9019SImre Deak {
579755e9019SImre Deak 	u32 enable_mask;
580755e9019SImre Deak 
581666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
58210c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
58310c59c51SImre Deak 							   status_mask);
58410c59c51SImre Deak 	else
585755e9019SImre Deak 		enable_mask = status_mask << 16;
586755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
587755e9019SImre Deak }
588755e9019SImre Deak 
589c0e09200SDave Airlie /**
590f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
59114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
59201c66889SZhao Yakui  */
59391d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
59401c66889SZhao Yakui {
59591d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
596f49e38ddSJani Nikula 		return;
597f49e38ddSJani Nikula 
59813321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
59901c66889SZhao Yakui 
600755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
60191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
6023b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
603755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
6041ec14ad3SChris Wilson 
60513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
60601c66889SZhao Yakui }
60701c66889SZhao Yakui 
608f75f3746SVille Syrjälä /*
609f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
610f75f3746SVille Syrjälä  * around the vertical blanking period.
611f75f3746SVille Syrjälä  *
612f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
613f75f3746SVille Syrjälä  *  vblank_start >= 3
614f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
615f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
616f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
617f75f3746SVille Syrjälä  *
618f75f3746SVille Syrjälä  *           start of vblank:
619f75f3746SVille Syrjälä  *           latch double buffered registers
620f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
621f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
622f75f3746SVille Syrjälä  *           |
623f75f3746SVille Syrjälä  *           |          frame start:
624f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
625f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
626f75f3746SVille Syrjälä  *           |          |
627f75f3746SVille Syrjälä  *           |          |  start of vsync:
628f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
629f75f3746SVille Syrjälä  *           |          |  |
630f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
631f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
632f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
633f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
634f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
635f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
636f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
637f75f3746SVille Syrjälä  *       |          |                                         |
638f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
639f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
640f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
641f75f3746SVille Syrjälä  *
642f75f3746SVille Syrjälä  * x  = horizontal active
643f75f3746SVille Syrjälä  * _  = horizontal blanking
644f75f3746SVille Syrjälä  * hs = horizontal sync
645f75f3746SVille Syrjälä  * va = vertical active
646f75f3746SVille Syrjälä  * vb = vertical blanking
647f75f3746SVille Syrjälä  * vs = vertical sync
648f75f3746SVille Syrjälä  * vbs = vblank_start (number)
649f75f3746SVille Syrjälä  *
650f75f3746SVille Syrjälä  * Summary:
651f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
652f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
653f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
654f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
655f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
656f75f3746SVille Syrjälä  */
657f75f3746SVille Syrjälä 
65888e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6594cdb83ecSVille Syrjälä {
6604cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
6614cdb83ecSVille Syrjälä 	return 0;
6624cdb83ecSVille Syrjälä }
6634cdb83ecSVille Syrjälä 
66442f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
66542f52ef8SKeith Packard  * we use as a pipe index
66642f52ef8SKeith Packard  */
66788e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
6680a3e67a4SJesse Barnes {
6692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
670f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
6710b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
672391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
673391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
674fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
675391f75e2SVille Syrjälä 
6760b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
6770b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
6780b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
6790b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
6800b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
681391f75e2SVille Syrjälä 
6820b2a8e09SVille Syrjälä 	/* Convert to pixel count */
6830b2a8e09SVille Syrjälä 	vbl_start *= htotal;
6840b2a8e09SVille Syrjälä 
6850b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
6860b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
6870b2a8e09SVille Syrjälä 
6889db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
6899db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
6905eddb70bSChris Wilson 
6910a3e67a4SJesse Barnes 	/*
6920a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
6930a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
6940a3e67a4SJesse Barnes 	 * register.
6950a3e67a4SJesse Barnes 	 */
6960a3e67a4SJesse Barnes 	do {
6975eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
698391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
6995eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7000a3e67a4SJesse Barnes 	} while (high1 != high2);
7010a3e67a4SJesse Barnes 
7025eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
703391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7045eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
705391f75e2SVille Syrjälä 
706391f75e2SVille Syrjälä 	/*
707391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
708391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
709391f75e2SVille Syrjälä 	 * counter against vblank start.
710391f75e2SVille Syrjälä 	 */
711edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
7120a3e67a4SJesse Barnes }
7130a3e67a4SJesse Barnes 
714974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
7159880b7a5SJesse Barnes {
7162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7179880b7a5SJesse Barnes 
718649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
7199880b7a5SJesse Barnes }
7209880b7a5SJesse Barnes 
72175aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
722a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
723a225f079SVille Syrjälä {
724a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
725a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
726fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
727a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
72880715b2fSVille Syrjälä 	int position, vtotal;
729a225f079SVille Syrjälä 
73080715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
731a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
732a225f079SVille Syrjälä 		vtotal /= 2;
733a225f079SVille Syrjälä 
73491d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
73575aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
736a225f079SVille Syrjälä 	else
73775aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
738a225f079SVille Syrjälä 
739a225f079SVille Syrjälä 	/*
74041b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
74141b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
74241b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
74341b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
74441b578fbSJesse Barnes 	 *
74541b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
74641b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
74741b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
74841b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
74941b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
75041b578fbSJesse Barnes 	 */
75191d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
75241b578fbSJesse Barnes 		int i, temp;
75341b578fbSJesse Barnes 
75441b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
75541b578fbSJesse Barnes 			udelay(1);
75641b578fbSJesse Barnes 			temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
75741b578fbSJesse Barnes 				DSL_LINEMASK_GEN3;
75841b578fbSJesse Barnes 			if (temp != position) {
75941b578fbSJesse Barnes 				position = temp;
76041b578fbSJesse Barnes 				break;
76141b578fbSJesse Barnes 			}
76241b578fbSJesse Barnes 		}
76341b578fbSJesse Barnes 	}
76441b578fbSJesse Barnes 
76541b578fbSJesse Barnes 	/*
76680715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
76780715b2fSVille Syrjälä 	 * scanline_offset adjustment.
768a225f079SVille Syrjälä 	 */
76980715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
770a225f079SVille Syrjälä }
771a225f079SVille Syrjälä 
77288e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
773abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
7743bb403bfSVille Syrjälä 				    ktime_t *stime, ktime_t *etime,
7753bb403bfSVille Syrjälä 				    const struct drm_display_mode *mode)
7760af7e4dfSMario Kleiner {
777c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
778c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
779c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7803aa18df8SVille Syrjälä 	int position;
78178e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
7820af7e4dfSMario Kleiner 	bool in_vbl = true;
7830af7e4dfSMario Kleiner 	int ret = 0;
784ad3543edSMario Kleiner 	unsigned long irqflags;
7850af7e4dfSMario Kleiner 
786fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
7870af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
7889db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
7890af7e4dfSMario Kleiner 		return 0;
7900af7e4dfSMario Kleiner 	}
7910af7e4dfSMario Kleiner 
792c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
79378e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
794c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
795c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
796c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
7970af7e4dfSMario Kleiner 
798d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
799d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
800d31faf65SVille Syrjälä 		vbl_end /= 2;
801d31faf65SVille Syrjälä 		vtotal /= 2;
802d31faf65SVille Syrjälä 	}
803d31faf65SVille Syrjälä 
804c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
805c2baf4b7SVille Syrjälä 
806ad3543edSMario Kleiner 	/*
807ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
808ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
809ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
810ad3543edSMario Kleiner 	 */
811ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
812ad3543edSMario Kleiner 
813ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
814ad3543edSMario Kleiner 
815ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
816ad3543edSMario Kleiner 	if (stime)
817ad3543edSMario Kleiner 		*stime = ktime_get();
818ad3543edSMario Kleiner 
81991d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8200af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
8210af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
8220af7e4dfSMario Kleiner 		 */
823a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
8240af7e4dfSMario Kleiner 	} else {
8250af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
8260af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
8270af7e4dfSMario Kleiner 		 * scanout position.
8280af7e4dfSMario Kleiner 		 */
82975aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
8300af7e4dfSMario Kleiner 
8313aa18df8SVille Syrjälä 		/* convert to pixel counts */
8323aa18df8SVille Syrjälä 		vbl_start *= htotal;
8333aa18df8SVille Syrjälä 		vbl_end *= htotal;
8343aa18df8SVille Syrjälä 		vtotal *= htotal;
83578e8fc6bSVille Syrjälä 
83678e8fc6bSVille Syrjälä 		/*
8377e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
8387e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
8397e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
8407e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
8417e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
8427e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
8437e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
8447e78f1cbSVille Syrjälä 		 */
8457e78f1cbSVille Syrjälä 		if (position >= vtotal)
8467e78f1cbSVille Syrjälä 			position = vtotal - 1;
8477e78f1cbSVille Syrjälä 
8487e78f1cbSVille Syrjälä 		/*
84978e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
85078e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
85178e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
85278e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
85378e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
85478e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
85578e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
85678e8fc6bSVille Syrjälä 		 */
85778e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
8583aa18df8SVille Syrjälä 	}
8593aa18df8SVille Syrjälä 
860ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
861ad3543edSMario Kleiner 	if (etime)
862ad3543edSMario Kleiner 		*etime = ktime_get();
863ad3543edSMario Kleiner 
864ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
865ad3543edSMario Kleiner 
866ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
867ad3543edSMario Kleiner 
8683aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
8693aa18df8SVille Syrjälä 
8703aa18df8SVille Syrjälä 	/*
8713aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
8723aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
8733aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
8743aa18df8SVille Syrjälä 	 * up since vbl_end.
8753aa18df8SVille Syrjälä 	 */
8763aa18df8SVille Syrjälä 	if (position >= vbl_start)
8773aa18df8SVille Syrjälä 		position -= vbl_end;
8783aa18df8SVille Syrjälä 	else
8793aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
8803aa18df8SVille Syrjälä 
88191d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
8823aa18df8SVille Syrjälä 		*vpos = position;
8833aa18df8SVille Syrjälä 		*hpos = 0;
8843aa18df8SVille Syrjälä 	} else {
8850af7e4dfSMario Kleiner 		*vpos = position / htotal;
8860af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
8870af7e4dfSMario Kleiner 	}
8880af7e4dfSMario Kleiner 
8890af7e4dfSMario Kleiner 	/* In vblank? */
8900af7e4dfSMario Kleiner 	if (in_vbl)
8913d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
8920af7e4dfSMario Kleiner 
8930af7e4dfSMario Kleiner 	return ret;
8940af7e4dfSMario Kleiner }
8950af7e4dfSMario Kleiner 
896a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
897a225f079SVille Syrjälä {
898a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
899a225f079SVille Syrjälä 	unsigned long irqflags;
900a225f079SVille Syrjälä 	int position;
901a225f079SVille Syrjälä 
902a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
903a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
904a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
905a225f079SVille Syrjälä 
906a225f079SVille Syrjälä 	return position;
907a225f079SVille Syrjälä }
908a225f079SVille Syrjälä 
90988e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
9100af7e4dfSMario Kleiner 			      int *max_error,
9110af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9120af7e4dfSMario Kleiner 			      unsigned flags)
9130af7e4dfSMario Kleiner {
9144041b853SChris Wilson 	struct drm_crtc *crtc;
9150af7e4dfSMario Kleiner 
91688e72717SThierry Reding 	if (pipe >= INTEL_INFO(dev)->num_pipes) {
91788e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9180af7e4dfSMario Kleiner 		return -EINVAL;
9190af7e4dfSMario Kleiner 	}
9200af7e4dfSMario Kleiner 
9210af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9224041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9234041b853SChris Wilson 	if (crtc == NULL) {
92488e72717SThierry Reding 		DRM_ERROR("Invalid crtc %u\n", pipe);
9254041b853SChris Wilson 		return -EINVAL;
9264041b853SChris Wilson 	}
9274041b853SChris Wilson 
928fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
92988e72717SThierry Reding 		DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
9304041b853SChris Wilson 		return -EBUSY;
9314041b853SChris Wilson 	}
9320af7e4dfSMario Kleiner 
9330af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
9344041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
9354041b853SChris Wilson 						     vblank_time, flags,
936fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
9370af7e4dfSMario Kleiner }
9380af7e4dfSMario Kleiner 
93991d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
940f97108d1SJesse Barnes {
941b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
9429270388eSDaniel Vetter 	u8 new_delay;
9439270388eSDaniel Vetter 
944d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
945f97108d1SJesse Barnes 
94673edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
94773edd18fSDaniel Vetter 
94820e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
9499270388eSDaniel Vetter 
9507648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
951b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
952b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
953f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
954f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
955f97108d1SJesse Barnes 
956f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
957b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
95820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
95920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
96020e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
96120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
962b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
96320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
96420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
96520e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
96620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
967f97108d1SJesse Barnes 	}
968f97108d1SJesse Barnes 
96991d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
97020e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
971f97108d1SJesse Barnes 
972d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
9739270388eSDaniel Vetter 
974f97108d1SJesse Barnes 	return;
975f97108d1SJesse Barnes }
976f97108d1SJesse Barnes 
9770bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
978549f7365SChris Wilson {
9793d5564e9SChris Wilson 	smp_store_mb(engine->irq_posted, true);
980688e6c72SChris Wilson 	if (intel_engine_wakeup(engine)) {
9810bc40be8STvrtko Ursulin 		trace_i915_gem_request_notify(engine);
98212471ba8SChris Wilson 		engine->user_interrupts++;
983688e6c72SChris Wilson 	}
984549f7365SChris Wilson }
985549f7365SChris Wilson 
98643cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
98743cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
98831685c25SDeepak S {
98943cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
99043cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
99143cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
99231685c25SDeepak S }
99331685c25SDeepak S 
99443cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
99543cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
99643cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
99743cf3bf0SChris Wilson 			 int threshold)
99831685c25SDeepak S {
99943cf3bf0SChris Wilson 	u64 time, c0;
10007bad74d5SVille Syrjälä 	unsigned int mul = 100;
100131685c25SDeepak S 
100243cf3bf0SChris Wilson 	if (old->cz_clock == 0)
100343cf3bf0SChris Wilson 		return false;
100431685c25SDeepak S 
10057bad74d5SVille Syrjälä 	if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
10067bad74d5SVille Syrjälä 		mul <<= 8;
10077bad74d5SVille Syrjälä 
100843cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
10097bad74d5SVille Syrjälä 	time *= threshold * dev_priv->czclk_freq;
101031685c25SDeepak S 
101143cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
101243cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
101343cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
101443cf3bf0SChris Wilson 	 */
101543cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
101643cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
10177bad74d5SVille Syrjälä 	c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
101831685c25SDeepak S 
101943cf3bf0SChris Wilson 	return c0 >= time;
102031685c25SDeepak S }
102131685c25SDeepak S 
102243cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
102343cf3bf0SChris Wilson {
102443cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
102543cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
102643cf3bf0SChris Wilson }
102743cf3bf0SChris Wilson 
102843cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
102943cf3bf0SChris Wilson {
103043cf3bf0SChris Wilson 	struct intel_rps_ei now;
103143cf3bf0SChris Wilson 	u32 events = 0;
103243cf3bf0SChris Wilson 
10336f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
103443cf3bf0SChris Wilson 		return 0;
103543cf3bf0SChris Wilson 
103643cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
103743cf3bf0SChris Wilson 	if (now.cz_clock == 0)
103843cf3bf0SChris Wilson 		return 0;
103931685c25SDeepak S 
104043cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
104143cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
104243cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
10438fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
104443cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
104543cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
104631685c25SDeepak S 	}
104731685c25SDeepak S 
104843cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
104943cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
105043cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
10518fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
105243cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
105343cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
105443cf3bf0SChris Wilson 	}
105543cf3bf0SChris Wilson 
105643cf3bf0SChris Wilson 	return events;
105731685c25SDeepak S }
105831685c25SDeepak S 
1059f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
1060f5a4c67dSChris Wilson {
1061e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
1062f5a4c67dSChris Wilson 
1063b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
1064688e6c72SChris Wilson 		if (intel_engine_has_waiter(engine))
1065f5a4c67dSChris Wilson 			return true;
1066f5a4c67dSChris Wilson 
1067f5a4c67dSChris Wilson 	return false;
1068f5a4c67dSChris Wilson }
1069f5a4c67dSChris Wilson 
10704912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
10713b8d8d91SJesse Barnes {
10722d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10732d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
10748d3afd7dSChris Wilson 	bool client_boost;
10758d3afd7dSChris Wilson 	int new_delay, adj, min, max;
1076edbfdb45SPaulo Zanoni 	u32 pm_iir;
10773b8d8d91SJesse Barnes 
107859cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1079d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
1080d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
1081d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
1082d4d70aa5SImre Deak 		return;
1083d4d70aa5SImre Deak 	}
10841f814dacSImre Deak 
10851f814dacSImre Deak 	/*
10861f814dacSImre Deak 	 * The RPS work is synced during runtime suspend, we don't require a
10871f814dacSImre Deak 	 * wakeref. TODO: instead of disabling the asserts make sure that we
10881f814dacSImre Deak 	 * always hold an RPM reference while the work is running.
10891f814dacSImre Deak 	 */
10901f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
10911f814dacSImre Deak 
1092c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1093c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
1094a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1095480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
10968d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
10978d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
109859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
10994912d041SBen Widawsky 
110060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1101a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
110260611c13SPaulo Zanoni 
11038d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
11041f814dacSImre Deak 		goto out;
11053b8d8d91SJesse Barnes 
11064fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11077b9e0ae6SChris Wilson 
110843cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
110943cf3bf0SChris Wilson 
1110dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
1111edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
11128d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
11138d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
11148d3afd7dSChris Wilson 
11158d3afd7dSChris Wilson 	if (client_boost) {
11168d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
11178d3afd7dSChris Wilson 		adj = 0;
11188d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1119dd75fdc8SChris Wilson 		if (adj > 0)
1120dd75fdc8SChris Wilson 			adj *= 2;
1121edcf284bSChris Wilson 		else /* CHV needs even encode values */
1122edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
11237425034aSVille Syrjälä 		/*
11247425034aSVille Syrjälä 		 * For better performance, jump directly
11257425034aSVille Syrjälä 		 * to RPe if we're below it.
11267425034aSVille Syrjälä 		 */
1127edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
1128b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1129edcf284bSChris Wilson 			adj = 0;
1130edcf284bSChris Wilson 		}
1131f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1132f5a4c67dSChris Wilson 		adj = 0;
1133dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1134b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1135b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1136dd75fdc8SChris Wilson 		else
1137b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1138dd75fdc8SChris Wilson 		adj = 0;
1139dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1140dd75fdc8SChris Wilson 		if (adj < 0)
1141dd75fdc8SChris Wilson 			adj *= 2;
1142edcf284bSChris Wilson 		else /* CHV needs even encode values */
1143edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1144dd75fdc8SChris Wilson 	} else { /* unknown event */
1145edcf284bSChris Wilson 		adj = 0;
1146dd75fdc8SChris Wilson 	}
11473b8d8d91SJesse Barnes 
1148edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1149edcf284bSChris Wilson 
115079249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
115179249636SBen Widawsky 	 * interrupt
115279249636SBen Widawsky 	 */
1153edcf284bSChris Wilson 	new_delay += adj;
11548d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
115527544369SDeepak S 
1156dc97997aSChris Wilson 	intel_set_rps(dev_priv, new_delay);
11573b8d8d91SJesse Barnes 
11584fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
11591f814dacSImre Deak out:
11601f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
11613b8d8d91SJesse Barnes }
11623b8d8d91SJesse Barnes 
1163e3689190SBen Widawsky 
1164e3689190SBen Widawsky /**
1165e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1166e3689190SBen Widawsky  * occurred.
1167e3689190SBen Widawsky  * @work: workqueue struct
1168e3689190SBen Widawsky  *
1169e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1170e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1171e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1172e3689190SBen Widawsky  */
1173e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1174e3689190SBen Widawsky {
11752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11762d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1177e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
117835a85ac6SBen Widawsky 	char *parity_event[6];
1179e3689190SBen Widawsky 	uint32_t misccpctl;
118035a85ac6SBen Widawsky 	uint8_t slice = 0;
1181e3689190SBen Widawsky 
1182e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1183e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1184e3689190SBen Widawsky 	 * any time we access those registers.
1185e3689190SBen Widawsky 	 */
1186e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1187e3689190SBen Widawsky 
118835a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
118935a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
119035a85ac6SBen Widawsky 		goto out;
119135a85ac6SBen Widawsky 
1192e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1193e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1194e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1195e3689190SBen Widawsky 
119635a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1197f0f59a00SVille Syrjälä 		i915_reg_t reg;
119835a85ac6SBen Widawsky 
119935a85ac6SBen Widawsky 		slice--;
12002d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
120135a85ac6SBen Widawsky 			break;
120235a85ac6SBen Widawsky 
120335a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
120435a85ac6SBen Widawsky 
12056fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
120635a85ac6SBen Widawsky 
120735a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1208e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1209e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1210e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1211e3689190SBen Widawsky 
121235a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
121335a85ac6SBen Widawsky 		POSTING_READ(reg);
1214e3689190SBen Widawsky 
1215cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1216e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1217e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1218e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
121935a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
122035a85ac6SBen Widawsky 		parity_event[5] = NULL;
1221e3689190SBen Widawsky 
12225bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1223e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1224e3689190SBen Widawsky 
122535a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
122635a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1227e3689190SBen Widawsky 
122835a85ac6SBen Widawsky 		kfree(parity_event[4]);
1229e3689190SBen Widawsky 		kfree(parity_event[3]);
1230e3689190SBen Widawsky 		kfree(parity_event[2]);
1231e3689190SBen Widawsky 		kfree(parity_event[1]);
1232e3689190SBen Widawsky 	}
1233e3689190SBen Widawsky 
123435a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
123535a85ac6SBen Widawsky 
123635a85ac6SBen Widawsky out:
123735a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
12384cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
12392d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
12404cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
124135a85ac6SBen Widawsky 
124235a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
124335a85ac6SBen Widawsky }
124435a85ac6SBen Widawsky 
1245261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1246261e40b8SVille Syrjälä 					       u32 iir)
1247e3689190SBen Widawsky {
1248261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1249e3689190SBen Widawsky 		return;
1250e3689190SBen Widawsky 
1251d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1252261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1253d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1254e3689190SBen Widawsky 
1255261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
125635a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
125735a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
125835a85ac6SBen Widawsky 
125935a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
126035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
126135a85ac6SBen Widawsky 
1262a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1263e3689190SBen Widawsky }
1264e3689190SBen Widawsky 
1265261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1266f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1267f1af8fc1SPaulo Zanoni {
1268f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12694a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1270f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
12714a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1272f1af8fc1SPaulo Zanoni }
1273f1af8fc1SPaulo Zanoni 
1274261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1275e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1276e7b4c6b1SDaniel Vetter {
1277f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
12784a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[RCS]);
1279cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
12804a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[VCS]);
1281cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
12824a570db5STvrtko Ursulin 		notify_ring(&dev_priv->engine[BCS]);
1283e7b4c6b1SDaniel Vetter 
1284cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1285cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1286aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1287aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1288e3689190SBen Widawsky 
1289261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1290261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1291e7b4c6b1SDaniel Vetter }
1292e7b4c6b1SDaniel Vetter 
1293fbcc1a0cSNick Hoath static __always_inline void
12940bc40be8STvrtko Ursulin gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
1295fbcc1a0cSNick Hoath {
1296fbcc1a0cSNick Hoath 	if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
12970bc40be8STvrtko Ursulin 		notify_ring(engine);
1298fbcc1a0cSNick Hoath 	if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
129927af5eeaSTvrtko Ursulin 		tasklet_schedule(&engine->irq_tasklet);
1300fbcc1a0cSNick Hoath }
1301fbcc1a0cSNick Hoath 
1302e30e251aSVille Syrjälä static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1303e30e251aSVille Syrjälä 				   u32 master_ctl,
1304e30e251aSVille Syrjälä 				   u32 gt_iir[4])
1305abd58f01SBen Widawsky {
1306abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1307abd58f01SBen Widawsky 
1308abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1309e30e251aSVille Syrjälä 		gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1310e30e251aSVille Syrjälä 		if (gt_iir[0]) {
1311e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
1312abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1313abd58f01SBen Widawsky 		} else
1314abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1315abd58f01SBen Widawsky 	}
1316abd58f01SBen Widawsky 
131785f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1318e30e251aSVille Syrjälä 		gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1319e30e251aSVille Syrjälä 		if (gt_iir[1]) {
1320e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
1321abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1322abd58f01SBen Widawsky 		} else
1323abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1324abd58f01SBen Widawsky 	}
1325abd58f01SBen Widawsky 
132674cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1327e30e251aSVille Syrjälä 		gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1328e30e251aSVille Syrjälä 		if (gt_iir[3]) {
1329e30e251aSVille Syrjälä 			I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
133074cdb337SChris Wilson 			ret = IRQ_HANDLED;
133174cdb337SChris Wilson 		} else
133274cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
133374cdb337SChris Wilson 	}
133474cdb337SChris Wilson 
13350961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
1336e30e251aSVille Syrjälä 		gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
1337e30e251aSVille Syrjälä 		if (gt_iir[2] & dev_priv->pm_rps_events) {
1338cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
1339e30e251aSVille Syrjälä 				      gt_iir[2] & dev_priv->pm_rps_events);
134038cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
13410961021aSBen Widawsky 		} else
13420961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
13430961021aSBen Widawsky 	}
13440961021aSBen Widawsky 
1345abd58f01SBen Widawsky 	return ret;
1346abd58f01SBen Widawsky }
1347abd58f01SBen Widawsky 
1348e30e251aSVille Syrjälä static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1349e30e251aSVille Syrjälä 				u32 gt_iir[4])
1350e30e251aSVille Syrjälä {
1351e30e251aSVille Syrjälä 	if (gt_iir[0]) {
1352e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[RCS],
1353e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_RCS_IRQ_SHIFT);
1354e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[BCS],
1355e30e251aSVille Syrjälä 				    gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1356e30e251aSVille Syrjälä 	}
1357e30e251aSVille Syrjälä 
1358e30e251aSVille Syrjälä 	if (gt_iir[1]) {
1359e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS],
1360e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
1361e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1362e30e251aSVille Syrjälä 				    gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1363e30e251aSVille Syrjälä 	}
1364e30e251aSVille Syrjälä 
1365e30e251aSVille Syrjälä 	if (gt_iir[3])
1366e30e251aSVille Syrjälä 		gen8_cs_irq_handler(&dev_priv->engine[VECS],
1367e30e251aSVille Syrjälä 				    gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1368e30e251aSVille Syrjälä 
1369e30e251aSVille Syrjälä 	if (gt_iir[2] & dev_priv->pm_rps_events)
1370e30e251aSVille Syrjälä 		gen6_rps_irq_handler(dev_priv, gt_iir[2]);
1371e30e251aSVille Syrjälä }
1372e30e251aSVille Syrjälä 
137363c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
137463c88d22SImre Deak {
137563c88d22SImre Deak 	switch (port) {
137663c88d22SImre Deak 	case PORT_A:
1377195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
137863c88d22SImre Deak 	case PORT_B:
137963c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
138063c88d22SImre Deak 	case PORT_C:
138163c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
138263c88d22SImre Deak 	default:
138363c88d22SImre Deak 		return false;
138463c88d22SImre Deak 	}
138563c88d22SImre Deak }
138663c88d22SImre Deak 
13876dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
13886dbf30ceSVille Syrjälä {
13896dbf30ceSVille Syrjälä 	switch (port) {
13906dbf30ceSVille Syrjälä 	case PORT_E:
13916dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
13926dbf30ceSVille Syrjälä 	default:
13936dbf30ceSVille Syrjälä 		return false;
13946dbf30ceSVille Syrjälä 	}
13956dbf30ceSVille Syrjälä }
13966dbf30ceSVille Syrjälä 
139774c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
139874c0b395SVille Syrjälä {
139974c0b395SVille Syrjälä 	switch (port) {
140074c0b395SVille Syrjälä 	case PORT_A:
140174c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
140274c0b395SVille Syrjälä 	case PORT_B:
140374c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
140474c0b395SVille Syrjälä 	case PORT_C:
140574c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
140674c0b395SVille Syrjälä 	case PORT_D:
140774c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
140874c0b395SVille Syrjälä 	default:
140974c0b395SVille Syrjälä 		return false;
141074c0b395SVille Syrjälä 	}
141174c0b395SVille Syrjälä }
141274c0b395SVille Syrjälä 
1413e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1414e4ce95aaSVille Syrjälä {
1415e4ce95aaSVille Syrjälä 	switch (port) {
1416e4ce95aaSVille Syrjälä 	case PORT_A:
1417e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1418e4ce95aaSVille Syrjälä 	default:
1419e4ce95aaSVille Syrjälä 		return false;
1420e4ce95aaSVille Syrjälä 	}
1421e4ce95aaSVille Syrjälä }
1422e4ce95aaSVille Syrjälä 
1423676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
142413cf5504SDave Airlie {
142513cf5504SDave Airlie 	switch (port) {
142613cf5504SDave Airlie 	case PORT_B:
1427676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
142813cf5504SDave Airlie 	case PORT_C:
1429676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
143013cf5504SDave Airlie 	case PORT_D:
1431676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1432676574dfSJani Nikula 	default:
1433676574dfSJani Nikula 		return false;
143413cf5504SDave Airlie 	}
143513cf5504SDave Airlie }
143613cf5504SDave Airlie 
1437676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
143813cf5504SDave Airlie {
143913cf5504SDave Airlie 	switch (port) {
144013cf5504SDave Airlie 	case PORT_B:
1441676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
144213cf5504SDave Airlie 	case PORT_C:
1443676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
144413cf5504SDave Airlie 	case PORT_D:
1445676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1446676574dfSJani Nikula 	default:
1447676574dfSJani Nikula 		return false;
144813cf5504SDave Airlie 	}
144913cf5504SDave Airlie }
145013cf5504SDave Airlie 
145142db67d6SVille Syrjälä /*
145242db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
145342db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
145442db67d6SVille Syrjälä  * hotplug detection results from several registers.
145542db67d6SVille Syrjälä  *
145642db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
145742db67d6SVille Syrjälä  */
1458fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
14598c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1460fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1461fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1462676574dfSJani Nikula {
14638c841e57SJani Nikula 	enum port port;
1464676574dfSJani Nikula 	int i;
1465676574dfSJani Nikula 
1466676574dfSJani Nikula 	for_each_hpd_pin(i) {
14678c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
14688c841e57SJani Nikula 			continue;
14698c841e57SJani Nikula 
1470676574dfSJani Nikula 		*pin_mask |= BIT(i);
1471676574dfSJani Nikula 
1472cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1473cc24fcdcSImre Deak 			continue;
1474cc24fcdcSImre Deak 
1475fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1476676574dfSJani Nikula 			*long_mask |= BIT(i);
1477676574dfSJani Nikula 	}
1478676574dfSJani Nikula 
1479676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1480676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1481676574dfSJani Nikula 
1482676574dfSJani Nikula }
1483676574dfSJani Nikula 
148491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1485515ac2bbSDaniel Vetter {
148628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1487515ac2bbSDaniel Vetter }
1488515ac2bbSDaniel Vetter 
148991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1490ce99c256SDaniel Vetter {
14919ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1492ce99c256SDaniel Vetter }
1493ce99c256SDaniel Vetter 
14948bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
149591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
149691d14251STvrtko Ursulin 					 enum pipe pipe,
1497eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1498eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
14998bc5e955SDaniel Vetter 					 uint32_t crc4)
15008bf1e9f1SShuang He {
15018bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15028bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1503ac2300d4SDamien Lespiau 	int head, tail;
1504b2c88f5bSDamien Lespiau 
1505d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1506d538bbdfSDamien Lespiau 
15070c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1508d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
150934273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
15100c912c79SDamien Lespiau 		return;
15110c912c79SDamien Lespiau 	}
15120c912c79SDamien Lespiau 
1513d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1514d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1515b2c88f5bSDamien Lespiau 
1516b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1517d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1518b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1519b2c88f5bSDamien Lespiau 		return;
1520b2c88f5bSDamien Lespiau 	}
1521b2c88f5bSDamien Lespiau 
1522b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15238bf1e9f1SShuang He 
152491d14251STvrtko Ursulin 	entry->frame = dev_priv->dev->driver->get_vblank_counter(dev_priv->dev,
152591d14251STvrtko Ursulin 								 pipe);
1526eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1527eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1528eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1529eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1530eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1531b2c88f5bSDamien Lespiau 
1532b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1533d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1534d538bbdfSDamien Lespiau 
1535d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
153607144428SDamien Lespiau 
153707144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15388bf1e9f1SShuang He }
1539277de95eSDaniel Vetter #else
1540277de95eSDaniel Vetter static inline void
154191d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
154291d14251STvrtko Ursulin 			     enum pipe pipe,
1543277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1544277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1545277de95eSDaniel Vetter 			     uint32_t crc4) {}
1546277de95eSDaniel Vetter #endif
1547eba94eb9SDaniel Vetter 
1548277de95eSDaniel Vetter 
154991d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
155091d14251STvrtko Ursulin 				     enum pipe pipe)
15515a69b89fSDaniel Vetter {
155291d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
15535a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15545a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15555a69b89fSDaniel Vetter }
15565a69b89fSDaniel Vetter 
155791d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
155891d14251STvrtko Ursulin 				     enum pipe pipe)
1559eba94eb9SDaniel Vetter {
156091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1561eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1562eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1563eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1564eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
15658bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1566eba94eb9SDaniel Vetter }
15675b3a856bSDaniel Vetter 
156891d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
156991d14251STvrtko Ursulin 				      enum pipe pipe)
15705b3a856bSDaniel Vetter {
15710b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
15720b5c5ed0SDaniel Vetter 
157391d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
15740b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
15750b5c5ed0SDaniel Vetter 	else
15760b5c5ed0SDaniel Vetter 		res1 = 0;
15770b5c5ed0SDaniel Vetter 
157891d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
15790b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
15800b5c5ed0SDaniel Vetter 	else
15810b5c5ed0SDaniel Vetter 		res2 = 0;
15825b3a856bSDaniel Vetter 
158391d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
15840b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
15850b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
15860b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
15870b5c5ed0SDaniel Vetter 				     res1, res2);
15885b3a856bSDaniel Vetter }
15898bf1e9f1SShuang He 
15901403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
15911403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
15921403c0d4SPaulo Zanoni  * the work queue. */
15931403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1594baf02a1fSBen Widawsky {
1595a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
159659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1597480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1598d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1599d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
16002adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
160141a05a3aSDaniel Vetter 		}
1602d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1603d4d70aa5SImre Deak 	}
1604baf02a1fSBen Widawsky 
1605c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1606c9a9a268SImre Deak 		return;
1607c9a9a268SImre Deak 
16082d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
160912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
16104a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VECS]);
161112638c57SBen Widawsky 
1612aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1613aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
161412638c57SBen Widawsky 	}
16151403c0d4SPaulo Zanoni }
1616baf02a1fSBen Widawsky 
16175a21b665SDaniel Vetter static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
161891d14251STvrtko Ursulin 				     enum pipe pipe)
16198d7849dbSVille Syrjälä {
16205a21b665SDaniel Vetter 	bool ret;
16215a21b665SDaniel Vetter 
16225a21b665SDaniel Vetter 	ret = drm_handle_vblank(dev_priv->dev, pipe);
16235a21b665SDaniel Vetter 	if (ret)
162451cbaf01SMaarten Lankhorst 		intel_finish_page_flip_mmio(dev_priv, pipe);
16255a21b665SDaniel Vetter 
16265a21b665SDaniel Vetter 	return ret;
16278d7849dbSVille Syrjälä }
16288d7849dbSVille Syrjälä 
162991d14251STvrtko Ursulin static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
163091d14251STvrtko Ursulin 					u32 iir, u32 pipe_stats[I915_MAX_PIPES])
16317e231dbeSJesse Barnes {
16327e231dbeSJesse Barnes 	int pipe;
16337e231dbeSJesse Barnes 
163458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16351ca993d2SVille Syrjälä 
16361ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
16371ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
16381ca993d2SVille Syrjälä 		return;
16391ca993d2SVille Syrjälä 	}
16401ca993d2SVille Syrjälä 
1641055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1642f0f59a00SVille Syrjälä 		i915_reg_t reg;
1643bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
164491d181ddSImre Deak 
1645bbb5eebfSDaniel Vetter 		/*
1646bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1647bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1648bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1649bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1650bbb5eebfSDaniel Vetter 		 * handle.
1651bbb5eebfSDaniel Vetter 		 */
16520f239f4cSDaniel Vetter 
16530f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
16540f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1655bbb5eebfSDaniel Vetter 
1656bbb5eebfSDaniel Vetter 		switch (pipe) {
1657bbb5eebfSDaniel Vetter 		case PIPE_A:
1658bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1659bbb5eebfSDaniel Vetter 			break;
1660bbb5eebfSDaniel Vetter 		case PIPE_B:
1661bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1662bbb5eebfSDaniel Vetter 			break;
16633278f67fSVille Syrjälä 		case PIPE_C:
16643278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
16653278f67fSVille Syrjälä 			break;
1666bbb5eebfSDaniel Vetter 		}
1667bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1668bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1669bbb5eebfSDaniel Vetter 
1670bbb5eebfSDaniel Vetter 		if (!mask)
167191d181ddSImre Deak 			continue;
167291d181ddSImre Deak 
167391d181ddSImre Deak 		reg = PIPESTAT(pipe);
1674bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1675bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
16767e231dbeSJesse Barnes 
16777e231dbeSJesse Barnes 		/*
16787e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
16797e231dbeSJesse Barnes 		 */
168091d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
168191d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
16827e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
16837e231dbeSJesse Barnes 	}
168458ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
16852ecb8ca4SVille Syrjälä }
16862ecb8ca4SVille Syrjälä 
168791d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
16882ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
16892ecb8ca4SVille Syrjälä {
16902ecb8ca4SVille Syrjälä 	enum pipe pipe;
16917e231dbeSJesse Barnes 
1692055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
16935a21b665SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
16945a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
16955a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
169631acc7f5SJesse Barnes 
16975251f04eSMaarten Lankhorst 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
169851cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
16994356d586SDaniel Vetter 
17004356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
170191d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
17022d9d2b0bSVille Syrjälä 
17031f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
17041f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
170531acc7f5SJesse Barnes 	}
170631acc7f5SJesse Barnes 
1707c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
170891d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1709c1874ed7SImre Deak }
1710c1874ed7SImre Deak 
17111ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
171216c6c56bSVille Syrjälä {
171316c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
171416c6c56bSVille Syrjälä 
17151ae3c34cSVille Syrjälä 	if (hotplug_status)
17163ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
17171ae3c34cSVille Syrjälä 
17181ae3c34cSVille Syrjälä 	return hotplug_status;
17191ae3c34cSVille Syrjälä }
17201ae3c34cSVille Syrjälä 
172191d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
17221ae3c34cSVille Syrjälä 				 u32 hotplug_status)
17231ae3c34cSVille Syrjälä {
17241ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
17253ff60f89SOscar Mateo 
172691d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
172791d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
172816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
172916c6c56bSVille Syrjälä 
173058f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1731fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1732fd63e2a9SImre Deak 					   hotplug_trigger, hpd_status_g4x,
1733fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
173458f2cf24SVille Syrjälä 
173591d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
173658f2cf24SVille Syrjälä 		}
1737369712e8SJani Nikula 
1738369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
173991d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
174016c6c56bSVille Syrjälä 	} else {
174116c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
174216c6c56bSVille Syrjälä 
174358f2cf24SVille Syrjälä 		if (hotplug_trigger) {
1744fd63e2a9SImre Deak 			intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
17454e3d1e26SVille Syrjälä 					   hotplug_trigger, hpd_status_i915,
1746fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
174791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
174816c6c56bSVille Syrjälä 		}
17493ff60f89SOscar Mateo 	}
175058f2cf24SVille Syrjälä }
175116c6c56bSVille Syrjälä 
1752c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1753c1874ed7SImre Deak {
175445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1756c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1757c1874ed7SImre Deak 
17582dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
17592dd2a883SImre Deak 		return IRQ_NONE;
17602dd2a883SImre Deak 
17611f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
17621f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
17631f814dacSImre Deak 
17641e1cace9SVille Syrjälä 	do {
17656e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
17662ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
17671ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1768a5e485a9SVille Syrjälä 		u32 ier = 0;
17693ff60f89SOscar Mateo 
1770c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1771c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
17723ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
1773c1874ed7SImre Deak 
1774c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
17751e1cace9SVille Syrjälä 			break;
1776c1874ed7SImre Deak 
1777c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1778c1874ed7SImre Deak 
1779a5e485a9SVille Syrjälä 		/*
1780a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1781a5e485a9SVille Syrjälä 		 *
1782a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1783a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1784a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1785a5e485a9SVille Syrjälä 		 *
1786a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1787a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1788a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1789a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1790a5e485a9SVille Syrjälä 		 * bits this time around.
1791a5e485a9SVille Syrjälä 		 */
17924a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
1793a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1794a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
17954a0a0202SVille Syrjälä 
17964a0a0202SVille Syrjälä 		if (gt_iir)
17974a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
17984a0a0202SVille Syrjälä 		if (pm_iir)
17994a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
18004a0a0202SVille Syrjälä 
18017ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18021ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
18037ce4d1f2SVille Syrjälä 
18043ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
18053ff60f89SOscar Mateo 		 * signalled in iir */
180691d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
18077ce4d1f2SVille Syrjälä 
18087ce4d1f2SVille Syrjälä 		/*
18097ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18107ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18117ce4d1f2SVille Syrjälä 		 */
18127ce4d1f2SVille Syrjälä 		if (iir)
18137ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18144a0a0202SVille Syrjälä 
1815a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
18164a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
18174a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
18181ae3c34cSVille Syrjälä 
181952894874SVille Syrjälä 		if (gt_iir)
1820261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
182152894874SVille Syrjälä 		if (pm_iir)
182252894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
182352894874SVille Syrjälä 
18241ae3c34cSVille Syrjälä 		if (hotplug_status)
182591d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
18262ecb8ca4SVille Syrjälä 
182791d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
18281e1cace9SVille Syrjälä 	} while (0);
18297e231dbeSJesse Barnes 
18301f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
18311f814dacSImre Deak 
18327e231dbeSJesse Barnes 	return ret;
18337e231dbeSJesse Barnes }
18347e231dbeSJesse Barnes 
183543f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
183643f328d7SVille Syrjälä {
183745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
183843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
183943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
184043f328d7SVille Syrjälä 
18412dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
18422dd2a883SImre Deak 		return IRQ_NONE;
18432dd2a883SImre Deak 
18441f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
18451f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
18461f814dacSImre Deak 
1847579de73bSChris Wilson 	do {
18486e814800SVille Syrjälä 		u32 master_ctl, iir;
1849e30e251aSVille Syrjälä 		u32 gt_iir[4] = {};
18502ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
18511ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
1852a5e485a9SVille Syrjälä 		u32 ier = 0;
1853a5e485a9SVille Syrjälä 
18548e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18553278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18563278f67fSVille Syrjälä 
18573278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18588e5fd599SVille Syrjälä 			break;
185943f328d7SVille Syrjälä 
186027b6c122SOscar Mateo 		ret = IRQ_HANDLED;
186127b6c122SOscar Mateo 
1862a5e485a9SVille Syrjälä 		/*
1863a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
1864a5e485a9SVille Syrjälä 		 *
1865a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
1866a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1867a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1868a5e485a9SVille Syrjälä 		 *
1869a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1870a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1871a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
1872a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1873a5e485a9SVille Syrjälä 		 * bits this time around.
1874a5e485a9SVille Syrjälä 		 */
187543f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
1876a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
1877a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
187843f328d7SVille Syrjälä 
1879e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
188027b6c122SOscar Mateo 
188127b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
18821ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
188343f328d7SVille Syrjälä 
188427b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
188527b6c122SOscar Mateo 		 * signalled in iir */
188691d14251STvrtko Ursulin 		valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
188743f328d7SVille Syrjälä 
18887ce4d1f2SVille Syrjälä 		/*
18897ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
18907ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
18917ce4d1f2SVille Syrjälä 		 */
18927ce4d1f2SVille Syrjälä 		if (iir)
18937ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
18947ce4d1f2SVille Syrjälä 
1895a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
1896e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
189743f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
18981ae3c34cSVille Syrjälä 
1899e30e251aSVille Syrjälä 		gen8_gt_irq_handler(dev_priv, gt_iir);
1900e30e251aSVille Syrjälä 
19011ae3c34cSVille Syrjälä 		if (hotplug_status)
190291d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
19032ecb8ca4SVille Syrjälä 
190491d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1905579de73bSChris Wilson 	} while (0);
19063278f67fSVille Syrjälä 
19071f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
19081f814dacSImre Deak 
190943f328d7SVille Syrjälä 	return ret;
191043f328d7SVille Syrjälä }
191143f328d7SVille Syrjälä 
191291d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
191391d14251STvrtko Ursulin 				u32 hotplug_trigger,
191440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
1915776ad806SJesse Barnes {
191642db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1917776ad806SJesse Barnes 
19186a39d7c9SJani Nikula 	/*
19196a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
19206a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
19216a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
19226a39d7c9SJani Nikula 	 * errors.
19236a39d7c9SJani Nikula 	 */
192413cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
19256a39d7c9SJani Nikula 	if (!hotplug_trigger) {
19266a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
19276a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
19286a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
19296a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
19306a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
19316a39d7c9SJani Nikula 	}
19326a39d7c9SJani Nikula 
193313cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
19346a39d7c9SJani Nikula 	if (!hotplug_trigger)
19356a39d7c9SJani Nikula 		return;
193613cf5504SDave Airlie 
1937fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
193840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
1939fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
194040e56410SVille Syrjälä 
194191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1942aaf5ec2eSSonika Jindal }
194391d131d2SDaniel Vetter 
194491d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
194540e56410SVille Syrjälä {
194640e56410SVille Syrjälä 	int pipe;
194740e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
194840e56410SVille Syrjälä 
194991d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
195040e56410SVille Syrjälä 
1951cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1952cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1953776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1954cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1955cfc33bf7SVille Syrjälä 				 port_name(port));
1956cfc33bf7SVille Syrjälä 	}
1957776ad806SJesse Barnes 
1958ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
195991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
1960ce99c256SDaniel Vetter 
1961776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
196291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
1963776ad806SJesse Barnes 
1964776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1965776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1966776ad806SJesse Barnes 
1967776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1968776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1969776ad806SJesse Barnes 
1970776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1971776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1972776ad806SJesse Barnes 
19739db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1974055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
19759db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
19769db4a9c7SJesse Barnes 					 pipe_name(pipe),
19779db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1978776ad806SJesse Barnes 
1979776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1980776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1981776ad806SJesse Barnes 
1982776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1983776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1984776ad806SJesse Barnes 
1985776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
19861f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
19878664281bSPaulo Zanoni 
19888664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
19891f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
19908664281bSPaulo Zanoni }
19918664281bSPaulo Zanoni 
199291d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
19938664281bSPaulo Zanoni {
19948664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
19955a69b89fSDaniel Vetter 	enum pipe pipe;
19968664281bSPaulo Zanoni 
1997de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1998de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1999de032bf4SPaulo Zanoni 
2000055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
20011f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
20021f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
20038664281bSPaulo Zanoni 
20045a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
200591d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
200691d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
20075a69b89fSDaniel Vetter 			else
200891d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
20095a69b89fSDaniel Vetter 		}
20105a69b89fSDaniel Vetter 	}
20118bf1e9f1SShuang He 
20128664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
20138664281bSPaulo Zanoni }
20148664281bSPaulo Zanoni 
201591d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
20168664281bSPaulo Zanoni {
20178664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
20188664281bSPaulo Zanoni 
2019de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2020de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2021de032bf4SPaulo Zanoni 
20228664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
20231f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
20248664281bSPaulo Zanoni 
20258664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
20261f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
20278664281bSPaulo Zanoni 
20288664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
20291f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
20308664281bSPaulo Zanoni 
20318664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2032776ad806SJesse Barnes }
2033776ad806SJesse Barnes 
203491d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
203523e81d69SAdam Jackson {
203623e81d69SAdam Jackson 	int pipe;
20376dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2038aaf5ec2eSSonika Jindal 
203991d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
204091d131d2SDaniel Vetter 
2041cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2042cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
204323e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2044cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2045cfc33bf7SVille Syrjälä 				 port_name(port));
2046cfc33bf7SVille Syrjälä 	}
204723e81d69SAdam Jackson 
204823e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
204991d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
205023e81d69SAdam Jackson 
205123e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
205291d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
205323e81d69SAdam Jackson 
205423e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
205523e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
205623e81d69SAdam Jackson 
205723e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
205823e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
205923e81d69SAdam Jackson 
206023e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2061055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
206223e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
206323e81d69SAdam Jackson 					 pipe_name(pipe),
206423e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
20658664281bSPaulo Zanoni 
20668664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
206791d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
206823e81d69SAdam Jackson }
206923e81d69SAdam Jackson 
207091d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
20716dbf30ceSVille Syrjälä {
20726dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
20736dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
20746dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
20756dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20766dbf30ceSVille Syrjälä 
20776dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
20786dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20796dbf30ceSVille Syrjälä 
20806dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
20816dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
20826dbf30ceSVille Syrjälä 
20836dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
20846dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
208574c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
20866dbf30ceSVille Syrjälä 	}
20876dbf30ceSVille Syrjälä 
20886dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
20896dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
20906dbf30ceSVille Syrjälä 
20916dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
20926dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
20936dbf30ceSVille Syrjälä 
20946dbf30ceSVille Syrjälä 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
20956dbf30ceSVille Syrjälä 				   dig_hotplug_reg, hpd_spt,
20966dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
20976dbf30ceSVille Syrjälä 	}
20986dbf30ceSVille Syrjälä 
20996dbf30ceSVille Syrjälä 	if (pin_mask)
210091d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
21016dbf30ceSVille Syrjälä 
21026dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
210391d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
21046dbf30ceSVille Syrjälä }
21056dbf30ceSVille Syrjälä 
210691d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
210791d14251STvrtko Ursulin 				u32 hotplug_trigger,
210840e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2109c008bc6eSPaulo Zanoni {
2110e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2111e4ce95aaSVille Syrjälä 
2112e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2113e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2114e4ce95aaSVille Syrjälä 
2115e4ce95aaSVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
211640e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2117e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
211840e56410SVille Syrjälä 
211991d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2120e4ce95aaSVille Syrjälä }
2121c008bc6eSPaulo Zanoni 
212291d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
212391d14251STvrtko Ursulin 				    u32 de_iir)
212440e56410SVille Syrjälä {
212540e56410SVille Syrjälä 	enum pipe pipe;
212640e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
212740e56410SVille Syrjälä 
212840e56410SVille Syrjälä 	if (hotplug_trigger)
212991d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
213040e56410SVille Syrjälä 
2131c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
213291d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2133c008bc6eSPaulo Zanoni 
2134c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
213591d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2136c008bc6eSPaulo Zanoni 
2137c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2138c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2139c008bc6eSPaulo Zanoni 
2140055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21415a21b665SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
21425a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
21435a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2144c008bc6eSPaulo Zanoni 
214540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
21461f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2147c008bc6eSPaulo Zanoni 
214840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
214991d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
21505b3a856bSDaniel Vetter 
215140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
21525251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE(pipe))
215351cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2154c008bc6eSPaulo Zanoni 	}
2155c008bc6eSPaulo Zanoni 
2156c008bc6eSPaulo Zanoni 	/* check event from PCH */
2157c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2158c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2159c008bc6eSPaulo Zanoni 
216091d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
216191d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2162c008bc6eSPaulo Zanoni 		else
216391d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2164c008bc6eSPaulo Zanoni 
2165c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2166c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2167c008bc6eSPaulo Zanoni 	}
2168c008bc6eSPaulo Zanoni 
216991d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
217091d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2171c008bc6eSPaulo Zanoni }
2172c008bc6eSPaulo Zanoni 
217391d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
217491d14251STvrtko Ursulin 				    u32 de_iir)
21759719fb98SPaulo Zanoni {
217607d27e20SDamien Lespiau 	enum pipe pipe;
217723bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
217823bb4cb5SVille Syrjälä 
217940e56410SVille Syrjälä 	if (hotplug_trigger)
218091d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
21819719fb98SPaulo Zanoni 
21829719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
218391d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
21849719fb98SPaulo Zanoni 
21859719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
218691d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
21879719fb98SPaulo Zanoni 
21889719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
218991d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
21909719fb98SPaulo Zanoni 
2191055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
21925a21b665SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
21935a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
21945a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
219540da17c2SDaniel Vetter 
219640da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
21975251f04eSMaarten Lankhorst 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
219851cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
21999719fb98SPaulo Zanoni 	}
22009719fb98SPaulo Zanoni 
22019719fb98SPaulo Zanoni 	/* check event from PCH */
220291d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
22039719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
22049719fb98SPaulo Zanoni 
220591d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
22069719fb98SPaulo Zanoni 
22079719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
22089719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
22099719fb98SPaulo Zanoni 	}
22109719fb98SPaulo Zanoni }
22119719fb98SPaulo Zanoni 
221272c90f62SOscar Mateo /*
221372c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
221472c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
221572c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
221672c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
221772c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
221872c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
221972c90f62SOscar Mateo  */
2220f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2221b1f14ad0SJesse Barnes {
222245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
22232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2224f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
22250e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2226b1f14ad0SJesse Barnes 
22272dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
22282dd2a883SImre Deak 		return IRQ_NONE;
22292dd2a883SImre Deak 
22301f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22311f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22321f814dacSImre Deak 
2233b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2234b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2235b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
223623a78516SPaulo Zanoni 	POSTING_READ(DEIER);
22370e43406bSChris Wilson 
223844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
223944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
224044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
224144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
224244498aeaSPaulo Zanoni 	 * due to its back queue). */
224391d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
224444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
224544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
224644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2247ab5c608bSBen Widawsky 	}
224844498aeaSPaulo Zanoni 
224972c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
225072c90f62SOscar Mateo 
22510e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
22520e43406bSChris Wilson 	if (gt_iir) {
225372c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
225472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
225591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2256261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2257d8fc8a47SPaulo Zanoni 		else
2258261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
22590e43406bSChris Wilson 	}
2260b1f14ad0SJesse Barnes 
2261b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
22620e43406bSChris Wilson 	if (de_iir) {
226372c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
226472c90f62SOscar Mateo 		ret = IRQ_HANDLED;
226591d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
226691d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2267f1af8fc1SPaulo Zanoni 		else
226891d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
22690e43406bSChris Wilson 	}
22700e43406bSChris Wilson 
227191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2272f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
22730e43406bSChris Wilson 		if (pm_iir) {
2274b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
22750e43406bSChris Wilson 			ret = IRQ_HANDLED;
227672c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
22770e43406bSChris Wilson 		}
2278f1af8fc1SPaulo Zanoni 	}
2279b1f14ad0SJesse Barnes 
2280b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2281b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
228291d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
228344498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
228444498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2285ab5c608bSBen Widawsky 	}
2286b1f14ad0SJesse Barnes 
22871f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
22881f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22891f814dacSImre Deak 
2290b1f14ad0SJesse Barnes 	return ret;
2291b1f14ad0SJesse Barnes }
2292b1f14ad0SJesse Barnes 
229391d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
229491d14251STvrtko Ursulin 				u32 hotplug_trigger,
229540e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2296d04a492dSShashank Sharma {
2297cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2298d04a492dSShashank Sharma 
2299a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2300a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2301d04a492dSShashank Sharma 
2302cebd87a0SVille Syrjälä 	intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
230340e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2304cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
230540e56410SVille Syrjälä 
230691d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2307d04a492dSShashank Sharma }
2308d04a492dSShashank Sharma 
2309f11a0f46STvrtko Ursulin static irqreturn_t
2310f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2311abd58f01SBen Widawsky {
2312abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2313f11a0f46STvrtko Ursulin 	u32 iir;
2314c42664ccSDaniel Vetter 	enum pipe pipe;
231588e04703SJesse Barnes 
2316abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2317e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2318e32192e1STvrtko Ursulin 		if (iir) {
2319e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2320abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2321e32192e1STvrtko Ursulin 			if (iir & GEN8_DE_MISC_GSE)
232291d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
232338cc46d7SOscar Mateo 			else
232438cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2325abd58f01SBen Widawsky 		}
232638cc46d7SOscar Mateo 		else
232738cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2328abd58f01SBen Widawsky 	}
2329abd58f01SBen Widawsky 
23306d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2331e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2332e32192e1STvrtko Ursulin 		if (iir) {
2333e32192e1STvrtko Ursulin 			u32 tmp_mask;
2334d04a492dSShashank Sharma 			bool found = false;
2335cebd87a0SVille Syrjälä 
2336e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
23376d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
233888e04703SJesse Barnes 
2339e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2340e32192e1STvrtko Ursulin 			if (INTEL_INFO(dev_priv)->gen >= 9)
2341e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2342e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2343e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2344e32192e1STvrtko Ursulin 
2345e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
234691d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2347d04a492dSShashank Sharma 				found = true;
2348d04a492dSShashank Sharma 			}
2349d04a492dSShashank Sharma 
2350e32192e1STvrtko Ursulin 			if (IS_BROXTON(dev_priv)) {
2351e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2352e32192e1STvrtko Ursulin 				if (tmp_mask) {
235391d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
235491d14251STvrtko Ursulin 							    hpd_bxt);
2355d04a492dSShashank Sharma 					found = true;
2356d04a492dSShashank Sharma 				}
2357e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2358e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2359e32192e1STvrtko Ursulin 				if (tmp_mask) {
236091d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
236191d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2362e32192e1STvrtko Ursulin 					found = true;
2363e32192e1STvrtko Ursulin 				}
2364e32192e1STvrtko Ursulin 			}
2365d04a492dSShashank Sharma 
236691d14251STvrtko Ursulin 			if (IS_BROXTON(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
236791d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
23689e63743eSShashank Sharma 				found = true;
23699e63743eSShashank Sharma 			}
23709e63743eSShashank Sharma 
2371d04a492dSShashank Sharma 			if (!found)
237238cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
23736d766f02SDaniel Vetter 		}
237438cc46d7SOscar Mateo 		else
237538cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
23766d766f02SDaniel Vetter 	}
23776d766f02SDaniel Vetter 
2378055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2379e32192e1STvrtko Ursulin 		u32 flip_done, fault_errors;
2380abd58f01SBen Widawsky 
2381c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2382c42664ccSDaniel Vetter 			continue;
2383c42664ccSDaniel Vetter 
2384e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2385e32192e1STvrtko Ursulin 		if (!iir) {
2386e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2387e32192e1STvrtko Ursulin 			continue;
2388e32192e1STvrtko Ursulin 		}
2389770de83dSDamien Lespiau 
2390e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2391e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2392e32192e1STvrtko Ursulin 
23935a21b665SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK &&
23945a21b665SDaniel Vetter 		    intel_pipe_handle_vblank(dev_priv, pipe))
23955a21b665SDaniel Vetter 			intel_check_page_flip(dev_priv, pipe);
2396abd58f01SBen Widawsky 
2397e32192e1STvrtko Ursulin 		flip_done = iir;
2398b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2399e32192e1STvrtko Ursulin 			flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2400770de83dSDamien Lespiau 		else
2401e32192e1STvrtko Ursulin 			flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2402770de83dSDamien Lespiau 
24035251f04eSMaarten Lankhorst 		if (flip_done)
240451cbaf01SMaarten Lankhorst 			intel_finish_page_flip_cs(dev_priv, pipe);
2405abd58f01SBen Widawsky 
2406e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
240791d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
24080fbe7870SDaniel Vetter 
2409e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2410e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
241138d83c96SDaniel Vetter 
2412e32192e1STvrtko Ursulin 		fault_errors = iir;
2413b4834a50SRodrigo Vivi 		if (INTEL_INFO(dev_priv)->gen >= 9)
2414e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2415770de83dSDamien Lespiau 		else
2416e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2417770de83dSDamien Lespiau 
2418770de83dSDamien Lespiau 		if (fault_errors)
241930100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
242030100f2bSDaniel Vetter 				  pipe_name(pipe),
2421e32192e1STvrtko Ursulin 				  fault_errors);
2422abd58f01SBen Widawsky 	}
2423abd58f01SBen Widawsky 
242491d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2425266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
242692d03a80SDaniel Vetter 		/*
242792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
242892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
242992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
243092d03a80SDaniel Vetter 		 */
2431e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2432e32192e1STvrtko Ursulin 		if (iir) {
2433e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
243492d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
24356dbf30ceSVille Syrjälä 
24366dbf30ceSVille Syrjälä 			if (HAS_PCH_SPT(dev_priv))
243791d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
24386dbf30ceSVille Syrjälä 			else
243991d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
24402dfb0b81SJani Nikula 		} else {
24412dfb0b81SJani Nikula 			/*
24422dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
24432dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
24442dfb0b81SJani Nikula 			 */
24452dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
24462dfb0b81SJani Nikula 		}
244792d03a80SDaniel Vetter 	}
244892d03a80SDaniel Vetter 
2449f11a0f46STvrtko Ursulin 	return ret;
2450f11a0f46STvrtko Ursulin }
2451f11a0f46STvrtko Ursulin 
2452f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2453f11a0f46STvrtko Ursulin {
2454f11a0f46STvrtko Ursulin 	struct drm_device *dev = arg;
2455f11a0f46STvrtko Ursulin 	struct drm_i915_private *dev_priv = dev->dev_private;
2456f11a0f46STvrtko Ursulin 	u32 master_ctl;
2457e30e251aSVille Syrjälä 	u32 gt_iir[4] = {};
2458f11a0f46STvrtko Ursulin 	irqreturn_t ret;
2459f11a0f46STvrtko Ursulin 
2460f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2461f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2462f11a0f46STvrtko Ursulin 
2463f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2464f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2465f11a0f46STvrtko Ursulin 	if (!master_ctl)
2466f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2467f11a0f46STvrtko Ursulin 
2468f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2469f11a0f46STvrtko Ursulin 
2470f11a0f46STvrtko Ursulin 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2471f11a0f46STvrtko Ursulin 	disable_rpm_wakeref_asserts(dev_priv);
2472f11a0f46STvrtko Ursulin 
2473f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
2474e30e251aSVille Syrjälä 	ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2475e30e251aSVille Syrjälä 	gen8_gt_irq_handler(dev_priv, gt_iir);
2476f11a0f46STvrtko Ursulin 	ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2477f11a0f46STvrtko Ursulin 
2478cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2479cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2480abd58f01SBen Widawsky 
24811f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
24821f814dacSImre Deak 
2483abd58f01SBen Widawsky 	return ret;
2484abd58f01SBen Widawsky }
2485abd58f01SBen Widawsky 
24861f15b76fSChris Wilson static void i915_error_wake_up(struct drm_i915_private *dev_priv)
248717e1df07SDaniel Vetter {
248817e1df07SDaniel Vetter 	/*
248917e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
249017e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
249117e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
249217e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
249317e1df07SDaniel Vetter 	 */
249417e1df07SDaniel Vetter 
249517e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
24961f15b76fSChris Wilson 	wake_up_all(&dev_priv->gpu_error.wait_queue);
249717e1df07SDaniel Vetter 
249817e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
249917e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
250017e1df07SDaniel Vetter }
250117e1df07SDaniel Vetter 
25028a905236SJesse Barnes /**
2503b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
250414bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
25058a905236SJesse Barnes  *
25068a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
25078a905236SJesse Barnes  * was detected.
25088a905236SJesse Barnes  */
2509c033666aSChris Wilson static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
25108a905236SJesse Barnes {
2511c033666aSChris Wilson 	struct kobject *kobj = &dev_priv->dev->primary->kdev->kobj;
2512cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2513cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2514cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
251517e1df07SDaniel Vetter 	int ret;
25168a905236SJesse Barnes 
2517c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
25188a905236SJesse Barnes 
25197db0ba24SDaniel Vetter 	/*
25207db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
25217db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
25227db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
25237db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
25247db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
25257db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
25267db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
25277db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
25287db0ba24SDaniel Vetter 	 */
2529d98c52cfSChris Wilson 	if (i915_reset_in_progress(&dev_priv->gpu_error)) {
253044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
2531c033666aSChris Wilson 		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
25321f83fee0SDaniel Vetter 
253317e1df07SDaniel Vetter 		/*
2534f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2535f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2536f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2537f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2538f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2539f454c694SImre Deak 		 */
2540f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
25417514747dSVille Syrjälä 
2542c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
25437514747dSVille Syrjälä 
2544f454c694SImre Deak 		/*
254517e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
254617e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
254717e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
254817e1df07SDaniel Vetter 		 * deadlocks with the reset work.
254917e1df07SDaniel Vetter 		 */
2550c033666aSChris Wilson 		ret = i915_reset(dev_priv);
2551f69061beSDaniel Vetter 
2552c033666aSChris Wilson 		intel_finish_reset(dev_priv);
255317e1df07SDaniel Vetter 
2554f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2555f454c694SImre Deak 
2556d98c52cfSChris Wilson 		if (ret == 0)
2557c033666aSChris Wilson 			kobject_uevent_env(kobj,
2558f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
25591f83fee0SDaniel Vetter 
256017e1df07SDaniel Vetter 		/*
256117e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
256217e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
256317e1df07SDaniel Vetter 		 */
25641f15b76fSChris Wilson 		wake_up_all(&dev_priv->gpu_error.reset_queue);
2565f316a42cSBen Gamari 	}
25668a905236SJesse Barnes }
25678a905236SJesse Barnes 
2568c033666aSChris Wilson static void i915_report_and_clear_eir(struct drm_i915_private *dev_priv)
2569c0e09200SDave Airlie {
2570bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
257163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2572050ee91fSBen Widawsky 	int pipe, i;
257363eeaf38SJesse Barnes 
257435aed2e6SChris Wilson 	if (!eir)
257535aed2e6SChris Wilson 		return;
257663eeaf38SJesse Barnes 
2577a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
25788a905236SJesse Barnes 
2579c033666aSChris Wilson 	i915_get_extra_instdone(dev_priv, instdone);
2580bd9854f9SBen Widawsky 
2581c033666aSChris Wilson 	if (IS_G4X(dev_priv)) {
25828a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
25838a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
25848a905236SJesse Barnes 
2585a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2586a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2587050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2588050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2589a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2590a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
25918a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
25923143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
25938a905236SJesse Barnes 		}
25948a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
25958a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2596a70491ccSJoe Perches 			pr_err("page table error\n");
2597a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
25988a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
25993143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
26008a905236SJesse Barnes 		}
26018a905236SJesse Barnes 	}
26028a905236SJesse Barnes 
2603c033666aSChris Wilson 	if (!IS_GEN2(dev_priv)) {
260463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
260563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2606a70491ccSJoe Perches 			pr_err("page table error\n");
2607a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
260863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
26093143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
261063eeaf38SJesse Barnes 		}
26118a905236SJesse Barnes 	}
26128a905236SJesse Barnes 
261363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2614a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2615055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2616a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
26179db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
261863eeaf38SJesse Barnes 		/* pipestat has already been acked */
261963eeaf38SJesse Barnes 	}
262063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2621a70491ccSJoe Perches 		pr_err("instruction error\n");
2622a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2623050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2624050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2625c033666aSChris Wilson 		if (INTEL_GEN(dev_priv) < 4) {
262663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
262763eeaf38SJesse Barnes 
2628a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2629a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2630a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
263163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
26323143a2bfSChris Wilson 			POSTING_READ(IPEIR);
263363eeaf38SJesse Barnes 		} else {
263463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
263563eeaf38SJesse Barnes 
2636a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2637a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2638a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2639a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
264063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
26413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
264263eeaf38SJesse Barnes 		}
264363eeaf38SJesse Barnes 	}
264463eeaf38SJesse Barnes 
264563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
26463143a2bfSChris Wilson 	POSTING_READ(EIR);
264763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
264863eeaf38SJesse Barnes 	if (eir) {
264963eeaf38SJesse Barnes 		/*
265063eeaf38SJesse Barnes 		 * some errors might have become stuck,
265163eeaf38SJesse Barnes 		 * mask them.
265263eeaf38SJesse Barnes 		 */
265363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
265463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
265563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
265663eeaf38SJesse Barnes 	}
265735aed2e6SChris Wilson }
265835aed2e6SChris Wilson 
265935aed2e6SChris Wilson /**
2660b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
266114bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
266214b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
2663aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
266435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
266535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
266635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
266735aed2e6SChris Wilson  * of a ring dump etc.).
266814bb2c11STvrtko Ursulin  * @fmt: Error message format string
266935aed2e6SChris Wilson  */
2670c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
2671c033666aSChris Wilson 		       u32 engine_mask,
267258174462SMika Kuoppala 		       const char *fmt, ...)
267335aed2e6SChris Wilson {
267458174462SMika Kuoppala 	va_list args;
267558174462SMika Kuoppala 	char error_msg[80];
267635aed2e6SChris Wilson 
267758174462SMika Kuoppala 	va_start(args, fmt);
267858174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
267958174462SMika Kuoppala 	va_end(args);
268058174462SMika Kuoppala 
2681c033666aSChris Wilson 	i915_capture_error_state(dev_priv, engine_mask, error_msg);
2682c033666aSChris Wilson 	i915_report_and_clear_eir(dev_priv);
26838a905236SJesse Barnes 
268414b730fcSarun.siluvery@linux.intel.com 	if (engine_mask) {
2685805de8f4SPeter Zijlstra 		atomic_or(I915_RESET_IN_PROGRESS_FLAG,
2686f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2687ba1234d1SBen Gamari 
268811ed50ecSBen Gamari 		/*
2689b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2690b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2691b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
269217e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
269317e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
269417e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
269517e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
269617e1df07SDaniel Vetter 		 *
269717e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
269817e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
269917e1df07SDaniel Vetter 		 * counter atomic_t.
270011ed50ecSBen Gamari 		 */
27011f15b76fSChris Wilson 		i915_error_wake_up(dev_priv);
270211ed50ecSBen Gamari 	}
270311ed50ecSBen Gamari 
2704c033666aSChris Wilson 	i915_reset_and_wakeup(dev_priv);
27058a905236SJesse Barnes }
27068a905236SJesse Barnes 
270742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
270842f52ef8SKeith Packard  * we use as a pipe index
270942f52ef8SKeith Packard  */
271088e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
27110a3e67a4SJesse Barnes {
27122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2713e9d21d7fSKeith Packard 	unsigned long irqflags;
271471e0ffa5SJesse Barnes 
27151ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2716f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
27177c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2718755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
27190a3e67a4SJesse Barnes 	else
27207c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2721755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
27221ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27238692d00eSChris Wilson 
27240a3e67a4SJesse Barnes 	return 0;
27250a3e67a4SJesse Barnes }
27260a3e67a4SJesse Barnes 
272788e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
2728f796cf8fSJesse Barnes {
27292d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2730f796cf8fSJesse Barnes 	unsigned long irqflags;
2731b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
273240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2733f796cf8fSJesse Barnes 
2734f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2735fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
2736b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2737b1f14ad0SJesse Barnes 
2738b1f14ad0SJesse Barnes 	return 0;
2739b1f14ad0SJesse Barnes }
2740b1f14ad0SJesse Barnes 
274188e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
27427e231dbeSJesse Barnes {
27432d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27447e231dbeSJesse Barnes 	unsigned long irqflags;
27457e231dbeSJesse Barnes 
27467e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
274731acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2748755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
27497e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27507e231dbeSJesse Barnes 
27517e231dbeSJesse Barnes 	return 0;
27527e231dbeSJesse Barnes }
27537e231dbeSJesse Barnes 
275488e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
2755abd58f01SBen Widawsky {
2756abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2757abd58f01SBen Widawsky 	unsigned long irqflags;
2758abd58f01SBen Widawsky 
2759abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2760013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2761abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2762013d3752SVille Syrjälä 
2763abd58f01SBen Widawsky 	return 0;
2764abd58f01SBen Widawsky }
2765abd58f01SBen Widawsky 
276642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
276742f52ef8SKeith Packard  * we use as a pipe index
276842f52ef8SKeith Packard  */
276988e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
27700a3e67a4SJesse Barnes {
27712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2772e9d21d7fSKeith Packard 	unsigned long irqflags;
27730a3e67a4SJesse Barnes 
27741ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
27757c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2776755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2777755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
27781ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
27790a3e67a4SJesse Barnes }
27800a3e67a4SJesse Barnes 
278188e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
2782f796cf8fSJesse Barnes {
27832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2784f796cf8fSJesse Barnes 	unsigned long irqflags;
2785b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
278640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2787f796cf8fSJesse Barnes 
2788f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2789fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
2790b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2791b1f14ad0SJesse Barnes }
2792b1f14ad0SJesse Barnes 
279388e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
27947e231dbeSJesse Barnes {
27952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
27967e231dbeSJesse Barnes 	unsigned long irqflags;
27977e231dbeSJesse Barnes 
27987e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
279931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2800755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
28017e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
28027e231dbeSJesse Barnes }
28037e231dbeSJesse Barnes 
280488e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
2805abd58f01SBen Widawsky {
2806abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2807abd58f01SBen Widawsky 	unsigned long irqflags;
2808abd58f01SBen Widawsky 
2809abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2810013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2811abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2812abd58f01SBen Widawsky }
2813abd58f01SBen Widawsky 
28149107e9d2SChris Wilson static bool
28150bc40be8STvrtko Ursulin ring_idle(struct intel_engine_cs *engine, u32 seqno)
2816893eead0SChris Wilson {
2817cffa781eSChris Wilson 	return i915_seqno_passed(seqno,
2818cffa781eSChris Wilson 				 READ_ONCE(engine->last_submitted_seqno));
2819f65d9421SBen Gamari }
2820f65d9421SBen Gamari 
2821a028c4b0SDaniel Vetter static bool
2822*31bb59ccSChris Wilson ipehr_is_semaphore_wait(struct intel_engine_cs *engine, u32 ipehr)
2823a028c4b0SDaniel Vetter {
2824*31bb59ccSChris Wilson 	if (INTEL_GEN(engine->i915) >= 8) {
2825a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2826a028c4b0SDaniel Vetter 	} else {
2827a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2828a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2829a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2830a028c4b0SDaniel Vetter 	}
2831a028c4b0SDaniel Vetter }
2832a028c4b0SDaniel Vetter 
2833a4872ba6SOscar Mateo static struct intel_engine_cs *
28340bc40be8STvrtko Ursulin semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
28350bc40be8STvrtko Ursulin 				 u64 offset)
2836921d42eaSDaniel Vetter {
2837c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
2838a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2839921d42eaSDaniel Vetter 
2840c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 8) {
2841b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28420bc40be8STvrtko Ursulin 			if (engine == signaller)
2843a6cdb93aSRodrigo Vivi 				continue;
2844a6cdb93aSRodrigo Vivi 
28450bc40be8STvrtko Ursulin 			if (offset == signaller->semaphore.signal_ggtt[engine->id])
2846a6cdb93aSRodrigo Vivi 				return signaller;
2847a6cdb93aSRodrigo Vivi 		}
2848921d42eaSDaniel Vetter 	} else {
2849921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2850921d42eaSDaniel Vetter 
2851b4ac5afcSDave Gordon 		for_each_engine(signaller, dev_priv) {
28520bc40be8STvrtko Ursulin 			if(engine == signaller)
2853921d42eaSDaniel Vetter 				continue;
2854921d42eaSDaniel Vetter 
28550bc40be8STvrtko Ursulin 			if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
2856921d42eaSDaniel Vetter 				return signaller;
2857921d42eaSDaniel Vetter 		}
2858921d42eaSDaniel Vetter 	}
2859921d42eaSDaniel Vetter 
2860a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
28610bc40be8STvrtko Ursulin 		  engine->id, ipehr, offset);
2862921d42eaSDaniel Vetter 
2863921d42eaSDaniel Vetter 	return NULL;
2864921d42eaSDaniel Vetter }
2865921d42eaSDaniel Vetter 
2866a4872ba6SOscar Mateo static struct intel_engine_cs *
28670bc40be8STvrtko Ursulin semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
2868a24a11e6SChris Wilson {
2869c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
287088fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2871a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2872a6cdb93aSRodrigo Vivi 	int i, backwards;
2873a24a11e6SChris Wilson 
2874381e8ae3STomas Elf 	/*
2875381e8ae3STomas Elf 	 * This function does not support execlist mode - any attempt to
2876381e8ae3STomas Elf 	 * proceed further into this function will result in a kernel panic
2877381e8ae3STomas Elf 	 * when dereferencing ring->buffer, which is not set up in execlist
2878381e8ae3STomas Elf 	 * mode.
2879381e8ae3STomas Elf 	 *
2880381e8ae3STomas Elf 	 * The correct way of doing it would be to derive the currently
2881381e8ae3STomas Elf 	 * executing ring buffer from the current context, which is derived
2882381e8ae3STomas Elf 	 * from the currently running request. Unfortunately, to get the
2883381e8ae3STomas Elf 	 * current request we would have to grab the struct_mutex before doing
2884381e8ae3STomas Elf 	 * anything else, which would be ill-advised since some other thread
2885381e8ae3STomas Elf 	 * might have grabbed it already and managed to hang itself, causing
2886381e8ae3STomas Elf 	 * the hang checker to deadlock.
2887381e8ae3STomas Elf 	 *
2888381e8ae3STomas Elf 	 * Therefore, this function does not support execlist mode in its
2889381e8ae3STomas Elf 	 * current form. Just return NULL and move on.
2890381e8ae3STomas Elf 	 */
28910bc40be8STvrtko Ursulin 	if (engine->buffer == NULL)
2892381e8ae3STomas Elf 		return NULL;
2893381e8ae3STomas Elf 
28940bc40be8STvrtko Ursulin 	ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2895*31bb59ccSChris Wilson 	if (!ipehr_is_semaphore_wait(engine, ipehr))
28966274f212SChris Wilson 		return NULL;
2897a24a11e6SChris Wilson 
289888fe429dSDaniel Vetter 	/*
289988fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
290088fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2901a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2902a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
290388fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
290488fe429dSDaniel Vetter 	 * ringbuffer itself.
2905a24a11e6SChris Wilson 	 */
29060bc40be8STvrtko Ursulin 	head = I915_READ_HEAD(engine) & HEAD_ADDR;
2907c033666aSChris Wilson 	backwards = (INTEL_GEN(dev_priv) >= 8) ? 5 : 4;
290888fe429dSDaniel Vetter 
2909a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
291088fe429dSDaniel Vetter 		/*
291188fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
291288fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
291388fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
291488fe429dSDaniel Vetter 		 */
29150bc40be8STvrtko Ursulin 		head &= engine->buffer->size - 1;
291688fe429dSDaniel Vetter 
291788fe429dSDaniel Vetter 		/* This here seems to blow up */
29180bc40be8STvrtko Ursulin 		cmd = ioread32(engine->buffer->virtual_start + head);
2919a24a11e6SChris Wilson 		if (cmd == ipehr)
2920a24a11e6SChris Wilson 			break;
2921a24a11e6SChris Wilson 
292288fe429dSDaniel Vetter 		head -= 4;
292388fe429dSDaniel Vetter 	}
2924a24a11e6SChris Wilson 
292588fe429dSDaniel Vetter 	if (!i)
292688fe429dSDaniel Vetter 		return NULL;
292788fe429dSDaniel Vetter 
29280bc40be8STvrtko Ursulin 	*seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2929c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 8) {
29300bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 12);
2931a6cdb93aSRodrigo Vivi 		offset <<= 32;
29320bc40be8STvrtko Ursulin 		offset = ioread32(engine->buffer->virtual_start + head + 8);
2933a6cdb93aSRodrigo Vivi 	}
29340bc40be8STvrtko Ursulin 	return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
2935a24a11e6SChris Wilson }
2936a24a11e6SChris Wilson 
29370bc40be8STvrtko Ursulin static int semaphore_passed(struct intel_engine_cs *engine)
29386274f212SChris Wilson {
2939c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
2940a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2941a0d036b0SChris Wilson 	u32 seqno;
29426274f212SChris Wilson 
29430bc40be8STvrtko Ursulin 	engine->hangcheck.deadlock++;
29446274f212SChris Wilson 
29450bc40be8STvrtko Ursulin 	signaller = semaphore_waits_for(engine, &seqno);
29464be17381SChris Wilson 	if (signaller == NULL)
29474be17381SChris Wilson 		return -1;
29484be17381SChris Wilson 
29494be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
2950666796daSTvrtko Ursulin 	if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
29516274f212SChris Wilson 		return -1;
29526274f212SChris Wilson 
29531b7744e7SChris Wilson 	if (i915_seqno_passed(intel_engine_get_seqno(signaller), seqno))
29544be17381SChris Wilson 		return 1;
29554be17381SChris Wilson 
2956a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2957a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2958a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
29594be17381SChris Wilson 		return -1;
29604be17381SChris Wilson 
29614be17381SChris Wilson 	return 0;
29626274f212SChris Wilson }
29636274f212SChris Wilson 
29646274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
29656274f212SChris Wilson {
2966e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
29676274f212SChris Wilson 
2968b4ac5afcSDave Gordon 	for_each_engine(engine, dev_priv)
2969e2f80391STvrtko Ursulin 		engine->hangcheck.deadlock = 0;
29706274f212SChris Wilson }
29716274f212SChris Wilson 
29720bc40be8STvrtko Ursulin static bool subunits_stuck(struct intel_engine_cs *engine)
29731ec14ad3SChris Wilson {
297461642ff0SMika Kuoppala 	u32 instdone[I915_NUM_INSTDONE_REG];
297561642ff0SMika Kuoppala 	bool stuck;
297661642ff0SMika Kuoppala 	int i;
29779107e9d2SChris Wilson 
29780bc40be8STvrtko Ursulin 	if (engine->id != RCS)
297961642ff0SMika Kuoppala 		return true;
298061642ff0SMika Kuoppala 
2981c033666aSChris Wilson 	i915_get_extra_instdone(engine->i915, instdone);
298261642ff0SMika Kuoppala 
298361642ff0SMika Kuoppala 	/* There might be unstable subunit states even when
298461642ff0SMika Kuoppala 	 * actual head is not moving. Filter out the unstable ones by
298561642ff0SMika Kuoppala 	 * accumulating the undone -> done transitions and only
298661642ff0SMika Kuoppala 	 * consider those as progress.
298761642ff0SMika Kuoppala 	 */
298861642ff0SMika Kuoppala 	stuck = true;
298961642ff0SMika Kuoppala 	for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
29900bc40be8STvrtko Ursulin 		const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
299161642ff0SMika Kuoppala 
29920bc40be8STvrtko Ursulin 		if (tmp != engine->hangcheck.instdone[i])
299361642ff0SMika Kuoppala 			stuck = false;
299461642ff0SMika Kuoppala 
29950bc40be8STvrtko Ursulin 		engine->hangcheck.instdone[i] |= tmp;
299661642ff0SMika Kuoppala 	}
299761642ff0SMika Kuoppala 
299861642ff0SMika Kuoppala 	return stuck;
299961642ff0SMika Kuoppala }
300061642ff0SMika Kuoppala 
300161642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30020bc40be8STvrtko Ursulin head_stuck(struct intel_engine_cs *engine, u64 acthd)
300361642ff0SMika Kuoppala {
30040bc40be8STvrtko Ursulin 	if (acthd != engine->hangcheck.acthd) {
300561642ff0SMika Kuoppala 
300661642ff0SMika Kuoppala 		/* Clear subunit states on head movement */
30070bc40be8STvrtko Ursulin 		memset(engine->hangcheck.instdone, 0,
30080bc40be8STvrtko Ursulin 		       sizeof(engine->hangcheck.instdone));
300961642ff0SMika Kuoppala 
3010f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
3011f260fe7bSMika Kuoppala 	}
3012f260fe7bSMika Kuoppala 
30130bc40be8STvrtko Ursulin 	if (!subunits_stuck(engine))
301461642ff0SMika Kuoppala 		return HANGCHECK_ACTIVE;
301561642ff0SMika Kuoppala 
301661642ff0SMika Kuoppala 	return HANGCHECK_HUNG;
301761642ff0SMika Kuoppala }
301861642ff0SMika Kuoppala 
301961642ff0SMika Kuoppala static enum intel_ring_hangcheck_action
30200bc40be8STvrtko Ursulin ring_stuck(struct intel_engine_cs *engine, u64 acthd)
302161642ff0SMika Kuoppala {
3022c033666aSChris Wilson 	struct drm_i915_private *dev_priv = engine->i915;
302361642ff0SMika Kuoppala 	enum intel_ring_hangcheck_action ha;
302461642ff0SMika Kuoppala 	u32 tmp;
302561642ff0SMika Kuoppala 
30260bc40be8STvrtko Ursulin 	ha = head_stuck(engine, acthd);
302761642ff0SMika Kuoppala 	if (ha != HANGCHECK_HUNG)
302861642ff0SMika Kuoppala 		return ha;
302961642ff0SMika Kuoppala 
3030c033666aSChris Wilson 	if (IS_GEN2(dev_priv))
3031f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
30329107e9d2SChris Wilson 
30339107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
30349107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
30359107e9d2SChris Wilson 	 * and break the hang. This should work on
30369107e9d2SChris Wilson 	 * all but the second generation chipsets.
30379107e9d2SChris Wilson 	 */
30380bc40be8STvrtko Ursulin 	tmp = I915_READ_CTL(engine);
30391ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
3040c033666aSChris Wilson 		i915_handle_error(dev_priv, 0,
304158174462SMika Kuoppala 				  "Kicking stuck wait on %s",
30420bc40be8STvrtko Ursulin 				  engine->name);
30430bc40be8STvrtko Ursulin 		I915_WRITE_CTL(engine, tmp);
3044f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
30451ec14ad3SChris Wilson 	}
3046a24a11e6SChris Wilson 
3047c033666aSChris Wilson 	if (INTEL_GEN(dev_priv) >= 6 && tmp & RING_WAIT_SEMAPHORE) {
30480bc40be8STvrtko Ursulin 		switch (semaphore_passed(engine)) {
30496274f212SChris Wilson 		default:
3050f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
30516274f212SChris Wilson 		case 1:
3052c033666aSChris Wilson 			i915_handle_error(dev_priv, 0,
305358174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
30540bc40be8STvrtko Ursulin 					  engine->name);
30550bc40be8STvrtko Ursulin 			I915_WRITE_CTL(engine, tmp);
3056f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
30576274f212SChris Wilson 		case 0:
3058f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
30596274f212SChris Wilson 		}
30609107e9d2SChris Wilson 	}
30619107e9d2SChris Wilson 
3062f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
3063a24a11e6SChris Wilson }
3064d1e61e7fSChris Wilson 
306512471ba8SChris Wilson static unsigned kick_waiters(struct intel_engine_cs *engine)
306612471ba8SChris Wilson {
3067c033666aSChris Wilson 	struct drm_i915_private *i915 = engine->i915;
306812471ba8SChris Wilson 	unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
306912471ba8SChris Wilson 
307012471ba8SChris Wilson 	if (engine->hangcheck.user_interrupts == user_interrupts &&
307112471ba8SChris Wilson 	    !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3072688e6c72SChris Wilson 		if (!test_bit(engine->id, &i915->gpu_error.test_irq_rings))
307312471ba8SChris Wilson 			DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
307412471ba8SChris Wilson 				  engine->name);
307512471ba8SChris Wilson 		else
307612471ba8SChris Wilson 			DRM_INFO("Fake missed irq on %s\n",
307712471ba8SChris Wilson 				 engine->name);
3078688e6c72SChris Wilson 
3079688e6c72SChris Wilson 		intel_engine_enable_fake_irq(engine);
308012471ba8SChris Wilson 	}
308112471ba8SChris Wilson 
308212471ba8SChris Wilson 	return user_interrupts;
308312471ba8SChris Wilson }
3084737b1506SChris Wilson /*
3085f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
308605407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
308705407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
308805407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
308905407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
309005407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
3091f65d9421SBen Gamari  */
3092737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
3093f65d9421SBen Gamari {
3094737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
3095737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
3096737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
3097e2f80391STvrtko Ursulin 	struct intel_engine_cs *engine;
3098c3232b18SDave Gordon 	enum intel_engine_id id;
309905407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
3100666796daSTvrtko Ursulin 	bool stuck[I915_NUM_ENGINES] = { 0 };
31019107e9d2SChris Wilson #define BUSY 1
31029107e9d2SChris Wilson #define KICK 5
31039107e9d2SChris Wilson #define HUNG 20
310424a65e62SMika Kuoppala #define ACTIVE_DECAY 15
3105893eead0SChris Wilson 
3106d330a953SJani Nikula 	if (!i915.enable_hangcheck)
31073e0dc6b0SBen Widawsky 		return;
31083e0dc6b0SBen Widawsky 
31091f814dacSImre Deak 	/*
31101f814dacSImre Deak 	 * The hangcheck work is synced during runtime suspend, we don't
31111f814dacSImre Deak 	 * require a wakeref. TODO: instead of disabling the asserts make
31121f814dacSImre Deak 	 * sure that we hold a reference when this work is running.
31131f814dacSImre Deak 	 */
31141f814dacSImre Deak 	DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
31151f814dacSImre Deak 
311675714940SMika Kuoppala 	/* As enabling the GPU requires fairly extensive mmio access,
311775714940SMika Kuoppala 	 * periodically arm the mmio checker to see if we are triggering
311875714940SMika Kuoppala 	 * any invalid access.
311975714940SMika Kuoppala 	 */
312075714940SMika Kuoppala 	intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
312175714940SMika Kuoppala 
3122c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3123688e6c72SChris Wilson 		bool busy = intel_engine_has_waiter(engine);
312450877445SChris Wilson 		u64 acthd;
312550877445SChris Wilson 		u32 seqno;
312612471ba8SChris Wilson 		unsigned user_interrupts;
3127b4519513SChris Wilson 
31286274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
31296274f212SChris Wilson 
3130c04e0f3bSChris Wilson 		/* We don't strictly need an irq-barrier here, as we are not
3131c04e0f3bSChris Wilson 		 * serving an interrupt request, be paranoid in case the
3132c04e0f3bSChris Wilson 		 * barrier has side-effects (such as preventing a broken
3133c04e0f3bSChris Wilson 		 * cacheline snoop) and so be sure that we can see the seqno
3134c04e0f3bSChris Wilson 		 * advance. If the seqno should stick, due to a stale
3135c04e0f3bSChris Wilson 		 * cacheline, we would erroneously declare the GPU hung.
3136c04e0f3bSChris Wilson 		 */
3137c04e0f3bSChris Wilson 		if (engine->irq_seqno_barrier)
3138c04e0f3bSChris Wilson 			engine->irq_seqno_barrier(engine);
3139c04e0f3bSChris Wilson 
3140e2f80391STvrtko Ursulin 		acthd = intel_ring_get_active_head(engine);
31411b7744e7SChris Wilson 		seqno = intel_engine_get_seqno(engine);
314205407ff8SMika Kuoppala 
314312471ba8SChris Wilson 		/* Reset stuck interrupts between batch advances */
314412471ba8SChris Wilson 		user_interrupts = 0;
314512471ba8SChris Wilson 
3146e2f80391STvrtko Ursulin 		if (engine->hangcheck.seqno == seqno) {
3147e2f80391STvrtko Ursulin 			if (ring_idle(engine, seqno)) {
3148e2f80391STvrtko Ursulin 				engine->hangcheck.action = HANGCHECK_IDLE;
314905535726SChris Wilson 				if (busy) {
3150094f9a54SChris Wilson 					/* Safeguard against driver failure */
315112471ba8SChris Wilson 					user_interrupts = kick_waiters(engine);
3152e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
315305535726SChris Wilson 				}
315405407ff8SMika Kuoppala 			} else {
31556274f212SChris Wilson 				/* We always increment the hangcheck score
31566274f212SChris Wilson 				 * if the ring is busy and still processing
31576274f212SChris Wilson 				 * the same request, so that no single request
31586274f212SChris Wilson 				 * can run indefinitely (such as a chain of
31596274f212SChris Wilson 				 * batches). The only time we do not increment
31606274f212SChris Wilson 				 * the hangcheck score on this ring, if this
31616274f212SChris Wilson 				 * ring is in a legitimate wait for another
31626274f212SChris Wilson 				 * ring. In that case the waiting ring is a
31636274f212SChris Wilson 				 * victim and we want to be sure we catch the
31646274f212SChris Wilson 				 * right culprit. Then every time we do kick
31656274f212SChris Wilson 				 * the ring, add a small increment to the
31666274f212SChris Wilson 				 * score so that we can catch a batch that is
31676274f212SChris Wilson 				 * being repeatedly kicked and so responsible
31686274f212SChris Wilson 				 * for stalling the machine.
31699107e9d2SChris Wilson 				 */
3170e2f80391STvrtko Ursulin 				engine->hangcheck.action = ring_stuck(engine,
3171ad8beaeaSMika Kuoppala 								      acthd);
3172ad8beaeaSMika Kuoppala 
3173e2f80391STvrtko Ursulin 				switch (engine->hangcheck.action) {
3174da661464SMika Kuoppala 				case HANGCHECK_IDLE:
3175f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
3176f260fe7bSMika Kuoppala 					break;
317724a65e62SMika Kuoppala 				case HANGCHECK_ACTIVE:
3178e2f80391STvrtko Ursulin 					engine->hangcheck.score += BUSY;
31796274f212SChris Wilson 					break;
3180f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
3181e2f80391STvrtko Ursulin 					engine->hangcheck.score += KICK;
31826274f212SChris Wilson 					break;
3183f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
3184e2f80391STvrtko Ursulin 					engine->hangcheck.score += HUNG;
3185c3232b18SDave Gordon 					stuck[id] = true;
31866274f212SChris Wilson 					break;
31876274f212SChris Wilson 				}
318805407ff8SMika Kuoppala 			}
31899107e9d2SChris Wilson 		} else {
3190e2f80391STvrtko Ursulin 			engine->hangcheck.action = HANGCHECK_ACTIVE;
3191da661464SMika Kuoppala 
31929107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
31939107e9d2SChris Wilson 			 * attempts across multiple batches.
31949107e9d2SChris Wilson 			 */
3195e2f80391STvrtko Ursulin 			if (engine->hangcheck.score > 0)
3196e2f80391STvrtko Ursulin 				engine->hangcheck.score -= ACTIVE_DECAY;
3197e2f80391STvrtko Ursulin 			if (engine->hangcheck.score < 0)
3198e2f80391STvrtko Ursulin 				engine->hangcheck.score = 0;
3199f260fe7bSMika Kuoppala 
320061642ff0SMika Kuoppala 			/* Clear head and subunit states on seqno movement */
320112471ba8SChris Wilson 			acthd = 0;
320261642ff0SMika Kuoppala 
3203e2f80391STvrtko Ursulin 			memset(engine->hangcheck.instdone, 0,
3204e2f80391STvrtko Ursulin 			       sizeof(engine->hangcheck.instdone));
3205cbb465e7SChris Wilson 		}
3206f65d9421SBen Gamari 
3207e2f80391STvrtko Ursulin 		engine->hangcheck.seqno = seqno;
3208e2f80391STvrtko Ursulin 		engine->hangcheck.acthd = acthd;
320912471ba8SChris Wilson 		engine->hangcheck.user_interrupts = user_interrupts;
32109107e9d2SChris Wilson 		busy_count += busy;
321105407ff8SMika Kuoppala 	}
321205407ff8SMika Kuoppala 
3213c3232b18SDave Gordon 	for_each_engine_id(engine, dev_priv, id) {
3214e2f80391STvrtko Ursulin 		if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
3215b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
3216c3232b18SDave Gordon 				 stuck[id] ? "stuck" : "no progress",
3217e2f80391STvrtko Ursulin 				 engine->name);
321814b730fcSarun.siluvery@linux.intel.com 			rings_hung |= intel_engine_flag(engine);
321905407ff8SMika Kuoppala 		}
322005407ff8SMika Kuoppala 	}
322105407ff8SMika Kuoppala 
32221f814dacSImre Deak 	if (rings_hung) {
3223c033666aSChris Wilson 		i915_handle_error(dev_priv, rings_hung, "Engine(s) hung");
32241f814dacSImre Deak 		goto out;
32251f814dacSImre Deak 	}
322605407ff8SMika Kuoppala 
322705535726SChris Wilson 	/* Reset timer in case GPU hangs without another request being added */
322805407ff8SMika Kuoppala 	if (busy_count)
3229c033666aSChris Wilson 		i915_queue_hangcheck(dev_priv);
32301f814dacSImre Deak 
32311f814dacSImre Deak out:
32321f814dacSImre Deak 	ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
323310cd45b6SMika Kuoppala }
323410cd45b6SMika Kuoppala 
32351c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
323691738a95SPaulo Zanoni {
323791738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
323891738a95SPaulo Zanoni 
323991738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
324091738a95SPaulo Zanoni 		return;
324191738a95SPaulo Zanoni 
3242f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3243105b122eSPaulo Zanoni 
3244105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3245105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3246622364b6SPaulo Zanoni }
3247105b122eSPaulo Zanoni 
324891738a95SPaulo Zanoni /*
3249622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3250622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3251622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3252622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3253622364b6SPaulo Zanoni  *
3254622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
325591738a95SPaulo Zanoni  */
3256622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3257622364b6SPaulo Zanoni {
3258622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3259622364b6SPaulo Zanoni 
3260622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3261622364b6SPaulo Zanoni 		return;
3262622364b6SPaulo Zanoni 
3263622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
326491738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
326591738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
326691738a95SPaulo Zanoni }
326791738a95SPaulo Zanoni 
32687c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3269d18ea1b5SDaniel Vetter {
3270d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3271d18ea1b5SDaniel Vetter 
3272f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3273a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3274f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3275d18ea1b5SDaniel Vetter }
3276d18ea1b5SDaniel Vetter 
327770591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
327870591a41SVille Syrjälä {
327970591a41SVille Syrjälä 	enum pipe pipe;
328070591a41SVille Syrjälä 
328171b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
328271b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
328371b8b41dSVille Syrjälä 	else
328471b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
328571b8b41dSVille Syrjälä 
3286ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
328770591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
328870591a41SVille Syrjälä 
3289ad22d106SVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
3290ad22d106SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
3291ad22d106SVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS |
3292ad22d106SVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK);
3293ad22d106SVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
3294ad22d106SVille Syrjälä 	}
329570591a41SVille Syrjälä 
329670591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
3297ad22d106SVille Syrjälä 	dev_priv->irq_mask = ~0;
329870591a41SVille Syrjälä }
329970591a41SVille Syrjälä 
33008bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
33018bb61306SVille Syrjälä {
33028bb61306SVille Syrjälä 	u32 pipestat_mask;
33039ab981f2SVille Syrjälä 	u32 enable_mask;
33048bb61306SVille Syrjälä 	enum pipe pipe;
33058bb61306SVille Syrjälä 
33068bb61306SVille Syrjälä 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
33078bb61306SVille Syrjälä 			PIPE_CRC_DONE_INTERRUPT_STATUS;
33088bb61306SVille Syrjälä 
33098bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
33108bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
33118bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
33128bb61306SVille Syrjälä 
33139ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
33148bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33158bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
33168bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
33179ab981f2SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
33186b7eafc1SVille Syrjälä 
33196b7eafc1SVille Syrjälä 	WARN_ON(dev_priv->irq_mask != ~0);
33206b7eafc1SVille Syrjälä 
33219ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
33228bb61306SVille Syrjälä 
33239ab981f2SVille Syrjälä 	GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
33248bb61306SVille Syrjälä }
33258bb61306SVille Syrjälä 
33268bb61306SVille Syrjälä /* drm_dma.h hooks
33278bb61306SVille Syrjälä */
33288bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
33298bb61306SVille Syrjälä {
33308bb61306SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33318bb61306SVille Syrjälä 
33328bb61306SVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
33338bb61306SVille Syrjälä 
33348bb61306SVille Syrjälä 	GEN5_IRQ_RESET(DE);
33358bb61306SVille Syrjälä 	if (IS_GEN7(dev))
33368bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
33378bb61306SVille Syrjälä 
33388bb61306SVille Syrjälä 	gen5_gt_irq_reset(dev);
33398bb61306SVille Syrjälä 
33408bb61306SVille Syrjälä 	ibx_irq_reset(dev);
33418bb61306SVille Syrjälä }
33428bb61306SVille Syrjälä 
33437e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
33447e231dbeSJesse Barnes {
33452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
33467e231dbeSJesse Barnes 
334734c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
334834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
334934c7b8a7SVille Syrjälä 
33507c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
33517e231dbeSJesse Barnes 
3352ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
33539918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
335470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3355ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
33567e231dbeSJesse Barnes }
33577e231dbeSJesse Barnes 
3358d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3359d6e3cca3SDaniel Vetter {
3360d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3361d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3362d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3363d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3364d6e3cca3SDaniel Vetter }
3365d6e3cca3SDaniel Vetter 
3366823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3367abd58f01SBen Widawsky {
3368abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3369abd58f01SBen Widawsky 	int pipe;
3370abd58f01SBen Widawsky 
3371abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3372abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3373abd58f01SBen Widawsky 
3374d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3375abd58f01SBen Widawsky 
3376055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3377f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3378813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3379f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3380abd58f01SBen Widawsky 
3381f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3382f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3383f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3384abd58f01SBen Widawsky 
3385266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
33861c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
3387abd58f01SBen Widawsky }
3388abd58f01SBen Widawsky 
33894c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
33904c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
3391d49bdb0eSPaulo Zanoni {
33921180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
33936831f3e3SVille Syrjälä 	enum pipe pipe;
3394d49bdb0eSPaulo Zanoni 
339513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
33966831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
33976831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
33986831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
33996831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
340013321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3401d49bdb0eSPaulo Zanoni }
3402d49bdb0eSPaulo Zanoni 
3403aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3404aae8ba84SVille Syrjälä 				     unsigned int pipe_mask)
3405aae8ba84SVille Syrjälä {
34066831f3e3SVille Syrjälä 	enum pipe pipe;
34076831f3e3SVille Syrjälä 
3408aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34096831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
34106831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3411aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3412aae8ba84SVille Syrjälä 
3413aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
3414aae8ba84SVille Syrjälä 	synchronize_irq(dev_priv->dev->irq);
3415aae8ba84SVille Syrjälä }
3416aae8ba84SVille Syrjälä 
341743f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
341843f328d7SVille Syrjälä {
341943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
342043f328d7SVille Syrjälä 
342143f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
342243f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
342343f328d7SVille Syrjälä 
3424d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
342543f328d7SVille Syrjälä 
342643f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
342743f328d7SVille Syrjälä 
3428ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34299918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
343070591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3431ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
343243f328d7SVille Syrjälä }
343343f328d7SVille Syrjälä 
343491d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
343587a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
343687a02106SVille Syrjälä {
343787a02106SVille Syrjälä 	struct intel_encoder *encoder;
343887a02106SVille Syrjälä 	u32 enabled_irqs = 0;
343987a02106SVille Syrjälä 
344091d14251STvrtko Ursulin 	for_each_intel_encoder(dev_priv->dev, encoder)
344187a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
344287a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
344387a02106SVille Syrjälä 
344487a02106SVille Syrjälä 	return enabled_irqs;
344587a02106SVille Syrjälä }
344687a02106SVille Syrjälä 
344791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
344882a28bcfSDaniel Vetter {
344987a02106SVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
345082a28bcfSDaniel Vetter 
345191d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3452fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
345391d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
345482a28bcfSDaniel Vetter 	} else {
3455fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
345691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
345782a28bcfSDaniel Vetter 	}
345882a28bcfSDaniel Vetter 
3459fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
346082a28bcfSDaniel Vetter 
34617fe0b973SKeith Packard 	/*
34627fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
34636dbf30ceSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec).
34646dbf30ceSVille Syrjälä 	 * The pulse duration bits are reserved on LPT+.
34657fe0b973SKeith Packard 	 */
34667fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34677fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
34687fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
34697fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
34707fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
34710b2eb33eSVille Syrjälä 	/*
34720b2eb33eSVille Syrjälä 	 * When CPU and PCH are on the same package, port A
34730b2eb33eSVille Syrjälä 	 * HPD must be enabled in both north and south.
34740b2eb33eSVille Syrjälä 	 */
347591d14251STvrtko Ursulin 	if (HAS_PCH_LPT_LP(dev_priv))
34760b2eb33eSVille Syrjälä 		hotplug |= PORTA_HOTPLUG_ENABLE;
34777fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34786dbf30ceSVille Syrjälä }
347926951cafSXiong Zhang 
348091d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
34816dbf30ceSVille Syrjälä {
34826dbf30ceSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
34836dbf30ceSVille Syrjälä 
34846dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
348591d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
34866dbf30ceSVille Syrjälä 
34876dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
34886dbf30ceSVille Syrjälä 
34896dbf30ceSVille Syrjälä 	/* Enable digital hotplug on the PCH */
34906dbf30ceSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
34916dbf30ceSVille Syrjälä 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
349274c0b395SVille Syrjälä 		PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
34936dbf30ceSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
34946dbf30ceSVille Syrjälä 
349526951cafSXiong Zhang 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
349626951cafSXiong Zhang 	hotplug |= PORTE_HOTPLUG_ENABLE;
349726951cafSXiong Zhang 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
349826951cafSXiong Zhang }
34997fe0b973SKeith Packard 
350091d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3501e4ce95aaSVille Syrjälä {
3502e4ce95aaSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3503e4ce95aaSVille Syrjälä 
350491d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
35053a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
350691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
35073a3b3c7dSVille Syrjälä 
35083a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
350991d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
351023bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
351191d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
35123a3b3c7dSVille Syrjälä 
35133a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
351423bb4cb5SVille Syrjälä 	} else {
3515e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
351691d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3517e4ce95aaSVille Syrjälä 
3518e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
35193a3b3c7dSVille Syrjälä 	}
3520e4ce95aaSVille Syrjälä 
3521e4ce95aaSVille Syrjälä 	/*
3522e4ce95aaSVille Syrjälä 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
3523e4ce95aaSVille Syrjälä 	 * duration to 2ms (which is the minimum in the Display Port spec)
352423bb4cb5SVille Syrjälä 	 * The pulse duration bits are reserved on HSW+.
3525e4ce95aaSVille Syrjälä 	 */
3526e4ce95aaSVille Syrjälä 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3527e4ce95aaSVille Syrjälä 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3528e4ce95aaSVille Syrjälä 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3529e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3530e4ce95aaSVille Syrjälä 
353191d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3532e4ce95aaSVille Syrjälä }
3533e4ce95aaSVille Syrjälä 
353491d14251STvrtko Ursulin static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3535e0a20ad7SShashank Sharma {
3536a52bb15bSVille Syrjälä 	u32 hotplug_irqs, hotplug, enabled_irqs;
3537e0a20ad7SShashank Sharma 
353891d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
3539a52bb15bSVille Syrjälä 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3540e0a20ad7SShashank Sharma 
3541a52bb15bSVille Syrjälä 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3542e0a20ad7SShashank Sharma 
3543a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
3544a52bb15bSVille Syrjälä 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3545a52bb15bSVille Syrjälä 		PORTA_HOTPLUG_ENABLE;
3546d252bf68SShubhangi Shrivastava 
3547d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3548d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3549d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3550d252bf68SShubhangi Shrivastava 
3551d252bf68SShubhangi Shrivastava 	/*
3552d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3553d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3554d252bf68SShubhangi Shrivastava 	 */
3555d252bf68SShubhangi Shrivastava 
3556d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3557d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3558d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3559d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3560d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3561d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3562d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3563d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3564d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3565d252bf68SShubhangi Shrivastava 
3566a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3567e0a20ad7SShashank Sharma }
3568e0a20ad7SShashank Sharma 
3569d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3570d46da437SPaulo Zanoni {
35712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
357282a28bcfSDaniel Vetter 	u32 mask;
3573d46da437SPaulo Zanoni 
3574692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3575692a04cfSDaniel Vetter 		return;
3576692a04cfSDaniel Vetter 
3577105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
35785c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3579105b122eSPaulo Zanoni 	else
35805c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
35818664281bSPaulo Zanoni 
3582b51a2842SVille Syrjälä 	gen5_assert_iir_is_zero(dev_priv, SDEIIR);
3583d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3584d46da437SPaulo Zanoni }
3585d46da437SPaulo Zanoni 
35860a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
35870a9a8c91SDaniel Vetter {
35880a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
35890a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
35900a9a8c91SDaniel Vetter 
35910a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
35920a9a8c91SDaniel Vetter 
35930a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3594040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
35950a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
359635a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
359735a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
35980a9a8c91SDaniel Vetter 	}
35990a9a8c91SDaniel Vetter 
36000a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
36010a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
3602f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
36030a9a8c91SDaniel Vetter 	} else {
36040a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
36050a9a8c91SDaniel Vetter 	}
36060a9a8c91SDaniel Vetter 
360735079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
36080a9a8c91SDaniel Vetter 
36090a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
361078e68d36SImre Deak 		/*
361178e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
361278e68d36SImre Deak 		 * itself is enabled/disabled.
361378e68d36SImre Deak 		 */
36140a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
36150a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
36160a9a8c91SDaniel Vetter 
3617605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
361835079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
36190a9a8c91SDaniel Vetter 	}
36200a9a8c91SDaniel Vetter }
36210a9a8c91SDaniel Vetter 
3622f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3623036a4a7dSZhenyu Wang {
36242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36258e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
36268e76f8dcSPaulo Zanoni 
36278e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
36288e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
36298e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
36308e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
36315c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
36328e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
363323bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
363423bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
36358e76f8dcSPaulo Zanoni 	} else {
36368e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3637ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
36385b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
36395b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
36405b3a856bSDaniel Vetter 				DE_POISON);
3641e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3642e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3643e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
36448e76f8dcSPaulo Zanoni 	}
3645036a4a7dSZhenyu Wang 
36461ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3647036a4a7dSZhenyu Wang 
36480c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
36490c841212SPaulo Zanoni 
3650622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3651622364b6SPaulo Zanoni 
365235079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3653036a4a7dSZhenyu Wang 
36540a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3655036a4a7dSZhenyu Wang 
3656d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
36577fe0b973SKeith Packard 
3658f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
36596005ce42SDaniel Vetter 		/* Enable PCU event interrupts
36606005ce42SDaniel Vetter 		 *
36616005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
36624bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
36634bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3664d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3665fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3666d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3667f97108d1SJesse Barnes 	}
3668f97108d1SJesse Barnes 
3669036a4a7dSZhenyu Wang 	return 0;
3670036a4a7dSZhenyu Wang }
3671036a4a7dSZhenyu Wang 
3672f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3673f8b79e58SImre Deak {
3674f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3675f8b79e58SImre Deak 
3676f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3677f8b79e58SImre Deak 		return;
3678f8b79e58SImre Deak 
3679f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3680f8b79e58SImre Deak 
3681d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
3682d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3683ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3684f8b79e58SImre Deak 	}
3685d6c69803SVille Syrjälä }
3686f8b79e58SImre Deak 
3687f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3688f8b79e58SImre Deak {
3689f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3690f8b79e58SImre Deak 
3691f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3692f8b79e58SImre Deak 		return;
3693f8b79e58SImre Deak 
3694f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3695f8b79e58SImre Deak 
3696950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3697ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3698f8b79e58SImre Deak }
3699f8b79e58SImre Deak 
37000e6c9a9eSVille Syrjälä 
37010e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
37020e6c9a9eSVille Syrjälä {
37030e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
37040e6c9a9eSVille Syrjälä 
37050a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
37067e231dbeSJesse Barnes 
3707ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37089918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3709ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3710ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3711ad22d106SVille Syrjälä 
37127e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
371334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
371420afbda2SDaniel Vetter 
371520afbda2SDaniel Vetter 	return 0;
371620afbda2SDaniel Vetter }
371720afbda2SDaniel Vetter 
3718abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3719abd58f01SBen Widawsky {
3720abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3721abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3722abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
372373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
372473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
372573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3726abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
372773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
372873d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
372973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3730abd58f01SBen Widawsky 		0,
373173d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
373273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3733abd58f01SBen Widawsky 		};
3734abd58f01SBen Widawsky 
373598735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
373698735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
373798735739STvrtko Ursulin 
37380961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
37399a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
37409a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
374178e68d36SImre Deak 	/*
374278e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
374378e68d36SImre Deak 	 * is enabled/disabled.
374478e68d36SImre Deak 	 */
374578e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
37469a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3747abd58f01SBen Widawsky }
3748abd58f01SBen Widawsky 
3749abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3750abd58f01SBen Widawsky {
3751770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3752770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
37533a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
37543a3b3c7dSVille Syrjälä 	u32 de_port_enables;
375511825b0dSVille Syrjälä 	u32 de_misc_masked = GEN8_DE_MISC_GSE;
37563a3b3c7dSVille Syrjälä 	enum pipe pipe;
3757770de83dSDamien Lespiau 
3758b4834a50SRodrigo Vivi 	if (INTEL_INFO(dev_priv)->gen >= 9) {
3759770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3760770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
37613a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
376288e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
37639e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
37643a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
37653a3b3c7dSVille Syrjälä 	} else {
3766770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3767770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
37683a3b3c7dSVille Syrjälä 	}
3769770de83dSDamien Lespiau 
3770770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3771770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3772770de83dSDamien Lespiau 
37733a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
3774a52bb15bSVille Syrjälä 	if (IS_BROXTON(dev_priv))
3775a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3776a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
37773a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
37783a3b3c7dSVille Syrjälä 
377913b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
378013b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
378113b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3782abd58f01SBen Widawsky 
3783055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3784f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3785813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3786813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3787813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
378835079899SPaulo Zanoni 					  de_pipe_enables);
3789abd58f01SBen Widawsky 
37903a3b3c7dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
379111825b0dSVille Syrjälä 	GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3792abd58f01SBen Widawsky }
3793abd58f01SBen Widawsky 
3794abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3795abd58f01SBen Widawsky {
3796abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3797abd58f01SBen Widawsky 
3798266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3799622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3800622364b6SPaulo Zanoni 
3801abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3802abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3803abd58f01SBen Widawsky 
3804266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3805abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3806abd58f01SBen Widawsky 
3807e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3808abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3809abd58f01SBen Widawsky 
3810abd58f01SBen Widawsky 	return 0;
3811abd58f01SBen Widawsky }
3812abd58f01SBen Widawsky 
381343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
381443f328d7SVille Syrjälä {
381543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
381643f328d7SVille Syrjälä 
381743f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
381843f328d7SVille Syrjälä 
3819ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38209918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3821ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
3822ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3823ad22d106SVille Syrjälä 
3824e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
382543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
382643f328d7SVille Syrjälä 
382743f328d7SVille Syrjälä 	return 0;
382843f328d7SVille Syrjälä }
382943f328d7SVille Syrjälä 
3830abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3831abd58f01SBen Widawsky {
3832abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3833abd58f01SBen Widawsky 
3834abd58f01SBen Widawsky 	if (!dev_priv)
3835abd58f01SBen Widawsky 		return;
3836abd58f01SBen Widawsky 
3837823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3838abd58f01SBen Widawsky }
3839abd58f01SBen Widawsky 
38407e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
38417e231dbeSJesse Barnes {
38422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38437e231dbeSJesse Barnes 
38447e231dbeSJesse Barnes 	if (!dev_priv)
38457e231dbeSJesse Barnes 		return;
38467e231dbeSJesse Barnes 
3847843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
384834c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
3849843d0e7dSImre Deak 
3850893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3851893fce8eSVille Syrjälä 
38527e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3853f8b79e58SImre Deak 
3854ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38559918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3856ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3857ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
38587e231dbeSJesse Barnes }
38597e231dbeSJesse Barnes 
386043f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
386143f328d7SVille Syrjälä {
386243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
386343f328d7SVille Syrjälä 
386443f328d7SVille Syrjälä 	if (!dev_priv)
386543f328d7SVille Syrjälä 		return;
386643f328d7SVille Syrjälä 
386743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
386843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
386943f328d7SVille Syrjälä 
3870a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
387143f328d7SVille Syrjälä 
3872a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
387343f328d7SVille Syrjälä 
3874ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
38759918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
3876ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3877ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
387843f328d7SVille Syrjälä }
387943f328d7SVille Syrjälä 
3880f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3881036a4a7dSZhenyu Wang {
38822d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38834697995bSJesse Barnes 
38844697995bSJesse Barnes 	if (!dev_priv)
38854697995bSJesse Barnes 		return;
38864697995bSJesse Barnes 
3887be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3888036a4a7dSZhenyu Wang }
3889036a4a7dSZhenyu Wang 
3890c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3891c2798b19SChris Wilson {
38922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3893c2798b19SChris Wilson 	int pipe;
3894c2798b19SChris Wilson 
3895055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3896c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3897c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3898c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3899c2798b19SChris Wilson 	POSTING_READ16(IER);
3900c2798b19SChris Wilson }
3901c2798b19SChris Wilson 
3902c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3903c2798b19SChris Wilson {
39042d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3905c2798b19SChris Wilson 
3906c2798b19SChris Wilson 	I915_WRITE16(EMR,
3907c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3908c2798b19SChris Wilson 
3909c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3910c2798b19SChris Wilson 	dev_priv->irq_mask =
3911c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3912c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3913c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
391437ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3915c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3916c2798b19SChris Wilson 
3917c2798b19SChris Wilson 	I915_WRITE16(IER,
3918c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3919c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3920c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3921c2798b19SChris Wilson 	POSTING_READ16(IER);
3922c2798b19SChris Wilson 
3923379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3924379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3925d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3926755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3927755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3928d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3929379ef82dSDaniel Vetter 
3930c2798b19SChris Wilson 	return 0;
3931c2798b19SChris Wilson }
3932c2798b19SChris Wilson 
39335a21b665SDaniel Vetter /*
39345a21b665SDaniel Vetter  * Returns true when a page flip has completed.
39355a21b665SDaniel Vetter  */
39365a21b665SDaniel Vetter static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
39375a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
39385a21b665SDaniel Vetter {
39395a21b665SDaniel Vetter 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
39405a21b665SDaniel Vetter 
39415a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
39425a21b665SDaniel Vetter 		return false;
39435a21b665SDaniel Vetter 
39445a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
39455a21b665SDaniel Vetter 		goto check_page_flip;
39465a21b665SDaniel Vetter 
39475a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
39485a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
39495a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
39505a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
39515a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
39525a21b665SDaniel Vetter 	 */
39535a21b665SDaniel Vetter 	if (I915_READ16(ISR) & flip_pending)
39545a21b665SDaniel Vetter 		goto check_page_flip;
39555a21b665SDaniel Vetter 
39565a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
39575a21b665SDaniel Vetter 	return true;
39585a21b665SDaniel Vetter 
39595a21b665SDaniel Vetter check_page_flip:
39605a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
39615a21b665SDaniel Vetter 	return false;
39625a21b665SDaniel Vetter }
39635a21b665SDaniel Vetter 
3964ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3965c2798b19SChris Wilson {
396645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3968c2798b19SChris Wilson 	u16 iir, new_iir;
3969c2798b19SChris Wilson 	u32 pipe_stats[2];
3970c2798b19SChris Wilson 	int pipe;
3971c2798b19SChris Wilson 	u16 flip_mask =
3972c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3973c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
39741f814dacSImre Deak 	irqreturn_t ret;
3975c2798b19SChris Wilson 
39762dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39772dd2a883SImre Deak 		return IRQ_NONE;
39782dd2a883SImre Deak 
39791f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
39801f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
39811f814dacSImre Deak 
39821f814dacSImre Deak 	ret = IRQ_NONE;
3983c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3984c2798b19SChris Wilson 	if (iir == 0)
39851f814dacSImre Deak 		goto out;
3986c2798b19SChris Wilson 
3987c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3988c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3989c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3990c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3991c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3992c2798b19SChris Wilson 		 */
3993222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3994c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3995aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3996c2798b19SChris Wilson 
3997055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3998f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
3999c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4000c2798b19SChris Wilson 
4001c2798b19SChris Wilson 			/*
4002c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4003c2798b19SChris Wilson 			 */
40042d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
4005c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4006c2798b19SChris Wilson 		}
4007222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4008c2798b19SChris Wilson 
4009c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
4010c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
4011c2798b19SChris Wilson 
4012c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
40134a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4014c2798b19SChris Wilson 
4015055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40165a21b665SDaniel Vetter 			int plane = pipe;
40175a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
40185a21b665SDaniel Vetter 				plane = !plane;
40195a21b665SDaniel Vetter 
40205a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
40215a21b665SDaniel Vetter 			    i8xx_handle_vblank(dev_priv, plane, pipe, iir))
40225a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4023c2798b19SChris Wilson 
40244356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
402591d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
40262d9d2b0bSVille Syrjälä 
40271f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40281f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
40291f7247c0SDaniel Vetter 								    pipe);
40304356d586SDaniel Vetter 		}
4031c2798b19SChris Wilson 
4032c2798b19SChris Wilson 		iir = new_iir;
4033c2798b19SChris Wilson 	}
40341f814dacSImre Deak 	ret = IRQ_HANDLED;
4035c2798b19SChris Wilson 
40361f814dacSImre Deak out:
40371f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
40381f814dacSImre Deak 
40391f814dacSImre Deak 	return ret;
4040c2798b19SChris Wilson }
4041c2798b19SChris Wilson 
4042c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
4043c2798b19SChris Wilson {
40442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4045c2798b19SChris Wilson 	int pipe;
4046c2798b19SChris Wilson 
4047055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
4048c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
4049c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4050c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4051c2798b19SChris Wilson 	}
4052c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
4053c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
4054c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
4055c2798b19SChris Wilson }
4056c2798b19SChris Wilson 
4057a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
4058a266c7d5SChris Wilson {
40592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4060a266c7d5SChris Wilson 	int pipe;
4061a266c7d5SChris Wilson 
4062a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
40630706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4064a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4065a266c7d5SChris Wilson 	}
4066a266c7d5SChris Wilson 
406700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
4068055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4069a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4070a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4071a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4072a266c7d5SChris Wilson 	POSTING_READ(IER);
4073a266c7d5SChris Wilson }
4074a266c7d5SChris Wilson 
4075a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4076a266c7d5SChris Wilson {
40772d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
407838bde180SChris Wilson 	u32 enable_mask;
4079a266c7d5SChris Wilson 
408038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
408138bde180SChris Wilson 
408238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
408338bde180SChris Wilson 	dev_priv->irq_mask =
408438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
408538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
408638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
408738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
408837ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
408938bde180SChris Wilson 
409038bde180SChris Wilson 	enable_mask =
409138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
409238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
409338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
409438bde180SChris Wilson 		I915_USER_INTERRUPT;
409538bde180SChris Wilson 
4096a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
40970706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
409820afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
409920afbda2SDaniel Vetter 
4100a266c7d5SChris Wilson 		/* Enable in IER... */
4101a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4102a266c7d5SChris Wilson 		/* and unmask in IMR */
4103a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4104a266c7d5SChris Wilson 	}
4105a266c7d5SChris Wilson 
4106a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4107a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4108a266c7d5SChris Wilson 	POSTING_READ(IER);
4109a266c7d5SChris Wilson 
411091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
411120afbda2SDaniel Vetter 
4112379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4113379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4114d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4115755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4116755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4117d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4118379ef82dSDaniel Vetter 
411920afbda2SDaniel Vetter 	return 0;
412020afbda2SDaniel Vetter }
412120afbda2SDaniel Vetter 
41225a21b665SDaniel Vetter /*
41235a21b665SDaniel Vetter  * Returns true when a page flip has completed.
41245a21b665SDaniel Vetter  */
41255a21b665SDaniel Vetter static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
41265a21b665SDaniel Vetter 			       int plane, int pipe, u32 iir)
41275a21b665SDaniel Vetter {
41285a21b665SDaniel Vetter 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
41295a21b665SDaniel Vetter 
41305a21b665SDaniel Vetter 	if (!intel_pipe_handle_vblank(dev_priv, pipe))
41315a21b665SDaniel Vetter 		return false;
41325a21b665SDaniel Vetter 
41335a21b665SDaniel Vetter 	if ((iir & flip_pending) == 0)
41345a21b665SDaniel Vetter 		goto check_page_flip;
41355a21b665SDaniel Vetter 
41365a21b665SDaniel Vetter 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
41375a21b665SDaniel Vetter 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
41385a21b665SDaniel Vetter 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
41395a21b665SDaniel Vetter 	 * the flip is completed (no longer pending). Since this doesn't raise
41405a21b665SDaniel Vetter 	 * an interrupt per se, we watch for the change at vblank.
41415a21b665SDaniel Vetter 	 */
41425a21b665SDaniel Vetter 	if (I915_READ(ISR) & flip_pending)
41435a21b665SDaniel Vetter 		goto check_page_flip;
41445a21b665SDaniel Vetter 
41455a21b665SDaniel Vetter 	intel_finish_page_flip_cs(dev_priv, pipe);
41465a21b665SDaniel Vetter 	return true;
41475a21b665SDaniel Vetter 
41485a21b665SDaniel Vetter check_page_flip:
41495a21b665SDaniel Vetter 	intel_check_page_flip(dev_priv, pipe);
41505a21b665SDaniel Vetter 	return false;
41515a21b665SDaniel Vetter }
41525a21b665SDaniel Vetter 
4153ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4154a266c7d5SChris Wilson {
415545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41562d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
41578291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
415838bde180SChris Wilson 	u32 flip_mask =
415938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
416038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
416138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
4162a266c7d5SChris Wilson 
41632dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
41642dd2a883SImre Deak 		return IRQ_NONE;
41652dd2a883SImre Deak 
41661f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
41671f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
41681f814dacSImre Deak 
4169a266c7d5SChris Wilson 	iir = I915_READ(IIR);
417038bde180SChris Wilson 	do {
417138bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
41728291ee90SChris Wilson 		bool blc_event = false;
4173a266c7d5SChris Wilson 
4174a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4175a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4176a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4177a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4178a266c7d5SChris Wilson 		 */
4179222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4180a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4181aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4182a266c7d5SChris Wilson 
4183055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4184f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4185a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4186a266c7d5SChris Wilson 
418738bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
4188a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4189a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
419038bde180SChris Wilson 				irq_received = true;
4191a266c7d5SChris Wilson 			}
4192a266c7d5SChris Wilson 		}
4193222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4194a266c7d5SChris Wilson 
4195a266c7d5SChris Wilson 		if (!irq_received)
4196a266c7d5SChris Wilson 			break;
4197a266c7d5SChris Wilson 
4198a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
419991d14251STvrtko Ursulin 		if (I915_HAS_HOTPLUG(dev_priv) &&
42001ae3c34cSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT) {
42011ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
42021ae3c34cSVille Syrjälä 			if (hotplug_status)
420391d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
42041ae3c34cSVille Syrjälä 		}
4205a266c7d5SChris Wilson 
420638bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
4207a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4208a266c7d5SChris Wilson 
4209a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
42104a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4211a266c7d5SChris Wilson 
4212055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
42135a21b665SDaniel Vetter 			int plane = pipe;
42145a21b665SDaniel Vetter 			if (HAS_FBC(dev_priv))
42155a21b665SDaniel Vetter 				plane = !plane;
42165a21b665SDaniel Vetter 
42175a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
42185a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, plane, pipe, iir))
42195a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
4220a266c7d5SChris Wilson 
4221a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4222a266c7d5SChris Wilson 				blc_event = true;
42234356d586SDaniel Vetter 
42244356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
422591d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
42262d9d2b0bSVille Syrjälä 
42271f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
42281f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
42291f7247c0SDaniel Vetter 								    pipe);
4230a266c7d5SChris Wilson 		}
4231a266c7d5SChris Wilson 
4232a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
423391d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4234a266c7d5SChris Wilson 
4235a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4236a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4237a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4238a266c7d5SChris Wilson 		 * we would never get another interrupt.
4239a266c7d5SChris Wilson 		 *
4240a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4241a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4242a266c7d5SChris Wilson 		 * another one.
4243a266c7d5SChris Wilson 		 *
4244a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4245a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4246a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4247a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4248a266c7d5SChris Wilson 		 * stray interrupts.
4249a266c7d5SChris Wilson 		 */
425038bde180SChris Wilson 		ret = IRQ_HANDLED;
4251a266c7d5SChris Wilson 		iir = new_iir;
425238bde180SChris Wilson 	} while (iir & ~flip_mask);
4253a266c7d5SChris Wilson 
42541f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
42551f814dacSImre Deak 
4256a266c7d5SChris Wilson 	return ret;
4257a266c7d5SChris Wilson }
4258a266c7d5SChris Wilson 
4259a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
4260a266c7d5SChris Wilson {
42612d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4262a266c7d5SChris Wilson 	int pipe;
4263a266c7d5SChris Wilson 
4264a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
42650706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4266a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4267a266c7d5SChris Wilson 	}
4268a266c7d5SChris Wilson 
426900d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
4270055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
427155b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
4272a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
427355b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
427455b39755SChris Wilson 	}
4275a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4276a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4277a266c7d5SChris Wilson 
4278a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4279a266c7d5SChris Wilson }
4280a266c7d5SChris Wilson 
4281a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
4282a266c7d5SChris Wilson {
42832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4284a266c7d5SChris Wilson 	int pipe;
4285a266c7d5SChris Wilson 
42860706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4287a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4288a266c7d5SChris Wilson 
4289a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4290055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4291a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4292a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4293a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4294a266c7d5SChris Wilson 	POSTING_READ(IER);
4295a266c7d5SChris Wilson }
4296a266c7d5SChris Wilson 
4297a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4298a266c7d5SChris Wilson {
42992d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4300bbba0a97SChris Wilson 	u32 enable_mask;
4301a266c7d5SChris Wilson 	u32 error_mask;
4302a266c7d5SChris Wilson 
4303a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4304bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4305adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4306bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4307bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4308bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4309bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4310bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4311bbba0a97SChris Wilson 
4312bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
431321ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
431421ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4315bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4316bbba0a97SChris Wilson 
431791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4318bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4319a266c7d5SChris Wilson 
4320b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4321b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4322d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4323755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4324755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4325755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4326d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4327a266c7d5SChris Wilson 
4328a266c7d5SChris Wilson 	/*
4329a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4330a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4331a266c7d5SChris Wilson 	 */
433291d14251STvrtko Ursulin 	if (IS_G4X(dev_priv)) {
4333a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4334a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4335a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4336a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4337a266c7d5SChris Wilson 	} else {
4338a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4339a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4340a266c7d5SChris Wilson 	}
4341a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4342a266c7d5SChris Wilson 
4343a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4344a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4345a266c7d5SChris Wilson 	POSTING_READ(IER);
4346a266c7d5SChris Wilson 
43470706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
434820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
434920afbda2SDaniel Vetter 
435091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
435120afbda2SDaniel Vetter 
435220afbda2SDaniel Vetter 	return 0;
435320afbda2SDaniel Vetter }
435420afbda2SDaniel Vetter 
435591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
435620afbda2SDaniel Vetter {
435720afbda2SDaniel Vetter 	u32 hotplug_en;
435820afbda2SDaniel Vetter 
4359b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4360b5ea2d56SDaniel Vetter 
4361adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4362e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
436391d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4364a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4365a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4366a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4367a266c7d5SChris Wilson 	*/
436891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4369a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4370a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4371a266c7d5SChris Wilson 
4372a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
43730706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4374f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4375f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4376f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
43770706f17cSEgbert Eich 					     hotplug_en);
4378a266c7d5SChris Wilson }
4379a266c7d5SChris Wilson 
4380ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4381a266c7d5SChris Wilson {
438245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
43832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4384a266c7d5SChris Wilson 	u32 iir, new_iir;
4385a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4386a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
438721ad8330SVille Syrjälä 	u32 flip_mask =
438821ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
438921ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4390a266c7d5SChris Wilson 
43912dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43922dd2a883SImre Deak 		return IRQ_NONE;
43932dd2a883SImre Deak 
43941f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43951f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43961f814dacSImre Deak 
4397a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4398a266c7d5SChris Wilson 
4399a266c7d5SChris Wilson 	for (;;) {
4400501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
44012c8ba29fSChris Wilson 		bool blc_event = false;
44022c8ba29fSChris Wilson 
4403a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4404a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4405a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4406a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4407a266c7d5SChris Wilson 		 */
4408222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
4409a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4410aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4411a266c7d5SChris Wilson 
4412055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
4413f0f59a00SVille Syrjälä 			i915_reg_t reg = PIPESTAT(pipe);
4414a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4415a266c7d5SChris Wilson 
4416a266c7d5SChris Wilson 			/*
4417a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4418a266c7d5SChris Wilson 			 */
4419a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4420a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4421501e01d7SVille Syrjälä 				irq_received = true;
4422a266c7d5SChris Wilson 			}
4423a266c7d5SChris Wilson 		}
4424222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4425a266c7d5SChris Wilson 
4426a266c7d5SChris Wilson 		if (!irq_received)
4427a266c7d5SChris Wilson 			break;
4428a266c7d5SChris Wilson 
4429a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4430a266c7d5SChris Wilson 
4431a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
44321ae3c34cSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
44331ae3c34cSVille Syrjälä 			u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
44341ae3c34cSVille Syrjälä 			if (hotplug_status)
443591d14251STvrtko Ursulin 				i9xx_hpd_irq_handler(dev_priv, hotplug_status);
44361ae3c34cSVille Syrjälä 		}
4437a266c7d5SChris Wilson 
443821ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4439a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4440a266c7d5SChris Wilson 
4441a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44424a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[RCS]);
4443a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
44444a570db5STvrtko Ursulin 			notify_ring(&dev_priv->engine[VCS]);
4445a266c7d5SChris Wilson 
4446055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
44475a21b665SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
44485a21b665SDaniel Vetter 			    i915_handle_vblank(dev_priv, pipe, pipe, iir))
44495a21b665SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4450a266c7d5SChris Wilson 
4451a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4452a266c7d5SChris Wilson 				blc_event = true;
44534356d586SDaniel Vetter 
44544356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
445591d14251STvrtko Ursulin 				i9xx_pipe_crc_irq_handler(dev_priv, pipe);
4456a266c7d5SChris Wilson 
44571f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
44581f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
44592d9d2b0bSVille Syrjälä 		}
4460a266c7d5SChris Wilson 
4461a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
446291d14251STvrtko Ursulin 			intel_opregion_asle_intr(dev_priv);
4463a266c7d5SChris Wilson 
4464515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
446591d14251STvrtko Ursulin 			gmbus_irq_handler(dev_priv);
4466515ac2bbSDaniel Vetter 
4467a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4468a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4469a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4470a266c7d5SChris Wilson 		 * we would never get another interrupt.
4471a266c7d5SChris Wilson 		 *
4472a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4473a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4474a266c7d5SChris Wilson 		 * another one.
4475a266c7d5SChris Wilson 		 *
4476a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4477a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4478a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4479a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4480a266c7d5SChris Wilson 		 * stray interrupts.
4481a266c7d5SChris Wilson 		 */
4482a266c7d5SChris Wilson 		iir = new_iir;
4483a266c7d5SChris Wilson 	}
4484a266c7d5SChris Wilson 
44851f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
44861f814dacSImre Deak 
4487a266c7d5SChris Wilson 	return ret;
4488a266c7d5SChris Wilson }
4489a266c7d5SChris Wilson 
4490a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4491a266c7d5SChris Wilson {
44922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4493a266c7d5SChris Wilson 	int pipe;
4494a266c7d5SChris Wilson 
4495a266c7d5SChris Wilson 	if (!dev_priv)
4496a266c7d5SChris Wilson 		return;
4497a266c7d5SChris Wilson 
44980706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4499a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4500a266c7d5SChris Wilson 
4501a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4502055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4503a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4504a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4505a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4506a266c7d5SChris Wilson 
4507055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4508a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4509a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4510a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4511a266c7d5SChris Wilson }
4512a266c7d5SChris Wilson 
4513fca52a55SDaniel Vetter /**
4514fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4515fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4516fca52a55SDaniel Vetter  *
4517fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4518fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4519fca52a55SDaniel Vetter  */
4520b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4521f71d4af4SJesse Barnes {
4522b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
45238b2e326dSChris Wilson 
452477913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
452577913b39SJani Nikula 
4526c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4527a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
45288b2e326dSChris Wilson 
4529a6706b45SDeepak S 	/* Let's track the enabled rps events */
4530666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
45316c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
45326f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
453331685c25SDeepak S 	else
4534a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4535a6706b45SDeepak S 
45361800ad25SSagar Arun Kamble 	dev_priv->rps.pm_intr_keep = 0;
45371800ad25SSagar Arun Kamble 
45381800ad25SSagar Arun Kamble 	/*
45391800ad25SSagar Arun Kamble 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
45401800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
45411800ad25SSagar Arun Kamble 	 *
45421800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
45431800ad25SSagar Arun Kamble 	 */
45441800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
45451800ad25SSagar Arun Kamble 		dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
45461800ad25SSagar Arun Kamble 
45471800ad25SSagar Arun Kamble 	if (INTEL_INFO(dev_priv)->gen >= 8)
45481800ad25SSagar Arun Kamble 		dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
45491800ad25SSagar Arun Kamble 
4550737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4551737b1506SChris Wilson 			  i915_hangcheck_elapsed);
455261bac78eSDaniel Vetter 
4553b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
45544cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
45554cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4556b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4557f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4558fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4559391f75e2SVille Syrjälä 	} else {
4560391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4561391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4562f71d4af4SJesse Barnes 	}
4563f71d4af4SJesse Barnes 
456421da2700SVille Syrjälä 	/*
456521da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
456621da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
456721da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
456821da2700SVille Syrjälä 	 */
4569b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
457021da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
457121da2700SVille Syrjälä 
4572f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4573f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4574f71d4af4SJesse Barnes 
4575b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
457643f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
457743f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
457843f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
457943f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
458043f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
458143f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
458243f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4583b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
45847e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
45857e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
45867e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
45877e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
45887e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
45897e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4590fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4591b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4592abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4593723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4594abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4595abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4596abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4597abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
45986dbf30ceSVille Syrjälä 		if (IS_BROXTON(dev))
4599e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
46006dbf30ceSVille Syrjälä 		else if (HAS_PCH_SPT(dev))
46016dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
46026dbf30ceSVille Syrjälä 		else
46033a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4604f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4605f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4606723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4607f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4608f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4609f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4610f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4611e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4612f71d4af4SJesse Barnes 	} else {
46137e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
4614c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4615c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4616c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4617c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
46187e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
4619a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4620a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4621a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4622a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4623c2798b19SChris Wilson 		} else {
4624a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4625a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4626a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4627a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4628c2798b19SChris Wilson 		}
4629778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4630778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4631f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4632f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4633f71d4af4SJesse Barnes 	}
4634f71d4af4SJesse Barnes }
463520afbda2SDaniel Vetter 
4636fca52a55SDaniel Vetter /**
4637fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4638fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4639fca52a55SDaniel Vetter  *
4640fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4641fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4642fca52a55SDaniel Vetter  *
4643fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4644fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4645fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4646fca52a55SDaniel Vetter  */
46472aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
46482aeb7d3aSDaniel Vetter {
46492aeb7d3aSDaniel Vetter 	/*
46502aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
46512aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
46522aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
46532aeb7d3aSDaniel Vetter 	 */
46542aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
46552aeb7d3aSDaniel Vetter 
46562aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
46572aeb7d3aSDaniel Vetter }
46582aeb7d3aSDaniel Vetter 
4659fca52a55SDaniel Vetter /**
4660fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4661fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4662fca52a55SDaniel Vetter  *
4663fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4664fca52a55SDaniel Vetter  * resources acquired in the init functions.
4665fca52a55SDaniel Vetter  */
46662aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
46672aeb7d3aSDaniel Vetter {
46682aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
46692aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
46702aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
46712aeb7d3aSDaniel Vetter }
46722aeb7d3aSDaniel Vetter 
4673fca52a55SDaniel Vetter /**
4674fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4675fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4676fca52a55SDaniel Vetter  *
4677fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4678fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4679fca52a55SDaniel Vetter  */
4680b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4681c67a470bSPaulo Zanoni {
4682b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
46832aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
46842dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4685c67a470bSPaulo Zanoni }
4686c67a470bSPaulo Zanoni 
4687fca52a55SDaniel Vetter /**
4688fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4689fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4690fca52a55SDaniel Vetter  *
4691fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4692fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4693fca52a55SDaniel Vetter  */
4694b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4695c67a470bSPaulo Zanoni {
46962aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4697b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4698b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4699c67a470bSPaulo Zanoni }
4700