1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 31b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 3255367a27SJani Nikula #include <linux/slab.h> 3355367a27SJani Nikula #include <linux/sysrq.h> 3455367a27SJani Nikula 35fcd70cd3SDaniel Vetter #include <drm/drm_drv.h> 3655367a27SJani Nikula 377785ae0bSVille Syrjälä #include "display/intel_de.h" 381d455f8dSJani Nikula #include "display/intel_display_types.h" 39df0566a6SJani Nikula #include "display/intel_fifo_underrun.h" 40df0566a6SJani Nikula #include "display/intel_hotplug.h" 41df0566a6SJani Nikula #include "display/intel_lpe_audio.h" 42df0566a6SJani Nikula #include "display/intel_psr.h" 43df0566a6SJani Nikula 44b3786b29SChris Wilson #include "gt/intel_breadcrumbs.h" 452239e6dfSDaniele Ceraolo Spurio #include "gt/intel_gt.h" 46cf1c97dcSAndi Shyti #include "gt/intel_gt_irq.h" 47d762043fSAndi Shyti #include "gt/intel_gt_pm_irq.h" 483e7abf81SAndi Shyti #include "gt/intel_rps.h" 492239e6dfSDaniele Ceraolo Spurio 50c0e09200SDave Airlie #include "i915_drv.h" 51440e2b3dSJani Nikula #include "i915_irq.h" 521c5d22f7SChris Wilson #include "i915_trace.h" 53d13616dbSJani Nikula #include "intel_pm.h" 54c0e09200SDave Airlie 55fca52a55SDaniel Vetter /** 56fca52a55SDaniel Vetter * DOC: interrupt handling 57fca52a55SDaniel Vetter * 58fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 59fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 60fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 61fca52a55SDaniel Vetter */ 62fca52a55SDaniel Vetter 639c6508b9SThomas Gleixner /* 649c6508b9SThomas Gleixner * Interrupt statistic for PMU. Increments the counter only if the 659c6508b9SThomas Gleixner * interrupt originated from the the GPU so interrupts from a device which 669c6508b9SThomas Gleixner * shares the interrupt line are not accounted. 679c6508b9SThomas Gleixner */ 689c6508b9SThomas Gleixner static inline void pmu_irq_stats(struct drm_i915_private *i915, 699c6508b9SThomas Gleixner irqreturn_t res) 709c6508b9SThomas Gleixner { 719c6508b9SThomas Gleixner if (unlikely(res != IRQ_HANDLED)) 729c6508b9SThomas Gleixner return; 739c6508b9SThomas Gleixner 749c6508b9SThomas Gleixner /* 759c6508b9SThomas Gleixner * A clever compiler translates that into INC. A not so clever one 769c6508b9SThomas Gleixner * should at least prevent store tearing. 779c6508b9SThomas Gleixner */ 789c6508b9SThomas Gleixner WRITE_ONCE(i915->pmu.irq_count, i915->pmu.irq_count + 1); 799c6508b9SThomas Gleixner } 809c6508b9SThomas Gleixner 8148ef15d3SJosé Roberto de Souza typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val); 822ea63927SVille Syrjälä typedef u32 (*hotplug_enables_func)(struct drm_i915_private *i915, 832ea63927SVille Syrjälä enum hpd_pin pin); 8448ef15d3SJosé Roberto de Souza 85e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 86e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 87e4ce95aaSVille Syrjälä }; 88e4ce95aaSVille Syrjälä 8923bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 9023bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 9123bb4cb5SVille Syrjälä }; 9223bb4cb5SVille Syrjälä 933a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 94e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 953a3b3c7dSVille Syrjälä }; 963a3b3c7dSVille Syrjälä 977c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 98e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 99e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 100e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 101e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 1027203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG, 103e5868a31SEgbert Eich }; 104e5868a31SEgbert Eich 1057c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 106e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 10773c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 108e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 109e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 1107203d49cSVille Syrjälä [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 111e5868a31SEgbert Eich }; 112e5868a31SEgbert Eich 11326951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 11474c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 11526951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 11626951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 11726951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 1187203d49cSVille Syrjälä [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT, 11926951cafSXiong Zhang }; 12026951cafSXiong Zhang 1217c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 122e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 123e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 124e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 125e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 126e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 1277203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN, 128e5868a31SEgbert Eich }; 129e5868a31SEgbert Eich 1307c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 131e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 132e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 133e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 134e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 135e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1367203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 137e5868a31SEgbert Eich }; 138e5868a31SEgbert Eich 1394bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 140e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 141e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 142e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 143e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 144e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 1457203d49cSVille Syrjälä [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS, 146e5868a31SEgbert Eich }; 147e5868a31SEgbert Eich 148e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 149e5abaab3SVille Syrjälä [HPD_PORT_A] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_A), 150e5abaab3SVille Syrjälä [HPD_PORT_B] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_B), 151e5abaab3SVille Syrjälä [HPD_PORT_C] = GEN8_DE_PORT_HOTPLUG(HPD_PORT_C), 152e0a20ad7SShashank Sharma }; 153e0a20ad7SShashank Sharma 154b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = { 1555b76e860SVille Syrjälä [HPD_PORT_TC1] = GEN11_TC_HOTPLUG(HPD_PORT_TC1) | GEN11_TBT_HOTPLUG(HPD_PORT_TC1), 1565b76e860SVille Syrjälä [HPD_PORT_TC2] = GEN11_TC_HOTPLUG(HPD_PORT_TC2) | GEN11_TBT_HOTPLUG(HPD_PORT_TC2), 1575b76e860SVille Syrjälä [HPD_PORT_TC3] = GEN11_TC_HOTPLUG(HPD_PORT_TC3) | GEN11_TBT_HOTPLUG(HPD_PORT_TC3), 1585b76e860SVille Syrjälä [HPD_PORT_TC4] = GEN11_TC_HOTPLUG(HPD_PORT_TC4) | GEN11_TBT_HOTPLUG(HPD_PORT_TC4), 1595b76e860SVille Syrjälä [HPD_PORT_TC5] = GEN11_TC_HOTPLUG(HPD_PORT_TC5) | GEN11_TBT_HOTPLUG(HPD_PORT_TC5), 1605b76e860SVille Syrjälä [HPD_PORT_TC6] = GEN11_TC_HOTPLUG(HPD_PORT_TC6) | GEN11_TBT_HOTPLUG(HPD_PORT_TC6), 16148ef15d3SJosé Roberto de Souza }; 16248ef15d3SJosé Roberto de Souza 16331604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = { 1645f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1655f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1665f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 16797011359SVille Syrjälä [HPD_PORT_TC1] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1), 16897011359SVille Syrjälä [HPD_PORT_TC2] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2), 16997011359SVille Syrjälä [HPD_PORT_TC3] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3), 17097011359SVille Syrjälä [HPD_PORT_TC4] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4), 17197011359SVille Syrjälä [HPD_PORT_TC5] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5), 17297011359SVille Syrjälä [HPD_PORT_TC6] = SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6), 17352dfdba0SLucas De Marchi }; 17452dfdba0SLucas De Marchi 175229f31e2SLucas De Marchi static const u32 hpd_sde_dg1[HPD_NUM_PINS] = { 1765f371a81SVille Syrjälä [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_A), 1775f371a81SVille Syrjälä [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_B), 1785f371a81SVille Syrjälä [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_C), 1795f371a81SVille Syrjälä [HPD_PORT_D] = SDE_DDI_HOTPLUG_ICP(HPD_PORT_D), 180229f31e2SLucas De Marchi }; 181229f31e2SLucas De Marchi 1820398993bSVille Syrjälä static void intel_hpd_init_pins(struct drm_i915_private *dev_priv) 1830398993bSVille Syrjälä { 1840398993bSVille Syrjälä struct i915_hotplug *hpd = &dev_priv->hotplug; 1850398993bSVille Syrjälä 1860398993bSVille Syrjälä if (HAS_GMCH(dev_priv)) { 1870398993bSVille Syrjälä if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) || 1880398993bSVille Syrjälä IS_CHERRYVIEW(dev_priv)) 1890398993bSVille Syrjälä hpd->hpd = hpd_status_g4x; 1900398993bSVille Syrjälä else 1910398993bSVille Syrjälä hpd->hpd = hpd_status_i915; 1920398993bSVille Syrjälä return; 1930398993bSVille Syrjälä } 1940398993bSVille Syrjälä 195373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) 1960398993bSVille Syrjälä hpd->hpd = hpd_gen11; 19770bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 1980398993bSVille Syrjälä hpd->hpd = hpd_bxt; 199373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 8) 2000398993bSVille Syrjälä hpd->hpd = hpd_bdw; 201373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 7) 2020398993bSVille Syrjälä hpd->hpd = hpd_ivb; 2030398993bSVille Syrjälä else 2040398993bSVille Syrjälä hpd->hpd = hpd_ilk; 2050398993bSVille Syrjälä 206229f31e2SLucas De Marchi if ((INTEL_PCH_TYPE(dev_priv) < PCH_DG1) && 207229f31e2SLucas De Marchi (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))) 2080398993bSVille Syrjälä return; 2090398993bSVille Syrjälä 210*3176fb66SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_DG1) 211229f31e2SLucas De Marchi hpd->pch_hpd = hpd_sde_dg1; 212fa58c9e4SAnusha Srivatsa else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 2130398993bSVille Syrjälä hpd->pch_hpd = hpd_icp; 2140398993bSVille Syrjälä else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv)) 2150398993bSVille Syrjälä hpd->pch_hpd = hpd_spt; 2160398993bSVille Syrjälä else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv)) 2170398993bSVille Syrjälä hpd->pch_hpd = hpd_cpt; 2180398993bSVille Syrjälä else if (HAS_PCH_IBX(dev_priv)) 2190398993bSVille Syrjälä hpd->pch_hpd = hpd_ibx; 2200398993bSVille Syrjälä else 2210398993bSVille Syrjälä MISSING_CASE(INTEL_PCH_TYPE(dev_priv)); 2220398993bSVille Syrjälä } 2230398993bSVille Syrjälä 224aca9310aSAnshuman Gupta static void 225aca9310aSAnshuman Gupta intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe) 226aca9310aSAnshuman Gupta { 227aca9310aSAnshuman Gupta struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 228aca9310aSAnshuman Gupta 229aca9310aSAnshuman Gupta drm_crtc_handle_vblank(&crtc->base); 230aca9310aSAnshuman Gupta } 231aca9310aSAnshuman Gupta 232cf1c97dcSAndi Shyti void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr, 23368eb49b1SPaulo Zanoni i915_reg_t iir, i915_reg_t ier) 23468eb49b1SPaulo Zanoni { 23565f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, 0xffffffff); 23665f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 23768eb49b1SPaulo Zanoni 23865f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, 0); 23968eb49b1SPaulo Zanoni 2405c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 24165f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24265f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24365f42cdcSPaulo Zanoni intel_uncore_write(uncore, iir, 0xffffffff); 24465f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, iir); 24568eb49b1SPaulo Zanoni } 2465c502442SPaulo Zanoni 247cf1c97dcSAndi Shyti void gen2_irq_reset(struct intel_uncore *uncore) 24868eb49b1SPaulo Zanoni { 24965f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, 0xffff); 25065f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 251a9d356a6SPaulo Zanoni 25265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, 0); 25368eb49b1SPaulo Zanoni 25468eb49b1SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 25565f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 25665f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 25765f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 25865f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 25968eb49b1SPaulo Zanoni } 26068eb49b1SPaulo Zanoni 261337ba017SPaulo Zanoni /* 262337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 263337ba017SPaulo Zanoni */ 26465f42cdcSPaulo Zanoni static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg) 265b51a2842SVille Syrjälä { 26665f42cdcSPaulo Zanoni u32 val = intel_uncore_read(uncore, reg); 267b51a2842SVille Syrjälä 268b51a2842SVille Syrjälä if (val == 0) 269b51a2842SVille Syrjälä return; 270b51a2842SVille Syrjälä 271a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 272a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 273f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 27465f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 27665f42cdcSPaulo Zanoni intel_uncore_write(uncore, reg, 0xffffffff); 27765f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, reg); 278b51a2842SVille Syrjälä } 279337ba017SPaulo Zanoni 28065f42cdcSPaulo Zanoni static void gen2_assert_iir_is_zero(struct intel_uncore *uncore) 281e9e9848aSVille Syrjälä { 28265f42cdcSPaulo Zanoni u16 val = intel_uncore_read16(uncore, GEN2_IIR); 283e9e9848aSVille Syrjälä 284e9e9848aSVille Syrjälä if (val == 0) 285e9e9848aSVille Syrjälä return; 286e9e9848aSVille Syrjälä 287a9f236d1SPankaj Bharadiya drm_WARN(&uncore->i915->drm, 1, 288a9f236d1SPankaj Bharadiya "Interrupt register 0x%x is not zero: 0x%08x\n", 2899d9523d8SPaulo Zanoni i915_mmio_reg_offset(GEN2_IIR), val); 29065f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29165f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 29265f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IIR, 0xffff); 29365f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IIR); 294e9e9848aSVille Syrjälä } 295e9e9848aSVille Syrjälä 296cf1c97dcSAndi Shyti void gen3_irq_init(struct intel_uncore *uncore, 29768eb49b1SPaulo Zanoni i915_reg_t imr, u32 imr_val, 29868eb49b1SPaulo Zanoni i915_reg_t ier, u32 ier_val, 29968eb49b1SPaulo Zanoni i915_reg_t iir) 30068eb49b1SPaulo Zanoni { 30165f42cdcSPaulo Zanoni gen3_assert_iir_is_zero(uncore, iir); 30235079899SPaulo Zanoni 30365f42cdcSPaulo Zanoni intel_uncore_write(uncore, ier, ier_val); 30465f42cdcSPaulo Zanoni intel_uncore_write(uncore, imr, imr_val); 30565f42cdcSPaulo Zanoni intel_uncore_posting_read(uncore, imr); 30668eb49b1SPaulo Zanoni } 30735079899SPaulo Zanoni 308cf1c97dcSAndi Shyti void gen2_irq_init(struct intel_uncore *uncore, 3092918c3caSPaulo Zanoni u32 imr_val, u32 ier_val) 31068eb49b1SPaulo Zanoni { 31165f42cdcSPaulo Zanoni gen2_assert_iir_is_zero(uncore); 31268eb49b1SPaulo Zanoni 31365f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IER, ier_val); 31465f42cdcSPaulo Zanoni intel_uncore_write16(uncore, GEN2_IMR, imr_val); 31565f42cdcSPaulo Zanoni intel_uncore_posting_read16(uncore, GEN2_IMR); 31668eb49b1SPaulo Zanoni } 31768eb49b1SPaulo Zanoni 3180706f17cSEgbert Eich /* For display hotplug interrupt */ 3190706f17cSEgbert Eich static inline void 3200706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 321a9c287c9SJani Nikula u32 mask, 322a9c287c9SJani Nikula u32 bits) 3230706f17cSEgbert Eich { 324a9c287c9SJani Nikula u32 val; 3250706f17cSEgbert Eich 32667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 32748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, bits & ~mask); 3280706f17cSEgbert Eich 3292939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_EN); 3300706f17cSEgbert Eich val &= ~mask; 3310706f17cSEgbert Eich val |= bits; 3322939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_EN, val); 3330706f17cSEgbert Eich } 3340706f17cSEgbert Eich 3350706f17cSEgbert Eich /** 3360706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 3370706f17cSEgbert Eich * @dev_priv: driver private 3380706f17cSEgbert Eich * @mask: bits to update 3390706f17cSEgbert Eich * @bits: bits to enable 3400706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 3410706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 3420706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 3430706f17cSEgbert Eich * function is usually not called from a context where the lock is 3440706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 3450706f17cSEgbert Eich * version is also available. 3460706f17cSEgbert Eich */ 3470706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 348a9c287c9SJani Nikula u32 mask, 349a9c287c9SJani Nikula u32 bits) 3500706f17cSEgbert Eich { 3510706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 3520706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 3530706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 3540706f17cSEgbert Eich } 3550706f17cSEgbert Eich 356d9dc34f1SVille Syrjälä /** 357d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 358d9dc34f1SVille Syrjälä * @dev_priv: driver private 359d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 360d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 361d9dc34f1SVille Syrjälä */ 362fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 363a9c287c9SJani Nikula u32 interrupt_mask, 364a9c287c9SJani Nikula u32 enabled_irq_mask) 365036a4a7dSZhenyu Wang { 366a9c287c9SJani Nikula u32 new_val; 367d9dc34f1SVille Syrjälä 36867520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 36948a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 370d9dc34f1SVille Syrjälä 371d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 372d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 373d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 374d9dc34f1SVille Syrjälä 375e44adb5dSChris Wilson if (new_val != dev_priv->irq_mask && 376e44adb5dSChris Wilson !drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) { 377d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 3782939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DEIMR, dev_priv->irq_mask); 3792939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, DEIMR); 380036a4a7dSZhenyu Wang } 381036a4a7dSZhenyu Wang } 382036a4a7dSZhenyu Wang 3830961021aSBen Widawsky /** 3843a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 3853a3b3c7dSVille Syrjälä * @dev_priv: driver private 3863a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 3873a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 3883a3b3c7dSVille Syrjälä */ 3893a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 390a9c287c9SJani Nikula u32 interrupt_mask, 391a9c287c9SJani Nikula u32 enabled_irq_mask) 3923a3b3c7dSVille Syrjälä { 393a9c287c9SJani Nikula u32 new_val; 394a9c287c9SJani Nikula u32 old_val; 3953a3b3c7dSVille Syrjälä 39667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3973a3b3c7dSVille Syrjälä 39848a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 3993a3b3c7dSVille Syrjälä 40048a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 4013a3b3c7dSVille Syrjälä return; 4023a3b3c7dSVille Syrjälä 4032939eb06SJani Nikula old_val = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4043a3b3c7dSVille Syrjälä 4053a3b3c7dSVille Syrjälä new_val = old_val; 4063a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4073a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4083a3b3c7dSVille Syrjälä 4093a3b3c7dSVille Syrjälä if (new_val != old_val) { 4102939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IMR, new_val); 4112939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PORT_IMR); 4123a3b3c7dSVille Syrjälä } 4133a3b3c7dSVille Syrjälä } 4143a3b3c7dSVille Syrjälä 4153a3b3c7dSVille Syrjälä /** 416013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 417013d3752SVille Syrjälä * @dev_priv: driver private 418013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 419013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 420013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 421013d3752SVille Syrjälä */ 422013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 423013d3752SVille Syrjälä enum pipe pipe, 424a9c287c9SJani Nikula u32 interrupt_mask, 425a9c287c9SJani Nikula u32 enabled_irq_mask) 426013d3752SVille Syrjälä { 427a9c287c9SJani Nikula u32 new_val; 428013d3752SVille Syrjälä 42967520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 430013d3752SVille Syrjälä 43148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 432013d3752SVille Syrjälä 43348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 434013d3752SVille Syrjälä return; 435013d3752SVille Syrjälä 436013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 437013d3752SVille Syrjälä new_val &= ~interrupt_mask; 438013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 439013d3752SVille Syrjälä 440013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 441013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 4422939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 4432939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_DE_PIPE_IMR(pipe)); 444013d3752SVille Syrjälä } 445013d3752SVille Syrjälä } 446013d3752SVille Syrjälä 447013d3752SVille Syrjälä /** 448fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 449fee884edSDaniel Vetter * @dev_priv: driver private 450fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 451fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 452fee884edSDaniel Vetter */ 45347339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 454a9c287c9SJani Nikula u32 interrupt_mask, 455a9c287c9SJani Nikula u32 enabled_irq_mask) 456fee884edSDaniel Vetter { 4572939eb06SJani Nikula u32 sdeimr = intel_uncore_read(&dev_priv->uncore, SDEIMR); 458fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 459fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 460fee884edSDaniel Vetter 46148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask); 46215a17aaeSDaniel Vetter 46367520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 464fee884edSDaniel Vetter 46548a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv))) 466c67a470bSPaulo Zanoni return; 467c67a470bSPaulo Zanoni 4682939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIMR, sdeimr); 4692939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, SDEIMR); 470fee884edSDaniel Vetter } 4718664281bSPaulo Zanoni 4726b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv, 4736b12ca56SVille Syrjälä enum pipe pipe) 4747c463586SKeith Packard { 4756b12ca56SVille Syrjälä u32 status_mask = dev_priv->pipestat_irq_mask[pipe]; 47610c59c51SImre Deak u32 enable_mask = status_mask << 16; 47710c59c51SImre Deak 4786b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 4796b12ca56SVille Syrjälä 480373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 5) 4816b12ca56SVille Syrjälä goto out; 4826b12ca56SVille Syrjälä 48310c59c51SImre Deak /* 484724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 485724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 48610c59c51SImre Deak */ 48748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 48848a1b8d4SPankaj Bharadiya status_mask & PIPE_A_PSR_STATUS_VLV)) 48910c59c51SImre Deak return 0; 490724a6905SVille Syrjälä /* 491724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 492724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 493724a6905SVille Syrjälä */ 49448a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 49548a1b8d4SPankaj Bharadiya status_mask & PIPE_B_PSR_STATUS_VLV)) 496724a6905SVille Syrjälä return 0; 49710c59c51SImre Deak 49810c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 49910c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 50010c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 50110c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 50210c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 50310c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 50410c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 50510c59c51SImre Deak 5066b12ca56SVille Syrjälä out: 50748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 50848a1b8d4SPankaj Bharadiya enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 5096b12ca56SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 5106b12ca56SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 5116b12ca56SVille Syrjälä pipe_name(pipe), enable_mask, status_mask); 5126b12ca56SVille Syrjälä 51310c59c51SImre Deak return enable_mask; 51410c59c51SImre Deak } 51510c59c51SImre Deak 5166b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv, 5176b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 518755e9019SImre Deak { 5196b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 520755e9019SImre Deak u32 enable_mask; 521755e9019SImre Deak 52248a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5236b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5246b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5256b12ca56SVille Syrjälä 5266b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 52748a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5286b12ca56SVille Syrjälä 5296b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask) 5306b12ca56SVille Syrjälä return; 5316b12ca56SVille Syrjälä 5326b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] |= status_mask; 5336b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5346b12ca56SVille Syrjälä 5352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5362939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 537755e9019SImre Deak } 538755e9019SImre Deak 5396b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv, 5406b12ca56SVille Syrjälä enum pipe pipe, u32 status_mask) 541755e9019SImre Deak { 5426b12ca56SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 543755e9019SImre Deak u32 enable_mask; 544755e9019SImre Deak 54548a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK, 5466b12ca56SVille Syrjälä "pipe %c: status_mask=0x%x\n", 5476b12ca56SVille Syrjälä pipe_name(pipe), status_mask); 5486b12ca56SVille Syrjälä 5496b12ca56SVille Syrjälä lockdep_assert_held(&dev_priv->irq_lock); 55048a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)); 5516b12ca56SVille Syrjälä 5526b12ca56SVille Syrjälä if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0) 5536b12ca56SVille Syrjälä return; 5546b12ca56SVille Syrjälä 5556b12ca56SVille Syrjälä dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 5566b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 5576b12ca56SVille Syrjälä 5582939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask | status_mask); 5592939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 560755e9019SImre Deak } 561755e9019SImre Deak 562f3e30485SVille Syrjälä static bool i915_has_asle(struct drm_i915_private *dev_priv) 563f3e30485SVille Syrjälä { 564f3e30485SVille Syrjälä if (!dev_priv->opregion.asle) 565f3e30485SVille Syrjälä return false; 566f3e30485SVille Syrjälä 567f3e30485SVille Syrjälä return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv); 568f3e30485SVille Syrjälä } 569f3e30485SVille Syrjälä 570c0e09200SDave Airlie /** 571f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 57214bb2c11STvrtko Ursulin * @dev_priv: i915 device private 57301c66889SZhao Yakui */ 57491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv) 57501c66889SZhao Yakui { 576f3e30485SVille Syrjälä if (!i915_has_asle(dev_priv)) 577f49e38ddSJani Nikula return; 578f49e38ddSJani Nikula 57913321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 58001c66889SZhao Yakui 581755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 582373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 4) 5833b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 584755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 5851ec14ad3SChris Wilson 58613321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 58701c66889SZhao Yakui } 58801c66889SZhao Yakui 589f75f3746SVille Syrjälä /* 590f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 591f75f3746SVille Syrjälä * around the vertical blanking period. 592f75f3746SVille Syrjälä * 593f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 594f75f3746SVille Syrjälä * vblank_start >= 3 595f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 596f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 597f75f3746SVille Syrjälä * vtotal = vblank_start + 3 598f75f3746SVille Syrjälä * 599f75f3746SVille Syrjälä * start of vblank: 600f75f3746SVille Syrjälä * latch double buffered registers 601f75f3746SVille Syrjälä * increment frame counter (ctg+) 602f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 603f75f3746SVille Syrjälä * | 604f75f3746SVille Syrjälä * | frame start: 605f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 606f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 607f75f3746SVille Syrjälä * | | 608f75f3746SVille Syrjälä * | | start of vsync: 609f75f3746SVille Syrjälä * | | generate vsync interrupt 610f75f3746SVille Syrjälä * | | | 611f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 612f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 613f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 614f75f3746SVille Syrjälä * | | <----vs-----> | 615f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 616f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 617f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 618f75f3746SVille Syrjälä * | | | 619f75f3746SVille Syrjälä * last visible pixel first visible pixel 620f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 621f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 622f75f3746SVille Syrjälä * 623f75f3746SVille Syrjälä * x = horizontal active 624f75f3746SVille Syrjälä * _ = horizontal blanking 625f75f3746SVille Syrjälä * hs = horizontal sync 626f75f3746SVille Syrjälä * va = vertical active 627f75f3746SVille Syrjälä * vb = vertical blanking 628f75f3746SVille Syrjälä * vs = vertical sync 629f75f3746SVille Syrjälä * vbs = vblank_start (number) 630f75f3746SVille Syrjälä * 631f75f3746SVille Syrjälä * Summary: 632f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 633f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 634f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 635f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 636f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 637f75f3746SVille Syrjälä */ 638f75f3746SVille Syrjälä 63942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 64042f52ef8SKeith Packard * we use as a pipe index 64142f52ef8SKeith Packard */ 64208fa8fd0SVille Syrjälä u32 i915_get_vblank_counter(struct drm_crtc *crtc) 6430a3e67a4SJesse Barnes { 64408fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 64508fa8fd0SVille Syrjälä struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 64632db0b65SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 64708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 648f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6490b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 650694e409dSVille Syrjälä unsigned long irqflags; 651391f75e2SVille Syrjälä 65232db0b65SVille Syrjälä /* 65332db0b65SVille Syrjälä * On i965gm TV output the frame counter only works up to 65432db0b65SVille Syrjälä * the point when we enable the TV encoder. After that the 65532db0b65SVille Syrjälä * frame counter ceases to work and reads zero. We need a 65632db0b65SVille Syrjälä * vblank wait before enabling the TV encoder and so we 65732db0b65SVille Syrjälä * have to enable vblank interrupts while the frame counter 65832db0b65SVille Syrjälä * is still in a working state. However the core vblank code 65932db0b65SVille Syrjälä * does not like us returning non-zero frame counter values 66032db0b65SVille Syrjälä * when we've told it that we don't have a working frame 66132db0b65SVille Syrjälä * counter. Thus we must stop non-zero values leaking out. 66232db0b65SVille Syrjälä */ 66332db0b65SVille Syrjälä if (!vblank->max_vblank_count) 66432db0b65SVille Syrjälä return 0; 66532db0b65SVille Syrjälä 6660b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6670b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6680b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6690b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6700b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 671391f75e2SVille Syrjälä 6720b2a8e09SVille Syrjälä /* Convert to pixel count */ 6730b2a8e09SVille Syrjälä vbl_start *= htotal; 6740b2a8e09SVille Syrjälä 6750b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 6760b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 6770b2a8e09SVille Syrjälä 6789db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 6799db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 6805eddb70bSChris Wilson 681694e409dSVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 682694e409dSVille Syrjälä 6830a3e67a4SJesse Barnes /* 6840a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 6850a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 6860a3e67a4SJesse Barnes * register. 6870a3e67a4SJesse Barnes */ 6880a3e67a4SJesse Barnes do { 6898cbda6b2SJani Nikula high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6908cbda6b2SJani Nikula low = intel_de_read_fw(dev_priv, low_frame); 6918cbda6b2SJani Nikula high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK; 6920a3e67a4SJesse Barnes } while (high1 != high2); 6930a3e67a4SJesse Barnes 694694e409dSVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 695694e409dSVille Syrjälä 6965eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 697391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 6985eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 699391f75e2SVille Syrjälä 700391f75e2SVille Syrjälä /* 701391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 702391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 703391f75e2SVille Syrjälä * counter against vblank start. 704391f75e2SVille Syrjälä */ 705edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7060a3e67a4SJesse Barnes } 7070a3e67a4SJesse Barnes 70808fa8fd0SVille Syrjälä u32 g4x_get_vblank_counter(struct drm_crtc *crtc) 7099880b7a5SJesse Barnes { 71008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 71133267703SVandita Kulkarni struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)]; 71208fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 7139880b7a5SJesse Barnes 71433267703SVandita Kulkarni if (!vblank->max_vblank_count) 71533267703SVandita Kulkarni return 0; 71633267703SVandita Kulkarni 7172939eb06SJani Nikula return intel_uncore_read(&dev_priv->uncore, PIPE_FRMCOUNT_G4X(pipe)); 7189880b7a5SJesse Barnes } 7199880b7a5SJesse Barnes 72006d6fda5SVille Syrjälä static u32 intel_crtc_scanlines_since_frame_timestamp(struct intel_crtc *crtc) 721aec0246fSUma Shankar { 722aec0246fSUma Shankar struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 723aec0246fSUma Shankar struct drm_vblank_crtc *vblank = 724aec0246fSUma Shankar &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 725aec0246fSUma Shankar const struct drm_display_mode *mode = &vblank->hwmode; 726aec0246fSUma Shankar u32 htotal = mode->crtc_htotal; 727aec0246fSUma Shankar u32 clock = mode->crtc_clock; 72806d6fda5SVille Syrjälä u32 scan_prev_time, scan_curr_time, scan_post_time; 729aec0246fSUma Shankar 730aec0246fSUma Shankar /* 731aec0246fSUma Shankar * To avoid the race condition where we might cross into the 732aec0246fSUma Shankar * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR 733aec0246fSUma Shankar * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR 734aec0246fSUma Shankar * during the same frame. 735aec0246fSUma Shankar */ 736aec0246fSUma Shankar do { 737aec0246fSUma Shankar /* 738aec0246fSUma Shankar * This field provides read back of the display 739aec0246fSUma Shankar * pipe frame time stamp. The time stamp value 740aec0246fSUma Shankar * is sampled at every start of vertical blank. 741aec0246fSUma Shankar */ 7428cbda6b2SJani Nikula scan_prev_time = intel_de_read_fw(dev_priv, 7438cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 744aec0246fSUma Shankar 745aec0246fSUma Shankar /* 746aec0246fSUma Shankar * The TIMESTAMP_CTR register has the current 747aec0246fSUma Shankar * time stamp value. 748aec0246fSUma Shankar */ 7498cbda6b2SJani Nikula scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR); 750aec0246fSUma Shankar 7518cbda6b2SJani Nikula scan_post_time = intel_de_read_fw(dev_priv, 7528cbda6b2SJani Nikula PIPE_FRMTMSTMP(crtc->pipe)); 753aec0246fSUma Shankar } while (scan_post_time != scan_prev_time); 754aec0246fSUma Shankar 75506d6fda5SVille Syrjälä return div_u64(mul_u32_u32(scan_curr_time - scan_prev_time, 756aec0246fSUma Shankar clock), 1000 * htotal); 75706d6fda5SVille Syrjälä } 75806d6fda5SVille Syrjälä 75906d6fda5SVille Syrjälä /* 76006d6fda5SVille Syrjälä * On certain encoders on certain platforms, pipe 76106d6fda5SVille Syrjälä * scanline register will not work to get the scanline, 76206d6fda5SVille Syrjälä * since the timings are driven from the PORT or issues 76306d6fda5SVille Syrjälä * with scanline register updates. 76406d6fda5SVille Syrjälä * This function will use Framestamp and current 76506d6fda5SVille Syrjälä * timestamp registers to calculate the scanline. 76606d6fda5SVille Syrjälä */ 76706d6fda5SVille Syrjälä static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc) 76806d6fda5SVille Syrjälä { 76906d6fda5SVille Syrjälä struct drm_vblank_crtc *vblank = 77006d6fda5SVille Syrjälä &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 77106d6fda5SVille Syrjälä const struct drm_display_mode *mode = &vblank->hwmode; 77206d6fda5SVille Syrjälä u32 vblank_start = mode->crtc_vblank_start; 77306d6fda5SVille Syrjälä u32 vtotal = mode->crtc_vtotal; 77406d6fda5SVille Syrjälä u32 scanline; 77506d6fda5SVille Syrjälä 77606d6fda5SVille Syrjälä scanline = intel_crtc_scanlines_since_frame_timestamp(crtc); 777aec0246fSUma Shankar scanline = min(scanline, vtotal - 1); 778aec0246fSUma Shankar scanline = (scanline + vblank_start) % vtotal; 779aec0246fSUma Shankar 780aec0246fSUma Shankar return scanline; 781aec0246fSUma Shankar } 782aec0246fSUma Shankar 7838cbda6b2SJani Nikula /* 7848cbda6b2SJani Nikula * intel_de_read_fw(), only for fast reads of display block, no need for 7858cbda6b2SJani Nikula * forcewake etc. 7868cbda6b2SJani Nikula */ 787a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 788a225f079SVille Syrjälä { 789a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 790fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 7915caa0feaSDaniel Vetter const struct drm_display_mode *mode; 7925caa0feaSDaniel Vetter struct drm_vblank_crtc *vblank; 793a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 79480715b2fSVille Syrjälä int position, vtotal; 795a225f079SVille Syrjälä 79672259536SVille Syrjälä if (!crtc->active) 7972c6afc36SVille Syrjälä return 0; 79872259536SVille Syrjälä 7995caa0feaSDaniel Vetter vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)]; 8005caa0feaSDaniel Vetter mode = &vblank->hwmode; 8015caa0feaSDaniel Vetter 802af157b76SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP) 803aec0246fSUma Shankar return __intel_get_crtc_scanline_from_timestamp(crtc); 804aec0246fSUma Shankar 80580715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 806a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 807a225f079SVille Syrjälä vtotal /= 2; 808a225f079SVille Syrjälä 80993e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 2) 8108cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 811a225f079SVille Syrjälä else 8128cbda6b2SJani Nikula position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 813a225f079SVille Syrjälä 814a225f079SVille Syrjälä /* 81541b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 81641b578fbSJesse Barnes * read it just before the start of vblank. So try it again 81741b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 81841b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 81941b578fbSJesse Barnes * 82041b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 82141b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 82241b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 82341b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 82441b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 82541b578fbSJesse Barnes */ 82691d14251STvrtko Ursulin if (HAS_DDI(dev_priv) && !position) { 82741b578fbSJesse Barnes int i, temp; 82841b578fbSJesse Barnes 82941b578fbSJesse Barnes for (i = 0; i < 100; i++) { 83041b578fbSJesse Barnes udelay(1); 8318cbda6b2SJani Nikula temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 83241b578fbSJesse Barnes if (temp != position) { 83341b578fbSJesse Barnes position = temp; 83441b578fbSJesse Barnes break; 83541b578fbSJesse Barnes } 83641b578fbSJesse Barnes } 83741b578fbSJesse Barnes } 83841b578fbSJesse Barnes 83941b578fbSJesse Barnes /* 84080715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 84180715b2fSVille Syrjälä * scanline_offset adjustment. 842a225f079SVille Syrjälä */ 84380715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 844a225f079SVille Syrjälä } 845a225f079SVille Syrjälä 8464bbffbf3SThomas Zimmermann static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc, 8474bbffbf3SThomas Zimmermann bool in_vblank_irq, 8484bbffbf3SThomas Zimmermann int *vpos, int *hpos, 8493bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 8503bb403bfSVille Syrjälä const struct drm_display_mode *mode) 8510af7e4dfSMario Kleiner { 8524bbffbf3SThomas Zimmermann struct drm_device *dev = _crtc->dev; 853fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(dev); 8544bbffbf3SThomas Zimmermann struct intel_crtc *crtc = to_intel_crtc(_crtc); 855e8edae54SVille Syrjälä enum pipe pipe = crtc->pipe; 8563aa18df8SVille Syrjälä int position; 85778e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 858ad3543edSMario Kleiner unsigned long irqflags; 859373abf1aSMatt Roper bool use_scanline_counter = DISPLAY_VER(dev_priv) >= 5 || 86093e7e61eSLucas De Marchi IS_G4X(dev_priv) || DISPLAY_VER(dev_priv) == 2 || 861af157b76SVille Syrjälä crtc->mode_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER; 8620af7e4dfSMario Kleiner 86348a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) { 86400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 86500376ccfSWambui Karuga "trying to get scanoutpos for disabled " 8669db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8671bf6ad62SDaniel Vetter return false; 8680af7e4dfSMario Kleiner } 8690af7e4dfSMario Kleiner 870c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 87178e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 872c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 873c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 874c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8750af7e4dfSMario Kleiner 876d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 877d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 878d31faf65SVille Syrjälä vbl_end /= 2; 879d31faf65SVille Syrjälä vtotal /= 2; 880d31faf65SVille Syrjälä } 881d31faf65SVille Syrjälä 882ad3543edSMario Kleiner /* 883ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 884ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 885ad3543edSMario Kleiner * following code must not block on uncore.lock. 886ad3543edSMario Kleiner */ 887ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 888ad3543edSMario Kleiner 889ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 890ad3543edSMario Kleiner 891ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 892ad3543edSMario Kleiner if (stime) 893ad3543edSMario Kleiner *stime = ktime_get(); 894ad3543edSMario Kleiner 8957a2ec4a0SVille Syrjälä if (crtc->mode_flags & I915_MODE_FLAG_VRR) { 8967a2ec4a0SVille Syrjälä int scanlines = intel_crtc_scanlines_since_frame_timestamp(crtc); 8977a2ec4a0SVille Syrjälä 8987a2ec4a0SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 8997a2ec4a0SVille Syrjälä 9007a2ec4a0SVille Syrjälä /* 9017a2ec4a0SVille Syrjälä * Already exiting vblank? If so, shift our position 9027a2ec4a0SVille Syrjälä * so it looks like we're already apporaching the full 9037a2ec4a0SVille Syrjälä * vblank end. This should make the generated timestamp 9047a2ec4a0SVille Syrjälä * more or less match when the active portion will start. 9057a2ec4a0SVille Syrjälä */ 9067a2ec4a0SVille Syrjälä if (position >= vbl_start && scanlines < position) 9077a2ec4a0SVille Syrjälä position = min(crtc->vmax_vblank_start + scanlines, vtotal - 1); 9087a2ec4a0SVille Syrjälä } else if (use_scanline_counter) { 9090af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 9100af7e4dfSMario Kleiner * scanout position from Display scan line register. 9110af7e4dfSMario Kleiner */ 912e8edae54SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 9130af7e4dfSMario Kleiner } else { 9140af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 9150af7e4dfSMario Kleiner * We can split this into vertical and horizontal 9160af7e4dfSMario Kleiner * scanout position. 9170af7e4dfSMario Kleiner */ 9188cbda6b2SJani Nikula position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 9190af7e4dfSMario Kleiner 9203aa18df8SVille Syrjälä /* convert to pixel counts */ 9213aa18df8SVille Syrjälä vbl_start *= htotal; 9223aa18df8SVille Syrjälä vbl_end *= htotal; 9233aa18df8SVille Syrjälä vtotal *= htotal; 92478e8fc6bSVille Syrjälä 92578e8fc6bSVille Syrjälä /* 9267e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 9277e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 9287e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 9297e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 9307e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 9317e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 9327e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 9337e78f1cbSVille Syrjälä */ 9347e78f1cbSVille Syrjälä if (position >= vtotal) 9357e78f1cbSVille Syrjälä position = vtotal - 1; 9367e78f1cbSVille Syrjälä 9377e78f1cbSVille Syrjälä /* 93878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 93978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 94078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 94178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 94278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 94378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 94478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 94578e8fc6bSVille Syrjälä */ 94678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 9473aa18df8SVille Syrjälä } 9483aa18df8SVille Syrjälä 949ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 950ad3543edSMario Kleiner if (etime) 951ad3543edSMario Kleiner *etime = ktime_get(); 952ad3543edSMario Kleiner 953ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 954ad3543edSMario Kleiner 955ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 956ad3543edSMario Kleiner 9573aa18df8SVille Syrjälä /* 9583aa18df8SVille Syrjälä * While in vblank, position will be negative 9593aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 9603aa18df8SVille Syrjälä * vblank, position will be positive counting 9613aa18df8SVille Syrjälä * up since vbl_end. 9623aa18df8SVille Syrjälä */ 9633aa18df8SVille Syrjälä if (position >= vbl_start) 9643aa18df8SVille Syrjälä position -= vbl_end; 9653aa18df8SVille Syrjälä else 9663aa18df8SVille Syrjälä position += vtotal - vbl_end; 9673aa18df8SVille Syrjälä 9688a920e24SVille Syrjälä if (use_scanline_counter) { 9693aa18df8SVille Syrjälä *vpos = position; 9703aa18df8SVille Syrjälä *hpos = 0; 9713aa18df8SVille Syrjälä } else { 9720af7e4dfSMario Kleiner *vpos = position / htotal; 9730af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9740af7e4dfSMario Kleiner } 9750af7e4dfSMario Kleiner 9761bf6ad62SDaniel Vetter return true; 9770af7e4dfSMario Kleiner } 9780af7e4dfSMario Kleiner 9794bbffbf3SThomas Zimmermann bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error, 9804bbffbf3SThomas Zimmermann ktime_t *vblank_time, bool in_vblank_irq) 9814bbffbf3SThomas Zimmermann { 9824bbffbf3SThomas Zimmermann return drm_crtc_vblank_helper_get_vblank_timestamp_internal( 9834bbffbf3SThomas Zimmermann crtc, max_error, vblank_time, in_vblank_irq, 98448e67807SThomas Zimmermann i915_get_crtc_scanoutpos); 9854bbffbf3SThomas Zimmermann } 9864bbffbf3SThomas Zimmermann 987a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 988a225f079SVille Syrjälä { 989fac5e23eSChris Wilson struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 990a225f079SVille Syrjälä unsigned long irqflags; 991a225f079SVille Syrjälä int position; 992a225f079SVille Syrjälä 993a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 994a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 995a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 996a225f079SVille Syrjälä 997a225f079SVille Syrjälä return position; 998a225f079SVille Syrjälä } 999a225f079SVille Syrjälä 1000e3689190SBen Widawsky /** 100174bb98baSLucas De Marchi * ivb_parity_work - Workqueue called when a parity error interrupt 1002e3689190SBen Widawsky * occurred. 1003e3689190SBen Widawsky * @work: workqueue struct 1004e3689190SBen Widawsky * 1005e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1006e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1007e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1008e3689190SBen Widawsky */ 100974bb98baSLucas De Marchi static void ivb_parity_work(struct work_struct *work) 1010e3689190SBen Widawsky { 10112d1013ddSJani Nikula struct drm_i915_private *dev_priv = 1012cefcff8fSJoonas Lahtinen container_of(work, typeof(*dev_priv), l3_parity.error_work); 1013cf1c97dcSAndi Shyti struct intel_gt *gt = &dev_priv->gt; 1014e3689190SBen Widawsky u32 error_status, row, bank, subbank; 101535a85ac6SBen Widawsky char *parity_event[6]; 1016a9c287c9SJani Nikula u32 misccpctl; 1017a9c287c9SJani Nikula u8 slice = 0; 1018e3689190SBen Widawsky 1019e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1020e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1021e3689190SBen Widawsky * any time we access those registers. 1022e3689190SBen Widawsky */ 102391c8a326SChris Wilson mutex_lock(&dev_priv->drm.struct_mutex); 1024e3689190SBen Widawsky 102535a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 102648a1b8d4SPankaj Bharadiya if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice)) 102735a85ac6SBen Widawsky goto out; 102835a85ac6SBen Widawsky 10292939eb06SJani Nikula misccpctl = intel_uncore_read(&dev_priv->uncore, GEN7_MISCCPCTL); 10302939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 10312939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); 1032e3689190SBen Widawsky 103335a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1034f0f59a00SVille Syrjälä i915_reg_t reg; 103535a85ac6SBen Widawsky 103635a85ac6SBen Widawsky slice--; 103748a1b8d4SPankaj Bharadiya if (drm_WARN_ON_ONCE(&dev_priv->drm, 103848a1b8d4SPankaj Bharadiya slice >= NUM_L3_SLICES(dev_priv))) 103935a85ac6SBen Widawsky break; 104035a85ac6SBen Widawsky 104135a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 104235a85ac6SBen Widawsky 10436fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 104435a85ac6SBen Widawsky 10452939eb06SJani Nikula error_status = intel_uncore_read(&dev_priv->uncore, reg); 1046e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1047e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1048e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1049e3689190SBen Widawsky 10502939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 10512939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, reg); 1052e3689190SBen Widawsky 1053cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1054e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1055e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1056e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 105735a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 105835a85ac6SBen Widawsky parity_event[5] = NULL; 1059e3689190SBen Widawsky 106091c8a326SChris Wilson kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj, 1061e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1062e3689190SBen Widawsky 106335a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 106435a85ac6SBen Widawsky slice, row, bank, subbank); 1065e3689190SBen Widawsky 106635a85ac6SBen Widawsky kfree(parity_event[4]); 1067e3689190SBen Widawsky kfree(parity_event[3]); 1068e3689190SBen Widawsky kfree(parity_event[2]); 1069e3689190SBen Widawsky kfree(parity_event[1]); 1070e3689190SBen Widawsky } 1071e3689190SBen Widawsky 10722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); 107335a85ac6SBen Widawsky 107435a85ac6SBen Widawsky out: 107548a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice); 1076cf1c97dcSAndi Shyti spin_lock_irq(>->irq_lock); 1077cf1c97dcSAndi Shyti gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv)); 1078cf1c97dcSAndi Shyti spin_unlock_irq(>->irq_lock); 107935a85ac6SBen Widawsky 108091c8a326SChris Wilson mutex_unlock(&dev_priv->drm.struct_mutex); 108135a85ac6SBen Widawsky } 108235a85ac6SBen Widawsky 1083af92058fSVille Syrjälä static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1084121e758eSDhinakaran Pandiyan { 1085af92058fSVille Syrjälä switch (pin) { 1086da51e4baSVille Syrjälä case HPD_PORT_TC1: 1087da51e4baSVille Syrjälä case HPD_PORT_TC2: 1088da51e4baSVille Syrjälä case HPD_PORT_TC3: 1089da51e4baSVille Syrjälä case HPD_PORT_TC4: 1090da51e4baSVille Syrjälä case HPD_PORT_TC5: 1091da51e4baSVille Syrjälä case HPD_PORT_TC6: 10924294fa5fSVille Syrjälä return val & GEN11_HOTPLUG_CTL_LONG_DETECT(pin); 109348ef15d3SJosé Roberto de Souza default: 109448ef15d3SJosé Roberto de Souza return false; 109548ef15d3SJosé Roberto de Souza } 109648ef15d3SJosé Roberto de Souza } 109748ef15d3SJosé Roberto de Souza 1098af92058fSVille Syrjälä static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 109963c88d22SImre Deak { 1100af92058fSVille Syrjälä switch (pin) { 1101af92058fSVille Syrjälä case HPD_PORT_A: 1102195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1103af92058fSVille Syrjälä case HPD_PORT_B: 110463c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 1105af92058fSVille Syrjälä case HPD_PORT_C: 110663c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 110763c88d22SImre Deak default: 110863c88d22SImre Deak return false; 110963c88d22SImre Deak } 111063c88d22SImre Deak } 111163c88d22SImre Deak 1112af92058fSVille Syrjälä static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 111331604222SAnusha Srivatsa { 1114af92058fSVille Syrjälä switch (pin) { 1115af92058fSVille Syrjälä case HPD_PORT_A: 1116af92058fSVille Syrjälä case HPD_PORT_B: 11178ef7e340SMatt Roper case HPD_PORT_C: 1118229f31e2SLucas De Marchi case HPD_PORT_D: 11194294fa5fSVille Syrjälä return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(pin); 112031604222SAnusha Srivatsa default: 112131604222SAnusha Srivatsa return false; 112231604222SAnusha Srivatsa } 112331604222SAnusha Srivatsa } 112431604222SAnusha Srivatsa 1125af92058fSVille Syrjälä static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 112631604222SAnusha Srivatsa { 1127af92058fSVille Syrjälä switch (pin) { 1128da51e4baSVille Syrjälä case HPD_PORT_TC1: 1129da51e4baSVille Syrjälä case HPD_PORT_TC2: 1130da51e4baSVille Syrjälä case HPD_PORT_TC3: 1131da51e4baSVille Syrjälä case HPD_PORT_TC4: 1132da51e4baSVille Syrjälä case HPD_PORT_TC5: 1133da51e4baSVille Syrjälä case HPD_PORT_TC6: 11344294fa5fSVille Syrjälä return val & ICP_TC_HPD_LONG_DETECT(pin); 113552dfdba0SLucas De Marchi default: 113652dfdba0SLucas De Marchi return false; 113752dfdba0SLucas De Marchi } 113852dfdba0SLucas De Marchi } 113952dfdba0SLucas De Marchi 1140af92058fSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val) 11416dbf30ceSVille Syrjälä { 1142af92058fSVille Syrjälä switch (pin) { 1143af92058fSVille Syrjälä case HPD_PORT_E: 11446dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 11456dbf30ceSVille Syrjälä default: 11466dbf30ceSVille Syrjälä return false; 11476dbf30ceSVille Syrjälä } 11486dbf30ceSVille Syrjälä } 11496dbf30ceSVille Syrjälä 1150af92058fSVille Syrjälä static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 115174c0b395SVille Syrjälä { 1152af92058fSVille Syrjälä switch (pin) { 1153af92058fSVille Syrjälä case HPD_PORT_A: 115474c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 1155af92058fSVille Syrjälä case HPD_PORT_B: 115674c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 1157af92058fSVille Syrjälä case HPD_PORT_C: 115874c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 1159af92058fSVille Syrjälä case HPD_PORT_D: 116074c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 116174c0b395SVille Syrjälä default: 116274c0b395SVille Syrjälä return false; 116374c0b395SVille Syrjälä } 116474c0b395SVille Syrjälä } 116574c0b395SVille Syrjälä 1166af92058fSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 1167e4ce95aaSVille Syrjälä { 1168af92058fSVille Syrjälä switch (pin) { 1169af92058fSVille Syrjälä case HPD_PORT_A: 1170e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1171e4ce95aaSVille Syrjälä default: 1172e4ce95aaSVille Syrjälä return false; 1173e4ce95aaSVille Syrjälä } 1174e4ce95aaSVille Syrjälä } 1175e4ce95aaSVille Syrjälä 1176af92058fSVille Syrjälä static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 117713cf5504SDave Airlie { 1178af92058fSVille Syrjälä switch (pin) { 1179af92058fSVille Syrjälä case HPD_PORT_B: 1180676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 1181af92058fSVille Syrjälä case HPD_PORT_C: 1182676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 1183af92058fSVille Syrjälä case HPD_PORT_D: 1184676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1185676574dfSJani Nikula default: 1186676574dfSJani Nikula return false; 118713cf5504SDave Airlie } 118813cf5504SDave Airlie } 118913cf5504SDave Airlie 1190af92058fSVille Syrjälä static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val) 119113cf5504SDave Airlie { 1192af92058fSVille Syrjälä switch (pin) { 1193af92058fSVille Syrjälä case HPD_PORT_B: 1194676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 1195af92058fSVille Syrjälä case HPD_PORT_C: 1196676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 1197af92058fSVille Syrjälä case HPD_PORT_D: 1198676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1199676574dfSJani Nikula default: 1200676574dfSJani Nikula return false; 120113cf5504SDave Airlie } 120213cf5504SDave Airlie } 120313cf5504SDave Airlie 120442db67d6SVille Syrjälä /* 120542db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 120642db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 120742db67d6SVille Syrjälä * hotplug detection results from several registers. 120842db67d6SVille Syrjälä * 120942db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 121042db67d6SVille Syrjälä */ 1211cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv, 1212cf53902fSRodrigo Vivi u32 *pin_mask, u32 *long_mask, 12138c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1214fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1215af92058fSVille Syrjälä bool long_pulse_detect(enum hpd_pin pin, u32 val)) 1216676574dfSJani Nikula { 1217e9be2850SVille Syrjälä enum hpd_pin pin; 1218676574dfSJani Nikula 121952dfdba0SLucas De Marchi BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS); 122052dfdba0SLucas De Marchi 1221e9be2850SVille Syrjälä for_each_hpd_pin(pin) { 1222e9be2850SVille Syrjälä if ((hpd[pin] & hotplug_trigger) == 0) 12238c841e57SJani Nikula continue; 12248c841e57SJani Nikula 1225e9be2850SVille Syrjälä *pin_mask |= BIT(pin); 1226676574dfSJani Nikula 1227af92058fSVille Syrjälä if (long_pulse_detect(pin, dig_hotplug_reg)) 1228e9be2850SVille Syrjälä *long_mask |= BIT(pin); 1229676574dfSJani Nikula } 1230676574dfSJani Nikula 123100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 123200376ccfSWambui Karuga "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n", 1233f88f0478SVille Syrjälä hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask); 1234676574dfSJani Nikula 1235676574dfSJani Nikula } 1236676574dfSJani Nikula 1237a0e066b8SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv, 1238a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1239a0e066b8SVille Syrjälä { 1240a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1241a0e066b8SVille Syrjälä u32 enabled_irqs = 0; 1242a0e066b8SVille Syrjälä 1243a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1244a0e066b8SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 1245a0e066b8SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 1246a0e066b8SVille Syrjälä 1247a0e066b8SVille Syrjälä return enabled_irqs; 1248a0e066b8SVille Syrjälä } 1249a0e066b8SVille Syrjälä 1250a0e066b8SVille Syrjälä static u32 intel_hpd_hotplug_irqs(struct drm_i915_private *dev_priv, 1251a0e066b8SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1252a0e066b8SVille Syrjälä { 1253a0e066b8SVille Syrjälä struct intel_encoder *encoder; 1254a0e066b8SVille Syrjälä u32 hotplug_irqs = 0; 1255a0e066b8SVille Syrjälä 1256a0e066b8SVille Syrjälä for_each_intel_encoder(&dev_priv->drm, encoder) 1257a0e066b8SVille Syrjälä hotplug_irqs |= hpd[encoder->hpd_pin]; 1258a0e066b8SVille Syrjälä 1259a0e066b8SVille Syrjälä return hotplug_irqs; 1260a0e066b8SVille Syrjälä } 1261a0e066b8SVille Syrjälä 12622ea63927SVille Syrjälä static u32 intel_hpd_hotplug_enables(struct drm_i915_private *i915, 12632ea63927SVille Syrjälä hotplug_enables_func hotplug_enables) 12642ea63927SVille Syrjälä { 12652ea63927SVille Syrjälä struct intel_encoder *encoder; 12662ea63927SVille Syrjälä u32 hotplug = 0; 12672ea63927SVille Syrjälä 12682ea63927SVille Syrjälä for_each_intel_encoder(&i915->drm, encoder) 12692ea63927SVille Syrjälä hotplug |= hotplug_enables(i915, encoder->hpd_pin); 12702ea63927SVille Syrjälä 12712ea63927SVille Syrjälä return hotplug; 12722ea63927SVille Syrjälä } 12732ea63927SVille Syrjälä 127491d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv) 1275515ac2bbSDaniel Vetter { 127628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1277515ac2bbSDaniel Vetter } 1278515ac2bbSDaniel Vetter 127991d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv) 1280ce99c256SDaniel Vetter { 12819ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1282ce99c256SDaniel Vetter } 1283ce99c256SDaniel Vetter 12848bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 128591d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 128691d14251STvrtko Ursulin enum pipe pipe, 1287a9c287c9SJani Nikula u32 crc0, u32 crc1, 1288a9c287c9SJani Nikula u32 crc2, u32 crc3, 1289a9c287c9SJani Nikula u32 crc4) 12908bf1e9f1SShuang He { 12918c6b709dSTomeu Vizoso struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe); 129200535527SJani Nikula struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc; 12935cee6c45SVille Syrjälä u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 }; 12945cee6c45SVille Syrjälä 12955cee6c45SVille Syrjälä trace_intel_pipe_crc(crtc, crcs); 1296b2c88f5bSDamien Lespiau 1297d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 12988c6b709dSTomeu Vizoso /* 12998c6b709dSTomeu Vizoso * For some not yet identified reason, the first CRC is 13008c6b709dSTomeu Vizoso * bonkers. So let's just wait for the next vblank and read 13018c6b709dSTomeu Vizoso * out the buggy result. 13028c6b709dSTomeu Vizoso * 1303163e8aecSRodrigo Vivi * On GEN8+ sometimes the second CRC is bonkers as well, so 13048c6b709dSTomeu Vizoso * don't trust that one either. 13058c6b709dSTomeu Vizoso */ 1306033b7a23SMaarten Lankhorst if (pipe_crc->skipped <= 0 || 1307373abf1aSMatt Roper (DISPLAY_VER(dev_priv) >= 8 && pipe_crc->skipped == 1)) { 13088c6b709dSTomeu Vizoso pipe_crc->skipped++; 13098c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13108c6b709dSTomeu Vizoso return; 13118c6b709dSTomeu Vizoso } 13128c6b709dSTomeu Vizoso spin_unlock(&pipe_crc->lock); 13136cc42152SMaarten Lankhorst 1314246ee524STomeu Vizoso drm_crtc_add_crc_entry(&crtc->base, true, 1315ca814b25SDaniel Vetter drm_crtc_accurate_vblank_count(&crtc->base), 1316246ee524STomeu Vizoso crcs); 13178c6b709dSTomeu Vizoso } 1318277de95eSDaniel Vetter #else 1319277de95eSDaniel Vetter static inline void 132091d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 132191d14251STvrtko Ursulin enum pipe pipe, 1322a9c287c9SJani Nikula u32 crc0, u32 crc1, 1323a9c287c9SJani Nikula u32 crc2, u32 crc3, 1324a9c287c9SJani Nikula u32 crc4) {} 1325277de95eSDaniel Vetter #endif 1326eba94eb9SDaniel Vetter 13271288f9b0SKarthik B S static void flip_done_handler(struct drm_i915_private *i915, 13281288f9b0SKarthik B S enum pipe pipe) 13291288f9b0SKarthik B S { 13301288f9b0SKarthik B S struct intel_crtc *crtc = intel_get_crtc_for_pipe(i915, pipe); 13311288f9b0SKarthik B S struct drm_crtc_state *crtc_state = crtc->base.state; 13321288f9b0SKarthik B S struct drm_pending_vblank_event *e = crtc_state->event; 13331288f9b0SKarthik B S struct drm_device *dev = &i915->drm; 13341288f9b0SKarthik B S unsigned long irqflags; 13351288f9b0SKarthik B S 13361288f9b0SKarthik B S spin_lock_irqsave(&dev->event_lock, irqflags); 13371288f9b0SKarthik B S 13381288f9b0SKarthik B S crtc_state->event = NULL; 13391288f9b0SKarthik B S 13401288f9b0SKarthik B S drm_crtc_send_vblank_event(&crtc->base, e); 13411288f9b0SKarthik B S 13421288f9b0SKarthik B S spin_unlock_irqrestore(&dev->event_lock, irqflags); 13431288f9b0SKarthik B S } 1344277de95eSDaniel Vetter 134591d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 134691d14251STvrtko Ursulin enum pipe pipe) 13475a69b89fSDaniel Vetter { 134891d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13492939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13505a69b89fSDaniel Vetter 0, 0, 0, 0); 13515a69b89fSDaniel Vetter } 13525a69b89fSDaniel Vetter 135391d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 135491d14251STvrtko Ursulin enum pipe pipe) 1355eba94eb9SDaniel Vetter { 135691d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13572939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_1_IVB(pipe)), 13582939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_2_IVB(pipe)), 13592939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_3_IVB(pipe)), 13602939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_4_IVB(pipe)), 13612939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_5_IVB(pipe))); 1362eba94eb9SDaniel Vetter } 13635b3a856bSDaniel Vetter 136491d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv, 136591d14251STvrtko Ursulin enum pipe pipe) 13665b3a856bSDaniel Vetter { 1367a9c287c9SJani Nikula u32 res1, res2; 13680b5c5ed0SDaniel Vetter 1369373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 3) 13702939eb06SJani Nikula res1 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES1_I915(pipe)); 13710b5c5ed0SDaniel Vetter else 13720b5c5ed0SDaniel Vetter res1 = 0; 13730b5c5ed0SDaniel Vetter 1374373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 5 || IS_G4X(dev_priv)) 13752939eb06SJani Nikula res2 = intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RES2_G4X(pipe)); 13760b5c5ed0SDaniel Vetter else 13770b5c5ed0SDaniel Vetter res2 = 0; 13785b3a856bSDaniel Vetter 137991d14251STvrtko Ursulin display_pipe_crc_irq_handler(dev_priv, pipe, 13802939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_RED(pipe)), 13812939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_GREEN(pipe)), 13822939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PIPE_CRC_RES_BLUE(pipe)), 13830b5c5ed0SDaniel Vetter res1, res2); 13845b3a856bSDaniel Vetter } 13858bf1e9f1SShuang He 138644d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv) 138744d9241eSVille Syrjälä { 138844d9241eSVille Syrjälä enum pipe pipe; 138944d9241eSVille Syrjälä 139044d9241eSVille Syrjälä for_each_pipe(dev_priv, pipe) { 13912939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PIPESTAT(pipe), 139244d9241eSVille Syrjälä PIPESTAT_INT_STATUS_MASK | 139344d9241eSVille Syrjälä PIPE_FIFO_UNDERRUN_STATUS); 139444d9241eSVille Syrjälä 139544d9241eSVille Syrjälä dev_priv->pipestat_irq_mask[pipe] = 0; 139644d9241eSVille Syrjälä } 139744d9241eSVille Syrjälä } 139844d9241eSVille Syrjälä 1399eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv, 140091d14251STvrtko Ursulin u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 14017e231dbeSJesse Barnes { 1402d048a268SVille Syrjälä enum pipe pipe; 14037e231dbeSJesse Barnes 140458ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 14051ca993d2SVille Syrjälä 14061ca993d2SVille Syrjälä if (!dev_priv->display_irqs_enabled) { 14071ca993d2SVille Syrjälä spin_unlock(&dev_priv->irq_lock); 14081ca993d2SVille Syrjälä return; 14091ca993d2SVille Syrjälä } 14101ca993d2SVille Syrjälä 1411055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1412f0f59a00SVille Syrjälä i915_reg_t reg; 14136b12ca56SVille Syrjälä u32 status_mask, enable_mask, iir_bit = 0; 141491d181ddSImre Deak 1415bbb5eebfSDaniel Vetter /* 1416bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1417bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1418bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1419bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1420bbb5eebfSDaniel Vetter * handle. 1421bbb5eebfSDaniel Vetter */ 14220f239f4cSDaniel Vetter 14230f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 14246b12ca56SVille Syrjälä status_mask = PIPE_FIFO_UNDERRUN_STATUS; 1425bbb5eebfSDaniel Vetter 1426bbb5eebfSDaniel Vetter switch (pipe) { 1427d048a268SVille Syrjälä default: 1428bbb5eebfSDaniel Vetter case PIPE_A: 1429bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1430bbb5eebfSDaniel Vetter break; 1431bbb5eebfSDaniel Vetter case PIPE_B: 1432bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1433bbb5eebfSDaniel Vetter break; 14343278f67fSVille Syrjälä case PIPE_C: 14353278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 14363278f67fSVille Syrjälä break; 1437bbb5eebfSDaniel Vetter } 1438bbb5eebfSDaniel Vetter if (iir & iir_bit) 14396b12ca56SVille Syrjälä status_mask |= dev_priv->pipestat_irq_mask[pipe]; 1440bbb5eebfSDaniel Vetter 14416b12ca56SVille Syrjälä if (!status_mask) 144291d181ddSImre Deak continue; 144391d181ddSImre Deak 144491d181ddSImre Deak reg = PIPESTAT(pipe); 14452939eb06SJani Nikula pipe_stats[pipe] = intel_uncore_read(&dev_priv->uncore, reg) & status_mask; 14466b12ca56SVille Syrjälä enable_mask = i915_pipestat_enable_mask(dev_priv, pipe); 14477e231dbeSJesse Barnes 14487e231dbeSJesse Barnes /* 14497e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 1450132c27c9SVille Syrjälä * 1451132c27c9SVille Syrjälä * Toggle the enable bits to make sure we get an 1452132c27c9SVille Syrjälä * edge in the ISR pipe event bit if we don't clear 1453132c27c9SVille Syrjälä * all the enabled status bits. Otherwise the edge 1454132c27c9SVille Syrjälä * triggered IIR on i965/g4x wouldn't notice that 1455132c27c9SVille Syrjälä * an interrupt is still pending. 14567e231dbeSJesse Barnes */ 1457132c27c9SVille Syrjälä if (pipe_stats[pipe]) { 14582939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, pipe_stats[pipe]); 14592939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, reg, enable_mask); 1460132c27c9SVille Syrjälä } 14617e231dbeSJesse Barnes } 146258ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 14632ecb8ca4SVille Syrjälä } 14642ecb8ca4SVille Syrjälä 1465eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1466eb64343cSVille Syrjälä u16 iir, u32 pipe_stats[I915_MAX_PIPES]) 1467eb64343cSVille Syrjälä { 1468eb64343cSVille Syrjälä enum pipe pipe; 1469eb64343cSVille Syrjälä 1470eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1471eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1472aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1473eb64343cSVille Syrjälä 1474eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1475eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1476eb64343cSVille Syrjälä 1477eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1478eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1479eb64343cSVille Syrjälä } 1480eb64343cSVille Syrjälä } 1481eb64343cSVille Syrjälä 1482eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1483eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1484eb64343cSVille Syrjälä { 1485eb64343cSVille Syrjälä bool blc_event = false; 1486eb64343cSVille Syrjälä enum pipe pipe; 1487eb64343cSVille Syrjälä 1488eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1489eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 1490aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1491eb64343cSVille Syrjälä 1492eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1493eb64343cSVille Syrjälä blc_event = true; 1494eb64343cSVille Syrjälä 1495eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1496eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1497eb64343cSVille Syrjälä 1498eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1499eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1500eb64343cSVille Syrjälä } 1501eb64343cSVille Syrjälä 1502eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1503eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1504eb64343cSVille Syrjälä } 1505eb64343cSVille Syrjälä 1506eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv, 1507eb64343cSVille Syrjälä u32 iir, u32 pipe_stats[I915_MAX_PIPES]) 1508eb64343cSVille Syrjälä { 1509eb64343cSVille Syrjälä bool blc_event = false; 1510eb64343cSVille Syrjälä enum pipe pipe; 1511eb64343cSVille Syrjälä 1512eb64343cSVille Syrjälä for_each_pipe(dev_priv, pipe) { 1513eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1514aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 1515eb64343cSVille Syrjälä 1516eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 1517eb64343cSVille Syrjälä blc_event = true; 1518eb64343cSVille Syrjälä 1519eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1520eb64343cSVille Syrjälä i9xx_pipe_crc_irq_handler(dev_priv, pipe); 1521eb64343cSVille Syrjälä 1522eb64343cSVille Syrjälä if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 1523eb64343cSVille Syrjälä intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 1524eb64343cSVille Syrjälä } 1525eb64343cSVille Syrjälä 1526eb64343cSVille Syrjälä if (blc_event || (iir & I915_ASLE_INTERRUPT)) 1527eb64343cSVille Syrjälä intel_opregion_asle_intr(dev_priv); 1528eb64343cSVille Syrjälä 1529eb64343cSVille Syrjälä if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1530eb64343cSVille Syrjälä gmbus_irq_handler(dev_priv); 1531eb64343cSVille Syrjälä } 1532eb64343cSVille Syrjälä 153391d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv, 15342ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES]) 15352ecb8ca4SVille Syrjälä { 15362ecb8ca4SVille Syrjälä enum pipe pipe; 15377e231dbeSJesse Barnes 1538055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1539fd3a4024SDaniel Vetter if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS) 1540aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 15414356d586SDaniel Vetter 15426ede6b06SVille Syrjälä if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) 15436ede6b06SVille Syrjälä flip_done_handler(dev_priv, pipe); 15446ede6b06SVille Syrjälä 15454356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 154691d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 15472d9d2b0bSVille Syrjälä 15481f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 15491f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 155031acc7f5SJesse Barnes } 155131acc7f5SJesse Barnes 1552c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 155391d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1554c1874ed7SImre Deak } 1555c1874ed7SImre Deak 15561ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv) 155716c6c56bSVille Syrjälä { 15580ba7c51aSVille Syrjälä u32 hotplug_status = 0, hotplug_status_mask; 15590ba7c51aSVille Syrjälä int i; 156016c6c56bSVille Syrjälä 15610ba7c51aSVille Syrjälä if (IS_G4X(dev_priv) || 15620ba7c51aSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 15630ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_G4X | 15640ba7c51aSVille Syrjälä DP_AUX_CHANNEL_MASK_INT_STATUS_G4X; 15650ba7c51aSVille Syrjälä else 15660ba7c51aSVille Syrjälä hotplug_status_mask = HOTPLUG_INT_STATUS_I915; 15670ba7c51aSVille Syrjälä 15680ba7c51aSVille Syrjälä /* 15690ba7c51aSVille Syrjälä * We absolutely have to clear all the pending interrupt 15700ba7c51aSVille Syrjälä * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port 15710ba7c51aSVille Syrjälä * interrupt bit won't have an edge, and the i965/g4x 15720ba7c51aSVille Syrjälä * edge triggered IIR will not notice that an interrupt 15730ba7c51aSVille Syrjälä * is still pending. We can't use PORT_HOTPLUG_EN to 15740ba7c51aSVille Syrjälä * guarantee the edge as the act of toggling the enable 15750ba7c51aSVille Syrjälä * bits can itself generate a new hotplug interrupt :( 15760ba7c51aSVille Syrjälä */ 15770ba7c51aSVille Syrjälä for (i = 0; i < 10; i++) { 15782939eb06SJani Nikula u32 tmp = intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT) & hotplug_status_mask; 15790ba7c51aSVille Syrjälä 15800ba7c51aSVille Syrjälä if (tmp == 0) 15810ba7c51aSVille Syrjälä return hotplug_status; 15820ba7c51aSVille Syrjälä 15830ba7c51aSVille Syrjälä hotplug_status |= tmp; 15842939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, hotplug_status); 15850ba7c51aSVille Syrjälä } 15860ba7c51aSVille Syrjälä 158748a1b8d4SPankaj Bharadiya drm_WARN_ONCE(&dev_priv->drm, 1, 15880ba7c51aSVille Syrjälä "PORT_HOTPLUG_STAT did not clear (0x%08x)\n", 15892939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 15901ae3c34cSVille Syrjälä 15911ae3c34cSVille Syrjälä return hotplug_status; 15921ae3c34cSVille Syrjälä } 15931ae3c34cSVille Syrjälä 159491d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv, 15951ae3c34cSVille Syrjälä u32 hotplug_status) 15961ae3c34cSVille Syrjälä { 15971ae3c34cSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 15980398993bSVille Syrjälä u32 hotplug_trigger; 15993ff60f89SOscar Mateo 16000398993bSVille Syrjälä if (IS_G4X(dev_priv) || 16010398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 16020398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 16030398993bSVille Syrjälä else 16040398993bSVille Syrjälä hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 160516c6c56bSVille Syrjälä 160658f2cf24SVille Syrjälä if (hotplug_trigger) { 1607cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 1608cf53902fSRodrigo Vivi hotplug_trigger, hotplug_trigger, 16090398993bSVille Syrjälä dev_priv->hotplug.hpd, 1610fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 161158f2cf24SVille Syrjälä 161291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 161358f2cf24SVille Syrjälä } 1614369712e8SJani Nikula 16150398993bSVille Syrjälä if ((IS_G4X(dev_priv) || 16160398993bSVille Syrjälä IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) && 16170398993bSVille Syrjälä hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 161891d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 161958f2cf24SVille Syrjälä } 162016c6c56bSVille Syrjälä 1621c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1622c1874ed7SImre Deak { 1623b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 1624c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1625c1874ed7SImre Deak 16262dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 16272dd2a883SImre Deak return IRQ_NONE; 16282dd2a883SImre Deak 16291f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 16309102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 16311f814dacSImre Deak 16321e1cace9SVille Syrjälä do { 16336e814800SVille Syrjälä u32 iir, gt_iir, pm_iir; 16342ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 16351ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1636a5e485a9SVille Syrjälä u32 ier = 0; 16373ff60f89SOscar Mateo 16382939eb06SJani Nikula gt_iir = intel_uncore_read(&dev_priv->uncore, GTIIR); 16392939eb06SJani Nikula pm_iir = intel_uncore_read(&dev_priv->uncore, GEN6_PMIIR); 16402939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 1641c1874ed7SImre Deak 1642c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 16431e1cace9SVille Syrjälä break; 1644c1874ed7SImre Deak 1645c1874ed7SImre Deak ret = IRQ_HANDLED; 1646c1874ed7SImre Deak 1647a5e485a9SVille Syrjälä /* 1648a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1649a5e485a9SVille Syrjälä * 1650a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1651a5e485a9SVille Syrjälä * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) && 1652a5e485a9SVille Syrjälä * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE))); 1653a5e485a9SVille Syrjälä * 1654a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1655a5e485a9SVille Syrjälä * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to 1656a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1657a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR 1658a5e485a9SVille Syrjälä * bits this time around. 1659a5e485a9SVille Syrjälä */ 16602939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 16612939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 16622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 16634a0a0202SVille Syrjälä 16644a0a0202SVille Syrjälä if (gt_iir) 16652939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GTIIR, gt_iir); 16664a0a0202SVille Syrjälä if (pm_iir) 16672939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN6_PMIIR, pm_iir); 16684a0a0202SVille Syrjälä 16697ce4d1f2SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 16701ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 16717ce4d1f2SVille Syrjälä 16723ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 16733ff60f89SOscar Mateo * signalled in iir */ 1674eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 16757ce4d1f2SVille Syrjälä 1676eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1677eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT)) 1678eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1679eef57324SJerome Anand 16807ce4d1f2SVille Syrjälä /* 16817ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 16827ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 16837ce4d1f2SVille Syrjälä */ 16847ce4d1f2SVille Syrjälä if (iir) 16852939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 16864a0a0202SVille Syrjälä 16872939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 16882939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 16891ae3c34cSVille Syrjälä 169052894874SVille Syrjälä if (gt_iir) 1691cf1c97dcSAndi Shyti gen6_gt_irq_handler(&dev_priv->gt, gt_iir); 169252894874SVille Syrjälä if (pm_iir) 16933e7abf81SAndi Shyti gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir); 169452894874SVille Syrjälä 16951ae3c34cSVille Syrjälä if (hotplug_status) 169691d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 16972ecb8ca4SVille Syrjälä 169891d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 16991e1cace9SVille Syrjälä } while (0); 17007e231dbeSJesse Barnes 17019c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 17029c6508b9SThomas Gleixner 17039102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17041f814dacSImre Deak 17057e231dbeSJesse Barnes return ret; 17067e231dbeSJesse Barnes } 17077e231dbeSJesse Barnes 170843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 170943f328d7SVille Syrjälä { 1710b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 171143f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 171243f328d7SVille Syrjälä 17132dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17142dd2a883SImre Deak return IRQ_NONE; 17152dd2a883SImre Deak 17161f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17179102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17181f814dacSImre Deak 1719579de73bSChris Wilson do { 17206e814800SVille Syrjälä u32 master_ctl, iir; 17212ecb8ca4SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 17221ae3c34cSVille Syrjälä u32 hotplug_status = 0; 1723a5e485a9SVille Syrjälä u32 ier = 0; 1724a5e485a9SVille Syrjälä 17252939eb06SJani Nikula master_ctl = intel_uncore_read(&dev_priv->uncore, GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 17262939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, VLV_IIR); 17273278f67fSVille Syrjälä 17283278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 17298e5fd599SVille Syrjälä break; 173043f328d7SVille Syrjälä 173127b6c122SOscar Mateo ret = IRQ_HANDLED; 173227b6c122SOscar Mateo 1733a5e485a9SVille Syrjälä /* 1734a5e485a9SVille Syrjälä * Theory on interrupt generation, based on empirical evidence: 1735a5e485a9SVille Syrjälä * 1736a5e485a9SVille Syrjälä * x = ((VLV_IIR & VLV_IER) || 1737a5e485a9SVille Syrjälä * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) && 1738a5e485a9SVille Syrjälä * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL))); 1739a5e485a9SVille Syrjälä * 1740a5e485a9SVille Syrjälä * A CPU interrupt will only be raised when 'x' has a 0->1 edge. 1741a5e485a9SVille Syrjälä * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to 1742a5e485a9SVille Syrjälä * guarantee the CPU interrupt will be raised again even if we 1743a5e485a9SVille Syrjälä * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL 1744a5e485a9SVille Syrjälä * bits this time around. 1745a5e485a9SVille Syrjälä */ 17462939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 17472939eb06SJani Nikula ier = intel_uncore_read(&dev_priv->uncore, VLV_IER); 17482939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, 0); 174943f328d7SVille Syrjälä 17506cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 175127b6c122SOscar Mateo 175227b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17531ae3c34cSVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 175443f328d7SVille Syrjälä 175527b6c122SOscar Mateo /* Call regardless, as some status bits might not be 175627b6c122SOscar Mateo * signalled in iir */ 1757eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 175843f328d7SVille Syrjälä 1759eef57324SJerome Anand if (iir & (I915_LPE_PIPE_A_INTERRUPT | 1760eef57324SJerome Anand I915_LPE_PIPE_B_INTERRUPT | 1761eef57324SJerome Anand I915_LPE_PIPE_C_INTERRUPT)) 1762eef57324SJerome Anand intel_lpe_audio_irq_handler(dev_priv); 1763eef57324SJerome Anand 17647ce4d1f2SVille Syrjälä /* 17657ce4d1f2SVille Syrjälä * VLV_IIR is single buffered, and reflects the level 17667ce4d1f2SVille Syrjälä * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last. 17677ce4d1f2SVille Syrjälä */ 17687ce4d1f2SVille Syrjälä if (iir) 17692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IIR, iir); 17707ce4d1f2SVille Syrjälä 17712939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_IER, ier); 17722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 17731ae3c34cSVille Syrjälä 17741ae3c34cSVille Syrjälä if (hotplug_status) 177591d14251STvrtko Ursulin i9xx_hpd_irq_handler(dev_priv, hotplug_status); 17762ecb8ca4SVille Syrjälä 177791d14251STvrtko Ursulin valleyview_pipestat_irq_handler(dev_priv, pipe_stats); 1778579de73bSChris Wilson } while (0); 17793278f67fSVille Syrjälä 17809c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 17819c6508b9SThomas Gleixner 17829102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 17831f814dacSImre Deak 178443f328d7SVille Syrjälä return ret; 178543f328d7SVille Syrjälä } 178643f328d7SVille Syrjälä 178791d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv, 17880398993bSVille Syrjälä u32 hotplug_trigger) 1789776ad806SJesse Barnes { 179042db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1791776ad806SJesse Barnes 17926a39d7c9SJani Nikula /* 17936a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 17946a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 17956a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 17966a39d7c9SJani Nikula * errors. 17976a39d7c9SJani Nikula */ 17982939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 17996a39d7c9SJani Nikula if (!hotplug_trigger) { 18006a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 18016a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 18026a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 18036a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 18046a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 18056a39d7c9SJani Nikula } 18066a39d7c9SJani Nikula 18072939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 18086a39d7c9SJani Nikula if (!hotplug_trigger) 18096a39d7c9SJani Nikula return; 181013cf5504SDave Airlie 18110398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 18120398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 18130398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1814fd63e2a9SImre Deak pch_port_hotplug_long_detect); 181540e56410SVille Syrjälä 181691d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 1817aaf5ec2eSSonika Jindal } 181891d131d2SDaniel Vetter 181991d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 182040e56410SVille Syrjälä { 1821d048a268SVille Syrjälä enum pipe pipe; 182240e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 182340e56410SVille Syrjälä 18240398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 182540e56410SVille Syrjälä 1826cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1827cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1828776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 182900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n", 1830cfc33bf7SVille Syrjälä port_name(port)); 1831cfc33bf7SVille Syrjälä } 1832776ad806SJesse Barnes 1833ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 183491d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 1835ce99c256SDaniel Vetter 1836776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 183791d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 1838776ad806SJesse Barnes 1839776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 184000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n"); 1841776ad806SJesse Barnes 1842776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 184300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n"); 1844776ad806SJesse Barnes 1845776ad806SJesse Barnes if (pch_iir & SDE_POISON) 184600376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1847776ad806SJesse Barnes 1848b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK) { 1849055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 185000376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 18519db4a9c7SJesse Barnes pipe_name(pipe), 18522939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1853b8b65ccdSAnshuman Gupta } 1854776ad806SJesse Barnes 1855776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 185600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n"); 1857776ad806SJesse Barnes 1858776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 185900376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 186000376ccfSWambui Karuga "PCH transcoder CRC error interrupt\n"); 1861776ad806SJesse Barnes 1862776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 1863a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A); 18648664281bSPaulo Zanoni 18658664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 1866a2196033SMatthias Kaehlcke intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B); 18678664281bSPaulo Zanoni } 18688664281bSPaulo Zanoni 186991d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv) 18708664281bSPaulo Zanoni { 18712939eb06SJani Nikula u32 err_int = intel_uncore_read(&dev_priv->uncore, GEN7_ERR_INT); 18725a69b89fSDaniel Vetter enum pipe pipe; 18738664281bSPaulo Zanoni 1874de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 187500376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 1876de032bf4SPaulo Zanoni 1877055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 18781f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 18791f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 18808664281bSPaulo Zanoni 18815a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 188291d14251STvrtko Ursulin if (IS_IVYBRIDGE(dev_priv)) 188391d14251STvrtko Ursulin ivb_pipe_crc_irq_handler(dev_priv, pipe); 18845a69b89fSDaniel Vetter else 188591d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 18865a69b89fSDaniel Vetter } 18875a69b89fSDaniel Vetter } 18888bf1e9f1SShuang He 18892939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN7_ERR_INT, err_int); 18908664281bSPaulo Zanoni } 18918664281bSPaulo Zanoni 189291d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv) 18938664281bSPaulo Zanoni { 18942939eb06SJani Nikula u32 serr_int = intel_uncore_read(&dev_priv->uncore, SERR_INT); 189545c1cd87SMika Kahola enum pipe pipe; 18968664281bSPaulo Zanoni 1897de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 189800376ccfSWambui Karuga drm_err(&dev_priv->drm, "PCH poison interrupt\n"); 1899de032bf4SPaulo Zanoni 190045c1cd87SMika Kahola for_each_pipe(dev_priv, pipe) 190145c1cd87SMika Kahola if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe)) 190245c1cd87SMika Kahola intel_pch_fifo_underrun_irq_handler(dev_priv, pipe); 19038664281bSPaulo Zanoni 19042939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, serr_int); 1905776ad806SJesse Barnes } 1906776ad806SJesse Barnes 190791d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 190823e81d69SAdam Jackson { 1909d048a268SVille Syrjälä enum pipe pipe; 19106dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1911aaf5ec2eSSonika Jindal 19120398993bSVille Syrjälä ibx_hpd_irq_handler(dev_priv, hotplug_trigger); 191391d131d2SDaniel Vetter 1914cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1915cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 191623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 191700376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n", 1918cfc33bf7SVille Syrjälä port_name(port)); 1919cfc33bf7SVille Syrjälä } 192023e81d69SAdam Jackson 192123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 192291d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 192323e81d69SAdam Jackson 192423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 192591d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 192623e81d69SAdam Jackson 192723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 192800376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n"); 192923e81d69SAdam Jackson 193023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 193100376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n"); 193223e81d69SAdam Jackson 1933b8b65ccdSAnshuman Gupta if (pch_iir & SDE_FDI_MASK_CPT) { 1934055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 193500376ccfSWambui Karuga drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n", 193623e81d69SAdam Jackson pipe_name(pipe), 19372939eb06SJani Nikula intel_uncore_read(&dev_priv->uncore, FDI_RX_IIR(pipe))); 1938b8b65ccdSAnshuman Gupta } 19398664281bSPaulo Zanoni 19408664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 194191d14251STvrtko Ursulin cpt_serr_int_handler(dev_priv); 194223e81d69SAdam Jackson } 194323e81d69SAdam Jackson 194458676af6SLucas De Marchi static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 194531604222SAnusha Srivatsa { 1946e76ab2cfSVille Syrjälä u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_HOTPLUG_MASK_ICP; 1947e76ab2cfSVille Syrjälä u32 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_MASK_ICP; 194831604222SAnusha Srivatsa u32 pin_mask = 0, long_mask = 0; 194931604222SAnusha Srivatsa 195031604222SAnusha Srivatsa if (ddi_hotplug_trigger) { 195131604222SAnusha Srivatsa u32 dig_hotplug_reg; 195231604222SAnusha Srivatsa 19532939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 19542939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, dig_hotplug_reg); 195531604222SAnusha Srivatsa 195631604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19570398993bSVille Syrjälä ddi_hotplug_trigger, dig_hotplug_reg, 19580398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 195931604222SAnusha Srivatsa icp_ddi_port_hotplug_long_detect); 196031604222SAnusha Srivatsa } 196131604222SAnusha Srivatsa 196231604222SAnusha Srivatsa if (tc_hotplug_trigger) { 196331604222SAnusha Srivatsa u32 dig_hotplug_reg; 196431604222SAnusha Srivatsa 19652939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 19662939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, dig_hotplug_reg); 196731604222SAnusha Srivatsa 196831604222SAnusha Srivatsa intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19690398993bSVille Syrjälä tc_hotplug_trigger, dig_hotplug_reg, 19700398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 1971da51e4baSVille Syrjälä icp_tc_port_hotplug_long_detect); 197252dfdba0SLucas De Marchi } 197352dfdba0SLucas De Marchi 197452dfdba0SLucas De Marchi if (pin_mask) 197552dfdba0SLucas De Marchi intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 197652dfdba0SLucas De Marchi 197752dfdba0SLucas De Marchi if (pch_iir & SDE_GMBUS_ICP) 197852dfdba0SLucas De Marchi gmbus_irq_handler(dev_priv); 197952dfdba0SLucas De Marchi } 198052dfdba0SLucas De Marchi 198191d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir) 19826dbf30ceSVille Syrjälä { 19836dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 19846dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 19856dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 19866dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 19876dbf30ceSVille Syrjälä 19886dbf30ceSVille Syrjälä if (hotplug_trigger) { 19896dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 19906dbf30ceSVille Syrjälä 19912939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 19922939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 19936dbf30ceSVille Syrjälä 1994cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 19950398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 19960398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 199774c0b395SVille Syrjälä spt_port_hotplug_long_detect); 19986dbf30ceSVille Syrjälä } 19996dbf30ceSVille Syrjälä 20006dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20016dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20026dbf30ceSVille Syrjälä 20032939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 20042939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20056dbf30ceSVille Syrjälä 2006cf53902fSRodrigo Vivi intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20070398993bSVille Syrjälä hotplug2_trigger, dig_hotplug_reg, 20080398993bSVille Syrjälä dev_priv->hotplug.pch_hpd, 20096dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20106dbf30ceSVille Syrjälä } 20116dbf30ceSVille Syrjälä 20126dbf30ceSVille Syrjälä if (pin_mask) 201391d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 20146dbf30ceSVille Syrjälä 20156dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 201691d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 20176dbf30ceSVille Syrjälä } 20186dbf30ceSVille Syrjälä 201991d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv, 20200398993bSVille Syrjälä u32 hotplug_trigger) 2021c008bc6eSPaulo Zanoni { 2022e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2023e4ce95aaSVille Syrjälä 20242939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 20252939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2026e4ce95aaSVille Syrjälä 20270398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 20280398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 20290398993bSVille Syrjälä dev_priv->hotplug.hpd, 2030e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 203140e56410SVille Syrjälä 203291d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2033e4ce95aaSVille Syrjälä } 2034c008bc6eSPaulo Zanoni 203591d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv, 203691d14251STvrtko Ursulin u32 de_iir) 203740e56410SVille Syrjälä { 203840e56410SVille Syrjälä enum pipe pipe; 203940e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 204040e56410SVille Syrjälä 204140e56410SVille Syrjälä if (hotplug_trigger) 20420398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 204340e56410SVille Syrjälä 2044c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 204591d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2046c008bc6eSPaulo Zanoni 2047c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 204891d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2049c008bc6eSPaulo Zanoni 2050c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 205100376ccfSWambui Karuga drm_err(&dev_priv->drm, "Poison interrupt\n"); 2052c008bc6eSPaulo Zanoni 2053055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2054fd3a4024SDaniel Vetter if (de_iir & DE_PIPE_VBLANK(pipe)) 2055aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2056c008bc6eSPaulo Zanoni 20574bb18054SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE(pipe)) 20584bb18054SVille Syrjälä flip_done_handler(dev_priv, pipe); 20594bb18054SVille Syrjälä 206040da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 20611f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2062c008bc6eSPaulo Zanoni 206340da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 206491d14251STvrtko Ursulin i9xx_pipe_crc_irq_handler(dev_priv, pipe); 2065c008bc6eSPaulo Zanoni } 2066c008bc6eSPaulo Zanoni 2067c008bc6eSPaulo Zanoni /* check event from PCH */ 2068c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 20692939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2070c008bc6eSPaulo Zanoni 207191d14251STvrtko Ursulin if (HAS_PCH_CPT(dev_priv)) 207291d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 2073c008bc6eSPaulo Zanoni else 207491d14251STvrtko Ursulin ibx_irq_handler(dev_priv, pch_iir); 2075c008bc6eSPaulo Zanoni 2076c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 20772939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 2078c008bc6eSPaulo Zanoni } 2079c008bc6eSPaulo Zanoni 208093e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 5 && de_iir & DE_PCU_EVENT) 20813e7abf81SAndi Shyti gen5_rps_irq_handler(&dev_priv->gt.rps); 2082c008bc6eSPaulo Zanoni } 2083c008bc6eSPaulo Zanoni 208491d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv, 208591d14251STvrtko Ursulin u32 de_iir) 20869719fb98SPaulo Zanoni { 208707d27e20SDamien Lespiau enum pipe pipe; 208823bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 208923bb4cb5SVille Syrjälä 209040e56410SVille Syrjälä if (hotplug_trigger) 20910398993bSVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 20929719fb98SPaulo Zanoni 20939719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 209491d14251STvrtko Ursulin ivb_err_int_handler(dev_priv); 20959719fb98SPaulo Zanoni 209654fd3149SDhinakaran Pandiyan if (de_iir & DE_EDP_PSR_INT_HSW) { 2097b64d6c51SGwan-gyeong Mun struct intel_encoder *encoder; 209854fd3149SDhinakaran Pandiyan 2099a22af61dSJosé Roberto de Souza for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2100b64d6c51SGwan-gyeong Mun struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2101b64d6c51SGwan-gyeong Mun 2102b64d6c51SGwan-gyeong Mun u32 psr_iir = intel_uncore_read(&dev_priv->uncore, 2103b64d6c51SGwan-gyeong Mun EDP_PSR_IIR); 2104b64d6c51SGwan-gyeong Mun 2105b64d6c51SGwan-gyeong Mun intel_psr_irq_handler(intel_dp, psr_iir); 2106b64d6c51SGwan-gyeong Mun intel_uncore_write(&dev_priv->uncore, 2107b64d6c51SGwan-gyeong Mun EDP_PSR_IIR, psr_iir); 2108b64d6c51SGwan-gyeong Mun break; 2109b64d6c51SGwan-gyeong Mun } 211054fd3149SDhinakaran Pandiyan } 2111fc340442SDaniel Vetter 21129719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 211391d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 21149719fb98SPaulo Zanoni 21159719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 211691d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 21179719fb98SPaulo Zanoni 2118055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 211933ef04faSVille Syrjälä if (de_iir & DE_PIPE_VBLANK_IVB(pipe)) 2120aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 21212a636e24SVille Syrjälä 21222a636e24SVille Syrjälä if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) 21232a636e24SVille Syrjälä flip_done_handler(dev_priv, pipe); 21249719fb98SPaulo Zanoni } 21259719fb98SPaulo Zanoni 21269719fb98SPaulo Zanoni /* check event from PCH */ 212791d14251STvrtko Ursulin if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) { 21282939eb06SJani Nikula u32 pch_iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 21299719fb98SPaulo Zanoni 213091d14251STvrtko Ursulin cpt_irq_handler(dev_priv, pch_iir); 21319719fb98SPaulo Zanoni 21329719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21332939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, pch_iir); 21349719fb98SPaulo Zanoni } 21359719fb98SPaulo Zanoni } 21369719fb98SPaulo Zanoni 213772c90f62SOscar Mateo /* 213872c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 213972c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 214072c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 214172c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 214272c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 214372c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 214472c90f62SOscar Mateo */ 21459eae5e27SLucas De Marchi static irqreturn_t ilk_irq_handler(int irq, void *arg) 2146b1f14ad0SJesse Barnes { 2147c48a798aSChris Wilson struct drm_i915_private *i915 = arg; 2148c48a798aSChris Wilson void __iomem * const regs = i915->uncore.regs; 2149f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21500e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2151b1f14ad0SJesse Barnes 2152c48a798aSChris Wilson if (unlikely(!intel_irqs_enabled(i915))) 21532dd2a883SImre Deak return IRQ_NONE; 21542dd2a883SImre Deak 21551f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2156c48a798aSChris Wilson disable_rpm_wakeref_asserts(&i915->runtime_pm); 21571f814dacSImre Deak 2158b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2159c48a798aSChris Wilson de_ier = raw_reg_read(regs, DEIER); 2160c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 21610e43406bSChris Wilson 216244498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 216344498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 216444498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 216544498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 216644498aeaSPaulo Zanoni * due to its back queue). */ 2167c48a798aSChris Wilson if (!HAS_PCH_NOP(i915)) { 2168c48a798aSChris Wilson sde_ier = raw_reg_read(regs, SDEIER); 2169c48a798aSChris Wilson raw_reg_write(regs, SDEIER, 0); 2170ab5c608bSBen Widawsky } 217144498aeaSPaulo Zanoni 217272c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 217372c90f62SOscar Mateo 2174c48a798aSChris Wilson gt_iir = raw_reg_read(regs, GTIIR); 21750e43406bSChris Wilson if (gt_iir) { 2176c48a798aSChris Wilson raw_reg_write(regs, GTIIR, gt_iir); 2177651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) 2178c48a798aSChris Wilson gen6_gt_irq_handler(&i915->gt, gt_iir); 2179d8fc8a47SPaulo Zanoni else 2180c48a798aSChris Wilson gen5_gt_irq_handler(&i915->gt, gt_iir); 2181c48a798aSChris Wilson ret = IRQ_HANDLED; 21820e43406bSChris Wilson } 2183b1f14ad0SJesse Barnes 2184c48a798aSChris Wilson de_iir = raw_reg_read(regs, DEIIR); 21850e43406bSChris Wilson if (de_iir) { 2186c48a798aSChris Wilson raw_reg_write(regs, DEIIR, de_iir); 2187373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 7) 2188c48a798aSChris Wilson ivb_display_irq_handler(i915, de_iir); 2189f1af8fc1SPaulo Zanoni else 2190c48a798aSChris Wilson ilk_display_irq_handler(i915, de_iir); 21910e43406bSChris Wilson ret = IRQ_HANDLED; 2192c48a798aSChris Wilson } 2193c48a798aSChris Wilson 2194651e7d48SLucas De Marchi if (GRAPHICS_VER(i915) >= 6) { 2195c48a798aSChris Wilson u32 pm_iir = raw_reg_read(regs, GEN6_PMIIR); 2196c48a798aSChris Wilson if (pm_iir) { 2197c48a798aSChris Wilson raw_reg_write(regs, GEN6_PMIIR, pm_iir); 2198c48a798aSChris Wilson gen6_rps_irq_handler(&i915->gt.rps, pm_iir); 2199c48a798aSChris Wilson ret = IRQ_HANDLED; 22000e43406bSChris Wilson } 2201f1af8fc1SPaulo Zanoni } 2202b1f14ad0SJesse Barnes 2203c48a798aSChris Wilson raw_reg_write(regs, DEIER, de_ier); 2204c48a798aSChris Wilson if (sde_ier) 2205c48a798aSChris Wilson raw_reg_write(regs, SDEIER, sde_ier); 2206b1f14ad0SJesse Barnes 22079c6508b9SThomas Gleixner pmu_irq_stats(i915, ret); 22089c6508b9SThomas Gleixner 22091f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2210c48a798aSChris Wilson enable_rpm_wakeref_asserts(&i915->runtime_pm); 22111f814dacSImre Deak 2212b1f14ad0SJesse Barnes return ret; 2213b1f14ad0SJesse Barnes } 2214b1f14ad0SJesse Barnes 221591d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv, 22160398993bSVille Syrjälä u32 hotplug_trigger) 2217d04a492dSShashank Sharma { 2218cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2219d04a492dSShashank Sharma 22202939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 22212939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, dig_hotplug_reg); 2222d04a492dSShashank Sharma 22230398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22240398993bSVille Syrjälä hotplug_trigger, dig_hotplug_reg, 22250398993bSVille Syrjälä dev_priv->hotplug.hpd, 2226cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 222740e56410SVille Syrjälä 222891d14251STvrtko Ursulin intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2229d04a492dSShashank Sharma } 2230d04a492dSShashank Sharma 2231121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2232121e758eSDhinakaran Pandiyan { 2233121e758eSDhinakaran Pandiyan u32 pin_mask = 0, long_mask = 0; 2234b796b971SDhinakaran Pandiyan u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK; 2235b796b971SDhinakaran Pandiyan u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK; 2236121e758eSDhinakaran Pandiyan 2237121e758eSDhinakaran Pandiyan if (trigger_tc) { 2238b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2239b796b971SDhinakaran Pandiyan 22402939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 22412939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg); 2242121e758eSDhinakaran Pandiyan 22430398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22440398993bSVille Syrjälä trigger_tc, dig_hotplug_reg, 22450398993bSVille Syrjälä dev_priv->hotplug.hpd, 2246da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2247121e758eSDhinakaran Pandiyan } 2248b796b971SDhinakaran Pandiyan 2249b796b971SDhinakaran Pandiyan if (trigger_tbt) { 2250b796b971SDhinakaran Pandiyan u32 dig_hotplug_reg; 2251b796b971SDhinakaran Pandiyan 22522939eb06SJani Nikula dig_hotplug_reg = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 22532939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg); 2254b796b971SDhinakaran Pandiyan 22550398993bSVille Syrjälä intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, 22560398993bSVille Syrjälä trigger_tbt, dig_hotplug_reg, 22570398993bSVille Syrjälä dev_priv->hotplug.hpd, 2258da51e4baSVille Syrjälä gen11_port_hotplug_long_detect); 2259b796b971SDhinakaran Pandiyan } 2260b796b971SDhinakaran Pandiyan 2261b796b971SDhinakaran Pandiyan if (pin_mask) 2262b796b971SDhinakaran Pandiyan intel_hpd_irq_handler(dev_priv, pin_mask, long_mask); 2263b796b971SDhinakaran Pandiyan else 226400376ccfSWambui Karuga drm_err(&dev_priv->drm, 226500376ccfSWambui Karuga "Unexpected DE HPD interrupt 0x%08x\n", iir); 2266121e758eSDhinakaran Pandiyan } 2267121e758eSDhinakaran Pandiyan 22689d17210fSLucas De Marchi static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv) 22699d17210fSLucas De Marchi { 227055523360SLucas De Marchi u32 mask; 22719d17210fSLucas De Marchi 227220fe778fSMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 227320fe778fSMatt Roper return TGL_DE_PORT_AUX_DDIA | 227420fe778fSMatt Roper TGL_DE_PORT_AUX_DDIB | 227520fe778fSMatt Roper TGL_DE_PORT_AUX_DDIC | 227620fe778fSMatt Roper XELPD_DE_PORT_AUX_DDID | 227720fe778fSMatt Roper XELPD_DE_PORT_AUX_DDIE | 227820fe778fSMatt Roper TGL_DE_PORT_AUX_USBC1 | 227920fe778fSMatt Roper TGL_DE_PORT_AUX_USBC2 | 228020fe778fSMatt Roper TGL_DE_PORT_AUX_USBC3 | 228120fe778fSMatt Roper TGL_DE_PORT_AUX_USBC4; 228220fe778fSMatt Roper else if (DISPLAY_VER(dev_priv) >= 12) 228355523360SLucas De Marchi return TGL_DE_PORT_AUX_DDIA | 228455523360SLucas De Marchi TGL_DE_PORT_AUX_DDIB | 2285e5df52dcSMatt Roper TGL_DE_PORT_AUX_DDIC | 2286e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC1 | 2287e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC2 | 2288e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC3 | 2289e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC4 | 2290e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC5 | 2291e5df52dcSMatt Roper TGL_DE_PORT_AUX_USBC6; 2292e5df52dcSMatt Roper 229355523360SLucas De Marchi 229455523360SLucas De Marchi mask = GEN8_AUX_CHANNEL_A; 2295373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 9) 22969d17210fSLucas De Marchi mask |= GEN9_AUX_CHANNEL_B | 22979d17210fSLucas De Marchi GEN9_AUX_CHANNEL_C | 22989d17210fSLucas De Marchi GEN9_AUX_CHANNEL_D; 22999d17210fSLucas De Marchi 230093e7e61eSLucas De Marchi if (IS_CNL_WITH_PORT_F(dev_priv) || DISPLAY_VER(dev_priv) == 11) 23019d17210fSLucas De Marchi mask |= CNL_AUX_CHANNEL_F; 23029d17210fSLucas De Marchi 230393e7e61eSLucas De Marchi if (DISPLAY_VER(dev_priv) == 11) 230455523360SLucas De Marchi mask |= ICL_AUX_CHANNEL_E; 23059d17210fSLucas De Marchi 23069d17210fSLucas De Marchi return mask; 23079d17210fSLucas De Marchi } 23089d17210fSLucas De Marchi 23095270130dSVille Syrjälä static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv) 23105270130dSVille Syrjälä { 23111649a4ccSMatt Roper if (DISPLAY_VER(dev_priv) >= 13 || HAS_D12_PLANE_MINIMIZATION(dev_priv)) 231299e2d8bcSMatt Roper return RKL_DE_PIPE_IRQ_FAULT_ERRORS; 2313373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 2314d506a65dSMatt Roper return GEN11_DE_PIPE_IRQ_FAULT_ERRORS; 2315373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 9) 23165270130dSVille Syrjälä return GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 23175270130dSVille Syrjälä else 23185270130dSVille Syrjälä return GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 23195270130dSVille Syrjälä } 23205270130dSVille Syrjälä 232146c63d24SJosé Roberto de Souza static void 232246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir) 2323abd58f01SBen Widawsky { 2324e04f7eceSVille Syrjälä bool found = false; 2325e04f7eceSVille Syrjälä 2326e04f7eceSVille Syrjälä if (iir & GEN8_DE_MISC_GSE) { 232791d14251STvrtko Ursulin intel_opregion_asle_intr(dev_priv); 2328e04f7eceSVille Syrjälä found = true; 2329e04f7eceSVille Syrjälä } 2330e04f7eceSVille Syrjälä 2331e04f7eceSVille Syrjälä if (iir & GEN8_DE_EDP_PSR) { 2332b64d6c51SGwan-gyeong Mun struct intel_encoder *encoder; 23338241cfbeSJosé Roberto de Souza u32 psr_iir; 23348241cfbeSJosé Roberto de Souza i915_reg_t iir_reg; 23358241cfbeSJosé Roberto de Souza 2336a22af61dSJosé Roberto de Souza for_each_intel_encoder_with_psr(&dev_priv->drm, encoder) { 2337b64d6c51SGwan-gyeong Mun struct intel_dp *intel_dp = enc_to_intel_dp(encoder); 2338b64d6c51SGwan-gyeong Mun 2339373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) 2340b64d6c51SGwan-gyeong Mun iir_reg = TRANS_PSR_IIR(intel_dp->psr.transcoder); 23418241cfbeSJosé Roberto de Souza else 23428241cfbeSJosé Roberto de Souza iir_reg = EDP_PSR_IIR; 23438241cfbeSJosé Roberto de Souza 23442939eb06SJani Nikula psr_iir = intel_uncore_read(&dev_priv->uncore, iir_reg); 23452939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, iir_reg, psr_iir); 23468241cfbeSJosé Roberto de Souza 23478241cfbeSJosé Roberto de Souza if (psr_iir) 23488241cfbeSJosé Roberto de Souza found = true; 234954fd3149SDhinakaran Pandiyan 2350b64d6c51SGwan-gyeong Mun intel_psr_irq_handler(intel_dp, psr_iir); 2351b64d6c51SGwan-gyeong Mun 2352b64d6c51SGwan-gyeong Mun /* prior GEN12 only have one EDP PSR */ 2353373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) < 12) 2354b64d6c51SGwan-gyeong Mun break; 2355b64d6c51SGwan-gyeong Mun } 2356e04f7eceSVille Syrjälä } 2357e04f7eceSVille Syrjälä 2358e04f7eceSVille Syrjälä if (!found) 235900376ccfSWambui Karuga drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n"); 2360abd58f01SBen Widawsky } 236146c63d24SJosé Roberto de Souza 236200acb329SVandita Kulkarni static void gen11_dsi_te_interrupt_handler(struct drm_i915_private *dev_priv, 236300acb329SVandita Kulkarni u32 te_trigger) 236400acb329SVandita Kulkarni { 236500acb329SVandita Kulkarni enum pipe pipe = INVALID_PIPE; 236600acb329SVandita Kulkarni enum transcoder dsi_trans; 236700acb329SVandita Kulkarni enum port port; 236800acb329SVandita Kulkarni u32 val, tmp; 236900acb329SVandita Kulkarni 237000acb329SVandita Kulkarni /* 237100acb329SVandita Kulkarni * Incase of dual link, TE comes from DSI_1 237200acb329SVandita Kulkarni * this is to check if dual link is enabled 237300acb329SVandita Kulkarni */ 23742939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL2(TRANSCODER_DSI_0)); 237500acb329SVandita Kulkarni val &= PORT_SYNC_MODE_ENABLE; 237600acb329SVandita Kulkarni 237700acb329SVandita Kulkarni /* 237800acb329SVandita Kulkarni * if dual link is enabled, then read DSI_0 237900acb329SVandita Kulkarni * transcoder registers 238000acb329SVandita Kulkarni */ 238100acb329SVandita Kulkarni port = ((te_trigger & DSI1_TE && val) || (te_trigger & DSI0_TE)) ? 238200acb329SVandita Kulkarni PORT_A : PORT_B; 238300acb329SVandita Kulkarni dsi_trans = (port == PORT_A) ? TRANSCODER_DSI_0 : TRANSCODER_DSI_1; 238400acb329SVandita Kulkarni 238500acb329SVandita Kulkarni /* Check if DSI configured in command mode */ 23862939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, DSI_TRANS_FUNC_CONF(dsi_trans)); 238700acb329SVandita Kulkarni val = val & OP_MODE_MASK; 238800acb329SVandita Kulkarni 238900acb329SVandita Kulkarni if (val != CMD_MODE_NO_GATE && val != CMD_MODE_TE_GATE) { 239000acb329SVandita Kulkarni drm_err(&dev_priv->drm, "DSI trancoder not configured in command mode\n"); 239100acb329SVandita Kulkarni return; 239200acb329SVandita Kulkarni } 239300acb329SVandita Kulkarni 239400acb329SVandita Kulkarni /* Get PIPE for handling VBLANK event */ 23952939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, TRANS_DDI_FUNC_CTL(dsi_trans)); 239600acb329SVandita Kulkarni switch (val & TRANS_DDI_EDP_INPUT_MASK) { 239700acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_A_ON: 239800acb329SVandita Kulkarni pipe = PIPE_A; 239900acb329SVandita Kulkarni break; 240000acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_B_ONOFF: 240100acb329SVandita Kulkarni pipe = PIPE_B; 240200acb329SVandita Kulkarni break; 240300acb329SVandita Kulkarni case TRANS_DDI_EDP_INPUT_C_ONOFF: 240400acb329SVandita Kulkarni pipe = PIPE_C; 240500acb329SVandita Kulkarni break; 240600acb329SVandita Kulkarni default: 240700acb329SVandita Kulkarni drm_err(&dev_priv->drm, "Invalid PIPE\n"); 240800acb329SVandita Kulkarni return; 240900acb329SVandita Kulkarni } 241000acb329SVandita Kulkarni 241100acb329SVandita Kulkarni intel_handle_vblank(dev_priv, pipe); 241200acb329SVandita Kulkarni 241300acb329SVandita Kulkarni /* clear TE in dsi IIR */ 241400acb329SVandita Kulkarni port = (te_trigger & DSI1_TE) ? PORT_B : PORT_A; 24152939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 24162939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 241700acb329SVandita Kulkarni } 241800acb329SVandita Kulkarni 2419cda195f1SVille Syrjälä static u32 gen8_de_pipe_flip_done_mask(struct drm_i915_private *i915) 2420cda195f1SVille Syrjälä { 2421373abf1aSMatt Roper if (DISPLAY_VER(i915) >= 9) 2422cda195f1SVille Syrjälä return GEN9_PIPE_PLANE1_FLIP_DONE; 2423cda195f1SVille Syrjälä else 2424cda195f1SVille Syrjälä return GEN8_PIPE_PRIMARY_FLIP_DONE; 2425cda195f1SVille Syrjälä } 2426cda195f1SVille Syrjälä 24278bcc0840SMatt Roper u32 gen8_de_pipe_underrun_mask(struct drm_i915_private *dev_priv) 24288bcc0840SMatt Roper { 24298bcc0840SMatt Roper u32 mask = GEN8_PIPE_FIFO_UNDERRUN; 24308bcc0840SMatt Roper 24318bcc0840SMatt Roper if (DISPLAY_VER(dev_priv) >= 13) 24328bcc0840SMatt Roper mask |= XELPD_PIPE_SOFT_UNDERRUN | 24338bcc0840SMatt Roper XELPD_PIPE_HARD_UNDERRUN; 24348bcc0840SMatt Roper 24358bcc0840SMatt Roper return mask; 24368bcc0840SMatt Roper } 24378bcc0840SMatt Roper 243846c63d24SJosé Roberto de Souza static irqreturn_t 243946c63d24SJosé Roberto de Souza gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl) 244046c63d24SJosé Roberto de Souza { 244146c63d24SJosé Roberto de Souza irqreturn_t ret = IRQ_NONE; 244246c63d24SJosé Roberto de Souza u32 iir; 244346c63d24SJosé Roberto de Souza enum pipe pipe; 244446c63d24SJosé Roberto de Souza 2445a844cfbeSJosé Roberto de Souza drm_WARN_ON_ONCE(&dev_priv->drm, !HAS_DISPLAY(dev_priv)); 2446a844cfbeSJosé Roberto de Souza 244746c63d24SJosé Roberto de Souza if (master_ctl & GEN8_DE_MISC_IRQ) { 24482939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_MISC_IIR); 244946c63d24SJosé Roberto de Souza if (iir) { 24502939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_MISC_IIR, iir); 245146c63d24SJosé Roberto de Souza ret = IRQ_HANDLED; 245246c63d24SJosé Roberto de Souza gen8_de_misc_irq_handler(dev_priv, iir); 245346c63d24SJosé Roberto de Souza } else { 245400376ccfSWambui Karuga drm_err(&dev_priv->drm, 245500376ccfSWambui Karuga "The master control interrupt lied (DE MISC)!\n"); 2456abd58f01SBen Widawsky } 245746c63d24SJosé Roberto de Souza } 2458abd58f01SBen Widawsky 2459373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) { 24602939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IIR); 2461121e758eSDhinakaran Pandiyan if (iir) { 24622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IIR, iir); 2463121e758eSDhinakaran Pandiyan ret = IRQ_HANDLED; 2464121e758eSDhinakaran Pandiyan gen11_hpd_irq_handler(dev_priv, iir); 2465121e758eSDhinakaran Pandiyan } else { 246600376ccfSWambui Karuga drm_err(&dev_priv->drm, 246700376ccfSWambui Karuga "The master control interrupt lied, (DE HPD)!\n"); 2468121e758eSDhinakaran Pandiyan } 2469121e758eSDhinakaran Pandiyan } 2470121e758eSDhinakaran Pandiyan 24716d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 24722939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PORT_IIR); 2473e32192e1STvrtko Ursulin if (iir) { 2474d04a492dSShashank Sharma bool found = false; 2475cebd87a0SVille Syrjälä 24762939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PORT_IIR, iir); 24776d766f02SDaniel Vetter ret = IRQ_HANDLED; 247888e04703SJesse Barnes 24799d17210fSLucas De Marchi if (iir & gen8_de_port_aux_mask(dev_priv)) { 248091d14251STvrtko Ursulin dp_aux_irq_handler(dev_priv); 2481d04a492dSShashank Sharma found = true; 2482d04a492dSShashank Sharma } 2483d04a492dSShashank Sharma 248470bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) { 24859a55a620SVille Syrjälä u32 hotplug_trigger = iir & BXT_DE_PORT_HOTPLUG_MASK; 24869a55a620SVille Syrjälä 24879a55a620SVille Syrjälä if (hotplug_trigger) { 24889a55a620SVille Syrjälä bxt_hpd_irq_handler(dev_priv, hotplug_trigger); 2489d04a492dSShashank Sharma found = true; 2490d04a492dSShashank Sharma } 2491e32192e1STvrtko Ursulin } else if (IS_BROADWELL(dev_priv)) { 24929a55a620SVille Syrjälä u32 hotplug_trigger = iir & BDW_DE_PORT_HOTPLUG_MASK; 24939a55a620SVille Syrjälä 24949a55a620SVille Syrjälä if (hotplug_trigger) { 24959a55a620SVille Syrjälä ilk_hpd_irq_handler(dev_priv, hotplug_trigger); 2496e32192e1STvrtko Ursulin found = true; 2497e32192e1STvrtko Ursulin } 2498e32192e1STvrtko Ursulin } 2499d04a492dSShashank Sharma 250070bfb307SMatt Roper if ((IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) && 250170bfb307SMatt Roper (iir & BXT_DE_PORT_GMBUS)) { 250291d14251STvrtko Ursulin gmbus_irq_handler(dev_priv); 25039e63743eSShashank Sharma found = true; 25049e63743eSShashank Sharma } 25059e63743eSShashank Sharma 2506373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 25079a55a620SVille Syrjälä u32 te_trigger = iir & (DSI0_TE | DSI1_TE); 25089a55a620SVille Syrjälä 25099a55a620SVille Syrjälä if (te_trigger) { 25109a55a620SVille Syrjälä gen11_dsi_te_interrupt_handler(dev_priv, te_trigger); 251100acb329SVandita Kulkarni found = true; 251200acb329SVandita Kulkarni } 251300acb329SVandita Kulkarni } 251400acb329SVandita Kulkarni 2515d04a492dSShashank Sharma if (!found) 251600376ccfSWambui Karuga drm_err(&dev_priv->drm, 251700376ccfSWambui Karuga "Unexpected DE Port interrupt\n"); 25186d766f02SDaniel Vetter } 251938cc46d7SOscar Mateo else 252000376ccfSWambui Karuga drm_err(&dev_priv->drm, 252100376ccfSWambui Karuga "The master control interrupt lied (DE PORT)!\n"); 25226d766f02SDaniel Vetter } 25236d766f02SDaniel Vetter 2524055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2525fd3a4024SDaniel Vetter u32 fault_errors; 2526abd58f01SBen Widawsky 2527c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2528c42664ccSDaniel Vetter continue; 2529c42664ccSDaniel Vetter 25302939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe)); 2531e32192e1STvrtko Ursulin if (!iir) { 253200376ccfSWambui Karuga drm_err(&dev_priv->drm, 253300376ccfSWambui Karuga "The master control interrupt lied (DE PIPE)!\n"); 2534e32192e1STvrtko Ursulin continue; 2535e32192e1STvrtko Ursulin } 2536770de83dSDamien Lespiau 2537e32192e1STvrtko Ursulin ret = IRQ_HANDLED; 25382939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_DE_PIPE_IIR(pipe), iir); 2539e32192e1STvrtko Ursulin 2540fd3a4024SDaniel Vetter if (iir & GEN8_PIPE_VBLANK) 2541aca9310aSAnshuman Gupta intel_handle_vblank(dev_priv, pipe); 2542abd58f01SBen Widawsky 2543cda195f1SVille Syrjälä if (iir & gen8_de_pipe_flip_done_mask(dev_priv)) 25441288f9b0SKarthik B S flip_done_handler(dev_priv, pipe); 25451288f9b0SKarthik B S 2546e32192e1STvrtko Ursulin if (iir & GEN8_PIPE_CDCLK_CRC_DONE) 254791d14251STvrtko Ursulin hsw_pipe_crc_irq_handler(dev_priv, pipe); 25480fbe7870SDaniel Vetter 25498bcc0840SMatt Roper if (iir & gen8_de_pipe_underrun_mask(dev_priv)) 2550e32192e1STvrtko Ursulin intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 255138d83c96SDaniel Vetter 25525270130dSVille Syrjälä fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv); 2553770de83dSDamien Lespiau if (fault_errors) 255400376ccfSWambui Karuga drm_err(&dev_priv->drm, 255500376ccfSWambui Karuga "Fault errors on pipe %c: 0x%08x\n", 255630100f2bSDaniel Vetter pipe_name(pipe), 2557e32192e1STvrtko Ursulin fault_errors); 2558abd58f01SBen Widawsky } 2559abd58f01SBen Widawsky 256091d14251STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) && 2561266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 256292d03a80SDaniel Vetter /* 256392d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 256492d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 256592d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 256692d03a80SDaniel Vetter */ 25672939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, SDEIIR); 2568e32192e1STvrtko Ursulin if (iir) { 25692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SDEIIR, iir); 257092d03a80SDaniel Vetter ret = IRQ_HANDLED; 25716dbf30ceSVille Syrjälä 257258676af6SLucas De Marchi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 257358676af6SLucas De Marchi icp_irq_handler(dev_priv, iir); 2574c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 257591d14251STvrtko Ursulin spt_irq_handler(dev_priv, iir); 25766dbf30ceSVille Syrjälä else 257791d14251STvrtko Ursulin cpt_irq_handler(dev_priv, iir); 25782dfb0b81SJani Nikula } else { 25792dfb0b81SJani Nikula /* 25802dfb0b81SJani Nikula * Like on previous PCH there seems to be something 25812dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 25822dfb0b81SJani Nikula */ 258300376ccfSWambui Karuga drm_dbg(&dev_priv->drm, 258400376ccfSWambui Karuga "The master control interrupt lied (SDE)!\n"); 25852dfb0b81SJani Nikula } 258692d03a80SDaniel Vetter } 258792d03a80SDaniel Vetter 2588f11a0f46STvrtko Ursulin return ret; 2589f11a0f46STvrtko Ursulin } 2590f11a0f46STvrtko Ursulin 25914376b9c9SMika Kuoppala static inline u32 gen8_master_intr_disable(void __iomem * const regs) 25924376b9c9SMika Kuoppala { 25934376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, 0); 25944376b9c9SMika Kuoppala 25954376b9c9SMika Kuoppala /* 25964376b9c9SMika Kuoppala * Now with master disabled, get a sample of level indications 25974376b9c9SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 25984376b9c9SMika Kuoppala * New indications can and will light up during processing, 25994376b9c9SMika Kuoppala * and will generate new interrupt after enabling master. 26004376b9c9SMika Kuoppala */ 26014376b9c9SMika Kuoppala return raw_reg_read(regs, GEN8_MASTER_IRQ); 26024376b9c9SMika Kuoppala } 26034376b9c9SMika Kuoppala 26044376b9c9SMika Kuoppala static inline void gen8_master_intr_enable(void __iomem * const regs) 26054376b9c9SMika Kuoppala { 26064376b9c9SMika Kuoppala raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 26074376b9c9SMika Kuoppala } 26084376b9c9SMika Kuoppala 2609f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg) 2610f11a0f46STvrtko Ursulin { 2611b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 261225286aacSDaniele Ceraolo Spurio void __iomem * const regs = dev_priv->uncore.regs; 2613f11a0f46STvrtko Ursulin u32 master_ctl; 2614f11a0f46STvrtko Ursulin 2615f11a0f46STvrtko Ursulin if (!intel_irqs_enabled(dev_priv)) 2616f11a0f46STvrtko Ursulin return IRQ_NONE; 2617f11a0f46STvrtko Ursulin 26184376b9c9SMika Kuoppala master_ctl = gen8_master_intr_disable(regs); 26194376b9c9SMika Kuoppala if (!master_ctl) { 26204376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2621f11a0f46STvrtko Ursulin return IRQ_NONE; 26224376b9c9SMika Kuoppala } 2623f11a0f46STvrtko Ursulin 26246cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 26256cc32f15SChris Wilson gen8_gt_irq_handler(&dev_priv->gt, master_ctl); 2626f0fd96f5SChris Wilson 2627f0fd96f5SChris Wilson /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2628f0fd96f5SChris Wilson if (master_ctl & ~GEN8_GT_IRQS) { 26299102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 263055ef72f2SChris Wilson gen8_de_irq_handler(dev_priv, master_ctl); 26319102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 2632f0fd96f5SChris Wilson } 2633f11a0f46STvrtko Ursulin 26344376b9c9SMika Kuoppala gen8_master_intr_enable(regs); 2635abd58f01SBen Widawsky 26369c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 26379c6508b9SThomas Gleixner 263855ef72f2SChris Wilson return IRQ_HANDLED; 2639abd58f01SBen Widawsky } 2640abd58f01SBen Widawsky 264151951ae7SMika Kuoppala static u32 26429b77011eSTvrtko Ursulin gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl) 2643df0d28c1SDhinakaran Pandiyan { 26449b77011eSTvrtko Ursulin void __iomem * const regs = gt->uncore->regs; 26457a909383SChris Wilson u32 iir; 2646df0d28c1SDhinakaran Pandiyan 2647df0d28c1SDhinakaran Pandiyan if (!(master_ctl & GEN11_GU_MISC_IRQ)) 26487a909383SChris Wilson return 0; 2649df0d28c1SDhinakaran Pandiyan 26507a909383SChris Wilson iir = raw_reg_read(regs, GEN11_GU_MISC_IIR); 26517a909383SChris Wilson if (likely(iir)) 26527a909383SChris Wilson raw_reg_write(regs, GEN11_GU_MISC_IIR, iir); 26537a909383SChris Wilson 26547a909383SChris Wilson return iir; 2655df0d28c1SDhinakaran Pandiyan } 2656df0d28c1SDhinakaran Pandiyan 2657df0d28c1SDhinakaran Pandiyan static void 26589b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir) 2659df0d28c1SDhinakaran Pandiyan { 2660df0d28c1SDhinakaran Pandiyan if (iir & GEN11_GU_MISC_GSE) 26619b77011eSTvrtko Ursulin intel_opregion_asle_intr(gt->i915); 2662df0d28c1SDhinakaran Pandiyan } 2663df0d28c1SDhinakaran Pandiyan 266481067b71SMika Kuoppala static inline u32 gen11_master_intr_disable(void __iomem * const regs) 266581067b71SMika Kuoppala { 266681067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0); 266781067b71SMika Kuoppala 266881067b71SMika Kuoppala /* 266981067b71SMika Kuoppala * Now with master disabled, get a sample of level indications 267081067b71SMika Kuoppala * for this interrupt. Indications will be cleared on related acks. 267181067b71SMika Kuoppala * New indications can and will light up during processing, 267281067b71SMika Kuoppala * and will generate new interrupt after enabling master. 267381067b71SMika Kuoppala */ 267481067b71SMika Kuoppala return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 267581067b71SMika Kuoppala } 267681067b71SMika Kuoppala 267781067b71SMika Kuoppala static inline void gen11_master_intr_enable(void __iomem * const regs) 267881067b71SMika Kuoppala { 267981067b71SMika Kuoppala raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ); 268081067b71SMika Kuoppala } 268181067b71SMika Kuoppala 2682a3265d85SMatt Roper static void 2683a3265d85SMatt Roper gen11_display_irq_handler(struct drm_i915_private *i915) 2684a3265d85SMatt Roper { 2685a3265d85SMatt Roper void __iomem * const regs = i915->uncore.regs; 2686a3265d85SMatt Roper const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL); 2687a3265d85SMatt Roper 2688a3265d85SMatt Roper disable_rpm_wakeref_asserts(&i915->runtime_pm); 2689a3265d85SMatt Roper /* 2690a3265d85SMatt Roper * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ 2691a3265d85SMatt Roper * for the display related bits. 2692a3265d85SMatt Roper */ 2693a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0); 2694a3265d85SMatt Roper gen8_de_irq_handler(i915, disp_ctl); 2695a3265d85SMatt Roper raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 2696a3265d85SMatt Roper GEN11_DISPLAY_IRQ_ENABLE); 2697a3265d85SMatt Roper 2698a3265d85SMatt Roper enable_rpm_wakeref_asserts(&i915->runtime_pm); 2699a3265d85SMatt Roper } 2700a3265d85SMatt Roper 270122e26af7SPaulo Zanoni static irqreturn_t gen11_irq_handler(int irq, void *arg) 270251951ae7SMika Kuoppala { 270322e26af7SPaulo Zanoni struct drm_i915_private *i915 = arg; 270425286aacSDaniele Ceraolo Spurio void __iomem * const regs = i915->uncore.regs; 27059b77011eSTvrtko Ursulin struct intel_gt *gt = &i915->gt; 270651951ae7SMika Kuoppala u32 master_ctl; 2707df0d28c1SDhinakaran Pandiyan u32 gu_misc_iir; 270851951ae7SMika Kuoppala 270951951ae7SMika Kuoppala if (!intel_irqs_enabled(i915)) 271051951ae7SMika Kuoppala return IRQ_NONE; 271151951ae7SMika Kuoppala 271222e26af7SPaulo Zanoni master_ctl = gen11_master_intr_disable(regs); 271381067b71SMika Kuoppala if (!master_ctl) { 271422e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 271551951ae7SMika Kuoppala return IRQ_NONE; 271681067b71SMika Kuoppala } 271751951ae7SMika Kuoppala 27186cc32f15SChris Wilson /* Find, queue (onto bottom-halves), then clear each source */ 27199b77011eSTvrtko Ursulin gen11_gt_irq_handler(gt, master_ctl); 272051951ae7SMika Kuoppala 272151951ae7SMika Kuoppala /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 2722a3265d85SMatt Roper if (master_ctl & GEN11_DISPLAY_IRQ) 2723a3265d85SMatt Roper gen11_display_irq_handler(i915); 272451951ae7SMika Kuoppala 27259b77011eSTvrtko Ursulin gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 2726df0d28c1SDhinakaran Pandiyan 272722e26af7SPaulo Zanoni gen11_master_intr_enable(regs); 272851951ae7SMika Kuoppala 27299b77011eSTvrtko Ursulin gen11_gu_misc_irq_handler(gt, gu_misc_iir); 2730df0d28c1SDhinakaran Pandiyan 27319c6508b9SThomas Gleixner pmu_irq_stats(i915, IRQ_HANDLED); 27329c6508b9SThomas Gleixner 273351951ae7SMika Kuoppala return IRQ_HANDLED; 273451951ae7SMika Kuoppala } 273551951ae7SMika Kuoppala 273622e26af7SPaulo Zanoni static inline u32 dg1_master_intr_disable(void __iomem * const regs) 273797b492f5SLucas De Marchi { 273897b492f5SLucas De Marchi u32 val; 273997b492f5SLucas De Marchi 274097b492f5SLucas De Marchi /* First disable interrupts */ 274122e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, 0); 274297b492f5SLucas De Marchi 274397b492f5SLucas De Marchi /* Get the indication levels and ack the master unit */ 274422e26af7SPaulo Zanoni val = raw_reg_read(regs, DG1_MSTR_TILE_INTR); 274597b492f5SLucas De Marchi if (unlikely(!val)) 274697b492f5SLucas De Marchi return 0; 274797b492f5SLucas De Marchi 274822e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, val); 274997b492f5SLucas De Marchi 275097b492f5SLucas De Marchi return val; 275197b492f5SLucas De Marchi } 275297b492f5SLucas De Marchi 275397b492f5SLucas De Marchi static inline void dg1_master_intr_enable(void __iomem * const regs) 275497b492f5SLucas De Marchi { 275522e26af7SPaulo Zanoni raw_reg_write(regs, DG1_MSTR_TILE_INTR, DG1_MSTR_IRQ); 275697b492f5SLucas De Marchi } 275797b492f5SLucas De Marchi 275897b492f5SLucas De Marchi static irqreturn_t dg1_irq_handler(int irq, void *arg) 275997b492f5SLucas De Marchi { 276022e26af7SPaulo Zanoni struct drm_i915_private * const i915 = arg; 276122e26af7SPaulo Zanoni struct intel_gt *gt = &i915->gt; 276222e26af7SPaulo Zanoni void __iomem * const regs = i915->uncore.regs; 276322e26af7SPaulo Zanoni u32 master_tile_ctl, master_ctl; 276422e26af7SPaulo Zanoni u32 gu_misc_iir; 276522e26af7SPaulo Zanoni 276622e26af7SPaulo Zanoni if (!intel_irqs_enabled(i915)) 276722e26af7SPaulo Zanoni return IRQ_NONE; 276822e26af7SPaulo Zanoni 276922e26af7SPaulo Zanoni master_tile_ctl = dg1_master_intr_disable(regs); 277022e26af7SPaulo Zanoni if (!master_tile_ctl) { 277122e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 277222e26af7SPaulo Zanoni return IRQ_NONE; 277322e26af7SPaulo Zanoni } 277422e26af7SPaulo Zanoni 277522e26af7SPaulo Zanoni /* FIXME: we only support tile 0 for now. */ 277622e26af7SPaulo Zanoni if (master_tile_ctl & DG1_MSTR_TILE(0)) { 277722e26af7SPaulo Zanoni master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ); 277822e26af7SPaulo Zanoni raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, master_ctl); 277922e26af7SPaulo Zanoni } else { 278022e26af7SPaulo Zanoni DRM_ERROR("Tile not supported: 0x%08x\n", master_tile_ctl); 278122e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 278222e26af7SPaulo Zanoni return IRQ_NONE; 278322e26af7SPaulo Zanoni } 278422e26af7SPaulo Zanoni 278522e26af7SPaulo Zanoni gen11_gt_irq_handler(gt, master_ctl); 278622e26af7SPaulo Zanoni 278722e26af7SPaulo Zanoni if (master_ctl & GEN11_DISPLAY_IRQ) 278822e26af7SPaulo Zanoni gen11_display_irq_handler(i915); 278922e26af7SPaulo Zanoni 279022e26af7SPaulo Zanoni gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl); 279122e26af7SPaulo Zanoni 279222e26af7SPaulo Zanoni dg1_master_intr_enable(regs); 279322e26af7SPaulo Zanoni 279422e26af7SPaulo Zanoni gen11_gu_misc_irq_handler(gt, gu_misc_iir); 279522e26af7SPaulo Zanoni 279622e26af7SPaulo Zanoni pmu_irq_stats(i915, IRQ_HANDLED); 279722e26af7SPaulo Zanoni 279822e26af7SPaulo Zanoni return IRQ_HANDLED; 279997b492f5SLucas De Marchi } 280097b492f5SLucas De Marchi 280142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 280242f52ef8SKeith Packard * we use as a pipe index 280342f52ef8SKeith Packard */ 280408fa8fd0SVille Syrjälä int i8xx_enable_vblank(struct drm_crtc *crtc) 28050a3e67a4SJesse Barnes { 280608fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 280708fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2808e9d21d7fSKeith Packard unsigned long irqflags; 280971e0ffa5SJesse Barnes 28101ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 281186e83e35SChris Wilson i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 281286e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 281386e83e35SChris Wilson 281486e83e35SChris Wilson return 0; 281586e83e35SChris Wilson } 281686e83e35SChris Wilson 28177d423af9SVille Syrjälä int i915gm_enable_vblank(struct drm_crtc *crtc) 2818d938da6bSVille Syrjälä { 281908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2820d938da6bSVille Syrjälä 28217d423af9SVille Syrjälä /* 28227d423af9SVille Syrjälä * Vblank interrupts fail to wake the device up from C2+. 28237d423af9SVille Syrjälä * Disabling render clock gating during C-states avoids 28247d423af9SVille Syrjälä * the problem. There is a small power cost so we do this 28257d423af9SVille Syrjälä * only when vblank interrupts are actually enabled. 28267d423af9SVille Syrjälä */ 28277d423af9SVille Syrjälä if (dev_priv->vblank_enabled++ == 0) 28282939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2829d938da6bSVille Syrjälä 283008fa8fd0SVille Syrjälä return i8xx_enable_vblank(crtc); 2831d938da6bSVille Syrjälä } 2832d938da6bSVille Syrjälä 283308fa8fd0SVille Syrjälä int i965_enable_vblank(struct drm_crtc *crtc) 283486e83e35SChris Wilson { 283508fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 283608fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 283786e83e35SChris Wilson unsigned long irqflags; 283886e83e35SChris Wilson 283986e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 28407c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2841755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 28421ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 28438692d00eSChris Wilson 28440a3e67a4SJesse Barnes return 0; 28450a3e67a4SJesse Barnes } 28460a3e67a4SJesse Barnes 284708fa8fd0SVille Syrjälä int ilk_enable_vblank(struct drm_crtc *crtc) 2848f796cf8fSJesse Barnes { 284908fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 285008fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2851f796cf8fSJesse Barnes unsigned long irqflags; 2852373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 285386e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2854f796cf8fSJesse Barnes 2855f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2856fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2857b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2858b1f14ad0SJesse Barnes 28592e8bf223SDhinakaran Pandiyan /* Even though there is no DMC, frame counter can get stuck when 28602e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated. 28612e8bf223SDhinakaran Pandiyan */ 28622e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 286308fa8fd0SVille Syrjälä drm_crtc_vblank_restore(crtc); 28642e8bf223SDhinakaran Pandiyan 2865b1f14ad0SJesse Barnes return 0; 2866b1f14ad0SJesse Barnes } 2867b1f14ad0SJesse Barnes 28689c9e97c4SVandita Kulkarni static bool gen11_dsi_configure_te(struct intel_crtc *intel_crtc, 28699c9e97c4SVandita Kulkarni bool enable) 28709c9e97c4SVandita Kulkarni { 28719c9e97c4SVandita Kulkarni struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev); 28729c9e97c4SVandita Kulkarni enum port port; 28739c9e97c4SVandita Kulkarni u32 tmp; 28749c9e97c4SVandita Kulkarni 28759c9e97c4SVandita Kulkarni if (!(intel_crtc->mode_flags & 28769c9e97c4SVandita Kulkarni (I915_MODE_FLAG_DSI_USE_TE1 | I915_MODE_FLAG_DSI_USE_TE0))) 28779c9e97c4SVandita Kulkarni return false; 28789c9e97c4SVandita Kulkarni 28799c9e97c4SVandita Kulkarni /* for dual link cases we consider TE from slave */ 28809c9e97c4SVandita Kulkarni if (intel_crtc->mode_flags & I915_MODE_FLAG_DSI_USE_TE1) 28819c9e97c4SVandita Kulkarni port = PORT_B; 28829c9e97c4SVandita Kulkarni else 28839c9e97c4SVandita Kulkarni port = PORT_A; 28849c9e97c4SVandita Kulkarni 28852939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_MASK_REG(port)); 28869c9e97c4SVandita Kulkarni if (enable) 28879c9e97c4SVandita Kulkarni tmp &= ~DSI_TE_EVENT; 28889c9e97c4SVandita Kulkarni else 28899c9e97c4SVandita Kulkarni tmp |= DSI_TE_EVENT; 28909c9e97c4SVandita Kulkarni 28912939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_MASK_REG(port), tmp); 28929c9e97c4SVandita Kulkarni 28932939eb06SJani Nikula tmp = intel_uncore_read(&dev_priv->uncore, DSI_INTR_IDENT_REG(port)); 28942939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DSI_INTR_IDENT_REG(port), tmp); 28959c9e97c4SVandita Kulkarni 28969c9e97c4SVandita Kulkarni return true; 28979c9e97c4SVandita Kulkarni } 28989c9e97c4SVandita Kulkarni 2899f15f01a7SVille Syrjälä int bdw_enable_vblank(struct drm_crtc *_crtc) 2900abd58f01SBen Widawsky { 2901f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2902f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2903f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2904abd58f01SBen Widawsky unsigned long irqflags; 2905abd58f01SBen Widawsky 2906f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, true)) 29079c9e97c4SVandita Kulkarni return 0; 29089c9e97c4SVandita Kulkarni 2909abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2910013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2911abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2912013d3752SVille Syrjälä 29132e8bf223SDhinakaran Pandiyan /* Even if there is no DMC, frame counter can get stuck when 29142e8bf223SDhinakaran Pandiyan * PSR is active as no frames are generated, so check only for PSR. 29152e8bf223SDhinakaran Pandiyan */ 29162e8bf223SDhinakaran Pandiyan if (HAS_PSR(dev_priv)) 2917f15f01a7SVille Syrjälä drm_crtc_vblank_restore(&crtc->base); 29182e8bf223SDhinakaran Pandiyan 2919abd58f01SBen Widawsky return 0; 2920abd58f01SBen Widawsky } 2921abd58f01SBen Widawsky 292242f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 292342f52ef8SKeith Packard * we use as a pipe index 292442f52ef8SKeith Packard */ 292508fa8fd0SVille Syrjälä void i8xx_disable_vblank(struct drm_crtc *crtc) 292686e83e35SChris Wilson { 292708fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 292808fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 292986e83e35SChris Wilson unsigned long irqflags; 293086e83e35SChris Wilson 293186e83e35SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 293286e83e35SChris Wilson i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS); 293386e83e35SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 293486e83e35SChris Wilson } 293586e83e35SChris Wilson 29367d423af9SVille Syrjälä void i915gm_disable_vblank(struct drm_crtc *crtc) 2937d938da6bSVille Syrjälä { 293808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 2939d938da6bSVille Syrjälä 294008fa8fd0SVille Syrjälä i8xx_disable_vblank(crtc); 2941d938da6bSVille Syrjälä 29427d423af9SVille Syrjälä if (--dev_priv->vblank_enabled == 0) 29432939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE)); 2944d938da6bSVille Syrjälä } 2945d938da6bSVille Syrjälä 294608fa8fd0SVille Syrjälä void i965_disable_vblank(struct drm_crtc *crtc) 29470a3e67a4SJesse Barnes { 294808fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 294908fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2950e9d21d7fSKeith Packard unsigned long irqflags; 29510a3e67a4SJesse Barnes 29521ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 29537c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2954755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 29551ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 29560a3e67a4SJesse Barnes } 29570a3e67a4SJesse Barnes 295808fa8fd0SVille Syrjälä void ilk_disable_vblank(struct drm_crtc *crtc) 2959f796cf8fSJesse Barnes { 296008fa8fd0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->dev); 296108fa8fd0SVille Syrjälä enum pipe pipe = to_intel_crtc(crtc)->pipe; 2962f796cf8fSJesse Barnes unsigned long irqflags; 2963373abf1aSMatt Roper u32 bit = DISPLAY_VER(dev_priv) >= 7 ? 296486e83e35SChris Wilson DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe); 2965f796cf8fSJesse Barnes 2966f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2967fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2968b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2969b1f14ad0SJesse Barnes } 2970b1f14ad0SJesse Barnes 2971f15f01a7SVille Syrjälä void bdw_disable_vblank(struct drm_crtc *_crtc) 2972abd58f01SBen Widawsky { 2973f15f01a7SVille Syrjälä struct intel_crtc *crtc = to_intel_crtc(_crtc); 2974f15f01a7SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); 2975f15f01a7SVille Syrjälä enum pipe pipe = crtc->pipe; 2976abd58f01SBen Widawsky unsigned long irqflags; 2977abd58f01SBen Widawsky 2978f15f01a7SVille Syrjälä if (gen11_dsi_configure_te(crtc, false)) 29799c9e97c4SVandita Kulkarni return; 29809c9e97c4SVandita Kulkarni 2981abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2982013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2983abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2984abd58f01SBen Widawsky } 2985abd58f01SBen Widawsky 2986b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv) 298791738a95SPaulo Zanoni { 2988b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 2989b16b2a2fSPaulo Zanoni 29906e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 299191738a95SPaulo Zanoni return; 299291738a95SPaulo Zanoni 2993b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 2994105b122eSPaulo Zanoni 29956e266956STvrtko Ursulin if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 29962939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SERR_INT, 0xffffffff); 2997622364b6SPaulo Zanoni } 2998105b122eSPaulo Zanoni 299970591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 300070591a41SVille Syrjälä { 3001b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3002b16b2a2fSPaulo Zanoni 300371b8b41dSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3004f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 300571b8b41dSVille Syrjälä else 3006f0818984STvrtko Ursulin intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK); 300771b8b41dSVille Syrjälä 3008ad22d106SVille Syrjälä i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0); 30092939eb06SJani Nikula intel_uncore_write(uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 301070591a41SVille Syrjälä 301144d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 301270591a41SVille Syrjälä 3013b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, VLV_); 30148bd099a7SChris Wilson dev_priv->irq_mask = ~0u; 301570591a41SVille Syrjälä } 301670591a41SVille Syrjälä 30178bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 30188bb61306SVille Syrjälä { 3019b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3020b16b2a2fSPaulo Zanoni 30218bb61306SVille Syrjälä u32 pipestat_mask; 30229ab981f2SVille Syrjälä u32 enable_mask; 30238bb61306SVille Syrjälä enum pipe pipe; 30248bb61306SVille Syrjälä 3025842ebf7aSVille Syrjälä pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS; 30268bb61306SVille Syrjälä 30278bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 30288bb61306SVille Syrjälä for_each_pipe(dev_priv, pipe) 30298bb61306SVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 30308bb61306SVille Syrjälä 30319ab981f2SVille Syrjälä enable_mask = I915_DISPLAY_PORT_INTERRUPT | 30328bb61306SVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3033ebf5f921SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3034ebf5f921SVille Syrjälä I915_LPE_PIPE_A_INTERRUPT | 3035ebf5f921SVille Syrjälä I915_LPE_PIPE_B_INTERRUPT; 3036ebf5f921SVille Syrjälä 30378bb61306SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3038ebf5f921SVille Syrjälä enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT | 3039ebf5f921SVille Syrjälä I915_LPE_PIPE_C_INTERRUPT; 30406b7eafc1SVille Syrjälä 304148a1b8d4SPankaj Bharadiya drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u); 30426b7eafc1SVille Syrjälä 30439ab981f2SVille Syrjälä dev_priv->irq_mask = ~enable_mask; 30448bb61306SVille Syrjälä 3045b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask); 30468bb61306SVille Syrjälä } 30478bb61306SVille Syrjälä 30488bb61306SVille Syrjälä /* drm_dma.h hooks 30498bb61306SVille Syrjälä */ 30509eae5e27SLucas De Marchi static void ilk_irq_reset(struct drm_i915_private *dev_priv) 30518bb61306SVille Syrjälä { 3052b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 30538bb61306SVille Syrjälä 3054b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, DE); 3055e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3056e44adb5dSChris Wilson 3057651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) == 7) 3058f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff); 30598bb61306SVille Syrjälä 3060fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3061f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3062f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3063fc340442SDaniel Vetter } 3064fc340442SDaniel Vetter 3065cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 30668bb61306SVille Syrjälä 3067b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 30688bb61306SVille Syrjälä } 30698bb61306SVille Syrjälä 3070b318b824SVille Syrjälä static void valleyview_irq_reset(struct drm_i915_private *dev_priv) 30717e231dbeSJesse Barnes { 30722939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, 0); 30732939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 307434c7b8a7SVille Syrjälä 3075cf1c97dcSAndi Shyti gen5_gt_irq_reset(&dev_priv->gt); 30767e231dbeSJesse Barnes 3077ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 30789918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 307970591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3080ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 30817e231dbeSJesse Barnes } 30827e231dbeSJesse Barnes 308359b7cb44STejas Upadhyay static void cnp_display_clock_wa(struct drm_i915_private *dev_priv) 308459b7cb44STejas Upadhyay { 308559b7cb44STejas Upadhyay struct intel_uncore *uncore = &dev_priv->uncore; 308659b7cb44STejas Upadhyay 308759b7cb44STejas Upadhyay /* 308859b7cb44STejas Upadhyay * Wa_14010685332:cnp/cmp,tgp,adp 308959b7cb44STejas Upadhyay * TODO: Clarify which platforms this applies to 309059b7cb44STejas Upadhyay * TODO: Figure out if this workaround can be applied in the s0ix suspend/resume handlers as 309159b7cb44STejas Upadhyay * on earlier platforms and whether the workaround is also needed for runtime suspend/resume 309259b7cb44STejas Upadhyay */ 309359b7cb44STejas Upadhyay if (INTEL_PCH_TYPE(dev_priv) == PCH_CNP || 309459b7cb44STejas Upadhyay (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP && INTEL_PCH_TYPE(dev_priv) < PCH_DG1)) { 309559b7cb44STejas Upadhyay intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 309659b7cb44STejas Upadhyay SBCLK_RUN_REFCLK_DIS); 309759b7cb44STejas Upadhyay intel_uncore_rmw(uncore, SOUTH_CHICKEN1, SBCLK_RUN_REFCLK_DIS, 0); 309859b7cb44STejas Upadhyay } 309959b7cb44STejas Upadhyay } 310059b7cb44STejas Upadhyay 3101a844cfbeSJosé Roberto de Souza static void gen8_display_irq_reset(struct drm_i915_private *dev_priv) 3102abd58f01SBen Widawsky { 3103b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3104d048a268SVille Syrjälä enum pipe pipe; 3105abd58f01SBen Widawsky 3106a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3107a844cfbeSJosé Roberto de Souza return; 3108abd58f01SBen Widawsky 3109f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3110f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 3111e04f7eceSVille Syrjälä 3112055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3113f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3114813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3115b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 3116abd58f01SBen Widawsky 3117b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3118b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3119a844cfbeSJosé Roberto de Souza } 3120a844cfbeSJosé Roberto de Souza 3121a844cfbeSJosé Roberto de Souza static void gen8_irq_reset(struct drm_i915_private *dev_priv) 3122a844cfbeSJosé Roberto de Souza { 3123a844cfbeSJosé Roberto de Souza struct intel_uncore *uncore = &dev_priv->uncore; 3124a844cfbeSJosé Roberto de Souza 3125a844cfbeSJosé Roberto de Souza gen8_master_intr_disable(dev_priv->uncore.regs); 3126a844cfbeSJosé Roberto de Souza 3127a844cfbeSJosé Roberto de Souza gen8_gt_irq_reset(&dev_priv->gt); 3128a844cfbeSJosé Roberto de Souza gen8_display_irq_reset(dev_priv); 3129b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3130abd58f01SBen Widawsky 31316e266956STvrtko Ursulin if (HAS_PCH_SPLIT(dev_priv)) 3132b243f530STvrtko Ursulin ibx_irq_reset(dev_priv); 313359b7cb44STejas Upadhyay 313459b7cb44STejas Upadhyay cnp_display_clock_wa(dev_priv); 3135abd58f01SBen Widawsky } 3136abd58f01SBen Widawsky 3137a3265d85SMatt Roper static void gen11_display_irq_reset(struct drm_i915_private *dev_priv) 313851951ae7SMika Kuoppala { 3139b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3140d048a268SVille Syrjälä enum pipe pipe; 3141562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3142562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 314351951ae7SMika Kuoppala 3144a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3145a844cfbeSJosé Roberto de Souza return; 3146a844cfbeSJosé Roberto de Souza 3147f0818984STvrtko Ursulin intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0); 314851951ae7SMika Kuoppala 3149373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 31508241cfbeSJosé Roberto de Souza enum transcoder trans; 31518241cfbeSJosé Roberto de Souza 3152562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 31538241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 31548241cfbeSJosé Roberto de Souza 31558241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 31568241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 31578241cfbeSJosé Roberto de Souza continue; 31588241cfbeSJosé Roberto de Souza 31598241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff); 31608241cfbeSJosé Roberto de Souza intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff); 31618241cfbeSJosé Roberto de Souza } 31628241cfbeSJosé Roberto de Souza } else { 3163f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff); 3164f0818984STvrtko Ursulin intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff); 31658241cfbeSJosé Roberto de Souza } 316662819dfdSJosé Roberto de Souza 316751951ae7SMika Kuoppala for_each_pipe(dev_priv, pipe) 316851951ae7SMika Kuoppala if (intel_display_power_is_enabled(dev_priv, 316951951ae7SMika Kuoppala POWER_DOMAIN_PIPE(pipe))) 3170b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 317151951ae7SMika Kuoppala 3172b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_); 3173b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_); 3174b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_); 317531604222SAnusha Srivatsa 317629b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3177b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, SDE); 31789b2383a7SMatt Roper 317959b7cb44STejas Upadhyay cnp_display_clock_wa(dev_priv); 318051951ae7SMika Kuoppala } 318151951ae7SMika Kuoppala 3182a3265d85SMatt Roper static void gen11_irq_reset(struct drm_i915_private *dev_priv) 3183a3265d85SMatt Roper { 3184a3265d85SMatt Roper struct intel_uncore *uncore = &dev_priv->uncore; 3185a3265d85SMatt Roper 3186a3265d85SMatt Roper gen11_master_intr_disable(dev_priv->uncore.regs); 3187a3265d85SMatt Roper 3188a3265d85SMatt Roper gen11_gt_irq_reset(&dev_priv->gt); 3189a3265d85SMatt Roper gen11_display_irq_reset(dev_priv); 3190a3265d85SMatt Roper 3191a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 3192a3265d85SMatt Roper GEN3_IRQ_RESET(uncore, GEN8_PCU_); 3193a3265d85SMatt Roper } 3194a3265d85SMatt Roper 319522e26af7SPaulo Zanoni static void dg1_irq_reset(struct drm_i915_private *dev_priv) 319622e26af7SPaulo Zanoni { 319722e26af7SPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 319822e26af7SPaulo Zanoni 319922e26af7SPaulo Zanoni dg1_master_intr_disable(dev_priv->uncore.regs); 320022e26af7SPaulo Zanoni 320122e26af7SPaulo Zanoni gen11_gt_irq_reset(&dev_priv->gt); 320222e26af7SPaulo Zanoni gen11_display_irq_reset(dev_priv); 320322e26af7SPaulo Zanoni 320422e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_); 320522e26af7SPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 320622e26af7SPaulo Zanoni } 320722e26af7SPaulo Zanoni 32084c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 3209001bd2cbSImre Deak u8 pipe_mask) 3210d49bdb0eSPaulo Zanoni { 3211b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32128bcc0840SMatt Roper u32 extra_ier = GEN8_PIPE_VBLANK | 32138bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3214cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 32156831f3e3SVille Syrjälä enum pipe pipe; 3216d49bdb0eSPaulo Zanoni 321713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 32189dfe2e3aSImre Deak 32199dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32209dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32219dfe2e3aSImre Deak return; 32229dfe2e3aSImre Deak } 32239dfe2e3aSImre Deak 32246831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3225b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 32266831f3e3SVille Syrjälä dev_priv->de_irq_mask[pipe], 32276831f3e3SVille Syrjälä ~dev_priv->de_irq_mask[pipe] | extra_ier); 32289dfe2e3aSImre Deak 322913321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3230d49bdb0eSPaulo Zanoni } 3231d49bdb0eSPaulo Zanoni 3232aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv, 3233001bd2cbSImre Deak u8 pipe_mask) 3234aae8ba84SVille Syrjälä { 3235b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 32366831f3e3SVille Syrjälä enum pipe pipe; 32376831f3e3SVille Syrjälä 3238aae8ba84SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32399dfe2e3aSImre Deak 32409dfe2e3aSImre Deak if (!intel_irqs_enabled(dev_priv)) { 32419dfe2e3aSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 32429dfe2e3aSImre Deak return; 32439dfe2e3aSImre Deak } 32449dfe2e3aSImre Deak 32456831f3e3SVille Syrjälä for_each_pipe_masked(dev_priv, pipe, pipe_mask) 3246b16b2a2fSPaulo Zanoni GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe); 32479dfe2e3aSImre Deak 3248aae8ba84SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3249aae8ba84SVille Syrjälä 3250aae8ba84SVille Syrjälä /* make sure we're done processing display irqs */ 3251315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 3252aae8ba84SVille Syrjälä } 3253aae8ba84SVille Syrjälä 3254b318b824SVille Syrjälä static void cherryview_irq_reset(struct drm_i915_private *dev_priv) 325543f328d7SVille Syrjälä { 3256b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 325743f328d7SVille Syrjälä 32582939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, 0); 32592939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 326043f328d7SVille Syrjälä 3261cf1c97dcSAndi Shyti gen8_gt_irq_reset(&dev_priv->gt); 326243f328d7SVille Syrjälä 3263b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN8_PCU_); 326443f328d7SVille Syrjälä 3265ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 32669918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 326770591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 3268ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 326943f328d7SVille Syrjälä } 327043f328d7SVille Syrjälä 32712ea63927SVille Syrjälä static u32 ibx_hotplug_enables(struct drm_i915_private *i915, 32722ea63927SVille Syrjälä enum hpd_pin pin) 32732ea63927SVille Syrjälä { 32742ea63927SVille Syrjälä switch (pin) { 32752ea63927SVille Syrjälä case HPD_PORT_A: 32762ea63927SVille Syrjälä /* 32772ea63927SVille Syrjälä * When CPU and PCH are on the same package, port A 32782ea63927SVille Syrjälä * HPD must be enabled in both north and south. 32792ea63927SVille Syrjälä */ 32802ea63927SVille Syrjälä return HAS_PCH_LPT_LP(i915) ? 32812ea63927SVille Syrjälä PORTA_HOTPLUG_ENABLE : 0; 32822ea63927SVille Syrjälä case HPD_PORT_B: 32832ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE | 32842ea63927SVille Syrjälä PORTB_PULSE_DURATION_2ms; 32852ea63927SVille Syrjälä case HPD_PORT_C: 32862ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE | 32872ea63927SVille Syrjälä PORTC_PULSE_DURATION_2ms; 32882ea63927SVille Syrjälä case HPD_PORT_D: 32892ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE | 32902ea63927SVille Syrjälä PORTD_PULSE_DURATION_2ms; 32912ea63927SVille Syrjälä default: 32922ea63927SVille Syrjälä return 0; 32932ea63927SVille Syrjälä } 32942ea63927SVille Syrjälä } 32952ea63927SVille Syrjälä 32961a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv) 32971a56b1a2SImre Deak { 32981a56b1a2SImre Deak u32 hotplug; 32991a56b1a2SImre Deak 33001a56b1a2SImre Deak /* 33011a56b1a2SImre Deak * Enable digital hotplug on the PCH, and configure the DP short pulse 33021a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec). 33031a56b1a2SImre Deak * The pulse duration bits are reserved on LPT+. 33041a56b1a2SImre Deak */ 33052939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 33062ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 33072ea63927SVille Syrjälä PORTB_HOTPLUG_ENABLE | 33082ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 33092ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE | 33102ea63927SVille Syrjälä PORTB_PULSE_DURATION_MASK | 33111a56b1a2SImre Deak PORTC_PULSE_DURATION_MASK | 33121a56b1a2SImre Deak PORTD_PULSE_DURATION_MASK); 33132ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ibx_hotplug_enables); 33142939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 33151a56b1a2SImre Deak } 33161a56b1a2SImre Deak 331791d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv) 331882a28bcfSDaniel Vetter { 33191a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 332082a28bcfSDaniel Vetter 33210398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33226d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 332382a28bcfSDaniel Vetter 3324fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 332582a28bcfSDaniel Vetter 33261a56b1a2SImre Deak ibx_hpd_detection_setup(dev_priv); 33276dbf30ceSVille Syrjälä } 332826951cafSXiong Zhang 33292ea63927SVille Syrjälä static u32 icp_ddi_hotplug_enables(struct drm_i915_private *i915, 33302ea63927SVille Syrjälä enum hpd_pin pin) 33312ea63927SVille Syrjälä { 33322ea63927SVille Syrjälä switch (pin) { 33332ea63927SVille Syrjälä case HPD_PORT_A: 33342ea63927SVille Syrjälä case HPD_PORT_B: 33352ea63927SVille Syrjälä case HPD_PORT_C: 33362ea63927SVille Syrjälä case HPD_PORT_D: 33372ea63927SVille Syrjälä return SHOTPLUG_CTL_DDI_HPD_ENABLE(pin); 33382ea63927SVille Syrjälä default: 33392ea63927SVille Syrjälä return 0; 33402ea63927SVille Syrjälä } 33412ea63927SVille Syrjälä } 33422ea63927SVille Syrjälä 33432ea63927SVille Syrjälä static u32 icp_tc_hotplug_enables(struct drm_i915_private *i915, 33442ea63927SVille Syrjälä enum hpd_pin pin) 33452ea63927SVille Syrjälä { 33462ea63927SVille Syrjälä switch (pin) { 33472ea63927SVille Syrjälä case HPD_PORT_TC1: 33482ea63927SVille Syrjälä case HPD_PORT_TC2: 33492ea63927SVille Syrjälä case HPD_PORT_TC3: 33502ea63927SVille Syrjälä case HPD_PORT_TC4: 33512ea63927SVille Syrjälä case HPD_PORT_TC5: 33522ea63927SVille Syrjälä case HPD_PORT_TC6: 33532ea63927SVille Syrjälä return ICP_TC_HPD_ENABLE(pin); 33542ea63927SVille Syrjälä default: 33552ea63927SVille Syrjälä return 0; 33562ea63927SVille Syrjälä } 33572ea63927SVille Syrjälä } 33582ea63927SVille Syrjälä 33592ea63927SVille Syrjälä static void icp_ddi_hpd_detection_setup(struct drm_i915_private *dev_priv) 336031604222SAnusha Srivatsa { 336131604222SAnusha Srivatsa u32 hotplug; 336231604222SAnusha Srivatsa 33632939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_DDI); 33642ea63927SVille Syrjälä hotplug &= ~(SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_A) | 33652ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_B) | 33662ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_C) | 33672ea63927SVille Syrjälä SHOTPLUG_CTL_DDI_HPD_ENABLE(HPD_PORT_D)); 33682ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_ddi_hotplug_enables); 33692939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_DDI, hotplug); 337031604222SAnusha Srivatsa } 3371815f4ef2SVille Syrjälä 33722ea63927SVille Syrjälä static void icp_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3373815f4ef2SVille Syrjälä { 3374815f4ef2SVille Syrjälä u32 hotplug; 3375815f4ef2SVille Syrjälä 33762939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, SHOTPLUG_CTL_TC); 33772ea63927SVille Syrjälä hotplug &= ~(ICP_TC_HPD_ENABLE(HPD_PORT_TC1) | 33782ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC2) | 33792ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC3) | 33802ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC4) | 33812ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC5) | 33822ea63927SVille Syrjälä ICP_TC_HPD_ENABLE(HPD_PORT_TC6)); 33832ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, icp_tc_hotplug_enables); 33842939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHOTPLUG_CTL_TC, hotplug); 33858ef7e340SMatt Roper } 338631604222SAnusha Srivatsa 33872ea63927SVille Syrjälä static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv) 338831604222SAnusha Srivatsa { 338931604222SAnusha Srivatsa u32 hotplug_irqs, enabled_irqs; 339031604222SAnusha Srivatsa 33910398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 33926d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 339331604222SAnusha Srivatsa 3394f619e516SAnusha Srivatsa if (INTEL_PCH_TYPE(dev_priv) <= PCH_TGP) 33952939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3396f49108d0SMatt Roper 339731604222SAnusha Srivatsa ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 339831604222SAnusha Srivatsa 33992ea63927SVille Syrjälä icp_ddi_hpd_detection_setup(dev_priv); 34002ea63927SVille Syrjälä icp_tc_hpd_detection_setup(dev_priv); 340152dfdba0SLucas De Marchi } 340252dfdba0SLucas De Marchi 34032ea63927SVille Syrjälä static u32 gen11_hotplug_enables(struct drm_i915_private *i915, 34042ea63927SVille Syrjälä enum hpd_pin pin) 34058ef7e340SMatt Roper { 34062ea63927SVille Syrjälä switch (pin) { 34072ea63927SVille Syrjälä case HPD_PORT_TC1: 34082ea63927SVille Syrjälä case HPD_PORT_TC2: 34092ea63927SVille Syrjälä case HPD_PORT_TC3: 34102ea63927SVille Syrjälä case HPD_PORT_TC4: 34112ea63927SVille Syrjälä case HPD_PORT_TC5: 34122ea63927SVille Syrjälä case HPD_PORT_TC6: 34132ea63927SVille Syrjälä return GEN11_HOTPLUG_CTL_ENABLE(pin); 34142ea63927SVille Syrjälä default: 34152ea63927SVille Syrjälä return 0; 341631604222SAnusha Srivatsa } 3417943682e3SMatt Roper } 3418943682e3SMatt Roper 3419229f31e2SLucas De Marchi static void dg1_hpd_irq_setup(struct drm_i915_private *dev_priv) 3420229f31e2SLucas De Marchi { 3421b18c1eb9SClinton A Taylor u32 val; 3422b18c1eb9SClinton A Taylor 34232939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 3424b18c1eb9SClinton A Taylor val |= (INVERT_DDIA_HPD | 3425b18c1eb9SClinton A Taylor INVERT_DDIB_HPD | 3426b18c1eb9SClinton A Taylor INVERT_DDIC_HPD | 3427b18c1eb9SClinton A Taylor INVERT_DDID_HPD); 34282939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 3429b18c1eb9SClinton A Taylor 34302ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 3431229f31e2SLucas De Marchi } 3432229f31e2SLucas De Marchi 343352c7f5f1SVille Syrjälä static void gen11_tc_hpd_detection_setup(struct drm_i915_private *dev_priv) 3434121e758eSDhinakaran Pandiyan { 3435121e758eSDhinakaran Pandiyan u32 hotplug; 3436121e758eSDhinakaran Pandiyan 34372939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL); 34382ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34395b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34405b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34415b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34425b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34432ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 34442ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 34452939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TC_HOTPLUG_CTL, hotplug); 344652c7f5f1SVille Syrjälä } 344752c7f5f1SVille Syrjälä 344852c7f5f1SVille Syrjälä static void gen11_tbt_hpd_detection_setup(struct drm_i915_private *dev_priv) 344952c7f5f1SVille Syrjälä { 345052c7f5f1SVille Syrjälä u32 hotplug; 3451b796b971SDhinakaran Pandiyan 34522939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL); 34532ea63927SVille Syrjälä hotplug &= ~(GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC1) | 34545b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC2) | 34555b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC3) | 34565b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC4) | 34575b76e860SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC5) | 34582ea63927SVille Syrjälä GEN11_HOTPLUG_CTL_ENABLE(HPD_PORT_TC6)); 34592ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, gen11_hotplug_enables); 34602939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_TBT_HOTPLUG_CTL, hotplug); 3461121e758eSDhinakaran Pandiyan } 3462121e758eSDhinakaran Pandiyan 3463121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv) 3464121e758eSDhinakaran Pandiyan { 3465121e758eSDhinakaran Pandiyan u32 hotplug_irqs, enabled_irqs; 3466121e758eSDhinakaran Pandiyan u32 val; 3467121e758eSDhinakaran Pandiyan 34680398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 34696d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 3470121e758eSDhinakaran Pandiyan 34712939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3472121e758eSDhinakaran Pandiyan val &= ~hotplug_irqs; 3473587a87b9SImre Deak val |= ~enabled_irqs & hotplug_irqs; 34742939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN11_DE_HPD_IMR, val); 34752939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_DE_HPD_IMR); 3476121e758eSDhinakaran Pandiyan 347752c7f5f1SVille Syrjälä gen11_tc_hpd_detection_setup(dev_priv); 347852c7f5f1SVille Syrjälä gen11_tbt_hpd_detection_setup(dev_priv); 347931604222SAnusha Srivatsa 34802ea63927SVille Syrjälä if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 34812ea63927SVille Syrjälä icp_hpd_irq_setup(dev_priv); 34822ea63927SVille Syrjälä } 34832ea63927SVille Syrjälä 34842ea63927SVille Syrjälä static u32 spt_hotplug_enables(struct drm_i915_private *i915, 34852ea63927SVille Syrjälä enum hpd_pin pin) 34862ea63927SVille Syrjälä { 34872ea63927SVille Syrjälä switch (pin) { 34882ea63927SVille Syrjälä case HPD_PORT_A: 34892ea63927SVille Syrjälä return PORTA_HOTPLUG_ENABLE; 34902ea63927SVille Syrjälä case HPD_PORT_B: 34912ea63927SVille Syrjälä return PORTB_HOTPLUG_ENABLE; 34922ea63927SVille Syrjälä case HPD_PORT_C: 34932ea63927SVille Syrjälä return PORTC_HOTPLUG_ENABLE; 34942ea63927SVille Syrjälä case HPD_PORT_D: 34952ea63927SVille Syrjälä return PORTD_HOTPLUG_ENABLE; 34962ea63927SVille Syrjälä default: 34972ea63927SVille Syrjälä return 0; 34982ea63927SVille Syrjälä } 34992ea63927SVille Syrjälä } 35002ea63927SVille Syrjälä 35012ea63927SVille Syrjälä static u32 spt_hotplug2_enables(struct drm_i915_private *i915, 35022ea63927SVille Syrjälä enum hpd_pin pin) 35032ea63927SVille Syrjälä { 35042ea63927SVille Syrjälä switch (pin) { 35052ea63927SVille Syrjälä case HPD_PORT_E: 35062ea63927SVille Syrjälä return PORTE_HOTPLUG_ENABLE; 35072ea63927SVille Syrjälä default: 35082ea63927SVille Syrjälä return 0; 35092ea63927SVille Syrjälä } 3510121e758eSDhinakaran Pandiyan } 3511121e758eSDhinakaran Pandiyan 35122a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv) 35132a57d9ccSImre Deak { 35143b92e263SRodrigo Vivi u32 val, hotplug; 35153b92e263SRodrigo Vivi 35163b92e263SRodrigo Vivi /* Display WA #1179 WaHardHangonHotPlug: cnp */ 35173b92e263SRodrigo Vivi if (HAS_PCH_CNP(dev_priv)) { 35182939eb06SJani Nikula val = intel_uncore_read(&dev_priv->uncore, SOUTH_CHICKEN1); 35193b92e263SRodrigo Vivi val &= ~CHASSIS_CLK_REQ_DURATION_MASK; 35203b92e263SRodrigo Vivi val |= CHASSIS_CLK_REQ_DURATION(0xf); 35212939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SOUTH_CHICKEN1, val); 35223b92e263SRodrigo Vivi } 35232a57d9ccSImre Deak 35242a57d9ccSImre Deak /* Enable digital hotplug on the PCH */ 35252939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 35262ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 35272a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 35282a57d9ccSImre Deak PORTC_HOTPLUG_ENABLE | 35292ea63927SVille Syrjälä PORTD_HOTPLUG_ENABLE); 35302ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug_enables); 35312939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 35322a57d9ccSImre Deak 35332939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG2); 35342ea63927SVille Syrjälä hotplug &= ~PORTE_HOTPLUG_ENABLE; 35352ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, spt_hotplug2_enables); 35362939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG2, hotplug); 35372a57d9ccSImre Deak } 35382a57d9ccSImre Deak 353991d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv) 35406dbf30ceSVille Syrjälä { 35412a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 35426dbf30ceSVille Syrjälä 3543f49108d0SMatt Roper if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP) 35442939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ); 3545f49108d0SMatt Roper 35460398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 35476d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.pch_hpd); 35486dbf30ceSVille Syrjälä 35496dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 35506dbf30ceSVille Syrjälä 35512a57d9ccSImre Deak spt_hpd_detection_setup(dev_priv); 355226951cafSXiong Zhang } 35537fe0b973SKeith Packard 35542ea63927SVille Syrjälä static u32 ilk_hotplug_enables(struct drm_i915_private *i915, 35552ea63927SVille Syrjälä enum hpd_pin pin) 35562ea63927SVille Syrjälä { 35572ea63927SVille Syrjälä switch (pin) { 35582ea63927SVille Syrjälä case HPD_PORT_A: 35592ea63927SVille Syrjälä return DIGITAL_PORTA_HOTPLUG_ENABLE | 35602ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_2ms; 35612ea63927SVille Syrjälä default: 35622ea63927SVille Syrjälä return 0; 35632ea63927SVille Syrjälä } 35642ea63927SVille Syrjälä } 35652ea63927SVille Syrjälä 35661a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv) 35671a56b1a2SImre Deak { 35681a56b1a2SImre Deak u32 hotplug; 35691a56b1a2SImre Deak 35701a56b1a2SImre Deak /* 35711a56b1a2SImre Deak * Enable digital hotplug on the CPU, and configure the DP short pulse 35721a56b1a2SImre Deak * duration to 2ms (which is the minimum in the Display Port spec) 35731a56b1a2SImre Deak * The pulse duration bits are reserved on HSW+. 35741a56b1a2SImre Deak */ 35752939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL); 35762ea63927SVille Syrjälä hotplug &= ~(DIGITAL_PORTA_HOTPLUG_ENABLE | 35772ea63927SVille Syrjälä DIGITAL_PORTA_PULSE_DURATION_MASK); 35782ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, ilk_hotplug_enables); 35792939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 35801a56b1a2SImre Deak } 35811a56b1a2SImre Deak 358291d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv) 3583e4ce95aaSVille Syrjälä { 35841a56b1a2SImre Deak u32 hotplug_irqs, enabled_irqs; 3585e4ce95aaSVille Syrjälä 35860398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 35876d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 35883a3b3c7dSVille Syrjälä 3589373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 8) 35903a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 35916d3144ebSVille Syrjälä else 35923a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 3593e4ce95aaSVille Syrjälä 35941a56b1a2SImre Deak ilk_hpd_detection_setup(dev_priv); 3595e4ce95aaSVille Syrjälä 359691d14251STvrtko Ursulin ibx_hpd_irq_setup(dev_priv); 3597e4ce95aaSVille Syrjälä } 3598e4ce95aaSVille Syrjälä 35992ea63927SVille Syrjälä static u32 bxt_hotplug_enables(struct drm_i915_private *i915, 36002ea63927SVille Syrjälä enum hpd_pin pin) 36012ea63927SVille Syrjälä { 36022ea63927SVille Syrjälä u32 hotplug; 36032ea63927SVille Syrjälä 36042ea63927SVille Syrjälä switch (pin) { 36052ea63927SVille Syrjälä case HPD_PORT_A: 36062ea63927SVille Syrjälä hotplug = PORTA_HOTPLUG_ENABLE; 36072ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_A)) 36082ea63927SVille Syrjälä hotplug |= BXT_DDIA_HPD_INVERT; 36092ea63927SVille Syrjälä return hotplug; 36102ea63927SVille Syrjälä case HPD_PORT_B: 36112ea63927SVille Syrjälä hotplug = PORTB_HOTPLUG_ENABLE; 36122ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_B)) 36132ea63927SVille Syrjälä hotplug |= BXT_DDIB_HPD_INVERT; 36142ea63927SVille Syrjälä return hotplug; 36152ea63927SVille Syrjälä case HPD_PORT_C: 36162ea63927SVille Syrjälä hotplug = PORTC_HOTPLUG_ENABLE; 36172ea63927SVille Syrjälä if (intel_bios_is_port_hpd_inverted(i915, PORT_C)) 36182ea63927SVille Syrjälä hotplug |= BXT_DDIC_HPD_INVERT; 36192ea63927SVille Syrjälä return hotplug; 36202ea63927SVille Syrjälä default: 36212ea63927SVille Syrjälä return 0; 36222ea63927SVille Syrjälä } 36232ea63927SVille Syrjälä } 36242ea63927SVille Syrjälä 36252ea63927SVille Syrjälä static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv) 3626e0a20ad7SShashank Sharma { 36272a57d9ccSImre Deak u32 hotplug; 3628e0a20ad7SShashank Sharma 36292939eb06SJani Nikula hotplug = intel_uncore_read(&dev_priv->uncore, PCH_PORT_HOTPLUG); 36302ea63927SVille Syrjälä hotplug &= ~(PORTA_HOTPLUG_ENABLE | 36312a57d9ccSImre Deak PORTB_HOTPLUG_ENABLE | 36322ea63927SVille Syrjälä PORTC_HOTPLUG_ENABLE | 36332ea63927SVille Syrjälä BXT_DDIA_HPD_INVERT | 36342ea63927SVille Syrjälä BXT_DDIB_HPD_INVERT | 36352ea63927SVille Syrjälä BXT_DDIC_HPD_INVERT); 36362ea63927SVille Syrjälä hotplug |= intel_hpd_hotplug_enables(dev_priv, bxt_hotplug_enables); 36372939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PCH_PORT_HOTPLUG, hotplug); 3638e0a20ad7SShashank Sharma } 3639e0a20ad7SShashank Sharma 36402a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv) 36412a57d9ccSImre Deak { 36422a57d9ccSImre Deak u32 hotplug_irqs, enabled_irqs; 36432a57d9ccSImre Deak 36440398993bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd); 36456d3144ebSVille Syrjälä hotplug_irqs = intel_hpd_hotplug_irqs(dev_priv, dev_priv->hotplug.hpd); 36462a57d9ccSImre Deak 36472a57d9ccSImre Deak bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 36482a57d9ccSImre Deak 36492ea63927SVille Syrjälä bxt_hpd_detection_setup(dev_priv); 36502a57d9ccSImre Deak } 36512a57d9ccSImre Deak 3652a0a6d8cbSVille Syrjälä /* 3653a0a6d8cbSVille Syrjälä * SDEIER is also touched by the interrupt handler to work around missed PCH 3654a0a6d8cbSVille Syrjälä * interrupts. Hence we can't update it after the interrupt handler is enabled - 3655a0a6d8cbSVille Syrjälä * instead we unconditionally enable all PCH interrupt sources here, but then 3656a0a6d8cbSVille Syrjälä * only unmask them as needed with SDEIMR. 3657a0a6d8cbSVille Syrjälä * 3658a0a6d8cbSVille Syrjälä * Note that we currently do this after installing the interrupt handler, 3659a0a6d8cbSVille Syrjälä * but before we enable the master interrupt. That should be sufficient 3660a0a6d8cbSVille Syrjälä * to avoid races with the irq handler, assuming we have MSI. Shared legacy 3661a0a6d8cbSVille Syrjälä * interrupts could still race. 3662a0a6d8cbSVille Syrjälä */ 3663b318b824SVille Syrjälä static void ibx_irq_postinstall(struct drm_i915_private *dev_priv) 3664d46da437SPaulo Zanoni { 3665a0a6d8cbSVille Syrjälä struct intel_uncore *uncore = &dev_priv->uncore; 366682a28bcfSDaniel Vetter u32 mask; 3667d46da437SPaulo Zanoni 36686e266956STvrtko Ursulin if (HAS_PCH_NOP(dev_priv)) 3669692a04cfSDaniel Vetter return; 3670692a04cfSDaniel Vetter 36716e266956STvrtko Ursulin if (HAS_PCH_IBX(dev_priv)) 36725c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 36734ebc6509SDhinakaran Pandiyan else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv)) 36745c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 36754ebc6509SDhinakaran Pandiyan else 36764ebc6509SDhinakaran Pandiyan mask = SDE_GMBUS_CPT; 36778664281bSPaulo Zanoni 3678a0a6d8cbSVille Syrjälä GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 3679d46da437SPaulo Zanoni } 3680d46da437SPaulo Zanoni 36819eae5e27SLucas De Marchi static void ilk_irq_postinstall(struct drm_i915_private *dev_priv) 3682036a4a7dSZhenyu Wang { 3683b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 36848e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 36858e76f8dcSPaulo Zanoni 3686651e7d48SLucas De Marchi if (GRAPHICS_VER(dev_priv) >= 7) { 36878e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 3688842ebf7aSVille Syrjälä DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB); 36898e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 369023bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 36912a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_C) | 36922a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_B) | 36932a636e24SVille Syrjälä DE_PLANE_FLIP_DONE_IVB(PLANE_A) | 369423bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 36958e76f8dcSPaulo Zanoni } else { 36968e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3697842ebf7aSVille Syrjälä DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE | 3698842ebf7aSVille Syrjälä DE_PIPEA_CRC_DONE | DE_POISON); 3699c6073d4cSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | 3700e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 37014bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_A) | 37024bb18054SVille Syrjälä DE_PLANE_FLIP_DONE(PLANE_B) | 3703e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 37048e76f8dcSPaulo Zanoni } 3705036a4a7dSZhenyu Wang 3706fc340442SDaniel Vetter if (IS_HASWELL(dev_priv)) { 3707b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 3708fc340442SDaniel Vetter display_mask |= DE_EDP_PSR_INT_HSW; 3709fc340442SDaniel Vetter } 3710fc340442SDaniel Vetter 3711c6073d4cSVille Syrjälä if (IS_IRONLAKE_M(dev_priv)) 3712c6073d4cSVille Syrjälä extra_mask |= DE_PCU_EVENT; 3713c6073d4cSVille Syrjälä 37141ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3715036a4a7dSZhenyu Wang 3716a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3717622364b6SPaulo Zanoni 3718a9922912SVille Syrjälä gen5_gt_irq_postinstall(&dev_priv->gt); 3719a9922912SVille Syrjälä 3720b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask, 3721b16b2a2fSPaulo Zanoni display_mask | extra_mask); 3722036a4a7dSZhenyu Wang } 3723036a4a7dSZhenyu Wang 3724f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3725f8b79e58SImre Deak { 372667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3727f8b79e58SImre Deak 3728f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3729f8b79e58SImre Deak return; 3730f8b79e58SImre Deak 3731f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3732f8b79e58SImre Deak 3733d6c69803SVille Syrjälä if (intel_irqs_enabled(dev_priv)) { 3734d6c69803SVille Syrjälä vlv_display_irq_reset(dev_priv); 3735ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3736f8b79e58SImre Deak } 3737d6c69803SVille Syrjälä } 3738f8b79e58SImre Deak 3739f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3740f8b79e58SImre Deak { 374167520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 3742f8b79e58SImre Deak 3743f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3744f8b79e58SImre Deak return; 3745f8b79e58SImre Deak 3746f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3747f8b79e58SImre Deak 3748950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3749ad22d106SVille Syrjälä vlv_display_irq_reset(dev_priv); 3750f8b79e58SImre Deak } 3751f8b79e58SImre Deak 37520e6c9a9eSVille Syrjälä 3753b318b824SVille Syrjälä static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv) 37540e6c9a9eSVille Syrjälä { 3755cf1c97dcSAndi Shyti gen5_gt_irq_postinstall(&dev_priv->gt); 37567e231dbeSJesse Barnes 3757ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37589918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3759ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3760ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3761ad22d106SVille Syrjälä 37622939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 37632939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, VLV_MASTER_IER); 376420afbda2SDaniel Vetter } 376520afbda2SDaniel Vetter 3766abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3767abd58f01SBen Widawsky { 3768b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3769b16b2a2fSPaulo Zanoni 3770869129eeSMatt Roper u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) | 3771869129eeSMatt Roper GEN8_PIPE_CDCLK_CRC_DONE; 3772a9c287c9SJani Nikula u32 de_pipe_enables; 3773054318c7SImre Deak u32 de_port_masked = gen8_de_port_aux_mask(dev_priv); 37743a3b3c7dSVille Syrjälä u32 de_port_enables; 3775df0d28c1SDhinakaran Pandiyan u32 de_misc_masked = GEN8_DE_EDP_PSR; 3776562ddcb7SMatt Roper u32 trans_mask = BIT(TRANSCODER_A) | BIT(TRANSCODER_B) | 3777562ddcb7SMatt Roper BIT(TRANSCODER_C) | BIT(TRANSCODER_D); 37783a3b3c7dSVille Syrjälä enum pipe pipe; 3779770de83dSDamien Lespiau 3780a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3781a844cfbeSJosé Roberto de Souza return; 3782a844cfbeSJosé Roberto de Souza 3783373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) <= 10) 3784df0d28c1SDhinakaran Pandiyan de_misc_masked |= GEN8_DE_MISC_GSE; 3785df0d28c1SDhinakaran Pandiyan 378670bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 37873a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 3788a324fcacSRodrigo Vivi 3789373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 37909c9e97c4SVandita Kulkarni enum port port; 37919c9e97c4SVandita Kulkarni 37929c9e97c4SVandita Kulkarni if (intel_bios_is_dsi_present(dev_priv, &port)) 37939c9e97c4SVandita Kulkarni de_port_masked |= DSI0_TE | DSI1_TE; 37949c9e97c4SVandita Kulkarni } 37959c9e97c4SVandita Kulkarni 3796cda195f1SVille Syrjälä de_pipe_enables = de_pipe_masked | 37978bcc0840SMatt Roper GEN8_PIPE_VBLANK | 37988bcc0840SMatt Roper gen8_de_pipe_underrun_mask(dev_priv) | 3799cda195f1SVille Syrjälä gen8_de_pipe_flip_done_mask(dev_priv); 38001288f9b0SKarthik B S 38013a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 380270bfb307SMatt Roper if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 3803a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3804a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 3805e5abaab3SVille Syrjälä de_port_enables |= BDW_DE_PORT_HOTPLUG_MASK; 38063a3b3c7dSVille Syrjälä 3807373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 12) { 38088241cfbeSJosé Roberto de Souza enum transcoder trans; 38098241cfbeSJosé Roberto de Souza 3810562ddcb7SMatt Roper for_each_cpu_transcoder_masked(dev_priv, trans, trans_mask) { 38118241cfbeSJosé Roberto de Souza enum intel_display_power_domain domain; 38128241cfbeSJosé Roberto de Souza 38138241cfbeSJosé Roberto de Souza domain = POWER_DOMAIN_TRANSCODER(trans); 38148241cfbeSJosé Roberto de Souza if (!intel_display_power_is_enabled(dev_priv, domain)) 38158241cfbeSJosé Roberto de Souza continue; 38168241cfbeSJosé Roberto de Souza 38178241cfbeSJosé Roberto de Souza gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans)); 38188241cfbeSJosé Roberto de Souza } 38198241cfbeSJosé Roberto de Souza } else { 3820b16b2a2fSPaulo Zanoni gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR); 38218241cfbeSJosé Roberto de Souza } 3822e04f7eceSVille Syrjälä 38230a195c02SMika Kahola for_each_pipe(dev_priv, pipe) { 38240a195c02SMika Kahola dev_priv->de_irq_mask[pipe] = ~de_pipe_masked; 3825abd58f01SBen Widawsky 3826f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3827813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3828b16b2a2fSPaulo Zanoni GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe, 3829813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 383035079899SPaulo Zanoni de_pipe_enables); 38310a195c02SMika Kahola } 3832abd58f01SBen Widawsky 3833b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3834b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked); 38352a57d9ccSImre Deak 3836373abf1aSMatt Roper if (DISPLAY_VER(dev_priv) >= 11) { 3837121e758eSDhinakaran Pandiyan u32 de_hpd_masked = 0; 3838b796b971SDhinakaran Pandiyan u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK | 3839b796b971SDhinakaran Pandiyan GEN11_DE_TBT_HOTPLUG_MASK; 3840121e758eSDhinakaran Pandiyan 3841b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked, 3842b16b2a2fSPaulo Zanoni de_hpd_enables); 3843abd58f01SBen Widawsky } 3844121e758eSDhinakaran Pandiyan } 3845abd58f01SBen Widawsky 384659b7cb44STejas Upadhyay static void icp_irq_postinstall(struct drm_i915_private *dev_priv) 384759b7cb44STejas Upadhyay { 384859b7cb44STejas Upadhyay struct intel_uncore *uncore = &dev_priv->uncore; 384959b7cb44STejas Upadhyay u32 mask = SDE_GMBUS_ICP; 385059b7cb44STejas Upadhyay 385159b7cb44STejas Upadhyay GEN3_IRQ_INIT(uncore, SDE, ~mask, 0xffffffff); 385259b7cb44STejas Upadhyay } 385359b7cb44STejas Upadhyay 3854b318b824SVille Syrjälä static void gen8_irq_postinstall(struct drm_i915_private *dev_priv) 3855abd58f01SBen Widawsky { 385659b7cb44STejas Upadhyay if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 385759b7cb44STejas Upadhyay icp_irq_postinstall(dev_priv); 385859b7cb44STejas Upadhyay else if (HAS_PCH_SPLIT(dev_priv)) 3859a0a6d8cbSVille Syrjälä ibx_irq_postinstall(dev_priv); 3860622364b6SPaulo Zanoni 3861cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 3862abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3863abd58f01SBen Widawsky 386425286aacSDaniele Ceraolo Spurio gen8_master_intr_enable(dev_priv->uncore.regs); 3865abd58f01SBen Widawsky } 3866abd58f01SBen Widawsky 3867a844cfbeSJosé Roberto de Souza static void gen11_de_irq_postinstall(struct drm_i915_private *dev_priv) 3868a844cfbeSJosé Roberto de Souza { 3869a844cfbeSJosé Roberto de Souza if (!HAS_DISPLAY(dev_priv)) 3870a844cfbeSJosé Roberto de Souza return; 3871a844cfbeSJosé Roberto de Souza 3872a844cfbeSJosé Roberto de Souza gen8_de_irq_postinstall(dev_priv); 3873a844cfbeSJosé Roberto de Souza 3874a844cfbeSJosé Roberto de Souza intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 3875a844cfbeSJosé Roberto de Souza GEN11_DISPLAY_IRQ_ENABLE); 3876a844cfbeSJosé Roberto de Souza } 387731604222SAnusha Srivatsa 3878b318b824SVille Syrjälä static void gen11_irq_postinstall(struct drm_i915_private *dev_priv) 387951951ae7SMika Kuoppala { 3880b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3881df0d28c1SDhinakaran Pandiyan u32 gu_misc_masked = GEN11_GU_MISC_GSE; 388251951ae7SMika Kuoppala 388329b43ae2SRodrigo Vivi if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 3884b318b824SVille Syrjälä icp_irq_postinstall(dev_priv); 388531604222SAnusha Srivatsa 38869b77011eSTvrtko Ursulin gen11_gt_irq_postinstall(&dev_priv->gt); 3887a844cfbeSJosé Roberto de Souza gen11_de_irq_postinstall(dev_priv); 388851951ae7SMika Kuoppala 3889b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 3890df0d28c1SDhinakaran Pandiyan 38919b77011eSTvrtko Ursulin gen11_master_intr_enable(uncore->regs); 38922939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN11_GFX_MSTR_IRQ); 389351951ae7SMika Kuoppala } 389422e26af7SPaulo Zanoni 389522e26af7SPaulo Zanoni static void dg1_irq_postinstall(struct drm_i915_private *dev_priv) 389622e26af7SPaulo Zanoni { 389722e26af7SPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 389822e26af7SPaulo Zanoni u32 gu_misc_masked = GEN11_GU_MISC_GSE; 389922e26af7SPaulo Zanoni 390022e26af7SPaulo Zanoni gen11_gt_irq_postinstall(&dev_priv->gt); 390122e26af7SPaulo Zanoni 390222e26af7SPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked); 390322e26af7SPaulo Zanoni 390422e26af7SPaulo Zanoni if (HAS_DISPLAY(dev_priv)) { 390522e26af7SPaulo Zanoni icp_irq_postinstall(dev_priv); 390622e26af7SPaulo Zanoni gen8_de_irq_postinstall(dev_priv); 390722e26af7SPaulo Zanoni intel_uncore_write(&dev_priv->uncore, GEN11_DISPLAY_INT_CTL, 390822e26af7SPaulo Zanoni GEN11_DISPLAY_IRQ_ENABLE); 390922e26af7SPaulo Zanoni } 391022e26af7SPaulo Zanoni 391122e26af7SPaulo Zanoni dg1_master_intr_enable(dev_priv->uncore.regs); 391222e26af7SPaulo Zanoni intel_uncore_posting_read(&dev_priv->uncore, DG1_MSTR_TILE_INTR); 391397b492f5SLucas De Marchi } 391451951ae7SMika Kuoppala 3915b318b824SVille Syrjälä static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv) 391643f328d7SVille Syrjälä { 3917cf1c97dcSAndi Shyti gen8_gt_irq_postinstall(&dev_priv->gt); 391843f328d7SVille Syrjälä 3919ad22d106SVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 39209918271eSVille Syrjälä if (dev_priv->display_irqs_enabled) 3921ad22d106SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 3922ad22d106SVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 3923ad22d106SVille Syrjälä 39242939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 39252939eb06SJani Nikula intel_uncore_posting_read(&dev_priv->uncore, GEN8_MASTER_IRQ); 392643f328d7SVille Syrjälä } 392743f328d7SVille Syrjälä 3928b318b824SVille Syrjälä static void i8xx_irq_reset(struct drm_i915_private *dev_priv) 3929c2798b19SChris Wilson { 3930b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3931c2798b19SChris Wilson 393244d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 393344d9241eSVille Syrjälä 3934b16b2a2fSPaulo Zanoni GEN2_IRQ_RESET(uncore); 3935e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 3936c2798b19SChris Wilson } 3937c2798b19SChris Wilson 3938b318b824SVille Syrjälä static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv) 3939c2798b19SChris Wilson { 3940b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 3941e9e9848aSVille Syrjälä u16 enable_mask; 3942c2798b19SChris Wilson 39434f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, 39444f5fd91fSTvrtko Ursulin EMR, 39454f5fd91fSTvrtko Ursulin ~(I915_ERROR_PAGE_TABLE | 3946045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 3947c2798b19SChris Wilson 3948c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3949c2798b19SChris Wilson dev_priv->irq_mask = 3950c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 395116659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 395216659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 3953c2798b19SChris Wilson 3954e9e9848aSVille Syrjälä enable_mask = 3955c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3956c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 395716659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 3958e9e9848aSVille Syrjälä I915_USER_INTERRUPT; 3959e9e9848aSVille Syrjälä 3960b16b2a2fSPaulo Zanoni GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask); 3961c2798b19SChris Wilson 3962379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3963379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3964d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3965755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3966755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3967d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3968c2798b19SChris Wilson } 3969c2798b19SChris Wilson 39704f5fd91fSTvrtko Ursulin static void i8xx_error_irq_ack(struct drm_i915_private *i915, 397178c357ddSVille Syrjälä u16 *eir, u16 *eir_stuck) 397278c357ddSVille Syrjälä { 39734f5fd91fSTvrtko Ursulin struct intel_uncore *uncore = &i915->uncore; 397478c357ddSVille Syrjälä u16 emr; 397578c357ddSVille Syrjälä 39764f5fd91fSTvrtko Ursulin *eir = intel_uncore_read16(uncore, EIR); 397778c357ddSVille Syrjälä 397878c357ddSVille Syrjälä if (*eir) 39794f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EIR, *eir); 398078c357ddSVille Syrjälä 39814f5fd91fSTvrtko Ursulin *eir_stuck = intel_uncore_read16(uncore, EIR); 398278c357ddSVille Syrjälä if (*eir_stuck == 0) 398378c357ddSVille Syrjälä return; 398478c357ddSVille Syrjälä 398578c357ddSVille Syrjälä /* 398678c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 398778c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 398878c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 398978c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 399078c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 399178c357ddSVille Syrjälä * cleared except by handling the underlying error 399278c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 399378c357ddSVille Syrjälä * remains set. 399478c357ddSVille Syrjälä */ 39954f5fd91fSTvrtko Ursulin emr = intel_uncore_read16(uncore, EMR); 39964f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, 0xffff); 39974f5fd91fSTvrtko Ursulin intel_uncore_write16(uncore, EMR, emr | *eir_stuck); 399878c357ddSVille Syrjälä } 399978c357ddSVille Syrjälä 400078c357ddSVille Syrjälä static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv, 400178c357ddSVille Syrjälä u16 eir, u16 eir_stuck) 400278c357ddSVille Syrjälä { 400378c357ddSVille Syrjälä DRM_DEBUG("Master Error: EIR 0x%04x\n", eir); 400478c357ddSVille Syrjälä 400578c357ddSVille Syrjälä if (eir_stuck) 400600376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n", 400700376ccfSWambui Karuga eir_stuck); 400878c357ddSVille Syrjälä } 400978c357ddSVille Syrjälä 401078c357ddSVille Syrjälä static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv, 401178c357ddSVille Syrjälä u32 *eir, u32 *eir_stuck) 401278c357ddSVille Syrjälä { 401378c357ddSVille Syrjälä u32 emr; 401478c357ddSVille Syrjälä 40152939eb06SJani Nikula *eir = intel_uncore_read(&dev_priv->uncore, EIR); 401678c357ddSVille Syrjälä 40172939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EIR, *eir); 401878c357ddSVille Syrjälä 40192939eb06SJani Nikula *eir_stuck = intel_uncore_read(&dev_priv->uncore, EIR); 402078c357ddSVille Syrjälä if (*eir_stuck == 0) 402178c357ddSVille Syrjälä return; 402278c357ddSVille Syrjälä 402378c357ddSVille Syrjälä /* 402478c357ddSVille Syrjälä * Toggle all EMR bits to make sure we get an edge 402578c357ddSVille Syrjälä * in the ISR master error bit if we don't clear 402678c357ddSVille Syrjälä * all the EIR bits. Otherwise the edge triggered 402778c357ddSVille Syrjälä * IIR on i965/g4x wouldn't notice that an interrupt 402878c357ddSVille Syrjälä * is still pending. Also some EIR bits can't be 402978c357ddSVille Syrjälä * cleared except by handling the underlying error 403078c357ddSVille Syrjälä * (or by a GPU reset) so we mask any bit that 403178c357ddSVille Syrjälä * remains set. 403278c357ddSVille Syrjälä */ 40332939eb06SJani Nikula emr = intel_uncore_read(&dev_priv->uncore, EMR); 40342939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, 0xffffffff); 40352939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, emr | *eir_stuck); 403678c357ddSVille Syrjälä } 403778c357ddSVille Syrjälä 403878c357ddSVille Syrjälä static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv, 403978c357ddSVille Syrjälä u32 eir, u32 eir_stuck) 404078c357ddSVille Syrjälä { 404178c357ddSVille Syrjälä DRM_DEBUG("Master Error, EIR 0x%08x\n", eir); 404278c357ddSVille Syrjälä 404378c357ddSVille Syrjälä if (eir_stuck) 404400376ccfSWambui Karuga drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n", 404500376ccfSWambui Karuga eir_stuck); 404678c357ddSVille Syrjälä } 404778c357ddSVille Syrjälä 4048ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 4049c2798b19SChris Wilson { 4050b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4051af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4052c2798b19SChris Wilson 40532dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 40542dd2a883SImre Deak return IRQ_NONE; 40552dd2a883SImre Deak 40561f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 40579102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40581f814dacSImre Deak 4059af722d28SVille Syrjälä do { 4060af722d28SVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 406178c357ddSVille Syrjälä u16 eir = 0, eir_stuck = 0; 4062af722d28SVille Syrjälä u16 iir; 4063af722d28SVille Syrjälä 40644f5fd91fSTvrtko Ursulin iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR); 4065c2798b19SChris Wilson if (iir == 0) 4066af722d28SVille Syrjälä break; 4067c2798b19SChris Wilson 4068af722d28SVille Syrjälä ret = IRQ_HANDLED; 4069c2798b19SChris Wilson 4070eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4071eb64343cSVille Syrjälä * signalled in iir */ 4072eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4073c2798b19SChris Wilson 407478c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 407578c357ddSVille Syrjälä i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 407678c357ddSVille Syrjälä 40774f5fd91fSTvrtko Ursulin intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir); 4078c2798b19SChris Wilson 4079c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 40800669a6e1SChris Wilson intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir); 4081c2798b19SChris Wilson 408278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 408378c357ddSVille Syrjälä i8xx_error_irq_handler(dev_priv, eir, eir_stuck); 4084af722d28SVille Syrjälä 4085eb64343cSVille Syrjälä i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4086af722d28SVille Syrjälä } while (0); 4087c2798b19SChris Wilson 40889c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 40899c6508b9SThomas Gleixner 40909102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 40911f814dacSImre Deak 40921f814dacSImre Deak return ret; 4093c2798b19SChris Wilson } 4094c2798b19SChris Wilson 4095b318b824SVille Syrjälä static void i915_irq_reset(struct drm_i915_private *dev_priv) 4096a266c7d5SChris Wilson { 4097b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4098a266c7d5SChris Wilson 409956b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 41000706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 41012939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4102a266c7d5SChris Wilson } 4103a266c7d5SChris Wilson 410444d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 410544d9241eSVille Syrjälä 4106b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4107e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4108a266c7d5SChris Wilson } 4109a266c7d5SChris Wilson 4110b318b824SVille Syrjälä static void i915_irq_postinstall(struct drm_i915_private *dev_priv) 4111a266c7d5SChris Wilson { 4112b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 411338bde180SChris Wilson u32 enable_mask; 4114a266c7d5SChris Wilson 41152939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, ~(I915_ERROR_PAGE_TABLE | 4116045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH)); 411738bde180SChris Wilson 411838bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 411938bde180SChris Wilson dev_priv->irq_mask = 412038bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 412138bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 412216659bc5SVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 412316659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 412438bde180SChris Wilson 412538bde180SChris Wilson enable_mask = 412638bde180SChris Wilson I915_ASLE_INTERRUPT | 412738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 412838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 412916659bc5SVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 413038bde180SChris Wilson I915_USER_INTERRUPT; 413138bde180SChris Wilson 413256b857a5STvrtko Ursulin if (I915_HAS_HOTPLUG(dev_priv)) { 4133a266c7d5SChris Wilson /* Enable in IER... */ 4134a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4135a266c7d5SChris Wilson /* and unmask in IMR */ 4136a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4137a266c7d5SChris Wilson } 4138a266c7d5SChris Wilson 4139b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4140a266c7d5SChris Wilson 4141379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4142379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4143d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4144755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4145755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4146d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4147379ef82dSDaniel Vetter 4148c30bb1fdSVille Syrjälä i915_enable_asle_pipestat(dev_priv); 414920afbda2SDaniel Vetter } 415020afbda2SDaniel Vetter 4151ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4152a266c7d5SChris Wilson { 4153b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4154af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4155a266c7d5SChris Wilson 41562dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41572dd2a883SImre Deak return IRQ_NONE; 41582dd2a883SImre Deak 41591f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41609102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 41611f814dacSImre Deak 416238bde180SChris Wilson do { 4163eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 416478c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4165af722d28SVille Syrjälä u32 hotplug_status = 0; 4166af722d28SVille Syrjälä u32 iir; 4167a266c7d5SChris Wilson 41682939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4169af722d28SVille Syrjälä if (iir == 0) 4170af722d28SVille Syrjälä break; 4171af722d28SVille Syrjälä 4172af722d28SVille Syrjälä ret = IRQ_HANDLED; 4173af722d28SVille Syrjälä 4174af722d28SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv) && 4175af722d28SVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 4176af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4177a266c7d5SChris Wilson 4178eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4179eb64343cSVille Syrjälä * signalled in iir */ 4180eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4181a266c7d5SChris Wilson 418278c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 418378c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 418478c357ddSVille Syrjälä 41852939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4186a266c7d5SChris Wilson 4187a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 41880669a6e1SChris Wilson intel_engine_cs_irq(dev_priv->gt.engine[RCS0], iir); 4189a266c7d5SChris Wilson 419078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 419178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4192a266c7d5SChris Wilson 4193af722d28SVille Syrjälä if (hotplug_status) 4194af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4195af722d28SVille Syrjälä 4196af722d28SVille Syrjälä i915_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4197af722d28SVille Syrjälä } while (0); 4198a266c7d5SChris Wilson 41999c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, ret); 42009c6508b9SThomas Gleixner 42019102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 42021f814dacSImre Deak 4203a266c7d5SChris Wilson return ret; 4204a266c7d5SChris Wilson } 4205a266c7d5SChris Wilson 4206b318b824SVille Syrjälä static void i965_irq_reset(struct drm_i915_private *dev_priv) 4207a266c7d5SChris Wilson { 4208b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4209a266c7d5SChris Wilson 42100706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 42112939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, PORT_HOTPLUG_STAT, intel_uncore_read(&dev_priv->uncore, PORT_HOTPLUG_STAT)); 4212a266c7d5SChris Wilson 421344d9241eSVille Syrjälä i9xx_pipestat_irq_reset(dev_priv); 421444d9241eSVille Syrjälä 4215b16b2a2fSPaulo Zanoni GEN3_IRQ_RESET(uncore, GEN2_); 4216e44adb5dSChris Wilson dev_priv->irq_mask = ~0u; 4217a266c7d5SChris Wilson } 4218a266c7d5SChris Wilson 4219b318b824SVille Syrjälä static void i965_irq_postinstall(struct drm_i915_private *dev_priv) 4220a266c7d5SChris Wilson { 4221b16b2a2fSPaulo Zanoni struct intel_uncore *uncore = &dev_priv->uncore; 4222bbba0a97SChris Wilson u32 enable_mask; 4223a266c7d5SChris Wilson u32 error_mask; 4224a266c7d5SChris Wilson 4225045cebd2SVille Syrjälä /* 4226045cebd2SVille Syrjälä * Enable some error detection, note the instruction error mask 4227045cebd2SVille Syrjälä * bit is reserved, so we leave it masked. 4228045cebd2SVille Syrjälä */ 4229045cebd2SVille Syrjälä if (IS_G4X(dev_priv)) { 4230045cebd2SVille Syrjälä error_mask = ~(GM45_ERROR_PAGE_TABLE | 4231045cebd2SVille Syrjälä GM45_ERROR_MEM_PRIV | 4232045cebd2SVille Syrjälä GM45_ERROR_CP_PRIV | 4233045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4234045cebd2SVille Syrjälä } else { 4235045cebd2SVille Syrjälä error_mask = ~(I915_ERROR_PAGE_TABLE | 4236045cebd2SVille Syrjälä I915_ERROR_MEMORY_REFRESH); 4237045cebd2SVille Syrjälä } 42382939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, EMR, error_mask); 4239045cebd2SVille Syrjälä 4240a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4241c30bb1fdSVille Syrjälä dev_priv->irq_mask = 4242c30bb1fdSVille Syrjälä ~(I915_ASLE_INTERRUPT | 4243adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4244bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4245bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 424678c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT); 4247bbba0a97SChris Wilson 4248c30bb1fdSVille Syrjälä enable_mask = 4249c30bb1fdSVille Syrjälä I915_ASLE_INTERRUPT | 4250c30bb1fdSVille Syrjälä I915_DISPLAY_PORT_INTERRUPT | 4251c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4252c30bb1fdSVille Syrjälä I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 425378c357ddSVille Syrjälä I915_MASTER_ERROR_INTERRUPT | 4254c30bb1fdSVille Syrjälä I915_USER_INTERRUPT; 4255bbba0a97SChris Wilson 425691d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4257bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4258a266c7d5SChris Wilson 4259b16b2a2fSPaulo Zanoni GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask); 4260c30bb1fdSVille Syrjälä 4261b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4262b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4263d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4264755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4265755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4266755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4267d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4268a266c7d5SChris Wilson 426991d14251STvrtko Ursulin i915_enable_asle_pipestat(dev_priv); 427020afbda2SDaniel Vetter } 427120afbda2SDaniel Vetter 427291d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv) 427320afbda2SDaniel Vetter { 427420afbda2SDaniel Vetter u32 hotplug_en; 427520afbda2SDaniel Vetter 427667520415SChris Wilson lockdep_assert_held(&dev_priv->irq_lock); 4277b5ea2d56SDaniel Vetter 4278adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4279e5868a31SEgbert Eich /* enable bits are the same for all generations */ 428091d14251STvrtko Ursulin hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915); 4281a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4282a266c7d5SChris Wilson to generate a spurious hotplug event about three 4283a266c7d5SChris Wilson seconds later. So just do it once. 4284a266c7d5SChris Wilson */ 428591d14251STvrtko Ursulin if (IS_G4X(dev_priv)) 4286a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4287a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4288a266c7d5SChris Wilson 4289a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 42900706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4291f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4292f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4293f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 42940706f17cSEgbert Eich hotplug_en); 4295a266c7d5SChris Wilson } 4296a266c7d5SChris Wilson 4297ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4298a266c7d5SChris Wilson { 4299b318b824SVille Syrjälä struct drm_i915_private *dev_priv = arg; 4300af722d28SVille Syrjälä irqreturn_t ret = IRQ_NONE; 4301a266c7d5SChris Wilson 43022dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43032dd2a883SImre Deak return IRQ_NONE; 43042dd2a883SImre Deak 43051f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43069102650fSDaniele Ceraolo Spurio disable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 43071f814dacSImre Deak 4308af722d28SVille Syrjälä do { 4309eb64343cSVille Syrjälä u32 pipe_stats[I915_MAX_PIPES] = {}; 431078c357ddSVille Syrjälä u32 eir = 0, eir_stuck = 0; 4311af722d28SVille Syrjälä u32 hotplug_status = 0; 4312af722d28SVille Syrjälä u32 iir; 43132c8ba29fSChris Wilson 43142939eb06SJani Nikula iir = intel_uncore_read(&dev_priv->uncore, GEN2_IIR); 4315af722d28SVille Syrjälä if (iir == 0) 4316af722d28SVille Syrjälä break; 4317af722d28SVille Syrjälä 4318af722d28SVille Syrjälä ret = IRQ_HANDLED; 4319af722d28SVille Syrjälä 4320af722d28SVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 4321af722d28SVille Syrjälä hotplug_status = i9xx_hpd_irq_ack(dev_priv); 4322a266c7d5SChris Wilson 4323eb64343cSVille Syrjälä /* Call regardless, as some status bits might not be 4324eb64343cSVille Syrjälä * signalled in iir */ 4325eb64343cSVille Syrjälä i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats); 4326a266c7d5SChris Wilson 432778c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 432878c357ddSVille Syrjälä i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck); 432978c357ddSVille Syrjälä 43302939eb06SJani Nikula intel_uncore_write(&dev_priv->uncore, GEN2_IIR, iir); 4331a266c7d5SChris Wilson 4332a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 43330669a6e1SChris Wilson intel_engine_cs_irq(dev_priv->gt.engine[RCS0], 43340669a6e1SChris Wilson iir); 4335af722d28SVille Syrjälä 4336a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 43370669a6e1SChris Wilson intel_engine_cs_irq(dev_priv->gt.engine[VCS0], 43380669a6e1SChris Wilson iir >> 25); 4339a266c7d5SChris Wilson 434078c357ddSVille Syrjälä if (iir & I915_MASTER_ERROR_INTERRUPT) 434178c357ddSVille Syrjälä i9xx_error_irq_handler(dev_priv, eir, eir_stuck); 4342515ac2bbSDaniel Vetter 4343af722d28SVille Syrjälä if (hotplug_status) 4344af722d28SVille Syrjälä i9xx_hpd_irq_handler(dev_priv, hotplug_status); 4345af722d28SVille Syrjälä 4346af722d28SVille Syrjälä i965_pipestat_irq_handler(dev_priv, iir, pipe_stats); 4347af722d28SVille Syrjälä } while (0); 4348a266c7d5SChris Wilson 43499c6508b9SThomas Gleixner pmu_irq_stats(dev_priv, IRQ_HANDLED); 43509c6508b9SThomas Gleixner 43519102650fSDaniele Ceraolo Spurio enable_rpm_wakeref_asserts(&dev_priv->runtime_pm); 43521f814dacSImre Deak 4353a266c7d5SChris Wilson return ret; 4354a266c7d5SChris Wilson } 4355a266c7d5SChris Wilson 4356fca52a55SDaniel Vetter /** 4357fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4358fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4359fca52a55SDaniel Vetter * 4360fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4361fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4362fca52a55SDaniel Vetter */ 4363b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4364f71d4af4SJesse Barnes { 436591c8a326SChris Wilson struct drm_device *dev = &dev_priv->drm; 4366cefcff8fSJoonas Lahtinen int i; 43678b2e326dSChris Wilson 436874bb98baSLucas De Marchi INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work); 4369cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4370cefcff8fSJoonas Lahtinen dev_priv->l3_parity.remap_info[i] = NULL; 43718b2e326dSChris Wilson 4372633023a4SDaniele Ceraolo Spurio /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */ 4373651e7d48SLucas De Marchi if (HAS_GT_UC(dev_priv) && GRAPHICS_VER(dev_priv) < 11) 43742239e6dfSDaniele Ceraolo Spurio dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16; 437526705e20SSagar Arun Kamble 43769a450b68SLucas De Marchi if (!HAS_DISPLAY(dev_priv)) 43779a450b68SLucas De Marchi return; 43789a450b68SLucas De Marchi 437996bd87b7SLucas De Marchi intel_hpd_init_pins(dev_priv); 438096bd87b7SLucas De Marchi 438196bd87b7SLucas De Marchi intel_hpd_init_work(dev_priv); 438296bd87b7SLucas De Marchi 438321da2700SVille Syrjälä dev->vblank_disable_immediate = true; 438421da2700SVille Syrjälä 4385262fd485SChris Wilson /* Most platforms treat the display irq block as an always-on 4386262fd485SChris Wilson * power domain. vlv/chv can disable it at runtime and need 4387262fd485SChris Wilson * special care to avoid writing any of the display block registers 4388262fd485SChris Wilson * outside of the power domain. We defer setting up the display irqs 4389262fd485SChris Wilson * in this case to the runtime pm. 4390262fd485SChris Wilson */ 4391262fd485SChris Wilson dev_priv->display_irqs_enabled = true; 4392262fd485SChris Wilson if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 4393262fd485SChris Wilson dev_priv->display_irqs_enabled = false; 4394262fd485SChris Wilson 4395317eaa95SLyude dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD; 43969a64c650SLyude Paul /* If we have MST support, we want to avoid doing short HPD IRQ storm 43979a64c650SLyude Paul * detection, as short HPD storms will occur as a natural part of 43989a64c650SLyude Paul * sideband messaging with MST. 43999a64c650SLyude Paul * On older platforms however, IRQ storms can occur with both long and 44009a64c650SLyude Paul * short pulses, as seen on some G4x systems. 44019a64c650SLyude Paul */ 44029a64c650SLyude Paul dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv); 4403317eaa95SLyude 44042ccf2e03SChris Wilson if (HAS_GMCH(dev_priv)) { 44052ccf2e03SChris Wilson if (I915_HAS_HOTPLUG(dev_priv)) 44062ccf2e03SChris Wilson dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 44072ccf2e03SChris Wilson } else { 4408229f31e2SLucas De Marchi if (HAS_PCH_DG1(dev_priv)) 4409229f31e2SLucas De Marchi dev_priv->display.hpd_irq_setup = dg1_hpd_irq_setup; 4410373abf1aSMatt Roper else if (DISPLAY_VER(dev_priv) >= 11) 4411121e758eSDhinakaran Pandiyan dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup; 441270bfb307SMatt Roper else if (IS_GEMINILAKE(dev_priv) || IS_BROXTON(dev_priv)) 4413e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 4414cec3295bSLyude Paul else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP) 4415cec3295bSLyude Paul dev_priv->display.hpd_irq_setup = icp_hpd_irq_setup; 4416c6c30b91SRodrigo Vivi else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT) 44176dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 44186dbf30ceSVille Syrjälä else 44193a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4420f71d4af4SJesse Barnes } 44212ccf2e03SChris Wilson } 442220afbda2SDaniel Vetter 4423fca52a55SDaniel Vetter /** 4424cefcff8fSJoonas Lahtinen * intel_irq_fini - deinitializes IRQ support 4425cefcff8fSJoonas Lahtinen * @i915: i915 device instance 4426cefcff8fSJoonas Lahtinen * 4427cefcff8fSJoonas Lahtinen * This function deinitializes all the IRQ support. 4428cefcff8fSJoonas Lahtinen */ 4429cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915) 4430cefcff8fSJoonas Lahtinen { 4431cefcff8fSJoonas Lahtinen int i; 4432cefcff8fSJoonas Lahtinen 4433cefcff8fSJoonas Lahtinen for (i = 0; i < MAX_L3_SLICES; ++i) 4434cefcff8fSJoonas Lahtinen kfree(i915->l3_parity.remap_info[i]); 4435cefcff8fSJoonas Lahtinen } 4436cefcff8fSJoonas Lahtinen 4437b318b824SVille Syrjälä static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv) 4438b318b824SVille Syrjälä { 4439b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4440b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4441b318b824SVille Syrjälä return cherryview_irq_handler; 4442b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4443b318b824SVille Syrjälä return valleyview_irq_handler; 4444651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4445b318b824SVille Syrjälä return i965_irq_handler; 4446651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4447b318b824SVille Syrjälä return i915_irq_handler; 4448b318b824SVille Syrjälä else 4449b318b824SVille Syrjälä return i8xx_irq_handler; 4450b318b824SVille Syrjälä } else { 445122e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 445297b492f5SLucas De Marchi return dg1_irq_handler; 445322e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4454b318b824SVille Syrjälä return gen11_irq_handler; 4455651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4456b318b824SVille Syrjälä return gen8_irq_handler; 4457b318b824SVille Syrjälä else 44589eae5e27SLucas De Marchi return ilk_irq_handler; 4459b318b824SVille Syrjälä } 4460b318b824SVille Syrjälä } 4461b318b824SVille Syrjälä 4462b318b824SVille Syrjälä static void intel_irq_reset(struct drm_i915_private *dev_priv) 4463b318b824SVille Syrjälä { 4464b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4465b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4466b318b824SVille Syrjälä cherryview_irq_reset(dev_priv); 4467b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4468b318b824SVille Syrjälä valleyview_irq_reset(dev_priv); 4469651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4470b318b824SVille Syrjälä i965_irq_reset(dev_priv); 4471651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4472b318b824SVille Syrjälä i915_irq_reset(dev_priv); 4473b318b824SVille Syrjälä else 4474b318b824SVille Syrjälä i8xx_irq_reset(dev_priv); 4475b318b824SVille Syrjälä } else { 447622e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 447722e26af7SPaulo Zanoni dg1_irq_reset(dev_priv); 447822e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4479b318b824SVille Syrjälä gen11_irq_reset(dev_priv); 4480651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4481b318b824SVille Syrjälä gen8_irq_reset(dev_priv); 4482b318b824SVille Syrjälä else 44839eae5e27SLucas De Marchi ilk_irq_reset(dev_priv); 4484b318b824SVille Syrjälä } 4485b318b824SVille Syrjälä } 4486b318b824SVille Syrjälä 4487b318b824SVille Syrjälä static void intel_irq_postinstall(struct drm_i915_private *dev_priv) 4488b318b824SVille Syrjälä { 4489b318b824SVille Syrjälä if (HAS_GMCH(dev_priv)) { 4490b318b824SVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 4491b318b824SVille Syrjälä cherryview_irq_postinstall(dev_priv); 4492b318b824SVille Syrjälä else if (IS_VALLEYVIEW(dev_priv)) 4493b318b824SVille Syrjälä valleyview_irq_postinstall(dev_priv); 4494651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 4) 4495b318b824SVille Syrjälä i965_irq_postinstall(dev_priv); 4496651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) == 3) 4497b318b824SVille Syrjälä i915_irq_postinstall(dev_priv); 4498b318b824SVille Syrjälä else 4499b318b824SVille Syrjälä i8xx_irq_postinstall(dev_priv); 4500b318b824SVille Syrjälä } else { 450122e26af7SPaulo Zanoni if (GRAPHICS_VER_FULL(dev_priv) >= IP_VER(12, 10)) 450222e26af7SPaulo Zanoni dg1_irq_postinstall(dev_priv); 450322e26af7SPaulo Zanoni else if (GRAPHICS_VER(dev_priv) >= 11) 4504b318b824SVille Syrjälä gen11_irq_postinstall(dev_priv); 4505651e7d48SLucas De Marchi else if (GRAPHICS_VER(dev_priv) >= 8) 4506b318b824SVille Syrjälä gen8_irq_postinstall(dev_priv); 4507b318b824SVille Syrjälä else 45089eae5e27SLucas De Marchi ilk_irq_postinstall(dev_priv); 4509b318b824SVille Syrjälä } 4510b318b824SVille Syrjälä } 4511b318b824SVille Syrjälä 4512cefcff8fSJoonas Lahtinen /** 4513fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4514fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4515fca52a55SDaniel Vetter * 4516fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4517fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4518fca52a55SDaniel Vetter * 4519fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4520fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4521fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4522fca52a55SDaniel Vetter */ 45232aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 45242aeb7d3aSDaniel Vetter { 45258ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4526b318b824SVille Syrjälä int ret; 4527b318b824SVille Syrjälä 45282aeb7d3aSDaniel Vetter /* 45292aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 45302aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 45312aeb7d3aSDaniel Vetter * special cases in our ordering checks. 45322aeb7d3aSDaniel Vetter */ 4533ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 45342aeb7d3aSDaniel Vetter 4535b318b824SVille Syrjälä dev_priv->drm.irq_enabled = true; 4536b318b824SVille Syrjälä 4537b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4538b318b824SVille Syrjälä 4539b318b824SVille Syrjälä ret = request_irq(irq, intel_irq_handler(dev_priv), 4540b318b824SVille Syrjälä IRQF_SHARED, DRIVER_NAME, dev_priv); 4541b318b824SVille Syrjälä if (ret < 0) { 4542b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4543b318b824SVille Syrjälä return ret; 4544b318b824SVille Syrjälä } 4545b318b824SVille Syrjälä 4546b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4547b318b824SVille Syrjälä 4548b318b824SVille Syrjälä return ret; 45492aeb7d3aSDaniel Vetter } 45502aeb7d3aSDaniel Vetter 4551fca52a55SDaniel Vetter /** 4552fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4553fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4554fca52a55SDaniel Vetter * 4555fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4556fca52a55SDaniel Vetter * resources acquired in the init functions. 4557fca52a55SDaniel Vetter */ 45582aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 45592aeb7d3aSDaniel Vetter { 45608ff5446aSThomas Zimmermann int irq = to_pci_dev(dev_priv->drm.dev)->irq; 4561b318b824SVille Syrjälä 4562b318b824SVille Syrjälä /* 4563789fa874SJanusz Krzysztofik * FIXME we can get called twice during driver probe 4564789fa874SJanusz Krzysztofik * error handling as well as during driver remove due to 4565789fa874SJanusz Krzysztofik * intel_modeset_driver_remove() calling us out of sequence. 4566789fa874SJanusz Krzysztofik * Would be nice if it didn't do that... 4567b318b824SVille Syrjälä */ 4568b318b824SVille Syrjälä if (!dev_priv->drm.irq_enabled) 4569b318b824SVille Syrjälä return; 4570b318b824SVille Syrjälä 4571b318b824SVille Syrjälä dev_priv->drm.irq_enabled = false; 4572b318b824SVille Syrjälä 4573b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4574b318b824SVille Syrjälä 4575b318b824SVille Syrjälä free_irq(irq, dev_priv); 4576b318b824SVille Syrjälä 45772aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 4578ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 45792aeb7d3aSDaniel Vetter } 45802aeb7d3aSDaniel Vetter 4581fca52a55SDaniel Vetter /** 4582fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4583fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4584fca52a55SDaniel Vetter * 4585fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4586fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4587fca52a55SDaniel Vetter */ 4588b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4589c67a470bSPaulo Zanoni { 4590b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4591ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = false; 4592315ca4c4SVille Syrjälä intel_synchronize_irq(dev_priv); 4593c67a470bSPaulo Zanoni } 4594c67a470bSPaulo Zanoni 4595fca52a55SDaniel Vetter /** 4596fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4597fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4598fca52a55SDaniel Vetter * 4599fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4600fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4601fca52a55SDaniel Vetter */ 4602b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4603c67a470bSPaulo Zanoni { 4604ad1443f0SSagar Arun Kamble dev_priv->runtime_pm.irqs_enabled = true; 4605b318b824SVille Syrjälä intel_irq_reset(dev_priv); 4606b318b824SVille Syrjälä intel_irq_postinstall(dev_priv); 4607c67a470bSPaulo Zanoni } 4608d64575eeSJani Nikula 4609d64575eeSJani Nikula bool intel_irqs_enabled(struct drm_i915_private *dev_priv) 4610d64575eeSJani Nikula { 4611d64575eeSJani Nikula return dev_priv->runtime_pm.irqs_enabled; 4612d64575eeSJani Nikula } 4613d64575eeSJani Nikula 4614d64575eeSJani Nikula void intel_synchronize_irq(struct drm_i915_private *i915) 4615d64575eeSJani Nikula { 46168ff5446aSThomas Zimmermann synchronize_irq(to_pci_dev(i915->drm.dev)->irq); 4617d64575eeSJani Nikula } 4618320ad343SThomas Zimmermann 4619320ad343SThomas Zimmermann void intel_synchronize_hardirq(struct drm_i915_private *i915) 4620320ad343SThomas Zimmermann { 4621320ad343SThomas Zimmermann synchronize_hardirq(to_pci_dev(i915->drm.dev)->irq); 4622320ad343SThomas Zimmermann } 4623