xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 3160422251b214c7a7a8ef91bb76da012bb44b57)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = {
49e4ce95aaSVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG,
50e4ce95aaSVille Syrjälä };
51e4ce95aaSVille Syrjälä 
5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = {
5323bb4cb5SVille Syrjälä 	[HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
5423bb4cb5SVille Syrjälä };
5523bb4cb5SVille Syrjälä 
563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = {
573a3b3c7dSVille Syrjälä 	[HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
583a3b3c7dSVille Syrjälä };
593a3b3c7dSVille Syrjälä 
607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
61e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
62e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
66e5868a31SEgbert Eich };
67e5868a31SEgbert Eich 
687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
69e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
7073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
71e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74e5868a31SEgbert Eich };
75e5868a31SEgbert Eich 
7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
7774c0b395SVille Syrjälä 	[HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
7826951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
7926951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
8026951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
8126951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
8226951cafSXiong Zhang };
8326951cafSXiong Zhang 
847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
85e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
86e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91e5868a31SEgbert Eich };
92e5868a31SEgbert Eich 
937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
94e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100e5868a31SEgbert Eich };
101e5868a31SEgbert Eich 
1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
103e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109e5868a31SEgbert Eich };
110e5868a31SEgbert Eich 
111e0a20ad7SShashank Sharma /* BXT hpd list */
112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
1137f3561beSSonika Jindal 	[HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
114e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116e0a20ad7SShashank Sharma };
117e0a20ad7SShashank Sharma 
118b796b971SDhinakaran Pandiyan static const u32 hpd_gen11[HPD_NUM_PINS] = {
119b796b971SDhinakaran Pandiyan 	[HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
120b796b971SDhinakaran Pandiyan 	[HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
121b796b971SDhinakaran Pandiyan 	[HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
122b796b971SDhinakaran Pandiyan 	[HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
123121e758eSDhinakaran Pandiyan };
124121e758eSDhinakaran Pandiyan 
125*31604222SAnusha Srivatsa static const u32 hpd_icp[HPD_NUM_PINS] = {
126*31604222SAnusha Srivatsa 	[HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
127*31604222SAnusha Srivatsa 	[HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
128*31604222SAnusha Srivatsa 	[HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
129*31604222SAnusha Srivatsa 	[HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
130*31604222SAnusha Srivatsa 	[HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
131*31604222SAnusha Srivatsa 	[HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
132*31604222SAnusha Srivatsa };
133*31604222SAnusha Srivatsa 
1345c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
135f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1365c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1375c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1385c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1395c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1405c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1415c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1425c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1435c502442SPaulo Zanoni } while (0)
1445c502442SPaulo Zanoni 
1453488d4ebSVille Syrjälä #define GEN3_IRQ_RESET(type) do { \
146a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1475c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
148a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1495c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1505c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1515c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1525c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
153a9d356a6SPaulo Zanoni } while (0)
154a9d356a6SPaulo Zanoni 
155e9e9848aSVille Syrjälä #define GEN2_IRQ_RESET(type) do { \
156e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, 0xffff); \
157e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
158e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, 0); \
159e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
160e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
161e9e9848aSVille Syrjälä 	I915_WRITE16(type##IIR, 0xffff); \
162e9e9848aSVille Syrjälä 	POSTING_READ16(type##IIR); \
163e9e9848aSVille Syrjälä } while (0)
164e9e9848aSVille Syrjälä 
165337ba017SPaulo Zanoni /*
166337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
167337ba017SPaulo Zanoni  */
1683488d4ebSVille Syrjälä static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
169f0f59a00SVille Syrjälä 				    i915_reg_t reg)
170b51a2842SVille Syrjälä {
171b51a2842SVille Syrjälä 	u32 val = I915_READ(reg);
172b51a2842SVille Syrjälä 
173b51a2842SVille Syrjälä 	if (val == 0)
174b51a2842SVille Syrjälä 		return;
175b51a2842SVille Syrjälä 
176b51a2842SVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
177f0f59a00SVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
178b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
179b51a2842SVille Syrjälä 	POSTING_READ(reg);
180b51a2842SVille Syrjälä 	I915_WRITE(reg, 0xffffffff);
181b51a2842SVille Syrjälä 	POSTING_READ(reg);
182b51a2842SVille Syrjälä }
183337ba017SPaulo Zanoni 
184e9e9848aSVille Syrjälä static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
185e9e9848aSVille Syrjälä 				    i915_reg_t reg)
186e9e9848aSVille Syrjälä {
187e9e9848aSVille Syrjälä 	u16 val = I915_READ16(reg);
188e9e9848aSVille Syrjälä 
189e9e9848aSVille Syrjälä 	if (val == 0)
190e9e9848aSVille Syrjälä 		return;
191e9e9848aSVille Syrjälä 
192e9e9848aSVille Syrjälä 	WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
193e9e9848aSVille Syrjälä 	     i915_mmio_reg_offset(reg), val);
194e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
195e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
196e9e9848aSVille Syrjälä 	I915_WRITE16(reg, 0xffff);
197e9e9848aSVille Syrjälä 	POSTING_READ16(reg);
198e9e9848aSVille Syrjälä }
199e9e9848aSVille Syrjälä 
20035079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
2013488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
20235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
2037d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
2047d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
20535079899SPaulo Zanoni } while (0)
20635079899SPaulo Zanoni 
2073488d4ebSVille Syrjälä #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
2083488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, type##IIR); \
20935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
2107d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
2117d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
21235079899SPaulo Zanoni } while (0)
21335079899SPaulo Zanoni 
214e9e9848aSVille Syrjälä #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
215e9e9848aSVille Syrjälä 	gen2_assert_iir_is_zero(dev_priv, type##IIR); \
216e9e9848aSVille Syrjälä 	I915_WRITE16(type##IER, (ier_val)); \
217e9e9848aSVille Syrjälä 	I915_WRITE16(type##IMR, (imr_val)); \
218e9e9848aSVille Syrjälä 	POSTING_READ16(type##IMR); \
219e9e9848aSVille Syrjälä } while (0)
220e9e9848aSVille Syrjälä 
221c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
22226705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
223c9a9a268SImre Deak 
2240706f17cSEgbert Eich /* For display hotplug interrupt */
2250706f17cSEgbert Eich static inline void
2260706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
2270706f17cSEgbert Eich 				     uint32_t mask,
2280706f17cSEgbert Eich 				     uint32_t bits)
2290706f17cSEgbert Eich {
2300706f17cSEgbert Eich 	uint32_t val;
2310706f17cSEgbert Eich 
23267520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
2330706f17cSEgbert Eich 	WARN_ON(bits & ~mask);
2340706f17cSEgbert Eich 
2350706f17cSEgbert Eich 	val = I915_READ(PORT_HOTPLUG_EN);
2360706f17cSEgbert Eich 	val &= ~mask;
2370706f17cSEgbert Eich 	val |= bits;
2380706f17cSEgbert Eich 	I915_WRITE(PORT_HOTPLUG_EN, val);
2390706f17cSEgbert Eich }
2400706f17cSEgbert Eich 
2410706f17cSEgbert Eich /**
2420706f17cSEgbert Eich  * i915_hotplug_interrupt_update - update hotplug interrupt enable
2430706f17cSEgbert Eich  * @dev_priv: driver private
2440706f17cSEgbert Eich  * @mask: bits to update
2450706f17cSEgbert Eich  * @bits: bits to enable
2460706f17cSEgbert Eich  * NOTE: the HPD enable bits are modified both inside and outside
2470706f17cSEgbert Eich  * of an interrupt context. To avoid that read-modify-write cycles
2480706f17cSEgbert Eich  * interfer, these bits are protected by a spinlock. Since this
2490706f17cSEgbert Eich  * function is usually not called from a context where the lock is
2500706f17cSEgbert Eich  * held already, this function acquires the lock itself. A non-locking
2510706f17cSEgbert Eich  * version is also available.
2520706f17cSEgbert Eich  */
2530706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2540706f17cSEgbert Eich 				   uint32_t mask,
2550706f17cSEgbert Eich 				   uint32_t bits)
2560706f17cSEgbert Eich {
2570706f17cSEgbert Eich 	spin_lock_irq(&dev_priv->irq_lock);
2580706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
2590706f17cSEgbert Eich 	spin_unlock_irq(&dev_priv->irq_lock);
2600706f17cSEgbert Eich }
2610706f17cSEgbert Eich 
26296606f3bSOscar Mateo static u32
26396606f3bSOscar Mateo gen11_gt_engine_identity(struct drm_i915_private * const i915,
26496606f3bSOscar Mateo 			 const unsigned int bank, const unsigned int bit);
26596606f3bSOscar Mateo 
266ff047a87SOscar Mateo bool gen11_reset_one_iir(struct drm_i915_private * const i915,
26796606f3bSOscar Mateo 			 const unsigned int bank,
26896606f3bSOscar Mateo 			 const unsigned int bit)
26996606f3bSOscar Mateo {
27096606f3bSOscar Mateo 	void __iomem * const regs = i915->regs;
27196606f3bSOscar Mateo 	u32 dw;
27296606f3bSOscar Mateo 
27396606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
27496606f3bSOscar Mateo 
27596606f3bSOscar Mateo 	dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
27696606f3bSOscar Mateo 	if (dw & BIT(bit)) {
27796606f3bSOscar Mateo 		/*
27896606f3bSOscar Mateo 		 * According to the BSpec, DW_IIR bits cannot be cleared without
27996606f3bSOscar Mateo 		 * first servicing the Selector & Shared IIR registers.
28096606f3bSOscar Mateo 		 */
28196606f3bSOscar Mateo 		gen11_gt_engine_identity(i915, bank, bit);
28296606f3bSOscar Mateo 
28396606f3bSOscar Mateo 		/*
28496606f3bSOscar Mateo 		 * We locked GT INT DW by reading it. If we want to (try
28596606f3bSOscar Mateo 		 * to) recover from this succesfully, we need to clear
28696606f3bSOscar Mateo 		 * our bit, otherwise we are locking the register for
28796606f3bSOscar Mateo 		 * everybody.
28896606f3bSOscar Mateo 		 */
28996606f3bSOscar Mateo 		raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
29096606f3bSOscar Mateo 
29196606f3bSOscar Mateo 		return true;
29296606f3bSOscar Mateo 	}
29396606f3bSOscar Mateo 
29496606f3bSOscar Mateo 	return false;
29596606f3bSOscar Mateo }
29696606f3bSOscar Mateo 
297d9dc34f1SVille Syrjälä /**
298d9dc34f1SVille Syrjälä  * ilk_update_display_irq - update DEIMR
299d9dc34f1SVille Syrjälä  * @dev_priv: driver private
300d9dc34f1SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
301d9dc34f1SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
302d9dc34f1SVille Syrjälä  */
303fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv,
304d9dc34f1SVille Syrjälä 			    uint32_t interrupt_mask,
305d9dc34f1SVille Syrjälä 			    uint32_t enabled_irq_mask)
306036a4a7dSZhenyu Wang {
307d9dc34f1SVille Syrjälä 	uint32_t new_val;
308d9dc34f1SVille Syrjälä 
30967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
3104bc9d430SDaniel Vetter 
311d9dc34f1SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
312d9dc34f1SVille Syrjälä 
3139df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
314c67a470bSPaulo Zanoni 		return;
315c67a470bSPaulo Zanoni 
316d9dc34f1SVille Syrjälä 	new_val = dev_priv->irq_mask;
317d9dc34f1SVille Syrjälä 	new_val &= ~interrupt_mask;
318d9dc34f1SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
319d9dc34f1SVille Syrjälä 
320d9dc34f1SVille Syrjälä 	if (new_val != dev_priv->irq_mask) {
321d9dc34f1SVille Syrjälä 		dev_priv->irq_mask = new_val;
3221ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
3233143a2bfSChris Wilson 		POSTING_READ(DEIMR);
324036a4a7dSZhenyu Wang 	}
325036a4a7dSZhenyu Wang }
326036a4a7dSZhenyu Wang 
32743eaea13SPaulo Zanoni /**
32843eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
32943eaea13SPaulo Zanoni  * @dev_priv: driver private
33043eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
33143eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
33243eaea13SPaulo Zanoni  */
33343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
33443eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
33543eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
33643eaea13SPaulo Zanoni {
33767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
33843eaea13SPaulo Zanoni 
33915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
34015a17aaeSDaniel Vetter 
3419df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
342c67a470bSPaulo Zanoni 		return;
343c67a470bSPaulo Zanoni 
34443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
34543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
34643eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
34743eaea13SPaulo Zanoni }
34843eaea13SPaulo Zanoni 
349480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
35043eaea13SPaulo Zanoni {
35143eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
35231bb59ccSChris Wilson 	POSTING_READ_FW(GTIMR);
35343eaea13SPaulo Zanoni }
35443eaea13SPaulo Zanoni 
355480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
35643eaea13SPaulo Zanoni {
35743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
35843eaea13SPaulo Zanoni }
35943eaea13SPaulo Zanoni 
360f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
361b900b949SImre Deak {
362d02b98b8SOscar Mateo 	WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
363d02b98b8SOscar Mateo 
364bca2bf2aSPandiyan, Dhinakaran 	return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
365b900b949SImre Deak }
366b900b949SImre Deak 
367f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
368a72fbc3aSImre Deak {
369d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
370d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_MASK;
371d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
372d02b98b8SOscar Mateo 		return GEN8_GT_IMR(2);
373d02b98b8SOscar Mateo 	else
374d02b98b8SOscar Mateo 		return GEN6_PMIMR;
375a72fbc3aSImre Deak }
376a72fbc3aSImre Deak 
377f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
378b900b949SImre Deak {
379d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
380d02b98b8SOscar Mateo 		return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
381d02b98b8SOscar Mateo 	else if (INTEL_GEN(dev_priv) >= 8)
382d02b98b8SOscar Mateo 		return GEN8_GT_IER(2);
383d02b98b8SOscar Mateo 	else
384d02b98b8SOscar Mateo 		return GEN6_PMIER;
385b900b949SImre Deak }
386b900b949SImre Deak 
387edbfdb45SPaulo Zanoni /**
388edbfdb45SPaulo Zanoni  * snb_update_pm_irq - update GEN6_PMIMR
389edbfdb45SPaulo Zanoni  * @dev_priv: driver private
390edbfdb45SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
391edbfdb45SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
392edbfdb45SPaulo Zanoni  */
393edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
394edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
395edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
396edbfdb45SPaulo Zanoni {
397605cd25bSPaulo Zanoni 	uint32_t new_val;
398edbfdb45SPaulo Zanoni 
39915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
40015a17aaeSDaniel Vetter 
40167520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
402edbfdb45SPaulo Zanoni 
403f4e9af4fSAkash Goel 	new_val = dev_priv->pm_imr;
404f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
405f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
406f52ecbcfSPaulo Zanoni 
407f4e9af4fSAkash Goel 	if (new_val != dev_priv->pm_imr) {
408f4e9af4fSAkash Goel 		dev_priv->pm_imr = new_val;
409f4e9af4fSAkash Goel 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
410a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
411edbfdb45SPaulo Zanoni 	}
412f52ecbcfSPaulo Zanoni }
413edbfdb45SPaulo Zanoni 
414f4e9af4fSAkash Goel void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
415edbfdb45SPaulo Zanoni {
4169939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4179939fba2SImre Deak 		return;
4189939fba2SImre Deak 
419edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
420edbfdb45SPaulo Zanoni }
421edbfdb45SPaulo Zanoni 
422f4e9af4fSAkash Goel static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
4239939fba2SImre Deak {
4249939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
4259939fba2SImre Deak }
4269939fba2SImre Deak 
427f4e9af4fSAkash Goel void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
428edbfdb45SPaulo Zanoni {
4299939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
4309939fba2SImre Deak 		return;
4319939fba2SImre Deak 
432f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, mask);
433f4e9af4fSAkash Goel }
434f4e9af4fSAkash Goel 
4353814fd77SOscar Mateo static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
436f4e9af4fSAkash Goel {
437f4e9af4fSAkash Goel 	i915_reg_t reg = gen6_pm_iir(dev_priv);
438f4e9af4fSAkash Goel 
43967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
440f4e9af4fSAkash Goel 
441f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
442f4e9af4fSAkash Goel 	I915_WRITE(reg, reset_mask);
443f4e9af4fSAkash Goel 	POSTING_READ(reg);
444f4e9af4fSAkash Goel }
445f4e9af4fSAkash Goel 
4463814fd77SOscar Mateo static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
447f4e9af4fSAkash Goel {
44867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
449f4e9af4fSAkash Goel 
450f4e9af4fSAkash Goel 	dev_priv->pm_ier |= enable_mask;
451f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
452f4e9af4fSAkash Goel 	gen6_unmask_pm_irq(dev_priv, enable_mask);
453f4e9af4fSAkash Goel 	/* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
454f4e9af4fSAkash Goel }
455f4e9af4fSAkash Goel 
4563814fd77SOscar Mateo static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
457f4e9af4fSAkash Goel {
45867520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
459f4e9af4fSAkash Goel 
460f4e9af4fSAkash Goel 	dev_priv->pm_ier &= ~disable_mask;
461f4e9af4fSAkash Goel 	__gen6_mask_pm_irq(dev_priv, disable_mask);
462f4e9af4fSAkash Goel 	I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
463f4e9af4fSAkash Goel 	/* though a barrier is missing here, but don't really need a one */
464edbfdb45SPaulo Zanoni }
465edbfdb45SPaulo Zanoni 
466d02b98b8SOscar Mateo void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
467d02b98b8SOscar Mateo {
468d02b98b8SOscar Mateo 	spin_lock_irq(&dev_priv->irq_lock);
469d02b98b8SOscar Mateo 
47096606f3bSOscar Mateo 	while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
47196606f3bSOscar Mateo 		;
472d02b98b8SOscar Mateo 
473d02b98b8SOscar Mateo 	dev_priv->gt_pm.rps.pm_iir = 0;
474d02b98b8SOscar Mateo 
475d02b98b8SOscar Mateo 	spin_unlock_irq(&dev_priv->irq_lock);
476d02b98b8SOscar Mateo }
477d02b98b8SOscar Mateo 
478dc97997aSChris Wilson void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
4793cc134e3SImre Deak {
4803cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
481f4e9af4fSAkash Goel 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
482562d9baeSSagar Arun Kamble 	dev_priv->gt_pm.rps.pm_iir = 0;
4833cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
4843cc134e3SImre Deak }
4853cc134e3SImre Deak 
48691d14251STvrtko Ursulin void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
487b900b949SImre Deak {
488562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
489562d9baeSSagar Arun Kamble 
490562d9baeSSagar Arun Kamble 	if (READ_ONCE(rps->interrupts_enabled))
491f2a91d1aSChris Wilson 		return;
492f2a91d1aSChris Wilson 
493b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
494562d9baeSSagar Arun Kamble 	WARN_ON_ONCE(rps->pm_iir);
49596606f3bSOscar Mateo 
496d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
49796606f3bSOscar Mateo 		WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
498d02b98b8SOscar Mateo 	else
499c33d247dSChris Wilson 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
50096606f3bSOscar Mateo 
501562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = true;
502b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
50378e68d36SImre Deak 
504b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
505b900b949SImre Deak }
506b900b949SImre Deak 
50791d14251STvrtko Ursulin void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
508b900b949SImre Deak {
509562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
510562d9baeSSagar Arun Kamble 
511562d9baeSSagar Arun Kamble 	if (!READ_ONCE(rps->interrupts_enabled))
512f2a91d1aSChris Wilson 		return;
513f2a91d1aSChris Wilson 
514d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
515562d9baeSSagar Arun Kamble 	rps->interrupts_enabled = false;
5169939fba2SImre Deak 
517b20e3cfeSDave Gordon 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
5189939fba2SImre Deak 
519f4e9af4fSAkash Goel 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
52058072ccbSImre Deak 
52158072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
52291c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
523c33d247dSChris Wilson 
524c33d247dSChris Wilson 	/* Now that we will not be generating any more work, flush any
5253814fd77SOscar Mateo 	 * outstanding tasks. As we are called on the RPS idle path,
526c33d247dSChris Wilson 	 * we will reset the GPU to minimum frequencies, so the current
527c33d247dSChris Wilson 	 * state of the worker can be discarded.
528c33d247dSChris Wilson 	 */
529562d9baeSSagar Arun Kamble 	cancel_work_sync(&rps->work);
530d02b98b8SOscar Mateo 	if (INTEL_GEN(dev_priv) >= 11)
531d02b98b8SOscar Mateo 		gen11_reset_rps_interrupts(dev_priv);
532d02b98b8SOscar Mateo 	else
533c33d247dSChris Wilson 		gen6_reset_rps_interrupts(dev_priv);
534b900b949SImre Deak }
535b900b949SImre Deak 
53626705e20SSagar Arun Kamble void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
53726705e20SSagar Arun Kamble {
5381be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5391be333d3SSagar Arun Kamble 
54026705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
54126705e20SSagar Arun Kamble 	gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
54226705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
54326705e20SSagar Arun Kamble }
54426705e20SSagar Arun Kamble 
54526705e20SSagar Arun Kamble void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
54626705e20SSagar Arun Kamble {
5471be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5481be333d3SSagar Arun Kamble 
54926705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
55026705e20SSagar Arun Kamble 	if (!dev_priv->guc.interrupts_enabled) {
55126705e20SSagar Arun Kamble 		WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
55226705e20SSagar Arun Kamble 				       dev_priv->pm_guc_events);
55326705e20SSagar Arun Kamble 		dev_priv->guc.interrupts_enabled = true;
55426705e20SSagar Arun Kamble 		gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
55526705e20SSagar Arun Kamble 	}
55626705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
55726705e20SSagar Arun Kamble }
55826705e20SSagar Arun Kamble 
55926705e20SSagar Arun Kamble void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
56026705e20SSagar Arun Kamble {
5611be333d3SSagar Arun Kamble 	assert_rpm_wakelock_held(dev_priv);
5621be333d3SSagar Arun Kamble 
56326705e20SSagar Arun Kamble 	spin_lock_irq(&dev_priv->irq_lock);
56426705e20SSagar Arun Kamble 	dev_priv->guc.interrupts_enabled = false;
56526705e20SSagar Arun Kamble 
56626705e20SSagar Arun Kamble 	gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
56726705e20SSagar Arun Kamble 
56826705e20SSagar Arun Kamble 	spin_unlock_irq(&dev_priv->irq_lock);
56926705e20SSagar Arun Kamble 	synchronize_irq(dev_priv->drm.irq);
57026705e20SSagar Arun Kamble 
57126705e20SSagar Arun Kamble 	gen9_reset_guc_interrupts(dev_priv);
57226705e20SSagar Arun Kamble }
57326705e20SSagar Arun Kamble 
5740961021aSBen Widawsky /**
5753a3b3c7dSVille Syrjälä  * bdw_update_port_irq - update DE port interrupt
5763a3b3c7dSVille Syrjälä  * @dev_priv: driver private
5773a3b3c7dSVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
5783a3b3c7dSVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
5793a3b3c7dSVille Syrjälä  */
5803a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
5813a3b3c7dSVille Syrjälä 				uint32_t interrupt_mask,
5823a3b3c7dSVille Syrjälä 				uint32_t enabled_irq_mask)
5833a3b3c7dSVille Syrjälä {
5843a3b3c7dSVille Syrjälä 	uint32_t new_val;
5853a3b3c7dSVille Syrjälä 	uint32_t old_val;
5863a3b3c7dSVille Syrjälä 
58767520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
5883a3b3c7dSVille Syrjälä 
5893a3b3c7dSVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
5903a3b3c7dSVille Syrjälä 
5913a3b3c7dSVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
5923a3b3c7dSVille Syrjälä 		return;
5933a3b3c7dSVille Syrjälä 
5943a3b3c7dSVille Syrjälä 	old_val = I915_READ(GEN8_DE_PORT_IMR);
5953a3b3c7dSVille Syrjälä 
5963a3b3c7dSVille Syrjälä 	new_val = old_val;
5973a3b3c7dSVille Syrjälä 	new_val &= ~interrupt_mask;
5983a3b3c7dSVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
5993a3b3c7dSVille Syrjälä 
6003a3b3c7dSVille Syrjälä 	if (new_val != old_val) {
6013a3b3c7dSVille Syrjälä 		I915_WRITE(GEN8_DE_PORT_IMR, new_val);
6023a3b3c7dSVille Syrjälä 		POSTING_READ(GEN8_DE_PORT_IMR);
6033a3b3c7dSVille Syrjälä 	}
6043a3b3c7dSVille Syrjälä }
6053a3b3c7dSVille Syrjälä 
6063a3b3c7dSVille Syrjälä /**
607013d3752SVille Syrjälä  * bdw_update_pipe_irq - update DE pipe interrupt
608013d3752SVille Syrjälä  * @dev_priv: driver private
609013d3752SVille Syrjälä  * @pipe: pipe whose interrupt to update
610013d3752SVille Syrjälä  * @interrupt_mask: mask of interrupt bits to update
611013d3752SVille Syrjälä  * @enabled_irq_mask: mask of interrupt bits to enable
612013d3752SVille Syrjälä  */
613013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
614013d3752SVille Syrjälä 			 enum pipe pipe,
615013d3752SVille Syrjälä 			 uint32_t interrupt_mask,
616013d3752SVille Syrjälä 			 uint32_t enabled_irq_mask)
617013d3752SVille Syrjälä {
618013d3752SVille Syrjälä 	uint32_t new_val;
619013d3752SVille Syrjälä 
62067520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
621013d3752SVille Syrjälä 
622013d3752SVille Syrjälä 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
623013d3752SVille Syrjälä 
624013d3752SVille Syrjälä 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
625013d3752SVille Syrjälä 		return;
626013d3752SVille Syrjälä 
627013d3752SVille Syrjälä 	new_val = dev_priv->de_irq_mask[pipe];
628013d3752SVille Syrjälä 	new_val &= ~interrupt_mask;
629013d3752SVille Syrjälä 	new_val |= (~enabled_irq_mask & interrupt_mask);
630013d3752SVille Syrjälä 
631013d3752SVille Syrjälä 	if (new_val != dev_priv->de_irq_mask[pipe]) {
632013d3752SVille Syrjälä 		dev_priv->de_irq_mask[pipe] = new_val;
633013d3752SVille Syrjälä 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
634013d3752SVille Syrjälä 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
635013d3752SVille Syrjälä 	}
636013d3752SVille Syrjälä }
637013d3752SVille Syrjälä 
638013d3752SVille Syrjälä /**
639fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
640fee884edSDaniel Vetter  * @dev_priv: driver private
641fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
642fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
643fee884edSDaniel Vetter  */
64447339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
645fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
646fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
647fee884edSDaniel Vetter {
648fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
649fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
650fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
651fee884edSDaniel Vetter 
65215a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
65315a17aaeSDaniel Vetter 
65467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
655fee884edSDaniel Vetter 
6569df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
657c67a470bSPaulo Zanoni 		return;
658c67a470bSPaulo Zanoni 
659fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
660fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
661fee884edSDaniel Vetter }
6628664281bSPaulo Zanoni 
6636b12ca56SVille Syrjälä u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
6646b12ca56SVille Syrjälä 			      enum pipe pipe)
6657c463586SKeith Packard {
6666b12ca56SVille Syrjälä 	u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
66710c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
66810c59c51SImre Deak 
6696b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
6706b12ca56SVille Syrjälä 
6716b12ca56SVille Syrjälä 	if (INTEL_GEN(dev_priv) < 5)
6726b12ca56SVille Syrjälä 		goto out;
6736b12ca56SVille Syrjälä 
67410c59c51SImre Deak 	/*
675724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
676724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
67710c59c51SImre Deak 	 */
67810c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
67910c59c51SImre Deak 		return 0;
680724a6905SVille Syrjälä 	/*
681724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
682724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
683724a6905SVille Syrjälä 	 */
684724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
685724a6905SVille Syrjälä 		return 0;
68610c59c51SImre Deak 
68710c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
68810c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
68910c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
69010c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
69110c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
69210c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
69310c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
69410c59c51SImre Deak 
6956b12ca56SVille Syrjälä out:
6966b12ca56SVille Syrjälä 	WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
6976b12ca56SVille Syrjälä 		  status_mask & ~PIPESTAT_INT_STATUS_MASK,
6986b12ca56SVille Syrjälä 		  "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
6996b12ca56SVille Syrjälä 		  pipe_name(pipe), enable_mask, status_mask);
7006b12ca56SVille Syrjälä 
70110c59c51SImre Deak 	return enable_mask;
70210c59c51SImre Deak }
70310c59c51SImre Deak 
7046b12ca56SVille Syrjälä void i915_enable_pipestat(struct drm_i915_private *dev_priv,
7056b12ca56SVille Syrjälä 			  enum pipe pipe, u32 status_mask)
706755e9019SImre Deak {
7076b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
708755e9019SImre Deak 	u32 enable_mask;
709755e9019SImre Deak 
7106b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7116b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7126b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7136b12ca56SVille Syrjälä 
7146b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7156b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7166b12ca56SVille Syrjälä 
7176b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
7186b12ca56SVille Syrjälä 		return;
7196b12ca56SVille Syrjälä 
7206b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
7216b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7226b12ca56SVille Syrjälä 
7236b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7246b12ca56SVille Syrjälä 	POSTING_READ(reg);
725755e9019SImre Deak }
726755e9019SImre Deak 
7276b12ca56SVille Syrjälä void i915_disable_pipestat(struct drm_i915_private *dev_priv,
7286b12ca56SVille Syrjälä 			   enum pipe pipe, u32 status_mask)
729755e9019SImre Deak {
7306b12ca56SVille Syrjälä 	i915_reg_t reg = PIPESTAT(pipe);
731755e9019SImre Deak 	u32 enable_mask;
732755e9019SImre Deak 
7336b12ca56SVille Syrjälä 	WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
7346b12ca56SVille Syrjälä 		  "pipe %c: status_mask=0x%x\n",
7356b12ca56SVille Syrjälä 		  pipe_name(pipe), status_mask);
7366b12ca56SVille Syrjälä 
7376b12ca56SVille Syrjälä 	lockdep_assert_held(&dev_priv->irq_lock);
7386b12ca56SVille Syrjälä 	WARN_ON(!intel_irqs_enabled(dev_priv));
7396b12ca56SVille Syrjälä 
7406b12ca56SVille Syrjälä 	if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
7416b12ca56SVille Syrjälä 		return;
7426b12ca56SVille Syrjälä 
7436b12ca56SVille Syrjälä 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
7446b12ca56SVille Syrjälä 	enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
7456b12ca56SVille Syrjälä 
7466b12ca56SVille Syrjälä 	I915_WRITE(reg, enable_mask | status_mask);
7476b12ca56SVille Syrjälä 	POSTING_READ(reg);
748755e9019SImre Deak }
749755e9019SImre Deak 
750c0e09200SDave Airlie /**
751f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
75214bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
75301c66889SZhao Yakui  */
75491d14251STvrtko Ursulin static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
75501c66889SZhao Yakui {
75691d14251STvrtko Ursulin 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
757f49e38ddSJani Nikula 		return;
758f49e38ddSJani Nikula 
75913321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
76001c66889SZhao Yakui 
761755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
76291d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 4)
7633b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
764755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7651ec14ad3SChris Wilson 
76613321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
76701c66889SZhao Yakui }
76801c66889SZhao Yakui 
769f75f3746SVille Syrjälä /*
770f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
771f75f3746SVille Syrjälä  * around the vertical blanking period.
772f75f3746SVille Syrjälä  *
773f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
774f75f3746SVille Syrjälä  *  vblank_start >= 3
775f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
776f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
777f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
778f75f3746SVille Syrjälä  *
779f75f3746SVille Syrjälä  *           start of vblank:
780f75f3746SVille Syrjälä  *           latch double buffered registers
781f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
782f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
783f75f3746SVille Syrjälä  *           |
784f75f3746SVille Syrjälä  *           |          frame start:
785f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
786f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
787f75f3746SVille Syrjälä  *           |          |
788f75f3746SVille Syrjälä  *           |          |  start of vsync:
789f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
790f75f3746SVille Syrjälä  *           |          |  |
791f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
792f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
793f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
794f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
795f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
796f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
797f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
798f75f3746SVille Syrjälä  *       |          |                                         |
799f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
800f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
801f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
802f75f3746SVille Syrjälä  *
803f75f3746SVille Syrjälä  * x  = horizontal active
804f75f3746SVille Syrjälä  * _  = horizontal blanking
805f75f3746SVille Syrjälä  * hs = horizontal sync
806f75f3746SVille Syrjälä  * va = vertical active
807f75f3746SVille Syrjälä  * vb = vertical blanking
808f75f3746SVille Syrjälä  * vs = vertical sync
809f75f3746SVille Syrjälä  * vbs = vblank_start (number)
810f75f3746SVille Syrjälä  *
811f75f3746SVille Syrjälä  * Summary:
812f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
813f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
814f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
815f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
816f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
817f75f3746SVille Syrjälä  */
818f75f3746SVille Syrjälä 
81942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
82042f52ef8SKeith Packard  * we use as a pipe index
82142f52ef8SKeith Packard  */
82288e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8230a3e67a4SJesse Barnes {
824fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
825f0f59a00SVille Syrjälä 	i915_reg_t high_frame, low_frame;
8260b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
8275caa0feaSDaniel Vetter 	const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
828694e409dSVille Syrjälä 	unsigned long irqflags;
829391f75e2SVille Syrjälä 
8300b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
8310b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
8320b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
8330b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
8340b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
835391f75e2SVille Syrjälä 
8360b2a8e09SVille Syrjälä 	/* Convert to pixel count */
8370b2a8e09SVille Syrjälä 	vbl_start *= htotal;
8380b2a8e09SVille Syrjälä 
8390b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
8400b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
8410b2a8e09SVille Syrjälä 
8429db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
8439db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
8445eddb70bSChris Wilson 
845694e409dSVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
846694e409dSVille Syrjälä 
8470a3e67a4SJesse Barnes 	/*
8480a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
8490a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
8500a3e67a4SJesse Barnes 	 * register.
8510a3e67a4SJesse Barnes 	 */
8520a3e67a4SJesse Barnes 	do {
853694e409dSVille Syrjälä 		high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
854694e409dSVille Syrjälä 		low   = I915_READ_FW(low_frame);
855694e409dSVille Syrjälä 		high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
8560a3e67a4SJesse Barnes 	} while (high1 != high2);
8570a3e67a4SJesse Barnes 
858694e409dSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
859694e409dSVille Syrjälä 
8605eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
861391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
8625eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
863391f75e2SVille Syrjälä 
864391f75e2SVille Syrjälä 	/*
865391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
866391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
867391f75e2SVille Syrjälä 	 * counter against vblank start.
868391f75e2SVille Syrjälä 	 */
869edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8700a3e67a4SJesse Barnes }
8710a3e67a4SJesse Barnes 
872974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
8739880b7a5SJesse Barnes {
874fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
8759880b7a5SJesse Barnes 
876649636efSVille Syrjälä 	return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
8779880b7a5SJesse Barnes }
8789880b7a5SJesse Barnes 
879aec0246fSUma Shankar /*
880aec0246fSUma Shankar  * On certain encoders on certain platforms, pipe
881aec0246fSUma Shankar  * scanline register will not work to get the scanline,
882aec0246fSUma Shankar  * since the timings are driven from the PORT or issues
883aec0246fSUma Shankar  * with scanline register updates.
884aec0246fSUma Shankar  * This function will use Framestamp and current
885aec0246fSUma Shankar  * timestamp registers to calculate the scanline.
886aec0246fSUma Shankar  */
887aec0246fSUma Shankar static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
888aec0246fSUma Shankar {
889aec0246fSUma Shankar 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
890aec0246fSUma Shankar 	struct drm_vblank_crtc *vblank =
891aec0246fSUma Shankar 		&crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
892aec0246fSUma Shankar 	const struct drm_display_mode *mode = &vblank->hwmode;
893aec0246fSUma Shankar 	u32 vblank_start = mode->crtc_vblank_start;
894aec0246fSUma Shankar 	u32 vtotal = mode->crtc_vtotal;
895aec0246fSUma Shankar 	u32 htotal = mode->crtc_htotal;
896aec0246fSUma Shankar 	u32 clock = mode->crtc_clock;
897aec0246fSUma Shankar 	u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
898aec0246fSUma Shankar 
899aec0246fSUma Shankar 	/*
900aec0246fSUma Shankar 	 * To avoid the race condition where we might cross into the
901aec0246fSUma Shankar 	 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
902aec0246fSUma Shankar 	 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
903aec0246fSUma Shankar 	 * during the same frame.
904aec0246fSUma Shankar 	 */
905aec0246fSUma Shankar 	do {
906aec0246fSUma Shankar 		/*
907aec0246fSUma Shankar 		 * This field provides read back of the display
908aec0246fSUma Shankar 		 * pipe frame time stamp. The time stamp value
909aec0246fSUma Shankar 		 * is sampled at every start of vertical blank.
910aec0246fSUma Shankar 		 */
911aec0246fSUma Shankar 		scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
912aec0246fSUma Shankar 
913aec0246fSUma Shankar 		/*
914aec0246fSUma Shankar 		 * The TIMESTAMP_CTR register has the current
915aec0246fSUma Shankar 		 * time stamp value.
916aec0246fSUma Shankar 		 */
917aec0246fSUma Shankar 		scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
918aec0246fSUma Shankar 
919aec0246fSUma Shankar 		scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
920aec0246fSUma Shankar 	} while (scan_post_time != scan_prev_time);
921aec0246fSUma Shankar 
922aec0246fSUma Shankar 	scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
923aec0246fSUma Shankar 					clock), 1000 * htotal);
924aec0246fSUma Shankar 	scanline = min(scanline, vtotal - 1);
925aec0246fSUma Shankar 	scanline = (scanline + vblank_start) % vtotal;
926aec0246fSUma Shankar 
927aec0246fSUma Shankar 	return scanline;
928aec0246fSUma Shankar }
929aec0246fSUma Shankar 
93075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
931a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
932a225f079SVille Syrjälä {
933a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
934fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
9355caa0feaSDaniel Vetter 	const struct drm_display_mode *mode;
9365caa0feaSDaniel Vetter 	struct drm_vblank_crtc *vblank;
937a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
93880715b2fSVille Syrjälä 	int position, vtotal;
939a225f079SVille Syrjälä 
94072259536SVille Syrjälä 	if (!crtc->active)
94172259536SVille Syrjälä 		return -1;
94272259536SVille Syrjälä 
9435caa0feaSDaniel Vetter 	vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
9445caa0feaSDaniel Vetter 	mode = &vblank->hwmode;
9455caa0feaSDaniel Vetter 
946aec0246fSUma Shankar 	if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
947aec0246fSUma Shankar 		return __intel_get_crtc_scanline_from_timestamp(crtc);
948aec0246fSUma Shankar 
94980715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
950a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
951a225f079SVille Syrjälä 		vtotal /= 2;
952a225f079SVille Syrjälä 
95391d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv))
95475aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
955a225f079SVille Syrjälä 	else
95675aa3f63SVille Syrjälä 		position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
957a225f079SVille Syrjälä 
958a225f079SVille Syrjälä 	/*
95941b578fbSJesse Barnes 	 * On HSW, the DSL reg (0x70000) appears to return 0 if we
96041b578fbSJesse Barnes 	 * read it just before the start of vblank.  So try it again
96141b578fbSJesse Barnes 	 * so we don't accidentally end up spanning a vblank frame
96241b578fbSJesse Barnes 	 * increment, causing the pipe_update_end() code to squak at us.
96341b578fbSJesse Barnes 	 *
96441b578fbSJesse Barnes 	 * The nature of this problem means we can't simply check the ISR
96541b578fbSJesse Barnes 	 * bit and return the vblank start value; nor can we use the scanline
96641b578fbSJesse Barnes 	 * debug register in the transcoder as it appears to have the same
96741b578fbSJesse Barnes 	 * problem.  We may need to extend this to include other platforms,
96841b578fbSJesse Barnes 	 * but so far testing only shows the problem on HSW.
96941b578fbSJesse Barnes 	 */
97091d14251STvrtko Ursulin 	if (HAS_DDI(dev_priv) && !position) {
97141b578fbSJesse Barnes 		int i, temp;
97241b578fbSJesse Barnes 
97341b578fbSJesse Barnes 		for (i = 0; i < 100; i++) {
97441b578fbSJesse Barnes 			udelay(1);
975707bdd3fSVille Syrjälä 			temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
97641b578fbSJesse Barnes 			if (temp != position) {
97741b578fbSJesse Barnes 				position = temp;
97841b578fbSJesse Barnes 				break;
97941b578fbSJesse Barnes 			}
98041b578fbSJesse Barnes 		}
98141b578fbSJesse Barnes 	}
98241b578fbSJesse Barnes 
98341b578fbSJesse Barnes 	/*
98480715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
98580715b2fSVille Syrjälä 	 * scanline_offset adjustment.
986a225f079SVille Syrjälä 	 */
98780715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
988a225f079SVille Syrjälä }
989a225f079SVille Syrjälä 
9901bf6ad62SDaniel Vetter static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
9911bf6ad62SDaniel Vetter 				     bool in_vblank_irq, int *vpos, int *hpos,
9923bb403bfSVille Syrjälä 				     ktime_t *stime, ktime_t *etime,
9933bb403bfSVille Syrjälä 				     const struct drm_display_mode *mode)
9940af7e4dfSMario Kleiner {
995fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
99698187836SVille Syrjälä 	struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
99798187836SVille Syrjälä 								pipe);
9983aa18df8SVille Syrjälä 	int position;
99978e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
1000ad3543edSMario Kleiner 	unsigned long irqflags;
10010af7e4dfSMario Kleiner 
1002fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
10030af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
10049db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
10051bf6ad62SDaniel Vetter 		return false;
10060af7e4dfSMario Kleiner 	}
10070af7e4dfSMario Kleiner 
1008c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
100978e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
1010c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
1011c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
1012c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
10130af7e4dfSMario Kleiner 
1014d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1015d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
1016d31faf65SVille Syrjälä 		vbl_end /= 2;
1017d31faf65SVille Syrjälä 		vtotal /= 2;
1018d31faf65SVille Syrjälä 	}
1019d31faf65SVille Syrjälä 
1020ad3543edSMario Kleiner 	/*
1021ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
1022ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
1023ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
1024ad3543edSMario Kleiner 	 */
1025ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1026ad3543edSMario Kleiner 
1027ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1028ad3543edSMario Kleiner 
1029ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
1030ad3543edSMario Kleiner 	if (stime)
1031ad3543edSMario Kleiner 		*stime = ktime_get();
1032ad3543edSMario Kleiner 
103391d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
10340af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
10350af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
10360af7e4dfSMario Kleiner 		 */
1037a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
10380af7e4dfSMario Kleiner 	} else {
10390af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
10400af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
10410af7e4dfSMario Kleiner 		 * scanout position.
10420af7e4dfSMario Kleiner 		 */
104375aa3f63SVille Syrjälä 		position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
10440af7e4dfSMario Kleiner 
10453aa18df8SVille Syrjälä 		/* convert to pixel counts */
10463aa18df8SVille Syrjälä 		vbl_start *= htotal;
10473aa18df8SVille Syrjälä 		vbl_end *= htotal;
10483aa18df8SVille Syrjälä 		vtotal *= htotal;
104978e8fc6bSVille Syrjälä 
105078e8fc6bSVille Syrjälä 		/*
10517e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
10527e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
10537e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
10547e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
10557e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
10567e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
10577e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
10587e78f1cbSVille Syrjälä 		 */
10597e78f1cbSVille Syrjälä 		if (position >= vtotal)
10607e78f1cbSVille Syrjälä 			position = vtotal - 1;
10617e78f1cbSVille Syrjälä 
10627e78f1cbSVille Syrjälä 		/*
106378e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
106478e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
106578e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
106678e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
106778e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
106878e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
106978e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
107078e8fc6bSVille Syrjälä 		 */
107178e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
10723aa18df8SVille Syrjälä 	}
10733aa18df8SVille Syrjälä 
1074ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
1075ad3543edSMario Kleiner 	if (etime)
1076ad3543edSMario Kleiner 		*etime = ktime_get();
1077ad3543edSMario Kleiner 
1078ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1079ad3543edSMario Kleiner 
1080ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1081ad3543edSMario Kleiner 
10823aa18df8SVille Syrjälä 	/*
10833aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
10843aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
10853aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
10863aa18df8SVille Syrjälä 	 * up since vbl_end.
10873aa18df8SVille Syrjälä 	 */
10883aa18df8SVille Syrjälä 	if (position >= vbl_start)
10893aa18df8SVille Syrjälä 		position -= vbl_end;
10903aa18df8SVille Syrjälä 	else
10913aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
10923aa18df8SVille Syrjälä 
109391d14251STvrtko Ursulin 	if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
10943aa18df8SVille Syrjälä 		*vpos = position;
10953aa18df8SVille Syrjälä 		*hpos = 0;
10963aa18df8SVille Syrjälä 	} else {
10970af7e4dfSMario Kleiner 		*vpos = position / htotal;
10980af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
10990af7e4dfSMario Kleiner 	}
11000af7e4dfSMario Kleiner 
11011bf6ad62SDaniel Vetter 	return true;
11020af7e4dfSMario Kleiner }
11030af7e4dfSMario Kleiner 
1104a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
1105a225f079SVille Syrjälä {
1106fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1107a225f079SVille Syrjälä 	unsigned long irqflags;
1108a225f079SVille Syrjälä 	int position;
1109a225f079SVille Syrjälä 
1110a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1111a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
1112a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1113a225f079SVille Syrjälä 
1114a225f079SVille Syrjälä 	return position;
1115a225f079SVille Syrjälä }
1116a225f079SVille Syrjälä 
111791d14251STvrtko Ursulin static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
1118f97108d1SJesse Barnes {
1119b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11209270388eSDaniel Vetter 	u8 new_delay;
11219270388eSDaniel Vetter 
1122d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1123f97108d1SJesse Barnes 
112473edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
112573edd18fSDaniel Vetter 
112620e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11279270388eSDaniel Vetter 
11287648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1129b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1130b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1131f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1132f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1133f97108d1SJesse Barnes 
1134f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1135b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
113620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
113720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
113820e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
113920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1140b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
114120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
114220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
114320e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
114420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1145f97108d1SJesse Barnes 	}
1146f97108d1SJesse Barnes 
114791d14251STvrtko Ursulin 	if (ironlake_set_drps(dev_priv, new_delay))
114820e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1149f97108d1SJesse Barnes 
1150d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11519270388eSDaniel Vetter 
1152f97108d1SJesse Barnes 	return;
1153f97108d1SJesse Barnes }
1154f97108d1SJesse Barnes 
11550bc40be8STvrtko Ursulin static void notify_ring(struct intel_engine_cs *engine)
1156549f7365SChris Wilson {
1157e61e0f51SChris Wilson 	struct i915_request *rq = NULL;
115856299fb7SChris Wilson 	struct intel_wait *wait;
1159dffabc8fSTvrtko Ursulin 
1160bcbd5c33SChris Wilson 	if (!engine->breadcrumbs.irq_armed)
1161bcbd5c33SChris Wilson 		return;
1162bcbd5c33SChris Wilson 
11632246bea6SChris Wilson 	atomic_inc(&engine->irq_count);
1164538b257dSChris Wilson 	set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
116556299fb7SChris Wilson 
116661d3dc70SChris Wilson 	spin_lock(&engine->breadcrumbs.irq_lock);
116761d3dc70SChris Wilson 	wait = engine->breadcrumbs.irq_wait;
116856299fb7SChris Wilson 	if (wait) {
116917b51ad8SChris Wilson 		bool wakeup = engine->irq_seqno_barrier;
117017b51ad8SChris Wilson 
117156299fb7SChris Wilson 		/* We use a callback from the dma-fence to submit
117256299fb7SChris Wilson 		 * requests after waiting on our own requests. To
117356299fb7SChris Wilson 		 * ensure minimum delay in queuing the next request to
117456299fb7SChris Wilson 		 * hardware, signal the fence now rather than wait for
117556299fb7SChris Wilson 		 * the signaler to be woken up. We still wake up the
117656299fb7SChris Wilson 		 * waiter in order to handle the irq-seqno coherency
117756299fb7SChris Wilson 		 * issues (we may receive the interrupt before the
117856299fb7SChris Wilson 		 * seqno is written, see __i915_request_irq_complete())
117956299fb7SChris Wilson 		 * and to handle coalescing of multiple seqno updates
118056299fb7SChris Wilson 		 * and many waiters.
118156299fb7SChris Wilson 		 */
118256299fb7SChris Wilson 		if (i915_seqno_passed(intel_engine_get_seqno(engine),
118317b51ad8SChris Wilson 				      wait->seqno)) {
1184e61e0f51SChris Wilson 			struct i915_request *waiter = wait->request;
1185de4d2106SChris Wilson 
118617b51ad8SChris Wilson 			wakeup = true;
118717b51ad8SChris Wilson 			if (!test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
1188de4d2106SChris Wilson 				      &waiter->fence.flags) &&
1189de4d2106SChris Wilson 			    intel_wait_check_request(wait, waiter))
1190e61e0f51SChris Wilson 				rq = i915_request_get(waiter);
119117b51ad8SChris Wilson 		}
119256299fb7SChris Wilson 
119317b51ad8SChris Wilson 		if (wakeup)
119456299fb7SChris Wilson 			wake_up_process(wait->tsk);
119567b807a8SChris Wilson 	} else {
1196bcbd5c33SChris Wilson 		if (engine->breadcrumbs.irq_armed)
119767b807a8SChris Wilson 			__intel_engine_disarm_breadcrumbs(engine);
119856299fb7SChris Wilson 	}
119961d3dc70SChris Wilson 	spin_unlock(&engine->breadcrumbs.irq_lock);
120056299fb7SChris Wilson 
120124754d75SChris Wilson 	if (rq) {
120256299fb7SChris Wilson 		dma_fence_signal(&rq->fence);
12034e9a8befSChris Wilson 		GEM_BUG_ON(!i915_request_completed(rq));
1204e61e0f51SChris Wilson 		i915_request_put(rq);
120524754d75SChris Wilson 	}
120656299fb7SChris Wilson 
120756299fb7SChris Wilson 	trace_intel_engine_notify(engine, wait);
1208549f7365SChris Wilson }
1209549f7365SChris Wilson 
121043cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
121143cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
121231685c25SDeepak S {
1213679cb6c1SMika Kuoppala 	ei->ktime = ktime_get_raw();
121443cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
121543cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
121631685c25SDeepak S }
121731685c25SDeepak S 
121843cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
121943cf3bf0SChris Wilson {
1220562d9baeSSagar Arun Kamble 	memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
122143cf3bf0SChris Wilson }
122243cf3bf0SChris Wilson 
122343cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
122443cf3bf0SChris Wilson {
1225562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1226562d9baeSSagar Arun Kamble 	const struct intel_rps_ei *prev = &rps->ei;
122743cf3bf0SChris Wilson 	struct intel_rps_ei now;
122843cf3bf0SChris Wilson 	u32 events = 0;
122943cf3bf0SChris Wilson 
1230e0e8c7cbSChris Wilson 	if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
123143cf3bf0SChris Wilson 		return 0;
123243cf3bf0SChris Wilson 
123343cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
123431685c25SDeepak S 
1235679cb6c1SMika Kuoppala 	if (prev->ktime) {
1236e0e8c7cbSChris Wilson 		u64 time, c0;
1237569884e3SChris Wilson 		u32 render, media;
1238e0e8c7cbSChris Wilson 
1239679cb6c1SMika Kuoppala 		time = ktime_us_delta(now.ktime, prev->ktime);
12408f68d591SChris Wilson 
1241e0e8c7cbSChris Wilson 		time *= dev_priv->czclk_freq;
1242e0e8c7cbSChris Wilson 
1243e0e8c7cbSChris Wilson 		/* Workload can be split between render + media,
1244e0e8c7cbSChris Wilson 		 * e.g. SwapBuffers being blitted in X after being rendered in
1245e0e8c7cbSChris Wilson 		 * mesa. To account for this we need to combine both engines
1246e0e8c7cbSChris Wilson 		 * into our activity counter.
1247e0e8c7cbSChris Wilson 		 */
1248569884e3SChris Wilson 		render = now.render_c0 - prev->render_c0;
1249569884e3SChris Wilson 		media = now.media_c0 - prev->media_c0;
1250569884e3SChris Wilson 		c0 = max(render, media);
12516b7f6aa7SMika Kuoppala 		c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
1252e0e8c7cbSChris Wilson 
1253562d9baeSSagar Arun Kamble 		if (c0 > time * rps->up_threshold)
1254e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_UP_THRESHOLD;
1255562d9baeSSagar Arun Kamble 		else if (c0 < time * rps->down_threshold)
1256e0e8c7cbSChris Wilson 			events = GEN6_PM_RP_DOWN_THRESHOLD;
125731685c25SDeepak S 	}
125831685c25SDeepak S 
1259562d9baeSSagar Arun Kamble 	rps->ei = now;
126043cf3bf0SChris Wilson 	return events;
126131685c25SDeepak S }
126231685c25SDeepak S 
12634912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
12643b8d8d91SJesse Barnes {
12652d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1266562d9baeSSagar Arun Kamble 		container_of(work, struct drm_i915_private, gt_pm.rps.work);
1267562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
12687c0a16adSChris Wilson 	bool client_boost = false;
12698d3afd7dSChris Wilson 	int new_delay, adj, min, max;
12707c0a16adSChris Wilson 	u32 pm_iir = 0;
12713b8d8d91SJesse Barnes 
127259cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1273562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled) {
1274562d9baeSSagar Arun Kamble 		pm_iir = fetch_and_zero(&rps->pm_iir);
1275562d9baeSSagar Arun Kamble 		client_boost = atomic_read(&rps->num_waiters);
1276d4d70aa5SImre Deak 	}
127759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
12784912d041SBen Widawsky 
127960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1280a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
12818d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
12827c0a16adSChris Wilson 		goto out;
12833b8d8d91SJesse Barnes 
12849f817501SSagar Arun Kamble 	mutex_lock(&dev_priv->pcu_lock);
12857b9e0ae6SChris Wilson 
128643cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
128743cf3bf0SChris Wilson 
1288562d9baeSSagar Arun Kamble 	adj = rps->last_adj;
1289562d9baeSSagar Arun Kamble 	new_delay = rps->cur_freq;
1290562d9baeSSagar Arun Kamble 	min = rps->min_freq_softlimit;
1291562d9baeSSagar Arun Kamble 	max = rps->max_freq_softlimit;
12927b92c1bdSChris Wilson 	if (client_boost)
1293562d9baeSSagar Arun Kamble 		max = rps->max_freq;
1294562d9baeSSagar Arun Kamble 	if (client_boost && new_delay < rps->boost_freq) {
1295562d9baeSSagar Arun Kamble 		new_delay = rps->boost_freq;
12968d3afd7dSChris Wilson 		adj = 0;
12978d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1298dd75fdc8SChris Wilson 		if (adj > 0)
1299dd75fdc8SChris Wilson 			adj *= 2;
1300edcf284bSChris Wilson 		else /* CHV needs even encode values */
1301edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
13027e79a683SSagar Arun Kamble 
1303562d9baeSSagar Arun Kamble 		if (new_delay >= rps->max_freq_softlimit)
13047e79a683SSagar Arun Kamble 			adj = 0;
13057b92c1bdSChris Wilson 	} else if (client_boost) {
1306f5a4c67dSChris Wilson 		adj = 0;
1307dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1308562d9baeSSagar Arun Kamble 		if (rps->cur_freq > rps->efficient_freq)
1309562d9baeSSagar Arun Kamble 			new_delay = rps->efficient_freq;
1310562d9baeSSagar Arun Kamble 		else if (rps->cur_freq > rps->min_freq_softlimit)
1311562d9baeSSagar Arun Kamble 			new_delay = rps->min_freq_softlimit;
1312dd75fdc8SChris Wilson 		adj = 0;
1313dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1314dd75fdc8SChris Wilson 		if (adj < 0)
1315dd75fdc8SChris Wilson 			adj *= 2;
1316edcf284bSChris Wilson 		else /* CHV needs even encode values */
1317edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
13187e79a683SSagar Arun Kamble 
1319562d9baeSSagar Arun Kamble 		if (new_delay <= rps->min_freq_softlimit)
13207e79a683SSagar Arun Kamble 			adj = 0;
1321dd75fdc8SChris Wilson 	} else { /* unknown event */
1322edcf284bSChris Wilson 		adj = 0;
1323dd75fdc8SChris Wilson 	}
13243b8d8d91SJesse Barnes 
1325562d9baeSSagar Arun Kamble 	rps->last_adj = adj;
1326edcf284bSChris Wilson 
132779249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
132879249636SBen Widawsky 	 * interrupt
132979249636SBen Widawsky 	 */
1330edcf284bSChris Wilson 	new_delay += adj;
13318d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
133227544369SDeepak S 
13339fcee2f7SChris Wilson 	if (intel_set_rps(dev_priv, new_delay)) {
13349fcee2f7SChris Wilson 		DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
1335562d9baeSSagar Arun Kamble 		rps->last_adj = 0;
13369fcee2f7SChris Wilson 	}
13373b8d8d91SJesse Barnes 
13389f817501SSagar Arun Kamble 	mutex_unlock(&dev_priv->pcu_lock);
13397c0a16adSChris Wilson 
13407c0a16adSChris Wilson out:
13417c0a16adSChris Wilson 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
13427c0a16adSChris Wilson 	spin_lock_irq(&dev_priv->irq_lock);
1343562d9baeSSagar Arun Kamble 	if (rps->interrupts_enabled)
13447c0a16adSChris Wilson 		gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
13457c0a16adSChris Wilson 	spin_unlock_irq(&dev_priv->irq_lock);
13463b8d8d91SJesse Barnes }
13473b8d8d91SJesse Barnes 
1348e3689190SBen Widawsky 
1349e3689190SBen Widawsky /**
1350e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1351e3689190SBen Widawsky  * occurred.
1352e3689190SBen Widawsky  * @work: workqueue struct
1353e3689190SBen Widawsky  *
1354e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1355e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1356e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1357e3689190SBen Widawsky  */
1358e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1359e3689190SBen Widawsky {
13602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
1361cefcff8fSJoonas Lahtinen 		container_of(work, typeof(*dev_priv), l3_parity.error_work);
1362e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
136335a85ac6SBen Widawsky 	char *parity_event[6];
1364e3689190SBen Widawsky 	uint32_t misccpctl;
136535a85ac6SBen Widawsky 	uint8_t slice = 0;
1366e3689190SBen Widawsky 
1367e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1368e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1369e3689190SBen Widawsky 	 * any time we access those registers.
1370e3689190SBen Widawsky 	 */
137191c8a326SChris Wilson 	mutex_lock(&dev_priv->drm.struct_mutex);
1372e3689190SBen Widawsky 
137335a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
137435a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
137535a85ac6SBen Widawsky 		goto out;
137635a85ac6SBen Widawsky 
1377e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1378e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1379e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1380e3689190SBen Widawsky 
138135a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1382f0f59a00SVille Syrjälä 		i915_reg_t reg;
138335a85ac6SBen Widawsky 
138435a85ac6SBen Widawsky 		slice--;
13852d1fe073SJoonas Lahtinen 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
138635a85ac6SBen Widawsky 			break;
138735a85ac6SBen Widawsky 
138835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
138935a85ac6SBen Widawsky 
13906fa1c5f1SVille Syrjälä 		reg = GEN7_L3CDERRST1(slice);
139135a85ac6SBen Widawsky 
139235a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1393e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1394e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1395e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1396e3689190SBen Widawsky 
139735a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
139835a85ac6SBen Widawsky 		POSTING_READ(reg);
1399e3689190SBen Widawsky 
1400cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1401e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1402e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1403e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
140435a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
140535a85ac6SBen Widawsky 		parity_event[5] = NULL;
1406e3689190SBen Widawsky 
140791c8a326SChris Wilson 		kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1408e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1409e3689190SBen Widawsky 
141035a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
141135a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1412e3689190SBen Widawsky 
141335a85ac6SBen Widawsky 		kfree(parity_event[4]);
1414e3689190SBen Widawsky 		kfree(parity_event[3]);
1415e3689190SBen Widawsky 		kfree(parity_event[2]);
1416e3689190SBen Widawsky 		kfree(parity_event[1]);
1417e3689190SBen Widawsky 	}
1418e3689190SBen Widawsky 
141935a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
142035a85ac6SBen Widawsky 
142135a85ac6SBen Widawsky out:
142235a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
14234cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
14242d1fe073SJoonas Lahtinen 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
14254cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
142635a85ac6SBen Widawsky 
142791c8a326SChris Wilson 	mutex_unlock(&dev_priv->drm.struct_mutex);
142835a85ac6SBen Widawsky }
142935a85ac6SBen Widawsky 
1430261e40b8SVille Syrjälä static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1431261e40b8SVille Syrjälä 					       u32 iir)
1432e3689190SBen Widawsky {
1433261e40b8SVille Syrjälä 	if (!HAS_L3_DPF(dev_priv))
1434e3689190SBen Widawsky 		return;
1435e3689190SBen Widawsky 
1436d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1437261e40b8SVille Syrjälä 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
1438d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1439e3689190SBen Widawsky 
1440261e40b8SVille Syrjälä 	iir &= GT_PARITY_ERROR(dev_priv);
144135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
144235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
144335a85ac6SBen Widawsky 
144435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
144535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
144635a85ac6SBen Widawsky 
1447a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1448e3689190SBen Widawsky }
1449e3689190SBen Widawsky 
1450261e40b8SVille Syrjälä static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
1451f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1452f1af8fc1SPaulo Zanoni {
1453f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14543b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1455f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
14563b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1457f1af8fc1SPaulo Zanoni }
1458f1af8fc1SPaulo Zanoni 
1459261e40b8SVille Syrjälä static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
1460e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1461e7b4c6b1SDaniel Vetter {
1462f8973c21SChris Wilson 	if (gt_iir & GT_RENDER_USER_INTERRUPT)
14633b3f1650SAkash Goel 		notify_ring(dev_priv->engine[RCS]);
1464cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
14653b3f1650SAkash Goel 		notify_ring(dev_priv->engine[VCS]);
1466cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
14673b3f1650SAkash Goel 		notify_ring(dev_priv->engine[BCS]);
1468e7b4c6b1SDaniel Vetter 
1469cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1470cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1471aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1472aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1473e3689190SBen Widawsky 
1474261e40b8SVille Syrjälä 	if (gt_iir & GT_PARITY_ERROR(dev_priv))
1475261e40b8SVille Syrjälä 		ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
1476e7b4c6b1SDaniel Vetter }
1477e7b4c6b1SDaniel Vetter 
14785d3d69d5SChris Wilson static void
147951f6b0f9SChris Wilson gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
1480fbcc1a0cSNick Hoath {
1481b620e870SMika Kuoppala 	struct intel_engine_execlists * const execlists = &engine->execlists;
148231de7350SChris Wilson 	bool tasklet = false;
1483f747026cSChris Wilson 
148451f6b0f9SChris Wilson 	if (iir & GT_CONTEXT_SWITCH_INTERRUPT) {
14851c645bf4SChris Wilson 		if (READ_ONCE(engine->execlists.active))
14861c645bf4SChris Wilson 			tasklet = !test_and_set_bit(ENGINE_IRQ_EXECLIST,
14871c645bf4SChris Wilson 						    &engine->irq_posted);
14884a118ecbSChris Wilson 	}
148931de7350SChris Wilson 
149051f6b0f9SChris Wilson 	if (iir & GT_RENDER_USER_INTERRUPT) {
149131de7350SChris Wilson 		notify_ring(engine);
149293ffbe8eSMichal Wajdeczko 		tasklet |= USES_GUC_SUBMISSION(engine->i915);
149331de7350SChris Wilson 	}
149431de7350SChris Wilson 
149531de7350SChris Wilson 	if (tasklet)
1496c6dce8f1SSagar Arun Kamble 		tasklet_hi_schedule(&execlists->tasklet);
1497fbcc1a0cSNick Hoath }
1498fbcc1a0cSNick Hoath 
14992e4a5b25SChris Wilson static void gen8_gt_irq_ack(struct drm_i915_private *i915,
150055ef72f2SChris Wilson 			    u32 master_ctl, u32 gt_iir[4])
1501abd58f01SBen Widawsky {
15022e4a5b25SChris Wilson 	void __iomem * const regs = i915->regs;
15032e4a5b25SChris Wilson 
1504f0fd96f5SChris Wilson #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
1505f0fd96f5SChris Wilson 		      GEN8_GT_BCS_IRQ | \
1506f0fd96f5SChris Wilson 		      GEN8_GT_VCS1_IRQ | \
1507f0fd96f5SChris Wilson 		      GEN8_GT_VCS2_IRQ | \
1508f0fd96f5SChris Wilson 		      GEN8_GT_VECS_IRQ | \
1509f0fd96f5SChris Wilson 		      GEN8_GT_PM_IRQ | \
1510f0fd96f5SChris Wilson 		      GEN8_GT_GUC_IRQ)
1511f0fd96f5SChris Wilson 
1512abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15132e4a5b25SChris Wilson 		gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
15142e4a5b25SChris Wilson 		if (likely(gt_iir[0]))
15152e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
1516abd58f01SBen Widawsky 	}
1517abd58f01SBen Widawsky 
151885f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15192e4a5b25SChris Wilson 		gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
15202e4a5b25SChris Wilson 		if (likely(gt_iir[1]))
15212e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
152274cdb337SChris Wilson 	}
152374cdb337SChris Wilson 
152426705e20SSagar Arun Kamble 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15252e4a5b25SChris Wilson 		gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
15262e4a5b25SChris Wilson 		if (likely(gt_iir[2] & (i915->pm_rps_events |
15272e4a5b25SChris Wilson 					i915->pm_guc_events)))
15282e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(2),
15292e4a5b25SChris Wilson 				      gt_iir[2] & (i915->pm_rps_events |
15302e4a5b25SChris Wilson 						   i915->pm_guc_events));
15310961021aSBen Widawsky 	}
15322e4a5b25SChris Wilson 
15332e4a5b25SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15342e4a5b25SChris Wilson 		gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
15352e4a5b25SChris Wilson 		if (likely(gt_iir[3]))
15362e4a5b25SChris Wilson 			raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
153755ef72f2SChris Wilson 	}
1538abd58f01SBen Widawsky }
1539abd58f01SBen Widawsky 
15402e4a5b25SChris Wilson static void gen8_gt_irq_handler(struct drm_i915_private *i915,
1541f0fd96f5SChris Wilson 				u32 master_ctl, u32 gt_iir[4])
1542e30e251aSVille Syrjälä {
1543f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
15442e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[RCS],
154551f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
15462e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[BCS],
154751f6b0f9SChris Wilson 				    gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
1548e30e251aSVille Syrjälä 	}
1549e30e251aSVille Syrjälä 
1550f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
15512e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS],
155251f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
15532e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VCS2],
155451f6b0f9SChris Wilson 				    gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
1555e30e251aSVille Syrjälä 	}
1556e30e251aSVille Syrjälä 
1557f0fd96f5SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
15582e4a5b25SChris Wilson 		gen8_cs_irq_handler(i915->engine[VECS],
155951f6b0f9SChris Wilson 				    gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
1560f0fd96f5SChris Wilson 	}
1561e30e251aSVille Syrjälä 
1562f0fd96f5SChris Wilson 	if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
15632e4a5b25SChris Wilson 		gen6_rps_irq_handler(i915, gt_iir[2]);
15642e4a5b25SChris Wilson 		gen9_guc_irq_handler(i915, gt_iir[2]);
1565e30e251aSVille Syrjälä 	}
1566f0fd96f5SChris Wilson }
1567e30e251aSVille Syrjälä 
1568121e758eSDhinakaran Pandiyan static bool gen11_port_hotplug_long_detect(enum port port, u32 val)
1569121e758eSDhinakaran Pandiyan {
1570121e758eSDhinakaran Pandiyan 	switch (port) {
1571121e758eSDhinakaran Pandiyan 	case PORT_C:
1572121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1573121e758eSDhinakaran Pandiyan 	case PORT_D:
1574121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1575121e758eSDhinakaran Pandiyan 	case PORT_E:
1576121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1577121e758eSDhinakaran Pandiyan 	case PORT_F:
1578121e758eSDhinakaran Pandiyan 		return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1579121e758eSDhinakaran Pandiyan 	default:
1580121e758eSDhinakaran Pandiyan 		return false;
1581121e758eSDhinakaran Pandiyan 	}
1582121e758eSDhinakaran Pandiyan }
1583121e758eSDhinakaran Pandiyan 
158463c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
158563c88d22SImre Deak {
158663c88d22SImre Deak 	switch (port) {
158763c88d22SImre Deak 	case PORT_A:
1588195baa06SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
158963c88d22SImre Deak 	case PORT_B:
159063c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
159163c88d22SImre Deak 	case PORT_C:
159263c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
159363c88d22SImre Deak 	default:
159463c88d22SImre Deak 		return false;
159563c88d22SImre Deak 	}
159663c88d22SImre Deak }
159763c88d22SImre Deak 
1598*31604222SAnusha Srivatsa static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val)
1599*31604222SAnusha Srivatsa {
1600*31604222SAnusha Srivatsa 	switch (port) {
1601*31604222SAnusha Srivatsa 	case PORT_A:
1602*31604222SAnusha Srivatsa 		return val & ICP_DDIA_HPD_LONG_DETECT;
1603*31604222SAnusha Srivatsa 	case PORT_B:
1604*31604222SAnusha Srivatsa 		return val & ICP_DDIB_HPD_LONG_DETECT;
1605*31604222SAnusha Srivatsa 	default:
1606*31604222SAnusha Srivatsa 		return false;
1607*31604222SAnusha Srivatsa 	}
1608*31604222SAnusha Srivatsa }
1609*31604222SAnusha Srivatsa 
1610*31604222SAnusha Srivatsa static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val)
1611*31604222SAnusha Srivatsa {
1612*31604222SAnusha Srivatsa 	switch (port) {
1613*31604222SAnusha Srivatsa 	case PORT_C:
1614*31604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1615*31604222SAnusha Srivatsa 	case PORT_D:
1616*31604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1617*31604222SAnusha Srivatsa 	case PORT_E:
1618*31604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1619*31604222SAnusha Srivatsa 	case PORT_F:
1620*31604222SAnusha Srivatsa 		return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1621*31604222SAnusha Srivatsa 	default:
1622*31604222SAnusha Srivatsa 		return false;
1623*31604222SAnusha Srivatsa 	}
1624*31604222SAnusha Srivatsa }
1625*31604222SAnusha Srivatsa 
16266dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
16276dbf30ceSVille Syrjälä {
16286dbf30ceSVille Syrjälä 	switch (port) {
16296dbf30ceSVille Syrjälä 	case PORT_E:
16306dbf30ceSVille Syrjälä 		return val & PORTE_HOTPLUG_LONG_DETECT;
16316dbf30ceSVille Syrjälä 	default:
16326dbf30ceSVille Syrjälä 		return false;
16336dbf30ceSVille Syrjälä 	}
16346dbf30ceSVille Syrjälä }
16356dbf30ceSVille Syrjälä 
163674c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val)
163774c0b395SVille Syrjälä {
163874c0b395SVille Syrjälä 	switch (port) {
163974c0b395SVille Syrjälä 	case PORT_A:
164074c0b395SVille Syrjälä 		return val & PORTA_HOTPLUG_LONG_DETECT;
164174c0b395SVille Syrjälä 	case PORT_B:
164274c0b395SVille Syrjälä 		return val & PORTB_HOTPLUG_LONG_DETECT;
164374c0b395SVille Syrjälä 	case PORT_C:
164474c0b395SVille Syrjälä 		return val & PORTC_HOTPLUG_LONG_DETECT;
164574c0b395SVille Syrjälä 	case PORT_D:
164674c0b395SVille Syrjälä 		return val & PORTD_HOTPLUG_LONG_DETECT;
164774c0b395SVille Syrjälä 	default:
164874c0b395SVille Syrjälä 		return false;
164974c0b395SVille Syrjälä 	}
165074c0b395SVille Syrjälä }
165174c0b395SVille Syrjälä 
1652e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1653e4ce95aaSVille Syrjälä {
1654e4ce95aaSVille Syrjälä 	switch (port) {
1655e4ce95aaSVille Syrjälä 	case PORT_A:
1656e4ce95aaSVille Syrjälä 		return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1657e4ce95aaSVille Syrjälä 	default:
1658e4ce95aaSVille Syrjälä 		return false;
1659e4ce95aaSVille Syrjälä 	}
1660e4ce95aaSVille Syrjälä }
1661e4ce95aaSVille Syrjälä 
1662676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
166313cf5504SDave Airlie {
166413cf5504SDave Airlie 	switch (port) {
166513cf5504SDave Airlie 	case PORT_B:
1666676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
166713cf5504SDave Airlie 	case PORT_C:
1668676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
166913cf5504SDave Airlie 	case PORT_D:
1670676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1671676574dfSJani Nikula 	default:
1672676574dfSJani Nikula 		return false;
167313cf5504SDave Airlie 	}
167413cf5504SDave Airlie }
167513cf5504SDave Airlie 
1676676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
167713cf5504SDave Airlie {
167813cf5504SDave Airlie 	switch (port) {
167913cf5504SDave Airlie 	case PORT_B:
1680676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
168113cf5504SDave Airlie 	case PORT_C:
1682676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
168313cf5504SDave Airlie 	case PORT_D:
1684676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1685676574dfSJani Nikula 	default:
1686676574dfSJani Nikula 		return false;
168713cf5504SDave Airlie 	}
168813cf5504SDave Airlie }
168913cf5504SDave Airlie 
169042db67d6SVille Syrjälä /*
169142db67d6SVille Syrjälä  * Get a bit mask of pins that have triggered, and which ones may be long.
169242db67d6SVille Syrjälä  * This can be called multiple times with the same masks to accumulate
169342db67d6SVille Syrjälä  * hotplug detection results from several registers.
169442db67d6SVille Syrjälä  *
169542db67d6SVille Syrjälä  * Note that the caller is expected to zero out the masks initially.
169642db67d6SVille Syrjälä  */
1697cf53902fSRodrigo Vivi static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1698cf53902fSRodrigo Vivi 			       u32 *pin_mask, u32 *long_mask,
16998c841e57SJani Nikula 			       u32 hotplug_trigger, u32 dig_hotplug_reg,
1700fd63e2a9SImre Deak 			       const u32 hpd[HPD_NUM_PINS],
1701fd63e2a9SImre Deak 			       bool long_pulse_detect(enum port port, u32 val))
1702676574dfSJani Nikula {
17038c841e57SJani Nikula 	enum port port;
1704676574dfSJani Nikula 	int i;
1705676574dfSJani Nikula 
1706676574dfSJani Nikula 	for_each_hpd_pin(i) {
17078c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
17088c841e57SJani Nikula 			continue;
17098c841e57SJani Nikula 
1710676574dfSJani Nikula 		*pin_mask |= BIT(i);
1711676574dfSJani Nikula 
1712cf53902fSRodrigo Vivi 		port = intel_hpd_pin_to_port(dev_priv, i);
1713256cfddeSRodrigo Vivi 		if (port == PORT_NONE)
1714cc24fcdcSImre Deak 			continue;
1715cc24fcdcSImre Deak 
1716fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1717676574dfSJani Nikula 			*long_mask |= BIT(i);
1718676574dfSJani Nikula 	}
1719676574dfSJani Nikula 
1720676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1721676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1722676574dfSJani Nikula 
1723676574dfSJani Nikula }
1724676574dfSJani Nikula 
172591d14251STvrtko Ursulin static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1726515ac2bbSDaniel Vetter {
172728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1728515ac2bbSDaniel Vetter }
1729515ac2bbSDaniel Vetter 
173091d14251STvrtko Ursulin static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1731ce99c256SDaniel Vetter {
17329ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1733ce99c256SDaniel Vetter }
1734ce99c256SDaniel Vetter 
17358bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
173691d14251STvrtko Ursulin static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
173791d14251STvrtko Ursulin 					 enum pipe pipe,
1738eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1739eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
17408bc5e955SDaniel Vetter 					 uint32_t crc4)
17418bf1e9f1SShuang He {
17428bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
17438bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
17448c6b709dSTomeu Vizoso 	struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
17458c6b709dSTomeu Vizoso 	struct drm_driver *driver = dev_priv->drm.driver;
17468c6b709dSTomeu Vizoso 	uint32_t crcs[5];
1747ac2300d4SDamien Lespiau 	int head, tail;
1748b2c88f5bSDamien Lespiau 
1749d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1750033b7a23SMaarten Lankhorst 	if (pipe_crc->source && !crtc->base.crc.opened) {
17510c912c79SDamien Lespiau 		if (!pipe_crc->entries) {
1752d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
175334273620SDaniel Vetter 			DRM_DEBUG_KMS("spurious interrupt\n");
17540c912c79SDamien Lespiau 			return;
17550c912c79SDamien Lespiau 		}
17560c912c79SDamien Lespiau 
1757d538bbdfSDamien Lespiau 		head = pipe_crc->head;
1758d538bbdfSDamien Lespiau 		tail = pipe_crc->tail;
1759b2c88f5bSDamien Lespiau 
1760b2c88f5bSDamien Lespiau 		if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1761d538bbdfSDamien Lespiau 			spin_unlock(&pipe_crc->lock);
1762b2c88f5bSDamien Lespiau 			DRM_ERROR("CRC buffer overflowing\n");
1763b2c88f5bSDamien Lespiau 			return;
1764b2c88f5bSDamien Lespiau 		}
1765b2c88f5bSDamien Lespiau 
1766b2c88f5bSDamien Lespiau 		entry = &pipe_crc->entries[head];
17678bf1e9f1SShuang He 
17688c6b709dSTomeu Vizoso 		entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1769eba94eb9SDaniel Vetter 		entry->crc[0] = crc0;
1770eba94eb9SDaniel Vetter 		entry->crc[1] = crc1;
1771eba94eb9SDaniel Vetter 		entry->crc[2] = crc2;
1772eba94eb9SDaniel Vetter 		entry->crc[3] = crc3;
1773eba94eb9SDaniel Vetter 		entry->crc[4] = crc4;
1774b2c88f5bSDamien Lespiau 
1775b2c88f5bSDamien Lespiau 		head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1776d538bbdfSDamien Lespiau 		pipe_crc->head = head;
1777d538bbdfSDamien Lespiau 
1778d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
177907144428SDamien Lespiau 
178007144428SDamien Lespiau 		wake_up_interruptible(&pipe_crc->wq);
17818c6b709dSTomeu Vizoso 	} else {
17828c6b709dSTomeu Vizoso 		/*
17838c6b709dSTomeu Vizoso 		 * For some not yet identified reason, the first CRC is
17848c6b709dSTomeu Vizoso 		 * bonkers. So let's just wait for the next vblank and read
17858c6b709dSTomeu Vizoso 		 * out the buggy result.
17868c6b709dSTomeu Vizoso 		 *
1787163e8aecSRodrigo Vivi 		 * On GEN8+ sometimes the second CRC is bonkers as well, so
17888c6b709dSTomeu Vizoso 		 * don't trust that one either.
17898c6b709dSTomeu Vizoso 		 */
1790033b7a23SMaarten Lankhorst 		if (pipe_crc->skipped <= 0 ||
1791163e8aecSRodrigo Vivi 		    (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
17928c6b709dSTomeu Vizoso 			pipe_crc->skipped++;
17938c6b709dSTomeu Vizoso 			spin_unlock(&pipe_crc->lock);
17948c6b709dSTomeu Vizoso 			return;
17958c6b709dSTomeu Vizoso 		}
17968c6b709dSTomeu Vizoso 		spin_unlock(&pipe_crc->lock);
17978c6b709dSTomeu Vizoso 		crcs[0] = crc0;
17988c6b709dSTomeu Vizoso 		crcs[1] = crc1;
17998c6b709dSTomeu Vizoso 		crcs[2] = crc2;
18008c6b709dSTomeu Vizoso 		crcs[3] = crc3;
18018c6b709dSTomeu Vizoso 		crcs[4] = crc4;
1802246ee524STomeu Vizoso 		drm_crtc_add_crc_entry(&crtc->base, true,
1803ca814b25SDaniel Vetter 				       drm_crtc_accurate_vblank_count(&crtc->base),
1804246ee524STomeu Vizoso 				       crcs);
18058c6b709dSTomeu Vizoso 	}
18068bf1e9f1SShuang He }
1807277de95eSDaniel Vetter #else
1808277de95eSDaniel Vetter static inline void
180991d14251STvrtko Ursulin display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181091d14251STvrtko Ursulin 			     enum pipe pipe,
1811277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1812277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1813277de95eSDaniel Vetter 			     uint32_t crc4) {}
1814277de95eSDaniel Vetter #endif
1815eba94eb9SDaniel Vetter 
1816277de95eSDaniel Vetter 
181791d14251STvrtko Ursulin static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
181891d14251STvrtko Ursulin 				     enum pipe pipe)
18195a69b89fSDaniel Vetter {
182091d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18215a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
18225a69b89fSDaniel Vetter 				     0, 0, 0, 0);
18235a69b89fSDaniel Vetter }
18245a69b89fSDaniel Vetter 
182591d14251STvrtko Ursulin static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
182691d14251STvrtko Ursulin 				     enum pipe pipe)
1827eba94eb9SDaniel Vetter {
182891d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
1829eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1830eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1831eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1832eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
18338bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1834eba94eb9SDaniel Vetter }
18355b3a856bSDaniel Vetter 
183691d14251STvrtko Ursulin static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
183791d14251STvrtko Ursulin 				      enum pipe pipe)
18385b3a856bSDaniel Vetter {
18390b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
18400b5c5ed0SDaniel Vetter 
184191d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 3)
18420b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
18430b5c5ed0SDaniel Vetter 	else
18440b5c5ed0SDaniel Vetter 		res1 = 0;
18450b5c5ed0SDaniel Vetter 
184691d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
18470b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
18480b5c5ed0SDaniel Vetter 	else
18490b5c5ed0SDaniel Vetter 		res2 = 0;
18505b3a856bSDaniel Vetter 
185191d14251STvrtko Ursulin 	display_pipe_crc_irq_handler(dev_priv, pipe,
18520b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
18530b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
18540b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
18550b5c5ed0SDaniel Vetter 				     res1, res2);
18565b3a856bSDaniel Vetter }
18578bf1e9f1SShuang He 
18581403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
18591403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
18601403c0d4SPaulo Zanoni  * the work queue. */
18611403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1862baf02a1fSBen Widawsky {
1863562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1864562d9baeSSagar Arun Kamble 
1865a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
186659cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1867f4e9af4fSAkash Goel 		gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1868562d9baeSSagar Arun Kamble 		if (rps->interrupts_enabled) {
1869562d9baeSSagar Arun Kamble 			rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
1870562d9baeSSagar Arun Kamble 			schedule_work(&rps->work);
187141a05a3aSDaniel Vetter 		}
1872d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1873d4d70aa5SImre Deak 	}
1874baf02a1fSBen Widawsky 
1875bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
1876c9a9a268SImre Deak 		return;
1877c9a9a268SImre Deak 
18782d1fe073SJoonas Lahtinen 	if (HAS_VEBOX(dev_priv)) {
187912638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
18803b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VECS]);
188112638c57SBen Widawsky 
1882aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1883aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
188412638c57SBen Widawsky 	}
18851403c0d4SPaulo Zanoni }
1886baf02a1fSBen Widawsky 
188726705e20SSagar Arun Kamble static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
188826705e20SSagar Arun Kamble {
188993bf8096SMichal Wajdeczko 	if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
189093bf8096SMichal Wajdeczko 		intel_guc_to_host_event_handler(&dev_priv->guc);
189126705e20SSagar Arun Kamble }
189226705e20SSagar Arun Kamble 
189344d9241eSVille Syrjälä static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
189444d9241eSVille Syrjälä {
189544d9241eSVille Syrjälä 	enum pipe pipe;
189644d9241eSVille Syrjälä 
189744d9241eSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
189844d9241eSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe),
189944d9241eSVille Syrjälä 			   PIPESTAT_INT_STATUS_MASK |
190044d9241eSVille Syrjälä 			   PIPE_FIFO_UNDERRUN_STATUS);
190144d9241eSVille Syrjälä 
190244d9241eSVille Syrjälä 		dev_priv->pipestat_irq_mask[pipe] = 0;
190344d9241eSVille Syrjälä 	}
190444d9241eSVille Syrjälä }
190544d9241eSVille Syrjälä 
1906eb64343cSVille Syrjälä static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
190791d14251STvrtko Ursulin 				  u32 iir, u32 pipe_stats[I915_MAX_PIPES])
19087e231dbeSJesse Barnes {
19097e231dbeSJesse Barnes 	int pipe;
19107e231dbeSJesse Barnes 
191158ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
19121ca993d2SVille Syrjälä 
19131ca993d2SVille Syrjälä 	if (!dev_priv->display_irqs_enabled) {
19141ca993d2SVille Syrjälä 		spin_unlock(&dev_priv->irq_lock);
19151ca993d2SVille Syrjälä 		return;
19161ca993d2SVille Syrjälä 	}
19171ca993d2SVille Syrjälä 
1918055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1919f0f59a00SVille Syrjälä 		i915_reg_t reg;
19206b12ca56SVille Syrjälä 		u32 status_mask, enable_mask, iir_bit = 0;
192191d181ddSImre Deak 
1922bbb5eebfSDaniel Vetter 		/*
1923bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1924bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1925bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1926bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1927bbb5eebfSDaniel Vetter 		 * handle.
1928bbb5eebfSDaniel Vetter 		 */
19290f239f4cSDaniel Vetter 
19300f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
19316b12ca56SVille Syrjälä 		status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1932bbb5eebfSDaniel Vetter 
1933bbb5eebfSDaniel Vetter 		switch (pipe) {
1934bbb5eebfSDaniel Vetter 		case PIPE_A:
1935bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1936bbb5eebfSDaniel Vetter 			break;
1937bbb5eebfSDaniel Vetter 		case PIPE_B:
1938bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1939bbb5eebfSDaniel Vetter 			break;
19403278f67fSVille Syrjälä 		case PIPE_C:
19413278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
19423278f67fSVille Syrjälä 			break;
1943bbb5eebfSDaniel Vetter 		}
1944bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
19456b12ca56SVille Syrjälä 			status_mask |= dev_priv->pipestat_irq_mask[pipe];
1946bbb5eebfSDaniel Vetter 
19476b12ca56SVille Syrjälä 		if (!status_mask)
194891d181ddSImre Deak 			continue;
194991d181ddSImre Deak 
195091d181ddSImre Deak 		reg = PIPESTAT(pipe);
19516b12ca56SVille Syrjälä 		pipe_stats[pipe] = I915_READ(reg) & status_mask;
19526b12ca56SVille Syrjälä 		enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
19537e231dbeSJesse Barnes 
19547e231dbeSJesse Barnes 		/*
19557e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
1956132c27c9SVille Syrjälä 		 *
1957132c27c9SVille Syrjälä 		 * Toggle the enable bits to make sure we get an
1958132c27c9SVille Syrjälä 		 * edge in the ISR pipe event bit if we don't clear
1959132c27c9SVille Syrjälä 		 * all the enabled status bits. Otherwise the edge
1960132c27c9SVille Syrjälä 		 * triggered IIR on i965/g4x wouldn't notice that
1961132c27c9SVille Syrjälä 		 * an interrupt is still pending.
19627e231dbeSJesse Barnes 		 */
1963132c27c9SVille Syrjälä 		if (pipe_stats[pipe]) {
1964132c27c9SVille Syrjälä 			I915_WRITE(reg, pipe_stats[pipe]);
1965132c27c9SVille Syrjälä 			I915_WRITE(reg, enable_mask);
1966132c27c9SVille Syrjälä 		}
19677e231dbeSJesse Barnes 	}
196858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
19692ecb8ca4SVille Syrjälä }
19702ecb8ca4SVille Syrjälä 
1971eb64343cSVille Syrjälä static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1972eb64343cSVille Syrjälä 				      u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1973eb64343cSVille Syrjälä {
1974eb64343cSVille Syrjälä 	enum pipe pipe;
1975eb64343cSVille Syrjälä 
1976eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1977eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1978eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1979eb64343cSVille Syrjälä 
1980eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1981eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1982eb64343cSVille Syrjälä 
1983eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1984eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1985eb64343cSVille Syrjälä 	}
1986eb64343cSVille Syrjälä }
1987eb64343cSVille Syrjälä 
1988eb64343cSVille Syrjälä static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1989eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1990eb64343cSVille Syrjälä {
1991eb64343cSVille Syrjälä 	bool blc_event = false;
1992eb64343cSVille Syrjälä 	enum pipe pipe;
1993eb64343cSVille Syrjälä 
1994eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
1995eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1996eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
1997eb64343cSVille Syrjälä 
1998eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1999eb64343cSVille Syrjälä 			blc_event = true;
2000eb64343cSVille Syrjälä 
2001eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2002eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2003eb64343cSVille Syrjälä 
2004eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2005eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2006eb64343cSVille Syrjälä 	}
2007eb64343cSVille Syrjälä 
2008eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2009eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2010eb64343cSVille Syrjälä }
2011eb64343cSVille Syrjälä 
2012eb64343cSVille Syrjälä static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
2013eb64343cSVille Syrjälä 				      u32 iir, u32 pipe_stats[I915_MAX_PIPES])
2014eb64343cSVille Syrjälä {
2015eb64343cSVille Syrjälä 	bool blc_event = false;
2016eb64343cSVille Syrjälä 	enum pipe pipe;
2017eb64343cSVille Syrjälä 
2018eb64343cSVille Syrjälä 	for_each_pipe(dev_priv, pipe) {
2019eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2020eb64343cSVille Syrjälä 			drm_handle_vblank(&dev_priv->drm, pipe);
2021eb64343cSVille Syrjälä 
2022eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2023eb64343cSVille Syrjälä 			blc_event = true;
2024eb64343cSVille Syrjälä 
2025eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2026eb64343cSVille Syrjälä 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2027eb64343cSVille Syrjälä 
2028eb64343cSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2029eb64343cSVille Syrjälä 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2030eb64343cSVille Syrjälä 	}
2031eb64343cSVille Syrjälä 
2032eb64343cSVille Syrjälä 	if (blc_event || (iir & I915_ASLE_INTERRUPT))
2033eb64343cSVille Syrjälä 		intel_opregion_asle_intr(dev_priv);
2034eb64343cSVille Syrjälä 
2035eb64343cSVille Syrjälä 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2036eb64343cSVille Syrjälä 		gmbus_irq_handler(dev_priv);
2037eb64343cSVille Syrjälä }
2038eb64343cSVille Syrjälä 
203991d14251STvrtko Ursulin static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
20402ecb8ca4SVille Syrjälä 					    u32 pipe_stats[I915_MAX_PIPES])
20412ecb8ca4SVille Syrjälä {
20422ecb8ca4SVille Syrjälä 	enum pipe pipe;
20437e231dbeSJesse Barnes 
2044055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2045fd3a4024SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
2046fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
20474356d586SDaniel Vetter 
20484356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
204991d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
20502d9d2b0bSVille Syrjälä 
20511f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
20521f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
205331acc7f5SJesse Barnes 	}
205431acc7f5SJesse Barnes 
2055c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
205691d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2057c1874ed7SImre Deak }
2058c1874ed7SImre Deak 
20591ae3c34cSVille Syrjälä static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
206016c6c56bSVille Syrjälä {
206116c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
206216c6c56bSVille Syrjälä 
20631ae3c34cSVille Syrjälä 	if (hotplug_status)
20643ff60f89SOscar Mateo 		I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
20651ae3c34cSVille Syrjälä 
20661ae3c34cSVille Syrjälä 	return hotplug_status;
20671ae3c34cSVille Syrjälä }
20681ae3c34cSVille Syrjälä 
206991d14251STvrtko Ursulin static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
20701ae3c34cSVille Syrjälä 				 u32 hotplug_status)
20711ae3c34cSVille Syrjälä {
20721ae3c34cSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
20733ff60f89SOscar Mateo 
207491d14251STvrtko Ursulin 	if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
207591d14251STvrtko Ursulin 	    IS_CHERRYVIEW(dev_priv)) {
207616c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
207716c6c56bSVille Syrjälä 
207858f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2079cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2080cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2081cf53902fSRodrigo Vivi 					   hpd_status_g4x,
2082fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
208358f2cf24SVille Syrjälä 
208491d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
208558f2cf24SVille Syrjälä 		}
2086369712e8SJani Nikula 
2087369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
208891d14251STvrtko Ursulin 			dp_aux_irq_handler(dev_priv);
208916c6c56bSVille Syrjälä 	} else {
209016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
209116c6c56bSVille Syrjälä 
209258f2cf24SVille Syrjälä 		if (hotplug_trigger) {
2093cf53902fSRodrigo Vivi 			intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2094cf53902fSRodrigo Vivi 					   hotplug_trigger, hotplug_trigger,
2095cf53902fSRodrigo Vivi 					   hpd_status_i915,
2096fd63e2a9SImre Deak 					   i9xx_port_hotplug_long_detect);
209791d14251STvrtko Ursulin 			intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
209816c6c56bSVille Syrjälä 		}
20993ff60f89SOscar Mateo 	}
210058f2cf24SVille Syrjälä }
210116c6c56bSVille Syrjälä 
2102c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
2103c1874ed7SImre Deak {
210445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2105fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2106c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
2107c1874ed7SImre Deak 
21082dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21092dd2a883SImre Deak 		return IRQ_NONE;
21102dd2a883SImre Deak 
21111f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21121f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
21131f814dacSImre Deak 
21141e1cace9SVille Syrjälä 	do {
21156e814800SVille Syrjälä 		u32 iir, gt_iir, pm_iir;
21162ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
21171ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2118a5e485a9SVille Syrjälä 		u32 ier = 0;
21193ff60f89SOscar Mateo 
2120c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
2121c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
21223ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
2123c1874ed7SImre Deak 
2124c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
21251e1cace9SVille Syrjälä 			break;
2126c1874ed7SImre Deak 
2127c1874ed7SImre Deak 		ret = IRQ_HANDLED;
2128c1874ed7SImre Deak 
2129a5e485a9SVille Syrjälä 		/*
2130a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2131a5e485a9SVille Syrjälä 		 *
2132a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2133a5e485a9SVille Syrjälä 		 *      (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
2134a5e485a9SVille Syrjälä 		 *       (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
2135a5e485a9SVille Syrjälä 		 *
2136a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2137a5e485a9SVille Syrjälä 		 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
2138a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2139a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
2140a5e485a9SVille Syrjälä 		 * bits this time around.
2141a5e485a9SVille Syrjälä 		 */
21424a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, 0);
2143a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2144a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
21454a0a0202SVille Syrjälä 
21464a0a0202SVille Syrjälä 		if (gt_iir)
21474a0a0202SVille Syrjälä 			I915_WRITE(GTIIR, gt_iir);
21484a0a0202SVille Syrjälä 		if (pm_iir)
21494a0a0202SVille Syrjälä 			I915_WRITE(GEN6_PMIIR, pm_iir);
21504a0a0202SVille Syrjälä 
21517ce4d1f2SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
21521ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
21537ce4d1f2SVille Syrjälä 
21543ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
21553ff60f89SOscar Mateo 		 * signalled in iir */
2156eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
21577ce4d1f2SVille Syrjälä 
2158eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2159eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT))
2160eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2161eef57324SJerome Anand 
21627ce4d1f2SVille Syrjälä 		/*
21637ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
21647ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
21657ce4d1f2SVille Syrjälä 		 */
21667ce4d1f2SVille Syrjälä 		if (iir)
21677ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
21684a0a0202SVille Syrjälä 
2169a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
21704a0a0202SVille Syrjälä 		I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
21714a0a0202SVille Syrjälä 		POSTING_READ(VLV_MASTER_IER);
21721ae3c34cSVille Syrjälä 
217352894874SVille Syrjälä 		if (gt_iir)
2174261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
217552894874SVille Syrjälä 		if (pm_iir)
217652894874SVille Syrjälä 			gen6_rps_irq_handler(dev_priv, pm_iir);
217752894874SVille Syrjälä 
21781ae3c34cSVille Syrjälä 		if (hotplug_status)
217991d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
21802ecb8ca4SVille Syrjälä 
218191d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
21821e1cace9SVille Syrjälä 	} while (0);
21837e231dbeSJesse Barnes 
21841f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
21851f814dacSImre Deak 
21867e231dbeSJesse Barnes 	return ret;
21877e231dbeSJesse Barnes }
21887e231dbeSJesse Barnes 
218943f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
219043f328d7SVille Syrjälä {
219145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2192fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
219343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
219443f328d7SVille Syrjälä 
21952dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
21962dd2a883SImre Deak 		return IRQ_NONE;
21972dd2a883SImre Deak 
21981f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
21991f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
22001f814dacSImre Deak 
2201579de73bSChris Wilson 	do {
22026e814800SVille Syrjälä 		u32 master_ctl, iir;
22032ecb8ca4SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
22041ae3c34cSVille Syrjälä 		u32 hotplug_status = 0;
2205f0fd96f5SChris Wilson 		u32 gt_iir[4];
2206a5e485a9SVille Syrjälä 		u32 ier = 0;
2207a5e485a9SVille Syrjälä 
22088e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
22093278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
22103278f67fSVille Syrjälä 
22113278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
22128e5fd599SVille Syrjälä 			break;
221343f328d7SVille Syrjälä 
221427b6c122SOscar Mateo 		ret = IRQ_HANDLED;
221527b6c122SOscar Mateo 
2216a5e485a9SVille Syrjälä 		/*
2217a5e485a9SVille Syrjälä 		 * Theory on interrupt generation, based on empirical evidence:
2218a5e485a9SVille Syrjälä 		 *
2219a5e485a9SVille Syrjälä 		 * x = ((VLV_IIR & VLV_IER) ||
2220a5e485a9SVille Syrjälä 		 *      ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
2221a5e485a9SVille Syrjälä 		 *       (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
2222a5e485a9SVille Syrjälä 		 *
2223a5e485a9SVille Syrjälä 		 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
2224a5e485a9SVille Syrjälä 		 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
2225a5e485a9SVille Syrjälä 		 * guarantee the CPU interrupt will be raised again even if we
2226a5e485a9SVille Syrjälä 		 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
2227a5e485a9SVille Syrjälä 		 * bits this time around.
2228a5e485a9SVille Syrjälä 		 */
222943f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
2230a5e485a9SVille Syrjälä 		ier = I915_READ(VLV_IER);
2231a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, 0);
223243f328d7SVille Syrjälä 
2233e30e251aSVille Syrjälä 		gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
223427b6c122SOscar Mateo 
223527b6c122SOscar Mateo 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
22361ae3c34cSVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
223743f328d7SVille Syrjälä 
223827b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
223927b6c122SOscar Mateo 		 * signalled in iir */
2240eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
224143f328d7SVille Syrjälä 
2242eef57324SJerome Anand 		if (iir & (I915_LPE_PIPE_A_INTERRUPT |
2243eef57324SJerome Anand 			   I915_LPE_PIPE_B_INTERRUPT |
2244eef57324SJerome Anand 			   I915_LPE_PIPE_C_INTERRUPT))
2245eef57324SJerome Anand 			intel_lpe_audio_irq_handler(dev_priv);
2246eef57324SJerome Anand 
22477ce4d1f2SVille Syrjälä 		/*
22487ce4d1f2SVille Syrjälä 		 * VLV_IIR is single buffered, and reflects the level
22497ce4d1f2SVille Syrjälä 		 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
22507ce4d1f2SVille Syrjälä 		 */
22517ce4d1f2SVille Syrjälä 		if (iir)
22527ce4d1f2SVille Syrjälä 			I915_WRITE(VLV_IIR, iir);
22537ce4d1f2SVille Syrjälä 
2254a5e485a9SVille Syrjälä 		I915_WRITE(VLV_IER, ier);
2255e5328c43SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
225643f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
22571ae3c34cSVille Syrjälä 
2258f0fd96f5SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
2259e30e251aSVille Syrjälä 
22601ae3c34cSVille Syrjälä 		if (hotplug_status)
226191d14251STvrtko Ursulin 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
22622ecb8ca4SVille Syrjälä 
226391d14251STvrtko Ursulin 		valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
2264579de73bSChris Wilson 	} while (0);
22653278f67fSVille Syrjälä 
22661f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
22671f814dacSImre Deak 
226843f328d7SVille Syrjälä 	return ret;
226943f328d7SVille Syrjälä }
227043f328d7SVille Syrjälä 
227191d14251STvrtko Ursulin static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
227291d14251STvrtko Ursulin 				u32 hotplug_trigger,
227340e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2274776ad806SJesse Barnes {
227542db67d6SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2276776ad806SJesse Barnes 
22776a39d7c9SJani Nikula 	/*
22786a39d7c9SJani Nikula 	 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
22796a39d7c9SJani Nikula 	 * unless we touch the hotplug register, even if hotplug_trigger is
22806a39d7c9SJani Nikula 	 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
22816a39d7c9SJani Nikula 	 * errors.
22826a39d7c9SJani Nikula 	 */
228313cf5504SDave Airlie 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
22846a39d7c9SJani Nikula 	if (!hotplug_trigger) {
22856a39d7c9SJani Nikula 		u32 mask = PORTA_HOTPLUG_STATUS_MASK |
22866a39d7c9SJani Nikula 			PORTD_HOTPLUG_STATUS_MASK |
22876a39d7c9SJani Nikula 			PORTC_HOTPLUG_STATUS_MASK |
22886a39d7c9SJani Nikula 			PORTB_HOTPLUG_STATUS_MASK;
22896a39d7c9SJani Nikula 		dig_hotplug_reg &= ~mask;
22906a39d7c9SJani Nikula 	}
22916a39d7c9SJani Nikula 
229213cf5504SDave Airlie 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
22936a39d7c9SJani Nikula 	if (!hotplug_trigger)
22946a39d7c9SJani Nikula 		return;
229513cf5504SDave Airlie 
2296cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
229740e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2298fd63e2a9SImre Deak 			   pch_port_hotplug_long_detect);
229940e56410SVille Syrjälä 
230091d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2301aaf5ec2eSSonika Jindal }
230291d131d2SDaniel Vetter 
230391d14251STvrtko Ursulin static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
230440e56410SVille Syrjälä {
230540e56410SVille Syrjälä 	int pipe;
230640e56410SVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
230740e56410SVille Syrjälä 
230891d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
230940e56410SVille Syrjälä 
2310cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
2311cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2312776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
2313cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
2314cfc33bf7SVille Syrjälä 				 port_name(port));
2315cfc33bf7SVille Syrjälä 	}
2316776ad806SJesse Barnes 
2317ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
231891d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2319ce99c256SDaniel Vetter 
2320776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
232191d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
2322776ad806SJesse Barnes 
2323776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
2324776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2325776ad806SJesse Barnes 
2326776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
2327776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2328776ad806SJesse Barnes 
2329776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
2330776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
2331776ad806SJesse Barnes 
23329db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
2333055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
23349db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
23359db4a9c7SJesse Barnes 					 pipe_name(pipe),
23369db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
2337776ad806SJesse Barnes 
2338776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2339776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2340776ad806SJesse Barnes 
2341776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2342776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2343776ad806SJesse Barnes 
2344776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
2345a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
23468664281bSPaulo Zanoni 
23478664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2348a2196033SMatthias Kaehlcke 		intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
23498664281bSPaulo Zanoni }
23508664281bSPaulo Zanoni 
235191d14251STvrtko Ursulin static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
23528664281bSPaulo Zanoni {
23538664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
23545a69b89fSDaniel Vetter 	enum pipe pipe;
23558664281bSPaulo Zanoni 
2356de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
2357de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2358de032bf4SPaulo Zanoni 
2359055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
23601f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
23611f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
23628664281bSPaulo Zanoni 
23635a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
236491d14251STvrtko Ursulin 			if (IS_IVYBRIDGE(dev_priv))
236591d14251STvrtko Ursulin 				ivb_pipe_crc_irq_handler(dev_priv, pipe);
23665a69b89fSDaniel Vetter 			else
236791d14251STvrtko Ursulin 				hsw_pipe_crc_irq_handler(dev_priv, pipe);
23685a69b89fSDaniel Vetter 		}
23695a69b89fSDaniel Vetter 	}
23708bf1e9f1SShuang He 
23718664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
23728664281bSPaulo Zanoni }
23738664281bSPaulo Zanoni 
237491d14251STvrtko Ursulin static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
23758664281bSPaulo Zanoni {
23768664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
237745c1cd87SMika Kahola 	enum pipe pipe;
23788664281bSPaulo Zanoni 
2379de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
2380de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
2381de032bf4SPaulo Zanoni 
238245c1cd87SMika Kahola 	for_each_pipe(dev_priv, pipe)
238345c1cd87SMika Kahola 		if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
238445c1cd87SMika Kahola 			intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
23858664281bSPaulo Zanoni 
23868664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
2387776ad806SJesse Barnes }
2388776ad806SJesse Barnes 
238991d14251STvrtko Ursulin static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
239023e81d69SAdam Jackson {
239123e81d69SAdam Jackson 	int pipe;
23926dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
2393aaf5ec2eSSonika Jindal 
239491d14251STvrtko Ursulin 	ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
239591d131d2SDaniel Vetter 
2396cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2397cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
239823e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
2399cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2400cfc33bf7SVille Syrjälä 				 port_name(port));
2401cfc33bf7SVille Syrjälä 	}
240223e81d69SAdam Jackson 
240323e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
240491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
240523e81d69SAdam Jackson 
240623e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
240791d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
240823e81d69SAdam Jackson 
240923e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
241023e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
241123e81d69SAdam Jackson 
241223e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
241323e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
241423e81d69SAdam Jackson 
241523e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
2416055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
241723e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
241823e81d69SAdam Jackson 					 pipe_name(pipe),
241923e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
24208664281bSPaulo Zanoni 
24218664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
242291d14251STvrtko Ursulin 		cpt_serr_int_handler(dev_priv);
242323e81d69SAdam Jackson }
242423e81d69SAdam Jackson 
2425*31604222SAnusha Srivatsa static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
2426*31604222SAnusha Srivatsa {
2427*31604222SAnusha Srivatsa 	u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
2428*31604222SAnusha Srivatsa 	u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
2429*31604222SAnusha Srivatsa 	u32 pin_mask = 0, long_mask = 0;
2430*31604222SAnusha Srivatsa 
2431*31604222SAnusha Srivatsa 	if (ddi_hotplug_trigger) {
2432*31604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
2433*31604222SAnusha Srivatsa 
2434*31604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
2435*31604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
2436*31604222SAnusha Srivatsa 
2437*31604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2438*31604222SAnusha Srivatsa 				   ddi_hotplug_trigger,
2439*31604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
2440*31604222SAnusha Srivatsa 				   icp_ddi_port_hotplug_long_detect);
2441*31604222SAnusha Srivatsa 	}
2442*31604222SAnusha Srivatsa 
2443*31604222SAnusha Srivatsa 	if (tc_hotplug_trigger) {
2444*31604222SAnusha Srivatsa 		u32 dig_hotplug_reg;
2445*31604222SAnusha Srivatsa 
2446*31604222SAnusha Srivatsa 		dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
2447*31604222SAnusha Srivatsa 		I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
2448*31604222SAnusha Srivatsa 
2449*31604222SAnusha Srivatsa 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2450*31604222SAnusha Srivatsa 				   tc_hotplug_trigger,
2451*31604222SAnusha Srivatsa 				   dig_hotplug_reg, hpd_icp,
2452*31604222SAnusha Srivatsa 				   icp_tc_port_hotplug_long_detect);
2453*31604222SAnusha Srivatsa 	}
2454*31604222SAnusha Srivatsa 
2455*31604222SAnusha Srivatsa 	if (pin_mask)
2456*31604222SAnusha Srivatsa 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2457*31604222SAnusha Srivatsa 
2458*31604222SAnusha Srivatsa 	if (pch_iir & SDE_GMBUS_ICP)
2459*31604222SAnusha Srivatsa 		gmbus_irq_handler(dev_priv);
2460*31604222SAnusha Srivatsa }
2461*31604222SAnusha Srivatsa 
246291d14251STvrtko Ursulin static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
24636dbf30ceSVille Syrjälä {
24646dbf30ceSVille Syrjälä 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
24656dbf30ceSVille Syrjälä 		~SDE_PORTE_HOTPLUG_SPT;
24666dbf30ceSVille Syrjälä 	u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
24676dbf30ceSVille Syrjälä 	u32 pin_mask = 0, long_mask = 0;
24686dbf30ceSVille Syrjälä 
24696dbf30ceSVille Syrjälä 	if (hotplug_trigger) {
24706dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24716dbf30ceSVille Syrjälä 
24726dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
24736dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
24746dbf30ceSVille Syrjälä 
2475cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2476cf53902fSRodrigo Vivi 				   hotplug_trigger, dig_hotplug_reg, hpd_spt,
247774c0b395SVille Syrjälä 				   spt_port_hotplug_long_detect);
24786dbf30ceSVille Syrjälä 	}
24796dbf30ceSVille Syrjälä 
24806dbf30ceSVille Syrjälä 	if (hotplug2_trigger) {
24816dbf30ceSVille Syrjälä 		u32 dig_hotplug_reg;
24826dbf30ceSVille Syrjälä 
24836dbf30ceSVille Syrjälä 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
24846dbf30ceSVille Syrjälä 		I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
24856dbf30ceSVille Syrjälä 
2486cf53902fSRodrigo Vivi 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2487cf53902fSRodrigo Vivi 				   hotplug2_trigger, dig_hotplug_reg, hpd_spt,
24886dbf30ceSVille Syrjälä 				   spt_port_hotplug2_long_detect);
24896dbf30ceSVille Syrjälä 	}
24906dbf30ceSVille Syrjälä 
24916dbf30ceSVille Syrjälä 	if (pin_mask)
249291d14251STvrtko Ursulin 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
24936dbf30ceSVille Syrjälä 
24946dbf30ceSVille Syrjälä 	if (pch_iir & SDE_GMBUS_CPT)
249591d14251STvrtko Ursulin 		gmbus_irq_handler(dev_priv);
24966dbf30ceSVille Syrjälä }
24976dbf30ceSVille Syrjälä 
249891d14251STvrtko Ursulin static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
249991d14251STvrtko Ursulin 				u32 hotplug_trigger,
250040e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2501c008bc6eSPaulo Zanoni {
2502e4ce95aaSVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2503e4ce95aaSVille Syrjälä 
2504e4ce95aaSVille Syrjälä 	dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2505e4ce95aaSVille Syrjälä 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2506e4ce95aaSVille Syrjälä 
2507cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
250840e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2509e4ce95aaSVille Syrjälä 			   ilk_port_hotplug_long_detect);
251040e56410SVille Syrjälä 
251191d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2512e4ce95aaSVille Syrjälä }
2513c008bc6eSPaulo Zanoni 
251491d14251STvrtko Ursulin static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
251591d14251STvrtko Ursulin 				    u32 de_iir)
251640e56410SVille Syrjälä {
251740e56410SVille Syrjälä 	enum pipe pipe;
251840e56410SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
251940e56410SVille Syrjälä 
252040e56410SVille Syrjälä 	if (hotplug_trigger)
252191d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
252240e56410SVille Syrjälä 
2523c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
252491d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
2525c008bc6eSPaulo Zanoni 
2526c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
252791d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
2528c008bc6eSPaulo Zanoni 
2529c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
2530c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
2531c008bc6eSPaulo Zanoni 
2532055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2533fd3a4024SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
2534fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2535c008bc6eSPaulo Zanoni 
253640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
25371f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2538c008bc6eSPaulo Zanoni 
253940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
254091d14251STvrtko Ursulin 			i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2541c008bc6eSPaulo Zanoni 	}
2542c008bc6eSPaulo Zanoni 
2543c008bc6eSPaulo Zanoni 	/* check event from PCH */
2544c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2545c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2546c008bc6eSPaulo Zanoni 
254791d14251STvrtko Ursulin 		if (HAS_PCH_CPT(dev_priv))
254891d14251STvrtko Ursulin 			cpt_irq_handler(dev_priv, pch_iir);
2549c008bc6eSPaulo Zanoni 		else
255091d14251STvrtko Ursulin 			ibx_irq_handler(dev_priv, pch_iir);
2551c008bc6eSPaulo Zanoni 
2552c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2553c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2554c008bc6eSPaulo Zanoni 	}
2555c008bc6eSPaulo Zanoni 
255691d14251STvrtko Ursulin 	if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
255791d14251STvrtko Ursulin 		ironlake_rps_change_irq_handler(dev_priv);
2558c008bc6eSPaulo Zanoni }
2559c008bc6eSPaulo Zanoni 
256091d14251STvrtko Ursulin static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
256191d14251STvrtko Ursulin 				    u32 de_iir)
25629719fb98SPaulo Zanoni {
256307d27e20SDamien Lespiau 	enum pipe pipe;
256423bb4cb5SVille Syrjälä 	u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
256523bb4cb5SVille Syrjälä 
256640e56410SVille Syrjälä 	if (hotplug_trigger)
256791d14251STvrtko Ursulin 		ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
25689719fb98SPaulo Zanoni 
25699719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
257091d14251STvrtko Ursulin 		ivb_err_int_handler(dev_priv);
25719719fb98SPaulo Zanoni 
257254fd3149SDhinakaran Pandiyan 	if (de_iir & DE_EDP_PSR_INT_HSW) {
257354fd3149SDhinakaran Pandiyan 		u32 psr_iir = I915_READ(EDP_PSR_IIR);
257454fd3149SDhinakaran Pandiyan 
257554fd3149SDhinakaran Pandiyan 		intel_psr_irq_handler(dev_priv, psr_iir);
257654fd3149SDhinakaran Pandiyan 		I915_WRITE(EDP_PSR_IIR, psr_iir);
257754fd3149SDhinakaran Pandiyan 	}
2578fc340442SDaniel Vetter 
25799719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
258091d14251STvrtko Ursulin 		dp_aux_irq_handler(dev_priv);
25819719fb98SPaulo Zanoni 
25829719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
258391d14251STvrtko Ursulin 		intel_opregion_asle_intr(dev_priv);
25849719fb98SPaulo Zanoni 
2585055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2586fd3a4024SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2587fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
25889719fb98SPaulo Zanoni 	}
25899719fb98SPaulo Zanoni 
25909719fb98SPaulo Zanoni 	/* check event from PCH */
259191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
25929719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
25939719fb98SPaulo Zanoni 
259491d14251STvrtko Ursulin 		cpt_irq_handler(dev_priv, pch_iir);
25959719fb98SPaulo Zanoni 
25969719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
25979719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
25989719fb98SPaulo Zanoni 	}
25999719fb98SPaulo Zanoni }
26009719fb98SPaulo Zanoni 
260172c90f62SOscar Mateo /*
260272c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
260372c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
260472c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
260572c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
260672c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
260772c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
260872c90f62SOscar Mateo  */
2609f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2610b1f14ad0SJesse Barnes {
261145a83f84SDaniel Vetter 	struct drm_device *dev = arg;
2612fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
2613f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
26140e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2615b1f14ad0SJesse Barnes 
26162dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
26172dd2a883SImre Deak 		return IRQ_NONE;
26182dd2a883SImre Deak 
26191f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26201f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
26211f814dacSImre Deak 
2622b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2623b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2624b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
262523a78516SPaulo Zanoni 	POSTING_READ(DEIER);
26260e43406bSChris Wilson 
262744498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
262844498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
262944498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
263044498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
263144498aeaSPaulo Zanoni 	 * due to its back queue). */
263291d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
263344498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
263444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
263544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2636ab5c608bSBen Widawsky 	}
263744498aeaSPaulo Zanoni 
263872c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
263972c90f62SOscar Mateo 
26400e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
26410e43406bSChris Wilson 	if (gt_iir) {
264272c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
264372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
264491d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 6)
2645261e40b8SVille Syrjälä 			snb_gt_irq_handler(dev_priv, gt_iir);
2646d8fc8a47SPaulo Zanoni 		else
2647261e40b8SVille Syrjälä 			ilk_gt_irq_handler(dev_priv, gt_iir);
26480e43406bSChris Wilson 	}
2649b1f14ad0SJesse Barnes 
2650b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
26510e43406bSChris Wilson 	if (de_iir) {
265272c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
265372c90f62SOscar Mateo 		ret = IRQ_HANDLED;
265491d14251STvrtko Ursulin 		if (INTEL_GEN(dev_priv) >= 7)
265591d14251STvrtko Ursulin 			ivb_display_irq_handler(dev_priv, de_iir);
2656f1af8fc1SPaulo Zanoni 		else
265791d14251STvrtko Ursulin 			ilk_display_irq_handler(dev_priv, de_iir);
26580e43406bSChris Wilson 	}
26590e43406bSChris Wilson 
266091d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
2661f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
26620e43406bSChris Wilson 		if (pm_iir) {
2663b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
26640e43406bSChris Wilson 			ret = IRQ_HANDLED;
266572c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
26660e43406bSChris Wilson 		}
2667f1af8fc1SPaulo Zanoni 	}
2668b1f14ad0SJesse Barnes 
2669b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2670b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
267191d14251STvrtko Ursulin 	if (!HAS_PCH_NOP(dev_priv)) {
267244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
267344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2674ab5c608bSBen Widawsky 	}
2675b1f14ad0SJesse Barnes 
26761f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
26771f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
26781f814dacSImre Deak 
2679b1f14ad0SJesse Barnes 	return ret;
2680b1f14ad0SJesse Barnes }
2681b1f14ad0SJesse Barnes 
268291d14251STvrtko Ursulin static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
268391d14251STvrtko Ursulin 				u32 hotplug_trigger,
268440e56410SVille Syrjälä 				const u32 hpd[HPD_NUM_PINS])
2685d04a492dSShashank Sharma {
2686cebd87a0SVille Syrjälä 	u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2687d04a492dSShashank Sharma 
2688a52bb15bSVille Syrjälä 	dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2689a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2690d04a492dSShashank Sharma 
2691cf53902fSRodrigo Vivi 	intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
269240e56410SVille Syrjälä 			   dig_hotplug_reg, hpd,
2693cebd87a0SVille Syrjälä 			   bxt_port_hotplug_long_detect);
269440e56410SVille Syrjälä 
269591d14251STvrtko Ursulin 	intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2696d04a492dSShashank Sharma }
2697d04a492dSShashank Sharma 
2698121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2699121e758eSDhinakaran Pandiyan {
2700121e758eSDhinakaran Pandiyan 	u32 pin_mask = 0, long_mask = 0;
2701b796b971SDhinakaran Pandiyan 	u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2702b796b971SDhinakaran Pandiyan 	u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2703121e758eSDhinakaran Pandiyan 
2704121e758eSDhinakaran Pandiyan 	if (trigger_tc) {
2705b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2706b796b971SDhinakaran Pandiyan 
2707121e758eSDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2708121e758eSDhinakaran Pandiyan 		I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2709121e758eSDhinakaran Pandiyan 
2710121e758eSDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
2711b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2712121e758eSDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2713121e758eSDhinakaran Pandiyan 	}
2714b796b971SDhinakaran Pandiyan 
2715b796b971SDhinakaran Pandiyan 	if (trigger_tbt) {
2716b796b971SDhinakaran Pandiyan 		u32 dig_hotplug_reg;
2717b796b971SDhinakaran Pandiyan 
2718b796b971SDhinakaran Pandiyan 		dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2719b796b971SDhinakaran Pandiyan 		I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2720b796b971SDhinakaran Pandiyan 
2721b796b971SDhinakaran Pandiyan 		intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
2722b796b971SDhinakaran Pandiyan 				   dig_hotplug_reg, hpd_gen11,
2723b796b971SDhinakaran Pandiyan 				   gen11_port_hotplug_long_detect);
2724b796b971SDhinakaran Pandiyan 	}
2725b796b971SDhinakaran Pandiyan 
2726b796b971SDhinakaran Pandiyan 	if (pin_mask)
2727b796b971SDhinakaran Pandiyan 		intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2728b796b971SDhinakaran Pandiyan 	else
2729b796b971SDhinakaran Pandiyan 		DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
2730121e758eSDhinakaran Pandiyan }
2731121e758eSDhinakaran Pandiyan 
2732f11a0f46STvrtko Ursulin static irqreturn_t
2733f11a0f46STvrtko Ursulin gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2734abd58f01SBen Widawsky {
2735abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2736f11a0f46STvrtko Ursulin 	u32 iir;
2737c42664ccSDaniel Vetter 	enum pipe pipe;
273888e04703SJesse Barnes 
2739abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2740e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_MISC_IIR);
2741e32192e1STvrtko Ursulin 		if (iir) {
2742e04f7eceSVille Syrjälä 			bool found = false;
2743e04f7eceSVille Syrjälä 
2744e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_MISC_IIR, iir);
2745abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2746e04f7eceSVille Syrjälä 
2747e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_MISC_GSE) {
274891d14251STvrtko Ursulin 				intel_opregion_asle_intr(dev_priv);
2749e04f7eceSVille Syrjälä 				found = true;
2750e04f7eceSVille Syrjälä 			}
2751e04f7eceSVille Syrjälä 
2752e04f7eceSVille Syrjälä 			if (iir & GEN8_DE_EDP_PSR) {
275354fd3149SDhinakaran Pandiyan 				u32 psr_iir = I915_READ(EDP_PSR_IIR);
275454fd3149SDhinakaran Pandiyan 
275554fd3149SDhinakaran Pandiyan 				intel_psr_irq_handler(dev_priv, psr_iir);
275654fd3149SDhinakaran Pandiyan 				I915_WRITE(EDP_PSR_IIR, psr_iir);
2757e04f7eceSVille Syrjälä 				found = true;
2758e04f7eceSVille Syrjälä 			}
2759e04f7eceSVille Syrjälä 
2760e04f7eceSVille Syrjälä 			if (!found)
276138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2762abd58f01SBen Widawsky 		}
276338cc46d7SOscar Mateo 		else
276438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2765abd58f01SBen Widawsky 	}
2766abd58f01SBen Widawsky 
2767121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2768121e758eSDhinakaran Pandiyan 		iir = I915_READ(GEN11_DE_HPD_IIR);
2769121e758eSDhinakaran Pandiyan 		if (iir) {
2770121e758eSDhinakaran Pandiyan 			I915_WRITE(GEN11_DE_HPD_IIR, iir);
2771121e758eSDhinakaran Pandiyan 			ret = IRQ_HANDLED;
2772121e758eSDhinakaran Pandiyan 			gen11_hpd_irq_handler(dev_priv, iir);
2773121e758eSDhinakaran Pandiyan 		} else {
2774121e758eSDhinakaran Pandiyan 			DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
2775121e758eSDhinakaran Pandiyan 		}
2776121e758eSDhinakaran Pandiyan 	}
2777121e758eSDhinakaran Pandiyan 
27786d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
2779e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PORT_IIR);
2780e32192e1STvrtko Ursulin 		if (iir) {
2781e32192e1STvrtko Ursulin 			u32 tmp_mask;
2782d04a492dSShashank Sharma 			bool found = false;
2783cebd87a0SVille Syrjälä 
2784e32192e1STvrtko Ursulin 			I915_WRITE(GEN8_DE_PORT_IIR, iir);
27856d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
278688e04703SJesse Barnes 
2787e32192e1STvrtko Ursulin 			tmp_mask = GEN8_AUX_CHANNEL_A;
2788bca2bf2aSPandiyan, Dhinakaran 			if (INTEL_GEN(dev_priv) >= 9)
2789e32192e1STvrtko Ursulin 				tmp_mask |= GEN9_AUX_CHANNEL_B |
2790e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_C |
2791e32192e1STvrtko Ursulin 					    GEN9_AUX_CHANNEL_D;
2792e32192e1STvrtko Ursulin 
2793bb187e93SJames Ausmus 			if (INTEL_GEN(dev_priv) >= 11)
2794bb187e93SJames Ausmus 				tmp_mask |= ICL_AUX_CHANNEL_E;
2795bb187e93SJames Ausmus 
27969bb635d9SDhinakaran Pandiyan 			if (IS_CNL_WITH_PORT_F(dev_priv) ||
27979bb635d9SDhinakaran Pandiyan 			    INTEL_GEN(dev_priv) >= 11)
2798a324fcacSRodrigo Vivi 				tmp_mask |= CNL_AUX_CHANNEL_F;
2799a324fcacSRodrigo Vivi 
2800e32192e1STvrtko Ursulin 			if (iir & tmp_mask) {
280191d14251STvrtko Ursulin 				dp_aux_irq_handler(dev_priv);
2802d04a492dSShashank Sharma 				found = true;
2803d04a492dSShashank Sharma 			}
2804d04a492dSShashank Sharma 
2805cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv)) {
2806e32192e1STvrtko Ursulin 				tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2807e32192e1STvrtko Ursulin 				if (tmp_mask) {
280891d14251STvrtko Ursulin 					bxt_hpd_irq_handler(dev_priv, tmp_mask,
280991d14251STvrtko Ursulin 							    hpd_bxt);
2810d04a492dSShashank Sharma 					found = true;
2811d04a492dSShashank Sharma 				}
2812e32192e1STvrtko Ursulin 			} else if (IS_BROADWELL(dev_priv)) {
2813e32192e1STvrtko Ursulin 				tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2814e32192e1STvrtko Ursulin 				if (tmp_mask) {
281591d14251STvrtko Ursulin 					ilk_hpd_irq_handler(dev_priv,
281691d14251STvrtko Ursulin 							    tmp_mask, hpd_bdw);
2817e32192e1STvrtko Ursulin 					found = true;
2818e32192e1STvrtko Ursulin 				}
2819e32192e1STvrtko Ursulin 			}
2820d04a492dSShashank Sharma 
2821cc3f90f0SAnder Conselvan de Oliveira 			if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
282291d14251STvrtko Ursulin 				gmbus_irq_handler(dev_priv);
28239e63743eSShashank Sharma 				found = true;
28249e63743eSShashank Sharma 			}
28259e63743eSShashank Sharma 
2826d04a492dSShashank Sharma 			if (!found)
282738cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
28286d766f02SDaniel Vetter 		}
282938cc46d7SOscar Mateo 		else
283038cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
28316d766f02SDaniel Vetter 	}
28326d766f02SDaniel Vetter 
2833055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2834fd3a4024SDaniel Vetter 		u32 fault_errors;
2835abd58f01SBen Widawsky 
2836c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2837c42664ccSDaniel Vetter 			continue;
2838c42664ccSDaniel Vetter 
2839e32192e1STvrtko Ursulin 		iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2840e32192e1STvrtko Ursulin 		if (!iir) {
2841e32192e1STvrtko Ursulin 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2842e32192e1STvrtko Ursulin 			continue;
2843e32192e1STvrtko Ursulin 		}
2844770de83dSDamien Lespiau 
2845e32192e1STvrtko Ursulin 		ret = IRQ_HANDLED;
2846e32192e1STvrtko Ursulin 		I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2847e32192e1STvrtko Ursulin 
2848fd3a4024SDaniel Vetter 		if (iir & GEN8_PIPE_VBLANK)
2849fd3a4024SDaniel Vetter 			drm_handle_vblank(&dev_priv->drm, pipe);
2850abd58f01SBen Widawsky 
2851e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
285291d14251STvrtko Ursulin 			hsw_pipe_crc_irq_handler(dev_priv, pipe);
28530fbe7870SDaniel Vetter 
2854e32192e1STvrtko Ursulin 		if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2855e32192e1STvrtko Ursulin 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
285638d83c96SDaniel Vetter 
2857e32192e1STvrtko Ursulin 		fault_errors = iir;
2858bca2bf2aSPandiyan, Dhinakaran 		if (INTEL_GEN(dev_priv) >= 9)
2859e32192e1STvrtko Ursulin 			fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2860770de83dSDamien Lespiau 		else
2861e32192e1STvrtko Ursulin 			fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2862770de83dSDamien Lespiau 
2863770de83dSDamien Lespiau 		if (fault_errors)
28641353ec38STvrtko Ursulin 			DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
286530100f2bSDaniel Vetter 				  pipe_name(pipe),
2866e32192e1STvrtko Ursulin 				  fault_errors);
2867abd58f01SBen Widawsky 	}
2868abd58f01SBen Widawsky 
286991d14251STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2870266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
287192d03a80SDaniel Vetter 		/*
287292d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
287392d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
287492d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
287592d03a80SDaniel Vetter 		 */
2876e32192e1STvrtko Ursulin 		iir = I915_READ(SDEIIR);
2877e32192e1STvrtko Ursulin 		if (iir) {
2878e32192e1STvrtko Ursulin 			I915_WRITE(SDEIIR, iir);
287992d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
28806dbf30ceSVille Syrjälä 
2881*31604222SAnusha Srivatsa 			if (HAS_PCH_ICP(dev_priv))
2882*31604222SAnusha Srivatsa 				icp_irq_handler(dev_priv, iir);
2883*31604222SAnusha Srivatsa 			else if (HAS_PCH_SPT(dev_priv) ||
2884*31604222SAnusha Srivatsa 				 HAS_PCH_KBP(dev_priv) ||
28857b22b8c4SRodrigo Vivi 				 HAS_PCH_CNP(dev_priv))
288691d14251STvrtko Ursulin 				spt_irq_handler(dev_priv, iir);
28876dbf30ceSVille Syrjälä 			else
288891d14251STvrtko Ursulin 				cpt_irq_handler(dev_priv, iir);
28892dfb0b81SJani Nikula 		} else {
28902dfb0b81SJani Nikula 			/*
28912dfb0b81SJani Nikula 			 * Like on previous PCH there seems to be something
28922dfb0b81SJani Nikula 			 * fishy going on with forwarding PCH interrupts.
28932dfb0b81SJani Nikula 			 */
28942dfb0b81SJani Nikula 			DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
28952dfb0b81SJani Nikula 		}
289692d03a80SDaniel Vetter 	}
289792d03a80SDaniel Vetter 
2898f11a0f46STvrtko Ursulin 	return ret;
2899f11a0f46STvrtko Ursulin }
2900f11a0f46STvrtko Ursulin 
2901f11a0f46STvrtko Ursulin static irqreturn_t gen8_irq_handler(int irq, void *arg)
2902f11a0f46STvrtko Ursulin {
2903f0fd96f5SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(arg);
2904f11a0f46STvrtko Ursulin 	u32 master_ctl;
2905f0fd96f5SChris Wilson 	u32 gt_iir[4];
2906f11a0f46STvrtko Ursulin 
2907f11a0f46STvrtko Ursulin 	if (!intel_irqs_enabled(dev_priv))
2908f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2909f11a0f46STvrtko Ursulin 
2910f11a0f46STvrtko Ursulin 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2911f11a0f46STvrtko Ursulin 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2912f11a0f46STvrtko Ursulin 	if (!master_ctl)
2913f11a0f46STvrtko Ursulin 		return IRQ_NONE;
2914f11a0f46STvrtko Ursulin 
2915f11a0f46STvrtko Ursulin 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2916f11a0f46STvrtko Ursulin 
2917f11a0f46STvrtko Ursulin 	/* Find, clear, then process each source of interrupt */
291855ef72f2SChris Wilson 	gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2919f0fd96f5SChris Wilson 
2920f0fd96f5SChris Wilson 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
2921f0fd96f5SChris Wilson 	if (master_ctl & ~GEN8_GT_IRQS) {
2922f0fd96f5SChris Wilson 		disable_rpm_wakeref_asserts(dev_priv);
292355ef72f2SChris Wilson 		gen8_de_irq_handler(dev_priv, master_ctl);
2924f0fd96f5SChris Wilson 		enable_rpm_wakeref_asserts(dev_priv);
2925f0fd96f5SChris Wilson 	}
2926f11a0f46STvrtko Ursulin 
2927cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2928abd58f01SBen Widawsky 
2929f0fd96f5SChris Wilson 	gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
29301f814dacSImre Deak 
293155ef72f2SChris Wilson 	return IRQ_HANDLED;
2932abd58f01SBen Widawsky }
2933abd58f01SBen Widawsky 
293436703e79SChris Wilson struct wedge_me {
293536703e79SChris Wilson 	struct delayed_work work;
293636703e79SChris Wilson 	struct drm_i915_private *i915;
293736703e79SChris Wilson 	const char *name;
293836703e79SChris Wilson };
293936703e79SChris Wilson 
294036703e79SChris Wilson static void wedge_me(struct work_struct *work)
294136703e79SChris Wilson {
294236703e79SChris Wilson 	struct wedge_me *w = container_of(work, typeof(*w), work.work);
294336703e79SChris Wilson 
294436703e79SChris Wilson 	dev_err(w->i915->drm.dev,
294536703e79SChris Wilson 		"%s timed out, cancelling all in-flight rendering.\n",
294636703e79SChris Wilson 		w->name);
294736703e79SChris Wilson 	i915_gem_set_wedged(w->i915);
294836703e79SChris Wilson }
294936703e79SChris Wilson 
295036703e79SChris Wilson static void __init_wedge(struct wedge_me *w,
295136703e79SChris Wilson 			 struct drm_i915_private *i915,
295236703e79SChris Wilson 			 long timeout,
295336703e79SChris Wilson 			 const char *name)
295436703e79SChris Wilson {
295536703e79SChris Wilson 	w->i915 = i915;
295636703e79SChris Wilson 	w->name = name;
295736703e79SChris Wilson 
295836703e79SChris Wilson 	INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
295936703e79SChris Wilson 	schedule_delayed_work(&w->work, timeout);
296036703e79SChris Wilson }
296136703e79SChris Wilson 
296236703e79SChris Wilson static void __fini_wedge(struct wedge_me *w)
296336703e79SChris Wilson {
296436703e79SChris Wilson 	cancel_delayed_work_sync(&w->work);
296536703e79SChris Wilson 	destroy_delayed_work_on_stack(&w->work);
296636703e79SChris Wilson 	w->i915 = NULL;
296736703e79SChris Wilson }
296836703e79SChris Wilson 
296936703e79SChris Wilson #define i915_wedge_on_timeout(W, DEV, TIMEOUT)				\
297036703e79SChris Wilson 	for (__init_wedge((W), (DEV), (TIMEOUT), __func__);		\
297136703e79SChris Wilson 	     (W)->i915;							\
297236703e79SChris Wilson 	     __fini_wedge((W)))
297336703e79SChris Wilson 
297451951ae7SMika Kuoppala static u32
2975f744dbc2SMika Kuoppala gen11_gt_engine_identity(struct drm_i915_private * const i915,
297651951ae7SMika Kuoppala 			 const unsigned int bank, const unsigned int bit)
297751951ae7SMika Kuoppala {
297851951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
297951951ae7SMika Kuoppala 	u32 timeout_ts;
298051951ae7SMika Kuoppala 	u32 ident;
298151951ae7SMika Kuoppala 
298296606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
298396606f3bSOscar Mateo 
298451951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
298551951ae7SMika Kuoppala 
298651951ae7SMika Kuoppala 	/*
298751951ae7SMika Kuoppala 	 * NB: Specs do not specify how long to spin wait,
298851951ae7SMika Kuoppala 	 * so we do ~100us as an educated guess.
298951951ae7SMika Kuoppala 	 */
299051951ae7SMika Kuoppala 	timeout_ts = (local_clock() >> 10) + 100;
299151951ae7SMika Kuoppala 	do {
299251951ae7SMika Kuoppala 		ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
299351951ae7SMika Kuoppala 	} while (!(ident & GEN11_INTR_DATA_VALID) &&
299451951ae7SMika Kuoppala 		 !time_after32(local_clock() >> 10, timeout_ts));
299551951ae7SMika Kuoppala 
299651951ae7SMika Kuoppala 	if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
299751951ae7SMika Kuoppala 		DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
299851951ae7SMika Kuoppala 			  bank, bit, ident);
299951951ae7SMika Kuoppala 		return 0;
300051951ae7SMika Kuoppala 	}
300151951ae7SMika Kuoppala 
300251951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
300351951ae7SMika Kuoppala 		      GEN11_INTR_DATA_VALID);
300451951ae7SMika Kuoppala 
3005f744dbc2SMika Kuoppala 	return ident;
3006f744dbc2SMika Kuoppala }
3007f744dbc2SMika Kuoppala 
3008f744dbc2SMika Kuoppala static void
3009f744dbc2SMika Kuoppala gen11_other_irq_handler(struct drm_i915_private * const i915,
3010f744dbc2SMika Kuoppala 			const u8 instance, const u16 iir)
3011f744dbc2SMika Kuoppala {
3012d02b98b8SOscar Mateo 	if (instance == OTHER_GTPM_INSTANCE)
3013d02b98b8SOscar Mateo 		return gen6_rps_irq_handler(i915, iir);
3014d02b98b8SOscar Mateo 
3015f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
3016f744dbc2SMika Kuoppala 		  instance, iir);
3017f744dbc2SMika Kuoppala }
3018f744dbc2SMika Kuoppala 
3019f744dbc2SMika Kuoppala static void
3020f744dbc2SMika Kuoppala gen11_engine_irq_handler(struct drm_i915_private * const i915,
3021f744dbc2SMika Kuoppala 			 const u8 class, const u8 instance, const u16 iir)
3022f744dbc2SMika Kuoppala {
3023f744dbc2SMika Kuoppala 	struct intel_engine_cs *engine;
3024f744dbc2SMika Kuoppala 
3025f744dbc2SMika Kuoppala 	if (instance <= MAX_ENGINE_INSTANCE)
3026f744dbc2SMika Kuoppala 		engine = i915->engine_class[class][instance];
3027f744dbc2SMika Kuoppala 	else
3028f744dbc2SMika Kuoppala 		engine = NULL;
3029f744dbc2SMika Kuoppala 
3030f744dbc2SMika Kuoppala 	if (likely(engine))
3031f744dbc2SMika Kuoppala 		return gen8_cs_irq_handler(engine, iir);
3032f744dbc2SMika Kuoppala 
3033f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
3034f744dbc2SMika Kuoppala 		  class, instance);
3035f744dbc2SMika Kuoppala }
3036f744dbc2SMika Kuoppala 
3037f744dbc2SMika Kuoppala static void
3038f744dbc2SMika Kuoppala gen11_gt_identity_handler(struct drm_i915_private * const i915,
3039f744dbc2SMika Kuoppala 			  const u32 identity)
3040f744dbc2SMika Kuoppala {
3041f744dbc2SMika Kuoppala 	const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
3042f744dbc2SMika Kuoppala 	const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
3043f744dbc2SMika Kuoppala 	const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
3044f744dbc2SMika Kuoppala 
3045f744dbc2SMika Kuoppala 	if (unlikely(!intr))
3046f744dbc2SMika Kuoppala 		return;
3047f744dbc2SMika Kuoppala 
3048f744dbc2SMika Kuoppala 	if (class <= COPY_ENGINE_CLASS)
3049f744dbc2SMika Kuoppala 		return gen11_engine_irq_handler(i915, class, instance, intr);
3050f744dbc2SMika Kuoppala 
3051f744dbc2SMika Kuoppala 	if (class == OTHER_CLASS)
3052f744dbc2SMika Kuoppala 		return gen11_other_irq_handler(i915, instance, intr);
3053f744dbc2SMika Kuoppala 
3054f744dbc2SMika Kuoppala 	WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
3055f744dbc2SMika Kuoppala 		  class, instance, intr);
305651951ae7SMika Kuoppala }
305751951ae7SMika Kuoppala 
305851951ae7SMika Kuoppala static void
305996606f3bSOscar Mateo gen11_gt_bank_handler(struct drm_i915_private * const i915,
306096606f3bSOscar Mateo 		      const unsigned int bank)
306151951ae7SMika Kuoppala {
306251951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
306351951ae7SMika Kuoppala 	unsigned long intr_dw;
306451951ae7SMika Kuoppala 	unsigned int bit;
306551951ae7SMika Kuoppala 
306696606f3bSOscar Mateo 	lockdep_assert_held(&i915->irq_lock);
306751951ae7SMika Kuoppala 
306851951ae7SMika Kuoppala 	intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
306951951ae7SMika Kuoppala 
307051951ae7SMika Kuoppala 	if (unlikely(!intr_dw)) {
307151951ae7SMika Kuoppala 		DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
307296606f3bSOscar Mateo 		return;
307351951ae7SMika Kuoppala 	}
307451951ae7SMika Kuoppala 
307551951ae7SMika Kuoppala 	for_each_set_bit(bit, &intr_dw, 32) {
3076f744dbc2SMika Kuoppala 		const u32 ident = gen11_gt_engine_identity(i915,
3077f744dbc2SMika Kuoppala 							   bank, bit);
307851951ae7SMika Kuoppala 
3079f744dbc2SMika Kuoppala 		gen11_gt_identity_handler(i915, ident);
308051951ae7SMika Kuoppala 	}
308151951ae7SMika Kuoppala 
308251951ae7SMika Kuoppala 	/* Clear must be after shared has been served for engine */
308351951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
308451951ae7SMika Kuoppala }
308596606f3bSOscar Mateo 
308696606f3bSOscar Mateo static void
308796606f3bSOscar Mateo gen11_gt_irq_handler(struct drm_i915_private * const i915,
308896606f3bSOscar Mateo 		     const u32 master_ctl)
308996606f3bSOscar Mateo {
309096606f3bSOscar Mateo 	unsigned int bank;
309196606f3bSOscar Mateo 
309296606f3bSOscar Mateo 	spin_lock(&i915->irq_lock);
309396606f3bSOscar Mateo 
309496606f3bSOscar Mateo 	for (bank = 0; bank < 2; bank++) {
309596606f3bSOscar Mateo 		if (master_ctl & GEN11_GT_DW_IRQ(bank))
309696606f3bSOscar Mateo 			gen11_gt_bank_handler(i915, bank);
309796606f3bSOscar Mateo 	}
309896606f3bSOscar Mateo 
309996606f3bSOscar Mateo 	spin_unlock(&i915->irq_lock);
310051951ae7SMika Kuoppala }
310151951ae7SMika Kuoppala 
3102df0d28c1SDhinakaran Pandiyan static void
3103df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl,
3104df0d28c1SDhinakaran Pandiyan 		      u32 *iir)
3105df0d28c1SDhinakaran Pandiyan {
3106df0d28c1SDhinakaran Pandiyan 	void __iomem * const regs = dev_priv->regs;
3107df0d28c1SDhinakaran Pandiyan 
3108df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
3109df0d28c1SDhinakaran Pandiyan 		return;
3110df0d28c1SDhinakaran Pandiyan 
3111df0d28c1SDhinakaran Pandiyan 	*iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
3112df0d28c1SDhinakaran Pandiyan 	if (likely(*iir))
3113df0d28c1SDhinakaran Pandiyan 		raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir);
3114df0d28c1SDhinakaran Pandiyan }
3115df0d28c1SDhinakaran Pandiyan 
3116df0d28c1SDhinakaran Pandiyan static void
3117df0d28c1SDhinakaran Pandiyan gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv,
3118df0d28c1SDhinakaran Pandiyan 			  const u32 master_ctl, const u32 iir)
3119df0d28c1SDhinakaran Pandiyan {
3120df0d28c1SDhinakaran Pandiyan 	if (!(master_ctl & GEN11_GU_MISC_IRQ))
3121df0d28c1SDhinakaran Pandiyan 		return;
3122df0d28c1SDhinakaran Pandiyan 
3123df0d28c1SDhinakaran Pandiyan 	if (unlikely(!iir)) {
3124df0d28c1SDhinakaran Pandiyan 		DRM_ERROR("GU_MISC iir blank!\n");
3125df0d28c1SDhinakaran Pandiyan 		return;
3126df0d28c1SDhinakaran Pandiyan 	}
3127df0d28c1SDhinakaran Pandiyan 
3128df0d28c1SDhinakaran Pandiyan 	if (iir & GEN11_GU_MISC_GSE)
3129df0d28c1SDhinakaran Pandiyan 		intel_opregion_asle_intr(dev_priv);
3130df0d28c1SDhinakaran Pandiyan 	else
3131df0d28c1SDhinakaran Pandiyan 		DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir);
3132df0d28c1SDhinakaran Pandiyan }
3133df0d28c1SDhinakaran Pandiyan 
313451951ae7SMika Kuoppala static irqreturn_t gen11_irq_handler(int irq, void *arg)
313551951ae7SMika Kuoppala {
313651951ae7SMika Kuoppala 	struct drm_i915_private * const i915 = to_i915(arg);
313751951ae7SMika Kuoppala 	void __iomem * const regs = i915->regs;
313851951ae7SMika Kuoppala 	u32 master_ctl;
3139df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_iir;
314051951ae7SMika Kuoppala 
314151951ae7SMika Kuoppala 	if (!intel_irqs_enabled(i915))
314251951ae7SMika Kuoppala 		return IRQ_NONE;
314351951ae7SMika Kuoppala 
314451951ae7SMika Kuoppala 	master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
314551951ae7SMika Kuoppala 	master_ctl &= ~GEN11_MASTER_IRQ;
314651951ae7SMika Kuoppala 	if (!master_ctl)
314751951ae7SMika Kuoppala 		return IRQ_NONE;
314851951ae7SMika Kuoppala 
314951951ae7SMika Kuoppala 	/* Disable interrupts. */
315051951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
315151951ae7SMika Kuoppala 
315251951ae7SMika Kuoppala 	/* Find, clear, then process each source of interrupt. */
315351951ae7SMika Kuoppala 	gen11_gt_irq_handler(i915, master_ctl);
315451951ae7SMika Kuoppala 
315551951ae7SMika Kuoppala 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
315651951ae7SMika Kuoppala 	if (master_ctl & GEN11_DISPLAY_IRQ) {
315751951ae7SMika Kuoppala 		const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
315851951ae7SMika Kuoppala 
315951951ae7SMika Kuoppala 		disable_rpm_wakeref_asserts(i915);
316051951ae7SMika Kuoppala 		/*
316151951ae7SMika Kuoppala 		 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
316251951ae7SMika Kuoppala 		 * for the display related bits.
316351951ae7SMika Kuoppala 		 */
316451951ae7SMika Kuoppala 		gen8_de_irq_handler(i915, disp_ctl);
316551951ae7SMika Kuoppala 		enable_rpm_wakeref_asserts(i915);
316651951ae7SMika Kuoppala 	}
316751951ae7SMika Kuoppala 
3168df0d28c1SDhinakaran Pandiyan 	gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir);
3169df0d28c1SDhinakaran Pandiyan 
317051951ae7SMika Kuoppala 	/* Acknowledge and enable interrupts. */
317151951ae7SMika Kuoppala 	raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl);
317251951ae7SMika Kuoppala 
3173df0d28c1SDhinakaran Pandiyan 	gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir);
3174df0d28c1SDhinakaran Pandiyan 
317551951ae7SMika Kuoppala 	return IRQ_HANDLED;
317651951ae7SMika Kuoppala }
317751951ae7SMika Kuoppala 
3178ce800754SChris Wilson static void i915_reset_device(struct drm_i915_private *dev_priv,
3179d0667e9cSChris Wilson 			      u32 engine_mask,
3180d0667e9cSChris Wilson 			      const char *reason)
31818a905236SJesse Barnes {
3182ce800754SChris Wilson 	struct i915_gpu_error *error = &dev_priv->gpu_error;
318391c8a326SChris Wilson 	struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
3184cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
3185cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
3186cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
318736703e79SChris Wilson 	struct wedge_me w;
31888a905236SJesse Barnes 
3189c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
31908a905236SJesse Barnes 
319144d98a61SZhao Yakui 	DRM_DEBUG_DRIVER("resetting chip\n");
3192c033666aSChris Wilson 	kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
31931f83fee0SDaniel Vetter 
319436703e79SChris Wilson 	/* Use a watchdog to ensure that our reset completes */
319536703e79SChris Wilson 	i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
3196c033666aSChris Wilson 		intel_prepare_reset(dev_priv);
31977514747dSVille Syrjälä 
3198d0667e9cSChris Wilson 		error->reason = reason;
3199d0667e9cSChris Wilson 		error->stalled_mask = engine_mask;
3200ce800754SChris Wilson 
320136703e79SChris Wilson 		/* Signal that locked waiters should reset the GPU */
3202d0667e9cSChris Wilson 		smp_mb__before_atomic();
3203ce800754SChris Wilson 		set_bit(I915_RESET_HANDOFF, &error->flags);
3204ce800754SChris Wilson 		wake_up_all(&error->wait_queue);
32058c185ecaSChris Wilson 
320636703e79SChris Wilson 		/* Wait for anyone holding the lock to wakeup, without
320736703e79SChris Wilson 		 * blocking indefinitely on struct_mutex.
320817e1df07SDaniel Vetter 		 */
320936703e79SChris Wilson 		do {
3210780f262aSChris Wilson 			if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
3211d0667e9cSChris Wilson 				i915_reset(dev_priv, engine_mask, reason);
3212221fe799SChris Wilson 				mutex_unlock(&dev_priv->drm.struct_mutex);
3213780f262aSChris Wilson 			}
3214ce800754SChris Wilson 		} while (wait_on_bit_timeout(&error->flags,
32158c185ecaSChris Wilson 					     I915_RESET_HANDOFF,
3216780f262aSChris Wilson 					     TASK_UNINTERRUPTIBLE,
321736703e79SChris Wilson 					     1));
3218f69061beSDaniel Vetter 
3219d0667e9cSChris Wilson 		error->stalled_mask = 0;
3220ce800754SChris Wilson 		error->reason = NULL;
3221ce800754SChris Wilson 
3222c033666aSChris Wilson 		intel_finish_reset(dev_priv);
322336703e79SChris Wilson 	}
3224f454c694SImre Deak 
3225ce800754SChris Wilson 	if (!test_bit(I915_WEDGED, &error->flags))
3226ce800754SChris Wilson 		kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
3227f316a42cSBen Gamari }
32288a905236SJesse Barnes 
3229eaa14c24SChris Wilson static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
3230c0e09200SDave Airlie {
3231eaa14c24SChris Wilson 	u32 eir;
323263eeaf38SJesse Barnes 
3233eaa14c24SChris Wilson 	if (!IS_GEN2(dev_priv))
3234eaa14c24SChris Wilson 		I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
323563eeaf38SJesse Barnes 
3236eaa14c24SChris Wilson 	if (INTEL_GEN(dev_priv) < 4)
3237eaa14c24SChris Wilson 		I915_WRITE(IPEIR, I915_READ(IPEIR));
3238eaa14c24SChris Wilson 	else
3239eaa14c24SChris Wilson 		I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
32408a905236SJesse Barnes 
3241eaa14c24SChris Wilson 	I915_WRITE(EIR, I915_READ(EIR));
324263eeaf38SJesse Barnes 	eir = I915_READ(EIR);
324363eeaf38SJesse Barnes 	if (eir) {
324463eeaf38SJesse Barnes 		/*
324563eeaf38SJesse Barnes 		 * some errors might have become stuck,
324663eeaf38SJesse Barnes 		 * mask them.
324763eeaf38SJesse Barnes 		 */
3248eaa14c24SChris Wilson 		DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
324963eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
325063eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
325163eeaf38SJesse Barnes 	}
325235aed2e6SChris Wilson }
325335aed2e6SChris Wilson 
325435aed2e6SChris Wilson /**
3255b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
325614bb2c11STvrtko Ursulin  * @dev_priv: i915 device private
325714b730fcSarun.siluvery@linux.intel.com  * @engine_mask: mask representing engines that are hung
3258ce800754SChris Wilson  * @flags: control flags
325987c390b6SMichel Thierry  * @fmt: Error message format string
326087c390b6SMichel Thierry  *
3261aafd8581SJavier Martinez Canillas  * Do some basic checking of register state at error time and
326235aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
326335aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
326435aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
326535aed2e6SChris Wilson  * of a ring dump etc.).
326635aed2e6SChris Wilson  */
3267c033666aSChris Wilson void i915_handle_error(struct drm_i915_private *dev_priv,
3268c033666aSChris Wilson 		       u32 engine_mask,
3269ce800754SChris Wilson 		       unsigned long flags,
327058174462SMika Kuoppala 		       const char *fmt, ...)
327135aed2e6SChris Wilson {
3272142bc7d9SMichel Thierry 	struct intel_engine_cs *engine;
3273142bc7d9SMichel Thierry 	unsigned int tmp;
327458174462SMika Kuoppala 	char error_msg[80];
3275ce800754SChris Wilson 	char *msg = NULL;
3276ce800754SChris Wilson 
3277ce800754SChris Wilson 	if (fmt) {
3278ce800754SChris Wilson 		va_list args;
327935aed2e6SChris Wilson 
328058174462SMika Kuoppala 		va_start(args, fmt);
328158174462SMika Kuoppala 		vscnprintf(error_msg, sizeof(error_msg), fmt, args);
328258174462SMika Kuoppala 		va_end(args);
328358174462SMika Kuoppala 
3284ce800754SChris Wilson 		msg = error_msg;
3285ce800754SChris Wilson 	}
3286ce800754SChris Wilson 
32871604a86dSChris Wilson 	/*
32881604a86dSChris Wilson 	 * In most cases it's guaranteed that we get here with an RPM
32891604a86dSChris Wilson 	 * reference held, for example because there is a pending GPU
32901604a86dSChris Wilson 	 * request that won't finish until the reset is done. This
32911604a86dSChris Wilson 	 * isn't the case at least when we get here by doing a
32921604a86dSChris Wilson 	 * simulated reset via debugfs, so get an RPM reference.
32931604a86dSChris Wilson 	 */
32941604a86dSChris Wilson 	intel_runtime_pm_get(dev_priv);
32951604a86dSChris Wilson 
3296873d66fbSChris Wilson 	engine_mask &= INTEL_INFO(dev_priv)->ring_mask;
3297ce800754SChris Wilson 
3298ce800754SChris Wilson 	if (flags & I915_ERROR_CAPTURE) {
3299ce800754SChris Wilson 		i915_capture_error_state(dev_priv, engine_mask, msg);
3300eaa14c24SChris Wilson 		i915_clear_error_registers(dev_priv);
3301ce800754SChris Wilson 	}
33028a905236SJesse Barnes 
3303142bc7d9SMichel Thierry 	/*
3304142bc7d9SMichel Thierry 	 * Try engine reset when available. We fall back to full reset if
3305142bc7d9SMichel Thierry 	 * single reset fails.
3306142bc7d9SMichel Thierry 	 */
3307142bc7d9SMichel Thierry 	if (intel_has_reset_engine(dev_priv)) {
3308142bc7d9SMichel Thierry 		for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
33099db529aaSDaniel Vetter 			BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
3310142bc7d9SMichel Thierry 			if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
3311142bc7d9SMichel Thierry 					     &dev_priv->gpu_error.flags))
3312142bc7d9SMichel Thierry 				continue;
3313142bc7d9SMichel Thierry 
3314ce800754SChris Wilson 			if (i915_reset_engine(engine, msg) == 0)
3315142bc7d9SMichel Thierry 				engine_mask &= ~intel_engine_flag(engine);
3316142bc7d9SMichel Thierry 
3317142bc7d9SMichel Thierry 			clear_bit(I915_RESET_ENGINE + engine->id,
3318142bc7d9SMichel Thierry 				  &dev_priv->gpu_error.flags);
3319142bc7d9SMichel Thierry 			wake_up_bit(&dev_priv->gpu_error.flags,
3320142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id);
3321142bc7d9SMichel Thierry 		}
3322142bc7d9SMichel Thierry 	}
3323142bc7d9SMichel Thierry 
33248af29b0cSChris Wilson 	if (!engine_mask)
33251604a86dSChris Wilson 		goto out;
33268af29b0cSChris Wilson 
3327142bc7d9SMichel Thierry 	/* Full reset needs the mutex, stop any other user trying to do so. */
3328d5367307SChris Wilson 	if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
3329d5367307SChris Wilson 		wait_event(dev_priv->gpu_error.reset_queue,
3330d5367307SChris Wilson 			   !test_bit(I915_RESET_BACKOFF,
3331d5367307SChris Wilson 				     &dev_priv->gpu_error.flags));
33321604a86dSChris Wilson 		goto out;
3333d5367307SChris Wilson 	}
3334ba1234d1SBen Gamari 
3335142bc7d9SMichel Thierry 	/* Prevent any other reset-engine attempt. */
3336142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
3337142bc7d9SMichel Thierry 		while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
3338142bc7d9SMichel Thierry 					&dev_priv->gpu_error.flags))
3339142bc7d9SMichel Thierry 			wait_on_bit(&dev_priv->gpu_error.flags,
3340142bc7d9SMichel Thierry 				    I915_RESET_ENGINE + engine->id,
3341142bc7d9SMichel Thierry 				    TASK_UNINTERRUPTIBLE);
3342142bc7d9SMichel Thierry 	}
3343142bc7d9SMichel Thierry 
3344d0667e9cSChris Wilson 	i915_reset_device(dev_priv, engine_mask, msg);
3345d5367307SChris Wilson 
3346142bc7d9SMichel Thierry 	for_each_engine(engine, dev_priv, tmp) {
3347142bc7d9SMichel Thierry 		clear_bit(I915_RESET_ENGINE + engine->id,
3348142bc7d9SMichel Thierry 			  &dev_priv->gpu_error.flags);
3349142bc7d9SMichel Thierry 	}
3350142bc7d9SMichel Thierry 
3351d5367307SChris Wilson 	clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
3352d5367307SChris Wilson 	wake_up_all(&dev_priv->gpu_error.reset_queue);
33531604a86dSChris Wilson 
33541604a86dSChris Wilson out:
33551604a86dSChris Wilson 	intel_runtime_pm_put(dev_priv);
33568a905236SJesse Barnes }
33578a905236SJesse Barnes 
335842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
335942f52ef8SKeith Packard  * we use as a pipe index
336042f52ef8SKeith Packard  */
336186e83e35SChris Wilson static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
33620a3e67a4SJesse Barnes {
3363fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3364e9d21d7fSKeith Packard 	unsigned long irqflags;
336571e0ffa5SJesse Barnes 
33661ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
336786e83e35SChris Wilson 	i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
336886e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
336986e83e35SChris Wilson 
337086e83e35SChris Wilson 	return 0;
337186e83e35SChris Wilson }
337286e83e35SChris Wilson 
337386e83e35SChris Wilson static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
337486e83e35SChris Wilson {
337586e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
337686e83e35SChris Wilson 	unsigned long irqflags;
337786e83e35SChris Wilson 
337886e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
33797c463586SKeith Packard 	i915_enable_pipestat(dev_priv, pipe,
3380755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
33811ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
33828692d00eSChris Wilson 
33830a3e67a4SJesse Barnes 	return 0;
33840a3e67a4SJesse Barnes }
33850a3e67a4SJesse Barnes 
338688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
3387f796cf8fSJesse Barnes {
3388fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3389f796cf8fSJesse Barnes 	unsigned long irqflags;
339055b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
339186e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3392f796cf8fSJesse Barnes 
3393f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3394fbdedaeaSVille Syrjälä 	ilk_enable_display_irq(dev_priv, bit);
3395b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3396b1f14ad0SJesse Barnes 
33972e8bf223SDhinakaran Pandiyan 	/* Even though there is no DMC, frame counter can get stuck when
33982e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated.
33992e8bf223SDhinakaran Pandiyan 	 */
34002e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
34012e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
34022e8bf223SDhinakaran Pandiyan 
3403b1f14ad0SJesse Barnes 	return 0;
3404b1f14ad0SJesse Barnes }
3405b1f14ad0SJesse Barnes 
340688e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
3407abd58f01SBen Widawsky {
3408fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3409abd58f01SBen Widawsky 	unsigned long irqflags;
3410abd58f01SBen Widawsky 
3411abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3412013d3752SVille Syrjälä 	bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3413abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3414013d3752SVille Syrjälä 
34152e8bf223SDhinakaran Pandiyan 	/* Even if there is no DMC, frame counter can get stuck when
34162e8bf223SDhinakaran Pandiyan 	 * PSR is active as no frames are generated, so check only for PSR.
34172e8bf223SDhinakaran Pandiyan 	 */
34182e8bf223SDhinakaran Pandiyan 	if (HAS_PSR(dev_priv))
34192e8bf223SDhinakaran Pandiyan 		drm_vblank_restore(dev, pipe);
34202e8bf223SDhinakaran Pandiyan 
3421abd58f01SBen Widawsky 	return 0;
3422abd58f01SBen Widawsky }
3423abd58f01SBen Widawsky 
342442f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
342542f52ef8SKeith Packard  * we use as a pipe index
342642f52ef8SKeith Packard  */
342786e83e35SChris Wilson static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
342886e83e35SChris Wilson {
342986e83e35SChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
343086e83e35SChris Wilson 	unsigned long irqflags;
343186e83e35SChris Wilson 
343286e83e35SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
343386e83e35SChris Wilson 	i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
343486e83e35SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
343586e83e35SChris Wilson }
343686e83e35SChris Wilson 
343786e83e35SChris Wilson static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
34380a3e67a4SJesse Barnes {
3439fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3440e9d21d7fSKeith Packard 	unsigned long irqflags;
34410a3e67a4SJesse Barnes 
34421ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34437c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
3444755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
34451ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
34460a3e67a4SJesse Barnes }
34470a3e67a4SJesse Barnes 
344888e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
3449f796cf8fSJesse Barnes {
3450fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3451f796cf8fSJesse Barnes 	unsigned long irqflags;
345255b8f2a7STvrtko Ursulin 	uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
345386e83e35SChris Wilson 		DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
3454f796cf8fSJesse Barnes 
3455f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3456fbdedaeaSVille Syrjälä 	ilk_disable_display_irq(dev_priv, bit);
3457b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3458b1f14ad0SJesse Barnes }
3459b1f14ad0SJesse Barnes 
346088e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
3461abd58f01SBen Widawsky {
3462fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3463abd58f01SBen Widawsky 	unsigned long irqflags;
3464abd58f01SBen Widawsky 
3465abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3466013d3752SVille Syrjälä 	bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
3467abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3468abd58f01SBen Widawsky }
3469abd58f01SBen Widawsky 
3470b243f530STvrtko Ursulin static void ibx_irq_reset(struct drm_i915_private *dev_priv)
347191738a95SPaulo Zanoni {
34726e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
347391738a95SPaulo Zanoni 		return;
347491738a95SPaulo Zanoni 
34753488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(SDE);
3476105b122eSPaulo Zanoni 
34776e266956STvrtko Ursulin 	if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3478105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3479622364b6SPaulo Zanoni }
3480105b122eSPaulo Zanoni 
348191738a95SPaulo Zanoni /*
3482622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3483622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3484622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3485622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3486622364b6SPaulo Zanoni  *
3487622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
348891738a95SPaulo Zanoni  */
3489622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3490622364b6SPaulo Zanoni {
3491fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3492622364b6SPaulo Zanoni 
34936e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3494622364b6SPaulo Zanoni 		return;
3495622364b6SPaulo Zanoni 
3496622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
349791738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
349891738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
349991738a95SPaulo Zanoni }
350091738a95SPaulo Zanoni 
3501b243f530STvrtko Ursulin static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
3502d18ea1b5SDaniel Vetter {
35033488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GT);
3504b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6)
35053488d4ebSVille Syrjälä 		GEN3_IRQ_RESET(GEN6_PM);
3506d18ea1b5SDaniel Vetter }
3507d18ea1b5SDaniel Vetter 
350870591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
350970591a41SVille Syrjälä {
351071b8b41dSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
351171b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
351271b8b41dSVille Syrjälä 	else
351371b8b41dSVille Syrjälä 		I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
351471b8b41dSVille Syrjälä 
3515ad22d106SVille Syrjälä 	i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
351670591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
351770591a41SVille Syrjälä 
351844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
351970591a41SVille Syrjälä 
35203488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(VLV_);
35218bd099a7SChris Wilson 	dev_priv->irq_mask = ~0u;
352270591a41SVille Syrjälä }
352370591a41SVille Syrjälä 
35248bb61306SVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
35258bb61306SVille Syrjälä {
35268bb61306SVille Syrjälä 	u32 pipestat_mask;
35279ab981f2SVille Syrjälä 	u32 enable_mask;
35288bb61306SVille Syrjälä 	enum pipe pipe;
35298bb61306SVille Syrjälä 
3530842ebf7aSVille Syrjälä 	pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
35318bb61306SVille Syrjälä 
35328bb61306SVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
35338bb61306SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
35348bb61306SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
35358bb61306SVille Syrjälä 
35369ab981f2SVille Syrjälä 	enable_mask = I915_DISPLAY_PORT_INTERRUPT |
35378bb61306SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3538ebf5f921SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3539ebf5f921SVille Syrjälä 		I915_LPE_PIPE_A_INTERRUPT |
3540ebf5f921SVille Syrjälä 		I915_LPE_PIPE_B_INTERRUPT;
3541ebf5f921SVille Syrjälä 
35428bb61306SVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3543ebf5f921SVille Syrjälä 		enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
3544ebf5f921SVille Syrjälä 			I915_LPE_PIPE_C_INTERRUPT;
35456b7eafc1SVille Syrjälä 
35468bd099a7SChris Wilson 	WARN_ON(dev_priv->irq_mask != ~0u);
35476b7eafc1SVille Syrjälä 
35489ab981f2SVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
35498bb61306SVille Syrjälä 
35503488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
35518bb61306SVille Syrjälä }
35528bb61306SVille Syrjälä 
35538bb61306SVille Syrjälä /* drm_dma.h hooks
35548bb61306SVille Syrjälä */
35558bb61306SVille Syrjälä static void ironlake_irq_reset(struct drm_device *dev)
35568bb61306SVille Syrjälä {
3557fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35588bb61306SVille Syrjälä 
3559d420a50cSVille Syrjälä 	if (IS_GEN5(dev_priv))
35608bb61306SVille Syrjälä 		I915_WRITE(HWSTAM, 0xffffffff);
35618bb61306SVille Syrjälä 
35623488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(DE);
35635db94019STvrtko Ursulin 	if (IS_GEN7(dev_priv))
35648bb61306SVille Syrjälä 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
35658bb61306SVille Syrjälä 
3566fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
3567fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3568fc340442SDaniel Vetter 		I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3569fc340442SDaniel Vetter 	}
3570fc340442SDaniel Vetter 
3571b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
35728bb61306SVille Syrjälä 
3573b243f530STvrtko Ursulin 	ibx_irq_reset(dev_priv);
35748bb61306SVille Syrjälä }
35758bb61306SVille Syrjälä 
35766bcdb1c8SVille Syrjälä static void valleyview_irq_reset(struct drm_device *dev)
35777e231dbeSJesse Barnes {
3578fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
35797e231dbeSJesse Barnes 
358034c7b8a7SVille Syrjälä 	I915_WRITE(VLV_MASTER_IER, 0);
358134c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
358234c7b8a7SVille Syrjälä 
3583b243f530STvrtko Ursulin 	gen5_gt_irq_reset(dev_priv);
35847e231dbeSJesse Barnes 
3585ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
35869918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
358770591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3588ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
35897e231dbeSJesse Barnes }
35907e231dbeSJesse Barnes 
3591d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3592d6e3cca3SDaniel Vetter {
3593d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
3594d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
3595d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
3596d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
3597d6e3cca3SDaniel Vetter }
3598d6e3cca3SDaniel Vetter 
3599823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3600abd58f01SBen Widawsky {
3601fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
3602abd58f01SBen Widawsky 	int pipe;
3603abd58f01SBen Widawsky 
3604abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3605abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3606abd58f01SBen Widawsky 
3607d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
3608abd58f01SBen Widawsky 
3609e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IMR, 0xffffffff);
3610e04f7eceSVille Syrjälä 	I915_WRITE(EDP_PSR_IIR, 0xffffffff);
3611e04f7eceSVille Syrjälä 
3612055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3613f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3614813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
3615f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3616abd58f01SBen Widawsky 
36173488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
36183488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
36193488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
3620abd58f01SBen Widawsky 
36216e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
3622b243f530STvrtko Ursulin 		ibx_irq_reset(dev_priv);
3623abd58f01SBen Widawsky }
3624abd58f01SBen Widawsky 
362551951ae7SMika Kuoppala static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
362651951ae7SMika Kuoppala {
362751951ae7SMika Kuoppala 	/* Disable RCS, BCS, VCS and VECS class engines. */
362851951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
362951951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  0);
363051951ae7SMika Kuoppala 
363151951ae7SMika Kuoppala 	/* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
363251951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~0);
363351951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~0);
363451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~0);
363551951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~0);
363651951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~0);
3637d02b98b8SOscar Mateo 
3638d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
3639d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
364051951ae7SMika Kuoppala }
364151951ae7SMika Kuoppala 
364251951ae7SMika Kuoppala static void gen11_irq_reset(struct drm_device *dev)
364351951ae7SMika Kuoppala {
364451951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
364551951ae7SMika Kuoppala 	int pipe;
364651951ae7SMika Kuoppala 
364751951ae7SMika Kuoppala 	I915_WRITE(GEN11_GFX_MSTR_IRQ, 0);
364851951ae7SMika Kuoppala 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
364951951ae7SMika Kuoppala 
365051951ae7SMika Kuoppala 	gen11_gt_irq_reset(dev_priv);
365151951ae7SMika Kuoppala 
365251951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
365351951ae7SMika Kuoppala 
365451951ae7SMika Kuoppala 	for_each_pipe(dev_priv, pipe)
365551951ae7SMika Kuoppala 		if (intel_display_power_is_enabled(dev_priv,
365651951ae7SMika Kuoppala 						   POWER_DOMAIN_PIPE(pipe)))
365751951ae7SMika Kuoppala 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
365851951ae7SMika Kuoppala 
365951951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_PORT_);
366051951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_DE_MISC_);
3661121e758eSDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_DE_HPD_);
3662df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_RESET(GEN11_GU_MISC_);
366351951ae7SMika Kuoppala 	GEN3_IRQ_RESET(GEN8_PCU_);
3664*31604222SAnusha Srivatsa 
3665*31604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
3666*31604222SAnusha Srivatsa 		GEN3_IRQ_RESET(SDE);
366751951ae7SMika Kuoppala }
366851951ae7SMika Kuoppala 
36694c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3670001bd2cbSImre Deak 				     u8 pipe_mask)
3671d49bdb0eSPaulo Zanoni {
36721180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
36736831f3e3SVille Syrjälä 	enum pipe pipe;
3674d49bdb0eSPaulo Zanoni 
367513321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
36769dfe2e3aSImre Deak 
36779dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36789dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36799dfe2e3aSImre Deak 		return;
36809dfe2e3aSImre Deak 	}
36819dfe2e3aSImre Deak 
36826831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
36836831f3e3SVille Syrjälä 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
36846831f3e3SVille Syrjälä 				  dev_priv->de_irq_mask[pipe],
36856831f3e3SVille Syrjälä 				  ~dev_priv->de_irq_mask[pipe] | extra_ier);
36869dfe2e3aSImre Deak 
368713321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3688d49bdb0eSPaulo Zanoni }
3689d49bdb0eSPaulo Zanoni 
3690aae8ba84SVille Syrjälä void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3691001bd2cbSImre Deak 				     u8 pipe_mask)
3692aae8ba84SVille Syrjälä {
36936831f3e3SVille Syrjälä 	enum pipe pipe;
36946831f3e3SVille Syrjälä 
3695aae8ba84SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
36969dfe2e3aSImre Deak 
36979dfe2e3aSImre Deak 	if (!intel_irqs_enabled(dev_priv)) {
36989dfe2e3aSImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
36999dfe2e3aSImre Deak 		return;
37009dfe2e3aSImre Deak 	}
37019dfe2e3aSImre Deak 
37026831f3e3SVille Syrjälä 	for_each_pipe_masked(dev_priv, pipe, pipe_mask)
37036831f3e3SVille Syrjälä 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
37049dfe2e3aSImre Deak 
3705aae8ba84SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
3706aae8ba84SVille Syrjälä 
3707aae8ba84SVille Syrjälä 	/* make sure we're done processing display irqs */
370891c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
3709aae8ba84SVille Syrjälä }
3710aae8ba84SVille Syrjälä 
37116bcdb1c8SVille Syrjälä static void cherryview_irq_reset(struct drm_device *dev)
371243f328d7SVille Syrjälä {
3713fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
371443f328d7SVille Syrjälä 
371543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
371643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
371743f328d7SVille Syrjälä 
3718d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
371943f328d7SVille Syrjälä 
37203488d4ebSVille Syrjälä 	GEN3_IRQ_RESET(GEN8_PCU_);
372143f328d7SVille Syrjälä 
3722ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
37239918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
372470591a41SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
3725ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
372643f328d7SVille Syrjälä }
372743f328d7SVille Syrjälä 
372891d14251STvrtko Ursulin static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
372987a02106SVille Syrjälä 				  const u32 hpd[HPD_NUM_PINS])
373087a02106SVille Syrjälä {
373187a02106SVille Syrjälä 	struct intel_encoder *encoder;
373287a02106SVille Syrjälä 	u32 enabled_irqs = 0;
373387a02106SVille Syrjälä 
373491c8a326SChris Wilson 	for_each_intel_encoder(&dev_priv->drm, encoder)
373587a02106SVille Syrjälä 		if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
373687a02106SVille Syrjälä 			enabled_irqs |= hpd[encoder->hpd_pin];
373787a02106SVille Syrjälä 
373887a02106SVille Syrjälä 	return enabled_irqs;
373987a02106SVille Syrjälä }
374087a02106SVille Syrjälä 
37411a56b1a2SImre Deak static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
37421a56b1a2SImre Deak {
37431a56b1a2SImre Deak 	u32 hotplug;
37441a56b1a2SImre Deak 
37451a56b1a2SImre Deak 	/*
37461a56b1a2SImre Deak 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
37471a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec).
37481a56b1a2SImre Deak 	 * The pulse duration bits are reserved on LPT+.
37491a56b1a2SImre Deak 	 */
37501a56b1a2SImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
37511a56b1a2SImre Deak 	hotplug &= ~(PORTB_PULSE_DURATION_MASK |
37521a56b1a2SImre Deak 		     PORTC_PULSE_DURATION_MASK |
37531a56b1a2SImre Deak 		     PORTD_PULSE_DURATION_MASK);
37541a56b1a2SImre Deak 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
37551a56b1a2SImre Deak 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
37561a56b1a2SImre Deak 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
37571a56b1a2SImre Deak 	/*
37581a56b1a2SImre Deak 	 * When CPU and PCH are on the same package, port A
37591a56b1a2SImre Deak 	 * HPD must be enabled in both north and south.
37601a56b1a2SImre Deak 	 */
37611a56b1a2SImre Deak 	if (HAS_PCH_LPT_LP(dev_priv))
37621a56b1a2SImre Deak 		hotplug |= PORTA_HOTPLUG_ENABLE;
37631a56b1a2SImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
37641a56b1a2SImre Deak }
37651a56b1a2SImre Deak 
376691d14251STvrtko Ursulin static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
376782a28bcfSDaniel Vetter {
37681a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
376982a28bcfSDaniel Vetter 
377091d14251STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv)) {
3771fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
377291d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
377382a28bcfSDaniel Vetter 	} else {
3774fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
377591d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
377682a28bcfSDaniel Vetter 	}
377782a28bcfSDaniel Vetter 
3778fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
377982a28bcfSDaniel Vetter 
37801a56b1a2SImre Deak 	ibx_hpd_detection_setup(dev_priv);
37816dbf30ceSVille Syrjälä }
378226951cafSXiong Zhang 
3783*31604222SAnusha Srivatsa static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
3784*31604222SAnusha Srivatsa {
3785*31604222SAnusha Srivatsa 	u32 hotplug;
3786*31604222SAnusha Srivatsa 
3787*31604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3788*31604222SAnusha Srivatsa 	hotplug |= ICP_DDIA_HPD_ENABLE |
3789*31604222SAnusha Srivatsa 		   ICP_DDIB_HPD_ENABLE;
3790*31604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
3791*31604222SAnusha Srivatsa 
3792*31604222SAnusha Srivatsa 	hotplug = I915_READ(SHOTPLUG_CTL_TC);
3793*31604222SAnusha Srivatsa 	hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
3794*31604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC2) |
3795*31604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC3) |
3796*31604222SAnusha Srivatsa 		   ICP_TC_HPD_ENABLE(PORT_TC4);
3797*31604222SAnusha Srivatsa 	I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
3798*31604222SAnusha Srivatsa }
3799*31604222SAnusha Srivatsa 
3800*31604222SAnusha Srivatsa static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3801*31604222SAnusha Srivatsa {
3802*31604222SAnusha Srivatsa 	u32 hotplug_irqs, enabled_irqs;
3803*31604222SAnusha Srivatsa 
3804*31604222SAnusha Srivatsa 	hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
3805*31604222SAnusha Srivatsa 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
3806*31604222SAnusha Srivatsa 
3807*31604222SAnusha Srivatsa 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3808*31604222SAnusha Srivatsa 
3809*31604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
3810*31604222SAnusha Srivatsa }
3811*31604222SAnusha Srivatsa 
3812121e758eSDhinakaran Pandiyan static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3813121e758eSDhinakaran Pandiyan {
3814121e758eSDhinakaran Pandiyan 	u32 hotplug;
3815121e758eSDhinakaran Pandiyan 
3816121e758eSDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3817121e758eSDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3818121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3819121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3820121e758eSDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3821121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3822b796b971SDhinakaran Pandiyan 
3823b796b971SDhinakaran Pandiyan 	hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3824b796b971SDhinakaran Pandiyan 	hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3825b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3826b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3827b796b971SDhinakaran Pandiyan 		   GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3828b796b971SDhinakaran Pandiyan 	I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3829121e758eSDhinakaran Pandiyan }
3830121e758eSDhinakaran Pandiyan 
3831121e758eSDhinakaran Pandiyan static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3832121e758eSDhinakaran Pandiyan {
3833121e758eSDhinakaran Pandiyan 	u32 hotplug_irqs, enabled_irqs;
3834121e758eSDhinakaran Pandiyan 	u32 val;
3835121e758eSDhinakaran Pandiyan 
3836b796b971SDhinakaran Pandiyan 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
3837b796b971SDhinakaran Pandiyan 	hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3838121e758eSDhinakaran Pandiyan 
3839121e758eSDhinakaran Pandiyan 	val = I915_READ(GEN11_DE_HPD_IMR);
3840121e758eSDhinakaran Pandiyan 	val &= ~hotplug_irqs;
3841121e758eSDhinakaran Pandiyan 	I915_WRITE(GEN11_DE_HPD_IMR, val);
3842121e758eSDhinakaran Pandiyan 	POSTING_READ(GEN11_DE_HPD_IMR);
3843121e758eSDhinakaran Pandiyan 
3844121e758eSDhinakaran Pandiyan 	gen11_hpd_detection_setup(dev_priv);
3845*31604222SAnusha Srivatsa 
3846*31604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
3847*31604222SAnusha Srivatsa 		icp_hpd_irq_setup(dev_priv);
3848121e758eSDhinakaran Pandiyan }
3849121e758eSDhinakaran Pandiyan 
38502a57d9ccSImre Deak static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
38512a57d9ccSImre Deak {
38523b92e263SRodrigo Vivi 	u32 val, hotplug;
38533b92e263SRodrigo Vivi 
38543b92e263SRodrigo Vivi 	/* Display WA #1179 WaHardHangonHotPlug: cnp */
38553b92e263SRodrigo Vivi 	if (HAS_PCH_CNP(dev_priv)) {
38563b92e263SRodrigo Vivi 		val = I915_READ(SOUTH_CHICKEN1);
38573b92e263SRodrigo Vivi 		val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
38583b92e263SRodrigo Vivi 		val |= CHASSIS_CLK_REQ_DURATION(0xf);
38593b92e263SRodrigo Vivi 		I915_WRITE(SOUTH_CHICKEN1, val);
38603b92e263SRodrigo Vivi 	}
38612a57d9ccSImre Deak 
38622a57d9ccSImre Deak 	/* Enable digital hotplug on the PCH */
38632a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
38642a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
38652a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
38662a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE |
38672a57d9ccSImre Deak 		   PORTD_HOTPLUG_ENABLE;
38682a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
38692a57d9ccSImre Deak 
38702a57d9ccSImre Deak 	hotplug = I915_READ(PCH_PORT_HOTPLUG2);
38712a57d9ccSImre Deak 	hotplug |= PORTE_HOTPLUG_ENABLE;
38722a57d9ccSImre Deak 	I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
38732a57d9ccSImre Deak }
38742a57d9ccSImre Deak 
387591d14251STvrtko Ursulin static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
38766dbf30ceSVille Syrjälä {
38772a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
38786dbf30ceSVille Syrjälä 
38796dbf30ceSVille Syrjälä 	hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
388091d14251STvrtko Ursulin 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
38816dbf30ceSVille Syrjälä 
38826dbf30ceSVille Syrjälä 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
38836dbf30ceSVille Syrjälä 
38842a57d9ccSImre Deak 	spt_hpd_detection_setup(dev_priv);
388526951cafSXiong Zhang }
38867fe0b973SKeith Packard 
38871a56b1a2SImre Deak static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
38881a56b1a2SImre Deak {
38891a56b1a2SImre Deak 	u32 hotplug;
38901a56b1a2SImre Deak 
38911a56b1a2SImre Deak 	/*
38921a56b1a2SImre Deak 	 * Enable digital hotplug on the CPU, and configure the DP short pulse
38931a56b1a2SImre Deak 	 * duration to 2ms (which is the minimum in the Display Port spec)
38941a56b1a2SImre Deak 	 * The pulse duration bits are reserved on HSW+.
38951a56b1a2SImre Deak 	 */
38961a56b1a2SImre Deak 	hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
38971a56b1a2SImre Deak 	hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
38981a56b1a2SImre Deak 	hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
38991a56b1a2SImre Deak 		   DIGITAL_PORTA_PULSE_DURATION_2ms;
39001a56b1a2SImre Deak 	I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
39011a56b1a2SImre Deak }
39021a56b1a2SImre Deak 
390391d14251STvrtko Ursulin static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3904e4ce95aaSVille Syrjälä {
39051a56b1a2SImre Deak 	u32 hotplug_irqs, enabled_irqs;
3906e4ce95aaSVille Syrjälä 
390791d14251STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 8) {
39083a3b3c7dSVille Syrjälä 		hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
390991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
39103a3b3c7dSVille Syrjälä 
39113a3b3c7dSVille Syrjälä 		bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
391291d14251STvrtko Ursulin 	} else if (INTEL_GEN(dev_priv) >= 7) {
391323bb4cb5SVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
391491d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
39153a3b3c7dSVille Syrjälä 
39163a3b3c7dSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
391723bb4cb5SVille Syrjälä 	} else {
3918e4ce95aaSVille Syrjälä 		hotplug_irqs = DE_DP_A_HOTPLUG;
391991d14251STvrtko Ursulin 		enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
3920e4ce95aaSVille Syrjälä 
3921e4ce95aaSVille Syrjälä 		ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
39223a3b3c7dSVille Syrjälä 	}
3923e4ce95aaSVille Syrjälä 
39241a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
3925e4ce95aaSVille Syrjälä 
392691d14251STvrtko Ursulin 	ibx_hpd_irq_setup(dev_priv);
3927e4ce95aaSVille Syrjälä }
3928e4ce95aaSVille Syrjälä 
39292a57d9ccSImre Deak static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
39302a57d9ccSImre Deak 				      u32 enabled_irqs)
3931e0a20ad7SShashank Sharma {
39322a57d9ccSImre Deak 	u32 hotplug;
3933e0a20ad7SShashank Sharma 
3934a52bb15bSVille Syrjälä 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
39352a57d9ccSImre Deak 	hotplug |= PORTA_HOTPLUG_ENABLE |
39362a57d9ccSImre Deak 		   PORTB_HOTPLUG_ENABLE |
39372a57d9ccSImre Deak 		   PORTC_HOTPLUG_ENABLE;
3938d252bf68SShubhangi Shrivastava 
3939d252bf68SShubhangi Shrivastava 	DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3940d252bf68SShubhangi Shrivastava 		      hotplug, enabled_irqs);
3941d252bf68SShubhangi Shrivastava 	hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3942d252bf68SShubhangi Shrivastava 
3943d252bf68SShubhangi Shrivastava 	/*
3944d252bf68SShubhangi Shrivastava 	 * For BXT invert bit has to be set based on AOB design
3945d252bf68SShubhangi Shrivastava 	 * for HPD detection logic, update it based on VBT fields.
3946d252bf68SShubhangi Shrivastava 	 */
3947d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3948d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3949d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIA_HPD_INVERT;
3950d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3951d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3952d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIB_HPD_INVERT;
3953d252bf68SShubhangi Shrivastava 	if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3954d252bf68SShubhangi Shrivastava 	    intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3955d252bf68SShubhangi Shrivastava 		hotplug |= BXT_DDIC_HPD_INVERT;
3956d252bf68SShubhangi Shrivastava 
3957a52bb15bSVille Syrjälä 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3958e0a20ad7SShashank Sharma }
3959e0a20ad7SShashank Sharma 
39602a57d9ccSImre Deak static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
39612a57d9ccSImre Deak {
39622a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
39632a57d9ccSImre Deak }
39642a57d9ccSImre Deak 
39652a57d9ccSImre Deak static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
39662a57d9ccSImre Deak {
39672a57d9ccSImre Deak 	u32 hotplug_irqs, enabled_irqs;
39682a57d9ccSImre Deak 
39692a57d9ccSImre Deak 	enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
39702a57d9ccSImre Deak 	hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
39712a57d9ccSImre Deak 
39722a57d9ccSImre Deak 	bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
39732a57d9ccSImre Deak 
39742a57d9ccSImre Deak 	__bxt_hpd_detection_setup(dev_priv, enabled_irqs);
39752a57d9ccSImre Deak }
39762a57d9ccSImre Deak 
3977d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3978d46da437SPaulo Zanoni {
3979fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
398082a28bcfSDaniel Vetter 	u32 mask;
3981d46da437SPaulo Zanoni 
39826e266956STvrtko Ursulin 	if (HAS_PCH_NOP(dev_priv))
3983692a04cfSDaniel Vetter 		return;
3984692a04cfSDaniel Vetter 
39856e266956STvrtko Ursulin 	if (HAS_PCH_IBX(dev_priv))
39865c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
39874ebc6509SDhinakaran Pandiyan 	else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
39885c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
39894ebc6509SDhinakaran Pandiyan 	else
39904ebc6509SDhinakaran Pandiyan 		mask = SDE_GMBUS_CPT;
39918664281bSPaulo Zanoni 
39923488d4ebSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
3993d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
39942a57d9ccSImre Deak 
39952a57d9ccSImre Deak 	if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
39962a57d9ccSImre Deak 	    HAS_PCH_LPT(dev_priv))
39971a56b1a2SImre Deak 		ibx_hpd_detection_setup(dev_priv);
39982a57d9ccSImre Deak 	else
39992a57d9ccSImre Deak 		spt_hpd_detection_setup(dev_priv);
4000d46da437SPaulo Zanoni }
4001d46da437SPaulo Zanoni 
40020a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
40030a9a8c91SDaniel Vetter {
4004fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40050a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
40060a9a8c91SDaniel Vetter 
40070a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
40080a9a8c91SDaniel Vetter 
40090a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
40103c9192bcSTvrtko Ursulin 	if (HAS_L3_DPF(dev_priv)) {
40110a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
4012772c2a51STvrtko Ursulin 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
4013772c2a51STvrtko Ursulin 		gt_irqs |= GT_PARITY_ERROR(dev_priv);
40140a9a8c91SDaniel Vetter 	}
40150a9a8c91SDaniel Vetter 
40160a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
40175db94019STvrtko Ursulin 	if (IS_GEN5(dev_priv)) {
4018f8973c21SChris Wilson 		gt_irqs |= ILK_BSD_USER_INTERRUPT;
40190a9a8c91SDaniel Vetter 	} else {
40200a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
40210a9a8c91SDaniel Vetter 	}
40220a9a8c91SDaniel Vetter 
40233488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
40240a9a8c91SDaniel Vetter 
4025b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 6) {
402678e68d36SImre Deak 		/*
402778e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
402878e68d36SImre Deak 		 * itself is enabled/disabled.
402978e68d36SImre Deak 		 */
4030f4e9af4fSAkash Goel 		if (HAS_VEBOX(dev_priv)) {
40310a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
4032f4e9af4fSAkash Goel 			dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
4033f4e9af4fSAkash Goel 		}
40340a9a8c91SDaniel Vetter 
4035f4e9af4fSAkash Goel 		dev_priv->pm_imr = 0xffffffff;
40363488d4ebSVille Syrjälä 		GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
40370a9a8c91SDaniel Vetter 	}
40380a9a8c91SDaniel Vetter }
40390a9a8c91SDaniel Vetter 
4040f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
4041036a4a7dSZhenyu Wang {
4042fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
40438e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
40448e76f8dcSPaulo Zanoni 
4045b243f530STvrtko Ursulin 	if (INTEL_GEN(dev_priv) >= 7) {
40468e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
4047842ebf7aSVille Syrjälä 				DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
40488e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
404923bb4cb5SVille Syrjälä 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
405023bb4cb5SVille Syrjälä 			      DE_DP_A_HOTPLUG_IVB);
40518e76f8dcSPaulo Zanoni 	} else {
40528e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
4053842ebf7aSVille Syrjälä 				DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
4054842ebf7aSVille Syrjälä 				DE_PIPEA_CRC_DONE | DE_POISON);
4055e4ce95aaSVille Syrjälä 		extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
4056e4ce95aaSVille Syrjälä 			      DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
4057e4ce95aaSVille Syrjälä 			      DE_DP_A_HOTPLUG);
40588e76f8dcSPaulo Zanoni 	}
4059036a4a7dSZhenyu Wang 
4060fc340442SDaniel Vetter 	if (IS_HASWELL(dev_priv)) {
4061fc340442SDaniel Vetter 		gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
406254fd3149SDhinakaran Pandiyan 		intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4063fc340442SDaniel Vetter 		display_mask |= DE_EDP_PSR_INT_HSW;
4064fc340442SDaniel Vetter 	}
4065fc340442SDaniel Vetter 
40661ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
4067036a4a7dSZhenyu Wang 
4068622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
4069622364b6SPaulo Zanoni 
40703488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
4071036a4a7dSZhenyu Wang 
40720a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
4073036a4a7dSZhenyu Wang 
40741a56b1a2SImre Deak 	ilk_hpd_detection_setup(dev_priv);
40751a56b1a2SImre Deak 
4076d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
40777fe0b973SKeith Packard 
407850a0bc90STvrtko Ursulin 	if (IS_IRONLAKE_M(dev_priv)) {
40796005ce42SDaniel Vetter 		/* Enable PCU event interrupts
40806005ce42SDaniel Vetter 		 *
40816005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
40824bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
40834bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
4084d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
4085fbdedaeaSVille Syrjälä 		ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
4086d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
4087f97108d1SJesse Barnes 	}
4088f97108d1SJesse Barnes 
4089036a4a7dSZhenyu Wang 	return 0;
4090036a4a7dSZhenyu Wang }
4091036a4a7dSZhenyu Wang 
4092f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
4093f8b79e58SImre Deak {
409467520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4095f8b79e58SImre Deak 
4096f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
4097f8b79e58SImre Deak 		return;
4098f8b79e58SImre Deak 
4099f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
4100f8b79e58SImre Deak 
4101d6c69803SVille Syrjälä 	if (intel_irqs_enabled(dev_priv)) {
4102d6c69803SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4103ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4104f8b79e58SImre Deak 	}
4105d6c69803SVille Syrjälä }
4106f8b79e58SImre Deak 
4107f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
4108f8b79e58SImre Deak {
410967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4110f8b79e58SImre Deak 
4111f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
4112f8b79e58SImre Deak 		return;
4113f8b79e58SImre Deak 
4114f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
4115f8b79e58SImre Deak 
4116950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
4117ad22d106SVille Syrjälä 		vlv_display_irq_reset(dev_priv);
4118f8b79e58SImre Deak }
4119f8b79e58SImre Deak 
41200e6c9a9eSVille Syrjälä 
41210e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
41220e6c9a9eSVille Syrjälä {
4123fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
41240e6c9a9eSVille Syrjälä 
41250a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
41267e231dbeSJesse Barnes 
4127ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
41289918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4129ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4130ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4131ad22d106SVille Syrjälä 
41327e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
413334c7b8a7SVille Syrjälä 	POSTING_READ(VLV_MASTER_IER);
413420afbda2SDaniel Vetter 
413520afbda2SDaniel Vetter 	return 0;
413620afbda2SDaniel Vetter }
413720afbda2SDaniel Vetter 
4138abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
4139abd58f01SBen Widawsky {
4140abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
4141abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
4142abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
414373d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
414473d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
414573d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
4146abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
414773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
414873d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
414973d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
4150abd58f01SBen Widawsky 		0,
415173d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
415273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
4153abd58f01SBen Widawsky 		};
4154abd58f01SBen Widawsky 
415598735739STvrtko Ursulin 	if (HAS_L3_DPF(dev_priv))
415698735739STvrtko Ursulin 		gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
415798735739STvrtko Ursulin 
4158f4e9af4fSAkash Goel 	dev_priv->pm_ier = 0x0;
4159f4e9af4fSAkash Goel 	dev_priv->pm_imr = ~dev_priv->pm_ier;
41609a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
41619a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
416278e68d36SImre Deak 	/*
416378e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
416426705e20SSagar Arun Kamble 	 * is enabled/disabled. Same wil be the case for GuC interrupts.
416578e68d36SImre Deak 	 */
4166f4e9af4fSAkash Goel 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
41679a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
4168abd58f01SBen Widawsky }
4169abd58f01SBen Widawsky 
4170abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
4171abd58f01SBen Widawsky {
4172770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
4173770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
41743a3b3c7dSVille Syrjälä 	u32 de_port_masked = GEN8_AUX_CHANNEL_A;
41753a3b3c7dSVille Syrjälä 	u32 de_port_enables;
4176df0d28c1SDhinakaran Pandiyan 	u32 de_misc_masked = GEN8_DE_EDP_PSR;
41773a3b3c7dSVille Syrjälä 	enum pipe pipe;
4178770de83dSDamien Lespiau 
4179df0d28c1SDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) <= 10)
4180df0d28c1SDhinakaran Pandiyan 		de_misc_masked |= GEN8_DE_MISC_GSE;
4181df0d28c1SDhinakaran Pandiyan 
4182bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 9) {
4183842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
41843a3b3c7dSVille Syrjälä 		de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
418588e04703SJesse Barnes 				  GEN9_AUX_CHANNEL_D;
4186cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
41873a3b3c7dSVille Syrjälä 			de_port_masked |= BXT_DE_PORT_GMBUS;
41883a3b3c7dSVille Syrjälä 	} else {
4189842ebf7aSVille Syrjälä 		de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
41903a3b3c7dSVille Syrjälä 	}
4191770de83dSDamien Lespiau 
4192bb187e93SJames Ausmus 	if (INTEL_GEN(dev_priv) >= 11)
4193bb187e93SJames Ausmus 		de_port_masked |= ICL_AUX_CHANNEL_E;
4194bb187e93SJames Ausmus 
41959bb635d9SDhinakaran Pandiyan 	if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
4196a324fcacSRodrigo Vivi 		de_port_masked |= CNL_AUX_CHANNEL_F;
4197a324fcacSRodrigo Vivi 
4198770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
4199770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
4200770de83dSDamien Lespiau 
42013a3b3c7dSVille Syrjälä 	de_port_enables = de_port_masked;
4202cc3f90f0SAnder Conselvan de Oliveira 	if (IS_GEN9_LP(dev_priv))
4203a52bb15bSVille Syrjälä 		de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
4204a52bb15bSVille Syrjälä 	else if (IS_BROADWELL(dev_priv))
42053a3b3c7dSVille Syrjälä 		de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
42063a3b3c7dSVille Syrjälä 
4207e04f7eceSVille Syrjälä 	gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
420854fd3149SDhinakaran Pandiyan 	intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
4209e04f7eceSVille Syrjälä 
42100a195c02SMika Kahola 	for_each_pipe(dev_priv, pipe) {
42110a195c02SMika Kahola 		dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
4212abd58f01SBen Widawsky 
4213f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
4214813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
4215813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
4216813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
421735079899SPaulo Zanoni 					  de_pipe_enables);
42180a195c02SMika Kahola 	}
4219abd58f01SBen Widawsky 
42203488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
42213488d4ebSVille Syrjälä 	GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
42222a57d9ccSImre Deak 
4223121e758eSDhinakaran Pandiyan 	if (INTEL_GEN(dev_priv) >= 11) {
4224121e758eSDhinakaran Pandiyan 		u32 de_hpd_masked = 0;
4225b796b971SDhinakaran Pandiyan 		u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
4226b796b971SDhinakaran Pandiyan 				     GEN11_DE_TBT_HOTPLUG_MASK;
4227121e758eSDhinakaran Pandiyan 
4228121e758eSDhinakaran Pandiyan 		GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
4229121e758eSDhinakaran Pandiyan 		gen11_hpd_detection_setup(dev_priv);
4230121e758eSDhinakaran Pandiyan 	} else if (IS_GEN9_LP(dev_priv)) {
42312a57d9ccSImre Deak 		bxt_hpd_detection_setup(dev_priv);
4232121e758eSDhinakaran Pandiyan 	} else if (IS_BROADWELL(dev_priv)) {
42331a56b1a2SImre Deak 		ilk_hpd_detection_setup(dev_priv);
4234abd58f01SBen Widawsky 	}
4235121e758eSDhinakaran Pandiyan }
4236abd58f01SBen Widawsky 
4237abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
4238abd58f01SBen Widawsky {
4239fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4240abd58f01SBen Widawsky 
42416e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4242622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
4243622364b6SPaulo Zanoni 
4244abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
4245abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
4246abd58f01SBen Widawsky 
42476e266956STvrtko Ursulin 	if (HAS_PCH_SPLIT(dev_priv))
4248abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
4249abd58f01SBen Widawsky 
4250e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
4251abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
4252abd58f01SBen Widawsky 
4253abd58f01SBen Widawsky 	return 0;
4254abd58f01SBen Widawsky }
4255abd58f01SBen Widawsky 
425651951ae7SMika Kuoppala static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
425751951ae7SMika Kuoppala {
425851951ae7SMika Kuoppala 	const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
425951951ae7SMika Kuoppala 
426051951ae7SMika Kuoppala 	BUILD_BUG_ON(irqs & 0xffff0000);
426151951ae7SMika Kuoppala 
426251951ae7SMika Kuoppala 	/* Enable RCS, BCS, VCS and VECS class interrupts. */
426351951ae7SMika Kuoppala 	I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
426451951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE,	  irqs << 16 | irqs);
426551951ae7SMika Kuoppala 
426651951ae7SMika Kuoppala 	/* Unmask irqs on RCS, BCS, VCS and VECS engines. */
426751951ae7SMika Kuoppala 	I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK,	~(irqs << 16));
426851951ae7SMika Kuoppala 	I915_WRITE(GEN11_BCS_RSVD_INTR_MASK,	~(irqs << 16));
426951951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK,	~(irqs | irqs << 16));
427051951ae7SMika Kuoppala 	I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK,	~(irqs | irqs << 16));
427151951ae7SMika Kuoppala 	I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK,	~(irqs | irqs << 16));
427251951ae7SMika Kuoppala 
4273d02b98b8SOscar Mateo 	/*
4274d02b98b8SOscar Mateo 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
4275d02b98b8SOscar Mateo 	 * is enabled/disabled.
4276d02b98b8SOscar Mateo 	 */
4277d02b98b8SOscar Mateo 	dev_priv->pm_ier = 0x0;
4278d02b98b8SOscar Mateo 	dev_priv->pm_imr = ~dev_priv->pm_ier;
4279d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
4280d02b98b8SOscar Mateo 	I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK,  ~0);
428151951ae7SMika Kuoppala }
428251951ae7SMika Kuoppala 
4283*31604222SAnusha Srivatsa static void icp_irq_postinstall(struct drm_device *dev)
4284*31604222SAnusha Srivatsa {
4285*31604222SAnusha Srivatsa 	struct drm_i915_private *dev_priv = to_i915(dev);
4286*31604222SAnusha Srivatsa 	u32 mask = SDE_GMBUS_ICP;
4287*31604222SAnusha Srivatsa 
4288*31604222SAnusha Srivatsa 	WARN_ON(I915_READ(SDEIER) != 0);
4289*31604222SAnusha Srivatsa 	I915_WRITE(SDEIER, 0xffffffff);
4290*31604222SAnusha Srivatsa 	POSTING_READ(SDEIER);
4291*31604222SAnusha Srivatsa 
4292*31604222SAnusha Srivatsa 	gen3_assert_iir_is_zero(dev_priv, SDEIIR);
4293*31604222SAnusha Srivatsa 	I915_WRITE(SDEIMR, ~mask);
4294*31604222SAnusha Srivatsa 
4295*31604222SAnusha Srivatsa 	icp_hpd_detection_setup(dev_priv);
4296*31604222SAnusha Srivatsa }
4297*31604222SAnusha Srivatsa 
429851951ae7SMika Kuoppala static int gen11_irq_postinstall(struct drm_device *dev)
429951951ae7SMika Kuoppala {
430051951ae7SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
4301df0d28c1SDhinakaran Pandiyan 	u32 gu_misc_masked = GEN11_GU_MISC_GSE;
430251951ae7SMika Kuoppala 
4303*31604222SAnusha Srivatsa 	if (HAS_PCH_ICP(dev_priv))
4304*31604222SAnusha Srivatsa 		icp_irq_postinstall(dev);
4305*31604222SAnusha Srivatsa 
430651951ae7SMika Kuoppala 	gen11_gt_irq_postinstall(dev_priv);
430751951ae7SMika Kuoppala 	gen8_de_irq_postinstall(dev_priv);
430851951ae7SMika Kuoppala 
4309df0d28c1SDhinakaran Pandiyan 	GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
4310df0d28c1SDhinakaran Pandiyan 
431151951ae7SMika Kuoppala 	I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
431251951ae7SMika Kuoppala 
431351951ae7SMika Kuoppala 	I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
431451951ae7SMika Kuoppala 	POSTING_READ(GEN11_GFX_MSTR_IRQ);
431551951ae7SMika Kuoppala 
431651951ae7SMika Kuoppala 	return 0;
431751951ae7SMika Kuoppala }
431851951ae7SMika Kuoppala 
431943f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
432043f328d7SVille Syrjälä {
4321fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
432243f328d7SVille Syrjälä 
432343f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
432443f328d7SVille Syrjälä 
4325ad22d106SVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
43269918271eSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
4327ad22d106SVille Syrjälä 		vlv_display_irq_postinstall(dev_priv);
4328ad22d106SVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
4329ad22d106SVille Syrjälä 
4330e5328c43SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
433143f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
433243f328d7SVille Syrjälä 
433343f328d7SVille Syrjälä 	return 0;
433443f328d7SVille Syrjälä }
433543f328d7SVille Syrjälä 
43366bcdb1c8SVille Syrjälä static void i8xx_irq_reset(struct drm_device *dev)
4337c2798b19SChris Wilson {
4338fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4339c2798b19SChris Wilson 
434044d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
434144d9241eSVille Syrjälä 
4342d420a50cSVille Syrjälä 	I915_WRITE16(HWSTAM, 0xffff);
4343d420a50cSVille Syrjälä 
4344e9e9848aSVille Syrjälä 	GEN2_IRQ_RESET();
4345c2798b19SChris Wilson }
4346c2798b19SChris Wilson 
4347c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
4348c2798b19SChris Wilson {
4349fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4350e9e9848aSVille Syrjälä 	u16 enable_mask;
4351c2798b19SChris Wilson 
4352045cebd2SVille Syrjälä 	I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
4353045cebd2SVille Syrjälä 			    I915_ERROR_MEMORY_REFRESH));
4354c2798b19SChris Wilson 
4355c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
4356c2798b19SChris Wilson 	dev_priv->irq_mask =
4357c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4358842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
4359c2798b19SChris Wilson 
4360e9e9848aSVille Syrjälä 	enable_mask =
4361c2798b19SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4362c2798b19SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4363e9e9848aSVille Syrjälä 		I915_USER_INTERRUPT;
4364e9e9848aSVille Syrjälä 
4365e9e9848aSVille Syrjälä 	GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4366c2798b19SChris Wilson 
4367379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4368379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4369d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4370755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4371755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4372d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4373379ef82dSDaniel Vetter 
4374c2798b19SChris Wilson 	return 0;
4375c2798b19SChris Wilson }
4376c2798b19SChris Wilson 
4377ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
4378c2798b19SChris Wilson {
437945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4380fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4381af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4382c2798b19SChris Wilson 
43832dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
43842dd2a883SImre Deak 		return IRQ_NONE;
43852dd2a883SImre Deak 
43861f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
43871f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
43881f814dacSImre Deak 
4389af722d28SVille Syrjälä 	do {
4390af722d28SVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
4391af722d28SVille Syrjälä 		u16 iir;
4392af722d28SVille Syrjälä 
4393c2798b19SChris Wilson 		iir = I915_READ16(IIR);
4394c2798b19SChris Wilson 		if (iir == 0)
4395af722d28SVille Syrjälä 			break;
4396c2798b19SChris Wilson 
4397af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4398c2798b19SChris Wilson 
4399eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4400eb64343cSVille Syrjälä 		 * signalled in iir */
4401eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4402c2798b19SChris Wilson 
4403fd3a4024SDaniel Vetter 		I915_WRITE16(IIR, iir);
4404c2798b19SChris Wilson 
4405c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
44063b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4407c2798b19SChris Wilson 
4408af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4409af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4410af722d28SVille Syrjälä 
4411eb64343cSVille Syrjälä 		i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4412af722d28SVille Syrjälä 	} while (0);
4413c2798b19SChris Wilson 
44141f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
44151f814dacSImre Deak 
44161f814dacSImre Deak 	return ret;
4417c2798b19SChris Wilson }
4418c2798b19SChris Wilson 
44196bcdb1c8SVille Syrjälä static void i915_irq_reset(struct drm_device *dev)
4420a266c7d5SChris Wilson {
4421fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4422a266c7d5SChris Wilson 
442356b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
44240706f17cSEgbert Eich 		i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4425a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4426a266c7d5SChris Wilson 	}
4427a266c7d5SChris Wilson 
442844d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
442944d9241eSVille Syrjälä 
4430d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
443144d9241eSVille Syrjälä 
4432ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4433a266c7d5SChris Wilson }
4434a266c7d5SChris Wilson 
4435a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
4436a266c7d5SChris Wilson {
4437fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
443838bde180SChris Wilson 	u32 enable_mask;
4439a266c7d5SChris Wilson 
4440045cebd2SVille Syrjälä 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
4441045cebd2SVille Syrjälä 			  I915_ERROR_MEMORY_REFRESH));
444238bde180SChris Wilson 
444338bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
444438bde180SChris Wilson 	dev_priv->irq_mask =
444538bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
444638bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4447842ebf7aSVille Syrjälä 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
444838bde180SChris Wilson 
444938bde180SChris Wilson 	enable_mask =
445038bde180SChris Wilson 		I915_ASLE_INTERRUPT |
445138bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
445238bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
445338bde180SChris Wilson 		I915_USER_INTERRUPT;
445438bde180SChris Wilson 
445556b857a5STvrtko Ursulin 	if (I915_HAS_HOTPLUG(dev_priv)) {
4456a266c7d5SChris Wilson 		/* Enable in IER... */
4457a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4458a266c7d5SChris Wilson 		/* and unmask in IMR */
4459a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4460a266c7d5SChris Wilson 	}
4461a266c7d5SChris Wilson 
4462ba7eb789SVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4463a266c7d5SChris Wilson 
4464379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4465379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4466d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4467755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4468755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4469d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4470379ef82dSDaniel Vetter 
4471c30bb1fdSVille Syrjälä 	i915_enable_asle_pipestat(dev_priv);
4472c30bb1fdSVille Syrjälä 
447320afbda2SDaniel Vetter 	return 0;
447420afbda2SDaniel Vetter }
447520afbda2SDaniel Vetter 
4476ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
4477a266c7d5SChris Wilson {
447845a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4479fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4480af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4481a266c7d5SChris Wilson 
44822dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
44832dd2a883SImre Deak 		return IRQ_NONE;
44842dd2a883SImre Deak 
44851f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
44861f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
44871f814dacSImre Deak 
448838bde180SChris Wilson 	do {
4489eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
4490af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4491af722d28SVille Syrjälä 		u32 iir;
4492a266c7d5SChris Wilson 
4493af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4494af722d28SVille Syrjälä 		if (iir == 0)
4495af722d28SVille Syrjälä 			break;
4496af722d28SVille Syrjälä 
4497af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4498af722d28SVille Syrjälä 
4499af722d28SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv) &&
4500af722d28SVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
4501af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4502a266c7d5SChris Wilson 
4503eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4504eb64343cSVille Syrjälä 		 * signalled in iir */
4505eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4506a266c7d5SChris Wilson 
4507fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4508a266c7d5SChris Wilson 
4509a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
45103b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4511a266c7d5SChris Wilson 
4512af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4513af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4514a266c7d5SChris Wilson 
4515af722d28SVille Syrjälä 		if (hotplug_status)
4516af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4517af722d28SVille Syrjälä 
4518af722d28SVille Syrjälä 		i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4519af722d28SVille Syrjälä 	} while (0);
4520a266c7d5SChris Wilson 
45211f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
45221f814dacSImre Deak 
4523a266c7d5SChris Wilson 	return ret;
4524a266c7d5SChris Wilson }
4525a266c7d5SChris Wilson 
45266bcdb1c8SVille Syrjälä static void i965_irq_reset(struct drm_device *dev)
4527a266c7d5SChris Wilson {
4528fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4529a266c7d5SChris Wilson 
45300706f17cSEgbert Eich 	i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
4531a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4532a266c7d5SChris Wilson 
453344d9241eSVille Syrjälä 	i9xx_pipestat_irq_reset(dev_priv);
453444d9241eSVille Syrjälä 
4535d420a50cSVille Syrjälä 	I915_WRITE(HWSTAM, 0xffffffff);
453644d9241eSVille Syrjälä 
4537ba7eb789SVille Syrjälä 	GEN3_IRQ_RESET();
4538a266c7d5SChris Wilson }
4539a266c7d5SChris Wilson 
4540a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4541a266c7d5SChris Wilson {
4542fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4543bbba0a97SChris Wilson 	u32 enable_mask;
4544a266c7d5SChris Wilson 	u32 error_mask;
4545a266c7d5SChris Wilson 
4546045cebd2SVille Syrjälä 	/*
4547045cebd2SVille Syrjälä 	 * Enable some error detection, note the instruction error mask
4548045cebd2SVille Syrjälä 	 * bit is reserved, so we leave it masked.
4549045cebd2SVille Syrjälä 	 */
4550045cebd2SVille Syrjälä 	if (IS_G4X(dev_priv)) {
4551045cebd2SVille Syrjälä 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4552045cebd2SVille Syrjälä 			       GM45_ERROR_MEM_PRIV |
4553045cebd2SVille Syrjälä 			       GM45_ERROR_CP_PRIV |
4554045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4555045cebd2SVille Syrjälä 	} else {
4556045cebd2SVille Syrjälä 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4557045cebd2SVille Syrjälä 			       I915_ERROR_MEMORY_REFRESH);
4558045cebd2SVille Syrjälä 	}
4559045cebd2SVille Syrjälä 	I915_WRITE(EMR, error_mask);
4560045cebd2SVille Syrjälä 
4561a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4562c30bb1fdSVille Syrjälä 	dev_priv->irq_mask =
4563c30bb1fdSVille Syrjälä 		~(I915_ASLE_INTERRUPT |
4564adca4730SChris Wilson 		  I915_DISPLAY_PORT_INTERRUPT |
4565bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4566bbba0a97SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4567bbba0a97SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4568bbba0a97SChris Wilson 
4569c30bb1fdSVille Syrjälä 	enable_mask =
4570c30bb1fdSVille Syrjälä 		I915_ASLE_INTERRUPT |
4571c30bb1fdSVille Syrjälä 		I915_DISPLAY_PORT_INTERRUPT |
4572c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4573c30bb1fdSVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4574c30bb1fdSVille Syrjälä 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4575c30bb1fdSVille Syrjälä 		I915_USER_INTERRUPT;
4576bbba0a97SChris Wilson 
457791d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4578bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4579a266c7d5SChris Wilson 
4580c30bb1fdSVille Syrjälä 	GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
4581c30bb1fdSVille Syrjälä 
4582b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4583b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4584d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
4585755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4586755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4587755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4588d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
4589a266c7d5SChris Wilson 
459091d14251STvrtko Ursulin 	i915_enable_asle_pipestat(dev_priv);
459120afbda2SDaniel Vetter 
459220afbda2SDaniel Vetter 	return 0;
459320afbda2SDaniel Vetter }
459420afbda2SDaniel Vetter 
459591d14251STvrtko Ursulin static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
459620afbda2SDaniel Vetter {
459720afbda2SDaniel Vetter 	u32 hotplug_en;
459820afbda2SDaniel Vetter 
459967520415SChris Wilson 	lockdep_assert_held(&dev_priv->irq_lock);
4600b5ea2d56SDaniel Vetter 
4601adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
4602e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
460391d14251STvrtko Ursulin 	hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
4604a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
4605a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
4606a266c7d5SChris Wilson 	   seconds later.  So just do it once.
4607a266c7d5SChris Wilson 	*/
460891d14251STvrtko Ursulin 	if (IS_G4X(dev_priv))
4609a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4610a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4611a266c7d5SChris Wilson 
4612a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
46130706f17cSEgbert Eich 	i915_hotplug_interrupt_update_locked(dev_priv,
4614f9e3dc78SJani Nikula 					     HOTPLUG_INT_EN_MASK |
4615f9e3dc78SJani Nikula 					     CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4616f9e3dc78SJani Nikula 					     CRT_HOTPLUG_ACTIVATION_PERIOD_64,
46170706f17cSEgbert Eich 					     hotplug_en);
4618a266c7d5SChris Wilson }
4619a266c7d5SChris Wilson 
4620ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4621a266c7d5SChris Wilson {
462245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
4623fac5e23eSChris Wilson 	struct drm_i915_private *dev_priv = to_i915(dev);
4624af722d28SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
4625a266c7d5SChris Wilson 
46262dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
46272dd2a883SImre Deak 		return IRQ_NONE;
46282dd2a883SImre Deak 
46291f814dacSImre Deak 	/* IRQs are synced during runtime_suspend, we don't require a wakeref */
46301f814dacSImre Deak 	disable_rpm_wakeref_asserts(dev_priv);
46311f814dacSImre Deak 
4632af722d28SVille Syrjälä 	do {
4633eb64343cSVille Syrjälä 		u32 pipe_stats[I915_MAX_PIPES] = {};
4634af722d28SVille Syrjälä 		u32 hotplug_status = 0;
4635af722d28SVille Syrjälä 		u32 iir;
46362c8ba29fSChris Wilson 
4637af722d28SVille Syrjälä 		iir = I915_READ(IIR);
4638af722d28SVille Syrjälä 		if (iir == 0)
4639af722d28SVille Syrjälä 			break;
4640af722d28SVille Syrjälä 
4641af722d28SVille Syrjälä 		ret = IRQ_HANDLED;
4642af722d28SVille Syrjälä 
4643af722d28SVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
4644af722d28SVille Syrjälä 			hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4645a266c7d5SChris Wilson 
4646eb64343cSVille Syrjälä 		/* Call regardless, as some status bits might not be
4647eb64343cSVille Syrjälä 		 * signalled in iir */
4648eb64343cSVille Syrjälä 		i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
4649a266c7d5SChris Wilson 
4650fd3a4024SDaniel Vetter 		I915_WRITE(IIR, iir);
4651a266c7d5SChris Wilson 
4652a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
46533b3f1650SAkash Goel 			notify_ring(dev_priv->engine[RCS]);
4654af722d28SVille Syrjälä 
4655a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
46563b3f1650SAkash Goel 			notify_ring(dev_priv->engine[VCS]);
4657a266c7d5SChris Wilson 
4658af722d28SVille Syrjälä 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
4659af722d28SVille Syrjälä 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
4660515ac2bbSDaniel Vetter 
4661af722d28SVille Syrjälä 		if (hotplug_status)
4662af722d28SVille Syrjälä 			i9xx_hpd_irq_handler(dev_priv, hotplug_status);
4663af722d28SVille Syrjälä 
4664af722d28SVille Syrjälä 		i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
4665af722d28SVille Syrjälä 	} while (0);
4666a266c7d5SChris Wilson 
46671f814dacSImre Deak 	enable_rpm_wakeref_asserts(dev_priv);
46681f814dacSImre Deak 
4669a266c7d5SChris Wilson 	return ret;
4670a266c7d5SChris Wilson }
4671a266c7d5SChris Wilson 
4672fca52a55SDaniel Vetter /**
4673fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4674fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4675fca52a55SDaniel Vetter  *
4676fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4677fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4678fca52a55SDaniel Vetter  */
4679b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4680f71d4af4SJesse Barnes {
468191c8a326SChris Wilson 	struct drm_device *dev = &dev_priv->drm;
4682562d9baeSSagar Arun Kamble 	struct intel_rps *rps = &dev_priv->gt_pm.rps;
4683cefcff8fSJoonas Lahtinen 	int i;
46848b2e326dSChris Wilson 
468577913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
468677913b39SJani Nikula 
4687562d9baeSSagar Arun Kamble 	INIT_WORK(&rps->work, gen6_pm_rps_work);
4688cefcff8fSJoonas Lahtinen 
4689a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
4690cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4691cefcff8fSJoonas Lahtinen 		dev_priv->l3_parity.remap_info[i] = NULL;
46928b2e326dSChris Wilson 
46934805fe82STvrtko Ursulin 	if (HAS_GUC_SCHED(dev_priv))
469426705e20SSagar Arun Kamble 		dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
469526705e20SSagar Arun Kamble 
4696a6706b45SDeepak S 	/* Let's track the enabled rps events */
4697666a4537SWayne Boyer 	if (IS_VALLEYVIEW(dev_priv))
46986c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
4699e0e8c7cbSChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
470031685c25SDeepak S 	else
4701a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4702a6706b45SDeepak S 
4703562d9baeSSagar Arun Kamble 	rps->pm_intrmsk_mbz = 0;
47041800ad25SSagar Arun Kamble 
47051800ad25SSagar Arun Kamble 	/*
4706acf2dc22SMika Kuoppala 	 * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
47071800ad25SSagar Arun Kamble 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
47081800ad25SSagar Arun Kamble 	 *
47091800ad25SSagar Arun Kamble 	 * TODO: verify if this can be reproduced on VLV,CHV.
47101800ad25SSagar Arun Kamble 	 */
4711bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) <= 7)
4712562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
47131800ad25SSagar Arun Kamble 
4714bca2bf2aSPandiyan, Dhinakaran 	if (INTEL_GEN(dev_priv) >= 8)
4715562d9baeSSagar Arun Kamble 		rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
47161800ad25SSagar Arun Kamble 
4717b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
47184194c088SRodrigo Vivi 		/* Gen2 doesn't have a hardware frame counter */
47194cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
4720bca2bf2aSPandiyan, Dhinakaran 	} else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
4721f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4722fd8f507cSVille Syrjälä 		dev->driver->get_vblank_counter = g4x_get_vblank_counter;
4723391f75e2SVille Syrjälä 	} else {
4724391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4725391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4726f71d4af4SJesse Barnes 	}
4727f71d4af4SJesse Barnes 
472821da2700SVille Syrjälä 	/*
472921da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
473021da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
473121da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
473221da2700SVille Syrjälä 	 */
4733b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
473421da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
473521da2700SVille Syrjälä 
4736262fd485SChris Wilson 	/* Most platforms treat the display irq block as an always-on
4737262fd485SChris Wilson 	 * power domain. vlv/chv can disable it at runtime and need
4738262fd485SChris Wilson 	 * special care to avoid writing any of the display block registers
4739262fd485SChris Wilson 	 * outside of the power domain. We defer setting up the display irqs
4740262fd485SChris Wilson 	 * in this case to the runtime pm.
4741262fd485SChris Wilson 	 */
4742262fd485SChris Wilson 	dev_priv->display_irqs_enabled = true;
4743262fd485SChris Wilson 	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4744262fd485SChris Wilson 		dev_priv->display_irqs_enabled = false;
4745262fd485SChris Wilson 
4746317eaa95SLyude 	dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4747317eaa95SLyude 
47481bf6ad62SDaniel Vetter 	dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
4749f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4750f71d4af4SJesse Barnes 
4751b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
475243f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
47536bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_reset;
475443f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
47556bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_reset;
475686e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
475786e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
475843f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4759b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
47607e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
47616bcdb1c8SVille Syrjälä 		dev->driver->irq_preinstall = valleyview_irq_reset;
47627e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
47636bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = valleyview_irq_reset;
476486e83e35SChris Wilson 		dev->driver->enable_vblank = i965_enable_vblank;
476586e83e35SChris Wilson 		dev->driver->disable_vblank = i965_disable_vblank;
4766fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
476751951ae7SMika Kuoppala 	} else if (INTEL_GEN(dev_priv) >= 11) {
476851951ae7SMika Kuoppala 		dev->driver->irq_handler = gen11_irq_handler;
476951951ae7SMika Kuoppala 		dev->driver->irq_preinstall = gen11_irq_reset;
477051951ae7SMika Kuoppala 		dev->driver->irq_postinstall = gen11_irq_postinstall;
477151951ae7SMika Kuoppala 		dev->driver->irq_uninstall = gen11_irq_reset;
477251951ae7SMika Kuoppala 		dev->driver->enable_vblank = gen8_enable_vblank;
477351951ae7SMika Kuoppala 		dev->driver->disable_vblank = gen8_disable_vblank;
4774121e758eSDhinakaran Pandiyan 		dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4775bca2bf2aSPandiyan, Dhinakaran 	} else if (INTEL_GEN(dev_priv) >= 8) {
4776abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4777723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4778abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
47796bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = gen8_irq_reset;
4780abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4781abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4782cc3f90f0SAnder Conselvan de Oliveira 		if (IS_GEN9_LP(dev_priv))
4783e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
47847b22b8c4SRodrigo Vivi 		else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
47857b22b8c4SRodrigo Vivi 			 HAS_PCH_CNP(dev_priv))
47866dbf30ceSVille Syrjälä 			dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
47876dbf30ceSVille Syrjälä 		else
47883a3b3c7dSVille Syrjälä 			dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
47896e266956STvrtko Ursulin 	} else if (HAS_PCH_SPLIT(dev_priv)) {
4790f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4791723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4792f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
47936bcdb1c8SVille Syrjälä 		dev->driver->irq_uninstall = ironlake_irq_reset;
4794f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4795f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
4796e4ce95aaSVille Syrjälä 		dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4797f71d4af4SJesse Barnes 	} else {
47987e22dbbbSTvrtko Ursulin 		if (IS_GEN2(dev_priv)) {
47996bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i8xx_irq_reset;
4800c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4801c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
48026bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i8xx_irq_reset;
480386e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
480486e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
48057e22dbbbSTvrtko Ursulin 		} else if (IS_GEN3(dev_priv)) {
48066bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i915_irq_reset;
4807a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
48086bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i915_irq_reset;
4809a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
481086e83e35SChris Wilson 			dev->driver->enable_vblank = i8xx_enable_vblank;
481186e83e35SChris Wilson 			dev->driver->disable_vblank = i8xx_disable_vblank;
4812c2798b19SChris Wilson 		} else {
48136bcdb1c8SVille Syrjälä 			dev->driver->irq_preinstall = i965_irq_reset;
4814a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
48156bcdb1c8SVille Syrjälä 			dev->driver->irq_uninstall = i965_irq_reset;
4816a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
481786e83e35SChris Wilson 			dev->driver->enable_vblank = i965_enable_vblank;
481886e83e35SChris Wilson 			dev->driver->disable_vblank = i965_disable_vblank;
4819c2798b19SChris Wilson 		}
4820778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4821778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4822f71d4af4SJesse Barnes 	}
4823f71d4af4SJesse Barnes }
482420afbda2SDaniel Vetter 
4825fca52a55SDaniel Vetter /**
4826cefcff8fSJoonas Lahtinen  * intel_irq_fini - deinitializes IRQ support
4827cefcff8fSJoonas Lahtinen  * @i915: i915 device instance
4828cefcff8fSJoonas Lahtinen  *
4829cefcff8fSJoonas Lahtinen  * This function deinitializes all the IRQ support.
4830cefcff8fSJoonas Lahtinen  */
4831cefcff8fSJoonas Lahtinen void intel_irq_fini(struct drm_i915_private *i915)
4832cefcff8fSJoonas Lahtinen {
4833cefcff8fSJoonas Lahtinen 	int i;
4834cefcff8fSJoonas Lahtinen 
4835cefcff8fSJoonas Lahtinen 	for (i = 0; i < MAX_L3_SLICES; ++i)
4836cefcff8fSJoonas Lahtinen 		kfree(i915->l3_parity.remap_info[i]);
4837cefcff8fSJoonas Lahtinen }
4838cefcff8fSJoonas Lahtinen 
4839cefcff8fSJoonas Lahtinen /**
4840fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4841fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4842fca52a55SDaniel Vetter  *
4843fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4844fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4845fca52a55SDaniel Vetter  *
4846fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4847fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4848fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4849fca52a55SDaniel Vetter  */
48502aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
48512aeb7d3aSDaniel Vetter {
48522aeb7d3aSDaniel Vetter 	/*
48532aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
48542aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
48552aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
48562aeb7d3aSDaniel Vetter 	 */
4857ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
48582aeb7d3aSDaniel Vetter 
485991c8a326SChris Wilson 	return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
48602aeb7d3aSDaniel Vetter }
48612aeb7d3aSDaniel Vetter 
4862fca52a55SDaniel Vetter /**
4863fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4864fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4865fca52a55SDaniel Vetter  *
4866fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4867fca52a55SDaniel Vetter  * resources acquired in the init functions.
4868fca52a55SDaniel Vetter  */
48692aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
48702aeb7d3aSDaniel Vetter {
487191c8a326SChris Wilson 	drm_irq_uninstall(&dev_priv->drm);
48722aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
4873ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
48742aeb7d3aSDaniel Vetter }
48752aeb7d3aSDaniel Vetter 
4876fca52a55SDaniel Vetter /**
4877fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4878fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4879fca52a55SDaniel Vetter  *
4880fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4881fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4882fca52a55SDaniel Vetter  */
4883b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4884c67a470bSPaulo Zanoni {
488591c8a326SChris Wilson 	dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
4886ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = false;
488791c8a326SChris Wilson 	synchronize_irq(dev_priv->drm.irq);
4888c67a470bSPaulo Zanoni }
4889c67a470bSPaulo Zanoni 
4890fca52a55SDaniel Vetter /**
4891fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4892fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4893fca52a55SDaniel Vetter  *
4894fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4895fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4896fca52a55SDaniel Vetter  */
4897b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4898c67a470bSPaulo Zanoni {
4899ad1443f0SSagar Arun Kamble 	dev_priv->runtime_pm.irqs_enabled = true;
490091c8a326SChris Wilson 	dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
490191c8a326SChris Wilson 	dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
4902c67a470bSPaulo Zanoni }
4903