1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 73*3143a2bfSChris Wilson POSTING_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 83*3143a2bfSChris Wilson POSTING_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88995b6762SChris Wilson static void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 94*3143a2bfSChris Wilson POSTING_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 104*3143a2bfSChris Wilson POSTING_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 114*3143a2bfSChris Wilson POSTING_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 124*3143a2bfSChris Wilson POSTING_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 147*3143a2bfSChris Wilson POSTING_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 159*3143a2bfSChris Wilson POSTING_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 174d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 175a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1945eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2055eddb70bSChris Wilson u32 high1, high2, low; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2135eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2145eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2155eddb70bSChris Wilson 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2295eddb70bSChris Wilson return (high1 << 8) | low; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2554ef69c7aSChris Wilson struct intel_encoder *encoder; 2565ca58282SJesse Barnes 2574ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2584ef69c7aSChris Wilson if (encoder->hot_plug) 2594ef69c7aSChris Wilson encoder->hot_plug(encoder); 260c31c4ba3SKeith Packard 2615ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 262eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2635ca58282SJesse Barnes } 2645ca58282SJesse Barnes 265f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 266f97108d1SJesse Barnes { 267f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 268b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 269f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 270f97108d1SJesse Barnes 2717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 272b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 273b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 274f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 275f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 276f97108d1SJesse Barnes 277f97108d1SJesse Barnes /* Handle RCS change request from hw */ 278b5b72e89SMatthew Garrett if (busy_up > max_avg) { 279f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 280f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 281f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 282f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 283b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 284f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 285f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 286f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 287f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 288f97108d1SJesse Barnes } 289f97108d1SJesse Barnes 2907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 291f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 292f97108d1SJesse Barnes 293f97108d1SJesse Barnes return; 294f97108d1SJesse Barnes } 295f97108d1SJesse Barnes 296549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 297549f7365SChris Wilson struct intel_ring_buffer *ring) 298549f7365SChris Wilson { 299549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 30078501eacSChris Wilson u32 seqno = ring->get_seqno(ring); 301b2223497SChris Wilson ring->irq_seqno = seqno; 302549f7365SChris Wilson trace_i915_gem_request_complete(dev, seqno); 303549f7365SChris Wilson wake_up_all(&ring->irq_queue); 304549f7365SChris Wilson dev_priv->hangcheck_count = 0; 305549f7365SChris Wilson mod_timer(&dev_priv->hangcheck_timer, 306549f7365SChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 307549f7365SChris Wilson } 308549f7365SChris Wilson 309995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 310036a4a7dSZhenyu Wang { 311036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 312036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3133ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 3142d7b8366SYuanhan Liu u32 hotplug_mask; 315036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 316881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 317881f47b6SXiang, Haihao 318881f47b6SXiang, Haihao if (IS_GEN6(dev)) 319881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 320036a4a7dSZhenyu Wang 3212d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3222d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3232d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 324*3143a2bfSChris Wilson POSTING_READ(DEIER); 3252d109a84SZou, Nanhai 326036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 327036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 328c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 329036a4a7dSZhenyu Wang 330c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 331c7c85101SZou Nan hai goto done; 332036a4a7dSZhenyu Wang 3332d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 3342d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 3352d7b8366SYuanhan Liu else 3362d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 3372d7b8366SYuanhan Liu 338036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 339036a4a7dSZhenyu Wang 340036a4a7dSZhenyu Wang if (dev->primary->master) { 341036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 342036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 343036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 344036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 345036a4a7dSZhenyu Wang } 346036a4a7dSZhenyu Wang 347549f7365SChris Wilson if (gt_iir & GT_PIPE_NOTIFY) 348549f7365SChris Wilson notify_ring(dev, &dev_priv->render_ring); 349881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 350549f7365SChris Wilson notify_ring(dev, &dev_priv->bsd_ring); 351549f7365SChris Wilson if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT) 352549f7365SChris Wilson notify_ring(dev, &dev_priv->blt_ring); 353036a4a7dSZhenyu Wang 35401c66889SZhao Yakui if (de_iir & DE_GSE) 3553b617967SChris Wilson intel_opregion_gse_intr(dev); 35601c66889SZhao Yakui 357f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 358013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 3592bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 360013d5aa2SJesse Barnes } 361013d5aa2SJesse Barnes 362f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 363f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 3642bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 365013d5aa2SJesse Barnes } 366c062df61SLi Peng 367f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 368f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 369f072d2e7SZhenyu Wang 370f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 371f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 372f072d2e7SZhenyu Wang 373c650156aSZhenyu Wang /* check event from PCH */ 3742d7b8366SYuanhan Liu if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask)) 375c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 376c650156aSZhenyu Wang 377f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 3787648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 379f97108d1SJesse Barnes i915_handle_rps_change(dev); 380f97108d1SJesse Barnes } 381f97108d1SJesse Barnes 382c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 383c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 384c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 385c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 386036a4a7dSZhenyu Wang 387c7c85101SZou Nan hai done: 3882d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 389*3143a2bfSChris Wilson POSTING_READ(DEIER); 3902d109a84SZou, Nanhai 391036a4a7dSZhenyu Wang return ret; 392036a4a7dSZhenyu Wang } 393036a4a7dSZhenyu Wang 3948a905236SJesse Barnes /** 3958a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3968a905236SJesse Barnes * @work: work struct 3978a905236SJesse Barnes * 3988a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3998a905236SJesse Barnes * was detected. 4008a905236SJesse Barnes */ 4018a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 4028a905236SJesse Barnes { 4038a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 4048a905236SJesse Barnes error_work); 4058a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 406f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 407f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 408f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 4098a905236SJesse Barnes 410f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4118a905236SJesse Barnes 412ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 41344d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 414f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 415f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 416ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 417f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 418f316a42cSBen Gamari } 41930dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 420f316a42cSBen Gamari } 4218a905236SJesse Barnes } 4228a905236SJesse Barnes 4233bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 4249df30794SChris Wilson static struct drm_i915_error_object * 4259df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4269df30794SChris Wilson struct drm_gem_object *src) 4279df30794SChris Wilson { 428e56660ddSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4299df30794SChris Wilson struct drm_i915_error_object *dst; 4309df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4319df30794SChris Wilson int page, page_count; 432e56660ddSChris Wilson u32 reloc_offset; 4339df30794SChris Wilson 4349df30794SChris Wilson if (src == NULL) 4359df30794SChris Wilson return NULL; 4369df30794SChris Wilson 43723010e43SDaniel Vetter src_priv = to_intel_bo(src); 4389df30794SChris Wilson if (src_priv->pages == NULL) 4399df30794SChris Wilson return NULL; 4409df30794SChris Wilson 4419df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4429df30794SChris Wilson 4439df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4449df30794SChris Wilson if (dst == NULL) 4459df30794SChris Wilson return NULL; 4469df30794SChris Wilson 447e56660ddSChris Wilson reloc_offset = src_priv->gtt_offset; 4489df30794SChris Wilson for (page = 0; page < page_count; page++) { 449788885aeSAndrew Morton unsigned long flags; 450e56660ddSChris Wilson void __iomem *s; 451e56660ddSChris Wilson void *d; 452788885aeSAndrew Morton 453e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4549df30794SChris Wilson if (d == NULL) 4559df30794SChris Wilson goto unwind; 456e56660ddSChris Wilson 457788885aeSAndrew Morton local_irq_save(flags); 458e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 4593e4d3af5SPeter Zijlstra reloc_offset); 460e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 4613e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 462788885aeSAndrew Morton local_irq_restore(flags); 463e56660ddSChris Wilson 4649df30794SChris Wilson dst->pages[page] = d; 465e56660ddSChris Wilson 466e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 4679df30794SChris Wilson } 4689df30794SChris Wilson dst->page_count = page_count; 4699df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4709df30794SChris Wilson 4719df30794SChris Wilson return dst; 4729df30794SChris Wilson 4739df30794SChris Wilson unwind: 4749df30794SChris Wilson while (page--) 4759df30794SChris Wilson kfree(dst->pages[page]); 4769df30794SChris Wilson kfree(dst); 4779df30794SChris Wilson return NULL; 4789df30794SChris Wilson } 4799df30794SChris Wilson 4809df30794SChris Wilson static void 4819df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4829df30794SChris Wilson { 4839df30794SChris Wilson int page; 4849df30794SChris Wilson 4859df30794SChris Wilson if (obj == NULL) 4869df30794SChris Wilson return; 4879df30794SChris Wilson 4889df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4899df30794SChris Wilson kfree(obj->pages[page]); 4909df30794SChris Wilson 4919df30794SChris Wilson kfree(obj); 4929df30794SChris Wilson } 4939df30794SChris Wilson 4949df30794SChris Wilson static void 4959df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4969df30794SChris Wilson struct drm_i915_error_state *error) 4979df30794SChris Wilson { 4989df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4999df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 5009df30794SChris Wilson i915_error_object_free(error->ringbuffer); 5019df30794SChris Wilson kfree(error->active_bo); 5026ef3d427SChris Wilson kfree(error->overlay); 5039df30794SChris Wilson kfree(error); 5049df30794SChris Wilson } 5059df30794SChris Wilson 5069df30794SChris Wilson static u32 5079df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 5089df30794SChris Wilson { 5099df30794SChris Wilson u32 cmd; 5109df30794SChris Wilson 5119df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5129df30794SChris Wilson cmd = MI_BATCH_BUFFER; 513a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 5149df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5159df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5169df30794SChris Wilson else 5179df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5189df30794SChris Wilson 5199df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5209df30794SChris Wilson } 5219df30794SChris Wilson 5229df30794SChris Wilson static u32 5238168bd48SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev, 5248168bd48SChris Wilson struct intel_ring_buffer *ring) 5259df30794SChris Wilson { 5269df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5279df30794SChris Wilson u32 head, bbaddr; 5288168bd48SChris Wilson u32 *val; 5299df30794SChris Wilson 5309df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5319df30794SChris Wilson * to find the most recently dispatched batch buffer. 5329df30794SChris Wilson */ 5339df30794SChris Wilson bbaddr = 0; 5348168bd48SChris Wilson head = I915_READ_HEAD(ring) & HEAD_ADDR; 5358168bd48SChris Wilson val = (u32 *)(ring->virtual_start + head); 5369df30794SChris Wilson 5378168bd48SChris Wilson while (--val >= (u32 *)ring->virtual_start) { 5388168bd48SChris Wilson bbaddr = i915_get_bbaddr(dev, val); 5399df30794SChris Wilson if (bbaddr) 5409df30794SChris Wilson break; 5419df30794SChris Wilson } 5429df30794SChris Wilson 5439df30794SChris Wilson if (bbaddr == 0) { 5448168bd48SChris Wilson val = (u32 *)(ring->virtual_start + ring->size); 5458168bd48SChris Wilson while (--val >= (u32 *)ring->virtual_start) { 5468168bd48SChris Wilson bbaddr = i915_get_bbaddr(dev, val); 5479df30794SChris Wilson if (bbaddr) 5489df30794SChris Wilson break; 5499df30794SChris Wilson } 5509df30794SChris Wilson } 5519df30794SChris Wilson 5529df30794SChris Wilson return bbaddr; 5539df30794SChris Wilson } 5549df30794SChris Wilson 5558a905236SJesse Barnes /** 5568a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5578a905236SJesse Barnes * @dev: drm device 5588a905236SJesse Barnes * 5598a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5608a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5618a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5628a905236SJesse Barnes * to pick up. 5638a905236SJesse Barnes */ 56463eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 56563eeaf38SJesse Barnes { 56663eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5679df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 56863eeaf38SJesse Barnes struct drm_i915_error_state *error; 5699df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 57063eeaf38SJesse Barnes unsigned long flags; 5719df30794SChris Wilson u32 bbaddr; 5729df30794SChris Wilson int count; 57363eeaf38SJesse Barnes 57463eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5759df30794SChris Wilson error = dev_priv->first_error; 5769df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5779df30794SChris Wilson if (error) 5789df30794SChris Wilson return; 57963eeaf38SJesse Barnes 58063eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 58163eeaf38SJesse Barnes if (!error) { 5829df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5839df30794SChris Wilson return; 58463eeaf38SJesse Barnes } 58563eeaf38SJesse Barnes 5862fa772f3SChris Wilson DRM_DEBUG_DRIVER("generating error event\n"); 5872fa772f3SChris Wilson 588f787a5f5SChris Wilson error->seqno = 58978501eacSChris Wilson dev_priv->render_ring.get_seqno(&dev_priv->render_ring); 59063eeaf38SJesse Barnes error->eir = I915_READ(EIR); 59163eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 59263eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 59363eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 59463eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 595f406839fSChris Wilson error->error = 0; 596f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 6) { 597f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 598add354ddSChris Wilson 5991d8f38f4SChris Wilson error->bcs_acthd = I915_READ(BCS_ACTHD); 6001d8f38f4SChris Wilson error->bcs_ipehr = I915_READ(BCS_IPEHR); 6011d8f38f4SChris Wilson error->bcs_ipeir = I915_READ(BCS_IPEIR); 6021d8f38f4SChris Wilson error->bcs_instdone = I915_READ(BCS_INSTDONE); 6031d8f38f4SChris Wilson error->bcs_seqno = 0; 6041d8f38f4SChris Wilson if (dev_priv->blt_ring.get_seqno) 6051d8f38f4SChris Wilson error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring); 606add354ddSChris Wilson 607add354ddSChris Wilson error->vcs_acthd = I915_READ(VCS_ACTHD); 608add354ddSChris Wilson error->vcs_ipehr = I915_READ(VCS_IPEHR); 609add354ddSChris Wilson error->vcs_ipeir = I915_READ(VCS_IPEIR); 610add354ddSChris Wilson error->vcs_instdone = I915_READ(VCS_INSTDONE); 611add354ddSChris Wilson error->vcs_seqno = 0; 612add354ddSChris Wilson if (dev_priv->bsd_ring.get_seqno) 613add354ddSChris Wilson error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring); 614f406839fSChris Wilson } 615f406839fSChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 61663eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 61763eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 61863eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 61963eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 62063eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 62163eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 6229df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 623f406839fSChris Wilson } else { 624f406839fSChris Wilson error->ipeir = I915_READ(IPEIR); 625f406839fSChris Wilson error->ipehr = I915_READ(IPEHR); 626f406839fSChris Wilson error->instdone = I915_READ(INSTDONE); 627f406839fSChris Wilson error->acthd = I915_READ(ACTHD); 628f406839fSChris Wilson error->bbaddr = 0; 6299df30794SChris Wilson } 6309df30794SChris Wilson 6318168bd48SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring); 6329df30794SChris Wilson 6339df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6349df30794SChris Wilson batchbuffer[0] = NULL; 6359df30794SChris Wilson batchbuffer[1] = NULL; 6369df30794SChris Wilson count = 0; 63769dc4987SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) { 638a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6399df30794SChris Wilson 6409df30794SChris Wilson if (batchbuffer[0] == NULL && 6419df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6429df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6439df30794SChris Wilson batchbuffer[0] = obj; 6449df30794SChris Wilson 6459df30794SChris Wilson if (batchbuffer[1] == NULL && 6469df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 647e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 6489df30794SChris Wilson batchbuffer[1] = obj; 6499df30794SChris Wilson 6509df30794SChris Wilson count++; 6519df30794SChris Wilson } 652e56660ddSChris Wilson /* Scan the other lists for completeness for those bizarre errors. */ 653e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 65469dc4987SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) { 655e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 656e56660ddSChris Wilson 657e56660ddSChris Wilson if (batchbuffer[0] == NULL && 658e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 659e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 660e56660ddSChris Wilson batchbuffer[0] = obj; 661e56660ddSChris Wilson 662e56660ddSChris Wilson if (batchbuffer[1] == NULL && 663e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 664e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 665e56660ddSChris Wilson batchbuffer[1] = obj; 666e56660ddSChris Wilson 667e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 668e56660ddSChris Wilson break; 669e56660ddSChris Wilson } 670e56660ddSChris Wilson } 671e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 67269dc4987SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) { 673e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 674e56660ddSChris Wilson 675e56660ddSChris Wilson if (batchbuffer[0] == NULL && 676e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 677e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 678e56660ddSChris Wilson batchbuffer[0] = obj; 679e56660ddSChris Wilson 680e56660ddSChris Wilson if (batchbuffer[1] == NULL && 681e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 682e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 683e56660ddSChris Wilson batchbuffer[1] = obj; 684e56660ddSChris Wilson 685e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 686e56660ddSChris Wilson break; 687e56660ddSChris Wilson } 688e56660ddSChris Wilson } 6899df30794SChris Wilson 6909df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 691139d363bSAndrea Gelmini * method to avoid being overwritten by userspace. 6929df30794SChris Wilson */ 6939df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 694e56660ddSChris Wilson if (batchbuffer[1] != batchbuffer[0]) 6959df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 696e56660ddSChris Wilson else 697e56660ddSChris Wilson error->batchbuffer[1] = NULL; 6989df30794SChris Wilson 6999df30794SChris Wilson /* Record the ringbuffer */ 7008187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 7018187a2b7SZou Nan hai dev_priv->render_ring.gem_object); 7029df30794SChris Wilson 7039df30794SChris Wilson /* Record buffers on the active list. */ 7049df30794SChris Wilson error->active_bo = NULL; 7059df30794SChris Wilson error->active_bo_count = 0; 7069df30794SChris Wilson 7079df30794SChris Wilson if (count) 7089df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 7099df30794SChris Wilson GFP_ATOMIC); 7109df30794SChris Wilson 7119df30794SChris Wilson if (error->active_bo) { 7129df30794SChris Wilson int i = 0; 71369dc4987SChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) { 714a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 7159df30794SChris Wilson 7169df30794SChris Wilson error->active_bo[i].size = obj->size; 7179df30794SChris Wilson error->active_bo[i].name = obj->name; 7189df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 7199df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 7209df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 7219df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 7229df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 7239df30794SChris Wilson error->active_bo[i].pinned = 0; 7249df30794SChris Wilson if (obj_priv->pin_count > 0) 7259df30794SChris Wilson error->active_bo[i].pinned = 1; 7269df30794SChris Wilson if (obj_priv->user_pin_count > 0) 7279df30794SChris Wilson error->active_bo[i].pinned = -1; 7289df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 7299df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 7309df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 731e5c65260SChris Wilson error->active_bo[i].ring = obj_priv->ring->id; 7329df30794SChris Wilson 7339df30794SChris Wilson if (++i == count) 7349df30794SChris Wilson break; 7359df30794SChris Wilson } 7369df30794SChris Wilson error->active_bo_count = i; 73763eeaf38SJesse Barnes } 73863eeaf38SJesse Barnes 7398a905236SJesse Barnes do_gettimeofday(&error->time); 7408a905236SJesse Barnes 7416ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 7426ef3d427SChris Wilson 7439df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 7449df30794SChris Wilson if (dev_priv->first_error == NULL) { 74563eeaf38SJesse Barnes dev_priv->first_error = error; 7469df30794SChris Wilson error = NULL; 7479df30794SChris Wilson } 74863eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7499df30794SChris Wilson 7509df30794SChris Wilson if (error) 7519df30794SChris Wilson i915_error_state_free(dev, error); 7529df30794SChris Wilson } 7539df30794SChris Wilson 7549df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7559df30794SChris Wilson { 7569df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7579df30794SChris Wilson struct drm_i915_error_state *error; 7589df30794SChris Wilson 7599df30794SChris Wilson spin_lock(&dev_priv->error_lock); 7609df30794SChris Wilson error = dev_priv->first_error; 7619df30794SChris Wilson dev_priv->first_error = NULL; 7629df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 7639df30794SChris Wilson 7649df30794SChris Wilson if (error) 7659df30794SChris Wilson i915_error_state_free(dev, error); 76663eeaf38SJesse Barnes } 7673bd3c932SChris Wilson #else 7683bd3c932SChris Wilson #define i915_capture_error_state(x) 7693bd3c932SChris Wilson #endif 77063eeaf38SJesse Barnes 77135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 772c0e09200SDave Airlie { 7738a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 77463eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 77563eeaf38SJesse Barnes 77635aed2e6SChris Wilson if (!eir) 77735aed2e6SChris Wilson return; 77863eeaf38SJesse Barnes 77963eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 78063eeaf38SJesse Barnes eir); 7818a905236SJesse Barnes 7828a905236SJesse Barnes if (IS_G4X(dev)) { 7838a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7848a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7858a905236SJesse Barnes 7868a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7878a905236SJesse Barnes I915_READ(IPEIR_I965)); 7888a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7898a905236SJesse Barnes I915_READ(IPEHR_I965)); 7908a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7918a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7928a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7938a905236SJesse Barnes I915_READ(INSTPS)); 7948a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7958a905236SJesse Barnes I915_READ(INSTDONE1)); 7968a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7978a905236SJesse Barnes I915_READ(ACTHD_I965)); 7988a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 799*3143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 8008a905236SJesse Barnes } 8018a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 8028a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 8038a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 8048a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 8058a905236SJesse Barnes pgtbl_err); 8068a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 807*3143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 8088a905236SJesse Barnes } 8098a905236SJesse Barnes } 8108a905236SJesse Barnes 811a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 81263eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 81363eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 81463eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 81563eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 81663eeaf38SJesse Barnes pgtbl_err); 81763eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 818*3143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 81963eeaf38SJesse Barnes } 8208a905236SJesse Barnes } 8218a905236SJesse Barnes 82263eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 82335aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 82435aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 82535aed2e6SChris Wilson 82663eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 82763eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 82863eeaf38SJesse Barnes pipea_stats); 82963eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 83063eeaf38SJesse Barnes pipeb_stats); 83163eeaf38SJesse Barnes /* pipestat has already been acked */ 83263eeaf38SJesse Barnes } 83363eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 83463eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 83563eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 83663eeaf38SJesse Barnes I915_READ(INSTPM)); 837a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 83863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 83963eeaf38SJesse Barnes 84063eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 84163eeaf38SJesse Barnes I915_READ(IPEIR)); 84263eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 84363eeaf38SJesse Barnes I915_READ(IPEHR)); 84463eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 84563eeaf38SJesse Barnes I915_READ(INSTDONE)); 84663eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 84763eeaf38SJesse Barnes I915_READ(ACTHD)); 84863eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 849*3143a2bfSChris Wilson POSTING_READ(IPEIR); 85063eeaf38SJesse Barnes } else { 85163eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 85263eeaf38SJesse Barnes 85363eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 85463eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 85563eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 85663eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 85763eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 85863eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 85963eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 86063eeaf38SJesse Barnes I915_READ(INSTPS)); 86163eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 86263eeaf38SJesse Barnes I915_READ(INSTDONE1)); 86363eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 86463eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 86563eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 866*3143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 86763eeaf38SJesse Barnes } 86863eeaf38SJesse Barnes } 86963eeaf38SJesse Barnes 87063eeaf38SJesse Barnes I915_WRITE(EIR, eir); 871*3143a2bfSChris Wilson POSTING_READ(EIR); 87263eeaf38SJesse Barnes eir = I915_READ(EIR); 87363eeaf38SJesse Barnes if (eir) { 87463eeaf38SJesse Barnes /* 87563eeaf38SJesse Barnes * some errors might have become stuck, 87663eeaf38SJesse Barnes * mask them. 87763eeaf38SJesse Barnes */ 87863eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 87963eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 88063eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 88163eeaf38SJesse Barnes } 88235aed2e6SChris Wilson } 88335aed2e6SChris Wilson 88435aed2e6SChris Wilson /** 88535aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 88635aed2e6SChris Wilson * @dev: drm device 88735aed2e6SChris Wilson * 88835aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 88935aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 89035aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 89135aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 89235aed2e6SChris Wilson * of a ring dump etc.). 89335aed2e6SChris Wilson */ 894527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 89535aed2e6SChris Wilson { 89635aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 89735aed2e6SChris Wilson 89835aed2e6SChris Wilson i915_capture_error_state(dev); 89935aed2e6SChris Wilson i915_report_and_clear_eir(dev); 9008a905236SJesse Barnes 901ba1234d1SBen Gamari if (wedged) { 90230dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 903ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 904ba1234d1SBen Gamari 90511ed50ecSBen Gamari /* 90611ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 90711ed50ecSBen Gamari */ 908f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 909f787a5f5SChris Wilson if (HAS_BSD(dev)) 910f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 911549f7365SChris Wilson if (HAS_BLT(dev)) 912549f7365SChris Wilson wake_up_all(&dev_priv->blt_ring.irq_queue); 91311ed50ecSBen Gamari } 91411ed50ecSBen Gamari 9159c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 9168a905236SJesse Barnes } 9178a905236SJesse Barnes 9184e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 9194e5359cdSSimon Farnsworth { 9204e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 9214e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 9224e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 9234e5359cdSSimon Farnsworth struct drm_i915_gem_object *obj_priv; 9244e5359cdSSimon Farnsworth struct intel_unpin_work *work; 9254e5359cdSSimon Farnsworth unsigned long flags; 9264e5359cdSSimon Farnsworth bool stall_detected; 9274e5359cdSSimon Farnsworth 9284e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 9294e5359cdSSimon Farnsworth if (intel_crtc == NULL) 9304e5359cdSSimon Farnsworth return; 9314e5359cdSSimon Farnsworth 9324e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 9334e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 9344e5359cdSSimon Farnsworth 9354e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 9364e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 9374e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9384e5359cdSSimon Farnsworth return; 9394e5359cdSSimon Farnsworth } 9404e5359cdSSimon Farnsworth 9414e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 9424e5359cdSSimon Farnsworth obj_priv = to_intel_bo(work->pending_flip_obj); 943a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 9444e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 9454e5359cdSSimon Farnsworth stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset; 9464e5359cdSSimon Farnsworth } else { 9474e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 9484e5359cdSSimon Farnsworth stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset + 9494e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 9504e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 9514e5359cdSSimon Farnsworth } 9524e5359cdSSimon Farnsworth 9534e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9544e5359cdSSimon Farnsworth 9554e5359cdSSimon Farnsworth if (stall_detected) { 9564e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 9574e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 9584e5359cdSSimon Farnsworth } 9594e5359cdSSimon Farnsworth } 9604e5359cdSSimon Farnsworth 9618a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 9628a905236SJesse Barnes { 9638a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9648a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9658a905236SJesse Barnes struct drm_i915_master_private *master_priv; 9668a905236SJesse Barnes u32 iir, new_iir; 9678a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 9688a905236SJesse Barnes u32 vblank_status; 9698a905236SJesse Barnes int vblank = 0; 9708a905236SJesse Barnes unsigned long irqflags; 9718a905236SJesse Barnes int irq_received; 9728a905236SJesse Barnes int ret = IRQ_NONE; 9738a905236SJesse Barnes 9748a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 9758a905236SJesse Barnes 976bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 977f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 9788a905236SJesse Barnes 9798a905236SJesse Barnes iir = I915_READ(IIR); 9808a905236SJesse Barnes 981a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 982d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 983e25e6601SJesse Barnes else 984d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 9858a905236SJesse Barnes 9868a905236SJesse Barnes for (;;) { 9878a905236SJesse Barnes irq_received = iir != 0; 9888a905236SJesse Barnes 9898a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 9908a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 9918a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 9928a905236SJesse Barnes * interrupts (for non-MSI). 9938a905236SJesse Barnes */ 9948a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 9958a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 9968a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 9978a905236SJesse Barnes 9988a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 999ba1234d1SBen Gamari i915_handle_error(dev, false); 10008a905236SJesse Barnes 10018a905236SJesse Barnes /* 10028a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 10038a905236SJesse Barnes */ 10048a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 10058a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 100644d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 10078a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 10088a905236SJesse Barnes irq_received = 1; 10098a905236SJesse Barnes } 10108a905236SJesse Barnes 10118a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 10128a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 101344d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 10148a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 10158a905236SJesse Barnes irq_received = 1; 10168a905236SJesse Barnes } 10178a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 10188a905236SJesse Barnes 10198a905236SJesse Barnes if (!irq_received) 10208a905236SJesse Barnes break; 10218a905236SJesse Barnes 10228a905236SJesse Barnes ret = IRQ_HANDLED; 10238a905236SJesse Barnes 10248a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10258a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 10268a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 10278a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 10288a905236SJesse Barnes 102944d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10308a905236SJesse Barnes hotplug_status); 10318a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 10329c9fe1f8SEric Anholt queue_work(dev_priv->wq, 10339c9fe1f8SEric Anholt &dev_priv->hotplug_work); 10348a905236SJesse Barnes 10358a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10368a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 103763eeaf38SJesse Barnes } 103863eeaf38SJesse Barnes 1039673a394bSEric Anholt I915_WRITE(IIR, iir); 1040cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 10417c463586SKeith Packard 10427c1c2871SDave Airlie if (dev->primary->master) { 10437c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 10447c1c2871SDave Airlie if (master_priv->sarea_priv) 10457c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1046c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 10477c1c2871SDave Airlie } 10480a3e67a4SJesse Barnes 1049549f7365SChris Wilson if (iir & I915_USER_INTERRUPT) 1050549f7365SChris Wilson notify_ring(dev, &dev_priv->render_ring); 1051d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 1052549f7365SChris Wilson notify_ring(dev, &dev_priv->bsd_ring); 1053d1b851fcSZou Nan hai 10541afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 10556b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 10561afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10571afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 10581afe3e9dSJesse Barnes } 10596b95a207SKristian Høgsberg 10601afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 106170565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 10621afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10631afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 10641afe3e9dSJesse Barnes } 10656b95a207SKristian Høgsberg 106605eff845SKeith Packard if (pipea_stats & vblank_status) { 10677c463586SKeith Packard vblank++; 10687c463586SKeith Packard drm_handle_vblank(dev, 0); 10694e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10704e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 10716b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 10727c463586SKeith Packard } 10734e5359cdSSimon Farnsworth } 10747c463586SKeith Packard 107505eff845SKeith Packard if (pipeb_stats & vblank_status) { 10767c463586SKeith Packard vblank++; 10777c463586SKeith Packard drm_handle_vblank(dev, 1); 10784e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10794e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 10806b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 10817c463586SKeith Packard } 10824e5359cdSSimon Farnsworth } 10837c463586SKeith Packard 1084d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1085d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 10867c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 10873b617967SChris Wilson intel_opregion_asle_intr(dev); 10880a3e67a4SJesse Barnes 1089cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1090cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1091cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1092cdfbc41fSEric Anholt * we would never get another interrupt. 1093cdfbc41fSEric Anholt * 1094cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1095cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1096cdfbc41fSEric Anholt * another one. 1097cdfbc41fSEric Anholt * 1098cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1099cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1100cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1101cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1102cdfbc41fSEric Anholt * stray interrupts. 1103cdfbc41fSEric Anholt */ 1104cdfbc41fSEric Anholt iir = new_iir; 110505eff845SKeith Packard } 1106cdfbc41fSEric Anholt 110705eff845SKeith Packard return ret; 1108c0e09200SDave Airlie } 1109c0e09200SDave Airlie 1110c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1111c0e09200SDave Airlie { 1112c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 11137c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1114c0e09200SDave Airlie 1115c0e09200SDave Airlie i915_kernel_lost_context(dev); 1116c0e09200SDave Airlie 111744d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1118c0e09200SDave Airlie 1119c99b058fSKristian Høgsberg dev_priv->counter++; 1120c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1121c99b058fSKristian Høgsberg dev_priv->counter = 1; 11227c1c2871SDave Airlie if (master_priv->sarea_priv) 11237c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1124c0e09200SDave Airlie 1125e1f99ce6SChris Wilson if (BEGIN_LP_RING(4) == 0) { 1126585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 11270baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1128c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1129585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1130c0e09200SDave Airlie ADVANCE_LP_RING(); 1131e1f99ce6SChris Wilson } 1132c0e09200SDave Airlie 1133c0e09200SDave Airlie return dev_priv->counter; 1134c0e09200SDave Airlie } 1135c0e09200SDave Airlie 11369d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 11379d34e5dbSChris Wilson { 11389d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11398187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 11409d34e5dbSChris Wilson 11419d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 114278501eacSChris Wilson render_ring->user_irq_get(render_ring); 11439d34e5dbSChris Wilson 11449d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 11459d34e5dbSChris Wilson } 11469d34e5dbSChris Wilson 1147c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1148c0e09200SDave Airlie { 1149c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11507c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1151c0e09200SDave Airlie int ret = 0; 11528187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1153c0e09200SDave Airlie 115444d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1155c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1156c0e09200SDave Airlie 1157ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 11587c1c2871SDave Airlie if (master_priv->sarea_priv) 11597c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1160c0e09200SDave Airlie return 0; 1161ed4cb414SEric Anholt } 1162c0e09200SDave Airlie 11637c1c2871SDave Airlie if (master_priv->sarea_priv) 11647c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1165c0e09200SDave Airlie 116678501eacSChris Wilson render_ring->user_irq_get(render_ring); 1167852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1168c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 116978501eacSChris Wilson render_ring->user_irq_put(render_ring); 1170c0e09200SDave Airlie 1171c0e09200SDave Airlie if (ret == -EBUSY) { 1172c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1173c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1174c0e09200SDave Airlie } 1175c0e09200SDave Airlie 1176c0e09200SDave Airlie return ret; 1177c0e09200SDave Airlie } 1178c0e09200SDave Airlie 1179c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1180c0e09200SDave Airlie */ 1181c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1182c0e09200SDave Airlie struct drm_file *file_priv) 1183c0e09200SDave Airlie { 1184c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1185c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1186c0e09200SDave Airlie int result; 1187c0e09200SDave Airlie 1188d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1189c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1190c0e09200SDave Airlie return -EINVAL; 1191c0e09200SDave Airlie } 1192299eb93cSEric Anholt 1193299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1194299eb93cSEric Anholt 1195546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1196c0e09200SDave Airlie result = i915_emit_irq(dev); 1197546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1198c0e09200SDave Airlie 1199c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1200c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1201c0e09200SDave Airlie return -EFAULT; 1202c0e09200SDave Airlie } 1203c0e09200SDave Airlie 1204c0e09200SDave Airlie return 0; 1205c0e09200SDave Airlie } 1206c0e09200SDave Airlie 1207c0e09200SDave Airlie /* Doesn't need the hardware lock. 1208c0e09200SDave Airlie */ 1209c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1210c0e09200SDave Airlie struct drm_file *file_priv) 1211c0e09200SDave Airlie { 1212c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1213c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1214c0e09200SDave Airlie 1215c0e09200SDave Airlie if (!dev_priv) { 1216c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1217c0e09200SDave Airlie return -EINVAL; 1218c0e09200SDave Airlie } 1219c0e09200SDave Airlie 1220c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1221c0e09200SDave Airlie } 1222c0e09200SDave Airlie 122342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 122442f52ef8SKeith Packard * we use as a pipe index 122542f52ef8SKeith Packard */ 122642f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 12270a3e67a4SJesse Barnes { 12280a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1229e9d21d7fSKeith Packard unsigned long irqflags; 123071e0ffa5SJesse Barnes 12315eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 123271e0ffa5SJesse Barnes return -EINVAL; 12330a3e67a4SJesse Barnes 1234e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1235bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1236c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1237c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1238a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 12397c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12407c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 12410a3e67a4SJesse Barnes else 12427c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12437c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1244e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12450a3e67a4SJesse Barnes return 0; 12460a3e67a4SJesse Barnes } 12470a3e67a4SJesse Barnes 124842f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 124942f52ef8SKeith Packard * we use as a pipe index 125042f52ef8SKeith Packard */ 125142f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 12520a3e67a4SJesse Barnes { 12530a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1254e9d21d7fSKeith Packard unsigned long irqflags; 12550a3e67a4SJesse Barnes 1256e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1257bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1258c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1259c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1260c062df61SLi Peng else 12617c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 12627c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 12637c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1264e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12650a3e67a4SJesse Barnes } 12660a3e67a4SJesse Barnes 126779e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 126879e53945SJesse Barnes { 126979e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1270e170b030SZhenyu Wang 1271bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 12723b617967SChris Wilson intel_opregion_enable_asle(dev); 127379e53945SJesse Barnes dev_priv->irq_enabled = 1; 127479e53945SJesse Barnes } 127579e53945SJesse Barnes 127679e53945SJesse Barnes 1277c0e09200SDave Airlie /* Set the vblank monitor pipe 1278c0e09200SDave Airlie */ 1279c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1280c0e09200SDave Airlie struct drm_file *file_priv) 1281c0e09200SDave Airlie { 1282c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1283c0e09200SDave Airlie 1284c0e09200SDave Airlie if (!dev_priv) { 1285c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1286c0e09200SDave Airlie return -EINVAL; 1287c0e09200SDave Airlie } 1288c0e09200SDave Airlie 1289c0e09200SDave Airlie return 0; 1290c0e09200SDave Airlie } 1291c0e09200SDave Airlie 1292c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1293c0e09200SDave Airlie struct drm_file *file_priv) 1294c0e09200SDave Airlie { 1295c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1296c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1297c0e09200SDave Airlie 1298c0e09200SDave Airlie if (!dev_priv) { 1299c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1300c0e09200SDave Airlie return -EINVAL; 1301c0e09200SDave Airlie } 1302c0e09200SDave Airlie 13030a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1304c0e09200SDave Airlie 1305c0e09200SDave Airlie return 0; 1306c0e09200SDave Airlie } 1307c0e09200SDave Airlie 1308c0e09200SDave Airlie /** 1309c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1310c0e09200SDave Airlie */ 1311c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1312c0e09200SDave Airlie struct drm_file *file_priv) 1313c0e09200SDave Airlie { 1314bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1315bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1316bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1317bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1318bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1319bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1320bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1321bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1322bd95e0a4SEric Anholt * 1323bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1324bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1325bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1326bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 13270a3e67a4SJesse Barnes */ 1328c0e09200SDave Airlie return -EINVAL; 1329c0e09200SDave Airlie } 1330c0e09200SDave Airlie 1331893eead0SChris Wilson static u32 1332893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1333852835f3SZou Nan hai { 1334893eead0SChris Wilson return list_entry(ring->request_list.prev, 1335893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1336893eead0SChris Wilson } 1337893eead0SChris Wilson 1338893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1339893eead0SChris Wilson { 1340893eead0SChris Wilson if (list_empty(&ring->request_list) || 1341893eead0SChris Wilson i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) { 1342893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 1343b2223497SChris Wilson if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) { 1344893eead0SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n", 1345893eead0SChris Wilson ring->name, 1346b2223497SChris Wilson ring->waiting_seqno, 1347893eead0SChris Wilson ring->get_seqno(ring)); 1348893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1349893eead0SChris Wilson *err = true; 1350893eead0SChris Wilson } 1351893eead0SChris Wilson return true; 1352893eead0SChris Wilson } 1353893eead0SChris Wilson return false; 1354f65d9421SBen Gamari } 1355f65d9421SBen Gamari 1356f65d9421SBen Gamari /** 1357f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1358f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1359f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1360f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1361f65d9421SBen Gamari */ 1362f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1363f65d9421SBen Gamari { 1364f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1365f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1366cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1367893eead0SChris Wilson bool err = false; 1368893eead0SChris Wilson 1369893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1370893eead0SChris Wilson if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) && 1371893eead0SChris Wilson i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) && 1372893eead0SChris Wilson i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) { 1373893eead0SChris Wilson dev_priv->hangcheck_count = 0; 1374893eead0SChris Wilson if (err) 1375893eead0SChris Wilson goto repeat; 1376893eead0SChris Wilson return; 1377893eead0SChris Wilson } 1378f65d9421SBen Gamari 1379a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1380f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1381cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1382cbb465e7SChris Wilson instdone1 = 0; 1383cbb465e7SChris Wilson } else { 1384f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1385cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1386cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1387cbb465e7SChris Wilson } 1388f65d9421SBen Gamari 1389cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1390cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1391cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1392cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1393f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 13948c80b59bSChris Wilson 13958c80b59bSChris Wilson if (!IS_GEN2(dev)) { 13968c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 13978c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 13988c80b59bSChris Wilson * and break the hang. This should work on 13998c80b59bSChris Wilson * all but the second generation chipsets. 14008c80b59bSChris Wilson */ 14018168bd48SChris Wilson struct intel_ring_buffer *ring = &dev_priv->render_ring; 14028168bd48SChris Wilson u32 tmp = I915_READ_CTL(ring); 14038c80b59bSChris Wilson if (tmp & RING_WAIT) { 14048168bd48SChris Wilson I915_WRITE_CTL(ring, tmp); 1405893eead0SChris Wilson goto repeat; 14068c80b59bSChris Wilson } 14078c80b59bSChris Wilson } 14088c80b59bSChris Wilson 1409ba1234d1SBen Gamari i915_handle_error(dev, true); 1410f65d9421SBen Gamari return; 1411f65d9421SBen Gamari } 1412cbb465e7SChris Wilson } else { 1413cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1414cbb465e7SChris Wilson 1415cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1416cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1417cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1418cbb465e7SChris Wilson } 1419f65d9421SBen Gamari 1420893eead0SChris Wilson repeat: 1421f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1422b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1423b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1424f65d9421SBen Gamari } 1425f65d9421SBen Gamari 1426c0e09200SDave Airlie /* drm_dma.h hooks 1427c0e09200SDave Airlie */ 1428f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1429036a4a7dSZhenyu Wang { 1430036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1431036a4a7dSZhenyu Wang 1432036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1433036a4a7dSZhenyu Wang 1434036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1435036a4a7dSZhenyu Wang 1436036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1437036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1438*3143a2bfSChris Wilson POSTING_READ(DEIER); 1439036a4a7dSZhenyu Wang 1440036a4a7dSZhenyu Wang /* and GT */ 1441036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1442036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1443*3143a2bfSChris Wilson POSTING_READ(GTIER); 1444c650156aSZhenyu Wang 1445c650156aSZhenyu Wang /* south display irq */ 1446c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1447c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1448*3143a2bfSChris Wilson POSTING_READ(SDEIER); 1449036a4a7dSZhenyu Wang } 1450036a4a7dSZhenyu Wang 1451f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1452036a4a7dSZhenyu Wang { 1453036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1454036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1455013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1456013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1457d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 14582d7b8366SYuanhan Liu u32 hotplug_mask; 1459036a4a7dSZhenyu Wang 1460036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1461643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1462036a4a7dSZhenyu Wang 1463036a4a7dSZhenyu Wang /* should always can generate irq */ 1464036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1465036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1466036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1467*3143a2bfSChris Wilson POSTING_READ(DEIER); 1468036a4a7dSZhenyu Wang 1469549f7365SChris Wilson if (IS_GEN6(dev)) { 1470549f7365SChris Wilson render_mask = 1471549f7365SChris Wilson GT_PIPE_NOTIFY | 1472549f7365SChris Wilson GT_GEN6_BSD_USER_INTERRUPT | 1473549f7365SChris Wilson GT_BLT_USER_INTERRUPT; 1474549f7365SChris Wilson } 14753fdef020SZhenyu Wang 1476852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1477036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1478036a4a7dSZhenyu Wang 1479036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1480036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1481881f47b6SXiang, Haihao if (IS_GEN6(dev)) { 14823fdef020SZhenyu Wang I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT); 1483881f47b6SXiang, Haihao I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT); 1484549f7365SChris Wilson I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT); 1485881f47b6SXiang, Haihao } 1486881f47b6SXiang, Haihao 1487036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1488*3143a2bfSChris Wilson POSTING_READ(GTIER); 1489036a4a7dSZhenyu Wang 14902d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 14912d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT | 14922d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ; 14932d7b8366SYuanhan Liu } else { 14942d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 14952d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 14962d7b8366SYuanhan Liu } 14972d7b8366SYuanhan Liu 1498c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1499c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1500c650156aSZhenyu Wang 1501c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1502c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1503c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1504*3143a2bfSChris Wilson POSTING_READ(SDEIER); 1505c650156aSZhenyu Wang 1506f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1507f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1508f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1509f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1510f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1511f97108d1SJesse Barnes } 1512f97108d1SJesse Barnes 1513036a4a7dSZhenyu Wang return 0; 1514036a4a7dSZhenyu Wang } 1515036a4a7dSZhenyu Wang 1516c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1517c0e09200SDave Airlie { 1518c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1519c0e09200SDave Airlie 152079e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 152179e53945SJesse Barnes 1522036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 15238a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1524036a4a7dSZhenyu Wang 1525bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1526f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1527036a4a7dSZhenyu Wang return; 1528036a4a7dSZhenyu Wang } 1529036a4a7dSZhenyu Wang 15305ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 15315ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 15325ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 15335ca58282SJesse Barnes } 15345ca58282SJesse Barnes 15350a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 15367c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 15377c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 15380a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1539ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1540*3143a2bfSChris Wilson POSTING_READ(IER); 1541c0e09200SDave Airlie } 1542c0e09200SDave Airlie 1543b01f2c3aSJesse Barnes /* 1544b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1545b01f2c3aSJesse Barnes * enabled correctly. 1546b01f2c3aSJesse Barnes */ 15470a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1548c0e09200SDave Airlie { 1549c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15505ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 155163eeaf38SJesse Barnes u32 error_mask; 15520a3e67a4SJesse Barnes 1553852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1554d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1555d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1556549f7365SChris Wilson if (HAS_BLT(dev)) 1557549f7365SChris Wilson DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue); 1558d1b851fcSZou Nan hai 15590a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1560ed4cb414SEric Anholt 1561bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1562f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1563036a4a7dSZhenyu Wang 15647c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 15657c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 15668ee1c3dbSMatthew Garrett 15677c463586SKeith Packard dev_priv->pipestat[0] = 0; 15687c463586SKeith Packard dev_priv->pipestat[1] = 0; 15697c463586SKeith Packard 15705ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1571c496fa1fSAdam Jackson /* Enable in IER... */ 1572c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1573c496fa1fSAdam Jackson /* and unmask in IMR */ 1574c496fa1fSAdam Jackson dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT; 1575c496fa1fSAdam Jackson } 1576c496fa1fSAdam Jackson 1577c496fa1fSAdam Jackson /* 1578c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1579c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1580c496fa1fSAdam Jackson */ 1581c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1582c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1583c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1584c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1585c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1586c496fa1fSAdam Jackson } else { 1587c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1588c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1589c496fa1fSAdam Jackson } 1590c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1591c496fa1fSAdam Jackson 1592c496fa1fSAdam Jackson I915_WRITE(IMR, dev_priv->irq_mask_reg); 1593c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 1594*3143a2bfSChris Wilson POSTING_READ(IER); 1595c496fa1fSAdam Jackson 1596c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 15975ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 15985ca58282SJesse Barnes 1599b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1600b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1601b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1602b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1603b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1604b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1605b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1606b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1607b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1608b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1609b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 16102d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1611b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 16122d1c9752SAndy Lutomirski 16132d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 16142d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 16152d1c9752SAndy Lutomirski seconds later. So just do it once. 16162d1c9752SAndy Lutomirski */ 16172d1c9752SAndy Lutomirski if (IS_G4X(dev)) 16182d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 16192d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 16202d1c9752SAndy Lutomirski } 16212d1c9752SAndy Lutomirski 1622b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1623b01f2c3aSJesse Barnes 16245ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 16255ca58282SJesse Barnes } 16265ca58282SJesse Barnes 16273b617967SChris Wilson intel_opregion_enable_asle(dev); 16280a3e67a4SJesse Barnes 16290a3e67a4SJesse Barnes return 0; 1630c0e09200SDave Airlie } 1631c0e09200SDave Airlie 1632f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1633036a4a7dSZhenyu Wang { 1634036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1635036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1636036a4a7dSZhenyu Wang 1637036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1638036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1639036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1640036a4a7dSZhenyu Wang 1641036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1642036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1643036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1644036a4a7dSZhenyu Wang } 1645036a4a7dSZhenyu Wang 1646c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1647c0e09200SDave Airlie { 1648c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1649c0e09200SDave Airlie 1650c0e09200SDave Airlie if (!dev_priv) 1651c0e09200SDave Airlie return; 1652c0e09200SDave Airlie 16530a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 16540a3e67a4SJesse Barnes 1655bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1656f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1657036a4a7dSZhenyu Wang return; 1658036a4a7dSZhenyu Wang } 1659036a4a7dSZhenyu Wang 16605ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16615ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16625ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16635ca58282SJesse Barnes } 16645ca58282SJesse Barnes 16650a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 16667c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16677c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16680a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1669ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1670c0e09200SDave Airlie 16717c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 16727c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 16737c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1674c0e09200SDave Airlie } 1675