xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 30100f2bea6b07940ce3ed777c0c7c1544ea4a15)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65e5868a31SEgbert Eich static const u32 hpd_status_gen4[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
83036a4a7dSZhenyu Wang /* For display hotplug interrupt */
84995b6762SChris Wilson static void
85f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
86036a4a7dSZhenyu Wang {
874bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
884bc9d430SDaniel Vetter 
89c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
90c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
91c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr &= ~mask;
92c67a470bSPaulo Zanoni 		return;
93c67a470bSPaulo Zanoni 	}
94c67a470bSPaulo Zanoni 
951ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
961ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
971ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
983143a2bfSChris Wilson 		POSTING_READ(DEIMR);
99036a4a7dSZhenyu Wang 	}
100036a4a7dSZhenyu Wang }
101036a4a7dSZhenyu Wang 
1020ff9800aSPaulo Zanoni static void
103f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
104036a4a7dSZhenyu Wang {
1054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1064bc9d430SDaniel Vetter 
107c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
108c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
109c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.deimr |= mask;
110c67a470bSPaulo Zanoni 		return;
111c67a470bSPaulo Zanoni 	}
112c67a470bSPaulo Zanoni 
1131ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1141ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1151ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1163143a2bfSChris Wilson 		POSTING_READ(DEIMR);
117036a4a7dSZhenyu Wang 	}
118036a4a7dSZhenyu Wang }
119036a4a7dSZhenyu Wang 
12043eaea13SPaulo Zanoni /**
12143eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
12243eaea13SPaulo Zanoni  * @dev_priv: driver private
12343eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
12443eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
12543eaea13SPaulo Zanoni  */
12643eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
12743eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
12843eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
12943eaea13SPaulo Zanoni {
13043eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
13143eaea13SPaulo Zanoni 
132c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
133c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
134c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136c67a470bSPaulo Zanoni 						interrupt_mask);
137c67a470bSPaulo Zanoni 		return;
138c67a470bSPaulo Zanoni 	}
139c67a470bSPaulo Zanoni 
14043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
14143eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
14243eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
14343eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
14443eaea13SPaulo Zanoni }
14543eaea13SPaulo Zanoni 
14643eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
14743eaea13SPaulo Zanoni {
14843eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
14943eaea13SPaulo Zanoni }
15043eaea13SPaulo Zanoni 
15143eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
15243eaea13SPaulo Zanoni {
15343eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
15443eaea13SPaulo Zanoni }
15543eaea13SPaulo Zanoni 
156edbfdb45SPaulo Zanoni /**
157edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
158edbfdb45SPaulo Zanoni   * @dev_priv: driver private
159edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
160edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
161edbfdb45SPaulo Zanoni   */
162edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
164edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
165edbfdb45SPaulo Zanoni {
166605cd25bSPaulo Zanoni 	uint32_t new_val;
167edbfdb45SPaulo Zanoni 
168edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
169edbfdb45SPaulo Zanoni 
170c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled) {
171c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
172c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174c67a470bSPaulo Zanoni 						     interrupt_mask);
175c67a470bSPaulo Zanoni 		return;
176c67a470bSPaulo Zanoni 	}
177c67a470bSPaulo Zanoni 
178605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
179f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
180f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
181f52ecbcfSPaulo Zanoni 
182605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
183605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
184605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
185edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
186edbfdb45SPaulo Zanoni 	}
187f52ecbcfSPaulo Zanoni }
188edbfdb45SPaulo Zanoni 
189edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190edbfdb45SPaulo Zanoni {
191edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
192edbfdb45SPaulo Zanoni }
193edbfdb45SPaulo Zanoni 
194edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195edbfdb45SPaulo Zanoni {
196edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
197edbfdb45SPaulo Zanoni }
198edbfdb45SPaulo Zanoni 
1998664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2008664281bSPaulo Zanoni {
2018664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2028664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2038664281bSPaulo Zanoni 	enum pipe pipe;
2048664281bSPaulo Zanoni 
2054bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2064bc9d430SDaniel Vetter 
2078664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2088664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2098664281bSPaulo Zanoni 
2108664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2118664281bSPaulo Zanoni 			return false;
2128664281bSPaulo Zanoni 	}
2138664281bSPaulo Zanoni 
2148664281bSPaulo Zanoni 	return true;
2158664281bSPaulo Zanoni }
2168664281bSPaulo Zanoni 
2178664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2188664281bSPaulo Zanoni {
2198664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2208664281bSPaulo Zanoni 	enum pipe pipe;
2218664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2228664281bSPaulo Zanoni 
223fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
224fee884edSDaniel Vetter 
2258664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2268664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2278664281bSPaulo Zanoni 
2288664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
2298664281bSPaulo Zanoni 			return false;
2308664281bSPaulo Zanoni 	}
2318664281bSPaulo Zanoni 
2328664281bSPaulo Zanoni 	return true;
2338664281bSPaulo Zanoni }
2348664281bSPaulo Zanoni 
2358664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
2368664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
2378664281bSPaulo Zanoni {
2388664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2398664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
2408664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
2418664281bSPaulo Zanoni 
2428664281bSPaulo Zanoni 	if (enable)
2438664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
2448664281bSPaulo Zanoni 	else
2458664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
2468664281bSPaulo Zanoni }
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
2497336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
2508664281bSPaulo Zanoni {
2518664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2528664281bSPaulo Zanoni 	if (enable) {
2537336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
2547336df65SDaniel Vetter 
2558664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
2568664281bSPaulo Zanoni 			return;
2578664281bSPaulo Zanoni 
2588664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
2598664281bSPaulo Zanoni 	} else {
2607336df65SDaniel Vetter 		bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
2617336df65SDaniel Vetter 
2627336df65SDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
2638664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
2647336df65SDaniel Vetter 
2657336df65SDaniel Vetter 		if (!was_enabled &&
2667336df65SDaniel Vetter 		    (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
2677336df65SDaniel Vetter 			DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
2687336df65SDaniel Vetter 				      pipe_name(pipe));
2697336df65SDaniel Vetter 		}
2708664281bSPaulo Zanoni 	}
2718664281bSPaulo Zanoni }
2728664281bSPaulo Zanoni 
273fee884edSDaniel Vetter /**
274fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
275fee884edSDaniel Vetter  * @dev_priv: driver private
276fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
277fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
278fee884edSDaniel Vetter  */
279fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
280fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
281fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
282fee884edSDaniel Vetter {
283fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
284fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
285fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
286fee884edSDaniel Vetter 
287fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
288fee884edSDaniel Vetter 
289c67a470bSPaulo Zanoni 	if (dev_priv->pc8.irqs_disabled &&
290c67a470bSPaulo Zanoni 	    (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
291c67a470bSPaulo Zanoni 		WARN(1, "IRQs disabled\n");
292c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
293c67a470bSPaulo Zanoni 		dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
294c67a470bSPaulo Zanoni 						 interrupt_mask);
295c67a470bSPaulo Zanoni 		return;
296c67a470bSPaulo Zanoni 	}
297c67a470bSPaulo Zanoni 
298fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
299fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
300fee884edSDaniel Vetter }
301fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
302fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
303fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
304fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
305fee884edSDaniel Vetter 
306de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
307de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
3088664281bSPaulo Zanoni 					    bool enable)
3098664281bSPaulo Zanoni {
3108664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
311de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
312de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
3138664281bSPaulo Zanoni 
3148664281bSPaulo Zanoni 	if (enable)
315fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
3168664281bSPaulo Zanoni 	else
317fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
3188664281bSPaulo Zanoni }
3198664281bSPaulo Zanoni 
3208664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
3218664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
3228664281bSPaulo Zanoni 					    bool enable)
3238664281bSPaulo Zanoni {
3248664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3258664281bSPaulo Zanoni 
3268664281bSPaulo Zanoni 	if (enable) {
3271dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
3281dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
3291dd246fbSDaniel Vetter 
3308664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
3318664281bSPaulo Zanoni 			return;
3328664281bSPaulo Zanoni 
333fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3348664281bSPaulo Zanoni 	} else {
3351dd246fbSDaniel Vetter 		uint32_t tmp = I915_READ(SERR_INT);
3361dd246fbSDaniel Vetter 		bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
3371dd246fbSDaniel Vetter 
3381dd246fbSDaniel Vetter 		/* Change the state _after_ we've read out the current one. */
339fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
3401dd246fbSDaniel Vetter 
3411dd246fbSDaniel Vetter 		if (!was_enabled &&
3421dd246fbSDaniel Vetter 		    (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
3431dd246fbSDaniel Vetter 			DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
3441dd246fbSDaniel Vetter 				      transcoder_name(pch_transcoder));
3451dd246fbSDaniel Vetter 		}
3468664281bSPaulo Zanoni 	}
3478664281bSPaulo Zanoni }
3488664281bSPaulo Zanoni 
3498664281bSPaulo Zanoni /**
3508664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
3518664281bSPaulo Zanoni  * @dev: drm device
3528664281bSPaulo Zanoni  * @pipe: pipe
3538664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3548664281bSPaulo Zanoni  *
3558664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
3568664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
3578664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
3588664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
3598664281bSPaulo Zanoni  * bit for all the pipes.
3608664281bSPaulo Zanoni  *
3618664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
3628664281bSPaulo Zanoni  */
3638664281bSPaulo Zanoni bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
3648664281bSPaulo Zanoni 					   enum pipe pipe, bool enable)
3658664281bSPaulo Zanoni {
3668664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3678664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
3688664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3698664281bSPaulo Zanoni 	unsigned long flags;
3708664281bSPaulo Zanoni 	bool ret;
3718664281bSPaulo Zanoni 
3728664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
3738664281bSPaulo Zanoni 
3748664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
3758664281bSPaulo Zanoni 
3768664281bSPaulo Zanoni 	if (enable == ret)
3778664281bSPaulo Zanoni 		goto done;
3788664281bSPaulo Zanoni 
3798664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
3808664281bSPaulo Zanoni 
3818664281bSPaulo Zanoni 	if (IS_GEN5(dev) || IS_GEN6(dev))
3828664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
3838664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
3847336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
3858664281bSPaulo Zanoni 
3868664281bSPaulo Zanoni done:
3878664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
3888664281bSPaulo Zanoni 	return ret;
3898664281bSPaulo Zanoni }
3908664281bSPaulo Zanoni 
3918664281bSPaulo Zanoni /**
3928664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
3938664281bSPaulo Zanoni  * @dev: drm device
3948664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
3958664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
3968664281bSPaulo Zanoni  *
3978664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
3988664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
3998664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
4008664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
4018664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
4028664281bSPaulo Zanoni  *
4038664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4048664281bSPaulo Zanoni  */
4058664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
4068664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
4078664281bSPaulo Zanoni 					   bool enable)
4088664281bSPaulo Zanoni {
4098664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
410de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
411de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4128664281bSPaulo Zanoni 	unsigned long flags;
4138664281bSPaulo Zanoni 	bool ret;
4148664281bSPaulo Zanoni 
415de28075dSDaniel Vetter 	/*
416de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
417de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
418de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
419de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
420de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
421de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
422de28075dSDaniel Vetter 	 */
4238664281bSPaulo Zanoni 
4248664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
4258664281bSPaulo Zanoni 
4268664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
4278664281bSPaulo Zanoni 
4288664281bSPaulo Zanoni 	if (enable == ret)
4298664281bSPaulo Zanoni 		goto done;
4308664281bSPaulo Zanoni 
4318664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
4328664281bSPaulo Zanoni 
4338664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
434de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4358664281bSPaulo Zanoni 	else
4368664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
4378664281bSPaulo Zanoni 
4388664281bSPaulo Zanoni done:
4398664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
4408664281bSPaulo Zanoni 	return ret;
4418664281bSPaulo Zanoni }
4428664281bSPaulo Zanoni 
4438664281bSPaulo Zanoni 
4447c463586SKeith Packard void
4453b6c42e8SDaniel Vetter i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
4467c463586SKeith Packard {
4479db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
44846c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4497c463586SKeith Packard 
450b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
451b79480baSDaniel Vetter 
45246c06a30SVille Syrjälä 	if ((pipestat & mask) == mask)
45346c06a30SVille Syrjälä 		return;
45446c06a30SVille Syrjälä 
4557c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
45646c06a30SVille Syrjälä 	pipestat |= mask | (mask >> 16);
45746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4583143a2bfSChris Wilson 	POSTING_READ(reg);
4597c463586SKeith Packard }
4607c463586SKeith Packard 
4617c463586SKeith Packard void
4623b6c42e8SDaniel Vetter i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask)
4637c463586SKeith Packard {
4649db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
46546c06a30SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0x7fff0000;
4667c463586SKeith Packard 
467b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
468b79480baSDaniel Vetter 
46946c06a30SVille Syrjälä 	if ((pipestat & mask) == 0)
47046c06a30SVille Syrjälä 		return;
47146c06a30SVille Syrjälä 
47246c06a30SVille Syrjälä 	pipestat &= ~mask;
47346c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4743143a2bfSChris Wilson 	POSTING_READ(reg);
4757c463586SKeith Packard }
4767c463586SKeith Packard 
477c0e09200SDave Airlie /**
478f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
47901c66889SZhao Yakui  */
480f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
48101c66889SZhao Yakui {
4821ec14ad3SChris Wilson 	drm_i915_private_t *dev_priv = dev->dev_private;
4831ec14ad3SChris Wilson 	unsigned long irqflags;
4841ec14ad3SChris Wilson 
485f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
486f49e38ddSJani Nikula 		return;
487f49e38ddSJani Nikula 
4881ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
48901c66889SZhao Yakui 
4903b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_ENABLE);
491a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
4923b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
4933b6c42e8SDaniel Vetter 				     PIPE_LEGACY_BLC_EVENT_ENABLE);
4941ec14ad3SChris Wilson 
4951ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
49601c66889SZhao Yakui }
49701c66889SZhao Yakui 
49801c66889SZhao Yakui /**
4990a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
5000a3e67a4SJesse Barnes  * @dev: DRM device
5010a3e67a4SJesse Barnes  * @pipe: pipe to check
5020a3e67a4SJesse Barnes  *
5030a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
5040a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
5050a3e67a4SJesse Barnes  * before reading such registers if unsure.
5060a3e67a4SJesse Barnes  */
5070a3e67a4SJesse Barnes static int
5080a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
5090a3e67a4SJesse Barnes {
5100a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
511702e7a56SPaulo Zanoni 
512a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
513a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
514a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
515a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
51671f8ba6bSPaulo Zanoni 
517a01025afSDaniel Vetter 		return intel_crtc->active;
518a01025afSDaniel Vetter 	} else {
519a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
520a01025afSDaniel Vetter 	}
5210a3e67a4SJesse Barnes }
5220a3e67a4SJesse Barnes 
5234cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5244cdb83ecSVille Syrjälä {
5254cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5264cdb83ecSVille Syrjälä 	return 0;
5274cdb83ecSVille Syrjälä }
5284cdb83ecSVille Syrjälä 
52942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
53042f52ef8SKeith Packard  * we use as a pipe index
53142f52ef8SKeith Packard  */
532f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5330a3e67a4SJesse Barnes {
5340a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5350a3e67a4SJesse Barnes 	unsigned long high_frame;
5360a3e67a4SJesse Barnes 	unsigned long low_frame;
537391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
5380a3e67a4SJesse Barnes 
5390a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
54044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5419db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
5420a3e67a4SJesse Barnes 		return 0;
5430a3e67a4SJesse Barnes 	}
5440a3e67a4SJesse Barnes 
545391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
546391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
547391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
548391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
549391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
550391f75e2SVille Syrjälä 
551391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
552391f75e2SVille Syrjälä 	} else {
553391f75e2SVille Syrjälä 		enum transcoder cpu_transcoder =
554391f75e2SVille Syrjälä 			intel_pipe_to_cpu_transcoder(dev_priv, pipe);
555391f75e2SVille Syrjälä 		u32 htotal;
556391f75e2SVille Syrjälä 
557391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
558391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
559391f75e2SVille Syrjälä 
560391f75e2SVille Syrjälä 		vbl_start *= htotal;
561391f75e2SVille Syrjälä 	}
562391f75e2SVille Syrjälä 
5639db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5649db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5655eddb70bSChris Wilson 
5660a3e67a4SJesse Barnes 	/*
5670a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5680a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5690a3e67a4SJesse Barnes 	 * register.
5700a3e67a4SJesse Barnes 	 */
5710a3e67a4SJesse Barnes 	do {
5725eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
573391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5745eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
5750a3e67a4SJesse Barnes 	} while (high1 != high2);
5760a3e67a4SJesse Barnes 
5775eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
578391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
5795eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
580391f75e2SVille Syrjälä 
581391f75e2SVille Syrjälä 	/*
582391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
583391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
584391f75e2SVille Syrjälä 	 * counter against vblank start.
585391f75e2SVille Syrjälä 	 */
586391f75e2SVille Syrjälä 	return ((high1 << 8) | low) + (pixel >= vbl_start);
5870a3e67a4SJesse Barnes }
5880a3e67a4SJesse Barnes 
589f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
5909880b7a5SJesse Barnes {
5919880b7a5SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5929db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
5939880b7a5SJesse Barnes 
5949880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
59544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
5969db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
5979880b7a5SJesse Barnes 		return 0;
5989880b7a5SJesse Barnes 	}
5999880b7a5SJesse Barnes 
6009880b7a5SJesse Barnes 	return I915_READ(reg);
6019880b7a5SJesse Barnes }
6029880b7a5SJesse Barnes 
6037c06b08aSVille Syrjälä static bool intel_pipe_in_vblank(struct drm_device *dev, enum pipe pipe)
60454ddcbd2SVille Syrjälä {
60554ddcbd2SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
60654ddcbd2SVille Syrjälä 	uint32_t status;
60754ddcbd2SVille Syrjälä 
60854ddcbd2SVille Syrjälä 	if (IS_VALLEYVIEW(dev)) {
60954ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
61054ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
61154ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
61254ddcbd2SVille Syrjälä 
61354ddcbd2SVille Syrjälä 		return I915_READ(VLV_ISR) & status;
6147c06b08aSVille Syrjälä 	} else if (IS_GEN2(dev)) {
6157c06b08aSVille Syrjälä 		status = pipe == PIPE_A ?
6167c06b08aSVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
6177c06b08aSVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
6187c06b08aSVille Syrjälä 
6197c06b08aSVille Syrjälä 		return I915_READ16(ISR) & status;
6207c06b08aSVille Syrjälä 	} else if (INTEL_INFO(dev)->gen < 5) {
62154ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
62254ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT :
62354ddcbd2SVille Syrjälä 			I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
62454ddcbd2SVille Syrjälä 
62554ddcbd2SVille Syrjälä 		return I915_READ(ISR) & status;
62654ddcbd2SVille Syrjälä 	} else if (INTEL_INFO(dev)->gen < 7) {
62754ddcbd2SVille Syrjälä 		status = pipe == PIPE_A ?
62854ddcbd2SVille Syrjälä 			DE_PIPEA_VBLANK :
62954ddcbd2SVille Syrjälä 			DE_PIPEB_VBLANK;
63054ddcbd2SVille Syrjälä 
63154ddcbd2SVille Syrjälä 		return I915_READ(DEISR) & status;
63254ddcbd2SVille Syrjälä 	} else {
63354ddcbd2SVille Syrjälä 		switch (pipe) {
63454ddcbd2SVille Syrjälä 		default:
63554ddcbd2SVille Syrjälä 		case PIPE_A:
63654ddcbd2SVille Syrjälä 			status = DE_PIPEA_VBLANK_IVB;
63754ddcbd2SVille Syrjälä 			break;
63854ddcbd2SVille Syrjälä 		case PIPE_B:
63954ddcbd2SVille Syrjälä 			status = DE_PIPEB_VBLANK_IVB;
64054ddcbd2SVille Syrjälä 			break;
64154ddcbd2SVille Syrjälä 		case PIPE_C:
64254ddcbd2SVille Syrjälä 			status = DE_PIPEC_VBLANK_IVB;
64354ddcbd2SVille Syrjälä 			break;
64454ddcbd2SVille Syrjälä 		}
64554ddcbd2SVille Syrjälä 
64654ddcbd2SVille Syrjälä 		return I915_READ(DEISR) & status;
64754ddcbd2SVille Syrjälä 	}
64854ddcbd2SVille Syrjälä }
64954ddcbd2SVille Syrjälä 
650f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
6510af7e4dfSMario Kleiner 			     int *vpos, int *hpos)
6520af7e4dfSMario Kleiner {
653c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
654c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
655c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
656c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
6573aa18df8SVille Syrjälä 	int position;
6580af7e4dfSMario Kleiner 	int vbl_start, vbl_end, htotal, vtotal;
6590af7e4dfSMario Kleiner 	bool in_vbl = true;
6600af7e4dfSMario Kleiner 	int ret = 0;
6610af7e4dfSMario Kleiner 
662c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
6630af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6649db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6650af7e4dfSMario Kleiner 		return 0;
6660af7e4dfSMario Kleiner 	}
6670af7e4dfSMario Kleiner 
668c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
669c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
670c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
671c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6720af7e4dfSMario Kleiner 
673c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
674c2baf4b7SVille Syrjälä 
6757c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6760af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6770af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6780af7e4dfSMario Kleiner 		 */
6797c06b08aSVille Syrjälä 		if (IS_GEN2(dev))
6807c06b08aSVille Syrjälä 			position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
6817c06b08aSVille Syrjälä 		else
6827c06b08aSVille Syrjälä 			position = I915_READ(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
68354ddcbd2SVille Syrjälä 
68454ddcbd2SVille Syrjälä 		/*
68554ddcbd2SVille Syrjälä 		 * The scanline counter increments at the leading edge
68654ddcbd2SVille Syrjälä 		 * of hsync, ie. it completely misses the active portion
68754ddcbd2SVille Syrjälä 		 * of the line. Fix up the counter at both edges of vblank
68854ddcbd2SVille Syrjälä 		 * to get a more accurate picture whether we're in vblank
68954ddcbd2SVille Syrjälä 		 * or not.
69054ddcbd2SVille Syrjälä 		 */
6917c06b08aSVille Syrjälä 		in_vbl = intel_pipe_in_vblank(dev, pipe);
69254ddcbd2SVille Syrjälä 		if ((in_vbl && position == vbl_start - 1) ||
69354ddcbd2SVille Syrjälä 		    (!in_vbl && position == vbl_end - 1))
69454ddcbd2SVille Syrjälä 			position = (position + 1) % vtotal;
6950af7e4dfSMario Kleiner 	} else {
6960af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
6970af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
6980af7e4dfSMario Kleiner 		 * scanout position.
6990af7e4dfSMario Kleiner 		 */
7000af7e4dfSMario Kleiner 		position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7010af7e4dfSMario Kleiner 
7023aa18df8SVille Syrjälä 		/* convert to pixel counts */
7033aa18df8SVille Syrjälä 		vbl_start *= htotal;
7043aa18df8SVille Syrjälä 		vbl_end *= htotal;
7053aa18df8SVille Syrjälä 		vtotal *= htotal;
7063aa18df8SVille Syrjälä 	}
7073aa18df8SVille Syrjälä 
7083aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7093aa18df8SVille Syrjälä 
7103aa18df8SVille Syrjälä 	/*
7113aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7123aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7133aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7143aa18df8SVille Syrjälä 	 * up since vbl_end.
7153aa18df8SVille Syrjälä 	 */
7163aa18df8SVille Syrjälä 	if (position >= vbl_start)
7173aa18df8SVille Syrjälä 		position -= vbl_end;
7183aa18df8SVille Syrjälä 	else
7193aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7203aa18df8SVille Syrjälä 
7217c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7223aa18df8SVille Syrjälä 		*vpos = position;
7233aa18df8SVille Syrjälä 		*hpos = 0;
7243aa18df8SVille Syrjälä 	} else {
7250af7e4dfSMario Kleiner 		*vpos = position / htotal;
7260af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7270af7e4dfSMario Kleiner 	}
7280af7e4dfSMario Kleiner 
7290af7e4dfSMario Kleiner 	/* In vblank? */
7300af7e4dfSMario Kleiner 	if (in_vbl)
7310af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
7320af7e4dfSMario Kleiner 
7330af7e4dfSMario Kleiner 	return ret;
7340af7e4dfSMario Kleiner }
7350af7e4dfSMario Kleiner 
736f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7370af7e4dfSMario Kleiner 			      int *max_error,
7380af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7390af7e4dfSMario Kleiner 			      unsigned flags)
7400af7e4dfSMario Kleiner {
7414041b853SChris Wilson 	struct drm_crtc *crtc;
7420af7e4dfSMario Kleiner 
7437eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7444041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7450af7e4dfSMario Kleiner 		return -EINVAL;
7460af7e4dfSMario Kleiner 	}
7470af7e4dfSMario Kleiner 
7480af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7494041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
7504041b853SChris Wilson 	if (crtc == NULL) {
7514041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7524041b853SChris Wilson 		return -EINVAL;
7534041b853SChris Wilson 	}
7544041b853SChris Wilson 
7554041b853SChris Wilson 	if (!crtc->enabled) {
7564041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
7574041b853SChris Wilson 		return -EBUSY;
7584041b853SChris Wilson 	}
7590af7e4dfSMario Kleiner 
7600af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
7614041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
7624041b853SChris Wilson 						     vblank_time, flags,
7634041b853SChris Wilson 						     crtc);
7640af7e4dfSMario Kleiner }
7650af7e4dfSMario Kleiner 
76667c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
76767c347ffSJani Nikula 				struct drm_connector *connector)
768321a1b30SEgbert Eich {
769321a1b30SEgbert Eich 	enum drm_connector_status old_status;
770321a1b30SEgbert Eich 
771321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
772321a1b30SEgbert Eich 	old_status = connector->status;
773321a1b30SEgbert Eich 
774321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
77567c347ffSJani Nikula 	if (old_status == connector->status)
77667c347ffSJani Nikula 		return false;
77767c347ffSJani Nikula 
77867c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
779321a1b30SEgbert Eich 		      connector->base.id,
780321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
78167c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
78267c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
78367c347ffSJani Nikula 
78467c347ffSJani Nikula 	return true;
785321a1b30SEgbert Eich }
786321a1b30SEgbert Eich 
7875ca58282SJesse Barnes /*
7885ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
7895ca58282SJesse Barnes  */
790ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
791ac4c16c5SEgbert Eich 
7925ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
7935ca58282SJesse Barnes {
7945ca58282SJesse Barnes 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
7955ca58282SJesse Barnes 						    hotplug_work);
7965ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
797c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
798cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
799cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
800cd569aedSEgbert Eich 	struct drm_connector *connector;
801cd569aedSEgbert Eich 	unsigned long irqflags;
802cd569aedSEgbert Eich 	bool hpd_disabled = false;
803321a1b30SEgbert Eich 	bool changed = false;
804142e2398SEgbert Eich 	u32 hpd_event_bits;
8055ca58282SJesse Barnes 
80652d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
80752d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
80852d7ecedSDaniel Vetter 		return;
80952d7ecedSDaniel Vetter 
810a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
811e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
812e67189abSJesse Barnes 
813cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
814142e2398SEgbert Eich 
815142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
816142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
817cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
818cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
819cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
820cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
821cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
822cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
823cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
824cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
825cd569aedSEgbert Eich 				drm_get_connector_name(connector));
826cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
827cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
828cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
829cd569aedSEgbert Eich 			hpd_disabled = true;
830cd569aedSEgbert Eich 		}
831142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
832142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
833142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
834142e2398SEgbert Eich 		}
835cd569aedSEgbert Eich 	}
836cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
837cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
838cd569aedSEgbert Eich 	  * some connectors */
839ac4c16c5SEgbert Eich 	if (hpd_disabled) {
840cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
841ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
842ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
843ac4c16c5SEgbert Eich 	}
844cd569aedSEgbert Eich 
845cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
846cd569aedSEgbert Eich 
847321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
848321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
849321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
850321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
851cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
852cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
853321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
854321a1b30SEgbert Eich 				changed = true;
855321a1b30SEgbert Eich 		}
856321a1b30SEgbert Eich 	}
85740ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
85840ee3381SKeith Packard 
859321a1b30SEgbert Eich 	if (changed)
860321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
8615ca58282SJesse Barnes }
8625ca58282SJesse Barnes 
863d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
864f97108d1SJesse Barnes {
865f97108d1SJesse Barnes 	drm_i915_private_t *dev_priv = dev->dev_private;
866b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8679270388eSDaniel Vetter 	u8 new_delay;
8689270388eSDaniel Vetter 
869d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
870f97108d1SJesse Barnes 
87173edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
87273edd18fSDaniel Vetter 
87320e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8749270388eSDaniel Vetter 
8757648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
876b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
877b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
878f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
879f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
880f97108d1SJesse Barnes 
881f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
882b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
88320e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
88420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
88520e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
88620e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
887b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
88820e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
88920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
89020e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
89120e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
892f97108d1SJesse Barnes 	}
893f97108d1SJesse Barnes 
8947648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
89520e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
896f97108d1SJesse Barnes 
897d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8989270388eSDaniel Vetter 
899f97108d1SJesse Barnes 	return;
900f97108d1SJesse Barnes }
901f97108d1SJesse Barnes 
902549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
903549f7365SChris Wilson 			struct intel_ring_buffer *ring)
904549f7365SChris Wilson {
905475553deSChris Wilson 	if (ring->obj == NULL)
906475553deSChris Wilson 		return;
907475553deSChris Wilson 
908814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
9099862e600SChris Wilson 
910549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
91110cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
912549f7365SChris Wilson }
913549f7365SChris Wilson 
9144912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9153b8d8d91SJesse Barnes {
9164912d041SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
917c6a828d3SDaniel Vetter 						    rps.work);
918edbfdb45SPaulo Zanoni 	u32 pm_iir;
919dd75fdc8SChris Wilson 	int new_delay, adj;
9203b8d8d91SJesse Barnes 
92159cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
922c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
923c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
9244848405cSBen Widawsky 	/* Make sure not to corrupt PMIMR state used by ringbuffer code */
925edbfdb45SPaulo Zanoni 	snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
92659cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9274912d041SBen Widawsky 
92860611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
92960611c13SPaulo Zanoni 	WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
93060611c13SPaulo Zanoni 
9314848405cSBen Widawsky 	if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
9323b8d8d91SJesse Barnes 		return;
9333b8d8d91SJesse Barnes 
9344fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9357b9e0ae6SChris Wilson 
936dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
9377425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
938dd75fdc8SChris Wilson 		if (adj > 0)
939dd75fdc8SChris Wilson 			adj *= 2;
940dd75fdc8SChris Wilson 		else
941dd75fdc8SChris Wilson 			adj = 1;
942dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
9437425034aSVille Syrjälä 
9447425034aSVille Syrjälä 		/*
9457425034aSVille Syrjälä 		 * For better performance, jump directly
9467425034aSVille Syrjälä 		 * to RPe if we're below it.
9477425034aSVille Syrjälä 		 */
948dd75fdc8SChris Wilson 		if (new_delay < dev_priv->rps.rpe_delay)
9497425034aSVille Syrjälä 			new_delay = dev_priv->rps.rpe_delay;
950dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
951dd75fdc8SChris Wilson 		if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
952dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.rpe_delay;
953dd75fdc8SChris Wilson 		else
954dd75fdc8SChris Wilson 			new_delay = dev_priv->rps.min_delay;
955dd75fdc8SChris Wilson 		adj = 0;
956dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
957dd75fdc8SChris Wilson 		if (adj < 0)
958dd75fdc8SChris Wilson 			adj *= 2;
959dd75fdc8SChris Wilson 		else
960dd75fdc8SChris Wilson 			adj = -1;
961dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay + adj;
962dd75fdc8SChris Wilson 	} else { /* unknown event */
963dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.cur_delay;
964dd75fdc8SChris Wilson 	}
9653b8d8d91SJesse Barnes 
96679249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
96779249636SBen Widawsky 	 * interrupt
96879249636SBen Widawsky 	 */
969dd75fdc8SChris Wilson 	if (new_delay < (int)dev_priv->rps.min_delay)
970dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.min_delay;
971dd75fdc8SChris Wilson 	if (new_delay > (int)dev_priv->rps.max_delay)
972dd75fdc8SChris Wilson 		new_delay = dev_priv->rps.max_delay;
973dd75fdc8SChris Wilson 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
974dd75fdc8SChris Wilson 
9750a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
9760a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
9770a073b84SJesse Barnes 	else
9784912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
9793b8d8d91SJesse Barnes 
9804fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
9813b8d8d91SJesse Barnes }
9823b8d8d91SJesse Barnes 
983e3689190SBen Widawsky 
984e3689190SBen Widawsky /**
985e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
986e3689190SBen Widawsky  * occurred.
987e3689190SBen Widawsky  * @work: workqueue struct
988e3689190SBen Widawsky  *
989e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
990e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
991e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
992e3689190SBen Widawsky  */
993e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
994e3689190SBen Widawsky {
995e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
996a4da4fa4SDaniel Vetter 						    l3_parity.error_work);
997e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
99835a85ac6SBen Widawsky 	char *parity_event[6];
999e3689190SBen Widawsky 	uint32_t misccpctl;
1000e3689190SBen Widawsky 	unsigned long flags;
100135a85ac6SBen Widawsky 	uint8_t slice = 0;
1002e3689190SBen Widawsky 
1003e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1004e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1005e3689190SBen Widawsky 	 * any time we access those registers.
1006e3689190SBen Widawsky 	 */
1007e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1008e3689190SBen Widawsky 
100935a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
101035a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
101135a85ac6SBen Widawsky 		goto out;
101235a85ac6SBen Widawsky 
1013e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1014e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1015e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1016e3689190SBen Widawsky 
101735a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
101835a85ac6SBen Widawsky 		u32 reg;
101935a85ac6SBen Widawsky 
102035a85ac6SBen Widawsky 		slice--;
102135a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
102235a85ac6SBen Widawsky 			break;
102335a85ac6SBen Widawsky 
102435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
102535a85ac6SBen Widawsky 
102635a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
102735a85ac6SBen Widawsky 
102835a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1029e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1030e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1031e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1032e3689190SBen Widawsky 
103335a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
103435a85ac6SBen Widawsky 		POSTING_READ(reg);
1035e3689190SBen Widawsky 
1036cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1037e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1038e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1039e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
104035a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
104135a85ac6SBen Widawsky 		parity_event[5] = NULL;
1042e3689190SBen Widawsky 
1043e3689190SBen Widawsky 		kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
1044e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1045e3689190SBen Widawsky 
104635a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
104735a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1048e3689190SBen Widawsky 
104935a85ac6SBen Widawsky 		kfree(parity_event[4]);
1050e3689190SBen Widawsky 		kfree(parity_event[3]);
1051e3689190SBen Widawsky 		kfree(parity_event[2]);
1052e3689190SBen Widawsky 		kfree(parity_event[1]);
1053e3689190SBen Widawsky 	}
1054e3689190SBen Widawsky 
105535a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
105635a85ac6SBen Widawsky 
105735a85ac6SBen Widawsky out:
105835a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
105935a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
106035a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
106135a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
106235a85ac6SBen Widawsky 
106335a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
106435a85ac6SBen Widawsky }
106535a85ac6SBen Widawsky 
106635a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1067e3689190SBen Widawsky {
1068e3689190SBen Widawsky 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1069e3689190SBen Widawsky 
1070040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1071e3689190SBen Widawsky 		return;
1072e3689190SBen Widawsky 
1073d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
107435a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1075d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1076e3689190SBen Widawsky 
107735a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
107835a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
107935a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
108035a85ac6SBen Widawsky 
108135a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
108235a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
108335a85ac6SBen Widawsky 
1084a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1085e3689190SBen Widawsky }
1086e3689190SBen Widawsky 
1087f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1088f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1089f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1090f1af8fc1SPaulo Zanoni {
1091f1af8fc1SPaulo Zanoni 	if (gt_iir &
1092f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1093f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1094f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1095f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1096f1af8fc1SPaulo Zanoni }
1097f1af8fc1SPaulo Zanoni 
1098e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1099e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1100e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1101e7b4c6b1SDaniel Vetter {
1102e7b4c6b1SDaniel Vetter 
1103cc609d5dSBen Widawsky 	if (gt_iir &
1104cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1105e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1106cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1107e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1108cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1109e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1110e7b4c6b1SDaniel Vetter 
1111cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1112cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1113cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
1114e7b4c6b1SDaniel Vetter 		DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
1115e7b4c6b1SDaniel Vetter 		i915_handle_error(dev, false);
1116e7b4c6b1SDaniel Vetter 	}
1117e3689190SBen Widawsky 
111835a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
111935a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1120e7b4c6b1SDaniel Vetter }
1121e7b4c6b1SDaniel Vetter 
1122abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1123abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1124abd58f01SBen Widawsky 				       u32 master_ctl)
1125abd58f01SBen Widawsky {
1126abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1127abd58f01SBen Widawsky 	uint32_t tmp = 0;
1128abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1129abd58f01SBen Widawsky 
1130abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1131abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1132abd58f01SBen Widawsky 		if (tmp) {
1133abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1134abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1135abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1136abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1137abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1138abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1139abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1140abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1141abd58f01SBen Widawsky 		} else
1142abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1143abd58f01SBen Widawsky 	}
1144abd58f01SBen Widawsky 
1145abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VCS1_IRQ) {
1146abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1147abd58f01SBen Widawsky 		if (tmp) {
1148abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1149abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1150abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1151abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
1152abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1153abd58f01SBen Widawsky 		} else
1154abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1155abd58f01SBen Widawsky 	}
1156abd58f01SBen Widawsky 
1157abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1158abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1159abd58f01SBen Widawsky 		if (tmp) {
1160abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1161abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1162abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1163abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1164abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1165abd58f01SBen Widawsky 		} else
1166abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1167abd58f01SBen Widawsky 	}
1168abd58f01SBen Widawsky 
1169abd58f01SBen Widawsky 	return ret;
1170abd58f01SBen Widawsky }
1171abd58f01SBen Widawsky 
1172b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1173b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1174b543fb04SEgbert Eich 
117510a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1176b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1177b543fb04SEgbert Eich 					 const u32 *hpd)
1178b543fb04SEgbert Eich {
1179b543fb04SEgbert Eich 	drm_i915_private_t *dev_priv = dev->dev_private;
1180b543fb04SEgbert Eich 	int i;
118110a504deSDaniel Vetter 	bool storm_detected = false;
1182b543fb04SEgbert Eich 
118391d131d2SDaniel Vetter 	if (!hotplug_trigger)
118491d131d2SDaniel Vetter 		return;
118591d131d2SDaniel Vetter 
1186b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1187b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1188821450c6SEgbert Eich 
1189b8f102e8SEgbert Eich 		WARN(((hpd[i] & hotplug_trigger) &&
1190b8f102e8SEgbert Eich 		      dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED),
1191b8f102e8SEgbert Eich 		     "Received HPD interrupt although disabled\n");
1192b8f102e8SEgbert Eich 
1193b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1194b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1195b543fb04SEgbert Eich 			continue;
1196b543fb04SEgbert Eich 
1197bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1198b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1199b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1200b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1201b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1202b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1203b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1204b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1205b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1206142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1207b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
120810a504deSDaniel Vetter 			storm_detected = true;
1209b543fb04SEgbert Eich 		} else {
1210b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1211b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1212b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1213b543fb04SEgbert Eich 		}
1214b543fb04SEgbert Eich 	}
1215b543fb04SEgbert Eich 
121610a504deSDaniel Vetter 	if (storm_detected)
121710a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1218b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
12195876fa0dSDaniel Vetter 
1220645416f5SDaniel Vetter 	/*
1221645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1222645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1223645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1224645416f5SDaniel Vetter 	 * deadlock.
1225645416f5SDaniel Vetter 	 */
1226645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1227b543fb04SEgbert Eich }
1228b543fb04SEgbert Eich 
1229515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1230515ac2bbSDaniel Vetter {
123128c70f16SDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
123228c70f16SDaniel Vetter 
123328c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1234515ac2bbSDaniel Vetter }
1235515ac2bbSDaniel Vetter 
1236ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1237ce99c256SDaniel Vetter {
12389ee32feaSDaniel Vetter 	struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
12399ee32feaSDaniel Vetter 
12409ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1241ce99c256SDaniel Vetter }
1242ce99c256SDaniel Vetter 
12438bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1244277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1245eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1246eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
12478bc5e955SDaniel Vetter 					 uint32_t crc4)
12488bf1e9f1SShuang He {
12498bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
12508bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
12518bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1252ac2300d4SDamien Lespiau 	int head, tail;
1253b2c88f5bSDamien Lespiau 
1254d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1255d538bbdfSDamien Lespiau 
12560c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1257d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
12580c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
12590c912c79SDamien Lespiau 		return;
12600c912c79SDamien Lespiau 	}
12610c912c79SDamien Lespiau 
1262d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1263d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1264b2c88f5bSDamien Lespiau 
1265b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1266d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1267b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1268b2c88f5bSDamien Lespiau 		return;
1269b2c88f5bSDamien Lespiau 	}
1270b2c88f5bSDamien Lespiau 
1271b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
12728bf1e9f1SShuang He 
12738bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1274eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1275eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1276eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1277eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1278eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1279b2c88f5bSDamien Lespiau 
1280b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1281d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1282d538bbdfSDamien Lespiau 
1283d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
128407144428SDamien Lespiau 
128507144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
12868bf1e9f1SShuang He }
1287277de95eSDaniel Vetter #else
1288277de95eSDaniel Vetter static inline void
1289277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1290277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1291277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1292277de95eSDaniel Vetter 			     uint32_t crc4) {}
1293277de95eSDaniel Vetter #endif
1294eba94eb9SDaniel Vetter 
1295277de95eSDaniel Vetter 
1296277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
12975a69b89fSDaniel Vetter {
12985a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
12995a69b89fSDaniel Vetter 
1300277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13015a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13025a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13035a69b89fSDaniel Vetter }
13045a69b89fSDaniel Vetter 
1305277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1306eba94eb9SDaniel Vetter {
1307eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1308eba94eb9SDaniel Vetter 
1309277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1310eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1311eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1312eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1313eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13148bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1315eba94eb9SDaniel Vetter }
13165b3a856bSDaniel Vetter 
1317277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13185b3a856bSDaniel Vetter {
13195b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13200b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
13210b5c5ed0SDaniel Vetter 
13220b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
13230b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
13240b5c5ed0SDaniel Vetter 	else
13250b5c5ed0SDaniel Vetter 		res1 = 0;
13260b5c5ed0SDaniel Vetter 
13270b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
13280b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
13290b5c5ed0SDaniel Vetter 	else
13300b5c5ed0SDaniel Vetter 		res2 = 0;
13315b3a856bSDaniel Vetter 
1332277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13330b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
13340b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
13350b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
13360b5c5ed0SDaniel Vetter 				     res1, res2);
13375b3a856bSDaniel Vetter }
13388bf1e9f1SShuang He 
13391403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
13401403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
13411403c0d4SPaulo Zanoni  * the work queue. */
13421403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1343baf02a1fSBen Widawsky {
134441a05a3aSDaniel Vetter 	if (pm_iir & GEN6_PM_RPS_EVENTS) {
134559cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
13464848405cSBen Widawsky 		dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
13474d3b3d5fSPaulo Zanoni 		snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
134859cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
13492adbee62SDaniel Vetter 
13502adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
135141a05a3aSDaniel Vetter 	}
1352baf02a1fSBen Widawsky 
13531403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
135412638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
135512638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
135612638c57SBen Widawsky 
135712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
135812638c57SBen Widawsky 			DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
135912638c57SBen Widawsky 			i915_handle_error(dev_priv->dev, false);
136012638c57SBen Widawsky 		}
136112638c57SBen Widawsky 	}
13621403c0d4SPaulo Zanoni }
1363baf02a1fSBen Widawsky 
1364ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg)
13657e231dbeSJesse Barnes {
13667e231dbeSJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
13677e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
13687e231dbeSJesse Barnes 	u32 iir, gt_iir, pm_iir;
13697e231dbeSJesse Barnes 	irqreturn_t ret = IRQ_NONE;
13707e231dbeSJesse Barnes 	unsigned long irqflags;
13717e231dbeSJesse Barnes 	int pipe;
13727e231dbeSJesse Barnes 	u32 pipe_stats[I915_MAX_PIPES];
13737e231dbeSJesse Barnes 
13747e231dbeSJesse Barnes 	atomic_inc(&dev_priv->irq_received);
13757e231dbeSJesse Barnes 
13767e231dbeSJesse Barnes 	while (true) {
13777e231dbeSJesse Barnes 		iir = I915_READ(VLV_IIR);
13787e231dbeSJesse Barnes 		gt_iir = I915_READ(GTIIR);
13797e231dbeSJesse Barnes 		pm_iir = I915_READ(GEN6_PMIIR);
13807e231dbeSJesse Barnes 
13817e231dbeSJesse Barnes 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
13827e231dbeSJesse Barnes 			goto out;
13837e231dbeSJesse Barnes 
13847e231dbeSJesse Barnes 		ret = IRQ_HANDLED;
13857e231dbeSJesse Barnes 
1386e7b4c6b1SDaniel Vetter 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
13877e231dbeSJesse Barnes 
13887e231dbeSJesse Barnes 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
13897e231dbeSJesse Barnes 		for_each_pipe(pipe) {
13907e231dbeSJesse Barnes 			int reg = PIPESTAT(pipe);
13917e231dbeSJesse Barnes 			pipe_stats[pipe] = I915_READ(reg);
13927e231dbeSJesse Barnes 
13937e231dbeSJesse Barnes 			/*
13947e231dbeSJesse Barnes 			 * Clear the PIPE*STAT regs before the IIR
13957e231dbeSJesse Barnes 			 */
13967e231dbeSJesse Barnes 			if (pipe_stats[pipe] & 0x8000ffff) {
13977e231dbeSJesse Barnes 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
13987e231dbeSJesse Barnes 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
13997e231dbeSJesse Barnes 							 pipe_name(pipe));
14007e231dbeSJesse Barnes 				I915_WRITE(reg, pipe_stats[pipe]);
14017e231dbeSJesse Barnes 			}
14027e231dbeSJesse Barnes 		}
14037e231dbeSJesse Barnes 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
14047e231dbeSJesse Barnes 
140531acc7f5SJesse Barnes 		for_each_pipe(pipe) {
140631acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
140731acc7f5SJesse Barnes 				drm_handle_vblank(dev, pipe);
140831acc7f5SJesse Barnes 
140931acc7f5SJesse Barnes 			if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
141031acc7f5SJesse Barnes 				intel_prepare_page_flip(dev, pipe);
141131acc7f5SJesse Barnes 				intel_finish_page_flip(dev, pipe);
141231acc7f5SJesse Barnes 			}
14134356d586SDaniel Vetter 
14144356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1415277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
141631acc7f5SJesse Barnes 		}
141731acc7f5SJesse Barnes 
14187e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
14197e231dbeSJesse Barnes 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
14207e231dbeSJesse Barnes 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1421b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
14227e231dbeSJesse Barnes 
14237e231dbeSJesse Barnes 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
14247e231dbeSJesse Barnes 					 hotplug_status);
142591d131d2SDaniel Vetter 
142610a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
142791d131d2SDaniel Vetter 
14287e231dbeSJesse Barnes 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
14297e231dbeSJesse Barnes 			I915_READ(PORT_HOTPLUG_STAT);
14307e231dbeSJesse Barnes 		}
14317e231dbeSJesse Barnes 
1432515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1433515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
14347e231dbeSJesse Barnes 
143560611c13SPaulo Zanoni 		if (pm_iir)
1436d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
14377e231dbeSJesse Barnes 
14387e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
14397e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
14407e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
14417e231dbeSJesse Barnes 	}
14427e231dbeSJesse Barnes 
14437e231dbeSJesse Barnes out:
14447e231dbeSJesse Barnes 	return ret;
14457e231dbeSJesse Barnes }
14467e231dbeSJesse Barnes 
144723e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1448776ad806SJesse Barnes {
1449776ad806SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
14509db4a9c7SJesse Barnes 	int pipe;
1451b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1452776ad806SJesse Barnes 
145310a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
145491d131d2SDaniel Vetter 
1455cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1456cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1457776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1458cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1459cfc33bf7SVille Syrjälä 				 port_name(port));
1460cfc33bf7SVille Syrjälä 	}
1461776ad806SJesse Barnes 
1462ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1463ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1464ce99c256SDaniel Vetter 
1465776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1466515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1467776ad806SJesse Barnes 
1468776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1469776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1470776ad806SJesse Barnes 
1471776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1472776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1473776ad806SJesse Barnes 
1474776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1475776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1476776ad806SJesse Barnes 
14779db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
14789db4a9c7SJesse Barnes 		for_each_pipe(pipe)
14799db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
14809db4a9c7SJesse Barnes 					 pipe_name(pipe),
14819db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1482776ad806SJesse Barnes 
1483776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1484776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1485776ad806SJesse Barnes 
1486776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1487776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1488776ad806SJesse Barnes 
1489776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
14908664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
14918664281bSPaulo Zanoni 							  false))
14928664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
14938664281bSPaulo Zanoni 
14948664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
14958664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
14968664281bSPaulo Zanoni 							  false))
14978664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
14988664281bSPaulo Zanoni }
14998664281bSPaulo Zanoni 
15008664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
15018664281bSPaulo Zanoni {
15028664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
15038664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
15045a69b89fSDaniel Vetter 	enum pipe pipe;
15058664281bSPaulo Zanoni 
1506de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1507de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1508de032bf4SPaulo Zanoni 
15095a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
15105a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
15115a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
15125a69b89fSDaniel Vetter 								  false))
15135a69b89fSDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
15145a69b89fSDaniel Vetter 						 pipe_name(pipe));
15155a69b89fSDaniel Vetter 		}
15168664281bSPaulo Zanoni 
15175a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
15185a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1519277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
15205a69b89fSDaniel Vetter 			else
1521277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
15225a69b89fSDaniel Vetter 		}
15235a69b89fSDaniel Vetter 	}
15248bf1e9f1SShuang He 
15258664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
15268664281bSPaulo Zanoni }
15278664281bSPaulo Zanoni 
15288664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
15298664281bSPaulo Zanoni {
15308664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
15318664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
15328664281bSPaulo Zanoni 
1533de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1534de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1535de032bf4SPaulo Zanoni 
15368664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
15378664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
15388664281bSPaulo Zanoni 							  false))
15398664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
15408664281bSPaulo Zanoni 
15418664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
15428664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
15438664281bSPaulo Zanoni 							  false))
15448664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
15458664281bSPaulo Zanoni 
15468664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
15478664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
15488664281bSPaulo Zanoni 							  false))
15498664281bSPaulo Zanoni 			DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
15508664281bSPaulo Zanoni 
15518664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1552776ad806SJesse Barnes }
1553776ad806SJesse Barnes 
155423e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
155523e81d69SAdam Jackson {
155623e81d69SAdam Jackson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
155723e81d69SAdam Jackson 	int pipe;
1558b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
155923e81d69SAdam Jackson 
156010a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
156191d131d2SDaniel Vetter 
1562cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1563cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
156423e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1565cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1566cfc33bf7SVille Syrjälä 				 port_name(port));
1567cfc33bf7SVille Syrjälä 	}
156823e81d69SAdam Jackson 
156923e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1570ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
157123e81d69SAdam Jackson 
157223e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1573515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
157423e81d69SAdam Jackson 
157523e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
157623e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
157723e81d69SAdam Jackson 
157823e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
157923e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
158023e81d69SAdam Jackson 
158123e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
158223e81d69SAdam Jackson 		for_each_pipe(pipe)
158323e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
158423e81d69SAdam Jackson 					 pipe_name(pipe),
158523e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
15868664281bSPaulo Zanoni 
15878664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
15888664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
158923e81d69SAdam Jackson }
159023e81d69SAdam Jackson 
1591c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1592c008bc6eSPaulo Zanoni {
1593c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
159440da17c2SDaniel Vetter 	enum pipe pipe;
1595c008bc6eSPaulo Zanoni 
1596c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1597c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1598c008bc6eSPaulo Zanoni 
1599c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1600c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1601c008bc6eSPaulo Zanoni 
1602c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1603c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1604c008bc6eSPaulo Zanoni 
160540da17c2SDaniel Vetter 	for_each_pipe(pipe) {
160640da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
160740da17c2SDaniel Vetter 			drm_handle_vblank(dev, pipe);
1608c008bc6eSPaulo Zanoni 
160940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
161040da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
161140da17c2SDaniel Vetter 				DRM_DEBUG_DRIVER("Pipe %c FIFO underrun\n",
161240da17c2SDaniel Vetter 						 pipe_name(pipe));
1613c008bc6eSPaulo Zanoni 
161440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
161540da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
16165b3a856bSDaniel Vetter 
161740da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
161840da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
161940da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
162040da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1621c008bc6eSPaulo Zanoni 		}
1622c008bc6eSPaulo Zanoni 	}
1623c008bc6eSPaulo Zanoni 
1624c008bc6eSPaulo Zanoni 	/* check event from PCH */
1625c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1626c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1627c008bc6eSPaulo Zanoni 
1628c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1629c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1630c008bc6eSPaulo Zanoni 		else
1631c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1632c008bc6eSPaulo Zanoni 
1633c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1634c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1635c008bc6eSPaulo Zanoni 	}
1636c008bc6eSPaulo Zanoni 
1637c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1638c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1639c008bc6eSPaulo Zanoni }
1640c008bc6eSPaulo Zanoni 
16419719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
16429719fb98SPaulo Zanoni {
16439719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
16443b6c42e8SDaniel Vetter 	enum pipe i;
16459719fb98SPaulo Zanoni 
16469719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
16479719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
16489719fb98SPaulo Zanoni 
16499719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
16509719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
16519719fb98SPaulo Zanoni 
16529719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
16539719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
16549719fb98SPaulo Zanoni 
16553b6c42e8SDaniel Vetter 	for_each_pipe(i) {
165640da17c2SDaniel Vetter 		if (de_iir & (DE_PIPE_VBLANK_IVB(i)))
16579719fb98SPaulo Zanoni 			drm_handle_vblank(dev, i);
165840da17c2SDaniel Vetter 
165940da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
166040da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(i)) {
16619719fb98SPaulo Zanoni 			intel_prepare_page_flip(dev, i);
16629719fb98SPaulo Zanoni 			intel_finish_page_flip_plane(dev, i);
16639719fb98SPaulo Zanoni 		}
16649719fb98SPaulo Zanoni 	}
16659719fb98SPaulo Zanoni 
16669719fb98SPaulo Zanoni 	/* check event from PCH */
16679719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
16689719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
16699719fb98SPaulo Zanoni 
16709719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
16719719fb98SPaulo Zanoni 
16729719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
16739719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
16749719fb98SPaulo Zanoni 	}
16759719fb98SPaulo Zanoni }
16769719fb98SPaulo Zanoni 
1677f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1678b1f14ad0SJesse Barnes {
1679b1f14ad0SJesse Barnes 	struct drm_device *dev = (struct drm_device *) arg;
1680b1f14ad0SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1681f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
16820e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1683b1f14ad0SJesse Barnes 
1684b1f14ad0SJesse Barnes 	atomic_inc(&dev_priv->irq_received);
1685b1f14ad0SJesse Barnes 
16868664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
16878664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1688907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
16898664281bSPaulo Zanoni 
1690b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1691b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1692b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
169323a78516SPaulo Zanoni 	POSTING_READ(DEIER);
16940e43406bSChris Wilson 
169544498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
169644498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
169744498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
169844498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
169944498aeaSPaulo Zanoni 	 * due to its back queue). */
1700ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
170144498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
170244498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
170344498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1704ab5c608bSBen Widawsky 	}
170544498aeaSPaulo Zanoni 
17060e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
17070e43406bSChris Wilson 	if (gt_iir) {
1708d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
17090e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1710d8fc8a47SPaulo Zanoni 		else
1711d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
17120e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
17130e43406bSChris Wilson 		ret = IRQ_HANDLED;
17140e43406bSChris Wilson 	}
1715b1f14ad0SJesse Barnes 
1716b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
17170e43406bSChris Wilson 	if (de_iir) {
1718f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
17199719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1720f1af8fc1SPaulo Zanoni 		else
1721f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
17220e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
17230e43406bSChris Wilson 		ret = IRQ_HANDLED;
17240e43406bSChris Wilson 	}
17250e43406bSChris Wilson 
1726f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1727f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
17280e43406bSChris Wilson 		if (pm_iir) {
1729d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
1730b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
17310e43406bSChris Wilson 			ret = IRQ_HANDLED;
17320e43406bSChris Wilson 		}
1733f1af8fc1SPaulo Zanoni 	}
1734b1f14ad0SJesse Barnes 
1735b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1736b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1737ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
173844498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
173944498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1740ab5c608bSBen Widawsky 	}
1741b1f14ad0SJesse Barnes 
1742b1f14ad0SJesse Barnes 	return ret;
1743b1f14ad0SJesse Barnes }
1744b1f14ad0SJesse Barnes 
1745abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
1746abd58f01SBen Widawsky {
1747abd58f01SBen Widawsky 	struct drm_device *dev = arg;
1748abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
1749abd58f01SBen Widawsky 	u32 master_ctl;
1750abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1751abd58f01SBen Widawsky 	uint32_t tmp = 0;
1752c42664ccSDaniel Vetter 	enum pipe pipe;
1753abd58f01SBen Widawsky 
1754abd58f01SBen Widawsky 	atomic_inc(&dev_priv->irq_received);
1755abd58f01SBen Widawsky 
1756abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
1757abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1758abd58f01SBen Widawsky 	if (!master_ctl)
1759abd58f01SBen Widawsky 		return IRQ_NONE;
1760abd58f01SBen Widawsky 
1761abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
1762abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1763abd58f01SBen Widawsky 
1764abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1765abd58f01SBen Widawsky 
1766abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
1767abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
1768abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
1769abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
1770abd58f01SBen Widawsky 		else if (tmp)
1771abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
1772abd58f01SBen Widawsky 		else
1773abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
1774abd58f01SBen Widawsky 
1775abd58f01SBen Widawsky 		if (tmp) {
1776abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
1777abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1778abd58f01SBen Widawsky 		}
1779abd58f01SBen Widawsky 	}
1780abd58f01SBen Widawsky 
1781abd58f01SBen Widawsky 	for_each_pipe(pipe) {
1782abd58f01SBen Widawsky 		uint32_t pipe_iir;
1783abd58f01SBen Widawsky 
1784c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
1785c42664ccSDaniel Vetter 			continue;
1786c42664ccSDaniel Vetter 
1787abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
1788abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
1789abd58f01SBen Widawsky 			drm_handle_vblank(dev, pipe);
1790abd58f01SBen Widawsky 
1791abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
1792abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
1793abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
1794abd58f01SBen Widawsky 		}
1795abd58f01SBen Widawsky 
1796*30100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
1797*30100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
1798*30100f2bSDaniel Vetter 				  pipe_name(pipe),
1799*30100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
1800*30100f2bSDaniel Vetter 		}
1801abd58f01SBen Widawsky 
1802abd58f01SBen Widawsky 		if (pipe_iir) {
1803abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1804abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
1805c42664ccSDaniel Vetter 		} else
1806abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
1807abd58f01SBen Widawsky 	}
1808abd58f01SBen Widawsky 
1809abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1810abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
1811abd58f01SBen Widawsky 
1812abd58f01SBen Widawsky 	return ret;
1813abd58f01SBen Widawsky }
1814abd58f01SBen Widawsky 
181517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
181617e1df07SDaniel Vetter 			       bool reset_completed)
181717e1df07SDaniel Vetter {
181817e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
181917e1df07SDaniel Vetter 	int i;
182017e1df07SDaniel Vetter 
182117e1df07SDaniel Vetter 	/*
182217e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
182317e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
182417e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
182517e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
182617e1df07SDaniel Vetter 	 */
182717e1df07SDaniel Vetter 
182817e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
182917e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
183017e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
183117e1df07SDaniel Vetter 
183217e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
183317e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
183417e1df07SDaniel Vetter 
183517e1df07SDaniel Vetter 	/*
183617e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
183717e1df07SDaniel Vetter 	 * reset state is cleared.
183817e1df07SDaniel Vetter 	 */
183917e1df07SDaniel Vetter 	if (reset_completed)
184017e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
184117e1df07SDaniel Vetter }
184217e1df07SDaniel Vetter 
18438a905236SJesse Barnes /**
18448a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
18458a905236SJesse Barnes  * @work: work struct
18468a905236SJesse Barnes  *
18478a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
18488a905236SJesse Barnes  * was detected.
18498a905236SJesse Barnes  */
18508a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
18518a905236SJesse Barnes {
18521f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
18531f83fee0SDaniel Vetter 						    work);
18541f83fee0SDaniel Vetter 	drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
18551f83fee0SDaniel Vetter 						    gpu_error);
18568a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1857cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
1858cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
1859cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
186017e1df07SDaniel Vetter 	int ret;
18618a905236SJesse Barnes 
1862f316a42cSBen Gamari 	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
18638a905236SJesse Barnes 
18647db0ba24SDaniel Vetter 	/*
18657db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
18667db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
18677db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
18687db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
18697db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
18707db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
18717db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
18727db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
18737db0ba24SDaniel Vetter 	 */
18747db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
187544d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
18767db0ba24SDaniel Vetter 		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
18777db0ba24SDaniel Vetter 				   reset_event);
18781f83fee0SDaniel Vetter 
187917e1df07SDaniel Vetter 		/*
188017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
188117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
188217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
188317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
188417e1df07SDaniel Vetter 		 */
1885f69061beSDaniel Vetter 		ret = i915_reset(dev);
1886f69061beSDaniel Vetter 
188717e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
188817e1df07SDaniel Vetter 
1889f69061beSDaniel Vetter 		if (ret == 0) {
1890f69061beSDaniel Vetter 			/*
1891f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
1892f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
1893f69061beSDaniel Vetter 			 * complete.
1894f69061beSDaniel Vetter 			 *
1895f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
1896f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
1897f69061beSDaniel Vetter 			 * updates before
1898f69061beSDaniel Vetter 			 * the counter increment.
1899f69061beSDaniel Vetter 			 */
1900f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
1901f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
1902f69061beSDaniel Vetter 
1903f69061beSDaniel Vetter 			kobject_uevent_env(&dev->primary->kdev.kobj,
1904f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
19051f83fee0SDaniel Vetter 		} else {
19061f83fee0SDaniel Vetter 			atomic_set(&error->reset_counter, I915_WEDGED);
1907f316a42cSBen Gamari 		}
19081f83fee0SDaniel Vetter 
190917e1df07SDaniel Vetter 		/*
191017e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
191117e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
191217e1df07SDaniel Vetter 		 */
191317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
1914f316a42cSBen Gamari 	}
19158a905236SJesse Barnes }
19168a905236SJesse Barnes 
191735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
1918c0e09200SDave Airlie {
19198a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
1920bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
192163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
1922050ee91fSBen Widawsky 	int pipe, i;
192363eeaf38SJesse Barnes 
192435aed2e6SChris Wilson 	if (!eir)
192535aed2e6SChris Wilson 		return;
192663eeaf38SJesse Barnes 
1927a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
19288a905236SJesse Barnes 
1929bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
1930bd9854f9SBen Widawsky 
19318a905236SJesse Barnes 	if (IS_G4X(dev)) {
19328a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
19338a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
19348a905236SJesse Barnes 
1935a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1936a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1937050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
1938050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1939a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1940a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
19418a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
19423143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
19438a905236SJesse Barnes 		}
19448a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
19458a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1946a70491ccSJoe Perches 			pr_err("page table error\n");
1947a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
19488a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
19493143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
19508a905236SJesse Barnes 		}
19518a905236SJesse Barnes 	}
19528a905236SJesse Barnes 
1953a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
195463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
195563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
1956a70491ccSJoe Perches 			pr_err("page table error\n");
1957a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
195863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
19593143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
196063eeaf38SJesse Barnes 		}
19618a905236SJesse Barnes 	}
19628a905236SJesse Barnes 
196363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
1964a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
19659db4a9c7SJesse Barnes 		for_each_pipe(pipe)
1966a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
19679db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
196863eeaf38SJesse Barnes 		/* pipestat has already been acked */
196963eeaf38SJesse Barnes 	}
197063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
1971a70491ccSJoe Perches 		pr_err("instruction error\n");
1972a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
1973050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
1974050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
1975a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
197663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
197763eeaf38SJesse Barnes 
1978a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
1979a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
1980a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
198163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
19823143a2bfSChris Wilson 			POSTING_READ(IPEIR);
198363eeaf38SJesse Barnes 		} else {
198463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
198563eeaf38SJesse Barnes 
1986a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1987a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1988a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
1989a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
199063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
19913143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
199263eeaf38SJesse Barnes 		}
199363eeaf38SJesse Barnes 	}
199463eeaf38SJesse Barnes 
199563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
19963143a2bfSChris Wilson 	POSTING_READ(EIR);
199763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
199863eeaf38SJesse Barnes 	if (eir) {
199963eeaf38SJesse Barnes 		/*
200063eeaf38SJesse Barnes 		 * some errors might have become stuck,
200163eeaf38SJesse Barnes 		 * mask them.
200263eeaf38SJesse Barnes 		 */
200363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
200463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
200563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
200663eeaf38SJesse Barnes 	}
200735aed2e6SChris Wilson }
200835aed2e6SChris Wilson 
200935aed2e6SChris Wilson /**
201035aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
201135aed2e6SChris Wilson  * @dev: drm device
201235aed2e6SChris Wilson  *
201335aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
201435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
201535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
201635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
201735aed2e6SChris Wilson  * of a ring dump etc.).
201835aed2e6SChris Wilson  */
2019527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged)
202035aed2e6SChris Wilson {
202135aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
202235aed2e6SChris Wilson 
202335aed2e6SChris Wilson 	i915_capture_error_state(dev);
202435aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
20258a905236SJesse Barnes 
2026ba1234d1SBen Gamari 	if (wedged) {
2027f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2028f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2029ba1234d1SBen Gamari 
203011ed50ecSBen Gamari 		/*
203117e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
203217e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
203317e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
203417e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
203517e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
203617e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
203717e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
203817e1df07SDaniel Vetter 		 *
203917e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
204017e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
204117e1df07SDaniel Vetter 		 * counter atomic_t.
204211ed50ecSBen Gamari 		 */
204317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
204411ed50ecSBen Gamari 	}
204511ed50ecSBen Gamari 
2046122f46baSDaniel Vetter 	/*
2047122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2048122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2049122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2050122f46baSDaniel Vetter 	 * code will deadlock.
2051122f46baSDaniel Vetter 	 */
2052122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
20538a905236SJesse Barnes }
20548a905236SJesse Barnes 
205521ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
20564e5359cdSSimon Farnsworth {
20574e5359cdSSimon Farnsworth 	drm_i915_private_t *dev_priv = dev->dev_private;
20584e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
20594e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
206005394f39SChris Wilson 	struct drm_i915_gem_object *obj;
20614e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
20624e5359cdSSimon Farnsworth 	unsigned long flags;
20634e5359cdSSimon Farnsworth 	bool stall_detected;
20644e5359cdSSimon Farnsworth 
20654e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
20664e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
20674e5359cdSSimon Farnsworth 		return;
20684e5359cdSSimon Farnsworth 
20694e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
20704e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
20714e5359cdSSimon Farnsworth 
2072e7d841caSChris Wilson 	if (work == NULL ||
2073e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2074e7d841caSChris Wilson 	    !work->enable_stall_check) {
20754e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
20764e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
20774e5359cdSSimon Farnsworth 		return;
20784e5359cdSSimon Farnsworth 	}
20794e5359cdSSimon Farnsworth 
20804e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
208105394f39SChris Wilson 	obj = work->pending_flip_obj;
2082a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
20839db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2084446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2085f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
20864e5359cdSSimon Farnsworth 	} else {
20879db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2088f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
208901f2c773SVille Syrjälä 							crtc->y * crtc->fb->pitches[0] +
20904e5359cdSSimon Farnsworth 							crtc->x * crtc->fb->bits_per_pixel/8);
20914e5359cdSSimon Farnsworth 	}
20924e5359cdSSimon Farnsworth 
20934e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
20944e5359cdSSimon Farnsworth 
20954e5359cdSSimon Farnsworth 	if (stall_detected) {
20964e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
20974e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
20984e5359cdSSimon Farnsworth 	}
20994e5359cdSSimon Farnsworth }
21004e5359cdSSimon Farnsworth 
210142f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
210242f52ef8SKeith Packard  * we use as a pipe index
210342f52ef8SKeith Packard  */
2104f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
21050a3e67a4SJesse Barnes {
21060a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2107e9d21d7fSKeith Packard 	unsigned long irqflags;
210871e0ffa5SJesse Barnes 
21095eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
211071e0ffa5SJesse Barnes 		return -EINVAL;
21110a3e67a4SJesse Barnes 
21121ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2113f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
21147c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21157c463586SKeith Packard 				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
21160a3e67a4SJesse Barnes 	else
21177c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
21187c463586SKeith Packard 				     PIPE_VBLANK_INTERRUPT_ENABLE);
21198692d00eSChris Wilson 
21208692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
21218692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
21226b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
21231ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
21248692d00eSChris Wilson 
21250a3e67a4SJesse Barnes 	return 0;
21260a3e67a4SJesse Barnes }
21270a3e67a4SJesse Barnes 
2128f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2129f796cf8fSJesse Barnes {
2130f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2131f796cf8fSJesse Barnes 	unsigned long irqflags;
2132b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
213340da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2134f796cf8fSJesse Barnes 
2135f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2136f796cf8fSJesse Barnes 		return -EINVAL;
2137f796cf8fSJesse Barnes 
2138f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2139b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2140b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2141b1f14ad0SJesse Barnes 
2142b1f14ad0SJesse Barnes 	return 0;
2143b1f14ad0SJesse Barnes }
2144b1f14ad0SJesse Barnes 
21457e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
21467e231dbeSJesse Barnes {
21477e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
21487e231dbeSJesse Barnes 	unsigned long irqflags;
214931acc7f5SJesse Barnes 	u32 imr;
21507e231dbeSJesse Barnes 
21517e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
21527e231dbeSJesse Barnes 		return -EINVAL;
21537e231dbeSJesse Barnes 
21547e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
21557e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
21563b6c42e8SDaniel Vetter 	if (pipe == PIPE_A)
21577e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
215831acc7f5SJesse Barnes 	else
21597e231dbeSJesse Barnes 		imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
21607e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
216131acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
216231acc7f5SJesse Barnes 			     PIPE_START_VBLANK_INTERRUPT_ENABLE);
21637e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
21647e231dbeSJesse Barnes 
21657e231dbeSJesse Barnes 	return 0;
21667e231dbeSJesse Barnes }
21677e231dbeSJesse Barnes 
2168abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2169abd58f01SBen Widawsky {
2170abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2171abd58f01SBen Widawsky 	unsigned long irqflags;
2172abd58f01SBen Widawsky 	uint32_t imr;
2173abd58f01SBen Widawsky 
2174abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2175abd58f01SBen Widawsky 		return -EINVAL;
2176abd58f01SBen Widawsky 
2177abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2178abd58f01SBen Widawsky 	imr = I915_READ(GEN8_DE_PIPE_IMR(pipe));
2179abd58f01SBen Widawsky 	if ((imr & GEN8_PIPE_VBLANK) == 1) {
2180abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), imr & ~GEN8_PIPE_VBLANK);
2181abd58f01SBen Widawsky 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2182abd58f01SBen Widawsky 	}
2183abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2184abd58f01SBen Widawsky 	return 0;
2185abd58f01SBen Widawsky }
2186abd58f01SBen Widawsky 
218742f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
218842f52ef8SKeith Packard  * we use as a pipe index
218942f52ef8SKeith Packard  */
2190f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
21910a3e67a4SJesse Barnes {
21920a3e67a4SJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2193e9d21d7fSKeith Packard 	unsigned long irqflags;
21940a3e67a4SJesse Barnes 
21951ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
21968692d00eSChris Wilson 	if (dev_priv->info->gen == 3)
21976b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
21988692d00eSChris Wilson 
21997c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
22007c463586SKeith Packard 			      PIPE_VBLANK_INTERRUPT_ENABLE |
22017c463586SKeith Packard 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
22021ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22030a3e67a4SJesse Barnes }
22040a3e67a4SJesse Barnes 
2205f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2206f796cf8fSJesse Barnes {
2207f796cf8fSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2208f796cf8fSJesse Barnes 	unsigned long irqflags;
2209b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
221040da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2211f796cf8fSJesse Barnes 
2212f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2213b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2214b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2215b1f14ad0SJesse Barnes }
2216b1f14ad0SJesse Barnes 
22177e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
22187e231dbeSJesse Barnes {
22197e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
22207e231dbeSJesse Barnes 	unsigned long irqflags;
222131acc7f5SJesse Barnes 	u32 imr;
22227e231dbeSJesse Barnes 
22237e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
222431acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
222531acc7f5SJesse Barnes 			      PIPE_START_VBLANK_INTERRUPT_ENABLE);
22267e231dbeSJesse Barnes 	imr = I915_READ(VLV_IMR);
22273b6c42e8SDaniel Vetter 	if (pipe == PIPE_A)
22287e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
222931acc7f5SJesse Barnes 	else
22307e231dbeSJesse Barnes 		imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
22317e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, imr);
22327e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
22337e231dbeSJesse Barnes }
22347e231dbeSJesse Barnes 
2235abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2236abd58f01SBen Widawsky {
2237abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2238abd58f01SBen Widawsky 	unsigned long irqflags;
2239abd58f01SBen Widawsky 	uint32_t imr;
2240abd58f01SBen Widawsky 
2241abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2242abd58f01SBen Widawsky 		return;
2243abd58f01SBen Widawsky 
2244abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2245abd58f01SBen Widawsky 	imr = I915_READ(GEN8_DE_PIPE_IMR(pipe));
2246abd58f01SBen Widawsky 	if ((imr & GEN8_PIPE_VBLANK) == 0) {
2247abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), imr | GEN8_PIPE_VBLANK);
2248abd58f01SBen Widawsky 		POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2249abd58f01SBen Widawsky 	}
2250abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2251abd58f01SBen Widawsky }
2252abd58f01SBen Widawsky 
2253893eead0SChris Wilson static u32
2254893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2255852835f3SZou Nan hai {
2256893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2257893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2258893eead0SChris Wilson }
2259893eead0SChris Wilson 
22609107e9d2SChris Wilson static bool
22619107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2262893eead0SChris Wilson {
22639107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
22649107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2265f65d9421SBen Gamari }
2266f65d9421SBen Gamari 
22676274f212SChris Wilson static struct intel_ring_buffer *
22686274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2269a24a11e6SChris Wilson {
2270a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
22716274f212SChris Wilson 	u32 cmd, ipehr, acthd, acthd_min;
2272a24a11e6SChris Wilson 
2273a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2274a24a11e6SChris Wilson 	if ((ipehr & ~(0x3 << 16)) !=
2275a24a11e6SChris Wilson 	    (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
22766274f212SChris Wilson 		return NULL;
2277a24a11e6SChris Wilson 
2278a24a11e6SChris Wilson 	/* ACTHD is likely pointing to the dword after the actual command,
2279a24a11e6SChris Wilson 	 * so scan backwards until we find the MBOX.
2280a24a11e6SChris Wilson 	 */
22816274f212SChris Wilson 	acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2282a24a11e6SChris Wilson 	acthd_min = max((int)acthd - 3 * 4, 0);
2283a24a11e6SChris Wilson 	do {
2284a24a11e6SChris Wilson 		cmd = ioread32(ring->virtual_start + acthd);
2285a24a11e6SChris Wilson 		if (cmd == ipehr)
2286a24a11e6SChris Wilson 			break;
2287a24a11e6SChris Wilson 
2288a24a11e6SChris Wilson 		acthd -= 4;
2289a24a11e6SChris Wilson 		if (acthd < acthd_min)
22906274f212SChris Wilson 			return NULL;
2291a24a11e6SChris Wilson 	} while (1);
2292a24a11e6SChris Wilson 
22936274f212SChris Wilson 	*seqno = ioread32(ring->virtual_start+acthd+4)+1;
22946274f212SChris Wilson 	return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2295a24a11e6SChris Wilson }
2296a24a11e6SChris Wilson 
22976274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
22986274f212SChris Wilson {
22996274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
23006274f212SChris Wilson 	struct intel_ring_buffer *signaller;
23016274f212SChris Wilson 	u32 seqno, ctl;
23026274f212SChris Wilson 
23036274f212SChris Wilson 	ring->hangcheck.deadlock = true;
23046274f212SChris Wilson 
23056274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
23066274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
23076274f212SChris Wilson 		return -1;
23086274f212SChris Wilson 
23096274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
23106274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
23116274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
23126274f212SChris Wilson 		return -1;
23136274f212SChris Wilson 
23146274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
23156274f212SChris Wilson }
23166274f212SChris Wilson 
23176274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
23186274f212SChris Wilson {
23196274f212SChris Wilson 	struct intel_ring_buffer *ring;
23206274f212SChris Wilson 	int i;
23216274f212SChris Wilson 
23226274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
23236274f212SChris Wilson 		ring->hangcheck.deadlock = false;
23246274f212SChris Wilson }
23256274f212SChris Wilson 
2326ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2327ad8beaeaSMika Kuoppala ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
23281ec14ad3SChris Wilson {
23291ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
23301ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
23319107e9d2SChris Wilson 	u32 tmp;
23329107e9d2SChris Wilson 
23336274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2334f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
23356274f212SChris Wilson 
23369107e9d2SChris Wilson 	if (IS_GEN2(dev))
2337f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
23389107e9d2SChris Wilson 
23399107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
23409107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
23419107e9d2SChris Wilson 	 * and break the hang. This should work on
23429107e9d2SChris Wilson 	 * all but the second generation chipsets.
23439107e9d2SChris Wilson 	 */
23449107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
23451ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
23461ec14ad3SChris Wilson 		DRM_ERROR("Kicking stuck wait on %s\n",
23471ec14ad3SChris Wilson 			  ring->name);
234809e14bf3SChris Wilson 		i915_handle_error(dev, false);
23491ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2350f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
23511ec14ad3SChris Wilson 	}
2352a24a11e6SChris Wilson 
23536274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
23546274f212SChris Wilson 		switch (semaphore_passed(ring)) {
23556274f212SChris Wilson 		default:
2356f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
23576274f212SChris Wilson 		case 1:
2358a24a11e6SChris Wilson 			DRM_ERROR("Kicking stuck semaphore on %s\n",
2359a24a11e6SChris Wilson 				  ring->name);
236009e14bf3SChris Wilson 			i915_handle_error(dev, false);
2361a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2362f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
23636274f212SChris Wilson 		case 0:
2364f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
23656274f212SChris Wilson 		}
23669107e9d2SChris Wilson 	}
23679107e9d2SChris Wilson 
2368f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2369a24a11e6SChris Wilson }
2370d1e61e7fSChris Wilson 
2371f65d9421SBen Gamari /**
2372f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
237305407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
237405407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
237505407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
237605407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
237705407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2378f65d9421SBen Gamari  */
2379a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2380f65d9421SBen Gamari {
2381f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
2382f65d9421SBen Gamari 	drm_i915_private_t *dev_priv = dev->dev_private;
2383b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2384b4519513SChris Wilson 	int i;
238505407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
23869107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
23879107e9d2SChris Wilson #define BUSY 1
23889107e9d2SChris Wilson #define KICK 5
23899107e9d2SChris Wilson #define HUNG 20
23909107e9d2SChris Wilson #define FIRE 30
2391893eead0SChris Wilson 
23923e0dc6b0SBen Widawsky 	if (!i915_enable_hangcheck)
23933e0dc6b0SBen Widawsky 		return;
23943e0dc6b0SBen Widawsky 
2395b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
239605407ff8SMika Kuoppala 		u32 seqno, acthd;
23979107e9d2SChris Wilson 		bool busy = true;
2398b4519513SChris Wilson 
23996274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
24006274f212SChris Wilson 
240105407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
240205407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
240305407ff8SMika Kuoppala 
240405407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
24059107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2406da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2407da661464SMika Kuoppala 
24089107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
24099107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2410094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2411f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
24129107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
24139107e9d2SChris Wilson 								  ring->name);
2414f4adcd24SDaniel Vetter 						else
2415f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2416f4adcd24SDaniel Vetter 								 ring->name);
24179107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2418094f9a54SChris Wilson 					}
2419094f9a54SChris Wilson 					/* Safeguard against driver failure */
2420094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
24219107e9d2SChris Wilson 				} else
24229107e9d2SChris Wilson 					busy = false;
242305407ff8SMika Kuoppala 			} else {
24246274f212SChris Wilson 				/* We always increment the hangcheck score
24256274f212SChris Wilson 				 * if the ring is busy and still processing
24266274f212SChris Wilson 				 * the same request, so that no single request
24276274f212SChris Wilson 				 * can run indefinitely (such as a chain of
24286274f212SChris Wilson 				 * batches). The only time we do not increment
24296274f212SChris Wilson 				 * the hangcheck score on this ring, if this
24306274f212SChris Wilson 				 * ring is in a legitimate wait for another
24316274f212SChris Wilson 				 * ring. In that case the waiting ring is a
24326274f212SChris Wilson 				 * victim and we want to be sure we catch the
24336274f212SChris Wilson 				 * right culprit. Then every time we do kick
24346274f212SChris Wilson 				 * the ring, add a small increment to the
24356274f212SChris Wilson 				 * score so that we can catch a batch that is
24366274f212SChris Wilson 				 * being repeatedly kicked and so responsible
24376274f212SChris Wilson 				 * for stalling the machine.
24389107e9d2SChris Wilson 				 */
2439ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2440ad8beaeaSMika Kuoppala 								    acthd);
2441ad8beaeaSMika Kuoppala 
2442ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2443da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2444f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
24456274f212SChris Wilson 					break;
2446f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2447ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
24486274f212SChris Wilson 					break;
2449f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2450ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
24516274f212SChris Wilson 					break;
2452f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2453ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
24546274f212SChris Wilson 					stuck[i] = true;
24556274f212SChris Wilson 					break;
24566274f212SChris Wilson 				}
245705407ff8SMika Kuoppala 			}
24589107e9d2SChris Wilson 		} else {
2459da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2460da661464SMika Kuoppala 
24619107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
24629107e9d2SChris Wilson 			 * attempts across multiple batches.
24639107e9d2SChris Wilson 			 */
24649107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
24659107e9d2SChris Wilson 				ring->hangcheck.score--;
2466cbb465e7SChris Wilson 		}
2467f65d9421SBen Gamari 
246805407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
246905407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
24709107e9d2SChris Wilson 		busy_count += busy;
247105407ff8SMika Kuoppala 	}
247205407ff8SMika Kuoppala 
247305407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
24749107e9d2SChris Wilson 		if (ring->hangcheck.score > FIRE) {
2475b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
247605407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2477a43adf07SChris Wilson 				 ring->name);
2478a43adf07SChris Wilson 			rings_hung++;
247905407ff8SMika Kuoppala 		}
248005407ff8SMika Kuoppala 	}
248105407ff8SMika Kuoppala 
248205407ff8SMika Kuoppala 	if (rings_hung)
248305407ff8SMika Kuoppala 		return i915_handle_error(dev, true);
248405407ff8SMika Kuoppala 
248505407ff8SMika Kuoppala 	if (busy_count)
248605407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
248705407ff8SMika Kuoppala 		 * being added */
248810cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
248910cd45b6SMika Kuoppala }
249010cd45b6SMika Kuoppala 
249110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
249210cd45b6SMika Kuoppala {
249310cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
249410cd45b6SMika Kuoppala 	if (!i915_enable_hangcheck)
249510cd45b6SMika Kuoppala 		return;
249610cd45b6SMika Kuoppala 
249799584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
249810cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2499f65d9421SBen Gamari }
2500f65d9421SBen Gamari 
250191738a95SPaulo Zanoni static void ibx_irq_preinstall(struct drm_device *dev)
250291738a95SPaulo Zanoni {
250391738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
250491738a95SPaulo Zanoni 
250591738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
250691738a95SPaulo Zanoni 		return;
250791738a95SPaulo Zanoni 
250891738a95SPaulo Zanoni 	/* south display irq */
250991738a95SPaulo Zanoni 	I915_WRITE(SDEIMR, 0xffffffff);
251091738a95SPaulo Zanoni 	/*
251191738a95SPaulo Zanoni 	 * SDEIER is also touched by the interrupt handler to work around missed
251291738a95SPaulo Zanoni 	 * PCH interrupts. Hence we can't update it after the interrupt handler
251391738a95SPaulo Zanoni 	 * is enabled - instead we unconditionally enable all PCH interrupt
251491738a95SPaulo Zanoni 	 * sources here, but then only unmask them as needed with SDEIMR.
251591738a95SPaulo Zanoni 	 */
251691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
251791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
251891738a95SPaulo Zanoni }
251991738a95SPaulo Zanoni 
2520d18ea1b5SDaniel Vetter static void gen5_gt_irq_preinstall(struct drm_device *dev)
2521d18ea1b5SDaniel Vetter {
2522d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2523d18ea1b5SDaniel Vetter 
2524d18ea1b5SDaniel Vetter 	/* and GT */
2525d18ea1b5SDaniel Vetter 	I915_WRITE(GTIMR, 0xffffffff);
2526d18ea1b5SDaniel Vetter 	I915_WRITE(GTIER, 0x0);
2527d18ea1b5SDaniel Vetter 	POSTING_READ(GTIER);
2528d18ea1b5SDaniel Vetter 
2529d18ea1b5SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
2530d18ea1b5SDaniel Vetter 		/* and PM */
2531d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIMR, 0xffffffff);
2532d18ea1b5SDaniel Vetter 		I915_WRITE(GEN6_PMIER, 0x0);
2533d18ea1b5SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
2534d18ea1b5SDaniel Vetter 	}
2535d18ea1b5SDaniel Vetter }
2536d18ea1b5SDaniel Vetter 
2537c0e09200SDave Airlie /* drm_dma.h hooks
2538c0e09200SDave Airlie */
2539f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev)
2540036a4a7dSZhenyu Wang {
2541036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2542036a4a7dSZhenyu Wang 
25434697995bSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
25444697995bSJesse Barnes 
2545036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xeffe);
2546bdfcdb63SDaniel Vetter 
2547036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2548036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
25493143a2bfSChris Wilson 	POSTING_READ(DEIER);
2550036a4a7dSZhenyu Wang 
2551d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
2552c650156aSZhenyu Wang 
255391738a95SPaulo Zanoni 	ibx_irq_preinstall(dev);
25547d99163dSBen Widawsky }
25557d99163dSBen Widawsky 
25567e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
25577e231dbeSJesse Barnes {
25587e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
25597e231dbeSJesse Barnes 	int pipe;
25607e231dbeSJesse Barnes 
25617e231dbeSJesse Barnes 	atomic_set(&dev_priv->irq_received, 0);
25627e231dbeSJesse Barnes 
25637e231dbeSJesse Barnes 	/* VLV magic */
25647e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
25657e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
25667e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
25677e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
25687e231dbeSJesse Barnes 
25697e231dbeSJesse Barnes 	/* and GT */
25707e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
25717e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2572d18ea1b5SDaniel Vetter 
2573d18ea1b5SDaniel Vetter 	gen5_gt_irq_preinstall(dev);
25747e231dbeSJesse Barnes 
25757e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
25767e231dbeSJesse Barnes 
25777e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
25787e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
25797e231dbeSJesse Barnes 	for_each_pipe(pipe)
25807e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
25817e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
25827e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
25837e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
25847e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
25857e231dbeSJesse Barnes }
25867e231dbeSJesse Barnes 
2587abd58f01SBen Widawsky static void gen8_irq_preinstall(struct drm_device *dev)
2588abd58f01SBen Widawsky {
2589abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2590abd58f01SBen Widawsky 	int pipe;
2591abd58f01SBen Widawsky 
2592abd58f01SBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
2593abd58f01SBen Widawsky 
2594abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2595abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2596abd58f01SBen Widawsky 
2597abd58f01SBen Widawsky 	/* IIR can theoretically queue up two events. Be paranoid */
2598abd58f01SBen Widawsky #define GEN8_IRQ_INIT_NDX(type, which) do { \
2599abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2600abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR(which)); \
2601abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2602abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2603abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR(which)); \
2604abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2605abd58f01SBen Widawsky 	} while (0)
2606abd58f01SBen Widawsky 
2607abd58f01SBen Widawsky #define GEN8_IRQ_INIT(type) do { \
2608abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2609abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IMR); \
2610abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2611abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2612abd58f01SBen Widawsky 		POSTING_READ(GEN8_##type##_IIR); \
2613abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2614abd58f01SBen Widawsky 	} while (0)
2615abd58f01SBen Widawsky 
2616abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 0);
2617abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 1);
2618abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 2);
2619abd58f01SBen Widawsky 	GEN8_IRQ_INIT_NDX(GT, 3);
2620abd58f01SBen Widawsky 
2621abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2622abd58f01SBen Widawsky 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2623abd58f01SBen Widawsky 	}
2624abd58f01SBen Widawsky 
2625abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_PORT);
2626abd58f01SBen Widawsky 	GEN8_IRQ_INIT(DE_MISC);
2627abd58f01SBen Widawsky 	GEN8_IRQ_INIT(PCU);
2628abd58f01SBen Widawsky #undef GEN8_IRQ_INIT
2629abd58f01SBen Widawsky #undef GEN8_IRQ_INIT_NDX
2630abd58f01SBen Widawsky 
2631abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
2632abd58f01SBen Widawsky }
2633abd58f01SBen Widawsky 
263482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
263582a28bcfSDaniel Vetter {
263682a28bcfSDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
263782a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
263882a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
2639fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
264082a28bcfSDaniel Vetter 
264182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
2642fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
264382a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2644cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2645fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
264682a28bcfSDaniel Vetter 	} else {
2647fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
264882a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
2649cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2650fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
265182a28bcfSDaniel Vetter 	}
265282a28bcfSDaniel Vetter 
2653fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
265482a28bcfSDaniel Vetter 
26557fe0b973SKeith Packard 	/*
26567fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
26577fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
26587fe0b973SKeith Packard 	 *
26597fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
26607fe0b973SKeith Packard 	 */
26617fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
26627fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
26637fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
26647fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
26657fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
26667fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
26677fe0b973SKeith Packard }
26687fe0b973SKeith Packard 
2669d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
2670d46da437SPaulo Zanoni {
2671d46da437SPaulo Zanoni 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
267282a28bcfSDaniel Vetter 	u32 mask;
2673d46da437SPaulo Zanoni 
2674692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
2675692a04cfSDaniel Vetter 		return;
2676692a04cfSDaniel Vetter 
26778664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev)) {
26788664281bSPaulo Zanoni 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
2679de032bf4SPaulo Zanoni 		       SDE_TRANSA_FIFO_UNDER | SDE_POISON;
26808664281bSPaulo Zanoni 	} else {
26818664281bSPaulo Zanoni 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
26828664281bSPaulo Zanoni 
26838664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
26848664281bSPaulo Zanoni 	}
2685ab5c608bSBen Widawsky 
2686d46da437SPaulo Zanoni 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2687d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
2688d46da437SPaulo Zanoni }
2689d46da437SPaulo Zanoni 
26900a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
26910a9a8c91SDaniel Vetter {
26920a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
26930a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
26940a9a8c91SDaniel Vetter 
26950a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
26960a9a8c91SDaniel Vetter 
26970a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
2698040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
26990a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
270035a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
270135a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
27020a9a8c91SDaniel Vetter 	}
27030a9a8c91SDaniel Vetter 
27040a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
27050a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
27060a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
27070a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
27080a9a8c91SDaniel Vetter 	} else {
27090a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
27100a9a8c91SDaniel Vetter 	}
27110a9a8c91SDaniel Vetter 
27120a9a8c91SDaniel Vetter 	I915_WRITE(GTIIR, I915_READ(GTIIR));
27130a9a8c91SDaniel Vetter 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
27140a9a8c91SDaniel Vetter 	I915_WRITE(GTIER, gt_irqs);
27150a9a8c91SDaniel Vetter 	POSTING_READ(GTIER);
27160a9a8c91SDaniel Vetter 
27170a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
27180a9a8c91SDaniel Vetter 		pm_irqs |= GEN6_PM_RPS_EVENTS;
27190a9a8c91SDaniel Vetter 
27200a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
27210a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
27220a9a8c91SDaniel Vetter 
2723605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
27240a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
2725605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
27260a9a8c91SDaniel Vetter 		I915_WRITE(GEN6_PMIER, pm_irqs);
27270a9a8c91SDaniel Vetter 		POSTING_READ(GEN6_PMIER);
27280a9a8c91SDaniel Vetter 	}
27290a9a8c91SDaniel Vetter }
27300a9a8c91SDaniel Vetter 
2731f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
2732036a4a7dSZhenyu Wang {
27334bc9d430SDaniel Vetter 	unsigned long irqflags;
2734036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
27358e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
27368e76f8dcSPaulo Zanoni 
27378e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
27388e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
27398e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
27408e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
27418e76f8dcSPaulo Zanoni 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
27428e76f8dcSPaulo Zanoni 				DE_ERR_INT_IVB);
27438e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
27448e76f8dcSPaulo Zanoni 			      DE_PIPEA_VBLANK_IVB);
27458e76f8dcSPaulo Zanoni 
27468e76f8dcSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
27478e76f8dcSPaulo Zanoni 	} else {
27488e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
2749ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
27505b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
27515b3a856bSDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
27525b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
27535b3a856bSDaniel Vetter 				DE_POISON);
27548e76f8dcSPaulo Zanoni 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
27558e76f8dcSPaulo Zanoni 	}
2756036a4a7dSZhenyu Wang 
27571ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
2758036a4a7dSZhenyu Wang 
2759036a4a7dSZhenyu Wang 	/* should always can generate irq */
2760036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
27611ec14ad3SChris Wilson 	I915_WRITE(DEIMR, dev_priv->irq_mask);
27628e76f8dcSPaulo Zanoni 	I915_WRITE(DEIER, display_mask | extra_mask);
27633143a2bfSChris Wilson 	POSTING_READ(DEIER);
2764036a4a7dSZhenyu Wang 
27650a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
2766036a4a7dSZhenyu Wang 
2767d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
27687fe0b973SKeith Packard 
2769f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
27706005ce42SDaniel Vetter 		/* Enable PCU event interrupts
27716005ce42SDaniel Vetter 		 *
27726005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
27734bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
27744bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
27754bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2776f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
27774bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2778f97108d1SJesse Barnes 	}
2779f97108d1SJesse Barnes 
2780036a4a7dSZhenyu Wang 	return 0;
2781036a4a7dSZhenyu Wang }
2782036a4a7dSZhenyu Wang 
27837e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
27847e231dbeSJesse Barnes {
27857e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
27867e231dbeSJesse Barnes 	u32 enable_mask;
2787379ef82dSDaniel Vetter 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV |
2788379ef82dSDaniel Vetter 		PIPE_CRC_DONE_ENABLE;
2789b79480baSDaniel Vetter 	unsigned long irqflags;
27907e231dbeSJesse Barnes 
27917e231dbeSJesse Barnes 	enable_mask = I915_DISPLAY_PORT_INTERRUPT;
279231acc7f5SJesse Barnes 	enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
279331acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
279431acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
27957e231dbeSJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
27967e231dbeSJesse Barnes 
279731acc7f5SJesse Barnes 	/*
279831acc7f5SJesse Barnes 	 *Leave vblank interrupts masked initially.  enable/disable will
279931acc7f5SJesse Barnes 	 * toggle them based on usage.
280031acc7f5SJesse Barnes 	 */
280131acc7f5SJesse Barnes 	dev_priv->irq_mask = (~enable_mask) |
280231acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
280331acc7f5SJesse Barnes 		I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
28047e231dbeSJesse Barnes 
280520afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
280620afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
280720afbda2SDaniel Vetter 
28087e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
28097e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, enable_mask);
28107e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28117e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(0), 0xffff);
28127e231dbeSJesse Barnes 	I915_WRITE(PIPESTAT(1), 0xffff);
28137e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
28147e231dbeSJesse Barnes 
2815b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
2816b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
2817b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
28183b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_enable);
28193b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
28203b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_enable);
2821b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
282231acc7f5SJesse Barnes 
28237e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28247e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
28257e231dbeSJesse Barnes 
28260a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
28277e231dbeSJesse Barnes 
28287e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
28297e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
28307e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
28317e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
28327e231dbeSJesse Barnes #endif
28337e231dbeSJesse Barnes 
28347e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
283520afbda2SDaniel Vetter 
283620afbda2SDaniel Vetter 	return 0;
283720afbda2SDaniel Vetter }
283820afbda2SDaniel Vetter 
2839abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
2840abd58f01SBen Widawsky {
2841abd58f01SBen Widawsky 	int i;
2842abd58f01SBen Widawsky 
2843abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
2844abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
2845abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
2846abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
2847abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
2848abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
2849abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
2850abd58f01SBen Widawsky 		0,
2851abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
2852abd58f01SBen Widawsky 		};
2853abd58f01SBen Widawsky 
2854abd58f01SBen Widawsky 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
2855abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_GT_IIR(i));
2856abd58f01SBen Widawsky 		if (tmp)
2857abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2858abd58f01SBen Widawsky 				  i, tmp);
2859abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
2860abd58f01SBen Widawsky 		I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
2861abd58f01SBen Widawsky 	}
2862abd58f01SBen Widawsky 	POSTING_READ(GEN8_GT_IER(0));
2863abd58f01SBen Widawsky }
2864abd58f01SBen Widawsky 
2865abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
2866abd58f01SBen Widawsky {
2867abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
2868abd58f01SBen Widawsky 	uint32_t de_pipe_enables = GEN8_PIPE_FLIP_DONE |
2869abd58f01SBen Widawsky 				   GEN8_PIPE_VBLANK |
2870*30100f2bSDaniel Vetter 				   GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2871abd58f01SBen Widawsky 	int pipe;
2872abd58f01SBen Widawsky 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_enables;
2873abd58f01SBen Widawsky 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_enables;
2874abd58f01SBen Widawsky 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_enables;
2875abd58f01SBen Widawsky 
2876abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2877abd58f01SBen Widawsky 		u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2878abd58f01SBen Widawsky 		if (tmp)
2879abd58f01SBen Widawsky 			DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
2880abd58f01SBen Widawsky 				  pipe, tmp);
2881abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2882abd58f01SBen Widawsky 		I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
2883abd58f01SBen Widawsky 	}
2884abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_ISR(0));
2885abd58f01SBen Widawsky 
2886abd58f01SBen Widawsky 	I915_WRITE(GEN8_DE_PORT_IMR, ~_PORT_DP_A_HOTPLUG);
2887abd58f01SBen Widawsky 	I915_WRITE(GEN8_DE_PORT_IER, _PORT_DP_A_HOTPLUG);
2888abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PORT_IER);
2889abd58f01SBen Widawsky }
2890abd58f01SBen Widawsky 
2891abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
2892abd58f01SBen Widawsky {
2893abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2894abd58f01SBen Widawsky 
2895abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
2896abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
2897abd58f01SBen Widawsky 
2898abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
2899abd58f01SBen Widawsky 
2900abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2901abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2902abd58f01SBen Widawsky 
2903abd58f01SBen Widawsky 	return 0;
2904abd58f01SBen Widawsky }
2905abd58f01SBen Widawsky 
2906abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
2907abd58f01SBen Widawsky {
2908abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2909abd58f01SBen Widawsky 	int pipe;
2910abd58f01SBen Widawsky 
2911abd58f01SBen Widawsky 	if (!dev_priv)
2912abd58f01SBen Widawsky 		return;
2913abd58f01SBen Widawsky 
2914abd58f01SBen Widawsky 	atomic_set(&dev_priv->irq_received, 0);
2915abd58f01SBen Widawsky 
2916abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2917abd58f01SBen Widawsky 
2918abd58f01SBen Widawsky #define GEN8_IRQ_FINI_NDX(type, which) do { \
2919abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2920abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER(which), 0); \
2921abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2922abd58f01SBen Widawsky 	} while (0)
2923abd58f01SBen Widawsky 
2924abd58f01SBen Widawsky #define GEN8_IRQ_FINI(type) do { \
2925abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2926abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IER, 0); \
2927abd58f01SBen Widawsky 		I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2928abd58f01SBen Widawsky 	} while (0)
2929abd58f01SBen Widawsky 
2930abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 0);
2931abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 1);
2932abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 2);
2933abd58f01SBen Widawsky 	GEN8_IRQ_FINI_NDX(GT, 3);
2934abd58f01SBen Widawsky 
2935abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2936abd58f01SBen Widawsky 		GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
2937abd58f01SBen Widawsky 	}
2938abd58f01SBen Widawsky 
2939abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_PORT);
2940abd58f01SBen Widawsky 	GEN8_IRQ_FINI(DE_MISC);
2941abd58f01SBen Widawsky 	GEN8_IRQ_FINI(PCU);
2942abd58f01SBen Widawsky #undef GEN8_IRQ_FINI
2943abd58f01SBen Widawsky #undef GEN8_IRQ_FINI_NDX
2944abd58f01SBen Widawsky 
2945abd58f01SBen Widawsky 	POSTING_READ(GEN8_PCU_IIR);
2946abd58f01SBen Widawsky }
2947abd58f01SBen Widawsky 
29487e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
29497e231dbeSJesse Barnes {
29507e231dbeSJesse Barnes 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29517e231dbeSJesse Barnes 	int pipe;
29527e231dbeSJesse Barnes 
29537e231dbeSJesse Barnes 	if (!dev_priv)
29547e231dbeSJesse Barnes 		return;
29557e231dbeSJesse Barnes 
2956ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2957ac4c16c5SEgbert Eich 
29587e231dbeSJesse Barnes 	for_each_pipe(pipe)
29597e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29607e231dbeSJesse Barnes 
29617e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
29627e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
29637e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
29647e231dbeSJesse Barnes 	for_each_pipe(pipe)
29657e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
29667e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
29677e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
29687e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
29697e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
29707e231dbeSJesse Barnes }
29717e231dbeSJesse Barnes 
2972f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
2973036a4a7dSZhenyu Wang {
2974036a4a7dSZhenyu Wang 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
29754697995bSJesse Barnes 
29764697995bSJesse Barnes 	if (!dev_priv)
29774697995bSJesse Barnes 		return;
29784697995bSJesse Barnes 
2979ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
2980ac4c16c5SEgbert Eich 
2981036a4a7dSZhenyu Wang 	I915_WRITE(HWSTAM, 0xffffffff);
2982036a4a7dSZhenyu Wang 
2983036a4a7dSZhenyu Wang 	I915_WRITE(DEIMR, 0xffffffff);
2984036a4a7dSZhenyu Wang 	I915_WRITE(DEIER, 0x0);
2985036a4a7dSZhenyu Wang 	I915_WRITE(DEIIR, I915_READ(DEIIR));
29868664281bSPaulo Zanoni 	if (IS_GEN7(dev))
29878664281bSPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
2988036a4a7dSZhenyu Wang 
2989036a4a7dSZhenyu Wang 	I915_WRITE(GTIMR, 0xffffffff);
2990036a4a7dSZhenyu Wang 	I915_WRITE(GTIER, 0x0);
2991036a4a7dSZhenyu Wang 	I915_WRITE(GTIIR, I915_READ(GTIIR));
2992192aac1fSKeith Packard 
2993ab5c608bSBen Widawsky 	if (HAS_PCH_NOP(dev))
2994ab5c608bSBen Widawsky 		return;
2995ab5c608bSBen Widawsky 
2996192aac1fSKeith Packard 	I915_WRITE(SDEIMR, 0xffffffff);
2997192aac1fSKeith Packard 	I915_WRITE(SDEIER, 0x0);
2998192aac1fSKeith Packard 	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
29998664281bSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
30008664281bSPaulo Zanoni 		I915_WRITE(SERR_INT, I915_READ(SERR_INT));
3001036a4a7dSZhenyu Wang }
3002036a4a7dSZhenyu Wang 
3003c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3004c2798b19SChris Wilson {
3005c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3006c2798b19SChris Wilson 	int pipe;
3007c2798b19SChris Wilson 
3008c2798b19SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3009c2798b19SChris Wilson 
3010c2798b19SChris Wilson 	for_each_pipe(pipe)
3011c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3012c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3013c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3014c2798b19SChris Wilson 	POSTING_READ16(IER);
3015c2798b19SChris Wilson }
3016c2798b19SChris Wilson 
3017c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3018c2798b19SChris Wilson {
3019c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3020379ef82dSDaniel Vetter 	unsigned long irqflags;
3021c2798b19SChris Wilson 
3022c2798b19SChris Wilson 	I915_WRITE16(EMR,
3023c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3024c2798b19SChris Wilson 
3025c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3026c2798b19SChris Wilson 	dev_priv->irq_mask =
3027c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3028c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3029c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3030c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3031c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3032c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3033c2798b19SChris Wilson 
3034c2798b19SChris Wilson 	I915_WRITE16(IER,
3035c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3036c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3037c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3038c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3039c2798b19SChris Wilson 	POSTING_READ16(IER);
3040c2798b19SChris Wilson 
3041379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3042379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3043379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
30443b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
30453b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3046379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3047379ef82dSDaniel Vetter 
3048c2798b19SChris Wilson 	return 0;
3049c2798b19SChris Wilson }
3050c2798b19SChris Wilson 
305190a72f87SVille Syrjälä /*
305290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
305390a72f87SVille Syrjälä  */
305490a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
305590a72f87SVille Syrjälä 			       int pipe, u16 iir)
305690a72f87SVille Syrjälä {
305790a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
305890a72f87SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
305990a72f87SVille Syrjälä 
306090a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
306190a72f87SVille Syrjälä 		return false;
306290a72f87SVille Syrjälä 
306390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
306490a72f87SVille Syrjälä 		return false;
306590a72f87SVille Syrjälä 
306690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, pipe);
306790a72f87SVille Syrjälä 
306890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
306990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
307090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
307190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
307290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
307390a72f87SVille Syrjälä 	 */
307490a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
307590a72f87SVille Syrjälä 		return false;
307690a72f87SVille Syrjälä 
307790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
307890a72f87SVille Syrjälä 
307990a72f87SVille Syrjälä 	return true;
308090a72f87SVille Syrjälä }
308190a72f87SVille Syrjälä 
3082ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3083c2798b19SChris Wilson {
3084c2798b19SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3085c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3086c2798b19SChris Wilson 	u16 iir, new_iir;
3087c2798b19SChris Wilson 	u32 pipe_stats[2];
3088c2798b19SChris Wilson 	unsigned long irqflags;
3089c2798b19SChris Wilson 	int pipe;
3090c2798b19SChris Wilson 	u16 flip_mask =
3091c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3092c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3093c2798b19SChris Wilson 
3094c2798b19SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3095c2798b19SChris Wilson 
3096c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3097c2798b19SChris Wilson 	if (iir == 0)
3098c2798b19SChris Wilson 		return IRQ_NONE;
3099c2798b19SChris Wilson 
3100c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3101c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3102c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3103c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3104c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3105c2798b19SChris Wilson 		 */
3106c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3107c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3108c2798b19SChris Wilson 			i915_handle_error(dev, false);
3109c2798b19SChris Wilson 
3110c2798b19SChris Wilson 		for_each_pipe(pipe) {
3111c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3112c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3113c2798b19SChris Wilson 
3114c2798b19SChris Wilson 			/*
3115c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3116c2798b19SChris Wilson 			 */
3117c2798b19SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3118c2798b19SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3119c2798b19SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3120c2798b19SChris Wilson 							 pipe_name(pipe));
3121c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3122c2798b19SChris Wilson 			}
3123c2798b19SChris Wilson 		}
3124c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3125c2798b19SChris Wilson 
3126c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3127c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3128c2798b19SChris Wilson 
3129d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3130c2798b19SChris Wilson 
3131c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3132c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3133c2798b19SChris Wilson 
31344356d586SDaniel Vetter 		for_each_pipe(pipe) {
31354356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
31364356d586SDaniel Vetter 			    i8xx_handle_vblank(dev, pipe, iir))
31374356d586SDaniel Vetter 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3138c2798b19SChris Wilson 
31394356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3140277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
31414356d586SDaniel Vetter 		}
3142c2798b19SChris Wilson 
3143c2798b19SChris Wilson 		iir = new_iir;
3144c2798b19SChris Wilson 	}
3145c2798b19SChris Wilson 
3146c2798b19SChris Wilson 	return IRQ_HANDLED;
3147c2798b19SChris Wilson }
3148c2798b19SChris Wilson 
3149c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3150c2798b19SChris Wilson {
3151c2798b19SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3152c2798b19SChris Wilson 	int pipe;
3153c2798b19SChris Wilson 
3154c2798b19SChris Wilson 	for_each_pipe(pipe) {
3155c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3156c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3157c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3158c2798b19SChris Wilson 	}
3159c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3160c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3161c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3162c2798b19SChris Wilson }
3163c2798b19SChris Wilson 
3164a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3165a266c7d5SChris Wilson {
3166a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3167a266c7d5SChris Wilson 	int pipe;
3168a266c7d5SChris Wilson 
3169a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3170a266c7d5SChris Wilson 
3171a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3172a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3173a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3174a266c7d5SChris Wilson 	}
3175a266c7d5SChris Wilson 
317600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3177a266c7d5SChris Wilson 	for_each_pipe(pipe)
3178a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3179a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3180a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3181a266c7d5SChris Wilson 	POSTING_READ(IER);
3182a266c7d5SChris Wilson }
3183a266c7d5SChris Wilson 
3184a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3185a266c7d5SChris Wilson {
3186a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
318738bde180SChris Wilson 	u32 enable_mask;
3188379ef82dSDaniel Vetter 	unsigned long irqflags;
3189a266c7d5SChris Wilson 
319038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
319138bde180SChris Wilson 
319238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
319338bde180SChris Wilson 	dev_priv->irq_mask =
319438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
319538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
319638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
319738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
319838bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
319938bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
320038bde180SChris Wilson 
320138bde180SChris Wilson 	enable_mask =
320238bde180SChris Wilson 		I915_ASLE_INTERRUPT |
320338bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
320438bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
320538bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
320638bde180SChris Wilson 		I915_USER_INTERRUPT;
320738bde180SChris Wilson 
3208a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
320920afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
321020afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
321120afbda2SDaniel Vetter 
3212a266c7d5SChris Wilson 		/* Enable in IER... */
3213a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3214a266c7d5SChris Wilson 		/* and unmask in IMR */
3215a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3216a266c7d5SChris Wilson 	}
3217a266c7d5SChris Wilson 
3218a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3219a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3220a266c7d5SChris Wilson 	POSTING_READ(IER);
3221a266c7d5SChris Wilson 
3222f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
322320afbda2SDaniel Vetter 
3224379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3225379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3226379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
32273b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
32283b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3229379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3230379ef82dSDaniel Vetter 
323120afbda2SDaniel Vetter 	return 0;
323220afbda2SDaniel Vetter }
323320afbda2SDaniel Vetter 
323490a72f87SVille Syrjälä /*
323590a72f87SVille Syrjälä  * Returns true when a page flip has completed.
323690a72f87SVille Syrjälä  */
323790a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
323890a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
323990a72f87SVille Syrjälä {
324090a72f87SVille Syrjälä 	drm_i915_private_t *dev_priv = dev->dev_private;
324190a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
324290a72f87SVille Syrjälä 
324390a72f87SVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
324490a72f87SVille Syrjälä 		return false;
324590a72f87SVille Syrjälä 
324690a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
324790a72f87SVille Syrjälä 		return false;
324890a72f87SVille Syrjälä 
324990a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
325090a72f87SVille Syrjälä 
325190a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
325290a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
325390a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
325490a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
325590a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
325690a72f87SVille Syrjälä 	 */
325790a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
325890a72f87SVille Syrjälä 		return false;
325990a72f87SVille Syrjälä 
326090a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
326190a72f87SVille Syrjälä 
326290a72f87SVille Syrjälä 	return true;
326390a72f87SVille Syrjälä }
326490a72f87SVille Syrjälä 
3265ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3266a266c7d5SChris Wilson {
3267a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3268a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
32698291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3270a266c7d5SChris Wilson 	unsigned long irqflags;
327138bde180SChris Wilson 	u32 flip_mask =
327238bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
327338bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
327438bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3275a266c7d5SChris Wilson 
3276a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3277a266c7d5SChris Wilson 
3278a266c7d5SChris Wilson 	iir = I915_READ(IIR);
327938bde180SChris Wilson 	do {
328038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
32818291ee90SChris Wilson 		bool blc_event = false;
3282a266c7d5SChris Wilson 
3283a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3284a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3285a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3286a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3287a266c7d5SChris Wilson 		 */
3288a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3289a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3290a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3291a266c7d5SChris Wilson 
3292a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3293a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3294a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3295a266c7d5SChris Wilson 
329638bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3297a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3298a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3299a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3300a266c7d5SChris Wilson 							 pipe_name(pipe));
3301a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
330238bde180SChris Wilson 				irq_received = true;
3303a266c7d5SChris Wilson 			}
3304a266c7d5SChris Wilson 		}
3305a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3306a266c7d5SChris Wilson 
3307a266c7d5SChris Wilson 		if (!irq_received)
3308a266c7d5SChris Wilson 			break;
3309a266c7d5SChris Wilson 
3310a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3311a266c7d5SChris Wilson 		if ((I915_HAS_HOTPLUG(dev)) &&
3312a266c7d5SChris Wilson 		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3313a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3314b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
3315a266c7d5SChris Wilson 
3316a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3317a266c7d5SChris Wilson 				  hotplug_status);
331891d131d2SDaniel Vetter 
331910a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
332091d131d2SDaniel Vetter 
3321a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
332238bde180SChris Wilson 			POSTING_READ(PORT_HOTPLUG_STAT);
3323a266c7d5SChris Wilson 		}
3324a266c7d5SChris Wilson 
332538bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3326a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3327a266c7d5SChris Wilson 
3328a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3329a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3330a266c7d5SChris Wilson 
3331a266c7d5SChris Wilson 		for_each_pipe(pipe) {
333238bde180SChris Wilson 			int plane = pipe;
333338bde180SChris Wilson 			if (IS_MOBILE(dev))
333438bde180SChris Wilson 				plane = !plane;
33355e2032d4SVille Syrjälä 
333690a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
333790a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
333890a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3339a266c7d5SChris Wilson 
3340a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3341a266c7d5SChris Wilson 				blc_event = true;
33424356d586SDaniel Vetter 
33434356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3344277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3345a266c7d5SChris Wilson 		}
3346a266c7d5SChris Wilson 
3347a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3348a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3349a266c7d5SChris Wilson 
3350a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3351a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3352a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3353a266c7d5SChris Wilson 		 * we would never get another interrupt.
3354a266c7d5SChris Wilson 		 *
3355a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3356a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3357a266c7d5SChris Wilson 		 * another one.
3358a266c7d5SChris Wilson 		 *
3359a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3360a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3361a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3362a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3363a266c7d5SChris Wilson 		 * stray interrupts.
3364a266c7d5SChris Wilson 		 */
336538bde180SChris Wilson 		ret = IRQ_HANDLED;
3366a266c7d5SChris Wilson 		iir = new_iir;
336738bde180SChris Wilson 	} while (iir & ~flip_mask);
3368a266c7d5SChris Wilson 
3369d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
33708291ee90SChris Wilson 
3371a266c7d5SChris Wilson 	return ret;
3372a266c7d5SChris Wilson }
3373a266c7d5SChris Wilson 
3374a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3375a266c7d5SChris Wilson {
3376a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3377a266c7d5SChris Wilson 	int pipe;
3378a266c7d5SChris Wilson 
3379ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3380ac4c16c5SEgbert Eich 
3381a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3382a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3383a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3384a266c7d5SChris Wilson 	}
3385a266c7d5SChris Wilson 
338600d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
338755b39755SChris Wilson 	for_each_pipe(pipe) {
338855b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3389a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
339055b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
339155b39755SChris Wilson 	}
3392a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3393a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3394a266c7d5SChris Wilson 
3395a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3396a266c7d5SChris Wilson }
3397a266c7d5SChris Wilson 
3398a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3399a266c7d5SChris Wilson {
3400a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3401a266c7d5SChris Wilson 	int pipe;
3402a266c7d5SChris Wilson 
3403a266c7d5SChris Wilson 	atomic_set(&dev_priv->irq_received, 0);
3404a266c7d5SChris Wilson 
3405a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3406a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3407a266c7d5SChris Wilson 
3408a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3409a266c7d5SChris Wilson 	for_each_pipe(pipe)
3410a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3411a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3412a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3413a266c7d5SChris Wilson 	POSTING_READ(IER);
3414a266c7d5SChris Wilson }
3415a266c7d5SChris Wilson 
3416a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3417a266c7d5SChris Wilson {
3418a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3419bbba0a97SChris Wilson 	u32 enable_mask;
3420a266c7d5SChris Wilson 	u32 error_mask;
3421b79480baSDaniel Vetter 	unsigned long irqflags;
3422a266c7d5SChris Wilson 
3423a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3424bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3425adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3426bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3427bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3428bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3429bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3430bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3431bbba0a97SChris Wilson 
3432bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
343321ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
343421ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3435bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3436bbba0a97SChris Wilson 
3437bbba0a97SChris Wilson 	if (IS_G4X(dev))
3438bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3439a266c7d5SChris Wilson 
3440b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3441b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3442b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34433b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_EVENT_ENABLE);
34443b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_ENABLE);
34453b6c42e8SDaniel Vetter 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_ENABLE);
3446b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3447a266c7d5SChris Wilson 
3448a266c7d5SChris Wilson 	/*
3449a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3450a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3451a266c7d5SChris Wilson 	 */
3452a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3453a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3454a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3455a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3456a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3457a266c7d5SChris Wilson 	} else {
3458a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3459a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3460a266c7d5SChris Wilson 	}
3461a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3462a266c7d5SChris Wilson 
3463a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3464a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3465a266c7d5SChris Wilson 	POSTING_READ(IER);
3466a266c7d5SChris Wilson 
346720afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
346820afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
346920afbda2SDaniel Vetter 
3470f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
347120afbda2SDaniel Vetter 
347220afbda2SDaniel Vetter 	return 0;
347320afbda2SDaniel Vetter }
347420afbda2SDaniel Vetter 
3475bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
347620afbda2SDaniel Vetter {
347720afbda2SDaniel Vetter 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3478e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3479cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
348020afbda2SDaniel Vetter 	u32 hotplug_en;
348120afbda2SDaniel Vetter 
3482b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3483b5ea2d56SDaniel Vetter 
3484bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
3485bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3486bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3487adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
3488e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
3489cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3490cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3491cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3492a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
3493a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
3494a266c7d5SChris Wilson 		   seconds later.  So just do it once.
3495a266c7d5SChris Wilson 		*/
3496a266c7d5SChris Wilson 		if (IS_G4X(dev))
3497a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
349885fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3499a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3500a266c7d5SChris Wilson 
3501a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
3502a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3503a266c7d5SChris Wilson 	}
3504bac56d5bSEgbert Eich }
3505a266c7d5SChris Wilson 
3506ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3507a266c7d5SChris Wilson {
3508a266c7d5SChris Wilson 	struct drm_device *dev = (struct drm_device *) arg;
3509a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3510a266c7d5SChris Wilson 	u32 iir, new_iir;
3511a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3512a266c7d5SChris Wilson 	unsigned long irqflags;
3513a266c7d5SChris Wilson 	int irq_received;
3514a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
351521ad8330SVille Syrjälä 	u32 flip_mask =
351621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
351721ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3518a266c7d5SChris Wilson 
3519a266c7d5SChris Wilson 	atomic_inc(&dev_priv->irq_received);
3520a266c7d5SChris Wilson 
3521a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3522a266c7d5SChris Wilson 
3523a266c7d5SChris Wilson 	for (;;) {
35242c8ba29fSChris Wilson 		bool blc_event = false;
35252c8ba29fSChris Wilson 
352621ad8330SVille Syrjälä 		irq_received = (iir & ~flip_mask) != 0;
3527a266c7d5SChris Wilson 
3528a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3529a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3530a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3531a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3532a266c7d5SChris Wilson 		 */
3533a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3534a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3535a266c7d5SChris Wilson 			i915_handle_error(dev, false);
3536a266c7d5SChris Wilson 
3537a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3538a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3539a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3540a266c7d5SChris Wilson 
3541a266c7d5SChris Wilson 			/*
3542a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3543a266c7d5SChris Wilson 			 */
3544a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3545a266c7d5SChris Wilson 				if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3546a266c7d5SChris Wilson 					DRM_DEBUG_DRIVER("pipe %c underrun\n",
3547a266c7d5SChris Wilson 							 pipe_name(pipe));
3548a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3549a266c7d5SChris Wilson 				irq_received = 1;
3550a266c7d5SChris Wilson 			}
3551a266c7d5SChris Wilson 		}
3552a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3553a266c7d5SChris Wilson 
3554a266c7d5SChris Wilson 		if (!irq_received)
3555a266c7d5SChris Wilson 			break;
3556a266c7d5SChris Wilson 
3557a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
3558a266c7d5SChris Wilson 
3559a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
3560adca4730SChris Wilson 		if (iir & I915_DISPLAY_PORT_INTERRUPT) {
3561a266c7d5SChris Wilson 			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
3562b543fb04SEgbert Eich 			u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3563b543fb04SEgbert Eich 								  HOTPLUG_INT_STATUS_G4X :
35644f7fd709SDaniel Vetter 								  HOTPLUG_INT_STATUS_I915);
3565a266c7d5SChris Wilson 
3566a266c7d5SChris Wilson 			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3567a266c7d5SChris Wilson 				  hotplug_status);
356891d131d2SDaniel Vetter 
356910a504deSDaniel Vetter 			intel_hpd_irq_handler(dev, hotplug_trigger,
357010a504deSDaniel Vetter 					      IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
357191d131d2SDaniel Vetter 
3572a266c7d5SChris Wilson 			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3573a266c7d5SChris Wilson 			I915_READ(PORT_HOTPLUG_STAT);
3574a266c7d5SChris Wilson 		}
3575a266c7d5SChris Wilson 
357621ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
3577a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3578a266c7d5SChris Wilson 
3579a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3580a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3581a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
3582a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
3583a266c7d5SChris Wilson 
3584a266c7d5SChris Wilson 		for_each_pipe(pipe) {
35852c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
358690a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
358790a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
3588a266c7d5SChris Wilson 
3589a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3590a266c7d5SChris Wilson 				blc_event = true;
35914356d586SDaniel Vetter 
35924356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3593277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
3594a266c7d5SChris Wilson 		}
3595a266c7d5SChris Wilson 
3596a266c7d5SChris Wilson 
3597a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3598a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3599a266c7d5SChris Wilson 
3600515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3601515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
3602515ac2bbSDaniel Vetter 
3603a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3604a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3605a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3606a266c7d5SChris Wilson 		 * we would never get another interrupt.
3607a266c7d5SChris Wilson 		 *
3608a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3609a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3610a266c7d5SChris Wilson 		 * another one.
3611a266c7d5SChris Wilson 		 *
3612a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3613a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3614a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3615a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3616a266c7d5SChris Wilson 		 * stray interrupts.
3617a266c7d5SChris Wilson 		 */
3618a266c7d5SChris Wilson 		iir = new_iir;
3619a266c7d5SChris Wilson 	}
3620a266c7d5SChris Wilson 
3621d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
36222c8ba29fSChris Wilson 
3623a266c7d5SChris Wilson 	return ret;
3624a266c7d5SChris Wilson }
3625a266c7d5SChris Wilson 
3626a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
3627a266c7d5SChris Wilson {
3628a266c7d5SChris Wilson 	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3629a266c7d5SChris Wilson 	int pipe;
3630a266c7d5SChris Wilson 
3631a266c7d5SChris Wilson 	if (!dev_priv)
3632a266c7d5SChris Wilson 		return;
3633a266c7d5SChris Wilson 
3634ac4c16c5SEgbert Eich 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
3635ac4c16c5SEgbert Eich 
3636a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3637a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3638a266c7d5SChris Wilson 
3639a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
3640a266c7d5SChris Wilson 	for_each_pipe(pipe)
3641a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3642a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3643a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3644a266c7d5SChris Wilson 
3645a266c7d5SChris Wilson 	for_each_pipe(pipe)
3646a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
3647a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3648a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3649a266c7d5SChris Wilson }
3650a266c7d5SChris Wilson 
3651ac4c16c5SEgbert Eich static void i915_reenable_hotplug_timer_func(unsigned long data)
3652ac4c16c5SEgbert Eich {
3653ac4c16c5SEgbert Eich 	drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3654ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
3655ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3656ac4c16c5SEgbert Eich 	unsigned long irqflags;
3657ac4c16c5SEgbert Eich 	int i;
3658ac4c16c5SEgbert Eich 
3659ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3660ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3661ac4c16c5SEgbert Eich 		struct drm_connector *connector;
3662ac4c16c5SEgbert Eich 
3663ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3664ac4c16c5SEgbert Eich 			continue;
3665ac4c16c5SEgbert Eich 
3666ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3667ac4c16c5SEgbert Eich 
3668ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
3669ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
3670ac4c16c5SEgbert Eich 
3671ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
3672ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
3673ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3674ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
3675ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
3676ac4c16c5SEgbert Eich 				if (!connector->polled)
3677ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
3678ac4c16c5SEgbert Eich 			}
3679ac4c16c5SEgbert Eich 		}
3680ac4c16c5SEgbert Eich 	}
3681ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
3682ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
3683ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3684ac4c16c5SEgbert Eich }
3685ac4c16c5SEgbert Eich 
3686f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
3687f71d4af4SJesse Barnes {
36888b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
36898b2e326dSChris Wilson 
36908b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
369199584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
3692c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
3693a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
36948b2e326dSChris Wilson 
369599584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
369699584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
369761bac78eSDaniel Vetter 		    (unsigned long) dev);
3698ac4c16c5SEgbert Eich 	setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3699ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
370061bac78eSDaniel Vetter 
370197a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
37029ee32feaSDaniel Vetter 
37034cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
37044cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
37054cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
37064cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3707f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3708f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3709391f75e2SVille Syrjälä 	} else {
3710391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
3711391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
3712f71d4af4SJesse Barnes 	}
3713f71d4af4SJesse Barnes 
3714c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
3715f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3716f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3717c2baf4b7SVille Syrjälä 	}
3718f71d4af4SJesse Barnes 
37197e231dbeSJesse Barnes 	if (IS_VALLEYVIEW(dev)) {
37207e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
37217e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
37227e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
37237e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
37247e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
37257e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
3726fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3727abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
3728abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
3729abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
3730abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
3731abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
3732abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
3733abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
3734abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3735f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
3736f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
3737f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
3738f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
3739f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
3740f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
3741f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
374282a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
3743f71d4af4SJesse Barnes 	} else {
3744c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
3745c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
3746c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
3747c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
3748c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
3749a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
3750a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
3751a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
3752a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
3753a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
375420afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3755c2798b19SChris Wilson 		} else {
3756a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
3757a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
3758a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
3759a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
3760bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3761c2798b19SChris Wilson 		}
3762f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
3763f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
3764f71d4af4SJesse Barnes 	}
3765f71d4af4SJesse Barnes }
376620afbda2SDaniel Vetter 
376720afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
376820afbda2SDaniel Vetter {
376920afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3770821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
3771821450c6SEgbert Eich 	struct drm_connector *connector;
3772b5ea2d56SDaniel Vetter 	unsigned long irqflags;
3773821450c6SEgbert Eich 	int i;
377420afbda2SDaniel Vetter 
3775821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
3776821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
3777821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3778821450c6SEgbert Eich 	}
3779821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
3780821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
3781821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
3782821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3783821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
3784821450c6SEgbert Eich 	}
3785b5ea2d56SDaniel Vetter 
3786b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3787b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
3788b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
378920afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
379020afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
3791b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
379220afbda2SDaniel Vetter }
3793c67a470bSPaulo Zanoni 
3794c67a470bSPaulo Zanoni /* Disable interrupts so we can allow Package C8+. */
3795c67a470bSPaulo Zanoni void hsw_pc8_disable_interrupts(struct drm_device *dev)
3796c67a470bSPaulo Zanoni {
3797c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3798c67a470bSPaulo Zanoni 	unsigned long irqflags;
3799c67a470bSPaulo Zanoni 
3800c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3801c67a470bSPaulo Zanoni 
3802c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
3803c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
3804c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
3805c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
3806c67a470bSPaulo Zanoni 	dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
3807c67a470bSPaulo Zanoni 
3808c67a470bSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, ~DE_PCH_EVENT_IVB);
3809c67a470bSPaulo Zanoni 	ibx_disable_display_interrupt(dev_priv, ~SDE_HOTPLUG_MASK_CPT);
3810c67a470bSPaulo Zanoni 	ilk_disable_gt_irq(dev_priv, 0xffffffff);
3811c67a470bSPaulo Zanoni 	snb_disable_pm_irq(dev_priv, 0xffffffff);
3812c67a470bSPaulo Zanoni 
3813c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = true;
3814c67a470bSPaulo Zanoni 
3815c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3816c67a470bSPaulo Zanoni }
3817c67a470bSPaulo Zanoni 
3818c67a470bSPaulo Zanoni /* Restore interrupts so we can recover from Package C8+. */
3819c67a470bSPaulo Zanoni void hsw_pc8_restore_interrupts(struct drm_device *dev)
3820c67a470bSPaulo Zanoni {
3821c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3822c67a470bSPaulo Zanoni 	unsigned long irqflags;
3823c67a470bSPaulo Zanoni 	uint32_t val, expected;
3824c67a470bSPaulo Zanoni 
3825c67a470bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3826c67a470bSPaulo Zanoni 
3827c67a470bSPaulo Zanoni 	val = I915_READ(DEIMR);
3828c67a470bSPaulo Zanoni 	expected = ~DE_PCH_EVENT_IVB;
3829c67a470bSPaulo Zanoni 	WARN(val != expected, "DEIMR is 0x%08x, not 0x%08x\n", val, expected);
3830c67a470bSPaulo Zanoni 
3831c67a470bSPaulo Zanoni 	val = I915_READ(SDEIMR) & ~SDE_HOTPLUG_MASK_CPT;
3832c67a470bSPaulo Zanoni 	expected = ~SDE_HOTPLUG_MASK_CPT;
3833c67a470bSPaulo Zanoni 	WARN(val != expected, "SDEIMR non-HPD bits are 0x%08x, not 0x%08x\n",
3834c67a470bSPaulo Zanoni 	     val, expected);
3835c67a470bSPaulo Zanoni 
3836c67a470bSPaulo Zanoni 	val = I915_READ(GTIMR);
3837c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3838c67a470bSPaulo Zanoni 	WARN(val != expected, "GTIMR is 0x%08x, not 0x%08x\n", val, expected);
3839c67a470bSPaulo Zanoni 
3840c67a470bSPaulo Zanoni 	val = I915_READ(GEN6_PMIMR);
3841c67a470bSPaulo Zanoni 	expected = 0xffffffff;
3842c67a470bSPaulo Zanoni 	WARN(val != expected, "GEN6_PMIMR is 0x%08x, not 0x%08x\n", val,
3843c67a470bSPaulo Zanoni 	     expected);
3844c67a470bSPaulo Zanoni 
3845c67a470bSPaulo Zanoni 	dev_priv->pc8.irqs_disabled = false;
3846c67a470bSPaulo Zanoni 
3847c67a470bSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
3848c67a470bSPaulo Zanoni 	ibx_enable_display_interrupt(dev_priv,
3849c67a470bSPaulo Zanoni 				     ~dev_priv->pc8.regsave.sdeimr &
3850c67a470bSPaulo Zanoni 				     ~SDE_HOTPLUG_MASK_CPT);
3851c67a470bSPaulo Zanoni 	ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
3852c67a470bSPaulo Zanoni 	snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
3853c67a470bSPaulo Zanoni 	I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
3854c67a470bSPaulo Zanoni 
3855c67a470bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3856c67a470bSPaulo Zanoni }
3857