1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33760285e7SDavid Howells #include <drm/drmP.h> 34760285e7SDavid Howells #include <drm/i915_drm.h> 35c0e09200SDave Airlie #include "i915_drv.h" 361c5d22f7SChris Wilson #include "i915_trace.h" 3779e53945SJesse Barnes #include "intel_drv.h" 38c0e09200SDave Airlie 39036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 40995b6762SChris Wilson static void 41f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 42036a4a7dSZhenyu Wang { 431ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != 0) { 441ec14ad3SChris Wilson dev_priv->irq_mask &= ~mask; 451ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 463143a2bfSChris Wilson POSTING_READ(DEIMR); 47036a4a7dSZhenyu Wang } 48036a4a7dSZhenyu Wang } 49036a4a7dSZhenyu Wang 50036a4a7dSZhenyu Wang static inline void 51f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 52036a4a7dSZhenyu Wang { 531ec14ad3SChris Wilson if ((dev_priv->irq_mask & mask) != mask) { 541ec14ad3SChris Wilson dev_priv->irq_mask |= mask; 551ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 563143a2bfSChris Wilson POSTING_READ(DEIMR); 57036a4a7dSZhenyu Wang } 58036a4a7dSZhenyu Wang } 59036a4a7dSZhenyu Wang 607c463586SKeith Packard void 617c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 627c463586SKeith Packard { 637c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 649db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 657c463586SKeith Packard 667c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 677c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 687c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 693143a2bfSChris Wilson POSTING_READ(reg); 707c463586SKeith Packard } 717c463586SKeith Packard } 727c463586SKeith Packard 737c463586SKeith Packard void 747c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 757c463586SKeith Packard { 767c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 779db4a9c7SJesse Barnes u32 reg = PIPESTAT(pipe); 787c463586SKeith Packard 797c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 807c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 813143a2bfSChris Wilson POSTING_READ(reg); 827c463586SKeith Packard } 837c463586SKeith Packard } 847c463586SKeith Packard 85c0e09200SDave Airlie /** 8601c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 8701c66889SZhao Yakui */ 8801c66889SZhao Yakui void intel_enable_asle(struct drm_device *dev) 8901c66889SZhao Yakui { 901ec14ad3SChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 911ec14ad3SChris Wilson unsigned long irqflags; 921ec14ad3SChris Wilson 937e231dbeSJesse Barnes /* FIXME: opregion/asle for VLV */ 947e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) 957e231dbeSJesse Barnes return; 967e231dbeSJesse Barnes 971ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 9801c66889SZhao Yakui 99c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 100f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 101edcb49caSZhao Yakui else { 10201c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 103d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 104a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 105edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 106d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 107edcb49caSZhao Yakui } 1081ec14ad3SChris Wilson 1091ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 11001c66889SZhao Yakui } 11101c66889SZhao Yakui 11201c66889SZhao Yakui /** 1130a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1140a3e67a4SJesse Barnes * @dev: DRM device 1150a3e67a4SJesse Barnes * @pipe: pipe to check 1160a3e67a4SJesse Barnes * 1170a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1180a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1190a3e67a4SJesse Barnes * before reading such registers if unsure. 1200a3e67a4SJesse Barnes */ 1210a3e67a4SJesse Barnes static int 1220a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1230a3e67a4SJesse Barnes { 1240a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 125702e7a56SPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 126702e7a56SPaulo Zanoni pipe); 127702e7a56SPaulo Zanoni 128702e7a56SPaulo Zanoni return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; 1290a3e67a4SJesse Barnes } 1300a3e67a4SJesse Barnes 13142f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 13242f52ef8SKeith Packard * we use as a pipe index 13342f52ef8SKeith Packard */ 134f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 1350a3e67a4SJesse Barnes { 1360a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1370a3e67a4SJesse Barnes unsigned long high_frame; 1380a3e67a4SJesse Barnes unsigned long low_frame; 1395eddb70bSChris Wilson u32 high1, high2, low; 1400a3e67a4SJesse Barnes 1410a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 14244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1439db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1440a3e67a4SJesse Barnes return 0; 1450a3e67a4SJesse Barnes } 1460a3e67a4SJesse Barnes 1479db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 1489db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 1495eddb70bSChris Wilson 1500a3e67a4SJesse Barnes /* 1510a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 1520a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 1530a3e67a4SJesse Barnes * register. 1540a3e67a4SJesse Barnes */ 1550a3e67a4SJesse Barnes do { 1565eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1575eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 1585eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 1590a3e67a4SJesse Barnes } while (high1 != high2); 1600a3e67a4SJesse Barnes 1615eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 1625eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 1635eddb70bSChris Wilson return (high1 << 8) | low; 1640a3e67a4SJesse Barnes } 1650a3e67a4SJesse Barnes 166f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 1679880b7a5SJesse Barnes { 1689880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1699db4a9c7SJesse Barnes int reg = PIPE_FRMCOUNT_GM45(pipe); 1709880b7a5SJesse Barnes 1719880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 17244d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 1739db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1749880b7a5SJesse Barnes return 0; 1759880b7a5SJesse Barnes } 1769880b7a5SJesse Barnes 1779880b7a5SJesse Barnes return I915_READ(reg); 1789880b7a5SJesse Barnes } 1799880b7a5SJesse Barnes 180f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, 1810af7e4dfSMario Kleiner int *vpos, int *hpos) 1820af7e4dfSMario Kleiner { 1830af7e4dfSMario Kleiner drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1840af7e4dfSMario Kleiner u32 vbl = 0, position = 0; 1850af7e4dfSMario Kleiner int vbl_start, vbl_end, htotal, vtotal; 1860af7e4dfSMario Kleiner bool in_vbl = true; 1870af7e4dfSMario Kleiner int ret = 0; 188fe2b8f9dSPaulo Zanoni enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, 189fe2b8f9dSPaulo Zanoni pipe); 1900af7e4dfSMario Kleiner 1910af7e4dfSMario Kleiner if (!i915_pipe_enabled(dev, pipe)) { 1920af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 1939db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 1940af7e4dfSMario Kleiner return 0; 1950af7e4dfSMario Kleiner } 1960af7e4dfSMario Kleiner 1970af7e4dfSMario Kleiner /* Get vtotal. */ 198fe2b8f9dSPaulo Zanoni vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 1990af7e4dfSMario Kleiner 2000af7e4dfSMario Kleiner if (INTEL_INFO(dev)->gen >= 4) { 2010af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 2020af7e4dfSMario Kleiner * scanout position from Display scan line register. 2030af7e4dfSMario Kleiner */ 2040af7e4dfSMario Kleiner position = I915_READ(PIPEDSL(pipe)); 2050af7e4dfSMario Kleiner 2060af7e4dfSMario Kleiner /* Decode into vertical scanout position. Don't have 2070af7e4dfSMario Kleiner * horizontal scanout position. 2080af7e4dfSMario Kleiner */ 2090af7e4dfSMario Kleiner *vpos = position & 0x1fff; 2100af7e4dfSMario Kleiner *hpos = 0; 2110af7e4dfSMario Kleiner } else { 2120af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 2130af7e4dfSMario Kleiner * We can split this into vertical and horizontal 2140af7e4dfSMario Kleiner * scanout position. 2150af7e4dfSMario Kleiner */ 2160af7e4dfSMario Kleiner position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 2170af7e4dfSMario Kleiner 218fe2b8f9dSPaulo Zanoni htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); 2190af7e4dfSMario Kleiner *vpos = position / htotal; 2200af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 2210af7e4dfSMario Kleiner } 2220af7e4dfSMario Kleiner 2230af7e4dfSMario Kleiner /* Query vblank area. */ 224fe2b8f9dSPaulo Zanoni vbl = I915_READ(VBLANK(cpu_transcoder)); 2250af7e4dfSMario Kleiner 2260af7e4dfSMario Kleiner /* Test position against vblank region. */ 2270af7e4dfSMario Kleiner vbl_start = vbl & 0x1fff; 2280af7e4dfSMario Kleiner vbl_end = (vbl >> 16) & 0x1fff; 2290af7e4dfSMario Kleiner 2300af7e4dfSMario Kleiner if ((*vpos < vbl_start) || (*vpos > vbl_end)) 2310af7e4dfSMario Kleiner in_vbl = false; 2320af7e4dfSMario Kleiner 2330af7e4dfSMario Kleiner /* Inside "upper part" of vblank area? Apply corrective offset: */ 2340af7e4dfSMario Kleiner if (in_vbl && (*vpos >= vbl_start)) 2350af7e4dfSMario Kleiner *vpos = *vpos - vtotal; 2360af7e4dfSMario Kleiner 2370af7e4dfSMario Kleiner /* Readouts valid? */ 2380af7e4dfSMario Kleiner if (vbl > 0) 2390af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 2400af7e4dfSMario Kleiner 2410af7e4dfSMario Kleiner /* In vblank? */ 2420af7e4dfSMario Kleiner if (in_vbl) 2430af7e4dfSMario Kleiner ret |= DRM_SCANOUTPOS_INVBL; 2440af7e4dfSMario Kleiner 2450af7e4dfSMario Kleiner return ret; 2460af7e4dfSMario Kleiner } 2470af7e4dfSMario Kleiner 248f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, 2490af7e4dfSMario Kleiner int *max_error, 2500af7e4dfSMario Kleiner struct timeval *vblank_time, 2510af7e4dfSMario Kleiner unsigned flags) 2520af7e4dfSMario Kleiner { 2534041b853SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 2544041b853SChris Wilson struct drm_crtc *crtc; 2550af7e4dfSMario Kleiner 2564041b853SChris Wilson if (pipe < 0 || pipe >= dev_priv->num_pipe) { 2574041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2580af7e4dfSMario Kleiner return -EINVAL; 2590af7e4dfSMario Kleiner } 2600af7e4dfSMario Kleiner 2610af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 2624041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 2634041b853SChris Wilson if (crtc == NULL) { 2644041b853SChris Wilson DRM_ERROR("Invalid crtc %d\n", pipe); 2654041b853SChris Wilson return -EINVAL; 2664041b853SChris Wilson } 2674041b853SChris Wilson 2684041b853SChris Wilson if (!crtc->enabled) { 2694041b853SChris Wilson DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); 2704041b853SChris Wilson return -EBUSY; 2714041b853SChris Wilson } 2720af7e4dfSMario Kleiner 2730af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 2744041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 2754041b853SChris Wilson vblank_time, flags, 2764041b853SChris Wilson crtc); 2770af7e4dfSMario Kleiner } 2780af7e4dfSMario Kleiner 2795ca58282SJesse Barnes /* 2805ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2815ca58282SJesse Barnes */ 2825ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2835ca58282SJesse Barnes { 2845ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2855ca58282SJesse Barnes hotplug_work); 2865ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 287c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2884ef69c7aSChris Wilson struct intel_encoder *encoder; 2895ca58282SJesse Barnes 29052d7ecedSDaniel Vetter /* HPD irq before everything is fully set up. */ 29152d7ecedSDaniel Vetter if (!dev_priv->enable_hotplug_processing) 29252d7ecedSDaniel Vetter return; 29352d7ecedSDaniel Vetter 294a65e34c7SKeith Packard mutex_lock(&mode_config->mutex); 295e67189abSJesse Barnes DRM_DEBUG_KMS("running encoder hotplug functions\n"); 296e67189abSJesse Barnes 2974ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2984ef69c7aSChris Wilson if (encoder->hot_plug) 2994ef69c7aSChris Wilson encoder->hot_plug(encoder); 300c31c4ba3SKeith Packard 30140ee3381SKeith Packard mutex_unlock(&mode_config->mutex); 30240ee3381SKeith Packard 3035ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 304eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 3055ca58282SJesse Barnes } 3065ca58282SJesse Barnes 30773edd18fSDaniel Vetter static void ironlake_handle_rps_change(struct drm_device *dev) 308f97108d1SJesse Barnes { 309f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 310b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 3119270388eSDaniel Vetter u8 new_delay; 3129270388eSDaniel Vetter unsigned long flags; 3139270388eSDaniel Vetter 3149270388eSDaniel Vetter spin_lock_irqsave(&mchdev_lock, flags); 315f97108d1SJesse Barnes 31673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 31773edd18fSDaniel Vetter 31820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 3199270388eSDaniel Vetter 3207648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 321b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 322b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 323f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 324f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 325f97108d1SJesse Barnes 326f97108d1SJesse Barnes /* Handle RCS change request from hw */ 327b5b72e89SMatthew Garrett if (busy_up > max_avg) { 32820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 32920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 33020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 33120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 332b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 33320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 33420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 33520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 33620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 337f97108d1SJesse Barnes } 338f97108d1SJesse Barnes 3397648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 34020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 341f97108d1SJesse Barnes 3429270388eSDaniel Vetter spin_unlock_irqrestore(&mchdev_lock, flags); 3439270388eSDaniel Vetter 344f97108d1SJesse Barnes return; 345f97108d1SJesse Barnes } 346f97108d1SJesse Barnes 347549f7365SChris Wilson static void notify_ring(struct drm_device *dev, 348549f7365SChris Wilson struct intel_ring_buffer *ring) 349549f7365SChris Wilson { 350549f7365SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 3519862e600SChris Wilson 352475553deSChris Wilson if (ring->obj == NULL) 353475553deSChris Wilson return; 354475553deSChris Wilson 355b2eadbc8SChris Wilson trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); 3569862e600SChris Wilson 357549f7365SChris Wilson wake_up_all(&ring->irq_queue); 3583e0dc6b0SBen Widawsky if (i915_enable_hangcheck) { 35999584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 36099584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 361cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 3623e0dc6b0SBen Widawsky } 363549f7365SChris Wilson } 364549f7365SChris Wilson 3654912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 3663b8d8d91SJesse Barnes { 3674912d041SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 368c6a828d3SDaniel Vetter rps.work); 3694912d041SBen Widawsky u32 pm_iir, pm_imr; 3707b9e0ae6SChris Wilson u8 new_delay; 3713b8d8d91SJesse Barnes 372c6a828d3SDaniel Vetter spin_lock_irq(&dev_priv->rps.lock); 373c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 374c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 3754912d041SBen Widawsky pm_imr = I915_READ(GEN6_PMIMR); 376a9e2641dSDaniel Vetter I915_WRITE(GEN6_PMIMR, 0); 377c6a828d3SDaniel Vetter spin_unlock_irq(&dev_priv->rps.lock); 3784912d041SBen Widawsky 3797b9e0ae6SChris Wilson if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) 3803b8d8d91SJesse Barnes return; 3813b8d8d91SJesse Barnes 3824fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 3837b9e0ae6SChris Wilson 3847b9e0ae6SChris Wilson if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) 385c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay + 1; 3867b9e0ae6SChris Wilson else 387c6a828d3SDaniel Vetter new_delay = dev_priv->rps.cur_delay - 1; 3883b8d8d91SJesse Barnes 38979249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 39079249636SBen Widawsky * interrupt 39179249636SBen Widawsky */ 39279249636SBen Widawsky if (!(new_delay > dev_priv->rps.max_delay || 39379249636SBen Widawsky new_delay < dev_priv->rps.min_delay)) { 3944912d041SBen Widawsky gen6_set_rps(dev_priv->dev, new_delay); 39579249636SBen Widawsky } 3963b8d8d91SJesse Barnes 3974fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 3983b8d8d91SJesse Barnes } 3993b8d8d91SJesse Barnes 400e3689190SBen Widawsky 401e3689190SBen Widawsky /** 402e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 403e3689190SBen Widawsky * occurred. 404e3689190SBen Widawsky * @work: workqueue struct 405e3689190SBen Widawsky * 406e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 407e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 408e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 409e3689190SBen Widawsky */ 410e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 411e3689190SBen Widawsky { 412e3689190SBen Widawsky drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 413a4da4fa4SDaniel Vetter l3_parity.error_work); 414e3689190SBen Widawsky u32 error_status, row, bank, subbank; 415e3689190SBen Widawsky char *parity_event[5]; 416e3689190SBen Widawsky uint32_t misccpctl; 417e3689190SBen Widawsky unsigned long flags; 418e3689190SBen Widawsky 419e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 420e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 421e3689190SBen Widawsky * any time we access those registers. 422e3689190SBen Widawsky */ 423e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 424e3689190SBen Widawsky 425e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 426e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 427e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 428e3689190SBen Widawsky 429e3689190SBen Widawsky error_status = I915_READ(GEN7_L3CDERRST1); 430e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 431e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 432e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 433e3689190SBen Widawsky 434e3689190SBen Widawsky I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | 435e3689190SBen Widawsky GEN7_L3CDERRST1_ENABLE); 436e3689190SBen Widawsky POSTING_READ(GEN7_L3CDERRST1); 437e3689190SBen Widawsky 438e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 439e3689190SBen Widawsky 440e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 441e3689190SBen Widawsky dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 442e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 443e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 444e3689190SBen Widawsky 445e3689190SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 446e3689190SBen Widawsky 447e3689190SBen Widawsky parity_event[0] = "L3_PARITY_ERROR=1"; 448e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 449e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 450e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 451e3689190SBen Widawsky parity_event[4] = NULL; 452e3689190SBen Widawsky 453e3689190SBen Widawsky kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, 454e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 455e3689190SBen Widawsky 456e3689190SBen Widawsky DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", 457e3689190SBen Widawsky row, bank, subbank); 458e3689190SBen Widawsky 459e3689190SBen Widawsky kfree(parity_event[3]); 460e3689190SBen Widawsky kfree(parity_event[2]); 461e3689190SBen Widawsky kfree(parity_event[1]); 462e3689190SBen Widawsky } 463e3689190SBen Widawsky 464d2ba8470SDaniel Vetter static void ivybridge_handle_parity_error(struct drm_device *dev) 465e3689190SBen Widawsky { 466e3689190SBen Widawsky drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 467e3689190SBen Widawsky unsigned long flags; 468e3689190SBen Widawsky 469e1ef7cc2SBen Widawsky if (!HAS_L3_GPU_CACHE(dev)) 470e3689190SBen Widawsky return; 471e3689190SBen Widawsky 472e3689190SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, flags); 473e3689190SBen Widawsky dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 474e3689190SBen Widawsky I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 475e3689190SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, flags); 476e3689190SBen Widawsky 477a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 478e3689190SBen Widawsky } 479e3689190SBen Widawsky 480e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 481e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 482e7b4c6b1SDaniel Vetter u32 gt_iir) 483e7b4c6b1SDaniel Vetter { 484e7b4c6b1SDaniel Vetter 485e7b4c6b1SDaniel Vetter if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | 486e7b4c6b1SDaniel Vetter GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) 487e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 488e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BSD_USER_INTERRUPT) 489e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 490e7b4c6b1SDaniel Vetter if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) 491e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[BCS]); 492e7b4c6b1SDaniel Vetter 493e7b4c6b1SDaniel Vetter if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | 494e7b4c6b1SDaniel Vetter GT_GEN6_BSD_CS_ERROR_INTERRUPT | 495e7b4c6b1SDaniel Vetter GT_RENDER_CS_ERROR_INTERRUPT)) { 496e7b4c6b1SDaniel Vetter DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); 497e7b4c6b1SDaniel Vetter i915_handle_error(dev, false); 498e7b4c6b1SDaniel Vetter } 499e3689190SBen Widawsky 500e3689190SBen Widawsky if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) 501e3689190SBen Widawsky ivybridge_handle_parity_error(dev); 502e7b4c6b1SDaniel Vetter } 503e7b4c6b1SDaniel Vetter 504fc6826d1SChris Wilson static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, 505fc6826d1SChris Wilson u32 pm_iir) 506fc6826d1SChris Wilson { 507fc6826d1SChris Wilson unsigned long flags; 508fc6826d1SChris Wilson 509fc6826d1SChris Wilson /* 510fc6826d1SChris Wilson * IIR bits should never already be set because IMR should 511fc6826d1SChris Wilson * prevent an interrupt from being shown in IIR. The warning 512fc6826d1SChris Wilson * displays a case where we've unsafely cleared 513c6a828d3SDaniel Vetter * dev_priv->rps.pm_iir. Although missing an interrupt of the same 514fc6826d1SChris Wilson * type is not a problem, it displays a problem in the logic. 515fc6826d1SChris Wilson * 516c6a828d3SDaniel Vetter * The mask bit in IMR is cleared by dev_priv->rps.work. 517fc6826d1SChris Wilson */ 518fc6826d1SChris Wilson 519c6a828d3SDaniel Vetter spin_lock_irqsave(&dev_priv->rps.lock, flags); 520c6a828d3SDaniel Vetter dev_priv->rps.pm_iir |= pm_iir; 521c6a828d3SDaniel Vetter I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); 522fc6826d1SChris Wilson POSTING_READ(GEN6_PMIMR); 523c6a828d3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->rps.lock, flags); 524fc6826d1SChris Wilson 525c6a828d3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 526fc6826d1SChris Wilson } 527fc6826d1SChris Wilson 528515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 529515ac2bbSDaniel Vetter { 53028c70f16SDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 53128c70f16SDaniel Vetter 53228c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 533515ac2bbSDaniel Vetter } 534515ac2bbSDaniel Vetter 535ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 536ce99c256SDaniel Vetter { 5379ee32feaSDaniel Vetter struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private; 5389ee32feaSDaniel Vetter 5399ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 540ce99c256SDaniel Vetter } 541ce99c256SDaniel Vetter 542ff1f525eSDaniel Vetter static irqreturn_t valleyview_irq_handler(int irq, void *arg) 5437e231dbeSJesse Barnes { 5447e231dbeSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 5457e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 5467e231dbeSJesse Barnes u32 iir, gt_iir, pm_iir; 5477e231dbeSJesse Barnes irqreturn_t ret = IRQ_NONE; 5487e231dbeSJesse Barnes unsigned long irqflags; 5497e231dbeSJesse Barnes int pipe; 5507e231dbeSJesse Barnes u32 pipe_stats[I915_MAX_PIPES]; 5517e231dbeSJesse Barnes 5527e231dbeSJesse Barnes atomic_inc(&dev_priv->irq_received); 5537e231dbeSJesse Barnes 5547e231dbeSJesse Barnes while (true) { 5557e231dbeSJesse Barnes iir = I915_READ(VLV_IIR); 5567e231dbeSJesse Barnes gt_iir = I915_READ(GTIIR); 5577e231dbeSJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 5587e231dbeSJesse Barnes 5597e231dbeSJesse Barnes if (gt_iir == 0 && pm_iir == 0 && iir == 0) 5607e231dbeSJesse Barnes goto out; 5617e231dbeSJesse Barnes 5627e231dbeSJesse Barnes ret = IRQ_HANDLED; 5637e231dbeSJesse Barnes 564e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 5657e231dbeSJesse Barnes 5667e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 5677e231dbeSJesse Barnes for_each_pipe(pipe) { 5687e231dbeSJesse Barnes int reg = PIPESTAT(pipe); 5697e231dbeSJesse Barnes pipe_stats[pipe] = I915_READ(reg); 5707e231dbeSJesse Barnes 5717e231dbeSJesse Barnes /* 5727e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 5737e231dbeSJesse Barnes */ 5747e231dbeSJesse Barnes if (pipe_stats[pipe] & 0x8000ffff) { 5757e231dbeSJesse Barnes if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 5767e231dbeSJesse Barnes DRM_DEBUG_DRIVER("pipe %c underrun\n", 5777e231dbeSJesse Barnes pipe_name(pipe)); 5787e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 5797e231dbeSJesse Barnes } 5807e231dbeSJesse Barnes } 5817e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 5827e231dbeSJesse Barnes 58331acc7f5SJesse Barnes for_each_pipe(pipe) { 58431acc7f5SJesse Barnes if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) 58531acc7f5SJesse Barnes drm_handle_vblank(dev, pipe); 58631acc7f5SJesse Barnes 58731acc7f5SJesse Barnes if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { 58831acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 58931acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 59031acc7f5SJesse Barnes } 59131acc7f5SJesse Barnes } 59231acc7f5SJesse Barnes 5937e231dbeSJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 5947e231dbeSJesse Barnes if (iir & I915_DISPLAY_PORT_INTERRUPT) { 5957e231dbeSJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 5967e231dbeSJesse Barnes 5977e231dbeSJesse Barnes DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 5987e231dbeSJesse Barnes hotplug_status); 5997e231dbeSJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 6007e231dbeSJesse Barnes queue_work(dev_priv->wq, 6017e231dbeSJesse Barnes &dev_priv->hotplug_work); 6027e231dbeSJesse Barnes 6037e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 6047e231dbeSJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 6057e231dbeSJesse Barnes } 6067e231dbeSJesse Barnes 607515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 608515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 6097e231dbeSJesse Barnes 610fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 611fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 6127e231dbeSJesse Barnes 6137e231dbeSJesse Barnes I915_WRITE(GTIIR, gt_iir); 6147e231dbeSJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 6157e231dbeSJesse Barnes I915_WRITE(VLV_IIR, iir); 6167e231dbeSJesse Barnes } 6177e231dbeSJesse Barnes 6187e231dbeSJesse Barnes out: 6197e231dbeSJesse Barnes return ret; 6207e231dbeSJesse Barnes } 6217e231dbeSJesse Barnes 62223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 623776ad806SJesse Barnes { 624776ad806SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 6259db4a9c7SJesse Barnes int pipe; 626776ad806SJesse Barnes 62776e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK) 62876e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 62976e43830SDaniel Vetter 630776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_POWER_MASK) 631776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 632776ad806SJesse Barnes (pch_iir & SDE_AUDIO_POWER_MASK) >> 633776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 634776ad806SJesse Barnes 635ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 636ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 637ce99c256SDaniel Vetter 638776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 639515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 640776ad806SJesse Barnes 641776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 642776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 643776ad806SJesse Barnes 644776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 645776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 646776ad806SJesse Barnes 647776ad806SJesse Barnes if (pch_iir & SDE_POISON) 648776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 649776ad806SJesse Barnes 6509db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 6519db4a9c7SJesse Barnes for_each_pipe(pipe) 6529db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 6539db4a9c7SJesse Barnes pipe_name(pipe), 6549db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 655776ad806SJesse Barnes 656776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 657776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 658776ad806SJesse Barnes 659776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 660776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 661776ad806SJesse Barnes 662776ad806SJesse Barnes if (pch_iir & SDE_TRANSB_FIFO_UNDER) 663776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); 664776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 665776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); 666776ad806SJesse Barnes } 667776ad806SJesse Barnes 66823e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 66923e81d69SAdam Jackson { 67023e81d69SAdam Jackson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 67123e81d69SAdam Jackson int pipe; 67223e81d69SAdam Jackson 67376e43830SDaniel Vetter if (pch_iir & SDE_HOTPLUG_MASK_CPT) 67476e43830SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->hotplug_work); 67576e43830SDaniel Vetter 67623e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) 67723e81d69SAdam Jackson DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 67823e81d69SAdam Jackson (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 67923e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 68023e81d69SAdam Jackson 68123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 682ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 68323e81d69SAdam Jackson 68423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 685515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 68623e81d69SAdam Jackson 68723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 68823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 68923e81d69SAdam Jackson 69023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 69123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 69223e81d69SAdam Jackson 69323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 69423e81d69SAdam Jackson for_each_pipe(pipe) 69523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 69623e81d69SAdam Jackson pipe_name(pipe), 69723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 69823e81d69SAdam Jackson } 69923e81d69SAdam Jackson 700ff1f525eSDaniel Vetter static irqreturn_t ivybridge_irq_handler(int irq, void *arg) 701b1f14ad0SJesse Barnes { 702b1f14ad0SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 703b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 7040e43406bSChris Wilson u32 de_iir, gt_iir, de_ier, pm_iir; 7050e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 7060e43406bSChris Wilson int i; 707b1f14ad0SJesse Barnes 708b1f14ad0SJesse Barnes atomic_inc(&dev_priv->irq_received); 709b1f14ad0SJesse Barnes 710b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 711b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 712b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7130e43406bSChris Wilson 7140e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 7150e43406bSChris Wilson if (gt_iir) { 7160e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 7170e43406bSChris Wilson I915_WRITE(GTIIR, gt_iir); 7180e43406bSChris Wilson ret = IRQ_HANDLED; 7190e43406bSChris Wilson } 720b1f14ad0SJesse Barnes 721b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 7220e43406bSChris Wilson if (de_iir) { 723ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A_IVB) 724ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 725ce99c256SDaniel Vetter 726b1f14ad0SJesse Barnes if (de_iir & DE_GSE_IVB) 727b1f14ad0SJesse Barnes intel_opregion_gse_intr(dev); 728b1f14ad0SJesse Barnes 7290e43406bSChris Wilson for (i = 0; i < 3; i++) { 73074d44445SDaniel Vetter if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) 73174d44445SDaniel Vetter drm_handle_vblank(dev, i); 7320e43406bSChris Wilson if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { 7330e43406bSChris Wilson intel_prepare_page_flip(dev, i); 7340e43406bSChris Wilson intel_finish_page_flip_plane(dev, i); 735b1f14ad0SJesse Barnes } 736b1f14ad0SJesse Barnes } 737b1f14ad0SJesse Barnes 738b1f14ad0SJesse Barnes /* check event from PCH */ 739b1f14ad0SJesse Barnes if (de_iir & DE_PCH_EVENT_IVB) { 7400e43406bSChris Wilson u32 pch_iir = I915_READ(SDEIIR); 7410e43406bSChris Wilson 74223e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 7430e43406bSChris Wilson 7440e43406bSChris Wilson /* clear PCH hotplug event before clear CPU irq */ 7450e43406bSChris Wilson I915_WRITE(SDEIIR, pch_iir); 746b1f14ad0SJesse Barnes } 747b1f14ad0SJesse Barnes 7480e43406bSChris Wilson I915_WRITE(DEIIR, de_iir); 7490e43406bSChris Wilson ret = IRQ_HANDLED; 7500e43406bSChris Wilson } 7510e43406bSChris Wilson 7520e43406bSChris Wilson pm_iir = I915_READ(GEN6_PMIIR); 7530e43406bSChris Wilson if (pm_iir) { 754fc6826d1SChris Wilson if (pm_iir & GEN6_PM_DEFERRED_EVENTS) 755fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 756b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 7570e43406bSChris Wilson ret = IRQ_HANDLED; 7580e43406bSChris Wilson } 759b1f14ad0SJesse Barnes 760b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 761b1f14ad0SJesse Barnes POSTING_READ(DEIER); 762b1f14ad0SJesse Barnes 763b1f14ad0SJesse Barnes return ret; 764b1f14ad0SJesse Barnes } 765b1f14ad0SJesse Barnes 766e7b4c6b1SDaniel Vetter static void ilk_gt_irq_handler(struct drm_device *dev, 767e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 768e7b4c6b1SDaniel Vetter u32 gt_iir) 769e7b4c6b1SDaniel Vetter { 770e7b4c6b1SDaniel Vetter if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) 771e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[RCS]); 772e7b4c6b1SDaniel Vetter if (gt_iir & GT_BSD_USER_INTERRUPT) 773e7b4c6b1SDaniel Vetter notify_ring(dev, &dev_priv->ring[VCS]); 774e7b4c6b1SDaniel Vetter } 775e7b4c6b1SDaniel Vetter 776ff1f525eSDaniel Vetter static irqreturn_t ironlake_irq_handler(int irq, void *arg) 777036a4a7dSZhenyu Wang { 7784697995bSJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 779036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 780036a4a7dSZhenyu Wang int ret = IRQ_NONE; 781acd15b6cSDaniel Vetter u32 de_iir, gt_iir, de_ier, pm_iir; 782881f47b6SXiang, Haihao 7834697995bSJesse Barnes atomic_inc(&dev_priv->irq_received); 7844697995bSJesse Barnes 7852d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 7862d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 7872d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 7883143a2bfSChris Wilson POSTING_READ(DEIER); 7892d109a84SZou, Nanhai 790036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 791036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 7923b8d8d91SJesse Barnes pm_iir = I915_READ(GEN6_PMIIR); 793036a4a7dSZhenyu Wang 794acd15b6cSDaniel Vetter if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) 795c7c85101SZou Nan hai goto done; 796036a4a7dSZhenyu Wang 797036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 798036a4a7dSZhenyu Wang 799e7b4c6b1SDaniel Vetter if (IS_GEN5(dev)) 800e7b4c6b1SDaniel Vetter ilk_gt_irq_handler(dev, dev_priv, gt_iir); 801e7b4c6b1SDaniel Vetter else 802e7b4c6b1SDaniel Vetter snb_gt_irq_handler(dev, dev_priv, gt_iir); 803036a4a7dSZhenyu Wang 804ce99c256SDaniel Vetter if (de_iir & DE_AUX_CHANNEL_A) 805ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 806ce99c256SDaniel Vetter 80701c66889SZhao Yakui if (de_iir & DE_GSE) 8083b617967SChris Wilson intel_opregion_gse_intr(dev); 80901c66889SZhao Yakui 81074d44445SDaniel Vetter if (de_iir & DE_PIPEA_VBLANK) 81174d44445SDaniel Vetter drm_handle_vblank(dev, 0); 81274d44445SDaniel Vetter 81374d44445SDaniel Vetter if (de_iir & DE_PIPEB_VBLANK) 81474d44445SDaniel Vetter drm_handle_vblank(dev, 1); 81574d44445SDaniel Vetter 816f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 817013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 8182bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 819013d5aa2SJesse Barnes } 820013d5aa2SJesse Barnes 821f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 822f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 8232bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 824013d5aa2SJesse Barnes } 825c062df61SLi Peng 826c650156aSZhenyu Wang /* check event from PCH */ 827776ad806SJesse Barnes if (de_iir & DE_PCH_EVENT) { 828acd15b6cSDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 829acd15b6cSDaniel Vetter 83023e81d69SAdam Jackson if (HAS_PCH_CPT(dev)) 83123e81d69SAdam Jackson cpt_irq_handler(dev, pch_iir); 83223e81d69SAdam Jackson else 83323e81d69SAdam Jackson ibx_irq_handler(dev, pch_iir); 834acd15b6cSDaniel Vetter 835acd15b6cSDaniel Vetter /* should clear PCH hotplug event before clear CPU irq */ 836acd15b6cSDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 837776ad806SJesse Barnes } 838c650156aSZhenyu Wang 83973edd18fSDaniel Vetter if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 84073edd18fSDaniel Vetter ironlake_handle_rps_change(dev); 841f97108d1SJesse Barnes 842fc6826d1SChris Wilson if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) 843fc6826d1SChris Wilson gen6_queue_rps_work(dev_priv, pm_iir); 8443b8d8d91SJesse Barnes 845c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 846c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 8474912d041SBen Widawsky I915_WRITE(GEN6_PMIIR, pm_iir); 848036a4a7dSZhenyu Wang 849c7c85101SZou Nan hai done: 8502d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 8513143a2bfSChris Wilson POSTING_READ(DEIER); 8522d109a84SZou, Nanhai 853036a4a7dSZhenyu Wang return ret; 854036a4a7dSZhenyu Wang } 855036a4a7dSZhenyu Wang 8568a905236SJesse Barnes /** 8578a905236SJesse Barnes * i915_error_work_func - do process context error handling work 8588a905236SJesse Barnes * @work: work struct 8598a905236SJesse Barnes * 8608a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 8618a905236SJesse Barnes * was detected. 8628a905236SJesse Barnes */ 8638a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 8648a905236SJesse Barnes { 8651f83fee0SDaniel Vetter struct i915_gpu_error *error = container_of(work, struct i915_gpu_error, 8661f83fee0SDaniel Vetter work); 8671f83fee0SDaniel Vetter drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t, 8681f83fee0SDaniel Vetter gpu_error); 8698a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 870f69061beSDaniel Vetter struct intel_ring_buffer *ring; 871f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 872f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 873f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 874f69061beSDaniel Vetter int i, ret; 8758a905236SJesse Barnes 876f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 8778a905236SJesse Barnes 8787db0ba24SDaniel Vetter /* 8797db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 8807db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 8817db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 8827db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 8837db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 8847db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 8857db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 8867db0ba24SDaniel Vetter * work we don't need to worry about any other races. 8877db0ba24SDaniel Vetter */ 8887db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 88944d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 8907db0ba24SDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, 8917db0ba24SDaniel Vetter reset_event); 8921f83fee0SDaniel Vetter 893f69061beSDaniel Vetter ret = i915_reset(dev); 894f69061beSDaniel Vetter 895f69061beSDaniel Vetter if (ret == 0) { 896f69061beSDaniel Vetter /* 897f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 898f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 899f69061beSDaniel Vetter * complete. 900f69061beSDaniel Vetter * 901f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 902f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 903f69061beSDaniel Vetter * updates before 904f69061beSDaniel Vetter * the counter increment. 905f69061beSDaniel Vetter */ 906f69061beSDaniel Vetter smp_mb__before_atomic_inc(); 907f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 908f69061beSDaniel Vetter 909f69061beSDaniel Vetter kobject_uevent_env(&dev->primary->kdev.kobj, 910f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 9111f83fee0SDaniel Vetter } else { 9121f83fee0SDaniel Vetter atomic_set(&error->reset_counter, I915_WEDGED); 913f316a42cSBen Gamari } 9141f83fee0SDaniel Vetter 915f69061beSDaniel Vetter for_each_ring(ring, dev_priv, i) 916f69061beSDaniel Vetter wake_up_all(&ring->irq_queue); 917f69061beSDaniel Vetter 9181f83fee0SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 919f316a42cSBen Gamari } 9208a905236SJesse Barnes } 9218a905236SJesse Barnes 92285f9e50dSDaniel Vetter /* NB: please notice the memset */ 92385f9e50dSDaniel Vetter static void i915_get_extra_instdone(struct drm_device *dev, 92485f9e50dSDaniel Vetter uint32_t *instdone) 92585f9e50dSDaniel Vetter { 92685f9e50dSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 92785f9e50dSDaniel Vetter memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); 92885f9e50dSDaniel Vetter 92985f9e50dSDaniel Vetter switch(INTEL_INFO(dev)->gen) { 93085f9e50dSDaniel Vetter case 2: 93185f9e50dSDaniel Vetter case 3: 93285f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE); 93385f9e50dSDaniel Vetter break; 93485f9e50dSDaniel Vetter case 4: 93585f9e50dSDaniel Vetter case 5: 93685f9e50dSDaniel Vetter case 6: 93785f9e50dSDaniel Vetter instdone[0] = I915_READ(INSTDONE_I965); 93885f9e50dSDaniel Vetter instdone[1] = I915_READ(INSTDONE1); 93985f9e50dSDaniel Vetter break; 94085f9e50dSDaniel Vetter default: 94185f9e50dSDaniel Vetter WARN_ONCE(1, "Unsupported platform\n"); 94285f9e50dSDaniel Vetter case 7: 94385f9e50dSDaniel Vetter instdone[0] = I915_READ(GEN7_INSTDONE_1); 94485f9e50dSDaniel Vetter instdone[1] = I915_READ(GEN7_SC_INSTDONE); 94585f9e50dSDaniel Vetter instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); 94685f9e50dSDaniel Vetter instdone[3] = I915_READ(GEN7_ROW_INSTDONE); 94785f9e50dSDaniel Vetter break; 94885f9e50dSDaniel Vetter } 94985f9e50dSDaniel Vetter } 95085f9e50dSDaniel Vetter 9513bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 9529df30794SChris Wilson static struct drm_i915_error_object * 953bcfb2e28SChris Wilson i915_error_object_create(struct drm_i915_private *dev_priv, 95405394f39SChris Wilson struct drm_i915_gem_object *src) 9559df30794SChris Wilson { 9569df30794SChris Wilson struct drm_i915_error_object *dst; 9579da3da66SChris Wilson int i, count; 958e56660ddSChris Wilson u32 reloc_offset; 9599df30794SChris Wilson 96005394f39SChris Wilson if (src == NULL || src->pages == NULL) 9619df30794SChris Wilson return NULL; 9629df30794SChris Wilson 9639da3da66SChris Wilson count = src->base.size / PAGE_SIZE; 9649df30794SChris Wilson 9659da3da66SChris Wilson dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); 9669df30794SChris Wilson if (dst == NULL) 9679df30794SChris Wilson return NULL; 9689df30794SChris Wilson 96905394f39SChris Wilson reloc_offset = src->gtt_offset; 9709da3da66SChris Wilson for (i = 0; i < count; i++) { 971788885aeSAndrew Morton unsigned long flags; 972e56660ddSChris Wilson void *d; 973788885aeSAndrew Morton 974e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 9759df30794SChris Wilson if (d == NULL) 9769df30794SChris Wilson goto unwind; 977e56660ddSChris Wilson 978788885aeSAndrew Morton local_irq_save(flags); 9795d4545aeSBen Widawsky if (reloc_offset < dev_priv->gtt.mappable_end && 98074898d7eSDaniel Vetter src->has_global_gtt_mapping) { 981172975aaSChris Wilson void __iomem *s; 982172975aaSChris Wilson 983172975aaSChris Wilson /* Simply ignore tiling or any overlapping fence. 984172975aaSChris Wilson * It's part of the error state, and this hopefully 985172975aaSChris Wilson * captures what the GPU read. 986172975aaSChris Wilson */ 987172975aaSChris Wilson 9885d4545aeSBen Widawsky s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable, 9893e4d3af5SPeter Zijlstra reloc_offset); 990e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 9913e4d3af5SPeter Zijlstra io_mapping_unmap_atomic(s); 992960e3564SChris Wilson } else if (src->stolen) { 993960e3564SChris Wilson unsigned long offset; 994960e3564SChris Wilson 995960e3564SChris Wilson offset = dev_priv->mm.stolen_base; 996960e3564SChris Wilson offset += src->stolen->start; 997960e3564SChris Wilson offset += i << PAGE_SHIFT; 998960e3564SChris Wilson 9991a240d4dSDaniel Vetter memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE); 1000172975aaSChris Wilson } else { 10019da3da66SChris Wilson struct page *page; 1002172975aaSChris Wilson void *s; 1003172975aaSChris Wilson 10049da3da66SChris Wilson page = i915_gem_object_get_page(src, i); 1005172975aaSChris Wilson 10069da3da66SChris Wilson drm_clflush_pages(&page, 1); 10079da3da66SChris Wilson 10089da3da66SChris Wilson s = kmap_atomic(page); 1009172975aaSChris Wilson memcpy(d, s, PAGE_SIZE); 1010172975aaSChris Wilson kunmap_atomic(s); 1011172975aaSChris Wilson 10129da3da66SChris Wilson drm_clflush_pages(&page, 1); 1013172975aaSChris Wilson } 1014788885aeSAndrew Morton local_irq_restore(flags); 1015e56660ddSChris Wilson 10169da3da66SChris Wilson dst->pages[i] = d; 1017e56660ddSChris Wilson 1018e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 10199df30794SChris Wilson } 10209da3da66SChris Wilson dst->page_count = count; 102105394f39SChris Wilson dst->gtt_offset = src->gtt_offset; 10229df30794SChris Wilson 10239df30794SChris Wilson return dst; 10249df30794SChris Wilson 10259df30794SChris Wilson unwind: 10269da3da66SChris Wilson while (i--) 10279da3da66SChris Wilson kfree(dst->pages[i]); 10289df30794SChris Wilson kfree(dst); 10299df30794SChris Wilson return NULL; 10309df30794SChris Wilson } 10319df30794SChris Wilson 10329df30794SChris Wilson static void 10339df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 10349df30794SChris Wilson { 10359df30794SChris Wilson int page; 10369df30794SChris Wilson 10379df30794SChris Wilson if (obj == NULL) 10389df30794SChris Wilson return; 10399df30794SChris Wilson 10409df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 10419df30794SChris Wilson kfree(obj->pages[page]); 10429df30794SChris Wilson 10439df30794SChris Wilson kfree(obj); 10449df30794SChris Wilson } 10459df30794SChris Wilson 1046742cbee8SDaniel Vetter void 1047742cbee8SDaniel Vetter i915_error_state_free(struct kref *error_ref) 10489df30794SChris Wilson { 1049742cbee8SDaniel Vetter struct drm_i915_error_state *error = container_of(error_ref, 1050742cbee8SDaniel Vetter typeof(*error), ref); 1051e2f973d5SChris Wilson int i; 1052e2f973d5SChris Wilson 105352d39a21SChris Wilson for (i = 0; i < ARRAY_SIZE(error->ring); i++) { 105452d39a21SChris Wilson i915_error_object_free(error->ring[i].batchbuffer); 105552d39a21SChris Wilson i915_error_object_free(error->ring[i].ringbuffer); 105652d39a21SChris Wilson kfree(error->ring[i].requests); 105752d39a21SChris Wilson } 1058e2f973d5SChris Wilson 10599df30794SChris Wilson kfree(error->active_bo); 10606ef3d427SChris Wilson kfree(error->overlay); 10619df30794SChris Wilson kfree(error); 10629df30794SChris Wilson } 10631b50247aSChris Wilson static void capture_bo(struct drm_i915_error_buffer *err, 10641b50247aSChris Wilson struct drm_i915_gem_object *obj) 1065c724e8a9SChris Wilson { 1066c724e8a9SChris Wilson err->size = obj->base.size; 1067c724e8a9SChris Wilson err->name = obj->base.name; 10680201f1ecSChris Wilson err->rseqno = obj->last_read_seqno; 10690201f1ecSChris Wilson err->wseqno = obj->last_write_seqno; 1070c724e8a9SChris Wilson err->gtt_offset = obj->gtt_offset; 1071c724e8a9SChris Wilson err->read_domains = obj->base.read_domains; 1072c724e8a9SChris Wilson err->write_domain = obj->base.write_domain; 1073c724e8a9SChris Wilson err->fence_reg = obj->fence_reg; 1074c724e8a9SChris Wilson err->pinned = 0; 1075c724e8a9SChris Wilson if (obj->pin_count > 0) 1076c724e8a9SChris Wilson err->pinned = 1; 1077c724e8a9SChris Wilson if (obj->user_pin_count > 0) 1078c724e8a9SChris Wilson err->pinned = -1; 1079c724e8a9SChris Wilson err->tiling = obj->tiling_mode; 1080c724e8a9SChris Wilson err->dirty = obj->dirty; 1081c724e8a9SChris Wilson err->purgeable = obj->madv != I915_MADV_WILLNEED; 108296154f2fSDaniel Vetter err->ring = obj->ring ? obj->ring->id : -1; 108393dfb40cSChris Wilson err->cache_level = obj->cache_level; 10841b50247aSChris Wilson } 1085c724e8a9SChris Wilson 10861b50247aSChris Wilson static u32 capture_active_bo(struct drm_i915_error_buffer *err, 10871b50247aSChris Wilson int count, struct list_head *head) 10881b50247aSChris Wilson { 10891b50247aSChris Wilson struct drm_i915_gem_object *obj; 10901b50247aSChris Wilson int i = 0; 10911b50247aSChris Wilson 10921b50247aSChris Wilson list_for_each_entry(obj, head, mm_list) { 10931b50247aSChris Wilson capture_bo(err++, obj); 1094c724e8a9SChris Wilson if (++i == count) 1095c724e8a9SChris Wilson break; 10961b50247aSChris Wilson } 1097c724e8a9SChris Wilson 10981b50247aSChris Wilson return i; 10991b50247aSChris Wilson } 11001b50247aSChris Wilson 11011b50247aSChris Wilson static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, 11021b50247aSChris Wilson int count, struct list_head *head) 11031b50247aSChris Wilson { 11041b50247aSChris Wilson struct drm_i915_gem_object *obj; 11051b50247aSChris Wilson int i = 0; 11061b50247aSChris Wilson 11071b50247aSChris Wilson list_for_each_entry(obj, head, gtt_list) { 11081b50247aSChris Wilson if (obj->pin_count == 0) 11091b50247aSChris Wilson continue; 11101b50247aSChris Wilson 11111b50247aSChris Wilson capture_bo(err++, obj); 11121b50247aSChris Wilson if (++i == count) 11131b50247aSChris Wilson break; 1114c724e8a9SChris Wilson } 1115c724e8a9SChris Wilson 1116c724e8a9SChris Wilson return i; 1117c724e8a9SChris Wilson } 1118c724e8a9SChris Wilson 1119748ebc60SChris Wilson static void i915_gem_record_fences(struct drm_device *dev, 1120748ebc60SChris Wilson struct drm_i915_error_state *error) 1121748ebc60SChris Wilson { 1122748ebc60SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1123748ebc60SChris Wilson int i; 1124748ebc60SChris Wilson 1125748ebc60SChris Wilson /* Fences */ 1126748ebc60SChris Wilson switch (INTEL_INFO(dev)->gen) { 1127775d17b6SDaniel Vetter case 7: 1128748ebc60SChris Wilson case 6: 1129748ebc60SChris Wilson for (i = 0; i < 16; i++) 1130748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); 1131748ebc60SChris Wilson break; 1132748ebc60SChris Wilson case 5: 1133748ebc60SChris Wilson case 4: 1134748ebc60SChris Wilson for (i = 0; i < 16; i++) 1135748ebc60SChris Wilson error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); 1136748ebc60SChris Wilson break; 1137748ebc60SChris Wilson case 3: 1138748ebc60SChris Wilson if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) 1139748ebc60SChris Wilson for (i = 0; i < 8; i++) 1140748ebc60SChris Wilson error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); 1141748ebc60SChris Wilson case 2: 1142748ebc60SChris Wilson for (i = 0; i < 8; i++) 1143748ebc60SChris Wilson error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); 1144748ebc60SChris Wilson break; 1145748ebc60SChris Wilson 11467dbf9d6eSBen Widawsky default: 11477dbf9d6eSBen Widawsky BUG(); 1148748ebc60SChris Wilson } 1149748ebc60SChris Wilson } 1150748ebc60SChris Wilson 1151bcfb2e28SChris Wilson static struct drm_i915_error_object * 1152bcfb2e28SChris Wilson i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, 1153bcfb2e28SChris Wilson struct intel_ring_buffer *ring) 1154bcfb2e28SChris Wilson { 1155bcfb2e28SChris Wilson struct drm_i915_gem_object *obj; 1156bcfb2e28SChris Wilson u32 seqno; 1157bcfb2e28SChris Wilson 1158bcfb2e28SChris Wilson if (!ring->get_seqno) 1159bcfb2e28SChris Wilson return NULL; 1160bcfb2e28SChris Wilson 1161b45305fcSDaniel Vetter if (HAS_BROKEN_CS_TLB(dev_priv->dev)) { 1162b45305fcSDaniel Vetter u32 acthd = I915_READ(ACTHD); 1163b45305fcSDaniel Vetter 1164b45305fcSDaniel Vetter if (WARN_ON(ring->id != RCS)) 1165b45305fcSDaniel Vetter return NULL; 1166b45305fcSDaniel Vetter 1167b45305fcSDaniel Vetter obj = ring->private; 1168b45305fcSDaniel Vetter if (acthd >= obj->gtt_offset && 1169b45305fcSDaniel Vetter acthd < obj->gtt_offset + obj->base.size) 1170b45305fcSDaniel Vetter return i915_error_object_create(dev_priv, obj); 1171b45305fcSDaniel Vetter } 1172b45305fcSDaniel Vetter 1173b2eadbc8SChris Wilson seqno = ring->get_seqno(ring, false); 1174bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { 1175bcfb2e28SChris Wilson if (obj->ring != ring) 1176bcfb2e28SChris Wilson continue; 1177bcfb2e28SChris Wilson 11780201f1ecSChris Wilson if (i915_seqno_passed(seqno, obj->last_read_seqno)) 1179bcfb2e28SChris Wilson continue; 1180bcfb2e28SChris Wilson 1181bcfb2e28SChris Wilson if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) 1182bcfb2e28SChris Wilson continue; 1183bcfb2e28SChris Wilson 1184bcfb2e28SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 1185bcfb2e28SChris Wilson * method to avoid being overwritten by userspace. 1186bcfb2e28SChris Wilson */ 1187bcfb2e28SChris Wilson return i915_error_object_create(dev_priv, obj); 1188bcfb2e28SChris Wilson } 1189bcfb2e28SChris Wilson 1190bcfb2e28SChris Wilson return NULL; 1191bcfb2e28SChris Wilson } 1192bcfb2e28SChris Wilson 1193d27b1e0eSDaniel Vetter static void i915_record_ring_state(struct drm_device *dev, 1194d27b1e0eSDaniel Vetter struct drm_i915_error_state *error, 1195d27b1e0eSDaniel Vetter struct intel_ring_buffer *ring) 1196d27b1e0eSDaniel Vetter { 1197d27b1e0eSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1198d27b1e0eSDaniel Vetter 119933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 120012f55818SChris Wilson error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); 120133f3f518SDaniel Vetter error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); 12027e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][0] 12037e3b8737SDaniel Vetter = I915_READ(RING_SYNC_0(ring->mmio_base)); 12047e3b8737SDaniel Vetter error->semaphore_mboxes[ring->id][1] 12057e3b8737SDaniel Vetter = I915_READ(RING_SYNC_1(ring->mmio_base)); 1206df2b23d9SChris Wilson error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; 1207df2b23d9SChris Wilson error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; 120833f3f518SDaniel Vetter } 1209c1cd90edSDaniel Vetter 1210d27b1e0eSDaniel Vetter if (INTEL_INFO(dev)->gen >= 4) { 12119d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); 1212d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); 1213d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); 1214d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); 1215c1cd90edSDaniel Vetter error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); 1216050ee91fSBen Widawsky if (ring->id == RCS) 1217d27b1e0eSDaniel Vetter error->bbaddr = I915_READ64(BB_ADDR); 1218d27b1e0eSDaniel Vetter } else { 12199d2f41faSDaniel Vetter error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); 1220d27b1e0eSDaniel Vetter error->ipeir[ring->id] = I915_READ(IPEIR); 1221d27b1e0eSDaniel Vetter error->ipehr[ring->id] = I915_READ(IPEHR); 1222d27b1e0eSDaniel Vetter error->instdone[ring->id] = I915_READ(INSTDONE); 1223d27b1e0eSDaniel Vetter } 1224d27b1e0eSDaniel Vetter 12259574b3feSBen Widawsky error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); 1226c1cd90edSDaniel Vetter error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); 1227b2eadbc8SChris Wilson error->seqno[ring->id] = ring->get_seqno(ring, false); 1228d27b1e0eSDaniel Vetter error->acthd[ring->id] = intel_ring_get_active_head(ring); 1229c1cd90edSDaniel Vetter error->head[ring->id] = I915_READ_HEAD(ring); 1230c1cd90edSDaniel Vetter error->tail[ring->id] = I915_READ_TAIL(ring); 12317e3b8737SDaniel Vetter 12327e3b8737SDaniel Vetter error->cpu_ring_head[ring->id] = ring->head; 12337e3b8737SDaniel Vetter error->cpu_ring_tail[ring->id] = ring->tail; 1234d27b1e0eSDaniel Vetter } 1235d27b1e0eSDaniel Vetter 123652d39a21SChris Wilson static void i915_gem_record_rings(struct drm_device *dev, 123752d39a21SChris Wilson struct drm_i915_error_state *error) 123852d39a21SChris Wilson { 123952d39a21SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1240b4519513SChris Wilson struct intel_ring_buffer *ring; 124152d39a21SChris Wilson struct drm_i915_gem_request *request; 124252d39a21SChris Wilson int i, count; 124352d39a21SChris Wilson 1244b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 124552d39a21SChris Wilson i915_record_ring_state(dev, error, ring); 124652d39a21SChris Wilson 124752d39a21SChris Wilson error->ring[i].batchbuffer = 124852d39a21SChris Wilson i915_error_first_batchbuffer(dev_priv, ring); 124952d39a21SChris Wilson 125052d39a21SChris Wilson error->ring[i].ringbuffer = 125152d39a21SChris Wilson i915_error_object_create(dev_priv, ring->obj); 125252d39a21SChris Wilson 125352d39a21SChris Wilson count = 0; 125452d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) 125552d39a21SChris Wilson count++; 125652d39a21SChris Wilson 125752d39a21SChris Wilson error->ring[i].num_requests = count; 125852d39a21SChris Wilson error->ring[i].requests = 125952d39a21SChris Wilson kmalloc(count*sizeof(struct drm_i915_error_request), 126052d39a21SChris Wilson GFP_ATOMIC); 126152d39a21SChris Wilson if (error->ring[i].requests == NULL) { 126252d39a21SChris Wilson error->ring[i].num_requests = 0; 126352d39a21SChris Wilson continue; 126452d39a21SChris Wilson } 126552d39a21SChris Wilson 126652d39a21SChris Wilson count = 0; 126752d39a21SChris Wilson list_for_each_entry(request, &ring->request_list, list) { 126852d39a21SChris Wilson struct drm_i915_error_request *erq; 126952d39a21SChris Wilson 127052d39a21SChris Wilson erq = &error->ring[i].requests[count++]; 127152d39a21SChris Wilson erq->seqno = request->seqno; 127252d39a21SChris Wilson erq->jiffies = request->emitted_jiffies; 1273ee4f42b1SChris Wilson erq->tail = request->tail; 127452d39a21SChris Wilson } 127552d39a21SChris Wilson } 127652d39a21SChris Wilson } 127752d39a21SChris Wilson 12788a905236SJesse Barnes /** 12798a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 12808a905236SJesse Barnes * @dev: drm device 12818a905236SJesse Barnes * 12828a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 12838a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 12848a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 12858a905236SJesse Barnes * to pick up. 12868a905236SJesse Barnes */ 128763eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 128863eeaf38SJesse Barnes { 128963eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 129005394f39SChris Wilson struct drm_i915_gem_object *obj; 129163eeaf38SJesse Barnes struct drm_i915_error_state *error; 129263eeaf38SJesse Barnes unsigned long flags; 12939db4a9c7SJesse Barnes int i, pipe; 129463eeaf38SJesse Barnes 129599584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 129699584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 129799584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 12989df30794SChris Wilson if (error) 12999df30794SChris Wilson return; 130063eeaf38SJesse Barnes 13019db4a9c7SJesse Barnes /* Account for pipe specific data like PIPE*STAT */ 130233f3f518SDaniel Vetter error = kzalloc(sizeof(*error), GFP_ATOMIC); 130363eeaf38SJesse Barnes if (!error) { 13049df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 13059df30794SChris Wilson return; 130663eeaf38SJesse Barnes } 130763eeaf38SJesse Barnes 1308*2f86f191SBen Widawsky DRM_INFO("capturing error event; look for more information in" 1309*2f86f191SBen Widawsky "/sys/kernel/debug/dri/%d/i915_error_state\n", 1310b6f7833bSChris Wilson dev->primary->index); 13112fa772f3SChris Wilson 1312742cbee8SDaniel Vetter kref_init(&error->ref); 131363eeaf38SJesse Barnes error->eir = I915_READ(EIR); 131463eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 1315b9a3906bSBen Widawsky error->ccid = I915_READ(CCID); 1316be998e2eSBen Widawsky 1317be998e2eSBen Widawsky if (HAS_PCH_SPLIT(dev)) 1318be998e2eSBen Widawsky error->ier = I915_READ(DEIER) | I915_READ(GTIER); 1319be998e2eSBen Widawsky else if (IS_VALLEYVIEW(dev)) 1320be998e2eSBen Widawsky error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); 1321be998e2eSBen Widawsky else if (IS_GEN2(dev)) 1322be998e2eSBen Widawsky error->ier = I915_READ16(IER); 1323be998e2eSBen Widawsky else 1324be998e2eSBen Widawsky error->ier = I915_READ(IER); 1325be998e2eSBen Widawsky 13269db4a9c7SJesse Barnes for_each_pipe(pipe) 13279db4a9c7SJesse Barnes error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); 1328d27b1e0eSDaniel Vetter 132933f3f518SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 1330f406839fSChris Wilson error->error = I915_READ(ERROR_GEN6); 133133f3f518SDaniel Vetter error->done_reg = I915_READ(DONE_REG); 133233f3f518SDaniel Vetter } 1333add354ddSChris Wilson 133471e172e8SBen Widawsky if (INTEL_INFO(dev)->gen == 7) 133571e172e8SBen Widawsky error->err_int = I915_READ(GEN7_ERR_INT); 133671e172e8SBen Widawsky 1337050ee91fSBen Widawsky i915_get_extra_instdone(dev, error->extra_instdone); 1338050ee91fSBen Widawsky 1339748ebc60SChris Wilson i915_gem_record_fences(dev, error); 134052d39a21SChris Wilson i915_gem_record_rings(dev, error); 13419df30794SChris Wilson 1342c724e8a9SChris Wilson /* Record buffers on the active and pinned lists. */ 13439df30794SChris Wilson error->active_bo = NULL; 1344c724e8a9SChris Wilson error->pinned_bo = NULL; 13459df30794SChris Wilson 1346bcfb2e28SChris Wilson i = 0; 1347bcfb2e28SChris Wilson list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) 1348bcfb2e28SChris Wilson i++; 1349bcfb2e28SChris Wilson error->active_bo_count = i; 13506c085a72SChris Wilson list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) 13511b50247aSChris Wilson if (obj->pin_count) 1352bcfb2e28SChris Wilson i++; 1353bcfb2e28SChris Wilson error->pinned_bo_count = i - error->active_bo_count; 1354c724e8a9SChris Wilson 13558e934dbfSChris Wilson error->active_bo = NULL; 13568e934dbfSChris Wilson error->pinned_bo = NULL; 1357bcfb2e28SChris Wilson if (i) { 1358bcfb2e28SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*i, 13599df30794SChris Wilson GFP_ATOMIC); 1360c724e8a9SChris Wilson if (error->active_bo) 1361c724e8a9SChris Wilson error->pinned_bo = 1362c724e8a9SChris Wilson error->active_bo + error->active_bo_count; 13639df30794SChris Wilson } 1364c724e8a9SChris Wilson 1365c724e8a9SChris Wilson if (error->active_bo) 1366c724e8a9SChris Wilson error->active_bo_count = 13671b50247aSChris Wilson capture_active_bo(error->active_bo, 1368c724e8a9SChris Wilson error->active_bo_count, 1369c724e8a9SChris Wilson &dev_priv->mm.active_list); 1370c724e8a9SChris Wilson 1371c724e8a9SChris Wilson if (error->pinned_bo) 1372c724e8a9SChris Wilson error->pinned_bo_count = 13731b50247aSChris Wilson capture_pinned_bo(error->pinned_bo, 1374c724e8a9SChris Wilson error->pinned_bo_count, 13756c085a72SChris Wilson &dev_priv->mm.bound_list); 137663eeaf38SJesse Barnes 13778a905236SJesse Barnes do_gettimeofday(&error->time); 13788a905236SJesse Barnes 13796ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 1380c4a1d9e4SChris Wilson error->display = intel_display_capture_error_state(dev); 13816ef3d427SChris Wilson 138299584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 138399584db3SDaniel Vetter if (dev_priv->gpu_error.first_error == NULL) { 138499584db3SDaniel Vetter dev_priv->gpu_error.first_error = error; 13859df30794SChris Wilson error = NULL; 13869df30794SChris Wilson } 138799584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 13889df30794SChris Wilson 13899df30794SChris Wilson if (error) 1390742cbee8SDaniel Vetter i915_error_state_free(&error->ref); 13919df30794SChris Wilson } 13929df30794SChris Wilson 13939df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 13949df30794SChris Wilson { 13959df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 13969df30794SChris Wilson struct drm_i915_error_state *error; 13976dc0e816SBen Widawsky unsigned long flags; 13989df30794SChris Wilson 139999584db3SDaniel Vetter spin_lock_irqsave(&dev_priv->gpu_error.lock, flags); 140099584db3SDaniel Vetter error = dev_priv->gpu_error.first_error; 140199584db3SDaniel Vetter dev_priv->gpu_error.first_error = NULL; 140299584db3SDaniel Vetter spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags); 14039df30794SChris Wilson 14049df30794SChris Wilson if (error) 1405742cbee8SDaniel Vetter kref_put(&error->ref, i915_error_state_free); 140663eeaf38SJesse Barnes } 14073bd3c932SChris Wilson #else 14083bd3c932SChris Wilson #define i915_capture_error_state(x) 14093bd3c932SChris Wilson #endif 141063eeaf38SJesse Barnes 141135aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 1412c0e09200SDave Airlie { 14138a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1414bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 141563eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 1416050ee91fSBen Widawsky int pipe, i; 141763eeaf38SJesse Barnes 141835aed2e6SChris Wilson if (!eir) 141935aed2e6SChris Wilson return; 142063eeaf38SJesse Barnes 1421a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 14228a905236SJesse Barnes 1423bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 1424bd9854f9SBen Widawsky 14258a905236SJesse Barnes if (IS_G4X(dev)) { 14268a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 14278a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 14288a905236SJesse Barnes 1429a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1430a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1431050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1432050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1433a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1434a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 14358a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 14363143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 14378a905236SJesse Barnes } 14388a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 14398a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1440a70491ccSJoe Perches pr_err("page table error\n"); 1441a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 14428a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 14433143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 14448a905236SJesse Barnes } 14458a905236SJesse Barnes } 14468a905236SJesse Barnes 1447a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 144863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 144963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 1450a70491ccSJoe Perches pr_err("page table error\n"); 1451a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 145263eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 14533143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 145463eeaf38SJesse Barnes } 14558a905236SJesse Barnes } 14568a905236SJesse Barnes 145763eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 1458a70491ccSJoe Perches pr_err("memory refresh error:\n"); 14599db4a9c7SJesse Barnes for_each_pipe(pipe) 1460a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 14619db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 146263eeaf38SJesse Barnes /* pipestat has already been acked */ 146363eeaf38SJesse Barnes } 146463eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 1465a70491ccSJoe Perches pr_err("instruction error\n"); 1466a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 1467050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 1468050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 1469a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 147063eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 147163eeaf38SJesse Barnes 1472a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 1473a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 1474a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 147563eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 14763143a2bfSChris Wilson POSTING_READ(IPEIR); 147763eeaf38SJesse Barnes } else { 147863eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 147963eeaf38SJesse Barnes 1480a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 1481a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 1482a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 1483a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 148463eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 14853143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 148663eeaf38SJesse Barnes } 148763eeaf38SJesse Barnes } 148863eeaf38SJesse Barnes 148963eeaf38SJesse Barnes I915_WRITE(EIR, eir); 14903143a2bfSChris Wilson POSTING_READ(EIR); 149163eeaf38SJesse Barnes eir = I915_READ(EIR); 149263eeaf38SJesse Barnes if (eir) { 149363eeaf38SJesse Barnes /* 149463eeaf38SJesse Barnes * some errors might have become stuck, 149563eeaf38SJesse Barnes * mask them. 149663eeaf38SJesse Barnes */ 149763eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 149863eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 149963eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 150063eeaf38SJesse Barnes } 150135aed2e6SChris Wilson } 150235aed2e6SChris Wilson 150335aed2e6SChris Wilson /** 150435aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 150535aed2e6SChris Wilson * @dev: drm device 150635aed2e6SChris Wilson * 150735aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 150835aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 150935aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 151035aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 151135aed2e6SChris Wilson * of a ring dump etc.). 151235aed2e6SChris Wilson */ 1513527f9e90SChris Wilson void i915_handle_error(struct drm_device *dev, bool wedged) 151435aed2e6SChris Wilson { 151535aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 1516b4519513SChris Wilson struct intel_ring_buffer *ring; 1517b4519513SChris Wilson int i; 151835aed2e6SChris Wilson 151935aed2e6SChris Wilson i915_capture_error_state(dev); 152035aed2e6SChris Wilson i915_report_and_clear_eir(dev); 15218a905236SJesse Barnes 1522ba1234d1SBen Gamari if (wedged) { 1523f69061beSDaniel Vetter atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG, 1524f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 1525ba1234d1SBen Gamari 152611ed50ecSBen Gamari /* 15271f83fee0SDaniel Vetter * Wakeup waiting processes so that the reset work item 15281f83fee0SDaniel Vetter * doesn't deadlock trying to grab various locks. 152911ed50ecSBen Gamari */ 1530b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1531b4519513SChris Wilson wake_up_all(&ring->irq_queue); 153211ed50ecSBen Gamari } 153311ed50ecSBen Gamari 153499584db3SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->gpu_error.work); 15358a905236SJesse Barnes } 15368a905236SJesse Barnes 15374e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 15384e5359cdSSimon Farnsworth { 15394e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 15404e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 15414e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 154205394f39SChris Wilson struct drm_i915_gem_object *obj; 15434e5359cdSSimon Farnsworth struct intel_unpin_work *work; 15444e5359cdSSimon Farnsworth unsigned long flags; 15454e5359cdSSimon Farnsworth bool stall_detected; 15464e5359cdSSimon Farnsworth 15474e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 15484e5359cdSSimon Farnsworth if (intel_crtc == NULL) 15494e5359cdSSimon Farnsworth return; 15504e5359cdSSimon Farnsworth 15514e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 15524e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 15534e5359cdSSimon Farnsworth 1554e7d841caSChris Wilson if (work == NULL || 1555e7d841caSChris Wilson atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE || 1556e7d841caSChris Wilson !work->enable_stall_check) { 15574e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 15584e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 15594e5359cdSSimon Farnsworth return; 15604e5359cdSSimon Farnsworth } 15614e5359cdSSimon Farnsworth 15624e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 156305394f39SChris Wilson obj = work->pending_flip_obj; 1564a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 15659db4a9c7SJesse Barnes int dspsurf = DSPSURF(intel_crtc->plane); 1566446f2545SArmin Reese stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == 1567446f2545SArmin Reese obj->gtt_offset; 15684e5359cdSSimon Farnsworth } else { 15699db4a9c7SJesse Barnes int dspaddr = DSPADDR(intel_crtc->plane); 157005394f39SChris Wilson stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + 157101f2c773SVille Syrjälä crtc->y * crtc->fb->pitches[0] + 15724e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 15734e5359cdSSimon Farnsworth } 15744e5359cdSSimon Farnsworth 15754e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 15764e5359cdSSimon Farnsworth 15774e5359cdSSimon Farnsworth if (stall_detected) { 15784e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 15794e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 15804e5359cdSSimon Farnsworth } 15814e5359cdSSimon Farnsworth } 15824e5359cdSSimon Farnsworth 158342f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 158442f52ef8SKeith Packard * we use as a pipe index 158542f52ef8SKeith Packard */ 1586f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe) 15870a3e67a4SJesse Barnes { 15880a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1589e9d21d7fSKeith Packard unsigned long irqflags; 159071e0ffa5SJesse Barnes 15915eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 159271e0ffa5SJesse Barnes return -EINVAL; 15930a3e67a4SJesse Barnes 15941ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1595f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 15967c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 15977c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 15980a3e67a4SJesse Barnes else 15997c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 16007c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 16018692d00eSChris Wilson 16028692d00eSChris Wilson /* maintain vblank delivery even in deep C-states */ 16038692d00eSChris Wilson if (dev_priv->info->gen == 3) 16046b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); 16051ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16068692d00eSChris Wilson 16070a3e67a4SJesse Barnes return 0; 16080a3e67a4SJesse Barnes } 16090a3e67a4SJesse Barnes 1610f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe) 1611f796cf8fSJesse Barnes { 1612f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1613f796cf8fSJesse Barnes unsigned long irqflags; 1614f796cf8fSJesse Barnes 1615f796cf8fSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1616f796cf8fSJesse Barnes return -EINVAL; 1617f796cf8fSJesse Barnes 1618f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1619f796cf8fSJesse Barnes ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1620f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1621f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1622f796cf8fSJesse Barnes 1623f796cf8fSJesse Barnes return 0; 1624f796cf8fSJesse Barnes } 1625f796cf8fSJesse Barnes 1626f71d4af4SJesse Barnes static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) 1627b1f14ad0SJesse Barnes { 1628b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1629b1f14ad0SJesse Barnes unsigned long irqflags; 1630b1f14ad0SJesse Barnes 1631b1f14ad0SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 1632b1f14ad0SJesse Barnes return -EINVAL; 1633b1f14ad0SJesse Barnes 1634b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1635b615b57aSChris Wilson ironlake_enable_display_irq(dev_priv, 1636b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (5 * pipe)); 1637b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1638b1f14ad0SJesse Barnes 1639b1f14ad0SJesse Barnes return 0; 1640b1f14ad0SJesse Barnes } 1641b1f14ad0SJesse Barnes 16427e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe) 16437e231dbeSJesse Barnes { 16447e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16457e231dbeSJesse Barnes unsigned long irqflags; 164631acc7f5SJesse Barnes u32 imr; 16477e231dbeSJesse Barnes 16487e231dbeSJesse Barnes if (!i915_pipe_enabled(dev, pipe)) 16497e231dbeSJesse Barnes return -EINVAL; 16507e231dbeSJesse Barnes 16517e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 16527e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 165331acc7f5SJesse Barnes if (pipe == 0) 16547e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 165531acc7f5SJesse Barnes else 16567e231dbeSJesse Barnes imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 16577e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 165831acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 165931acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 16607e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16617e231dbeSJesse Barnes 16627e231dbeSJesse Barnes return 0; 16637e231dbeSJesse Barnes } 16647e231dbeSJesse Barnes 166542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 166642f52ef8SKeith Packard * we use as a pipe index 166742f52ef8SKeith Packard */ 1668f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe) 16690a3e67a4SJesse Barnes { 16700a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1671e9d21d7fSKeith Packard unsigned long irqflags; 16720a3e67a4SJesse Barnes 16731ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 16748692d00eSChris Wilson if (dev_priv->info->gen == 3) 16756b26c86dSDaniel Vetter I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); 16768692d00eSChris Wilson 16777c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 16787c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 16797c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 16801ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 16810a3e67a4SJesse Barnes } 16820a3e67a4SJesse Barnes 1683f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe) 1684f796cf8fSJesse Barnes { 1685f796cf8fSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1686f796cf8fSJesse Barnes unsigned long irqflags; 1687f796cf8fSJesse Barnes 1688f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1689f796cf8fSJesse Barnes ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1690f796cf8fSJesse Barnes DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); 1691f796cf8fSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1692f796cf8fSJesse Barnes } 1693f796cf8fSJesse Barnes 1694f71d4af4SJesse Barnes static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) 1695b1f14ad0SJesse Barnes { 1696b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1697b1f14ad0SJesse Barnes unsigned long irqflags; 1698b1f14ad0SJesse Barnes 1699b1f14ad0SJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 1700b615b57aSChris Wilson ironlake_disable_display_irq(dev_priv, 1701b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB << (pipe * 5)); 1702b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 1703b1f14ad0SJesse Barnes } 1704b1f14ad0SJesse Barnes 17057e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe) 17067e231dbeSJesse Barnes { 17077e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 17087e231dbeSJesse Barnes unsigned long irqflags; 170931acc7f5SJesse Barnes u32 imr; 17107e231dbeSJesse Barnes 17117e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 171231acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 171331acc7f5SJesse Barnes PIPE_START_VBLANK_INTERRUPT_ENABLE); 17147e231dbeSJesse Barnes imr = I915_READ(VLV_IMR); 171531acc7f5SJesse Barnes if (pipe == 0) 17167e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; 171731acc7f5SJesse Barnes else 17187e231dbeSJesse Barnes imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 17197e231dbeSJesse Barnes I915_WRITE(VLV_IMR, imr); 17207e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 17217e231dbeSJesse Barnes } 17227e231dbeSJesse Barnes 1723893eead0SChris Wilson static u32 1724893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring) 1725852835f3SZou Nan hai { 1726893eead0SChris Wilson return list_entry(ring->request_list.prev, 1727893eead0SChris Wilson struct drm_i915_gem_request, list)->seqno; 1728893eead0SChris Wilson } 1729893eead0SChris Wilson 1730893eead0SChris Wilson static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) 1731893eead0SChris Wilson { 1732893eead0SChris Wilson if (list_empty(&ring->request_list) || 1733b2eadbc8SChris Wilson i915_seqno_passed(ring->get_seqno(ring, false), 1734b2eadbc8SChris Wilson ring_last_seqno(ring))) { 1735893eead0SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 17369574b3feSBen Widawsky if (waitqueue_active(&ring->irq_queue)) { 17379574b3feSBen Widawsky DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 17389574b3feSBen Widawsky ring->name); 1739893eead0SChris Wilson wake_up_all(&ring->irq_queue); 1740893eead0SChris Wilson *err = true; 1741893eead0SChris Wilson } 1742893eead0SChris Wilson return true; 1743893eead0SChris Wilson } 1744893eead0SChris Wilson return false; 1745f65d9421SBen Gamari } 1746f65d9421SBen Gamari 17471ec14ad3SChris Wilson static bool kick_ring(struct intel_ring_buffer *ring) 17481ec14ad3SChris Wilson { 17491ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 17501ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 17511ec14ad3SChris Wilson u32 tmp = I915_READ_CTL(ring); 17521ec14ad3SChris Wilson if (tmp & RING_WAIT) { 17531ec14ad3SChris Wilson DRM_ERROR("Kicking stuck wait on %s\n", 17541ec14ad3SChris Wilson ring->name); 17551ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 17561ec14ad3SChris Wilson return true; 17571ec14ad3SChris Wilson } 17581ec14ad3SChris Wilson return false; 17591ec14ad3SChris Wilson } 17601ec14ad3SChris Wilson 1761d1e61e7fSChris Wilson static bool i915_hangcheck_hung(struct drm_device *dev) 1762d1e61e7fSChris Wilson { 1763d1e61e7fSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 1764d1e61e7fSChris Wilson 176599584db3SDaniel Vetter if (dev_priv->gpu_error.hangcheck_count++ > 1) { 1766b4519513SChris Wilson bool hung = true; 1767b4519513SChris Wilson 1768d1e61e7fSChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 1769d1e61e7fSChris Wilson i915_handle_error(dev, true); 1770d1e61e7fSChris Wilson 1771d1e61e7fSChris Wilson if (!IS_GEN2(dev)) { 1772b4519513SChris Wilson struct intel_ring_buffer *ring; 1773b4519513SChris Wilson int i; 1774b4519513SChris Wilson 1775d1e61e7fSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 1776d1e61e7fSChris Wilson * If so we can simply poke the RB_WAIT bit 1777d1e61e7fSChris Wilson * and break the hang. This should work on 1778d1e61e7fSChris Wilson * all but the second generation chipsets. 1779d1e61e7fSChris Wilson */ 1780b4519513SChris Wilson for_each_ring(ring, dev_priv, i) 1781b4519513SChris Wilson hung &= !kick_ring(ring); 1782d1e61e7fSChris Wilson } 1783d1e61e7fSChris Wilson 1784b4519513SChris Wilson return hung; 1785d1e61e7fSChris Wilson } 1786d1e61e7fSChris Wilson 1787d1e61e7fSChris Wilson return false; 1788d1e61e7fSChris Wilson } 1789d1e61e7fSChris Wilson 1790f65d9421SBen Gamari /** 1791f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1792f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1793f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1794f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1795f65d9421SBen Gamari */ 1796f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1797f65d9421SBen Gamari { 1798f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1799f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1800bd9854f9SBen Widawsky uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; 1801b4519513SChris Wilson struct intel_ring_buffer *ring; 1802b4519513SChris Wilson bool err = false, idle; 1803b4519513SChris Wilson int i; 1804893eead0SChris Wilson 18053e0dc6b0SBen Widawsky if (!i915_enable_hangcheck) 18063e0dc6b0SBen Widawsky return; 18073e0dc6b0SBen Widawsky 1808b4519513SChris Wilson memset(acthd, 0, sizeof(acthd)); 1809b4519513SChris Wilson idle = true; 1810b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 1811b4519513SChris Wilson idle &= i915_hangcheck_ring_idle(ring, &err); 1812b4519513SChris Wilson acthd[i] = intel_ring_get_active_head(ring); 1813b4519513SChris Wilson } 1814b4519513SChris Wilson 1815893eead0SChris Wilson /* If all work is done then ACTHD clearly hasn't advanced. */ 1816b4519513SChris Wilson if (idle) { 1817d1e61e7fSChris Wilson if (err) { 1818d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1819d1e61e7fSChris Wilson return; 1820d1e61e7fSChris Wilson 1821893eead0SChris Wilson goto repeat; 1822d1e61e7fSChris Wilson } 1823d1e61e7fSChris Wilson 182499584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1825893eead0SChris Wilson return; 1826893eead0SChris Wilson } 1827f65d9421SBen Gamari 1828bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 182999584db3SDaniel Vetter if (memcmp(dev_priv->gpu_error.last_acthd, acthd, 183099584db3SDaniel Vetter sizeof(acthd)) == 0 && 183199584db3SDaniel Vetter memcmp(dev_priv->gpu_error.prev_instdone, instdone, 183299584db3SDaniel Vetter sizeof(instdone)) == 0) { 1833d1e61e7fSChris Wilson if (i915_hangcheck_hung(dev)) 1834f65d9421SBen Gamari return; 1835cbb465e7SChris Wilson } else { 183699584db3SDaniel Vetter dev_priv->gpu_error.hangcheck_count = 0; 1837cbb465e7SChris Wilson 183899584db3SDaniel Vetter memcpy(dev_priv->gpu_error.last_acthd, acthd, 183999584db3SDaniel Vetter sizeof(acthd)); 184099584db3SDaniel Vetter memcpy(dev_priv->gpu_error.prev_instdone, instdone, 184199584db3SDaniel Vetter sizeof(instdone)); 1842cbb465e7SChris Wilson } 1843f65d9421SBen Gamari 1844893eead0SChris Wilson repeat: 1845f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 184699584db3SDaniel Vetter mod_timer(&dev_priv->gpu_error.hangcheck_timer, 1847cecc21feSChris Wilson round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); 1848f65d9421SBen Gamari } 1849f65d9421SBen Gamari 1850c0e09200SDave Airlie /* drm_dma.h hooks 1851c0e09200SDave Airlie */ 1852f71d4af4SJesse Barnes static void ironlake_irq_preinstall(struct drm_device *dev) 1853036a4a7dSZhenyu Wang { 1854036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1855036a4a7dSZhenyu Wang 18564697995bSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 18574697995bSJesse Barnes 1858036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1859bdfcdb63SDaniel Vetter 1860036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1861036a4a7dSZhenyu Wang 1862036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1863036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 18643143a2bfSChris Wilson POSTING_READ(DEIER); 1865036a4a7dSZhenyu Wang 1866036a4a7dSZhenyu Wang /* and GT */ 1867036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1868036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 18693143a2bfSChris Wilson POSTING_READ(GTIER); 1870c650156aSZhenyu Wang 1871c650156aSZhenyu Wang /* south display irq */ 1872c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1873c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 18743143a2bfSChris Wilson POSTING_READ(SDEIER); 1875036a4a7dSZhenyu Wang } 1876036a4a7dSZhenyu Wang 18777e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 18787e231dbeSJesse Barnes { 18797e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 18807e231dbeSJesse Barnes int pipe; 18817e231dbeSJesse Barnes 18827e231dbeSJesse Barnes atomic_set(&dev_priv->irq_received, 0); 18837e231dbeSJesse Barnes 18847e231dbeSJesse Barnes /* VLV magic */ 18857e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 18867e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 18877e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 18887e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 18897e231dbeSJesse Barnes 18907e231dbeSJesse Barnes /* and GT */ 18917e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18927e231dbeSJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 18937e231dbeSJesse Barnes I915_WRITE(GTIMR, 0xffffffff); 18947e231dbeSJesse Barnes I915_WRITE(GTIER, 0x0); 18957e231dbeSJesse Barnes POSTING_READ(GTIER); 18967e231dbeSJesse Barnes 18977e231dbeSJesse Barnes I915_WRITE(DPINVGTT, 0xff); 18987e231dbeSJesse Barnes 18997e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 19007e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 19017e231dbeSJesse Barnes for_each_pipe(pipe) 19027e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 19037e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 19047e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 19057e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 19067e231dbeSJesse Barnes POSTING_READ(VLV_IER); 19077e231dbeSJesse Barnes } 19087e231dbeSJesse Barnes 19097fe0b973SKeith Packard /* 19107fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 19117fe0b973SKeith Packard * duration to 2ms (which is the minimum in the Display Port spec) 19127fe0b973SKeith Packard * 19137fe0b973SKeith Packard * This register is the same on all known PCH chips. 19147fe0b973SKeith Packard */ 19157fe0b973SKeith Packard 19167fe0b973SKeith Packard static void ironlake_enable_pch_hotplug(struct drm_device *dev) 19177fe0b973SKeith Packard { 19187fe0b973SKeith Packard drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 19197fe0b973SKeith Packard u32 hotplug; 19207fe0b973SKeith Packard 19217fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 19227fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 19237fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 19247fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 19257fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 19267fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 19277fe0b973SKeith Packard } 19287fe0b973SKeith Packard 1929f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 1930036a4a7dSZhenyu Wang { 1931036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1932036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1933013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1934ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 1935ce99c256SDaniel Vetter DE_AUX_CHANNEL_A; 19361ec14ad3SChris Wilson u32 render_irqs; 19372d7b8366SYuanhan Liu u32 hotplug_mask; 1938af5163acSEgbert Eich u32 pch_irq_mask; 1939036a4a7dSZhenyu Wang 19401ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 1941036a4a7dSZhenyu Wang 1942036a4a7dSZhenyu Wang /* should always can generate irq */ 1943036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 19441ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 19451ec14ad3SChris Wilson I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); 19463143a2bfSChris Wilson POSTING_READ(DEIER); 1947036a4a7dSZhenyu Wang 19481ec14ad3SChris Wilson dev_priv->gt_irq_mask = ~0; 1949036a4a7dSZhenyu Wang 1950036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 19511ec14ad3SChris Wilson I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 1952881f47b6SXiang, Haihao 19531ec14ad3SChris Wilson if (IS_GEN6(dev)) 19541ec14ad3SChris Wilson render_irqs = 19551ec14ad3SChris Wilson GT_USER_INTERRUPT | 1956e2a1e2f0SBen Widawsky GEN6_BSD_USER_INTERRUPT | 1957e2a1e2f0SBen Widawsky GEN6_BLITTER_USER_INTERRUPT; 19581ec14ad3SChris Wilson else 19591ec14ad3SChris Wilson render_irqs = 196088f23b8fSChris Wilson GT_USER_INTERRUPT | 1961c6df541cSChris Wilson GT_PIPE_NOTIFY | 19621ec14ad3SChris Wilson GT_BSD_USER_INTERRUPT; 19631ec14ad3SChris Wilson I915_WRITE(GTIER, render_irqs); 19643143a2bfSChris Wilson POSTING_READ(GTIER); 1965036a4a7dSZhenyu Wang 19662d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 19679035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 19689035a97aSChris Wilson SDE_PORTB_HOTPLUG_CPT | 19699035a97aSChris Wilson SDE_PORTC_HOTPLUG_CPT | 1970515ac2bbSDaniel Vetter SDE_PORTD_HOTPLUG_CPT | 1971ce99c256SDaniel Vetter SDE_GMBUS_CPT | 1972ce99c256SDaniel Vetter SDE_AUX_MASK_CPT); 19732d7b8366SYuanhan Liu } else { 19749035a97aSChris Wilson hotplug_mask = (SDE_CRT_HOTPLUG | 19759035a97aSChris Wilson SDE_PORTB_HOTPLUG | 19769035a97aSChris Wilson SDE_PORTC_HOTPLUG | 19779035a97aSChris Wilson SDE_PORTD_HOTPLUG | 1978515ac2bbSDaniel Vetter SDE_GMBUS | 19799035a97aSChris Wilson SDE_AUX_MASK); 19802d7b8366SYuanhan Liu } 19812d7b8366SYuanhan Liu 1982af5163acSEgbert Eich pch_irq_mask = ~hotplug_mask; 1983c650156aSZhenyu Wang 1984c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1985af5163acSEgbert Eich I915_WRITE(SDEIMR, pch_irq_mask); 19861ec14ad3SChris Wilson I915_WRITE(SDEIER, hotplug_mask); 19873143a2bfSChris Wilson POSTING_READ(SDEIER); 1988c650156aSZhenyu Wang 19897fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 19907fe0b973SKeith Packard 1991f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1992f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1993f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1994f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1995f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1996f97108d1SJesse Barnes } 1997f97108d1SJesse Barnes 1998036a4a7dSZhenyu Wang return 0; 1999036a4a7dSZhenyu Wang } 2000036a4a7dSZhenyu Wang 2001f71d4af4SJesse Barnes static int ivybridge_irq_postinstall(struct drm_device *dev) 2002b1f14ad0SJesse Barnes { 2003b1f14ad0SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2004b1f14ad0SJesse Barnes /* enable kind of interrupts always enabled */ 2005b615b57aSChris Wilson u32 display_mask = 2006b615b57aSChris Wilson DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | 2007b615b57aSChris Wilson DE_PLANEC_FLIP_DONE_IVB | 2008b615b57aSChris Wilson DE_PLANEB_FLIP_DONE_IVB | 2009ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | 2010ce99c256SDaniel Vetter DE_AUX_CHANNEL_A_IVB; 2011b1f14ad0SJesse Barnes u32 render_irqs; 2012b1f14ad0SJesse Barnes u32 hotplug_mask; 2013af5163acSEgbert Eich u32 pch_irq_mask; 2014b1f14ad0SJesse Barnes 2015b1f14ad0SJesse Barnes dev_priv->irq_mask = ~display_mask; 2016b1f14ad0SJesse Barnes 2017b1f14ad0SJesse Barnes /* should always can generate irq */ 2018b1f14ad0SJesse Barnes I915_WRITE(DEIIR, I915_READ(DEIIR)); 2019b1f14ad0SJesse Barnes I915_WRITE(DEIMR, dev_priv->irq_mask); 2020b615b57aSChris Wilson I915_WRITE(DEIER, 2021b615b57aSChris Wilson display_mask | 2022b615b57aSChris Wilson DE_PIPEC_VBLANK_IVB | 2023b615b57aSChris Wilson DE_PIPEB_VBLANK_IVB | 2024b615b57aSChris Wilson DE_PIPEA_VBLANK_IVB); 2025b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2026b1f14ad0SJesse Barnes 202715b9f80eSBen Widawsky dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2028b1f14ad0SJesse Barnes 2029b1f14ad0SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 2030b1f14ad0SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 2031b1f14ad0SJesse Barnes 2032e2a1e2f0SBen Widawsky render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 203315b9f80eSBen Widawsky GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; 2034b1f14ad0SJesse Barnes I915_WRITE(GTIER, render_irqs); 2035b1f14ad0SJesse Barnes POSTING_READ(GTIER); 2036b1f14ad0SJesse Barnes 2037b1f14ad0SJesse Barnes hotplug_mask = (SDE_CRT_HOTPLUG_CPT | 2038b1f14ad0SJesse Barnes SDE_PORTB_HOTPLUG_CPT | 2039b1f14ad0SJesse Barnes SDE_PORTC_HOTPLUG_CPT | 2040515ac2bbSDaniel Vetter SDE_PORTD_HOTPLUG_CPT | 2041ce99c256SDaniel Vetter SDE_GMBUS_CPT | 2042ce99c256SDaniel Vetter SDE_AUX_MASK_CPT); 2043af5163acSEgbert Eich pch_irq_mask = ~hotplug_mask; 2044b1f14ad0SJesse Barnes 2045b1f14ad0SJesse Barnes I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2046af5163acSEgbert Eich I915_WRITE(SDEIMR, pch_irq_mask); 2047b1f14ad0SJesse Barnes I915_WRITE(SDEIER, hotplug_mask); 2048b1f14ad0SJesse Barnes POSTING_READ(SDEIER); 2049b1f14ad0SJesse Barnes 20507fe0b973SKeith Packard ironlake_enable_pch_hotplug(dev); 20517fe0b973SKeith Packard 2052b1f14ad0SJesse Barnes return 0; 2053b1f14ad0SJesse Barnes } 2054b1f14ad0SJesse Barnes 20557e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev) 20567e231dbeSJesse Barnes { 20577e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 20587e231dbeSJesse Barnes u32 enable_mask; 205931acc7f5SJesse Barnes u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; 20603bcedbe5SJesse Barnes u32 render_irqs; 20617e231dbeSJesse Barnes u16 msid; 20627e231dbeSJesse Barnes 20637e231dbeSJesse Barnes enable_mask = I915_DISPLAY_PORT_INTERRUPT; 206431acc7f5SJesse Barnes enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 206531acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 206631acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 20677e231dbeSJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 20687e231dbeSJesse Barnes 206931acc7f5SJesse Barnes /* 207031acc7f5SJesse Barnes *Leave vblank interrupts masked initially. enable/disable will 207131acc7f5SJesse Barnes * toggle them based on usage. 207231acc7f5SJesse Barnes */ 207331acc7f5SJesse Barnes dev_priv->irq_mask = (~enable_mask) | 207431acc7f5SJesse Barnes I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | 207531acc7f5SJesse Barnes I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; 20767e231dbeSJesse Barnes 20777e231dbeSJesse Barnes dev_priv->pipestat[0] = 0; 20787e231dbeSJesse Barnes dev_priv->pipestat[1] = 0; 20797e231dbeSJesse Barnes 20807e231dbeSJesse Barnes /* Hack for broken MSIs on VLV */ 20817e231dbeSJesse Barnes pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); 20827e231dbeSJesse Barnes pci_read_config_word(dev->pdev, 0x98, &msid); 20837e231dbeSJesse Barnes msid &= 0xff; /* mask out delivery bits */ 20847e231dbeSJesse Barnes msid |= (1<<14); 20857e231dbeSJesse Barnes pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); 20867e231dbeSJesse Barnes 208720afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 208820afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 208920afbda2SDaniel Vetter 20907e231dbeSJesse Barnes I915_WRITE(VLV_IMR, dev_priv->irq_mask); 20917e231dbeSJesse Barnes I915_WRITE(VLV_IER, enable_mask); 20927e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 20937e231dbeSJesse Barnes I915_WRITE(PIPESTAT(0), 0xffff); 20947e231dbeSJesse Barnes I915_WRITE(PIPESTAT(1), 0xffff); 20957e231dbeSJesse Barnes POSTING_READ(VLV_IER); 20967e231dbeSJesse Barnes 209731acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 0, pipestat_enable); 2098515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 209931acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, 1, pipestat_enable); 210031acc7f5SJesse Barnes 21017e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21027e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21037e231dbeSJesse Barnes 210431acc7f5SJesse Barnes I915_WRITE(GTIIR, I915_READ(GTIIR)); 210531acc7f5SJesse Barnes I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 21063bcedbe5SJesse Barnes 21073bcedbe5SJesse Barnes render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | 21083bcedbe5SJesse Barnes GEN6_BLITTER_USER_INTERRUPT; 21093bcedbe5SJesse Barnes I915_WRITE(GTIER, render_irqs); 21107e231dbeSJesse Barnes POSTING_READ(GTIER); 21117e231dbeSJesse Barnes 21127e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 21137e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 21147e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 21157e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 21167e231dbeSJesse Barnes #endif 21177e231dbeSJesse Barnes 21187e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 211920afbda2SDaniel Vetter 212020afbda2SDaniel Vetter return 0; 212120afbda2SDaniel Vetter } 212220afbda2SDaniel Vetter 212320afbda2SDaniel Vetter static void valleyview_hpd_irq_setup(struct drm_device *dev) 212420afbda2SDaniel Vetter { 212520afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 212620afbda2SDaniel Vetter u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 212720afbda2SDaniel Vetter 21287e231dbeSJesse Barnes /* Note HDMI and DP share bits */ 21297e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 21307e231dbeSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 21317e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 21327e231dbeSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 21337e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 21347e231dbeSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 2135ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 21367e231dbeSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2137ae33cdcfSVijay Purushothaman if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 21387e231dbeSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 21397e231dbeSJesse Barnes if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 21407e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 21417e231dbeSJesse Barnes hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 21427e231dbeSJesse Barnes } 21437e231dbeSJesse Barnes 21447e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 21457e231dbeSJesse Barnes } 21467e231dbeSJesse Barnes 21477e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 21487e231dbeSJesse Barnes { 21497e231dbeSJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21507e231dbeSJesse Barnes int pipe; 21517e231dbeSJesse Barnes 21527e231dbeSJesse Barnes if (!dev_priv) 21537e231dbeSJesse Barnes return; 21547e231dbeSJesse Barnes 21557e231dbeSJesse Barnes for_each_pipe(pipe) 21567e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21577e231dbeSJesse Barnes 21587e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 21597e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 21607e231dbeSJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 21617e231dbeSJesse Barnes for_each_pipe(pipe) 21627e231dbeSJesse Barnes I915_WRITE(PIPESTAT(pipe), 0xffff); 21637e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 21647e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0xffffffff); 21657e231dbeSJesse Barnes I915_WRITE(VLV_IER, 0x0); 21667e231dbeSJesse Barnes POSTING_READ(VLV_IER); 21677e231dbeSJesse Barnes } 21687e231dbeSJesse Barnes 2169f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 2170036a4a7dSZhenyu Wang { 2171036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 21724697995bSJesse Barnes 21734697995bSJesse Barnes if (!dev_priv) 21744697995bSJesse Barnes return; 21754697995bSJesse Barnes 2176036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 2177036a4a7dSZhenyu Wang 2178036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 2179036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 2180036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 2181036a4a7dSZhenyu Wang 2182036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 2183036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 2184036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 2185192aac1fSKeith Packard 2186192aac1fSKeith Packard I915_WRITE(SDEIMR, 0xffffffff); 2187192aac1fSKeith Packard I915_WRITE(SDEIER, 0x0); 2188192aac1fSKeith Packard I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 2189036a4a7dSZhenyu Wang } 2190036a4a7dSZhenyu Wang 2191c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 2192c2798b19SChris Wilson { 2193c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2194c2798b19SChris Wilson int pipe; 2195c2798b19SChris Wilson 2196c2798b19SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2197c2798b19SChris Wilson 2198c2798b19SChris Wilson for_each_pipe(pipe) 2199c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2200c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2201c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2202c2798b19SChris Wilson POSTING_READ16(IER); 2203c2798b19SChris Wilson } 2204c2798b19SChris Wilson 2205c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 2206c2798b19SChris Wilson { 2207c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2208c2798b19SChris Wilson 2209c2798b19SChris Wilson dev_priv->pipestat[0] = 0; 2210c2798b19SChris Wilson dev_priv->pipestat[1] = 0; 2211c2798b19SChris Wilson 2212c2798b19SChris Wilson I915_WRITE16(EMR, 2213c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 2214c2798b19SChris Wilson 2215c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 2216c2798b19SChris Wilson dev_priv->irq_mask = 2217c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2218c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2219c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2220c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2221c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2222c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 2223c2798b19SChris Wilson 2224c2798b19SChris Wilson I915_WRITE16(IER, 2225c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2226c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2227c2798b19SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 2228c2798b19SChris Wilson I915_USER_INTERRUPT); 2229c2798b19SChris Wilson POSTING_READ16(IER); 2230c2798b19SChris Wilson 2231c2798b19SChris Wilson return 0; 2232c2798b19SChris Wilson } 2233c2798b19SChris Wilson 2234ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 2235c2798b19SChris Wilson { 2236c2798b19SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2237c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2238c2798b19SChris Wilson u16 iir, new_iir; 2239c2798b19SChris Wilson u32 pipe_stats[2]; 2240c2798b19SChris Wilson unsigned long irqflags; 2241c2798b19SChris Wilson int irq_received; 2242c2798b19SChris Wilson int pipe; 2243c2798b19SChris Wilson u16 flip_mask = 2244c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2245c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2246c2798b19SChris Wilson 2247c2798b19SChris Wilson atomic_inc(&dev_priv->irq_received); 2248c2798b19SChris Wilson 2249c2798b19SChris Wilson iir = I915_READ16(IIR); 2250c2798b19SChris Wilson if (iir == 0) 2251c2798b19SChris Wilson return IRQ_NONE; 2252c2798b19SChris Wilson 2253c2798b19SChris Wilson while (iir & ~flip_mask) { 2254c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2255c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 2256c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 2257c2798b19SChris Wilson * interrupts (for non-MSI). 2258c2798b19SChris Wilson */ 2259c2798b19SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2260c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2261c2798b19SChris Wilson i915_handle_error(dev, false); 2262c2798b19SChris Wilson 2263c2798b19SChris Wilson for_each_pipe(pipe) { 2264c2798b19SChris Wilson int reg = PIPESTAT(pipe); 2265c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2266c2798b19SChris Wilson 2267c2798b19SChris Wilson /* 2268c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 2269c2798b19SChris Wilson */ 2270c2798b19SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2271c2798b19SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2272c2798b19SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2273c2798b19SChris Wilson pipe_name(pipe)); 2274c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2275c2798b19SChris Wilson irq_received = 1; 2276c2798b19SChris Wilson } 2277c2798b19SChris Wilson } 2278c2798b19SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2279c2798b19SChris Wilson 2280c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 2281c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 2282c2798b19SChris Wilson 2283d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 2284c2798b19SChris Wilson 2285c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 2286c2798b19SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2287c2798b19SChris Wilson 2288c2798b19SChris Wilson if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && 2289c2798b19SChris Wilson drm_handle_vblank(dev, 0)) { 2290c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 2291c2798b19SChris Wilson intel_prepare_page_flip(dev, 0); 2292c2798b19SChris Wilson intel_finish_page_flip(dev, 0); 2293c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; 2294c2798b19SChris Wilson } 2295c2798b19SChris Wilson } 2296c2798b19SChris Wilson 2297c2798b19SChris Wilson if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && 2298c2798b19SChris Wilson drm_handle_vblank(dev, 1)) { 2299c2798b19SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 2300c2798b19SChris Wilson intel_prepare_page_flip(dev, 1); 2301c2798b19SChris Wilson intel_finish_page_flip(dev, 1); 2302c2798b19SChris Wilson flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 2303c2798b19SChris Wilson } 2304c2798b19SChris Wilson } 2305c2798b19SChris Wilson 2306c2798b19SChris Wilson iir = new_iir; 2307c2798b19SChris Wilson } 2308c2798b19SChris Wilson 2309c2798b19SChris Wilson return IRQ_HANDLED; 2310c2798b19SChris Wilson } 2311c2798b19SChris Wilson 2312c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 2313c2798b19SChris Wilson { 2314c2798b19SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2315c2798b19SChris Wilson int pipe; 2316c2798b19SChris Wilson 2317c2798b19SChris Wilson for_each_pipe(pipe) { 2318c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 2319c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2320c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 2321c2798b19SChris Wilson } 2322c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 2323c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 2324c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 2325c2798b19SChris Wilson } 2326c2798b19SChris Wilson 2327a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 2328a266c7d5SChris Wilson { 2329a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2330a266c7d5SChris Wilson int pipe; 2331a266c7d5SChris Wilson 2332a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2333a266c7d5SChris Wilson 2334a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2335a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2336a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2337a266c7d5SChris Wilson } 2338a266c7d5SChris Wilson 233900d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 2340a266c7d5SChris Wilson for_each_pipe(pipe) 2341a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2342a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2343a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2344a266c7d5SChris Wilson POSTING_READ(IER); 2345a266c7d5SChris Wilson } 2346a266c7d5SChris Wilson 2347a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 2348a266c7d5SChris Wilson { 2349a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 235038bde180SChris Wilson u32 enable_mask; 2351a266c7d5SChris Wilson 2352a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2353a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2354a266c7d5SChris Wilson 235538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 235638bde180SChris Wilson 235738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 235838bde180SChris Wilson dev_priv->irq_mask = 235938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 236038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 236138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 236238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 236338bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 236438bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 236538bde180SChris Wilson 236638bde180SChris Wilson enable_mask = 236738bde180SChris Wilson I915_ASLE_INTERRUPT | 236838bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 236938bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 237038bde180SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | 237138bde180SChris Wilson I915_USER_INTERRUPT; 237238bde180SChris Wilson 2373a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 237420afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 237520afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 237620afbda2SDaniel Vetter 2377a266c7d5SChris Wilson /* Enable in IER... */ 2378a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 2379a266c7d5SChris Wilson /* and unmask in IMR */ 2380a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 2381a266c7d5SChris Wilson } 2382a266c7d5SChris Wilson 2383a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2384a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2385a266c7d5SChris Wilson POSTING_READ(IER); 2386a266c7d5SChris Wilson 238720afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 238820afbda2SDaniel Vetter 238920afbda2SDaniel Vetter return 0; 239020afbda2SDaniel Vetter } 239120afbda2SDaniel Vetter 239220afbda2SDaniel Vetter static void i915_hpd_irq_setup(struct drm_device *dev) 239320afbda2SDaniel Vetter { 239420afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 239520afbda2SDaniel Vetter u32 hotplug_en; 239620afbda2SDaniel Vetter 2397a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 239820afbda2SDaniel Vetter hotplug_en = I915_READ(PORT_HOTPLUG_EN); 2399a266c7d5SChris Wilson 2400a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2401a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2402a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2403a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2404a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2405a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2406084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) 2407a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2408084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) 2409a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2410a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2411a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2412a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2413a266c7d5SChris Wilson } 2414a266c7d5SChris Wilson 2415a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2416a266c7d5SChris Wilson 2417a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2418a266c7d5SChris Wilson } 2419a266c7d5SChris Wilson } 2420a266c7d5SChris Wilson 2421ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 2422a266c7d5SChris Wilson { 2423a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2424a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 24258291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 2426a266c7d5SChris Wilson unsigned long irqflags; 242738bde180SChris Wilson u32 flip_mask = 242838bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 242938bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 243038bde180SChris Wilson u32 flip[2] = { 243138bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, 243238bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT 243338bde180SChris Wilson }; 243438bde180SChris Wilson int pipe, ret = IRQ_NONE; 2435a266c7d5SChris Wilson 2436a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2437a266c7d5SChris Wilson 2438a266c7d5SChris Wilson iir = I915_READ(IIR); 243938bde180SChris Wilson do { 244038bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 24418291ee90SChris Wilson bool blc_event = false; 2442a266c7d5SChris Wilson 2443a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2444a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2445a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2446a266c7d5SChris Wilson * interrupts (for non-MSI). 2447a266c7d5SChris Wilson */ 2448a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2449a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2450a266c7d5SChris Wilson i915_handle_error(dev, false); 2451a266c7d5SChris Wilson 2452a266c7d5SChris Wilson for_each_pipe(pipe) { 2453a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2454a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2455a266c7d5SChris Wilson 245638bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 2457a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2458a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2459a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2460a266c7d5SChris Wilson pipe_name(pipe)); 2461a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 246238bde180SChris Wilson irq_received = true; 2463a266c7d5SChris Wilson } 2464a266c7d5SChris Wilson } 2465a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2466a266c7d5SChris Wilson 2467a266c7d5SChris Wilson if (!irq_received) 2468a266c7d5SChris Wilson break; 2469a266c7d5SChris Wilson 2470a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2471a266c7d5SChris Wilson if ((I915_HAS_HOTPLUG(dev)) && 2472a266c7d5SChris Wilson (iir & I915_DISPLAY_PORT_INTERRUPT)) { 2473a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2474a266c7d5SChris Wilson 2475a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2476a266c7d5SChris Wilson hotplug_status); 2477a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2478a266c7d5SChris Wilson queue_work(dev_priv->wq, 2479a266c7d5SChris Wilson &dev_priv->hotplug_work); 2480a266c7d5SChris Wilson 2481a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 248238bde180SChris Wilson POSTING_READ(PORT_HOTPLUG_STAT); 2483a266c7d5SChris Wilson } 2484a266c7d5SChris Wilson 248538bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 2486a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2487a266c7d5SChris Wilson 2488a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2489a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2490a266c7d5SChris Wilson 2491a266c7d5SChris Wilson for_each_pipe(pipe) { 249238bde180SChris Wilson int plane = pipe; 249338bde180SChris Wilson if (IS_MOBILE(dev)) 249438bde180SChris Wilson plane = !plane; 24958291ee90SChris Wilson if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 2496a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 249738bde180SChris Wilson if (iir & flip[plane]) { 249838bde180SChris Wilson intel_prepare_page_flip(dev, plane); 2499a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 250038bde180SChris Wilson flip_mask &= ~flip[plane]; 250138bde180SChris Wilson } 2502a266c7d5SChris Wilson } 2503a266c7d5SChris Wilson 2504a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2505a266c7d5SChris Wilson blc_event = true; 2506a266c7d5SChris Wilson } 2507a266c7d5SChris Wilson 2508a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2509a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2510a266c7d5SChris Wilson 2511a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2512a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2513a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2514a266c7d5SChris Wilson * we would never get another interrupt. 2515a266c7d5SChris Wilson * 2516a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2517a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2518a266c7d5SChris Wilson * another one. 2519a266c7d5SChris Wilson * 2520a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2521a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2522a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2523a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2524a266c7d5SChris Wilson * stray interrupts. 2525a266c7d5SChris Wilson */ 252638bde180SChris Wilson ret = IRQ_HANDLED; 2527a266c7d5SChris Wilson iir = new_iir; 252838bde180SChris Wilson } while (iir & ~flip_mask); 2529a266c7d5SChris Wilson 2530d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 25318291ee90SChris Wilson 2532a266c7d5SChris Wilson return ret; 2533a266c7d5SChris Wilson } 2534a266c7d5SChris Wilson 2535a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 2536a266c7d5SChris Wilson { 2537a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2538a266c7d5SChris Wilson int pipe; 2539a266c7d5SChris Wilson 2540a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 2541a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2542a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2543a266c7d5SChris Wilson } 2544a266c7d5SChris Wilson 254500d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 254655b39755SChris Wilson for_each_pipe(pipe) { 254755b39755SChris Wilson /* Clear enable bits; then clear status bits */ 2548a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 254955b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 255055b39755SChris Wilson } 2551a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2552a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2553a266c7d5SChris Wilson 2554a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2555a266c7d5SChris Wilson } 2556a266c7d5SChris Wilson 2557a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 2558a266c7d5SChris Wilson { 2559a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2560a266c7d5SChris Wilson int pipe; 2561a266c7d5SChris Wilson 2562a266c7d5SChris Wilson atomic_set(&dev_priv->irq_received, 0); 2563a266c7d5SChris Wilson 2564a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2565a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2566a266c7d5SChris Wilson 2567a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 2568a266c7d5SChris Wilson for_each_pipe(pipe) 2569a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2570a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2571a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2572a266c7d5SChris Wilson POSTING_READ(IER); 2573a266c7d5SChris Wilson } 2574a266c7d5SChris Wilson 2575a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 2576a266c7d5SChris Wilson { 2577a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2578bbba0a97SChris Wilson u32 enable_mask; 2579a266c7d5SChris Wilson u32 error_mask; 2580a266c7d5SChris Wilson 2581a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 2582bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 2583adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 2584bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 2585bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 2586bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 2587bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 2588bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 2589bbba0a97SChris Wilson 2590bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 2591bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 2592bbba0a97SChris Wilson 2593bbba0a97SChris Wilson if (IS_G4X(dev)) 2594bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 2595a266c7d5SChris Wilson 2596a266c7d5SChris Wilson dev_priv->pipestat[0] = 0; 2597a266c7d5SChris Wilson dev_priv->pipestat[1] = 0; 2598515ac2bbSDaniel Vetter i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE); 2599a266c7d5SChris Wilson 2600a266c7d5SChris Wilson /* 2601a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 2602a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 2603a266c7d5SChris Wilson */ 2604a266c7d5SChris Wilson if (IS_G4X(dev)) { 2605a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 2606a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 2607a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 2608a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2609a266c7d5SChris Wilson } else { 2610a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 2611a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 2612a266c7d5SChris Wilson } 2613a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 2614a266c7d5SChris Wilson 2615a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 2616a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 2617a266c7d5SChris Wilson POSTING_READ(IER); 2618a266c7d5SChris Wilson 261920afbda2SDaniel Vetter I915_WRITE(PORT_HOTPLUG_EN, 0); 262020afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 262120afbda2SDaniel Vetter 262220afbda2SDaniel Vetter intel_opregion_enable_asle(dev); 262320afbda2SDaniel Vetter 262420afbda2SDaniel Vetter return 0; 262520afbda2SDaniel Vetter } 262620afbda2SDaniel Vetter 262720afbda2SDaniel Vetter static void i965_hpd_irq_setup(struct drm_device *dev) 262820afbda2SDaniel Vetter { 262920afbda2SDaniel Vetter drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 263020afbda2SDaniel Vetter u32 hotplug_en; 263120afbda2SDaniel Vetter 2632adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 2633adca4730SChris Wilson hotplug_en = 0; 2634a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 2635a266c7d5SChris Wilson hotplug_en |= HDMIB_HOTPLUG_INT_EN; 2636a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 2637a266c7d5SChris Wilson hotplug_en |= HDMIC_HOTPLUG_INT_EN; 2638a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 2639a266c7d5SChris Wilson hotplug_en |= HDMID_HOTPLUG_INT_EN; 2640084b612eSChris Wilson if (IS_G4X(dev)) { 2641084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) 2642a266c7d5SChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2643084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) 2644a266c7d5SChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2645084b612eSChris Wilson } else { 2646084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) 2647084b612eSChris Wilson hotplug_en |= SDVOC_HOTPLUG_INT_EN; 2648084b612eSChris Wilson if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) 2649084b612eSChris Wilson hotplug_en |= SDVOB_HOTPLUG_INT_EN; 2650084b612eSChris Wilson } 2651a266c7d5SChris Wilson if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 2652a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_INT_EN; 2653a266c7d5SChris Wilson 2654a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 2655a266c7d5SChris Wilson to generate a spurious hotplug event about three 2656a266c7d5SChris Wilson seconds later. So just do it once. 2657a266c7d5SChris Wilson */ 2658a266c7d5SChris Wilson if (IS_G4X(dev)) 2659a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 2660a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 2661a266c7d5SChris Wilson } 2662a266c7d5SChris Wilson 2663a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 2664a266c7d5SChris Wilson 2665a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 2666a266c7d5SChris Wilson } 2667a266c7d5SChris Wilson 2668ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 2669a266c7d5SChris Wilson { 2670a266c7d5SChris Wilson struct drm_device *dev = (struct drm_device *) arg; 2671a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2672a266c7d5SChris Wilson u32 iir, new_iir; 2673a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 2674a266c7d5SChris Wilson unsigned long irqflags; 2675a266c7d5SChris Wilson int irq_received; 2676a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 2677a266c7d5SChris Wilson 2678a266c7d5SChris Wilson atomic_inc(&dev_priv->irq_received); 2679a266c7d5SChris Wilson 2680a266c7d5SChris Wilson iir = I915_READ(IIR); 2681a266c7d5SChris Wilson 2682a266c7d5SChris Wilson for (;;) { 26832c8ba29fSChris Wilson bool blc_event = false; 26842c8ba29fSChris Wilson 2685a266c7d5SChris Wilson irq_received = iir != 0; 2686a266c7d5SChris Wilson 2687a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 2688a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 2689a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 2690a266c7d5SChris Wilson * interrupts (for non-MSI). 2691a266c7d5SChris Wilson */ 2692a266c7d5SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2693a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 2694a266c7d5SChris Wilson i915_handle_error(dev, false); 2695a266c7d5SChris Wilson 2696a266c7d5SChris Wilson for_each_pipe(pipe) { 2697a266c7d5SChris Wilson int reg = PIPESTAT(pipe); 2698a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 2699a266c7d5SChris Wilson 2700a266c7d5SChris Wilson /* 2701a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 2702a266c7d5SChris Wilson */ 2703a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 2704a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 2705a266c7d5SChris Wilson DRM_DEBUG_DRIVER("pipe %c underrun\n", 2706a266c7d5SChris Wilson pipe_name(pipe)); 2707a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 2708a266c7d5SChris Wilson irq_received = 1; 2709a266c7d5SChris Wilson } 2710a266c7d5SChris Wilson } 2711a266c7d5SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2712a266c7d5SChris Wilson 2713a266c7d5SChris Wilson if (!irq_received) 2714a266c7d5SChris Wilson break; 2715a266c7d5SChris Wilson 2716a266c7d5SChris Wilson ret = IRQ_HANDLED; 2717a266c7d5SChris Wilson 2718a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 2719adca4730SChris Wilson if (iir & I915_DISPLAY_PORT_INTERRUPT) { 2720a266c7d5SChris Wilson u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 2721a266c7d5SChris Wilson 2722a266c7d5SChris Wilson DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 2723a266c7d5SChris Wilson hotplug_status); 2724a266c7d5SChris Wilson if (hotplug_status & dev_priv->hotplug_supported_mask) 2725a266c7d5SChris Wilson queue_work(dev_priv->wq, 2726a266c7d5SChris Wilson &dev_priv->hotplug_work); 2727a266c7d5SChris Wilson 2728a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 2729a266c7d5SChris Wilson I915_READ(PORT_HOTPLUG_STAT); 2730a266c7d5SChris Wilson } 2731a266c7d5SChris Wilson 2732a266c7d5SChris Wilson I915_WRITE(IIR, iir); 2733a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 2734a266c7d5SChris Wilson 2735a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 2736a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[RCS]); 2737a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 2738a266c7d5SChris Wilson notify_ring(dev, &dev_priv->ring[VCS]); 2739a266c7d5SChris Wilson 27404f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) 2741a266c7d5SChris Wilson intel_prepare_page_flip(dev, 0); 2742a266c7d5SChris Wilson 27434f7d1e79SChris Wilson if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) 2744a266c7d5SChris Wilson intel_prepare_page_flip(dev, 1); 2745a266c7d5SChris Wilson 2746a266c7d5SChris Wilson for_each_pipe(pipe) { 27472c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 2748a266c7d5SChris Wilson drm_handle_vblank(dev, pipe)) { 2749a266c7d5SChris Wilson i915_pageflip_stall_check(dev, pipe); 2750a266c7d5SChris Wilson intel_finish_page_flip(dev, pipe); 2751a266c7d5SChris Wilson } 2752a266c7d5SChris Wilson 2753a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 2754a266c7d5SChris Wilson blc_event = true; 2755a266c7d5SChris Wilson } 2756a266c7d5SChris Wilson 2757a266c7d5SChris Wilson 2758a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 2759a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 2760a266c7d5SChris Wilson 2761515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 2762515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 2763515ac2bbSDaniel Vetter 2764a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 2765a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 2766a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 2767a266c7d5SChris Wilson * we would never get another interrupt. 2768a266c7d5SChris Wilson * 2769a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 2770a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 2771a266c7d5SChris Wilson * another one. 2772a266c7d5SChris Wilson * 2773a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 2774a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 2775a266c7d5SChris Wilson * the posting read. This should be rare enough to never 2776a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 2777a266c7d5SChris Wilson * stray interrupts. 2778a266c7d5SChris Wilson */ 2779a266c7d5SChris Wilson iir = new_iir; 2780a266c7d5SChris Wilson } 2781a266c7d5SChris Wilson 2782d05c617eSDaniel Vetter i915_update_dri1_breadcrumb(dev); 27832c8ba29fSChris Wilson 2784a266c7d5SChris Wilson return ret; 2785a266c7d5SChris Wilson } 2786a266c7d5SChris Wilson 2787a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 2788a266c7d5SChris Wilson { 2789a266c7d5SChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2790a266c7d5SChris Wilson int pipe; 2791a266c7d5SChris Wilson 2792a266c7d5SChris Wilson if (!dev_priv) 2793a266c7d5SChris Wilson return; 2794a266c7d5SChris Wilson 2795a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_EN, 0); 2796a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 2797a266c7d5SChris Wilson 2798a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 2799a266c7d5SChris Wilson for_each_pipe(pipe) 2800a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 2801a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 2802a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 2803a266c7d5SChris Wilson 2804a266c7d5SChris Wilson for_each_pipe(pipe) 2805a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 2806a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 2807a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 2808a266c7d5SChris Wilson } 2809a266c7d5SChris Wilson 2810f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev) 2811f71d4af4SJesse Barnes { 28128b2e326dSChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 28138b2e326dSChris Wilson 28148b2e326dSChris Wilson INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 281599584db3SDaniel Vetter INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func); 2816c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 2817a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 28188b2e326dSChris Wilson 281999584db3SDaniel Vetter setup_timer(&dev_priv->gpu_error.hangcheck_timer, 282099584db3SDaniel Vetter i915_hangcheck_elapsed, 282161bac78eSDaniel Vetter (unsigned long) dev); 282261bac78eSDaniel Vetter 282397a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 28249ee32feaSDaniel Vetter 2825f71d4af4SJesse Barnes dev->driver->get_vblank_counter = i915_get_vblank_counter; 2826f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 28277d4e146fSEugeni Dodonov if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 2828f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 2829f71d4af4SJesse Barnes dev->driver->get_vblank_counter = gm45_get_vblank_counter; 2830f71d4af4SJesse Barnes } 2831f71d4af4SJesse Barnes 2832c3613de9SKeith Packard if (drm_core_check_feature(dev, DRIVER_MODESET)) 2833f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 2834c3613de9SKeith Packard else 2835c3613de9SKeith Packard dev->driver->get_vblank_timestamp = NULL; 2836f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 2837f71d4af4SJesse Barnes 28387e231dbeSJesse Barnes if (IS_VALLEYVIEW(dev)) { 28397e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 28407e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 28417e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 28427e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 28437e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 28447e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 284520afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup; 28464a06e201SDaniel Vetter } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) { 2847f71d4af4SJesse Barnes /* Share pre & uninstall handlers with ILK/SNB */ 2848f71d4af4SJesse Barnes dev->driver->irq_handler = ivybridge_irq_handler; 2849f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2850f71d4af4SJesse Barnes dev->driver->irq_postinstall = ivybridge_irq_postinstall; 2851f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2852f71d4af4SJesse Barnes dev->driver->enable_vblank = ivybridge_enable_vblank; 2853f71d4af4SJesse Barnes dev->driver->disable_vblank = ivybridge_disable_vblank; 2854f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 2855f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 2856f71d4af4SJesse Barnes dev->driver->irq_preinstall = ironlake_irq_preinstall; 2857f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 2858f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 2859f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 2860f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 2861f71d4af4SJesse Barnes } else { 2862c2798b19SChris Wilson if (INTEL_INFO(dev)->gen == 2) { 2863c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 2864c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 2865c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 2866c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 2867a266c7d5SChris Wilson } else if (INTEL_INFO(dev)->gen == 3) { 2868a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 2869a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 2870a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 2871a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 287220afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 2873c2798b19SChris Wilson } else { 2874a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 2875a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 2876a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 2877a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 287820afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup; 2879c2798b19SChris Wilson } 2880f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 2881f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 2882f71d4af4SJesse Barnes } 2883f71d4af4SJesse Barnes } 288420afbda2SDaniel Vetter 288520afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev) 288620afbda2SDaniel Vetter { 288720afbda2SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 288820afbda2SDaniel Vetter 288920afbda2SDaniel Vetter if (dev_priv->display.hpd_irq_setup) 289020afbda2SDaniel Vetter dev_priv->display.hpd_irq_setup(dev); 289120afbda2SDaniel Vetter } 2892