1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 30a70491ccSJoe Perches 3163eeaf38SJesse Barnes #include <linux/sysrq.h> 325a0e3ad6STejun Heo #include <linux/slab.h> 33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h> 34760285e7SDavid Howells #include <drm/drmP.h> 35760285e7SDavid Howells #include <drm/i915_drm.h> 36c0e09200SDave Airlie #include "i915_drv.h" 371c5d22f7SChris Wilson #include "i915_trace.h" 3879e53945SJesse Barnes #include "intel_drv.h" 39c0e09200SDave Airlie 40fca52a55SDaniel Vetter /** 41fca52a55SDaniel Vetter * DOC: interrupt handling 42fca52a55SDaniel Vetter * 43fca52a55SDaniel Vetter * These functions provide the basic support for enabling and disabling the 44fca52a55SDaniel Vetter * interrupt handling support. There's a lot more functionality in i915_irq.c 45fca52a55SDaniel Vetter * and related files, but that will be described in separate chapters. 46fca52a55SDaniel Vetter */ 47fca52a55SDaniel Vetter 48e4ce95aaSVille Syrjälä static const u32 hpd_ilk[HPD_NUM_PINS] = { 49e4ce95aaSVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG, 50e4ce95aaSVille Syrjälä }; 51e4ce95aaSVille Syrjälä 5223bb4cb5SVille Syrjälä static const u32 hpd_ivb[HPD_NUM_PINS] = { 5323bb4cb5SVille Syrjälä [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB, 5423bb4cb5SVille Syrjälä }; 5523bb4cb5SVille Syrjälä 563a3b3c7dSVille Syrjälä static const u32 hpd_bdw[HPD_NUM_PINS] = { 573a3b3c7dSVille Syrjälä [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG, 583a3b3c7dSVille Syrjälä }; 593a3b3c7dSVille Syrjälä 607c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = { 61e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG, 62e5868a31SEgbert Eich [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG, 63e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG, 64e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG, 65e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG 66e5868a31SEgbert Eich }; 67e5868a31SEgbert Eich 687c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = { 69e5868a31SEgbert Eich [HPD_CRT] = SDE_CRT_HOTPLUG_CPT, 7073c352a2SDaniel Vetter [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT, 71e5868a31SEgbert Eich [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 72e5868a31SEgbert Eich [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 73e5868a31SEgbert Eich [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT 74e5868a31SEgbert Eich }; 75e5868a31SEgbert Eich 7626951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = { 7774c0b395SVille Syrjälä [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT, 7826951cafSXiong Zhang [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT, 7926951cafSXiong Zhang [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT, 8026951cafSXiong Zhang [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT, 8126951cafSXiong Zhang [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT 8226951cafSXiong Zhang }; 8326951cafSXiong Zhang 847c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = { 85e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_EN, 86e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN, 87e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN, 88e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN, 89e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN, 90e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN 91e5868a31SEgbert Eich }; 92e5868a31SEgbert Eich 937c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = { 94e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 95e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X, 96e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X, 97e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 98e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 99e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 100e5868a31SEgbert Eich }; 101e5868a31SEgbert Eich 1024bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = { 103e5868a31SEgbert Eich [HPD_CRT] = CRT_HOTPLUG_INT_STATUS, 104e5868a31SEgbert Eich [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915, 105e5868a31SEgbert Eich [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915, 106e5868a31SEgbert Eich [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS, 107e5868a31SEgbert Eich [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS, 108e5868a31SEgbert Eich [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS 109e5868a31SEgbert Eich }; 110e5868a31SEgbert Eich 111e0a20ad7SShashank Sharma /* BXT hpd list */ 112e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = { 1137f3561beSSonika Jindal [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA, 114e0a20ad7SShashank Sharma [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB, 115e0a20ad7SShashank Sharma [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC 116e0a20ad7SShashank Sharma }; 117e0a20ad7SShashank Sharma 1185c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */ 119f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \ 1205c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \ 1215c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IMR(which)); \ 1225c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), 0); \ 1235c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1245c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1255c502442SPaulo Zanoni I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \ 1265c502442SPaulo Zanoni POSTING_READ(GEN8_##type##_IIR(which)); \ 1275c502442SPaulo Zanoni } while (0) 1285c502442SPaulo Zanoni 129f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \ 130a9d356a6SPaulo Zanoni I915_WRITE(type##IMR, 0xffffffff); \ 1315c502442SPaulo Zanoni POSTING_READ(type##IMR); \ 132a9d356a6SPaulo Zanoni I915_WRITE(type##IER, 0); \ 1335c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1345c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 1355c502442SPaulo Zanoni I915_WRITE(type##IIR, 0xffffffff); \ 1365c502442SPaulo Zanoni POSTING_READ(type##IIR); \ 137a9d356a6SPaulo Zanoni } while (0) 138a9d356a6SPaulo Zanoni 139337ba017SPaulo Zanoni /* 140337ba017SPaulo Zanoni * We should clear IMR at preinstall/uninstall, and just check at postinstall. 141337ba017SPaulo Zanoni */ 142f0f59a00SVille Syrjälä static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv, 143f0f59a00SVille Syrjälä i915_reg_t reg) 144b51a2842SVille Syrjälä { 145b51a2842SVille Syrjälä u32 val = I915_READ(reg); 146b51a2842SVille Syrjälä 147b51a2842SVille Syrjälä if (val == 0) 148b51a2842SVille Syrjälä return; 149b51a2842SVille Syrjälä 150b51a2842SVille Syrjälä WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", 151f0f59a00SVille Syrjälä i915_mmio_reg_offset(reg), val); 152b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 153b51a2842SVille Syrjälä POSTING_READ(reg); 154b51a2842SVille Syrjälä I915_WRITE(reg, 0xffffffff); 155b51a2842SVille Syrjälä POSTING_READ(reg); 156b51a2842SVille Syrjälä } 157337ba017SPaulo Zanoni 15835079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \ 159b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \ 16035079899SPaulo Zanoni I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \ 1617d1bd539SVille Syrjälä I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \ 1627d1bd539SVille Syrjälä POSTING_READ(GEN8_##type##_IMR(which)); \ 16335079899SPaulo Zanoni } while (0) 16435079899SPaulo Zanoni 16535079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \ 166b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, type##IIR); \ 16735079899SPaulo Zanoni I915_WRITE(type##IER, (ier_val)); \ 1687d1bd539SVille Syrjälä I915_WRITE(type##IMR, (imr_val)); \ 1697d1bd539SVille Syrjälä POSTING_READ(type##IMR); \ 17035079899SPaulo Zanoni } while (0) 17135079899SPaulo Zanoni 172c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir); 173c9a9a268SImre Deak 1740706f17cSEgbert Eich /* For display hotplug interrupt */ 1750706f17cSEgbert Eich static inline void 1760706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv, 1770706f17cSEgbert Eich uint32_t mask, 1780706f17cSEgbert Eich uint32_t bits) 1790706f17cSEgbert Eich { 1800706f17cSEgbert Eich uint32_t val; 1810706f17cSEgbert Eich 1820706f17cSEgbert Eich assert_spin_locked(&dev_priv->irq_lock); 1830706f17cSEgbert Eich WARN_ON(bits & ~mask); 1840706f17cSEgbert Eich 1850706f17cSEgbert Eich val = I915_READ(PORT_HOTPLUG_EN); 1860706f17cSEgbert Eich val &= ~mask; 1870706f17cSEgbert Eich val |= bits; 1880706f17cSEgbert Eich I915_WRITE(PORT_HOTPLUG_EN, val); 1890706f17cSEgbert Eich } 1900706f17cSEgbert Eich 1910706f17cSEgbert Eich /** 1920706f17cSEgbert Eich * i915_hotplug_interrupt_update - update hotplug interrupt enable 1930706f17cSEgbert Eich * @dev_priv: driver private 1940706f17cSEgbert Eich * @mask: bits to update 1950706f17cSEgbert Eich * @bits: bits to enable 1960706f17cSEgbert Eich * NOTE: the HPD enable bits are modified both inside and outside 1970706f17cSEgbert Eich * of an interrupt context. To avoid that read-modify-write cycles 1980706f17cSEgbert Eich * interfer, these bits are protected by a spinlock. Since this 1990706f17cSEgbert Eich * function is usually not called from a context where the lock is 2000706f17cSEgbert Eich * held already, this function acquires the lock itself. A non-locking 2010706f17cSEgbert Eich * version is also available. 2020706f17cSEgbert Eich */ 2030706f17cSEgbert Eich void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv, 2040706f17cSEgbert Eich uint32_t mask, 2050706f17cSEgbert Eich uint32_t bits) 2060706f17cSEgbert Eich { 2070706f17cSEgbert Eich spin_lock_irq(&dev_priv->irq_lock); 2080706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, mask, bits); 2090706f17cSEgbert Eich spin_unlock_irq(&dev_priv->irq_lock); 2100706f17cSEgbert Eich } 2110706f17cSEgbert Eich 212d9dc34f1SVille Syrjälä /** 213d9dc34f1SVille Syrjälä * ilk_update_display_irq - update DEIMR 214d9dc34f1SVille Syrjälä * @dev_priv: driver private 215d9dc34f1SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 216d9dc34f1SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 217d9dc34f1SVille Syrjälä */ 218fbdedaeaSVille Syrjälä void ilk_update_display_irq(struct drm_i915_private *dev_priv, 219d9dc34f1SVille Syrjälä uint32_t interrupt_mask, 220d9dc34f1SVille Syrjälä uint32_t enabled_irq_mask) 221036a4a7dSZhenyu Wang { 222d9dc34f1SVille Syrjälä uint32_t new_val; 223d9dc34f1SVille Syrjälä 2244bc9d430SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 2254bc9d430SDaniel Vetter 226d9dc34f1SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 227d9dc34f1SVille Syrjälä 2289df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 229c67a470bSPaulo Zanoni return; 230c67a470bSPaulo Zanoni 231d9dc34f1SVille Syrjälä new_val = dev_priv->irq_mask; 232d9dc34f1SVille Syrjälä new_val &= ~interrupt_mask; 233d9dc34f1SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 234d9dc34f1SVille Syrjälä 235d9dc34f1SVille Syrjälä if (new_val != dev_priv->irq_mask) { 236d9dc34f1SVille Syrjälä dev_priv->irq_mask = new_val; 2371ec14ad3SChris Wilson I915_WRITE(DEIMR, dev_priv->irq_mask); 2383143a2bfSChris Wilson POSTING_READ(DEIMR); 239036a4a7dSZhenyu Wang } 240036a4a7dSZhenyu Wang } 241036a4a7dSZhenyu Wang 24243eaea13SPaulo Zanoni /** 24343eaea13SPaulo Zanoni * ilk_update_gt_irq - update GTIMR 24443eaea13SPaulo Zanoni * @dev_priv: driver private 24543eaea13SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 24643eaea13SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 24743eaea13SPaulo Zanoni */ 24843eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv, 24943eaea13SPaulo Zanoni uint32_t interrupt_mask, 25043eaea13SPaulo Zanoni uint32_t enabled_irq_mask) 25143eaea13SPaulo Zanoni { 25243eaea13SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 25343eaea13SPaulo Zanoni 25415a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 25515a17aaeSDaniel Vetter 2569df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 257c67a470bSPaulo Zanoni return; 258c67a470bSPaulo Zanoni 25943eaea13SPaulo Zanoni dev_priv->gt_irq_mask &= ~interrupt_mask; 26043eaea13SPaulo Zanoni dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); 26143eaea13SPaulo Zanoni I915_WRITE(GTIMR, dev_priv->gt_irq_mask); 26243eaea13SPaulo Zanoni POSTING_READ(GTIMR); 26343eaea13SPaulo Zanoni } 26443eaea13SPaulo Zanoni 265480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 26643eaea13SPaulo Zanoni { 26743eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, mask); 26843eaea13SPaulo Zanoni } 26943eaea13SPaulo Zanoni 270480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask) 27143eaea13SPaulo Zanoni { 27243eaea13SPaulo Zanoni ilk_update_gt_irq(dev_priv, mask, 0); 27343eaea13SPaulo Zanoni } 27443eaea13SPaulo Zanoni 275f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv) 276b900b949SImre Deak { 277b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR; 278b900b949SImre Deak } 279b900b949SImre Deak 280f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv) 281a72fbc3aSImre Deak { 282a72fbc3aSImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR; 283a72fbc3aSImre Deak } 284a72fbc3aSImre Deak 285f0f59a00SVille Syrjälä static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv) 286b900b949SImre Deak { 287b900b949SImre Deak return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER; 288b900b949SImre Deak } 289b900b949SImre Deak 290edbfdb45SPaulo Zanoni /** 291edbfdb45SPaulo Zanoni * snb_update_pm_irq - update GEN6_PMIMR 292edbfdb45SPaulo Zanoni * @dev_priv: driver private 293edbfdb45SPaulo Zanoni * @interrupt_mask: mask of interrupt bits to update 294edbfdb45SPaulo Zanoni * @enabled_irq_mask: mask of interrupt bits to enable 295edbfdb45SPaulo Zanoni */ 296edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv, 297edbfdb45SPaulo Zanoni uint32_t interrupt_mask, 298edbfdb45SPaulo Zanoni uint32_t enabled_irq_mask) 299edbfdb45SPaulo Zanoni { 300605cd25bSPaulo Zanoni uint32_t new_val; 301edbfdb45SPaulo Zanoni 30215a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 30315a17aaeSDaniel Vetter 304edbfdb45SPaulo Zanoni assert_spin_locked(&dev_priv->irq_lock); 305edbfdb45SPaulo Zanoni 306605cd25bSPaulo Zanoni new_val = dev_priv->pm_irq_mask; 307f52ecbcfSPaulo Zanoni new_val &= ~interrupt_mask; 308f52ecbcfSPaulo Zanoni new_val |= (~enabled_irq_mask & interrupt_mask); 309f52ecbcfSPaulo Zanoni 310605cd25bSPaulo Zanoni if (new_val != dev_priv->pm_irq_mask) { 311605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = new_val; 312a72fbc3aSImre Deak I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask); 313a72fbc3aSImre Deak POSTING_READ(gen6_pm_imr(dev_priv)); 314edbfdb45SPaulo Zanoni } 315f52ecbcfSPaulo Zanoni } 316edbfdb45SPaulo Zanoni 317480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 318edbfdb45SPaulo Zanoni { 3199939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3209939fba2SImre Deak return; 3219939fba2SImre Deak 322edbfdb45SPaulo Zanoni snb_update_pm_irq(dev_priv, mask, mask); 323edbfdb45SPaulo Zanoni } 324edbfdb45SPaulo Zanoni 3259939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv, 3269939fba2SImre Deak uint32_t mask) 3279939fba2SImre Deak { 3289939fba2SImre Deak snb_update_pm_irq(dev_priv, mask, 0); 3299939fba2SImre Deak } 3309939fba2SImre Deak 331480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask) 332edbfdb45SPaulo Zanoni { 3339939fba2SImre Deak if (WARN_ON(!intel_irqs_enabled(dev_priv))) 3349939fba2SImre Deak return; 3359939fba2SImre Deak 3369939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, mask); 337edbfdb45SPaulo Zanoni } 338edbfdb45SPaulo Zanoni 3393cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev) 3403cc134e3SImre Deak { 3413cc134e3SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 342f0f59a00SVille Syrjälä i915_reg_t reg = gen6_pm_iir(dev_priv); 3433cc134e3SImre Deak 3443cc134e3SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3453cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3463cc134e3SImre Deak I915_WRITE(reg, dev_priv->pm_rps_events); 3473cc134e3SImre Deak POSTING_READ(reg); 348096fad9eSImre Deak dev_priv->rps.pm_iir = 0; 3493cc134e3SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 3503cc134e3SImre Deak } 3513cc134e3SImre Deak 352b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev) 353b900b949SImre Deak { 354b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 355b900b949SImre Deak 356b900b949SImre Deak spin_lock_irq(&dev_priv->irq_lock); 35778e68d36SImre Deak 358b900b949SImre Deak WARN_ON(dev_priv->rps.pm_iir); 3593cc134e3SImre Deak WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events); 360d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = true; 36178e68d36SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) | 36278e68d36SImre Deak dev_priv->pm_rps_events); 363b900b949SImre Deak gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 36478e68d36SImre Deak 365b900b949SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 366b900b949SImre Deak } 367b900b949SImre Deak 36859d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask) 36959d02a1fSImre Deak { 37059d02a1fSImre Deak /* 371f24eeb19SImre Deak * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer 37259d02a1fSImre Deak * if GEN6_PM_UP_EI_EXPIRED is masked. 373f24eeb19SImre Deak * 374f24eeb19SImre Deak * TODO: verify if this can be reproduced on VLV,CHV. 37559d02a1fSImre Deak */ 37659d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv)) 37759d02a1fSImre Deak mask &= ~GEN6_PM_RP_UP_EI_EXPIRED; 37859d02a1fSImre Deak 37959d02a1fSImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 38059d02a1fSImre Deak mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP; 38159d02a1fSImre Deak 38259d02a1fSImre Deak return mask; 38359d02a1fSImre Deak } 38459d02a1fSImre Deak 385b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev) 386b900b949SImre Deak { 387b900b949SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 388b900b949SImre Deak 389d4d70aa5SImre Deak spin_lock_irq(&dev_priv->irq_lock); 390d4d70aa5SImre Deak dev_priv->rps.interrupts_enabled = false; 391d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 392d4d70aa5SImre Deak 393d4d70aa5SImre Deak cancel_work_sync(&dev_priv->rps.work); 394d4d70aa5SImre Deak 3959939fba2SImre Deak spin_lock_irq(&dev_priv->irq_lock); 3969939fba2SImre Deak 39759d02a1fSImre Deak I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0)); 3989939fba2SImre Deak 3999939fba2SImre Deak __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events); 400b900b949SImre Deak I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) & 401b900b949SImre Deak ~dev_priv->pm_rps_events); 40258072ccbSImre Deak 40358072ccbSImre Deak spin_unlock_irq(&dev_priv->irq_lock); 40458072ccbSImre Deak 40558072ccbSImre Deak synchronize_irq(dev->irq); 406b900b949SImre Deak } 407b900b949SImre Deak 4080961021aSBen Widawsky /** 4093a3b3c7dSVille Syrjälä * bdw_update_port_irq - update DE port interrupt 4103a3b3c7dSVille Syrjälä * @dev_priv: driver private 4113a3b3c7dSVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 4123a3b3c7dSVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 4133a3b3c7dSVille Syrjälä */ 4143a3b3c7dSVille Syrjälä static void bdw_update_port_irq(struct drm_i915_private *dev_priv, 4153a3b3c7dSVille Syrjälä uint32_t interrupt_mask, 4163a3b3c7dSVille Syrjälä uint32_t enabled_irq_mask) 4173a3b3c7dSVille Syrjälä { 4183a3b3c7dSVille Syrjälä uint32_t new_val; 4193a3b3c7dSVille Syrjälä uint32_t old_val; 4203a3b3c7dSVille Syrjälä 4213a3b3c7dSVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 4223a3b3c7dSVille Syrjälä 4233a3b3c7dSVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 4243a3b3c7dSVille Syrjälä 4253a3b3c7dSVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 4263a3b3c7dSVille Syrjälä return; 4273a3b3c7dSVille Syrjälä 4283a3b3c7dSVille Syrjälä old_val = I915_READ(GEN8_DE_PORT_IMR); 4293a3b3c7dSVille Syrjälä 4303a3b3c7dSVille Syrjälä new_val = old_val; 4313a3b3c7dSVille Syrjälä new_val &= ~interrupt_mask; 4323a3b3c7dSVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 4333a3b3c7dSVille Syrjälä 4343a3b3c7dSVille Syrjälä if (new_val != old_val) { 4353a3b3c7dSVille Syrjälä I915_WRITE(GEN8_DE_PORT_IMR, new_val); 4363a3b3c7dSVille Syrjälä POSTING_READ(GEN8_DE_PORT_IMR); 4373a3b3c7dSVille Syrjälä } 4383a3b3c7dSVille Syrjälä } 4393a3b3c7dSVille Syrjälä 4403a3b3c7dSVille Syrjälä /** 441013d3752SVille Syrjälä * bdw_update_pipe_irq - update DE pipe interrupt 442013d3752SVille Syrjälä * @dev_priv: driver private 443013d3752SVille Syrjälä * @pipe: pipe whose interrupt to update 444013d3752SVille Syrjälä * @interrupt_mask: mask of interrupt bits to update 445013d3752SVille Syrjälä * @enabled_irq_mask: mask of interrupt bits to enable 446013d3752SVille Syrjälä */ 447013d3752SVille Syrjälä void bdw_update_pipe_irq(struct drm_i915_private *dev_priv, 448013d3752SVille Syrjälä enum pipe pipe, 449013d3752SVille Syrjälä uint32_t interrupt_mask, 450013d3752SVille Syrjälä uint32_t enabled_irq_mask) 451013d3752SVille Syrjälä { 452013d3752SVille Syrjälä uint32_t new_val; 453013d3752SVille Syrjälä 454013d3752SVille Syrjälä assert_spin_locked(&dev_priv->irq_lock); 455013d3752SVille Syrjälä 456013d3752SVille Syrjälä WARN_ON(enabled_irq_mask & ~interrupt_mask); 457013d3752SVille Syrjälä 458013d3752SVille Syrjälä if (WARN_ON(!intel_irqs_enabled(dev_priv))) 459013d3752SVille Syrjälä return; 460013d3752SVille Syrjälä 461013d3752SVille Syrjälä new_val = dev_priv->de_irq_mask[pipe]; 462013d3752SVille Syrjälä new_val &= ~interrupt_mask; 463013d3752SVille Syrjälä new_val |= (~enabled_irq_mask & interrupt_mask); 464013d3752SVille Syrjälä 465013d3752SVille Syrjälä if (new_val != dev_priv->de_irq_mask[pipe]) { 466013d3752SVille Syrjälä dev_priv->de_irq_mask[pipe] = new_val; 467013d3752SVille Syrjälä I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]); 468013d3752SVille Syrjälä POSTING_READ(GEN8_DE_PIPE_IMR(pipe)); 469013d3752SVille Syrjälä } 470013d3752SVille Syrjälä } 471013d3752SVille Syrjälä 472013d3752SVille Syrjälä /** 473fee884edSDaniel Vetter * ibx_display_interrupt_update - update SDEIMR 474fee884edSDaniel Vetter * @dev_priv: driver private 475fee884edSDaniel Vetter * @interrupt_mask: mask of interrupt bits to update 476fee884edSDaniel Vetter * @enabled_irq_mask: mask of interrupt bits to enable 477fee884edSDaniel Vetter */ 47847339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv, 479fee884edSDaniel Vetter uint32_t interrupt_mask, 480fee884edSDaniel Vetter uint32_t enabled_irq_mask) 481fee884edSDaniel Vetter { 482fee884edSDaniel Vetter uint32_t sdeimr = I915_READ(SDEIMR); 483fee884edSDaniel Vetter sdeimr &= ~interrupt_mask; 484fee884edSDaniel Vetter sdeimr |= (~enabled_irq_mask & interrupt_mask); 485fee884edSDaniel Vetter 48615a17aaeSDaniel Vetter WARN_ON(enabled_irq_mask & ~interrupt_mask); 48715a17aaeSDaniel Vetter 488fee884edSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 489fee884edSDaniel Vetter 4909df7575fSJesse Barnes if (WARN_ON(!intel_irqs_enabled(dev_priv))) 491c67a470bSPaulo Zanoni return; 492c67a470bSPaulo Zanoni 493fee884edSDaniel Vetter I915_WRITE(SDEIMR, sdeimr); 494fee884edSDaniel Vetter POSTING_READ(SDEIMR); 495fee884edSDaniel Vetter } 4968664281bSPaulo Zanoni 497b5ea642aSDaniel Vetter static void 498755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 499755e9019SImre Deak u32 enable_mask, u32 status_mask) 5007c463586SKeith Packard { 501f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 502755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5037c463586SKeith Packard 504b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 505d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 506b79480baSDaniel Vetter 50704feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 50804feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 50904feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 51004feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 511755e9019SImre Deak return; 512755e9019SImre Deak 513755e9019SImre Deak if ((pipestat & enable_mask) == enable_mask) 51446c06a30SVille Syrjälä return; 51546c06a30SVille Syrjälä 51691d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] |= status_mask; 51791d181ddSImre Deak 5187c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 519755e9019SImre Deak pipestat |= enable_mask | status_mask; 52046c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5213143a2bfSChris Wilson POSTING_READ(reg); 5227c463586SKeith Packard } 5237c463586SKeith Packard 524b5ea642aSDaniel Vetter static void 525755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 526755e9019SImre Deak u32 enable_mask, u32 status_mask) 5277c463586SKeith Packard { 528f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 529755e9019SImre Deak u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK; 5307c463586SKeith Packard 531b79480baSDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 532d518ce50SDaniel Vetter WARN_ON(!intel_irqs_enabled(dev_priv)); 533b79480baSDaniel Vetter 53404feced9SVille Syrjälä if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK || 53504feced9SVille Syrjälä status_mask & ~PIPESTAT_INT_STATUS_MASK, 53604feced9SVille Syrjälä "pipe %c: enable_mask=0x%x, status_mask=0x%x\n", 53704feced9SVille Syrjälä pipe_name(pipe), enable_mask, status_mask)) 53846c06a30SVille Syrjälä return; 53946c06a30SVille Syrjälä 540755e9019SImre Deak if ((pipestat & enable_mask) == 0) 541755e9019SImre Deak return; 542755e9019SImre Deak 54391d181ddSImre Deak dev_priv->pipestat_irq_mask[pipe] &= ~status_mask; 54491d181ddSImre Deak 545755e9019SImre Deak pipestat &= ~enable_mask; 54646c06a30SVille Syrjälä I915_WRITE(reg, pipestat); 5473143a2bfSChris Wilson POSTING_READ(reg); 5487c463586SKeith Packard } 5497c463586SKeith Packard 55010c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask) 55110c59c51SImre Deak { 55210c59c51SImre Deak u32 enable_mask = status_mask << 16; 55310c59c51SImre Deak 55410c59c51SImre Deak /* 555724a6905SVille Syrjälä * On pipe A we don't support the PSR interrupt yet, 556724a6905SVille Syrjälä * on pipe B and C the same bit MBZ. 55710c59c51SImre Deak */ 55810c59c51SImre Deak if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV)) 55910c59c51SImre Deak return 0; 560724a6905SVille Syrjälä /* 561724a6905SVille Syrjälä * On pipe B and C we don't support the PSR interrupt yet, on pipe 562724a6905SVille Syrjälä * A the same bit is for perf counters which we don't use either. 563724a6905SVille Syrjälä */ 564724a6905SVille Syrjälä if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV)) 565724a6905SVille Syrjälä return 0; 56610c59c51SImre Deak 56710c59c51SImre Deak enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS | 56810c59c51SImre Deak SPRITE0_FLIP_DONE_INT_EN_VLV | 56910c59c51SImre Deak SPRITE1_FLIP_DONE_INT_EN_VLV); 57010c59c51SImre Deak if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV) 57110c59c51SImre Deak enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV; 57210c59c51SImre Deak if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV) 57310c59c51SImre Deak enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV; 57410c59c51SImre Deak 57510c59c51SImre Deak return enable_mask; 57610c59c51SImre Deak } 57710c59c51SImre Deak 578755e9019SImre Deak void 579755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 580755e9019SImre Deak u32 status_mask) 581755e9019SImre Deak { 582755e9019SImre Deak u32 enable_mask; 583755e9019SImre Deak 584666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 58510c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 58610c59c51SImre Deak status_mask); 58710c59c51SImre Deak else 588755e9019SImre Deak enable_mask = status_mask << 16; 589755e9019SImre Deak __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask); 590755e9019SImre Deak } 591755e9019SImre Deak 592755e9019SImre Deak void 593755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe, 594755e9019SImre Deak u32 status_mask) 595755e9019SImre Deak { 596755e9019SImre Deak u32 enable_mask; 597755e9019SImre Deak 598666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) 59910c59c51SImre Deak enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev, 60010c59c51SImre Deak status_mask); 60110c59c51SImre Deak else 602755e9019SImre Deak enable_mask = status_mask << 16; 603755e9019SImre Deak __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask); 604755e9019SImre Deak } 605755e9019SImre Deak 606c0e09200SDave Airlie /** 607f49e38ddSJani Nikula * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion 608468f9d29SJavier Martinez Canillas * @dev: drm device 60901c66889SZhao Yakui */ 610f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev) 61101c66889SZhao Yakui { 6122d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 6131ec14ad3SChris Wilson 614f49e38ddSJani Nikula if (!dev_priv->opregion.asle || !IS_MOBILE(dev)) 615f49e38ddSJani Nikula return; 616f49e38ddSJani Nikula 61713321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 61801c66889SZhao Yakui 619755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS); 620a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 6213b6c42e8SDaniel Vetter i915_enable_pipestat(dev_priv, PIPE_A, 622755e9019SImre Deak PIPE_LEGACY_BLC_EVENT_STATUS); 6231ec14ad3SChris Wilson 62413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 62501c66889SZhao Yakui } 62601c66889SZhao Yakui 627f75f3746SVille Syrjälä /* 628f75f3746SVille Syrjälä * This timing diagram depicts the video signal in and 629f75f3746SVille Syrjälä * around the vertical blanking period. 630f75f3746SVille Syrjälä * 631f75f3746SVille Syrjälä * Assumptions about the fictitious mode used in this example: 632f75f3746SVille Syrjälä * vblank_start >= 3 633f75f3746SVille Syrjälä * vsync_start = vblank_start + 1 634f75f3746SVille Syrjälä * vsync_end = vblank_start + 2 635f75f3746SVille Syrjälä * vtotal = vblank_start + 3 636f75f3746SVille Syrjälä * 637f75f3746SVille Syrjälä * start of vblank: 638f75f3746SVille Syrjälä * latch double buffered registers 639f75f3746SVille Syrjälä * increment frame counter (ctg+) 640f75f3746SVille Syrjälä * generate start of vblank interrupt (gen4+) 641f75f3746SVille Syrjälä * | 642f75f3746SVille Syrjälä * | frame start: 643f75f3746SVille Syrjälä * | generate frame start interrupt (aka. vblank interrupt) (gmch) 644f75f3746SVille Syrjälä * | may be shifted forward 1-3 extra lines via PIPECONF 645f75f3746SVille Syrjälä * | | 646f75f3746SVille Syrjälä * | | start of vsync: 647f75f3746SVille Syrjälä * | | generate vsync interrupt 648f75f3746SVille Syrjälä * | | | 649f75f3746SVille Syrjälä * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx 650f75f3746SVille Syrjälä * . \hs/ . \hs/ \hs/ \hs/ . \hs/ 651f75f3746SVille Syrjälä * ----va---> <-----------------vb--------------------> <--------va------------- 652f75f3746SVille Syrjälä * | | <----vs-----> | 653f75f3746SVille Syrjälä * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2) 654f75f3746SVille Syrjälä * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+) 655f75f3746SVille Syrjälä * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi) 656f75f3746SVille Syrjälä * | | | 657f75f3746SVille Syrjälä * last visible pixel first visible pixel 658f75f3746SVille Syrjälä * | increment frame counter (gen3/4) 659f75f3746SVille Syrjälä * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4) 660f75f3746SVille Syrjälä * 661f75f3746SVille Syrjälä * x = horizontal active 662f75f3746SVille Syrjälä * _ = horizontal blanking 663f75f3746SVille Syrjälä * hs = horizontal sync 664f75f3746SVille Syrjälä * va = vertical active 665f75f3746SVille Syrjälä * vb = vertical blanking 666f75f3746SVille Syrjälä * vs = vertical sync 667f75f3746SVille Syrjälä * vbs = vblank_start (number) 668f75f3746SVille Syrjälä * 669f75f3746SVille Syrjälä * Summary: 670f75f3746SVille Syrjälä * - most events happen at the start of horizontal sync 671f75f3746SVille Syrjälä * - frame start happens at the start of horizontal blank, 1-4 lines 672f75f3746SVille Syrjälä * (depending on PIPECONF settings) after the start of vblank 673f75f3746SVille Syrjälä * - gen3/4 pixel and frame counter are synchronized with the start 674f75f3746SVille Syrjälä * of horizontal active on the first line of vertical active 675f75f3746SVille Syrjälä */ 676f75f3746SVille Syrjälä 67788e72717SThierry Reding static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6784cdb83ecSVille Syrjälä { 6794cdb83ecSVille Syrjälä /* Gen2 doesn't have a hardware frame counter */ 6804cdb83ecSVille Syrjälä return 0; 6814cdb83ecSVille Syrjälä } 6824cdb83ecSVille Syrjälä 68342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 68442f52ef8SKeith Packard * we use as a pipe index 68542f52ef8SKeith Packard */ 68688e72717SThierry Reding static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 6870a3e67a4SJesse Barnes { 6882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 689f0f59a00SVille Syrjälä i915_reg_t high_frame, low_frame; 6900b2a8e09SVille Syrjälä u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal; 691391f75e2SVille Syrjälä struct intel_crtc *intel_crtc = 692391f75e2SVille Syrjälä to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]); 693fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &intel_crtc->base.hwmode; 694391f75e2SVille Syrjälä 6950b2a8e09SVille Syrjälä htotal = mode->crtc_htotal; 6960b2a8e09SVille Syrjälä hsync_start = mode->crtc_hsync_start; 6970b2a8e09SVille Syrjälä vbl_start = mode->crtc_vblank_start; 6980b2a8e09SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 6990b2a8e09SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 700391f75e2SVille Syrjälä 7010b2a8e09SVille Syrjälä /* Convert to pixel count */ 7020b2a8e09SVille Syrjälä vbl_start *= htotal; 7030b2a8e09SVille Syrjälä 7040b2a8e09SVille Syrjälä /* Start of vblank event occurs at start of hsync */ 7050b2a8e09SVille Syrjälä vbl_start -= htotal - hsync_start; 7060b2a8e09SVille Syrjälä 7079db4a9c7SJesse Barnes high_frame = PIPEFRAME(pipe); 7089db4a9c7SJesse Barnes low_frame = PIPEFRAMEPIXEL(pipe); 7095eddb70bSChris Wilson 7100a3e67a4SJesse Barnes /* 7110a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 7120a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 7130a3e67a4SJesse Barnes * register. 7140a3e67a4SJesse Barnes */ 7150a3e67a4SJesse Barnes do { 7165eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 717391f75e2SVille Syrjälä low = I915_READ(low_frame); 7185eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 7190a3e67a4SJesse Barnes } while (high1 != high2); 7200a3e67a4SJesse Barnes 7215eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 722391f75e2SVille Syrjälä pixel = low & PIPE_PIXEL_MASK; 7235eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 724391f75e2SVille Syrjälä 725391f75e2SVille Syrjälä /* 726391f75e2SVille Syrjälä * The frame counter increments at beginning of active. 727391f75e2SVille Syrjälä * Cook up a vblank counter by also checking the pixel 728391f75e2SVille Syrjälä * counter against vblank start. 729391f75e2SVille Syrjälä */ 730edc08d0aSVille Syrjälä return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff; 7310a3e67a4SJesse Barnes } 7320a3e67a4SJesse Barnes 733974e59baSDave Airlie static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe) 7349880b7a5SJesse Barnes { 7352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 7369880b7a5SJesse Barnes 737649636efSVille Syrjälä return I915_READ(PIPE_FRMCOUNT_G4X(pipe)); 7389880b7a5SJesse Barnes } 7399880b7a5SJesse Barnes 74075aa3f63SVille Syrjälä /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */ 741a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc) 742a225f079SVille Syrjälä { 743a225f079SVille Syrjälä struct drm_device *dev = crtc->base.dev; 744a225f079SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 745fc467a22SMaarten Lankhorst const struct drm_display_mode *mode = &crtc->base.hwmode; 746a225f079SVille Syrjälä enum pipe pipe = crtc->pipe; 74780715b2fSVille Syrjälä int position, vtotal; 748a225f079SVille Syrjälä 74980715b2fSVille Syrjälä vtotal = mode->crtc_vtotal; 750a225f079SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) 751a225f079SVille Syrjälä vtotal /= 2; 752a225f079SVille Syrjälä 753a225f079SVille Syrjälä if (IS_GEN2(dev)) 75475aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2; 755a225f079SVille Syrjälä else 75675aa3f63SVille Syrjälä position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3; 757a225f079SVille Syrjälä 758a225f079SVille Syrjälä /* 75941b578fbSJesse Barnes * On HSW, the DSL reg (0x70000) appears to return 0 if we 76041b578fbSJesse Barnes * read it just before the start of vblank. So try it again 76141b578fbSJesse Barnes * so we don't accidentally end up spanning a vblank frame 76241b578fbSJesse Barnes * increment, causing the pipe_update_end() code to squak at us. 76341b578fbSJesse Barnes * 76441b578fbSJesse Barnes * The nature of this problem means we can't simply check the ISR 76541b578fbSJesse Barnes * bit and return the vblank start value; nor can we use the scanline 76641b578fbSJesse Barnes * debug register in the transcoder as it appears to have the same 76741b578fbSJesse Barnes * problem. We may need to extend this to include other platforms, 76841b578fbSJesse Barnes * but so far testing only shows the problem on HSW. 76941b578fbSJesse Barnes */ 770b2916819SMaarten Lankhorst if (HAS_DDI(dev) && !position) { 77141b578fbSJesse Barnes int i, temp; 77241b578fbSJesse Barnes 77341b578fbSJesse Barnes for (i = 0; i < 100; i++) { 77441b578fbSJesse Barnes udelay(1); 77541b578fbSJesse Barnes temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & 77641b578fbSJesse Barnes DSL_LINEMASK_GEN3; 77741b578fbSJesse Barnes if (temp != position) { 77841b578fbSJesse Barnes position = temp; 77941b578fbSJesse Barnes break; 78041b578fbSJesse Barnes } 78141b578fbSJesse Barnes } 78241b578fbSJesse Barnes } 78341b578fbSJesse Barnes 78441b578fbSJesse Barnes /* 78580715b2fSVille Syrjälä * See update_scanline_offset() for the details on the 78680715b2fSVille Syrjälä * scanline_offset adjustment. 787a225f079SVille Syrjälä */ 78880715b2fSVille Syrjälä return (position + crtc->scanline_offset) % vtotal; 789a225f079SVille Syrjälä } 790a225f079SVille Syrjälä 79188e72717SThierry Reding static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe, 792abca9e45SVille Syrjälä unsigned int flags, int *vpos, int *hpos, 7933bb403bfSVille Syrjälä ktime_t *stime, ktime_t *etime, 7943bb403bfSVille Syrjälä const struct drm_display_mode *mode) 7950af7e4dfSMario Kleiner { 796c2baf4b7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 797c2baf4b7SVille Syrjälä struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 798c2baf4b7SVille Syrjälä struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 7993aa18df8SVille Syrjälä int position; 80078e8fc6bSVille Syrjälä int vbl_start, vbl_end, hsync_start, htotal, vtotal; 8010af7e4dfSMario Kleiner bool in_vbl = true; 8020af7e4dfSMario Kleiner int ret = 0; 803ad3543edSMario Kleiner unsigned long irqflags; 8040af7e4dfSMario Kleiner 805fc467a22SMaarten Lankhorst if (WARN_ON(!mode->crtc_clock)) { 8060af7e4dfSMario Kleiner DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " 8079db4a9c7SJesse Barnes "pipe %c\n", pipe_name(pipe)); 8080af7e4dfSMario Kleiner return 0; 8090af7e4dfSMario Kleiner } 8100af7e4dfSMario Kleiner 811c2baf4b7SVille Syrjälä htotal = mode->crtc_htotal; 81278e8fc6bSVille Syrjälä hsync_start = mode->crtc_hsync_start; 813c2baf4b7SVille Syrjälä vtotal = mode->crtc_vtotal; 814c2baf4b7SVille Syrjälä vbl_start = mode->crtc_vblank_start; 815c2baf4b7SVille Syrjälä vbl_end = mode->crtc_vblank_end; 8160af7e4dfSMario Kleiner 817d31faf65SVille Syrjälä if (mode->flags & DRM_MODE_FLAG_INTERLACE) { 818d31faf65SVille Syrjälä vbl_start = DIV_ROUND_UP(vbl_start, 2); 819d31faf65SVille Syrjälä vbl_end /= 2; 820d31faf65SVille Syrjälä vtotal /= 2; 821d31faf65SVille Syrjälä } 822d31faf65SVille Syrjälä 823c2baf4b7SVille Syrjälä ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; 824c2baf4b7SVille Syrjälä 825ad3543edSMario Kleiner /* 826ad3543edSMario Kleiner * Lock uncore.lock, as we will do multiple timing critical raw 827ad3543edSMario Kleiner * register reads, potentially with preemption disabled, so the 828ad3543edSMario Kleiner * following code must not block on uncore.lock. 829ad3543edSMario Kleiner */ 830ad3543edSMario Kleiner spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 831ad3543edSMario Kleiner 832ad3543edSMario Kleiner /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */ 833ad3543edSMario Kleiner 834ad3543edSMario Kleiner /* Get optional system timestamp before query. */ 835ad3543edSMario Kleiner if (stime) 836ad3543edSMario Kleiner *stime = ktime_get(); 837ad3543edSMario Kleiner 8387c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 8390af7e4dfSMario Kleiner /* No obvious pixelcount register. Only query vertical 8400af7e4dfSMario Kleiner * scanout position from Display scan line register. 8410af7e4dfSMario Kleiner */ 842a225f079SVille Syrjälä position = __intel_get_crtc_scanline(intel_crtc); 8430af7e4dfSMario Kleiner } else { 8440af7e4dfSMario Kleiner /* Have access to pixelcount since start of frame. 8450af7e4dfSMario Kleiner * We can split this into vertical and horizontal 8460af7e4dfSMario Kleiner * scanout position. 8470af7e4dfSMario Kleiner */ 84875aa3f63SVille Syrjälä position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; 8490af7e4dfSMario Kleiner 8503aa18df8SVille Syrjälä /* convert to pixel counts */ 8513aa18df8SVille Syrjälä vbl_start *= htotal; 8523aa18df8SVille Syrjälä vbl_end *= htotal; 8533aa18df8SVille Syrjälä vtotal *= htotal; 85478e8fc6bSVille Syrjälä 85578e8fc6bSVille Syrjälä /* 8567e78f1cbSVille Syrjälä * In interlaced modes, the pixel counter counts all pixels, 8577e78f1cbSVille Syrjälä * so one field will have htotal more pixels. In order to avoid 8587e78f1cbSVille Syrjälä * the reported position from jumping backwards when the pixel 8597e78f1cbSVille Syrjälä * counter is beyond the length of the shorter field, just 8607e78f1cbSVille Syrjälä * clamp the position the length of the shorter field. This 8617e78f1cbSVille Syrjälä * matches how the scanline counter based position works since 8627e78f1cbSVille Syrjälä * the scanline counter doesn't count the two half lines. 8637e78f1cbSVille Syrjälä */ 8647e78f1cbSVille Syrjälä if (position >= vtotal) 8657e78f1cbSVille Syrjälä position = vtotal - 1; 8667e78f1cbSVille Syrjälä 8677e78f1cbSVille Syrjälä /* 86878e8fc6bSVille Syrjälä * Start of vblank interrupt is triggered at start of hsync, 86978e8fc6bSVille Syrjälä * just prior to the first active line of vblank. However we 87078e8fc6bSVille Syrjälä * consider lines to start at the leading edge of horizontal 87178e8fc6bSVille Syrjälä * active. So, should we get here before we've crossed into 87278e8fc6bSVille Syrjälä * the horizontal active of the first line in vblank, we would 87378e8fc6bSVille Syrjälä * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that, 87478e8fc6bSVille Syrjälä * always add htotal-hsync_start to the current pixel position. 87578e8fc6bSVille Syrjälä */ 87678e8fc6bSVille Syrjälä position = (position + htotal - hsync_start) % vtotal; 8773aa18df8SVille Syrjälä } 8783aa18df8SVille Syrjälä 879ad3543edSMario Kleiner /* Get optional system timestamp after query. */ 880ad3543edSMario Kleiner if (etime) 881ad3543edSMario Kleiner *etime = ktime_get(); 882ad3543edSMario Kleiner 883ad3543edSMario Kleiner /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */ 884ad3543edSMario Kleiner 885ad3543edSMario Kleiner spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 886ad3543edSMario Kleiner 8873aa18df8SVille Syrjälä in_vbl = position >= vbl_start && position < vbl_end; 8883aa18df8SVille Syrjälä 8893aa18df8SVille Syrjälä /* 8903aa18df8SVille Syrjälä * While in vblank, position will be negative 8913aa18df8SVille Syrjälä * counting up towards 0 at vbl_end. And outside 8923aa18df8SVille Syrjälä * vblank, position will be positive counting 8933aa18df8SVille Syrjälä * up since vbl_end. 8943aa18df8SVille Syrjälä */ 8953aa18df8SVille Syrjälä if (position >= vbl_start) 8963aa18df8SVille Syrjälä position -= vbl_end; 8973aa18df8SVille Syrjälä else 8983aa18df8SVille Syrjälä position += vtotal - vbl_end; 8993aa18df8SVille Syrjälä 9007c06b08aSVille Syrjälä if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { 9013aa18df8SVille Syrjälä *vpos = position; 9023aa18df8SVille Syrjälä *hpos = 0; 9033aa18df8SVille Syrjälä } else { 9040af7e4dfSMario Kleiner *vpos = position / htotal; 9050af7e4dfSMario Kleiner *hpos = position - (*vpos * htotal); 9060af7e4dfSMario Kleiner } 9070af7e4dfSMario Kleiner 9080af7e4dfSMario Kleiner /* In vblank? */ 9090af7e4dfSMario Kleiner if (in_vbl) 9103d3cbd84SDaniel Vetter ret |= DRM_SCANOUTPOS_IN_VBLANK; 9110af7e4dfSMario Kleiner 9120af7e4dfSMario Kleiner return ret; 9130af7e4dfSMario Kleiner } 9140af7e4dfSMario Kleiner 915a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc) 916a225f079SVille Syrjälä { 917a225f079SVille Syrjälä struct drm_i915_private *dev_priv = crtc->base.dev->dev_private; 918a225f079SVille Syrjälä unsigned long irqflags; 919a225f079SVille Syrjälä int position; 920a225f079SVille Syrjälä 921a225f079SVille Syrjälä spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); 922a225f079SVille Syrjälä position = __intel_get_crtc_scanline(crtc); 923a225f079SVille Syrjälä spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); 924a225f079SVille Syrjälä 925a225f079SVille Syrjälä return position; 926a225f079SVille Syrjälä } 927a225f079SVille Syrjälä 92888e72717SThierry Reding static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe, 9290af7e4dfSMario Kleiner int *max_error, 9300af7e4dfSMario Kleiner struct timeval *vblank_time, 9310af7e4dfSMario Kleiner unsigned flags) 9320af7e4dfSMario Kleiner { 9334041b853SChris Wilson struct drm_crtc *crtc; 9340af7e4dfSMario Kleiner 93588e72717SThierry Reding if (pipe >= INTEL_INFO(dev)->num_pipes) { 93688e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9370af7e4dfSMario Kleiner return -EINVAL; 9380af7e4dfSMario Kleiner } 9390af7e4dfSMario Kleiner 9400af7e4dfSMario Kleiner /* Get drm_crtc to timestamp: */ 9414041b853SChris Wilson crtc = intel_get_crtc_for_pipe(dev, pipe); 9424041b853SChris Wilson if (crtc == NULL) { 94388e72717SThierry Reding DRM_ERROR("Invalid crtc %u\n", pipe); 9444041b853SChris Wilson return -EINVAL; 9454041b853SChris Wilson } 9464041b853SChris Wilson 947fc467a22SMaarten Lankhorst if (!crtc->hwmode.crtc_clock) { 94888e72717SThierry Reding DRM_DEBUG_KMS("crtc %u is disabled\n", pipe); 9494041b853SChris Wilson return -EBUSY; 9504041b853SChris Wilson } 9510af7e4dfSMario Kleiner 9520af7e4dfSMario Kleiner /* Helper routine in DRM core does all the work: */ 9534041b853SChris Wilson return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, 9544041b853SChris Wilson vblank_time, flags, 955fc467a22SMaarten Lankhorst &crtc->hwmode); 9560af7e4dfSMario Kleiner } 9570af7e4dfSMario Kleiner 958d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev) 959f97108d1SJesse Barnes { 9602d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 961b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 9629270388eSDaniel Vetter u8 new_delay; 9639270388eSDaniel Vetter 964d0ecd7e2SDaniel Vetter spin_lock(&mchdev_lock); 965f97108d1SJesse Barnes 96673edd18fSDaniel Vetter I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 96773edd18fSDaniel Vetter 96820e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay; 9699270388eSDaniel Vetter 9707648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 971b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 972b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 973f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 974f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 975f97108d1SJesse Barnes 976f97108d1SJesse Barnes /* Handle RCS change request from hw */ 977b5b72e89SMatthew Garrett if (busy_up > max_avg) { 97820e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) 97920e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay - 1; 98020e4d407SDaniel Vetter if (new_delay < dev_priv->ips.max_delay) 98120e4d407SDaniel Vetter new_delay = dev_priv->ips.max_delay; 982b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 98320e4d407SDaniel Vetter if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) 98420e4d407SDaniel Vetter new_delay = dev_priv->ips.cur_delay + 1; 98520e4d407SDaniel Vetter if (new_delay > dev_priv->ips.min_delay) 98620e4d407SDaniel Vetter new_delay = dev_priv->ips.min_delay; 987f97108d1SJesse Barnes } 988f97108d1SJesse Barnes 9897648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 99020e4d407SDaniel Vetter dev_priv->ips.cur_delay = new_delay; 991f97108d1SJesse Barnes 992d0ecd7e2SDaniel Vetter spin_unlock(&mchdev_lock); 9939270388eSDaniel Vetter 994f97108d1SJesse Barnes return; 995f97108d1SJesse Barnes } 996f97108d1SJesse Barnes 99774cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring) 998549f7365SChris Wilson { 99993b0a4e0SOscar Mateo if (!intel_ring_initialized(ring)) 1000475553deSChris Wilson return; 1001475553deSChris Wilson 1002bcfcc8baSJohn Harrison trace_i915_gem_request_notify(ring); 10039862e600SChris Wilson 1004549f7365SChris Wilson wake_up_all(&ring->irq_queue); 1005549f7365SChris Wilson } 1006549f7365SChris Wilson 100743cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv, 100843cf3bf0SChris Wilson struct intel_rps_ei *ei) 100931685c25SDeepak S { 101043cf3bf0SChris Wilson ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP); 101143cf3bf0SChris Wilson ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT); 101243cf3bf0SChris Wilson ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT); 101331685c25SDeepak S } 101431685c25SDeepak S 101543cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv, 101643cf3bf0SChris Wilson const struct intel_rps_ei *old, 101743cf3bf0SChris Wilson const struct intel_rps_ei *now, 101843cf3bf0SChris Wilson int threshold) 101931685c25SDeepak S { 102043cf3bf0SChris Wilson u64 time, c0; 10217bad74d5SVille Syrjälä unsigned int mul = 100; 102231685c25SDeepak S 102343cf3bf0SChris Wilson if (old->cz_clock == 0) 102443cf3bf0SChris Wilson return false; 102531685c25SDeepak S 10267bad74d5SVille Syrjälä if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH) 10277bad74d5SVille Syrjälä mul <<= 8; 10287bad74d5SVille Syrjälä 102943cf3bf0SChris Wilson time = now->cz_clock - old->cz_clock; 10307bad74d5SVille Syrjälä time *= threshold * dev_priv->czclk_freq; 103131685c25SDeepak S 103243cf3bf0SChris Wilson /* Workload can be split between render + media, e.g. SwapBuffers 103343cf3bf0SChris Wilson * being blitted in X after being rendered in mesa. To account for 103443cf3bf0SChris Wilson * this we need to combine both engines into our activity counter. 103543cf3bf0SChris Wilson */ 103643cf3bf0SChris Wilson c0 = now->render_c0 - old->render_c0; 103743cf3bf0SChris Wilson c0 += now->media_c0 - old->media_c0; 10387bad74d5SVille Syrjälä c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC; 103931685c25SDeepak S 104043cf3bf0SChris Wilson return c0 >= time; 104131685c25SDeepak S } 104231685c25SDeepak S 104343cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv) 104443cf3bf0SChris Wilson { 104543cf3bf0SChris Wilson vlv_c0_read(dev_priv, &dev_priv->rps.down_ei); 104643cf3bf0SChris Wilson dev_priv->rps.up_ei = dev_priv->rps.down_ei; 104743cf3bf0SChris Wilson } 104843cf3bf0SChris Wilson 104943cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir) 105043cf3bf0SChris Wilson { 105143cf3bf0SChris Wilson struct intel_rps_ei now; 105243cf3bf0SChris Wilson u32 events = 0; 105343cf3bf0SChris Wilson 10546f4b12f8SChris Wilson if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0) 105543cf3bf0SChris Wilson return 0; 105643cf3bf0SChris Wilson 105743cf3bf0SChris Wilson vlv_c0_read(dev_priv, &now); 105843cf3bf0SChris Wilson if (now.cz_clock == 0) 105943cf3bf0SChris Wilson return 0; 106031685c25SDeepak S 106143cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) { 106243cf3bf0SChris Wilson if (!vlv_c0_above(dev_priv, 106343cf3bf0SChris Wilson &dev_priv->rps.down_ei, &now, 10648fb55197SChris Wilson dev_priv->rps.down_threshold)) 106543cf3bf0SChris Wilson events |= GEN6_PM_RP_DOWN_THRESHOLD; 106643cf3bf0SChris Wilson dev_priv->rps.down_ei = now; 106731685c25SDeepak S } 106831685c25SDeepak S 106943cf3bf0SChris Wilson if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) { 107043cf3bf0SChris Wilson if (vlv_c0_above(dev_priv, 107143cf3bf0SChris Wilson &dev_priv->rps.up_ei, &now, 10728fb55197SChris Wilson dev_priv->rps.up_threshold)) 107343cf3bf0SChris Wilson events |= GEN6_PM_RP_UP_THRESHOLD; 107443cf3bf0SChris Wilson dev_priv->rps.up_ei = now; 107543cf3bf0SChris Wilson } 107643cf3bf0SChris Wilson 107743cf3bf0SChris Wilson return events; 107831685c25SDeepak S } 107931685c25SDeepak S 1080f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv) 1081f5a4c67dSChris Wilson { 1082f5a4c67dSChris Wilson struct intel_engine_cs *ring; 1083f5a4c67dSChris Wilson int i; 1084f5a4c67dSChris Wilson 1085f5a4c67dSChris Wilson for_each_ring(ring, dev_priv, i) 1086f5a4c67dSChris Wilson if (ring->irq_refcount) 1087f5a4c67dSChris Wilson return true; 1088f5a4c67dSChris Wilson 1089f5a4c67dSChris Wilson return false; 1090f5a4c67dSChris Wilson } 1091f5a4c67dSChris Wilson 10924912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work) 10933b8d8d91SJesse Barnes { 10942d1013ddSJani Nikula struct drm_i915_private *dev_priv = 10952d1013ddSJani Nikula container_of(work, struct drm_i915_private, rps.work); 10968d3afd7dSChris Wilson bool client_boost; 10978d3afd7dSChris Wilson int new_delay, adj, min, max; 1098edbfdb45SPaulo Zanoni u32 pm_iir; 10993b8d8d91SJesse Barnes 110059cdb63dSDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1101d4d70aa5SImre Deak /* Speed up work cancelation during disabling rps interrupts. */ 1102d4d70aa5SImre Deak if (!dev_priv->rps.interrupts_enabled) { 1103d4d70aa5SImre Deak spin_unlock_irq(&dev_priv->irq_lock); 1104d4d70aa5SImre Deak return; 1105d4d70aa5SImre Deak } 11061f814dacSImre Deak 11071f814dacSImre Deak /* 11081f814dacSImre Deak * The RPS work is synced during runtime suspend, we don't require a 11091f814dacSImre Deak * wakeref. TODO: instead of disabling the asserts make sure that we 11101f814dacSImre Deak * always hold an RPM reference while the work is running. 11111f814dacSImre Deak */ 11121f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11131f814dacSImre Deak 1114c6a828d3SDaniel Vetter pm_iir = dev_priv->rps.pm_iir; 1115c6a828d3SDaniel Vetter dev_priv->rps.pm_iir = 0; 1116a72fbc3aSImre Deak /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */ 1117480c8033SDaniel Vetter gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events); 11188d3afd7dSChris Wilson client_boost = dev_priv->rps.client_boost; 11198d3afd7dSChris Wilson dev_priv->rps.client_boost = false; 112059cdb63dSDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 11214912d041SBen Widawsky 112260611c13SPaulo Zanoni /* Make sure we didn't queue anything we're not going to process. */ 1123a6706b45SDeepak S WARN_ON(pm_iir & ~dev_priv->pm_rps_events); 112460611c13SPaulo Zanoni 11258d3afd7dSChris Wilson if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost) 11261f814dacSImre Deak goto out; 11273b8d8d91SJesse Barnes 11284fc688ceSJesse Barnes mutex_lock(&dev_priv->rps.hw_lock); 11297b9e0ae6SChris Wilson 113043cf3bf0SChris Wilson pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir); 113143cf3bf0SChris Wilson 1132dd75fdc8SChris Wilson adj = dev_priv->rps.last_adj; 1133edcf284bSChris Wilson new_delay = dev_priv->rps.cur_freq; 11348d3afd7dSChris Wilson min = dev_priv->rps.min_freq_softlimit; 11358d3afd7dSChris Wilson max = dev_priv->rps.max_freq_softlimit; 11368d3afd7dSChris Wilson 11378d3afd7dSChris Wilson if (client_boost) { 11388d3afd7dSChris Wilson new_delay = dev_priv->rps.max_freq_softlimit; 11398d3afd7dSChris Wilson adj = 0; 11408d3afd7dSChris Wilson } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) { 1141dd75fdc8SChris Wilson if (adj > 0) 1142dd75fdc8SChris Wilson adj *= 2; 1143edcf284bSChris Wilson else /* CHV needs even encode values */ 1144edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1; 11457425034aSVille Syrjälä /* 11467425034aSVille Syrjälä * For better performance, jump directly 11477425034aSVille Syrjälä * to RPe if we're below it. 11487425034aSVille Syrjälä */ 1149edcf284bSChris Wilson if (new_delay < dev_priv->rps.efficient_freq - adj) { 1150b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1151edcf284bSChris Wilson adj = 0; 1152edcf284bSChris Wilson } 1153f5a4c67dSChris Wilson } else if (any_waiters(dev_priv)) { 1154f5a4c67dSChris Wilson adj = 0; 1155dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) { 1156b39fb297SBen Widawsky if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq) 1157b39fb297SBen Widawsky new_delay = dev_priv->rps.efficient_freq; 1158dd75fdc8SChris Wilson else 1159b39fb297SBen Widawsky new_delay = dev_priv->rps.min_freq_softlimit; 1160dd75fdc8SChris Wilson adj = 0; 1161dd75fdc8SChris Wilson } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) { 1162dd75fdc8SChris Wilson if (adj < 0) 1163dd75fdc8SChris Wilson adj *= 2; 1164edcf284bSChris Wilson else /* CHV needs even encode values */ 1165edcf284bSChris Wilson adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1; 1166dd75fdc8SChris Wilson } else { /* unknown event */ 1167edcf284bSChris Wilson adj = 0; 1168dd75fdc8SChris Wilson } 11693b8d8d91SJesse Barnes 1170edcf284bSChris Wilson dev_priv->rps.last_adj = adj; 1171edcf284bSChris Wilson 117279249636SBen Widawsky /* sysfs frequency interfaces may have snuck in while servicing the 117379249636SBen Widawsky * interrupt 117479249636SBen Widawsky */ 1175edcf284bSChris Wilson new_delay += adj; 11768d3afd7dSChris Wilson new_delay = clamp_t(int, new_delay, min, max); 117727544369SDeepak S 1178ffe02b40SVille Syrjälä intel_set_rps(dev_priv->dev, new_delay); 11793b8d8d91SJesse Barnes 11804fc688ceSJesse Barnes mutex_unlock(&dev_priv->rps.hw_lock); 11811f814dacSImre Deak out: 11821f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 11833b8d8d91SJesse Barnes } 11843b8d8d91SJesse Barnes 1185e3689190SBen Widawsky 1186e3689190SBen Widawsky /** 1187e3689190SBen Widawsky * ivybridge_parity_work - Workqueue called when a parity error interrupt 1188e3689190SBen Widawsky * occurred. 1189e3689190SBen Widawsky * @work: workqueue struct 1190e3689190SBen Widawsky * 1191e3689190SBen Widawsky * Doesn't actually do anything except notify userspace. As a consequence of 1192e3689190SBen Widawsky * this event, userspace should try to remap the bad rows since statistically 1193e3689190SBen Widawsky * it is likely the same row is more likely to go bad again. 1194e3689190SBen Widawsky */ 1195e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work) 1196e3689190SBen Widawsky { 11972d1013ddSJani Nikula struct drm_i915_private *dev_priv = 11982d1013ddSJani Nikula container_of(work, struct drm_i915_private, l3_parity.error_work); 1199e3689190SBen Widawsky u32 error_status, row, bank, subbank; 120035a85ac6SBen Widawsky char *parity_event[6]; 1201e3689190SBen Widawsky uint32_t misccpctl; 120235a85ac6SBen Widawsky uint8_t slice = 0; 1203e3689190SBen Widawsky 1204e3689190SBen Widawsky /* We must turn off DOP level clock gating to access the L3 registers. 1205e3689190SBen Widawsky * In order to prevent a get/put style interface, acquire struct mutex 1206e3689190SBen Widawsky * any time we access those registers. 1207e3689190SBen Widawsky */ 1208e3689190SBen Widawsky mutex_lock(&dev_priv->dev->struct_mutex); 1209e3689190SBen Widawsky 121035a85ac6SBen Widawsky /* If we've screwed up tracking, just let the interrupt fire again */ 121135a85ac6SBen Widawsky if (WARN_ON(!dev_priv->l3_parity.which_slice)) 121235a85ac6SBen Widawsky goto out; 121335a85ac6SBen Widawsky 1214e3689190SBen Widawsky misccpctl = I915_READ(GEN7_MISCCPCTL); 1215e3689190SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); 1216e3689190SBen Widawsky POSTING_READ(GEN7_MISCCPCTL); 1217e3689190SBen Widawsky 121835a85ac6SBen Widawsky while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) { 1219f0f59a00SVille Syrjälä i915_reg_t reg; 122035a85ac6SBen Widawsky 122135a85ac6SBen Widawsky slice--; 122235a85ac6SBen Widawsky if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev))) 122335a85ac6SBen Widawsky break; 122435a85ac6SBen Widawsky 122535a85ac6SBen Widawsky dev_priv->l3_parity.which_slice &= ~(1<<slice); 122635a85ac6SBen Widawsky 12276fa1c5f1SVille Syrjälä reg = GEN7_L3CDERRST1(slice); 122835a85ac6SBen Widawsky 122935a85ac6SBen Widawsky error_status = I915_READ(reg); 1230e3689190SBen Widawsky row = GEN7_PARITY_ERROR_ROW(error_status); 1231e3689190SBen Widawsky bank = GEN7_PARITY_ERROR_BANK(error_status); 1232e3689190SBen Widawsky subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); 1233e3689190SBen Widawsky 123435a85ac6SBen Widawsky I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE); 123535a85ac6SBen Widawsky POSTING_READ(reg); 1236e3689190SBen Widawsky 1237cce723edSBen Widawsky parity_event[0] = I915_L3_PARITY_UEVENT "=1"; 1238e3689190SBen Widawsky parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); 1239e3689190SBen Widawsky parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); 1240e3689190SBen Widawsky parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); 124135a85ac6SBen Widawsky parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice); 124235a85ac6SBen Widawsky parity_event[5] = NULL; 1243e3689190SBen Widawsky 12445bdebb18SDave Airlie kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj, 1245e3689190SBen Widawsky KOBJ_CHANGE, parity_event); 1246e3689190SBen Widawsky 124735a85ac6SBen Widawsky DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n", 124835a85ac6SBen Widawsky slice, row, bank, subbank); 1249e3689190SBen Widawsky 125035a85ac6SBen Widawsky kfree(parity_event[4]); 1251e3689190SBen Widawsky kfree(parity_event[3]); 1252e3689190SBen Widawsky kfree(parity_event[2]); 1253e3689190SBen Widawsky kfree(parity_event[1]); 1254e3689190SBen Widawsky } 1255e3689190SBen Widawsky 125635a85ac6SBen Widawsky I915_WRITE(GEN7_MISCCPCTL, misccpctl); 125735a85ac6SBen Widawsky 125835a85ac6SBen Widawsky out: 125935a85ac6SBen Widawsky WARN_ON(dev_priv->l3_parity.which_slice); 12604cb21832SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 1261480c8033SDaniel Vetter gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev)); 12624cb21832SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 126335a85ac6SBen Widawsky 126435a85ac6SBen Widawsky mutex_unlock(&dev_priv->dev->struct_mutex); 126535a85ac6SBen Widawsky } 126635a85ac6SBen Widawsky 126735a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir) 1268e3689190SBen Widawsky { 12692d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1270e3689190SBen Widawsky 1271040d2baaSBen Widawsky if (!HAS_L3_DPF(dev)) 1272e3689190SBen Widawsky return; 1273e3689190SBen Widawsky 1274d0ecd7e2SDaniel Vetter spin_lock(&dev_priv->irq_lock); 1275480c8033SDaniel Vetter gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev)); 1276d0ecd7e2SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 1277e3689190SBen Widawsky 127835a85ac6SBen Widawsky iir &= GT_PARITY_ERROR(dev); 127935a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1) 128035a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 1; 128135a85ac6SBen Widawsky 128235a85ac6SBen Widawsky if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT) 128335a85ac6SBen Widawsky dev_priv->l3_parity.which_slice |= 1 << 0; 128435a85ac6SBen Widawsky 1285a4da4fa4SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); 1286e3689190SBen Widawsky } 1287e3689190SBen Widawsky 1288f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev, 1289f1af8fc1SPaulo Zanoni struct drm_i915_private *dev_priv, 1290f1af8fc1SPaulo Zanoni u32 gt_iir) 1291f1af8fc1SPaulo Zanoni { 1292f1af8fc1SPaulo Zanoni if (gt_iir & 1293f1af8fc1SPaulo Zanoni (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 129474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1295f1af8fc1SPaulo Zanoni if (gt_iir & ILK_BSD_USER_INTERRUPT) 129674cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1297f1af8fc1SPaulo Zanoni } 1298f1af8fc1SPaulo Zanoni 1299e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev, 1300e7b4c6b1SDaniel Vetter struct drm_i915_private *dev_priv, 1301e7b4c6b1SDaniel Vetter u32 gt_iir) 1302e7b4c6b1SDaniel Vetter { 1303e7b4c6b1SDaniel Vetter 1304cc609d5dSBen Widawsky if (gt_iir & 1305cc609d5dSBen Widawsky (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT)) 130674cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 1307cc609d5dSBen Widawsky if (gt_iir & GT_BSD_USER_INTERRUPT) 130874cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 1309cc609d5dSBen Widawsky if (gt_iir & GT_BLT_USER_INTERRUPT) 131074cdb337SChris Wilson notify_ring(&dev_priv->ring[BCS]); 1311e7b4c6b1SDaniel Vetter 1312cc609d5dSBen Widawsky if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT | 1313cc609d5dSBen Widawsky GT_BSD_CS_ERROR_INTERRUPT | 1314aaecdf61SDaniel Vetter GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) 1315aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir); 1316e3689190SBen Widawsky 131735a85ac6SBen Widawsky if (gt_iir & GT_PARITY_ERROR(dev)) 131835a85ac6SBen Widawsky ivybridge_parity_error_irq_handler(dev, gt_iir); 1319e7b4c6b1SDaniel Vetter } 1320e7b4c6b1SDaniel Vetter 1321fbcc1a0cSNick Hoath static __always_inline void 1322e4ba99b9SDaniel Vetter gen8_cs_irq_handler(struct intel_engine_cs *ring, u32 iir, int test_shift) 1323fbcc1a0cSNick Hoath { 1324fbcc1a0cSNick Hoath if (iir & (GT_RENDER_USER_INTERRUPT << test_shift)) 1325fbcc1a0cSNick Hoath notify_ring(ring); 1326fbcc1a0cSNick Hoath if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift)) 1327fbcc1a0cSNick Hoath intel_lrc_irq_handler(ring); 1328fbcc1a0cSNick Hoath } 1329fbcc1a0cSNick Hoath 133074cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv, 1331abd58f01SBen Widawsky u32 master_ctl) 1332abd58f01SBen Widawsky { 1333abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 1334abd58f01SBen Widawsky 1335abd58f01SBen Widawsky if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) { 13365dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(0)); 13375dd280b0SNick Hoath if (iir) { 13385dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(0), iir); 1339abd58f01SBen Widawsky ret = IRQ_HANDLED; 1340e981e7b1SThomas Daniel 1341fbcc1a0cSNick Hoath gen8_cs_irq_handler(&dev_priv->ring[RCS], 1342fbcc1a0cSNick Hoath iir, GEN8_RCS_IRQ_SHIFT); 1343e981e7b1SThomas Daniel 1344fbcc1a0cSNick Hoath gen8_cs_irq_handler(&dev_priv->ring[BCS], 1345fbcc1a0cSNick Hoath iir, GEN8_BCS_IRQ_SHIFT); 1346abd58f01SBen Widawsky } else 1347abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT0)!\n"); 1348abd58f01SBen Widawsky } 1349abd58f01SBen Widawsky 135085f9b5f9SZhao Yakui if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) { 13515dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(1)); 13525dd280b0SNick Hoath if (iir) { 13535dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(1), iir); 1354abd58f01SBen Widawsky ret = IRQ_HANDLED; 1355e981e7b1SThomas Daniel 1356fbcc1a0cSNick Hoath gen8_cs_irq_handler(&dev_priv->ring[VCS], 1357fbcc1a0cSNick Hoath iir, GEN8_VCS1_IRQ_SHIFT); 1358e981e7b1SThomas Daniel 1359fbcc1a0cSNick Hoath gen8_cs_irq_handler(&dev_priv->ring[VCS2], 1360fbcc1a0cSNick Hoath iir, GEN8_VCS2_IRQ_SHIFT); 1361abd58f01SBen Widawsky } else 1362abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (GT1)!\n"); 1363abd58f01SBen Widawsky } 1364abd58f01SBen Widawsky 136574cdb337SChris Wilson if (master_ctl & GEN8_GT_VECS_IRQ) { 13665dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(3)); 13675dd280b0SNick Hoath if (iir) { 13685dd280b0SNick Hoath I915_WRITE_FW(GEN8_GT_IIR(3), iir); 136974cdb337SChris Wilson ret = IRQ_HANDLED; 137074cdb337SChris Wilson 1371fbcc1a0cSNick Hoath gen8_cs_irq_handler(&dev_priv->ring[VECS], 1372fbcc1a0cSNick Hoath iir, GEN8_VECS_IRQ_SHIFT); 137374cdb337SChris Wilson } else 137474cdb337SChris Wilson DRM_ERROR("The master control interrupt lied (GT3)!\n"); 137574cdb337SChris Wilson } 137674cdb337SChris Wilson 13770961021aSBen Widawsky if (master_ctl & GEN8_GT_PM_IRQ) { 13785dd280b0SNick Hoath u32 iir = I915_READ_FW(GEN8_GT_IIR(2)); 13795dd280b0SNick Hoath if (iir & dev_priv->pm_rps_events) { 1380cb0d205eSChris Wilson I915_WRITE_FW(GEN8_GT_IIR(2), 13815dd280b0SNick Hoath iir & dev_priv->pm_rps_events); 138238cc46d7SOscar Mateo ret = IRQ_HANDLED; 13835dd280b0SNick Hoath gen6_rps_irq_handler(dev_priv, iir); 13840961021aSBen Widawsky } else 13850961021aSBen Widawsky DRM_ERROR("The master control interrupt lied (PM)!\n"); 13860961021aSBen Widawsky } 13870961021aSBen Widawsky 1388abd58f01SBen Widawsky return ret; 1389abd58f01SBen Widawsky } 1390abd58f01SBen Widawsky 139163c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val) 139263c88d22SImre Deak { 139363c88d22SImre Deak switch (port) { 139463c88d22SImre Deak case PORT_A: 1395195baa06SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 139663c88d22SImre Deak case PORT_B: 139763c88d22SImre Deak return val & PORTB_HOTPLUG_LONG_DETECT; 139863c88d22SImre Deak case PORT_C: 139963c88d22SImre Deak return val & PORTC_HOTPLUG_LONG_DETECT; 140063c88d22SImre Deak default: 140163c88d22SImre Deak return false; 140263c88d22SImre Deak } 140363c88d22SImre Deak } 140463c88d22SImre Deak 14056dbf30ceSVille Syrjälä static bool spt_port_hotplug2_long_detect(enum port port, u32 val) 14066dbf30ceSVille Syrjälä { 14076dbf30ceSVille Syrjälä switch (port) { 14086dbf30ceSVille Syrjälä case PORT_E: 14096dbf30ceSVille Syrjälä return val & PORTE_HOTPLUG_LONG_DETECT; 14106dbf30ceSVille Syrjälä default: 14116dbf30ceSVille Syrjälä return false; 14126dbf30ceSVille Syrjälä } 14136dbf30ceSVille Syrjälä } 14146dbf30ceSVille Syrjälä 141574c0b395SVille Syrjälä static bool spt_port_hotplug_long_detect(enum port port, u32 val) 141674c0b395SVille Syrjälä { 141774c0b395SVille Syrjälä switch (port) { 141874c0b395SVille Syrjälä case PORT_A: 141974c0b395SVille Syrjälä return val & PORTA_HOTPLUG_LONG_DETECT; 142074c0b395SVille Syrjälä case PORT_B: 142174c0b395SVille Syrjälä return val & PORTB_HOTPLUG_LONG_DETECT; 142274c0b395SVille Syrjälä case PORT_C: 142374c0b395SVille Syrjälä return val & PORTC_HOTPLUG_LONG_DETECT; 142474c0b395SVille Syrjälä case PORT_D: 142574c0b395SVille Syrjälä return val & PORTD_HOTPLUG_LONG_DETECT; 142674c0b395SVille Syrjälä default: 142774c0b395SVille Syrjälä return false; 142874c0b395SVille Syrjälä } 142974c0b395SVille Syrjälä } 143074c0b395SVille Syrjälä 1431e4ce95aaSVille Syrjälä static bool ilk_port_hotplug_long_detect(enum port port, u32 val) 1432e4ce95aaSVille Syrjälä { 1433e4ce95aaSVille Syrjälä switch (port) { 1434e4ce95aaSVille Syrjälä case PORT_A: 1435e4ce95aaSVille Syrjälä return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT; 1436e4ce95aaSVille Syrjälä default: 1437e4ce95aaSVille Syrjälä return false; 1438e4ce95aaSVille Syrjälä } 1439e4ce95aaSVille Syrjälä } 1440e4ce95aaSVille Syrjälä 1441676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val) 144213cf5504SDave Airlie { 144313cf5504SDave Airlie switch (port) { 144413cf5504SDave Airlie case PORT_B: 1445676574dfSJani Nikula return val & PORTB_HOTPLUG_LONG_DETECT; 144613cf5504SDave Airlie case PORT_C: 1447676574dfSJani Nikula return val & PORTC_HOTPLUG_LONG_DETECT; 144813cf5504SDave Airlie case PORT_D: 1449676574dfSJani Nikula return val & PORTD_HOTPLUG_LONG_DETECT; 1450676574dfSJani Nikula default: 1451676574dfSJani Nikula return false; 145213cf5504SDave Airlie } 145313cf5504SDave Airlie } 145413cf5504SDave Airlie 1455676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val) 145613cf5504SDave Airlie { 145713cf5504SDave Airlie switch (port) { 145813cf5504SDave Airlie case PORT_B: 1459676574dfSJani Nikula return val & PORTB_HOTPLUG_INT_LONG_PULSE; 146013cf5504SDave Airlie case PORT_C: 1461676574dfSJani Nikula return val & PORTC_HOTPLUG_INT_LONG_PULSE; 146213cf5504SDave Airlie case PORT_D: 1463676574dfSJani Nikula return val & PORTD_HOTPLUG_INT_LONG_PULSE; 1464676574dfSJani Nikula default: 1465676574dfSJani Nikula return false; 146613cf5504SDave Airlie } 146713cf5504SDave Airlie } 146813cf5504SDave Airlie 146942db67d6SVille Syrjälä /* 147042db67d6SVille Syrjälä * Get a bit mask of pins that have triggered, and which ones may be long. 147142db67d6SVille Syrjälä * This can be called multiple times with the same masks to accumulate 147242db67d6SVille Syrjälä * hotplug detection results from several registers. 147342db67d6SVille Syrjälä * 147442db67d6SVille Syrjälä * Note that the caller is expected to zero out the masks initially. 147542db67d6SVille Syrjälä */ 1476fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask, 14778c841e57SJani Nikula u32 hotplug_trigger, u32 dig_hotplug_reg, 1478fd63e2a9SImre Deak const u32 hpd[HPD_NUM_PINS], 1479fd63e2a9SImre Deak bool long_pulse_detect(enum port port, u32 val)) 1480676574dfSJani Nikula { 14818c841e57SJani Nikula enum port port; 1482676574dfSJani Nikula int i; 1483676574dfSJani Nikula 1484676574dfSJani Nikula for_each_hpd_pin(i) { 14858c841e57SJani Nikula if ((hpd[i] & hotplug_trigger) == 0) 14868c841e57SJani Nikula continue; 14878c841e57SJani Nikula 1488676574dfSJani Nikula *pin_mask |= BIT(i); 1489676574dfSJani Nikula 1490cc24fcdcSImre Deak if (!intel_hpd_pin_to_port(i, &port)) 1491cc24fcdcSImre Deak continue; 1492cc24fcdcSImre Deak 1493fd63e2a9SImre Deak if (long_pulse_detect(port, dig_hotplug_reg)) 1494676574dfSJani Nikula *long_mask |= BIT(i); 1495676574dfSJani Nikula } 1496676574dfSJani Nikula 1497676574dfSJani Nikula DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n", 1498676574dfSJani Nikula hotplug_trigger, dig_hotplug_reg, *pin_mask); 1499676574dfSJani Nikula 1500676574dfSJani Nikula } 1501676574dfSJani Nikula 1502515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev) 1503515ac2bbSDaniel Vetter { 15042d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 150528c70f16SDaniel Vetter 150628c70f16SDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1507515ac2bbSDaniel Vetter } 1508515ac2bbSDaniel Vetter 1509ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev) 1510ce99c256SDaniel Vetter { 15112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 15129ee32feaSDaniel Vetter 15139ee32feaSDaniel Vetter wake_up_all(&dev_priv->gmbus_wait_queue); 1514ce99c256SDaniel Vetter } 1515ce99c256SDaniel Vetter 15168bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS) 1517277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1518eba94eb9SDaniel Vetter uint32_t crc0, uint32_t crc1, 1519eba94eb9SDaniel Vetter uint32_t crc2, uint32_t crc3, 15208bc5e955SDaniel Vetter uint32_t crc4) 15218bf1e9f1SShuang He { 15228bf1e9f1SShuang He struct drm_i915_private *dev_priv = dev->dev_private; 15238bf1e9f1SShuang He struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe]; 15248bf1e9f1SShuang He struct intel_pipe_crc_entry *entry; 1525ac2300d4SDamien Lespiau int head, tail; 1526b2c88f5bSDamien Lespiau 1527d538bbdfSDamien Lespiau spin_lock(&pipe_crc->lock); 1528d538bbdfSDamien Lespiau 15290c912c79SDamien Lespiau if (!pipe_crc->entries) { 1530d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 153134273620SDaniel Vetter DRM_DEBUG_KMS("spurious interrupt\n"); 15320c912c79SDamien Lespiau return; 15330c912c79SDamien Lespiau } 15340c912c79SDamien Lespiau 1535d538bbdfSDamien Lespiau head = pipe_crc->head; 1536d538bbdfSDamien Lespiau tail = pipe_crc->tail; 1537b2c88f5bSDamien Lespiau 1538b2c88f5bSDamien Lespiau if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) { 1539d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 1540b2c88f5bSDamien Lespiau DRM_ERROR("CRC buffer overflowing\n"); 1541b2c88f5bSDamien Lespiau return; 1542b2c88f5bSDamien Lespiau } 1543b2c88f5bSDamien Lespiau 1544b2c88f5bSDamien Lespiau entry = &pipe_crc->entries[head]; 15458bf1e9f1SShuang He 15468bc5e955SDaniel Vetter entry->frame = dev->driver->get_vblank_counter(dev, pipe); 1547eba94eb9SDaniel Vetter entry->crc[0] = crc0; 1548eba94eb9SDaniel Vetter entry->crc[1] = crc1; 1549eba94eb9SDaniel Vetter entry->crc[2] = crc2; 1550eba94eb9SDaniel Vetter entry->crc[3] = crc3; 1551eba94eb9SDaniel Vetter entry->crc[4] = crc4; 1552b2c88f5bSDamien Lespiau 1553b2c88f5bSDamien Lespiau head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1); 1554d538bbdfSDamien Lespiau pipe_crc->head = head; 1555d538bbdfSDamien Lespiau 1556d538bbdfSDamien Lespiau spin_unlock(&pipe_crc->lock); 155707144428SDamien Lespiau 155807144428SDamien Lespiau wake_up_interruptible(&pipe_crc->wq); 15598bf1e9f1SShuang He } 1560277de95eSDaniel Vetter #else 1561277de95eSDaniel Vetter static inline void 1562277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe, 1563277de95eSDaniel Vetter uint32_t crc0, uint32_t crc1, 1564277de95eSDaniel Vetter uint32_t crc2, uint32_t crc3, 1565277de95eSDaniel Vetter uint32_t crc4) {} 1566277de95eSDaniel Vetter #endif 1567eba94eb9SDaniel Vetter 1568277de95eSDaniel Vetter 1569277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15705a69b89fSDaniel Vetter { 15715a69b89fSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15725a69b89fSDaniel Vetter 1573277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 15745a69b89fSDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 15755a69b89fSDaniel Vetter 0, 0, 0, 0); 15765a69b89fSDaniel Vetter } 15775a69b89fSDaniel Vetter 1578277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 1579eba94eb9SDaniel Vetter { 1580eba94eb9SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 1581eba94eb9SDaniel Vetter 1582277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 1583eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_1_IVB(pipe)), 1584eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_2_IVB(pipe)), 1585eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_3_IVB(pipe)), 1586eba94eb9SDaniel Vetter I915_READ(PIPE_CRC_RES_4_IVB(pipe)), 15878bc5e955SDaniel Vetter I915_READ(PIPE_CRC_RES_5_IVB(pipe))); 1588eba94eb9SDaniel Vetter } 15895b3a856bSDaniel Vetter 1590277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe) 15915b3a856bSDaniel Vetter { 15925b3a856bSDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 15930b5c5ed0SDaniel Vetter uint32_t res1, res2; 15940b5c5ed0SDaniel Vetter 15950b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 3) 15960b5c5ed0SDaniel Vetter res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe)); 15970b5c5ed0SDaniel Vetter else 15980b5c5ed0SDaniel Vetter res1 = 0; 15990b5c5ed0SDaniel Vetter 16000b5c5ed0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) 16010b5c5ed0SDaniel Vetter res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe)); 16020b5c5ed0SDaniel Vetter else 16030b5c5ed0SDaniel Vetter res2 = 0; 16045b3a856bSDaniel Vetter 1605277de95eSDaniel Vetter display_pipe_crc_irq_handler(dev, pipe, 16060b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_RED(pipe)), 16070b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_GREEN(pipe)), 16080b5c5ed0SDaniel Vetter I915_READ(PIPE_CRC_RES_BLUE(pipe)), 16090b5c5ed0SDaniel Vetter res1, res2); 16105b3a856bSDaniel Vetter } 16118bf1e9f1SShuang He 16121403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their 16131403c0d4SPaulo Zanoni * IMR bits until the work is done. Other interrupts can be processed without 16141403c0d4SPaulo Zanoni * the work queue. */ 16151403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir) 1616baf02a1fSBen Widawsky { 1617a6706b45SDeepak S if (pm_iir & dev_priv->pm_rps_events) { 161859cdb63dSDaniel Vetter spin_lock(&dev_priv->irq_lock); 1619480c8033SDaniel Vetter gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events); 1620d4d70aa5SImre Deak if (dev_priv->rps.interrupts_enabled) { 1621d4d70aa5SImre Deak dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events; 16222adbee62SDaniel Vetter queue_work(dev_priv->wq, &dev_priv->rps.work); 162341a05a3aSDaniel Vetter } 1624d4d70aa5SImre Deak spin_unlock(&dev_priv->irq_lock); 1625d4d70aa5SImre Deak } 1626baf02a1fSBen Widawsky 1627c9a9a268SImre Deak if (INTEL_INFO(dev_priv)->gen >= 8) 1628c9a9a268SImre Deak return; 1629c9a9a268SImre Deak 16301403c0d4SPaulo Zanoni if (HAS_VEBOX(dev_priv->dev)) { 163112638c57SBen Widawsky if (pm_iir & PM_VEBOX_USER_INTERRUPT) 163274cdb337SChris Wilson notify_ring(&dev_priv->ring[VECS]); 163312638c57SBen Widawsky 1634aaecdf61SDaniel Vetter if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) 1635aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir); 163612638c57SBen Widawsky } 16371403c0d4SPaulo Zanoni } 1638baf02a1fSBen Widawsky 16398d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe) 16408d7849dbSVille Syrjälä { 16418d7849dbSVille Syrjälä if (!drm_handle_vblank(dev, pipe)) 16428d7849dbSVille Syrjälä return false; 16438d7849dbSVille Syrjälä 16448d7849dbSVille Syrjälä return true; 16458d7849dbSVille Syrjälä } 16468d7849dbSVille Syrjälä 1647c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir) 16487e231dbeSJesse Barnes { 1649c1874ed7SImre Deak struct drm_i915_private *dev_priv = dev->dev_private; 165091d181ddSImre Deak u32 pipe_stats[I915_MAX_PIPES] = { }; 16517e231dbeSJesse Barnes int pipe; 16527e231dbeSJesse Barnes 165358ead0d7SImre Deak spin_lock(&dev_priv->irq_lock); 1654055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1655f0f59a00SVille Syrjälä i915_reg_t reg; 1656bbb5eebfSDaniel Vetter u32 mask, iir_bit = 0; 165791d181ddSImre Deak 1658bbb5eebfSDaniel Vetter /* 1659bbb5eebfSDaniel Vetter * PIPESTAT bits get signalled even when the interrupt is 1660bbb5eebfSDaniel Vetter * disabled with the mask bits, and some of the status bits do 1661bbb5eebfSDaniel Vetter * not generate interrupts at all (like the underrun bit). Hence 1662bbb5eebfSDaniel Vetter * we need to be careful that we only handle what we want to 1663bbb5eebfSDaniel Vetter * handle. 1664bbb5eebfSDaniel Vetter */ 16650f239f4cSDaniel Vetter 16660f239f4cSDaniel Vetter /* fifo underruns are filterered in the underrun handler. */ 16670f239f4cSDaniel Vetter mask = PIPE_FIFO_UNDERRUN_STATUS; 1668bbb5eebfSDaniel Vetter 1669bbb5eebfSDaniel Vetter switch (pipe) { 1670bbb5eebfSDaniel Vetter case PIPE_A: 1671bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT; 1672bbb5eebfSDaniel Vetter break; 1673bbb5eebfSDaniel Vetter case PIPE_B: 1674bbb5eebfSDaniel Vetter iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 1675bbb5eebfSDaniel Vetter break; 16763278f67fSVille Syrjälä case PIPE_C: 16773278f67fSVille Syrjälä iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 16783278f67fSVille Syrjälä break; 1679bbb5eebfSDaniel Vetter } 1680bbb5eebfSDaniel Vetter if (iir & iir_bit) 1681bbb5eebfSDaniel Vetter mask |= dev_priv->pipestat_irq_mask[pipe]; 1682bbb5eebfSDaniel Vetter 1683bbb5eebfSDaniel Vetter if (!mask) 168491d181ddSImre Deak continue; 168591d181ddSImre Deak 168691d181ddSImre Deak reg = PIPESTAT(pipe); 1687bbb5eebfSDaniel Vetter mask |= PIPESTAT_INT_ENABLE_MASK; 1688bbb5eebfSDaniel Vetter pipe_stats[pipe] = I915_READ(reg) & mask; 16897e231dbeSJesse Barnes 16907e231dbeSJesse Barnes /* 16917e231dbeSJesse Barnes * Clear the PIPE*STAT regs before the IIR 16927e231dbeSJesse Barnes */ 169391d181ddSImre Deak if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS | 169491d181ddSImre Deak PIPESTAT_INT_STATUS_MASK)) 16957e231dbeSJesse Barnes I915_WRITE(reg, pipe_stats[pipe]); 16967e231dbeSJesse Barnes } 169758ead0d7SImre Deak spin_unlock(&dev_priv->irq_lock); 16987e231dbeSJesse Barnes 1699055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 1700d6bbafa1SChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 1701d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 1702d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 170331acc7f5SJesse Barnes 1704579a9b0eSImre Deak if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) { 170531acc7f5SJesse Barnes intel_prepare_page_flip(dev, pipe); 170631acc7f5SJesse Barnes intel_finish_page_flip(dev, pipe); 170731acc7f5SJesse Barnes } 17084356d586SDaniel Vetter 17094356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 1710277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 17112d9d2b0bSVille Syrjälä 17121f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 17131f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 171431acc7f5SJesse Barnes } 171531acc7f5SJesse Barnes 1716c1874ed7SImre Deak if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 1717c1874ed7SImre Deak gmbus_irq_handler(dev); 1718c1874ed7SImre Deak } 1719c1874ed7SImre Deak 172016c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev) 172116c6c56bSVille Syrjälä { 172216c6c56bSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 172316c6c56bSVille Syrjälä u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 172442db67d6SVille Syrjälä u32 pin_mask = 0, long_mask = 0; 172516c6c56bSVille Syrjälä 17260d2e4297SJani Nikula if (!hotplug_status) 17270d2e4297SJani Nikula return; 17280d2e4297SJani Nikula 17293ff60f89SOscar Mateo I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 17303ff60f89SOscar Mateo /* 17313ff60f89SOscar Mateo * Make sure hotplug status is cleared before we clear IIR, or else we 17323ff60f89SOscar Mateo * may miss hotplug events. 17333ff60f89SOscar Mateo */ 17343ff60f89SOscar Mateo POSTING_READ(PORT_HOTPLUG_STAT); 17353ff60f89SOscar Mateo 1736666a4537SWayne Boyer if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) { 173716c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X; 173816c6c56bSVille Syrjälä 173958f2cf24SVille Syrjälä if (hotplug_trigger) { 1740fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 1741fd63e2a9SImre Deak hotplug_trigger, hpd_status_g4x, 1742fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 174358f2cf24SVille Syrjälä 1744676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 174558f2cf24SVille Syrjälä } 1746369712e8SJani Nikula 1747369712e8SJani Nikula if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X) 1748369712e8SJani Nikula dp_aux_irq_handler(dev); 174916c6c56bSVille Syrjälä } else { 175016c6c56bSVille Syrjälä u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915; 175116c6c56bSVille Syrjälä 175258f2cf24SVille Syrjälä if (hotplug_trigger) { 1753fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 17544e3d1e26SVille Syrjälä hotplug_trigger, hpd_status_i915, 1755fd63e2a9SImre Deak i9xx_port_hotplug_long_detect); 1756676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 175716c6c56bSVille Syrjälä } 17583ff60f89SOscar Mateo } 175958f2cf24SVille Syrjälä } 176016c6c56bSVille Syrjälä 1761c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg) 1762c1874ed7SImre Deak { 176345a83f84SDaniel Vetter struct drm_device *dev = arg; 17642d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 1765c1874ed7SImre Deak u32 iir, gt_iir, pm_iir; 1766c1874ed7SImre Deak irqreturn_t ret = IRQ_NONE; 1767c1874ed7SImre Deak 17682dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 17692dd2a883SImre Deak return IRQ_NONE; 17702dd2a883SImre Deak 17711f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 17721f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 17731f814dacSImre Deak 1774c1874ed7SImre Deak while (true) { 17753ff60f89SOscar Mateo /* Find, clear, then process each source of interrupt */ 17763ff60f89SOscar Mateo 1777c1874ed7SImre Deak gt_iir = I915_READ(GTIIR); 17783ff60f89SOscar Mateo if (gt_iir) 17793ff60f89SOscar Mateo I915_WRITE(GTIIR, gt_iir); 17803ff60f89SOscar Mateo 1781c1874ed7SImre Deak pm_iir = I915_READ(GEN6_PMIIR); 17823ff60f89SOscar Mateo if (pm_iir) 17833ff60f89SOscar Mateo I915_WRITE(GEN6_PMIIR, pm_iir); 17843ff60f89SOscar Mateo 17853ff60f89SOscar Mateo iir = I915_READ(VLV_IIR); 17863ff60f89SOscar Mateo if (iir) { 17873ff60f89SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 17883ff60f89SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 17893ff60f89SOscar Mateo i9xx_hpd_irq_handler(dev); 17903ff60f89SOscar Mateo I915_WRITE(VLV_IIR, iir); 17913ff60f89SOscar Mateo } 1792c1874ed7SImre Deak 1793c1874ed7SImre Deak if (gt_iir == 0 && pm_iir == 0 && iir == 0) 1794c1874ed7SImre Deak goto out; 1795c1874ed7SImre Deak 1796c1874ed7SImre Deak ret = IRQ_HANDLED; 1797c1874ed7SImre Deak 17983ff60f89SOscar Mateo if (gt_iir) 1799c1874ed7SImre Deak snb_gt_irq_handler(dev, dev_priv, gt_iir); 180060611c13SPaulo Zanoni if (pm_iir) 1801d0ecd7e2SDaniel Vetter gen6_rps_irq_handler(dev_priv, pm_iir); 18023ff60f89SOscar Mateo /* Call regardless, as some status bits might not be 18033ff60f89SOscar Mateo * signalled in iir */ 18043ff60f89SOscar Mateo valleyview_pipestat_irq_handler(dev, iir); 18057e231dbeSJesse Barnes } 18067e231dbeSJesse Barnes 18077e231dbeSJesse Barnes out: 18081f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18091f814dacSImre Deak 18107e231dbeSJesse Barnes return ret; 18117e231dbeSJesse Barnes } 18127e231dbeSJesse Barnes 181343f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg) 181443f328d7SVille Syrjälä { 181545a83f84SDaniel Vetter struct drm_device *dev = arg; 181643f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 181743f328d7SVille Syrjälä u32 master_ctl, iir; 181843f328d7SVille Syrjälä irqreturn_t ret = IRQ_NONE; 181943f328d7SVille Syrjälä 18202dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 18212dd2a883SImre Deak return IRQ_NONE; 18222dd2a883SImre Deak 18231f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 18241f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 18251f814dacSImre Deak 18268e5fd599SVille Syrjälä for (;;) { 18278e5fd599SVille Syrjälä master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL; 18283278f67fSVille Syrjälä iir = I915_READ(VLV_IIR); 18293278f67fSVille Syrjälä 18303278f67fSVille Syrjälä if (master_ctl == 0 && iir == 0) 18318e5fd599SVille Syrjälä break; 183243f328d7SVille Syrjälä 183327b6c122SOscar Mateo ret = IRQ_HANDLED; 183427b6c122SOscar Mateo 183543f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 183643f328d7SVille Syrjälä 183727b6c122SOscar Mateo /* Find, clear, then process each source of interrupt */ 183827b6c122SOscar Mateo 183927b6c122SOscar Mateo if (iir) { 184027b6c122SOscar Mateo /* Consume port before clearing IIR or we'll miss events */ 184127b6c122SOscar Mateo if (iir & I915_DISPLAY_PORT_INTERRUPT) 184227b6c122SOscar Mateo i9xx_hpd_irq_handler(dev); 184327b6c122SOscar Mateo I915_WRITE(VLV_IIR, iir); 184427b6c122SOscar Mateo } 184527b6c122SOscar Mateo 184674cdb337SChris Wilson gen8_gt_irq_handler(dev_priv, master_ctl); 184743f328d7SVille Syrjälä 184827b6c122SOscar Mateo /* Call regardless, as some status bits might not be 184927b6c122SOscar Mateo * signalled in iir */ 18503278f67fSVille Syrjälä valleyview_pipestat_irq_handler(dev, iir); 185143f328d7SVille Syrjälä 185243f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 185343f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 18548e5fd599SVille Syrjälä } 18553278f67fSVille Syrjälä 18561f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 18571f814dacSImre Deak 185843f328d7SVille Syrjälä return ret; 185943f328d7SVille Syrjälä } 186043f328d7SVille Syrjälä 186140e56410SVille Syrjälä static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 186240e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 1863776ad806SJesse Barnes { 186440e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 186542db67d6SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 1866776ad806SJesse Barnes 18676a39d7c9SJani Nikula /* 18686a39d7c9SJani Nikula * Somehow the PCH doesn't seem to really ack the interrupt to the CPU 18696a39d7c9SJani Nikula * unless we touch the hotplug register, even if hotplug_trigger is 18706a39d7c9SJani Nikula * zero. Not acking leads to "The master control interrupt lied (SDE)!" 18716a39d7c9SJani Nikula * errors. 18726a39d7c9SJani Nikula */ 187313cf5504SDave Airlie dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 18746a39d7c9SJani Nikula if (!hotplug_trigger) { 18756a39d7c9SJani Nikula u32 mask = PORTA_HOTPLUG_STATUS_MASK | 18766a39d7c9SJani Nikula PORTD_HOTPLUG_STATUS_MASK | 18776a39d7c9SJani Nikula PORTC_HOTPLUG_STATUS_MASK | 18786a39d7c9SJani Nikula PORTB_HOTPLUG_STATUS_MASK; 18796a39d7c9SJani Nikula dig_hotplug_reg &= ~mask; 18806a39d7c9SJani Nikula } 18816a39d7c9SJani Nikula 188213cf5504SDave Airlie I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 18836a39d7c9SJani Nikula if (!hotplug_trigger) 18846a39d7c9SJani Nikula return; 188513cf5504SDave Airlie 1886fd63e2a9SImre Deak intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 188740e56410SVille Syrjälä dig_hotplug_reg, hpd, 1888fd63e2a9SImre Deak pch_port_hotplug_long_detect); 188940e56410SVille Syrjälä 1890676574dfSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 1891aaf5ec2eSSonika Jindal } 189291d131d2SDaniel Vetter 189340e56410SVille Syrjälä static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) 189440e56410SVille Syrjälä { 189540e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 189640e56410SVille Syrjälä int pipe; 189740e56410SVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK; 189840e56410SVille Syrjälä 189940e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx); 190040e56410SVille Syrjälä 1901cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK) { 1902cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >> 1903776ad806SJesse Barnes SDE_AUDIO_POWER_SHIFT); 1904cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", 1905cfc33bf7SVille Syrjälä port_name(port)); 1906cfc33bf7SVille Syrjälä } 1907776ad806SJesse Barnes 1908ce99c256SDaniel Vetter if (pch_iir & SDE_AUX_MASK) 1909ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 1910ce99c256SDaniel Vetter 1911776ad806SJesse Barnes if (pch_iir & SDE_GMBUS) 1912515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 1913776ad806SJesse Barnes 1914776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_HDCP_MASK) 1915776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); 1916776ad806SJesse Barnes 1917776ad806SJesse Barnes if (pch_iir & SDE_AUDIO_TRANS_MASK) 1918776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); 1919776ad806SJesse Barnes 1920776ad806SJesse Barnes if (pch_iir & SDE_POISON) 1921776ad806SJesse Barnes DRM_ERROR("PCH poison interrupt\n"); 1922776ad806SJesse Barnes 19239db4a9c7SJesse Barnes if (pch_iir & SDE_FDI_MASK) 1924055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 19259db4a9c7SJesse Barnes DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 19269db4a9c7SJesse Barnes pipe_name(pipe), 19279db4a9c7SJesse Barnes I915_READ(FDI_RX_IIR(pipe))); 1928776ad806SJesse Barnes 1929776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) 1930776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); 1931776ad806SJesse Barnes 1932776ad806SJesse Barnes if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) 1933776ad806SJesse Barnes DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); 1934776ad806SJesse Barnes 1935776ad806SJesse Barnes if (pch_iir & SDE_TRANSA_FIFO_UNDER) 19361f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19378664281bSPaulo Zanoni 19388664281bSPaulo Zanoni if (pch_iir & SDE_TRANSB_FIFO_UNDER) 19391f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19408664281bSPaulo Zanoni } 19418664281bSPaulo Zanoni 19428664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev) 19438664281bSPaulo Zanoni { 19448664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19458664281bSPaulo Zanoni u32 err_int = I915_READ(GEN7_ERR_INT); 19465a69b89fSDaniel Vetter enum pipe pipe; 19478664281bSPaulo Zanoni 1948de032bf4SPaulo Zanoni if (err_int & ERR_INT_POISON) 1949de032bf4SPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 1950de032bf4SPaulo Zanoni 1951055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 19521f7247c0SDaniel Vetter if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) 19531f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 19548664281bSPaulo Zanoni 19555a69b89fSDaniel Vetter if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) { 19565a69b89fSDaniel Vetter if (IS_IVYBRIDGE(dev)) 1957277de95eSDaniel Vetter ivb_pipe_crc_irq_handler(dev, pipe); 19585a69b89fSDaniel Vetter else 1959277de95eSDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 19605a69b89fSDaniel Vetter } 19615a69b89fSDaniel Vetter } 19628bf1e9f1SShuang He 19638664281bSPaulo Zanoni I915_WRITE(GEN7_ERR_INT, err_int); 19648664281bSPaulo Zanoni } 19658664281bSPaulo Zanoni 19668664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev) 19678664281bSPaulo Zanoni { 19688664281bSPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 19698664281bSPaulo Zanoni u32 serr_int = I915_READ(SERR_INT); 19708664281bSPaulo Zanoni 1971de032bf4SPaulo Zanoni if (serr_int & SERR_INT_POISON) 1972de032bf4SPaulo Zanoni DRM_ERROR("PCH poison interrupt\n"); 1973de032bf4SPaulo Zanoni 19748664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN) 19751f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A); 19768664281bSPaulo Zanoni 19778664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN) 19781f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B); 19798664281bSPaulo Zanoni 19808664281bSPaulo Zanoni if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN) 19811f7247c0SDaniel Vetter intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C); 19828664281bSPaulo Zanoni 19838664281bSPaulo Zanoni I915_WRITE(SERR_INT, serr_int); 1984776ad806SJesse Barnes } 1985776ad806SJesse Barnes 198623e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) 198723e81d69SAdam Jackson { 19882d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 198923e81d69SAdam Jackson int pipe; 19906dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT; 1991aaf5ec2eSSonika Jindal 199240e56410SVille Syrjälä ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt); 199391d131d2SDaniel Vetter 1994cfc33bf7SVille Syrjälä if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) { 1995cfc33bf7SVille Syrjälä int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> 199623e81d69SAdam Jackson SDE_AUDIO_POWER_SHIFT_CPT); 1997cfc33bf7SVille Syrjälä DRM_DEBUG_DRIVER("PCH audio power change on port %c\n", 1998cfc33bf7SVille Syrjälä port_name(port)); 1999cfc33bf7SVille Syrjälä } 200023e81d69SAdam Jackson 200123e81d69SAdam Jackson if (pch_iir & SDE_AUX_MASK_CPT) 2002ce99c256SDaniel Vetter dp_aux_irq_handler(dev); 200323e81d69SAdam Jackson 200423e81d69SAdam Jackson if (pch_iir & SDE_GMBUS_CPT) 2005515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 200623e81d69SAdam Jackson 200723e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_REQ_CPT) 200823e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); 200923e81d69SAdam Jackson 201023e81d69SAdam Jackson if (pch_iir & SDE_AUDIO_CP_CHG_CPT) 201123e81d69SAdam Jackson DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); 201223e81d69SAdam Jackson 201323e81d69SAdam Jackson if (pch_iir & SDE_FDI_MASK_CPT) 2014055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 201523e81d69SAdam Jackson DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", 201623e81d69SAdam Jackson pipe_name(pipe), 201723e81d69SAdam Jackson I915_READ(FDI_RX_IIR(pipe))); 20188664281bSPaulo Zanoni 20198664281bSPaulo Zanoni if (pch_iir & SDE_ERROR_CPT) 20208664281bSPaulo Zanoni cpt_serr_int_handler(dev); 202123e81d69SAdam Jackson } 202223e81d69SAdam Jackson 20236dbf30ceSVille Syrjälä static void spt_irq_handler(struct drm_device *dev, u32 pch_iir) 20246dbf30ceSVille Syrjälä { 20256dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 20266dbf30ceSVille Syrjälä u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT & 20276dbf30ceSVille Syrjälä ~SDE_PORTE_HOTPLUG_SPT; 20286dbf30ceSVille Syrjälä u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT; 20296dbf30ceSVille Syrjälä u32 pin_mask = 0, long_mask = 0; 20306dbf30ceSVille Syrjälä 20316dbf30ceSVille Syrjälä if (hotplug_trigger) { 20326dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20336dbf30ceSVille Syrjälä 20346dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 20356dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 20366dbf30ceSVille Syrjälä 20376dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 20386dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 203974c0b395SVille Syrjälä spt_port_hotplug_long_detect); 20406dbf30ceSVille Syrjälä } 20416dbf30ceSVille Syrjälä 20426dbf30ceSVille Syrjälä if (hotplug2_trigger) { 20436dbf30ceSVille Syrjälä u32 dig_hotplug_reg; 20446dbf30ceSVille Syrjälä 20456dbf30ceSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2); 20466dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg); 20476dbf30ceSVille Syrjälä 20486dbf30ceSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger, 20496dbf30ceSVille Syrjälä dig_hotplug_reg, hpd_spt, 20506dbf30ceSVille Syrjälä spt_port_hotplug2_long_detect); 20516dbf30ceSVille Syrjälä } 20526dbf30ceSVille Syrjälä 20536dbf30ceSVille Syrjälä if (pin_mask) 20546dbf30ceSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 20556dbf30ceSVille Syrjälä 20566dbf30ceSVille Syrjälä if (pch_iir & SDE_GMBUS_CPT) 20576dbf30ceSVille Syrjälä gmbus_irq_handler(dev); 20586dbf30ceSVille Syrjälä } 20596dbf30ceSVille Syrjälä 206040e56410SVille Syrjälä static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 206140e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2062c008bc6eSPaulo Zanoni { 206340e56410SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2064e4ce95aaSVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2065e4ce95aaSVille Syrjälä 2066e4ce95aaSVille Syrjälä dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 2067e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg); 2068e4ce95aaSVille Syrjälä 2069e4ce95aaSVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 207040e56410SVille Syrjälä dig_hotplug_reg, hpd, 2071e4ce95aaSVille Syrjälä ilk_port_hotplug_long_detect); 207240e56410SVille Syrjälä 2073e4ce95aaSVille Syrjälä intel_hpd_irq_handler(dev, pin_mask, long_mask); 2074e4ce95aaSVille Syrjälä } 2075c008bc6eSPaulo Zanoni 207640e56410SVille Syrjälä static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir) 207740e56410SVille Syrjälä { 207840e56410SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 207940e56410SVille Syrjälä enum pipe pipe; 208040e56410SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG; 208140e56410SVille Syrjälä 208240e56410SVille Syrjälä if (hotplug_trigger) 208340e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk); 208440e56410SVille Syrjälä 2085c008bc6eSPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A) 2086c008bc6eSPaulo Zanoni dp_aux_irq_handler(dev); 2087c008bc6eSPaulo Zanoni 2088c008bc6eSPaulo Zanoni if (de_iir & DE_GSE) 2089c008bc6eSPaulo Zanoni intel_opregion_asle_intr(dev); 2090c008bc6eSPaulo Zanoni 2091c008bc6eSPaulo Zanoni if (de_iir & DE_POISON) 2092c008bc6eSPaulo Zanoni DRM_ERROR("Poison interrupt\n"); 2093c008bc6eSPaulo Zanoni 2094055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2095d6bbafa1SChris Wilson if (de_iir & DE_PIPE_VBLANK(pipe) && 2096d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2097d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2098c008bc6eSPaulo Zanoni 209940da17c2SDaniel Vetter if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe)) 21001f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 2101c008bc6eSPaulo Zanoni 210240da17c2SDaniel Vetter if (de_iir & DE_PIPE_CRC_DONE(pipe)) 210340da17c2SDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 21045b3a856bSDaniel Vetter 210540da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 210640da17c2SDaniel Vetter if (de_iir & DE_PLANE_FLIP_DONE(pipe)) { 210740da17c2SDaniel Vetter intel_prepare_page_flip(dev, pipe); 210840da17c2SDaniel Vetter intel_finish_page_flip_plane(dev, pipe); 2109c008bc6eSPaulo Zanoni } 2110c008bc6eSPaulo Zanoni } 2111c008bc6eSPaulo Zanoni 2112c008bc6eSPaulo Zanoni /* check event from PCH */ 2113c008bc6eSPaulo Zanoni if (de_iir & DE_PCH_EVENT) { 2114c008bc6eSPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 2115c008bc6eSPaulo Zanoni 2116c008bc6eSPaulo Zanoni if (HAS_PCH_CPT(dev)) 2117c008bc6eSPaulo Zanoni cpt_irq_handler(dev, pch_iir); 2118c008bc6eSPaulo Zanoni else 2119c008bc6eSPaulo Zanoni ibx_irq_handler(dev, pch_iir); 2120c008bc6eSPaulo Zanoni 2121c008bc6eSPaulo Zanoni /* should clear PCH hotplug event before clear CPU irq */ 2122c008bc6eSPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 2123c008bc6eSPaulo Zanoni } 2124c008bc6eSPaulo Zanoni 2125c008bc6eSPaulo Zanoni if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) 2126c008bc6eSPaulo Zanoni ironlake_rps_change_irq_handler(dev); 2127c008bc6eSPaulo Zanoni } 2128c008bc6eSPaulo Zanoni 21299719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir) 21309719fb98SPaulo Zanoni { 21319719fb98SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 213207d27e20SDamien Lespiau enum pipe pipe; 213323bb4cb5SVille Syrjälä u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB; 213423bb4cb5SVille Syrjälä 213540e56410SVille Syrjälä if (hotplug_trigger) 213640e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb); 21379719fb98SPaulo Zanoni 21389719fb98SPaulo Zanoni if (de_iir & DE_ERR_INT_IVB) 21399719fb98SPaulo Zanoni ivb_err_int_handler(dev); 21409719fb98SPaulo Zanoni 21419719fb98SPaulo Zanoni if (de_iir & DE_AUX_CHANNEL_A_IVB) 21429719fb98SPaulo Zanoni dp_aux_irq_handler(dev); 21439719fb98SPaulo Zanoni 21449719fb98SPaulo Zanoni if (de_iir & DE_GSE_IVB) 21459719fb98SPaulo Zanoni intel_opregion_asle_intr(dev); 21469719fb98SPaulo Zanoni 2147055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2148d6bbafa1SChris Wilson if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) && 2149d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2150d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 215140da17c2SDaniel Vetter 215240da17c2SDaniel Vetter /* plane/pipes map 1:1 on ilk+ */ 215307d27e20SDamien Lespiau if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) { 215407d27e20SDamien Lespiau intel_prepare_page_flip(dev, pipe); 215507d27e20SDamien Lespiau intel_finish_page_flip_plane(dev, pipe); 21569719fb98SPaulo Zanoni } 21579719fb98SPaulo Zanoni } 21589719fb98SPaulo Zanoni 21599719fb98SPaulo Zanoni /* check event from PCH */ 21609719fb98SPaulo Zanoni if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) { 21619719fb98SPaulo Zanoni u32 pch_iir = I915_READ(SDEIIR); 21629719fb98SPaulo Zanoni 21639719fb98SPaulo Zanoni cpt_irq_handler(dev, pch_iir); 21649719fb98SPaulo Zanoni 21659719fb98SPaulo Zanoni /* clear PCH hotplug event before clear CPU irq */ 21669719fb98SPaulo Zanoni I915_WRITE(SDEIIR, pch_iir); 21679719fb98SPaulo Zanoni } 21689719fb98SPaulo Zanoni } 21699719fb98SPaulo Zanoni 217072c90f62SOscar Mateo /* 217172c90f62SOscar Mateo * To handle irqs with the minimum potential races with fresh interrupts, we: 217272c90f62SOscar Mateo * 1 - Disable Master Interrupt Control. 217372c90f62SOscar Mateo * 2 - Find the source(s) of the interrupt. 217472c90f62SOscar Mateo * 3 - Clear the Interrupt Identity bits (IIR). 217572c90f62SOscar Mateo * 4 - Process the interrupt(s) that had bits set in the IIRs. 217672c90f62SOscar Mateo * 5 - Re-enable Master Interrupt Control. 217772c90f62SOscar Mateo */ 2178f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg) 2179b1f14ad0SJesse Barnes { 218045a83f84SDaniel Vetter struct drm_device *dev = arg; 21812d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2182f1af8fc1SPaulo Zanoni u32 de_iir, gt_iir, de_ier, sde_ier = 0; 21830e43406bSChris Wilson irqreturn_t ret = IRQ_NONE; 2184b1f14ad0SJesse Barnes 21852dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 21862dd2a883SImre Deak return IRQ_NONE; 21872dd2a883SImre Deak 21881f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 21891f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 21901f814dacSImre Deak 21918664281bSPaulo Zanoni /* We get interrupts on unclaimed registers, so check for this before we 21928664281bSPaulo Zanoni * do any I915_{READ,WRITE}. */ 2193907b28c5SChris Wilson intel_uncore_check_errors(dev); 21948664281bSPaulo Zanoni 2195b1f14ad0SJesse Barnes /* disable master interrupt before clearing iir */ 2196b1f14ad0SJesse Barnes de_ier = I915_READ(DEIER); 2197b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 219823a78516SPaulo Zanoni POSTING_READ(DEIER); 21990e43406bSChris Wilson 220044498aeaSPaulo Zanoni /* Disable south interrupts. We'll only write to SDEIIR once, so further 220144498aeaSPaulo Zanoni * interrupts will will be stored on its back queue, and then we'll be 220244498aeaSPaulo Zanoni * able to process them after we restore SDEIER (as soon as we restore 220344498aeaSPaulo Zanoni * it, we'll get an interrupt if SDEIIR still has something to process 220444498aeaSPaulo Zanoni * due to its back queue). */ 2205ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 220644498aeaSPaulo Zanoni sde_ier = I915_READ(SDEIER); 220744498aeaSPaulo Zanoni I915_WRITE(SDEIER, 0); 220844498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2209ab5c608bSBen Widawsky } 221044498aeaSPaulo Zanoni 221172c90f62SOscar Mateo /* Find, clear, then process each source of interrupt */ 221272c90f62SOscar Mateo 22130e43406bSChris Wilson gt_iir = I915_READ(GTIIR); 22140e43406bSChris Wilson if (gt_iir) { 221572c90f62SOscar Mateo I915_WRITE(GTIIR, gt_iir); 221672c90f62SOscar Mateo ret = IRQ_HANDLED; 2217d8fc8a47SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 22180e43406bSChris Wilson snb_gt_irq_handler(dev, dev_priv, gt_iir); 2219d8fc8a47SPaulo Zanoni else 2220d8fc8a47SPaulo Zanoni ilk_gt_irq_handler(dev, dev_priv, gt_iir); 22210e43406bSChris Wilson } 2222b1f14ad0SJesse Barnes 2223b1f14ad0SJesse Barnes de_iir = I915_READ(DEIIR); 22240e43406bSChris Wilson if (de_iir) { 222572c90f62SOscar Mateo I915_WRITE(DEIIR, de_iir); 222672c90f62SOscar Mateo ret = IRQ_HANDLED; 2227f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) 22289719fb98SPaulo Zanoni ivb_display_irq_handler(dev, de_iir); 2229f1af8fc1SPaulo Zanoni else 2230f1af8fc1SPaulo Zanoni ilk_display_irq_handler(dev, de_iir); 22310e43406bSChris Wilson } 22320e43406bSChris Wilson 2233f1af8fc1SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) { 2234f1af8fc1SPaulo Zanoni u32 pm_iir = I915_READ(GEN6_PMIIR); 22350e43406bSChris Wilson if (pm_iir) { 2236b1f14ad0SJesse Barnes I915_WRITE(GEN6_PMIIR, pm_iir); 22370e43406bSChris Wilson ret = IRQ_HANDLED; 223872c90f62SOscar Mateo gen6_rps_irq_handler(dev_priv, pm_iir); 22390e43406bSChris Wilson } 2240f1af8fc1SPaulo Zanoni } 2241b1f14ad0SJesse Barnes 2242b1f14ad0SJesse Barnes I915_WRITE(DEIER, de_ier); 2243b1f14ad0SJesse Barnes POSTING_READ(DEIER); 2244ab5c608bSBen Widawsky if (!HAS_PCH_NOP(dev)) { 224544498aeaSPaulo Zanoni I915_WRITE(SDEIER, sde_ier); 224644498aeaSPaulo Zanoni POSTING_READ(SDEIER); 2247ab5c608bSBen Widawsky } 2248b1f14ad0SJesse Barnes 22491f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22501f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 22511f814dacSImre Deak 2252b1f14ad0SJesse Barnes return ret; 2253b1f14ad0SJesse Barnes } 2254b1f14ad0SJesse Barnes 225540e56410SVille Syrjälä static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger, 225640e56410SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 2257d04a492dSShashank Sharma { 2258cebd87a0SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 2259cebd87a0SVille Syrjälä u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0; 2260d04a492dSShashank Sharma 2261a52bb15bSVille Syrjälä dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG); 2262a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg); 2263d04a492dSShashank Sharma 2264cebd87a0SVille Syrjälä intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger, 226540e56410SVille Syrjälä dig_hotplug_reg, hpd, 2266cebd87a0SVille Syrjälä bxt_port_hotplug_long_detect); 226740e56410SVille Syrjälä 2268475c2e3bSJani Nikula intel_hpd_irq_handler(dev, pin_mask, long_mask); 2269d04a492dSShashank Sharma } 2270d04a492dSShashank Sharma 2271abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg) 2272abd58f01SBen Widawsky { 2273abd58f01SBen Widawsky struct drm_device *dev = arg; 2274abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2275abd58f01SBen Widawsky u32 master_ctl; 2276abd58f01SBen Widawsky irqreturn_t ret = IRQ_NONE; 2277abd58f01SBen Widawsky uint32_t tmp = 0; 2278c42664ccSDaniel Vetter enum pipe pipe; 227988e04703SJesse Barnes u32 aux_mask = GEN8_AUX_CHANNEL_A; 228088e04703SJesse Barnes 22812dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 22822dd2a883SImre Deak return IRQ_NONE; 22832dd2a883SImre Deak 22841f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 22851f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 22861f814dacSImre Deak 2287b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 228888e04703SJesse Barnes aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 228988e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 2290abd58f01SBen Widawsky 2291cb0d205eSChris Wilson master_ctl = I915_READ_FW(GEN8_MASTER_IRQ); 2292abd58f01SBen Widawsky master_ctl &= ~GEN8_MASTER_IRQ_CONTROL; 2293abd58f01SBen Widawsky if (!master_ctl) 22941f814dacSImre Deak goto out; 2295abd58f01SBen Widawsky 2296cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, 0); 2297abd58f01SBen Widawsky 229838cc46d7SOscar Mateo /* Find, clear, then process each source of interrupt */ 229938cc46d7SOscar Mateo 230074cdb337SChris Wilson ret = gen8_gt_irq_handler(dev_priv, master_ctl); 2301abd58f01SBen Widawsky 2302abd58f01SBen Widawsky if (master_ctl & GEN8_DE_MISC_IRQ) { 2303abd58f01SBen Widawsky tmp = I915_READ(GEN8_DE_MISC_IIR); 2304abd58f01SBen Widawsky if (tmp) { 2305abd58f01SBen Widawsky I915_WRITE(GEN8_DE_MISC_IIR, tmp); 2306abd58f01SBen Widawsky ret = IRQ_HANDLED; 230738cc46d7SOscar Mateo if (tmp & GEN8_DE_MISC_GSE) 230838cc46d7SOscar Mateo intel_opregion_asle_intr(dev); 230938cc46d7SOscar Mateo else 231038cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Misc interrupt\n"); 2311abd58f01SBen Widawsky } 231238cc46d7SOscar Mateo else 231338cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE MISC)!\n"); 2314abd58f01SBen Widawsky } 2315abd58f01SBen Widawsky 23166d766f02SDaniel Vetter if (master_ctl & GEN8_DE_PORT_IRQ) { 23176d766f02SDaniel Vetter tmp = I915_READ(GEN8_DE_PORT_IIR); 23186d766f02SDaniel Vetter if (tmp) { 2319d04a492dSShashank Sharma bool found = false; 2320cebd87a0SVille Syrjälä u32 hotplug_trigger = 0; 2321cebd87a0SVille Syrjälä 2322cebd87a0SVille Syrjälä if (IS_BROXTON(dev_priv)) 2323cebd87a0SVille Syrjälä hotplug_trigger = tmp & BXT_DE_PORT_HOTPLUG_MASK; 2324cebd87a0SVille Syrjälä else if (IS_BROADWELL(dev_priv)) 2325cebd87a0SVille Syrjälä hotplug_trigger = tmp & GEN8_PORT_DP_A_HOTPLUG; 2326d04a492dSShashank Sharma 23276d766f02SDaniel Vetter I915_WRITE(GEN8_DE_PORT_IIR, tmp); 23286d766f02SDaniel Vetter ret = IRQ_HANDLED; 232988e04703SJesse Barnes 2330d04a492dSShashank Sharma if (tmp & aux_mask) { 233138cc46d7SOscar Mateo dp_aux_irq_handler(dev); 2332d04a492dSShashank Sharma found = true; 2333d04a492dSShashank Sharma } 2334d04a492dSShashank Sharma 233540e56410SVille Syrjälä if (hotplug_trigger) { 233640e56410SVille Syrjälä if (IS_BROXTON(dev)) 233740e56410SVille Syrjälä bxt_hpd_irq_handler(dev, hotplug_trigger, hpd_bxt); 233840e56410SVille Syrjälä else 233940e56410SVille Syrjälä ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_bdw); 2340d04a492dSShashank Sharma found = true; 2341d04a492dSShashank Sharma } 2342d04a492dSShashank Sharma 23439e63743eSShashank Sharma if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) { 23449e63743eSShashank Sharma gmbus_irq_handler(dev); 23459e63743eSShashank Sharma found = true; 23469e63743eSShashank Sharma } 23479e63743eSShashank Sharma 2348d04a492dSShashank Sharma if (!found) 234938cc46d7SOscar Mateo DRM_ERROR("Unexpected DE Port interrupt\n"); 23506d766f02SDaniel Vetter } 235138cc46d7SOscar Mateo else 235238cc46d7SOscar Mateo DRM_ERROR("The master control interrupt lied (DE PORT)!\n"); 23536d766f02SDaniel Vetter } 23546d766f02SDaniel Vetter 2355055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 2356770de83dSDamien Lespiau uint32_t pipe_iir, flip_done = 0, fault_errors = 0; 2357abd58f01SBen Widawsky 2358c42664ccSDaniel Vetter if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe))) 2359c42664ccSDaniel Vetter continue; 2360c42664ccSDaniel Vetter 2361abd58f01SBen Widawsky pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe)); 236238cc46d7SOscar Mateo if (pipe_iir) { 236338cc46d7SOscar Mateo ret = IRQ_HANDLED; 236438cc46d7SOscar Mateo I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir); 2365770de83dSDamien Lespiau 2366d6bbafa1SChris Wilson if (pipe_iir & GEN8_PIPE_VBLANK && 2367d6bbafa1SChris Wilson intel_pipe_handle_vblank(dev, pipe)) 2368d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 2369abd58f01SBen Widawsky 2370b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2371770de83dSDamien Lespiau flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE; 2372770de83dSDamien Lespiau else 2373770de83dSDamien Lespiau flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE; 2374770de83dSDamien Lespiau 2375770de83dSDamien Lespiau if (flip_done) { 2376abd58f01SBen Widawsky intel_prepare_page_flip(dev, pipe); 2377abd58f01SBen Widawsky intel_finish_page_flip_plane(dev, pipe); 2378abd58f01SBen Widawsky } 2379abd58f01SBen Widawsky 23800fbe7870SDaniel Vetter if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE) 23810fbe7870SDaniel Vetter hsw_pipe_crc_irq_handler(dev, pipe); 23820fbe7870SDaniel Vetter 23831f7247c0SDaniel Vetter if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) 23841f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 23851f7247c0SDaniel Vetter pipe); 238638d83c96SDaniel Vetter 2387770de83dSDamien Lespiau 2388b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) 2389770de83dSDamien Lespiau fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 2390770de83dSDamien Lespiau else 2391770de83dSDamien Lespiau fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 2392770de83dSDamien Lespiau 2393770de83dSDamien Lespiau if (fault_errors) 239430100f2bSDaniel Vetter DRM_ERROR("Fault errors on pipe %c\n: 0x%08x", 239530100f2bSDaniel Vetter pipe_name(pipe), 239630100f2bSDaniel Vetter pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS); 2397c42664ccSDaniel Vetter } else 2398abd58f01SBen Widawsky DRM_ERROR("The master control interrupt lied (DE PIPE)!\n"); 2399abd58f01SBen Widawsky } 2400abd58f01SBen Widawsky 2401266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) && 2402266ea3d9SShashank Sharma master_ctl & GEN8_DE_PCH_IRQ) { 240392d03a80SDaniel Vetter /* 240492d03a80SDaniel Vetter * FIXME(BDW): Assume for now that the new interrupt handling 240592d03a80SDaniel Vetter * scheme also closed the SDE interrupt handling race we've seen 240692d03a80SDaniel Vetter * on older pch-split platforms. But this needs testing. 240792d03a80SDaniel Vetter */ 240892d03a80SDaniel Vetter u32 pch_iir = I915_READ(SDEIIR); 240992d03a80SDaniel Vetter if (pch_iir) { 241092d03a80SDaniel Vetter I915_WRITE(SDEIIR, pch_iir); 241192d03a80SDaniel Vetter ret = IRQ_HANDLED; 24126dbf30ceSVille Syrjälä 24136dbf30ceSVille Syrjälä if (HAS_PCH_SPT(dev_priv)) 24146dbf30ceSVille Syrjälä spt_irq_handler(dev, pch_iir); 24156dbf30ceSVille Syrjälä else 241638cc46d7SOscar Mateo cpt_irq_handler(dev, pch_iir); 2417*2dfb0b81SJani Nikula } else { 2418*2dfb0b81SJani Nikula /* 2419*2dfb0b81SJani Nikula * Like on previous PCH there seems to be something 2420*2dfb0b81SJani Nikula * fishy going on with forwarding PCH interrupts. 2421*2dfb0b81SJani Nikula */ 2422*2dfb0b81SJani Nikula DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n"); 2423*2dfb0b81SJani Nikula } 242492d03a80SDaniel Vetter } 242592d03a80SDaniel Vetter 2426cb0d205eSChris Wilson I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL); 2427cb0d205eSChris Wilson POSTING_READ_FW(GEN8_MASTER_IRQ); 2428abd58f01SBen Widawsky 24291f814dacSImre Deak out: 24301f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 24311f814dacSImre Deak 2432abd58f01SBen Widawsky return ret; 2433abd58f01SBen Widawsky } 2434abd58f01SBen Widawsky 243517e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv, 243617e1df07SDaniel Vetter bool reset_completed) 243717e1df07SDaniel Vetter { 2438a4872ba6SOscar Mateo struct intel_engine_cs *ring; 243917e1df07SDaniel Vetter int i; 244017e1df07SDaniel Vetter 244117e1df07SDaniel Vetter /* 244217e1df07SDaniel Vetter * Notify all waiters for GPU completion events that reset state has 244317e1df07SDaniel Vetter * been changed, and that they need to restart their wait after 244417e1df07SDaniel Vetter * checking for potential errors (and bail out to drop locks if there is 244517e1df07SDaniel Vetter * a gpu reset pending so that i915_error_work_func can acquire them). 244617e1df07SDaniel Vetter */ 244717e1df07SDaniel Vetter 244817e1df07SDaniel Vetter /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */ 244917e1df07SDaniel Vetter for_each_ring(ring, dev_priv, i) 245017e1df07SDaniel Vetter wake_up_all(&ring->irq_queue); 245117e1df07SDaniel Vetter 245217e1df07SDaniel Vetter /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */ 245317e1df07SDaniel Vetter wake_up_all(&dev_priv->pending_flip_queue); 245417e1df07SDaniel Vetter 245517e1df07SDaniel Vetter /* 245617e1df07SDaniel Vetter * Signal tasks blocked in i915_gem_wait_for_error that the pending 245717e1df07SDaniel Vetter * reset state is cleared. 245817e1df07SDaniel Vetter */ 245917e1df07SDaniel Vetter if (reset_completed) 246017e1df07SDaniel Vetter wake_up_all(&dev_priv->gpu_error.reset_queue); 246117e1df07SDaniel Vetter } 246217e1df07SDaniel Vetter 24638a905236SJesse Barnes /** 2464b8d24a06SMika Kuoppala * i915_reset_and_wakeup - do process context error handling work 2465468f9d29SJavier Martinez Canillas * @dev: drm device 24668a905236SJesse Barnes * 24678a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 24688a905236SJesse Barnes * was detected. 24698a905236SJesse Barnes */ 2470b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev) 24718a905236SJesse Barnes { 2472b8d24a06SMika Kuoppala struct drm_i915_private *dev_priv = to_i915(dev); 2473b8d24a06SMika Kuoppala struct i915_gpu_error *error = &dev_priv->gpu_error; 2474cce723edSBen Widawsky char *error_event[] = { I915_ERROR_UEVENT "=1", NULL }; 2475cce723edSBen Widawsky char *reset_event[] = { I915_RESET_UEVENT "=1", NULL }; 2476cce723edSBen Widawsky char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL }; 247717e1df07SDaniel Vetter int ret; 24788a905236SJesse Barnes 24795bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event); 24808a905236SJesse Barnes 24817db0ba24SDaniel Vetter /* 24827db0ba24SDaniel Vetter * Note that there's only one work item which does gpu resets, so we 24837db0ba24SDaniel Vetter * need not worry about concurrent gpu resets potentially incrementing 24847db0ba24SDaniel Vetter * error->reset_counter twice. We only need to take care of another 24857db0ba24SDaniel Vetter * racing irq/hangcheck declaring the gpu dead for a second time. A 24867db0ba24SDaniel Vetter * quick check for that is good enough: schedule_work ensures the 24877db0ba24SDaniel Vetter * correct ordering between hang detection and this work item, and since 24887db0ba24SDaniel Vetter * the reset in-progress bit is only ever set by code outside of this 24897db0ba24SDaniel Vetter * work we don't need to worry about any other races. 24907db0ba24SDaniel Vetter */ 24917db0ba24SDaniel Vetter if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) { 249244d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 24935bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, 24947db0ba24SDaniel Vetter reset_event); 24951f83fee0SDaniel Vetter 249617e1df07SDaniel Vetter /* 2497f454c694SImre Deak * In most cases it's guaranteed that we get here with an RPM 2498f454c694SImre Deak * reference held, for example because there is a pending GPU 2499f454c694SImre Deak * request that won't finish until the reset is done. This 2500f454c694SImre Deak * isn't the case at least when we get here by doing a 2501f454c694SImre Deak * simulated reset via debugs, so get an RPM reference. 2502f454c694SImre Deak */ 2503f454c694SImre Deak intel_runtime_pm_get(dev_priv); 25047514747dSVille Syrjälä 25057514747dSVille Syrjälä intel_prepare_reset(dev); 25067514747dSVille Syrjälä 2507f454c694SImre Deak /* 250817e1df07SDaniel Vetter * All state reset _must_ be completed before we update the 250917e1df07SDaniel Vetter * reset counter, for otherwise waiters might miss the reset 251017e1df07SDaniel Vetter * pending state and not properly drop locks, resulting in 251117e1df07SDaniel Vetter * deadlocks with the reset work. 251217e1df07SDaniel Vetter */ 2513f69061beSDaniel Vetter ret = i915_reset(dev); 2514f69061beSDaniel Vetter 25157514747dSVille Syrjälä intel_finish_reset(dev); 251617e1df07SDaniel Vetter 2517f454c694SImre Deak intel_runtime_pm_put(dev_priv); 2518f454c694SImre Deak 2519f69061beSDaniel Vetter if (ret == 0) { 2520f69061beSDaniel Vetter /* 2521f69061beSDaniel Vetter * After all the gem state is reset, increment the reset 2522f69061beSDaniel Vetter * counter and wake up everyone waiting for the reset to 2523f69061beSDaniel Vetter * complete. 2524f69061beSDaniel Vetter * 2525f69061beSDaniel Vetter * Since unlock operations are a one-sided barrier only, 2526f69061beSDaniel Vetter * we need to insert a barrier here to order any seqno 2527f69061beSDaniel Vetter * updates before 2528f69061beSDaniel Vetter * the counter increment. 2529f69061beSDaniel Vetter */ 25304e857c58SPeter Zijlstra smp_mb__before_atomic(); 2531f69061beSDaniel Vetter atomic_inc(&dev_priv->gpu_error.reset_counter); 2532f69061beSDaniel Vetter 25335bdebb18SDave Airlie kobject_uevent_env(&dev->primary->kdev->kobj, 2534f69061beSDaniel Vetter KOBJ_CHANGE, reset_done_event); 25351f83fee0SDaniel Vetter } else { 2536805de8f4SPeter Zijlstra atomic_or(I915_WEDGED, &error->reset_counter); 2537f316a42cSBen Gamari } 25381f83fee0SDaniel Vetter 253917e1df07SDaniel Vetter /* 254017e1df07SDaniel Vetter * Note: The wake_up also serves as a memory barrier so that 254117e1df07SDaniel Vetter * waiters see the update value of the reset counter atomic_t. 254217e1df07SDaniel Vetter */ 254317e1df07SDaniel Vetter i915_error_wake_up(dev_priv, true); 2544f316a42cSBen Gamari } 25458a905236SJesse Barnes } 25468a905236SJesse Barnes 254735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 2548c0e09200SDave Airlie { 25498a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 2550bd9854f9SBen Widawsky uint32_t instdone[I915_NUM_INSTDONE_REG]; 255163eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 2552050ee91fSBen Widawsky int pipe, i; 255363eeaf38SJesse Barnes 255435aed2e6SChris Wilson if (!eir) 255535aed2e6SChris Wilson return; 255663eeaf38SJesse Barnes 2557a70491ccSJoe Perches pr_err("render error detected, EIR: 0x%08x\n", eir); 25588a905236SJesse Barnes 2559bd9854f9SBen Widawsky i915_get_extra_instdone(dev, instdone); 2560bd9854f9SBen Widawsky 25618a905236SJesse Barnes if (IS_G4X(dev)) { 25628a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 25638a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 25648a905236SJesse Barnes 2565a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2566a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2567050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2568050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2569a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2570a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 25718a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 25723143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 25738a905236SJesse Barnes } 25748a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 25758a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2576a70491ccSJoe Perches pr_err("page table error\n"); 2577a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 25788a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25793143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 25808a905236SJesse Barnes } 25818a905236SJesse Barnes } 25828a905236SJesse Barnes 2583a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 258463eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 258563eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 2586a70491ccSJoe Perches pr_err("page table error\n"); 2587a70491ccSJoe Perches pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); 258863eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 25893143a2bfSChris Wilson POSTING_READ(PGTBL_ER); 259063eeaf38SJesse Barnes } 25918a905236SJesse Barnes } 25928a905236SJesse Barnes 259363eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 2594a70491ccSJoe Perches pr_err("memory refresh error:\n"); 2595055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 2596a70491ccSJoe Perches pr_err("pipe %c stat: 0x%08x\n", 25979db4a9c7SJesse Barnes pipe_name(pipe), I915_READ(PIPESTAT(pipe))); 259863eeaf38SJesse Barnes /* pipestat has already been acked */ 259963eeaf38SJesse Barnes } 260063eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 2601a70491ccSJoe Perches pr_err("instruction error\n"); 2602a70491ccSJoe Perches pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); 2603050ee91fSBen Widawsky for (i = 0; i < ARRAY_SIZE(instdone); i++) 2604050ee91fSBen Widawsky pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); 2605a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 260663eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 260763eeaf38SJesse Barnes 2608a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); 2609a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); 2610a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); 261163eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 26123143a2bfSChris Wilson POSTING_READ(IPEIR); 261363eeaf38SJesse Barnes } else { 261463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 261563eeaf38SJesse Barnes 2616a70491ccSJoe Perches pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); 2617a70491ccSJoe Perches pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); 2618a70491ccSJoe Perches pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); 2619a70491ccSJoe Perches pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); 262063eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 26213143a2bfSChris Wilson POSTING_READ(IPEIR_I965); 262263eeaf38SJesse Barnes } 262363eeaf38SJesse Barnes } 262463eeaf38SJesse Barnes 262563eeaf38SJesse Barnes I915_WRITE(EIR, eir); 26263143a2bfSChris Wilson POSTING_READ(EIR); 262763eeaf38SJesse Barnes eir = I915_READ(EIR); 262863eeaf38SJesse Barnes if (eir) { 262963eeaf38SJesse Barnes /* 263063eeaf38SJesse Barnes * some errors might have become stuck, 263163eeaf38SJesse Barnes * mask them. 263263eeaf38SJesse Barnes */ 263363eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 263463eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 263563eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 263663eeaf38SJesse Barnes } 263735aed2e6SChris Wilson } 263835aed2e6SChris Wilson 263935aed2e6SChris Wilson /** 2640b8d24a06SMika Kuoppala * i915_handle_error - handle a gpu error 264135aed2e6SChris Wilson * @dev: drm device 264235aed2e6SChris Wilson * 2643aafd8581SJavier Martinez Canillas * Do some basic checking of register state at error time and 264435aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 264535aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 264635aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 264735aed2e6SChris Wilson * of a ring dump etc.). 264835aed2e6SChris Wilson */ 264958174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged, 265058174462SMika Kuoppala const char *fmt, ...) 265135aed2e6SChris Wilson { 265235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 265358174462SMika Kuoppala va_list args; 265458174462SMika Kuoppala char error_msg[80]; 265535aed2e6SChris Wilson 265658174462SMika Kuoppala va_start(args, fmt); 265758174462SMika Kuoppala vscnprintf(error_msg, sizeof(error_msg), fmt, args); 265858174462SMika Kuoppala va_end(args); 265958174462SMika Kuoppala 266058174462SMika Kuoppala i915_capture_error_state(dev, wedged, error_msg); 266135aed2e6SChris Wilson i915_report_and_clear_eir(dev); 26628a905236SJesse Barnes 2663ba1234d1SBen Gamari if (wedged) { 2664805de8f4SPeter Zijlstra atomic_or(I915_RESET_IN_PROGRESS_FLAG, 2665f69061beSDaniel Vetter &dev_priv->gpu_error.reset_counter); 2666ba1234d1SBen Gamari 266711ed50ecSBen Gamari /* 2668b8d24a06SMika Kuoppala * Wakeup waiting processes so that the reset function 2669b8d24a06SMika Kuoppala * i915_reset_and_wakeup doesn't deadlock trying to grab 2670b8d24a06SMika Kuoppala * various locks. By bumping the reset counter first, the woken 267117e1df07SDaniel Vetter * processes will see a reset in progress and back off, 267217e1df07SDaniel Vetter * releasing their locks and then wait for the reset completion. 267317e1df07SDaniel Vetter * We must do this for _all_ gpu waiters that might hold locks 267417e1df07SDaniel Vetter * that the reset work needs to acquire. 267517e1df07SDaniel Vetter * 267617e1df07SDaniel Vetter * Note: The wake_up serves as the required memory barrier to 267717e1df07SDaniel Vetter * ensure that the waiters see the updated value of the reset 267817e1df07SDaniel Vetter * counter atomic_t. 267911ed50ecSBen Gamari */ 268017e1df07SDaniel Vetter i915_error_wake_up(dev_priv, false); 268111ed50ecSBen Gamari } 268211ed50ecSBen Gamari 2683b8d24a06SMika Kuoppala i915_reset_and_wakeup(dev); 26848a905236SJesse Barnes } 26858a905236SJesse Barnes 268642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 268742f52ef8SKeith Packard * we use as a pipe index 268842f52ef8SKeith Packard */ 268988e72717SThierry Reding static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe) 26900a3e67a4SJesse Barnes { 26912d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2692e9d21d7fSKeith Packard unsigned long irqflags; 269371e0ffa5SJesse Barnes 26941ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2695f796cf8fSJesse Barnes if (INTEL_INFO(dev)->gen >= 4) 26967c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2697755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 26980a3e67a4SJesse Barnes else 26997c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 2700755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS); 27011ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27028692d00eSChris Wilson 27030a3e67a4SJesse Barnes return 0; 27040a3e67a4SJesse Barnes } 27050a3e67a4SJesse Barnes 270688e72717SThierry Reding static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe) 2707f796cf8fSJesse Barnes { 27082d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2709f796cf8fSJesse Barnes unsigned long irqflags; 2710b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 271140da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2712f796cf8fSJesse Barnes 2713f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2714fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, bit); 2715b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2716b1f14ad0SJesse Barnes 2717b1f14ad0SJesse Barnes return 0; 2718b1f14ad0SJesse Barnes } 2719b1f14ad0SJesse Barnes 272088e72717SThierry Reding static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe) 27217e231dbeSJesse Barnes { 27222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27237e231dbeSJesse Barnes unsigned long irqflags; 27247e231dbeSJesse Barnes 27257e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 272631acc7f5SJesse Barnes i915_enable_pipestat(dev_priv, pipe, 2727755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27287e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27297e231dbeSJesse Barnes 27307e231dbeSJesse Barnes return 0; 27317e231dbeSJesse Barnes } 27327e231dbeSJesse Barnes 273388e72717SThierry Reding static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe) 2734abd58f01SBen Widawsky { 2735abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2736abd58f01SBen Widawsky unsigned long irqflags; 2737abd58f01SBen Widawsky 2738abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2739013d3752SVille Syrjälä bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2740abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2741013d3752SVille Syrjälä 2742abd58f01SBen Widawsky return 0; 2743abd58f01SBen Widawsky } 2744abd58f01SBen Widawsky 274542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 274642f52ef8SKeith Packard * we use as a pipe index 274742f52ef8SKeith Packard */ 274888e72717SThierry Reding static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe) 27490a3e67a4SJesse Barnes { 27502d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2751e9d21d7fSKeith Packard unsigned long irqflags; 27520a3e67a4SJesse Barnes 27531ec14ad3SChris Wilson spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 27547c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 2755755e9019SImre Deak PIPE_VBLANK_INTERRUPT_STATUS | 2756755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27571ec14ad3SChris Wilson spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27580a3e67a4SJesse Barnes } 27590a3e67a4SJesse Barnes 276088e72717SThierry Reding static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe) 2761f796cf8fSJesse Barnes { 27622d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 2763f796cf8fSJesse Barnes unsigned long irqflags; 2764b518421fSPaulo Zanoni uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) : 276540da17c2SDaniel Vetter DE_PIPE_VBLANK(pipe); 2766f796cf8fSJesse Barnes 2767f796cf8fSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2768fbdedaeaSVille Syrjälä ilk_disable_display_irq(dev_priv, bit); 2769b1f14ad0SJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2770b1f14ad0SJesse Barnes } 2771b1f14ad0SJesse Barnes 277288e72717SThierry Reding static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe) 27737e231dbeSJesse Barnes { 27742d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 27757e231dbeSJesse Barnes unsigned long irqflags; 27767e231dbeSJesse Barnes 27777e231dbeSJesse Barnes spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 277831acc7f5SJesse Barnes i915_disable_pipestat(dev_priv, pipe, 2779755e9019SImre Deak PIPE_START_VBLANK_INTERRUPT_STATUS); 27807e231dbeSJesse Barnes spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 27817e231dbeSJesse Barnes } 27827e231dbeSJesse Barnes 278388e72717SThierry Reding static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe) 2784abd58f01SBen Widawsky { 2785abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 2786abd58f01SBen Widawsky unsigned long irqflags; 2787abd58f01SBen Widawsky 2788abd58f01SBen Widawsky spin_lock_irqsave(&dev_priv->irq_lock, irqflags); 2789013d3752SVille Syrjälä bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK); 2790abd58f01SBen Widawsky spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); 2791abd58f01SBen Widawsky } 2792abd58f01SBen Widawsky 27939107e9d2SChris Wilson static bool 279494f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno) 2795893eead0SChris Wilson { 27969107e9d2SChris Wilson return (list_empty(&ring->request_list) || 279794f7bbe1STomas Elf i915_seqno_passed(seqno, ring->last_submitted_seqno)); 2798f65d9421SBen Gamari } 2799f65d9421SBen Gamari 2800a028c4b0SDaniel Vetter static bool 2801a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr) 2802a028c4b0SDaniel Vetter { 2803a028c4b0SDaniel Vetter if (INTEL_INFO(dev)->gen >= 8) { 2804a6cdb93aSRodrigo Vivi return (ipehr >> 23) == 0x1c; 2805a028c4b0SDaniel Vetter } else { 2806a028c4b0SDaniel Vetter ipehr &= ~MI_SEMAPHORE_SYNC_MASK; 2807a028c4b0SDaniel Vetter return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | 2808a028c4b0SDaniel Vetter MI_SEMAPHORE_REGISTER); 2809a028c4b0SDaniel Vetter } 2810a028c4b0SDaniel Vetter } 2811a028c4b0SDaniel Vetter 2812a4872ba6SOscar Mateo static struct intel_engine_cs * 2813a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset) 2814921d42eaSDaniel Vetter { 2815921d42eaSDaniel Vetter struct drm_i915_private *dev_priv = ring->dev->dev_private; 2816a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2817921d42eaSDaniel Vetter int i; 2818921d42eaSDaniel Vetter 2819921d42eaSDaniel Vetter if (INTEL_INFO(dev_priv->dev)->gen >= 8) { 2820a6cdb93aSRodrigo Vivi for_each_ring(signaller, dev_priv, i) { 2821a6cdb93aSRodrigo Vivi if (ring == signaller) 2822a6cdb93aSRodrigo Vivi continue; 2823a6cdb93aSRodrigo Vivi 2824a6cdb93aSRodrigo Vivi if (offset == signaller->semaphore.signal_ggtt[ring->id]) 2825a6cdb93aSRodrigo Vivi return signaller; 2826a6cdb93aSRodrigo Vivi } 2827921d42eaSDaniel Vetter } else { 2828921d42eaSDaniel Vetter u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK; 2829921d42eaSDaniel Vetter 2830921d42eaSDaniel Vetter for_each_ring(signaller, dev_priv, i) { 2831921d42eaSDaniel Vetter if(ring == signaller) 2832921d42eaSDaniel Vetter continue; 2833921d42eaSDaniel Vetter 2834ebc348b2SBen Widawsky if (sync_bits == signaller->semaphore.mbox.wait[ring->id]) 2835921d42eaSDaniel Vetter return signaller; 2836921d42eaSDaniel Vetter } 2837921d42eaSDaniel Vetter } 2838921d42eaSDaniel Vetter 2839a6cdb93aSRodrigo Vivi DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n", 2840a6cdb93aSRodrigo Vivi ring->id, ipehr, offset); 2841921d42eaSDaniel Vetter 2842921d42eaSDaniel Vetter return NULL; 2843921d42eaSDaniel Vetter } 2844921d42eaSDaniel Vetter 2845a4872ba6SOscar Mateo static struct intel_engine_cs * 2846a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno) 2847a24a11e6SChris Wilson { 2848a24a11e6SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 284988fe429dSDaniel Vetter u32 cmd, ipehr, head; 2850a6cdb93aSRodrigo Vivi u64 offset = 0; 2851a6cdb93aSRodrigo Vivi int i, backwards; 2852a24a11e6SChris Wilson 2853381e8ae3STomas Elf /* 2854381e8ae3STomas Elf * This function does not support execlist mode - any attempt to 2855381e8ae3STomas Elf * proceed further into this function will result in a kernel panic 2856381e8ae3STomas Elf * when dereferencing ring->buffer, which is not set up in execlist 2857381e8ae3STomas Elf * mode. 2858381e8ae3STomas Elf * 2859381e8ae3STomas Elf * The correct way of doing it would be to derive the currently 2860381e8ae3STomas Elf * executing ring buffer from the current context, which is derived 2861381e8ae3STomas Elf * from the currently running request. Unfortunately, to get the 2862381e8ae3STomas Elf * current request we would have to grab the struct_mutex before doing 2863381e8ae3STomas Elf * anything else, which would be ill-advised since some other thread 2864381e8ae3STomas Elf * might have grabbed it already and managed to hang itself, causing 2865381e8ae3STomas Elf * the hang checker to deadlock. 2866381e8ae3STomas Elf * 2867381e8ae3STomas Elf * Therefore, this function does not support execlist mode in its 2868381e8ae3STomas Elf * current form. Just return NULL and move on. 2869381e8ae3STomas Elf */ 2870381e8ae3STomas Elf if (ring->buffer == NULL) 2871381e8ae3STomas Elf return NULL; 2872381e8ae3STomas Elf 2873a24a11e6SChris Wilson ipehr = I915_READ(RING_IPEHR(ring->mmio_base)); 2874a028c4b0SDaniel Vetter if (!ipehr_is_semaphore_wait(ring->dev, ipehr)) 28756274f212SChris Wilson return NULL; 2876a24a11e6SChris Wilson 287788fe429dSDaniel Vetter /* 287888fe429dSDaniel Vetter * HEAD is likely pointing to the dword after the actual command, 287988fe429dSDaniel Vetter * so scan backwards until we find the MBOX. But limit it to just 3 2880a6cdb93aSRodrigo Vivi * or 4 dwords depending on the semaphore wait command size. 2881a6cdb93aSRodrigo Vivi * Note that we don't care about ACTHD here since that might 288288fe429dSDaniel Vetter * point at at batch, and semaphores are always emitted into the 288388fe429dSDaniel Vetter * ringbuffer itself. 2884a24a11e6SChris Wilson */ 288588fe429dSDaniel Vetter head = I915_READ_HEAD(ring) & HEAD_ADDR; 2886a6cdb93aSRodrigo Vivi backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4; 288788fe429dSDaniel Vetter 2888a6cdb93aSRodrigo Vivi for (i = backwards; i; --i) { 288988fe429dSDaniel Vetter /* 289088fe429dSDaniel Vetter * Be paranoid and presume the hw has gone off into the wild - 289188fe429dSDaniel Vetter * our ring is smaller than what the hardware (and hence 289288fe429dSDaniel Vetter * HEAD_ADDR) allows. Also handles wrap-around. 289388fe429dSDaniel Vetter */ 2894ee1b1e5eSOscar Mateo head &= ring->buffer->size - 1; 289588fe429dSDaniel Vetter 289688fe429dSDaniel Vetter /* This here seems to blow up */ 2897ee1b1e5eSOscar Mateo cmd = ioread32(ring->buffer->virtual_start + head); 2898a24a11e6SChris Wilson if (cmd == ipehr) 2899a24a11e6SChris Wilson break; 2900a24a11e6SChris Wilson 290188fe429dSDaniel Vetter head -= 4; 290288fe429dSDaniel Vetter } 2903a24a11e6SChris Wilson 290488fe429dSDaniel Vetter if (!i) 290588fe429dSDaniel Vetter return NULL; 290688fe429dSDaniel Vetter 2907ee1b1e5eSOscar Mateo *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1; 2908a6cdb93aSRodrigo Vivi if (INTEL_INFO(ring->dev)->gen >= 8) { 2909a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 12); 2910a6cdb93aSRodrigo Vivi offset <<= 32; 2911a6cdb93aSRodrigo Vivi offset = ioread32(ring->buffer->virtual_start + head + 8); 2912a6cdb93aSRodrigo Vivi } 2913a6cdb93aSRodrigo Vivi return semaphore_wait_to_signaller_ring(ring, ipehr, offset); 2914a24a11e6SChris Wilson } 2915a24a11e6SChris Wilson 2916a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring) 29176274f212SChris Wilson { 29186274f212SChris Wilson struct drm_i915_private *dev_priv = ring->dev->dev_private; 2919a4872ba6SOscar Mateo struct intel_engine_cs *signaller; 2920a0d036b0SChris Wilson u32 seqno; 29216274f212SChris Wilson 29224be17381SChris Wilson ring->hangcheck.deadlock++; 29236274f212SChris Wilson 29246274f212SChris Wilson signaller = semaphore_waits_for(ring, &seqno); 29254be17381SChris Wilson if (signaller == NULL) 29264be17381SChris Wilson return -1; 29274be17381SChris Wilson 29284be17381SChris Wilson /* Prevent pathological recursion due to driver bugs */ 29294be17381SChris Wilson if (signaller->hangcheck.deadlock >= I915_NUM_RINGS) 29306274f212SChris Wilson return -1; 29316274f212SChris Wilson 29324be17381SChris Wilson if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno)) 29334be17381SChris Wilson return 1; 29344be17381SChris Wilson 2935a0d036b0SChris Wilson /* cursory check for an unkickable deadlock */ 2936a0d036b0SChris Wilson if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE && 2937a0d036b0SChris Wilson semaphore_passed(signaller) < 0) 29384be17381SChris Wilson return -1; 29394be17381SChris Wilson 29404be17381SChris Wilson return 0; 29416274f212SChris Wilson } 29426274f212SChris Wilson 29436274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv) 29446274f212SChris Wilson { 2945a4872ba6SOscar Mateo struct intel_engine_cs *ring; 29466274f212SChris Wilson int i; 29476274f212SChris Wilson 29486274f212SChris Wilson for_each_ring(ring, dev_priv, i) 29494be17381SChris Wilson ring->hangcheck.deadlock = 0; 29506274f212SChris Wilson } 29516274f212SChris Wilson 2952ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action 2953a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd) 29541ec14ad3SChris Wilson { 29551ec14ad3SChris Wilson struct drm_device *dev = ring->dev; 29561ec14ad3SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 29579107e9d2SChris Wilson u32 tmp; 29589107e9d2SChris Wilson 2959f260fe7bSMika Kuoppala if (acthd != ring->hangcheck.acthd) { 2960f260fe7bSMika Kuoppala if (acthd > ring->hangcheck.max_acthd) { 2961f260fe7bSMika Kuoppala ring->hangcheck.max_acthd = acthd; 2962f2f4d82fSJani Nikula return HANGCHECK_ACTIVE; 2963f260fe7bSMika Kuoppala } 2964f260fe7bSMika Kuoppala 2965f260fe7bSMika Kuoppala return HANGCHECK_ACTIVE_LOOP; 2966f260fe7bSMika Kuoppala } 29676274f212SChris Wilson 29689107e9d2SChris Wilson if (IS_GEN2(dev)) 2969f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29709107e9d2SChris Wilson 29719107e9d2SChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 29729107e9d2SChris Wilson * If so we can simply poke the RB_WAIT bit 29739107e9d2SChris Wilson * and break the hang. This should work on 29749107e9d2SChris Wilson * all but the second generation chipsets. 29759107e9d2SChris Wilson */ 29769107e9d2SChris Wilson tmp = I915_READ_CTL(ring); 29771ec14ad3SChris Wilson if (tmp & RING_WAIT) { 297858174462SMika Kuoppala i915_handle_error(dev, false, 297958174462SMika Kuoppala "Kicking stuck wait on %s", 29801ec14ad3SChris Wilson ring->name); 29811ec14ad3SChris Wilson I915_WRITE_CTL(ring, tmp); 2982f2f4d82fSJani Nikula return HANGCHECK_KICK; 29831ec14ad3SChris Wilson } 2984a24a11e6SChris Wilson 29856274f212SChris Wilson if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) { 29866274f212SChris Wilson switch (semaphore_passed(ring)) { 29876274f212SChris Wilson default: 2988f2f4d82fSJani Nikula return HANGCHECK_HUNG; 29896274f212SChris Wilson case 1: 299058174462SMika Kuoppala i915_handle_error(dev, false, 299158174462SMika Kuoppala "Kicking stuck semaphore on %s", 2992a24a11e6SChris Wilson ring->name); 2993a24a11e6SChris Wilson I915_WRITE_CTL(ring, tmp); 2994f2f4d82fSJani Nikula return HANGCHECK_KICK; 29956274f212SChris Wilson case 0: 2996f2f4d82fSJani Nikula return HANGCHECK_WAIT; 29976274f212SChris Wilson } 29989107e9d2SChris Wilson } 29999107e9d2SChris Wilson 3000f2f4d82fSJani Nikula return HANGCHECK_HUNG; 3001a24a11e6SChris Wilson } 3002d1e61e7fSChris Wilson 3003737b1506SChris Wilson /* 3004f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 300505407ff8SMika Kuoppala * batchbuffers in a long time. We keep track per ring seqno progress and 300605407ff8SMika Kuoppala * if there are no progress, hangcheck score for that ring is increased. 300705407ff8SMika Kuoppala * Further, acthd is inspected to see if the ring is stuck. On stuck case 300805407ff8SMika Kuoppala * we kick the ring. If we see no progress on three subsequent calls 300905407ff8SMika Kuoppala * we assume chip is wedged and try to fix it by resetting the chip. 3010f65d9421SBen Gamari */ 3011737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work) 3012f65d9421SBen Gamari { 3013737b1506SChris Wilson struct drm_i915_private *dev_priv = 3014737b1506SChris Wilson container_of(work, typeof(*dev_priv), 3015737b1506SChris Wilson gpu_error.hangcheck_work.work); 3016737b1506SChris Wilson struct drm_device *dev = dev_priv->dev; 3017a4872ba6SOscar Mateo struct intel_engine_cs *ring; 3018b4519513SChris Wilson int i; 301905407ff8SMika Kuoppala int busy_count = 0, rings_hung = 0; 30209107e9d2SChris Wilson bool stuck[I915_NUM_RINGS] = { 0 }; 30219107e9d2SChris Wilson #define BUSY 1 30229107e9d2SChris Wilson #define KICK 5 30239107e9d2SChris Wilson #define HUNG 20 3024893eead0SChris Wilson 3025d330a953SJani Nikula if (!i915.enable_hangcheck) 30263e0dc6b0SBen Widawsky return; 30273e0dc6b0SBen Widawsky 30281f814dacSImre Deak /* 30291f814dacSImre Deak * The hangcheck work is synced during runtime suspend, we don't 30301f814dacSImre Deak * require a wakeref. TODO: instead of disabling the asserts make 30311f814dacSImre Deak * sure that we hold a reference when this work is running. 30321f814dacSImre Deak */ 30331f814dacSImre Deak DISABLE_RPM_WAKEREF_ASSERTS(dev_priv); 30341f814dacSImre Deak 3035b4519513SChris Wilson for_each_ring(ring, dev_priv, i) { 303650877445SChris Wilson u64 acthd; 303750877445SChris Wilson u32 seqno; 30389107e9d2SChris Wilson bool busy = true; 3039b4519513SChris Wilson 30406274f212SChris Wilson semaphore_clear_deadlocks(dev_priv); 30416274f212SChris Wilson 304205407ff8SMika Kuoppala seqno = ring->get_seqno(ring, false); 304305407ff8SMika Kuoppala acthd = intel_ring_get_active_head(ring); 304405407ff8SMika Kuoppala 304505407ff8SMika Kuoppala if (ring->hangcheck.seqno == seqno) { 304694f7bbe1STomas Elf if (ring_idle(ring, seqno)) { 3047da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_IDLE; 3048da661464SMika Kuoppala 30499107e9d2SChris Wilson if (waitqueue_active(&ring->irq_queue)) { 30509107e9d2SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 3051094f9a54SChris Wilson if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) { 3052f4adcd24SDaniel Vetter if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring))) 30539107e9d2SChris Wilson DRM_ERROR("Hangcheck timer elapsed... %s idle\n", 30549107e9d2SChris Wilson ring->name); 3055f4adcd24SDaniel Vetter else 3056f4adcd24SDaniel Vetter DRM_INFO("Fake missed irq on %s\n", 3057f4adcd24SDaniel Vetter ring->name); 30589107e9d2SChris Wilson wake_up_all(&ring->irq_queue); 3059094f9a54SChris Wilson } 3060094f9a54SChris Wilson /* Safeguard against driver failure */ 3061094f9a54SChris Wilson ring->hangcheck.score += BUSY; 30629107e9d2SChris Wilson } else 30639107e9d2SChris Wilson busy = false; 306405407ff8SMika Kuoppala } else { 30656274f212SChris Wilson /* We always increment the hangcheck score 30666274f212SChris Wilson * if the ring is busy and still processing 30676274f212SChris Wilson * the same request, so that no single request 30686274f212SChris Wilson * can run indefinitely (such as a chain of 30696274f212SChris Wilson * batches). The only time we do not increment 30706274f212SChris Wilson * the hangcheck score on this ring, if this 30716274f212SChris Wilson * ring is in a legitimate wait for another 30726274f212SChris Wilson * ring. In that case the waiting ring is a 30736274f212SChris Wilson * victim and we want to be sure we catch the 30746274f212SChris Wilson * right culprit. Then every time we do kick 30756274f212SChris Wilson * the ring, add a small increment to the 30766274f212SChris Wilson * score so that we can catch a batch that is 30776274f212SChris Wilson * being repeatedly kicked and so responsible 30786274f212SChris Wilson * for stalling the machine. 30799107e9d2SChris Wilson */ 3080ad8beaeaSMika Kuoppala ring->hangcheck.action = ring_stuck(ring, 3081ad8beaeaSMika Kuoppala acthd); 3082ad8beaeaSMika Kuoppala 3083ad8beaeaSMika Kuoppala switch (ring->hangcheck.action) { 3084da661464SMika Kuoppala case HANGCHECK_IDLE: 3085f2f4d82fSJani Nikula case HANGCHECK_WAIT: 3086f2f4d82fSJani Nikula case HANGCHECK_ACTIVE: 3087f260fe7bSMika Kuoppala break; 3088f260fe7bSMika Kuoppala case HANGCHECK_ACTIVE_LOOP: 3089ea04cb31SJani Nikula ring->hangcheck.score += BUSY; 30906274f212SChris Wilson break; 3091f2f4d82fSJani Nikula case HANGCHECK_KICK: 3092ea04cb31SJani Nikula ring->hangcheck.score += KICK; 30936274f212SChris Wilson break; 3094f2f4d82fSJani Nikula case HANGCHECK_HUNG: 3095ea04cb31SJani Nikula ring->hangcheck.score += HUNG; 30966274f212SChris Wilson stuck[i] = true; 30976274f212SChris Wilson break; 30986274f212SChris Wilson } 309905407ff8SMika Kuoppala } 31009107e9d2SChris Wilson } else { 3101da661464SMika Kuoppala ring->hangcheck.action = HANGCHECK_ACTIVE; 3102da661464SMika Kuoppala 31039107e9d2SChris Wilson /* Gradually reduce the count so that we catch DoS 31049107e9d2SChris Wilson * attempts across multiple batches. 31059107e9d2SChris Wilson */ 31069107e9d2SChris Wilson if (ring->hangcheck.score > 0) 31079107e9d2SChris Wilson ring->hangcheck.score--; 3108f260fe7bSMika Kuoppala 3109f260fe7bSMika Kuoppala ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0; 3110cbb465e7SChris Wilson } 3111f65d9421SBen Gamari 311205407ff8SMika Kuoppala ring->hangcheck.seqno = seqno; 311305407ff8SMika Kuoppala ring->hangcheck.acthd = acthd; 31149107e9d2SChris Wilson busy_count += busy; 311505407ff8SMika Kuoppala } 311605407ff8SMika Kuoppala 311705407ff8SMika Kuoppala for_each_ring(ring, dev_priv, i) { 3118b6b0fac0SMika Kuoppala if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) { 3119b8d88d1dSDaniel Vetter DRM_INFO("%s on %s\n", 312005407ff8SMika Kuoppala stuck[i] ? "stuck" : "no progress", 3121a43adf07SChris Wilson ring->name); 3122a43adf07SChris Wilson rings_hung++; 312305407ff8SMika Kuoppala } 312405407ff8SMika Kuoppala } 312505407ff8SMika Kuoppala 31261f814dacSImre Deak if (rings_hung) { 31271f814dacSImre Deak i915_handle_error(dev, true, "Ring hung"); 31281f814dacSImre Deak goto out; 31291f814dacSImre Deak } 313005407ff8SMika Kuoppala 313105407ff8SMika Kuoppala if (busy_count) 313205407ff8SMika Kuoppala /* Reset timer case chip hangs without another request 313305407ff8SMika Kuoppala * being added */ 313410cd45b6SMika Kuoppala i915_queue_hangcheck(dev); 31351f814dacSImre Deak 31361f814dacSImre Deak out: 31371f814dacSImre Deak ENABLE_RPM_WAKEREF_ASSERTS(dev_priv); 313810cd45b6SMika Kuoppala } 313910cd45b6SMika Kuoppala 314010cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev) 314110cd45b6SMika Kuoppala { 3142737b1506SChris Wilson struct i915_gpu_error *e = &to_i915(dev)->gpu_error; 3143672e7b7cSChris Wilson 3144d330a953SJani Nikula if (!i915.enable_hangcheck) 314510cd45b6SMika Kuoppala return; 314610cd45b6SMika Kuoppala 3147737b1506SChris Wilson /* Don't continually defer the hangcheck so that it is always run at 3148737b1506SChris Wilson * least once after work has been scheduled on any ring. Otherwise, 3149737b1506SChris Wilson * we will ignore a hung ring if a second ring is kept busy. 3150737b1506SChris Wilson */ 3151737b1506SChris Wilson 3152737b1506SChris Wilson queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work, 3153737b1506SChris Wilson round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES)); 3154f65d9421SBen Gamari } 3155f65d9421SBen Gamari 31561c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev) 315791738a95SPaulo Zanoni { 315891738a95SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 315991738a95SPaulo Zanoni 316091738a95SPaulo Zanoni if (HAS_PCH_NOP(dev)) 316191738a95SPaulo Zanoni return; 316291738a95SPaulo Zanoni 3163f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(SDE); 3164105b122eSPaulo Zanoni 3165105b122eSPaulo Zanoni if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev)) 3166105b122eSPaulo Zanoni I915_WRITE(SERR_INT, 0xffffffff); 3167622364b6SPaulo Zanoni } 3168105b122eSPaulo Zanoni 316991738a95SPaulo Zanoni /* 3170622364b6SPaulo Zanoni * SDEIER is also touched by the interrupt handler to work around missed PCH 3171622364b6SPaulo Zanoni * interrupts. Hence we can't update it after the interrupt handler is enabled - 3172622364b6SPaulo Zanoni * instead we unconditionally enable all PCH interrupt sources here, but then 3173622364b6SPaulo Zanoni * only unmask them as needed with SDEIMR. 3174622364b6SPaulo Zanoni * 3175622364b6SPaulo Zanoni * This function needs to be called before interrupts are enabled. 317691738a95SPaulo Zanoni */ 3177622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev) 3178622364b6SPaulo Zanoni { 3179622364b6SPaulo Zanoni struct drm_i915_private *dev_priv = dev->dev_private; 3180622364b6SPaulo Zanoni 3181622364b6SPaulo Zanoni if (HAS_PCH_NOP(dev)) 3182622364b6SPaulo Zanoni return; 3183622364b6SPaulo Zanoni 3184622364b6SPaulo Zanoni WARN_ON(I915_READ(SDEIER) != 0); 318591738a95SPaulo Zanoni I915_WRITE(SDEIER, 0xffffffff); 318691738a95SPaulo Zanoni POSTING_READ(SDEIER); 318791738a95SPaulo Zanoni } 318891738a95SPaulo Zanoni 31897c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev) 3190d18ea1b5SDaniel Vetter { 3191d18ea1b5SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 3192d18ea1b5SDaniel Vetter 3193f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GT); 3194a9d356a6SPaulo Zanoni if (INTEL_INFO(dev)->gen >= 6) 3195f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN6_PM); 3196d18ea1b5SDaniel Vetter } 3197d18ea1b5SDaniel Vetter 3198c0e09200SDave Airlie /* drm_dma.h hooks 3199c0e09200SDave Airlie */ 3200be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev) 3201036a4a7dSZhenyu Wang { 32022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3203036a4a7dSZhenyu Wang 32040c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xffffffff); 3205bdfcdb63SDaniel Vetter 3206f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(DE); 3207c6d954c1SPaulo Zanoni if (IS_GEN7(dev)) 3208c6d954c1SPaulo Zanoni I915_WRITE(GEN7_ERR_INT, 0xffffffff); 3209036a4a7dSZhenyu Wang 32107c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 3211c650156aSZhenyu Wang 32121c69eb42SPaulo Zanoni ibx_irq_reset(dev); 32137d99163dSBen Widawsky } 32147d99163dSBen Widawsky 321570591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv) 321670591a41SVille Syrjälä { 321770591a41SVille Syrjälä enum pipe pipe; 321870591a41SVille Syrjälä 32190706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0); 322070591a41SVille Syrjälä I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 322170591a41SVille Syrjälä 322270591a41SVille Syrjälä for_each_pipe(dev_priv, pipe) 322370591a41SVille Syrjälä I915_WRITE(PIPESTAT(pipe), 0xffff); 322470591a41SVille Syrjälä 322570591a41SVille Syrjälä GEN5_IRQ_RESET(VLV_); 322670591a41SVille Syrjälä } 322770591a41SVille Syrjälä 32287e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev) 32297e231dbeSJesse Barnes { 32302d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 32317e231dbeSJesse Barnes 32327e231dbeSJesse Barnes /* VLV magic */ 32337e231dbeSJesse Barnes I915_WRITE(VLV_IMR, 0); 32347e231dbeSJesse Barnes I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); 32357e231dbeSJesse Barnes I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); 32367e231dbeSJesse Barnes I915_WRITE(RING_IMR(BLT_RING_BASE), 0); 32377e231dbeSJesse Barnes 32387c4d664eSPaulo Zanoni gen5_gt_irq_reset(dev); 32397e231dbeSJesse Barnes 32407c4cde39SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 32417e231dbeSJesse Barnes 324270591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 32437e231dbeSJesse Barnes } 32447e231dbeSJesse Barnes 3245d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv) 3246d6e3cca3SDaniel Vetter { 3247d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 0); 3248d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 1); 3249d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 2); 3250d6e3cca3SDaniel Vetter GEN8_IRQ_RESET_NDX(GT, 3); 3251d6e3cca3SDaniel Vetter } 3252d6e3cca3SDaniel Vetter 3253823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev) 3254abd58f01SBen Widawsky { 3255abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3256abd58f01SBen Widawsky int pipe; 3257abd58f01SBen Widawsky 3258abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, 0); 3259abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3260abd58f01SBen Widawsky 3261d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 3262abd58f01SBen Widawsky 3263055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3264f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3265813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3266f86f3fb0SPaulo Zanoni GEN8_IRQ_RESET_NDX(DE_PIPE, pipe); 3267abd58f01SBen Widawsky 3268f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_PORT_); 3269f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_DE_MISC_); 3270f86f3fb0SPaulo Zanoni GEN5_IRQ_RESET(GEN8_PCU_); 3271abd58f01SBen Widawsky 3272266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 32731c69eb42SPaulo Zanoni ibx_irq_reset(dev); 3274abd58f01SBen Widawsky } 3275abd58f01SBen Widawsky 32764c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv, 32774c6c03beSDamien Lespiau unsigned int pipe_mask) 3278d49bdb0eSPaulo Zanoni { 32791180e206SPaulo Zanoni uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN; 3280d49bdb0eSPaulo Zanoni 328113321786SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3282d14c0343SDamien Lespiau if (pipe_mask & 1 << PIPE_A) 3283d14c0343SDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A, 3284d14c0343SDamien Lespiau dev_priv->de_irq_mask[PIPE_A], 3285d14c0343SDamien Lespiau ~dev_priv->de_irq_mask[PIPE_A] | extra_ier); 32864c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_B) 32874c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, 32884c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_B], 32891180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_B] | extra_ier); 32904c6c03beSDamien Lespiau if (pipe_mask & 1 << PIPE_C) 32914c6c03beSDamien Lespiau GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, 32924c6c03beSDamien Lespiau dev_priv->de_irq_mask[PIPE_C], 32931180e206SPaulo Zanoni ~dev_priv->de_irq_mask[PIPE_C] | extra_ier); 329413321786SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3295d49bdb0eSPaulo Zanoni } 3296d49bdb0eSPaulo Zanoni 329743f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev) 329843f328d7SVille Syrjälä { 329943f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 330043f328d7SVille Syrjälä 330143f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 330243f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 330343f328d7SVille Syrjälä 3304d6e3cca3SDaniel Vetter gen8_gt_irq_reset(dev_priv); 330543f328d7SVille Syrjälä 330643f328d7SVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 330743f328d7SVille Syrjälä 330843f328d7SVille Syrjälä I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV); 330943f328d7SVille Syrjälä 331070591a41SVille Syrjälä vlv_display_irq_reset(dev_priv); 331143f328d7SVille Syrjälä } 331243f328d7SVille Syrjälä 331387a02106SVille Syrjälä static u32 intel_hpd_enabled_irqs(struct drm_device *dev, 331487a02106SVille Syrjälä const u32 hpd[HPD_NUM_PINS]) 331587a02106SVille Syrjälä { 331687a02106SVille Syrjälä struct drm_i915_private *dev_priv = to_i915(dev); 331787a02106SVille Syrjälä struct intel_encoder *encoder; 331887a02106SVille Syrjälä u32 enabled_irqs = 0; 331987a02106SVille Syrjälä 332087a02106SVille Syrjälä for_each_intel_encoder(dev, encoder) 332187a02106SVille Syrjälä if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED) 332287a02106SVille Syrjälä enabled_irqs |= hpd[encoder->hpd_pin]; 332387a02106SVille Syrjälä 332487a02106SVille Syrjälä return enabled_irqs; 332587a02106SVille Syrjälä } 332687a02106SVille Syrjälä 332782a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev) 332882a28bcfSDaniel Vetter { 33292d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 333087a02106SVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 333182a28bcfSDaniel Vetter 333282a28bcfSDaniel Vetter if (HAS_PCH_IBX(dev)) { 3333fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK; 333487a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx); 333582a28bcfSDaniel Vetter } else { 3336fee884edSDaniel Vetter hotplug_irqs = SDE_HOTPLUG_MASK_CPT; 333787a02106SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt); 333882a28bcfSDaniel Vetter } 333982a28bcfSDaniel Vetter 3340fee884edSDaniel Vetter ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 334182a28bcfSDaniel Vetter 33427fe0b973SKeith Packard /* 33437fe0b973SKeith Packard * Enable digital hotplug on the PCH, and configure the DP short pulse 33446dbf30ceSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec). 33456dbf30ceSVille Syrjälä * The pulse duration bits are reserved on LPT+. 33467fe0b973SKeith Packard */ 33477fe0b973SKeith Packard hotplug = I915_READ(PCH_PORT_HOTPLUG); 33487fe0b973SKeith Packard hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); 33497fe0b973SKeith Packard hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; 33507fe0b973SKeith Packard hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; 33517fe0b973SKeith Packard hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; 33520b2eb33eSVille Syrjälä /* 33530b2eb33eSVille Syrjälä * When CPU and PCH are on the same package, port A 33540b2eb33eSVille Syrjälä * HPD must be enabled in both north and south. 33550b2eb33eSVille Syrjälä */ 33560b2eb33eSVille Syrjälä if (HAS_PCH_LPT_LP(dev)) 33570b2eb33eSVille Syrjälä hotplug |= PORTA_HOTPLUG_ENABLE; 33587fe0b973SKeith Packard I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 33596dbf30ceSVille Syrjälä } 336026951cafSXiong Zhang 33616dbf30ceSVille Syrjälä static void spt_hpd_irq_setup(struct drm_device *dev) 33626dbf30ceSVille Syrjälä { 33636dbf30ceSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 33646dbf30ceSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 33656dbf30ceSVille Syrjälä 33666dbf30ceSVille Syrjälä hotplug_irqs = SDE_HOTPLUG_MASK_SPT; 33676dbf30ceSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt); 33686dbf30ceSVille Syrjälä 33696dbf30ceSVille Syrjälä ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs); 33706dbf30ceSVille Syrjälä 33716dbf30ceSVille Syrjälä /* Enable digital hotplug on the PCH */ 33726dbf30ceSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 33736dbf30ceSVille Syrjälä hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE | 337474c0b395SVille Syrjälä PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE; 33756dbf30ceSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 33766dbf30ceSVille Syrjälä 337726951cafSXiong Zhang hotplug = I915_READ(PCH_PORT_HOTPLUG2); 337826951cafSXiong Zhang hotplug |= PORTE_HOTPLUG_ENABLE; 337926951cafSXiong Zhang I915_WRITE(PCH_PORT_HOTPLUG2, hotplug); 338026951cafSXiong Zhang } 33817fe0b973SKeith Packard 3382e4ce95aaSVille Syrjälä static void ilk_hpd_irq_setup(struct drm_device *dev) 3383e4ce95aaSVille Syrjälä { 3384e4ce95aaSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 3385e4ce95aaSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3386e4ce95aaSVille Syrjälä 33873a3b3c7dSVille Syrjälä if (INTEL_INFO(dev)->gen >= 8) { 33883a3b3c7dSVille Syrjälä hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG; 33893a3b3c7dSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw); 33903a3b3c7dSVille Syrjälä 33913a3b3c7dSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 33923a3b3c7dSVille Syrjälä } else if (INTEL_INFO(dev)->gen >= 7) { 339323bb4cb5SVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG_IVB; 339423bb4cb5SVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb); 33953a3b3c7dSVille Syrjälä 33963a3b3c7dSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 339723bb4cb5SVille Syrjälä } else { 3398e4ce95aaSVille Syrjälä hotplug_irqs = DE_DP_A_HOTPLUG; 3399e4ce95aaSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk); 3400e4ce95aaSVille Syrjälä 3401e4ce95aaSVille Syrjälä ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs); 34023a3b3c7dSVille Syrjälä } 3403e4ce95aaSVille Syrjälä 3404e4ce95aaSVille Syrjälä /* 3405e4ce95aaSVille Syrjälä * Enable digital hotplug on the CPU, and configure the DP short pulse 3406e4ce95aaSVille Syrjälä * duration to 2ms (which is the minimum in the Display Port spec) 340723bb4cb5SVille Syrjälä * The pulse duration bits are reserved on HSW+. 3408e4ce95aaSVille Syrjälä */ 3409e4ce95aaSVille Syrjälä hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL); 3410e4ce95aaSVille Syrjälä hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK; 3411e4ce95aaSVille Syrjälä hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms; 3412e4ce95aaSVille Syrjälä I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug); 3413e4ce95aaSVille Syrjälä 3414e4ce95aaSVille Syrjälä ibx_hpd_irq_setup(dev); 3415e4ce95aaSVille Syrjälä } 3416e4ce95aaSVille Syrjälä 3417e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev) 3418e0a20ad7SShashank Sharma { 3419e0a20ad7SShashank Sharma struct drm_i915_private *dev_priv = dev->dev_private; 3420a52bb15bSVille Syrjälä u32 hotplug_irqs, hotplug, enabled_irqs; 3421e0a20ad7SShashank Sharma 3422a52bb15bSVille Syrjälä enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt); 3423a52bb15bSVille Syrjälä hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK; 3424e0a20ad7SShashank Sharma 3425a52bb15bSVille Syrjälä bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs); 3426e0a20ad7SShashank Sharma 3427a52bb15bSVille Syrjälä hotplug = I915_READ(PCH_PORT_HOTPLUG); 3428a52bb15bSVille Syrjälä hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE | 3429a52bb15bSVille Syrjälä PORTA_HOTPLUG_ENABLE; 3430a52bb15bSVille Syrjälä I915_WRITE(PCH_PORT_HOTPLUG, hotplug); 3431e0a20ad7SShashank Sharma } 3432e0a20ad7SShashank Sharma 3433d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev) 3434d46da437SPaulo Zanoni { 34352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 343682a28bcfSDaniel Vetter u32 mask; 3437d46da437SPaulo Zanoni 3438692a04cfSDaniel Vetter if (HAS_PCH_NOP(dev)) 3439692a04cfSDaniel Vetter return; 3440692a04cfSDaniel Vetter 3441105b122eSPaulo Zanoni if (HAS_PCH_IBX(dev)) 34425c673b60SDaniel Vetter mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON; 3443105b122eSPaulo Zanoni else 34445c673b60SDaniel Vetter mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT; 34458664281bSPaulo Zanoni 3446b51a2842SVille Syrjälä gen5_assert_iir_is_zero(dev_priv, SDEIIR); 3447d46da437SPaulo Zanoni I915_WRITE(SDEIMR, ~mask); 3448d46da437SPaulo Zanoni } 3449d46da437SPaulo Zanoni 34500a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev) 34510a9a8c91SDaniel Vetter { 34520a9a8c91SDaniel Vetter struct drm_i915_private *dev_priv = dev->dev_private; 34530a9a8c91SDaniel Vetter u32 pm_irqs, gt_irqs; 34540a9a8c91SDaniel Vetter 34550a9a8c91SDaniel Vetter pm_irqs = gt_irqs = 0; 34560a9a8c91SDaniel Vetter 34570a9a8c91SDaniel Vetter dev_priv->gt_irq_mask = ~0; 3458040d2baaSBen Widawsky if (HAS_L3_DPF(dev)) { 34590a9a8c91SDaniel Vetter /* L3 parity interrupt is always unmasked. */ 346035a85ac6SBen Widawsky dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev); 346135a85ac6SBen Widawsky gt_irqs |= GT_PARITY_ERROR(dev); 34620a9a8c91SDaniel Vetter } 34630a9a8c91SDaniel Vetter 34640a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_USER_INTERRUPT; 34650a9a8c91SDaniel Vetter if (IS_GEN5(dev)) { 34660a9a8c91SDaniel Vetter gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT | 34670a9a8c91SDaniel Vetter ILK_BSD_USER_INTERRUPT; 34680a9a8c91SDaniel Vetter } else { 34690a9a8c91SDaniel Vetter gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT; 34700a9a8c91SDaniel Vetter } 34710a9a8c91SDaniel Vetter 347235079899SPaulo Zanoni GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs); 34730a9a8c91SDaniel Vetter 34740a9a8c91SDaniel Vetter if (INTEL_INFO(dev)->gen >= 6) { 347578e68d36SImre Deak /* 347678e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS 347778e68d36SImre Deak * itself is enabled/disabled. 347878e68d36SImre Deak */ 34790a9a8c91SDaniel Vetter if (HAS_VEBOX(dev)) 34800a9a8c91SDaniel Vetter pm_irqs |= PM_VEBOX_USER_INTERRUPT; 34810a9a8c91SDaniel Vetter 3482605cd25bSPaulo Zanoni dev_priv->pm_irq_mask = 0xffffffff; 348335079899SPaulo Zanoni GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs); 34840a9a8c91SDaniel Vetter } 34850a9a8c91SDaniel Vetter } 34860a9a8c91SDaniel Vetter 3487f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev) 3488036a4a7dSZhenyu Wang { 34892d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 34908e76f8dcSPaulo Zanoni u32 display_mask, extra_mask; 34918e76f8dcSPaulo Zanoni 34928e76f8dcSPaulo Zanoni if (INTEL_INFO(dev)->gen >= 7) { 34938e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | 34948e76f8dcSPaulo Zanoni DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB | 34958e76f8dcSPaulo Zanoni DE_PLANEB_FLIP_DONE_IVB | 34965c673b60SDaniel Vetter DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB); 34978e76f8dcSPaulo Zanoni extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB | 349823bb4cb5SVille Syrjälä DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB | 349923bb4cb5SVille Syrjälä DE_DP_A_HOTPLUG_IVB); 35008e76f8dcSPaulo Zanoni } else { 35018e76f8dcSPaulo Zanoni display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 3502ce99c256SDaniel Vetter DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE | 35035b3a856bSDaniel Vetter DE_AUX_CHANNEL_A | 35045b3a856bSDaniel Vetter DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE | 35055b3a856bSDaniel Vetter DE_POISON); 3506e4ce95aaSVille Syrjälä extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT | 3507e4ce95aaSVille Syrjälä DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN | 3508e4ce95aaSVille Syrjälä DE_DP_A_HOTPLUG); 35098e76f8dcSPaulo Zanoni } 3510036a4a7dSZhenyu Wang 35111ec14ad3SChris Wilson dev_priv->irq_mask = ~display_mask; 3512036a4a7dSZhenyu Wang 35130c841212SPaulo Zanoni I915_WRITE(HWSTAM, 0xeffe); 35140c841212SPaulo Zanoni 3515622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3516622364b6SPaulo Zanoni 351735079899SPaulo Zanoni GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask); 3518036a4a7dSZhenyu Wang 35190a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 3520036a4a7dSZhenyu Wang 3521d46da437SPaulo Zanoni ibx_irq_postinstall(dev); 35227fe0b973SKeith Packard 3523f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 35246005ce42SDaniel Vetter /* Enable PCU event interrupts 35256005ce42SDaniel Vetter * 35266005ce42SDaniel Vetter * spinlocking not required here for correctness since interrupt 35274bc9d430SDaniel Vetter * setup is guaranteed to run in single-threaded context. But we 35284bc9d430SDaniel Vetter * need it to make the assert_spin_locked happy. */ 3529d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3530fbdedaeaSVille Syrjälä ilk_enable_display_irq(dev_priv, DE_PCU_EVENT); 3531d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3532f97108d1SJesse Barnes } 3533f97108d1SJesse Barnes 3534036a4a7dSZhenyu Wang return 0; 3535036a4a7dSZhenyu Wang } 3536036a4a7dSZhenyu Wang 3537f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv) 3538f8b79e58SImre Deak { 3539f8b79e58SImre Deak u32 pipestat_mask; 3540f8b79e58SImre Deak u32 iir_mask; 3541120dda4fSVille Syrjälä enum pipe pipe; 3542f8b79e58SImre Deak 3543f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3544f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3545f8b79e58SImre Deak 3546120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3547120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3548f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3549f8b79e58SImre Deak 3550f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3551f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3552f8b79e58SImre Deak 3553120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3554120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3555120dda4fSVille Syrjälä i915_enable_pipestat(dev_priv, pipe, pipestat_mask); 3556f8b79e58SImre Deak 3557f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3558f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3559f8b79e58SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3560120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3561120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3562f8b79e58SImre Deak dev_priv->irq_mask &= ~iir_mask; 3563f8b79e58SImre Deak 3564f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3565f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3566f8b79e58SImre Deak I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 356776e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 356876e41860SVille Syrjälä POSTING_READ(VLV_IMR); 3569f8b79e58SImre Deak } 3570f8b79e58SImre Deak 3571f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv) 3572f8b79e58SImre Deak { 3573f8b79e58SImre Deak u32 pipestat_mask; 3574f8b79e58SImre Deak u32 iir_mask; 3575120dda4fSVille Syrjälä enum pipe pipe; 3576f8b79e58SImre Deak 3577f8b79e58SImre Deak iir_mask = I915_DISPLAY_PORT_INTERRUPT | 3578f8b79e58SImre Deak I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 35796c7fba04SImre Deak I915_DISPLAY_PIPE_B_EVENT_INTERRUPT; 3580120dda4fSVille Syrjälä if (IS_CHERRYVIEW(dev_priv)) 3581120dda4fSVille Syrjälä iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT; 3582f8b79e58SImre Deak 3583f8b79e58SImre Deak dev_priv->irq_mask |= iir_mask; 3584f8b79e58SImre Deak I915_WRITE(VLV_IMR, dev_priv->irq_mask); 358576e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 3586f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3587f8b79e58SImre Deak I915_WRITE(VLV_IIR, iir_mask); 3588f8b79e58SImre Deak POSTING_READ(VLV_IIR); 3589f8b79e58SImre Deak 3590f8b79e58SImre Deak pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV | 3591f8b79e58SImre Deak PIPE_CRC_DONE_INTERRUPT_STATUS; 3592f8b79e58SImre Deak 3593120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 3594120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3595120dda4fSVille Syrjälä i915_disable_pipestat(dev_priv, pipe, pipestat_mask); 3596f8b79e58SImre Deak 3597f8b79e58SImre Deak pipestat_mask = PIPESTAT_INT_STATUS_MASK | 3598f8b79e58SImre Deak PIPE_FIFO_UNDERRUN_STATUS; 3599120dda4fSVille Syrjälä 3600120dda4fSVille Syrjälä for_each_pipe(dev_priv, pipe) 3601120dda4fSVille Syrjälä I915_WRITE(PIPESTAT(pipe), pipestat_mask); 3602f8b79e58SImre Deak POSTING_READ(PIPESTAT(PIPE_A)); 3603f8b79e58SImre Deak } 3604f8b79e58SImre Deak 3605f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv) 3606f8b79e58SImre Deak { 3607f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3608f8b79e58SImre Deak 3609f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3610f8b79e58SImre Deak return; 3611f8b79e58SImre Deak 3612f8b79e58SImre Deak dev_priv->display_irqs_enabled = true; 3613f8b79e58SImre Deak 3614950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3615f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3616f8b79e58SImre Deak } 3617f8b79e58SImre Deak 3618f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv) 3619f8b79e58SImre Deak { 3620f8b79e58SImre Deak assert_spin_locked(&dev_priv->irq_lock); 3621f8b79e58SImre Deak 3622f8b79e58SImre Deak if (!dev_priv->display_irqs_enabled) 3623f8b79e58SImre Deak return; 3624f8b79e58SImre Deak 3625f8b79e58SImre Deak dev_priv->display_irqs_enabled = false; 3626f8b79e58SImre Deak 3627950eabafSImre Deak if (intel_irqs_enabled(dev_priv)) 3628f8b79e58SImre Deak valleyview_display_irqs_uninstall(dev_priv); 3629f8b79e58SImre Deak } 3630f8b79e58SImre Deak 36310e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv) 36327e231dbeSJesse Barnes { 3633f8b79e58SImre Deak dev_priv->irq_mask = ~0; 36347e231dbeSJesse Barnes 36350706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 363620afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 363720afbda2SDaniel Vetter 36387e231dbeSJesse Barnes I915_WRITE(VLV_IIR, 0xffffffff); 363976e41860SVille Syrjälä I915_WRITE(VLV_IIR, 0xffffffff); 364076e41860SVille Syrjälä I915_WRITE(VLV_IER, ~dev_priv->irq_mask); 364176e41860SVille Syrjälä I915_WRITE(VLV_IMR, dev_priv->irq_mask); 364276e41860SVille Syrjälä POSTING_READ(VLV_IMR); 36437e231dbeSJesse Barnes 3644b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3645b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3646d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3647f8b79e58SImre Deak if (dev_priv->display_irqs_enabled) 3648f8b79e58SImre Deak valleyview_display_irqs_install(dev_priv); 3649d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 36500e6c9a9eSVille Syrjälä } 36510e6c9a9eSVille Syrjälä 36520e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev) 36530e6c9a9eSVille Syrjälä { 36540e6c9a9eSVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 36550e6c9a9eSVille Syrjälä 36560e6c9a9eSVille Syrjälä vlv_display_irq_postinstall(dev_priv); 36577e231dbeSJesse Barnes 36580a9a8c91SDaniel Vetter gen5_gt_irq_postinstall(dev); 36597e231dbeSJesse Barnes 36607e231dbeSJesse Barnes /* ack & enable invalid PTE error interrupts */ 36617e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */ 36627e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); 36637e231dbeSJesse Barnes I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); 36647e231dbeSJesse Barnes #endif 36657e231dbeSJesse Barnes 36667e231dbeSJesse Barnes I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); 366720afbda2SDaniel Vetter 366820afbda2SDaniel Vetter return 0; 366920afbda2SDaniel Vetter } 367020afbda2SDaniel Vetter 3671abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv) 3672abd58f01SBen Widawsky { 3673abd58f01SBen Widawsky /* These are interrupts we'll toggle with the ring mask register */ 3674abd58f01SBen Widawsky uint32_t gt_interrupts[] = { 3675abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 367673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT | 3677abd58f01SBen Widawsky GT_RENDER_L3_PARITY_ERROR_INTERRUPT | 367873d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT | 367973d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT, 3680abd58f01SBen Widawsky GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 368173d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT | 368273d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT | 368373d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT, 3684abd58f01SBen Widawsky 0, 368573d477f6SOscar Mateo GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT | 368673d477f6SOscar Mateo GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT 3687abd58f01SBen Widawsky }; 3688abd58f01SBen Widawsky 36890961021aSBen Widawsky dev_priv->pm_irq_mask = 0xffffffff; 36909a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]); 36919a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]); 369278e68d36SImre Deak /* 369378e68d36SImre Deak * RPS interrupts will get enabled/disabled on demand when RPS itself 369478e68d36SImre Deak * is enabled/disabled. 369578e68d36SImre Deak */ 369678e68d36SImre Deak GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0); 36979a2d2d87SDeepak S GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]); 3698abd58f01SBen Widawsky } 3699abd58f01SBen Widawsky 3700abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv) 3701abd58f01SBen Widawsky { 3702770de83dSDamien Lespiau uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE; 3703770de83dSDamien Lespiau uint32_t de_pipe_enables; 37043a3b3c7dSVille Syrjälä u32 de_port_masked = GEN8_AUX_CHANNEL_A; 37053a3b3c7dSVille Syrjälä u32 de_port_enables; 37063a3b3c7dSVille Syrjälä enum pipe pipe; 3707770de83dSDamien Lespiau 3708b4834a50SRodrigo Vivi if (INTEL_INFO(dev_priv)->gen >= 9) { 3709770de83dSDamien Lespiau de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE | 3710770de83dSDamien Lespiau GEN9_DE_PIPE_IRQ_FAULT_ERRORS; 37113a3b3c7dSVille Syrjälä de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C | 371288e04703SJesse Barnes GEN9_AUX_CHANNEL_D; 37139e63743eSShashank Sharma if (IS_BROXTON(dev_priv)) 37143a3b3c7dSVille Syrjälä de_port_masked |= BXT_DE_PORT_GMBUS; 37153a3b3c7dSVille Syrjälä } else { 3716770de83dSDamien Lespiau de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE | 3717770de83dSDamien Lespiau GEN8_DE_PIPE_IRQ_FAULT_ERRORS; 37183a3b3c7dSVille Syrjälä } 3719770de83dSDamien Lespiau 3720770de83dSDamien Lespiau de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK | 3721770de83dSDamien Lespiau GEN8_PIPE_FIFO_UNDERRUN; 3722770de83dSDamien Lespiau 37233a3b3c7dSVille Syrjälä de_port_enables = de_port_masked; 3724a52bb15bSVille Syrjälä if (IS_BROXTON(dev_priv)) 3725a52bb15bSVille Syrjälä de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK; 3726a52bb15bSVille Syrjälä else if (IS_BROADWELL(dev_priv)) 37273a3b3c7dSVille Syrjälä de_port_enables |= GEN8_PORT_DP_A_HOTPLUG; 37283a3b3c7dSVille Syrjälä 372913b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked; 373013b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked; 373113b3a0a7SDaniel Vetter dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked; 3732abd58f01SBen Widawsky 3733055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3734f458ebbcSDaniel Vetter if (intel_display_power_is_enabled(dev_priv, 3735813bde43SPaulo Zanoni POWER_DOMAIN_PIPE(pipe))) 3736813bde43SPaulo Zanoni GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, 3737813bde43SPaulo Zanoni dev_priv->de_irq_mask[pipe], 373835079899SPaulo Zanoni de_pipe_enables); 3739abd58f01SBen Widawsky 37403a3b3c7dSVille Syrjälä GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables); 3741abd58f01SBen Widawsky } 3742abd58f01SBen Widawsky 3743abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev) 3744abd58f01SBen Widawsky { 3745abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3746abd58f01SBen Widawsky 3747266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3748622364b6SPaulo Zanoni ibx_irq_pre_postinstall(dev); 3749622364b6SPaulo Zanoni 3750abd58f01SBen Widawsky gen8_gt_irq_postinstall(dev_priv); 3751abd58f01SBen Widawsky gen8_de_irq_postinstall(dev_priv); 3752abd58f01SBen Widawsky 3753266ea3d9SShashank Sharma if (HAS_PCH_SPLIT(dev)) 3754abd58f01SBen Widawsky ibx_irq_postinstall(dev); 3755abd58f01SBen Widawsky 3756abd58f01SBen Widawsky I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL); 3757abd58f01SBen Widawsky POSTING_READ(GEN8_MASTER_IRQ); 3758abd58f01SBen Widawsky 3759abd58f01SBen Widawsky return 0; 3760abd58f01SBen Widawsky } 3761abd58f01SBen Widawsky 376243f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev) 376343f328d7SVille Syrjälä { 376443f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 376543f328d7SVille Syrjälä 3766c2b66797SVille Syrjälä vlv_display_irq_postinstall(dev_priv); 376743f328d7SVille Syrjälä 376843f328d7SVille Syrjälä gen8_gt_irq_postinstall(dev_priv); 376943f328d7SVille Syrjälä 377043f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE); 377143f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 377243f328d7SVille Syrjälä 377343f328d7SVille Syrjälä return 0; 377443f328d7SVille Syrjälä } 377543f328d7SVille Syrjälä 3776abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev) 3777abd58f01SBen Widawsky { 3778abd58f01SBen Widawsky struct drm_i915_private *dev_priv = dev->dev_private; 3779abd58f01SBen Widawsky 3780abd58f01SBen Widawsky if (!dev_priv) 3781abd58f01SBen Widawsky return; 3782abd58f01SBen Widawsky 3783823f6b38SPaulo Zanoni gen8_irq_reset(dev); 3784abd58f01SBen Widawsky } 3785abd58f01SBen Widawsky 37868ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv) 37878ea0be4fSVille Syrjälä { 37888ea0be4fSVille Syrjälä /* Interrupt setup is already guaranteed to be single-threaded, this is 37898ea0be4fSVille Syrjälä * just to make the assert_spin_locked check happy. */ 37908ea0be4fSVille Syrjälä spin_lock_irq(&dev_priv->irq_lock); 37918ea0be4fSVille Syrjälä if (dev_priv->display_irqs_enabled) 37928ea0be4fSVille Syrjälä valleyview_display_irqs_uninstall(dev_priv); 37938ea0be4fSVille Syrjälä spin_unlock_irq(&dev_priv->irq_lock); 37948ea0be4fSVille Syrjälä 37958ea0be4fSVille Syrjälä vlv_display_irq_reset(dev_priv); 37968ea0be4fSVille Syrjälä 3797c352d1baSImre Deak dev_priv->irq_mask = ~0; 37988ea0be4fSVille Syrjälä } 37998ea0be4fSVille Syrjälä 38007e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev) 38017e231dbeSJesse Barnes { 38022d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38037e231dbeSJesse Barnes 38047e231dbeSJesse Barnes if (!dev_priv) 38057e231dbeSJesse Barnes return; 38067e231dbeSJesse Barnes 3807843d0e7dSImre Deak I915_WRITE(VLV_MASTER_IER, 0); 3808843d0e7dSImre Deak 3809893fce8eSVille Syrjälä gen5_gt_irq_reset(dev); 3810893fce8eSVille Syrjälä 38117e231dbeSJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 3812f8b79e58SImre Deak 38138ea0be4fSVille Syrjälä vlv_display_irq_uninstall(dev_priv); 38147e231dbeSJesse Barnes } 38157e231dbeSJesse Barnes 381643f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev) 381743f328d7SVille Syrjälä { 381843f328d7SVille Syrjälä struct drm_i915_private *dev_priv = dev->dev_private; 381943f328d7SVille Syrjälä 382043f328d7SVille Syrjälä if (!dev_priv) 382143f328d7SVille Syrjälä return; 382243f328d7SVille Syrjälä 382343f328d7SVille Syrjälä I915_WRITE(GEN8_MASTER_IRQ, 0); 382443f328d7SVille Syrjälä POSTING_READ(GEN8_MASTER_IRQ); 382543f328d7SVille Syrjälä 3826a2c30fbaSVille Syrjälä gen8_gt_irq_reset(dev_priv); 382743f328d7SVille Syrjälä 3828a2c30fbaSVille Syrjälä GEN5_IRQ_RESET(GEN8_PCU_); 382943f328d7SVille Syrjälä 3830c2b66797SVille Syrjälä vlv_display_irq_uninstall(dev_priv); 383143f328d7SVille Syrjälä } 383243f328d7SVille Syrjälä 3833f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev) 3834036a4a7dSZhenyu Wang { 38352d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38364697995bSJesse Barnes 38374697995bSJesse Barnes if (!dev_priv) 38384697995bSJesse Barnes return; 38394697995bSJesse Barnes 3840be30b29fSPaulo Zanoni ironlake_irq_reset(dev); 3841036a4a7dSZhenyu Wang } 3842036a4a7dSZhenyu Wang 3843c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev) 3844c2798b19SChris Wilson { 38452d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3846c2798b19SChris Wilson int pipe; 3847c2798b19SChris Wilson 3848055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 3849c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 3850c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 3851c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 3852c2798b19SChris Wilson POSTING_READ16(IER); 3853c2798b19SChris Wilson } 3854c2798b19SChris Wilson 3855c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev) 3856c2798b19SChris Wilson { 38572d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3858c2798b19SChris Wilson 3859c2798b19SChris Wilson I915_WRITE16(EMR, 3860c2798b19SChris Wilson ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 3861c2798b19SChris Wilson 3862c2798b19SChris Wilson /* Unmask the interrupts that we always want on. */ 3863c2798b19SChris Wilson dev_priv->irq_mask = 3864c2798b19SChris Wilson ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3865c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3866c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 386737ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 3868c2798b19SChris Wilson I915_WRITE16(IMR, dev_priv->irq_mask); 3869c2798b19SChris Wilson 3870c2798b19SChris Wilson I915_WRITE16(IER, 3871c2798b19SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 3872c2798b19SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 3873c2798b19SChris Wilson I915_USER_INTERRUPT); 3874c2798b19SChris Wilson POSTING_READ16(IER); 3875c2798b19SChris Wilson 3876379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 3877379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 3878d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 3879755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 3880755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 3881d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 3882379ef82dSDaniel Vetter 3883c2798b19SChris Wilson return 0; 3884c2798b19SChris Wilson } 3885c2798b19SChris Wilson 388690a72f87SVille Syrjälä /* 388790a72f87SVille Syrjälä * Returns true when a page flip has completed. 388890a72f87SVille Syrjälä */ 388990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev, 38901f1c2e24SVille Syrjälä int plane, int pipe, u32 iir) 389190a72f87SVille Syrjälä { 38922d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 38931f1c2e24SVille Syrjälä u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 389490a72f87SVille Syrjälä 38958d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 389690a72f87SVille Syrjälä return false; 389790a72f87SVille Syrjälä 389890a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 3899d6bbafa1SChris Wilson goto check_page_flip; 390090a72f87SVille Syrjälä 390190a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 390290a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 390390a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 390490a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 390590a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 390690a72f87SVille Syrjälä */ 390790a72f87SVille Syrjälä if (I915_READ16(ISR) & flip_pending) 3908d6bbafa1SChris Wilson goto check_page_flip; 390990a72f87SVille Syrjälä 39107d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 391190a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 391290a72f87SVille Syrjälä return true; 3913d6bbafa1SChris Wilson 3914d6bbafa1SChris Wilson check_page_flip: 3915d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 3916d6bbafa1SChris Wilson return false; 391790a72f87SVille Syrjälä } 391890a72f87SVille Syrjälä 3919ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg) 3920c2798b19SChris Wilson { 392145a83f84SDaniel Vetter struct drm_device *dev = arg; 39222d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 3923c2798b19SChris Wilson u16 iir, new_iir; 3924c2798b19SChris Wilson u32 pipe_stats[2]; 3925c2798b19SChris Wilson int pipe; 3926c2798b19SChris Wilson u16 flip_mask = 3927c2798b19SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 3928c2798b19SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 39291f814dacSImre Deak irqreturn_t ret; 3930c2798b19SChris Wilson 39312dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 39322dd2a883SImre Deak return IRQ_NONE; 39332dd2a883SImre Deak 39341f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 39351f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 39361f814dacSImre Deak 39371f814dacSImre Deak ret = IRQ_NONE; 3938c2798b19SChris Wilson iir = I915_READ16(IIR); 3939c2798b19SChris Wilson if (iir == 0) 39401f814dacSImre Deak goto out; 3941c2798b19SChris Wilson 3942c2798b19SChris Wilson while (iir & ~flip_mask) { 3943c2798b19SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 3944c2798b19SChris Wilson * have been cleared after the pipestat interrupt was received. 3945c2798b19SChris Wilson * It doesn't set the bit in iir again, but it still produces 3946c2798b19SChris Wilson * interrupts (for non-MSI). 3947c2798b19SChris Wilson */ 3948222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 3949c2798b19SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 3950aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 3951c2798b19SChris Wilson 3952055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 3953f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 3954c2798b19SChris Wilson pipe_stats[pipe] = I915_READ(reg); 3955c2798b19SChris Wilson 3956c2798b19SChris Wilson /* 3957c2798b19SChris Wilson * Clear the PIPE*STAT regs before the IIR 3958c2798b19SChris Wilson */ 39592d9d2b0bSVille Syrjälä if (pipe_stats[pipe] & 0x8000ffff) 3960c2798b19SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 3961c2798b19SChris Wilson } 3962222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 3963c2798b19SChris Wilson 3964c2798b19SChris Wilson I915_WRITE16(IIR, iir & ~flip_mask); 3965c2798b19SChris Wilson new_iir = I915_READ16(IIR); /* Flush posted writes */ 3966c2798b19SChris Wilson 3967c2798b19SChris Wilson if (iir & I915_USER_INTERRUPT) 396874cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 3969c2798b19SChris Wilson 3970055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 39711f1c2e24SVille Syrjälä int plane = pipe; 39723a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 39731f1c2e24SVille Syrjälä plane = !plane; 39741f1c2e24SVille Syrjälä 39754356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 39761f1c2e24SVille Syrjälä i8xx_handle_vblank(dev, plane, pipe, iir)) 39771f1c2e24SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 3978c2798b19SChris Wilson 39794356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 3980277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 39812d9d2b0bSVille Syrjälä 39821f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 39831f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 39841f7247c0SDaniel Vetter pipe); 39854356d586SDaniel Vetter } 3986c2798b19SChris Wilson 3987c2798b19SChris Wilson iir = new_iir; 3988c2798b19SChris Wilson } 39891f814dacSImre Deak ret = IRQ_HANDLED; 3990c2798b19SChris Wilson 39911f814dacSImre Deak out: 39921f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 39931f814dacSImre Deak 39941f814dacSImre Deak return ret; 3995c2798b19SChris Wilson } 3996c2798b19SChris Wilson 3997c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev) 3998c2798b19SChris Wilson { 39992d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4000c2798b19SChris Wilson int pipe; 4001c2798b19SChris Wilson 4002055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4003c2798b19SChris Wilson /* Clear enable bits; then clear status bits */ 4004c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4005c2798b19SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 4006c2798b19SChris Wilson } 4007c2798b19SChris Wilson I915_WRITE16(IMR, 0xffff); 4008c2798b19SChris Wilson I915_WRITE16(IER, 0x0); 4009c2798b19SChris Wilson I915_WRITE16(IIR, I915_READ16(IIR)); 4010c2798b19SChris Wilson } 4011c2798b19SChris Wilson 4012a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev) 4013a266c7d5SChris Wilson { 40142d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4015a266c7d5SChris Wilson int pipe; 4016a266c7d5SChris Wilson 4017a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40180706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4019a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4020a266c7d5SChris Wilson } 4021a266c7d5SChris Wilson 402200d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xeffe); 4023055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4024a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4025a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4026a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4027a266c7d5SChris Wilson POSTING_READ(IER); 4028a266c7d5SChris Wilson } 4029a266c7d5SChris Wilson 4030a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev) 4031a266c7d5SChris Wilson { 40322d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 403338bde180SChris Wilson u32 enable_mask; 4034a266c7d5SChris Wilson 403538bde180SChris Wilson I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); 403638bde180SChris Wilson 403738bde180SChris Wilson /* Unmask the interrupts that we always want on. */ 403838bde180SChris Wilson dev_priv->irq_mask = 403938bde180SChris Wilson ~(I915_ASLE_INTERRUPT | 404038bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 404138bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 404238bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 404337ef01abSDaniel Vetter I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 404438bde180SChris Wilson 404538bde180SChris Wilson enable_mask = 404638bde180SChris Wilson I915_ASLE_INTERRUPT | 404738bde180SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 404838bde180SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 404938bde180SChris Wilson I915_USER_INTERRUPT; 405038bde180SChris Wilson 4051a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 40520706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 405320afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 405420afbda2SDaniel Vetter 4055a266c7d5SChris Wilson /* Enable in IER... */ 4056a266c7d5SChris Wilson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 4057a266c7d5SChris Wilson /* and unmask in IMR */ 4058a266c7d5SChris Wilson dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; 4059a266c7d5SChris Wilson } 4060a266c7d5SChris Wilson 4061a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4062a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4063a266c7d5SChris Wilson POSTING_READ(IER); 4064a266c7d5SChris Wilson 4065f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 406620afbda2SDaniel Vetter 4067379ef82dSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4068379ef82dSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4069d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4070755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4071755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4072d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4073379ef82dSDaniel Vetter 407420afbda2SDaniel Vetter return 0; 407520afbda2SDaniel Vetter } 407620afbda2SDaniel Vetter 407790a72f87SVille Syrjälä /* 407890a72f87SVille Syrjälä * Returns true when a page flip has completed. 407990a72f87SVille Syrjälä */ 408090a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev, 408190a72f87SVille Syrjälä int plane, int pipe, u32 iir) 408290a72f87SVille Syrjälä { 40832d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 408490a72f87SVille Syrjälä u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane); 408590a72f87SVille Syrjälä 40868d7849dbSVille Syrjälä if (!intel_pipe_handle_vblank(dev, pipe)) 408790a72f87SVille Syrjälä return false; 408890a72f87SVille Syrjälä 408990a72f87SVille Syrjälä if ((iir & flip_pending) == 0) 4090d6bbafa1SChris Wilson goto check_page_flip; 409190a72f87SVille Syrjälä 409290a72f87SVille Syrjälä /* We detect FlipDone by looking for the change in PendingFlip from '1' 409390a72f87SVille Syrjälä * to '0' on the following vblank, i.e. IIR has the Pendingflip 409490a72f87SVille Syrjälä * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence 409590a72f87SVille Syrjälä * the flip is completed (no longer pending). Since this doesn't raise 409690a72f87SVille Syrjälä * an interrupt per se, we watch for the change at vblank. 409790a72f87SVille Syrjälä */ 409890a72f87SVille Syrjälä if (I915_READ(ISR) & flip_pending) 4099d6bbafa1SChris Wilson goto check_page_flip; 410090a72f87SVille Syrjälä 41017d47559eSVille Syrjälä intel_prepare_page_flip(dev, plane); 410290a72f87SVille Syrjälä intel_finish_page_flip(dev, pipe); 410390a72f87SVille Syrjälä return true; 4104d6bbafa1SChris Wilson 4105d6bbafa1SChris Wilson check_page_flip: 4106d6bbafa1SChris Wilson intel_check_page_flip(dev, pipe); 4107d6bbafa1SChris Wilson return false; 410890a72f87SVille Syrjälä } 410990a72f87SVille Syrjälä 4110ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg) 4111a266c7d5SChris Wilson { 411245a83f84SDaniel Vetter struct drm_device *dev = arg; 41132d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 41148291ee90SChris Wilson u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; 411538bde180SChris Wilson u32 flip_mask = 411638bde180SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 411738bde180SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 411838bde180SChris Wilson int pipe, ret = IRQ_NONE; 4119a266c7d5SChris Wilson 41202dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 41212dd2a883SImre Deak return IRQ_NONE; 41222dd2a883SImre Deak 41231f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 41241f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 41251f814dacSImre Deak 4126a266c7d5SChris Wilson iir = I915_READ(IIR); 412738bde180SChris Wilson do { 412838bde180SChris Wilson bool irq_received = (iir & ~flip_mask) != 0; 41298291ee90SChris Wilson bool blc_event = false; 4130a266c7d5SChris Wilson 4131a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4132a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4133a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4134a266c7d5SChris Wilson * interrupts (for non-MSI). 4135a266c7d5SChris Wilson */ 4136222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4137a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4138aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4139a266c7d5SChris Wilson 4140055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4141f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4142a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4143a266c7d5SChris Wilson 414438bde180SChris Wilson /* Clear the PIPE*STAT regs before the IIR */ 4145a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4146a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 414738bde180SChris Wilson irq_received = true; 4148a266c7d5SChris Wilson } 4149a266c7d5SChris Wilson } 4150222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4151a266c7d5SChris Wilson 4152a266c7d5SChris Wilson if (!irq_received) 4153a266c7d5SChris Wilson break; 4154a266c7d5SChris Wilson 4155a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 415616c6c56bSVille Syrjälä if (I915_HAS_HOTPLUG(dev) && 415716c6c56bSVille Syrjälä iir & I915_DISPLAY_PORT_INTERRUPT) 415816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4159a266c7d5SChris Wilson 416038bde180SChris Wilson I915_WRITE(IIR, iir & ~flip_mask); 4161a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4162a266c7d5SChris Wilson 4163a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 416474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 4165a266c7d5SChris Wilson 4166055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 416738bde180SChris Wilson int plane = pipe; 41683a77c4c4SDaniel Vetter if (HAS_FBC(dev)) 416938bde180SChris Wilson plane = !plane; 41705e2032d4SVille Syrjälä 417190a72f87SVille Syrjälä if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && 417290a72f87SVille Syrjälä i915_handle_vblank(dev, plane, pipe, iir)) 417390a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane); 4174a266c7d5SChris Wilson 4175a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4176a266c7d5SChris Wilson blc_event = true; 41774356d586SDaniel Vetter 41784356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4179277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 41802d9d2b0bSVille Syrjälä 41811f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 41821f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, 41831f7247c0SDaniel Vetter pipe); 4184a266c7d5SChris Wilson } 4185a266c7d5SChris Wilson 4186a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4187a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4188a266c7d5SChris Wilson 4189a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4190a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4191a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4192a266c7d5SChris Wilson * we would never get another interrupt. 4193a266c7d5SChris Wilson * 4194a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4195a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4196a266c7d5SChris Wilson * another one. 4197a266c7d5SChris Wilson * 4198a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4199a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4200a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4201a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4202a266c7d5SChris Wilson * stray interrupts. 4203a266c7d5SChris Wilson */ 420438bde180SChris Wilson ret = IRQ_HANDLED; 4205a266c7d5SChris Wilson iir = new_iir; 420638bde180SChris Wilson } while (iir & ~flip_mask); 4207a266c7d5SChris Wilson 42081f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 42091f814dacSImre Deak 4210a266c7d5SChris Wilson return ret; 4211a266c7d5SChris Wilson } 4212a266c7d5SChris Wilson 4213a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev) 4214a266c7d5SChris Wilson { 42152d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4216a266c7d5SChris Wilson int pipe; 4217a266c7d5SChris Wilson 4218a266c7d5SChris Wilson if (I915_HAS_HOTPLUG(dev)) { 42190706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4220a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4221a266c7d5SChris Wilson } 4222a266c7d5SChris Wilson 422300d98ebdSChris Wilson I915_WRITE16(HWSTAM, 0xffff); 4224055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 422555b39755SChris Wilson /* Clear enable bits; then clear status bits */ 4226a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 422755b39755SChris Wilson I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); 422855b39755SChris Wilson } 4229a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4230a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4231a266c7d5SChris Wilson 4232a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4233a266c7d5SChris Wilson } 4234a266c7d5SChris Wilson 4235a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev) 4236a266c7d5SChris Wilson { 42372d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4238a266c7d5SChris Wilson int pipe; 4239a266c7d5SChris Wilson 42400706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4241a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4242a266c7d5SChris Wilson 4243a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xeffe); 4244055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4245a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4246a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4247a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4248a266c7d5SChris Wilson POSTING_READ(IER); 4249a266c7d5SChris Wilson } 4250a266c7d5SChris Wilson 4251a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev) 4252a266c7d5SChris Wilson { 42532d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4254bbba0a97SChris Wilson u32 enable_mask; 4255a266c7d5SChris Wilson u32 error_mask; 4256a266c7d5SChris Wilson 4257a266c7d5SChris Wilson /* Unmask the interrupts that we always want on. */ 4258bbba0a97SChris Wilson dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | 4259adca4730SChris Wilson I915_DISPLAY_PORT_INTERRUPT | 4260bbba0a97SChris Wilson I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | 4261bbba0a97SChris Wilson I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | 4262bbba0a97SChris Wilson I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 4263bbba0a97SChris Wilson I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | 4264bbba0a97SChris Wilson I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 4265bbba0a97SChris Wilson 4266bbba0a97SChris Wilson enable_mask = ~dev_priv->irq_mask; 426721ad8330SVille Syrjälä enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 426821ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT); 4269bbba0a97SChris Wilson enable_mask |= I915_USER_INTERRUPT; 4270bbba0a97SChris Wilson 4271bbba0a97SChris Wilson if (IS_G4X(dev)) 4272bbba0a97SChris Wilson enable_mask |= I915_BSD_USER_INTERRUPT; 4273a266c7d5SChris Wilson 4274b79480baSDaniel Vetter /* Interrupt setup is already guaranteed to be single-threaded, this is 4275b79480baSDaniel Vetter * just to make the assert_spin_locked check happy. */ 4276d6207435SDaniel Vetter spin_lock_irq(&dev_priv->irq_lock); 4277755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS); 4278755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS); 4279755e9019SImre Deak i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS); 4280d6207435SDaniel Vetter spin_unlock_irq(&dev_priv->irq_lock); 4281a266c7d5SChris Wilson 4282a266c7d5SChris Wilson /* 4283a266c7d5SChris Wilson * Enable some error detection, note the instruction error mask 4284a266c7d5SChris Wilson * bit is reserved, so we leave it masked. 4285a266c7d5SChris Wilson */ 4286a266c7d5SChris Wilson if (IS_G4X(dev)) { 4287a266c7d5SChris Wilson error_mask = ~(GM45_ERROR_PAGE_TABLE | 4288a266c7d5SChris Wilson GM45_ERROR_MEM_PRIV | 4289a266c7d5SChris Wilson GM45_ERROR_CP_PRIV | 4290a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4291a266c7d5SChris Wilson } else { 4292a266c7d5SChris Wilson error_mask = ~(I915_ERROR_PAGE_TABLE | 4293a266c7d5SChris Wilson I915_ERROR_MEMORY_REFRESH); 4294a266c7d5SChris Wilson } 4295a266c7d5SChris Wilson I915_WRITE(EMR, error_mask); 4296a266c7d5SChris Wilson 4297a266c7d5SChris Wilson I915_WRITE(IMR, dev_priv->irq_mask); 4298a266c7d5SChris Wilson I915_WRITE(IER, enable_mask); 4299a266c7d5SChris Wilson POSTING_READ(IER); 4300a266c7d5SChris Wilson 43010706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 430220afbda2SDaniel Vetter POSTING_READ(PORT_HOTPLUG_EN); 430320afbda2SDaniel Vetter 4304f49e38ddSJani Nikula i915_enable_asle_pipestat(dev); 430520afbda2SDaniel Vetter 430620afbda2SDaniel Vetter return 0; 430720afbda2SDaniel Vetter } 430820afbda2SDaniel Vetter 4309bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev) 431020afbda2SDaniel Vetter { 43112d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 431220afbda2SDaniel Vetter u32 hotplug_en; 431320afbda2SDaniel Vetter 4314b5ea2d56SDaniel Vetter assert_spin_locked(&dev_priv->irq_lock); 4315b5ea2d56SDaniel Vetter 4316adca4730SChris Wilson /* Note HDMI and DP share hotplug bits */ 4317e5868a31SEgbert Eich /* enable bits are the same for all generations */ 43180706f17cSEgbert Eich hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915); 4319a266c7d5SChris Wilson /* Programming the CRT detection parameters tends 4320a266c7d5SChris Wilson to generate a spurious hotplug event about three 4321a266c7d5SChris Wilson seconds later. So just do it once. 4322a266c7d5SChris Wilson */ 4323a266c7d5SChris Wilson if (IS_G4X(dev)) 4324a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 4325a266c7d5SChris Wilson hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 4326a266c7d5SChris Wilson 4327a266c7d5SChris Wilson /* Ignore TV since it's buggy */ 43280706f17cSEgbert Eich i915_hotplug_interrupt_update_locked(dev_priv, 4329f9e3dc78SJani Nikula HOTPLUG_INT_EN_MASK | 4330f9e3dc78SJani Nikula CRT_HOTPLUG_VOLTAGE_COMPARE_MASK | 4331f9e3dc78SJani Nikula CRT_HOTPLUG_ACTIVATION_PERIOD_64, 43320706f17cSEgbert Eich hotplug_en); 4333a266c7d5SChris Wilson } 4334a266c7d5SChris Wilson 4335ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg) 4336a266c7d5SChris Wilson { 433745a83f84SDaniel Vetter struct drm_device *dev = arg; 43382d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4339a266c7d5SChris Wilson u32 iir, new_iir; 4340a266c7d5SChris Wilson u32 pipe_stats[I915_MAX_PIPES]; 4341a266c7d5SChris Wilson int ret = IRQ_NONE, pipe; 434221ad8330SVille Syrjälä u32 flip_mask = 434321ad8330SVille Syrjälä I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | 434421ad8330SVille Syrjälä I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; 4345a266c7d5SChris Wilson 43462dd2a883SImre Deak if (!intel_irqs_enabled(dev_priv)) 43472dd2a883SImre Deak return IRQ_NONE; 43482dd2a883SImre Deak 43491f814dacSImre Deak /* IRQs are synced during runtime_suspend, we don't require a wakeref */ 43501f814dacSImre Deak disable_rpm_wakeref_asserts(dev_priv); 43511f814dacSImre Deak 4352a266c7d5SChris Wilson iir = I915_READ(IIR); 4353a266c7d5SChris Wilson 4354a266c7d5SChris Wilson for (;;) { 4355501e01d7SVille Syrjälä bool irq_received = (iir & ~flip_mask) != 0; 43562c8ba29fSChris Wilson bool blc_event = false; 43572c8ba29fSChris Wilson 4358a266c7d5SChris Wilson /* Can't rely on pipestat interrupt bit in iir as it might 4359a266c7d5SChris Wilson * have been cleared after the pipestat interrupt was received. 4360a266c7d5SChris Wilson * It doesn't set the bit in iir again, but it still produces 4361a266c7d5SChris Wilson * interrupts (for non-MSI). 4362a266c7d5SChris Wilson */ 4363222c7f51SDaniel Vetter spin_lock(&dev_priv->irq_lock); 4364a266c7d5SChris Wilson if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 4365aaecdf61SDaniel Vetter DRM_DEBUG("Command parser error, iir 0x%08x\n", iir); 4366a266c7d5SChris Wilson 4367055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 4368f0f59a00SVille Syrjälä i915_reg_t reg = PIPESTAT(pipe); 4369a266c7d5SChris Wilson pipe_stats[pipe] = I915_READ(reg); 4370a266c7d5SChris Wilson 4371a266c7d5SChris Wilson /* 4372a266c7d5SChris Wilson * Clear the PIPE*STAT regs before the IIR 4373a266c7d5SChris Wilson */ 4374a266c7d5SChris Wilson if (pipe_stats[pipe] & 0x8000ffff) { 4375a266c7d5SChris Wilson I915_WRITE(reg, pipe_stats[pipe]); 4376501e01d7SVille Syrjälä irq_received = true; 4377a266c7d5SChris Wilson } 4378a266c7d5SChris Wilson } 4379222c7f51SDaniel Vetter spin_unlock(&dev_priv->irq_lock); 4380a266c7d5SChris Wilson 4381a266c7d5SChris Wilson if (!irq_received) 4382a266c7d5SChris Wilson break; 4383a266c7d5SChris Wilson 4384a266c7d5SChris Wilson ret = IRQ_HANDLED; 4385a266c7d5SChris Wilson 4386a266c7d5SChris Wilson /* Consume port. Then clear IIR or we'll miss events */ 438716c6c56bSVille Syrjälä if (iir & I915_DISPLAY_PORT_INTERRUPT) 438816c6c56bSVille Syrjälä i9xx_hpd_irq_handler(dev); 4389a266c7d5SChris Wilson 439021ad8330SVille Syrjälä I915_WRITE(IIR, iir & ~flip_mask); 4391a266c7d5SChris Wilson new_iir = I915_READ(IIR); /* Flush posted writes */ 4392a266c7d5SChris Wilson 4393a266c7d5SChris Wilson if (iir & I915_USER_INTERRUPT) 439474cdb337SChris Wilson notify_ring(&dev_priv->ring[RCS]); 4395a266c7d5SChris Wilson if (iir & I915_BSD_USER_INTERRUPT) 439674cdb337SChris Wilson notify_ring(&dev_priv->ring[VCS]); 4397a266c7d5SChris Wilson 4398055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) { 43992c8ba29fSChris Wilson if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && 440090a72f87SVille Syrjälä i915_handle_vblank(dev, pipe, pipe, iir)) 440190a72f87SVille Syrjälä flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe); 4402a266c7d5SChris Wilson 4403a266c7d5SChris Wilson if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) 4404a266c7d5SChris Wilson blc_event = true; 44054356d586SDaniel Vetter 44064356d586SDaniel Vetter if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS) 4407277de95eSDaniel Vetter i9xx_pipe_crc_irq_handler(dev, pipe); 4408a266c7d5SChris Wilson 44091f7247c0SDaniel Vetter if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) 44101f7247c0SDaniel Vetter intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe); 44112d9d2b0bSVille Syrjälä } 4412a266c7d5SChris Wilson 4413a266c7d5SChris Wilson if (blc_event || (iir & I915_ASLE_INTERRUPT)) 4414a266c7d5SChris Wilson intel_opregion_asle_intr(dev); 4415a266c7d5SChris Wilson 4416515ac2bbSDaniel Vetter if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS) 4417515ac2bbSDaniel Vetter gmbus_irq_handler(dev); 4418515ac2bbSDaniel Vetter 4419a266c7d5SChris Wilson /* With MSI, interrupts are only generated when iir 4420a266c7d5SChris Wilson * transitions from zero to nonzero. If another bit got 4421a266c7d5SChris Wilson * set while we were handling the existing iir bits, then 4422a266c7d5SChris Wilson * we would never get another interrupt. 4423a266c7d5SChris Wilson * 4424a266c7d5SChris Wilson * This is fine on non-MSI as well, as if we hit this path 4425a266c7d5SChris Wilson * we avoid exiting the interrupt handler only to generate 4426a266c7d5SChris Wilson * another one. 4427a266c7d5SChris Wilson * 4428a266c7d5SChris Wilson * Note that for MSI this could cause a stray interrupt report 4429a266c7d5SChris Wilson * if an interrupt landed in the time between writing IIR and 4430a266c7d5SChris Wilson * the posting read. This should be rare enough to never 4431a266c7d5SChris Wilson * trigger the 99% of 100,000 interrupts test for disabling 4432a266c7d5SChris Wilson * stray interrupts. 4433a266c7d5SChris Wilson */ 4434a266c7d5SChris Wilson iir = new_iir; 4435a266c7d5SChris Wilson } 4436a266c7d5SChris Wilson 44371f814dacSImre Deak enable_rpm_wakeref_asserts(dev_priv); 44381f814dacSImre Deak 4439a266c7d5SChris Wilson return ret; 4440a266c7d5SChris Wilson } 4441a266c7d5SChris Wilson 4442a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev) 4443a266c7d5SChris Wilson { 44442d1013ddSJani Nikula struct drm_i915_private *dev_priv = dev->dev_private; 4445a266c7d5SChris Wilson int pipe; 4446a266c7d5SChris Wilson 4447a266c7d5SChris Wilson if (!dev_priv) 4448a266c7d5SChris Wilson return; 4449a266c7d5SChris Wilson 44500706f17cSEgbert Eich i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0); 4451a266c7d5SChris Wilson I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 4452a266c7d5SChris Wilson 4453a266c7d5SChris Wilson I915_WRITE(HWSTAM, 0xffffffff); 4454055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4455a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 0); 4456a266c7d5SChris Wilson I915_WRITE(IMR, 0xffffffff); 4457a266c7d5SChris Wilson I915_WRITE(IER, 0x0); 4458a266c7d5SChris Wilson 4459055e393fSDamien Lespiau for_each_pipe(dev_priv, pipe) 4460a266c7d5SChris Wilson I915_WRITE(PIPESTAT(pipe), 4461a266c7d5SChris Wilson I915_READ(PIPESTAT(pipe)) & 0x8000ffff); 4462a266c7d5SChris Wilson I915_WRITE(IIR, I915_READ(IIR)); 4463a266c7d5SChris Wilson } 4464a266c7d5SChris Wilson 4465fca52a55SDaniel Vetter /** 4466fca52a55SDaniel Vetter * intel_irq_init - initializes irq support 4467fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4468fca52a55SDaniel Vetter * 4469fca52a55SDaniel Vetter * This function initializes all the irq support including work items, timers 4470fca52a55SDaniel Vetter * and all the vtables. It does not setup the interrupt itself though. 4471fca52a55SDaniel Vetter */ 4472b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv) 4473f71d4af4SJesse Barnes { 4474b963291cSDaniel Vetter struct drm_device *dev = dev_priv->dev; 44758b2e326dSChris Wilson 447677913b39SJani Nikula intel_hpd_init_work(dev_priv); 447777913b39SJani Nikula 4478c6a828d3SDaniel Vetter INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); 4479a4da4fa4SDaniel Vetter INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); 44808b2e326dSChris Wilson 4481a6706b45SDeepak S /* Let's track the enabled rps events */ 4482666a4537SWayne Boyer if (IS_VALLEYVIEW(dev_priv)) 44836c65a587SVille Syrjälä /* WaGsvRC0ResidencyMethod:vlv */ 44846f4b12f8SChris Wilson dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED; 448531685c25SDeepak S else 4486a6706b45SDeepak S dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS; 4487a6706b45SDeepak S 4488737b1506SChris Wilson INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work, 4489737b1506SChris Wilson i915_hangcheck_elapsed); 449061bac78eSDaniel Vetter 449197a19a24STomas Janousek pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE); 44929ee32feaSDaniel Vetter 4493b963291cSDaniel Vetter if (IS_GEN2(dev_priv)) { 44944cdb83ecSVille Syrjälä dev->max_vblank_count = 0; 44954cdb83ecSVille Syrjälä dev->driver->get_vblank_counter = i8xx_get_vblank_counter; 4496b963291cSDaniel Vetter } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) { 4497f71d4af4SJesse Barnes dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ 4498fd8f507cSVille Syrjälä dev->driver->get_vblank_counter = g4x_get_vblank_counter; 4499391f75e2SVille Syrjälä } else { 4500391f75e2SVille Syrjälä dev->driver->get_vblank_counter = i915_get_vblank_counter; 4501391f75e2SVille Syrjälä dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ 4502f71d4af4SJesse Barnes } 4503f71d4af4SJesse Barnes 450421da2700SVille Syrjälä /* 450521da2700SVille Syrjälä * Opt out of the vblank disable timer on everything except gen2. 450621da2700SVille Syrjälä * Gen2 doesn't have a hardware frame counter and so depends on 450721da2700SVille Syrjälä * vblank interrupts to produce sane vblank seuquence numbers. 450821da2700SVille Syrjälä */ 4509b963291cSDaniel Vetter if (!IS_GEN2(dev_priv)) 451021da2700SVille Syrjälä dev->vblank_disable_immediate = true; 451121da2700SVille Syrjälä 4512f71d4af4SJesse Barnes dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; 4513f71d4af4SJesse Barnes dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; 4514f71d4af4SJesse Barnes 4515b963291cSDaniel Vetter if (IS_CHERRYVIEW(dev_priv)) { 451643f328d7SVille Syrjälä dev->driver->irq_handler = cherryview_irq_handler; 451743f328d7SVille Syrjälä dev->driver->irq_preinstall = cherryview_irq_preinstall; 451843f328d7SVille Syrjälä dev->driver->irq_postinstall = cherryview_irq_postinstall; 451943f328d7SVille Syrjälä dev->driver->irq_uninstall = cherryview_irq_uninstall; 452043f328d7SVille Syrjälä dev->driver->enable_vblank = valleyview_enable_vblank; 452143f328d7SVille Syrjälä dev->driver->disable_vblank = valleyview_disable_vblank; 452243f328d7SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4523b963291cSDaniel Vetter } else if (IS_VALLEYVIEW(dev_priv)) { 45247e231dbeSJesse Barnes dev->driver->irq_handler = valleyview_irq_handler; 45257e231dbeSJesse Barnes dev->driver->irq_preinstall = valleyview_irq_preinstall; 45267e231dbeSJesse Barnes dev->driver->irq_postinstall = valleyview_irq_postinstall; 45277e231dbeSJesse Barnes dev->driver->irq_uninstall = valleyview_irq_uninstall; 45287e231dbeSJesse Barnes dev->driver->enable_vblank = valleyview_enable_vblank; 45297e231dbeSJesse Barnes dev->driver->disable_vblank = valleyview_disable_vblank; 4530fa00abe0SEgbert Eich dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4531b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen >= 8) { 4532abd58f01SBen Widawsky dev->driver->irq_handler = gen8_irq_handler; 4533723761b8SDaniel Vetter dev->driver->irq_preinstall = gen8_irq_reset; 4534abd58f01SBen Widawsky dev->driver->irq_postinstall = gen8_irq_postinstall; 4535abd58f01SBen Widawsky dev->driver->irq_uninstall = gen8_irq_uninstall; 4536abd58f01SBen Widawsky dev->driver->enable_vblank = gen8_enable_vblank; 4537abd58f01SBen Widawsky dev->driver->disable_vblank = gen8_disable_vblank; 45386dbf30ceSVille Syrjälä if (IS_BROXTON(dev)) 4539e0a20ad7SShashank Sharma dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup; 45406dbf30ceSVille Syrjälä else if (HAS_PCH_SPT(dev)) 45416dbf30ceSVille Syrjälä dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup; 45426dbf30ceSVille Syrjälä else 45433a3b3c7dSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4544f71d4af4SJesse Barnes } else if (HAS_PCH_SPLIT(dev)) { 4545f71d4af4SJesse Barnes dev->driver->irq_handler = ironlake_irq_handler; 4546723761b8SDaniel Vetter dev->driver->irq_preinstall = ironlake_irq_reset; 4547f71d4af4SJesse Barnes dev->driver->irq_postinstall = ironlake_irq_postinstall; 4548f71d4af4SJesse Barnes dev->driver->irq_uninstall = ironlake_irq_uninstall; 4549f71d4af4SJesse Barnes dev->driver->enable_vblank = ironlake_enable_vblank; 4550f71d4af4SJesse Barnes dev->driver->disable_vblank = ironlake_disable_vblank; 4551e4ce95aaSVille Syrjälä dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup; 4552f71d4af4SJesse Barnes } else { 4553b963291cSDaniel Vetter if (INTEL_INFO(dev_priv)->gen == 2) { 4554c2798b19SChris Wilson dev->driver->irq_preinstall = i8xx_irq_preinstall; 4555c2798b19SChris Wilson dev->driver->irq_postinstall = i8xx_irq_postinstall; 4556c2798b19SChris Wilson dev->driver->irq_handler = i8xx_irq_handler; 4557c2798b19SChris Wilson dev->driver->irq_uninstall = i8xx_irq_uninstall; 4558b963291cSDaniel Vetter } else if (INTEL_INFO(dev_priv)->gen == 3) { 4559a266c7d5SChris Wilson dev->driver->irq_preinstall = i915_irq_preinstall; 4560a266c7d5SChris Wilson dev->driver->irq_postinstall = i915_irq_postinstall; 4561a266c7d5SChris Wilson dev->driver->irq_uninstall = i915_irq_uninstall; 4562a266c7d5SChris Wilson dev->driver->irq_handler = i915_irq_handler; 4563c2798b19SChris Wilson } else { 4564a266c7d5SChris Wilson dev->driver->irq_preinstall = i965_irq_preinstall; 4565a266c7d5SChris Wilson dev->driver->irq_postinstall = i965_irq_postinstall; 4566a266c7d5SChris Wilson dev->driver->irq_uninstall = i965_irq_uninstall; 4567a266c7d5SChris Wilson dev->driver->irq_handler = i965_irq_handler; 4568c2798b19SChris Wilson } 4569778eb334SVille Syrjälä if (I915_HAS_HOTPLUG(dev_priv)) 4570778eb334SVille Syrjälä dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup; 4571f71d4af4SJesse Barnes dev->driver->enable_vblank = i915_enable_vblank; 4572f71d4af4SJesse Barnes dev->driver->disable_vblank = i915_disable_vblank; 4573f71d4af4SJesse Barnes } 4574f71d4af4SJesse Barnes } 457520afbda2SDaniel Vetter 4576fca52a55SDaniel Vetter /** 4577fca52a55SDaniel Vetter * intel_irq_install - enables the hardware interrupt 4578fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4579fca52a55SDaniel Vetter * 4580fca52a55SDaniel Vetter * This function enables the hardware interrupt handling, but leaves the hotplug 4581fca52a55SDaniel Vetter * handling still disabled. It is called after intel_irq_init(). 4582fca52a55SDaniel Vetter * 4583fca52a55SDaniel Vetter * In the driver load and resume code we need working interrupts in a few places 4584fca52a55SDaniel Vetter * but don't want to deal with the hassle of concurrent probe and hotplug 4585fca52a55SDaniel Vetter * workers. Hence the split into this two-stage approach. 4586fca52a55SDaniel Vetter */ 45872aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv) 45882aeb7d3aSDaniel Vetter { 45892aeb7d3aSDaniel Vetter /* 45902aeb7d3aSDaniel Vetter * We enable some interrupt sources in our postinstall hooks, so mark 45912aeb7d3aSDaniel Vetter * interrupts as enabled _before_ actually enabling them to avoid 45922aeb7d3aSDaniel Vetter * special cases in our ordering checks. 45932aeb7d3aSDaniel Vetter */ 45942aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 45952aeb7d3aSDaniel Vetter 45962aeb7d3aSDaniel Vetter return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq); 45972aeb7d3aSDaniel Vetter } 45982aeb7d3aSDaniel Vetter 4599fca52a55SDaniel Vetter /** 4600fca52a55SDaniel Vetter * intel_irq_uninstall - finilizes all irq handling 4601fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4602fca52a55SDaniel Vetter * 4603fca52a55SDaniel Vetter * This stops interrupt and hotplug handling and unregisters and frees all 4604fca52a55SDaniel Vetter * resources acquired in the init functions. 4605fca52a55SDaniel Vetter */ 46062aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv) 46072aeb7d3aSDaniel Vetter { 46082aeb7d3aSDaniel Vetter drm_irq_uninstall(dev_priv->dev); 46092aeb7d3aSDaniel Vetter intel_hpd_cancel_work(dev_priv); 46102aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46112aeb7d3aSDaniel Vetter } 46122aeb7d3aSDaniel Vetter 4613fca52a55SDaniel Vetter /** 4614fca52a55SDaniel Vetter * intel_runtime_pm_disable_interrupts - runtime interrupt disabling 4615fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4616fca52a55SDaniel Vetter * 4617fca52a55SDaniel Vetter * This function is used to disable interrupts at runtime, both in the runtime 4618fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4619fca52a55SDaniel Vetter */ 4620b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv) 4621c67a470bSPaulo Zanoni { 4622b963291cSDaniel Vetter dev_priv->dev->driver->irq_uninstall(dev_priv->dev); 46232aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = false; 46242dd2a883SImre Deak synchronize_irq(dev_priv->dev->irq); 4625c67a470bSPaulo Zanoni } 4626c67a470bSPaulo Zanoni 4627fca52a55SDaniel Vetter /** 4628fca52a55SDaniel Vetter * intel_runtime_pm_enable_interrupts - runtime interrupt enabling 4629fca52a55SDaniel Vetter * @dev_priv: i915 device instance 4630fca52a55SDaniel Vetter * 4631fca52a55SDaniel Vetter * This function is used to enable interrupts at runtime, both in the runtime 4632fca52a55SDaniel Vetter * pm and the system suspend/resume code. 4633fca52a55SDaniel Vetter */ 4634b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv) 4635c67a470bSPaulo Zanoni { 46362aeb7d3aSDaniel Vetter dev_priv->pm.irqs_enabled = true; 4637b963291cSDaniel Vetter dev_priv->dev->driver->irq_preinstall(dev_priv->dev); 4638b963291cSDaniel Vetter dev_priv->dev->driver->irq_postinstall(dev_priv->dev); 4639c67a470bSPaulo Zanoni } 4640