1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- 2c0e09200SDave Airlie */ 3c0e09200SDave Airlie /* 4c0e09200SDave Airlie * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 5c0e09200SDave Airlie * All Rights Reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the 9c0e09200SDave Airlie * "Software"), to deal in the Software without restriction, including 10c0e09200SDave Airlie * without limitation the rights to use, copy, modify, merge, publish, 11c0e09200SDave Airlie * distribute, sub license, and/or sell copies of the Software, and to 12c0e09200SDave Airlie * permit persons to whom the Software is furnished to do so, subject to 13c0e09200SDave Airlie * the following conditions: 14c0e09200SDave Airlie * 15c0e09200SDave Airlie * The above copyright notice and this permission notice (including the 16c0e09200SDave Airlie * next paragraph) shall be included in all copies or substantial portions 17c0e09200SDave Airlie * of the Software. 18c0e09200SDave Airlie * 19c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 20c0e09200SDave Airlie * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 21c0e09200SDave Airlie * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 22c0e09200SDave Airlie * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 23c0e09200SDave Airlie * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 24c0e09200SDave Airlie * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 25c0e09200SDave Airlie * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 26c0e09200SDave Airlie * 27c0e09200SDave Airlie */ 28c0e09200SDave Airlie 2963eeaf38SJesse Barnes #include <linux/sysrq.h> 305a0e3ad6STejun Heo #include <linux/slab.h> 31c0e09200SDave Airlie #include "drmP.h" 32c0e09200SDave Airlie #include "drm.h" 33c0e09200SDave Airlie #include "i915_drm.h" 34c0e09200SDave Airlie #include "i915_drv.h" 351c5d22f7SChris Wilson #include "i915_trace.h" 3679e53945SJesse Barnes #include "intel_drv.h" 37c0e09200SDave Airlie 38c0e09200SDave Airlie #define MAX_NOPID ((u32)~0) 39c0e09200SDave Airlie 407c463586SKeith Packard /** 417c463586SKeith Packard * Interrupts that are always left unmasked. 427c463586SKeith Packard * 437c463586SKeith Packard * Since pipe events are edge-triggered from the PIPESTAT register to IIR, 447c463586SKeith Packard * we leave them always unmasked in IMR and then control enabling them through 457c463586SKeith Packard * PIPESTAT alone. 467c463586SKeith Packard */ 476b95a207SKristian Høgsberg #define I915_INTERRUPT_ENABLE_FIX \ 486b95a207SKristian Høgsberg (I915_ASLE_INTERRUPT | \ 490a3e67a4SJesse Barnes I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \ 5063eeaf38SJesse Barnes I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \ 516b95a207SKristian Høgsberg I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \ 526b95a207SKristian Høgsberg I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \ 5363eeaf38SJesse Barnes I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 54ed4cb414SEric Anholt 557c463586SKeith Packard /** Interrupts that we mask and unmask at runtime. */ 56d1b851fcSZou Nan hai #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT) 577c463586SKeith Packard 5879e53945SJesse Barnes #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\ 5979e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_STATUS) 6079e53945SJesse Barnes 6179e53945SJesse Barnes #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\ 6279e53945SJesse Barnes PIPE_VBLANK_INTERRUPT_ENABLE) 6379e53945SJesse Barnes 6479e53945SJesse Barnes #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \ 6579e53945SJesse Barnes DRM_I915_VBLANK_PIPE_B) 6679e53945SJesse Barnes 678ee1c3dbSMatthew Garrett void 68f2b115e6SAdam Jackson ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 69036a4a7dSZhenyu Wang { 70036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != 0) { 71036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg &= ~mask; 72036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 73036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 74036a4a7dSZhenyu Wang } 75036a4a7dSZhenyu Wang } 76036a4a7dSZhenyu Wang 7762fdfeafSEric Anholt void 78f2b115e6SAdam Jackson ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask) 79036a4a7dSZhenyu Wang { 80036a4a7dSZhenyu Wang if ((dev_priv->gt_irq_mask_reg & mask) != mask) { 81036a4a7dSZhenyu Wang dev_priv->gt_irq_mask_reg |= mask; 82036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 83036a4a7dSZhenyu Wang (void) I915_READ(GTIMR); 84036a4a7dSZhenyu Wang } 85036a4a7dSZhenyu Wang } 86036a4a7dSZhenyu Wang 87036a4a7dSZhenyu Wang /* For display hotplug interrupt */ 88995b6762SChris Wilson static void 89f2b115e6SAdam Jackson ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 90036a4a7dSZhenyu Wang { 91036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != 0) { 92036a4a7dSZhenyu Wang dev_priv->irq_mask_reg &= ~mask; 93036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 94036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 95036a4a7dSZhenyu Wang } 96036a4a7dSZhenyu Wang } 97036a4a7dSZhenyu Wang 98036a4a7dSZhenyu Wang static inline void 99f2b115e6SAdam Jackson ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) 100036a4a7dSZhenyu Wang { 101036a4a7dSZhenyu Wang if ((dev_priv->irq_mask_reg & mask) != mask) { 102036a4a7dSZhenyu Wang dev_priv->irq_mask_reg |= mask; 103036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 104036a4a7dSZhenyu Wang (void) I915_READ(DEIMR); 105036a4a7dSZhenyu Wang } 106036a4a7dSZhenyu Wang } 107036a4a7dSZhenyu Wang 108036a4a7dSZhenyu Wang void 109ed4cb414SEric Anholt i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask) 110ed4cb414SEric Anholt { 111ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != 0) { 112ed4cb414SEric Anholt dev_priv->irq_mask_reg &= ~mask; 113ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 114ed4cb414SEric Anholt (void) I915_READ(IMR); 115ed4cb414SEric Anholt } 116ed4cb414SEric Anholt } 117ed4cb414SEric Anholt 11862fdfeafSEric Anholt void 119ed4cb414SEric Anholt i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask) 120ed4cb414SEric Anholt { 121ed4cb414SEric Anholt if ((dev_priv->irq_mask_reg & mask) != mask) { 122ed4cb414SEric Anholt dev_priv->irq_mask_reg |= mask; 123ed4cb414SEric Anholt I915_WRITE(IMR, dev_priv->irq_mask_reg); 124ed4cb414SEric Anholt (void) I915_READ(IMR); 125ed4cb414SEric Anholt } 126ed4cb414SEric Anholt } 127ed4cb414SEric Anholt 1287c463586SKeith Packard static inline u32 1297c463586SKeith Packard i915_pipestat(int pipe) 1307c463586SKeith Packard { 1317c463586SKeith Packard if (pipe == 0) 1327c463586SKeith Packard return PIPEASTAT; 1337c463586SKeith Packard if (pipe == 1) 1347c463586SKeith Packard return PIPEBSTAT; 1359c84ba4eSAndrew Morton BUG(); 1367c463586SKeith Packard } 1377c463586SKeith Packard 1387c463586SKeith Packard void 1397c463586SKeith Packard i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1407c463586SKeith Packard { 1417c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != mask) { 1427c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1437c463586SKeith Packard 1447c463586SKeith Packard dev_priv->pipestat[pipe] |= mask; 1457c463586SKeith Packard /* Enable the interrupt, clear any pending status */ 1467c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); 1477c463586SKeith Packard (void) I915_READ(reg); 1487c463586SKeith Packard } 1497c463586SKeith Packard } 1507c463586SKeith Packard 1517c463586SKeith Packard void 1527c463586SKeith Packard i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) 1537c463586SKeith Packard { 1547c463586SKeith Packard if ((dev_priv->pipestat[pipe] & mask) != 0) { 1557c463586SKeith Packard u32 reg = i915_pipestat(pipe); 1567c463586SKeith Packard 1577c463586SKeith Packard dev_priv->pipestat[pipe] &= ~mask; 1587c463586SKeith Packard I915_WRITE(reg, dev_priv->pipestat[pipe]); 1597c463586SKeith Packard (void) I915_READ(reg); 1607c463586SKeith Packard } 1617c463586SKeith Packard } 1627c463586SKeith Packard 163c0e09200SDave Airlie /** 16401c66889SZhao Yakui * intel_enable_asle - enable ASLE interrupt for OpRegion 16501c66889SZhao Yakui */ 16601c66889SZhao Yakui void intel_enable_asle (struct drm_device *dev) 16701c66889SZhao Yakui { 16801c66889SZhao Yakui drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 16901c66889SZhao Yakui 170c619eed4SEric Anholt if (HAS_PCH_SPLIT(dev)) 171f2b115e6SAdam Jackson ironlake_enable_display_irq(dev_priv, DE_GSE); 172edcb49caSZhao Yakui else { 17301c66889SZhao Yakui i915_enable_pipestat(dev_priv, 1, 174d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 175a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 176edcb49caSZhao Yakui i915_enable_pipestat(dev_priv, 0, 177d874bcffSJesse Barnes PIPE_LEGACY_BLC_EVENT_ENABLE); 178edcb49caSZhao Yakui } 17901c66889SZhao Yakui } 18001c66889SZhao Yakui 18101c66889SZhao Yakui /** 1820a3e67a4SJesse Barnes * i915_pipe_enabled - check if a pipe is enabled 1830a3e67a4SJesse Barnes * @dev: DRM device 1840a3e67a4SJesse Barnes * @pipe: pipe to check 1850a3e67a4SJesse Barnes * 1860a3e67a4SJesse Barnes * Reading certain registers when the pipe is disabled can hang the chip. 1870a3e67a4SJesse Barnes * Use this routine to make sure the PLL is running and the pipe is active 1880a3e67a4SJesse Barnes * before reading such registers if unsure. 1890a3e67a4SJesse Barnes */ 1900a3e67a4SJesse Barnes static int 1910a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe) 1920a3e67a4SJesse Barnes { 1930a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1945eddb70bSChris Wilson return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE; 1950a3e67a4SJesse Barnes } 1960a3e67a4SJesse Barnes 19742f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which 19842f52ef8SKeith Packard * we use as a pipe index 19942f52ef8SKeith Packard */ 20042f52ef8SKeith Packard u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) 2010a3e67a4SJesse Barnes { 2020a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2030a3e67a4SJesse Barnes unsigned long high_frame; 2040a3e67a4SJesse Barnes unsigned long low_frame; 2055eddb70bSChris Wilson u32 high1, high2, low; 2060a3e67a4SJesse Barnes 2070a3e67a4SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 20844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 20944d98a61SZhao Yakui "pipe %d\n", pipe); 2100a3e67a4SJesse Barnes return 0; 2110a3e67a4SJesse Barnes } 2120a3e67a4SJesse Barnes 2135eddb70bSChris Wilson high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH; 2145eddb70bSChris Wilson low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL; 2155eddb70bSChris Wilson 2160a3e67a4SJesse Barnes /* 2170a3e67a4SJesse Barnes * High & low register fields aren't synchronized, so make sure 2180a3e67a4SJesse Barnes * we get a low value that's stable across two reads of the high 2190a3e67a4SJesse Barnes * register. 2200a3e67a4SJesse Barnes */ 2210a3e67a4SJesse Barnes do { 2225eddb70bSChris Wilson high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2235eddb70bSChris Wilson low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; 2245eddb70bSChris Wilson high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; 2250a3e67a4SJesse Barnes } while (high1 != high2); 2260a3e67a4SJesse Barnes 2275eddb70bSChris Wilson high1 >>= PIPE_FRAME_HIGH_SHIFT; 2285eddb70bSChris Wilson low >>= PIPE_FRAME_LOW_SHIFT; 2295eddb70bSChris Wilson return (high1 << 8) | low; 2300a3e67a4SJesse Barnes } 2310a3e67a4SJesse Barnes 2329880b7a5SJesse Barnes u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) 2339880b7a5SJesse Barnes { 2349880b7a5SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 2359880b7a5SJesse Barnes int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45; 2369880b7a5SJesse Barnes 2379880b7a5SJesse Barnes if (!i915_pipe_enabled(dev, pipe)) { 23844d98a61SZhao Yakui DRM_DEBUG_DRIVER("trying to get vblank count for disabled " 23944d98a61SZhao Yakui "pipe %d\n", pipe); 2409880b7a5SJesse Barnes return 0; 2419880b7a5SJesse Barnes } 2429880b7a5SJesse Barnes 2439880b7a5SJesse Barnes return I915_READ(reg); 2449880b7a5SJesse Barnes } 2459880b7a5SJesse Barnes 2465ca58282SJesse Barnes /* 2475ca58282SJesse Barnes * Handle hotplug events outside the interrupt handler proper. 2485ca58282SJesse Barnes */ 2495ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work) 2505ca58282SJesse Barnes { 2515ca58282SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 2525ca58282SJesse Barnes hotplug_work); 2535ca58282SJesse Barnes struct drm_device *dev = dev_priv->dev; 254c31c4ba3SKeith Packard struct drm_mode_config *mode_config = &dev->mode_config; 2554ef69c7aSChris Wilson struct intel_encoder *encoder; 2565ca58282SJesse Barnes 2574ef69c7aSChris Wilson list_for_each_entry(encoder, &mode_config->encoder_list, base.head) 2584ef69c7aSChris Wilson if (encoder->hot_plug) 2594ef69c7aSChris Wilson encoder->hot_plug(encoder); 260c31c4ba3SKeith Packard 2615ca58282SJesse Barnes /* Just fire off a uevent and let userspace tell us what to do */ 262eb1f8e4fSDave Airlie drm_helper_hpd_irq_event(dev); 2635ca58282SJesse Barnes } 2645ca58282SJesse Barnes 265f97108d1SJesse Barnes static void i915_handle_rps_change(struct drm_device *dev) 266f97108d1SJesse Barnes { 267f97108d1SJesse Barnes drm_i915_private_t *dev_priv = dev->dev_private; 268b5b72e89SMatthew Garrett u32 busy_up, busy_down, max_avg, min_avg; 269f97108d1SJesse Barnes u8 new_delay = dev_priv->cur_delay; 270f97108d1SJesse Barnes 2717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); 272b5b72e89SMatthew Garrett busy_up = I915_READ(RCPREVBSYTUPAVG); 273b5b72e89SMatthew Garrett busy_down = I915_READ(RCPREVBSYTDNAVG); 274f97108d1SJesse Barnes max_avg = I915_READ(RCBMAXAVG); 275f97108d1SJesse Barnes min_avg = I915_READ(RCBMINAVG); 276f97108d1SJesse Barnes 277f97108d1SJesse Barnes /* Handle RCS change request from hw */ 278b5b72e89SMatthew Garrett if (busy_up > max_avg) { 279f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->max_delay) 280f97108d1SJesse Barnes new_delay = dev_priv->cur_delay - 1; 281f97108d1SJesse Barnes if (new_delay < dev_priv->max_delay) 282f97108d1SJesse Barnes new_delay = dev_priv->max_delay; 283b5b72e89SMatthew Garrett } else if (busy_down < min_avg) { 284f97108d1SJesse Barnes if (dev_priv->cur_delay != dev_priv->min_delay) 285f97108d1SJesse Barnes new_delay = dev_priv->cur_delay + 1; 286f97108d1SJesse Barnes if (new_delay > dev_priv->min_delay) 287f97108d1SJesse Barnes new_delay = dev_priv->min_delay; 288f97108d1SJesse Barnes } 289f97108d1SJesse Barnes 2907648fa99SJesse Barnes if (ironlake_set_drps(dev, new_delay)) 291f97108d1SJesse Barnes dev_priv->cur_delay = new_delay; 292f97108d1SJesse Barnes 293f97108d1SJesse Barnes return; 294f97108d1SJesse Barnes } 295f97108d1SJesse Barnes 296995b6762SChris Wilson static irqreturn_t ironlake_irq_handler(struct drm_device *dev) 297036a4a7dSZhenyu Wang { 298036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 299036a4a7dSZhenyu Wang int ret = IRQ_NONE; 3003ff99164SDave Airlie u32 de_iir, gt_iir, de_ier, pch_iir; 301*2d7b8366SYuanhan Liu u32 hotplug_mask; 302036a4a7dSZhenyu Wang struct drm_i915_master_private *master_priv; 303852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 304881f47b6SXiang, Haihao u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT; 305881f47b6SXiang, Haihao 306881f47b6SXiang, Haihao if (IS_GEN6(dev)) 307881f47b6SXiang, Haihao bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT; 308036a4a7dSZhenyu Wang 3092d109a84SZou, Nanhai /* disable master interrupt before clearing iir */ 3102d109a84SZou, Nanhai de_ier = I915_READ(DEIER); 3112d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); 3122d109a84SZou, Nanhai (void)I915_READ(DEIER); 3132d109a84SZou, Nanhai 314036a4a7dSZhenyu Wang de_iir = I915_READ(DEIIR); 315036a4a7dSZhenyu Wang gt_iir = I915_READ(GTIIR); 316c650156aSZhenyu Wang pch_iir = I915_READ(SDEIIR); 317036a4a7dSZhenyu Wang 318c650156aSZhenyu Wang if (de_iir == 0 && gt_iir == 0 && pch_iir == 0) 319c7c85101SZou Nan hai goto done; 320036a4a7dSZhenyu Wang 321*2d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) 322*2d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK_CPT; 323*2d7b8366SYuanhan Liu else 324*2d7b8366SYuanhan Liu hotplug_mask = SDE_HOTPLUG_MASK; 325*2d7b8366SYuanhan Liu 326036a4a7dSZhenyu Wang ret = IRQ_HANDLED; 327036a4a7dSZhenyu Wang 328036a4a7dSZhenyu Wang if (dev->primary->master) { 329036a4a7dSZhenyu Wang master_priv = dev->primary->master->driver_priv; 330036a4a7dSZhenyu Wang if (master_priv->sarea_priv) 331036a4a7dSZhenyu Wang master_priv->sarea_priv->last_dispatch = 332036a4a7dSZhenyu Wang READ_BREADCRUMB(dev_priv); 333036a4a7dSZhenyu Wang } 334036a4a7dSZhenyu Wang 335e552eb70SJesse Barnes if (gt_iir & GT_PIPE_NOTIFY) { 336f787a5f5SChris Wilson u32 seqno = render_ring->get_seqno(dev, render_ring); 337852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 3381c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 339f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 340c566ec49SZhenyu Wang dev_priv->hangcheck_count = 0; 341b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 342b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 343036a4a7dSZhenyu Wang } 344881f47b6SXiang, Haihao if (gt_iir & bsd_usr_interrupt) 345f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 346d1b851fcSZou Nan hai 34701c66889SZhao Yakui if (de_iir & DE_GSE) 3483b617967SChris Wilson intel_opregion_gse_intr(dev); 34901c66889SZhao Yakui 350f072d2e7SZhenyu Wang if (de_iir & DE_PLANEA_FLIP_DONE) { 351013d5aa2SJesse Barnes intel_prepare_page_flip(dev, 0); 3522bbda389SChris Wilson intel_finish_page_flip_plane(dev, 0); 353013d5aa2SJesse Barnes } 354013d5aa2SJesse Barnes 355f072d2e7SZhenyu Wang if (de_iir & DE_PLANEB_FLIP_DONE) { 356f072d2e7SZhenyu Wang intel_prepare_page_flip(dev, 1); 3572bbda389SChris Wilson intel_finish_page_flip_plane(dev, 1); 358013d5aa2SJesse Barnes } 359c062df61SLi Peng 360f072d2e7SZhenyu Wang if (de_iir & DE_PIPEA_VBLANK) 361f072d2e7SZhenyu Wang drm_handle_vblank(dev, 0); 362f072d2e7SZhenyu Wang 363f072d2e7SZhenyu Wang if (de_iir & DE_PIPEB_VBLANK) 364f072d2e7SZhenyu Wang drm_handle_vblank(dev, 1); 365f072d2e7SZhenyu Wang 366c650156aSZhenyu Wang /* check event from PCH */ 367*2d7b8366SYuanhan Liu if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask)) 368c650156aSZhenyu Wang queue_work(dev_priv->wq, &dev_priv->hotplug_work); 369c650156aSZhenyu Wang 370f97108d1SJesse Barnes if (de_iir & DE_PCU_EVENT) { 3717648fa99SJesse Barnes I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); 372f97108d1SJesse Barnes i915_handle_rps_change(dev); 373f97108d1SJesse Barnes } 374f97108d1SJesse Barnes 375c7c85101SZou Nan hai /* should clear PCH hotplug event before clear CPU irq */ 376c7c85101SZou Nan hai I915_WRITE(SDEIIR, pch_iir); 377c7c85101SZou Nan hai I915_WRITE(GTIIR, gt_iir); 378c7c85101SZou Nan hai I915_WRITE(DEIIR, de_iir); 379036a4a7dSZhenyu Wang 380c7c85101SZou Nan hai done: 3812d109a84SZou, Nanhai I915_WRITE(DEIER, de_ier); 3822d109a84SZou, Nanhai (void)I915_READ(DEIER); 3832d109a84SZou, Nanhai 384036a4a7dSZhenyu Wang return ret; 385036a4a7dSZhenyu Wang } 386036a4a7dSZhenyu Wang 3878a905236SJesse Barnes /** 3888a905236SJesse Barnes * i915_error_work_func - do process context error handling work 3898a905236SJesse Barnes * @work: work struct 3908a905236SJesse Barnes * 3918a905236SJesse Barnes * Fire an error uevent so userspace can see that a hang or error 3928a905236SJesse Barnes * was detected. 3938a905236SJesse Barnes */ 3948a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work) 3958a905236SJesse Barnes { 3968a905236SJesse Barnes drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, 3978a905236SJesse Barnes error_work); 3988a905236SJesse Barnes struct drm_device *dev = dev_priv->dev; 399f316a42cSBen Gamari char *error_event[] = { "ERROR=1", NULL }; 400f316a42cSBen Gamari char *reset_event[] = { "RESET=1", NULL }; 401f316a42cSBen Gamari char *reset_done_event[] = { "ERROR=0", NULL }; 4028a905236SJesse Barnes 403f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); 4048a905236SJesse Barnes 405ba1234d1SBen Gamari if (atomic_read(&dev_priv->mm.wedged)) { 40644d98a61SZhao Yakui DRM_DEBUG_DRIVER("resetting chip\n"); 407f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); 408f803aa55SChris Wilson if (!i915_reset(dev, GRDOM_RENDER)) { 409ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 0); 410f316a42cSBen Gamari kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); 411f316a42cSBen Gamari } 41230dbf0c0SChris Wilson complete_all(&dev_priv->error_completion); 413f316a42cSBen Gamari } 4148a905236SJesse Barnes } 4158a905236SJesse Barnes 4163bd3c932SChris Wilson #ifdef CONFIG_DEBUG_FS 4179df30794SChris Wilson static struct drm_i915_error_object * 4189df30794SChris Wilson i915_error_object_create(struct drm_device *dev, 4199df30794SChris Wilson struct drm_gem_object *src) 4209df30794SChris Wilson { 421e56660ddSChris Wilson drm_i915_private_t *dev_priv = dev->dev_private; 4229df30794SChris Wilson struct drm_i915_error_object *dst; 4239df30794SChris Wilson struct drm_i915_gem_object *src_priv; 4249df30794SChris Wilson int page, page_count; 425e56660ddSChris Wilson u32 reloc_offset; 4269df30794SChris Wilson 4279df30794SChris Wilson if (src == NULL) 4289df30794SChris Wilson return NULL; 4299df30794SChris Wilson 43023010e43SDaniel Vetter src_priv = to_intel_bo(src); 4319df30794SChris Wilson if (src_priv->pages == NULL) 4329df30794SChris Wilson return NULL; 4339df30794SChris Wilson 4349df30794SChris Wilson page_count = src->size / PAGE_SIZE; 4359df30794SChris Wilson 4369df30794SChris Wilson dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC); 4379df30794SChris Wilson if (dst == NULL) 4389df30794SChris Wilson return NULL; 4399df30794SChris Wilson 440e56660ddSChris Wilson reloc_offset = src_priv->gtt_offset; 4419df30794SChris Wilson for (page = 0; page < page_count; page++) { 442788885aeSAndrew Morton unsigned long flags; 443e56660ddSChris Wilson void __iomem *s; 444e56660ddSChris Wilson void *d; 445788885aeSAndrew Morton 446e56660ddSChris Wilson d = kmalloc(PAGE_SIZE, GFP_ATOMIC); 4479df30794SChris Wilson if (d == NULL) 4489df30794SChris Wilson goto unwind; 449e56660ddSChris Wilson 450788885aeSAndrew Morton local_irq_save(flags); 451e56660ddSChris Wilson s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, 452e56660ddSChris Wilson reloc_offset, 453e56660ddSChris Wilson KM_IRQ0); 454e56660ddSChris Wilson memcpy_fromio(d, s, PAGE_SIZE); 455e56660ddSChris Wilson io_mapping_unmap_atomic(s, KM_IRQ0); 456788885aeSAndrew Morton local_irq_restore(flags); 457e56660ddSChris Wilson 4589df30794SChris Wilson dst->pages[page] = d; 459e56660ddSChris Wilson 460e56660ddSChris Wilson reloc_offset += PAGE_SIZE; 4619df30794SChris Wilson } 4629df30794SChris Wilson dst->page_count = page_count; 4639df30794SChris Wilson dst->gtt_offset = src_priv->gtt_offset; 4649df30794SChris Wilson 4659df30794SChris Wilson return dst; 4669df30794SChris Wilson 4679df30794SChris Wilson unwind: 4689df30794SChris Wilson while (page--) 4699df30794SChris Wilson kfree(dst->pages[page]); 4709df30794SChris Wilson kfree(dst); 4719df30794SChris Wilson return NULL; 4729df30794SChris Wilson } 4739df30794SChris Wilson 4749df30794SChris Wilson static void 4759df30794SChris Wilson i915_error_object_free(struct drm_i915_error_object *obj) 4769df30794SChris Wilson { 4779df30794SChris Wilson int page; 4789df30794SChris Wilson 4799df30794SChris Wilson if (obj == NULL) 4809df30794SChris Wilson return; 4819df30794SChris Wilson 4829df30794SChris Wilson for (page = 0; page < obj->page_count; page++) 4839df30794SChris Wilson kfree(obj->pages[page]); 4849df30794SChris Wilson 4859df30794SChris Wilson kfree(obj); 4869df30794SChris Wilson } 4879df30794SChris Wilson 4889df30794SChris Wilson static void 4899df30794SChris Wilson i915_error_state_free(struct drm_device *dev, 4909df30794SChris Wilson struct drm_i915_error_state *error) 4919df30794SChris Wilson { 4929df30794SChris Wilson i915_error_object_free(error->batchbuffer[0]); 4939df30794SChris Wilson i915_error_object_free(error->batchbuffer[1]); 4949df30794SChris Wilson i915_error_object_free(error->ringbuffer); 4959df30794SChris Wilson kfree(error->active_bo); 4966ef3d427SChris Wilson kfree(error->overlay); 4979df30794SChris Wilson kfree(error); 4989df30794SChris Wilson } 4999df30794SChris Wilson 5009df30794SChris Wilson static u32 5019df30794SChris Wilson i915_get_bbaddr(struct drm_device *dev, u32 *ring) 5029df30794SChris Wilson { 5039df30794SChris Wilson u32 cmd; 5049df30794SChris Wilson 5059df30794SChris Wilson if (IS_I830(dev) || IS_845G(dev)) 5069df30794SChris Wilson cmd = MI_BATCH_BUFFER; 507a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 5089df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6) | 5099df30794SChris Wilson MI_BATCH_NON_SECURE_I965); 5109df30794SChris Wilson else 5119df30794SChris Wilson cmd = (MI_BATCH_BUFFER_START | (2 << 6)); 5129df30794SChris Wilson 5139df30794SChris Wilson return ring[0] == cmd ? ring[1] : 0; 5149df30794SChris Wilson } 5159df30794SChris Wilson 5169df30794SChris Wilson static u32 5179df30794SChris Wilson i915_ringbuffer_last_batch(struct drm_device *dev) 5189df30794SChris Wilson { 5199df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 5209df30794SChris Wilson u32 head, bbaddr; 5219df30794SChris Wilson u32 *ring; 5229df30794SChris Wilson 5239df30794SChris Wilson /* Locate the current position in the ringbuffer and walk back 5249df30794SChris Wilson * to find the most recently dispatched batch buffer. 5259df30794SChris Wilson */ 5269df30794SChris Wilson bbaddr = 0; 5279df30794SChris Wilson head = I915_READ(PRB0_HEAD) & HEAD_ADDR; 528d3301d86SEric Anholt ring = (u32 *)(dev_priv->render_ring.virtual_start + head); 5299df30794SChris Wilson 530d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5319df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5329df30794SChris Wilson if (bbaddr) 5339df30794SChris Wilson break; 5349df30794SChris Wilson } 5359df30794SChris Wilson 5369df30794SChris Wilson if (bbaddr == 0) { 5378187a2b7SZou Nan hai ring = (u32 *)(dev_priv->render_ring.virtual_start 5388187a2b7SZou Nan hai + dev_priv->render_ring.size); 539d3301d86SEric Anholt while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) { 5409df30794SChris Wilson bbaddr = i915_get_bbaddr(dev, ring); 5419df30794SChris Wilson if (bbaddr) 5429df30794SChris Wilson break; 5439df30794SChris Wilson } 5449df30794SChris Wilson } 5459df30794SChris Wilson 5469df30794SChris Wilson return bbaddr; 5479df30794SChris Wilson } 5489df30794SChris Wilson 5498a905236SJesse Barnes /** 5508a905236SJesse Barnes * i915_capture_error_state - capture an error record for later analysis 5518a905236SJesse Barnes * @dev: drm device 5528a905236SJesse Barnes * 5538a905236SJesse Barnes * Should be called when an error is detected (either a hang or an error 5548a905236SJesse Barnes * interrupt) to capture error state from the time of the error. Fills 5558a905236SJesse Barnes * out a structure which becomes available in debugfs for user level tools 5568a905236SJesse Barnes * to pick up. 5578a905236SJesse Barnes */ 55863eeaf38SJesse Barnes static void i915_capture_error_state(struct drm_device *dev) 55963eeaf38SJesse Barnes { 56063eeaf38SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 5619df30794SChris Wilson struct drm_i915_gem_object *obj_priv; 56263eeaf38SJesse Barnes struct drm_i915_error_state *error; 5639df30794SChris Wilson struct drm_gem_object *batchbuffer[2]; 56463eeaf38SJesse Barnes unsigned long flags; 5659df30794SChris Wilson u32 bbaddr; 5669df30794SChris Wilson int count; 56763eeaf38SJesse Barnes 56863eeaf38SJesse Barnes spin_lock_irqsave(&dev_priv->error_lock, flags); 5699df30794SChris Wilson error = dev_priv->first_error; 5709df30794SChris Wilson spin_unlock_irqrestore(&dev_priv->error_lock, flags); 5719df30794SChris Wilson if (error) 5729df30794SChris Wilson return; 57363eeaf38SJesse Barnes 57463eeaf38SJesse Barnes error = kmalloc(sizeof(*error), GFP_ATOMIC); 57563eeaf38SJesse Barnes if (!error) { 5769df30794SChris Wilson DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); 5779df30794SChris Wilson return; 57863eeaf38SJesse Barnes } 57963eeaf38SJesse Barnes 5802fa772f3SChris Wilson DRM_DEBUG_DRIVER("generating error event\n"); 5812fa772f3SChris Wilson 582f787a5f5SChris Wilson error->seqno = 583f787a5f5SChris Wilson dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring); 58463eeaf38SJesse Barnes error->eir = I915_READ(EIR); 58563eeaf38SJesse Barnes error->pgtbl_er = I915_READ(PGTBL_ER); 58663eeaf38SJesse Barnes error->pipeastat = I915_READ(PIPEASTAT); 58763eeaf38SJesse Barnes error->pipebstat = I915_READ(PIPEBSTAT); 58863eeaf38SJesse Barnes error->instpm = I915_READ(INSTPM); 589a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 59063eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR); 59163eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR); 59263eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE); 59363eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD); 5949df30794SChris Wilson error->bbaddr = 0; 59563eeaf38SJesse Barnes } else { 59663eeaf38SJesse Barnes error->ipeir = I915_READ(IPEIR_I965); 59763eeaf38SJesse Barnes error->ipehr = I915_READ(IPEHR_I965); 59863eeaf38SJesse Barnes error->instdone = I915_READ(INSTDONE_I965); 59963eeaf38SJesse Barnes error->instps = I915_READ(INSTPS); 60063eeaf38SJesse Barnes error->instdone1 = I915_READ(INSTDONE1); 60163eeaf38SJesse Barnes error->acthd = I915_READ(ACTHD_I965); 6029df30794SChris Wilson error->bbaddr = I915_READ64(BB_ADDR); 6039df30794SChris Wilson } 6049df30794SChris Wilson 6059df30794SChris Wilson bbaddr = i915_ringbuffer_last_batch(dev); 6069df30794SChris Wilson 6079df30794SChris Wilson /* Grab the current batchbuffer, most likely to have crashed. */ 6089df30794SChris Wilson batchbuffer[0] = NULL; 6099df30794SChris Wilson batchbuffer[1] = NULL; 6109df30794SChris Wilson count = 0; 611852835f3SZou Nan hai list_for_each_entry(obj_priv, 612852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 613852835f3SZou Nan hai 614a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6159df30794SChris Wilson 6169df30794SChris Wilson if (batchbuffer[0] == NULL && 6179df30794SChris Wilson bbaddr >= obj_priv->gtt_offset && 6189df30794SChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 6199df30794SChris Wilson batchbuffer[0] = obj; 6209df30794SChris Wilson 6219df30794SChris Wilson if (batchbuffer[1] == NULL && 6229df30794SChris Wilson error->acthd >= obj_priv->gtt_offset && 623e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 6249df30794SChris Wilson batchbuffer[1] = obj; 6259df30794SChris Wilson 6269df30794SChris Wilson count++; 6279df30794SChris Wilson } 628e56660ddSChris Wilson /* Scan the other lists for completeness for those bizarre errors. */ 629e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 630e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) { 631e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 632e56660ddSChris Wilson 633e56660ddSChris Wilson if (batchbuffer[0] == NULL && 634e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 635e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 636e56660ddSChris Wilson batchbuffer[0] = obj; 637e56660ddSChris Wilson 638e56660ddSChris Wilson if (batchbuffer[1] == NULL && 639e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 640e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 641e56660ddSChris Wilson batchbuffer[1] = obj; 642e56660ddSChris Wilson 643e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 644e56660ddSChris Wilson break; 645e56660ddSChris Wilson } 646e56660ddSChris Wilson } 647e56660ddSChris Wilson if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) { 648e56660ddSChris Wilson list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) { 649e56660ddSChris Wilson struct drm_gem_object *obj = &obj_priv->base; 650e56660ddSChris Wilson 651e56660ddSChris Wilson if (batchbuffer[0] == NULL && 652e56660ddSChris Wilson bbaddr >= obj_priv->gtt_offset && 653e56660ddSChris Wilson bbaddr < obj_priv->gtt_offset + obj->size) 654e56660ddSChris Wilson batchbuffer[0] = obj; 655e56660ddSChris Wilson 656e56660ddSChris Wilson if (batchbuffer[1] == NULL && 657e56660ddSChris Wilson error->acthd >= obj_priv->gtt_offset && 658e56660ddSChris Wilson error->acthd < obj_priv->gtt_offset + obj->size) 659e56660ddSChris Wilson batchbuffer[1] = obj; 660e56660ddSChris Wilson 661e56660ddSChris Wilson if (batchbuffer[0] && batchbuffer[1]) 662e56660ddSChris Wilson break; 663e56660ddSChris Wilson } 664e56660ddSChris Wilson } 6659df30794SChris Wilson 6669df30794SChris Wilson /* We need to copy these to an anonymous buffer as the simplest 6679df30794SChris Wilson * method to avoid being overwritten by userpace. 6689df30794SChris Wilson */ 6699df30794SChris Wilson error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]); 670e56660ddSChris Wilson if (batchbuffer[1] != batchbuffer[0]) 6719df30794SChris Wilson error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]); 672e56660ddSChris Wilson else 673e56660ddSChris Wilson error->batchbuffer[1] = NULL; 6749df30794SChris Wilson 6759df30794SChris Wilson /* Record the ringbuffer */ 6768187a2b7SZou Nan hai error->ringbuffer = i915_error_object_create(dev, 6778187a2b7SZou Nan hai dev_priv->render_ring.gem_object); 6789df30794SChris Wilson 6799df30794SChris Wilson /* Record buffers on the active list. */ 6809df30794SChris Wilson error->active_bo = NULL; 6819df30794SChris Wilson error->active_bo_count = 0; 6829df30794SChris Wilson 6839df30794SChris Wilson if (count) 6849df30794SChris Wilson error->active_bo = kmalloc(sizeof(*error->active_bo)*count, 6859df30794SChris Wilson GFP_ATOMIC); 6869df30794SChris Wilson 6879df30794SChris Wilson if (error->active_bo) { 6889df30794SChris Wilson int i = 0; 689852835f3SZou Nan hai list_for_each_entry(obj_priv, 690852835f3SZou Nan hai &dev_priv->render_ring.active_list, list) { 691a8089e84SDaniel Vetter struct drm_gem_object *obj = &obj_priv->base; 6929df30794SChris Wilson 6939df30794SChris Wilson error->active_bo[i].size = obj->size; 6949df30794SChris Wilson error->active_bo[i].name = obj->name; 6959df30794SChris Wilson error->active_bo[i].seqno = obj_priv->last_rendering_seqno; 6969df30794SChris Wilson error->active_bo[i].gtt_offset = obj_priv->gtt_offset; 6979df30794SChris Wilson error->active_bo[i].read_domains = obj->read_domains; 6989df30794SChris Wilson error->active_bo[i].write_domain = obj->write_domain; 6999df30794SChris Wilson error->active_bo[i].fence_reg = obj_priv->fence_reg; 7009df30794SChris Wilson error->active_bo[i].pinned = 0; 7019df30794SChris Wilson if (obj_priv->pin_count > 0) 7029df30794SChris Wilson error->active_bo[i].pinned = 1; 7039df30794SChris Wilson if (obj_priv->user_pin_count > 0) 7049df30794SChris Wilson error->active_bo[i].pinned = -1; 7059df30794SChris Wilson error->active_bo[i].tiling = obj_priv->tiling_mode; 7069df30794SChris Wilson error->active_bo[i].dirty = obj_priv->dirty; 7079df30794SChris Wilson error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED; 7089df30794SChris Wilson 7099df30794SChris Wilson if (++i == count) 7109df30794SChris Wilson break; 7119df30794SChris Wilson } 7129df30794SChris Wilson error->active_bo_count = i; 71363eeaf38SJesse Barnes } 71463eeaf38SJesse Barnes 7158a905236SJesse Barnes do_gettimeofday(&error->time); 7168a905236SJesse Barnes 7176ef3d427SChris Wilson error->overlay = intel_overlay_capture_error_state(dev); 7186ef3d427SChris Wilson 7199df30794SChris Wilson spin_lock_irqsave(&dev_priv->error_lock, flags); 7209df30794SChris Wilson if (dev_priv->first_error == NULL) { 72163eeaf38SJesse Barnes dev_priv->first_error = error; 7229df30794SChris Wilson error = NULL; 7239df30794SChris Wilson } 72463eeaf38SJesse Barnes spin_unlock_irqrestore(&dev_priv->error_lock, flags); 7259df30794SChris Wilson 7269df30794SChris Wilson if (error) 7279df30794SChris Wilson i915_error_state_free(dev, error); 7289df30794SChris Wilson } 7299df30794SChris Wilson 7309df30794SChris Wilson void i915_destroy_error_state(struct drm_device *dev) 7319df30794SChris Wilson { 7329df30794SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 7339df30794SChris Wilson struct drm_i915_error_state *error; 7349df30794SChris Wilson 7359df30794SChris Wilson spin_lock(&dev_priv->error_lock); 7369df30794SChris Wilson error = dev_priv->first_error; 7379df30794SChris Wilson dev_priv->first_error = NULL; 7389df30794SChris Wilson spin_unlock(&dev_priv->error_lock); 7399df30794SChris Wilson 7409df30794SChris Wilson if (error) 7419df30794SChris Wilson i915_error_state_free(dev, error); 74263eeaf38SJesse Barnes } 7433bd3c932SChris Wilson #else 7443bd3c932SChris Wilson #define i915_capture_error_state(x) 7453bd3c932SChris Wilson #endif 74663eeaf38SJesse Barnes 74735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev) 748c0e09200SDave Airlie { 7498a905236SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 75063eeaf38SJesse Barnes u32 eir = I915_READ(EIR); 75163eeaf38SJesse Barnes 75235aed2e6SChris Wilson if (!eir) 75335aed2e6SChris Wilson return; 75463eeaf38SJesse Barnes 75563eeaf38SJesse Barnes printk(KERN_ERR "render error detected, EIR: 0x%08x\n", 75663eeaf38SJesse Barnes eir); 7578a905236SJesse Barnes 7588a905236SJesse Barnes if (IS_G4X(dev)) { 7598a905236SJesse Barnes if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { 7608a905236SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 7618a905236SJesse Barnes 7628a905236SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 7638a905236SJesse Barnes I915_READ(IPEIR_I965)); 7648a905236SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 7658a905236SJesse Barnes I915_READ(IPEHR_I965)); 7668a905236SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 7678a905236SJesse Barnes I915_READ(INSTDONE_I965)); 7688a905236SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 7698a905236SJesse Barnes I915_READ(INSTPS)); 7708a905236SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 7718a905236SJesse Barnes I915_READ(INSTDONE1)); 7728a905236SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 7738a905236SJesse Barnes I915_READ(ACTHD_I965)); 7748a905236SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 7758a905236SJesse Barnes (void)I915_READ(IPEIR_I965); 7768a905236SJesse Barnes } 7778a905236SJesse Barnes if (eir & GM45_ERROR_PAGE_TABLE) { 7788a905236SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 7798a905236SJesse Barnes printk(KERN_ERR "page table error\n"); 7808a905236SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 7818a905236SJesse Barnes pgtbl_err); 7828a905236SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 7838a905236SJesse Barnes (void)I915_READ(PGTBL_ER); 7848a905236SJesse Barnes } 7858a905236SJesse Barnes } 7868a905236SJesse Barnes 787a6c45cf0SChris Wilson if (!IS_GEN2(dev)) { 78863eeaf38SJesse Barnes if (eir & I915_ERROR_PAGE_TABLE) { 78963eeaf38SJesse Barnes u32 pgtbl_err = I915_READ(PGTBL_ER); 79063eeaf38SJesse Barnes printk(KERN_ERR "page table error\n"); 79163eeaf38SJesse Barnes printk(KERN_ERR " PGTBL_ER: 0x%08x\n", 79263eeaf38SJesse Barnes pgtbl_err); 79363eeaf38SJesse Barnes I915_WRITE(PGTBL_ER, pgtbl_err); 79463eeaf38SJesse Barnes (void)I915_READ(PGTBL_ER); 79563eeaf38SJesse Barnes } 7968a905236SJesse Barnes } 7978a905236SJesse Barnes 79863eeaf38SJesse Barnes if (eir & I915_ERROR_MEMORY_REFRESH) { 79935aed2e6SChris Wilson u32 pipea_stats = I915_READ(PIPEASTAT); 80035aed2e6SChris Wilson u32 pipeb_stats = I915_READ(PIPEBSTAT); 80135aed2e6SChris Wilson 80263eeaf38SJesse Barnes printk(KERN_ERR "memory refresh error\n"); 80363eeaf38SJesse Barnes printk(KERN_ERR "PIPEASTAT: 0x%08x\n", 80463eeaf38SJesse Barnes pipea_stats); 80563eeaf38SJesse Barnes printk(KERN_ERR "PIPEBSTAT: 0x%08x\n", 80663eeaf38SJesse Barnes pipeb_stats); 80763eeaf38SJesse Barnes /* pipestat has already been acked */ 80863eeaf38SJesse Barnes } 80963eeaf38SJesse Barnes if (eir & I915_ERROR_INSTRUCTION) { 81063eeaf38SJesse Barnes printk(KERN_ERR "instruction error\n"); 81163eeaf38SJesse Barnes printk(KERN_ERR " INSTPM: 0x%08x\n", 81263eeaf38SJesse Barnes I915_READ(INSTPM)); 813a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 81463eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR); 81563eeaf38SJesse Barnes 81663eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 81763eeaf38SJesse Barnes I915_READ(IPEIR)); 81863eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 81963eeaf38SJesse Barnes I915_READ(IPEHR)); 82063eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 82163eeaf38SJesse Barnes I915_READ(INSTDONE)); 82263eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 82363eeaf38SJesse Barnes I915_READ(ACTHD)); 82463eeaf38SJesse Barnes I915_WRITE(IPEIR, ipeir); 82563eeaf38SJesse Barnes (void)I915_READ(IPEIR); 82663eeaf38SJesse Barnes } else { 82763eeaf38SJesse Barnes u32 ipeir = I915_READ(IPEIR_I965); 82863eeaf38SJesse Barnes 82963eeaf38SJesse Barnes printk(KERN_ERR " IPEIR: 0x%08x\n", 83063eeaf38SJesse Barnes I915_READ(IPEIR_I965)); 83163eeaf38SJesse Barnes printk(KERN_ERR " IPEHR: 0x%08x\n", 83263eeaf38SJesse Barnes I915_READ(IPEHR_I965)); 83363eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE: 0x%08x\n", 83463eeaf38SJesse Barnes I915_READ(INSTDONE_I965)); 83563eeaf38SJesse Barnes printk(KERN_ERR " INSTPS: 0x%08x\n", 83663eeaf38SJesse Barnes I915_READ(INSTPS)); 83763eeaf38SJesse Barnes printk(KERN_ERR " INSTDONE1: 0x%08x\n", 83863eeaf38SJesse Barnes I915_READ(INSTDONE1)); 83963eeaf38SJesse Barnes printk(KERN_ERR " ACTHD: 0x%08x\n", 84063eeaf38SJesse Barnes I915_READ(ACTHD_I965)); 84163eeaf38SJesse Barnes I915_WRITE(IPEIR_I965, ipeir); 84263eeaf38SJesse Barnes (void)I915_READ(IPEIR_I965); 84363eeaf38SJesse Barnes } 84463eeaf38SJesse Barnes } 84563eeaf38SJesse Barnes 84663eeaf38SJesse Barnes I915_WRITE(EIR, eir); 84763eeaf38SJesse Barnes (void)I915_READ(EIR); 84863eeaf38SJesse Barnes eir = I915_READ(EIR); 84963eeaf38SJesse Barnes if (eir) { 85063eeaf38SJesse Barnes /* 85163eeaf38SJesse Barnes * some errors might have become stuck, 85263eeaf38SJesse Barnes * mask them. 85363eeaf38SJesse Barnes */ 85463eeaf38SJesse Barnes DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); 85563eeaf38SJesse Barnes I915_WRITE(EMR, I915_READ(EMR) | eir); 85663eeaf38SJesse Barnes I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); 85763eeaf38SJesse Barnes } 85835aed2e6SChris Wilson } 85935aed2e6SChris Wilson 86035aed2e6SChris Wilson /** 86135aed2e6SChris Wilson * i915_handle_error - handle an error interrupt 86235aed2e6SChris Wilson * @dev: drm device 86335aed2e6SChris Wilson * 86435aed2e6SChris Wilson * Do some basic checking of regsiter state at error interrupt time and 86535aed2e6SChris Wilson * dump it to the syslog. Also call i915_capture_error_state() to make 86635aed2e6SChris Wilson * sure we get a record and make it available in debugfs. Fire a uevent 86735aed2e6SChris Wilson * so userspace knows something bad happened (should trigger collection 86835aed2e6SChris Wilson * of a ring dump etc.). 86935aed2e6SChris Wilson */ 87035aed2e6SChris Wilson static void i915_handle_error(struct drm_device *dev, bool wedged) 87135aed2e6SChris Wilson { 87235aed2e6SChris Wilson struct drm_i915_private *dev_priv = dev->dev_private; 87335aed2e6SChris Wilson 87435aed2e6SChris Wilson i915_capture_error_state(dev); 87535aed2e6SChris Wilson i915_report_and_clear_eir(dev); 8768a905236SJesse Barnes 877ba1234d1SBen Gamari if (wedged) { 87830dbf0c0SChris Wilson INIT_COMPLETION(dev_priv->error_completion); 879ba1234d1SBen Gamari atomic_set(&dev_priv->mm.wedged, 1); 880ba1234d1SBen Gamari 88111ed50ecSBen Gamari /* 88211ed50ecSBen Gamari * Wakeup waiting processes so they don't hang 88311ed50ecSBen Gamari */ 884f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 885f787a5f5SChris Wilson if (HAS_BSD(dev)) 886f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 88711ed50ecSBen Gamari } 88811ed50ecSBen Gamari 8899c9fe1f8SEric Anholt queue_work(dev_priv->wq, &dev_priv->error_work); 8908a905236SJesse Barnes } 8918a905236SJesse Barnes 8924e5359cdSSimon Farnsworth static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) 8934e5359cdSSimon Farnsworth { 8944e5359cdSSimon Farnsworth drm_i915_private_t *dev_priv = dev->dev_private; 8954e5359cdSSimon Farnsworth struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; 8964e5359cdSSimon Farnsworth struct intel_crtc *intel_crtc = to_intel_crtc(crtc); 8974e5359cdSSimon Farnsworth struct drm_i915_gem_object *obj_priv; 8984e5359cdSSimon Farnsworth struct intel_unpin_work *work; 8994e5359cdSSimon Farnsworth unsigned long flags; 9004e5359cdSSimon Farnsworth bool stall_detected; 9014e5359cdSSimon Farnsworth 9024e5359cdSSimon Farnsworth /* Ignore early vblank irqs */ 9034e5359cdSSimon Farnsworth if (intel_crtc == NULL) 9044e5359cdSSimon Farnsworth return; 9054e5359cdSSimon Farnsworth 9064e5359cdSSimon Farnsworth spin_lock_irqsave(&dev->event_lock, flags); 9074e5359cdSSimon Farnsworth work = intel_crtc->unpin_work; 9084e5359cdSSimon Farnsworth 9094e5359cdSSimon Farnsworth if (work == NULL || work->pending || !work->enable_stall_check) { 9104e5359cdSSimon Farnsworth /* Either the pending flip IRQ arrived, or we're too early. Don't check */ 9114e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9124e5359cdSSimon Farnsworth return; 9134e5359cdSSimon Farnsworth } 9144e5359cdSSimon Farnsworth 9154e5359cdSSimon Farnsworth /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ 9164e5359cdSSimon Farnsworth obj_priv = to_intel_bo(work->pending_flip_obj); 917a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) { 9184e5359cdSSimon Farnsworth int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF; 9194e5359cdSSimon Farnsworth stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset; 9204e5359cdSSimon Farnsworth } else { 9214e5359cdSSimon Farnsworth int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR; 9224e5359cdSSimon Farnsworth stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset + 9234e5359cdSSimon Farnsworth crtc->y * crtc->fb->pitch + 9244e5359cdSSimon Farnsworth crtc->x * crtc->fb->bits_per_pixel/8); 9254e5359cdSSimon Farnsworth } 9264e5359cdSSimon Farnsworth 9274e5359cdSSimon Farnsworth spin_unlock_irqrestore(&dev->event_lock, flags); 9284e5359cdSSimon Farnsworth 9294e5359cdSSimon Farnsworth if (stall_detected) { 9304e5359cdSSimon Farnsworth DRM_DEBUG_DRIVER("Pageflip stall detected\n"); 9314e5359cdSSimon Farnsworth intel_prepare_page_flip(dev, intel_crtc->plane); 9324e5359cdSSimon Farnsworth } 9334e5359cdSSimon Farnsworth } 9344e5359cdSSimon Farnsworth 9358a905236SJesse Barnes irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS) 9368a905236SJesse Barnes { 9378a905236SJesse Barnes struct drm_device *dev = (struct drm_device *) arg; 9388a905236SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 9398a905236SJesse Barnes struct drm_i915_master_private *master_priv; 9408a905236SJesse Barnes u32 iir, new_iir; 9418a905236SJesse Barnes u32 pipea_stats, pipeb_stats; 9428a905236SJesse Barnes u32 vblank_status; 9438a905236SJesse Barnes int vblank = 0; 9448a905236SJesse Barnes unsigned long irqflags; 9458a905236SJesse Barnes int irq_received; 9468a905236SJesse Barnes int ret = IRQ_NONE; 947852835f3SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 9488a905236SJesse Barnes 9498a905236SJesse Barnes atomic_inc(&dev_priv->irq_received); 9508a905236SJesse Barnes 951bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 952f2b115e6SAdam Jackson return ironlake_irq_handler(dev); 9538a905236SJesse Barnes 9548a905236SJesse Barnes iir = I915_READ(IIR); 9558a905236SJesse Barnes 956a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen >= 4) 957d874bcffSJesse Barnes vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS; 958e25e6601SJesse Barnes else 959d874bcffSJesse Barnes vblank_status = PIPE_VBLANK_INTERRUPT_STATUS; 9608a905236SJesse Barnes 9618a905236SJesse Barnes for (;;) { 9628a905236SJesse Barnes irq_received = iir != 0; 9638a905236SJesse Barnes 9648a905236SJesse Barnes /* Can't rely on pipestat interrupt bit in iir as it might 9658a905236SJesse Barnes * have been cleared after the pipestat interrupt was received. 9668a905236SJesse Barnes * It doesn't set the bit in iir again, but it still produces 9678a905236SJesse Barnes * interrupts (for non-MSI). 9688a905236SJesse Barnes */ 9698a905236SJesse Barnes spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 9708a905236SJesse Barnes pipea_stats = I915_READ(PIPEASTAT); 9718a905236SJesse Barnes pipeb_stats = I915_READ(PIPEBSTAT); 9728a905236SJesse Barnes 9738a905236SJesse Barnes if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) 974ba1234d1SBen Gamari i915_handle_error(dev, false); 9758a905236SJesse Barnes 9768a905236SJesse Barnes /* 9778a905236SJesse Barnes * Clear the PIPE(A|B)STAT regs before the IIR 9788a905236SJesse Barnes */ 9798a905236SJesse Barnes if (pipea_stats & 0x8000ffff) { 9808a905236SJesse Barnes if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS) 98144d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe a underrun\n"); 9828a905236SJesse Barnes I915_WRITE(PIPEASTAT, pipea_stats); 9838a905236SJesse Barnes irq_received = 1; 9848a905236SJesse Barnes } 9858a905236SJesse Barnes 9868a905236SJesse Barnes if (pipeb_stats & 0x8000ffff) { 9878a905236SJesse Barnes if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS) 98844d98a61SZhao Yakui DRM_DEBUG_DRIVER("pipe b underrun\n"); 9898a905236SJesse Barnes I915_WRITE(PIPEBSTAT, pipeb_stats); 9908a905236SJesse Barnes irq_received = 1; 9918a905236SJesse Barnes } 9928a905236SJesse Barnes spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 9938a905236SJesse Barnes 9948a905236SJesse Barnes if (!irq_received) 9958a905236SJesse Barnes break; 9968a905236SJesse Barnes 9978a905236SJesse Barnes ret = IRQ_HANDLED; 9988a905236SJesse Barnes 9998a905236SJesse Barnes /* Consume port. Then clear IIR or we'll miss events */ 10008a905236SJesse Barnes if ((I915_HAS_HOTPLUG(dev)) && 10018a905236SJesse Barnes (iir & I915_DISPLAY_PORT_INTERRUPT)) { 10028a905236SJesse Barnes u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); 10038a905236SJesse Barnes 100444d98a61SZhao Yakui DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", 10058a905236SJesse Barnes hotplug_status); 10068a905236SJesse Barnes if (hotplug_status & dev_priv->hotplug_supported_mask) 10079c9fe1f8SEric Anholt queue_work(dev_priv->wq, 10089c9fe1f8SEric Anholt &dev_priv->hotplug_work); 10098a905236SJesse Barnes 10108a905236SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); 10118a905236SJesse Barnes I915_READ(PORT_HOTPLUG_STAT); 101263eeaf38SJesse Barnes } 101363eeaf38SJesse Barnes 1014673a394bSEric Anholt I915_WRITE(IIR, iir); 1015cdfbc41fSEric Anholt new_iir = I915_READ(IIR); /* Flush posted writes */ 10167c463586SKeith Packard 10177c1c2871SDave Airlie if (dev->primary->master) { 10187c1c2871SDave Airlie master_priv = dev->primary->master->driver_priv; 10197c1c2871SDave Airlie if (master_priv->sarea_priv) 10207c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = 1021c99b058fSKristian Høgsberg READ_BREADCRUMB(dev_priv); 10227c1c2871SDave Airlie } 10230a3e67a4SJesse Barnes 1024673a394bSEric Anholt if (iir & I915_USER_INTERRUPT) { 1025f787a5f5SChris Wilson u32 seqno = render_ring->get_seqno(dev, render_ring); 1026852835f3SZou Nan hai render_ring->irq_gem_seqno = seqno; 10271c5d22f7SChris Wilson trace_i915_gem_request_complete(dev, seqno); 1028f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 1029f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1030b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1031b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1032673a394bSEric Anholt } 1033673a394bSEric Anholt 1034d1b851fcSZou Nan hai if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT)) 1035f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 1036d1b851fcSZou Nan hai 10371afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { 10386b95a207SKristian Høgsberg intel_prepare_page_flip(dev, 0); 10391afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10401afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 0); 10411afe3e9dSJesse Barnes } 10426b95a207SKristian Høgsberg 10431afe3e9dSJesse Barnes if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { 104470565d00SJesse Barnes intel_prepare_page_flip(dev, 1); 10451afe3e9dSJesse Barnes if (dev_priv->flip_pending_is_done) 10461afe3e9dSJesse Barnes intel_finish_page_flip_plane(dev, 1); 10471afe3e9dSJesse Barnes } 10486b95a207SKristian Høgsberg 104905eff845SKeith Packard if (pipea_stats & vblank_status) { 10507c463586SKeith Packard vblank++; 10517c463586SKeith Packard drm_handle_vblank(dev, 0); 10524e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10534e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 0); 10546b95a207SKristian Høgsberg intel_finish_page_flip(dev, 0); 10557c463586SKeith Packard } 10564e5359cdSSimon Farnsworth } 10577c463586SKeith Packard 105805eff845SKeith Packard if (pipeb_stats & vblank_status) { 10597c463586SKeith Packard vblank++; 10607c463586SKeith Packard drm_handle_vblank(dev, 1); 10614e5359cdSSimon Farnsworth if (!dev_priv->flip_pending_is_done) { 10624e5359cdSSimon Farnsworth i915_pageflip_stall_check(dev, 1); 10636b95a207SKristian Høgsberg intel_finish_page_flip(dev, 1); 10647c463586SKeith Packard } 10654e5359cdSSimon Farnsworth } 10667c463586SKeith Packard 1067d874bcffSJesse Barnes if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 1068d874bcffSJesse Barnes (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) || 10697c463586SKeith Packard (iir & I915_ASLE_INTERRUPT)) 10703b617967SChris Wilson intel_opregion_asle_intr(dev); 10710a3e67a4SJesse Barnes 1072cdfbc41fSEric Anholt /* With MSI, interrupts are only generated when iir 1073cdfbc41fSEric Anholt * transitions from zero to nonzero. If another bit got 1074cdfbc41fSEric Anholt * set while we were handling the existing iir bits, then 1075cdfbc41fSEric Anholt * we would never get another interrupt. 1076cdfbc41fSEric Anholt * 1077cdfbc41fSEric Anholt * This is fine on non-MSI as well, as if we hit this path 1078cdfbc41fSEric Anholt * we avoid exiting the interrupt handler only to generate 1079cdfbc41fSEric Anholt * another one. 1080cdfbc41fSEric Anholt * 1081cdfbc41fSEric Anholt * Note that for MSI this could cause a stray interrupt report 1082cdfbc41fSEric Anholt * if an interrupt landed in the time between writing IIR and 1083cdfbc41fSEric Anholt * the posting read. This should be rare enough to never 1084cdfbc41fSEric Anholt * trigger the 99% of 100,000 interrupts test for disabling 1085cdfbc41fSEric Anholt * stray interrupts. 1086cdfbc41fSEric Anholt */ 1087cdfbc41fSEric Anholt iir = new_iir; 108805eff845SKeith Packard } 1089cdfbc41fSEric Anholt 109005eff845SKeith Packard return ret; 1091c0e09200SDave Airlie } 1092c0e09200SDave Airlie 1093c0e09200SDave Airlie static int i915_emit_irq(struct drm_device * dev) 1094c0e09200SDave Airlie { 1095c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 10967c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1097c0e09200SDave Airlie 1098c0e09200SDave Airlie i915_kernel_lost_context(dev); 1099c0e09200SDave Airlie 110044d98a61SZhao Yakui DRM_DEBUG_DRIVER("\n"); 1101c0e09200SDave Airlie 1102c99b058fSKristian Høgsberg dev_priv->counter++; 1103c0e09200SDave Airlie if (dev_priv->counter > 0x7FFFFFFFUL) 1104c99b058fSKristian Høgsberg dev_priv->counter = 1; 11057c1c2871SDave Airlie if (master_priv->sarea_priv) 11067c1c2871SDave Airlie master_priv->sarea_priv->last_enqueue = dev_priv->counter; 1107c0e09200SDave Airlie 11080baf823aSKeith Packard BEGIN_LP_RING(4); 1109585fb111SJesse Barnes OUT_RING(MI_STORE_DWORD_INDEX); 11100baf823aSKeith Packard OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT); 1111c0e09200SDave Airlie OUT_RING(dev_priv->counter); 1112585fb111SJesse Barnes OUT_RING(MI_USER_INTERRUPT); 1113c0e09200SDave Airlie ADVANCE_LP_RING(); 1114c0e09200SDave Airlie 1115c0e09200SDave Airlie return dev_priv->counter; 1116c0e09200SDave Airlie } 1117c0e09200SDave Airlie 11189d34e5dbSChris Wilson void i915_trace_irq_get(struct drm_device *dev, u32 seqno) 11199d34e5dbSChris Wilson { 11209d34e5dbSChris Wilson drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11218187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 11229d34e5dbSChris Wilson 11239d34e5dbSChris Wilson if (dev_priv->trace_irq_seqno == 0) 11248187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 11259d34e5dbSChris Wilson 11269d34e5dbSChris Wilson dev_priv->trace_irq_seqno = seqno; 11279d34e5dbSChris Wilson } 11289d34e5dbSChris Wilson 1129c0e09200SDave Airlie static int i915_wait_irq(struct drm_device * dev, int irq_nr) 1130c0e09200SDave Airlie { 1131c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 11327c1c2871SDave Airlie struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv; 1133c0e09200SDave Airlie int ret = 0; 11348187a2b7SZou Nan hai struct intel_ring_buffer *render_ring = &dev_priv->render_ring; 1135c0e09200SDave Airlie 113644d98a61SZhao Yakui DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr, 1137c0e09200SDave Airlie READ_BREADCRUMB(dev_priv)); 1138c0e09200SDave Airlie 1139ed4cb414SEric Anholt if (READ_BREADCRUMB(dev_priv) >= irq_nr) { 11407c1c2871SDave Airlie if (master_priv->sarea_priv) 11417c1c2871SDave Airlie master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv); 1142c0e09200SDave Airlie return 0; 1143ed4cb414SEric Anholt } 1144c0e09200SDave Airlie 11457c1c2871SDave Airlie if (master_priv->sarea_priv) 11467c1c2871SDave Airlie master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT; 1147c0e09200SDave Airlie 11488187a2b7SZou Nan hai render_ring->user_irq_get(dev, render_ring); 1149852835f3SZou Nan hai DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ, 1150c0e09200SDave Airlie READ_BREADCRUMB(dev_priv) >= irq_nr); 11518187a2b7SZou Nan hai render_ring->user_irq_put(dev, render_ring); 1152c0e09200SDave Airlie 1153c0e09200SDave Airlie if (ret == -EBUSY) { 1154c0e09200SDave Airlie DRM_ERROR("EBUSY -- rec: %d emitted: %d\n", 1155c0e09200SDave Airlie READ_BREADCRUMB(dev_priv), (int)dev_priv->counter); 1156c0e09200SDave Airlie } 1157c0e09200SDave Airlie 1158c0e09200SDave Airlie return ret; 1159c0e09200SDave Airlie } 1160c0e09200SDave Airlie 1161c0e09200SDave Airlie /* Needs the lock as it touches the ring. 1162c0e09200SDave Airlie */ 1163c0e09200SDave Airlie int i915_irq_emit(struct drm_device *dev, void *data, 1164c0e09200SDave Airlie struct drm_file *file_priv) 1165c0e09200SDave Airlie { 1166c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1167c0e09200SDave Airlie drm_i915_irq_emit_t *emit = data; 1168c0e09200SDave Airlie int result; 1169c0e09200SDave Airlie 1170d3301d86SEric Anholt if (!dev_priv || !dev_priv->render_ring.virtual_start) { 1171c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1172c0e09200SDave Airlie return -EINVAL; 1173c0e09200SDave Airlie } 1174299eb93cSEric Anholt 1175299eb93cSEric Anholt RING_LOCK_TEST_WITH_RETURN(dev, file_priv); 1176299eb93cSEric Anholt 1177546b0974SEric Anholt mutex_lock(&dev->struct_mutex); 1178c0e09200SDave Airlie result = i915_emit_irq(dev); 1179546b0974SEric Anholt mutex_unlock(&dev->struct_mutex); 1180c0e09200SDave Airlie 1181c0e09200SDave Airlie if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) { 1182c0e09200SDave Airlie DRM_ERROR("copy_to_user\n"); 1183c0e09200SDave Airlie return -EFAULT; 1184c0e09200SDave Airlie } 1185c0e09200SDave Airlie 1186c0e09200SDave Airlie return 0; 1187c0e09200SDave Airlie } 1188c0e09200SDave Airlie 1189c0e09200SDave Airlie /* Doesn't need the hardware lock. 1190c0e09200SDave Airlie */ 1191c0e09200SDave Airlie int i915_irq_wait(struct drm_device *dev, void *data, 1192c0e09200SDave Airlie struct drm_file *file_priv) 1193c0e09200SDave Airlie { 1194c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1195c0e09200SDave Airlie drm_i915_irq_wait_t *irqwait = data; 1196c0e09200SDave Airlie 1197c0e09200SDave Airlie if (!dev_priv) { 1198c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1199c0e09200SDave Airlie return -EINVAL; 1200c0e09200SDave Airlie } 1201c0e09200SDave Airlie 1202c0e09200SDave Airlie return i915_wait_irq(dev, irqwait->irq_seq); 1203c0e09200SDave Airlie } 1204c0e09200SDave Airlie 120542f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 120642f52ef8SKeith Packard * we use as a pipe index 120742f52ef8SKeith Packard */ 120842f52ef8SKeith Packard int i915_enable_vblank(struct drm_device *dev, int pipe) 12090a3e67a4SJesse Barnes { 12100a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1211e9d21d7fSKeith Packard unsigned long irqflags; 121271e0ffa5SJesse Barnes 12135eddb70bSChris Wilson if (!i915_pipe_enabled(dev, pipe)) 121471e0ffa5SJesse Barnes return -EINVAL; 12150a3e67a4SJesse Barnes 1216e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1217bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1218c062df61SLi Peng ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 1219c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1220a6c45cf0SChris Wilson else if (INTEL_INFO(dev)->gen >= 4) 12217c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12227c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 12230a3e67a4SJesse Barnes else 12247c463586SKeith Packard i915_enable_pipestat(dev_priv, pipe, 12257c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE); 1226e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12270a3e67a4SJesse Barnes return 0; 12280a3e67a4SJesse Barnes } 12290a3e67a4SJesse Barnes 123042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which 123142f52ef8SKeith Packard * we use as a pipe index 123242f52ef8SKeith Packard */ 123342f52ef8SKeith Packard void i915_disable_vblank(struct drm_device *dev, int pipe) 12340a3e67a4SJesse Barnes { 12350a3e67a4SJesse Barnes drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1236e9d21d7fSKeith Packard unsigned long irqflags; 12370a3e67a4SJesse Barnes 1238e9d21d7fSKeith Packard spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags); 1239bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1240c062df61SLi Peng ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 1241c062df61SLi Peng DE_PIPEA_VBLANK: DE_PIPEB_VBLANK); 1242c062df61SLi Peng else 12437c463586SKeith Packard i915_disable_pipestat(dev_priv, pipe, 12447c463586SKeith Packard PIPE_VBLANK_INTERRUPT_ENABLE | 12457c463586SKeith Packard PIPE_START_VBLANK_INTERRUPT_ENABLE); 1246e9d21d7fSKeith Packard spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags); 12470a3e67a4SJesse Barnes } 12480a3e67a4SJesse Barnes 124979e53945SJesse Barnes void i915_enable_interrupt (struct drm_device *dev) 125079e53945SJesse Barnes { 125179e53945SJesse Barnes struct drm_i915_private *dev_priv = dev->dev_private; 1252e170b030SZhenyu Wang 1253bad720ffSEric Anholt if (!HAS_PCH_SPLIT(dev)) 12543b617967SChris Wilson intel_opregion_enable_asle(dev); 125579e53945SJesse Barnes dev_priv->irq_enabled = 1; 125679e53945SJesse Barnes } 125779e53945SJesse Barnes 125879e53945SJesse Barnes 1259c0e09200SDave Airlie /* Set the vblank monitor pipe 1260c0e09200SDave Airlie */ 1261c0e09200SDave Airlie int i915_vblank_pipe_set(struct drm_device *dev, void *data, 1262c0e09200SDave Airlie struct drm_file *file_priv) 1263c0e09200SDave Airlie { 1264c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1265c0e09200SDave Airlie 1266c0e09200SDave Airlie if (!dev_priv) { 1267c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1268c0e09200SDave Airlie return -EINVAL; 1269c0e09200SDave Airlie } 1270c0e09200SDave Airlie 1271c0e09200SDave Airlie return 0; 1272c0e09200SDave Airlie } 1273c0e09200SDave Airlie 1274c0e09200SDave Airlie int i915_vblank_pipe_get(struct drm_device *dev, void *data, 1275c0e09200SDave Airlie struct drm_file *file_priv) 1276c0e09200SDave Airlie { 1277c0e09200SDave Airlie drm_i915_private_t *dev_priv = dev->dev_private; 1278c0e09200SDave Airlie drm_i915_vblank_pipe_t *pipe = data; 1279c0e09200SDave Airlie 1280c0e09200SDave Airlie if (!dev_priv) { 1281c0e09200SDave Airlie DRM_ERROR("called with no initialization\n"); 1282c0e09200SDave Airlie return -EINVAL; 1283c0e09200SDave Airlie } 1284c0e09200SDave Airlie 12850a3e67a4SJesse Barnes pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1286c0e09200SDave Airlie 1287c0e09200SDave Airlie return 0; 1288c0e09200SDave Airlie } 1289c0e09200SDave Airlie 1290c0e09200SDave Airlie /** 1291c0e09200SDave Airlie * Schedule buffer swap at given vertical blank. 1292c0e09200SDave Airlie */ 1293c0e09200SDave Airlie int i915_vblank_swap(struct drm_device *dev, void *data, 1294c0e09200SDave Airlie struct drm_file *file_priv) 1295c0e09200SDave Airlie { 1296bd95e0a4SEric Anholt /* The delayed swap mechanism was fundamentally racy, and has been 1297bd95e0a4SEric Anholt * removed. The model was that the client requested a delayed flip/swap 1298bd95e0a4SEric Anholt * from the kernel, then waited for vblank before continuing to perform 1299bd95e0a4SEric Anholt * rendering. The problem was that the kernel might wake the client 1300bd95e0a4SEric Anholt * up before it dispatched the vblank swap (since the lock has to be 1301bd95e0a4SEric Anholt * held while touching the ringbuffer), in which case the client would 1302bd95e0a4SEric Anholt * clear and start the next frame before the swap occurred, and 1303bd95e0a4SEric Anholt * flicker would occur in addition to likely missing the vblank. 1304bd95e0a4SEric Anholt * 1305bd95e0a4SEric Anholt * In the absence of this ioctl, userland falls back to a correct path 1306bd95e0a4SEric Anholt * of waiting for a vblank, then dispatching the swap on its own. 1307bd95e0a4SEric Anholt * Context switching to userland and back is plenty fast enough for 1308bd95e0a4SEric Anholt * meeting the requirements of vblank swapping. 13090a3e67a4SJesse Barnes */ 1310c0e09200SDave Airlie return -EINVAL; 1311c0e09200SDave Airlie } 1312c0e09200SDave Airlie 1313995b6762SChris Wilson static struct drm_i915_gem_request * 1314852835f3SZou Nan hai i915_get_tail_request(struct drm_device *dev) 1315852835f3SZou Nan hai { 1316f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1317852835f3SZou Nan hai return list_entry(dev_priv->render_ring.request_list.prev, 1318852835f3SZou Nan hai struct drm_i915_gem_request, list); 1319f65d9421SBen Gamari } 1320f65d9421SBen Gamari 1321f65d9421SBen Gamari /** 1322f65d9421SBen Gamari * This is called when the chip hasn't reported back with completed 1323f65d9421SBen Gamari * batchbuffers in a long time. The first time this is called we simply record 1324f65d9421SBen Gamari * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses 1325f65d9421SBen Gamari * again, we assume the chip is wedged and try to fix it. 1326f65d9421SBen Gamari */ 1327f65d9421SBen Gamari void i915_hangcheck_elapsed(unsigned long data) 1328f65d9421SBen Gamari { 1329f65d9421SBen Gamari struct drm_device *dev = (struct drm_device *)data; 1330f65d9421SBen Gamari drm_i915_private_t *dev_priv = dev->dev_private; 1331cbb465e7SChris Wilson uint32_t acthd, instdone, instdone1; 1332f65d9421SBen Gamari 1333a6c45cf0SChris Wilson if (INTEL_INFO(dev)->gen < 4) { 1334f65d9421SBen Gamari acthd = I915_READ(ACTHD); 1335cbb465e7SChris Wilson instdone = I915_READ(INSTDONE); 1336cbb465e7SChris Wilson instdone1 = 0; 1337cbb465e7SChris Wilson } else { 1338f65d9421SBen Gamari acthd = I915_READ(ACTHD_I965); 1339cbb465e7SChris Wilson instdone = I915_READ(INSTDONE_I965); 1340cbb465e7SChris Wilson instdone1 = I915_READ(INSTDONE1); 1341cbb465e7SChris Wilson } 1342f65d9421SBen Gamari 1343f65d9421SBen Gamari /* If all work is done then ACTHD clearly hasn't advanced. */ 1344852835f3SZou Nan hai if (list_empty(&dev_priv->render_ring.request_list) || 1345f787a5f5SChris Wilson i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring), 1346852835f3SZou Nan hai i915_get_tail_request(dev)->seqno)) { 13477839d956SChris Wilson bool missed_wakeup = false; 13487839d956SChris Wilson 1349f65d9421SBen Gamari dev_priv->hangcheck_count = 0; 1350e78d73b1SChris Wilson 1351e78d73b1SChris Wilson /* Issue a wake-up to catch stuck h/w. */ 13527839d956SChris Wilson if (dev_priv->render_ring.waiting_gem_seqno && 13537839d956SChris Wilson waitqueue_active(&dev_priv->render_ring.irq_queue)) { 1354f787a5f5SChris Wilson wake_up_all(&dev_priv->render_ring.irq_queue); 13557839d956SChris Wilson missed_wakeup = true; 1356e78d73b1SChris Wilson } 13577839d956SChris Wilson 13587839d956SChris Wilson if (dev_priv->bsd_ring.waiting_gem_seqno && 13597839d956SChris Wilson waitqueue_active(&dev_priv->bsd_ring.irq_queue)) { 1360f787a5f5SChris Wilson wake_up_all(&dev_priv->bsd_ring.irq_queue); 13617839d956SChris Wilson missed_wakeup = true; 13627839d956SChris Wilson } 13637839d956SChris Wilson 13647839d956SChris Wilson if (missed_wakeup) 13657839d956SChris Wilson DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n"); 1366f65d9421SBen Gamari return; 1367f65d9421SBen Gamari } 1368f65d9421SBen Gamari 1369cbb465e7SChris Wilson if (dev_priv->last_acthd == acthd && 1370cbb465e7SChris Wilson dev_priv->last_instdone == instdone && 1371cbb465e7SChris Wilson dev_priv->last_instdone1 == instdone1) { 1372cbb465e7SChris Wilson if (dev_priv->hangcheck_count++ > 1) { 1373f65d9421SBen Gamari DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); 13748c80b59bSChris Wilson 13758c80b59bSChris Wilson if (!IS_GEN2(dev)) { 13768c80b59bSChris Wilson /* Is the chip hanging on a WAIT_FOR_EVENT? 13778c80b59bSChris Wilson * If so we can simply poke the RB_WAIT bit 13788c80b59bSChris Wilson * and break the hang. This should work on 13798c80b59bSChris Wilson * all but the second generation chipsets. 13808c80b59bSChris Wilson */ 13818c80b59bSChris Wilson u32 tmp = I915_READ(PRB0_CTL); 13828c80b59bSChris Wilson if (tmp & RING_WAIT) { 13838c80b59bSChris Wilson I915_WRITE(PRB0_CTL, tmp); 13848c80b59bSChris Wilson POSTING_READ(PRB0_CTL); 13858c80b59bSChris Wilson goto out; 13868c80b59bSChris Wilson } 13878c80b59bSChris Wilson } 13888c80b59bSChris Wilson 1389ba1234d1SBen Gamari i915_handle_error(dev, true); 1390f65d9421SBen Gamari return; 1391f65d9421SBen Gamari } 1392cbb465e7SChris Wilson } else { 1393cbb465e7SChris Wilson dev_priv->hangcheck_count = 0; 1394cbb465e7SChris Wilson 1395cbb465e7SChris Wilson dev_priv->last_acthd = acthd; 1396cbb465e7SChris Wilson dev_priv->last_instdone = instdone; 1397cbb465e7SChris Wilson dev_priv->last_instdone1 = instdone1; 1398cbb465e7SChris Wilson } 1399f65d9421SBen Gamari 14008c80b59bSChris Wilson out: 1401f65d9421SBen Gamari /* Reset timer case chip hangs without another request being added */ 1402b3b079dbSChris Wilson mod_timer(&dev_priv->hangcheck_timer, 1403b3b079dbSChris Wilson jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)); 1404f65d9421SBen Gamari } 1405f65d9421SBen Gamari 1406c0e09200SDave Airlie /* drm_dma.h hooks 1407c0e09200SDave Airlie */ 1408f2b115e6SAdam Jackson static void ironlake_irq_preinstall(struct drm_device *dev) 1409036a4a7dSZhenyu Wang { 1410036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1411036a4a7dSZhenyu Wang 1412036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xeffe); 1413036a4a7dSZhenyu Wang 1414036a4a7dSZhenyu Wang /* XXX hotplug from PCH */ 1415036a4a7dSZhenyu Wang 1416036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1417036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1418036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1419036a4a7dSZhenyu Wang 1420036a4a7dSZhenyu Wang /* and GT */ 1421036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1422036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1423036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1424c650156aSZhenyu Wang 1425c650156aSZhenyu Wang /* south display irq */ 1426c650156aSZhenyu Wang I915_WRITE(SDEIMR, 0xffffffff); 1427c650156aSZhenyu Wang I915_WRITE(SDEIER, 0x0); 1428c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1429036a4a7dSZhenyu Wang } 1430036a4a7dSZhenyu Wang 1431f2b115e6SAdam Jackson static int ironlake_irq_postinstall(struct drm_device *dev) 1432036a4a7dSZhenyu Wang { 1433036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1434036a4a7dSZhenyu Wang /* enable kind of interrupts always enabled */ 1435013d5aa2SJesse Barnes u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | 1436013d5aa2SJesse Barnes DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; 1437d1b851fcSZou Nan hai u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT; 1438*2d7b8366SYuanhan Liu u32 hotplug_mask; 1439036a4a7dSZhenyu Wang 1440036a4a7dSZhenyu Wang dev_priv->irq_mask_reg = ~display_mask; 1441643ced9bSLi Peng dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK; 1442036a4a7dSZhenyu Wang 1443036a4a7dSZhenyu Wang /* should always can generate irq */ 1444036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1445036a4a7dSZhenyu Wang I915_WRITE(DEIMR, dev_priv->irq_mask_reg); 1446036a4a7dSZhenyu Wang I915_WRITE(DEIER, dev_priv->de_irq_enable_reg); 1447036a4a7dSZhenyu Wang (void) I915_READ(DEIER); 1448036a4a7dSZhenyu Wang 14493fdef020SZhenyu Wang if (IS_GEN6(dev)) 1450881f47b6SXiang, Haihao render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT; 14513fdef020SZhenyu Wang 1452852835f3SZou Nan hai dev_priv->gt_irq_mask_reg = ~render_mask; 1453036a4a7dSZhenyu Wang dev_priv->gt_irq_enable_reg = render_mask; 1454036a4a7dSZhenyu Wang 1455036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1456036a4a7dSZhenyu Wang I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg); 1457881f47b6SXiang, Haihao if (IS_GEN6(dev)) { 14583fdef020SZhenyu Wang I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT); 1459881f47b6SXiang, Haihao I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT); 1460881f47b6SXiang, Haihao } 1461881f47b6SXiang, Haihao 1462036a4a7dSZhenyu Wang I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg); 1463036a4a7dSZhenyu Wang (void) I915_READ(GTIER); 1464036a4a7dSZhenyu Wang 1465*2d7b8366SYuanhan Liu if (HAS_PCH_CPT(dev)) { 1466*2d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT | 1467*2d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ; 1468*2d7b8366SYuanhan Liu } else { 1469*2d7b8366SYuanhan Liu hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG | 1470*2d7b8366SYuanhan Liu SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG; 1471*2d7b8366SYuanhan Liu } 1472*2d7b8366SYuanhan Liu 1473c650156aSZhenyu Wang dev_priv->pch_irq_mask_reg = ~hotplug_mask; 1474c650156aSZhenyu Wang dev_priv->pch_irq_enable_reg = hotplug_mask; 1475c650156aSZhenyu Wang 1476c650156aSZhenyu Wang I915_WRITE(SDEIIR, I915_READ(SDEIIR)); 1477c650156aSZhenyu Wang I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg); 1478c650156aSZhenyu Wang I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg); 1479c650156aSZhenyu Wang (void) I915_READ(SDEIER); 1480c650156aSZhenyu Wang 1481f97108d1SJesse Barnes if (IS_IRONLAKE_M(dev)) { 1482f97108d1SJesse Barnes /* Clear & enable PCU event interrupts */ 1483f97108d1SJesse Barnes I915_WRITE(DEIIR, DE_PCU_EVENT); 1484f97108d1SJesse Barnes I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); 1485f97108d1SJesse Barnes ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); 1486f97108d1SJesse Barnes } 1487f97108d1SJesse Barnes 1488036a4a7dSZhenyu Wang return 0; 1489036a4a7dSZhenyu Wang } 1490036a4a7dSZhenyu Wang 1491c0e09200SDave Airlie void i915_driver_irq_preinstall(struct drm_device * dev) 1492c0e09200SDave Airlie { 1493c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1494c0e09200SDave Airlie 149579e53945SJesse Barnes atomic_set(&dev_priv->irq_received, 0); 149679e53945SJesse Barnes 1497036a4a7dSZhenyu Wang INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); 14988a905236SJesse Barnes INIT_WORK(&dev_priv->error_work, i915_error_work_func); 1499036a4a7dSZhenyu Wang 1500bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1501f2b115e6SAdam Jackson ironlake_irq_preinstall(dev); 1502036a4a7dSZhenyu Wang return; 1503036a4a7dSZhenyu Wang } 1504036a4a7dSZhenyu Wang 15055ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 15065ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 15075ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 15085ca58282SJesse Barnes } 15095ca58282SJesse Barnes 15100a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xeffe); 15117c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 15127c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 15130a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1514ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 15157c463586SKeith Packard (void) I915_READ(IER); 1516c0e09200SDave Airlie } 1517c0e09200SDave Airlie 1518b01f2c3aSJesse Barnes /* 1519b01f2c3aSJesse Barnes * Must be called after intel_modeset_init or hotplug interrupts won't be 1520b01f2c3aSJesse Barnes * enabled correctly. 1521b01f2c3aSJesse Barnes */ 15220a3e67a4SJesse Barnes int i915_driver_irq_postinstall(struct drm_device *dev) 1523c0e09200SDave Airlie { 1524c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 15255ca58282SJesse Barnes u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR; 152663eeaf38SJesse Barnes u32 error_mask; 15270a3e67a4SJesse Barnes 1528852835f3SZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue); 1529036a4a7dSZhenyu Wang 1530d1b851fcSZou Nan hai if (HAS_BSD(dev)) 1531d1b851fcSZou Nan hai DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue); 1532d1b851fcSZou Nan hai 15330a3e67a4SJesse Barnes dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B; 1534ed4cb414SEric Anholt 1535bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) 1536f2b115e6SAdam Jackson return ironlake_irq_postinstall(dev); 1537036a4a7dSZhenyu Wang 15387c463586SKeith Packard /* Unmask the interrupts that we always want on. */ 15397c463586SKeith Packard dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX; 15408ee1c3dbSMatthew Garrett 15417c463586SKeith Packard dev_priv->pipestat[0] = 0; 15427c463586SKeith Packard dev_priv->pipestat[1] = 0; 15437c463586SKeith Packard 15445ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 1545c496fa1fSAdam Jackson /* Enable in IER... */ 1546c496fa1fSAdam Jackson enable_mask |= I915_DISPLAY_PORT_INTERRUPT; 1547c496fa1fSAdam Jackson /* and unmask in IMR */ 1548c496fa1fSAdam Jackson dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT; 1549c496fa1fSAdam Jackson } 1550c496fa1fSAdam Jackson 1551c496fa1fSAdam Jackson /* 1552c496fa1fSAdam Jackson * Enable some error detection, note the instruction error mask 1553c496fa1fSAdam Jackson * bit is reserved, so we leave it masked. 1554c496fa1fSAdam Jackson */ 1555c496fa1fSAdam Jackson if (IS_G4X(dev)) { 1556c496fa1fSAdam Jackson error_mask = ~(GM45_ERROR_PAGE_TABLE | 1557c496fa1fSAdam Jackson GM45_ERROR_MEM_PRIV | 1558c496fa1fSAdam Jackson GM45_ERROR_CP_PRIV | 1559c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1560c496fa1fSAdam Jackson } else { 1561c496fa1fSAdam Jackson error_mask = ~(I915_ERROR_PAGE_TABLE | 1562c496fa1fSAdam Jackson I915_ERROR_MEMORY_REFRESH); 1563c496fa1fSAdam Jackson } 1564c496fa1fSAdam Jackson I915_WRITE(EMR, error_mask); 1565c496fa1fSAdam Jackson 1566c496fa1fSAdam Jackson I915_WRITE(IMR, dev_priv->irq_mask_reg); 1567c496fa1fSAdam Jackson I915_WRITE(IER, enable_mask); 1568c496fa1fSAdam Jackson (void) I915_READ(IER); 1569c496fa1fSAdam Jackson 1570c496fa1fSAdam Jackson if (I915_HAS_HOTPLUG(dev)) { 15715ca58282SJesse Barnes u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); 15725ca58282SJesse Barnes 1573b01f2c3aSJesse Barnes /* Note HDMI and DP share bits */ 1574b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) 1575b01f2c3aSJesse Barnes hotplug_en |= HDMIB_HOTPLUG_INT_EN; 1576b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) 1577b01f2c3aSJesse Barnes hotplug_en |= HDMIC_HOTPLUG_INT_EN; 1578b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) 1579b01f2c3aSJesse Barnes hotplug_en |= HDMID_HOTPLUG_INT_EN; 1580b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS) 1581b01f2c3aSJesse Barnes hotplug_en |= SDVOC_HOTPLUG_INT_EN; 1582b01f2c3aSJesse Barnes if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS) 1583b01f2c3aSJesse Barnes hotplug_en |= SDVOB_HOTPLUG_INT_EN; 15842d1c9752SAndy Lutomirski if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { 1585b01f2c3aSJesse Barnes hotplug_en |= CRT_HOTPLUG_INT_EN; 15862d1c9752SAndy Lutomirski 15872d1c9752SAndy Lutomirski /* Programming the CRT detection parameters tends 15882d1c9752SAndy Lutomirski to generate a spurious hotplug event about three 15892d1c9752SAndy Lutomirski seconds later. So just do it once. 15902d1c9752SAndy Lutomirski */ 15912d1c9752SAndy Lutomirski if (IS_G4X(dev)) 15922d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; 15932d1c9752SAndy Lutomirski hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; 15942d1c9752SAndy Lutomirski } 15952d1c9752SAndy Lutomirski 1596b01f2c3aSJesse Barnes /* Ignore TV since it's buggy */ 1597b01f2c3aSJesse Barnes 15985ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); 15995ca58282SJesse Barnes } 16005ca58282SJesse Barnes 16013b617967SChris Wilson intel_opregion_enable_asle(dev); 16020a3e67a4SJesse Barnes 16030a3e67a4SJesse Barnes return 0; 1604c0e09200SDave Airlie } 1605c0e09200SDave Airlie 1606f2b115e6SAdam Jackson static void ironlake_irq_uninstall(struct drm_device *dev) 1607036a4a7dSZhenyu Wang { 1608036a4a7dSZhenyu Wang drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1609036a4a7dSZhenyu Wang I915_WRITE(HWSTAM, 0xffffffff); 1610036a4a7dSZhenyu Wang 1611036a4a7dSZhenyu Wang I915_WRITE(DEIMR, 0xffffffff); 1612036a4a7dSZhenyu Wang I915_WRITE(DEIER, 0x0); 1613036a4a7dSZhenyu Wang I915_WRITE(DEIIR, I915_READ(DEIIR)); 1614036a4a7dSZhenyu Wang 1615036a4a7dSZhenyu Wang I915_WRITE(GTIMR, 0xffffffff); 1616036a4a7dSZhenyu Wang I915_WRITE(GTIER, 0x0); 1617036a4a7dSZhenyu Wang I915_WRITE(GTIIR, I915_READ(GTIIR)); 1618036a4a7dSZhenyu Wang } 1619036a4a7dSZhenyu Wang 1620c0e09200SDave Airlie void i915_driver_irq_uninstall(struct drm_device * dev) 1621c0e09200SDave Airlie { 1622c0e09200SDave Airlie drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; 1623c0e09200SDave Airlie 1624c0e09200SDave Airlie if (!dev_priv) 1625c0e09200SDave Airlie return; 1626c0e09200SDave Airlie 16270a3e67a4SJesse Barnes dev_priv->vblank_pipe = 0; 16280a3e67a4SJesse Barnes 1629bad720ffSEric Anholt if (HAS_PCH_SPLIT(dev)) { 1630f2b115e6SAdam Jackson ironlake_irq_uninstall(dev); 1631036a4a7dSZhenyu Wang return; 1632036a4a7dSZhenyu Wang } 1633036a4a7dSZhenyu Wang 16345ca58282SJesse Barnes if (I915_HAS_HOTPLUG(dev)) { 16355ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_EN, 0); 16365ca58282SJesse Barnes I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); 16375ca58282SJesse Barnes } 16385ca58282SJesse Barnes 16390a3e67a4SJesse Barnes I915_WRITE(HWSTAM, 0xffffffff); 16407c463586SKeith Packard I915_WRITE(PIPEASTAT, 0); 16417c463586SKeith Packard I915_WRITE(PIPEBSTAT, 0); 16420a3e67a4SJesse Barnes I915_WRITE(IMR, 0xffffffff); 1643ed4cb414SEric Anholt I915_WRITE(IER, 0x0); 1644c0e09200SDave Airlie 16457c463586SKeith Packard I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff); 16467c463586SKeith Packard I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff); 16477c463586SKeith Packard I915_WRITE(IIR, I915_READ(IIR)); 1648c0e09200SDave Airlie } 1649