xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 29c6b0c5ee33d54ada586040eca2a258f0ce0650)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40e5868a31SEgbert Eich static const u32 hpd_ibx[] = {
41e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
42e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
46e5868a31SEgbert Eich };
47e5868a31SEgbert Eich 
48e5868a31SEgbert Eich static const u32 hpd_cpt[] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5073c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
56e5868a31SEgbert Eich static const u32 hpd_mask_i915[] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
58e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63e5868a31SEgbert Eich };
64e5868a31SEgbert Eich 
65704cfb87SDaniel Vetter static const u32 hpd_status_g4x[] = {
66e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72e5868a31SEgbert Eich };
73e5868a31SEgbert Eich 
74e5868a31SEgbert Eich static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81e5868a31SEgbert Eich };
82e5868a31SEgbert Eich 
835c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
84f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
855c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
865c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
875c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
885c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
895c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
905c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
915c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
925c502442SPaulo Zanoni } while (0)
935c502442SPaulo Zanoni 
94f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
95a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
965c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
97a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
985c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
995c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1005c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1015c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
102a9d356a6SPaulo Zanoni } while (0)
103a9d356a6SPaulo Zanoni 
104337ba017SPaulo Zanoni /*
105337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106337ba017SPaulo Zanoni  */
107337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
109337ba017SPaulo Zanoni 	if (val) { \
110337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111337ba017SPaulo Zanoni 		     (reg), val); \
112337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
113337ba017SPaulo Zanoni 		POSTING_READ(reg); \
114337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
115337ba017SPaulo Zanoni 		POSTING_READ(reg); \
116337ba017SPaulo Zanoni 	} \
117337ba017SPaulo Zanoni } while (0)
118337ba017SPaulo Zanoni 
11935079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
120337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
12135079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
12235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
12335079899SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IER(which)); \
12435079899SPaulo Zanoni } while (0)
12535079899SPaulo Zanoni 
12635079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
127337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
12835079899SPaulo Zanoni 	I915_WRITE(type##IMR, (imr_val)); \
12935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
13035079899SPaulo Zanoni 	POSTING_READ(type##IER); \
13135079899SPaulo Zanoni } while (0)
13235079899SPaulo Zanoni 
133036a4a7dSZhenyu Wang /* For display hotplug interrupt */
134995b6762SChris Wilson static void
1352d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
136036a4a7dSZhenyu Wang {
1374bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1384bc9d430SDaniel Vetter 
139730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
140c67a470bSPaulo Zanoni 		return;
141c67a470bSPaulo Zanoni 
1421ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1431ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1441ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1453143a2bfSChris Wilson 		POSTING_READ(DEIMR);
146036a4a7dSZhenyu Wang 	}
147036a4a7dSZhenyu Wang }
148036a4a7dSZhenyu Wang 
1490ff9800aSPaulo Zanoni static void
1502d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
151036a4a7dSZhenyu Wang {
1524bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1534bc9d430SDaniel Vetter 
154730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
155c67a470bSPaulo Zanoni 		return;
156c67a470bSPaulo Zanoni 
1571ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1581ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1591ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1603143a2bfSChris Wilson 		POSTING_READ(DEIMR);
161036a4a7dSZhenyu Wang 	}
162036a4a7dSZhenyu Wang }
163036a4a7dSZhenyu Wang 
16443eaea13SPaulo Zanoni /**
16543eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
16643eaea13SPaulo Zanoni  * @dev_priv: driver private
16743eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
16843eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
16943eaea13SPaulo Zanoni  */
17043eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
17143eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
17243eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
17343eaea13SPaulo Zanoni {
17443eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
17543eaea13SPaulo Zanoni 
176730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
177c67a470bSPaulo Zanoni 		return;
178c67a470bSPaulo Zanoni 
17943eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
18043eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
18143eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
18243eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
18343eaea13SPaulo Zanoni }
18443eaea13SPaulo Zanoni 
18543eaea13SPaulo Zanoni void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
18643eaea13SPaulo Zanoni {
18743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
18843eaea13SPaulo Zanoni }
18943eaea13SPaulo Zanoni 
19043eaea13SPaulo Zanoni void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
19143eaea13SPaulo Zanoni {
19243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
19343eaea13SPaulo Zanoni }
19443eaea13SPaulo Zanoni 
195edbfdb45SPaulo Zanoni /**
196edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
197edbfdb45SPaulo Zanoni   * @dev_priv: driver private
198edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
199edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
200edbfdb45SPaulo Zanoni   */
201edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
203edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
204edbfdb45SPaulo Zanoni {
205605cd25bSPaulo Zanoni 	uint32_t new_val;
206edbfdb45SPaulo Zanoni 
207edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
208edbfdb45SPaulo Zanoni 
209730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
210c67a470bSPaulo Zanoni 		return;
211c67a470bSPaulo Zanoni 
212605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
213f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
214f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
215f52ecbcfSPaulo Zanoni 
216605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
217605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
218605cd25bSPaulo Zanoni 		I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
219edbfdb45SPaulo Zanoni 		POSTING_READ(GEN6_PMIMR);
220edbfdb45SPaulo Zanoni 	}
221f52ecbcfSPaulo Zanoni }
222edbfdb45SPaulo Zanoni 
223edbfdb45SPaulo Zanoni void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
224edbfdb45SPaulo Zanoni {
225edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
226edbfdb45SPaulo Zanoni }
227edbfdb45SPaulo Zanoni 
228edbfdb45SPaulo Zanoni void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
229edbfdb45SPaulo Zanoni {
230edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, 0);
231edbfdb45SPaulo Zanoni }
232edbfdb45SPaulo Zanoni 
2338664281bSPaulo Zanoni static bool ivb_can_enable_err_int(struct drm_device *dev)
2348664281bSPaulo Zanoni {
2358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2368664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2378664281bSPaulo Zanoni 	enum pipe pipe;
2388664281bSPaulo Zanoni 
2394bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
2404bc9d430SDaniel Vetter 
2418664281bSPaulo Zanoni 	for_each_pipe(pipe) {
2428664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2438664281bSPaulo Zanoni 
2448664281bSPaulo Zanoni 		if (crtc->cpu_fifo_underrun_disabled)
2458664281bSPaulo Zanoni 			return false;
2468664281bSPaulo Zanoni 	}
2478664281bSPaulo Zanoni 
2488664281bSPaulo Zanoni 	return true;
2498664281bSPaulo Zanoni }
2508664281bSPaulo Zanoni 
2510961021aSBen Widawsky /**
2520961021aSBen Widawsky   * bdw_update_pm_irq - update GT interrupt 2
2530961021aSBen Widawsky   * @dev_priv: driver private
2540961021aSBen Widawsky   * @interrupt_mask: mask of interrupt bits to update
2550961021aSBen Widawsky   * @enabled_irq_mask: mask of interrupt bits to enable
2560961021aSBen Widawsky   *
2570961021aSBen Widawsky   * Copied from the snb function, updated with relevant register offsets
2580961021aSBen Widawsky   */
2590961021aSBen Widawsky static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
2600961021aSBen Widawsky 			      uint32_t interrupt_mask,
2610961021aSBen Widawsky 			      uint32_t enabled_irq_mask)
2620961021aSBen Widawsky {
2630961021aSBen Widawsky 	uint32_t new_val;
2640961021aSBen Widawsky 
2650961021aSBen Widawsky 	assert_spin_locked(&dev_priv->irq_lock);
2660961021aSBen Widawsky 
2670961021aSBen Widawsky 	if (WARN_ON(dev_priv->pm.irqs_disabled))
2680961021aSBen Widawsky 		return;
2690961021aSBen Widawsky 
2700961021aSBen Widawsky 	new_val = dev_priv->pm_irq_mask;
2710961021aSBen Widawsky 	new_val &= ~interrupt_mask;
2720961021aSBen Widawsky 	new_val |= (~enabled_irq_mask & interrupt_mask);
2730961021aSBen Widawsky 
2740961021aSBen Widawsky 	if (new_val != dev_priv->pm_irq_mask) {
2750961021aSBen Widawsky 		dev_priv->pm_irq_mask = new_val;
2760961021aSBen Widawsky 		I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
2770961021aSBen Widawsky 		POSTING_READ(GEN8_GT_IMR(2));
2780961021aSBen Widawsky 	}
2790961021aSBen Widawsky }
2800961021aSBen Widawsky 
2810961021aSBen Widawsky void bdw_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2820961021aSBen Widawsky {
2830961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, mask);
2840961021aSBen Widawsky }
2850961021aSBen Widawsky 
2860961021aSBen Widawsky void bdw_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
2870961021aSBen Widawsky {
2880961021aSBen Widawsky 	bdw_update_pm_irq(dev_priv, mask, 0);
2890961021aSBen Widawsky }
2900961021aSBen Widawsky 
2918664281bSPaulo Zanoni static bool cpt_can_enable_serr_int(struct drm_device *dev)
2928664281bSPaulo Zanoni {
2938664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2948664281bSPaulo Zanoni 	enum pipe pipe;
2958664281bSPaulo Zanoni 	struct intel_crtc *crtc;
2968664281bSPaulo Zanoni 
297fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
298fee884edSDaniel Vetter 
2998664281bSPaulo Zanoni 	for_each_pipe(pipe) {
3008664281bSPaulo Zanoni 		crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
3018664281bSPaulo Zanoni 
3028664281bSPaulo Zanoni 		if (crtc->pch_fifo_underrun_disabled)
3038664281bSPaulo Zanoni 			return false;
3048664281bSPaulo Zanoni 	}
3058664281bSPaulo Zanoni 
3068664281bSPaulo Zanoni 	return true;
3078664281bSPaulo Zanoni }
3088664281bSPaulo Zanoni 
30956b80e1fSVille Syrjälä void i9xx_check_fifo_underruns(struct drm_device *dev)
31056b80e1fSVille Syrjälä {
31156b80e1fSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
31256b80e1fSVille Syrjälä 	struct intel_crtc *crtc;
31356b80e1fSVille Syrjälä 	unsigned long flags;
31456b80e1fSVille Syrjälä 
31556b80e1fSVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
31656b80e1fSVille Syrjälä 
31756b80e1fSVille Syrjälä 	for_each_intel_crtc(dev, crtc) {
31856b80e1fSVille Syrjälä 		u32 reg = PIPESTAT(crtc->pipe);
31956b80e1fSVille Syrjälä 		u32 pipestat;
32056b80e1fSVille Syrjälä 
32156b80e1fSVille Syrjälä 		if (crtc->cpu_fifo_underrun_disabled)
32256b80e1fSVille Syrjälä 			continue;
32356b80e1fSVille Syrjälä 
32456b80e1fSVille Syrjälä 		pipestat = I915_READ(reg) & 0xffff0000;
32556b80e1fSVille Syrjälä 		if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
32656b80e1fSVille Syrjälä 			continue;
32756b80e1fSVille Syrjälä 
32856b80e1fSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
32956b80e1fSVille Syrjälä 		POSTING_READ(reg);
33056b80e1fSVille Syrjälä 
33156b80e1fSVille Syrjälä 		DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
33256b80e1fSVille Syrjälä 	}
33356b80e1fSVille Syrjälä 
33456b80e1fSVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
33556b80e1fSVille Syrjälä }
33656b80e1fSVille Syrjälä 
337e69abff0SVille Syrjälä static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
338e69abff0SVille Syrjälä 					     enum pipe pipe, bool enable)
3392d9d2b0bSVille Syrjälä {
3402d9d2b0bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
3412d9d2b0bSVille Syrjälä 	u32 reg = PIPESTAT(pipe);
342e69abff0SVille Syrjälä 	u32 pipestat = I915_READ(reg) & 0xffff0000;
3432d9d2b0bSVille Syrjälä 
3442d9d2b0bSVille Syrjälä 	assert_spin_locked(&dev_priv->irq_lock);
3452d9d2b0bSVille Syrjälä 
346e69abff0SVille Syrjälä 	if (enable) {
3472d9d2b0bSVille Syrjälä 		I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
3482d9d2b0bSVille Syrjälä 		POSTING_READ(reg);
349e69abff0SVille Syrjälä 	} else {
350e69abff0SVille Syrjälä 		if (pipestat & PIPE_FIFO_UNDERRUN_STATUS)
351e69abff0SVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
352e69abff0SVille Syrjälä 	}
3532d9d2b0bSVille Syrjälä }
3542d9d2b0bSVille Syrjälä 
3558664281bSPaulo Zanoni static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
3568664281bSPaulo Zanoni 						 enum pipe pipe, bool enable)
3578664281bSPaulo Zanoni {
3588664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3598664281bSPaulo Zanoni 	uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
3608664281bSPaulo Zanoni 					  DE_PIPEB_FIFO_UNDERRUN;
3618664281bSPaulo Zanoni 
3628664281bSPaulo Zanoni 	if (enable)
3638664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, bit);
3648664281bSPaulo Zanoni 	else
3658664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, bit);
3668664281bSPaulo Zanoni }
3678664281bSPaulo Zanoni 
3688664281bSPaulo Zanoni static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
3697336df65SDaniel Vetter 						  enum pipe pipe, bool enable)
3708664281bSPaulo Zanoni {
3718664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3728664281bSPaulo Zanoni 	if (enable) {
3737336df65SDaniel Vetter 		I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
3747336df65SDaniel Vetter 
3758664281bSPaulo Zanoni 		if (!ivb_can_enable_err_int(dev))
3768664281bSPaulo Zanoni 			return;
3778664281bSPaulo Zanoni 
3788664281bSPaulo Zanoni 		ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
3798664281bSPaulo Zanoni 	} else {
3808664281bSPaulo Zanoni 		ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
3817336df65SDaniel Vetter 
382*29c6b0c5SVille Syrjälä 		if (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
383823c6909SVille Syrjälä 			DRM_ERROR("uncleared fifo underrun on pipe %c\n",
3847336df65SDaniel Vetter 				  pipe_name(pipe));
3857336df65SDaniel Vetter 		}
3868664281bSPaulo Zanoni 	}
3878664281bSPaulo Zanoni }
3888664281bSPaulo Zanoni 
38938d83c96SDaniel Vetter static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
39038d83c96SDaniel Vetter 						  enum pipe pipe, bool enable)
39138d83c96SDaniel Vetter {
39238d83c96SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
39338d83c96SDaniel Vetter 
39438d83c96SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
39538d83c96SDaniel Vetter 
39638d83c96SDaniel Vetter 	if (enable)
39738d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
39838d83c96SDaniel Vetter 	else
39938d83c96SDaniel Vetter 		dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
40038d83c96SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
40138d83c96SDaniel Vetter 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
40238d83c96SDaniel Vetter }
40338d83c96SDaniel Vetter 
404fee884edSDaniel Vetter /**
405fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
406fee884edSDaniel Vetter  * @dev_priv: driver private
407fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
408fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
409fee884edSDaniel Vetter  */
410fee884edSDaniel Vetter static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
411fee884edSDaniel Vetter 					 uint32_t interrupt_mask,
412fee884edSDaniel Vetter 					 uint32_t enabled_irq_mask)
413fee884edSDaniel Vetter {
414fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
415fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
416fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
417fee884edSDaniel Vetter 
418fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
419fee884edSDaniel Vetter 
420730488b2SPaulo Zanoni 	if (WARN_ON(dev_priv->pm.irqs_disabled))
421c67a470bSPaulo Zanoni 		return;
422c67a470bSPaulo Zanoni 
423fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
424fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
425fee884edSDaniel Vetter }
426fee884edSDaniel Vetter #define ibx_enable_display_interrupt(dev_priv, bits) \
427fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), (bits))
428fee884edSDaniel Vetter #define ibx_disable_display_interrupt(dev_priv, bits) \
429fee884edSDaniel Vetter 	ibx_display_interrupt_update((dev_priv), (bits), 0)
430fee884edSDaniel Vetter 
431de28075dSDaniel Vetter static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
432de28075dSDaniel Vetter 					    enum transcoder pch_transcoder,
4338664281bSPaulo Zanoni 					    bool enable)
4348664281bSPaulo Zanoni {
4358664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
436de28075dSDaniel Vetter 	uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
437de28075dSDaniel Vetter 		       SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
4388664281bSPaulo Zanoni 
4398664281bSPaulo Zanoni 	if (enable)
440fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, bit);
4418664281bSPaulo Zanoni 	else
442fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, bit);
4438664281bSPaulo Zanoni }
4448664281bSPaulo Zanoni 
4458664281bSPaulo Zanoni static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
4468664281bSPaulo Zanoni 					    enum transcoder pch_transcoder,
4478664281bSPaulo Zanoni 					    bool enable)
4488664281bSPaulo Zanoni {
4498664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4508664281bSPaulo Zanoni 
4518664281bSPaulo Zanoni 	if (enable) {
4521dd246fbSDaniel Vetter 		I915_WRITE(SERR_INT,
4531dd246fbSDaniel Vetter 			   SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
4541dd246fbSDaniel Vetter 
4558664281bSPaulo Zanoni 		if (!cpt_can_enable_serr_int(dev))
4568664281bSPaulo Zanoni 			return;
4578664281bSPaulo Zanoni 
458fee884edSDaniel Vetter 		ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4598664281bSPaulo Zanoni 	} else {
460fee884edSDaniel Vetter 		ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
4611dd246fbSDaniel Vetter 
462*29c6b0c5SVille Syrjälä 		if (I915_READ(SERR_INT) & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
463823c6909SVille Syrjälä 			DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
4641dd246fbSDaniel Vetter 				  transcoder_name(pch_transcoder));
4651dd246fbSDaniel Vetter 		}
4668664281bSPaulo Zanoni 	}
4678664281bSPaulo Zanoni }
4688664281bSPaulo Zanoni 
4698664281bSPaulo Zanoni /**
4708664281bSPaulo Zanoni  * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
4718664281bSPaulo Zanoni  * @dev: drm device
4728664281bSPaulo Zanoni  * @pipe: pipe
4738664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
4748664281bSPaulo Zanoni  *
4758664281bSPaulo Zanoni  * This function makes us disable or enable CPU fifo underruns for a specific
4768664281bSPaulo Zanoni  * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
4778664281bSPaulo Zanoni  * reporting for one pipe may also disable all the other CPU error interruts for
4788664281bSPaulo Zanoni  * the other pipes, due to the fact that there's just one interrupt mask/enable
4798664281bSPaulo Zanoni  * bit for all the pipes.
4808664281bSPaulo Zanoni  *
4818664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
4828664281bSPaulo Zanoni  */
483c5ab3bc0SDaniel Vetter static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
4848664281bSPaulo Zanoni 						    enum pipe pipe, bool enable)
4858664281bSPaulo Zanoni {
4868664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4878664281bSPaulo Zanoni 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
4888664281bSPaulo Zanoni 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4898664281bSPaulo Zanoni 	bool ret;
4908664281bSPaulo Zanoni 
49177961eb9SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
49277961eb9SImre Deak 
4938664281bSPaulo Zanoni 	ret = !intel_crtc->cpu_fifo_underrun_disabled;
4948664281bSPaulo Zanoni 
4958664281bSPaulo Zanoni 	if (enable == ret)
4968664281bSPaulo Zanoni 		goto done;
4978664281bSPaulo Zanoni 
4988664281bSPaulo Zanoni 	intel_crtc->cpu_fifo_underrun_disabled = !enable;
4998664281bSPaulo Zanoni 
500e69abff0SVille Syrjälä 	if (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
501e69abff0SVille Syrjälä 		i9xx_set_fifo_underrun_reporting(dev, pipe, enable);
5022d9d2b0bSVille Syrjälä 	else if (IS_GEN5(dev) || IS_GEN6(dev))
5038664281bSPaulo Zanoni 		ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
5048664281bSPaulo Zanoni 	else if (IS_GEN7(dev))
5057336df65SDaniel Vetter 		ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
50638d83c96SDaniel Vetter 	else if (IS_GEN8(dev))
50738d83c96SDaniel Vetter 		broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
5088664281bSPaulo Zanoni 
5098664281bSPaulo Zanoni done:
510f88d42f1SImre Deak 	return ret;
511f88d42f1SImre Deak }
512f88d42f1SImre Deak 
513f88d42f1SImre Deak bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
514f88d42f1SImre Deak 					   enum pipe pipe, bool enable)
515f88d42f1SImre Deak {
516f88d42f1SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
517f88d42f1SImre Deak 	unsigned long flags;
518f88d42f1SImre Deak 	bool ret;
519f88d42f1SImre Deak 
520f88d42f1SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
521f88d42f1SImre Deak 	ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
5228664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
523f88d42f1SImre Deak 
5248664281bSPaulo Zanoni 	return ret;
5258664281bSPaulo Zanoni }
5268664281bSPaulo Zanoni 
52791d181ddSImre Deak static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
52891d181ddSImre Deak 						  enum pipe pipe)
52991d181ddSImre Deak {
53091d181ddSImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
53191d181ddSImre Deak 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
53291d181ddSImre Deak 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
53391d181ddSImre Deak 
53491d181ddSImre Deak 	return !intel_crtc->cpu_fifo_underrun_disabled;
53591d181ddSImre Deak }
53691d181ddSImre Deak 
5378664281bSPaulo Zanoni /**
5388664281bSPaulo Zanoni  * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
5398664281bSPaulo Zanoni  * @dev: drm device
5408664281bSPaulo Zanoni  * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
5418664281bSPaulo Zanoni  * @enable: true if we want to report FIFO underrun errors, false otherwise
5428664281bSPaulo Zanoni  *
5438664281bSPaulo Zanoni  * This function makes us disable or enable PCH fifo underruns for a specific
5448664281bSPaulo Zanoni  * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
5458664281bSPaulo Zanoni  * underrun reporting for one transcoder may also disable all the other PCH
5468664281bSPaulo Zanoni  * error interruts for the other transcoders, due to the fact that there's just
5478664281bSPaulo Zanoni  * one interrupt mask/enable bit for all the transcoders.
5488664281bSPaulo Zanoni  *
5498664281bSPaulo Zanoni  * Returns the previous state of underrun reporting.
5508664281bSPaulo Zanoni  */
5518664281bSPaulo Zanoni bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
5528664281bSPaulo Zanoni 					   enum transcoder pch_transcoder,
5538664281bSPaulo Zanoni 					   bool enable)
5548664281bSPaulo Zanoni {
5558664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
556de28075dSDaniel Vetter 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
557de28075dSDaniel Vetter 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5588664281bSPaulo Zanoni 	unsigned long flags;
5598664281bSPaulo Zanoni 	bool ret;
5608664281bSPaulo Zanoni 
561de28075dSDaniel Vetter 	/*
562de28075dSDaniel Vetter 	 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
563de28075dSDaniel Vetter 	 * has only one pch transcoder A that all pipes can use. To avoid racy
564de28075dSDaniel Vetter 	 * pch transcoder -> pipe lookups from interrupt code simply store the
565de28075dSDaniel Vetter 	 * underrun statistics in crtc A. Since we never expose this anywhere
566de28075dSDaniel Vetter 	 * nor use it outside of the fifo underrun code here using the "wrong"
567de28075dSDaniel Vetter 	 * crtc on LPT won't cause issues.
568de28075dSDaniel Vetter 	 */
5698664281bSPaulo Zanoni 
5708664281bSPaulo Zanoni 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
5718664281bSPaulo Zanoni 
5728664281bSPaulo Zanoni 	ret = !intel_crtc->pch_fifo_underrun_disabled;
5738664281bSPaulo Zanoni 
5748664281bSPaulo Zanoni 	if (enable == ret)
5758664281bSPaulo Zanoni 		goto done;
5768664281bSPaulo Zanoni 
5778664281bSPaulo Zanoni 	intel_crtc->pch_fifo_underrun_disabled = !enable;
5788664281bSPaulo Zanoni 
5798664281bSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
580de28075dSDaniel Vetter 		ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5818664281bSPaulo Zanoni 	else
5828664281bSPaulo Zanoni 		cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
5838664281bSPaulo Zanoni 
5848664281bSPaulo Zanoni done:
5858664281bSPaulo Zanoni 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
5868664281bSPaulo Zanoni 	return ret;
5878664281bSPaulo Zanoni }
5888664281bSPaulo Zanoni 
5898664281bSPaulo Zanoni 
590b5ea642aSDaniel Vetter static void
591755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
592755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
5937c463586SKeith Packard {
5949db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
595755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
5967c463586SKeith Packard 
597b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
598b79480baSDaniel Vetter 
59904feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
60004feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
60104feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
60204feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
603755e9019SImre Deak 		return;
604755e9019SImre Deak 
605755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
60646c06a30SVille Syrjälä 		return;
60746c06a30SVille Syrjälä 
60891d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
60991d181ddSImre Deak 
6107c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
611755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
61246c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6133143a2bfSChris Wilson 	POSTING_READ(reg);
6147c463586SKeith Packard }
6157c463586SKeith Packard 
616b5ea642aSDaniel Vetter static void
617755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
618755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
6197c463586SKeith Packard {
6209db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
621755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
6227c463586SKeith Packard 
623b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
624b79480baSDaniel Vetter 
62504feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
62604feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
62704feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
62804feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
62946c06a30SVille Syrjälä 		return;
63046c06a30SVille Syrjälä 
631755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
632755e9019SImre Deak 		return;
633755e9019SImre Deak 
63491d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
63591d181ddSImre Deak 
636755e9019SImre Deak 	pipestat &= ~enable_mask;
63746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
6383143a2bfSChris Wilson 	POSTING_READ(reg);
6397c463586SKeith Packard }
6407c463586SKeith Packard 
64110c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
64210c59c51SImre Deak {
64310c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
64410c59c51SImre Deak 
64510c59c51SImre Deak 	/*
646724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
647724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
64810c59c51SImre Deak 	 */
64910c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
65010c59c51SImre Deak 		return 0;
651724a6905SVille Syrjälä 	/*
652724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
653724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
654724a6905SVille Syrjälä 	 */
655724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
656724a6905SVille Syrjälä 		return 0;
65710c59c51SImre Deak 
65810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
65910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
66010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
66110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
66210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
66310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
66410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
66510c59c51SImre Deak 
66610c59c51SImre Deak 	return enable_mask;
66710c59c51SImre Deak }
66810c59c51SImre Deak 
669755e9019SImre Deak void
670755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
671755e9019SImre Deak 		     u32 status_mask)
672755e9019SImre Deak {
673755e9019SImre Deak 	u32 enable_mask;
674755e9019SImre Deak 
67510c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
67610c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
67710c59c51SImre Deak 							   status_mask);
67810c59c51SImre Deak 	else
679755e9019SImre Deak 		enable_mask = status_mask << 16;
680755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
681755e9019SImre Deak }
682755e9019SImre Deak 
683755e9019SImre Deak void
684755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
685755e9019SImre Deak 		      u32 status_mask)
686755e9019SImre Deak {
687755e9019SImre Deak 	u32 enable_mask;
688755e9019SImre Deak 
68910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
69010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
69110c59c51SImre Deak 							   status_mask);
69210c59c51SImre Deak 	else
693755e9019SImre Deak 		enable_mask = status_mask << 16;
694755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
695755e9019SImre Deak }
696755e9019SImre Deak 
697c0e09200SDave Airlie /**
698f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
69901c66889SZhao Yakui  */
700f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
70101c66889SZhao Yakui {
7022d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7031ec14ad3SChris Wilson 	unsigned long irqflags;
7041ec14ad3SChris Wilson 
705f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
706f49e38ddSJani Nikula 		return;
707f49e38ddSJani Nikula 
7081ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
70901c66889SZhao Yakui 
710755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
711a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
7123b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
713755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
7141ec14ad3SChris Wilson 
7151ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
71601c66889SZhao Yakui }
71701c66889SZhao Yakui 
71801c66889SZhao Yakui /**
7190a3e67a4SJesse Barnes  * i915_pipe_enabled - check if a pipe is enabled
7200a3e67a4SJesse Barnes  * @dev: DRM device
7210a3e67a4SJesse Barnes  * @pipe: pipe to check
7220a3e67a4SJesse Barnes  *
7230a3e67a4SJesse Barnes  * Reading certain registers when the pipe is disabled can hang the chip.
7240a3e67a4SJesse Barnes  * Use this routine to make sure the PLL is running and the pipe is active
7250a3e67a4SJesse Barnes  * before reading such registers if unsure.
7260a3e67a4SJesse Barnes  */
7270a3e67a4SJesse Barnes static int
7280a3e67a4SJesse Barnes i915_pipe_enabled(struct drm_device *dev, int pipe)
7290a3e67a4SJesse Barnes {
7302d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
731702e7a56SPaulo Zanoni 
732a01025afSDaniel Vetter 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
733a01025afSDaniel Vetter 		/* Locking is horribly broken here, but whatever. */
734a01025afSDaniel Vetter 		struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
735a01025afSDaniel Vetter 		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
73671f8ba6bSPaulo Zanoni 
737a01025afSDaniel Vetter 		return intel_crtc->active;
738a01025afSDaniel Vetter 	} else {
739a01025afSDaniel Vetter 		return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
740a01025afSDaniel Vetter 	}
7410a3e67a4SJesse Barnes }
7420a3e67a4SJesse Barnes 
7434cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
7444cdb83ecSVille Syrjälä {
7454cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
7464cdb83ecSVille Syrjälä 	return 0;
7474cdb83ecSVille Syrjälä }
7484cdb83ecSVille Syrjälä 
74942f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
75042f52ef8SKeith Packard  * we use as a pipe index
75142f52ef8SKeith Packard  */
752f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
7530a3e67a4SJesse Barnes {
7542d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
7550a3e67a4SJesse Barnes 	unsigned long high_frame;
7560a3e67a4SJesse Barnes 	unsigned long low_frame;
757391f75e2SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start;
7580a3e67a4SJesse Barnes 
7590a3e67a4SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
76044d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
7619db4a9c7SJesse Barnes 				"pipe %c\n", pipe_name(pipe));
7620a3e67a4SJesse Barnes 		return 0;
7630a3e67a4SJesse Barnes 	}
7640a3e67a4SJesse Barnes 
765391f75e2SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
766391f75e2SVille Syrjälä 		struct intel_crtc *intel_crtc =
767391f75e2SVille Syrjälä 			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
768391f75e2SVille Syrjälä 		const struct drm_display_mode *mode =
769391f75e2SVille Syrjälä 			&intel_crtc->config.adjusted_mode;
770391f75e2SVille Syrjälä 
771391f75e2SVille Syrjälä 		vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
772391f75e2SVille Syrjälä 	} else {
773a2d213ddSDaniel Vetter 		enum transcoder cpu_transcoder = (enum transcoder) pipe;
774391f75e2SVille Syrjälä 		u32 htotal;
775391f75e2SVille Syrjälä 
776391f75e2SVille Syrjälä 		htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
777391f75e2SVille Syrjälä 		vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
778391f75e2SVille Syrjälä 
779391f75e2SVille Syrjälä 		vbl_start *= htotal;
780391f75e2SVille Syrjälä 	}
781391f75e2SVille Syrjälä 
7829db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
7839db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
7845eddb70bSChris Wilson 
7850a3e67a4SJesse Barnes 	/*
7860a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
7870a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
7880a3e67a4SJesse Barnes 	 * register.
7890a3e67a4SJesse Barnes 	 */
7900a3e67a4SJesse Barnes 	do {
7915eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
792391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
7935eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
7940a3e67a4SJesse Barnes 	} while (high1 != high2);
7950a3e67a4SJesse Barnes 
7965eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
797391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
7985eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
799391f75e2SVille Syrjälä 
800391f75e2SVille Syrjälä 	/*
801391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
802391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
803391f75e2SVille Syrjälä 	 * counter against vblank start.
804391f75e2SVille Syrjälä 	 */
805edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
8060a3e67a4SJesse Barnes }
8070a3e67a4SJesse Barnes 
808f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
8099880b7a5SJesse Barnes {
8102d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
8119db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
8129880b7a5SJesse Barnes 
8139880b7a5SJesse Barnes 	if (!i915_pipe_enabled(dev, pipe)) {
81444d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
8159db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8169880b7a5SJesse Barnes 		return 0;
8179880b7a5SJesse Barnes 	}
8189880b7a5SJesse Barnes 
8199880b7a5SJesse Barnes 	return I915_READ(reg);
8209880b7a5SJesse Barnes }
8219880b7a5SJesse Barnes 
822ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
823ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
824ad3543edSMario Kleiner 
825a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
826a225f079SVille Syrjälä {
827a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
828a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
829a225f079SVille Syrjälä 	const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
830a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
831a225f079SVille Syrjälä 	int vtotal = mode->crtc_vtotal;
832a225f079SVille Syrjälä 	int position;
833a225f079SVille Syrjälä 
834a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
835a225f079SVille Syrjälä 		vtotal /= 2;
836a225f079SVille Syrjälä 
837a225f079SVille Syrjälä 	if (IS_GEN2(dev))
838a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
839a225f079SVille Syrjälä 	else
840a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
841a225f079SVille Syrjälä 
842a225f079SVille Syrjälä 	/*
843a225f079SVille Syrjälä 	 * Scanline counter increments at leading edge of hsync, and
844a225f079SVille Syrjälä 	 * it starts counting from vtotal-1 on the first active line.
845a225f079SVille Syrjälä 	 * That means the scanline counter value is always one less
846a225f079SVille Syrjälä 	 * than what we would expect. Ie. just after start of vblank,
847a225f079SVille Syrjälä 	 * which also occurs at start of hsync (on the last active line),
848a225f079SVille Syrjälä 	 * the scanline counter will read vblank_start-1.
849a225f079SVille Syrjälä 	 */
850a225f079SVille Syrjälä 	return (position + 1) % vtotal;
851a225f079SVille Syrjälä }
852a225f079SVille Syrjälä 
853f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
854abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
855abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
8560af7e4dfSMario Kleiner {
857c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
858c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
859c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
860c2baf4b7SVille Syrjälä 	const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
8613aa18df8SVille Syrjälä 	int position;
86278e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
8630af7e4dfSMario Kleiner 	bool in_vbl = true;
8640af7e4dfSMario Kleiner 	int ret = 0;
865ad3543edSMario Kleiner 	unsigned long irqflags;
8660af7e4dfSMario Kleiner 
867c2baf4b7SVille Syrjälä 	if (!intel_crtc->active) {
8680af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
8699db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
8700af7e4dfSMario Kleiner 		return 0;
8710af7e4dfSMario Kleiner 	}
8720af7e4dfSMario Kleiner 
873c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
87478e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
875c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
876c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
877c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
8780af7e4dfSMario Kleiner 
879d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
880d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
881d31faf65SVille Syrjälä 		vbl_end /= 2;
882d31faf65SVille Syrjälä 		vtotal /= 2;
883d31faf65SVille Syrjälä 	}
884d31faf65SVille Syrjälä 
885c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
886c2baf4b7SVille Syrjälä 
887ad3543edSMario Kleiner 	/*
888ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
889ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
890ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
891ad3543edSMario Kleiner 	 */
892ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
893ad3543edSMario Kleiner 
894ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
895ad3543edSMario Kleiner 
896ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
897ad3543edSMario Kleiner 	if (stime)
898ad3543edSMario Kleiner 		*stime = ktime_get();
899ad3543edSMario Kleiner 
9007c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9010af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
9020af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
9030af7e4dfSMario Kleiner 		 */
904a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
9050af7e4dfSMario Kleiner 	} else {
9060af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
9070af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
9080af7e4dfSMario Kleiner 		 * scanout position.
9090af7e4dfSMario Kleiner 		 */
910ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
9110af7e4dfSMario Kleiner 
9123aa18df8SVille Syrjälä 		/* convert to pixel counts */
9133aa18df8SVille Syrjälä 		vbl_start *= htotal;
9143aa18df8SVille Syrjälä 		vbl_end *= htotal;
9153aa18df8SVille Syrjälä 		vtotal *= htotal;
91678e8fc6bSVille Syrjälä 
91778e8fc6bSVille Syrjälä 		/*
91878e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
91978e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
92078e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
92178e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
92278e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
92378e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
92478e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
92578e8fc6bSVille Syrjälä 		 */
92678e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
9273aa18df8SVille Syrjälä 	}
9283aa18df8SVille Syrjälä 
929ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
930ad3543edSMario Kleiner 	if (etime)
931ad3543edSMario Kleiner 		*etime = ktime_get();
932ad3543edSMario Kleiner 
933ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
934ad3543edSMario Kleiner 
935ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
936ad3543edSMario Kleiner 
9373aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
9383aa18df8SVille Syrjälä 
9393aa18df8SVille Syrjälä 	/*
9403aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
9413aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
9423aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
9433aa18df8SVille Syrjälä 	 * up since vbl_end.
9443aa18df8SVille Syrjälä 	 */
9453aa18df8SVille Syrjälä 	if (position >= vbl_start)
9463aa18df8SVille Syrjälä 		position -= vbl_end;
9473aa18df8SVille Syrjälä 	else
9483aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
9493aa18df8SVille Syrjälä 
9507c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
9513aa18df8SVille Syrjälä 		*vpos = position;
9523aa18df8SVille Syrjälä 		*hpos = 0;
9533aa18df8SVille Syrjälä 	} else {
9540af7e4dfSMario Kleiner 		*vpos = position / htotal;
9550af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
9560af7e4dfSMario Kleiner 	}
9570af7e4dfSMario Kleiner 
9580af7e4dfSMario Kleiner 	/* In vblank? */
9590af7e4dfSMario Kleiner 	if (in_vbl)
9600af7e4dfSMario Kleiner 		ret |= DRM_SCANOUTPOS_INVBL;
9610af7e4dfSMario Kleiner 
9620af7e4dfSMario Kleiner 	return ret;
9630af7e4dfSMario Kleiner }
9640af7e4dfSMario Kleiner 
965a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
966a225f079SVille Syrjälä {
967a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
968a225f079SVille Syrjälä 	unsigned long irqflags;
969a225f079SVille Syrjälä 	int position;
970a225f079SVille Syrjälä 
971a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
972a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
973a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
974a225f079SVille Syrjälä 
975a225f079SVille Syrjälä 	return position;
976a225f079SVille Syrjälä }
977a225f079SVille Syrjälä 
978f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
9790af7e4dfSMario Kleiner 			      int *max_error,
9800af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
9810af7e4dfSMario Kleiner 			      unsigned flags)
9820af7e4dfSMario Kleiner {
9834041b853SChris Wilson 	struct drm_crtc *crtc;
9840af7e4dfSMario Kleiner 
9857eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
9864041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9870af7e4dfSMario Kleiner 		return -EINVAL;
9880af7e4dfSMario Kleiner 	}
9890af7e4dfSMario Kleiner 
9900af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
9914041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
9924041b853SChris Wilson 	if (crtc == NULL) {
9934041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
9944041b853SChris Wilson 		return -EINVAL;
9954041b853SChris Wilson 	}
9964041b853SChris Wilson 
9974041b853SChris Wilson 	if (!crtc->enabled) {
9984041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
9994041b853SChris Wilson 		return -EBUSY;
10004041b853SChris Wilson 	}
10010af7e4dfSMario Kleiner 
10020af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
10034041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
10044041b853SChris Wilson 						     vblank_time, flags,
10057da903efSVille Syrjälä 						     crtc,
10067da903efSVille Syrjälä 						     &to_intel_crtc(crtc)->config.adjusted_mode);
10070af7e4dfSMario Kleiner }
10080af7e4dfSMario Kleiner 
100967c347ffSJani Nikula static bool intel_hpd_irq_event(struct drm_device *dev,
101067c347ffSJani Nikula 				struct drm_connector *connector)
1011321a1b30SEgbert Eich {
1012321a1b30SEgbert Eich 	enum drm_connector_status old_status;
1013321a1b30SEgbert Eich 
1014321a1b30SEgbert Eich 	WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1015321a1b30SEgbert Eich 	old_status = connector->status;
1016321a1b30SEgbert Eich 
1017321a1b30SEgbert Eich 	connector->status = connector->funcs->detect(connector, false);
101867c347ffSJani Nikula 	if (old_status == connector->status)
101967c347ffSJani Nikula 		return false;
102067c347ffSJani Nikula 
102167c347ffSJani Nikula 	DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
1022321a1b30SEgbert Eich 		      connector->base.id,
1023321a1b30SEgbert Eich 		      drm_get_connector_name(connector),
102467c347ffSJani Nikula 		      drm_get_connector_status_name(old_status),
102567c347ffSJani Nikula 		      drm_get_connector_status_name(connector->status));
102667c347ffSJani Nikula 
102767c347ffSJani Nikula 	return true;
1028321a1b30SEgbert Eich }
1029321a1b30SEgbert Eich 
10305ca58282SJesse Barnes /*
10315ca58282SJesse Barnes  * Handle hotplug events outside the interrupt handler proper.
10325ca58282SJesse Barnes  */
1033ac4c16c5SEgbert Eich #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1034ac4c16c5SEgbert Eich 
10355ca58282SJesse Barnes static void i915_hotplug_work_func(struct work_struct *work)
10365ca58282SJesse Barnes {
10372d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10382d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, hotplug_work);
10395ca58282SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
1040c31c4ba3SKeith Packard 	struct drm_mode_config *mode_config = &dev->mode_config;
1041cd569aedSEgbert Eich 	struct intel_connector *intel_connector;
1042cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
1043cd569aedSEgbert Eich 	struct drm_connector *connector;
1044cd569aedSEgbert Eich 	unsigned long irqflags;
1045cd569aedSEgbert Eich 	bool hpd_disabled = false;
1046321a1b30SEgbert Eich 	bool changed = false;
1047142e2398SEgbert Eich 	u32 hpd_event_bits;
10485ca58282SJesse Barnes 
104952d7ecedSDaniel Vetter 	/* HPD irq before everything is fully set up. */
105052d7ecedSDaniel Vetter 	if (!dev_priv->enable_hotplug_processing)
105152d7ecedSDaniel Vetter 		return;
105252d7ecedSDaniel Vetter 
1053a65e34c7SKeith Packard 	mutex_lock(&mode_config->mutex);
1054e67189abSJesse Barnes 	DRM_DEBUG_KMS("running encoder hotplug functions\n");
1055e67189abSJesse Barnes 
1056cd569aedSEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1057142e2398SEgbert Eich 
1058142e2398SEgbert Eich 	hpd_event_bits = dev_priv->hpd_event_bits;
1059142e2398SEgbert Eich 	dev_priv->hpd_event_bits = 0;
1060cd569aedSEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1061cd569aedSEgbert Eich 		intel_connector = to_intel_connector(connector);
1062cd569aedSEgbert Eich 		intel_encoder = intel_connector->encoder;
1063cd569aedSEgbert Eich 		if (intel_encoder->hpd_pin > HPD_NONE &&
1064cd569aedSEgbert Eich 		    dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1065cd569aedSEgbert Eich 		    connector->polled == DRM_CONNECTOR_POLL_HPD) {
1066cd569aedSEgbert Eich 			DRM_INFO("HPD interrupt storm detected on connector %s: "
1067cd569aedSEgbert Eich 				 "switching from hotplug detection to polling\n",
1068cd569aedSEgbert Eich 				drm_get_connector_name(connector));
1069cd569aedSEgbert Eich 			dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1070cd569aedSEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_CONNECT
1071cd569aedSEgbert Eich 				| DRM_CONNECTOR_POLL_DISCONNECT;
1072cd569aedSEgbert Eich 			hpd_disabled = true;
1073cd569aedSEgbert Eich 		}
1074142e2398SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1075142e2398SEgbert Eich 			DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
1076142e2398SEgbert Eich 				      drm_get_connector_name(connector), intel_encoder->hpd_pin);
1077142e2398SEgbert Eich 		}
1078cd569aedSEgbert Eich 	}
1079cd569aedSEgbert Eich 	 /* if there were no outputs to poll, poll was disabled,
1080cd569aedSEgbert Eich 	  * therefore make sure it's enabled when disabling HPD on
1081cd569aedSEgbert Eich 	  * some connectors */
1082ac4c16c5SEgbert Eich 	if (hpd_disabled) {
1083cd569aedSEgbert Eich 		drm_kms_helper_poll_enable(dev);
1084ac4c16c5SEgbert Eich 		mod_timer(&dev_priv->hotplug_reenable_timer,
1085ac4c16c5SEgbert Eich 			  jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
1086ac4c16c5SEgbert Eich 	}
1087cd569aedSEgbert Eich 
1088cd569aedSEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1089cd569aedSEgbert Eich 
1090321a1b30SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
1091321a1b30SEgbert Eich 		intel_connector = to_intel_connector(connector);
1092321a1b30SEgbert Eich 		intel_encoder = intel_connector->encoder;
1093321a1b30SEgbert Eich 		if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1094cd569aedSEgbert Eich 			if (intel_encoder->hot_plug)
1095cd569aedSEgbert Eich 				intel_encoder->hot_plug(intel_encoder);
1096321a1b30SEgbert Eich 			if (intel_hpd_irq_event(dev, connector))
1097321a1b30SEgbert Eich 				changed = true;
1098321a1b30SEgbert Eich 		}
1099321a1b30SEgbert Eich 	}
110040ee3381SKeith Packard 	mutex_unlock(&mode_config->mutex);
110140ee3381SKeith Packard 
1102321a1b30SEgbert Eich 	if (changed)
1103321a1b30SEgbert Eich 		drm_kms_helper_hotplug_event(dev);
11045ca58282SJesse Barnes }
11055ca58282SJesse Barnes 
11063ca1ccedSVille Syrjälä static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
11073ca1ccedSVille Syrjälä {
11083ca1ccedSVille Syrjälä 	del_timer_sync(&dev_priv->hotplug_reenable_timer);
11093ca1ccedSVille Syrjälä }
11103ca1ccedSVille Syrjälä 
1111d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
1112f97108d1SJesse Barnes {
11132d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1114b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
11159270388eSDaniel Vetter 	u8 new_delay;
11169270388eSDaniel Vetter 
1117d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
1118f97108d1SJesse Barnes 
111973edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
112073edd18fSDaniel Vetter 
112120e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
11229270388eSDaniel Vetter 
11237648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
1124b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
1125b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
1126f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
1127f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
1128f97108d1SJesse Barnes 
1129f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
1130b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
113120e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
113220e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
113320e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
113420e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
1135b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
113620e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
113720e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
113820e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
113920e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
1140f97108d1SJesse Barnes 	}
1141f97108d1SJesse Barnes 
11427648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
114320e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
1144f97108d1SJesse Barnes 
1145d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
11469270388eSDaniel Vetter 
1147f97108d1SJesse Barnes 	return;
1148f97108d1SJesse Barnes }
1149f97108d1SJesse Barnes 
1150549f7365SChris Wilson static void notify_ring(struct drm_device *dev,
1151549f7365SChris Wilson 			struct intel_ring_buffer *ring)
1152549f7365SChris Wilson {
1153475553deSChris Wilson 	if (ring->obj == NULL)
1154475553deSChris Wilson 		return;
1155475553deSChris Wilson 
1156814e9b57SChris Wilson 	trace_i915_gem_request_complete(ring);
11579862e600SChris Wilson 
1158549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
115910cd45b6SMika Kuoppala 	i915_queue_hangcheck(dev);
1160549f7365SChris Wilson }
1161549f7365SChris Wilson 
11624912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
11633b8d8d91SJesse Barnes {
11642d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
11652d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
1166edbfdb45SPaulo Zanoni 	u32 pm_iir;
1167dd75fdc8SChris Wilson 	int new_delay, adj;
11683b8d8d91SJesse Barnes 
116959cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1170c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
1171c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
11720961021aSBen Widawsky 	if (IS_BROADWELL(dev_priv->dev))
11730961021aSBen Widawsky 		bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11740961021aSBen Widawsky 	else {
11750961021aSBen Widawsky 		/* Make sure not to corrupt PMIMR state used by ringbuffer */
1176a6706b45SDeepak S 		snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
11770961021aSBen Widawsky 	}
117859cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
11794912d041SBen Widawsky 
118060611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
1181a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
118260611c13SPaulo Zanoni 
1183a6706b45SDeepak S 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
11843b8d8d91SJesse Barnes 		return;
11853b8d8d91SJesse Barnes 
11864fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
11877b9e0ae6SChris Wilson 
1188dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
11897425034aSVille Syrjälä 	if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1190dd75fdc8SChris Wilson 		if (adj > 0)
1191dd75fdc8SChris Wilson 			adj *= 2;
1192dd75fdc8SChris Wilson 		else
1193dd75fdc8SChris Wilson 			adj = 1;
1194b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
11957425034aSVille Syrjälä 
11967425034aSVille Syrjälä 		/*
11977425034aSVille Syrjälä 		 * For better performance, jump directly
11987425034aSVille Syrjälä 		 * to RPe if we're below it.
11997425034aSVille Syrjälä 		 */
1200b39fb297SBen Widawsky 		if (new_delay < dev_priv->rps.efficient_freq)
1201b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1202dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1203b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1204b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1205dd75fdc8SChris Wilson 		else
1206b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1207dd75fdc8SChris Wilson 		adj = 0;
1208dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1209dd75fdc8SChris Wilson 		if (adj < 0)
1210dd75fdc8SChris Wilson 			adj *= 2;
1211dd75fdc8SChris Wilson 		else
1212dd75fdc8SChris Wilson 			adj = -1;
1213b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq + adj;
1214dd75fdc8SChris Wilson 	} else { /* unknown event */
1215b39fb297SBen Widawsky 		new_delay = dev_priv->rps.cur_freq;
1216dd75fdc8SChris Wilson 	}
12173b8d8d91SJesse Barnes 
121879249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
121979249636SBen Widawsky 	 * interrupt
122079249636SBen Widawsky 	 */
12211272e7b8SVille Syrjälä 	new_delay = clamp_t(int, new_delay,
1222b39fb297SBen Widawsky 			    dev_priv->rps.min_freq_softlimit,
1223b39fb297SBen Widawsky 			    dev_priv->rps.max_freq_softlimit);
122427544369SDeepak S 
1225b39fb297SBen Widawsky 	dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
1226dd75fdc8SChris Wilson 
12270a073b84SJesse Barnes 	if (IS_VALLEYVIEW(dev_priv->dev))
12280a073b84SJesse Barnes 		valleyview_set_rps(dev_priv->dev, new_delay);
12290a073b84SJesse Barnes 	else
12304912d041SBen Widawsky 		gen6_set_rps(dev_priv->dev, new_delay);
12313b8d8d91SJesse Barnes 
12324fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
12333b8d8d91SJesse Barnes }
12343b8d8d91SJesse Barnes 
1235e3689190SBen Widawsky 
1236e3689190SBen Widawsky /**
1237e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1238e3689190SBen Widawsky  * occurred.
1239e3689190SBen Widawsky  * @work: workqueue struct
1240e3689190SBen Widawsky  *
1241e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1242e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1243e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1244e3689190SBen Widawsky  */
1245e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1246e3689190SBen Widawsky {
12472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
12482d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1249e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
125035a85ac6SBen Widawsky 	char *parity_event[6];
1251e3689190SBen Widawsky 	uint32_t misccpctl;
1252e3689190SBen Widawsky 	unsigned long flags;
125335a85ac6SBen Widawsky 	uint8_t slice = 0;
1254e3689190SBen Widawsky 
1255e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1256e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1257e3689190SBen Widawsky 	 * any time we access those registers.
1258e3689190SBen Widawsky 	 */
1259e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1260e3689190SBen Widawsky 
126135a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
126235a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
126335a85ac6SBen Widawsky 		goto out;
126435a85ac6SBen Widawsky 
1265e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1266e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1267e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1268e3689190SBen Widawsky 
126935a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
127035a85ac6SBen Widawsky 		u32 reg;
127135a85ac6SBen Widawsky 
127235a85ac6SBen Widawsky 		slice--;
127335a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
127435a85ac6SBen Widawsky 			break;
127535a85ac6SBen Widawsky 
127635a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
127735a85ac6SBen Widawsky 
127835a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
127935a85ac6SBen Widawsky 
128035a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1281e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1282e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1283e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1284e3689190SBen Widawsky 
128535a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
128635a85ac6SBen Widawsky 		POSTING_READ(reg);
1287e3689190SBen Widawsky 
1288cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1289e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1290e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1291e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
129235a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
129335a85ac6SBen Widawsky 		parity_event[5] = NULL;
1294e3689190SBen Widawsky 
12955bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1296e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1297e3689190SBen Widawsky 
129835a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
129935a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1300e3689190SBen Widawsky 
130135a85ac6SBen Widawsky 		kfree(parity_event[4]);
1302e3689190SBen Widawsky 		kfree(parity_event[3]);
1303e3689190SBen Widawsky 		kfree(parity_event[2]);
1304e3689190SBen Widawsky 		kfree(parity_event[1]);
1305e3689190SBen Widawsky 	}
1306e3689190SBen Widawsky 
130735a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
130835a85ac6SBen Widawsky 
130935a85ac6SBen Widawsky out:
131035a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
131135a85ac6SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, flags);
131235a85ac6SBen Widawsky 	ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
131335a85ac6SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
131435a85ac6SBen Widawsky 
131535a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
131635a85ac6SBen Widawsky }
131735a85ac6SBen Widawsky 
131835a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1319e3689190SBen Widawsky {
13202d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1321e3689190SBen Widawsky 
1322040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1323e3689190SBen Widawsky 		return;
1324e3689190SBen Widawsky 
1325d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
132635a85ac6SBen Widawsky 	ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1327d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1328e3689190SBen Widawsky 
132935a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
133035a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
133135a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
133235a85ac6SBen Widawsky 
133335a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
133435a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
133535a85ac6SBen Widawsky 
1336a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1337e3689190SBen Widawsky }
1338e3689190SBen Widawsky 
1339f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1340f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1341f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1342f1af8fc1SPaulo Zanoni {
1343f1af8fc1SPaulo Zanoni 	if (gt_iir &
1344f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1345f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[RCS]);
1346f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
1347f1af8fc1SPaulo Zanoni 		notify_ring(dev, &dev_priv->ring[VCS]);
1348f1af8fc1SPaulo Zanoni }
1349f1af8fc1SPaulo Zanoni 
1350e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1351e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1352e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1353e7b4c6b1SDaniel Vetter {
1354e7b4c6b1SDaniel Vetter 
1355cc609d5dSBen Widawsky 	if (gt_iir &
1356cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1357e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[RCS]);
1358cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
1359e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[VCS]);
1360cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
1361e7b4c6b1SDaniel Vetter 		notify_ring(dev, &dev_priv->ring[BCS]);
1362e7b4c6b1SDaniel Vetter 
1363cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1364cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1365cc609d5dSBen Widawsky 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
136658174462SMika Kuoppala 		i915_handle_error(dev, false, "GT error interrupt 0x%08x",
136758174462SMika Kuoppala 				  gt_iir);
1368e7b4c6b1SDaniel Vetter 	}
1369e3689190SBen Widawsky 
137035a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
137135a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1372e7b4c6b1SDaniel Vetter }
1373e7b4c6b1SDaniel Vetter 
13740961021aSBen Widawsky static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
13750961021aSBen Widawsky {
13760961021aSBen Widawsky 	if ((pm_iir & dev_priv->pm_rps_events) == 0)
13770961021aSBen Widawsky 		return;
13780961021aSBen Widawsky 
13790961021aSBen Widawsky 	spin_lock(&dev_priv->irq_lock);
13800961021aSBen Widawsky 	dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
13810961021aSBen Widawsky 	bdw_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
13820961021aSBen Widawsky 	spin_unlock(&dev_priv->irq_lock);
13830961021aSBen Widawsky 
13840961021aSBen Widawsky 	queue_work(dev_priv->wq, &dev_priv->rps.work);
13850961021aSBen Widawsky }
13860961021aSBen Widawsky 
1387abd58f01SBen Widawsky static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1388abd58f01SBen Widawsky 				       struct drm_i915_private *dev_priv,
1389abd58f01SBen Widawsky 				       u32 master_ctl)
1390abd58f01SBen Widawsky {
1391abd58f01SBen Widawsky 	u32 rcs, bcs, vcs;
1392abd58f01SBen Widawsky 	uint32_t tmp = 0;
1393abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1394abd58f01SBen Widawsky 
1395abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1396abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(0));
1397abd58f01SBen Widawsky 		if (tmp) {
1398abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1399abd58f01SBen Widawsky 			rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1400abd58f01SBen Widawsky 			bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1401abd58f01SBen Widawsky 			if (rcs & GT_RENDER_USER_INTERRUPT)
1402abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[RCS]);
1403abd58f01SBen Widawsky 			if (bcs & GT_RENDER_USER_INTERRUPT)
1404abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[BCS]);
1405abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(0), tmp);
1406abd58f01SBen Widawsky 		} else
1407abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1408abd58f01SBen Widawsky 	}
1409abd58f01SBen Widawsky 
141085f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
1411abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(1));
1412abd58f01SBen Widawsky 		if (tmp) {
1413abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1414abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1415abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1416abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VCS]);
141785f9b5f9SZhao Yakui 			vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
141885f9b5f9SZhao Yakui 			if (vcs & GT_RENDER_USER_INTERRUPT)
141985f9b5f9SZhao Yakui 				notify_ring(dev, &dev_priv->ring[VCS2]);
1420abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(1), tmp);
1421abd58f01SBen Widawsky 		} else
1422abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1423abd58f01SBen Widawsky 	}
1424abd58f01SBen Widawsky 
14250961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
14260961021aSBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(2));
14270961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
14280961021aSBen Widawsky 			ret = IRQ_HANDLED;
14290961021aSBen Widawsky 			gen8_rps_irq_handler(dev_priv, tmp);
14300961021aSBen Widawsky 			I915_WRITE(GEN8_GT_IIR(2),
14310961021aSBen Widawsky 				   tmp & dev_priv->pm_rps_events);
14320961021aSBen Widawsky 		} else
14330961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
14340961021aSBen Widawsky 	}
14350961021aSBen Widawsky 
1436abd58f01SBen Widawsky 	if (master_ctl & GEN8_GT_VECS_IRQ) {
1437abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_GT_IIR(3));
1438abd58f01SBen Widawsky 		if (tmp) {
1439abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1440abd58f01SBen Widawsky 			vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1441abd58f01SBen Widawsky 			if (vcs & GT_RENDER_USER_INTERRUPT)
1442abd58f01SBen Widawsky 				notify_ring(dev, &dev_priv->ring[VECS]);
1443abd58f01SBen Widawsky 			I915_WRITE(GEN8_GT_IIR(3), tmp);
1444abd58f01SBen Widawsky 		} else
1445abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
1446abd58f01SBen Widawsky 	}
1447abd58f01SBen Widawsky 
1448abd58f01SBen Widawsky 	return ret;
1449abd58f01SBen Widawsky }
1450abd58f01SBen Widawsky 
1451b543fb04SEgbert Eich #define HPD_STORM_DETECT_PERIOD 1000
1452b543fb04SEgbert Eich #define HPD_STORM_THRESHOLD 5
1453b543fb04SEgbert Eich 
145410a504deSDaniel Vetter static inline void intel_hpd_irq_handler(struct drm_device *dev,
1455b543fb04SEgbert Eich 					 u32 hotplug_trigger,
1456b543fb04SEgbert Eich 					 const u32 *hpd)
1457b543fb04SEgbert Eich {
14582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1459b543fb04SEgbert Eich 	int i;
146010a504deSDaniel Vetter 	bool storm_detected = false;
1461b543fb04SEgbert Eich 
146291d131d2SDaniel Vetter 	if (!hotplug_trigger)
146391d131d2SDaniel Vetter 		return;
146491d131d2SDaniel Vetter 
1465cc9bd499SImre Deak 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1466cc9bd499SImre Deak 			  hotplug_trigger);
1467cc9bd499SImre Deak 
1468b5ea2d56SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1469b543fb04SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
1470821450c6SEgbert Eich 
14713ff04a16SDaniel Vetter 		if (hpd[i] & hotplug_trigger &&
14723ff04a16SDaniel Vetter 		    dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
14733ff04a16SDaniel Vetter 			/*
14743ff04a16SDaniel Vetter 			 * On GMCH platforms the interrupt mask bits only
14753ff04a16SDaniel Vetter 			 * prevent irq generation, not the setting of the
14763ff04a16SDaniel Vetter 			 * hotplug bits itself. So only WARN about unexpected
14773ff04a16SDaniel Vetter 			 * interrupts on saner platforms.
14783ff04a16SDaniel Vetter 			 */
14793ff04a16SDaniel Vetter 			WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1480cba1c073SChris Wilson 				  "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1481cba1c073SChris Wilson 				  hotplug_trigger, i, hpd[i]);
1482b8f102e8SEgbert Eich 
14833ff04a16SDaniel Vetter 			continue;
14843ff04a16SDaniel Vetter 		}
14853ff04a16SDaniel Vetter 
1486b543fb04SEgbert Eich 		if (!(hpd[i] & hotplug_trigger) ||
1487b543fb04SEgbert Eich 		    dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1488b543fb04SEgbert Eich 			continue;
1489b543fb04SEgbert Eich 
1490bc5ead8cSJani Nikula 		dev_priv->hpd_event_bits |= (1 << i);
1491b543fb04SEgbert Eich 		if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1492b543fb04SEgbert Eich 				   dev_priv->hpd_stats[i].hpd_last_jiffies
1493b543fb04SEgbert Eich 				   + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1494b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1495b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt = 0;
1496b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
1497b543fb04SEgbert Eich 		} else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1498b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
1499142e2398SEgbert Eich 			dev_priv->hpd_event_bits &= ~(1 << i);
1500b543fb04SEgbert Eich 			DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
150110a504deSDaniel Vetter 			storm_detected = true;
1502b543fb04SEgbert Eich 		} else {
1503b543fb04SEgbert Eich 			dev_priv->hpd_stats[i].hpd_cnt++;
1504b8f102e8SEgbert Eich 			DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1505b8f102e8SEgbert Eich 				      dev_priv->hpd_stats[i].hpd_cnt);
1506b543fb04SEgbert Eich 		}
1507b543fb04SEgbert Eich 	}
1508b543fb04SEgbert Eich 
150910a504deSDaniel Vetter 	if (storm_detected)
151010a504deSDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
1511b5ea2d56SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
15125876fa0dSDaniel Vetter 
1513645416f5SDaniel Vetter 	/*
1514645416f5SDaniel Vetter 	 * Our hotplug handler can grab modeset locks (by calling down into the
1515645416f5SDaniel Vetter 	 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1516645416f5SDaniel Vetter 	 * queue for otherwise the flush_work in the pageflip code will
1517645416f5SDaniel Vetter 	 * deadlock.
1518645416f5SDaniel Vetter 	 */
1519645416f5SDaniel Vetter 	schedule_work(&dev_priv->hotplug_work);
1520b543fb04SEgbert Eich }
1521b543fb04SEgbert Eich 
1522515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1523515ac2bbSDaniel Vetter {
15242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
152528c70f16SDaniel Vetter 
152628c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1527515ac2bbSDaniel Vetter }
1528515ac2bbSDaniel Vetter 
1529ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1530ce99c256SDaniel Vetter {
15312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
15329ee32feaSDaniel Vetter 
15339ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1534ce99c256SDaniel Vetter }
1535ce99c256SDaniel Vetter 
15368bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1537277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1538eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1539eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
15408bc5e955SDaniel Vetter 					 uint32_t crc4)
15418bf1e9f1SShuang He {
15428bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
15438bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
15448bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1545ac2300d4SDamien Lespiau 	int head, tail;
1546b2c88f5bSDamien Lespiau 
1547d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1548d538bbdfSDamien Lespiau 
15490c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1550d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
15510c912c79SDamien Lespiau 		DRM_ERROR("spurious interrupt\n");
15520c912c79SDamien Lespiau 		return;
15530c912c79SDamien Lespiau 	}
15540c912c79SDamien Lespiau 
1555d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1556d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1557b2c88f5bSDamien Lespiau 
1558b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1559d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1560b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1561b2c88f5bSDamien Lespiau 		return;
1562b2c88f5bSDamien Lespiau 	}
1563b2c88f5bSDamien Lespiau 
1564b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
15658bf1e9f1SShuang He 
15668bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1567eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1568eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1569eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1570eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1571eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1572b2c88f5bSDamien Lespiau 
1573b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1574d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1575d538bbdfSDamien Lespiau 
1576d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
157707144428SDamien Lespiau 
157807144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
15798bf1e9f1SShuang He }
1580277de95eSDaniel Vetter #else
1581277de95eSDaniel Vetter static inline void
1582277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1583277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1584277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1585277de95eSDaniel Vetter 			     uint32_t crc4) {}
1586277de95eSDaniel Vetter #endif
1587eba94eb9SDaniel Vetter 
1588277de95eSDaniel Vetter 
1589277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
15905a69b89fSDaniel Vetter {
15915a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
15925a69b89fSDaniel Vetter 
1593277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
15945a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
15955a69b89fSDaniel Vetter 				     0, 0, 0, 0);
15965a69b89fSDaniel Vetter }
15975a69b89fSDaniel Vetter 
1598277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1599eba94eb9SDaniel Vetter {
1600eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1601eba94eb9SDaniel Vetter 
1602277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1603eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1604eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1605eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1606eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
16078bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1608eba94eb9SDaniel Vetter }
16095b3a856bSDaniel Vetter 
1610277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
16115b3a856bSDaniel Vetter {
16125b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
16130b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
16140b5c5ed0SDaniel Vetter 
16150b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
16160b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
16170b5c5ed0SDaniel Vetter 	else
16180b5c5ed0SDaniel Vetter 		res1 = 0;
16190b5c5ed0SDaniel Vetter 
16200b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
16210b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
16220b5c5ed0SDaniel Vetter 	else
16230b5c5ed0SDaniel Vetter 		res2 = 0;
16245b3a856bSDaniel Vetter 
1625277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
16260b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
16270b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
16280b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
16290b5c5ed0SDaniel Vetter 				     res1, res2);
16305b3a856bSDaniel Vetter }
16318bf1e9f1SShuang He 
16321403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
16331403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
16341403c0d4SPaulo Zanoni  * the work queue. */
16351403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1636baf02a1fSBen Widawsky {
1637a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
163859cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1639a6706b45SDeepak S 		dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1640a6706b45SDeepak S 		snb_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
164159cdb63dSDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
16422adbee62SDaniel Vetter 
16432adbee62SDaniel Vetter 		queue_work(dev_priv->wq, &dev_priv->rps.work);
164441a05a3aSDaniel Vetter 	}
1645baf02a1fSBen Widawsky 
16461403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
164712638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
164812638c57SBen Widawsky 			notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
164912638c57SBen Widawsky 
165012638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
165158174462SMika Kuoppala 			i915_handle_error(dev_priv->dev, false,
165258174462SMika Kuoppala 					  "VEBOX CS error interrupt 0x%08x",
165358174462SMika Kuoppala 					  pm_iir);
165412638c57SBen Widawsky 		}
165512638c57SBen Widawsky 	}
16561403c0d4SPaulo Zanoni }
1657baf02a1fSBen Widawsky 
16588d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
16598d7849dbSVille Syrjälä {
16608d7849dbSVille Syrjälä 	struct intel_crtc *crtc;
16618d7849dbSVille Syrjälä 
16628d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
16638d7849dbSVille Syrjälä 		return false;
16648d7849dbSVille Syrjälä 
16658d7849dbSVille Syrjälä 	crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
16668d7849dbSVille Syrjälä 	wake_up(&crtc->vbl_wait);
16678d7849dbSVille Syrjälä 
16688d7849dbSVille Syrjälä 	return true;
16698d7849dbSVille Syrjälä }
16708d7849dbSVille Syrjälä 
1671c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
16727e231dbeSJesse Barnes {
1673c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
167491d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
16757e231dbeSJesse Barnes 	int pipe;
16767e231dbeSJesse Barnes 
167758ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
16787e231dbeSJesse Barnes 	for_each_pipe(pipe) {
167991d181ddSImre Deak 		int reg;
1680bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
168191d181ddSImre Deak 
1682bbb5eebfSDaniel Vetter 		/*
1683bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1684bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1685bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1686bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1687bbb5eebfSDaniel Vetter 		 * handle.
1688bbb5eebfSDaniel Vetter 		 */
1689bbb5eebfSDaniel Vetter 		mask = 0;
1690bbb5eebfSDaniel Vetter 		if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1691bbb5eebfSDaniel Vetter 			mask |= PIPE_FIFO_UNDERRUN_STATUS;
1692bbb5eebfSDaniel Vetter 
1693bbb5eebfSDaniel Vetter 		switch (pipe) {
1694bbb5eebfSDaniel Vetter 		case PIPE_A:
1695bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1696bbb5eebfSDaniel Vetter 			break;
1697bbb5eebfSDaniel Vetter 		case PIPE_B:
1698bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1699bbb5eebfSDaniel Vetter 			break;
17003278f67fSVille Syrjälä 		case PIPE_C:
17013278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
17023278f67fSVille Syrjälä 			break;
1703bbb5eebfSDaniel Vetter 		}
1704bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1705bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1706bbb5eebfSDaniel Vetter 
1707bbb5eebfSDaniel Vetter 		if (!mask)
170891d181ddSImre Deak 			continue;
170991d181ddSImre Deak 
171091d181ddSImre Deak 		reg = PIPESTAT(pipe);
1711bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1712bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
17137e231dbeSJesse Barnes 
17147e231dbeSJesse Barnes 		/*
17157e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
17167e231dbeSJesse Barnes 		 */
171791d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
171891d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
17197e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
17207e231dbeSJesse Barnes 	}
172158ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
17227e231dbeSJesse Barnes 
172331acc7f5SJesse Barnes 	for_each_pipe(pipe) {
17247b5562d4SJesse Barnes 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
17258d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
172631acc7f5SJesse Barnes 
1727579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
172831acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
172931acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
173031acc7f5SJesse Barnes 		}
17314356d586SDaniel Vetter 
17324356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1733277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
17342d9d2b0bSVille Syrjälä 
17352d9d2b0bSVille Syrjälä 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
17362d9d2b0bSVille Syrjälä 		    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1737fc2c807bSVille Syrjälä 			DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
173831acc7f5SJesse Barnes 	}
173931acc7f5SJesse Barnes 
1740c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1741c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1742c1874ed7SImre Deak }
1743c1874ed7SImre Deak 
174416c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
174516c6c56bSVille Syrjälä {
174616c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
174716c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
174816c6c56bSVille Syrjälä 
174916c6c56bSVille Syrjälä 	if (IS_G4X(dev)) {
175016c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
175116c6c56bSVille Syrjälä 
175216c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_g4x);
175316c6c56bSVille Syrjälä 	} else {
175416c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
175516c6c56bSVille Syrjälä 
175616c6c56bSVille Syrjälä 		intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
175716c6c56bSVille Syrjälä 	}
175816c6c56bSVille Syrjälä 
175916c6c56bSVille Syrjälä 	if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
176016c6c56bSVille Syrjälä 	    hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
176116c6c56bSVille Syrjälä 		dp_aux_irq_handler(dev);
176216c6c56bSVille Syrjälä 
176316c6c56bSVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
176416c6c56bSVille Syrjälä 	/*
176516c6c56bSVille Syrjälä 	 * Make sure hotplug status is cleared before we clear IIR, or else we
176616c6c56bSVille Syrjälä 	 * may miss hotplug events.
176716c6c56bSVille Syrjälä 	 */
176816c6c56bSVille Syrjälä 	POSTING_READ(PORT_HOTPLUG_STAT);
176916c6c56bSVille Syrjälä }
177016c6c56bSVille Syrjälä 
1771c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1772c1874ed7SImre Deak {
177345a83f84SDaniel Vetter 	struct drm_device *dev = arg;
17742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1775c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1776c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1777c1874ed7SImre Deak 
1778c1874ed7SImre Deak 	while (true) {
1779c1874ed7SImre Deak 		iir = I915_READ(VLV_IIR);
1780c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
1781c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
1782c1874ed7SImre Deak 
1783c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1784c1874ed7SImre Deak 			goto out;
1785c1874ed7SImre Deak 
1786c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1787c1874ed7SImre Deak 
1788c1874ed7SImre Deak 		snb_gt_irq_handler(dev, dev_priv, gt_iir);
1789c1874ed7SImre Deak 
1790c1874ed7SImre Deak 		valleyview_pipestat_irq_handler(dev, iir);
1791c1874ed7SImre Deak 
17927e231dbeSJesse Barnes 		/* Consume port.  Then clear IIR or we'll miss events */
179316c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
179416c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
17957e231dbeSJesse Barnes 
179660611c13SPaulo Zanoni 		if (pm_iir)
1797d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
17987e231dbeSJesse Barnes 
17997e231dbeSJesse Barnes 		I915_WRITE(GTIIR, gt_iir);
18007e231dbeSJesse Barnes 		I915_WRITE(GEN6_PMIIR, pm_iir);
18017e231dbeSJesse Barnes 		I915_WRITE(VLV_IIR, iir);
18027e231dbeSJesse Barnes 	}
18037e231dbeSJesse Barnes 
18047e231dbeSJesse Barnes out:
18057e231dbeSJesse Barnes 	return ret;
18067e231dbeSJesse Barnes }
18077e231dbeSJesse Barnes 
180843f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
180943f328d7SVille Syrjälä {
181045a83f84SDaniel Vetter 	struct drm_device *dev = arg;
181143f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
181243f328d7SVille Syrjälä 	u32 master_ctl, iir;
181343f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
181443f328d7SVille Syrjälä 
18158e5fd599SVille Syrjälä 	for (;;) {
18168e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
18173278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
18183278f67fSVille Syrjälä 
18193278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
18208e5fd599SVille Syrjälä 			break;
182143f328d7SVille Syrjälä 
182243f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
182343f328d7SVille Syrjälä 
18243278f67fSVille Syrjälä 		gen8_gt_irq_handler(dev, dev_priv, master_ctl);
182543f328d7SVille Syrjälä 
18263278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
182743f328d7SVille Syrjälä 
182843f328d7SVille Syrjälä 		/* Consume port.  Then clear IIR or we'll miss events */
18293278f67fSVille Syrjälä 		i9xx_hpd_irq_handler(dev);
183043f328d7SVille Syrjälä 
183143f328d7SVille Syrjälä 		I915_WRITE(VLV_IIR, iir);
183243f328d7SVille Syrjälä 
183343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
183443f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
183543f328d7SVille Syrjälä 
18363278f67fSVille Syrjälä 		ret = IRQ_HANDLED;
18378e5fd599SVille Syrjälä 	}
18383278f67fSVille Syrjälä 
183943f328d7SVille Syrjälä 	return ret;
184043f328d7SVille Syrjälä }
184143f328d7SVille Syrjälä 
184223e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1843776ad806SJesse Barnes {
18442d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
18459db4a9c7SJesse Barnes 	int pipe;
1846b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1847776ad806SJesse Barnes 
184810a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
184991d131d2SDaniel Vetter 
1850cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1851cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1852776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1853cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1854cfc33bf7SVille Syrjälä 				 port_name(port));
1855cfc33bf7SVille Syrjälä 	}
1856776ad806SJesse Barnes 
1857ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1858ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1859ce99c256SDaniel Vetter 
1860776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1861515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1862776ad806SJesse Barnes 
1863776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1864776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1865776ad806SJesse Barnes 
1866776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1867776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1868776ad806SJesse Barnes 
1869776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1870776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1871776ad806SJesse Barnes 
18729db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
18739db4a9c7SJesse Barnes 		for_each_pipe(pipe)
18749db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
18759db4a9c7SJesse Barnes 					 pipe_name(pipe),
18769db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1877776ad806SJesse Barnes 
1878776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1879776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1880776ad806SJesse Barnes 
1881776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1882776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1883776ad806SJesse Barnes 
1884776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
18858664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
18868664281bSPaulo Zanoni 							  false))
1887fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
18888664281bSPaulo Zanoni 
18898664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
18908664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
18918664281bSPaulo Zanoni 							  false))
1892fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
18938664281bSPaulo Zanoni }
18948664281bSPaulo Zanoni 
18958664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
18968664281bSPaulo Zanoni {
18978664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
18988664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
18995a69b89fSDaniel Vetter 	enum pipe pipe;
19008664281bSPaulo Zanoni 
1901de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1902de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1903de032bf4SPaulo Zanoni 
19045a69b89fSDaniel Vetter 	for_each_pipe(pipe) {
19055a69b89fSDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
19065a69b89fSDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
19075a69b89fSDaniel Vetter 								  false))
1908fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
19095a69b89fSDaniel Vetter 					  pipe_name(pipe));
19105a69b89fSDaniel Vetter 		}
19118664281bSPaulo Zanoni 
19125a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
19135a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1914277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
19155a69b89fSDaniel Vetter 			else
1916277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
19175a69b89fSDaniel Vetter 		}
19185a69b89fSDaniel Vetter 	}
19198bf1e9f1SShuang He 
19208664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
19218664281bSPaulo Zanoni }
19228664281bSPaulo Zanoni 
19238664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
19248664281bSPaulo Zanoni {
19258664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
19268664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
19278664281bSPaulo Zanoni 
1928de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1929de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1930de032bf4SPaulo Zanoni 
19318664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
19328664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
19338664281bSPaulo Zanoni 							  false))
1934fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder A FIFO underrun\n");
19358664281bSPaulo Zanoni 
19368664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
19378664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
19388664281bSPaulo Zanoni 							  false))
1939fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder B FIFO underrun\n");
19408664281bSPaulo Zanoni 
19418664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
19428664281bSPaulo Zanoni 		if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
19438664281bSPaulo Zanoni 							  false))
1944fc2c807bSVille Syrjälä 			DRM_ERROR("PCH transcoder C FIFO underrun\n");
19458664281bSPaulo Zanoni 
19468664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1947776ad806SJesse Barnes }
1948776ad806SJesse Barnes 
194923e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
195023e81d69SAdam Jackson {
19512d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
195223e81d69SAdam Jackson 	int pipe;
1953b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
195423e81d69SAdam Jackson 
195510a504deSDaniel Vetter 	intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
195691d131d2SDaniel Vetter 
1957cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1958cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
195923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1960cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1961cfc33bf7SVille Syrjälä 				 port_name(port));
1962cfc33bf7SVille Syrjälä 	}
196323e81d69SAdam Jackson 
196423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1965ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
196623e81d69SAdam Jackson 
196723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1968515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
196923e81d69SAdam Jackson 
197023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
197123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
197223e81d69SAdam Jackson 
197323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
197423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
197523e81d69SAdam Jackson 
197623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
197723e81d69SAdam Jackson 		for_each_pipe(pipe)
197823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
197923e81d69SAdam Jackson 					 pipe_name(pipe),
198023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
19818664281bSPaulo Zanoni 
19828664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
19838664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
198423e81d69SAdam Jackson }
198523e81d69SAdam Jackson 
1986c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1987c008bc6eSPaulo Zanoni {
1988c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
198940da17c2SDaniel Vetter 	enum pipe pipe;
1990c008bc6eSPaulo Zanoni 
1991c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1992c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1993c008bc6eSPaulo Zanoni 
1994c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1995c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1996c008bc6eSPaulo Zanoni 
1997c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1998c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1999c008bc6eSPaulo Zanoni 
200040da17c2SDaniel Vetter 	for_each_pipe(pipe) {
200140da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_VBLANK(pipe))
20028d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2003c008bc6eSPaulo Zanoni 
200440da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
200540da17c2SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2006fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
200740da17c2SDaniel Vetter 					  pipe_name(pipe));
2008c008bc6eSPaulo Zanoni 
200940da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
201040da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
20115b3a856bSDaniel Vetter 
201240da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
201340da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
201440da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
201540da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
2016c008bc6eSPaulo Zanoni 		}
2017c008bc6eSPaulo Zanoni 	}
2018c008bc6eSPaulo Zanoni 
2019c008bc6eSPaulo Zanoni 	/* check event from PCH */
2020c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
2021c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
2022c008bc6eSPaulo Zanoni 
2023c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
2024c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
2025c008bc6eSPaulo Zanoni 		else
2026c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
2027c008bc6eSPaulo Zanoni 
2028c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
2029c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
2030c008bc6eSPaulo Zanoni 	}
2031c008bc6eSPaulo Zanoni 
2032c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2033c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
2034c008bc6eSPaulo Zanoni }
2035c008bc6eSPaulo Zanoni 
20369719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
20379719fb98SPaulo Zanoni {
20389719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
203907d27e20SDamien Lespiau 	enum pipe pipe;
20409719fb98SPaulo Zanoni 
20419719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
20429719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
20439719fb98SPaulo Zanoni 
20449719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
20459719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
20469719fb98SPaulo Zanoni 
20479719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
20489719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
20499719fb98SPaulo Zanoni 
205007d27e20SDamien Lespiau 	for_each_pipe(pipe) {
205107d27e20SDamien Lespiau 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
20528d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
205340da17c2SDaniel Vetter 
205440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
205507d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
205607d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
205707d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
20589719fb98SPaulo Zanoni 		}
20599719fb98SPaulo Zanoni 	}
20609719fb98SPaulo Zanoni 
20619719fb98SPaulo Zanoni 	/* check event from PCH */
20629719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
20639719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
20649719fb98SPaulo Zanoni 
20659719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
20669719fb98SPaulo Zanoni 
20679719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
20689719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
20699719fb98SPaulo Zanoni 	}
20709719fb98SPaulo Zanoni }
20719719fb98SPaulo Zanoni 
2072f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
2073b1f14ad0SJesse Barnes {
207445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
20752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2076f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
20770e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
2078b1f14ad0SJesse Barnes 
20798664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
20808664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
2081907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
20828664281bSPaulo Zanoni 
2083b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
2084b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
2085b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
208623a78516SPaulo Zanoni 	POSTING_READ(DEIER);
20870e43406bSChris Wilson 
208844498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
208944498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
209044498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
209144498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
209244498aeaSPaulo Zanoni 	 * due to its back queue). */
2093ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
209444498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
209544498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
209644498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2097ab5c608bSBen Widawsky 	}
209844498aeaSPaulo Zanoni 
20990e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
21000e43406bSChris Wilson 	if (gt_iir) {
2101d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
21020e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
2103d8fc8a47SPaulo Zanoni 		else
2104d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
21050e43406bSChris Wilson 		I915_WRITE(GTIIR, gt_iir);
21060e43406bSChris Wilson 		ret = IRQ_HANDLED;
21070e43406bSChris Wilson 	}
2108b1f14ad0SJesse Barnes 
2109b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
21100e43406bSChris Wilson 	if (de_iir) {
2111f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
21129719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
2113f1af8fc1SPaulo Zanoni 		else
2114f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
21150e43406bSChris Wilson 		I915_WRITE(DEIIR, de_iir);
21160e43406bSChris Wilson 		ret = IRQ_HANDLED;
21170e43406bSChris Wilson 	}
21180e43406bSChris Wilson 
2119f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
2120f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
21210e43406bSChris Wilson 		if (pm_iir) {
2122d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
2123b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
21240e43406bSChris Wilson 			ret = IRQ_HANDLED;
21250e43406bSChris Wilson 		}
2126f1af8fc1SPaulo Zanoni 	}
2127b1f14ad0SJesse Barnes 
2128b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
2129b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
2130ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
213144498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
213244498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
2133ab5c608bSBen Widawsky 	}
2134b1f14ad0SJesse Barnes 
2135b1f14ad0SJesse Barnes 	return ret;
2136b1f14ad0SJesse Barnes }
2137b1f14ad0SJesse Barnes 
2138abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2139abd58f01SBen Widawsky {
2140abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2141abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2142abd58f01SBen Widawsky 	u32 master_ctl;
2143abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2144abd58f01SBen Widawsky 	uint32_t tmp = 0;
2145c42664ccSDaniel Vetter 	enum pipe pipe;
2146abd58f01SBen Widawsky 
2147abd58f01SBen Widawsky 	master_ctl = I915_READ(GEN8_MASTER_IRQ);
2148abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2149abd58f01SBen Widawsky 	if (!master_ctl)
2150abd58f01SBen Widawsky 		return IRQ_NONE;
2151abd58f01SBen Widawsky 
2152abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2153abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2154abd58f01SBen Widawsky 
2155abd58f01SBen Widawsky 	ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2156abd58f01SBen Widawsky 
2157abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2158abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2159abd58f01SBen Widawsky 		if (tmp & GEN8_DE_MISC_GSE)
2160abd58f01SBen Widawsky 			intel_opregion_asle_intr(dev);
2161abd58f01SBen Widawsky 		else if (tmp)
2162abd58f01SBen Widawsky 			DRM_ERROR("Unexpected DE Misc interrupt\n");
2163abd58f01SBen Widawsky 		else
2164abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2165abd58f01SBen Widawsky 
2166abd58f01SBen Widawsky 		if (tmp) {
2167abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2168abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2169abd58f01SBen Widawsky 		}
2170abd58f01SBen Widawsky 	}
2171abd58f01SBen Widawsky 
21726d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
21736d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
21746d766f02SDaniel Vetter 		if (tmp & GEN8_AUX_CHANNEL_A)
21756d766f02SDaniel Vetter 			dp_aux_irq_handler(dev);
21766d766f02SDaniel Vetter 		else if (tmp)
21776d766f02SDaniel Vetter 			DRM_ERROR("Unexpected DE Port interrupt\n");
21786d766f02SDaniel Vetter 		else
21796d766f02SDaniel Vetter 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
21806d766f02SDaniel Vetter 
21816d766f02SDaniel Vetter 		if (tmp) {
21826d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
21836d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
21846d766f02SDaniel Vetter 		}
21856d766f02SDaniel Vetter 	}
21866d766f02SDaniel Vetter 
2187abd58f01SBen Widawsky 	for_each_pipe(pipe) {
2188abd58f01SBen Widawsky 		uint32_t pipe_iir;
2189abd58f01SBen Widawsky 
2190c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2191c42664ccSDaniel Vetter 			continue;
2192c42664ccSDaniel Vetter 
2193abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2194abd58f01SBen Widawsky 		if (pipe_iir & GEN8_PIPE_VBLANK)
21958d7849dbSVille Syrjälä 			intel_pipe_handle_vblank(dev, pipe);
2196abd58f01SBen Widawsky 
2197d0e1f1cbSDamien Lespiau 		if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2198abd58f01SBen Widawsky 			intel_prepare_page_flip(dev, pipe);
2199abd58f01SBen Widawsky 			intel_finish_page_flip_plane(dev, pipe);
2200abd58f01SBen Widawsky 		}
2201abd58f01SBen Widawsky 
22020fbe7870SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
22030fbe7870SDaniel Vetter 			hsw_pipe_crc_irq_handler(dev, pipe);
22040fbe7870SDaniel Vetter 
220538d83c96SDaniel Vetter 		if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
220638d83c96SDaniel Vetter 			if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
220738d83c96SDaniel Vetter 								  false))
2208fc2c807bSVille Syrjälä 				DRM_ERROR("Pipe %c FIFO underrun\n",
220938d83c96SDaniel Vetter 					  pipe_name(pipe));
221038d83c96SDaniel Vetter 		}
221138d83c96SDaniel Vetter 
221230100f2bSDaniel Vetter 		if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
221330100f2bSDaniel Vetter 			DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
221430100f2bSDaniel Vetter 				  pipe_name(pipe),
221530100f2bSDaniel Vetter 				  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
221630100f2bSDaniel Vetter 		}
2217abd58f01SBen Widawsky 
2218abd58f01SBen Widawsky 		if (pipe_iir) {
2219abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
2220abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2221c42664ccSDaniel Vetter 		} else
2222abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2223abd58f01SBen Widawsky 	}
2224abd58f01SBen Widawsky 
222592d03a80SDaniel Vetter 	if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
222692d03a80SDaniel Vetter 		/*
222792d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
222892d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
222992d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
223092d03a80SDaniel Vetter 		 */
223192d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
223292d03a80SDaniel Vetter 
223392d03a80SDaniel Vetter 		cpt_irq_handler(dev, pch_iir);
223492d03a80SDaniel Vetter 
223592d03a80SDaniel Vetter 		if (pch_iir) {
223692d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
223792d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
223892d03a80SDaniel Vetter 		}
223992d03a80SDaniel Vetter 	}
224092d03a80SDaniel Vetter 
2241abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2242abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2243abd58f01SBen Widawsky 
2244abd58f01SBen Widawsky 	return ret;
2245abd58f01SBen Widawsky }
2246abd58f01SBen Widawsky 
224717e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
224817e1df07SDaniel Vetter 			       bool reset_completed)
224917e1df07SDaniel Vetter {
225017e1df07SDaniel Vetter 	struct intel_ring_buffer *ring;
225117e1df07SDaniel Vetter 	int i;
225217e1df07SDaniel Vetter 
225317e1df07SDaniel Vetter 	/*
225417e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
225517e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
225617e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
225717e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
225817e1df07SDaniel Vetter 	 */
225917e1df07SDaniel Vetter 
226017e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
226117e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
226217e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
226317e1df07SDaniel Vetter 
226417e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
226517e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
226617e1df07SDaniel Vetter 
226717e1df07SDaniel Vetter 	/*
226817e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
226917e1df07SDaniel Vetter 	 * reset state is cleared.
227017e1df07SDaniel Vetter 	 */
227117e1df07SDaniel Vetter 	if (reset_completed)
227217e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
227317e1df07SDaniel Vetter }
227417e1df07SDaniel Vetter 
22758a905236SJesse Barnes /**
22768a905236SJesse Barnes  * i915_error_work_func - do process context error handling work
22778a905236SJesse Barnes  * @work: work struct
22788a905236SJesse Barnes  *
22798a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
22808a905236SJesse Barnes  * was detected.
22818a905236SJesse Barnes  */
22828a905236SJesse Barnes static void i915_error_work_func(struct work_struct *work)
22838a905236SJesse Barnes {
22841f83fee0SDaniel Vetter 	struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
22851f83fee0SDaniel Vetter 						    work);
22862d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
22872d1013ddSJani Nikula 		container_of(error, struct drm_i915_private, gpu_error);
22888a905236SJesse Barnes 	struct drm_device *dev = dev_priv->dev;
2289cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2290cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2291cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
229217e1df07SDaniel Vetter 	int ret;
22938a905236SJesse Barnes 
22945bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22958a905236SJesse Barnes 
22967db0ba24SDaniel Vetter 	/*
22977db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22987db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22997db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
23007db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
23017db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
23027db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
23037db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
23047db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
23057db0ba24SDaniel Vetter 	 */
23067db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
230744d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
23085bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
23097db0ba24SDaniel Vetter 				   reset_event);
23101f83fee0SDaniel Vetter 
231117e1df07SDaniel Vetter 		/*
2312f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2313f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2314f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2315f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2316f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2317f454c694SImre Deak 		 */
2318f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
2319f454c694SImre Deak 		/*
232017e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
232117e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
232217e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
232317e1df07SDaniel Vetter 		 * deadlocks with the reset work.
232417e1df07SDaniel Vetter 		 */
2325f69061beSDaniel Vetter 		ret = i915_reset(dev);
2326f69061beSDaniel Vetter 
232717e1df07SDaniel Vetter 		intel_display_handle_reset(dev);
232817e1df07SDaniel Vetter 
2329f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2330f454c694SImre Deak 
2331f69061beSDaniel Vetter 		if (ret == 0) {
2332f69061beSDaniel Vetter 			/*
2333f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2334f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2335f69061beSDaniel Vetter 			 * complete.
2336f69061beSDaniel Vetter 			 *
2337f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2338f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2339f69061beSDaniel Vetter 			 * updates before
2340f69061beSDaniel Vetter 			 * the counter increment.
2341f69061beSDaniel Vetter 			 */
2342f69061beSDaniel Vetter 			smp_mb__before_atomic_inc();
2343f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2344f69061beSDaniel Vetter 
23455bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2346f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
23471f83fee0SDaniel Vetter 		} else {
23482ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2349f316a42cSBen Gamari 		}
23501f83fee0SDaniel Vetter 
235117e1df07SDaniel Vetter 		/*
235217e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
235317e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
235417e1df07SDaniel Vetter 		 */
235517e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2356f316a42cSBen Gamari 	}
23578a905236SJesse Barnes }
23588a905236SJesse Barnes 
235935aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2360c0e09200SDave Airlie {
23618a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2362bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
236363eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2364050ee91fSBen Widawsky 	int pipe, i;
236563eeaf38SJesse Barnes 
236635aed2e6SChris Wilson 	if (!eir)
236735aed2e6SChris Wilson 		return;
236863eeaf38SJesse Barnes 
2369a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
23708a905236SJesse Barnes 
2371bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2372bd9854f9SBen Widawsky 
23738a905236SJesse Barnes 	if (IS_G4X(dev)) {
23748a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
23758a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
23768a905236SJesse Barnes 
2377a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2378a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2379050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2380050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2381a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2382a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
23838a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23843143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
23858a905236SJesse Barnes 		}
23868a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
23878a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2388a70491ccSJoe Perches 			pr_err("page table error\n");
2389a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
23908a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23913143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23928a905236SJesse Barnes 		}
23938a905236SJesse Barnes 	}
23948a905236SJesse Barnes 
2395a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
239663eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
239763eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2398a70491ccSJoe Perches 			pr_err("page table error\n");
2399a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
240063eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
24013143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
240263eeaf38SJesse Barnes 		}
24038a905236SJesse Barnes 	}
24048a905236SJesse Barnes 
240563eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2406a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
24079db4a9c7SJesse Barnes 		for_each_pipe(pipe)
2408a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
24099db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
241063eeaf38SJesse Barnes 		/* pipestat has already been acked */
241163eeaf38SJesse Barnes 	}
241263eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2413a70491ccSJoe Perches 		pr_err("instruction error\n");
2414a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2415050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2416050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2417a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
241863eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
241963eeaf38SJesse Barnes 
2420a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2421a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2422a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
242363eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
24243143a2bfSChris Wilson 			POSTING_READ(IPEIR);
242563eeaf38SJesse Barnes 		} else {
242663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
242763eeaf38SJesse Barnes 
2428a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2429a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2430a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2431a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
243263eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
24333143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
243463eeaf38SJesse Barnes 		}
243563eeaf38SJesse Barnes 	}
243663eeaf38SJesse Barnes 
243763eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
24383143a2bfSChris Wilson 	POSTING_READ(EIR);
243963eeaf38SJesse Barnes 	eir = I915_READ(EIR);
244063eeaf38SJesse Barnes 	if (eir) {
244163eeaf38SJesse Barnes 		/*
244263eeaf38SJesse Barnes 		 * some errors might have become stuck,
244363eeaf38SJesse Barnes 		 * mask them.
244463eeaf38SJesse Barnes 		 */
244563eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
244663eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
244763eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
244863eeaf38SJesse Barnes 	}
244935aed2e6SChris Wilson }
245035aed2e6SChris Wilson 
245135aed2e6SChris Wilson /**
245235aed2e6SChris Wilson  * i915_handle_error - handle an error interrupt
245335aed2e6SChris Wilson  * @dev: drm device
245435aed2e6SChris Wilson  *
245535aed2e6SChris Wilson  * Do some basic checking of regsiter state at error interrupt time and
245635aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
245735aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
245835aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
245935aed2e6SChris Wilson  * of a ring dump etc.).
246035aed2e6SChris Wilson  */
246158174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
246258174462SMika Kuoppala 		       const char *fmt, ...)
246335aed2e6SChris Wilson {
246435aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
246558174462SMika Kuoppala 	va_list args;
246658174462SMika Kuoppala 	char error_msg[80];
246735aed2e6SChris Wilson 
246858174462SMika Kuoppala 	va_start(args, fmt);
246958174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
247058174462SMika Kuoppala 	va_end(args);
247158174462SMika Kuoppala 
247258174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
247335aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
24748a905236SJesse Barnes 
2475ba1234d1SBen Gamari 	if (wedged) {
2476f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2477f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2478ba1234d1SBen Gamari 
247911ed50ecSBen Gamari 		/*
248017e1df07SDaniel Vetter 		 * Wakeup waiting processes so that the reset work function
248117e1df07SDaniel Vetter 		 * i915_error_work_func doesn't deadlock trying to grab various
248217e1df07SDaniel Vetter 		 * locks. By bumping the reset counter first, the woken
248317e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
248417e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
248517e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
248617e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
248717e1df07SDaniel Vetter 		 *
248817e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
248917e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
249017e1df07SDaniel Vetter 		 * counter atomic_t.
249111ed50ecSBen Gamari 		 */
249217e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
249311ed50ecSBen Gamari 	}
249411ed50ecSBen Gamari 
2495122f46baSDaniel Vetter 	/*
2496122f46baSDaniel Vetter 	 * Our reset work can grab modeset locks (since it needs to reset the
2497122f46baSDaniel Vetter 	 * state of outstanding pagelips). Hence it must not be run on our own
2498122f46baSDaniel Vetter 	 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2499122f46baSDaniel Vetter 	 * code will deadlock.
2500122f46baSDaniel Vetter 	 */
2501122f46baSDaniel Vetter 	schedule_work(&dev_priv->gpu_error.work);
25028a905236SJesse Barnes }
25038a905236SJesse Barnes 
250421ad8330SVille Syrjälä static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
25054e5359cdSSimon Farnsworth {
25062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25074e5359cdSSimon Farnsworth 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
25084e5359cdSSimon Farnsworth 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
250905394f39SChris Wilson 	struct drm_i915_gem_object *obj;
25104e5359cdSSimon Farnsworth 	struct intel_unpin_work *work;
25114e5359cdSSimon Farnsworth 	unsigned long flags;
25124e5359cdSSimon Farnsworth 	bool stall_detected;
25134e5359cdSSimon Farnsworth 
25144e5359cdSSimon Farnsworth 	/* Ignore early vblank irqs */
25154e5359cdSSimon Farnsworth 	if (intel_crtc == NULL)
25164e5359cdSSimon Farnsworth 		return;
25174e5359cdSSimon Farnsworth 
25184e5359cdSSimon Farnsworth 	spin_lock_irqsave(&dev->event_lock, flags);
25194e5359cdSSimon Farnsworth 	work = intel_crtc->unpin_work;
25204e5359cdSSimon Farnsworth 
2521e7d841caSChris Wilson 	if (work == NULL ||
2522e7d841caSChris Wilson 	    atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2523e7d841caSChris Wilson 	    !work->enable_stall_check) {
25244e5359cdSSimon Farnsworth 		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
25254e5359cdSSimon Farnsworth 		spin_unlock_irqrestore(&dev->event_lock, flags);
25264e5359cdSSimon Farnsworth 		return;
25274e5359cdSSimon Farnsworth 	}
25284e5359cdSSimon Farnsworth 
25294e5359cdSSimon Farnsworth 	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
253005394f39SChris Wilson 	obj = work->pending_flip_obj;
2531a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4) {
25329db4a9c7SJesse Barnes 		int dspsurf = DSPSURF(intel_crtc->plane);
2533446f2545SArmin Reese 		stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2534f343c5f6SBen Widawsky 					i915_gem_obj_ggtt_offset(obj);
25354e5359cdSSimon Farnsworth 	} else {
25369db4a9c7SJesse Barnes 		int dspaddr = DSPADDR(intel_crtc->plane);
2537f343c5f6SBen Widawsky 		stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
2538f4510a27SMatt Roper 							crtc->y * crtc->primary->fb->pitches[0] +
2539f4510a27SMatt Roper 							crtc->x * crtc->primary->fb->bits_per_pixel/8);
25404e5359cdSSimon Farnsworth 	}
25414e5359cdSSimon Farnsworth 
25424e5359cdSSimon Farnsworth 	spin_unlock_irqrestore(&dev->event_lock, flags);
25434e5359cdSSimon Farnsworth 
25444e5359cdSSimon Farnsworth 	if (stall_detected) {
25454e5359cdSSimon Farnsworth 		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
25464e5359cdSSimon Farnsworth 		intel_prepare_page_flip(dev, intel_crtc->plane);
25474e5359cdSSimon Farnsworth 	}
25484e5359cdSSimon Farnsworth }
25494e5359cdSSimon Farnsworth 
255042f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
255142f52ef8SKeith Packard  * we use as a pipe index
255242f52ef8SKeith Packard  */
2553f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
25540a3e67a4SJesse Barnes {
25552d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2556e9d21d7fSKeith Packard 	unsigned long irqflags;
255771e0ffa5SJesse Barnes 
25585eddb70bSChris Wilson 	if (!i915_pipe_enabled(dev, pipe))
255971e0ffa5SJesse Barnes 		return -EINVAL;
25600a3e67a4SJesse Barnes 
25611ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2562f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
25637c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2564755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
25650a3e67a4SJesse Barnes 	else
25667c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2567755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
25688692d00eSChris Wilson 
25698692d00eSChris Wilson 	/* maintain vblank delivery even in deep C-states */
25703d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
25716b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
25721ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25738692d00eSChris Wilson 
25740a3e67a4SJesse Barnes 	return 0;
25750a3e67a4SJesse Barnes }
25760a3e67a4SJesse Barnes 
2577f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2578f796cf8fSJesse Barnes {
25792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2580f796cf8fSJesse Barnes 	unsigned long irqflags;
2581b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
258240da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2583f796cf8fSJesse Barnes 
2584f796cf8fSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
2585f796cf8fSJesse Barnes 		return -EINVAL;
2586f796cf8fSJesse Barnes 
2587f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2588b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2589b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2590b1f14ad0SJesse Barnes 
2591b1f14ad0SJesse Barnes 	return 0;
2592b1f14ad0SJesse Barnes }
2593b1f14ad0SJesse Barnes 
25947e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
25957e231dbeSJesse Barnes {
25962d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
25977e231dbeSJesse Barnes 	unsigned long irqflags;
25987e231dbeSJesse Barnes 
25997e231dbeSJesse Barnes 	if (!i915_pipe_enabled(dev, pipe))
26007e231dbeSJesse Barnes 		return -EINVAL;
26017e231dbeSJesse Barnes 
26027e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
260331acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2604755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
26057e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26067e231dbeSJesse Barnes 
26077e231dbeSJesse Barnes 	return 0;
26087e231dbeSJesse Barnes }
26097e231dbeSJesse Barnes 
2610abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2611abd58f01SBen Widawsky {
2612abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2613abd58f01SBen Widawsky 	unsigned long irqflags;
2614abd58f01SBen Widawsky 
2615abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2616abd58f01SBen Widawsky 		return -EINVAL;
2617abd58f01SBen Widawsky 
2618abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26197167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
26207167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2621abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2622abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2623abd58f01SBen Widawsky 	return 0;
2624abd58f01SBen Widawsky }
2625abd58f01SBen Widawsky 
262642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
262742f52ef8SKeith Packard  * we use as a pipe index
262842f52ef8SKeith Packard  */
2629f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
26300a3e67a4SJesse Barnes {
26312d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2632e9d21d7fSKeith Packard 	unsigned long irqflags;
26330a3e67a4SJesse Barnes 
26341ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26353d13ef2eSDamien Lespiau 	if (INTEL_INFO(dev)->gen == 3)
26366b26c86dSDaniel Vetter 		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
26378692d00eSChris Wilson 
26387c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2639755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2640755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26411ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26420a3e67a4SJesse Barnes }
26430a3e67a4SJesse Barnes 
2644f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2645f796cf8fSJesse Barnes {
26462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2647f796cf8fSJesse Barnes 	unsigned long irqflags;
2648b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
264940da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2650f796cf8fSJesse Barnes 
2651f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2652b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2653b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2654b1f14ad0SJesse Barnes }
2655b1f14ad0SJesse Barnes 
26567e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
26577e231dbeSJesse Barnes {
26582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
26597e231dbeSJesse Barnes 	unsigned long irqflags;
26607e231dbeSJesse Barnes 
26617e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
266231acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2663755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
26647e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
26657e231dbeSJesse Barnes }
26667e231dbeSJesse Barnes 
2667abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2668abd58f01SBen Widawsky {
2669abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2670abd58f01SBen Widawsky 	unsigned long irqflags;
2671abd58f01SBen Widawsky 
2672abd58f01SBen Widawsky 	if (!i915_pipe_enabled(dev, pipe))
2673abd58f01SBen Widawsky 		return;
2674abd58f01SBen Widawsky 
2675abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
26767167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
26777167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2678abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2679abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2680abd58f01SBen Widawsky }
2681abd58f01SBen Widawsky 
2682893eead0SChris Wilson static u32
2683893eead0SChris Wilson ring_last_seqno(struct intel_ring_buffer *ring)
2684852835f3SZou Nan hai {
2685893eead0SChris Wilson 	return list_entry(ring->request_list.prev,
2686893eead0SChris Wilson 			  struct drm_i915_gem_request, list)->seqno;
2687893eead0SChris Wilson }
2688893eead0SChris Wilson 
26899107e9d2SChris Wilson static bool
26909107e9d2SChris Wilson ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2691893eead0SChris Wilson {
26929107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
26939107e9d2SChris Wilson 		i915_seqno_passed(seqno, ring_last_seqno(ring)));
2694f65d9421SBen Gamari }
2695f65d9421SBen Gamari 
2696a028c4b0SDaniel Vetter static bool
2697a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2698a028c4b0SDaniel Vetter {
2699a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2700a028c4b0SDaniel Vetter 		/*
2701a028c4b0SDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2702a028c4b0SDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2703a028c4b0SDaniel Vetter 		 * we merge that code.
2704a028c4b0SDaniel Vetter 		 */
2705a028c4b0SDaniel Vetter 		return false;
2706a028c4b0SDaniel Vetter 	} else {
2707a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2708a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2709a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2710a028c4b0SDaniel Vetter 	}
2711a028c4b0SDaniel Vetter }
2712a028c4b0SDaniel Vetter 
27136274f212SChris Wilson static struct intel_ring_buffer *
2714921d42eaSDaniel Vetter semaphore_wait_to_signaller_ring(struct intel_ring_buffer *ring, u32 ipehr)
2715921d42eaSDaniel Vetter {
2716921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2717921d42eaSDaniel Vetter 	struct intel_ring_buffer *signaller;
2718921d42eaSDaniel Vetter 	int i;
2719921d42eaSDaniel Vetter 
2720921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2721921d42eaSDaniel Vetter 		/*
2722921d42eaSDaniel Vetter 		 * FIXME: gen8 semaphore support - currently we don't emit
2723921d42eaSDaniel Vetter 		 * semaphores on bdw anyway, but this needs to be addressed when
2724921d42eaSDaniel Vetter 		 * we merge that code.
2725921d42eaSDaniel Vetter 		 */
2726921d42eaSDaniel Vetter 		return NULL;
2727921d42eaSDaniel Vetter 	} else {
2728921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2729921d42eaSDaniel Vetter 
2730921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2731921d42eaSDaniel Vetter 			if(ring == signaller)
2732921d42eaSDaniel Vetter 				continue;
2733921d42eaSDaniel Vetter 
2734ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2735921d42eaSDaniel Vetter 				return signaller;
2736921d42eaSDaniel Vetter 		}
2737921d42eaSDaniel Vetter 	}
2738921d42eaSDaniel Vetter 
2739921d42eaSDaniel Vetter 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x\n",
2740921d42eaSDaniel Vetter 		  ring->id, ipehr);
2741921d42eaSDaniel Vetter 
2742921d42eaSDaniel Vetter 	return NULL;
2743921d42eaSDaniel Vetter }
2744921d42eaSDaniel Vetter 
27456274f212SChris Wilson static struct intel_ring_buffer *
27466274f212SChris Wilson semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
2747a24a11e6SChris Wilson {
2748a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
274988fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
275088fe429dSDaniel Vetter 	int i;
2751a24a11e6SChris Wilson 
2752a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2753a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
27546274f212SChris Wilson 		return NULL;
2755a24a11e6SChris Wilson 
275688fe429dSDaniel Vetter 	/*
275788fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
275888fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
275988fe429dSDaniel Vetter 	 * dwords. Note that we don't care about ACTHD here since that might
276088fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
276188fe429dSDaniel Vetter 	 * ringbuffer itself.
2762a24a11e6SChris Wilson 	 */
276388fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
276488fe429dSDaniel Vetter 
276588fe429dSDaniel Vetter 	for (i = 4; i; --i) {
276688fe429dSDaniel Vetter 		/*
276788fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
276888fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
276988fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
277088fe429dSDaniel Vetter 		 */
277188fe429dSDaniel Vetter 		head &= ring->size - 1;
277288fe429dSDaniel Vetter 
277388fe429dSDaniel Vetter 		/* This here seems to blow up */
277488fe429dSDaniel Vetter 		cmd = ioread32(ring->virtual_start + head);
2775a24a11e6SChris Wilson 		if (cmd == ipehr)
2776a24a11e6SChris Wilson 			break;
2777a24a11e6SChris Wilson 
277888fe429dSDaniel Vetter 		head -= 4;
277988fe429dSDaniel Vetter 	}
2780a24a11e6SChris Wilson 
278188fe429dSDaniel Vetter 	if (!i)
278288fe429dSDaniel Vetter 		return NULL;
278388fe429dSDaniel Vetter 
278488fe429dSDaniel Vetter 	*seqno = ioread32(ring->virtual_start + head + 4) + 1;
2785921d42eaSDaniel Vetter 	return semaphore_wait_to_signaller_ring(ring, ipehr);
2786a24a11e6SChris Wilson }
2787a24a11e6SChris Wilson 
27886274f212SChris Wilson static int semaphore_passed(struct intel_ring_buffer *ring)
27896274f212SChris Wilson {
27906274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
27916274f212SChris Wilson 	struct intel_ring_buffer *signaller;
27926274f212SChris Wilson 	u32 seqno, ctl;
27936274f212SChris Wilson 
27946274f212SChris Wilson 	ring->hangcheck.deadlock = true;
27956274f212SChris Wilson 
27966274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
27976274f212SChris Wilson 	if (signaller == NULL || signaller->hangcheck.deadlock)
27986274f212SChris Wilson 		return -1;
27996274f212SChris Wilson 
28006274f212SChris Wilson 	/* cursory check for an unkickable deadlock */
28016274f212SChris Wilson 	ctl = I915_READ_CTL(signaller);
28026274f212SChris Wilson 	if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
28036274f212SChris Wilson 		return -1;
28046274f212SChris Wilson 
28056274f212SChris Wilson 	return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
28066274f212SChris Wilson }
28076274f212SChris Wilson 
28086274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
28096274f212SChris Wilson {
28106274f212SChris Wilson 	struct intel_ring_buffer *ring;
28116274f212SChris Wilson 	int i;
28126274f212SChris Wilson 
28136274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
28146274f212SChris Wilson 		ring->hangcheck.deadlock = false;
28156274f212SChris Wilson }
28166274f212SChris Wilson 
2817ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
281850877445SChris Wilson ring_stuck(struct intel_ring_buffer *ring, u64 acthd)
28191ec14ad3SChris Wilson {
28201ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
28211ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
28229107e9d2SChris Wilson 	u32 tmp;
28239107e9d2SChris Wilson 
28246274f212SChris Wilson 	if (ring->hangcheck.acthd != acthd)
2825f2f4d82fSJani Nikula 		return HANGCHECK_ACTIVE;
28266274f212SChris Wilson 
28279107e9d2SChris Wilson 	if (IS_GEN2(dev))
2828f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
28299107e9d2SChris Wilson 
28309107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
28319107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
28329107e9d2SChris Wilson 	 * and break the hang. This should work on
28339107e9d2SChris Wilson 	 * all but the second generation chipsets.
28349107e9d2SChris Wilson 	 */
28359107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
28361ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
283758174462SMika Kuoppala 		i915_handle_error(dev, false,
283858174462SMika Kuoppala 				  "Kicking stuck wait on %s",
28391ec14ad3SChris Wilson 				  ring->name);
28401ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2841f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
28421ec14ad3SChris Wilson 	}
2843a24a11e6SChris Wilson 
28446274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
28456274f212SChris Wilson 		switch (semaphore_passed(ring)) {
28466274f212SChris Wilson 		default:
2847f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
28486274f212SChris Wilson 		case 1:
284958174462SMika Kuoppala 			i915_handle_error(dev, false,
285058174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2851a24a11e6SChris Wilson 					  ring->name);
2852a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2853f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
28546274f212SChris Wilson 		case 0:
2855f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
28566274f212SChris Wilson 		}
28579107e9d2SChris Wilson 	}
28589107e9d2SChris Wilson 
2859f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2860a24a11e6SChris Wilson }
2861d1e61e7fSChris Wilson 
2862f65d9421SBen Gamari /**
2863f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
286405407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
286505407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
286605407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
286705407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
286805407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2869f65d9421SBen Gamari  */
2870a658b5d2SDamien Lespiau static void i915_hangcheck_elapsed(unsigned long data)
2871f65d9421SBen Gamari {
2872f65d9421SBen Gamari 	struct drm_device *dev = (struct drm_device *)data;
28732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2874b4519513SChris Wilson 	struct intel_ring_buffer *ring;
2875b4519513SChris Wilson 	int i;
287605407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
28779107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
28789107e9d2SChris Wilson #define BUSY 1
28799107e9d2SChris Wilson #define KICK 5
28809107e9d2SChris Wilson #define HUNG 20
2881893eead0SChris Wilson 
2882d330a953SJani Nikula 	if (!i915.enable_hangcheck)
28833e0dc6b0SBen Widawsky 		return;
28843e0dc6b0SBen Widawsky 
2885b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
288650877445SChris Wilson 		u64 acthd;
288750877445SChris Wilson 		u32 seqno;
28889107e9d2SChris Wilson 		bool busy = true;
2889b4519513SChris Wilson 
28906274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
28916274f212SChris Wilson 
289205407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
289305407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
289405407ff8SMika Kuoppala 
289505407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
28969107e9d2SChris Wilson 			if (ring_idle(ring, seqno)) {
2897da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2898da661464SMika Kuoppala 
28999107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
29009107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2901094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2902f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
29039107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
29049107e9d2SChris Wilson 								  ring->name);
2905f4adcd24SDaniel Vetter 						else
2906f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2907f4adcd24SDaniel Vetter 								 ring->name);
29089107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2909094f9a54SChris Wilson 					}
2910094f9a54SChris Wilson 					/* Safeguard against driver failure */
2911094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
29129107e9d2SChris Wilson 				} else
29139107e9d2SChris Wilson 					busy = false;
291405407ff8SMika Kuoppala 			} else {
29156274f212SChris Wilson 				/* We always increment the hangcheck score
29166274f212SChris Wilson 				 * if the ring is busy and still processing
29176274f212SChris Wilson 				 * the same request, so that no single request
29186274f212SChris Wilson 				 * can run indefinitely (such as a chain of
29196274f212SChris Wilson 				 * batches). The only time we do not increment
29206274f212SChris Wilson 				 * the hangcheck score on this ring, if this
29216274f212SChris Wilson 				 * ring is in a legitimate wait for another
29226274f212SChris Wilson 				 * ring. In that case the waiting ring is a
29236274f212SChris Wilson 				 * victim and we want to be sure we catch the
29246274f212SChris Wilson 				 * right culprit. Then every time we do kick
29256274f212SChris Wilson 				 * the ring, add a small increment to the
29266274f212SChris Wilson 				 * score so that we can catch a batch that is
29276274f212SChris Wilson 				 * being repeatedly kicked and so responsible
29286274f212SChris Wilson 				 * for stalling the machine.
29299107e9d2SChris Wilson 				 */
2930ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2931ad8beaeaSMika Kuoppala 								    acthd);
2932ad8beaeaSMika Kuoppala 
2933ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2934da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2935f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
29366274f212SChris Wilson 					break;
2937f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2938ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
29396274f212SChris Wilson 					break;
2940f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2941ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
29426274f212SChris Wilson 					break;
2943f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2944ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
29456274f212SChris Wilson 					stuck[i] = true;
29466274f212SChris Wilson 					break;
29476274f212SChris Wilson 				}
294805407ff8SMika Kuoppala 			}
29499107e9d2SChris Wilson 		} else {
2950da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2951da661464SMika Kuoppala 
29529107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
29539107e9d2SChris Wilson 			 * attempts across multiple batches.
29549107e9d2SChris Wilson 			 */
29559107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
29569107e9d2SChris Wilson 				ring->hangcheck.score--;
2957cbb465e7SChris Wilson 		}
2958f65d9421SBen Gamari 
295905407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
296005407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
29619107e9d2SChris Wilson 		busy_count += busy;
296205407ff8SMika Kuoppala 	}
296305407ff8SMika Kuoppala 
296405407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2965b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2966b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
296705407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2968a43adf07SChris Wilson 				 ring->name);
2969a43adf07SChris Wilson 			rings_hung++;
297005407ff8SMika Kuoppala 		}
297105407ff8SMika Kuoppala 	}
297205407ff8SMika Kuoppala 
297305407ff8SMika Kuoppala 	if (rings_hung)
297458174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
297505407ff8SMika Kuoppala 
297605407ff8SMika Kuoppala 	if (busy_count)
297705407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
297805407ff8SMika Kuoppala 		 * being added */
297910cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
298010cd45b6SMika Kuoppala }
298110cd45b6SMika Kuoppala 
298210cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
298310cd45b6SMika Kuoppala {
298410cd45b6SMika Kuoppala 	struct drm_i915_private *dev_priv = dev->dev_private;
2985d330a953SJani Nikula 	if (!i915.enable_hangcheck)
298610cd45b6SMika Kuoppala 		return;
298710cd45b6SMika Kuoppala 
298899584db3SDaniel Vetter 	mod_timer(&dev_priv->gpu_error.hangcheck_timer,
298910cd45b6SMika Kuoppala 		  round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
2990f65d9421SBen Gamari }
2991f65d9421SBen Gamari 
29921c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
299391738a95SPaulo Zanoni {
299491738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
299591738a95SPaulo Zanoni 
299691738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
299791738a95SPaulo Zanoni 		return;
299891738a95SPaulo Zanoni 
2999f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
3000105b122eSPaulo Zanoni 
3001105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3002105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
3003622364b6SPaulo Zanoni }
3004105b122eSPaulo Zanoni 
300591738a95SPaulo Zanoni /*
3006622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
3007622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
3008622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
3009622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
3010622364b6SPaulo Zanoni  *
3011622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
301291738a95SPaulo Zanoni  */
3013622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
3014622364b6SPaulo Zanoni {
3015622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
3016622364b6SPaulo Zanoni 
3017622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
3018622364b6SPaulo Zanoni 		return;
3019622364b6SPaulo Zanoni 
3020622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
302191738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
302291738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
302391738a95SPaulo Zanoni }
302491738a95SPaulo Zanoni 
30257c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
3026d18ea1b5SDaniel Vetter {
3027d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
3028d18ea1b5SDaniel Vetter 
3029f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
3030a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
3031f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
3032d18ea1b5SDaniel Vetter }
3033d18ea1b5SDaniel Vetter 
3034c0e09200SDave Airlie /* drm_dma.h hooks
3035c0e09200SDave Airlie */
3036be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
3037036a4a7dSZhenyu Wang {
30382d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3039036a4a7dSZhenyu Wang 
30400c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
3041bdfcdb63SDaniel Vetter 
3042f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
3043c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
3044c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3045036a4a7dSZhenyu Wang 
30467c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
3047c650156aSZhenyu Wang 
30481c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
30497d99163dSBen Widawsky }
30507d99163dSBen Widawsky 
3051be30b29fSPaulo Zanoni static void ironlake_irq_preinstall(struct drm_device *dev)
3052be30b29fSPaulo Zanoni {
3053be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
30547d99163dSBen Widawsky }
30557d99163dSBen Widawsky 
30567e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
30577e231dbeSJesse Barnes {
30582d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
30597e231dbeSJesse Barnes 	int pipe;
30607e231dbeSJesse Barnes 
30617e231dbeSJesse Barnes 	/* VLV magic */
30627e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
30637e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
30647e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
30657e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
30667e231dbeSJesse Barnes 
30677e231dbeSJesse Barnes 	/* and GT */
30687e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
30697e231dbeSJesse Barnes 	I915_WRITE(GTIIR, I915_READ(GTIIR));
3070d18ea1b5SDaniel Vetter 
30717c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
30727e231dbeSJesse Barnes 
30737e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, 0xff);
30747e231dbeSJesse Barnes 
30757e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
30767e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
30777e231dbeSJesse Barnes 	for_each_pipe(pipe)
30787e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
30797e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
30807e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
30817e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
30827e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
30837e231dbeSJesse Barnes }
30847e231dbeSJesse Barnes 
3085823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
3086abd58f01SBen Widawsky {
3087abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3088abd58f01SBen Widawsky 	int pipe;
3089abd58f01SBen Widawsky 
3090abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
3091abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3092abd58f01SBen Widawsky 
3093f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 0);
3094f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 1);
3095f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 2);
3096f86f3fb0SPaulo Zanoni 	GEN8_IRQ_RESET_NDX(GT, 3);
3097abd58f01SBen Widawsky 
3098823f6b38SPaulo Zanoni 	for_each_pipe(pipe)
3099f86f3fb0SPaulo Zanoni 		GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
3100abd58f01SBen Widawsky 
3101f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
3102f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
3103f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
3104abd58f01SBen Widawsky 
31051c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
3106abd58f01SBen Widawsky }
3107abd58f01SBen Widawsky 
3108823f6b38SPaulo Zanoni static void gen8_irq_preinstall(struct drm_device *dev)
3109823f6b38SPaulo Zanoni {
3110823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3111abd58f01SBen Widawsky }
3112abd58f01SBen Widawsky 
311343f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
311443f328d7SVille Syrjälä {
311543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
311643f328d7SVille Syrjälä 	int pipe;
311743f328d7SVille Syrjälä 
311843f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
311943f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
312043f328d7SVille Syrjälä 
312143f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 0);
312243f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 1);
312343f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 2);
312443f328d7SVille Syrjälä 	GEN8_IRQ_RESET_NDX(GT, 3);
312543f328d7SVille Syrjälä 
312643f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
312743f328d7SVille Syrjälä 
312843f328d7SVille Syrjälä 	POSTING_READ(GEN8_PCU_IIR);
312943f328d7SVille Syrjälä 
313043f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
313143f328d7SVille Syrjälä 
313243f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
313343f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
313443f328d7SVille Syrjälä 
313543f328d7SVille Syrjälä 	for_each_pipe(pipe)
313643f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
313743f328d7SVille Syrjälä 
313843f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
313943f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
314043f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
314143f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
314243f328d7SVille Syrjälä }
314343f328d7SVille Syrjälä 
314482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
314582a28bcfSDaniel Vetter {
31462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
314782a28bcfSDaniel Vetter 	struct drm_mode_config *mode_config = &dev->mode_config;
314882a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3149fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
315082a28bcfSDaniel Vetter 
315182a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3152fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
315382a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3154cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3155fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
315682a28bcfSDaniel Vetter 	} else {
3157fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
315882a28bcfSDaniel Vetter 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3159cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3160fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
316182a28bcfSDaniel Vetter 	}
316282a28bcfSDaniel Vetter 
3163fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
316482a28bcfSDaniel Vetter 
31657fe0b973SKeith Packard 	/*
31667fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
31677fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
31687fe0b973SKeith Packard 	 *
31697fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
31707fe0b973SKeith Packard 	 */
31717fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
31727fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
31737fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
31747fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
31757fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
31767fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
31777fe0b973SKeith Packard }
31787fe0b973SKeith Packard 
3179d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3180d46da437SPaulo Zanoni {
31812d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
318282a28bcfSDaniel Vetter 	u32 mask;
3183d46da437SPaulo Zanoni 
3184692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3185692a04cfSDaniel Vetter 		return;
3186692a04cfSDaniel Vetter 
3187105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
31885c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3189105b122eSPaulo Zanoni 	else
31905c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
31918664281bSPaulo Zanoni 
3192337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3193d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3194d46da437SPaulo Zanoni }
3195d46da437SPaulo Zanoni 
31960a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31970a9a8c91SDaniel Vetter {
31980a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31990a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
32000a9a8c91SDaniel Vetter 
32010a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
32020a9a8c91SDaniel Vetter 
32030a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3204040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
32050a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
320635a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
320735a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
32080a9a8c91SDaniel Vetter 	}
32090a9a8c91SDaniel Vetter 
32100a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
32110a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
32120a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
32130a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
32140a9a8c91SDaniel Vetter 	} else {
32150a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
32160a9a8c91SDaniel Vetter 	}
32170a9a8c91SDaniel Vetter 
321835079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
32190a9a8c91SDaniel Vetter 
32200a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
3221a6706b45SDeepak S 		pm_irqs |= dev_priv->pm_rps_events;
32220a9a8c91SDaniel Vetter 
32230a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
32240a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
32250a9a8c91SDaniel Vetter 
3226605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
322735079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
32280a9a8c91SDaniel Vetter 	}
32290a9a8c91SDaniel Vetter }
32300a9a8c91SDaniel Vetter 
3231f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3232036a4a7dSZhenyu Wang {
32334bc9d430SDaniel Vetter 	unsigned long irqflags;
32342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
32358e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
32368e76f8dcSPaulo Zanoni 
32378e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
32388e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
32398e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
32408e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
32415c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
32428e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
32435c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
32448e76f8dcSPaulo Zanoni 	} else {
32458e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3246ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
32475b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
32485b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
32495b3a856bSDaniel Vetter 				DE_POISON);
32505c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
32515c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
32528e76f8dcSPaulo Zanoni 	}
3253036a4a7dSZhenyu Wang 
32541ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3255036a4a7dSZhenyu Wang 
32560c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
32570c841212SPaulo Zanoni 
3258622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3259622364b6SPaulo Zanoni 
326035079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3261036a4a7dSZhenyu Wang 
32620a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3263036a4a7dSZhenyu Wang 
3264d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
32657fe0b973SKeith Packard 
3266f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
32676005ce42SDaniel Vetter 		/* Enable PCU event interrupts
32686005ce42SDaniel Vetter 		 *
32696005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
32704bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
32714bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
32724bc9d430SDaniel Vetter 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3273f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
32744bc9d430SDaniel Vetter 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3275f97108d1SJesse Barnes 	}
3276f97108d1SJesse Barnes 
3277036a4a7dSZhenyu Wang 	return 0;
3278036a4a7dSZhenyu Wang }
3279036a4a7dSZhenyu Wang 
3280f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3281f8b79e58SImre Deak {
3282f8b79e58SImre Deak 	u32 pipestat_mask;
3283f8b79e58SImre Deak 	u32 iir_mask;
3284f8b79e58SImre Deak 
3285f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3286f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3287f8b79e58SImre Deak 
3288f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3289f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3290f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3291f8b79e58SImre Deak 
3292f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3293f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3294f8b79e58SImre Deak 
3295f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3296f8b79e58SImre Deak 					       PIPE_GMBUS_INTERRUPT_STATUS);
3297f8b79e58SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3298f8b79e58SImre Deak 
3299f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3300f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3301f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3302f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3303f8b79e58SImre Deak 
3304f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3305f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3306f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3307f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3308f8b79e58SImre Deak 	POSTING_READ(VLV_IER);
3309f8b79e58SImre Deak }
3310f8b79e58SImre Deak 
3311f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3312f8b79e58SImre Deak {
3313f8b79e58SImre Deak 	u32 pipestat_mask;
3314f8b79e58SImre Deak 	u32 iir_mask;
3315f8b79e58SImre Deak 
3316f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3317f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
33186c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3319f8b79e58SImre Deak 
3320f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3321f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3322f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3323f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3324f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3325f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3326f8b79e58SImre Deak 
3327f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3328f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3329f8b79e58SImre Deak 
3330f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3331f8b79e58SImre Deak 					        PIPE_GMBUS_INTERRUPT_STATUS);
3332f8b79e58SImre Deak 	i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3333f8b79e58SImre Deak 
3334f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3335f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3336f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3337f8b79e58SImre Deak 	I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3338f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3339f8b79e58SImre Deak }
3340f8b79e58SImre Deak 
3341f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3342f8b79e58SImre Deak {
3343f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3344f8b79e58SImre Deak 
3345f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3346f8b79e58SImre Deak 		return;
3347f8b79e58SImre Deak 
3348f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3349f8b79e58SImre Deak 
3350f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3351f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3352f8b79e58SImre Deak }
3353f8b79e58SImre Deak 
3354f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3355f8b79e58SImre Deak {
3356f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3357f8b79e58SImre Deak 
3358f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3359f8b79e58SImre Deak 		return;
3360f8b79e58SImre Deak 
3361f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3362f8b79e58SImre Deak 
3363f8b79e58SImre Deak 	if (dev_priv->dev->irq_enabled)
3364f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3365f8b79e58SImre Deak }
3366f8b79e58SImre Deak 
33677e231dbeSJesse Barnes static int valleyview_irq_postinstall(struct drm_device *dev)
33687e231dbeSJesse Barnes {
33692d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3370b79480baSDaniel Vetter 	unsigned long irqflags;
33717e231dbeSJesse Barnes 
3372f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
33737e231dbeSJesse Barnes 
337420afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
337520afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
337620afbda2SDaniel Vetter 
33777e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3378f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
33797e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33807e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
33817e231dbeSJesse Barnes 
3382b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3383b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3384b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3385f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3386f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3387b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
338831acc7f5SJesse Barnes 
33897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33907e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
33917e231dbeSJesse Barnes 
33920a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33937e231dbeSJesse Barnes 
33947e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
33957e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
33967e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33977e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
33987e231dbeSJesse Barnes #endif
33997e231dbeSJesse Barnes 
34007e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
340120afbda2SDaniel Vetter 
340220afbda2SDaniel Vetter 	return 0;
340320afbda2SDaniel Vetter }
340420afbda2SDaniel Vetter 
3405abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3406abd58f01SBen Widawsky {
3407abd58f01SBen Widawsky 	int i;
3408abd58f01SBen Widawsky 
3409abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3410abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3411abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3412abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3413abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3414abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3415abd58f01SBen Widawsky 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3416abd58f01SBen Widawsky 		0,
3417abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3418abd58f01SBen Widawsky 		};
3419abd58f01SBen Widawsky 
3420337ba017SPaulo Zanoni 	for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++)
342135079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(GT, i, ~gt_interrupts[i], gt_interrupts[i]);
34220961021aSBen Widawsky 
34230961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
3424abd58f01SBen Widawsky }
3425abd58f01SBen Widawsky 
3426abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3427abd58f01SBen Widawsky {
3428abd58f01SBen Widawsky 	struct drm_device *dev = dev_priv->dev;
3429d0e1f1cbSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
34300fbe7870SDaniel Vetter 		GEN8_PIPE_CDCLK_CRC_DONE |
343130100f2bSDaniel Vetter 		GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
34325c673b60SDaniel Vetter 	uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
34335c673b60SDaniel Vetter 		GEN8_PIPE_FIFO_UNDERRUN;
3434abd58f01SBen Widawsky 	int pipe;
343513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
343613b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
343713b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3438abd58f01SBen Widawsky 
3439337ba017SPaulo Zanoni 	for_each_pipe(pipe)
344035079899SPaulo Zanoni 		GEN8_IRQ_INIT_NDX(DE_PIPE, pipe, dev_priv->de_irq_mask[pipe],
344135079899SPaulo Zanoni 				  de_pipe_enables);
3442abd58f01SBen Widawsky 
344335079899SPaulo Zanoni 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
3444abd58f01SBen Widawsky }
3445abd58f01SBen Widawsky 
3446abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3447abd58f01SBen Widawsky {
3448abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3449abd58f01SBen Widawsky 
3450622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3451622364b6SPaulo Zanoni 
3452abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3453abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3454abd58f01SBen Widawsky 
3455abd58f01SBen Widawsky 	ibx_irq_postinstall(dev);
3456abd58f01SBen Widawsky 
3457abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3458abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3459abd58f01SBen Widawsky 
3460abd58f01SBen Widawsky 	return 0;
3461abd58f01SBen Widawsky }
3462abd58f01SBen Widawsky 
346343f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
346443f328d7SVille Syrjälä {
346543f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
346643f328d7SVille Syrjälä 	u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
346743f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
346843f328d7SVille Syrjälä 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
34693278f67fSVille Syrjälä 		I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
34703278f67fSVille Syrjälä 	u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
34713278f67fSVille Syrjälä 		PIPE_CRC_DONE_INTERRUPT_STATUS;
347243f328d7SVille Syrjälä 	unsigned long irqflags;
347343f328d7SVille Syrjälä 	int pipe;
347443f328d7SVille Syrjälä 
347543f328d7SVille Syrjälä 	/*
347643f328d7SVille Syrjälä 	 * Leave vblank interrupts masked initially.  enable/disable will
347743f328d7SVille Syrjälä 	 * toggle them based on usage.
347843f328d7SVille Syrjälä 	 */
34793278f67fSVille Syrjälä 	dev_priv->irq_mask = ~enable_mask;
348043f328d7SVille Syrjälä 
348143f328d7SVille Syrjälä 	for_each_pipe(pipe)
348243f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
348343f328d7SVille Syrjälä 
348443f328d7SVille Syrjälä 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
34853278f67fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
348643f328d7SVille Syrjälä 	for_each_pipe(pipe)
348743f328d7SVille Syrjälä 		i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
348843f328d7SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
348943f328d7SVille Syrjälä 
349043f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
349143f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
349243f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, enable_mask);
349343f328d7SVille Syrjälä 
349443f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
349543f328d7SVille Syrjälä 
349643f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
349743f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
349843f328d7SVille Syrjälä 
349943f328d7SVille Syrjälä 	return 0;
350043f328d7SVille Syrjälä }
350143f328d7SVille Syrjälä 
3502abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3503abd58f01SBen Widawsky {
3504abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3505abd58f01SBen Widawsky 
3506abd58f01SBen Widawsky 	if (!dev_priv)
3507abd58f01SBen Widawsky 		return;
3508abd58f01SBen Widawsky 
3509d4eb6b10SPaulo Zanoni 	intel_hpd_irq_uninstall(dev_priv);
3510abd58f01SBen Widawsky 
3511823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3512abd58f01SBen Widawsky }
3513abd58f01SBen Widawsky 
35147e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
35157e231dbeSJesse Barnes {
35162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3517f8b79e58SImre Deak 	unsigned long irqflags;
35187e231dbeSJesse Barnes 	int pipe;
35197e231dbeSJesse Barnes 
35207e231dbeSJesse Barnes 	if (!dev_priv)
35217e231dbeSJesse Barnes 		return;
35227e231dbeSJesse Barnes 
3523843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3524843d0e7dSImre Deak 
35253ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3526ac4c16c5SEgbert Eich 
35277e231dbeSJesse Barnes 	for_each_pipe(pipe)
35287e231dbeSJesse Barnes 		I915_WRITE(PIPESTAT(pipe), 0xffff);
35297e231dbeSJesse Barnes 
35307e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
35317e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_EN, 0);
35327e231dbeSJesse Barnes 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3533f8b79e58SImre Deak 
3534f8b79e58SImre Deak 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3535f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3536f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3537f8b79e58SImre Deak 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3538f8b79e58SImre Deak 
3539f8b79e58SImre Deak 	dev_priv->irq_mask = 0;
3540f8b79e58SImre Deak 
35417e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
35427e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0xffffffff);
35437e231dbeSJesse Barnes 	I915_WRITE(VLV_IER, 0x0);
35447e231dbeSJesse Barnes 	POSTING_READ(VLV_IER);
35457e231dbeSJesse Barnes }
35467e231dbeSJesse Barnes 
354743f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
354843f328d7SVille Syrjälä {
354943f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
355043f328d7SVille Syrjälä 	int pipe;
355143f328d7SVille Syrjälä 
355243f328d7SVille Syrjälä 	if (!dev_priv)
355343f328d7SVille Syrjälä 		return;
355443f328d7SVille Syrjälä 
355543f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
355643f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
355743f328d7SVille Syrjälä 
355843f328d7SVille Syrjälä #define GEN8_IRQ_FINI_NDX(type, which)				\
355943f328d7SVille Syrjälä do {								\
356043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff);	\
356143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER(which), 0);		\
356243f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
356343f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR(which));			\
356443f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff);	\
356543f328d7SVille Syrjälä } while (0)
356643f328d7SVille Syrjälä 
356743f328d7SVille Syrjälä #define GEN8_IRQ_FINI(type)				\
356843f328d7SVille Syrjälä do {							\
356943f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR, 0xffffffff);	\
357043f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IER, 0);		\
357143f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
357243f328d7SVille Syrjälä 	POSTING_READ(GEN8_##type##_IIR);		\
357343f328d7SVille Syrjälä 	I915_WRITE(GEN8_##type##_IIR, 0xffffffff);	\
357443f328d7SVille Syrjälä } while (0)
357543f328d7SVille Syrjälä 
357643f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 0);
357743f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 1);
357843f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 2);
357943f328d7SVille Syrjälä 	GEN8_IRQ_FINI_NDX(GT, 3);
358043f328d7SVille Syrjälä 
358143f328d7SVille Syrjälä 	GEN8_IRQ_FINI(PCU);
358243f328d7SVille Syrjälä 
358343f328d7SVille Syrjälä #undef GEN8_IRQ_FINI
358443f328d7SVille Syrjälä #undef GEN8_IRQ_FINI_NDX
358543f328d7SVille Syrjälä 
358643f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
358743f328d7SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
358843f328d7SVille Syrjälä 
358943f328d7SVille Syrjälä 	for_each_pipe(pipe)
359043f328d7SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
359143f328d7SVille Syrjälä 
359243f328d7SVille Syrjälä 	I915_WRITE(VLV_IMR, 0xffffffff);
359343f328d7SVille Syrjälä 	I915_WRITE(VLV_IER, 0x0);
359443f328d7SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
359543f328d7SVille Syrjälä 	POSTING_READ(VLV_IIR);
359643f328d7SVille Syrjälä }
359743f328d7SVille Syrjälä 
3598f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3599036a4a7dSZhenyu Wang {
36002d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36014697995bSJesse Barnes 
36024697995bSJesse Barnes 	if (!dev_priv)
36034697995bSJesse Barnes 		return;
36044697995bSJesse Barnes 
36053ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3606ac4c16c5SEgbert Eich 
3607be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3608036a4a7dSZhenyu Wang }
3609036a4a7dSZhenyu Wang 
3610c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3611c2798b19SChris Wilson {
36122d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3613c2798b19SChris Wilson 	int pipe;
3614c2798b19SChris Wilson 
3615c2798b19SChris Wilson 	for_each_pipe(pipe)
3616c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3617c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3618c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3619c2798b19SChris Wilson 	POSTING_READ16(IER);
3620c2798b19SChris Wilson }
3621c2798b19SChris Wilson 
3622c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3623c2798b19SChris Wilson {
36242d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3625379ef82dSDaniel Vetter 	unsigned long irqflags;
3626c2798b19SChris Wilson 
3627c2798b19SChris Wilson 	I915_WRITE16(EMR,
3628c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3629c2798b19SChris Wilson 
3630c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3631c2798b19SChris Wilson 	dev_priv->irq_mask =
3632c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3633c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3634c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3635c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3636c2798b19SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3637c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3638c2798b19SChris Wilson 
3639c2798b19SChris Wilson 	I915_WRITE16(IER,
3640c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3641c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3642c2798b19SChris Wilson 		     I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3643c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3644c2798b19SChris Wilson 	POSTING_READ16(IER);
3645c2798b19SChris Wilson 
3646379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3647379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3648379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3649755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3650755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3651379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3652379ef82dSDaniel Vetter 
3653c2798b19SChris Wilson 	return 0;
3654c2798b19SChris Wilson }
3655c2798b19SChris Wilson 
365690a72f87SVille Syrjälä /*
365790a72f87SVille Syrjälä  * Returns true when a page flip has completed.
365890a72f87SVille Syrjälä  */
365990a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
36601f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
366190a72f87SVille Syrjälä {
36622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
36631f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
366490a72f87SVille Syrjälä 
36658d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
366690a72f87SVille Syrjälä 		return false;
366790a72f87SVille Syrjälä 
366890a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
366990a72f87SVille Syrjälä 		return false;
367090a72f87SVille Syrjälä 
36711f1c2e24SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
367290a72f87SVille Syrjälä 
367390a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
367490a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
367590a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
367690a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
367790a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
367890a72f87SVille Syrjälä 	 */
367990a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
368090a72f87SVille Syrjälä 		return false;
368190a72f87SVille Syrjälä 
368290a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
368390a72f87SVille Syrjälä 
368490a72f87SVille Syrjälä 	return true;
368590a72f87SVille Syrjälä }
368690a72f87SVille Syrjälä 
3687ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3688c2798b19SChris Wilson {
368945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
36902d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3691c2798b19SChris Wilson 	u16 iir, new_iir;
3692c2798b19SChris Wilson 	u32 pipe_stats[2];
3693c2798b19SChris Wilson 	unsigned long irqflags;
3694c2798b19SChris Wilson 	int pipe;
3695c2798b19SChris Wilson 	u16 flip_mask =
3696c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3697c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3698c2798b19SChris Wilson 
3699c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3700c2798b19SChris Wilson 	if (iir == 0)
3701c2798b19SChris Wilson 		return IRQ_NONE;
3702c2798b19SChris Wilson 
3703c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3704c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3705c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3706c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3707c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3708c2798b19SChris Wilson 		 */
3709c2798b19SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3710c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
371158174462SMika Kuoppala 			i915_handle_error(dev, false,
371258174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
371358174462SMika Kuoppala 					  iir);
3714c2798b19SChris Wilson 
3715c2798b19SChris Wilson 		for_each_pipe(pipe) {
3716c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3717c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3718c2798b19SChris Wilson 
3719c2798b19SChris Wilson 			/*
3720c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3721c2798b19SChris Wilson 			 */
37222d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3723c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3724c2798b19SChris Wilson 		}
3725c2798b19SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3726c2798b19SChris Wilson 
3727c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3728c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3729c2798b19SChris Wilson 
3730d05c617eSDaniel Vetter 		i915_update_dri1_breadcrumb(dev);
3731c2798b19SChris Wilson 
3732c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3733c2798b19SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3734c2798b19SChris Wilson 
37354356d586SDaniel Vetter 		for_each_pipe(pipe) {
37361f1c2e24SVille Syrjälä 			int plane = pipe;
37373a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
37381f1c2e24SVille Syrjälä 				plane = !plane;
37391f1c2e24SVille Syrjälä 
37404356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
37411f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
37421f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3743c2798b19SChris Wilson 
37444356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3745277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
37462d9d2b0bSVille Syrjälä 
37472d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
37482d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3749fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
37504356d586SDaniel Vetter 		}
3751c2798b19SChris Wilson 
3752c2798b19SChris Wilson 		iir = new_iir;
3753c2798b19SChris Wilson 	}
3754c2798b19SChris Wilson 
3755c2798b19SChris Wilson 	return IRQ_HANDLED;
3756c2798b19SChris Wilson }
3757c2798b19SChris Wilson 
3758c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3759c2798b19SChris Wilson {
37602d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3761c2798b19SChris Wilson 	int pipe;
3762c2798b19SChris Wilson 
3763c2798b19SChris Wilson 	for_each_pipe(pipe) {
3764c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3765c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3766c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3767c2798b19SChris Wilson 	}
3768c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3769c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3770c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3771c2798b19SChris Wilson }
3772c2798b19SChris Wilson 
3773a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3774a266c7d5SChris Wilson {
37752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3776a266c7d5SChris Wilson 	int pipe;
3777a266c7d5SChris Wilson 
3778a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3779a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3780a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3781a266c7d5SChris Wilson 	}
3782a266c7d5SChris Wilson 
378300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3784a266c7d5SChris Wilson 	for_each_pipe(pipe)
3785a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3786a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3787a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3788a266c7d5SChris Wilson 	POSTING_READ(IER);
3789a266c7d5SChris Wilson }
3790a266c7d5SChris Wilson 
3791a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3792a266c7d5SChris Wilson {
37932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
379438bde180SChris Wilson 	u32 enable_mask;
3795379ef82dSDaniel Vetter 	unsigned long irqflags;
3796a266c7d5SChris Wilson 
379738bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
379838bde180SChris Wilson 
379938bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
380038bde180SChris Wilson 	dev_priv->irq_mask =
380138bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
380238bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
380338bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
380438bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
380538bde180SChris Wilson 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
380638bde180SChris Wilson 		  I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
380738bde180SChris Wilson 
380838bde180SChris Wilson 	enable_mask =
380938bde180SChris Wilson 		I915_ASLE_INTERRUPT |
381038bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
381138bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
381238bde180SChris Wilson 		I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
381338bde180SChris Wilson 		I915_USER_INTERRUPT;
381438bde180SChris Wilson 
3815a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
381620afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
381720afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
381820afbda2SDaniel Vetter 
3819a266c7d5SChris Wilson 		/* Enable in IER... */
3820a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3821a266c7d5SChris Wilson 		/* and unmask in IMR */
3822a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3823a266c7d5SChris Wilson 	}
3824a266c7d5SChris Wilson 
3825a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3826a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3827a266c7d5SChris Wilson 	POSTING_READ(IER);
3828a266c7d5SChris Wilson 
3829f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
383020afbda2SDaniel Vetter 
3831379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3832379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3833379ef82dSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3834755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3835755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3836379ef82dSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3837379ef82dSDaniel Vetter 
383820afbda2SDaniel Vetter 	return 0;
383920afbda2SDaniel Vetter }
384020afbda2SDaniel Vetter 
384190a72f87SVille Syrjälä /*
384290a72f87SVille Syrjälä  * Returns true when a page flip has completed.
384390a72f87SVille Syrjälä  */
384490a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
384590a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
384690a72f87SVille Syrjälä {
38472d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
384890a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
384990a72f87SVille Syrjälä 
38508d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
385190a72f87SVille Syrjälä 		return false;
385290a72f87SVille Syrjälä 
385390a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
385490a72f87SVille Syrjälä 		return false;
385590a72f87SVille Syrjälä 
385690a72f87SVille Syrjälä 	intel_prepare_page_flip(dev, plane);
385790a72f87SVille Syrjälä 
385890a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
385990a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
386090a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
386190a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
386290a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
386390a72f87SVille Syrjälä 	 */
386490a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
386590a72f87SVille Syrjälä 		return false;
386690a72f87SVille Syrjälä 
386790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
386890a72f87SVille Syrjälä 
386990a72f87SVille Syrjälä 	return true;
387090a72f87SVille Syrjälä }
387190a72f87SVille Syrjälä 
3872ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3873a266c7d5SChris Wilson {
387445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
38752d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
38768291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
3877a266c7d5SChris Wilson 	unsigned long irqflags;
387838bde180SChris Wilson 	u32 flip_mask =
387938bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
388038bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
388138bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3882a266c7d5SChris Wilson 
3883a266c7d5SChris Wilson 	iir = I915_READ(IIR);
388438bde180SChris Wilson 	do {
388538bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
38868291ee90SChris Wilson 		bool blc_event = false;
3887a266c7d5SChris Wilson 
3888a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3889a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3890a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3891a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3892a266c7d5SChris Wilson 		 */
3893a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3894a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
389558174462SMika Kuoppala 			i915_handle_error(dev, false,
389658174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
389758174462SMika Kuoppala 					  iir);
3898a266c7d5SChris Wilson 
3899a266c7d5SChris Wilson 		for_each_pipe(pipe) {
3900a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3901a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3902a266c7d5SChris Wilson 
390338bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3904a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3905a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
390638bde180SChris Wilson 				irq_received = true;
3907a266c7d5SChris Wilson 			}
3908a266c7d5SChris Wilson 		}
3909a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3910a266c7d5SChris Wilson 
3911a266c7d5SChris Wilson 		if (!irq_received)
3912a266c7d5SChris Wilson 			break;
3913a266c7d5SChris Wilson 
3914a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
391516c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
391616c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
391716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3918a266c7d5SChris Wilson 
391938bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3920a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3921a266c7d5SChris Wilson 
3922a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
3923a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
3924a266c7d5SChris Wilson 
3925a266c7d5SChris Wilson 		for_each_pipe(pipe) {
392638bde180SChris Wilson 			int plane = pipe;
39273a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
392838bde180SChris Wilson 				plane = !plane;
39295e2032d4SVille Syrjälä 
393090a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
393190a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
393290a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3933a266c7d5SChris Wilson 
3934a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3935a266c7d5SChris Wilson 				blc_event = true;
39364356d586SDaniel Vetter 
39374356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3938277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
39392d9d2b0bSVille Syrjälä 
39402d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
39412d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
3942fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
3943a266c7d5SChris Wilson 		}
3944a266c7d5SChris Wilson 
3945a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3946a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3947a266c7d5SChris Wilson 
3948a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3949a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3950a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3951a266c7d5SChris Wilson 		 * we would never get another interrupt.
3952a266c7d5SChris Wilson 		 *
3953a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3954a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3955a266c7d5SChris Wilson 		 * another one.
3956a266c7d5SChris Wilson 		 *
3957a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3958a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3959a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3960a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3961a266c7d5SChris Wilson 		 * stray interrupts.
3962a266c7d5SChris Wilson 		 */
396338bde180SChris Wilson 		ret = IRQ_HANDLED;
3964a266c7d5SChris Wilson 		iir = new_iir;
396538bde180SChris Wilson 	} while (iir & ~flip_mask);
3966a266c7d5SChris Wilson 
3967d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
39688291ee90SChris Wilson 
3969a266c7d5SChris Wilson 	return ret;
3970a266c7d5SChris Wilson }
3971a266c7d5SChris Wilson 
3972a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3973a266c7d5SChris Wilson {
39742d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3975a266c7d5SChris Wilson 	int pipe;
3976a266c7d5SChris Wilson 
39773ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
3978ac4c16c5SEgbert Eich 
3979a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3980a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3981a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3982a266c7d5SChris Wilson 	}
3983a266c7d5SChris Wilson 
398400d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
398555b39755SChris Wilson 	for_each_pipe(pipe) {
398655b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3987a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
398855b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
398955b39755SChris Wilson 	}
3990a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3991a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3992a266c7d5SChris Wilson 
3993a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3994a266c7d5SChris Wilson }
3995a266c7d5SChris Wilson 
3996a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3997a266c7d5SChris Wilson {
39982d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3999a266c7d5SChris Wilson 	int pipe;
4000a266c7d5SChris Wilson 
4001a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4002a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4003a266c7d5SChris Wilson 
4004a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
4005a266c7d5SChris Wilson 	for_each_pipe(pipe)
4006a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4007a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4008a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4009a266c7d5SChris Wilson 	POSTING_READ(IER);
4010a266c7d5SChris Wilson }
4011a266c7d5SChris Wilson 
4012a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
4013a266c7d5SChris Wilson {
40142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4015bbba0a97SChris Wilson 	u32 enable_mask;
4016a266c7d5SChris Wilson 	u32 error_mask;
4017b79480baSDaniel Vetter 	unsigned long irqflags;
4018a266c7d5SChris Wilson 
4019a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
4020bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
4021adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
4022bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4023bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4024bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4025bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4026bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4027bbba0a97SChris Wilson 
4028bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
402921ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
403021ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
4031bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
4032bbba0a97SChris Wilson 
4033bbba0a97SChris Wilson 	if (IS_G4X(dev))
4034bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
4035a266c7d5SChris Wilson 
4036b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4037b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
4038b79480baSDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4039755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4040755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4041755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
4042b79480baSDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4043a266c7d5SChris Wilson 
4044a266c7d5SChris Wilson 	/*
4045a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
4046a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
4047a266c7d5SChris Wilson 	 */
4048a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
4049a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
4050a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
4051a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
4052a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4053a266c7d5SChris Wilson 	} else {
4054a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
4055a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
4056a266c7d5SChris Wilson 	}
4057a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
4058a266c7d5SChris Wilson 
4059a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
4060a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
4061a266c7d5SChris Wilson 	POSTING_READ(IER);
4062a266c7d5SChris Wilson 
406320afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
406420afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
406520afbda2SDaniel Vetter 
4066f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
406720afbda2SDaniel Vetter 
406820afbda2SDaniel Vetter 	return 0;
406920afbda2SDaniel Vetter }
407020afbda2SDaniel Vetter 
4071bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
407220afbda2SDaniel Vetter {
40732d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4074e5868a31SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4075cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
407620afbda2SDaniel Vetter 	u32 hotplug_en;
407720afbda2SDaniel Vetter 
4078b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
4079b5ea2d56SDaniel Vetter 
4080bac56d5bSEgbert Eich 	if (I915_HAS_HOTPLUG(dev)) {
4081bac56d5bSEgbert Eich 		hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4082bac56d5bSEgbert Eich 		hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4083adca4730SChris Wilson 		/* Note HDMI and DP share hotplug bits */
4084e5868a31SEgbert Eich 		/* enable bits are the same for all generations */
4085cd569aedSEgbert Eich 		list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
4086cd569aedSEgbert Eich 			if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4087cd569aedSEgbert Eich 				hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4088a266c7d5SChris Wilson 		/* Programming the CRT detection parameters tends
4089a266c7d5SChris Wilson 		   to generate a spurious hotplug event about three
4090a266c7d5SChris Wilson 		   seconds later.  So just do it once.
4091a266c7d5SChris Wilson 		*/
4092a266c7d5SChris Wilson 		if (IS_G4X(dev))
4093a266c7d5SChris Wilson 			hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
409485fc95baSDaniel Vetter 		hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4095a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4096a266c7d5SChris Wilson 
4097a266c7d5SChris Wilson 		/* Ignore TV since it's buggy */
4098a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4099a266c7d5SChris Wilson 	}
4100bac56d5bSEgbert Eich }
4101a266c7d5SChris Wilson 
4102ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
4103a266c7d5SChris Wilson {
410445a83f84SDaniel Vetter 	struct drm_device *dev = arg;
41052d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4106a266c7d5SChris Wilson 	u32 iir, new_iir;
4107a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
4108a266c7d5SChris Wilson 	unsigned long irqflags;
4109a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
411021ad8330SVille Syrjälä 	u32 flip_mask =
411121ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
411221ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4113a266c7d5SChris Wilson 
4114a266c7d5SChris Wilson 	iir = I915_READ(IIR);
4115a266c7d5SChris Wilson 
4116a266c7d5SChris Wilson 	for (;;) {
4117501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
41182c8ba29fSChris Wilson 		bool blc_event = false;
41192c8ba29fSChris Wilson 
4120a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
4121a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
4122a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
4123a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
4124a266c7d5SChris Wilson 		 */
4125a266c7d5SChris Wilson 		spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4126a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
412758174462SMika Kuoppala 			i915_handle_error(dev, false,
412858174462SMika Kuoppala 					  "Command parser error, iir 0x%08x",
412958174462SMika Kuoppala 					  iir);
4130a266c7d5SChris Wilson 
4131a266c7d5SChris Wilson 		for_each_pipe(pipe) {
4132a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
4133a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
4134a266c7d5SChris Wilson 
4135a266c7d5SChris Wilson 			/*
4136a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4137a266c7d5SChris Wilson 			 */
4138a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4139a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4140501e01d7SVille Syrjälä 				irq_received = true;
4141a266c7d5SChris Wilson 			}
4142a266c7d5SChris Wilson 		}
4143a266c7d5SChris Wilson 		spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4144a266c7d5SChris Wilson 
4145a266c7d5SChris Wilson 		if (!irq_received)
4146a266c7d5SChris Wilson 			break;
4147a266c7d5SChris Wilson 
4148a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4149a266c7d5SChris Wilson 
4150a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
415116c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
415216c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4153a266c7d5SChris Wilson 
415421ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4155a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4156a266c7d5SChris Wilson 
4157a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
4158a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[RCS]);
4159a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
4160a266c7d5SChris Wilson 			notify_ring(dev, &dev_priv->ring[VCS]);
4161a266c7d5SChris Wilson 
4162a266c7d5SChris Wilson 		for_each_pipe(pipe) {
41632c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
416490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
416590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4166a266c7d5SChris Wilson 
4167a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4168a266c7d5SChris Wilson 				blc_event = true;
41694356d586SDaniel Vetter 
41704356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4171277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4172a266c7d5SChris Wilson 
41732d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
41742d9d2b0bSVille Syrjälä 			    intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
4175fc2c807bSVille Syrjälä 				DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
41762d9d2b0bSVille Syrjälä 		}
4177a266c7d5SChris Wilson 
4178a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4179a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4180a266c7d5SChris Wilson 
4181515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4182515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4183515ac2bbSDaniel Vetter 
4184a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4185a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4186a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4187a266c7d5SChris Wilson 		 * we would never get another interrupt.
4188a266c7d5SChris Wilson 		 *
4189a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4190a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4191a266c7d5SChris Wilson 		 * another one.
4192a266c7d5SChris Wilson 		 *
4193a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4194a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4195a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4196a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4197a266c7d5SChris Wilson 		 * stray interrupts.
4198a266c7d5SChris Wilson 		 */
4199a266c7d5SChris Wilson 		iir = new_iir;
4200a266c7d5SChris Wilson 	}
4201a266c7d5SChris Wilson 
4202d05c617eSDaniel Vetter 	i915_update_dri1_breadcrumb(dev);
42032c8ba29fSChris Wilson 
4204a266c7d5SChris Wilson 	return ret;
4205a266c7d5SChris Wilson }
4206a266c7d5SChris Wilson 
4207a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4208a266c7d5SChris Wilson {
42092d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4210a266c7d5SChris Wilson 	int pipe;
4211a266c7d5SChris Wilson 
4212a266c7d5SChris Wilson 	if (!dev_priv)
4213a266c7d5SChris Wilson 		return;
4214a266c7d5SChris Wilson 
42153ca1ccedSVille Syrjälä 	intel_hpd_irq_uninstall(dev_priv);
4216ac4c16c5SEgbert Eich 
4217a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4218a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4219a266c7d5SChris Wilson 
4220a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4221a266c7d5SChris Wilson 	for_each_pipe(pipe)
4222a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4223a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4224a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4225a266c7d5SChris Wilson 
4226a266c7d5SChris Wilson 	for_each_pipe(pipe)
4227a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4228a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4229a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4230a266c7d5SChris Wilson }
4231a266c7d5SChris Wilson 
42323ca1ccedSVille Syrjälä static void intel_hpd_irq_reenable(unsigned long data)
4233ac4c16c5SEgbert Eich {
42342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = (struct drm_i915_private *)data;
4235ac4c16c5SEgbert Eich 	struct drm_device *dev = dev_priv->dev;
4236ac4c16c5SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4237ac4c16c5SEgbert Eich 	unsigned long irqflags;
4238ac4c16c5SEgbert Eich 	int i;
4239ac4c16c5SEgbert Eich 
4240ac4c16c5SEgbert Eich 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4241ac4c16c5SEgbert Eich 	for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4242ac4c16c5SEgbert Eich 		struct drm_connector *connector;
4243ac4c16c5SEgbert Eich 
4244ac4c16c5SEgbert Eich 		if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4245ac4c16c5SEgbert Eich 			continue;
4246ac4c16c5SEgbert Eich 
4247ac4c16c5SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4248ac4c16c5SEgbert Eich 
4249ac4c16c5SEgbert Eich 		list_for_each_entry(connector, &mode_config->connector_list, head) {
4250ac4c16c5SEgbert Eich 			struct intel_connector *intel_connector = to_intel_connector(connector);
4251ac4c16c5SEgbert Eich 
4252ac4c16c5SEgbert Eich 			if (intel_connector->encoder->hpd_pin == i) {
4253ac4c16c5SEgbert Eich 				if (connector->polled != intel_connector->polled)
4254ac4c16c5SEgbert Eich 					DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4255ac4c16c5SEgbert Eich 							 drm_get_connector_name(connector));
4256ac4c16c5SEgbert Eich 				connector->polled = intel_connector->polled;
4257ac4c16c5SEgbert Eich 				if (!connector->polled)
4258ac4c16c5SEgbert Eich 					connector->polled = DRM_CONNECTOR_POLL_HPD;
4259ac4c16c5SEgbert Eich 			}
4260ac4c16c5SEgbert Eich 		}
4261ac4c16c5SEgbert Eich 	}
4262ac4c16c5SEgbert Eich 	if (dev_priv->display.hpd_irq_setup)
4263ac4c16c5SEgbert Eich 		dev_priv->display.hpd_irq_setup(dev);
4264ac4c16c5SEgbert Eich 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4265ac4c16c5SEgbert Eich }
4266ac4c16c5SEgbert Eich 
4267f71d4af4SJesse Barnes void intel_irq_init(struct drm_device *dev)
4268f71d4af4SJesse Barnes {
42698b2e326dSChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
42708b2e326dSChris Wilson 
42718b2e326dSChris Wilson 	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
427299584db3SDaniel Vetter 	INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
4273c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4274a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
42758b2e326dSChris Wilson 
4276a6706b45SDeepak S 	/* Let's track the enabled rps events */
4277a6706b45SDeepak S 	dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4278a6706b45SDeepak S 
427999584db3SDaniel Vetter 	setup_timer(&dev_priv->gpu_error.hangcheck_timer,
428099584db3SDaniel Vetter 		    i915_hangcheck_elapsed,
428161bac78eSDaniel Vetter 		    (unsigned long) dev);
42823ca1ccedSVille Syrjälä 	setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
4283ac4c16c5SEgbert Eich 		    (unsigned long) dev_priv);
428461bac78eSDaniel Vetter 
428597a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
42869ee32feaSDaniel Vetter 
42874cdb83ecSVille Syrjälä 	if (IS_GEN2(dev)) {
42884cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
42894cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
42904cdb83ecSVille Syrjälä 	} else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
4291f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4292f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4293391f75e2SVille Syrjälä 	} else {
4294391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4295391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4296f71d4af4SJesse Barnes 	}
4297f71d4af4SJesse Barnes 
4298c2baf4b7SVille Syrjälä 	if (drm_core_check_feature(dev, DRIVER_MODESET)) {
4299f71d4af4SJesse Barnes 		dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4300f71d4af4SJesse Barnes 		dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4301c2baf4b7SVille Syrjälä 	}
4302f71d4af4SJesse Barnes 
430343f328d7SVille Syrjälä 	if (IS_CHERRYVIEW(dev)) {
430443f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
430543f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
430643f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
430743f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
430843f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
430943f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
431043f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
431143f328d7SVille Syrjälä 	} else if (IS_VALLEYVIEW(dev)) {
43127e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
43137e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
43147e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
43157e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
43167e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
43177e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4318fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4319abd58f01SBen Widawsky 	} else if (IS_GEN8(dev)) {
4320abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4321abd58f01SBen Widawsky 		dev->driver->irq_preinstall = gen8_irq_preinstall;
4322abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4323abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4324abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4325abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4326abd58f01SBen Widawsky 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4327f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4328f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4329f71d4af4SJesse Barnes 		dev->driver->irq_preinstall = ironlake_irq_preinstall;
4330f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4331f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4332f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4333f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
433482a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4335f71d4af4SJesse Barnes 	} else {
4336c2798b19SChris Wilson 		if (INTEL_INFO(dev)->gen == 2) {
4337c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4338c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4339c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4340c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4341a266c7d5SChris Wilson 		} else if (INTEL_INFO(dev)->gen == 3) {
4342a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4343a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4344a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4345a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
434620afbda2SDaniel Vetter 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4347c2798b19SChris Wilson 		} else {
4348a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4349a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4350a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4351a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4352bac56d5bSEgbert Eich 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4353c2798b19SChris Wilson 		}
4354f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4355f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4356f71d4af4SJesse Barnes 	}
4357f71d4af4SJesse Barnes }
435820afbda2SDaniel Vetter 
435920afbda2SDaniel Vetter void intel_hpd_init(struct drm_device *dev)
436020afbda2SDaniel Vetter {
436120afbda2SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
4362821450c6SEgbert Eich 	struct drm_mode_config *mode_config = &dev->mode_config;
4363821450c6SEgbert Eich 	struct drm_connector *connector;
4364b5ea2d56SDaniel Vetter 	unsigned long irqflags;
4365821450c6SEgbert Eich 	int i;
436620afbda2SDaniel Vetter 
4367821450c6SEgbert Eich 	for (i = 1; i < HPD_NUM_PINS; i++) {
4368821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_cnt = 0;
4369821450c6SEgbert Eich 		dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4370821450c6SEgbert Eich 	}
4371821450c6SEgbert Eich 	list_for_each_entry(connector, &mode_config->connector_list, head) {
4372821450c6SEgbert Eich 		struct intel_connector *intel_connector = to_intel_connector(connector);
4373821450c6SEgbert Eich 		connector->polled = intel_connector->polled;
4374821450c6SEgbert Eich 		if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4375821450c6SEgbert Eich 			connector->polled = DRM_CONNECTOR_POLL_HPD;
4376821450c6SEgbert Eich 	}
4377b5ea2d56SDaniel Vetter 
4378b5ea2d56SDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
4379b5ea2d56SDaniel Vetter 	 * just to make the assert_spin_locked checks happy. */
4380b5ea2d56SDaniel Vetter 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
438120afbda2SDaniel Vetter 	if (dev_priv->display.hpd_irq_setup)
438220afbda2SDaniel Vetter 		dev_priv->display.hpd_irq_setup(dev);
4383b5ea2d56SDaniel Vetter 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
438420afbda2SDaniel Vetter }
4385c67a470bSPaulo Zanoni 
43865d584b2eSPaulo Zanoni /* Disable interrupts so we can allow runtime PM. */
4387730488b2SPaulo Zanoni void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
4388c67a470bSPaulo Zanoni {
4389c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4390c67a470bSPaulo Zanoni 
4391730488b2SPaulo Zanoni 	dev->driver->irq_uninstall(dev);
43925d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = true;
4393c67a470bSPaulo Zanoni }
4394c67a470bSPaulo Zanoni 
43955d584b2eSPaulo Zanoni /* Restore interrupts so we can recover from runtime PM. */
4396730488b2SPaulo Zanoni void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
4397c67a470bSPaulo Zanoni {
4398c67a470bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
4399c67a470bSPaulo Zanoni 
44005d584b2eSPaulo Zanoni 	dev_priv->pm.irqs_disabled = false;
4401730488b2SPaulo Zanoni 	dev->driver->irq_preinstall(dev);
4402730488b2SPaulo Zanoni 	dev->driver->irq_postinstall(dev);
4403c67a470bSPaulo Zanoni }
4404