xref: /openbmc/linux/drivers/gpu/drm/i915/i915_irq.c (revision 26951caf55d73ceb1967b0bf12f6d0b96853508e)
1c0e09200SDave Airlie /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
2c0e09200SDave Airlie  */
3c0e09200SDave Airlie /*
4c0e09200SDave Airlie  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5c0e09200SDave Airlie  * All Rights Reserved.
6c0e09200SDave Airlie  *
7c0e09200SDave Airlie  * Permission is hereby granted, free of charge, to any person obtaining a
8c0e09200SDave Airlie  * copy of this software and associated documentation files (the
9c0e09200SDave Airlie  * "Software"), to deal in the Software without restriction, including
10c0e09200SDave Airlie  * without limitation the rights to use, copy, modify, merge, publish,
11c0e09200SDave Airlie  * distribute, sub license, and/or sell copies of the Software, and to
12c0e09200SDave Airlie  * permit persons to whom the Software is furnished to do so, subject to
13c0e09200SDave Airlie  * the following conditions:
14c0e09200SDave Airlie  *
15c0e09200SDave Airlie  * The above copyright notice and this permission notice (including the
16c0e09200SDave Airlie  * next paragraph) shall be included in all copies or substantial portions
17c0e09200SDave Airlie  * of the Software.
18c0e09200SDave Airlie  *
19c0e09200SDave Airlie  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20c0e09200SDave Airlie  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21c0e09200SDave Airlie  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22c0e09200SDave Airlie  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23c0e09200SDave Airlie  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24c0e09200SDave Airlie  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25c0e09200SDave Airlie  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26c0e09200SDave Airlie  *
27c0e09200SDave Airlie  */
28c0e09200SDave Airlie 
29a70491ccSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30a70491ccSJoe Perches 
3163eeaf38SJesse Barnes #include <linux/sysrq.h>
325a0e3ad6STejun Heo #include <linux/slab.h>
33b2c88f5bSDamien Lespiau #include <linux/circ_buf.h>
34760285e7SDavid Howells #include <drm/drmP.h>
35760285e7SDavid Howells #include <drm/i915_drm.h>
36c0e09200SDave Airlie #include "i915_drv.h"
371c5d22f7SChris Wilson #include "i915_trace.h"
3879e53945SJesse Barnes #include "intel_drv.h"
39c0e09200SDave Airlie 
40fca52a55SDaniel Vetter /**
41fca52a55SDaniel Vetter  * DOC: interrupt handling
42fca52a55SDaniel Vetter  *
43fca52a55SDaniel Vetter  * These functions provide the basic support for enabling and disabling the
44fca52a55SDaniel Vetter  * interrupt handling support. There's a lot more functionality in i915_irq.c
45fca52a55SDaniel Vetter  * and related files, but that will be described in separate chapters.
46fca52a55SDaniel Vetter  */
47fca52a55SDaniel Vetter 
487c7e10dbSVille Syrjälä static const u32 hpd_ibx[HPD_NUM_PINS] = {
49e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG,
50e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG
54e5868a31SEgbert Eich };
55e5868a31SEgbert Eich 
567c7e10dbSVille Syrjälä static const u32 hpd_cpt[HPD_NUM_PINS] = {
57e5868a31SEgbert Eich 	[HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
5873c352a2SDaniel Vetter 	[HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
59e5868a31SEgbert Eich 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60e5868a31SEgbert Eich 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61e5868a31SEgbert Eich 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62e5868a31SEgbert Eich };
63e5868a31SEgbert Eich 
64*26951cafSXiong Zhang static const u32 hpd_spt[HPD_NUM_PINS] = {
65*26951cafSXiong Zhang 	[HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
66*26951cafSXiong Zhang 	[HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
67*26951cafSXiong Zhang 	[HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
68*26951cafSXiong Zhang 	[HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
69*26951cafSXiong Zhang };
70*26951cafSXiong Zhang 
717c7e10dbSVille Syrjälä static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
72e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_EN,
73e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
74e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
75e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
76e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
77e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
78e5868a31SEgbert Eich };
79e5868a31SEgbert Eich 
807c7e10dbSVille Syrjälä static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
81e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
82e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
83e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
84e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
85e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
86e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
87e5868a31SEgbert Eich };
88e5868a31SEgbert Eich 
894bca26d0SVille Syrjälä static const u32 hpd_status_i915[HPD_NUM_PINS] = {
90e5868a31SEgbert Eich 	[HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
91e5868a31SEgbert Eich 	[HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
92e5868a31SEgbert Eich 	[HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
93e5868a31SEgbert Eich 	[HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
94e5868a31SEgbert Eich 	[HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
95e5868a31SEgbert Eich 	[HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
96e5868a31SEgbert Eich };
97e5868a31SEgbert Eich 
98e0a20ad7SShashank Sharma /* BXT hpd list */
99e0a20ad7SShashank Sharma static const u32 hpd_bxt[HPD_NUM_PINS] = {
100e0a20ad7SShashank Sharma 	[HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
101e0a20ad7SShashank Sharma 	[HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
102e0a20ad7SShashank Sharma };
103e0a20ad7SShashank Sharma 
1045c502442SPaulo Zanoni /* IIR can theoretically queue up two events. Be paranoid. */
105f86f3fb0SPaulo Zanoni #define GEN8_IRQ_RESET_NDX(type, which) do { \
1065c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
1075c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IMR(which)); \
1085c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), 0); \
1095c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1105c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1115c502442SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
1125c502442SPaulo Zanoni 	POSTING_READ(GEN8_##type##_IIR(which)); \
1135c502442SPaulo Zanoni } while (0)
1145c502442SPaulo Zanoni 
115f86f3fb0SPaulo Zanoni #define GEN5_IRQ_RESET(type) do { \
116a9d356a6SPaulo Zanoni 	I915_WRITE(type##IMR, 0xffffffff); \
1175c502442SPaulo Zanoni 	POSTING_READ(type##IMR); \
118a9d356a6SPaulo Zanoni 	I915_WRITE(type##IER, 0); \
1195c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1205c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
1215c502442SPaulo Zanoni 	I915_WRITE(type##IIR, 0xffffffff); \
1225c502442SPaulo Zanoni 	POSTING_READ(type##IIR); \
123a9d356a6SPaulo Zanoni } while (0)
124a9d356a6SPaulo Zanoni 
125337ba017SPaulo Zanoni /*
126337ba017SPaulo Zanoni  * We should clear IMR at preinstall/uninstall, and just check at postinstall.
127337ba017SPaulo Zanoni  */
128337ba017SPaulo Zanoni #define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
129337ba017SPaulo Zanoni 	u32 val = I915_READ(reg); \
130337ba017SPaulo Zanoni 	if (val) { \
131337ba017SPaulo Zanoni 		WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
132337ba017SPaulo Zanoni 		     (reg), val); \
133337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
134337ba017SPaulo Zanoni 		POSTING_READ(reg); \
135337ba017SPaulo Zanoni 		I915_WRITE((reg), 0xffffffff); \
136337ba017SPaulo Zanoni 		POSTING_READ(reg); \
137337ba017SPaulo Zanoni 	} \
138337ba017SPaulo Zanoni } while (0)
139337ba017SPaulo Zanoni 
14035079899SPaulo Zanoni #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
141337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
14235079899SPaulo Zanoni 	I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
1437d1bd539SVille Syrjälä 	I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
1447d1bd539SVille Syrjälä 	POSTING_READ(GEN8_##type##_IMR(which)); \
14535079899SPaulo Zanoni } while (0)
14635079899SPaulo Zanoni 
14735079899SPaulo Zanoni #define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
148337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
14935079899SPaulo Zanoni 	I915_WRITE(type##IER, (ier_val)); \
1507d1bd539SVille Syrjälä 	I915_WRITE(type##IMR, (imr_val)); \
1517d1bd539SVille Syrjälä 	POSTING_READ(type##IMR); \
15235079899SPaulo Zanoni } while (0)
15335079899SPaulo Zanoni 
154c9a9a268SImre Deak static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
155c9a9a268SImre Deak 
156036a4a7dSZhenyu Wang /* For display hotplug interrupt */
15747339cd9SDaniel Vetter void
1582d1013ddSJani Nikula ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
159036a4a7dSZhenyu Wang {
1604bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1614bc9d430SDaniel Vetter 
1629df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
163c67a470bSPaulo Zanoni 		return;
164c67a470bSPaulo Zanoni 
1651ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != 0) {
1661ec14ad3SChris Wilson 		dev_priv->irq_mask &= ~mask;
1671ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1683143a2bfSChris Wilson 		POSTING_READ(DEIMR);
169036a4a7dSZhenyu Wang 	}
170036a4a7dSZhenyu Wang }
171036a4a7dSZhenyu Wang 
17247339cd9SDaniel Vetter void
1732d1013ddSJani Nikula ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
174036a4a7dSZhenyu Wang {
1754bc9d430SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
1764bc9d430SDaniel Vetter 
17706ffc778SPaulo Zanoni 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
178c67a470bSPaulo Zanoni 		return;
179c67a470bSPaulo Zanoni 
1801ec14ad3SChris Wilson 	if ((dev_priv->irq_mask & mask) != mask) {
1811ec14ad3SChris Wilson 		dev_priv->irq_mask |= mask;
1821ec14ad3SChris Wilson 		I915_WRITE(DEIMR, dev_priv->irq_mask);
1833143a2bfSChris Wilson 		POSTING_READ(DEIMR);
184036a4a7dSZhenyu Wang 	}
185036a4a7dSZhenyu Wang }
186036a4a7dSZhenyu Wang 
18743eaea13SPaulo Zanoni /**
18843eaea13SPaulo Zanoni  * ilk_update_gt_irq - update GTIMR
18943eaea13SPaulo Zanoni  * @dev_priv: driver private
19043eaea13SPaulo Zanoni  * @interrupt_mask: mask of interrupt bits to update
19143eaea13SPaulo Zanoni  * @enabled_irq_mask: mask of interrupt bits to enable
19243eaea13SPaulo Zanoni  */
19343eaea13SPaulo Zanoni static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
19443eaea13SPaulo Zanoni 			      uint32_t interrupt_mask,
19543eaea13SPaulo Zanoni 			      uint32_t enabled_irq_mask)
19643eaea13SPaulo Zanoni {
19743eaea13SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
19843eaea13SPaulo Zanoni 
19915a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
20015a17aaeSDaniel Vetter 
2019df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
202c67a470bSPaulo Zanoni 		return;
203c67a470bSPaulo Zanoni 
20443eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask &= ~interrupt_mask;
20543eaea13SPaulo Zanoni 	dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
20643eaea13SPaulo Zanoni 	I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
20743eaea13SPaulo Zanoni 	POSTING_READ(GTIMR);
20843eaea13SPaulo Zanoni }
20943eaea13SPaulo Zanoni 
210480c8033SDaniel Vetter void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
21143eaea13SPaulo Zanoni {
21243eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, mask);
21343eaea13SPaulo Zanoni }
21443eaea13SPaulo Zanoni 
215480c8033SDaniel Vetter void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
21643eaea13SPaulo Zanoni {
21743eaea13SPaulo Zanoni 	ilk_update_gt_irq(dev_priv, mask, 0);
21843eaea13SPaulo Zanoni }
21943eaea13SPaulo Zanoni 
220b900b949SImre Deak static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
221b900b949SImre Deak {
222b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
223b900b949SImre Deak }
224b900b949SImre Deak 
225a72fbc3aSImre Deak static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
226a72fbc3aSImre Deak {
227a72fbc3aSImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
228a72fbc3aSImre Deak }
229a72fbc3aSImre Deak 
230b900b949SImre Deak static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
231b900b949SImre Deak {
232b900b949SImre Deak 	return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
233b900b949SImre Deak }
234b900b949SImre Deak 
235edbfdb45SPaulo Zanoni /**
236edbfdb45SPaulo Zanoni   * snb_update_pm_irq - update GEN6_PMIMR
237edbfdb45SPaulo Zanoni   * @dev_priv: driver private
238edbfdb45SPaulo Zanoni   * @interrupt_mask: mask of interrupt bits to update
239edbfdb45SPaulo Zanoni   * @enabled_irq_mask: mask of interrupt bits to enable
240edbfdb45SPaulo Zanoni   */
241edbfdb45SPaulo Zanoni static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
242edbfdb45SPaulo Zanoni 			      uint32_t interrupt_mask,
243edbfdb45SPaulo Zanoni 			      uint32_t enabled_irq_mask)
244edbfdb45SPaulo Zanoni {
245605cd25bSPaulo Zanoni 	uint32_t new_val;
246edbfdb45SPaulo Zanoni 
24715a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
24815a17aaeSDaniel Vetter 
249edbfdb45SPaulo Zanoni 	assert_spin_locked(&dev_priv->irq_lock);
250edbfdb45SPaulo Zanoni 
251605cd25bSPaulo Zanoni 	new_val = dev_priv->pm_irq_mask;
252f52ecbcfSPaulo Zanoni 	new_val &= ~interrupt_mask;
253f52ecbcfSPaulo Zanoni 	new_val |= (~enabled_irq_mask & interrupt_mask);
254f52ecbcfSPaulo Zanoni 
255605cd25bSPaulo Zanoni 	if (new_val != dev_priv->pm_irq_mask) {
256605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = new_val;
257a72fbc3aSImre Deak 		I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
258a72fbc3aSImre Deak 		POSTING_READ(gen6_pm_imr(dev_priv));
259edbfdb45SPaulo Zanoni 	}
260f52ecbcfSPaulo Zanoni }
261edbfdb45SPaulo Zanoni 
262480c8033SDaniel Vetter void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
263edbfdb45SPaulo Zanoni {
2649939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2659939fba2SImre Deak 		return;
2669939fba2SImre Deak 
267edbfdb45SPaulo Zanoni 	snb_update_pm_irq(dev_priv, mask, mask);
268edbfdb45SPaulo Zanoni }
269edbfdb45SPaulo Zanoni 
2709939fba2SImre Deak static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
2719939fba2SImre Deak 				  uint32_t mask)
2729939fba2SImre Deak {
2739939fba2SImre Deak 	snb_update_pm_irq(dev_priv, mask, 0);
2749939fba2SImre Deak }
2759939fba2SImre Deak 
276480c8033SDaniel Vetter void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
277edbfdb45SPaulo Zanoni {
2789939fba2SImre Deak 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
2799939fba2SImre Deak 		return;
2809939fba2SImre Deak 
2819939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, mask);
282edbfdb45SPaulo Zanoni }
283edbfdb45SPaulo Zanoni 
2843cc134e3SImre Deak void gen6_reset_rps_interrupts(struct drm_device *dev)
2853cc134e3SImre Deak {
2863cc134e3SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
2873cc134e3SImre Deak 	uint32_t reg = gen6_pm_iir(dev_priv);
2883cc134e3SImre Deak 
2893cc134e3SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
2903cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2913cc134e3SImre Deak 	I915_WRITE(reg, dev_priv->pm_rps_events);
2923cc134e3SImre Deak 	POSTING_READ(reg);
293096fad9eSImre Deak 	dev_priv->rps.pm_iir = 0;
2943cc134e3SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
2953cc134e3SImre Deak }
2963cc134e3SImre Deak 
297b900b949SImre Deak void gen6_enable_rps_interrupts(struct drm_device *dev)
298b900b949SImre Deak {
299b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
300b900b949SImre Deak 
301b900b949SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
30278e68d36SImre Deak 
303b900b949SImre Deak 	WARN_ON(dev_priv->rps.pm_iir);
3043cc134e3SImre Deak 	WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
305d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = true;
30678e68d36SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
30778e68d36SImre Deak 				dev_priv->pm_rps_events);
308b900b949SImre Deak 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
30978e68d36SImre Deak 
310b900b949SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
311b900b949SImre Deak }
312b900b949SImre Deak 
31359d02a1fSImre Deak u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
31459d02a1fSImre Deak {
31559d02a1fSImre Deak 	/*
316f24eeb19SImre Deak 	 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
31759d02a1fSImre Deak 	 * if GEN6_PM_UP_EI_EXPIRED is masked.
318f24eeb19SImre Deak 	 *
319f24eeb19SImre Deak 	 * TODO: verify if this can be reproduced on VLV,CHV.
32059d02a1fSImre Deak 	 */
32159d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
32259d02a1fSImre Deak 		mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
32359d02a1fSImre Deak 
32459d02a1fSImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
32559d02a1fSImre Deak 		mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
32659d02a1fSImre Deak 
32759d02a1fSImre Deak 	return mask;
32859d02a1fSImre Deak }
32959d02a1fSImre Deak 
330b900b949SImre Deak void gen6_disable_rps_interrupts(struct drm_device *dev)
331b900b949SImre Deak {
332b900b949SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
333b900b949SImre Deak 
334d4d70aa5SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
335d4d70aa5SImre Deak 	dev_priv->rps.interrupts_enabled = false;
336d4d70aa5SImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
337d4d70aa5SImre Deak 
338d4d70aa5SImre Deak 	cancel_work_sync(&dev_priv->rps.work);
339d4d70aa5SImre Deak 
3409939fba2SImre Deak 	spin_lock_irq(&dev_priv->irq_lock);
3419939fba2SImre Deak 
34259d02a1fSImre Deak 	I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
3439939fba2SImre Deak 
3449939fba2SImre Deak 	__gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
345b900b949SImre Deak 	I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
346b900b949SImre Deak 				~dev_priv->pm_rps_events);
34758072ccbSImre Deak 
34858072ccbSImre Deak 	spin_unlock_irq(&dev_priv->irq_lock);
34958072ccbSImre Deak 
35058072ccbSImre Deak 	synchronize_irq(dev->irq);
351b900b949SImre Deak }
352b900b949SImre Deak 
3530961021aSBen Widawsky /**
354fee884edSDaniel Vetter  * ibx_display_interrupt_update - update SDEIMR
355fee884edSDaniel Vetter  * @dev_priv: driver private
356fee884edSDaniel Vetter  * @interrupt_mask: mask of interrupt bits to update
357fee884edSDaniel Vetter  * @enabled_irq_mask: mask of interrupt bits to enable
358fee884edSDaniel Vetter  */
35947339cd9SDaniel Vetter void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
360fee884edSDaniel Vetter 				  uint32_t interrupt_mask,
361fee884edSDaniel Vetter 				  uint32_t enabled_irq_mask)
362fee884edSDaniel Vetter {
363fee884edSDaniel Vetter 	uint32_t sdeimr = I915_READ(SDEIMR);
364fee884edSDaniel Vetter 	sdeimr &= ~interrupt_mask;
365fee884edSDaniel Vetter 	sdeimr |= (~enabled_irq_mask & interrupt_mask);
366fee884edSDaniel Vetter 
36715a17aaeSDaniel Vetter 	WARN_ON(enabled_irq_mask & ~interrupt_mask);
36815a17aaeSDaniel Vetter 
369fee884edSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
370fee884edSDaniel Vetter 
3719df7575fSJesse Barnes 	if (WARN_ON(!intel_irqs_enabled(dev_priv)))
372c67a470bSPaulo Zanoni 		return;
373c67a470bSPaulo Zanoni 
374fee884edSDaniel Vetter 	I915_WRITE(SDEIMR, sdeimr);
375fee884edSDaniel Vetter 	POSTING_READ(SDEIMR);
376fee884edSDaniel Vetter }
3778664281bSPaulo Zanoni 
378b5ea642aSDaniel Vetter static void
379755e9019SImre Deak __i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
380755e9019SImre Deak 		       u32 enable_mask, u32 status_mask)
3817c463586SKeith Packard {
3829db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
383755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
3847c463586SKeith Packard 
385b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
386d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
387b79480baSDaniel Vetter 
38804feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
38904feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
39004feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
39104feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
392755e9019SImre Deak 		return;
393755e9019SImre Deak 
394755e9019SImre Deak 	if ((pipestat & enable_mask) == enable_mask)
39546c06a30SVille Syrjälä 		return;
39646c06a30SVille Syrjälä 
39791d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] |= status_mask;
39891d181ddSImre Deak 
3997c463586SKeith Packard 	/* Enable the interrupt, clear any pending status */
400755e9019SImre Deak 	pipestat |= enable_mask | status_mask;
40146c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4023143a2bfSChris Wilson 	POSTING_READ(reg);
4037c463586SKeith Packard }
4047c463586SKeith Packard 
405b5ea642aSDaniel Vetter static void
406755e9019SImre Deak __i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
407755e9019SImre Deak 		        u32 enable_mask, u32 status_mask)
4087c463586SKeith Packard {
4099db4a9c7SJesse Barnes 	u32 reg = PIPESTAT(pipe);
410755e9019SImre Deak 	u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
4117c463586SKeith Packard 
412b79480baSDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
413d518ce50SDaniel Vetter 	WARN_ON(!intel_irqs_enabled(dev_priv));
414b79480baSDaniel Vetter 
41504feced9SVille Syrjälä 	if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
41604feced9SVille Syrjälä 		      status_mask & ~PIPESTAT_INT_STATUS_MASK,
41704feced9SVille Syrjälä 		      "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
41804feced9SVille Syrjälä 		      pipe_name(pipe), enable_mask, status_mask))
41946c06a30SVille Syrjälä 		return;
42046c06a30SVille Syrjälä 
421755e9019SImre Deak 	if ((pipestat & enable_mask) == 0)
422755e9019SImre Deak 		return;
423755e9019SImre Deak 
42491d181ddSImre Deak 	dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
42591d181ddSImre Deak 
426755e9019SImre Deak 	pipestat &= ~enable_mask;
42746c06a30SVille Syrjälä 	I915_WRITE(reg, pipestat);
4283143a2bfSChris Wilson 	POSTING_READ(reg);
4297c463586SKeith Packard }
4307c463586SKeith Packard 
43110c59c51SImre Deak static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
43210c59c51SImre Deak {
43310c59c51SImre Deak 	u32 enable_mask = status_mask << 16;
43410c59c51SImre Deak 
43510c59c51SImre Deak 	/*
436724a6905SVille Syrjälä 	 * On pipe A we don't support the PSR interrupt yet,
437724a6905SVille Syrjälä 	 * on pipe B and C the same bit MBZ.
43810c59c51SImre Deak 	 */
43910c59c51SImre Deak 	if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
44010c59c51SImre Deak 		return 0;
441724a6905SVille Syrjälä 	/*
442724a6905SVille Syrjälä 	 * On pipe B and C we don't support the PSR interrupt yet, on pipe
443724a6905SVille Syrjälä 	 * A the same bit is for perf counters which we don't use either.
444724a6905SVille Syrjälä 	 */
445724a6905SVille Syrjälä 	if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
446724a6905SVille Syrjälä 		return 0;
44710c59c51SImre Deak 
44810c59c51SImre Deak 	enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
44910c59c51SImre Deak 			 SPRITE0_FLIP_DONE_INT_EN_VLV |
45010c59c51SImre Deak 			 SPRITE1_FLIP_DONE_INT_EN_VLV);
45110c59c51SImre Deak 	if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
45210c59c51SImre Deak 		enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
45310c59c51SImre Deak 	if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
45410c59c51SImre Deak 		enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
45510c59c51SImre Deak 
45610c59c51SImre Deak 	return enable_mask;
45710c59c51SImre Deak }
45810c59c51SImre Deak 
459755e9019SImre Deak void
460755e9019SImre Deak i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
461755e9019SImre Deak 		     u32 status_mask)
462755e9019SImre Deak {
463755e9019SImre Deak 	u32 enable_mask;
464755e9019SImre Deak 
46510c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
46610c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
46710c59c51SImre Deak 							   status_mask);
46810c59c51SImre Deak 	else
469755e9019SImre Deak 		enable_mask = status_mask << 16;
470755e9019SImre Deak 	__i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
471755e9019SImre Deak }
472755e9019SImre Deak 
473755e9019SImre Deak void
474755e9019SImre Deak i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
475755e9019SImre Deak 		      u32 status_mask)
476755e9019SImre Deak {
477755e9019SImre Deak 	u32 enable_mask;
478755e9019SImre Deak 
47910c59c51SImre Deak 	if (IS_VALLEYVIEW(dev_priv->dev))
48010c59c51SImre Deak 		enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
48110c59c51SImre Deak 							   status_mask);
48210c59c51SImre Deak 	else
483755e9019SImre Deak 		enable_mask = status_mask << 16;
484755e9019SImre Deak 	__i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
485755e9019SImre Deak }
486755e9019SImre Deak 
487c0e09200SDave Airlie /**
488f49e38ddSJani Nikula  * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
48901c66889SZhao Yakui  */
490f49e38ddSJani Nikula static void i915_enable_asle_pipestat(struct drm_device *dev)
49101c66889SZhao Yakui {
4922d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4931ec14ad3SChris Wilson 
494f49e38ddSJani Nikula 	if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
495f49e38ddSJani Nikula 		return;
496f49e38ddSJani Nikula 
49713321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
49801c66889SZhao Yakui 
499755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
500a6c45cf0SChris Wilson 	if (INTEL_INFO(dev)->gen >= 4)
5013b6c42e8SDaniel Vetter 		i915_enable_pipestat(dev_priv, PIPE_A,
502755e9019SImre Deak 				     PIPE_LEGACY_BLC_EVENT_STATUS);
5031ec14ad3SChris Wilson 
50413321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
50501c66889SZhao Yakui }
50601c66889SZhao Yakui 
507f75f3746SVille Syrjälä /*
508f75f3746SVille Syrjälä  * This timing diagram depicts the video signal in and
509f75f3746SVille Syrjälä  * around the vertical blanking period.
510f75f3746SVille Syrjälä  *
511f75f3746SVille Syrjälä  * Assumptions about the fictitious mode used in this example:
512f75f3746SVille Syrjälä  *  vblank_start >= 3
513f75f3746SVille Syrjälä  *  vsync_start = vblank_start + 1
514f75f3746SVille Syrjälä  *  vsync_end = vblank_start + 2
515f75f3746SVille Syrjälä  *  vtotal = vblank_start + 3
516f75f3746SVille Syrjälä  *
517f75f3746SVille Syrjälä  *           start of vblank:
518f75f3746SVille Syrjälä  *           latch double buffered registers
519f75f3746SVille Syrjälä  *           increment frame counter (ctg+)
520f75f3746SVille Syrjälä  *           generate start of vblank interrupt (gen4+)
521f75f3746SVille Syrjälä  *           |
522f75f3746SVille Syrjälä  *           |          frame start:
523f75f3746SVille Syrjälä  *           |          generate frame start interrupt (aka. vblank interrupt) (gmch)
524f75f3746SVille Syrjälä  *           |          may be shifted forward 1-3 extra lines via PIPECONF
525f75f3746SVille Syrjälä  *           |          |
526f75f3746SVille Syrjälä  *           |          |  start of vsync:
527f75f3746SVille Syrjälä  *           |          |  generate vsync interrupt
528f75f3746SVille Syrjälä  *           |          |  |
529f75f3746SVille Syrjälä  * ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx___    ___xxxx
530f75f3746SVille Syrjälä  *       .   \hs/   .      \hs/          \hs/          \hs/   .      \hs/
531f75f3746SVille Syrjälä  * ----va---> <-----------------vb--------------------> <--------va-------------
532f75f3746SVille Syrjälä  *       |          |       <----vs----->                     |
533f75f3746SVille Syrjälä  * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
534f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
535f75f3746SVille Syrjälä  * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
536f75f3746SVille Syrjälä  *       |          |                                         |
537f75f3746SVille Syrjälä  *       last visible pixel                                   first visible pixel
538f75f3746SVille Syrjälä  *                  |                                         increment frame counter (gen3/4)
539f75f3746SVille Syrjälä  *                  pixel counter = vblank_start * htotal     pixel counter = 0 (gen3/4)
540f75f3746SVille Syrjälä  *
541f75f3746SVille Syrjälä  * x  = horizontal active
542f75f3746SVille Syrjälä  * _  = horizontal blanking
543f75f3746SVille Syrjälä  * hs = horizontal sync
544f75f3746SVille Syrjälä  * va = vertical active
545f75f3746SVille Syrjälä  * vb = vertical blanking
546f75f3746SVille Syrjälä  * vs = vertical sync
547f75f3746SVille Syrjälä  * vbs = vblank_start (number)
548f75f3746SVille Syrjälä  *
549f75f3746SVille Syrjälä  * Summary:
550f75f3746SVille Syrjälä  * - most events happen at the start of horizontal sync
551f75f3746SVille Syrjälä  * - frame start happens at the start of horizontal blank, 1-4 lines
552f75f3746SVille Syrjälä  *   (depending on PIPECONF settings) after the start of vblank
553f75f3746SVille Syrjälä  * - gen3/4 pixel and frame counter are synchronized with the start
554f75f3746SVille Syrjälä  *   of horizontal active on the first line of vertical active
555f75f3746SVille Syrjälä  */
556f75f3746SVille Syrjälä 
5574cdb83ecSVille Syrjälä static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
5584cdb83ecSVille Syrjälä {
5594cdb83ecSVille Syrjälä 	/* Gen2 doesn't have a hardware frame counter */
5604cdb83ecSVille Syrjälä 	return 0;
5614cdb83ecSVille Syrjälä }
5624cdb83ecSVille Syrjälä 
56342f52ef8SKeith Packard /* Called from drm generic code, passed a 'crtc', which
56442f52ef8SKeith Packard  * we use as a pipe index
56542f52ef8SKeith Packard  */
566f71d4af4SJesse Barnes static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
5670a3e67a4SJesse Barnes {
5682d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
5690a3e67a4SJesse Barnes 	unsigned long high_frame;
5700a3e67a4SJesse Barnes 	unsigned long low_frame;
5710b2a8e09SVille Syrjälä 	u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
572391f75e2SVille Syrjälä 	struct intel_crtc *intel_crtc =
573391f75e2SVille Syrjälä 		to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
574fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
575391f75e2SVille Syrjälä 
5760b2a8e09SVille Syrjälä 	htotal = mode->crtc_htotal;
5770b2a8e09SVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
5780b2a8e09SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
5790b2a8e09SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5800b2a8e09SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
581391f75e2SVille Syrjälä 
5820b2a8e09SVille Syrjälä 	/* Convert to pixel count */
5830b2a8e09SVille Syrjälä 	vbl_start *= htotal;
5840b2a8e09SVille Syrjälä 
5850b2a8e09SVille Syrjälä 	/* Start of vblank event occurs at start of hsync */
5860b2a8e09SVille Syrjälä 	vbl_start -= htotal - hsync_start;
5870b2a8e09SVille Syrjälä 
5889db4a9c7SJesse Barnes 	high_frame = PIPEFRAME(pipe);
5899db4a9c7SJesse Barnes 	low_frame = PIPEFRAMEPIXEL(pipe);
5905eddb70bSChris Wilson 
5910a3e67a4SJesse Barnes 	/*
5920a3e67a4SJesse Barnes 	 * High & low register fields aren't synchronized, so make sure
5930a3e67a4SJesse Barnes 	 * we get a low value that's stable across two reads of the high
5940a3e67a4SJesse Barnes 	 * register.
5950a3e67a4SJesse Barnes 	 */
5960a3e67a4SJesse Barnes 	do {
5975eddb70bSChris Wilson 		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
598391f75e2SVille Syrjälä 		low   = I915_READ(low_frame);
5995eddb70bSChris Wilson 		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
6000a3e67a4SJesse Barnes 	} while (high1 != high2);
6010a3e67a4SJesse Barnes 
6025eddb70bSChris Wilson 	high1 >>= PIPE_FRAME_HIGH_SHIFT;
603391f75e2SVille Syrjälä 	pixel = low & PIPE_PIXEL_MASK;
6045eddb70bSChris Wilson 	low >>= PIPE_FRAME_LOW_SHIFT;
605391f75e2SVille Syrjälä 
606391f75e2SVille Syrjälä 	/*
607391f75e2SVille Syrjälä 	 * The frame counter increments at beginning of active.
608391f75e2SVille Syrjälä 	 * Cook up a vblank counter by also checking the pixel
609391f75e2SVille Syrjälä 	 * counter against vblank start.
610391f75e2SVille Syrjälä 	 */
611edc08d0aSVille Syrjälä 	return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
6120a3e67a4SJesse Barnes }
6130a3e67a4SJesse Barnes 
614f71d4af4SJesse Barnes static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
6159880b7a5SJesse Barnes {
6162d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
6179db4a9c7SJesse Barnes 	int reg = PIPE_FRMCOUNT_GM45(pipe);
6189880b7a5SJesse Barnes 
6199880b7a5SJesse Barnes 	return I915_READ(reg);
6209880b7a5SJesse Barnes }
6219880b7a5SJesse Barnes 
622ad3543edSMario Kleiner /* raw reads, only for fast reads of display block, no need for forcewake etc. */
623ad3543edSMario Kleiner #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
624ad3543edSMario Kleiner 
625a225f079SVille Syrjälä static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
626a225f079SVille Syrjälä {
627a225f079SVille Syrjälä 	struct drm_device *dev = crtc->base.dev;
628a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
629fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &crtc->base.hwmode;
630a225f079SVille Syrjälä 	enum pipe pipe = crtc->pipe;
63180715b2fSVille Syrjälä 	int position, vtotal;
632a225f079SVille Syrjälä 
63380715b2fSVille Syrjälä 	vtotal = mode->crtc_vtotal;
634a225f079SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
635a225f079SVille Syrjälä 		vtotal /= 2;
636a225f079SVille Syrjälä 
637a225f079SVille Syrjälä 	if (IS_GEN2(dev))
638a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
639a225f079SVille Syrjälä 	else
640a225f079SVille Syrjälä 		position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
641a225f079SVille Syrjälä 
642a225f079SVille Syrjälä 	/*
64380715b2fSVille Syrjälä 	 * See update_scanline_offset() for the details on the
64480715b2fSVille Syrjälä 	 * scanline_offset adjustment.
645a225f079SVille Syrjälä 	 */
64680715b2fSVille Syrjälä 	return (position + crtc->scanline_offset) % vtotal;
647a225f079SVille Syrjälä }
648a225f079SVille Syrjälä 
649f71d4af4SJesse Barnes static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
650abca9e45SVille Syrjälä 				    unsigned int flags, int *vpos, int *hpos,
651abca9e45SVille Syrjälä 				    ktime_t *stime, ktime_t *etime)
6520af7e4dfSMario Kleiner {
653c2baf4b7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
654c2baf4b7SVille Syrjälä 	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
655c2baf4b7SVille Syrjälä 	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
656fc467a22SMaarten Lankhorst 	const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
6573aa18df8SVille Syrjälä 	int position;
65878e8fc6bSVille Syrjälä 	int vbl_start, vbl_end, hsync_start, htotal, vtotal;
6590af7e4dfSMario Kleiner 	bool in_vbl = true;
6600af7e4dfSMario Kleiner 	int ret = 0;
661ad3543edSMario Kleiner 	unsigned long irqflags;
6620af7e4dfSMario Kleiner 
663fc467a22SMaarten Lankhorst 	if (WARN_ON(!mode->crtc_clock)) {
6640af7e4dfSMario Kleiner 		DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
6659db4a9c7SJesse Barnes 				 "pipe %c\n", pipe_name(pipe));
6660af7e4dfSMario Kleiner 		return 0;
6670af7e4dfSMario Kleiner 	}
6680af7e4dfSMario Kleiner 
669c2baf4b7SVille Syrjälä 	htotal = mode->crtc_htotal;
67078e8fc6bSVille Syrjälä 	hsync_start = mode->crtc_hsync_start;
671c2baf4b7SVille Syrjälä 	vtotal = mode->crtc_vtotal;
672c2baf4b7SVille Syrjälä 	vbl_start = mode->crtc_vblank_start;
673c2baf4b7SVille Syrjälä 	vbl_end = mode->crtc_vblank_end;
6740af7e4dfSMario Kleiner 
675d31faf65SVille Syrjälä 	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
676d31faf65SVille Syrjälä 		vbl_start = DIV_ROUND_UP(vbl_start, 2);
677d31faf65SVille Syrjälä 		vbl_end /= 2;
678d31faf65SVille Syrjälä 		vtotal /= 2;
679d31faf65SVille Syrjälä 	}
680d31faf65SVille Syrjälä 
681c2baf4b7SVille Syrjälä 	ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
682c2baf4b7SVille Syrjälä 
683ad3543edSMario Kleiner 	/*
684ad3543edSMario Kleiner 	 * Lock uncore.lock, as we will do multiple timing critical raw
685ad3543edSMario Kleiner 	 * register reads, potentially with preemption disabled, so the
686ad3543edSMario Kleiner 	 * following code must not block on uncore.lock.
687ad3543edSMario Kleiner 	 */
688ad3543edSMario Kleiner 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
689ad3543edSMario Kleiner 
690ad3543edSMario Kleiner 	/* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
691ad3543edSMario Kleiner 
692ad3543edSMario Kleiner 	/* Get optional system timestamp before query. */
693ad3543edSMario Kleiner 	if (stime)
694ad3543edSMario Kleiner 		*stime = ktime_get();
695ad3543edSMario Kleiner 
6967c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
6970af7e4dfSMario Kleiner 		/* No obvious pixelcount register. Only query vertical
6980af7e4dfSMario Kleiner 		 * scanout position from Display scan line register.
6990af7e4dfSMario Kleiner 		 */
700a225f079SVille Syrjälä 		position = __intel_get_crtc_scanline(intel_crtc);
7010af7e4dfSMario Kleiner 	} else {
7020af7e4dfSMario Kleiner 		/* Have access to pixelcount since start of frame.
7030af7e4dfSMario Kleiner 		 * We can split this into vertical and horizontal
7040af7e4dfSMario Kleiner 		 * scanout position.
7050af7e4dfSMario Kleiner 		 */
706ad3543edSMario Kleiner 		position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
7070af7e4dfSMario Kleiner 
7083aa18df8SVille Syrjälä 		/* convert to pixel counts */
7093aa18df8SVille Syrjälä 		vbl_start *= htotal;
7103aa18df8SVille Syrjälä 		vbl_end *= htotal;
7113aa18df8SVille Syrjälä 		vtotal *= htotal;
71278e8fc6bSVille Syrjälä 
71378e8fc6bSVille Syrjälä 		/*
7147e78f1cbSVille Syrjälä 		 * In interlaced modes, the pixel counter counts all pixels,
7157e78f1cbSVille Syrjälä 		 * so one field will have htotal more pixels. In order to avoid
7167e78f1cbSVille Syrjälä 		 * the reported position from jumping backwards when the pixel
7177e78f1cbSVille Syrjälä 		 * counter is beyond the length of the shorter field, just
7187e78f1cbSVille Syrjälä 		 * clamp the position the length of the shorter field. This
7197e78f1cbSVille Syrjälä 		 * matches how the scanline counter based position works since
7207e78f1cbSVille Syrjälä 		 * the scanline counter doesn't count the two half lines.
7217e78f1cbSVille Syrjälä 		 */
7227e78f1cbSVille Syrjälä 		if (position >= vtotal)
7237e78f1cbSVille Syrjälä 			position = vtotal - 1;
7247e78f1cbSVille Syrjälä 
7257e78f1cbSVille Syrjälä 		/*
72678e8fc6bSVille Syrjälä 		 * Start of vblank interrupt is triggered at start of hsync,
72778e8fc6bSVille Syrjälä 		 * just prior to the first active line of vblank. However we
72878e8fc6bSVille Syrjälä 		 * consider lines to start at the leading edge of horizontal
72978e8fc6bSVille Syrjälä 		 * active. So, should we get here before we've crossed into
73078e8fc6bSVille Syrjälä 		 * the horizontal active of the first line in vblank, we would
73178e8fc6bSVille Syrjälä 		 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
73278e8fc6bSVille Syrjälä 		 * always add htotal-hsync_start to the current pixel position.
73378e8fc6bSVille Syrjälä 		 */
73478e8fc6bSVille Syrjälä 		position = (position + htotal - hsync_start) % vtotal;
7353aa18df8SVille Syrjälä 	}
7363aa18df8SVille Syrjälä 
737ad3543edSMario Kleiner 	/* Get optional system timestamp after query. */
738ad3543edSMario Kleiner 	if (etime)
739ad3543edSMario Kleiner 		*etime = ktime_get();
740ad3543edSMario Kleiner 
741ad3543edSMario Kleiner 	/* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
742ad3543edSMario Kleiner 
743ad3543edSMario Kleiner 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
744ad3543edSMario Kleiner 
7453aa18df8SVille Syrjälä 	in_vbl = position >= vbl_start && position < vbl_end;
7463aa18df8SVille Syrjälä 
7473aa18df8SVille Syrjälä 	/*
7483aa18df8SVille Syrjälä 	 * While in vblank, position will be negative
7493aa18df8SVille Syrjälä 	 * counting up towards 0 at vbl_end. And outside
7503aa18df8SVille Syrjälä 	 * vblank, position will be positive counting
7513aa18df8SVille Syrjälä 	 * up since vbl_end.
7523aa18df8SVille Syrjälä 	 */
7533aa18df8SVille Syrjälä 	if (position >= vbl_start)
7543aa18df8SVille Syrjälä 		position -= vbl_end;
7553aa18df8SVille Syrjälä 	else
7563aa18df8SVille Syrjälä 		position += vtotal - vbl_end;
7573aa18df8SVille Syrjälä 
7587c06b08aSVille Syrjälä 	if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
7593aa18df8SVille Syrjälä 		*vpos = position;
7603aa18df8SVille Syrjälä 		*hpos = 0;
7613aa18df8SVille Syrjälä 	} else {
7620af7e4dfSMario Kleiner 		*vpos = position / htotal;
7630af7e4dfSMario Kleiner 		*hpos = position - (*vpos * htotal);
7640af7e4dfSMario Kleiner 	}
7650af7e4dfSMario Kleiner 
7660af7e4dfSMario Kleiner 	/* In vblank? */
7670af7e4dfSMario Kleiner 	if (in_vbl)
7683d3cbd84SDaniel Vetter 		ret |= DRM_SCANOUTPOS_IN_VBLANK;
7690af7e4dfSMario Kleiner 
7700af7e4dfSMario Kleiner 	return ret;
7710af7e4dfSMario Kleiner }
7720af7e4dfSMario Kleiner 
773a225f079SVille Syrjälä int intel_get_crtc_scanline(struct intel_crtc *crtc)
774a225f079SVille Syrjälä {
775a225f079SVille Syrjälä 	struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
776a225f079SVille Syrjälä 	unsigned long irqflags;
777a225f079SVille Syrjälä 	int position;
778a225f079SVille Syrjälä 
779a225f079SVille Syrjälä 	spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
780a225f079SVille Syrjälä 	position = __intel_get_crtc_scanline(crtc);
781a225f079SVille Syrjälä 	spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782a225f079SVille Syrjälä 
783a225f079SVille Syrjälä 	return position;
784a225f079SVille Syrjälä }
785a225f079SVille Syrjälä 
786f71d4af4SJesse Barnes static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
7870af7e4dfSMario Kleiner 			      int *max_error,
7880af7e4dfSMario Kleiner 			      struct timeval *vblank_time,
7890af7e4dfSMario Kleiner 			      unsigned flags)
7900af7e4dfSMario Kleiner {
7914041b853SChris Wilson 	struct drm_crtc *crtc;
7920af7e4dfSMario Kleiner 
7937eb552aeSBen Widawsky 	if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
7944041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
7950af7e4dfSMario Kleiner 		return -EINVAL;
7960af7e4dfSMario Kleiner 	}
7970af7e4dfSMario Kleiner 
7980af7e4dfSMario Kleiner 	/* Get drm_crtc to timestamp: */
7994041b853SChris Wilson 	crtc = intel_get_crtc_for_pipe(dev, pipe);
8004041b853SChris Wilson 	if (crtc == NULL) {
8014041b853SChris Wilson 		DRM_ERROR("Invalid crtc %d\n", pipe);
8024041b853SChris Wilson 		return -EINVAL;
8034041b853SChris Wilson 	}
8044041b853SChris Wilson 
805fc467a22SMaarten Lankhorst 	if (!crtc->hwmode.crtc_clock) {
8064041b853SChris Wilson 		DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
8074041b853SChris Wilson 		return -EBUSY;
8084041b853SChris Wilson 	}
8090af7e4dfSMario Kleiner 
8100af7e4dfSMario Kleiner 	/* Helper routine in DRM core does all the work: */
8114041b853SChris Wilson 	return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
8124041b853SChris Wilson 						     vblank_time, flags,
8137da903efSVille Syrjälä 						     crtc,
814fc467a22SMaarten Lankhorst 						     &crtc->hwmode);
8150af7e4dfSMario Kleiner }
8160af7e4dfSMario Kleiner 
817d0ecd7e2SDaniel Vetter static void ironlake_rps_change_irq_handler(struct drm_device *dev)
818f97108d1SJesse Barnes {
8192d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
820b5b72e89SMatthew Garrett 	u32 busy_up, busy_down, max_avg, min_avg;
8219270388eSDaniel Vetter 	u8 new_delay;
8229270388eSDaniel Vetter 
823d0ecd7e2SDaniel Vetter 	spin_lock(&mchdev_lock);
824f97108d1SJesse Barnes 
82573edd18fSDaniel Vetter 	I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
82673edd18fSDaniel Vetter 
82720e4d407SDaniel Vetter 	new_delay = dev_priv->ips.cur_delay;
8289270388eSDaniel Vetter 
8297648fa99SJesse Barnes 	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
830b5b72e89SMatthew Garrett 	busy_up = I915_READ(RCPREVBSYTUPAVG);
831b5b72e89SMatthew Garrett 	busy_down = I915_READ(RCPREVBSYTDNAVG);
832f97108d1SJesse Barnes 	max_avg = I915_READ(RCBMAXAVG);
833f97108d1SJesse Barnes 	min_avg = I915_READ(RCBMINAVG);
834f97108d1SJesse Barnes 
835f97108d1SJesse Barnes 	/* Handle RCS change request from hw */
836b5b72e89SMatthew Garrett 	if (busy_up > max_avg) {
83720e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
83820e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay - 1;
83920e4d407SDaniel Vetter 		if (new_delay < dev_priv->ips.max_delay)
84020e4d407SDaniel Vetter 			new_delay = dev_priv->ips.max_delay;
841b5b72e89SMatthew Garrett 	} else if (busy_down < min_avg) {
84220e4d407SDaniel Vetter 		if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
84320e4d407SDaniel Vetter 			new_delay = dev_priv->ips.cur_delay + 1;
84420e4d407SDaniel Vetter 		if (new_delay > dev_priv->ips.min_delay)
84520e4d407SDaniel Vetter 			new_delay = dev_priv->ips.min_delay;
846f97108d1SJesse Barnes 	}
847f97108d1SJesse Barnes 
8487648fa99SJesse Barnes 	if (ironlake_set_drps(dev, new_delay))
84920e4d407SDaniel Vetter 		dev_priv->ips.cur_delay = new_delay;
850f97108d1SJesse Barnes 
851d0ecd7e2SDaniel Vetter 	spin_unlock(&mchdev_lock);
8529270388eSDaniel Vetter 
853f97108d1SJesse Barnes 	return;
854f97108d1SJesse Barnes }
855f97108d1SJesse Barnes 
85674cdb337SChris Wilson static void notify_ring(struct intel_engine_cs *ring)
857549f7365SChris Wilson {
85893b0a4e0SOscar Mateo 	if (!intel_ring_initialized(ring))
859475553deSChris Wilson 		return;
860475553deSChris Wilson 
861bcfcc8baSJohn Harrison 	trace_i915_gem_request_notify(ring);
8629862e600SChris Wilson 
863549f7365SChris Wilson 	wake_up_all(&ring->irq_queue);
864549f7365SChris Wilson }
865549f7365SChris Wilson 
86643cf3bf0SChris Wilson static void vlv_c0_read(struct drm_i915_private *dev_priv,
86743cf3bf0SChris Wilson 			struct intel_rps_ei *ei)
86831685c25SDeepak S {
86943cf3bf0SChris Wilson 	ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
87043cf3bf0SChris Wilson 	ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
87143cf3bf0SChris Wilson 	ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
87231685c25SDeepak S }
87331685c25SDeepak S 
87443cf3bf0SChris Wilson static bool vlv_c0_above(struct drm_i915_private *dev_priv,
87543cf3bf0SChris Wilson 			 const struct intel_rps_ei *old,
87643cf3bf0SChris Wilson 			 const struct intel_rps_ei *now,
87743cf3bf0SChris Wilson 			 int threshold)
87831685c25SDeepak S {
87943cf3bf0SChris Wilson 	u64 time, c0;
88031685c25SDeepak S 
88143cf3bf0SChris Wilson 	if (old->cz_clock == 0)
88243cf3bf0SChris Wilson 		return false;
88331685c25SDeepak S 
88443cf3bf0SChris Wilson 	time = now->cz_clock - old->cz_clock;
88543cf3bf0SChris Wilson 	time *= threshold * dev_priv->mem_freq;
88631685c25SDeepak S 
88743cf3bf0SChris Wilson 	/* Workload can be split between render + media, e.g. SwapBuffers
88843cf3bf0SChris Wilson 	 * being blitted in X after being rendered in mesa. To account for
88943cf3bf0SChris Wilson 	 * this we need to combine both engines into our activity counter.
89043cf3bf0SChris Wilson 	 */
89143cf3bf0SChris Wilson 	c0 = now->render_c0 - old->render_c0;
89243cf3bf0SChris Wilson 	c0 += now->media_c0 - old->media_c0;
89343cf3bf0SChris Wilson 	c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
89431685c25SDeepak S 
89543cf3bf0SChris Wilson 	return c0 >= time;
89631685c25SDeepak S }
89731685c25SDeepak S 
89843cf3bf0SChris Wilson void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
89943cf3bf0SChris Wilson {
90043cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
90143cf3bf0SChris Wilson 	dev_priv->rps.up_ei = dev_priv->rps.down_ei;
90243cf3bf0SChris Wilson }
90343cf3bf0SChris Wilson 
90443cf3bf0SChris Wilson static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
90543cf3bf0SChris Wilson {
90643cf3bf0SChris Wilson 	struct intel_rps_ei now;
90743cf3bf0SChris Wilson 	u32 events = 0;
90843cf3bf0SChris Wilson 
9096f4b12f8SChris Wilson 	if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
91043cf3bf0SChris Wilson 		return 0;
91143cf3bf0SChris Wilson 
91243cf3bf0SChris Wilson 	vlv_c0_read(dev_priv, &now);
91343cf3bf0SChris Wilson 	if (now.cz_clock == 0)
91443cf3bf0SChris Wilson 		return 0;
91531685c25SDeepak S 
91643cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
91743cf3bf0SChris Wilson 		if (!vlv_c0_above(dev_priv,
91843cf3bf0SChris Wilson 				  &dev_priv->rps.down_ei, &now,
9198fb55197SChris Wilson 				  dev_priv->rps.down_threshold))
92043cf3bf0SChris Wilson 			events |= GEN6_PM_RP_DOWN_THRESHOLD;
92143cf3bf0SChris Wilson 		dev_priv->rps.down_ei = now;
92231685c25SDeepak S 	}
92331685c25SDeepak S 
92443cf3bf0SChris Wilson 	if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
92543cf3bf0SChris Wilson 		if (vlv_c0_above(dev_priv,
92643cf3bf0SChris Wilson 				 &dev_priv->rps.up_ei, &now,
9278fb55197SChris Wilson 				 dev_priv->rps.up_threshold))
92843cf3bf0SChris Wilson 			events |= GEN6_PM_RP_UP_THRESHOLD;
92943cf3bf0SChris Wilson 		dev_priv->rps.up_ei = now;
93043cf3bf0SChris Wilson 	}
93143cf3bf0SChris Wilson 
93243cf3bf0SChris Wilson 	return events;
93331685c25SDeepak S }
93431685c25SDeepak S 
935f5a4c67dSChris Wilson static bool any_waiters(struct drm_i915_private *dev_priv)
936f5a4c67dSChris Wilson {
937f5a4c67dSChris Wilson 	struct intel_engine_cs *ring;
938f5a4c67dSChris Wilson 	int i;
939f5a4c67dSChris Wilson 
940f5a4c67dSChris Wilson 	for_each_ring(ring, dev_priv, i)
941f5a4c67dSChris Wilson 		if (ring->irq_refcount)
942f5a4c67dSChris Wilson 			return true;
943f5a4c67dSChris Wilson 
944f5a4c67dSChris Wilson 	return false;
945f5a4c67dSChris Wilson }
946f5a4c67dSChris Wilson 
9474912d041SBen Widawsky static void gen6_pm_rps_work(struct work_struct *work)
9483b8d8d91SJesse Barnes {
9492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
9502d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, rps.work);
9518d3afd7dSChris Wilson 	bool client_boost;
9528d3afd7dSChris Wilson 	int new_delay, adj, min, max;
953edbfdb45SPaulo Zanoni 	u32 pm_iir;
9543b8d8d91SJesse Barnes 
95559cdb63dSDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
956d4d70aa5SImre Deak 	/* Speed up work cancelation during disabling rps interrupts. */
957d4d70aa5SImre Deak 	if (!dev_priv->rps.interrupts_enabled) {
958d4d70aa5SImre Deak 		spin_unlock_irq(&dev_priv->irq_lock);
959d4d70aa5SImre Deak 		return;
960d4d70aa5SImre Deak 	}
961c6a828d3SDaniel Vetter 	pm_iir = dev_priv->rps.pm_iir;
962c6a828d3SDaniel Vetter 	dev_priv->rps.pm_iir = 0;
963a72fbc3aSImre Deak 	/* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
964480c8033SDaniel Vetter 	gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
9658d3afd7dSChris Wilson 	client_boost = dev_priv->rps.client_boost;
9668d3afd7dSChris Wilson 	dev_priv->rps.client_boost = false;
96759cdb63dSDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
9684912d041SBen Widawsky 
96960611c13SPaulo Zanoni 	/* Make sure we didn't queue anything we're not going to process. */
970a6706b45SDeepak S 	WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
97160611c13SPaulo Zanoni 
9728d3afd7dSChris Wilson 	if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
9733b8d8d91SJesse Barnes 		return;
9743b8d8d91SJesse Barnes 
9754fc688ceSJesse Barnes 	mutex_lock(&dev_priv->rps.hw_lock);
9767b9e0ae6SChris Wilson 
97743cf3bf0SChris Wilson 	pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
97843cf3bf0SChris Wilson 
979dd75fdc8SChris Wilson 	adj = dev_priv->rps.last_adj;
980edcf284bSChris Wilson 	new_delay = dev_priv->rps.cur_freq;
9818d3afd7dSChris Wilson 	min = dev_priv->rps.min_freq_softlimit;
9828d3afd7dSChris Wilson 	max = dev_priv->rps.max_freq_softlimit;
9838d3afd7dSChris Wilson 
9848d3afd7dSChris Wilson 	if (client_boost) {
9858d3afd7dSChris Wilson 		new_delay = dev_priv->rps.max_freq_softlimit;
9868d3afd7dSChris Wilson 		adj = 0;
9878d3afd7dSChris Wilson 	} else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
988dd75fdc8SChris Wilson 		if (adj > 0)
989dd75fdc8SChris Wilson 			adj *= 2;
990edcf284bSChris Wilson 		else /* CHV needs even encode values */
991edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
9927425034aSVille Syrjälä 		/*
9937425034aSVille Syrjälä 		 * For better performance, jump directly
9947425034aSVille Syrjälä 		 * to RPe if we're below it.
9957425034aSVille Syrjälä 		 */
996edcf284bSChris Wilson 		if (new_delay < dev_priv->rps.efficient_freq - adj) {
997b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
998edcf284bSChris Wilson 			adj = 0;
999edcf284bSChris Wilson 		}
1000f5a4c67dSChris Wilson 	} else if (any_waiters(dev_priv)) {
1001f5a4c67dSChris Wilson 		adj = 0;
1002dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1003b39fb297SBen Widawsky 		if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1004b39fb297SBen Widawsky 			new_delay = dev_priv->rps.efficient_freq;
1005dd75fdc8SChris Wilson 		else
1006b39fb297SBen Widawsky 			new_delay = dev_priv->rps.min_freq_softlimit;
1007dd75fdc8SChris Wilson 		adj = 0;
1008dd75fdc8SChris Wilson 	} else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1009dd75fdc8SChris Wilson 		if (adj < 0)
1010dd75fdc8SChris Wilson 			adj *= 2;
1011edcf284bSChris Wilson 		else /* CHV needs even encode values */
1012edcf284bSChris Wilson 			adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
1013dd75fdc8SChris Wilson 	} else { /* unknown event */
1014edcf284bSChris Wilson 		adj = 0;
1015dd75fdc8SChris Wilson 	}
10163b8d8d91SJesse Barnes 
1017edcf284bSChris Wilson 	dev_priv->rps.last_adj = adj;
1018edcf284bSChris Wilson 
101979249636SBen Widawsky 	/* sysfs frequency interfaces may have snuck in while servicing the
102079249636SBen Widawsky 	 * interrupt
102179249636SBen Widawsky 	 */
1022edcf284bSChris Wilson 	new_delay += adj;
10238d3afd7dSChris Wilson 	new_delay = clamp_t(int, new_delay, min, max);
102427544369SDeepak S 
1025ffe02b40SVille Syrjälä 	intel_set_rps(dev_priv->dev, new_delay);
10263b8d8d91SJesse Barnes 
10274fc688ceSJesse Barnes 	mutex_unlock(&dev_priv->rps.hw_lock);
10283b8d8d91SJesse Barnes }
10293b8d8d91SJesse Barnes 
1030e3689190SBen Widawsky 
1031e3689190SBen Widawsky /**
1032e3689190SBen Widawsky  * ivybridge_parity_work - Workqueue called when a parity error interrupt
1033e3689190SBen Widawsky  * occurred.
1034e3689190SBen Widawsky  * @work: workqueue struct
1035e3689190SBen Widawsky  *
1036e3689190SBen Widawsky  * Doesn't actually do anything except notify userspace. As a consequence of
1037e3689190SBen Widawsky  * this event, userspace should try to remap the bad rows since statistically
1038e3689190SBen Widawsky  * it is likely the same row is more likely to go bad again.
1039e3689190SBen Widawsky  */
1040e3689190SBen Widawsky static void ivybridge_parity_work(struct work_struct *work)
1041e3689190SBen Widawsky {
10422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv =
10432d1013ddSJani Nikula 		container_of(work, struct drm_i915_private, l3_parity.error_work);
1044e3689190SBen Widawsky 	u32 error_status, row, bank, subbank;
104535a85ac6SBen Widawsky 	char *parity_event[6];
1046e3689190SBen Widawsky 	uint32_t misccpctl;
104735a85ac6SBen Widawsky 	uint8_t slice = 0;
1048e3689190SBen Widawsky 
1049e3689190SBen Widawsky 	/* We must turn off DOP level clock gating to access the L3 registers.
1050e3689190SBen Widawsky 	 * In order to prevent a get/put style interface, acquire struct mutex
1051e3689190SBen Widawsky 	 * any time we access those registers.
1052e3689190SBen Widawsky 	 */
1053e3689190SBen Widawsky 	mutex_lock(&dev_priv->dev->struct_mutex);
1054e3689190SBen Widawsky 
105535a85ac6SBen Widawsky 	/* If we've screwed up tracking, just let the interrupt fire again */
105635a85ac6SBen Widawsky 	if (WARN_ON(!dev_priv->l3_parity.which_slice))
105735a85ac6SBen Widawsky 		goto out;
105835a85ac6SBen Widawsky 
1059e3689190SBen Widawsky 	misccpctl = I915_READ(GEN7_MISCCPCTL);
1060e3689190SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1061e3689190SBen Widawsky 	POSTING_READ(GEN7_MISCCPCTL);
1062e3689190SBen Widawsky 
106335a85ac6SBen Widawsky 	while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
106435a85ac6SBen Widawsky 		u32 reg;
106535a85ac6SBen Widawsky 
106635a85ac6SBen Widawsky 		slice--;
106735a85ac6SBen Widawsky 		if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
106835a85ac6SBen Widawsky 			break;
106935a85ac6SBen Widawsky 
107035a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice &= ~(1<<slice);
107135a85ac6SBen Widawsky 
107235a85ac6SBen Widawsky 		reg = GEN7_L3CDERRST1 + (slice * 0x200);
107335a85ac6SBen Widawsky 
107435a85ac6SBen Widawsky 		error_status = I915_READ(reg);
1075e3689190SBen Widawsky 		row = GEN7_PARITY_ERROR_ROW(error_status);
1076e3689190SBen Widawsky 		bank = GEN7_PARITY_ERROR_BANK(error_status);
1077e3689190SBen Widawsky 		subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1078e3689190SBen Widawsky 
107935a85ac6SBen Widawsky 		I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
108035a85ac6SBen Widawsky 		POSTING_READ(reg);
1081e3689190SBen Widawsky 
1082cce723edSBen Widawsky 		parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1083e3689190SBen Widawsky 		parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1084e3689190SBen Widawsky 		parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1085e3689190SBen Widawsky 		parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
108635a85ac6SBen Widawsky 		parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
108735a85ac6SBen Widawsky 		parity_event[5] = NULL;
1088e3689190SBen Widawsky 
10895bdebb18SDave Airlie 		kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
1090e3689190SBen Widawsky 				   KOBJ_CHANGE, parity_event);
1091e3689190SBen Widawsky 
109235a85ac6SBen Widawsky 		DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
109335a85ac6SBen Widawsky 			  slice, row, bank, subbank);
1094e3689190SBen Widawsky 
109535a85ac6SBen Widawsky 		kfree(parity_event[4]);
1096e3689190SBen Widawsky 		kfree(parity_event[3]);
1097e3689190SBen Widawsky 		kfree(parity_event[2]);
1098e3689190SBen Widawsky 		kfree(parity_event[1]);
1099e3689190SBen Widawsky 	}
1100e3689190SBen Widawsky 
110135a85ac6SBen Widawsky 	I915_WRITE(GEN7_MISCCPCTL, misccpctl);
110235a85ac6SBen Widawsky 
110335a85ac6SBen Widawsky out:
110435a85ac6SBen Widawsky 	WARN_ON(dev_priv->l3_parity.which_slice);
11054cb21832SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
1106480c8033SDaniel Vetter 	gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
11074cb21832SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
110835a85ac6SBen Widawsky 
110935a85ac6SBen Widawsky 	mutex_unlock(&dev_priv->dev->struct_mutex);
111035a85ac6SBen Widawsky }
111135a85ac6SBen Widawsky 
111235a85ac6SBen Widawsky static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
1113e3689190SBen Widawsky {
11142d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1115e3689190SBen Widawsky 
1116040d2baaSBen Widawsky 	if (!HAS_L3_DPF(dev))
1117e3689190SBen Widawsky 		return;
1118e3689190SBen Widawsky 
1119d0ecd7e2SDaniel Vetter 	spin_lock(&dev_priv->irq_lock);
1120480c8033SDaniel Vetter 	gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
1121d0ecd7e2SDaniel Vetter 	spin_unlock(&dev_priv->irq_lock);
1122e3689190SBen Widawsky 
112335a85ac6SBen Widawsky 	iir &= GT_PARITY_ERROR(dev);
112435a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
112535a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 1;
112635a85ac6SBen Widawsky 
112735a85ac6SBen Widawsky 	if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
112835a85ac6SBen Widawsky 		dev_priv->l3_parity.which_slice |= 1 << 0;
112935a85ac6SBen Widawsky 
1130a4da4fa4SDaniel Vetter 	queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
1131e3689190SBen Widawsky }
1132e3689190SBen Widawsky 
1133f1af8fc1SPaulo Zanoni static void ilk_gt_irq_handler(struct drm_device *dev,
1134f1af8fc1SPaulo Zanoni 			       struct drm_i915_private *dev_priv,
1135f1af8fc1SPaulo Zanoni 			       u32 gt_iir)
1136f1af8fc1SPaulo Zanoni {
1137f1af8fc1SPaulo Zanoni 	if (gt_iir &
1138f1af8fc1SPaulo Zanoni 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
113974cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1140f1af8fc1SPaulo Zanoni 	if (gt_iir & ILK_BSD_USER_INTERRUPT)
114174cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1142f1af8fc1SPaulo Zanoni }
1143f1af8fc1SPaulo Zanoni 
1144e7b4c6b1SDaniel Vetter static void snb_gt_irq_handler(struct drm_device *dev,
1145e7b4c6b1SDaniel Vetter 			       struct drm_i915_private *dev_priv,
1146e7b4c6b1SDaniel Vetter 			       u32 gt_iir)
1147e7b4c6b1SDaniel Vetter {
1148e7b4c6b1SDaniel Vetter 
1149cc609d5dSBen Widawsky 	if (gt_iir &
1150cc609d5dSBen Widawsky 	    (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
115174cdb337SChris Wilson 		notify_ring(&dev_priv->ring[RCS]);
1152cc609d5dSBen Widawsky 	if (gt_iir & GT_BSD_USER_INTERRUPT)
115374cdb337SChris Wilson 		notify_ring(&dev_priv->ring[VCS]);
1154cc609d5dSBen Widawsky 	if (gt_iir & GT_BLT_USER_INTERRUPT)
115574cdb337SChris Wilson 		notify_ring(&dev_priv->ring[BCS]);
1156e7b4c6b1SDaniel Vetter 
1157cc609d5dSBen Widawsky 	if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1158cc609d5dSBen Widawsky 		      GT_BSD_CS_ERROR_INTERRUPT |
1159aaecdf61SDaniel Vetter 		      GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1160aaecdf61SDaniel Vetter 		DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
1161e3689190SBen Widawsky 
116235a85ac6SBen Widawsky 	if (gt_iir & GT_PARITY_ERROR(dev))
116335a85ac6SBen Widawsky 		ivybridge_parity_error_irq_handler(dev, gt_iir);
1164e7b4c6b1SDaniel Vetter }
1165e7b4c6b1SDaniel Vetter 
116674cdb337SChris Wilson static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1167abd58f01SBen Widawsky 				       u32 master_ctl)
1168abd58f01SBen Widawsky {
1169abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
1170abd58f01SBen Widawsky 
1171abd58f01SBen Widawsky 	if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
117274cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(0));
1173abd58f01SBen Widawsky 		if (tmp) {
1174cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(0), tmp);
1175abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1176e981e7b1SThomas Daniel 
117774cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
117874cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[RCS]);
117974cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT))
118074cdb337SChris Wilson 				notify_ring(&dev_priv->ring[RCS]);
1181e981e7b1SThomas Daniel 
118274cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
118374cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[BCS]);
118474cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT))
118574cdb337SChris Wilson 				notify_ring(&dev_priv->ring[BCS]);
1186abd58f01SBen Widawsky 		} else
1187abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT0)!\n");
1188abd58f01SBen Widawsky 	}
1189abd58f01SBen Widawsky 
119085f9b5f9SZhao Yakui 	if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
119174cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(1));
1192abd58f01SBen Widawsky 		if (tmp) {
1193cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(1), tmp);
1194abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
1195e981e7b1SThomas Daniel 
119674cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119774cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS]);
119874cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT))
119974cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS]);
1200e981e7b1SThomas Daniel 
120174cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
120274cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VCS2]);
120374cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT))
120474cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VCS2]);
1205abd58f01SBen Widawsky 		} else
1206abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (GT1)!\n");
1207abd58f01SBen Widawsky 	}
1208abd58f01SBen Widawsky 
120974cdb337SChris Wilson 	if (master_ctl & GEN8_GT_VECS_IRQ) {
121074cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(3));
121174cdb337SChris Wilson 		if (tmp) {
121274cdb337SChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(3), tmp);
121374cdb337SChris Wilson 			ret = IRQ_HANDLED;
121474cdb337SChris Wilson 
121574cdb337SChris Wilson 			if (tmp & (GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121674cdb337SChris Wilson 				intel_lrc_irq_handler(&dev_priv->ring[VECS]);
121774cdb337SChris Wilson 			if (tmp & (GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT))
121874cdb337SChris Wilson 				notify_ring(&dev_priv->ring[VECS]);
121974cdb337SChris Wilson 		} else
122074cdb337SChris Wilson 			DRM_ERROR("The master control interrupt lied (GT3)!\n");
122174cdb337SChris Wilson 	}
122274cdb337SChris Wilson 
12230961021aSBen Widawsky 	if (master_ctl & GEN8_GT_PM_IRQ) {
122474cdb337SChris Wilson 		u32 tmp = I915_READ_FW(GEN8_GT_IIR(2));
12250961021aSBen Widawsky 		if (tmp & dev_priv->pm_rps_events) {
1226cb0d205eSChris Wilson 			I915_WRITE_FW(GEN8_GT_IIR(2),
12270961021aSBen Widawsky 				      tmp & dev_priv->pm_rps_events);
122838cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
1229c9a9a268SImre Deak 			gen6_rps_irq_handler(dev_priv, tmp);
12300961021aSBen Widawsky 		} else
12310961021aSBen Widawsky 			DRM_ERROR("The master control interrupt lied (PM)!\n");
12320961021aSBen Widawsky 	}
12330961021aSBen Widawsky 
1234abd58f01SBen Widawsky 	return ret;
1235abd58f01SBen Widawsky }
1236abd58f01SBen Widawsky 
123763c88d22SImre Deak static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
123863c88d22SImre Deak {
123963c88d22SImre Deak 	switch (port) {
124063c88d22SImre Deak 	case PORT_A:
124163c88d22SImre Deak 		return val & BXT_PORTA_HOTPLUG_LONG_DETECT;
124263c88d22SImre Deak 	case PORT_B:
124363c88d22SImre Deak 		return val & PORTB_HOTPLUG_LONG_DETECT;
124463c88d22SImre Deak 	case PORT_C:
124563c88d22SImre Deak 		return val & PORTC_HOTPLUG_LONG_DETECT;
124663c88d22SImre Deak 	case PORT_D:
124763c88d22SImre Deak 		return val & PORTD_HOTPLUG_LONG_DETECT;
124863c88d22SImre Deak 	default:
124963c88d22SImre Deak 		return false;
125063c88d22SImre Deak 	}
125163c88d22SImre Deak }
125263c88d22SImre Deak 
1253676574dfSJani Nikula static bool pch_port_hotplug_long_detect(enum port port, u32 val)
125413cf5504SDave Airlie {
125513cf5504SDave Airlie 	switch (port) {
125613cf5504SDave Airlie 	case PORT_B:
1257676574dfSJani Nikula 		return val & PORTB_HOTPLUG_LONG_DETECT;
125813cf5504SDave Airlie 	case PORT_C:
1259676574dfSJani Nikula 		return val & PORTC_HOTPLUG_LONG_DETECT;
126013cf5504SDave Airlie 	case PORT_D:
1261676574dfSJani Nikula 		return val & PORTD_HOTPLUG_LONG_DETECT;
1262*26951cafSXiong Zhang 	case PORT_E:
1263*26951cafSXiong Zhang 		return val & PORTE_HOTPLUG_LONG_DETECT;
1264676574dfSJani Nikula 	default:
1265676574dfSJani Nikula 		return false;
126613cf5504SDave Airlie 	}
126713cf5504SDave Airlie }
126813cf5504SDave Airlie 
1269676574dfSJani Nikula static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
127013cf5504SDave Airlie {
127113cf5504SDave Airlie 	switch (port) {
127213cf5504SDave Airlie 	case PORT_B:
1273676574dfSJani Nikula 		return val & PORTB_HOTPLUG_INT_LONG_PULSE;
127413cf5504SDave Airlie 	case PORT_C:
1275676574dfSJani Nikula 		return val & PORTC_HOTPLUG_INT_LONG_PULSE;
127613cf5504SDave Airlie 	case PORT_D:
1277676574dfSJani Nikula 		return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1278676574dfSJani Nikula 	default:
1279676574dfSJani Nikula 		return false;
128013cf5504SDave Airlie 	}
128113cf5504SDave Airlie }
128213cf5504SDave Airlie 
1283676574dfSJani Nikula /* Get a bit mask of pins that have triggered, and which ones may be long. */
1284fd63e2a9SImre Deak static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
12858c841e57SJani Nikula 			     u32 hotplug_trigger, u32 dig_hotplug_reg,
1286fd63e2a9SImre Deak 			     const u32 hpd[HPD_NUM_PINS],
1287fd63e2a9SImre Deak 			     bool long_pulse_detect(enum port port, u32 val))
1288676574dfSJani Nikula {
12898c841e57SJani Nikula 	enum port port;
1290676574dfSJani Nikula 	int i;
1291676574dfSJani Nikula 
1292676574dfSJani Nikula 	*pin_mask = 0;
1293676574dfSJani Nikula 	*long_mask = 0;
1294676574dfSJani Nikula 
1295676574dfSJani Nikula 	for_each_hpd_pin(i) {
12968c841e57SJani Nikula 		if ((hpd[i] & hotplug_trigger) == 0)
12978c841e57SJani Nikula 			continue;
12988c841e57SJani Nikula 
1299676574dfSJani Nikula 		*pin_mask |= BIT(i);
1300676574dfSJani Nikula 
1301cc24fcdcSImre Deak 		if (!intel_hpd_pin_to_port(i, &port))
1302cc24fcdcSImre Deak 			continue;
1303cc24fcdcSImre Deak 
1304fd63e2a9SImre Deak 		if (long_pulse_detect(port, dig_hotplug_reg))
1305676574dfSJani Nikula 			*long_mask |= BIT(i);
1306676574dfSJani Nikula 	}
1307676574dfSJani Nikula 
1308676574dfSJani Nikula 	DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1309676574dfSJani Nikula 			 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1310676574dfSJani Nikula 
1311676574dfSJani Nikula }
1312676574dfSJani Nikula 
1313515ac2bbSDaniel Vetter static void gmbus_irq_handler(struct drm_device *dev)
1314515ac2bbSDaniel Vetter {
13152d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
131628c70f16SDaniel Vetter 
131728c70f16SDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1318515ac2bbSDaniel Vetter }
1319515ac2bbSDaniel Vetter 
1320ce99c256SDaniel Vetter static void dp_aux_irq_handler(struct drm_device *dev)
1321ce99c256SDaniel Vetter {
13222d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
13239ee32feaSDaniel Vetter 
13249ee32feaSDaniel Vetter 	wake_up_all(&dev_priv->gmbus_wait_queue);
1325ce99c256SDaniel Vetter }
1326ce99c256SDaniel Vetter 
13278bf1e9f1SShuang He #if defined(CONFIG_DEBUG_FS)
1328277de95eSDaniel Vetter static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1329eba94eb9SDaniel Vetter 					 uint32_t crc0, uint32_t crc1,
1330eba94eb9SDaniel Vetter 					 uint32_t crc2, uint32_t crc3,
13318bc5e955SDaniel Vetter 					 uint32_t crc4)
13328bf1e9f1SShuang He {
13338bf1e9f1SShuang He 	struct drm_i915_private *dev_priv = dev->dev_private;
13348bf1e9f1SShuang He 	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
13358bf1e9f1SShuang He 	struct intel_pipe_crc_entry *entry;
1336ac2300d4SDamien Lespiau 	int head, tail;
1337b2c88f5bSDamien Lespiau 
1338d538bbdfSDamien Lespiau 	spin_lock(&pipe_crc->lock);
1339d538bbdfSDamien Lespiau 
13400c912c79SDamien Lespiau 	if (!pipe_crc->entries) {
1341d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
134234273620SDaniel Vetter 		DRM_DEBUG_KMS("spurious interrupt\n");
13430c912c79SDamien Lespiau 		return;
13440c912c79SDamien Lespiau 	}
13450c912c79SDamien Lespiau 
1346d538bbdfSDamien Lespiau 	head = pipe_crc->head;
1347d538bbdfSDamien Lespiau 	tail = pipe_crc->tail;
1348b2c88f5bSDamien Lespiau 
1349b2c88f5bSDamien Lespiau 	if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1350d538bbdfSDamien Lespiau 		spin_unlock(&pipe_crc->lock);
1351b2c88f5bSDamien Lespiau 		DRM_ERROR("CRC buffer overflowing\n");
1352b2c88f5bSDamien Lespiau 		return;
1353b2c88f5bSDamien Lespiau 	}
1354b2c88f5bSDamien Lespiau 
1355b2c88f5bSDamien Lespiau 	entry = &pipe_crc->entries[head];
13568bf1e9f1SShuang He 
13578bc5e955SDaniel Vetter 	entry->frame = dev->driver->get_vblank_counter(dev, pipe);
1358eba94eb9SDaniel Vetter 	entry->crc[0] = crc0;
1359eba94eb9SDaniel Vetter 	entry->crc[1] = crc1;
1360eba94eb9SDaniel Vetter 	entry->crc[2] = crc2;
1361eba94eb9SDaniel Vetter 	entry->crc[3] = crc3;
1362eba94eb9SDaniel Vetter 	entry->crc[4] = crc4;
1363b2c88f5bSDamien Lespiau 
1364b2c88f5bSDamien Lespiau 	head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1365d538bbdfSDamien Lespiau 	pipe_crc->head = head;
1366d538bbdfSDamien Lespiau 
1367d538bbdfSDamien Lespiau 	spin_unlock(&pipe_crc->lock);
136807144428SDamien Lespiau 
136907144428SDamien Lespiau 	wake_up_interruptible(&pipe_crc->wq);
13708bf1e9f1SShuang He }
1371277de95eSDaniel Vetter #else
1372277de95eSDaniel Vetter static inline void
1373277de95eSDaniel Vetter display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1374277de95eSDaniel Vetter 			     uint32_t crc0, uint32_t crc1,
1375277de95eSDaniel Vetter 			     uint32_t crc2, uint32_t crc3,
1376277de95eSDaniel Vetter 			     uint32_t crc4) {}
1377277de95eSDaniel Vetter #endif
1378eba94eb9SDaniel Vetter 
1379277de95eSDaniel Vetter 
1380277de95eSDaniel Vetter static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
13815a69b89fSDaniel Vetter {
13825a69b89fSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
13835a69b89fSDaniel Vetter 
1384277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
13855a69b89fSDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
13865a69b89fSDaniel Vetter 				     0, 0, 0, 0);
13875a69b89fSDaniel Vetter }
13885a69b89fSDaniel Vetter 
1389277de95eSDaniel Vetter static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
1390eba94eb9SDaniel Vetter {
1391eba94eb9SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
1392eba94eb9SDaniel Vetter 
1393277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
1394eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1395eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1396eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1397eba94eb9SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
13988bc5e955SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1399eba94eb9SDaniel Vetter }
14005b3a856bSDaniel Vetter 
1401277de95eSDaniel Vetter static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
14025b3a856bSDaniel Vetter {
14035b3a856bSDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
14040b5c5ed0SDaniel Vetter 	uint32_t res1, res2;
14050b5c5ed0SDaniel Vetter 
14060b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 3)
14070b5c5ed0SDaniel Vetter 		res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
14080b5c5ed0SDaniel Vetter 	else
14090b5c5ed0SDaniel Vetter 		res1 = 0;
14100b5c5ed0SDaniel Vetter 
14110b5c5ed0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
14120b5c5ed0SDaniel Vetter 		res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
14130b5c5ed0SDaniel Vetter 	else
14140b5c5ed0SDaniel Vetter 		res2 = 0;
14155b3a856bSDaniel Vetter 
1416277de95eSDaniel Vetter 	display_pipe_crc_irq_handler(dev, pipe,
14170b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_RED(pipe)),
14180b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_GREEN(pipe)),
14190b5c5ed0SDaniel Vetter 				     I915_READ(PIPE_CRC_RES_BLUE(pipe)),
14200b5c5ed0SDaniel Vetter 				     res1, res2);
14215b3a856bSDaniel Vetter }
14228bf1e9f1SShuang He 
14231403c0d4SPaulo Zanoni /* The RPS events need forcewake, so we add them to a work queue and mask their
14241403c0d4SPaulo Zanoni  * IMR bits until the work is done. Other interrupts can be processed without
14251403c0d4SPaulo Zanoni  * the work queue. */
14261403c0d4SPaulo Zanoni static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1427baf02a1fSBen Widawsky {
1428a6706b45SDeepak S 	if (pm_iir & dev_priv->pm_rps_events) {
142959cdb63dSDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
1430480c8033SDaniel Vetter 		gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
1431d4d70aa5SImre Deak 		if (dev_priv->rps.interrupts_enabled) {
1432d4d70aa5SImre Deak 			dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
14332adbee62SDaniel Vetter 			queue_work(dev_priv->wq, &dev_priv->rps.work);
143441a05a3aSDaniel Vetter 		}
1435d4d70aa5SImre Deak 		spin_unlock(&dev_priv->irq_lock);
1436d4d70aa5SImre Deak 	}
1437baf02a1fSBen Widawsky 
1438c9a9a268SImre Deak 	if (INTEL_INFO(dev_priv)->gen >= 8)
1439c9a9a268SImre Deak 		return;
1440c9a9a268SImre Deak 
14411403c0d4SPaulo Zanoni 	if (HAS_VEBOX(dev_priv->dev)) {
144212638c57SBen Widawsky 		if (pm_iir & PM_VEBOX_USER_INTERRUPT)
144374cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VECS]);
144412638c57SBen Widawsky 
1445aaecdf61SDaniel Vetter 		if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1446aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
144712638c57SBen Widawsky 	}
14481403c0d4SPaulo Zanoni }
1449baf02a1fSBen Widawsky 
14508d7849dbSVille Syrjälä static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
14518d7849dbSVille Syrjälä {
14528d7849dbSVille Syrjälä 	if (!drm_handle_vblank(dev, pipe))
14538d7849dbSVille Syrjälä 		return false;
14548d7849dbSVille Syrjälä 
14558d7849dbSVille Syrjälä 	return true;
14568d7849dbSVille Syrjälä }
14578d7849dbSVille Syrjälä 
1458c1874ed7SImre Deak static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
14597e231dbeSJesse Barnes {
1460c1874ed7SImre Deak 	struct drm_i915_private *dev_priv = dev->dev_private;
146191d181ddSImre Deak 	u32 pipe_stats[I915_MAX_PIPES] = { };
14627e231dbeSJesse Barnes 	int pipe;
14637e231dbeSJesse Barnes 
146458ead0d7SImre Deak 	spin_lock(&dev_priv->irq_lock);
1465055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
146691d181ddSImre Deak 		int reg;
1467bbb5eebfSDaniel Vetter 		u32 mask, iir_bit = 0;
146891d181ddSImre Deak 
1469bbb5eebfSDaniel Vetter 		/*
1470bbb5eebfSDaniel Vetter 		 * PIPESTAT bits get signalled even when the interrupt is
1471bbb5eebfSDaniel Vetter 		 * disabled with the mask bits, and some of the status bits do
1472bbb5eebfSDaniel Vetter 		 * not generate interrupts at all (like the underrun bit). Hence
1473bbb5eebfSDaniel Vetter 		 * we need to be careful that we only handle what we want to
1474bbb5eebfSDaniel Vetter 		 * handle.
1475bbb5eebfSDaniel Vetter 		 */
14760f239f4cSDaniel Vetter 
14770f239f4cSDaniel Vetter 		/* fifo underruns are filterered in the underrun handler. */
14780f239f4cSDaniel Vetter 		mask = PIPE_FIFO_UNDERRUN_STATUS;
1479bbb5eebfSDaniel Vetter 
1480bbb5eebfSDaniel Vetter 		switch (pipe) {
1481bbb5eebfSDaniel Vetter 		case PIPE_A:
1482bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1483bbb5eebfSDaniel Vetter 			break;
1484bbb5eebfSDaniel Vetter 		case PIPE_B:
1485bbb5eebfSDaniel Vetter 			iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1486bbb5eebfSDaniel Vetter 			break;
14873278f67fSVille Syrjälä 		case PIPE_C:
14883278f67fSVille Syrjälä 			iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
14893278f67fSVille Syrjälä 			break;
1490bbb5eebfSDaniel Vetter 		}
1491bbb5eebfSDaniel Vetter 		if (iir & iir_bit)
1492bbb5eebfSDaniel Vetter 			mask |= dev_priv->pipestat_irq_mask[pipe];
1493bbb5eebfSDaniel Vetter 
1494bbb5eebfSDaniel Vetter 		if (!mask)
149591d181ddSImre Deak 			continue;
149691d181ddSImre Deak 
149791d181ddSImre Deak 		reg = PIPESTAT(pipe);
1498bbb5eebfSDaniel Vetter 		mask |= PIPESTAT_INT_ENABLE_MASK;
1499bbb5eebfSDaniel Vetter 		pipe_stats[pipe] = I915_READ(reg) & mask;
15007e231dbeSJesse Barnes 
15017e231dbeSJesse Barnes 		/*
15027e231dbeSJesse Barnes 		 * Clear the PIPE*STAT regs before the IIR
15037e231dbeSJesse Barnes 		 */
150491d181ddSImre Deak 		if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
150591d181ddSImre Deak 					PIPESTAT_INT_STATUS_MASK))
15067e231dbeSJesse Barnes 			I915_WRITE(reg, pipe_stats[pipe]);
15077e231dbeSJesse Barnes 	}
150858ead0d7SImre Deak 	spin_unlock(&dev_priv->irq_lock);
15097e231dbeSJesse Barnes 
1510055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1511d6bbafa1SChris Wilson 		if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1512d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1513d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
151431acc7f5SJesse Barnes 
1515579a9b0eSImre Deak 		if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
151631acc7f5SJesse Barnes 			intel_prepare_page_flip(dev, pipe);
151731acc7f5SJesse Barnes 			intel_finish_page_flip(dev, pipe);
151831acc7f5SJesse Barnes 		}
15194356d586SDaniel Vetter 
15204356d586SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1521277de95eSDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
15222d9d2b0bSVille Syrjälä 
15231f7247c0SDaniel Vetter 		if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
15241f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
152531acc7f5SJesse Barnes 	}
152631acc7f5SJesse Barnes 
1527c1874ed7SImre Deak 	if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1528c1874ed7SImre Deak 		gmbus_irq_handler(dev);
1529c1874ed7SImre Deak }
1530c1874ed7SImre Deak 
153116c6c56bSVille Syrjälä static void i9xx_hpd_irq_handler(struct drm_device *dev)
153216c6c56bSVille Syrjälä {
153316c6c56bSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
153416c6c56bSVille Syrjälä 	u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1535676574dfSJani Nikula 	u32 pin_mask, long_mask;
153616c6c56bSVille Syrjälä 
15370d2e4297SJani Nikula 	if (!hotplug_status)
15380d2e4297SJani Nikula 		return;
15390d2e4297SJani Nikula 
15403ff60f89SOscar Mateo 	I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
15413ff60f89SOscar Mateo 	/*
15423ff60f89SOscar Mateo 	 * Make sure hotplug status is cleared before we clear IIR, or else we
15433ff60f89SOscar Mateo 	 * may miss hotplug events.
15443ff60f89SOscar Mateo 	 */
15453ff60f89SOscar Mateo 	POSTING_READ(PORT_HOTPLUG_STAT);
15463ff60f89SOscar Mateo 
15474bca26d0SVille Syrjälä 	if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
154816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
154916c6c56bSVille Syrjälä 
1550fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1551fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1552fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1553676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1554369712e8SJani Nikula 
1555369712e8SJani Nikula 		if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1556369712e8SJani Nikula 			dp_aux_irq_handler(dev);
155716c6c56bSVille Syrjälä 	} else {
155816c6c56bSVille Syrjälä 		u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
155916c6c56bSVille Syrjälä 
1560fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1561fd63e2a9SImre Deak 				   hotplug_trigger, hpd_status_g4x,
1562fd63e2a9SImre Deak 				   i9xx_port_hotplug_long_detect);
1563676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
156416c6c56bSVille Syrjälä 	}
15653ff60f89SOscar Mateo }
156616c6c56bSVille Syrjälä 
1567c1874ed7SImre Deak static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1568c1874ed7SImre Deak {
156945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
15702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1571c1874ed7SImre Deak 	u32 iir, gt_iir, pm_iir;
1572c1874ed7SImre Deak 	irqreturn_t ret = IRQ_NONE;
1573c1874ed7SImre Deak 
15742dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
15752dd2a883SImre Deak 		return IRQ_NONE;
15762dd2a883SImre Deak 
1577c1874ed7SImre Deak 	while (true) {
15783ff60f89SOscar Mateo 		/* Find, clear, then process each source of interrupt */
15793ff60f89SOscar Mateo 
1580c1874ed7SImre Deak 		gt_iir = I915_READ(GTIIR);
15813ff60f89SOscar Mateo 		if (gt_iir)
15823ff60f89SOscar Mateo 			I915_WRITE(GTIIR, gt_iir);
15833ff60f89SOscar Mateo 
1584c1874ed7SImre Deak 		pm_iir = I915_READ(GEN6_PMIIR);
15853ff60f89SOscar Mateo 		if (pm_iir)
15863ff60f89SOscar Mateo 			I915_WRITE(GEN6_PMIIR, pm_iir);
15873ff60f89SOscar Mateo 
15883ff60f89SOscar Mateo 		iir = I915_READ(VLV_IIR);
15893ff60f89SOscar Mateo 		if (iir) {
15903ff60f89SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
15913ff60f89SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
15923ff60f89SOscar Mateo 				i9xx_hpd_irq_handler(dev);
15933ff60f89SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
15943ff60f89SOscar Mateo 		}
1595c1874ed7SImre Deak 
1596c1874ed7SImre Deak 		if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1597c1874ed7SImre Deak 			goto out;
1598c1874ed7SImre Deak 
1599c1874ed7SImre Deak 		ret = IRQ_HANDLED;
1600c1874ed7SImre Deak 
16013ff60f89SOscar Mateo 		if (gt_iir)
1602c1874ed7SImre Deak 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
160360611c13SPaulo Zanoni 		if (pm_iir)
1604d0ecd7e2SDaniel Vetter 			gen6_rps_irq_handler(dev_priv, pm_iir);
16053ff60f89SOscar Mateo 		/* Call regardless, as some status bits might not be
16063ff60f89SOscar Mateo 		 * signalled in iir */
16073ff60f89SOscar Mateo 		valleyview_pipestat_irq_handler(dev, iir);
16087e231dbeSJesse Barnes 	}
16097e231dbeSJesse Barnes 
16107e231dbeSJesse Barnes out:
16117e231dbeSJesse Barnes 	return ret;
16127e231dbeSJesse Barnes }
16137e231dbeSJesse Barnes 
161443f328d7SVille Syrjälä static irqreturn_t cherryview_irq_handler(int irq, void *arg)
161543f328d7SVille Syrjälä {
161645a83f84SDaniel Vetter 	struct drm_device *dev = arg;
161743f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
161843f328d7SVille Syrjälä 	u32 master_ctl, iir;
161943f328d7SVille Syrjälä 	irqreturn_t ret = IRQ_NONE;
162043f328d7SVille Syrjälä 
16212dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
16222dd2a883SImre Deak 		return IRQ_NONE;
16232dd2a883SImre Deak 
16248e5fd599SVille Syrjälä 	for (;;) {
16258e5fd599SVille Syrjälä 		master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
16263278f67fSVille Syrjälä 		iir = I915_READ(VLV_IIR);
16273278f67fSVille Syrjälä 
16283278f67fSVille Syrjälä 		if (master_ctl == 0 && iir == 0)
16298e5fd599SVille Syrjälä 			break;
163043f328d7SVille Syrjälä 
163127b6c122SOscar Mateo 		ret = IRQ_HANDLED;
163227b6c122SOscar Mateo 
163343f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, 0);
163443f328d7SVille Syrjälä 
163527b6c122SOscar Mateo 		/* Find, clear, then process each source of interrupt */
163627b6c122SOscar Mateo 
163727b6c122SOscar Mateo 		if (iir) {
163827b6c122SOscar Mateo 			/* Consume port before clearing IIR or we'll miss events */
163927b6c122SOscar Mateo 			if (iir & I915_DISPLAY_PORT_INTERRUPT)
164027b6c122SOscar Mateo 				i9xx_hpd_irq_handler(dev);
164127b6c122SOscar Mateo 			I915_WRITE(VLV_IIR, iir);
164227b6c122SOscar Mateo 		}
164327b6c122SOscar Mateo 
164474cdb337SChris Wilson 		gen8_gt_irq_handler(dev_priv, master_ctl);
164543f328d7SVille Syrjälä 
164627b6c122SOscar Mateo 		/* Call regardless, as some status bits might not be
164727b6c122SOscar Mateo 		 * signalled in iir */
16483278f67fSVille Syrjälä 		valleyview_pipestat_irq_handler(dev, iir);
164943f328d7SVille Syrjälä 
165043f328d7SVille Syrjälä 		I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
165143f328d7SVille Syrjälä 		POSTING_READ(GEN8_MASTER_IRQ);
16528e5fd599SVille Syrjälä 	}
16533278f67fSVille Syrjälä 
165443f328d7SVille Syrjälä 	return ret;
165543f328d7SVille Syrjälä }
165643f328d7SVille Syrjälä 
165723e81d69SAdam Jackson static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
1658776ad806SJesse Barnes {
16592d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
16609db4a9c7SJesse Barnes 	int pipe;
1661b543fb04SEgbert Eich 	u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1662aaf5ec2eSSonika Jindal 
1663aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1664aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
1665776ad806SJesse Barnes 
166613cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
166713cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
166813cf5504SDave Airlie 
1669fd63e2a9SImre Deak 		intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1670fd63e2a9SImre Deak 				   dig_hotplug_reg, hpd_ibx,
1671fd63e2a9SImre Deak 				   pch_port_hotplug_long_detect);
1672676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1673aaf5ec2eSSonika Jindal 	}
167491d131d2SDaniel Vetter 
1675cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK) {
1676cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1677776ad806SJesse Barnes 			       SDE_AUDIO_POWER_SHIFT);
1678cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
1679cfc33bf7SVille Syrjälä 				 port_name(port));
1680cfc33bf7SVille Syrjälä 	}
1681776ad806SJesse Barnes 
1682ce99c256SDaniel Vetter 	if (pch_iir & SDE_AUX_MASK)
1683ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
1684ce99c256SDaniel Vetter 
1685776ad806SJesse Barnes 	if (pch_iir & SDE_GMBUS)
1686515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
1687776ad806SJesse Barnes 
1688776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_HDCP_MASK)
1689776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1690776ad806SJesse Barnes 
1691776ad806SJesse Barnes 	if (pch_iir & SDE_AUDIO_TRANS_MASK)
1692776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1693776ad806SJesse Barnes 
1694776ad806SJesse Barnes 	if (pch_iir & SDE_POISON)
1695776ad806SJesse Barnes 		DRM_ERROR("PCH poison interrupt\n");
1696776ad806SJesse Barnes 
16979db4a9c7SJesse Barnes 	if (pch_iir & SDE_FDI_MASK)
1698055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
16999db4a9c7SJesse Barnes 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
17009db4a9c7SJesse Barnes 					 pipe_name(pipe),
17019db4a9c7SJesse Barnes 					 I915_READ(FDI_RX_IIR(pipe)));
1702776ad806SJesse Barnes 
1703776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1704776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1705776ad806SJesse Barnes 
1706776ad806SJesse Barnes 	if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1707776ad806SJesse Barnes 		DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1708776ad806SJesse Barnes 
1709776ad806SJesse Barnes 	if (pch_iir & SDE_TRANSA_FIFO_UNDER)
17101f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17118664281bSPaulo Zanoni 
17128664281bSPaulo Zanoni 	if (pch_iir & SDE_TRANSB_FIFO_UNDER)
17131f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17148664281bSPaulo Zanoni }
17158664281bSPaulo Zanoni 
17168664281bSPaulo Zanoni static void ivb_err_int_handler(struct drm_device *dev)
17178664281bSPaulo Zanoni {
17188664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17198664281bSPaulo Zanoni 	u32 err_int = I915_READ(GEN7_ERR_INT);
17205a69b89fSDaniel Vetter 	enum pipe pipe;
17218664281bSPaulo Zanoni 
1722de032bf4SPaulo Zanoni 	if (err_int & ERR_INT_POISON)
1723de032bf4SPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1724de032bf4SPaulo Zanoni 
1725055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
17261f7247c0SDaniel Vetter 		if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
17271f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
17288664281bSPaulo Zanoni 
17295a69b89fSDaniel Vetter 		if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
17305a69b89fSDaniel Vetter 			if (IS_IVYBRIDGE(dev))
1731277de95eSDaniel Vetter 				ivb_pipe_crc_irq_handler(dev, pipe);
17325a69b89fSDaniel Vetter 			else
1733277de95eSDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
17345a69b89fSDaniel Vetter 		}
17355a69b89fSDaniel Vetter 	}
17368bf1e9f1SShuang He 
17378664281bSPaulo Zanoni 	I915_WRITE(GEN7_ERR_INT, err_int);
17388664281bSPaulo Zanoni }
17398664281bSPaulo Zanoni 
17408664281bSPaulo Zanoni static void cpt_serr_int_handler(struct drm_device *dev)
17418664281bSPaulo Zanoni {
17428664281bSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
17438664281bSPaulo Zanoni 	u32 serr_int = I915_READ(SERR_INT);
17448664281bSPaulo Zanoni 
1745de032bf4SPaulo Zanoni 	if (serr_int & SERR_INT_POISON)
1746de032bf4SPaulo Zanoni 		DRM_ERROR("PCH poison interrupt\n");
1747de032bf4SPaulo Zanoni 
17488664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
17491f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
17508664281bSPaulo Zanoni 
17518664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
17521f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
17538664281bSPaulo Zanoni 
17548664281bSPaulo Zanoni 	if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
17551f7247c0SDaniel Vetter 		intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
17568664281bSPaulo Zanoni 
17578664281bSPaulo Zanoni 	I915_WRITE(SERR_INT, serr_int);
1758776ad806SJesse Barnes }
1759776ad806SJesse Barnes 
176023e81d69SAdam Jackson static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
176123e81d69SAdam Jackson {
17622d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
176323e81d69SAdam Jackson 	int pipe;
1764*26951cafSXiong Zhang 	u32 hotplug_trigger;
1765*26951cafSXiong Zhang 
1766*26951cafSXiong Zhang 	if (HAS_PCH_SPT(dev))
1767*26951cafSXiong Zhang 		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT;
1768*26951cafSXiong Zhang 	else
1769*26951cafSXiong Zhang 		hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1770aaf5ec2eSSonika Jindal 
1771aaf5ec2eSSonika Jindal 	if (hotplug_trigger) {
1772aaf5ec2eSSonika Jindal 		u32 dig_hotplug_reg, pin_mask, long_mask;
177323e81d69SAdam Jackson 
177413cf5504SDave Airlie 		dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
177513cf5504SDave Airlie 		I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1776fd63e2a9SImre Deak 
1777*26951cafSXiong Zhang 		if (HAS_PCH_SPT(dev)) {
1778*26951cafSXiong Zhang 			intel_get_hpd_pins(&pin_mask, &long_mask,
1779*26951cafSXiong Zhang 					   hotplug_trigger,
1780*26951cafSXiong Zhang 					   dig_hotplug_reg, hpd_spt,
1781*26951cafSXiong Zhang 					   pch_port_hotplug_long_detect);
1782*26951cafSXiong Zhang 
1783*26951cafSXiong Zhang 			/* detect PORTE HP event */
1784*26951cafSXiong Zhang 			dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1785*26951cafSXiong Zhang 			if (pch_port_hotplug_long_detect(PORT_E,
1786*26951cafSXiong Zhang 							 dig_hotplug_reg))
1787*26951cafSXiong Zhang 				long_mask |= 1 << HPD_PORT_E;
1788*26951cafSXiong Zhang 		} else
1789*26951cafSXiong Zhang 			intel_get_hpd_pins(&pin_mask, &long_mask,
1790*26951cafSXiong Zhang 					   hotplug_trigger,
1791fd63e2a9SImre Deak 					   dig_hotplug_reg, hpd_cpt,
1792fd63e2a9SImre Deak 					   pch_port_hotplug_long_detect);
1793*26951cafSXiong Zhang 
1794676574dfSJani Nikula 		intel_hpd_irq_handler(dev, pin_mask, long_mask);
1795aaf5ec2eSSonika Jindal 	}
179691d131d2SDaniel Vetter 
1797cfc33bf7SVille Syrjälä 	if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1798cfc33bf7SVille Syrjälä 		int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
179923e81d69SAdam Jackson 			       SDE_AUDIO_POWER_SHIFT_CPT);
1800cfc33bf7SVille Syrjälä 		DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1801cfc33bf7SVille Syrjälä 				 port_name(port));
1802cfc33bf7SVille Syrjälä 	}
180323e81d69SAdam Jackson 
180423e81d69SAdam Jackson 	if (pch_iir & SDE_AUX_MASK_CPT)
1805ce99c256SDaniel Vetter 		dp_aux_irq_handler(dev);
180623e81d69SAdam Jackson 
180723e81d69SAdam Jackson 	if (pch_iir & SDE_GMBUS_CPT)
1808515ac2bbSDaniel Vetter 		gmbus_irq_handler(dev);
180923e81d69SAdam Jackson 
181023e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
181123e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
181223e81d69SAdam Jackson 
181323e81d69SAdam Jackson 	if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
181423e81d69SAdam Jackson 		DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
181523e81d69SAdam Jackson 
181623e81d69SAdam Jackson 	if (pch_iir & SDE_FDI_MASK_CPT)
1817055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
181823e81d69SAdam Jackson 			DRM_DEBUG_DRIVER("  pipe %c FDI IIR: 0x%08x\n",
181923e81d69SAdam Jackson 					 pipe_name(pipe),
182023e81d69SAdam Jackson 					 I915_READ(FDI_RX_IIR(pipe)));
18218664281bSPaulo Zanoni 
18228664281bSPaulo Zanoni 	if (pch_iir & SDE_ERROR_CPT)
18238664281bSPaulo Zanoni 		cpt_serr_int_handler(dev);
182423e81d69SAdam Jackson }
182523e81d69SAdam Jackson 
1826c008bc6eSPaulo Zanoni static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1827c008bc6eSPaulo Zanoni {
1828c008bc6eSPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
182940da17c2SDaniel Vetter 	enum pipe pipe;
1830c008bc6eSPaulo Zanoni 
1831c008bc6eSPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A)
1832c008bc6eSPaulo Zanoni 		dp_aux_irq_handler(dev);
1833c008bc6eSPaulo Zanoni 
1834c008bc6eSPaulo Zanoni 	if (de_iir & DE_GSE)
1835c008bc6eSPaulo Zanoni 		intel_opregion_asle_intr(dev);
1836c008bc6eSPaulo Zanoni 
1837c008bc6eSPaulo Zanoni 	if (de_iir & DE_POISON)
1838c008bc6eSPaulo Zanoni 		DRM_ERROR("Poison interrupt\n");
1839c008bc6eSPaulo Zanoni 
1840055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1841d6bbafa1SChris Wilson 		if (de_iir & DE_PIPE_VBLANK(pipe) &&
1842d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1843d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
1844c008bc6eSPaulo Zanoni 
184540da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
18461f7247c0SDaniel Vetter 			intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1847c008bc6eSPaulo Zanoni 
184840da17c2SDaniel Vetter 		if (de_iir & DE_PIPE_CRC_DONE(pipe))
184940da17c2SDaniel Vetter 			i9xx_pipe_crc_irq_handler(dev, pipe);
18505b3a856bSDaniel Vetter 
185140da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
185240da17c2SDaniel Vetter 		if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
185340da17c2SDaniel Vetter 			intel_prepare_page_flip(dev, pipe);
185440da17c2SDaniel Vetter 			intel_finish_page_flip_plane(dev, pipe);
1855c008bc6eSPaulo Zanoni 		}
1856c008bc6eSPaulo Zanoni 	}
1857c008bc6eSPaulo Zanoni 
1858c008bc6eSPaulo Zanoni 	/* check event from PCH */
1859c008bc6eSPaulo Zanoni 	if (de_iir & DE_PCH_EVENT) {
1860c008bc6eSPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
1861c008bc6eSPaulo Zanoni 
1862c008bc6eSPaulo Zanoni 		if (HAS_PCH_CPT(dev))
1863c008bc6eSPaulo Zanoni 			cpt_irq_handler(dev, pch_iir);
1864c008bc6eSPaulo Zanoni 		else
1865c008bc6eSPaulo Zanoni 			ibx_irq_handler(dev, pch_iir);
1866c008bc6eSPaulo Zanoni 
1867c008bc6eSPaulo Zanoni 		/* should clear PCH hotplug event before clear CPU irq */
1868c008bc6eSPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
1869c008bc6eSPaulo Zanoni 	}
1870c008bc6eSPaulo Zanoni 
1871c008bc6eSPaulo Zanoni 	if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1872c008bc6eSPaulo Zanoni 		ironlake_rps_change_irq_handler(dev);
1873c008bc6eSPaulo Zanoni }
1874c008bc6eSPaulo Zanoni 
18759719fb98SPaulo Zanoni static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
18769719fb98SPaulo Zanoni {
18779719fb98SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
187807d27e20SDamien Lespiau 	enum pipe pipe;
18799719fb98SPaulo Zanoni 
18809719fb98SPaulo Zanoni 	if (de_iir & DE_ERR_INT_IVB)
18819719fb98SPaulo Zanoni 		ivb_err_int_handler(dev);
18829719fb98SPaulo Zanoni 
18839719fb98SPaulo Zanoni 	if (de_iir & DE_AUX_CHANNEL_A_IVB)
18849719fb98SPaulo Zanoni 		dp_aux_irq_handler(dev);
18859719fb98SPaulo Zanoni 
18869719fb98SPaulo Zanoni 	if (de_iir & DE_GSE_IVB)
18879719fb98SPaulo Zanoni 		intel_opregion_asle_intr(dev);
18889719fb98SPaulo Zanoni 
1889055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
1890d6bbafa1SChris Wilson 		if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
1891d6bbafa1SChris Wilson 		    intel_pipe_handle_vblank(dev, pipe))
1892d6bbafa1SChris Wilson 			intel_check_page_flip(dev, pipe);
189340da17c2SDaniel Vetter 
189440da17c2SDaniel Vetter 		/* plane/pipes map 1:1 on ilk+ */
189507d27e20SDamien Lespiau 		if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
189607d27e20SDamien Lespiau 			intel_prepare_page_flip(dev, pipe);
189707d27e20SDamien Lespiau 			intel_finish_page_flip_plane(dev, pipe);
18989719fb98SPaulo Zanoni 		}
18999719fb98SPaulo Zanoni 	}
19009719fb98SPaulo Zanoni 
19019719fb98SPaulo Zanoni 	/* check event from PCH */
19029719fb98SPaulo Zanoni 	if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
19039719fb98SPaulo Zanoni 		u32 pch_iir = I915_READ(SDEIIR);
19049719fb98SPaulo Zanoni 
19059719fb98SPaulo Zanoni 		cpt_irq_handler(dev, pch_iir);
19069719fb98SPaulo Zanoni 
19079719fb98SPaulo Zanoni 		/* clear PCH hotplug event before clear CPU irq */
19089719fb98SPaulo Zanoni 		I915_WRITE(SDEIIR, pch_iir);
19099719fb98SPaulo Zanoni 	}
19109719fb98SPaulo Zanoni }
19119719fb98SPaulo Zanoni 
191272c90f62SOscar Mateo /*
191372c90f62SOscar Mateo  * To handle irqs with the minimum potential races with fresh interrupts, we:
191472c90f62SOscar Mateo  * 1 - Disable Master Interrupt Control.
191572c90f62SOscar Mateo  * 2 - Find the source(s) of the interrupt.
191672c90f62SOscar Mateo  * 3 - Clear the Interrupt Identity bits (IIR).
191772c90f62SOscar Mateo  * 4 - Process the interrupt(s) that had bits set in the IIRs.
191872c90f62SOscar Mateo  * 5 - Re-enable Master Interrupt Control.
191972c90f62SOscar Mateo  */
1920f1af8fc1SPaulo Zanoni static irqreturn_t ironlake_irq_handler(int irq, void *arg)
1921b1f14ad0SJesse Barnes {
192245a83f84SDaniel Vetter 	struct drm_device *dev = arg;
19232d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
1924f1af8fc1SPaulo Zanoni 	u32 de_iir, gt_iir, de_ier, sde_ier = 0;
19250e43406bSChris Wilson 	irqreturn_t ret = IRQ_NONE;
1926b1f14ad0SJesse Barnes 
19272dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
19282dd2a883SImre Deak 		return IRQ_NONE;
19292dd2a883SImre Deak 
19308664281bSPaulo Zanoni 	/* We get interrupts on unclaimed registers, so check for this before we
19318664281bSPaulo Zanoni 	 * do any I915_{READ,WRITE}. */
1932907b28c5SChris Wilson 	intel_uncore_check_errors(dev);
19338664281bSPaulo Zanoni 
1934b1f14ad0SJesse Barnes 	/* disable master interrupt before clearing iir  */
1935b1f14ad0SJesse Barnes 	de_ier = I915_READ(DEIER);
1936b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
193723a78516SPaulo Zanoni 	POSTING_READ(DEIER);
19380e43406bSChris Wilson 
193944498aeaSPaulo Zanoni 	/* Disable south interrupts. We'll only write to SDEIIR once, so further
194044498aeaSPaulo Zanoni 	 * interrupts will will be stored on its back queue, and then we'll be
194144498aeaSPaulo Zanoni 	 * able to process them after we restore SDEIER (as soon as we restore
194244498aeaSPaulo Zanoni 	 * it, we'll get an interrupt if SDEIIR still has something to process
194344498aeaSPaulo Zanoni 	 * due to its back queue). */
1944ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
194544498aeaSPaulo Zanoni 		sde_ier = I915_READ(SDEIER);
194644498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, 0);
194744498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1948ab5c608bSBen Widawsky 	}
194944498aeaSPaulo Zanoni 
195072c90f62SOscar Mateo 	/* Find, clear, then process each source of interrupt */
195172c90f62SOscar Mateo 
19520e43406bSChris Wilson 	gt_iir = I915_READ(GTIIR);
19530e43406bSChris Wilson 	if (gt_iir) {
195472c90f62SOscar Mateo 		I915_WRITE(GTIIR, gt_iir);
195572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1956d8fc8a47SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 6)
19570e43406bSChris Wilson 			snb_gt_irq_handler(dev, dev_priv, gt_iir);
1958d8fc8a47SPaulo Zanoni 		else
1959d8fc8a47SPaulo Zanoni 			ilk_gt_irq_handler(dev, dev_priv, gt_iir);
19600e43406bSChris Wilson 	}
1961b1f14ad0SJesse Barnes 
1962b1f14ad0SJesse Barnes 	de_iir = I915_READ(DEIIR);
19630e43406bSChris Wilson 	if (de_iir) {
196472c90f62SOscar Mateo 		I915_WRITE(DEIIR, de_iir);
196572c90f62SOscar Mateo 		ret = IRQ_HANDLED;
1966f1af8fc1SPaulo Zanoni 		if (INTEL_INFO(dev)->gen >= 7)
19679719fb98SPaulo Zanoni 			ivb_display_irq_handler(dev, de_iir);
1968f1af8fc1SPaulo Zanoni 		else
1969f1af8fc1SPaulo Zanoni 			ilk_display_irq_handler(dev, de_iir);
19700e43406bSChris Wilson 	}
19710e43406bSChris Wilson 
1972f1af8fc1SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6) {
1973f1af8fc1SPaulo Zanoni 		u32 pm_iir = I915_READ(GEN6_PMIIR);
19740e43406bSChris Wilson 		if (pm_iir) {
1975b1f14ad0SJesse Barnes 			I915_WRITE(GEN6_PMIIR, pm_iir);
19760e43406bSChris Wilson 			ret = IRQ_HANDLED;
197772c90f62SOscar Mateo 			gen6_rps_irq_handler(dev_priv, pm_iir);
19780e43406bSChris Wilson 		}
1979f1af8fc1SPaulo Zanoni 	}
1980b1f14ad0SJesse Barnes 
1981b1f14ad0SJesse Barnes 	I915_WRITE(DEIER, de_ier);
1982b1f14ad0SJesse Barnes 	POSTING_READ(DEIER);
1983ab5c608bSBen Widawsky 	if (!HAS_PCH_NOP(dev)) {
198444498aeaSPaulo Zanoni 		I915_WRITE(SDEIER, sde_ier);
198544498aeaSPaulo Zanoni 		POSTING_READ(SDEIER);
1986ab5c608bSBen Widawsky 	}
1987b1f14ad0SJesse Barnes 
1988b1f14ad0SJesse Barnes 	return ret;
1989b1f14ad0SJesse Barnes }
1990b1f14ad0SJesse Barnes 
1991d04a492dSShashank Sharma static void bxt_hpd_handler(struct drm_device *dev, uint32_t iir_status)
1992d04a492dSShashank Sharma {
1993d04a492dSShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
1994676574dfSJani Nikula 	u32 hp_control, hp_trigger;
1995676574dfSJani Nikula 	u32 pin_mask, long_mask;
1996d04a492dSShashank Sharma 
1997d04a492dSShashank Sharma 	/* Get the status */
1998d04a492dSShashank Sharma 	hp_trigger = iir_status & BXT_DE_PORT_HOTPLUG_MASK;
1999d04a492dSShashank Sharma 	hp_control = I915_READ(BXT_HOTPLUG_CTL);
2000d04a492dSShashank Sharma 
2001d04a492dSShashank Sharma 	/* Hotplug not enabled ? */
2002d04a492dSShashank Sharma 	if (!(hp_control & BXT_HOTPLUG_CTL_MASK)) {
2003d04a492dSShashank Sharma 		DRM_ERROR("Interrupt when HPD disabled\n");
2004d04a492dSShashank Sharma 		return;
2005d04a492dSShashank Sharma 	}
2006d04a492dSShashank Sharma 
2007d04a492dSShashank Sharma 	/* Clear sticky bits in hpd status */
2008d04a492dSShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hp_control);
2009475c2e3bSJani Nikula 
2010fd63e2a9SImre Deak 	intel_get_hpd_pins(&pin_mask, &long_mask, hp_trigger, hp_control,
201163c88d22SImre Deak 			   hpd_bxt, bxt_port_hotplug_long_detect);
2012475c2e3bSJani Nikula 	intel_hpd_irq_handler(dev, pin_mask, long_mask);
2013d04a492dSShashank Sharma }
2014d04a492dSShashank Sharma 
2015abd58f01SBen Widawsky static irqreturn_t gen8_irq_handler(int irq, void *arg)
2016abd58f01SBen Widawsky {
2017abd58f01SBen Widawsky 	struct drm_device *dev = arg;
2018abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2019abd58f01SBen Widawsky 	u32 master_ctl;
2020abd58f01SBen Widawsky 	irqreturn_t ret = IRQ_NONE;
2021abd58f01SBen Widawsky 	uint32_t tmp = 0;
2022c42664ccSDaniel Vetter 	enum pipe pipe;
202388e04703SJesse Barnes 	u32 aux_mask = GEN8_AUX_CHANNEL_A;
202488e04703SJesse Barnes 
20252dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
20262dd2a883SImre Deak 		return IRQ_NONE;
20272dd2a883SImre Deak 
202888e04703SJesse Barnes 	if (IS_GEN9(dev))
202988e04703SJesse Barnes 		aux_mask |=  GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
203088e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
2031abd58f01SBen Widawsky 
2032cb0d205eSChris Wilson 	master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2033abd58f01SBen Widawsky 	master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2034abd58f01SBen Widawsky 	if (!master_ctl)
2035abd58f01SBen Widawsky 		return IRQ_NONE;
2036abd58f01SBen Widawsky 
2037cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2038abd58f01SBen Widawsky 
203938cc46d7SOscar Mateo 	/* Find, clear, then process each source of interrupt */
204038cc46d7SOscar Mateo 
204174cdb337SChris Wilson 	ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2042abd58f01SBen Widawsky 
2043abd58f01SBen Widawsky 	if (master_ctl & GEN8_DE_MISC_IRQ) {
2044abd58f01SBen Widawsky 		tmp = I915_READ(GEN8_DE_MISC_IIR);
2045abd58f01SBen Widawsky 		if (tmp) {
2046abd58f01SBen Widawsky 			I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2047abd58f01SBen Widawsky 			ret = IRQ_HANDLED;
204838cc46d7SOscar Mateo 			if (tmp & GEN8_DE_MISC_GSE)
204938cc46d7SOscar Mateo 				intel_opregion_asle_intr(dev);
205038cc46d7SOscar Mateo 			else
205138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Misc interrupt\n");
2052abd58f01SBen Widawsky 		}
205338cc46d7SOscar Mateo 		else
205438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2055abd58f01SBen Widawsky 	}
2056abd58f01SBen Widawsky 
20576d766f02SDaniel Vetter 	if (master_ctl & GEN8_DE_PORT_IRQ) {
20586d766f02SDaniel Vetter 		tmp = I915_READ(GEN8_DE_PORT_IIR);
20596d766f02SDaniel Vetter 		if (tmp) {
2060d04a492dSShashank Sharma 			bool found = false;
2061d04a492dSShashank Sharma 
20626d766f02SDaniel Vetter 			I915_WRITE(GEN8_DE_PORT_IIR, tmp);
20636d766f02SDaniel Vetter 			ret = IRQ_HANDLED;
206488e04703SJesse Barnes 
2065d04a492dSShashank Sharma 			if (tmp & aux_mask) {
206638cc46d7SOscar Mateo 				dp_aux_irq_handler(dev);
2067d04a492dSShashank Sharma 				found = true;
2068d04a492dSShashank Sharma 			}
2069d04a492dSShashank Sharma 
2070d04a492dSShashank Sharma 			if (IS_BROXTON(dev) && tmp & BXT_DE_PORT_HOTPLUG_MASK) {
2071d04a492dSShashank Sharma 				bxt_hpd_handler(dev, tmp);
2072d04a492dSShashank Sharma 				found = true;
2073d04a492dSShashank Sharma 			}
2074d04a492dSShashank Sharma 
20759e63743eSShashank Sharma 			if (IS_BROXTON(dev) && (tmp & BXT_DE_PORT_GMBUS)) {
20769e63743eSShashank Sharma 				gmbus_irq_handler(dev);
20779e63743eSShashank Sharma 				found = true;
20789e63743eSShashank Sharma 			}
20799e63743eSShashank Sharma 
2080d04a492dSShashank Sharma 			if (!found)
208138cc46d7SOscar Mateo 				DRM_ERROR("Unexpected DE Port interrupt\n");
20826d766f02SDaniel Vetter 		}
208338cc46d7SOscar Mateo 		else
208438cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
20856d766f02SDaniel Vetter 	}
20866d766f02SDaniel Vetter 
2087055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
2088770de83dSDamien Lespiau 		uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
2089abd58f01SBen Widawsky 
2090c42664ccSDaniel Vetter 		if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2091c42664ccSDaniel Vetter 			continue;
2092c42664ccSDaniel Vetter 
2093abd58f01SBen Widawsky 		pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
209438cc46d7SOscar Mateo 		if (pipe_iir) {
209538cc46d7SOscar Mateo 			ret = IRQ_HANDLED;
209638cc46d7SOscar Mateo 			I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2097770de83dSDamien Lespiau 
2098d6bbafa1SChris Wilson 			if (pipe_iir & GEN8_PIPE_VBLANK &&
2099d6bbafa1SChris Wilson 			    intel_pipe_handle_vblank(dev, pipe))
2100d6bbafa1SChris Wilson 				intel_check_page_flip(dev, pipe);
2101abd58f01SBen Widawsky 
2102770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2103770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2104770de83dSDamien Lespiau 			else
2105770de83dSDamien Lespiau 				flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2106770de83dSDamien Lespiau 
2107770de83dSDamien Lespiau 			if (flip_done) {
2108abd58f01SBen Widawsky 				intel_prepare_page_flip(dev, pipe);
2109abd58f01SBen Widawsky 				intel_finish_page_flip_plane(dev, pipe);
2110abd58f01SBen Widawsky 			}
2111abd58f01SBen Widawsky 
21120fbe7870SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
21130fbe7870SDaniel Vetter 				hsw_pipe_crc_irq_handler(dev, pipe);
21140fbe7870SDaniel Vetter 
21151f7247c0SDaniel Vetter 			if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
21161f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
21171f7247c0SDaniel Vetter 								    pipe);
211838d83c96SDaniel Vetter 
2119770de83dSDamien Lespiau 
2120770de83dSDamien Lespiau 			if (IS_GEN9(dev))
2121770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2122770de83dSDamien Lespiau 			else
2123770de83dSDamien Lespiau 				fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2124770de83dSDamien Lespiau 
2125770de83dSDamien Lespiau 			if (fault_errors)
212630100f2bSDaniel Vetter 				DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
212730100f2bSDaniel Vetter 					  pipe_name(pipe),
212830100f2bSDaniel Vetter 					  pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2129c42664ccSDaniel Vetter 		} else
2130abd58f01SBen Widawsky 			DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2131abd58f01SBen Widawsky 	}
2132abd58f01SBen Widawsky 
2133266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2134266ea3d9SShashank Sharma 	    master_ctl & GEN8_DE_PCH_IRQ) {
213592d03a80SDaniel Vetter 		/*
213692d03a80SDaniel Vetter 		 * FIXME(BDW): Assume for now that the new interrupt handling
213792d03a80SDaniel Vetter 		 * scheme also closed the SDE interrupt handling race we've seen
213892d03a80SDaniel Vetter 		 * on older pch-split platforms. But this needs testing.
213992d03a80SDaniel Vetter 		 */
214092d03a80SDaniel Vetter 		u32 pch_iir = I915_READ(SDEIIR);
214192d03a80SDaniel Vetter 		if (pch_iir) {
214292d03a80SDaniel Vetter 			I915_WRITE(SDEIIR, pch_iir);
214392d03a80SDaniel Vetter 			ret = IRQ_HANDLED;
214438cc46d7SOscar Mateo 			cpt_irq_handler(dev, pch_iir);
214538cc46d7SOscar Mateo 		} else
214638cc46d7SOscar Mateo 			DRM_ERROR("The master control interrupt lied (SDE)!\n");
214738cc46d7SOscar Mateo 
214892d03a80SDaniel Vetter 	}
214992d03a80SDaniel Vetter 
2150cb0d205eSChris Wilson 	I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2151cb0d205eSChris Wilson 	POSTING_READ_FW(GEN8_MASTER_IRQ);
2152abd58f01SBen Widawsky 
2153abd58f01SBen Widawsky 	return ret;
2154abd58f01SBen Widawsky }
2155abd58f01SBen Widawsky 
215617e1df07SDaniel Vetter static void i915_error_wake_up(struct drm_i915_private *dev_priv,
215717e1df07SDaniel Vetter 			       bool reset_completed)
215817e1df07SDaniel Vetter {
2159a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
216017e1df07SDaniel Vetter 	int i;
216117e1df07SDaniel Vetter 
216217e1df07SDaniel Vetter 	/*
216317e1df07SDaniel Vetter 	 * Notify all waiters for GPU completion events that reset state has
216417e1df07SDaniel Vetter 	 * been changed, and that they need to restart their wait after
216517e1df07SDaniel Vetter 	 * checking for potential errors (and bail out to drop locks if there is
216617e1df07SDaniel Vetter 	 * a gpu reset pending so that i915_error_work_func can acquire them).
216717e1df07SDaniel Vetter 	 */
216817e1df07SDaniel Vetter 
216917e1df07SDaniel Vetter 	/* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
217017e1df07SDaniel Vetter 	for_each_ring(ring, dev_priv, i)
217117e1df07SDaniel Vetter 		wake_up_all(&ring->irq_queue);
217217e1df07SDaniel Vetter 
217317e1df07SDaniel Vetter 	/* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
217417e1df07SDaniel Vetter 	wake_up_all(&dev_priv->pending_flip_queue);
217517e1df07SDaniel Vetter 
217617e1df07SDaniel Vetter 	/*
217717e1df07SDaniel Vetter 	 * Signal tasks blocked in i915_gem_wait_for_error that the pending
217817e1df07SDaniel Vetter 	 * reset state is cleared.
217917e1df07SDaniel Vetter 	 */
218017e1df07SDaniel Vetter 	if (reset_completed)
218117e1df07SDaniel Vetter 		wake_up_all(&dev_priv->gpu_error.reset_queue);
218217e1df07SDaniel Vetter }
218317e1df07SDaniel Vetter 
21848a905236SJesse Barnes /**
2185b8d24a06SMika Kuoppala  * i915_reset_and_wakeup - do process context error handling work
21868a905236SJesse Barnes  *
21878a905236SJesse Barnes  * Fire an error uevent so userspace can see that a hang or error
21888a905236SJesse Barnes  * was detected.
21898a905236SJesse Barnes  */
2190b8d24a06SMika Kuoppala static void i915_reset_and_wakeup(struct drm_device *dev)
21918a905236SJesse Barnes {
2192b8d24a06SMika Kuoppala 	struct drm_i915_private *dev_priv = to_i915(dev);
2193b8d24a06SMika Kuoppala 	struct i915_gpu_error *error = &dev_priv->gpu_error;
2194cce723edSBen Widawsky 	char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2195cce723edSBen Widawsky 	char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2196cce723edSBen Widawsky 	char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
219717e1df07SDaniel Vetter 	int ret;
21988a905236SJesse Barnes 
21995bdebb18SDave Airlie 	kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
22008a905236SJesse Barnes 
22017db0ba24SDaniel Vetter 	/*
22027db0ba24SDaniel Vetter 	 * Note that there's only one work item which does gpu resets, so we
22037db0ba24SDaniel Vetter 	 * need not worry about concurrent gpu resets potentially incrementing
22047db0ba24SDaniel Vetter 	 * error->reset_counter twice. We only need to take care of another
22057db0ba24SDaniel Vetter 	 * racing irq/hangcheck declaring the gpu dead for a second time. A
22067db0ba24SDaniel Vetter 	 * quick check for that is good enough: schedule_work ensures the
22077db0ba24SDaniel Vetter 	 * correct ordering between hang detection and this work item, and since
22087db0ba24SDaniel Vetter 	 * the reset in-progress bit is only ever set by code outside of this
22097db0ba24SDaniel Vetter 	 * work we don't need to worry about any other races.
22107db0ba24SDaniel Vetter 	 */
22117db0ba24SDaniel Vetter 	if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
221244d98a61SZhao Yakui 		DRM_DEBUG_DRIVER("resetting chip\n");
22135bdebb18SDave Airlie 		kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
22147db0ba24SDaniel Vetter 				   reset_event);
22151f83fee0SDaniel Vetter 
221617e1df07SDaniel Vetter 		/*
2217f454c694SImre Deak 		 * In most cases it's guaranteed that we get here with an RPM
2218f454c694SImre Deak 		 * reference held, for example because there is a pending GPU
2219f454c694SImre Deak 		 * request that won't finish until the reset is done. This
2220f454c694SImre Deak 		 * isn't the case at least when we get here by doing a
2221f454c694SImre Deak 		 * simulated reset via debugs, so get an RPM reference.
2222f454c694SImre Deak 		 */
2223f454c694SImre Deak 		intel_runtime_pm_get(dev_priv);
22247514747dSVille Syrjälä 
22257514747dSVille Syrjälä 		intel_prepare_reset(dev);
22267514747dSVille Syrjälä 
2227f454c694SImre Deak 		/*
222817e1df07SDaniel Vetter 		 * All state reset _must_ be completed before we update the
222917e1df07SDaniel Vetter 		 * reset counter, for otherwise waiters might miss the reset
223017e1df07SDaniel Vetter 		 * pending state and not properly drop locks, resulting in
223117e1df07SDaniel Vetter 		 * deadlocks with the reset work.
223217e1df07SDaniel Vetter 		 */
2233f69061beSDaniel Vetter 		ret = i915_reset(dev);
2234f69061beSDaniel Vetter 
22357514747dSVille Syrjälä 		intel_finish_reset(dev);
223617e1df07SDaniel Vetter 
2237f454c694SImre Deak 		intel_runtime_pm_put(dev_priv);
2238f454c694SImre Deak 
2239f69061beSDaniel Vetter 		if (ret == 0) {
2240f69061beSDaniel Vetter 			/*
2241f69061beSDaniel Vetter 			 * After all the gem state is reset, increment the reset
2242f69061beSDaniel Vetter 			 * counter and wake up everyone waiting for the reset to
2243f69061beSDaniel Vetter 			 * complete.
2244f69061beSDaniel Vetter 			 *
2245f69061beSDaniel Vetter 			 * Since unlock operations are a one-sided barrier only,
2246f69061beSDaniel Vetter 			 * we need to insert a barrier here to order any seqno
2247f69061beSDaniel Vetter 			 * updates before
2248f69061beSDaniel Vetter 			 * the counter increment.
2249f69061beSDaniel Vetter 			 */
22504e857c58SPeter Zijlstra 			smp_mb__before_atomic();
2251f69061beSDaniel Vetter 			atomic_inc(&dev_priv->gpu_error.reset_counter);
2252f69061beSDaniel Vetter 
22535bdebb18SDave Airlie 			kobject_uevent_env(&dev->primary->kdev->kobj,
2254f69061beSDaniel Vetter 					   KOBJ_CHANGE, reset_done_event);
22551f83fee0SDaniel Vetter 		} else {
22562ac0f450SMika Kuoppala 			atomic_set_mask(I915_WEDGED, &error->reset_counter);
2257f316a42cSBen Gamari 		}
22581f83fee0SDaniel Vetter 
225917e1df07SDaniel Vetter 		/*
226017e1df07SDaniel Vetter 		 * Note: The wake_up also serves as a memory barrier so that
226117e1df07SDaniel Vetter 		 * waiters see the update value of the reset counter atomic_t.
226217e1df07SDaniel Vetter 		 */
226317e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, true);
2264f316a42cSBen Gamari 	}
22658a905236SJesse Barnes }
22668a905236SJesse Barnes 
226735aed2e6SChris Wilson static void i915_report_and_clear_eir(struct drm_device *dev)
2268c0e09200SDave Airlie {
22698a905236SJesse Barnes 	struct drm_i915_private *dev_priv = dev->dev_private;
2270bd9854f9SBen Widawsky 	uint32_t instdone[I915_NUM_INSTDONE_REG];
227163eeaf38SJesse Barnes 	u32 eir = I915_READ(EIR);
2272050ee91fSBen Widawsky 	int pipe, i;
227363eeaf38SJesse Barnes 
227435aed2e6SChris Wilson 	if (!eir)
227535aed2e6SChris Wilson 		return;
227663eeaf38SJesse Barnes 
2277a70491ccSJoe Perches 	pr_err("render error detected, EIR: 0x%08x\n", eir);
22788a905236SJesse Barnes 
2279bd9854f9SBen Widawsky 	i915_get_extra_instdone(dev, instdone);
2280bd9854f9SBen Widawsky 
22818a905236SJesse Barnes 	if (IS_G4X(dev)) {
22828a905236SJesse Barnes 		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
22838a905236SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
22848a905236SJesse Barnes 
2285a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2286a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2287050ee91fSBen Widawsky 			for (i = 0; i < ARRAY_SIZE(instdone); i++)
2288050ee91fSBen Widawsky 				pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2289a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2290a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
22918a905236SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
22923143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
22938a905236SJesse Barnes 		}
22948a905236SJesse Barnes 		if (eir & GM45_ERROR_PAGE_TABLE) {
22958a905236SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2296a70491ccSJoe Perches 			pr_err("page table error\n");
2297a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
22988a905236SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
22993143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
23008a905236SJesse Barnes 		}
23018a905236SJesse Barnes 	}
23028a905236SJesse Barnes 
2303a6c45cf0SChris Wilson 	if (!IS_GEN2(dev)) {
230463eeaf38SJesse Barnes 		if (eir & I915_ERROR_PAGE_TABLE) {
230563eeaf38SJesse Barnes 			u32 pgtbl_err = I915_READ(PGTBL_ER);
2306a70491ccSJoe Perches 			pr_err("page table error\n");
2307a70491ccSJoe Perches 			pr_err("  PGTBL_ER: 0x%08x\n", pgtbl_err);
230863eeaf38SJesse Barnes 			I915_WRITE(PGTBL_ER, pgtbl_err);
23093143a2bfSChris Wilson 			POSTING_READ(PGTBL_ER);
231063eeaf38SJesse Barnes 		}
23118a905236SJesse Barnes 	}
23128a905236SJesse Barnes 
231363eeaf38SJesse Barnes 	if (eir & I915_ERROR_MEMORY_REFRESH) {
2314a70491ccSJoe Perches 		pr_err("memory refresh error:\n");
2315055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe)
2316a70491ccSJoe Perches 			pr_err("pipe %c stat: 0x%08x\n",
23179db4a9c7SJesse Barnes 			       pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
231863eeaf38SJesse Barnes 		/* pipestat has already been acked */
231963eeaf38SJesse Barnes 	}
232063eeaf38SJesse Barnes 	if (eir & I915_ERROR_INSTRUCTION) {
2321a70491ccSJoe Perches 		pr_err("instruction error\n");
2322a70491ccSJoe Perches 		pr_err("  INSTPM: 0x%08x\n", I915_READ(INSTPM));
2323050ee91fSBen Widawsky 		for (i = 0; i < ARRAY_SIZE(instdone); i++)
2324050ee91fSBen Widawsky 			pr_err("  INSTDONE_%d: 0x%08x\n", i, instdone[i]);
2325a6c45cf0SChris Wilson 		if (INTEL_INFO(dev)->gen < 4) {
232663eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR);
232763eeaf38SJesse Barnes 
2328a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR));
2329a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR));
2330a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD));
233163eeaf38SJesse Barnes 			I915_WRITE(IPEIR, ipeir);
23323143a2bfSChris Wilson 			POSTING_READ(IPEIR);
233363eeaf38SJesse Barnes 		} else {
233463eeaf38SJesse Barnes 			u32 ipeir = I915_READ(IPEIR_I965);
233563eeaf38SJesse Barnes 
2336a70491ccSJoe Perches 			pr_err("  IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2337a70491ccSJoe Perches 			pr_err("  IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
2338a70491ccSJoe Perches 			pr_err("  INSTPS: 0x%08x\n", I915_READ(INSTPS));
2339a70491ccSJoe Perches 			pr_err("  ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
234063eeaf38SJesse Barnes 			I915_WRITE(IPEIR_I965, ipeir);
23413143a2bfSChris Wilson 			POSTING_READ(IPEIR_I965);
234263eeaf38SJesse Barnes 		}
234363eeaf38SJesse Barnes 	}
234463eeaf38SJesse Barnes 
234563eeaf38SJesse Barnes 	I915_WRITE(EIR, eir);
23463143a2bfSChris Wilson 	POSTING_READ(EIR);
234763eeaf38SJesse Barnes 	eir = I915_READ(EIR);
234863eeaf38SJesse Barnes 	if (eir) {
234963eeaf38SJesse Barnes 		/*
235063eeaf38SJesse Barnes 		 * some errors might have become stuck,
235163eeaf38SJesse Barnes 		 * mask them.
235263eeaf38SJesse Barnes 		 */
235363eeaf38SJesse Barnes 		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
235463eeaf38SJesse Barnes 		I915_WRITE(EMR, I915_READ(EMR) | eir);
235563eeaf38SJesse Barnes 		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
235663eeaf38SJesse Barnes 	}
235735aed2e6SChris Wilson }
235835aed2e6SChris Wilson 
235935aed2e6SChris Wilson /**
2360b8d24a06SMika Kuoppala  * i915_handle_error - handle a gpu error
236135aed2e6SChris Wilson  * @dev: drm device
236235aed2e6SChris Wilson  *
2363b8d24a06SMika Kuoppala  * Do some basic checking of regsiter state at error time and
236435aed2e6SChris Wilson  * dump it to the syslog.  Also call i915_capture_error_state() to make
236535aed2e6SChris Wilson  * sure we get a record and make it available in debugfs.  Fire a uevent
236635aed2e6SChris Wilson  * so userspace knows something bad happened (should trigger collection
236735aed2e6SChris Wilson  * of a ring dump etc.).
236835aed2e6SChris Wilson  */
236958174462SMika Kuoppala void i915_handle_error(struct drm_device *dev, bool wedged,
237058174462SMika Kuoppala 		       const char *fmt, ...)
237135aed2e6SChris Wilson {
237235aed2e6SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
237358174462SMika Kuoppala 	va_list args;
237458174462SMika Kuoppala 	char error_msg[80];
237535aed2e6SChris Wilson 
237658174462SMika Kuoppala 	va_start(args, fmt);
237758174462SMika Kuoppala 	vscnprintf(error_msg, sizeof(error_msg), fmt, args);
237858174462SMika Kuoppala 	va_end(args);
237958174462SMika Kuoppala 
238058174462SMika Kuoppala 	i915_capture_error_state(dev, wedged, error_msg);
238135aed2e6SChris Wilson 	i915_report_and_clear_eir(dev);
23828a905236SJesse Barnes 
2383ba1234d1SBen Gamari 	if (wedged) {
2384f69061beSDaniel Vetter 		atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2385f69061beSDaniel Vetter 				&dev_priv->gpu_error.reset_counter);
2386ba1234d1SBen Gamari 
238711ed50ecSBen Gamari 		/*
2388b8d24a06SMika Kuoppala 		 * Wakeup waiting processes so that the reset function
2389b8d24a06SMika Kuoppala 		 * i915_reset_and_wakeup doesn't deadlock trying to grab
2390b8d24a06SMika Kuoppala 		 * various locks. By bumping the reset counter first, the woken
239117e1df07SDaniel Vetter 		 * processes will see a reset in progress and back off,
239217e1df07SDaniel Vetter 		 * releasing their locks and then wait for the reset completion.
239317e1df07SDaniel Vetter 		 * We must do this for _all_ gpu waiters that might hold locks
239417e1df07SDaniel Vetter 		 * that the reset work needs to acquire.
239517e1df07SDaniel Vetter 		 *
239617e1df07SDaniel Vetter 		 * Note: The wake_up serves as the required memory barrier to
239717e1df07SDaniel Vetter 		 * ensure that the waiters see the updated value of the reset
239817e1df07SDaniel Vetter 		 * counter atomic_t.
239911ed50ecSBen Gamari 		 */
240017e1df07SDaniel Vetter 		i915_error_wake_up(dev_priv, false);
240111ed50ecSBen Gamari 	}
240211ed50ecSBen Gamari 
2403b8d24a06SMika Kuoppala 	i915_reset_and_wakeup(dev);
24048a905236SJesse Barnes }
24058a905236SJesse Barnes 
240642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
240742f52ef8SKeith Packard  * we use as a pipe index
240842f52ef8SKeith Packard  */
2409f71d4af4SJesse Barnes static int i915_enable_vblank(struct drm_device *dev, int pipe)
24100a3e67a4SJesse Barnes {
24112d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2412e9d21d7fSKeith Packard 	unsigned long irqflags;
241371e0ffa5SJesse Barnes 
24141ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2415f796cf8fSJesse Barnes 	if (INTEL_INFO(dev)->gen >= 4)
24167c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2417755e9019SImre Deak 				     PIPE_START_VBLANK_INTERRUPT_STATUS);
24180a3e67a4SJesse Barnes 	else
24197c463586SKeith Packard 		i915_enable_pipestat(dev_priv, pipe,
2420755e9019SImre Deak 				     PIPE_VBLANK_INTERRUPT_STATUS);
24211ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24228692d00eSChris Wilson 
24230a3e67a4SJesse Barnes 	return 0;
24240a3e67a4SJesse Barnes }
24250a3e67a4SJesse Barnes 
2426f71d4af4SJesse Barnes static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
2427f796cf8fSJesse Barnes {
24282d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2429f796cf8fSJesse Barnes 	unsigned long irqflags;
2430b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
243140da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2432f796cf8fSJesse Barnes 
2433f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2434b518421fSPaulo Zanoni 	ironlake_enable_display_irq(dev_priv, bit);
2435b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2436b1f14ad0SJesse Barnes 
2437b1f14ad0SJesse Barnes 	return 0;
2438b1f14ad0SJesse Barnes }
2439b1f14ad0SJesse Barnes 
24407e231dbeSJesse Barnes static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
24417e231dbeSJesse Barnes {
24422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24437e231dbeSJesse Barnes 	unsigned long irqflags;
24447e231dbeSJesse Barnes 
24457e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
244631acc7f5SJesse Barnes 	i915_enable_pipestat(dev_priv, pipe,
2447755e9019SImre Deak 			     PIPE_START_VBLANK_INTERRUPT_STATUS);
24487e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24497e231dbeSJesse Barnes 
24507e231dbeSJesse Barnes 	return 0;
24517e231dbeSJesse Barnes }
24527e231dbeSJesse Barnes 
2453abd58f01SBen Widawsky static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2454abd58f01SBen Widawsky {
2455abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2456abd58f01SBen Widawsky 	unsigned long irqflags;
2457abd58f01SBen Widawsky 
2458abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24597167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
24607167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2461abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2462abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2463abd58f01SBen Widawsky 	return 0;
2464abd58f01SBen Widawsky }
2465abd58f01SBen Widawsky 
246642f52ef8SKeith Packard /* Called from drm generic code, passed 'crtc' which
246742f52ef8SKeith Packard  * we use as a pipe index
246842f52ef8SKeith Packard  */
2469f71d4af4SJesse Barnes static void i915_disable_vblank(struct drm_device *dev, int pipe)
24700a3e67a4SJesse Barnes {
24712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2472e9d21d7fSKeith Packard 	unsigned long irqflags;
24730a3e67a4SJesse Barnes 
24741ec14ad3SChris Wilson 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
24757c463586SKeith Packard 	i915_disable_pipestat(dev_priv, pipe,
2476755e9019SImre Deak 			      PIPE_VBLANK_INTERRUPT_STATUS |
2477755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
24781ec14ad3SChris Wilson 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
24790a3e67a4SJesse Barnes }
24800a3e67a4SJesse Barnes 
2481f71d4af4SJesse Barnes static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
2482f796cf8fSJesse Barnes {
24832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2484f796cf8fSJesse Barnes 	unsigned long irqflags;
2485b518421fSPaulo Zanoni 	uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
248640da17c2SDaniel Vetter 						     DE_PIPE_VBLANK(pipe);
2487f796cf8fSJesse Barnes 
2488f796cf8fSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2489b518421fSPaulo Zanoni 	ironlake_disable_display_irq(dev_priv, bit);
2490b1f14ad0SJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2491b1f14ad0SJesse Barnes }
2492b1f14ad0SJesse Barnes 
24937e231dbeSJesse Barnes static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
24947e231dbeSJesse Barnes {
24952d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
24967e231dbeSJesse Barnes 	unsigned long irqflags;
24977e231dbeSJesse Barnes 
24987e231dbeSJesse Barnes 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
249931acc7f5SJesse Barnes 	i915_disable_pipestat(dev_priv, pipe,
2500755e9019SImre Deak 			      PIPE_START_VBLANK_INTERRUPT_STATUS);
25017e231dbeSJesse Barnes 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
25027e231dbeSJesse Barnes }
25037e231dbeSJesse Barnes 
2504abd58f01SBen Widawsky static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2505abd58f01SBen Widawsky {
2506abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2507abd58f01SBen Widawsky 	unsigned long irqflags;
2508abd58f01SBen Widawsky 
2509abd58f01SBen Widawsky 	spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
25107167d7c6SDaniel Vetter 	dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
25117167d7c6SDaniel Vetter 	I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2512abd58f01SBen Widawsky 	POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
2513abd58f01SBen Widawsky 	spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2514abd58f01SBen Widawsky }
2515abd58f01SBen Widawsky 
25169107e9d2SChris Wilson static bool
251794f7bbe1STomas Elf ring_idle(struct intel_engine_cs *ring, u32 seqno)
2518893eead0SChris Wilson {
25199107e9d2SChris Wilson 	return (list_empty(&ring->request_list) ||
252094f7bbe1STomas Elf 		i915_seqno_passed(seqno, ring->last_submitted_seqno));
2521f65d9421SBen Gamari }
2522f65d9421SBen Gamari 
2523a028c4b0SDaniel Vetter static bool
2524a028c4b0SDaniel Vetter ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2525a028c4b0SDaniel Vetter {
2526a028c4b0SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 8) {
2527a6cdb93aSRodrigo Vivi 		return (ipehr >> 23) == 0x1c;
2528a028c4b0SDaniel Vetter 	} else {
2529a028c4b0SDaniel Vetter 		ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2530a028c4b0SDaniel Vetter 		return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2531a028c4b0SDaniel Vetter 				 MI_SEMAPHORE_REGISTER);
2532a028c4b0SDaniel Vetter 	}
2533a028c4b0SDaniel Vetter }
2534a028c4b0SDaniel Vetter 
2535a4872ba6SOscar Mateo static struct intel_engine_cs *
2536a6cdb93aSRodrigo Vivi semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
2537921d42eaSDaniel Vetter {
2538921d42eaSDaniel Vetter 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2539a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2540921d42eaSDaniel Vetter 	int i;
2541921d42eaSDaniel Vetter 
2542921d42eaSDaniel Vetter 	if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
2543a6cdb93aSRodrigo Vivi 		for_each_ring(signaller, dev_priv, i) {
2544a6cdb93aSRodrigo Vivi 			if (ring == signaller)
2545a6cdb93aSRodrigo Vivi 				continue;
2546a6cdb93aSRodrigo Vivi 
2547a6cdb93aSRodrigo Vivi 			if (offset == signaller->semaphore.signal_ggtt[ring->id])
2548a6cdb93aSRodrigo Vivi 				return signaller;
2549a6cdb93aSRodrigo Vivi 		}
2550921d42eaSDaniel Vetter 	} else {
2551921d42eaSDaniel Vetter 		u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2552921d42eaSDaniel Vetter 
2553921d42eaSDaniel Vetter 		for_each_ring(signaller, dev_priv, i) {
2554921d42eaSDaniel Vetter 			if(ring == signaller)
2555921d42eaSDaniel Vetter 				continue;
2556921d42eaSDaniel Vetter 
2557ebc348b2SBen Widawsky 			if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
2558921d42eaSDaniel Vetter 				return signaller;
2559921d42eaSDaniel Vetter 		}
2560921d42eaSDaniel Vetter 	}
2561921d42eaSDaniel Vetter 
2562a6cdb93aSRodrigo Vivi 	DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2563a6cdb93aSRodrigo Vivi 		  ring->id, ipehr, offset);
2564921d42eaSDaniel Vetter 
2565921d42eaSDaniel Vetter 	return NULL;
2566921d42eaSDaniel Vetter }
2567921d42eaSDaniel Vetter 
2568a4872ba6SOscar Mateo static struct intel_engine_cs *
2569a4872ba6SOscar Mateo semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
2570a24a11e6SChris Wilson {
2571a24a11e6SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
257288fe429dSDaniel Vetter 	u32 cmd, ipehr, head;
2573a6cdb93aSRodrigo Vivi 	u64 offset = 0;
2574a6cdb93aSRodrigo Vivi 	int i, backwards;
2575a24a11e6SChris Wilson 
2576a24a11e6SChris Wilson 	ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2577a028c4b0SDaniel Vetter 	if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
25786274f212SChris Wilson 		return NULL;
2579a24a11e6SChris Wilson 
258088fe429dSDaniel Vetter 	/*
258188fe429dSDaniel Vetter 	 * HEAD is likely pointing to the dword after the actual command,
258288fe429dSDaniel Vetter 	 * so scan backwards until we find the MBOX. But limit it to just 3
2583a6cdb93aSRodrigo Vivi 	 * or 4 dwords depending on the semaphore wait command size.
2584a6cdb93aSRodrigo Vivi 	 * Note that we don't care about ACTHD here since that might
258588fe429dSDaniel Vetter 	 * point at at batch, and semaphores are always emitted into the
258688fe429dSDaniel Vetter 	 * ringbuffer itself.
2587a24a11e6SChris Wilson 	 */
258888fe429dSDaniel Vetter 	head = I915_READ_HEAD(ring) & HEAD_ADDR;
2589a6cdb93aSRodrigo Vivi 	backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
259088fe429dSDaniel Vetter 
2591a6cdb93aSRodrigo Vivi 	for (i = backwards; i; --i) {
259288fe429dSDaniel Vetter 		/*
259388fe429dSDaniel Vetter 		 * Be paranoid and presume the hw has gone off into the wild -
259488fe429dSDaniel Vetter 		 * our ring is smaller than what the hardware (and hence
259588fe429dSDaniel Vetter 		 * HEAD_ADDR) allows. Also handles wrap-around.
259688fe429dSDaniel Vetter 		 */
2597ee1b1e5eSOscar Mateo 		head &= ring->buffer->size - 1;
259888fe429dSDaniel Vetter 
259988fe429dSDaniel Vetter 		/* This here seems to blow up */
2600ee1b1e5eSOscar Mateo 		cmd = ioread32(ring->buffer->virtual_start + head);
2601a24a11e6SChris Wilson 		if (cmd == ipehr)
2602a24a11e6SChris Wilson 			break;
2603a24a11e6SChris Wilson 
260488fe429dSDaniel Vetter 		head -= 4;
260588fe429dSDaniel Vetter 	}
2606a24a11e6SChris Wilson 
260788fe429dSDaniel Vetter 	if (!i)
260888fe429dSDaniel Vetter 		return NULL;
260988fe429dSDaniel Vetter 
2610ee1b1e5eSOscar Mateo 	*seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
2611a6cdb93aSRodrigo Vivi 	if (INTEL_INFO(ring->dev)->gen >= 8) {
2612a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 12);
2613a6cdb93aSRodrigo Vivi 		offset <<= 32;
2614a6cdb93aSRodrigo Vivi 		offset = ioread32(ring->buffer->virtual_start + head + 8);
2615a6cdb93aSRodrigo Vivi 	}
2616a6cdb93aSRodrigo Vivi 	return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
2617a24a11e6SChris Wilson }
2618a24a11e6SChris Wilson 
2619a4872ba6SOscar Mateo static int semaphore_passed(struct intel_engine_cs *ring)
26206274f212SChris Wilson {
26216274f212SChris Wilson 	struct drm_i915_private *dev_priv = ring->dev->dev_private;
2622a4872ba6SOscar Mateo 	struct intel_engine_cs *signaller;
2623a0d036b0SChris Wilson 	u32 seqno;
26246274f212SChris Wilson 
26254be17381SChris Wilson 	ring->hangcheck.deadlock++;
26266274f212SChris Wilson 
26276274f212SChris Wilson 	signaller = semaphore_waits_for(ring, &seqno);
26284be17381SChris Wilson 	if (signaller == NULL)
26294be17381SChris Wilson 		return -1;
26304be17381SChris Wilson 
26314be17381SChris Wilson 	/* Prevent pathological recursion due to driver bugs */
26324be17381SChris Wilson 	if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
26336274f212SChris Wilson 		return -1;
26346274f212SChris Wilson 
26354be17381SChris Wilson 	if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
26364be17381SChris Wilson 		return 1;
26374be17381SChris Wilson 
2638a0d036b0SChris Wilson 	/* cursory check for an unkickable deadlock */
2639a0d036b0SChris Wilson 	if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2640a0d036b0SChris Wilson 	    semaphore_passed(signaller) < 0)
26414be17381SChris Wilson 		return -1;
26424be17381SChris Wilson 
26434be17381SChris Wilson 	return 0;
26446274f212SChris Wilson }
26456274f212SChris Wilson 
26466274f212SChris Wilson static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
26476274f212SChris Wilson {
2648a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
26496274f212SChris Wilson 	int i;
26506274f212SChris Wilson 
26516274f212SChris Wilson 	for_each_ring(ring, dev_priv, i)
26524be17381SChris Wilson 		ring->hangcheck.deadlock = 0;
26536274f212SChris Wilson }
26546274f212SChris Wilson 
2655ad8beaeaSMika Kuoppala static enum intel_ring_hangcheck_action
2656a4872ba6SOscar Mateo ring_stuck(struct intel_engine_cs *ring, u64 acthd)
26571ec14ad3SChris Wilson {
26581ec14ad3SChris Wilson 	struct drm_device *dev = ring->dev;
26591ec14ad3SChris Wilson 	struct drm_i915_private *dev_priv = dev->dev_private;
26609107e9d2SChris Wilson 	u32 tmp;
26619107e9d2SChris Wilson 
2662f260fe7bSMika Kuoppala 	if (acthd != ring->hangcheck.acthd) {
2663f260fe7bSMika Kuoppala 		if (acthd > ring->hangcheck.max_acthd) {
2664f260fe7bSMika Kuoppala 			ring->hangcheck.max_acthd = acthd;
2665f2f4d82fSJani Nikula 			return HANGCHECK_ACTIVE;
2666f260fe7bSMika Kuoppala 		}
2667f260fe7bSMika Kuoppala 
2668f260fe7bSMika Kuoppala 		return HANGCHECK_ACTIVE_LOOP;
2669f260fe7bSMika Kuoppala 	}
26706274f212SChris Wilson 
26719107e9d2SChris Wilson 	if (IS_GEN2(dev))
2672f2f4d82fSJani Nikula 		return HANGCHECK_HUNG;
26739107e9d2SChris Wilson 
26749107e9d2SChris Wilson 	/* Is the chip hanging on a WAIT_FOR_EVENT?
26759107e9d2SChris Wilson 	 * If so we can simply poke the RB_WAIT bit
26769107e9d2SChris Wilson 	 * and break the hang. This should work on
26779107e9d2SChris Wilson 	 * all but the second generation chipsets.
26789107e9d2SChris Wilson 	 */
26799107e9d2SChris Wilson 	tmp = I915_READ_CTL(ring);
26801ec14ad3SChris Wilson 	if (tmp & RING_WAIT) {
268158174462SMika Kuoppala 		i915_handle_error(dev, false,
268258174462SMika Kuoppala 				  "Kicking stuck wait on %s",
26831ec14ad3SChris Wilson 				  ring->name);
26841ec14ad3SChris Wilson 		I915_WRITE_CTL(ring, tmp);
2685f2f4d82fSJani Nikula 		return HANGCHECK_KICK;
26861ec14ad3SChris Wilson 	}
2687a24a11e6SChris Wilson 
26886274f212SChris Wilson 	if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
26896274f212SChris Wilson 		switch (semaphore_passed(ring)) {
26906274f212SChris Wilson 		default:
2691f2f4d82fSJani Nikula 			return HANGCHECK_HUNG;
26926274f212SChris Wilson 		case 1:
269358174462SMika Kuoppala 			i915_handle_error(dev, false,
269458174462SMika Kuoppala 					  "Kicking stuck semaphore on %s",
2695a24a11e6SChris Wilson 					  ring->name);
2696a24a11e6SChris Wilson 			I915_WRITE_CTL(ring, tmp);
2697f2f4d82fSJani Nikula 			return HANGCHECK_KICK;
26986274f212SChris Wilson 		case 0:
2699f2f4d82fSJani Nikula 			return HANGCHECK_WAIT;
27006274f212SChris Wilson 		}
27019107e9d2SChris Wilson 	}
27029107e9d2SChris Wilson 
2703f2f4d82fSJani Nikula 	return HANGCHECK_HUNG;
2704a24a11e6SChris Wilson }
2705d1e61e7fSChris Wilson 
2706737b1506SChris Wilson /*
2707f65d9421SBen Gamari  * This is called when the chip hasn't reported back with completed
270805407ff8SMika Kuoppala  * batchbuffers in a long time. We keep track per ring seqno progress and
270905407ff8SMika Kuoppala  * if there are no progress, hangcheck score for that ring is increased.
271005407ff8SMika Kuoppala  * Further, acthd is inspected to see if the ring is stuck. On stuck case
271105407ff8SMika Kuoppala  * we kick the ring. If we see no progress on three subsequent calls
271205407ff8SMika Kuoppala  * we assume chip is wedged and try to fix it by resetting the chip.
2713f65d9421SBen Gamari  */
2714737b1506SChris Wilson static void i915_hangcheck_elapsed(struct work_struct *work)
2715f65d9421SBen Gamari {
2716737b1506SChris Wilson 	struct drm_i915_private *dev_priv =
2717737b1506SChris Wilson 		container_of(work, typeof(*dev_priv),
2718737b1506SChris Wilson 			     gpu_error.hangcheck_work.work);
2719737b1506SChris Wilson 	struct drm_device *dev = dev_priv->dev;
2720a4872ba6SOscar Mateo 	struct intel_engine_cs *ring;
2721b4519513SChris Wilson 	int i;
272205407ff8SMika Kuoppala 	int busy_count = 0, rings_hung = 0;
27239107e9d2SChris Wilson 	bool stuck[I915_NUM_RINGS] = { 0 };
27249107e9d2SChris Wilson #define BUSY 1
27259107e9d2SChris Wilson #define KICK 5
27269107e9d2SChris Wilson #define HUNG 20
2727893eead0SChris Wilson 
2728d330a953SJani Nikula 	if (!i915.enable_hangcheck)
27293e0dc6b0SBen Widawsky 		return;
27303e0dc6b0SBen Widawsky 
2731b4519513SChris Wilson 	for_each_ring(ring, dev_priv, i) {
273250877445SChris Wilson 		u64 acthd;
273350877445SChris Wilson 		u32 seqno;
27349107e9d2SChris Wilson 		bool busy = true;
2735b4519513SChris Wilson 
27366274f212SChris Wilson 		semaphore_clear_deadlocks(dev_priv);
27376274f212SChris Wilson 
273805407ff8SMika Kuoppala 		seqno = ring->get_seqno(ring, false);
273905407ff8SMika Kuoppala 		acthd = intel_ring_get_active_head(ring);
274005407ff8SMika Kuoppala 
274105407ff8SMika Kuoppala 		if (ring->hangcheck.seqno == seqno) {
274294f7bbe1STomas Elf 			if (ring_idle(ring, seqno)) {
2743da661464SMika Kuoppala 				ring->hangcheck.action = HANGCHECK_IDLE;
2744da661464SMika Kuoppala 
27459107e9d2SChris Wilson 				if (waitqueue_active(&ring->irq_queue)) {
27469107e9d2SChris Wilson 					/* Issue a wake-up to catch stuck h/w. */
2747094f9a54SChris Wilson 					if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
2748f4adcd24SDaniel Vetter 						if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
27499107e9d2SChris Wilson 							DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
27509107e9d2SChris Wilson 								  ring->name);
2751f4adcd24SDaniel Vetter 						else
2752f4adcd24SDaniel Vetter 							DRM_INFO("Fake missed irq on %s\n",
2753f4adcd24SDaniel Vetter 								 ring->name);
27549107e9d2SChris Wilson 						wake_up_all(&ring->irq_queue);
2755094f9a54SChris Wilson 					}
2756094f9a54SChris Wilson 					/* Safeguard against driver failure */
2757094f9a54SChris Wilson 					ring->hangcheck.score += BUSY;
27589107e9d2SChris Wilson 				} else
27599107e9d2SChris Wilson 					busy = false;
276005407ff8SMika Kuoppala 			} else {
27616274f212SChris Wilson 				/* We always increment the hangcheck score
27626274f212SChris Wilson 				 * if the ring is busy and still processing
27636274f212SChris Wilson 				 * the same request, so that no single request
27646274f212SChris Wilson 				 * can run indefinitely (such as a chain of
27656274f212SChris Wilson 				 * batches). The only time we do not increment
27666274f212SChris Wilson 				 * the hangcheck score on this ring, if this
27676274f212SChris Wilson 				 * ring is in a legitimate wait for another
27686274f212SChris Wilson 				 * ring. In that case the waiting ring is a
27696274f212SChris Wilson 				 * victim and we want to be sure we catch the
27706274f212SChris Wilson 				 * right culprit. Then every time we do kick
27716274f212SChris Wilson 				 * the ring, add a small increment to the
27726274f212SChris Wilson 				 * score so that we can catch a batch that is
27736274f212SChris Wilson 				 * being repeatedly kicked and so responsible
27746274f212SChris Wilson 				 * for stalling the machine.
27759107e9d2SChris Wilson 				 */
2776ad8beaeaSMika Kuoppala 				ring->hangcheck.action = ring_stuck(ring,
2777ad8beaeaSMika Kuoppala 								    acthd);
2778ad8beaeaSMika Kuoppala 
2779ad8beaeaSMika Kuoppala 				switch (ring->hangcheck.action) {
2780da661464SMika Kuoppala 				case HANGCHECK_IDLE:
2781f2f4d82fSJani Nikula 				case HANGCHECK_WAIT:
2782f2f4d82fSJani Nikula 				case HANGCHECK_ACTIVE:
2783f260fe7bSMika Kuoppala 					break;
2784f260fe7bSMika Kuoppala 				case HANGCHECK_ACTIVE_LOOP:
2785ea04cb31SJani Nikula 					ring->hangcheck.score += BUSY;
27866274f212SChris Wilson 					break;
2787f2f4d82fSJani Nikula 				case HANGCHECK_KICK:
2788ea04cb31SJani Nikula 					ring->hangcheck.score += KICK;
27896274f212SChris Wilson 					break;
2790f2f4d82fSJani Nikula 				case HANGCHECK_HUNG:
2791ea04cb31SJani Nikula 					ring->hangcheck.score += HUNG;
27926274f212SChris Wilson 					stuck[i] = true;
27936274f212SChris Wilson 					break;
27946274f212SChris Wilson 				}
279505407ff8SMika Kuoppala 			}
27969107e9d2SChris Wilson 		} else {
2797da661464SMika Kuoppala 			ring->hangcheck.action = HANGCHECK_ACTIVE;
2798da661464SMika Kuoppala 
27999107e9d2SChris Wilson 			/* Gradually reduce the count so that we catch DoS
28009107e9d2SChris Wilson 			 * attempts across multiple batches.
28019107e9d2SChris Wilson 			 */
28029107e9d2SChris Wilson 			if (ring->hangcheck.score > 0)
28039107e9d2SChris Wilson 				ring->hangcheck.score--;
2804f260fe7bSMika Kuoppala 
2805f260fe7bSMika Kuoppala 			ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
2806cbb465e7SChris Wilson 		}
2807f65d9421SBen Gamari 
280805407ff8SMika Kuoppala 		ring->hangcheck.seqno = seqno;
280905407ff8SMika Kuoppala 		ring->hangcheck.acthd = acthd;
28109107e9d2SChris Wilson 		busy_count += busy;
281105407ff8SMika Kuoppala 	}
281205407ff8SMika Kuoppala 
281305407ff8SMika Kuoppala 	for_each_ring(ring, dev_priv, i) {
2814b6b0fac0SMika Kuoppala 		if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
2815b8d88d1dSDaniel Vetter 			DRM_INFO("%s on %s\n",
281605407ff8SMika Kuoppala 				 stuck[i] ? "stuck" : "no progress",
2817a43adf07SChris Wilson 				 ring->name);
2818a43adf07SChris Wilson 			rings_hung++;
281905407ff8SMika Kuoppala 		}
282005407ff8SMika Kuoppala 	}
282105407ff8SMika Kuoppala 
282205407ff8SMika Kuoppala 	if (rings_hung)
282358174462SMika Kuoppala 		return i915_handle_error(dev, true, "Ring hung");
282405407ff8SMika Kuoppala 
282505407ff8SMika Kuoppala 	if (busy_count)
282605407ff8SMika Kuoppala 		/* Reset timer case chip hangs without another request
282705407ff8SMika Kuoppala 		 * being added */
282810cd45b6SMika Kuoppala 		i915_queue_hangcheck(dev);
282910cd45b6SMika Kuoppala }
283010cd45b6SMika Kuoppala 
283110cd45b6SMika Kuoppala void i915_queue_hangcheck(struct drm_device *dev)
283210cd45b6SMika Kuoppala {
2833737b1506SChris Wilson 	struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
2834672e7b7cSChris Wilson 
2835d330a953SJani Nikula 	if (!i915.enable_hangcheck)
283610cd45b6SMika Kuoppala 		return;
283710cd45b6SMika Kuoppala 
2838737b1506SChris Wilson 	/* Don't continually defer the hangcheck so that it is always run at
2839737b1506SChris Wilson 	 * least once after work has been scheduled on any ring. Otherwise,
2840737b1506SChris Wilson 	 * we will ignore a hung ring if a second ring is kept busy.
2841737b1506SChris Wilson 	 */
2842737b1506SChris Wilson 
2843737b1506SChris Wilson 	queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2844737b1506SChris Wilson 			   round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
2845f65d9421SBen Gamari }
2846f65d9421SBen Gamari 
28471c69eb42SPaulo Zanoni static void ibx_irq_reset(struct drm_device *dev)
284891738a95SPaulo Zanoni {
284991738a95SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
285091738a95SPaulo Zanoni 
285191738a95SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
285291738a95SPaulo Zanoni 		return;
285391738a95SPaulo Zanoni 
2854f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(SDE);
2855105b122eSPaulo Zanoni 
2856105b122eSPaulo Zanoni 	if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2857105b122eSPaulo Zanoni 		I915_WRITE(SERR_INT, 0xffffffff);
2858622364b6SPaulo Zanoni }
2859105b122eSPaulo Zanoni 
286091738a95SPaulo Zanoni /*
2861622364b6SPaulo Zanoni  * SDEIER is also touched by the interrupt handler to work around missed PCH
2862622364b6SPaulo Zanoni  * interrupts. Hence we can't update it after the interrupt handler is enabled -
2863622364b6SPaulo Zanoni  * instead we unconditionally enable all PCH interrupt sources here, but then
2864622364b6SPaulo Zanoni  * only unmask them as needed with SDEIMR.
2865622364b6SPaulo Zanoni  *
2866622364b6SPaulo Zanoni  * This function needs to be called before interrupts are enabled.
286791738a95SPaulo Zanoni  */
2868622364b6SPaulo Zanoni static void ibx_irq_pre_postinstall(struct drm_device *dev)
2869622364b6SPaulo Zanoni {
2870622364b6SPaulo Zanoni 	struct drm_i915_private *dev_priv = dev->dev_private;
2871622364b6SPaulo Zanoni 
2872622364b6SPaulo Zanoni 	if (HAS_PCH_NOP(dev))
2873622364b6SPaulo Zanoni 		return;
2874622364b6SPaulo Zanoni 
2875622364b6SPaulo Zanoni 	WARN_ON(I915_READ(SDEIER) != 0);
287691738a95SPaulo Zanoni 	I915_WRITE(SDEIER, 0xffffffff);
287791738a95SPaulo Zanoni 	POSTING_READ(SDEIER);
287891738a95SPaulo Zanoni }
287991738a95SPaulo Zanoni 
28807c4d664eSPaulo Zanoni static void gen5_gt_irq_reset(struct drm_device *dev)
2881d18ea1b5SDaniel Vetter {
2882d18ea1b5SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
2883d18ea1b5SDaniel Vetter 
2884f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GT);
2885a9d356a6SPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 6)
2886f86f3fb0SPaulo Zanoni 		GEN5_IRQ_RESET(GEN6_PM);
2887d18ea1b5SDaniel Vetter }
2888d18ea1b5SDaniel Vetter 
2889c0e09200SDave Airlie /* drm_dma.h hooks
2890c0e09200SDave Airlie */
2891be30b29fSPaulo Zanoni static void ironlake_irq_reset(struct drm_device *dev)
2892036a4a7dSZhenyu Wang {
28932d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
2894036a4a7dSZhenyu Wang 
28950c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xffffffff);
2896bdfcdb63SDaniel Vetter 
2897f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(DE);
2898c6d954c1SPaulo Zanoni 	if (IS_GEN7(dev))
2899c6d954c1SPaulo Zanoni 		I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2900036a4a7dSZhenyu Wang 
29017c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
2902c650156aSZhenyu Wang 
29031c69eb42SPaulo Zanoni 	ibx_irq_reset(dev);
29047d99163dSBen Widawsky }
29057d99163dSBen Widawsky 
290670591a41SVille Syrjälä static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
290770591a41SVille Syrjälä {
290870591a41SVille Syrjälä 	enum pipe pipe;
290970591a41SVille Syrjälä 
291070591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_EN, 0);
291170591a41SVille Syrjälä 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
291270591a41SVille Syrjälä 
291370591a41SVille Syrjälä 	for_each_pipe(dev_priv, pipe)
291470591a41SVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), 0xffff);
291570591a41SVille Syrjälä 
291670591a41SVille Syrjälä 	GEN5_IRQ_RESET(VLV_);
291770591a41SVille Syrjälä }
291870591a41SVille Syrjälä 
29197e231dbeSJesse Barnes static void valleyview_irq_preinstall(struct drm_device *dev)
29207e231dbeSJesse Barnes {
29212d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
29227e231dbeSJesse Barnes 
29237e231dbeSJesse Barnes 	/* VLV magic */
29247e231dbeSJesse Barnes 	I915_WRITE(VLV_IMR, 0);
29257e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
29267e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
29277e231dbeSJesse Barnes 	I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
29287e231dbeSJesse Barnes 
29297c4d664eSPaulo Zanoni 	gen5_gt_irq_reset(dev);
29307e231dbeSJesse Barnes 
29317c4cde39SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
29327e231dbeSJesse Barnes 
293370591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
29347e231dbeSJesse Barnes }
29357e231dbeSJesse Barnes 
2936d6e3cca3SDaniel Vetter static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
2937d6e3cca3SDaniel Vetter {
2938d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 0);
2939d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 1);
2940d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 2);
2941d6e3cca3SDaniel Vetter 	GEN8_IRQ_RESET_NDX(GT, 3);
2942d6e3cca3SDaniel Vetter }
2943d6e3cca3SDaniel Vetter 
2944823f6b38SPaulo Zanoni static void gen8_irq_reset(struct drm_device *dev)
2945abd58f01SBen Widawsky {
2946abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
2947abd58f01SBen Widawsky 	int pipe;
2948abd58f01SBen Widawsky 
2949abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, 0);
2950abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
2951abd58f01SBen Widawsky 
2952d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
2953abd58f01SBen Widawsky 
2954055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
2955f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
2956813bde43SPaulo Zanoni 						   POWER_DOMAIN_PIPE(pipe)))
2957f86f3fb0SPaulo Zanoni 			GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
2958abd58f01SBen Widawsky 
2959f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_PORT_);
2960f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_DE_MISC_);
2961f86f3fb0SPaulo Zanoni 	GEN5_IRQ_RESET(GEN8_PCU_);
2962abd58f01SBen Widawsky 
2963266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
29641c69eb42SPaulo Zanoni 		ibx_irq_reset(dev);
2965abd58f01SBen Widawsky }
2966abd58f01SBen Widawsky 
29674c6c03beSDamien Lespiau void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
29684c6c03beSDamien Lespiau 				     unsigned int pipe_mask)
2969d49bdb0eSPaulo Zanoni {
29701180e206SPaulo Zanoni 	uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2971d49bdb0eSPaulo Zanoni 
297213321786SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
2973d14c0343SDamien Lespiau 	if (pipe_mask & 1 << PIPE_A)
2974d14c0343SDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
2975d14c0343SDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_A],
2976d14c0343SDamien Lespiau 				  ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
29774c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_B)
29784c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
29794c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_B],
29801180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
29814c6c03beSDamien Lespiau 	if (pipe_mask & 1 << PIPE_C)
29824c6c03beSDamien Lespiau 		GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
29834c6c03beSDamien Lespiau 				  dev_priv->de_irq_mask[PIPE_C],
29841180e206SPaulo Zanoni 				  ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
298513321786SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
2986d49bdb0eSPaulo Zanoni }
2987d49bdb0eSPaulo Zanoni 
298843f328d7SVille Syrjälä static void cherryview_irq_preinstall(struct drm_device *dev)
298943f328d7SVille Syrjälä {
299043f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
299143f328d7SVille Syrjälä 
299243f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
299343f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
299443f328d7SVille Syrjälä 
2995d6e3cca3SDaniel Vetter 	gen8_gt_irq_reset(dev_priv);
299643f328d7SVille Syrjälä 
299743f328d7SVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
299843f328d7SVille Syrjälä 
299943f328d7SVille Syrjälä 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
300043f328d7SVille Syrjälä 
300170591a41SVille Syrjälä 	vlv_display_irq_reset(dev_priv);
300243f328d7SVille Syrjälä }
300343f328d7SVille Syrjälä 
300482a28bcfSDaniel Vetter static void ibx_hpd_irq_setup(struct drm_device *dev)
300582a28bcfSDaniel Vetter {
30062d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
300782a28bcfSDaniel Vetter 	struct intel_encoder *intel_encoder;
3008fee884edSDaniel Vetter 	u32 hotplug_irqs, hotplug, enabled_irqs = 0;
300982a28bcfSDaniel Vetter 
301082a28bcfSDaniel Vetter 	if (HAS_PCH_IBX(dev)) {
3011fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK;
3012b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
30135fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3014fee884edSDaniel Vetter 				enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
3015*26951cafSXiong Zhang 	} else if (HAS_PCH_SPT(dev)) {
3016*26951cafSXiong Zhang 		hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3017*26951cafSXiong Zhang 		for_each_intel_encoder(dev, intel_encoder)
3018*26951cafSXiong Zhang 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3019*26951cafSXiong Zhang 				enabled_irqs |= hpd_spt[intel_encoder->hpd_pin];
302082a28bcfSDaniel Vetter 	} else {
3021fee884edSDaniel Vetter 		hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3022b2784e15SDamien Lespiau 		for_each_intel_encoder(dev, intel_encoder)
30235fcece80SJani Nikula 			if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3024fee884edSDaniel Vetter 				enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
302582a28bcfSDaniel Vetter 	}
302682a28bcfSDaniel Vetter 
3027fee884edSDaniel Vetter 	ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
302882a28bcfSDaniel Vetter 
30297fe0b973SKeith Packard 	/*
30307fe0b973SKeith Packard 	 * Enable digital hotplug on the PCH, and configure the DP short pulse
30317fe0b973SKeith Packard 	 * duration to 2ms (which is the minimum in the Display Port spec)
30327fe0b973SKeith Packard 	 *
30337fe0b973SKeith Packard 	 * This register is the same on all known PCH chips.
30347fe0b973SKeith Packard 	 */
30357fe0b973SKeith Packard 	hotplug = I915_READ(PCH_PORT_HOTPLUG);
30367fe0b973SKeith Packard 	hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
30377fe0b973SKeith Packard 	hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
30387fe0b973SKeith Packard 	hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
30397fe0b973SKeith Packard 	hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
30407fe0b973SKeith Packard 	I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3041*26951cafSXiong Zhang 
3042*26951cafSXiong Zhang 	/* enable SPT PORTE hot plug */
3043*26951cafSXiong Zhang 	if (HAS_PCH_SPT(dev)) {
3044*26951cafSXiong Zhang 		hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3045*26951cafSXiong Zhang 		hotplug |= PORTE_HOTPLUG_ENABLE;
3046*26951cafSXiong Zhang 		I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3047*26951cafSXiong Zhang 	}
30487fe0b973SKeith Packard }
30497fe0b973SKeith Packard 
3050e0a20ad7SShashank Sharma static void bxt_hpd_irq_setup(struct drm_device *dev)
3051e0a20ad7SShashank Sharma {
3052e0a20ad7SShashank Sharma 	struct drm_i915_private *dev_priv = dev->dev_private;
3053e0a20ad7SShashank Sharma 	struct intel_encoder *intel_encoder;
3054e0a20ad7SShashank Sharma 	u32 hotplug_port = 0;
3055e0a20ad7SShashank Sharma 	u32 hotplug_ctrl;
3056e0a20ad7SShashank Sharma 
3057e0a20ad7SShashank Sharma 	/* Now, enable HPD */
3058e0a20ad7SShashank Sharma 	for_each_intel_encoder(dev, intel_encoder) {
30595fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state
3060e0a20ad7SShashank Sharma 				== HPD_ENABLED)
3061e0a20ad7SShashank Sharma 			hotplug_port |= hpd_bxt[intel_encoder->hpd_pin];
3062e0a20ad7SShashank Sharma 	}
3063e0a20ad7SShashank Sharma 
3064e0a20ad7SShashank Sharma 	/* Mask all HPD control bits */
3065e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(BXT_HOTPLUG_CTL) & ~BXT_HOTPLUG_CTL_MASK;
3066e0a20ad7SShashank Sharma 
3067e0a20ad7SShashank Sharma 	/* Enable requested port in hotplug control */
3068e0a20ad7SShashank Sharma 	/* TODO: implement (short) HPD support on port A */
3069e0a20ad7SShashank Sharma 	WARN_ON_ONCE(hotplug_port & BXT_DE_PORT_HP_DDIA);
3070e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIB)
3071e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIB_HPD_ENABLE;
3072e0a20ad7SShashank Sharma 	if (hotplug_port & BXT_DE_PORT_HP_DDIC)
3073e0a20ad7SShashank Sharma 		hotplug_ctrl |= BXT_DDIC_HPD_ENABLE;
3074e0a20ad7SShashank Sharma 	I915_WRITE(BXT_HOTPLUG_CTL, hotplug_ctrl);
3075e0a20ad7SShashank Sharma 
3076e0a20ad7SShashank Sharma 	/* Unmask DDI hotplug in IMR */
3077e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IMR) & ~hotplug_port;
3078e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IMR, hotplug_ctrl);
3079e0a20ad7SShashank Sharma 
3080e0a20ad7SShashank Sharma 	/* Enable DDI hotplug in IER */
3081e0a20ad7SShashank Sharma 	hotplug_ctrl = I915_READ(GEN8_DE_PORT_IER) | hotplug_port;
3082e0a20ad7SShashank Sharma 	I915_WRITE(GEN8_DE_PORT_IER, hotplug_ctrl);
3083e0a20ad7SShashank Sharma 	POSTING_READ(GEN8_DE_PORT_IER);
3084e0a20ad7SShashank Sharma }
3085e0a20ad7SShashank Sharma 
3086d46da437SPaulo Zanoni static void ibx_irq_postinstall(struct drm_device *dev)
3087d46da437SPaulo Zanoni {
30882d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
308982a28bcfSDaniel Vetter 	u32 mask;
3090d46da437SPaulo Zanoni 
3091692a04cfSDaniel Vetter 	if (HAS_PCH_NOP(dev))
3092692a04cfSDaniel Vetter 		return;
3093692a04cfSDaniel Vetter 
3094105b122eSPaulo Zanoni 	if (HAS_PCH_IBX(dev))
30955c673b60SDaniel Vetter 		mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3096105b122eSPaulo Zanoni 	else
30975c673b60SDaniel Vetter 		mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
30988664281bSPaulo Zanoni 
3099337ba017SPaulo Zanoni 	GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
3100d46da437SPaulo Zanoni 	I915_WRITE(SDEIMR, ~mask);
3101d46da437SPaulo Zanoni }
3102d46da437SPaulo Zanoni 
31030a9a8c91SDaniel Vetter static void gen5_gt_irq_postinstall(struct drm_device *dev)
31040a9a8c91SDaniel Vetter {
31050a9a8c91SDaniel Vetter 	struct drm_i915_private *dev_priv = dev->dev_private;
31060a9a8c91SDaniel Vetter 	u32 pm_irqs, gt_irqs;
31070a9a8c91SDaniel Vetter 
31080a9a8c91SDaniel Vetter 	pm_irqs = gt_irqs = 0;
31090a9a8c91SDaniel Vetter 
31100a9a8c91SDaniel Vetter 	dev_priv->gt_irq_mask = ~0;
3111040d2baaSBen Widawsky 	if (HAS_L3_DPF(dev)) {
31120a9a8c91SDaniel Vetter 		/* L3 parity interrupt is always unmasked. */
311335a85ac6SBen Widawsky 		dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
311435a85ac6SBen Widawsky 		gt_irqs |= GT_PARITY_ERROR(dev);
31150a9a8c91SDaniel Vetter 	}
31160a9a8c91SDaniel Vetter 
31170a9a8c91SDaniel Vetter 	gt_irqs |= GT_RENDER_USER_INTERRUPT;
31180a9a8c91SDaniel Vetter 	if (IS_GEN5(dev)) {
31190a9a8c91SDaniel Vetter 		gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
31200a9a8c91SDaniel Vetter 			   ILK_BSD_USER_INTERRUPT;
31210a9a8c91SDaniel Vetter 	} else {
31220a9a8c91SDaniel Vetter 		gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
31230a9a8c91SDaniel Vetter 	}
31240a9a8c91SDaniel Vetter 
312535079899SPaulo Zanoni 	GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
31260a9a8c91SDaniel Vetter 
31270a9a8c91SDaniel Vetter 	if (INTEL_INFO(dev)->gen >= 6) {
312878e68d36SImre Deak 		/*
312978e68d36SImre Deak 		 * RPS interrupts will get enabled/disabled on demand when RPS
313078e68d36SImre Deak 		 * itself is enabled/disabled.
313178e68d36SImre Deak 		 */
31320a9a8c91SDaniel Vetter 		if (HAS_VEBOX(dev))
31330a9a8c91SDaniel Vetter 			pm_irqs |= PM_VEBOX_USER_INTERRUPT;
31340a9a8c91SDaniel Vetter 
3135605cd25bSPaulo Zanoni 		dev_priv->pm_irq_mask = 0xffffffff;
313635079899SPaulo Zanoni 		GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
31370a9a8c91SDaniel Vetter 	}
31380a9a8c91SDaniel Vetter }
31390a9a8c91SDaniel Vetter 
3140f71d4af4SJesse Barnes static int ironlake_irq_postinstall(struct drm_device *dev)
3141036a4a7dSZhenyu Wang {
31422d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
31438e76f8dcSPaulo Zanoni 	u32 display_mask, extra_mask;
31448e76f8dcSPaulo Zanoni 
31458e76f8dcSPaulo Zanoni 	if (INTEL_INFO(dev)->gen >= 7) {
31468e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
31478e76f8dcSPaulo Zanoni 				DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
31488e76f8dcSPaulo Zanoni 				DE_PLANEB_FLIP_DONE_IVB |
31495c673b60SDaniel Vetter 				DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
31508e76f8dcSPaulo Zanoni 		extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
31515c673b60SDaniel Vetter 			      DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
31528e76f8dcSPaulo Zanoni 	} else {
31538e76f8dcSPaulo Zanoni 		display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3154ce99c256SDaniel Vetter 				DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
31555b3a856bSDaniel Vetter 				DE_AUX_CHANNEL_A |
31565b3a856bSDaniel Vetter 				DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
31575b3a856bSDaniel Vetter 				DE_POISON);
31585c673b60SDaniel Vetter 		extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
31595c673b60SDaniel Vetter 				DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
31608e76f8dcSPaulo Zanoni 	}
3161036a4a7dSZhenyu Wang 
31621ec14ad3SChris Wilson 	dev_priv->irq_mask = ~display_mask;
3163036a4a7dSZhenyu Wang 
31640c841212SPaulo Zanoni 	I915_WRITE(HWSTAM, 0xeffe);
31650c841212SPaulo Zanoni 
3166622364b6SPaulo Zanoni 	ibx_irq_pre_postinstall(dev);
3167622364b6SPaulo Zanoni 
316835079899SPaulo Zanoni 	GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
3169036a4a7dSZhenyu Wang 
31700a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
3171036a4a7dSZhenyu Wang 
3172d46da437SPaulo Zanoni 	ibx_irq_postinstall(dev);
31737fe0b973SKeith Packard 
3174f97108d1SJesse Barnes 	if (IS_IRONLAKE_M(dev)) {
31756005ce42SDaniel Vetter 		/* Enable PCU event interrupts
31766005ce42SDaniel Vetter 		 *
31776005ce42SDaniel Vetter 		 * spinlocking not required here for correctness since interrupt
31784bc9d430SDaniel Vetter 		 * setup is guaranteed to run in single-threaded context. But we
31794bc9d430SDaniel Vetter 		 * need it to make the assert_spin_locked happy. */
3180d6207435SDaniel Vetter 		spin_lock_irq(&dev_priv->irq_lock);
3181f97108d1SJesse Barnes 		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
3182d6207435SDaniel Vetter 		spin_unlock_irq(&dev_priv->irq_lock);
3183f97108d1SJesse Barnes 	}
3184f97108d1SJesse Barnes 
3185036a4a7dSZhenyu Wang 	return 0;
3186036a4a7dSZhenyu Wang }
3187036a4a7dSZhenyu Wang 
3188f8b79e58SImre Deak static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3189f8b79e58SImre Deak {
3190f8b79e58SImre Deak 	u32 pipestat_mask;
3191f8b79e58SImre Deak 	u32 iir_mask;
3192120dda4fSVille Syrjälä 	enum pipe pipe;
3193f8b79e58SImre Deak 
3194f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3195f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3196f8b79e58SImre Deak 
3197120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3198120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3199f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3200f8b79e58SImre Deak 
3201f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3202f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3203f8b79e58SImre Deak 
3204120dda4fSVille Syrjälä 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3205120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3206120dda4fSVille Syrjälä 		      i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3207f8b79e58SImre Deak 
3208f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3209f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3210f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3211120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3212120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3213f8b79e58SImre Deak 	dev_priv->irq_mask &= ~iir_mask;
3214f8b79e58SImre Deak 
3215f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3216f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3217f8b79e58SImre Deak 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
321876e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
321976e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
3220f8b79e58SImre Deak }
3221f8b79e58SImre Deak 
3222f8b79e58SImre Deak static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3223f8b79e58SImre Deak {
3224f8b79e58SImre Deak 	u32 pipestat_mask;
3225f8b79e58SImre Deak 	u32 iir_mask;
3226120dda4fSVille Syrjälä 	enum pipe pipe;
3227f8b79e58SImre Deak 
3228f8b79e58SImre Deak 	iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3229f8b79e58SImre Deak 		   I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
32306c7fba04SImre Deak 		   I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3231120dda4fSVille Syrjälä 	if (IS_CHERRYVIEW(dev_priv))
3232120dda4fSVille Syrjälä 		iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3233f8b79e58SImre Deak 
3234f8b79e58SImre Deak 	dev_priv->irq_mask |= iir_mask;
3235f8b79e58SImre Deak 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
323676e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3237f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3238f8b79e58SImre Deak 	I915_WRITE(VLV_IIR, iir_mask);
3239f8b79e58SImre Deak 	POSTING_READ(VLV_IIR);
3240f8b79e58SImre Deak 
3241f8b79e58SImre Deak 	pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3242f8b79e58SImre Deak 			PIPE_CRC_DONE_INTERRUPT_STATUS;
3243f8b79e58SImre Deak 
3244120dda4fSVille Syrjälä 	i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3245120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3246120dda4fSVille Syrjälä 		i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
3247f8b79e58SImre Deak 
3248f8b79e58SImre Deak 	pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3249f8b79e58SImre Deak 			PIPE_FIFO_UNDERRUN_STATUS;
3250120dda4fSVille Syrjälä 
3251120dda4fSVille Syrjälä 	for_each_pipe(dev_priv, pipe)
3252120dda4fSVille Syrjälä 		I915_WRITE(PIPESTAT(pipe), pipestat_mask);
3253f8b79e58SImre Deak 	POSTING_READ(PIPESTAT(PIPE_A));
3254f8b79e58SImre Deak }
3255f8b79e58SImre Deak 
3256f8b79e58SImre Deak void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3257f8b79e58SImre Deak {
3258f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3259f8b79e58SImre Deak 
3260f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3261f8b79e58SImre Deak 		return;
3262f8b79e58SImre Deak 
3263f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = true;
3264f8b79e58SImre Deak 
3265950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3266f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3267f8b79e58SImre Deak }
3268f8b79e58SImre Deak 
3269f8b79e58SImre Deak void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3270f8b79e58SImre Deak {
3271f8b79e58SImre Deak 	assert_spin_locked(&dev_priv->irq_lock);
3272f8b79e58SImre Deak 
3273f8b79e58SImre Deak 	if (!dev_priv->display_irqs_enabled)
3274f8b79e58SImre Deak 		return;
3275f8b79e58SImre Deak 
3276f8b79e58SImre Deak 	dev_priv->display_irqs_enabled = false;
3277f8b79e58SImre Deak 
3278950eabafSImre Deak 	if (intel_irqs_enabled(dev_priv))
3279f8b79e58SImre Deak 		valleyview_display_irqs_uninstall(dev_priv);
3280f8b79e58SImre Deak }
3281f8b79e58SImre Deak 
32820e6c9a9eSVille Syrjälä static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
32837e231dbeSJesse Barnes {
3284f8b79e58SImre Deak 	dev_priv->irq_mask = ~0;
32857e231dbeSJesse Barnes 
328620afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
328720afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
328820afbda2SDaniel Vetter 
32897e231dbeSJesse Barnes 	I915_WRITE(VLV_IIR, 0xffffffff);
329076e41860SVille Syrjälä 	I915_WRITE(VLV_IIR, 0xffffffff);
329176e41860SVille Syrjälä 	I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
329276e41860SVille Syrjälä 	I915_WRITE(VLV_IMR, dev_priv->irq_mask);
329376e41860SVille Syrjälä 	POSTING_READ(VLV_IMR);
32947e231dbeSJesse Barnes 
3295b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3296b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3297d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3298f8b79e58SImre Deak 	if (dev_priv->display_irqs_enabled)
3299f8b79e58SImre Deak 		valleyview_display_irqs_install(dev_priv);
3300d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
33010e6c9a9eSVille Syrjälä }
33020e6c9a9eSVille Syrjälä 
33030e6c9a9eSVille Syrjälä static int valleyview_irq_postinstall(struct drm_device *dev)
33040e6c9a9eSVille Syrjälä {
33050e6c9a9eSVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
33060e6c9a9eSVille Syrjälä 
33070e6c9a9eSVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
33087e231dbeSJesse Barnes 
33090a9a8c91SDaniel Vetter 	gen5_gt_irq_postinstall(dev);
33107e231dbeSJesse Barnes 
33117e231dbeSJesse Barnes 	/* ack & enable invalid PTE error interrupts */
33127e231dbeSJesse Barnes #if 0 /* FIXME: add support to irq handler for checking these bits */
33137e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
33147e231dbeSJesse Barnes 	I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
33157e231dbeSJesse Barnes #endif
33167e231dbeSJesse Barnes 
33177e231dbeSJesse Barnes 	I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
331820afbda2SDaniel Vetter 
331920afbda2SDaniel Vetter 	return 0;
332020afbda2SDaniel Vetter }
332120afbda2SDaniel Vetter 
3322abd58f01SBen Widawsky static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3323abd58f01SBen Widawsky {
3324abd58f01SBen Widawsky 	/* These are interrupts we'll toggle with the ring mask register */
3325abd58f01SBen Widawsky 	uint32_t gt_interrupts[] = {
3326abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
332773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3328abd58f01SBen Widawsky 			GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
332973d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
333073d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3331abd58f01SBen Widawsky 		GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
333273d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
333373d477f6SOscar Mateo 			GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
333473d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3335abd58f01SBen Widawsky 		0,
333673d477f6SOscar Mateo 		GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
333773d477f6SOscar Mateo 			GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3338abd58f01SBen Widawsky 		};
3339abd58f01SBen Widawsky 
33400961021aSBen Widawsky 	dev_priv->pm_irq_mask = 0xffffffff;
33419a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
33429a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
334378e68d36SImre Deak 	/*
334478e68d36SImre Deak 	 * RPS interrupts will get enabled/disabled on demand when RPS itself
334578e68d36SImre Deak 	 * is enabled/disabled.
334678e68d36SImre Deak 	 */
334778e68d36SImre Deak 	GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
33489a2d2d87SDeepak S 	GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
3349abd58f01SBen Widawsky }
3350abd58f01SBen Widawsky 
3351abd58f01SBen Widawsky static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3352abd58f01SBen Widawsky {
3353770de83dSDamien Lespiau 	uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3354770de83dSDamien Lespiau 	uint32_t de_pipe_enables;
3355abd58f01SBen Widawsky 	int pipe;
33569e63743eSShashank Sharma 	u32 de_port_en = GEN8_AUX_CHANNEL_A;
3357770de83dSDamien Lespiau 
335888e04703SJesse Barnes 	if (IS_GEN9(dev_priv)) {
3359770de83dSDamien Lespiau 		de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3360770de83dSDamien Lespiau 				  GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
33619e63743eSShashank Sharma 		de_port_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
336288e04703SJesse Barnes 			GEN9_AUX_CHANNEL_D;
33639e63743eSShashank Sharma 
33649e63743eSShashank Sharma 		if (IS_BROXTON(dev_priv))
33659e63743eSShashank Sharma 			de_port_en |= BXT_DE_PORT_GMBUS;
336688e04703SJesse Barnes 	} else
3367770de83dSDamien Lespiau 		de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3368770de83dSDamien Lespiau 				  GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3369770de83dSDamien Lespiau 
3370770de83dSDamien Lespiau 	de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3371770de83dSDamien Lespiau 					   GEN8_PIPE_FIFO_UNDERRUN;
3372770de83dSDamien Lespiau 
337313b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
337413b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
337513b3a0a7SDaniel Vetter 	dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
3376abd58f01SBen Widawsky 
3377055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3378f458ebbcSDaniel Vetter 		if (intel_display_power_is_enabled(dev_priv,
3379813bde43SPaulo Zanoni 				POWER_DOMAIN_PIPE(pipe)))
3380813bde43SPaulo Zanoni 			GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3381813bde43SPaulo Zanoni 					  dev_priv->de_irq_mask[pipe],
338235079899SPaulo Zanoni 					  de_pipe_enables);
3383abd58f01SBen Widawsky 
33849e63743eSShashank Sharma 	GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_en, de_port_en);
3385abd58f01SBen Widawsky }
3386abd58f01SBen Widawsky 
3387abd58f01SBen Widawsky static int gen8_irq_postinstall(struct drm_device *dev)
3388abd58f01SBen Widawsky {
3389abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3390abd58f01SBen Widawsky 
3391266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3392622364b6SPaulo Zanoni 		ibx_irq_pre_postinstall(dev);
3393622364b6SPaulo Zanoni 
3394abd58f01SBen Widawsky 	gen8_gt_irq_postinstall(dev_priv);
3395abd58f01SBen Widawsky 	gen8_de_irq_postinstall(dev_priv);
3396abd58f01SBen Widawsky 
3397266ea3d9SShashank Sharma 	if (HAS_PCH_SPLIT(dev))
3398abd58f01SBen Widawsky 		ibx_irq_postinstall(dev);
3399abd58f01SBen Widawsky 
3400abd58f01SBen Widawsky 	I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3401abd58f01SBen Widawsky 	POSTING_READ(GEN8_MASTER_IRQ);
3402abd58f01SBen Widawsky 
3403abd58f01SBen Widawsky 	return 0;
3404abd58f01SBen Widawsky }
3405abd58f01SBen Widawsky 
340643f328d7SVille Syrjälä static int cherryview_irq_postinstall(struct drm_device *dev)
340743f328d7SVille Syrjälä {
340843f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
340943f328d7SVille Syrjälä 
3410c2b66797SVille Syrjälä 	vlv_display_irq_postinstall(dev_priv);
341143f328d7SVille Syrjälä 
341243f328d7SVille Syrjälä 	gen8_gt_irq_postinstall(dev_priv);
341343f328d7SVille Syrjälä 
341443f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
341543f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
341643f328d7SVille Syrjälä 
341743f328d7SVille Syrjälä 	return 0;
341843f328d7SVille Syrjälä }
341943f328d7SVille Syrjälä 
3420abd58f01SBen Widawsky static void gen8_irq_uninstall(struct drm_device *dev)
3421abd58f01SBen Widawsky {
3422abd58f01SBen Widawsky 	struct drm_i915_private *dev_priv = dev->dev_private;
3423abd58f01SBen Widawsky 
3424abd58f01SBen Widawsky 	if (!dev_priv)
3425abd58f01SBen Widawsky 		return;
3426abd58f01SBen Widawsky 
3427823f6b38SPaulo Zanoni 	gen8_irq_reset(dev);
3428abd58f01SBen Widawsky }
3429abd58f01SBen Widawsky 
34308ea0be4fSVille Syrjälä static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
34318ea0be4fSVille Syrjälä {
34328ea0be4fSVille Syrjälä 	/* Interrupt setup is already guaranteed to be single-threaded, this is
34338ea0be4fSVille Syrjälä 	 * just to make the assert_spin_locked check happy. */
34348ea0be4fSVille Syrjälä 	spin_lock_irq(&dev_priv->irq_lock);
34358ea0be4fSVille Syrjälä 	if (dev_priv->display_irqs_enabled)
34368ea0be4fSVille Syrjälä 		valleyview_display_irqs_uninstall(dev_priv);
34378ea0be4fSVille Syrjälä 	spin_unlock_irq(&dev_priv->irq_lock);
34388ea0be4fSVille Syrjälä 
34398ea0be4fSVille Syrjälä 	vlv_display_irq_reset(dev_priv);
34408ea0be4fSVille Syrjälä 
3441c352d1baSImre Deak 	dev_priv->irq_mask = ~0;
34428ea0be4fSVille Syrjälä }
34438ea0be4fSVille Syrjälä 
34447e231dbeSJesse Barnes static void valleyview_irq_uninstall(struct drm_device *dev)
34457e231dbeSJesse Barnes {
34462d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34477e231dbeSJesse Barnes 
34487e231dbeSJesse Barnes 	if (!dev_priv)
34497e231dbeSJesse Barnes 		return;
34507e231dbeSJesse Barnes 
3451843d0e7dSImre Deak 	I915_WRITE(VLV_MASTER_IER, 0);
3452843d0e7dSImre Deak 
3453893fce8eSVille Syrjälä 	gen5_gt_irq_reset(dev);
3454893fce8eSVille Syrjälä 
34557e231dbeSJesse Barnes 	I915_WRITE(HWSTAM, 0xffffffff);
3456f8b79e58SImre Deak 
34578ea0be4fSVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
34587e231dbeSJesse Barnes }
34597e231dbeSJesse Barnes 
346043f328d7SVille Syrjälä static void cherryview_irq_uninstall(struct drm_device *dev)
346143f328d7SVille Syrjälä {
346243f328d7SVille Syrjälä 	struct drm_i915_private *dev_priv = dev->dev_private;
346343f328d7SVille Syrjälä 
346443f328d7SVille Syrjälä 	if (!dev_priv)
346543f328d7SVille Syrjälä 		return;
346643f328d7SVille Syrjälä 
346743f328d7SVille Syrjälä 	I915_WRITE(GEN8_MASTER_IRQ, 0);
346843f328d7SVille Syrjälä 	POSTING_READ(GEN8_MASTER_IRQ);
346943f328d7SVille Syrjälä 
3470a2c30fbaSVille Syrjälä 	gen8_gt_irq_reset(dev_priv);
347143f328d7SVille Syrjälä 
3472a2c30fbaSVille Syrjälä 	GEN5_IRQ_RESET(GEN8_PCU_);
347343f328d7SVille Syrjälä 
3474c2b66797SVille Syrjälä 	vlv_display_irq_uninstall(dev_priv);
347543f328d7SVille Syrjälä }
347643f328d7SVille Syrjälä 
3477f71d4af4SJesse Barnes static void ironlake_irq_uninstall(struct drm_device *dev)
3478036a4a7dSZhenyu Wang {
34792d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
34804697995bSJesse Barnes 
34814697995bSJesse Barnes 	if (!dev_priv)
34824697995bSJesse Barnes 		return;
34834697995bSJesse Barnes 
3484be30b29fSPaulo Zanoni 	ironlake_irq_reset(dev);
3485036a4a7dSZhenyu Wang }
3486036a4a7dSZhenyu Wang 
3487c2798b19SChris Wilson static void i8xx_irq_preinstall(struct drm_device * dev)
3488c2798b19SChris Wilson {
34892d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3490c2798b19SChris Wilson 	int pipe;
3491c2798b19SChris Wilson 
3492055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3493c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3494c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3495c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3496c2798b19SChris Wilson 	POSTING_READ16(IER);
3497c2798b19SChris Wilson }
3498c2798b19SChris Wilson 
3499c2798b19SChris Wilson static int i8xx_irq_postinstall(struct drm_device *dev)
3500c2798b19SChris Wilson {
35012d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3502c2798b19SChris Wilson 
3503c2798b19SChris Wilson 	I915_WRITE16(EMR,
3504c2798b19SChris Wilson 		     ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3505c2798b19SChris Wilson 
3506c2798b19SChris Wilson 	/* Unmask the interrupts that we always want on. */
3507c2798b19SChris Wilson 	dev_priv->irq_mask =
3508c2798b19SChris Wilson 		~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3509c2798b19SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3510c2798b19SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
351137ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3512c2798b19SChris Wilson 	I915_WRITE16(IMR, dev_priv->irq_mask);
3513c2798b19SChris Wilson 
3514c2798b19SChris Wilson 	I915_WRITE16(IER,
3515c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3516c2798b19SChris Wilson 		     I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3517c2798b19SChris Wilson 		     I915_USER_INTERRUPT);
3518c2798b19SChris Wilson 	POSTING_READ16(IER);
3519c2798b19SChris Wilson 
3520379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3521379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3522d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3523755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3524755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3525d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3526379ef82dSDaniel Vetter 
3527c2798b19SChris Wilson 	return 0;
3528c2798b19SChris Wilson }
3529c2798b19SChris Wilson 
353090a72f87SVille Syrjälä /*
353190a72f87SVille Syrjälä  * Returns true when a page flip has completed.
353290a72f87SVille Syrjälä  */
353390a72f87SVille Syrjälä static bool i8xx_handle_vblank(struct drm_device *dev,
35341f1c2e24SVille Syrjälä 			       int plane, int pipe, u32 iir)
353590a72f87SVille Syrjälä {
35362d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
35371f1c2e24SVille Syrjälä 	u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
353890a72f87SVille Syrjälä 
35398d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
354090a72f87SVille Syrjälä 		return false;
354190a72f87SVille Syrjälä 
354290a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3543d6bbafa1SChris Wilson 		goto check_page_flip;
354490a72f87SVille Syrjälä 
354590a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
354690a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
354790a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
354890a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
354990a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
355090a72f87SVille Syrjälä 	 */
355190a72f87SVille Syrjälä 	if (I915_READ16(ISR) & flip_pending)
3552d6bbafa1SChris Wilson 		goto check_page_flip;
355390a72f87SVille Syrjälä 
35547d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
355590a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
355690a72f87SVille Syrjälä 	return true;
3557d6bbafa1SChris Wilson 
3558d6bbafa1SChris Wilson check_page_flip:
3559d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3560d6bbafa1SChris Wilson 	return false;
356190a72f87SVille Syrjälä }
356290a72f87SVille Syrjälä 
3563ff1f525eSDaniel Vetter static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3564c2798b19SChris Wilson {
356545a83f84SDaniel Vetter 	struct drm_device *dev = arg;
35662d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3567c2798b19SChris Wilson 	u16 iir, new_iir;
3568c2798b19SChris Wilson 	u32 pipe_stats[2];
3569c2798b19SChris Wilson 	int pipe;
3570c2798b19SChris Wilson 	u16 flip_mask =
3571c2798b19SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3572c2798b19SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3573c2798b19SChris Wilson 
35742dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
35752dd2a883SImre Deak 		return IRQ_NONE;
35762dd2a883SImre Deak 
3577c2798b19SChris Wilson 	iir = I915_READ16(IIR);
3578c2798b19SChris Wilson 	if (iir == 0)
3579c2798b19SChris Wilson 		return IRQ_NONE;
3580c2798b19SChris Wilson 
3581c2798b19SChris Wilson 	while (iir & ~flip_mask) {
3582c2798b19SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3583c2798b19SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3584c2798b19SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3585c2798b19SChris Wilson 		 * interrupts (for non-MSI).
3586c2798b19SChris Wilson 		 */
3587222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3588c2798b19SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3589aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3590c2798b19SChris Wilson 
3591055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3592c2798b19SChris Wilson 			int reg = PIPESTAT(pipe);
3593c2798b19SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3594c2798b19SChris Wilson 
3595c2798b19SChris Wilson 			/*
3596c2798b19SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
3597c2798b19SChris Wilson 			 */
35982d9d2b0bSVille Syrjälä 			if (pipe_stats[pipe] & 0x8000ffff)
3599c2798b19SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
3600c2798b19SChris Wilson 		}
3601222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3602c2798b19SChris Wilson 
3603c2798b19SChris Wilson 		I915_WRITE16(IIR, iir & ~flip_mask);
3604c2798b19SChris Wilson 		new_iir = I915_READ16(IIR); /* Flush posted writes */
3605c2798b19SChris Wilson 
3606c2798b19SChris Wilson 		if (iir & I915_USER_INTERRUPT)
360774cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3608c2798b19SChris Wilson 
3609055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
36101f1c2e24SVille Syrjälä 			int plane = pipe;
36113a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
36121f1c2e24SVille Syrjälä 				plane = !plane;
36131f1c2e24SVille Syrjälä 
36144356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
36151f1c2e24SVille Syrjälä 			    i8xx_handle_vblank(dev, plane, pipe, iir))
36161f1c2e24SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3617c2798b19SChris Wilson 
36184356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3619277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
36202d9d2b0bSVille Syrjälä 
36211f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
36221f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
36231f7247c0SDaniel Vetter 								    pipe);
36244356d586SDaniel Vetter 		}
3625c2798b19SChris Wilson 
3626c2798b19SChris Wilson 		iir = new_iir;
3627c2798b19SChris Wilson 	}
3628c2798b19SChris Wilson 
3629c2798b19SChris Wilson 	return IRQ_HANDLED;
3630c2798b19SChris Wilson }
3631c2798b19SChris Wilson 
3632c2798b19SChris Wilson static void i8xx_irq_uninstall(struct drm_device * dev)
3633c2798b19SChris Wilson {
36342d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3635c2798b19SChris Wilson 	int pipe;
3636c2798b19SChris Wilson 
3637055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
3638c2798b19SChris Wilson 		/* Clear enable bits; then clear status bits */
3639c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3640c2798b19SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3641c2798b19SChris Wilson 	}
3642c2798b19SChris Wilson 	I915_WRITE16(IMR, 0xffff);
3643c2798b19SChris Wilson 	I915_WRITE16(IER, 0x0);
3644c2798b19SChris Wilson 	I915_WRITE16(IIR, I915_READ16(IIR));
3645c2798b19SChris Wilson }
3646c2798b19SChris Wilson 
3647a266c7d5SChris Wilson static void i915_irq_preinstall(struct drm_device * dev)
3648a266c7d5SChris Wilson {
36492d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3650a266c7d5SChris Wilson 	int pipe;
3651a266c7d5SChris Wilson 
3652a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3653a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3654a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3655a266c7d5SChris Wilson 	}
3656a266c7d5SChris Wilson 
365700d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xeffe);
3658055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3659a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3660a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3661a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3662a266c7d5SChris Wilson 	POSTING_READ(IER);
3663a266c7d5SChris Wilson }
3664a266c7d5SChris Wilson 
3665a266c7d5SChris Wilson static int i915_irq_postinstall(struct drm_device *dev)
3666a266c7d5SChris Wilson {
36672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
366838bde180SChris Wilson 	u32 enable_mask;
3669a266c7d5SChris Wilson 
367038bde180SChris Wilson 	I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
367138bde180SChris Wilson 
367238bde180SChris Wilson 	/* Unmask the interrupts that we always want on. */
367338bde180SChris Wilson 	dev_priv->irq_mask =
367438bde180SChris Wilson 		~(I915_ASLE_INTERRUPT |
367538bde180SChris Wilson 		  I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
367638bde180SChris Wilson 		  I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
367738bde180SChris Wilson 		  I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
367837ef01abSDaniel Vetter 		  I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
367938bde180SChris Wilson 
368038bde180SChris Wilson 	enable_mask =
368138bde180SChris Wilson 		I915_ASLE_INTERRUPT |
368238bde180SChris Wilson 		I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
368338bde180SChris Wilson 		I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
368438bde180SChris Wilson 		I915_USER_INTERRUPT;
368538bde180SChris Wilson 
3686a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
368720afbda2SDaniel Vetter 		I915_WRITE(PORT_HOTPLUG_EN, 0);
368820afbda2SDaniel Vetter 		POSTING_READ(PORT_HOTPLUG_EN);
368920afbda2SDaniel Vetter 
3690a266c7d5SChris Wilson 		/* Enable in IER... */
3691a266c7d5SChris Wilson 		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3692a266c7d5SChris Wilson 		/* and unmask in IMR */
3693a266c7d5SChris Wilson 		dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3694a266c7d5SChris Wilson 	}
3695a266c7d5SChris Wilson 
3696a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3697a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3698a266c7d5SChris Wilson 	POSTING_READ(IER);
3699a266c7d5SChris Wilson 
3700f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
370120afbda2SDaniel Vetter 
3702379ef82dSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3703379ef82dSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3704d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3705755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3706755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3707d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3708379ef82dSDaniel Vetter 
370920afbda2SDaniel Vetter 	return 0;
371020afbda2SDaniel Vetter }
371120afbda2SDaniel Vetter 
371290a72f87SVille Syrjälä /*
371390a72f87SVille Syrjälä  * Returns true when a page flip has completed.
371490a72f87SVille Syrjälä  */
371590a72f87SVille Syrjälä static bool i915_handle_vblank(struct drm_device *dev,
371690a72f87SVille Syrjälä 			       int plane, int pipe, u32 iir)
371790a72f87SVille Syrjälä {
37182d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
371990a72f87SVille Syrjälä 	u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
372090a72f87SVille Syrjälä 
37218d7849dbSVille Syrjälä 	if (!intel_pipe_handle_vblank(dev, pipe))
372290a72f87SVille Syrjälä 		return false;
372390a72f87SVille Syrjälä 
372490a72f87SVille Syrjälä 	if ((iir & flip_pending) == 0)
3725d6bbafa1SChris Wilson 		goto check_page_flip;
372690a72f87SVille Syrjälä 
372790a72f87SVille Syrjälä 	/* We detect FlipDone by looking for the change in PendingFlip from '1'
372890a72f87SVille Syrjälä 	 * to '0' on the following vblank, i.e. IIR has the Pendingflip
372990a72f87SVille Syrjälä 	 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
373090a72f87SVille Syrjälä 	 * the flip is completed (no longer pending). Since this doesn't raise
373190a72f87SVille Syrjälä 	 * an interrupt per se, we watch for the change at vblank.
373290a72f87SVille Syrjälä 	 */
373390a72f87SVille Syrjälä 	if (I915_READ(ISR) & flip_pending)
3734d6bbafa1SChris Wilson 		goto check_page_flip;
373590a72f87SVille Syrjälä 
37367d47559eSVille Syrjälä 	intel_prepare_page_flip(dev, plane);
373790a72f87SVille Syrjälä 	intel_finish_page_flip(dev, pipe);
373890a72f87SVille Syrjälä 	return true;
3739d6bbafa1SChris Wilson 
3740d6bbafa1SChris Wilson check_page_flip:
3741d6bbafa1SChris Wilson 	intel_check_page_flip(dev, pipe);
3742d6bbafa1SChris Wilson 	return false;
374390a72f87SVille Syrjälä }
374490a72f87SVille Syrjälä 
3745ff1f525eSDaniel Vetter static irqreturn_t i915_irq_handler(int irq, void *arg)
3746a266c7d5SChris Wilson {
374745a83f84SDaniel Vetter 	struct drm_device *dev = arg;
37482d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
37498291ee90SChris Wilson 	u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
375038bde180SChris Wilson 	u32 flip_mask =
375138bde180SChris Wilson 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
375238bde180SChris Wilson 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
375338bde180SChris Wilson 	int pipe, ret = IRQ_NONE;
3754a266c7d5SChris Wilson 
37552dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
37562dd2a883SImre Deak 		return IRQ_NONE;
37572dd2a883SImre Deak 
3758a266c7d5SChris Wilson 	iir = I915_READ(IIR);
375938bde180SChris Wilson 	do {
376038bde180SChris Wilson 		bool irq_received = (iir & ~flip_mask) != 0;
37618291ee90SChris Wilson 		bool blc_event = false;
3762a266c7d5SChris Wilson 
3763a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3764a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3765a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3766a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3767a266c7d5SChris Wilson 		 */
3768222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3769a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3770aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3771a266c7d5SChris Wilson 
3772055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3773a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3774a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3775a266c7d5SChris Wilson 
377638bde180SChris Wilson 			/* Clear the PIPE*STAT regs before the IIR */
3777a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
3778a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
377938bde180SChris Wilson 				irq_received = true;
3780a266c7d5SChris Wilson 			}
3781a266c7d5SChris Wilson 		}
3782222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
3783a266c7d5SChris Wilson 
3784a266c7d5SChris Wilson 		if (!irq_received)
3785a266c7d5SChris Wilson 			break;
3786a266c7d5SChris Wilson 
3787a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
378816c6c56bSVille Syrjälä 		if (I915_HAS_HOTPLUG(dev) &&
378916c6c56bSVille Syrjälä 		    iir & I915_DISPLAY_PORT_INTERRUPT)
379016c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
3791a266c7d5SChris Wilson 
379238bde180SChris Wilson 		I915_WRITE(IIR, iir & ~flip_mask);
3793a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
3794a266c7d5SChris Wilson 
3795a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
379674cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
3797a266c7d5SChris Wilson 
3798055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
379938bde180SChris Wilson 			int plane = pipe;
38003a77c4c4SDaniel Vetter 			if (HAS_FBC(dev))
380138bde180SChris Wilson 				plane = !plane;
38025e2032d4SVille Syrjälä 
380390a72f87SVille Syrjälä 			if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
380490a72f87SVille Syrjälä 			    i915_handle_vblank(dev, plane, pipe, iir))
380590a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
3806a266c7d5SChris Wilson 
3807a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3808a266c7d5SChris Wilson 				blc_event = true;
38094356d586SDaniel Vetter 
38104356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
3811277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
38122d9d2b0bSVille Syrjälä 
38131f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
38141f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv,
38151f7247c0SDaniel Vetter 								    pipe);
3816a266c7d5SChris Wilson 		}
3817a266c7d5SChris Wilson 
3818a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
3819a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
3820a266c7d5SChris Wilson 
3821a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
3822a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
3823a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
3824a266c7d5SChris Wilson 		 * we would never get another interrupt.
3825a266c7d5SChris Wilson 		 *
3826a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
3827a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
3828a266c7d5SChris Wilson 		 * another one.
3829a266c7d5SChris Wilson 		 *
3830a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
3831a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
3832a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
3833a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
3834a266c7d5SChris Wilson 		 * stray interrupts.
3835a266c7d5SChris Wilson 		 */
383638bde180SChris Wilson 		ret = IRQ_HANDLED;
3837a266c7d5SChris Wilson 		iir = new_iir;
383838bde180SChris Wilson 	} while (iir & ~flip_mask);
3839a266c7d5SChris Wilson 
3840a266c7d5SChris Wilson 	return ret;
3841a266c7d5SChris Wilson }
3842a266c7d5SChris Wilson 
3843a266c7d5SChris Wilson static void i915_irq_uninstall(struct drm_device * dev)
3844a266c7d5SChris Wilson {
38452d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3846a266c7d5SChris Wilson 	int pipe;
3847a266c7d5SChris Wilson 
3848a266c7d5SChris Wilson 	if (I915_HAS_HOTPLUG(dev)) {
3849a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_EN, 0);
3850a266c7d5SChris Wilson 		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3851a266c7d5SChris Wilson 	}
3852a266c7d5SChris Wilson 
385300d98ebdSChris Wilson 	I915_WRITE16(HWSTAM, 0xffff);
3854055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe) {
385555b39755SChris Wilson 		/* Clear enable bits; then clear status bits */
3856a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
385755b39755SChris Wilson 		I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
385855b39755SChris Wilson 	}
3859a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3860a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3861a266c7d5SChris Wilson 
3862a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
3863a266c7d5SChris Wilson }
3864a266c7d5SChris Wilson 
3865a266c7d5SChris Wilson static void i965_irq_preinstall(struct drm_device * dev)
3866a266c7d5SChris Wilson {
38672d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3868a266c7d5SChris Wilson 	int pipe;
3869a266c7d5SChris Wilson 
3870a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
3871a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3872a266c7d5SChris Wilson 
3873a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xeffe);
3874055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
3875a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
3876a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
3877a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
3878a266c7d5SChris Wilson 	POSTING_READ(IER);
3879a266c7d5SChris Wilson }
3880a266c7d5SChris Wilson 
3881a266c7d5SChris Wilson static int i965_irq_postinstall(struct drm_device *dev)
3882a266c7d5SChris Wilson {
38832d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3884bbba0a97SChris Wilson 	u32 enable_mask;
3885a266c7d5SChris Wilson 	u32 error_mask;
3886a266c7d5SChris Wilson 
3887a266c7d5SChris Wilson 	/* Unmask the interrupts that we always want on. */
3888bbba0a97SChris Wilson 	dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
3889adca4730SChris Wilson 			       I915_DISPLAY_PORT_INTERRUPT |
3890bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3891bbba0a97SChris Wilson 			       I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3892bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3893bbba0a97SChris Wilson 			       I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3894bbba0a97SChris Wilson 			       I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3895bbba0a97SChris Wilson 
3896bbba0a97SChris Wilson 	enable_mask = ~dev_priv->irq_mask;
389721ad8330SVille Syrjälä 	enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
389821ad8330SVille Syrjälä 			 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
3899bbba0a97SChris Wilson 	enable_mask |= I915_USER_INTERRUPT;
3900bbba0a97SChris Wilson 
3901bbba0a97SChris Wilson 	if (IS_G4X(dev))
3902bbba0a97SChris Wilson 		enable_mask |= I915_BSD_USER_INTERRUPT;
3903a266c7d5SChris Wilson 
3904b79480baSDaniel Vetter 	/* Interrupt setup is already guaranteed to be single-threaded, this is
3905b79480baSDaniel Vetter 	 * just to make the assert_spin_locked check happy. */
3906d6207435SDaniel Vetter 	spin_lock_irq(&dev_priv->irq_lock);
3907755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3908755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3909755e9019SImre Deak 	i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3910d6207435SDaniel Vetter 	spin_unlock_irq(&dev_priv->irq_lock);
3911a266c7d5SChris Wilson 
3912a266c7d5SChris Wilson 	/*
3913a266c7d5SChris Wilson 	 * Enable some error detection, note the instruction error mask
3914a266c7d5SChris Wilson 	 * bit is reserved, so we leave it masked.
3915a266c7d5SChris Wilson 	 */
3916a266c7d5SChris Wilson 	if (IS_G4X(dev)) {
3917a266c7d5SChris Wilson 		error_mask = ~(GM45_ERROR_PAGE_TABLE |
3918a266c7d5SChris Wilson 			       GM45_ERROR_MEM_PRIV |
3919a266c7d5SChris Wilson 			       GM45_ERROR_CP_PRIV |
3920a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3921a266c7d5SChris Wilson 	} else {
3922a266c7d5SChris Wilson 		error_mask = ~(I915_ERROR_PAGE_TABLE |
3923a266c7d5SChris Wilson 			       I915_ERROR_MEMORY_REFRESH);
3924a266c7d5SChris Wilson 	}
3925a266c7d5SChris Wilson 	I915_WRITE(EMR, error_mask);
3926a266c7d5SChris Wilson 
3927a266c7d5SChris Wilson 	I915_WRITE(IMR, dev_priv->irq_mask);
3928a266c7d5SChris Wilson 	I915_WRITE(IER, enable_mask);
3929a266c7d5SChris Wilson 	POSTING_READ(IER);
3930a266c7d5SChris Wilson 
393120afbda2SDaniel Vetter 	I915_WRITE(PORT_HOTPLUG_EN, 0);
393220afbda2SDaniel Vetter 	POSTING_READ(PORT_HOTPLUG_EN);
393320afbda2SDaniel Vetter 
3934f49e38ddSJani Nikula 	i915_enable_asle_pipestat(dev);
393520afbda2SDaniel Vetter 
393620afbda2SDaniel Vetter 	return 0;
393720afbda2SDaniel Vetter }
393820afbda2SDaniel Vetter 
3939bac56d5bSEgbert Eich static void i915_hpd_irq_setup(struct drm_device *dev)
394020afbda2SDaniel Vetter {
39412d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3942cd569aedSEgbert Eich 	struct intel_encoder *intel_encoder;
394320afbda2SDaniel Vetter 	u32 hotplug_en;
394420afbda2SDaniel Vetter 
3945b5ea2d56SDaniel Vetter 	assert_spin_locked(&dev_priv->irq_lock);
3946b5ea2d56SDaniel Vetter 
3947bac56d5bSEgbert Eich 	hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3948bac56d5bSEgbert Eich 	hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3949adca4730SChris Wilson 	/* Note HDMI and DP share hotplug bits */
3950e5868a31SEgbert Eich 	/* enable bits are the same for all generations */
3951b2784e15SDamien Lespiau 	for_each_intel_encoder(dev, intel_encoder)
39525fcece80SJani Nikula 		if (dev_priv->hotplug.stats[intel_encoder->hpd_pin].state == HPD_ENABLED)
3953cd569aedSEgbert Eich 			hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
3954a266c7d5SChris Wilson 	/* Programming the CRT detection parameters tends
3955a266c7d5SChris Wilson 	   to generate a spurious hotplug event about three
3956a266c7d5SChris Wilson 	   seconds later.  So just do it once.
3957a266c7d5SChris Wilson 	*/
3958a266c7d5SChris Wilson 	if (IS_G4X(dev))
3959a266c7d5SChris Wilson 		hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
396085fc95baSDaniel Vetter 	hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
3961a266c7d5SChris Wilson 	hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3962a266c7d5SChris Wilson 
3963a266c7d5SChris Wilson 	/* Ignore TV since it's buggy */
3964a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3965a266c7d5SChris Wilson }
3966a266c7d5SChris Wilson 
3967ff1f525eSDaniel Vetter static irqreturn_t i965_irq_handler(int irq, void *arg)
3968a266c7d5SChris Wilson {
396945a83f84SDaniel Vetter 	struct drm_device *dev = arg;
39702d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
3971a266c7d5SChris Wilson 	u32 iir, new_iir;
3972a266c7d5SChris Wilson 	u32 pipe_stats[I915_MAX_PIPES];
3973a266c7d5SChris Wilson 	int ret = IRQ_NONE, pipe;
397421ad8330SVille Syrjälä 	u32 flip_mask =
397521ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
397621ad8330SVille Syrjälä 		I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3977a266c7d5SChris Wilson 
39782dd2a883SImre Deak 	if (!intel_irqs_enabled(dev_priv))
39792dd2a883SImre Deak 		return IRQ_NONE;
39802dd2a883SImre Deak 
3981a266c7d5SChris Wilson 	iir = I915_READ(IIR);
3982a266c7d5SChris Wilson 
3983a266c7d5SChris Wilson 	for (;;) {
3984501e01d7SVille Syrjälä 		bool irq_received = (iir & ~flip_mask) != 0;
39852c8ba29fSChris Wilson 		bool blc_event = false;
39862c8ba29fSChris Wilson 
3987a266c7d5SChris Wilson 		/* Can't rely on pipestat interrupt bit in iir as it might
3988a266c7d5SChris Wilson 		 * have been cleared after the pipestat interrupt was received.
3989a266c7d5SChris Wilson 		 * It doesn't set the bit in iir again, but it still produces
3990a266c7d5SChris Wilson 		 * interrupts (for non-MSI).
3991a266c7d5SChris Wilson 		 */
3992222c7f51SDaniel Vetter 		spin_lock(&dev_priv->irq_lock);
3993a266c7d5SChris Wilson 		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3994aaecdf61SDaniel Vetter 			DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
3995a266c7d5SChris Wilson 
3996055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
3997a266c7d5SChris Wilson 			int reg = PIPESTAT(pipe);
3998a266c7d5SChris Wilson 			pipe_stats[pipe] = I915_READ(reg);
3999a266c7d5SChris Wilson 
4000a266c7d5SChris Wilson 			/*
4001a266c7d5SChris Wilson 			 * Clear the PIPE*STAT regs before the IIR
4002a266c7d5SChris Wilson 			 */
4003a266c7d5SChris Wilson 			if (pipe_stats[pipe] & 0x8000ffff) {
4004a266c7d5SChris Wilson 				I915_WRITE(reg, pipe_stats[pipe]);
4005501e01d7SVille Syrjälä 				irq_received = true;
4006a266c7d5SChris Wilson 			}
4007a266c7d5SChris Wilson 		}
4008222c7f51SDaniel Vetter 		spin_unlock(&dev_priv->irq_lock);
4009a266c7d5SChris Wilson 
4010a266c7d5SChris Wilson 		if (!irq_received)
4011a266c7d5SChris Wilson 			break;
4012a266c7d5SChris Wilson 
4013a266c7d5SChris Wilson 		ret = IRQ_HANDLED;
4014a266c7d5SChris Wilson 
4015a266c7d5SChris Wilson 		/* Consume port.  Then clear IIR or we'll miss events */
401616c6c56bSVille Syrjälä 		if (iir & I915_DISPLAY_PORT_INTERRUPT)
401716c6c56bSVille Syrjälä 			i9xx_hpd_irq_handler(dev);
4018a266c7d5SChris Wilson 
401921ad8330SVille Syrjälä 		I915_WRITE(IIR, iir & ~flip_mask);
4020a266c7d5SChris Wilson 		new_iir = I915_READ(IIR); /* Flush posted writes */
4021a266c7d5SChris Wilson 
4022a266c7d5SChris Wilson 		if (iir & I915_USER_INTERRUPT)
402374cdb337SChris Wilson 			notify_ring(&dev_priv->ring[RCS]);
4024a266c7d5SChris Wilson 		if (iir & I915_BSD_USER_INTERRUPT)
402574cdb337SChris Wilson 			notify_ring(&dev_priv->ring[VCS]);
4026a266c7d5SChris Wilson 
4027055e393fSDamien Lespiau 		for_each_pipe(dev_priv, pipe) {
40282c8ba29fSChris Wilson 			if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
402990a72f87SVille Syrjälä 			    i915_handle_vblank(dev, pipe, pipe, iir))
403090a72f87SVille Syrjälä 				flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
4031a266c7d5SChris Wilson 
4032a266c7d5SChris Wilson 			if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4033a266c7d5SChris Wilson 				blc_event = true;
40344356d586SDaniel Vetter 
40354356d586SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
4036277de95eSDaniel Vetter 				i9xx_pipe_crc_irq_handler(dev, pipe);
4037a266c7d5SChris Wilson 
40381f7247c0SDaniel Vetter 			if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
40391f7247c0SDaniel Vetter 				intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
40402d9d2b0bSVille Syrjälä 		}
4041a266c7d5SChris Wilson 
4042a266c7d5SChris Wilson 		if (blc_event || (iir & I915_ASLE_INTERRUPT))
4043a266c7d5SChris Wilson 			intel_opregion_asle_intr(dev);
4044a266c7d5SChris Wilson 
4045515ac2bbSDaniel Vetter 		if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4046515ac2bbSDaniel Vetter 			gmbus_irq_handler(dev);
4047515ac2bbSDaniel Vetter 
4048a266c7d5SChris Wilson 		/* With MSI, interrupts are only generated when iir
4049a266c7d5SChris Wilson 		 * transitions from zero to nonzero.  If another bit got
4050a266c7d5SChris Wilson 		 * set while we were handling the existing iir bits, then
4051a266c7d5SChris Wilson 		 * we would never get another interrupt.
4052a266c7d5SChris Wilson 		 *
4053a266c7d5SChris Wilson 		 * This is fine on non-MSI as well, as if we hit this path
4054a266c7d5SChris Wilson 		 * we avoid exiting the interrupt handler only to generate
4055a266c7d5SChris Wilson 		 * another one.
4056a266c7d5SChris Wilson 		 *
4057a266c7d5SChris Wilson 		 * Note that for MSI this could cause a stray interrupt report
4058a266c7d5SChris Wilson 		 * if an interrupt landed in the time between writing IIR and
4059a266c7d5SChris Wilson 		 * the posting read.  This should be rare enough to never
4060a266c7d5SChris Wilson 		 * trigger the 99% of 100,000 interrupts test for disabling
4061a266c7d5SChris Wilson 		 * stray interrupts.
4062a266c7d5SChris Wilson 		 */
4063a266c7d5SChris Wilson 		iir = new_iir;
4064a266c7d5SChris Wilson 	}
4065a266c7d5SChris Wilson 
4066a266c7d5SChris Wilson 	return ret;
4067a266c7d5SChris Wilson }
4068a266c7d5SChris Wilson 
4069a266c7d5SChris Wilson static void i965_irq_uninstall(struct drm_device * dev)
4070a266c7d5SChris Wilson {
40712d1013ddSJani Nikula 	struct drm_i915_private *dev_priv = dev->dev_private;
4072a266c7d5SChris Wilson 	int pipe;
4073a266c7d5SChris Wilson 
4074a266c7d5SChris Wilson 	if (!dev_priv)
4075a266c7d5SChris Wilson 		return;
4076a266c7d5SChris Wilson 
4077a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_EN, 0);
4078a266c7d5SChris Wilson 	I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4079a266c7d5SChris Wilson 
4080a266c7d5SChris Wilson 	I915_WRITE(HWSTAM, 0xffffffff);
4081055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4082a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe), 0);
4083a266c7d5SChris Wilson 	I915_WRITE(IMR, 0xffffffff);
4084a266c7d5SChris Wilson 	I915_WRITE(IER, 0x0);
4085a266c7d5SChris Wilson 
4086055e393fSDamien Lespiau 	for_each_pipe(dev_priv, pipe)
4087a266c7d5SChris Wilson 		I915_WRITE(PIPESTAT(pipe),
4088a266c7d5SChris Wilson 			   I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4089a266c7d5SChris Wilson 	I915_WRITE(IIR, I915_READ(IIR));
4090a266c7d5SChris Wilson }
4091a266c7d5SChris Wilson 
4092fca52a55SDaniel Vetter /**
4093fca52a55SDaniel Vetter  * intel_irq_init - initializes irq support
4094fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4095fca52a55SDaniel Vetter  *
4096fca52a55SDaniel Vetter  * This function initializes all the irq support including work items, timers
4097fca52a55SDaniel Vetter  * and all the vtables. It does not setup the interrupt itself though.
4098fca52a55SDaniel Vetter  */
4099b963291cSDaniel Vetter void intel_irq_init(struct drm_i915_private *dev_priv)
4100f71d4af4SJesse Barnes {
4101b963291cSDaniel Vetter 	struct drm_device *dev = dev_priv->dev;
41028b2e326dSChris Wilson 
410377913b39SJani Nikula 	intel_hpd_init_work(dev_priv);
410477913b39SJani Nikula 
4105c6a828d3SDaniel Vetter 	INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
4106a4da4fa4SDaniel Vetter 	INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
41078b2e326dSChris Wilson 
4108a6706b45SDeepak S 	/* Let's track the enabled rps events */
4109b963291cSDaniel Vetter 	if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
41106c65a587SVille Syrjälä 		/* WaGsvRC0ResidencyMethod:vlv */
41116f4b12f8SChris Wilson 		dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
411231685c25SDeepak S 	else
4113a6706b45SDeepak S 		dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
4114a6706b45SDeepak S 
4115737b1506SChris Wilson 	INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4116737b1506SChris Wilson 			  i915_hangcheck_elapsed);
411761bac78eSDaniel Vetter 
411897a19a24STomas Janousek 	pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
41199ee32feaSDaniel Vetter 
4120b963291cSDaniel Vetter 	if (IS_GEN2(dev_priv)) {
41214cdb83ecSVille Syrjälä 		dev->max_vblank_count = 0;
41224cdb83ecSVille Syrjälä 		dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4123b963291cSDaniel Vetter 	} else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
4124f71d4af4SJesse Barnes 		dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4125f71d4af4SJesse Barnes 		dev->driver->get_vblank_counter = gm45_get_vblank_counter;
4126391f75e2SVille Syrjälä 	} else {
4127391f75e2SVille Syrjälä 		dev->driver->get_vblank_counter = i915_get_vblank_counter;
4128391f75e2SVille Syrjälä 		dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
4129f71d4af4SJesse Barnes 	}
4130f71d4af4SJesse Barnes 
413121da2700SVille Syrjälä 	/*
413221da2700SVille Syrjälä 	 * Opt out of the vblank disable timer on everything except gen2.
413321da2700SVille Syrjälä 	 * Gen2 doesn't have a hardware frame counter and so depends on
413421da2700SVille Syrjälä 	 * vblank interrupts to produce sane vblank seuquence numbers.
413521da2700SVille Syrjälä 	 */
4136b963291cSDaniel Vetter 	if (!IS_GEN2(dev_priv))
413721da2700SVille Syrjälä 		dev->vblank_disable_immediate = true;
413821da2700SVille Syrjälä 
4139f71d4af4SJesse Barnes 	dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4140f71d4af4SJesse Barnes 	dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4141f71d4af4SJesse Barnes 
4142b963291cSDaniel Vetter 	if (IS_CHERRYVIEW(dev_priv)) {
414343f328d7SVille Syrjälä 		dev->driver->irq_handler = cherryview_irq_handler;
414443f328d7SVille Syrjälä 		dev->driver->irq_preinstall = cherryview_irq_preinstall;
414543f328d7SVille Syrjälä 		dev->driver->irq_postinstall = cherryview_irq_postinstall;
414643f328d7SVille Syrjälä 		dev->driver->irq_uninstall = cherryview_irq_uninstall;
414743f328d7SVille Syrjälä 		dev->driver->enable_vblank = valleyview_enable_vblank;
414843f328d7SVille Syrjälä 		dev->driver->disable_vblank = valleyview_disable_vblank;
414943f328d7SVille Syrjälä 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4150b963291cSDaniel Vetter 	} else if (IS_VALLEYVIEW(dev_priv)) {
41517e231dbeSJesse Barnes 		dev->driver->irq_handler = valleyview_irq_handler;
41527e231dbeSJesse Barnes 		dev->driver->irq_preinstall = valleyview_irq_preinstall;
41537e231dbeSJesse Barnes 		dev->driver->irq_postinstall = valleyview_irq_postinstall;
41547e231dbeSJesse Barnes 		dev->driver->irq_uninstall = valleyview_irq_uninstall;
41557e231dbeSJesse Barnes 		dev->driver->enable_vblank = valleyview_enable_vblank;
41567e231dbeSJesse Barnes 		dev->driver->disable_vblank = valleyview_disable_vblank;
4157fa00abe0SEgbert Eich 		dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4158b963291cSDaniel Vetter 	} else if (INTEL_INFO(dev_priv)->gen >= 8) {
4159abd58f01SBen Widawsky 		dev->driver->irq_handler = gen8_irq_handler;
4160723761b8SDaniel Vetter 		dev->driver->irq_preinstall = gen8_irq_reset;
4161abd58f01SBen Widawsky 		dev->driver->irq_postinstall = gen8_irq_postinstall;
4162abd58f01SBen Widawsky 		dev->driver->irq_uninstall = gen8_irq_uninstall;
4163abd58f01SBen Widawsky 		dev->driver->enable_vblank = gen8_enable_vblank;
4164abd58f01SBen Widawsky 		dev->driver->disable_vblank = gen8_disable_vblank;
4165e0a20ad7SShashank Sharma 		if (HAS_PCH_SPLIT(dev))
4166abd58f01SBen Widawsky 			dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4167e0a20ad7SShashank Sharma 		else
4168e0a20ad7SShashank Sharma 			dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4169f71d4af4SJesse Barnes 	} else if (HAS_PCH_SPLIT(dev)) {
4170f71d4af4SJesse Barnes 		dev->driver->irq_handler = ironlake_irq_handler;
4171723761b8SDaniel Vetter 		dev->driver->irq_preinstall = ironlake_irq_reset;
4172f71d4af4SJesse Barnes 		dev->driver->irq_postinstall = ironlake_irq_postinstall;
4173f71d4af4SJesse Barnes 		dev->driver->irq_uninstall = ironlake_irq_uninstall;
4174f71d4af4SJesse Barnes 		dev->driver->enable_vblank = ironlake_enable_vblank;
4175f71d4af4SJesse Barnes 		dev->driver->disable_vblank = ironlake_disable_vblank;
417682a28bcfSDaniel Vetter 		dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
4177f71d4af4SJesse Barnes 	} else {
4178b963291cSDaniel Vetter 		if (INTEL_INFO(dev_priv)->gen == 2) {
4179c2798b19SChris Wilson 			dev->driver->irq_preinstall = i8xx_irq_preinstall;
4180c2798b19SChris Wilson 			dev->driver->irq_postinstall = i8xx_irq_postinstall;
4181c2798b19SChris Wilson 			dev->driver->irq_handler = i8xx_irq_handler;
4182c2798b19SChris Wilson 			dev->driver->irq_uninstall = i8xx_irq_uninstall;
4183b963291cSDaniel Vetter 		} else if (INTEL_INFO(dev_priv)->gen == 3) {
4184a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i915_irq_preinstall;
4185a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i915_irq_postinstall;
4186a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i915_irq_uninstall;
4187a266c7d5SChris Wilson 			dev->driver->irq_handler = i915_irq_handler;
4188c2798b19SChris Wilson 		} else {
4189a266c7d5SChris Wilson 			dev->driver->irq_preinstall = i965_irq_preinstall;
4190a266c7d5SChris Wilson 			dev->driver->irq_postinstall = i965_irq_postinstall;
4191a266c7d5SChris Wilson 			dev->driver->irq_uninstall = i965_irq_uninstall;
4192a266c7d5SChris Wilson 			dev->driver->irq_handler = i965_irq_handler;
4193c2798b19SChris Wilson 		}
4194778eb334SVille Syrjälä 		if (I915_HAS_HOTPLUG(dev_priv))
4195778eb334SVille Syrjälä 			dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4196f71d4af4SJesse Barnes 		dev->driver->enable_vblank = i915_enable_vblank;
4197f71d4af4SJesse Barnes 		dev->driver->disable_vblank = i915_disable_vblank;
4198f71d4af4SJesse Barnes 	}
4199f71d4af4SJesse Barnes }
420020afbda2SDaniel Vetter 
4201fca52a55SDaniel Vetter /**
4202fca52a55SDaniel Vetter  * intel_irq_install - enables the hardware interrupt
4203fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4204fca52a55SDaniel Vetter  *
4205fca52a55SDaniel Vetter  * This function enables the hardware interrupt handling, but leaves the hotplug
4206fca52a55SDaniel Vetter  * handling still disabled. It is called after intel_irq_init().
4207fca52a55SDaniel Vetter  *
4208fca52a55SDaniel Vetter  * In the driver load and resume code we need working interrupts in a few places
4209fca52a55SDaniel Vetter  * but don't want to deal with the hassle of concurrent probe and hotplug
4210fca52a55SDaniel Vetter  * workers. Hence the split into this two-stage approach.
4211fca52a55SDaniel Vetter  */
42122aeb7d3aSDaniel Vetter int intel_irq_install(struct drm_i915_private *dev_priv)
42132aeb7d3aSDaniel Vetter {
42142aeb7d3aSDaniel Vetter 	/*
42152aeb7d3aSDaniel Vetter 	 * We enable some interrupt sources in our postinstall hooks, so mark
42162aeb7d3aSDaniel Vetter 	 * interrupts as enabled _before_ actually enabling them to avoid
42172aeb7d3aSDaniel Vetter 	 * special cases in our ordering checks.
42182aeb7d3aSDaniel Vetter 	 */
42192aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
42202aeb7d3aSDaniel Vetter 
42212aeb7d3aSDaniel Vetter 	return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
42222aeb7d3aSDaniel Vetter }
42232aeb7d3aSDaniel Vetter 
4224fca52a55SDaniel Vetter /**
4225fca52a55SDaniel Vetter  * intel_irq_uninstall - finilizes all irq handling
4226fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4227fca52a55SDaniel Vetter  *
4228fca52a55SDaniel Vetter  * This stops interrupt and hotplug handling and unregisters and frees all
4229fca52a55SDaniel Vetter  * resources acquired in the init functions.
4230fca52a55SDaniel Vetter  */
42312aeb7d3aSDaniel Vetter void intel_irq_uninstall(struct drm_i915_private *dev_priv)
42322aeb7d3aSDaniel Vetter {
42332aeb7d3aSDaniel Vetter 	drm_irq_uninstall(dev_priv->dev);
42342aeb7d3aSDaniel Vetter 	intel_hpd_cancel_work(dev_priv);
42352aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
42362aeb7d3aSDaniel Vetter }
42372aeb7d3aSDaniel Vetter 
4238fca52a55SDaniel Vetter /**
4239fca52a55SDaniel Vetter  * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4240fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4241fca52a55SDaniel Vetter  *
4242fca52a55SDaniel Vetter  * This function is used to disable interrupts at runtime, both in the runtime
4243fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4244fca52a55SDaniel Vetter  */
4245b963291cSDaniel Vetter void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4246c67a470bSPaulo Zanoni {
4247b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
42482aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = false;
42492dd2a883SImre Deak 	synchronize_irq(dev_priv->dev->irq);
4250c67a470bSPaulo Zanoni }
4251c67a470bSPaulo Zanoni 
4252fca52a55SDaniel Vetter /**
4253fca52a55SDaniel Vetter  * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4254fca52a55SDaniel Vetter  * @dev_priv: i915 device instance
4255fca52a55SDaniel Vetter  *
4256fca52a55SDaniel Vetter  * This function is used to enable interrupts at runtime, both in the runtime
4257fca52a55SDaniel Vetter  * pm and the system suspend/resume code.
4258fca52a55SDaniel Vetter  */
4259b963291cSDaniel Vetter void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4260c67a470bSPaulo Zanoni {
42612aeb7d3aSDaniel Vetter 	dev_priv->pm.irqs_enabled = true;
4262b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4263b963291cSDaniel Vetter 	dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
4264c67a470bSPaulo Zanoni }
4265